reo_flush_queue.h 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107
  1. /*
  2. * Copyright (c) 2023 Qualcomm Innovation Center, Inc. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _REO_FLUSH_QUEUE_H_
  19. #define _REO_FLUSH_QUEUE_H_
  20. #if !defined(__ASSEMBLER__)
  21. #endif
  22. #include "uniform_reo_cmd_header.h"
  23. #define NUM_OF_DWORDS_REO_FLUSH_QUEUE 9
  24. struct reo_flush_queue {
  25. struct uniform_reo_cmd_header cmd_header;
  26. uint32_t flush_desc_addr_31_0 : 32;
  27. uint32_t flush_desc_addr_39_32 : 8,
  28. block_desc_addr_usage_after_flush: 1,
  29. block_resource_index : 2,
  30. invalidate_queue_and_flush : 1,
  31. reserved_2a : 20;
  32. uint32_t reserved_3a : 32;
  33. uint32_t reserved_4a : 32;
  34. uint32_t reserved_5a : 32;
  35. uint32_t reserved_6a : 32;
  36. uint32_t reserved_7a : 32;
  37. uint32_t reserved_8a : 32;
  38. };
  39. #define REO_FLUSH_QUEUE_0_CMD_HEADER_REO_CMD_NUMBER_OFFSET 0x00000000
  40. #define REO_FLUSH_QUEUE_0_CMD_HEADER_REO_CMD_NUMBER_LSB 0
  41. #define REO_FLUSH_QUEUE_0_CMD_HEADER_REO_CMD_NUMBER_MASK 0x0000ffff
  42. #define REO_FLUSH_QUEUE_0_CMD_HEADER_REO_STATUS_REQUIRED_OFFSET 0x00000000
  43. #define REO_FLUSH_QUEUE_0_CMD_HEADER_REO_STATUS_REQUIRED_LSB 16
  44. #define REO_FLUSH_QUEUE_0_CMD_HEADER_REO_STATUS_REQUIRED_MASK 0x00010000
  45. #define REO_FLUSH_QUEUE_0_CMD_HEADER_RESERVED_0A_OFFSET 0x00000000
  46. #define REO_FLUSH_QUEUE_0_CMD_HEADER_RESERVED_0A_LSB 17
  47. #define REO_FLUSH_QUEUE_0_CMD_HEADER_RESERVED_0A_MASK 0xfffe0000
  48. #define REO_FLUSH_QUEUE_1_FLUSH_DESC_ADDR_31_0_OFFSET 0x00000004
  49. #define REO_FLUSH_QUEUE_1_FLUSH_DESC_ADDR_31_0_LSB 0
  50. #define REO_FLUSH_QUEUE_1_FLUSH_DESC_ADDR_31_0_MASK 0xffffffff
  51. #define REO_FLUSH_QUEUE_2_FLUSH_DESC_ADDR_39_32_OFFSET 0x00000008
  52. #define REO_FLUSH_QUEUE_2_FLUSH_DESC_ADDR_39_32_LSB 0
  53. #define REO_FLUSH_QUEUE_2_FLUSH_DESC_ADDR_39_32_MASK 0x000000ff
  54. #define REO_FLUSH_QUEUE_2_BLOCK_DESC_ADDR_USAGE_AFTER_FLUSH_OFFSET 0x00000008
  55. #define REO_FLUSH_QUEUE_2_BLOCK_DESC_ADDR_USAGE_AFTER_FLUSH_LSB 8
  56. #define REO_FLUSH_QUEUE_2_BLOCK_DESC_ADDR_USAGE_AFTER_FLUSH_MASK 0x00000100
  57. #define REO_FLUSH_QUEUE_2_BLOCK_RESOURCE_INDEX_OFFSET 0x00000008
  58. #define REO_FLUSH_QUEUE_2_BLOCK_RESOURCE_INDEX_LSB 9
  59. #define REO_FLUSH_QUEUE_2_BLOCK_RESOURCE_INDEX_MASK 0x00000600
  60. #define REO_FLUSH_QUEUE_2_INVALIDATE_QUEUE_AND_FLUSH_OFFSET 0x00000008
  61. #define REO_FLUSH_QUEUE_2_INVALIDATE_QUEUE_AND_FLUSH_LSB 11
  62. #define REO_FLUSH_QUEUE_2_INVALIDATE_QUEUE_AND_FLUSH_MASK 0x00000800
  63. #define REO_FLUSH_QUEUE_2_RESERVED_2A_OFFSET 0x00000008
  64. #define REO_FLUSH_QUEUE_2_RESERVED_2A_LSB 12
  65. #define REO_FLUSH_QUEUE_2_RESERVED_2A_MASK 0xfffff000
  66. #define REO_FLUSH_QUEUE_3_RESERVED_3A_OFFSET 0x0000000c
  67. #define REO_FLUSH_QUEUE_3_RESERVED_3A_LSB 0
  68. #define REO_FLUSH_QUEUE_3_RESERVED_3A_MASK 0xffffffff
  69. #define REO_FLUSH_QUEUE_4_RESERVED_4A_OFFSET 0x00000010
  70. #define REO_FLUSH_QUEUE_4_RESERVED_4A_LSB 0
  71. #define REO_FLUSH_QUEUE_4_RESERVED_4A_MASK 0xffffffff
  72. #define REO_FLUSH_QUEUE_5_RESERVED_5A_OFFSET 0x00000014
  73. #define REO_FLUSH_QUEUE_5_RESERVED_5A_LSB 0
  74. #define REO_FLUSH_QUEUE_5_RESERVED_5A_MASK 0xffffffff
  75. #define REO_FLUSH_QUEUE_6_RESERVED_6A_OFFSET 0x00000018
  76. #define REO_FLUSH_QUEUE_6_RESERVED_6A_LSB 0
  77. #define REO_FLUSH_QUEUE_6_RESERVED_6A_MASK 0xffffffff
  78. #define REO_FLUSH_QUEUE_7_RESERVED_7A_OFFSET 0x0000001c
  79. #define REO_FLUSH_QUEUE_7_RESERVED_7A_LSB 0
  80. #define REO_FLUSH_QUEUE_7_RESERVED_7A_MASK 0xffffffff
  81. #define REO_FLUSH_QUEUE_8_RESERVED_8A_OFFSET 0x00000020
  82. #define REO_FLUSH_QUEUE_8_RESERVED_8A_LSB 0
  83. #define REO_FLUSH_QUEUE_8_RESERVED_8A_MASK 0xffffffff
  84. #endif