rx_msdu_end.h 85 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584
  1. /* Copyright (c) 2022, Qualcomm Innovation Center, Inc. All rights reserved.
  2. *
  3. * Permission to use, copy, modify, and/or distribute this software for any
  4. * purpose with or without fee is hereby granted, provided that the above
  5. * copyright notice and this permission notice appear in all copies.
  6. *
  7. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  8. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  9. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  10. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  11. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  12. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  13. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  14. */
  15. #ifndef _RX_MSDU_END_H_
  16. #define _RX_MSDU_END_H_
  17. #if !defined(__ASSEMBLER__)
  18. #endif
  19. #define NUM_OF_DWORDS_RX_MSDU_END 32
  20. #define NUM_OF_QWORDS_RX_MSDU_END 16
  21. struct rx_msdu_end {
  22. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  23. uint32_t rxpcu_mpdu_filter_in_category : 2,
  24. sw_frame_group_id : 7,
  25. reserved_0 : 7,
  26. phy_ppdu_id : 16;
  27. uint32_t ip_hdr_chksum : 16,
  28. reported_mpdu_length : 14,
  29. reserved_1a : 2;
  30. uint32_t reserved_2a : 8,
  31. cce_super_rule : 6,
  32. cce_classify_not_done_truncate : 1,
  33. cce_classify_not_done_cce_dis : 1,
  34. cumulative_l3_checksum : 16;
  35. uint32_t rule_indication_31_0 : 32;
  36. uint32_t ipv6_options_crc : 32;
  37. uint32_t da_offset : 6,
  38. sa_offset : 6,
  39. da_offset_valid : 1,
  40. sa_offset_valid : 1,
  41. reserved_5a : 2,
  42. l3_type : 16;
  43. uint32_t rule_indication_63_32 : 32;
  44. uint32_t tcp_seq_number : 32;
  45. uint32_t tcp_ack_number : 32;
  46. uint32_t tcp_flag : 9,
  47. lro_eligible : 1,
  48. reserved_9a : 6,
  49. window_size : 16;
  50. uint32_t sa_sw_peer_id : 16,
  51. sa_idx_timeout : 1,
  52. da_idx_timeout : 1,
  53. to_ds : 1,
  54. tid : 4,
  55. sa_is_valid : 1,
  56. da_is_valid : 1,
  57. da_is_mcbc : 1,
  58. l3_header_padding : 2,
  59. first_msdu : 1,
  60. last_msdu : 1,
  61. fr_ds : 1,
  62. ip_chksum_fail_copy : 1;
  63. uint32_t sa_idx : 16,
  64. da_idx_or_sw_peer_id : 16;
  65. uint32_t msdu_drop : 1,
  66. reo_destination_indication : 5,
  67. flow_idx : 20,
  68. use_ppe : 1,
  69. mesh_sta : 2,
  70. vlan_ctag_stripped : 1,
  71. vlan_stag_stripped : 1,
  72. fragment_flag : 1;
  73. uint32_t fse_metadata : 32;
  74. uint32_t cce_metadata : 16,
  75. tcp_udp_chksum : 16;
  76. uint32_t aggregation_count : 8,
  77. flow_aggregation_continuation : 1,
  78. fisa_timeout : 1,
  79. tcp_udp_chksum_fail_copy : 1,
  80. msdu_limit_error : 1,
  81. flow_idx_timeout : 1,
  82. flow_idx_invalid : 1,
  83. cce_match : 1,
  84. amsdu_parser_error : 1,
  85. cumulative_ip_length : 16;
  86. uint32_t key_id_octet : 8,
  87. reserved_16a : 24;
  88. uint32_t reserved_17a : 6,
  89. service_code : 9,
  90. priority_valid : 1,
  91. intra_bss : 1,
  92. dest_chip_id : 2,
  93. multicast_echo : 1,
  94. wds_learning_event : 1,
  95. wds_roaming_event : 1,
  96. wds_keep_alive_event : 1,
  97. dest_chip_pmac_id : 1,
  98. reserved_17b : 8;
  99. uint32_t msdu_length : 14,
  100. stbc : 1,
  101. ipsec_esp : 1,
  102. l3_offset : 7,
  103. ipsec_ah : 1,
  104. l4_offset : 8;
  105. uint32_t msdu_number : 8,
  106. decap_format : 2,
  107. ipv4_proto : 1,
  108. ipv6_proto : 1,
  109. tcp_proto : 1,
  110. udp_proto : 1,
  111. ip_frag : 1,
  112. tcp_only_ack : 1,
  113. da_is_bcast_mcast : 1,
  114. toeplitz_hash_sel : 2,
  115. ip_fixed_header_valid : 1,
  116. ip_extn_header_valid : 1,
  117. tcp_udp_header_valid : 1,
  118. mesh_control_present : 1,
  119. ldpc : 1,
  120. ip4_protocol_ip6_next_header : 8;
  121. uint32_t vlan_ctag_ci : 16,
  122. vlan_stag_ci : 16;
  123. uint32_t peer_meta_data : 32;
  124. uint32_t user_rssi : 8,
  125. pkt_type : 4,
  126. sgi : 2,
  127. rate_mcs : 4,
  128. receive_bandwidth : 3,
  129. reception_type : 3,
  130. mimo_ss_bitmap : 7,
  131. msdu_done_copy : 1;
  132. uint32_t flow_id_toeplitz : 32;
  133. uint32_t ppdu_start_timestamp_63_32 : 32;
  134. uint32_t sw_phy_meta_data : 32;
  135. uint32_t ppdu_start_timestamp_31_0 : 32;
  136. uint32_t toeplitz_hash_2_or_4 : 32;
  137. uint32_t reserved_28a : 16,
  138. sa_15_0 : 16;
  139. uint32_t sa_47_16 : 32;
  140. uint32_t first_mpdu : 1,
  141. reserved_30a : 1,
  142. mcast_bcast : 1,
  143. ast_index_not_found : 1,
  144. ast_index_timeout : 1,
  145. power_mgmt : 1,
  146. non_qos : 1,
  147. null_data : 1,
  148. mgmt_type : 1,
  149. ctrl_type : 1,
  150. more_data : 1,
  151. eosp : 1,
  152. a_msdu_error : 1,
  153. reserved_30b : 1,
  154. order : 1,
  155. wifi_parser_error : 1,
  156. overflow_err : 1,
  157. msdu_length_err : 1,
  158. tcp_udp_chksum_fail : 1,
  159. ip_chksum_fail : 1,
  160. sa_idx_invalid : 1,
  161. da_idx_invalid : 1,
  162. amsdu_addr_mismatch : 1,
  163. rx_in_tx_decrypt_byp : 1,
  164. encrypt_required : 1,
  165. directed : 1,
  166. buffer_fragment : 1,
  167. mpdu_length_err : 1,
  168. tkip_mic_err : 1,
  169. decrypt_err : 1,
  170. unencrypted_frame_err : 1,
  171. fcs_err : 1;
  172. uint32_t reserved_31a : 10,
  173. decrypt_status_code : 3,
  174. rx_bitmap_not_updated : 1,
  175. reserved_31b : 17,
  176. msdu_done : 1;
  177. #else
  178. uint32_t phy_ppdu_id : 16,
  179. reserved_0 : 7,
  180. sw_frame_group_id : 7,
  181. rxpcu_mpdu_filter_in_category : 2;
  182. uint32_t reserved_1a : 2,
  183. reported_mpdu_length : 14,
  184. ip_hdr_chksum : 16;
  185. uint32_t cumulative_l3_checksum : 16,
  186. cce_classify_not_done_cce_dis : 1,
  187. cce_classify_not_done_truncate : 1,
  188. cce_super_rule : 6,
  189. reserved_2a : 8;
  190. uint32_t rule_indication_31_0 : 32;
  191. uint32_t ipv6_options_crc : 32;
  192. uint32_t l3_type : 16,
  193. reserved_5a : 2,
  194. sa_offset_valid : 1,
  195. da_offset_valid : 1,
  196. sa_offset : 6,
  197. da_offset : 6;
  198. uint32_t rule_indication_63_32 : 32;
  199. uint32_t tcp_seq_number : 32;
  200. uint32_t tcp_ack_number : 32;
  201. uint32_t window_size : 16,
  202. reserved_9a : 6,
  203. lro_eligible : 1,
  204. tcp_flag : 9;
  205. uint32_t ip_chksum_fail_copy : 1,
  206. fr_ds : 1,
  207. last_msdu : 1,
  208. first_msdu : 1,
  209. l3_header_padding : 2,
  210. da_is_mcbc : 1,
  211. da_is_valid : 1,
  212. sa_is_valid : 1,
  213. tid : 4,
  214. to_ds : 1,
  215. da_idx_timeout : 1,
  216. sa_idx_timeout : 1,
  217. sa_sw_peer_id : 16;
  218. uint32_t da_idx_or_sw_peer_id : 16,
  219. sa_idx : 16;
  220. uint32_t fragment_flag : 1,
  221. vlan_stag_stripped : 1,
  222. vlan_ctag_stripped : 1,
  223. mesh_sta : 2,
  224. use_ppe : 1,
  225. flow_idx : 20,
  226. reo_destination_indication : 5,
  227. msdu_drop : 1;
  228. uint32_t fse_metadata : 32;
  229. uint32_t tcp_udp_chksum : 16,
  230. cce_metadata : 16;
  231. uint32_t cumulative_ip_length : 16,
  232. amsdu_parser_error : 1,
  233. cce_match : 1,
  234. flow_idx_invalid : 1,
  235. flow_idx_timeout : 1,
  236. msdu_limit_error : 1,
  237. tcp_udp_chksum_fail_copy : 1,
  238. fisa_timeout : 1,
  239. flow_aggregation_continuation : 1,
  240. aggregation_count : 8;
  241. uint32_t reserved_16a : 24,
  242. key_id_octet : 8;
  243. uint32_t reserved_17b : 8,
  244. dest_chip_pmac_id : 1,
  245. wds_keep_alive_event : 1,
  246. wds_roaming_event : 1,
  247. wds_learning_event : 1,
  248. multicast_echo : 1,
  249. dest_chip_id : 2,
  250. intra_bss : 1,
  251. priority_valid : 1,
  252. service_code : 9,
  253. reserved_17a : 6;
  254. uint32_t l4_offset : 8,
  255. ipsec_ah : 1,
  256. l3_offset : 7,
  257. ipsec_esp : 1,
  258. stbc : 1,
  259. msdu_length : 14;
  260. uint32_t ip4_protocol_ip6_next_header : 8,
  261. ldpc : 1,
  262. mesh_control_present : 1,
  263. tcp_udp_header_valid : 1,
  264. ip_extn_header_valid : 1,
  265. ip_fixed_header_valid : 1,
  266. toeplitz_hash_sel : 2,
  267. da_is_bcast_mcast : 1,
  268. tcp_only_ack : 1,
  269. ip_frag : 1,
  270. udp_proto : 1,
  271. tcp_proto : 1,
  272. ipv6_proto : 1,
  273. ipv4_proto : 1,
  274. decap_format : 2,
  275. msdu_number : 8;
  276. uint32_t vlan_stag_ci : 16,
  277. vlan_ctag_ci : 16;
  278. uint32_t peer_meta_data : 32;
  279. uint32_t msdu_done_copy : 1,
  280. mimo_ss_bitmap : 7,
  281. reception_type : 3,
  282. receive_bandwidth : 3,
  283. rate_mcs : 4,
  284. sgi : 2,
  285. pkt_type : 4,
  286. user_rssi : 8;
  287. uint32_t flow_id_toeplitz : 32;
  288. uint32_t ppdu_start_timestamp_63_32 : 32;
  289. uint32_t sw_phy_meta_data : 32;
  290. uint32_t ppdu_start_timestamp_31_0 : 32;
  291. uint32_t toeplitz_hash_2_or_4 : 32;
  292. uint32_t sa_15_0 : 16,
  293. reserved_28a : 16;
  294. uint32_t sa_47_16 : 32;
  295. uint32_t fcs_err : 1,
  296. unencrypted_frame_err : 1,
  297. decrypt_err : 1,
  298. tkip_mic_err : 1,
  299. mpdu_length_err : 1,
  300. buffer_fragment : 1,
  301. directed : 1,
  302. encrypt_required : 1,
  303. rx_in_tx_decrypt_byp : 1,
  304. amsdu_addr_mismatch : 1,
  305. da_idx_invalid : 1,
  306. sa_idx_invalid : 1,
  307. ip_chksum_fail : 1,
  308. tcp_udp_chksum_fail : 1,
  309. msdu_length_err : 1,
  310. overflow_err : 1,
  311. wifi_parser_error : 1,
  312. order : 1,
  313. reserved_30b : 1,
  314. a_msdu_error : 1,
  315. eosp : 1,
  316. more_data : 1,
  317. ctrl_type : 1,
  318. mgmt_type : 1,
  319. null_data : 1,
  320. non_qos : 1,
  321. power_mgmt : 1,
  322. ast_index_timeout : 1,
  323. ast_index_not_found : 1,
  324. mcast_bcast : 1,
  325. reserved_30a : 1,
  326. first_mpdu : 1;
  327. uint32_t msdu_done : 1,
  328. reserved_31b : 17,
  329. rx_bitmap_not_updated : 1,
  330. decrypt_status_code : 3,
  331. reserved_31a : 10;
  332. #endif
  333. };
  334. #define RX_MSDU_END_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET 0x0000000000000000
  335. #define RX_MSDU_END_RXPCU_MPDU_FILTER_IN_CATEGORY_LSB 0
  336. #define RX_MSDU_END_RXPCU_MPDU_FILTER_IN_CATEGORY_MSB 1
  337. #define RX_MSDU_END_RXPCU_MPDU_FILTER_IN_CATEGORY_MASK 0x0000000000000003
  338. #define RX_MSDU_END_SW_FRAME_GROUP_ID_OFFSET 0x0000000000000000
  339. #define RX_MSDU_END_SW_FRAME_GROUP_ID_LSB 2
  340. #define RX_MSDU_END_SW_FRAME_GROUP_ID_MSB 8
  341. #define RX_MSDU_END_SW_FRAME_GROUP_ID_MASK 0x00000000000001fc
  342. #define RX_MSDU_END_RESERVED_0_OFFSET 0x0000000000000000
  343. #define RX_MSDU_END_RESERVED_0_LSB 9
  344. #define RX_MSDU_END_RESERVED_0_MSB 15
  345. #define RX_MSDU_END_RESERVED_0_MASK 0x000000000000fe00
  346. #define RX_MSDU_END_PHY_PPDU_ID_OFFSET 0x0000000000000000
  347. #define RX_MSDU_END_PHY_PPDU_ID_LSB 16
  348. #define RX_MSDU_END_PHY_PPDU_ID_MSB 31
  349. #define RX_MSDU_END_PHY_PPDU_ID_MASK 0x00000000ffff0000
  350. #define RX_MSDU_END_IP_HDR_CHKSUM_OFFSET 0x0000000000000000
  351. #define RX_MSDU_END_IP_HDR_CHKSUM_LSB 32
  352. #define RX_MSDU_END_IP_HDR_CHKSUM_MSB 47
  353. #define RX_MSDU_END_IP_HDR_CHKSUM_MASK 0x0000ffff00000000
  354. #define RX_MSDU_END_REPORTED_MPDU_LENGTH_OFFSET 0x0000000000000000
  355. #define RX_MSDU_END_REPORTED_MPDU_LENGTH_LSB 48
  356. #define RX_MSDU_END_REPORTED_MPDU_LENGTH_MSB 61
  357. #define RX_MSDU_END_REPORTED_MPDU_LENGTH_MASK 0x3fff000000000000
  358. #define RX_MSDU_END_RESERVED_1A_OFFSET 0x0000000000000000
  359. #define RX_MSDU_END_RESERVED_1A_LSB 62
  360. #define RX_MSDU_END_RESERVED_1A_MSB 63
  361. #define RX_MSDU_END_RESERVED_1A_MASK 0xc000000000000000
  362. #define RX_MSDU_END_RESERVED_2A_OFFSET 0x0000000000000008
  363. #define RX_MSDU_END_RESERVED_2A_LSB 0
  364. #define RX_MSDU_END_RESERVED_2A_MSB 7
  365. #define RX_MSDU_END_RESERVED_2A_MASK 0x00000000000000ff
  366. #define RX_MSDU_END_CCE_SUPER_RULE_OFFSET 0x0000000000000008
  367. #define RX_MSDU_END_CCE_SUPER_RULE_LSB 8
  368. #define RX_MSDU_END_CCE_SUPER_RULE_MSB 13
  369. #define RX_MSDU_END_CCE_SUPER_RULE_MASK 0x0000000000003f00
  370. #define RX_MSDU_END_CCE_CLASSIFY_NOT_DONE_TRUNCATE_OFFSET 0x0000000000000008
  371. #define RX_MSDU_END_CCE_CLASSIFY_NOT_DONE_TRUNCATE_LSB 14
  372. #define RX_MSDU_END_CCE_CLASSIFY_NOT_DONE_TRUNCATE_MSB 14
  373. #define RX_MSDU_END_CCE_CLASSIFY_NOT_DONE_TRUNCATE_MASK 0x0000000000004000
  374. #define RX_MSDU_END_CCE_CLASSIFY_NOT_DONE_CCE_DIS_OFFSET 0x0000000000000008
  375. #define RX_MSDU_END_CCE_CLASSIFY_NOT_DONE_CCE_DIS_LSB 15
  376. #define RX_MSDU_END_CCE_CLASSIFY_NOT_DONE_CCE_DIS_MSB 15
  377. #define RX_MSDU_END_CCE_CLASSIFY_NOT_DONE_CCE_DIS_MASK 0x0000000000008000
  378. #define RX_MSDU_END_CUMULATIVE_L3_CHECKSUM_OFFSET 0x0000000000000008
  379. #define RX_MSDU_END_CUMULATIVE_L3_CHECKSUM_LSB 16
  380. #define RX_MSDU_END_CUMULATIVE_L3_CHECKSUM_MSB 31
  381. #define RX_MSDU_END_CUMULATIVE_L3_CHECKSUM_MASK 0x00000000ffff0000
  382. #define RX_MSDU_END_RULE_INDICATION_31_0_OFFSET 0x0000000000000008
  383. #define RX_MSDU_END_RULE_INDICATION_31_0_LSB 32
  384. #define RX_MSDU_END_RULE_INDICATION_31_0_MSB 63
  385. #define RX_MSDU_END_RULE_INDICATION_31_0_MASK 0xffffffff00000000
  386. #define RX_MSDU_END_IPV6_OPTIONS_CRC_OFFSET 0x0000000000000010
  387. #define RX_MSDU_END_IPV6_OPTIONS_CRC_LSB 0
  388. #define RX_MSDU_END_IPV6_OPTIONS_CRC_MSB 31
  389. #define RX_MSDU_END_IPV6_OPTIONS_CRC_MASK 0x00000000ffffffff
  390. #define RX_MSDU_END_DA_OFFSET_OFFSET 0x0000000000000010
  391. #define RX_MSDU_END_DA_OFFSET_LSB 32
  392. #define RX_MSDU_END_DA_OFFSET_MSB 37
  393. #define RX_MSDU_END_DA_OFFSET_MASK 0x0000003f00000000
  394. #define RX_MSDU_END_SA_OFFSET_OFFSET 0x0000000000000010
  395. #define RX_MSDU_END_SA_OFFSET_LSB 38
  396. #define RX_MSDU_END_SA_OFFSET_MSB 43
  397. #define RX_MSDU_END_SA_OFFSET_MASK 0x00000fc000000000
  398. #define RX_MSDU_END_DA_OFFSET_VALID_OFFSET 0x0000000000000010
  399. #define RX_MSDU_END_DA_OFFSET_VALID_LSB 44
  400. #define RX_MSDU_END_DA_OFFSET_VALID_MSB 44
  401. #define RX_MSDU_END_DA_OFFSET_VALID_MASK 0x0000100000000000
  402. #define RX_MSDU_END_SA_OFFSET_VALID_OFFSET 0x0000000000000010
  403. #define RX_MSDU_END_SA_OFFSET_VALID_LSB 45
  404. #define RX_MSDU_END_SA_OFFSET_VALID_MSB 45
  405. #define RX_MSDU_END_SA_OFFSET_VALID_MASK 0x0000200000000000
  406. #define RX_MSDU_END_RESERVED_5A_OFFSET 0x0000000000000010
  407. #define RX_MSDU_END_RESERVED_5A_LSB 46
  408. #define RX_MSDU_END_RESERVED_5A_MSB 47
  409. #define RX_MSDU_END_RESERVED_5A_MASK 0x0000c00000000000
  410. #define RX_MSDU_END_L3_TYPE_OFFSET 0x0000000000000010
  411. #define RX_MSDU_END_L3_TYPE_LSB 48
  412. #define RX_MSDU_END_L3_TYPE_MSB 63
  413. #define RX_MSDU_END_L3_TYPE_MASK 0xffff000000000000
  414. #define RX_MSDU_END_RULE_INDICATION_63_32_OFFSET 0x0000000000000018
  415. #define RX_MSDU_END_RULE_INDICATION_63_32_LSB 0
  416. #define RX_MSDU_END_RULE_INDICATION_63_32_MSB 31
  417. #define RX_MSDU_END_RULE_INDICATION_63_32_MASK 0x00000000ffffffff
  418. #define RX_MSDU_END_TCP_SEQ_NUMBER_OFFSET 0x0000000000000018
  419. #define RX_MSDU_END_TCP_SEQ_NUMBER_LSB 32
  420. #define RX_MSDU_END_TCP_SEQ_NUMBER_MSB 63
  421. #define RX_MSDU_END_TCP_SEQ_NUMBER_MASK 0xffffffff00000000
  422. #define RX_MSDU_END_TCP_ACK_NUMBER_OFFSET 0x0000000000000020
  423. #define RX_MSDU_END_TCP_ACK_NUMBER_LSB 0
  424. #define RX_MSDU_END_TCP_ACK_NUMBER_MSB 31
  425. #define RX_MSDU_END_TCP_ACK_NUMBER_MASK 0x00000000ffffffff
  426. #define RX_MSDU_END_TCP_FLAG_OFFSET 0x0000000000000020
  427. #define RX_MSDU_END_TCP_FLAG_LSB 32
  428. #define RX_MSDU_END_TCP_FLAG_MSB 40
  429. #define RX_MSDU_END_TCP_FLAG_MASK 0x000001ff00000000
  430. #define RX_MSDU_END_LRO_ELIGIBLE_OFFSET 0x0000000000000020
  431. #define RX_MSDU_END_LRO_ELIGIBLE_LSB 41
  432. #define RX_MSDU_END_LRO_ELIGIBLE_MSB 41
  433. #define RX_MSDU_END_LRO_ELIGIBLE_MASK 0x0000020000000000
  434. #define RX_MSDU_END_RESERVED_9A_OFFSET 0x0000000000000020
  435. #define RX_MSDU_END_RESERVED_9A_LSB 42
  436. #define RX_MSDU_END_RESERVED_9A_MSB 47
  437. #define RX_MSDU_END_RESERVED_9A_MASK 0x0000fc0000000000
  438. #define RX_MSDU_END_WINDOW_SIZE_OFFSET 0x0000000000000020
  439. #define RX_MSDU_END_WINDOW_SIZE_LSB 48
  440. #define RX_MSDU_END_WINDOW_SIZE_MSB 63
  441. #define RX_MSDU_END_WINDOW_SIZE_MASK 0xffff000000000000
  442. #define RX_MSDU_END_SA_SW_PEER_ID_OFFSET 0x0000000000000028
  443. #define RX_MSDU_END_SA_SW_PEER_ID_LSB 0
  444. #define RX_MSDU_END_SA_SW_PEER_ID_MSB 15
  445. #define RX_MSDU_END_SA_SW_PEER_ID_MASK 0x000000000000ffff
  446. #define RX_MSDU_END_SA_IDX_TIMEOUT_OFFSET 0x0000000000000028
  447. #define RX_MSDU_END_SA_IDX_TIMEOUT_LSB 16
  448. #define RX_MSDU_END_SA_IDX_TIMEOUT_MSB 16
  449. #define RX_MSDU_END_SA_IDX_TIMEOUT_MASK 0x0000000000010000
  450. #define RX_MSDU_END_DA_IDX_TIMEOUT_OFFSET 0x0000000000000028
  451. #define RX_MSDU_END_DA_IDX_TIMEOUT_LSB 17
  452. #define RX_MSDU_END_DA_IDX_TIMEOUT_MSB 17
  453. #define RX_MSDU_END_DA_IDX_TIMEOUT_MASK 0x0000000000020000
  454. #define RX_MSDU_END_TO_DS_OFFSET 0x0000000000000028
  455. #define RX_MSDU_END_TO_DS_LSB 18
  456. #define RX_MSDU_END_TO_DS_MSB 18
  457. #define RX_MSDU_END_TO_DS_MASK 0x0000000000040000
  458. #define RX_MSDU_END_TID_OFFSET 0x0000000000000028
  459. #define RX_MSDU_END_TID_LSB 19
  460. #define RX_MSDU_END_TID_MSB 22
  461. #define RX_MSDU_END_TID_MASK 0x0000000000780000
  462. #define RX_MSDU_END_SA_IS_VALID_OFFSET 0x0000000000000028
  463. #define RX_MSDU_END_SA_IS_VALID_LSB 23
  464. #define RX_MSDU_END_SA_IS_VALID_MSB 23
  465. #define RX_MSDU_END_SA_IS_VALID_MASK 0x0000000000800000
  466. #define RX_MSDU_END_DA_IS_VALID_OFFSET 0x0000000000000028
  467. #define RX_MSDU_END_DA_IS_VALID_LSB 24
  468. #define RX_MSDU_END_DA_IS_VALID_MSB 24
  469. #define RX_MSDU_END_DA_IS_VALID_MASK 0x0000000001000000
  470. #define RX_MSDU_END_DA_IS_MCBC_OFFSET 0x0000000000000028
  471. #define RX_MSDU_END_DA_IS_MCBC_LSB 25
  472. #define RX_MSDU_END_DA_IS_MCBC_MSB 25
  473. #define RX_MSDU_END_DA_IS_MCBC_MASK 0x0000000002000000
  474. #define RX_MSDU_END_L3_HEADER_PADDING_OFFSET 0x0000000000000028
  475. #define RX_MSDU_END_L3_HEADER_PADDING_LSB 26
  476. #define RX_MSDU_END_L3_HEADER_PADDING_MSB 27
  477. #define RX_MSDU_END_L3_HEADER_PADDING_MASK 0x000000000c000000
  478. #define RX_MSDU_END_FIRST_MSDU_OFFSET 0x0000000000000028
  479. #define RX_MSDU_END_FIRST_MSDU_LSB 28
  480. #define RX_MSDU_END_FIRST_MSDU_MSB 28
  481. #define RX_MSDU_END_FIRST_MSDU_MASK 0x0000000010000000
  482. #define RX_MSDU_END_LAST_MSDU_OFFSET 0x0000000000000028
  483. #define RX_MSDU_END_LAST_MSDU_LSB 29
  484. #define RX_MSDU_END_LAST_MSDU_MSB 29
  485. #define RX_MSDU_END_LAST_MSDU_MASK 0x0000000020000000
  486. #define RX_MSDU_END_FR_DS_OFFSET 0x0000000000000028
  487. #define RX_MSDU_END_FR_DS_LSB 30
  488. #define RX_MSDU_END_FR_DS_MSB 30
  489. #define RX_MSDU_END_FR_DS_MASK 0x0000000040000000
  490. #define RX_MSDU_END_IP_CHKSUM_FAIL_COPY_OFFSET 0x0000000000000028
  491. #define RX_MSDU_END_IP_CHKSUM_FAIL_COPY_LSB 31
  492. #define RX_MSDU_END_IP_CHKSUM_FAIL_COPY_MSB 31
  493. #define RX_MSDU_END_IP_CHKSUM_FAIL_COPY_MASK 0x0000000080000000
  494. #define RX_MSDU_END_SA_IDX_OFFSET 0x0000000000000028
  495. #define RX_MSDU_END_SA_IDX_LSB 32
  496. #define RX_MSDU_END_SA_IDX_MSB 47
  497. #define RX_MSDU_END_SA_IDX_MASK 0x0000ffff00000000
  498. #define RX_MSDU_END_DA_IDX_OR_SW_PEER_ID_OFFSET 0x0000000000000028
  499. #define RX_MSDU_END_DA_IDX_OR_SW_PEER_ID_LSB 48
  500. #define RX_MSDU_END_DA_IDX_OR_SW_PEER_ID_MSB 63
  501. #define RX_MSDU_END_DA_IDX_OR_SW_PEER_ID_MASK 0xffff000000000000
  502. #define RX_MSDU_END_MSDU_DROP_OFFSET 0x0000000000000030
  503. #define RX_MSDU_END_MSDU_DROP_LSB 0
  504. #define RX_MSDU_END_MSDU_DROP_MSB 0
  505. #define RX_MSDU_END_MSDU_DROP_MASK 0x0000000000000001
  506. #define RX_MSDU_END_REO_DESTINATION_INDICATION_OFFSET 0x0000000000000030
  507. #define RX_MSDU_END_REO_DESTINATION_INDICATION_LSB 1
  508. #define RX_MSDU_END_REO_DESTINATION_INDICATION_MSB 5
  509. #define RX_MSDU_END_REO_DESTINATION_INDICATION_MASK 0x000000000000003e
  510. #define RX_MSDU_END_FLOW_IDX_OFFSET 0x0000000000000030
  511. #define RX_MSDU_END_FLOW_IDX_LSB 6
  512. #define RX_MSDU_END_FLOW_IDX_MSB 25
  513. #define RX_MSDU_END_FLOW_IDX_MASK 0x0000000003ffffc0
  514. #define RX_MSDU_END_USE_PPE_OFFSET 0x0000000000000030
  515. #define RX_MSDU_END_USE_PPE_LSB 26
  516. #define RX_MSDU_END_USE_PPE_MSB 26
  517. #define RX_MSDU_END_USE_PPE_MASK 0x0000000004000000
  518. #define RX_MSDU_END_MESH_STA_OFFSET 0x0000000000000030
  519. #define RX_MSDU_END_MESH_STA_LSB 27
  520. #define RX_MSDU_END_MESH_STA_MSB 28
  521. #define RX_MSDU_END_MESH_STA_MASK 0x0000000018000000
  522. #define RX_MSDU_END_VLAN_CTAG_STRIPPED_OFFSET 0x0000000000000030
  523. #define RX_MSDU_END_VLAN_CTAG_STRIPPED_LSB 29
  524. #define RX_MSDU_END_VLAN_CTAG_STRIPPED_MSB 29
  525. #define RX_MSDU_END_VLAN_CTAG_STRIPPED_MASK 0x0000000020000000
  526. #define RX_MSDU_END_VLAN_STAG_STRIPPED_OFFSET 0x0000000000000030
  527. #define RX_MSDU_END_VLAN_STAG_STRIPPED_LSB 30
  528. #define RX_MSDU_END_VLAN_STAG_STRIPPED_MSB 30
  529. #define RX_MSDU_END_VLAN_STAG_STRIPPED_MASK 0x0000000040000000
  530. #define RX_MSDU_END_FRAGMENT_FLAG_OFFSET 0x0000000000000030
  531. #define RX_MSDU_END_FRAGMENT_FLAG_LSB 31
  532. #define RX_MSDU_END_FRAGMENT_FLAG_MSB 31
  533. #define RX_MSDU_END_FRAGMENT_FLAG_MASK 0x0000000080000000
  534. #define RX_MSDU_END_FSE_METADATA_OFFSET 0x0000000000000030
  535. #define RX_MSDU_END_FSE_METADATA_LSB 32
  536. #define RX_MSDU_END_FSE_METADATA_MSB 63
  537. #define RX_MSDU_END_FSE_METADATA_MASK 0xffffffff00000000
  538. #define RX_MSDU_END_CCE_METADATA_OFFSET 0x0000000000000038
  539. #define RX_MSDU_END_CCE_METADATA_LSB 0
  540. #define RX_MSDU_END_CCE_METADATA_MSB 15
  541. #define RX_MSDU_END_CCE_METADATA_MASK 0x000000000000ffff
  542. #define RX_MSDU_END_TCP_UDP_CHKSUM_OFFSET 0x0000000000000038
  543. #define RX_MSDU_END_TCP_UDP_CHKSUM_LSB 16
  544. #define RX_MSDU_END_TCP_UDP_CHKSUM_MSB 31
  545. #define RX_MSDU_END_TCP_UDP_CHKSUM_MASK 0x00000000ffff0000
  546. #define RX_MSDU_END_AGGREGATION_COUNT_OFFSET 0x0000000000000038
  547. #define RX_MSDU_END_AGGREGATION_COUNT_LSB 32
  548. #define RX_MSDU_END_AGGREGATION_COUNT_MSB 39
  549. #define RX_MSDU_END_AGGREGATION_COUNT_MASK 0x000000ff00000000
  550. #define RX_MSDU_END_FLOW_AGGREGATION_CONTINUATION_OFFSET 0x0000000000000038
  551. #define RX_MSDU_END_FLOW_AGGREGATION_CONTINUATION_LSB 40
  552. #define RX_MSDU_END_FLOW_AGGREGATION_CONTINUATION_MSB 40
  553. #define RX_MSDU_END_FLOW_AGGREGATION_CONTINUATION_MASK 0x0000010000000000
  554. #define RX_MSDU_END_FISA_TIMEOUT_OFFSET 0x0000000000000038
  555. #define RX_MSDU_END_FISA_TIMEOUT_LSB 41
  556. #define RX_MSDU_END_FISA_TIMEOUT_MSB 41
  557. #define RX_MSDU_END_FISA_TIMEOUT_MASK 0x0000020000000000
  558. #define RX_MSDU_END_TCP_UDP_CHKSUM_FAIL_COPY_OFFSET 0x0000000000000038
  559. #define RX_MSDU_END_TCP_UDP_CHKSUM_FAIL_COPY_LSB 42
  560. #define RX_MSDU_END_TCP_UDP_CHKSUM_FAIL_COPY_MSB 42
  561. #define RX_MSDU_END_TCP_UDP_CHKSUM_FAIL_COPY_MASK 0x0000040000000000
  562. #define RX_MSDU_END_MSDU_LIMIT_ERROR_OFFSET 0x0000000000000038
  563. #define RX_MSDU_END_MSDU_LIMIT_ERROR_LSB 43
  564. #define RX_MSDU_END_MSDU_LIMIT_ERROR_MSB 43
  565. #define RX_MSDU_END_MSDU_LIMIT_ERROR_MASK 0x0000080000000000
  566. #define RX_MSDU_END_FLOW_IDX_TIMEOUT_OFFSET 0x0000000000000038
  567. #define RX_MSDU_END_FLOW_IDX_TIMEOUT_LSB 44
  568. #define RX_MSDU_END_FLOW_IDX_TIMEOUT_MSB 44
  569. #define RX_MSDU_END_FLOW_IDX_TIMEOUT_MASK 0x0000100000000000
  570. #define RX_MSDU_END_FLOW_IDX_INVALID_OFFSET 0x0000000000000038
  571. #define RX_MSDU_END_FLOW_IDX_INVALID_LSB 45
  572. #define RX_MSDU_END_FLOW_IDX_INVALID_MSB 45
  573. #define RX_MSDU_END_FLOW_IDX_INVALID_MASK 0x0000200000000000
  574. #define RX_MSDU_END_CCE_MATCH_OFFSET 0x0000000000000038
  575. #define RX_MSDU_END_CCE_MATCH_LSB 46
  576. #define RX_MSDU_END_CCE_MATCH_MSB 46
  577. #define RX_MSDU_END_CCE_MATCH_MASK 0x0000400000000000
  578. #define RX_MSDU_END_AMSDU_PARSER_ERROR_OFFSET 0x0000000000000038
  579. #define RX_MSDU_END_AMSDU_PARSER_ERROR_LSB 47
  580. #define RX_MSDU_END_AMSDU_PARSER_ERROR_MSB 47
  581. #define RX_MSDU_END_AMSDU_PARSER_ERROR_MASK 0x0000800000000000
  582. #define RX_MSDU_END_CUMULATIVE_IP_LENGTH_OFFSET 0x0000000000000038
  583. #define RX_MSDU_END_CUMULATIVE_IP_LENGTH_LSB 48
  584. #define RX_MSDU_END_CUMULATIVE_IP_LENGTH_MSB 63
  585. #define RX_MSDU_END_CUMULATIVE_IP_LENGTH_MASK 0xffff000000000000
  586. #define RX_MSDU_END_KEY_ID_OCTET_OFFSET 0x0000000000000040
  587. #define RX_MSDU_END_KEY_ID_OCTET_LSB 0
  588. #define RX_MSDU_END_KEY_ID_OCTET_MSB 7
  589. #define RX_MSDU_END_KEY_ID_OCTET_MASK 0x00000000000000ff
  590. #define RX_MSDU_END_RESERVED_16A_OFFSET 0x0000000000000040
  591. #define RX_MSDU_END_RESERVED_16A_LSB 8
  592. #define RX_MSDU_END_RESERVED_16A_MSB 31
  593. #define RX_MSDU_END_RESERVED_16A_MASK 0x00000000ffffff00
  594. #define RX_MSDU_END_RESERVED_17A_OFFSET 0x0000000000000040
  595. #define RX_MSDU_END_RESERVED_17A_LSB 32
  596. #define RX_MSDU_END_RESERVED_17A_MSB 37
  597. #define RX_MSDU_END_RESERVED_17A_MASK 0x0000003f00000000
  598. #define RX_MSDU_END_SERVICE_CODE_OFFSET 0x0000000000000040
  599. #define RX_MSDU_END_SERVICE_CODE_LSB 38
  600. #define RX_MSDU_END_SERVICE_CODE_MSB 46
  601. #define RX_MSDU_END_SERVICE_CODE_MASK 0x00007fc000000000
  602. #define RX_MSDU_END_PRIORITY_VALID_OFFSET 0x0000000000000040
  603. #define RX_MSDU_END_PRIORITY_VALID_LSB 47
  604. #define RX_MSDU_END_PRIORITY_VALID_MSB 47
  605. #define RX_MSDU_END_PRIORITY_VALID_MASK 0x0000800000000000
  606. #define RX_MSDU_END_INTRA_BSS_OFFSET 0x0000000000000040
  607. #define RX_MSDU_END_INTRA_BSS_LSB 48
  608. #define RX_MSDU_END_INTRA_BSS_MSB 48
  609. #define RX_MSDU_END_INTRA_BSS_MASK 0x0001000000000000
  610. #define RX_MSDU_END_DEST_CHIP_ID_OFFSET 0x0000000000000040
  611. #define RX_MSDU_END_DEST_CHIP_ID_LSB 49
  612. #define RX_MSDU_END_DEST_CHIP_ID_MSB 50
  613. #define RX_MSDU_END_DEST_CHIP_ID_MASK 0x0006000000000000
  614. #define RX_MSDU_END_MULTICAST_ECHO_OFFSET 0x0000000000000040
  615. #define RX_MSDU_END_MULTICAST_ECHO_LSB 51
  616. #define RX_MSDU_END_MULTICAST_ECHO_MSB 51
  617. #define RX_MSDU_END_MULTICAST_ECHO_MASK 0x0008000000000000
  618. #define RX_MSDU_END_WDS_LEARNING_EVENT_OFFSET 0x0000000000000040
  619. #define RX_MSDU_END_WDS_LEARNING_EVENT_LSB 52
  620. #define RX_MSDU_END_WDS_LEARNING_EVENT_MSB 52
  621. #define RX_MSDU_END_WDS_LEARNING_EVENT_MASK 0x0010000000000000
  622. #define RX_MSDU_END_WDS_ROAMING_EVENT_OFFSET 0x0000000000000040
  623. #define RX_MSDU_END_WDS_ROAMING_EVENT_LSB 53
  624. #define RX_MSDU_END_WDS_ROAMING_EVENT_MSB 53
  625. #define RX_MSDU_END_WDS_ROAMING_EVENT_MASK 0x0020000000000000
  626. #define RX_MSDU_END_WDS_KEEP_ALIVE_EVENT_OFFSET 0x0000000000000040
  627. #define RX_MSDU_END_WDS_KEEP_ALIVE_EVENT_LSB 54
  628. #define RX_MSDU_END_WDS_KEEP_ALIVE_EVENT_MSB 54
  629. #define RX_MSDU_END_WDS_KEEP_ALIVE_EVENT_MASK 0x0040000000000000
  630. #define RX_MSDU_END_DEST_CHIP_PMAC_ID_OFFSET 0x0000000000000040
  631. #define RX_MSDU_END_DEST_CHIP_PMAC_ID_LSB 55
  632. #define RX_MSDU_END_DEST_CHIP_PMAC_ID_MSB 55
  633. #define RX_MSDU_END_DEST_CHIP_PMAC_ID_MASK 0x0080000000000000
  634. #define RX_MSDU_END_RESERVED_17B_OFFSET 0x0000000000000040
  635. #define RX_MSDU_END_RESERVED_17B_LSB 56
  636. #define RX_MSDU_END_RESERVED_17B_MSB 63
  637. #define RX_MSDU_END_RESERVED_17B_MASK 0xff00000000000000
  638. #define RX_MSDU_END_MSDU_LENGTH_OFFSET 0x0000000000000048
  639. #define RX_MSDU_END_MSDU_LENGTH_LSB 0
  640. #define RX_MSDU_END_MSDU_LENGTH_MSB 13
  641. #define RX_MSDU_END_MSDU_LENGTH_MASK 0x0000000000003fff
  642. #define RX_MSDU_END_STBC_OFFSET 0x0000000000000048
  643. #define RX_MSDU_END_STBC_LSB 14
  644. #define RX_MSDU_END_STBC_MSB 14
  645. #define RX_MSDU_END_STBC_MASK 0x0000000000004000
  646. #define RX_MSDU_END_IPSEC_ESP_OFFSET 0x0000000000000048
  647. #define RX_MSDU_END_IPSEC_ESP_LSB 15
  648. #define RX_MSDU_END_IPSEC_ESP_MSB 15
  649. #define RX_MSDU_END_IPSEC_ESP_MASK 0x0000000000008000
  650. #define RX_MSDU_END_L3_OFFSET_OFFSET 0x0000000000000048
  651. #define RX_MSDU_END_L3_OFFSET_LSB 16
  652. #define RX_MSDU_END_L3_OFFSET_MSB 22
  653. #define RX_MSDU_END_L3_OFFSET_MASK 0x00000000007f0000
  654. #define RX_MSDU_END_IPSEC_AH_OFFSET 0x0000000000000048
  655. #define RX_MSDU_END_IPSEC_AH_LSB 23
  656. #define RX_MSDU_END_IPSEC_AH_MSB 23
  657. #define RX_MSDU_END_IPSEC_AH_MASK 0x0000000000800000
  658. #define RX_MSDU_END_L4_OFFSET_OFFSET 0x0000000000000048
  659. #define RX_MSDU_END_L4_OFFSET_LSB 24
  660. #define RX_MSDU_END_L4_OFFSET_MSB 31
  661. #define RX_MSDU_END_L4_OFFSET_MASK 0x00000000ff000000
  662. #define RX_MSDU_END_MSDU_NUMBER_OFFSET 0x0000000000000048
  663. #define RX_MSDU_END_MSDU_NUMBER_LSB 32
  664. #define RX_MSDU_END_MSDU_NUMBER_MSB 39
  665. #define RX_MSDU_END_MSDU_NUMBER_MASK 0x000000ff00000000
  666. #define RX_MSDU_END_DECAP_FORMAT_OFFSET 0x0000000000000048
  667. #define RX_MSDU_END_DECAP_FORMAT_LSB 40
  668. #define RX_MSDU_END_DECAP_FORMAT_MSB 41
  669. #define RX_MSDU_END_DECAP_FORMAT_MASK 0x0000030000000000
  670. #define RX_MSDU_END_IPV4_PROTO_OFFSET 0x0000000000000048
  671. #define RX_MSDU_END_IPV4_PROTO_LSB 42
  672. #define RX_MSDU_END_IPV4_PROTO_MSB 42
  673. #define RX_MSDU_END_IPV4_PROTO_MASK 0x0000040000000000
  674. #define RX_MSDU_END_IPV6_PROTO_OFFSET 0x0000000000000048
  675. #define RX_MSDU_END_IPV6_PROTO_LSB 43
  676. #define RX_MSDU_END_IPV6_PROTO_MSB 43
  677. #define RX_MSDU_END_IPV6_PROTO_MASK 0x0000080000000000
  678. #define RX_MSDU_END_TCP_PROTO_OFFSET 0x0000000000000048
  679. #define RX_MSDU_END_TCP_PROTO_LSB 44
  680. #define RX_MSDU_END_TCP_PROTO_MSB 44
  681. #define RX_MSDU_END_TCP_PROTO_MASK 0x0000100000000000
  682. #define RX_MSDU_END_UDP_PROTO_OFFSET 0x0000000000000048
  683. #define RX_MSDU_END_UDP_PROTO_LSB 45
  684. #define RX_MSDU_END_UDP_PROTO_MSB 45
  685. #define RX_MSDU_END_UDP_PROTO_MASK 0x0000200000000000
  686. #define RX_MSDU_END_IP_FRAG_OFFSET 0x0000000000000048
  687. #define RX_MSDU_END_IP_FRAG_LSB 46
  688. #define RX_MSDU_END_IP_FRAG_MSB 46
  689. #define RX_MSDU_END_IP_FRAG_MASK 0x0000400000000000
  690. #define RX_MSDU_END_TCP_ONLY_ACK_OFFSET 0x0000000000000048
  691. #define RX_MSDU_END_TCP_ONLY_ACK_LSB 47
  692. #define RX_MSDU_END_TCP_ONLY_ACK_MSB 47
  693. #define RX_MSDU_END_TCP_ONLY_ACK_MASK 0x0000800000000000
  694. #define RX_MSDU_END_DA_IS_BCAST_MCAST_OFFSET 0x0000000000000048
  695. #define RX_MSDU_END_DA_IS_BCAST_MCAST_LSB 48
  696. #define RX_MSDU_END_DA_IS_BCAST_MCAST_MSB 48
  697. #define RX_MSDU_END_DA_IS_BCAST_MCAST_MASK 0x0001000000000000
  698. #define RX_MSDU_END_TOEPLITZ_HASH_SEL_OFFSET 0x0000000000000048
  699. #define RX_MSDU_END_TOEPLITZ_HASH_SEL_LSB 49
  700. #define RX_MSDU_END_TOEPLITZ_HASH_SEL_MSB 50
  701. #define RX_MSDU_END_TOEPLITZ_HASH_SEL_MASK 0x0006000000000000
  702. #define RX_MSDU_END_IP_FIXED_HEADER_VALID_OFFSET 0x0000000000000048
  703. #define RX_MSDU_END_IP_FIXED_HEADER_VALID_LSB 51
  704. #define RX_MSDU_END_IP_FIXED_HEADER_VALID_MSB 51
  705. #define RX_MSDU_END_IP_FIXED_HEADER_VALID_MASK 0x0008000000000000
  706. #define RX_MSDU_END_IP_EXTN_HEADER_VALID_OFFSET 0x0000000000000048
  707. #define RX_MSDU_END_IP_EXTN_HEADER_VALID_LSB 52
  708. #define RX_MSDU_END_IP_EXTN_HEADER_VALID_MSB 52
  709. #define RX_MSDU_END_IP_EXTN_HEADER_VALID_MASK 0x0010000000000000
  710. #define RX_MSDU_END_TCP_UDP_HEADER_VALID_OFFSET 0x0000000000000048
  711. #define RX_MSDU_END_TCP_UDP_HEADER_VALID_LSB 53
  712. #define RX_MSDU_END_TCP_UDP_HEADER_VALID_MSB 53
  713. #define RX_MSDU_END_TCP_UDP_HEADER_VALID_MASK 0x0020000000000000
  714. #define RX_MSDU_END_MESH_CONTROL_PRESENT_OFFSET 0x0000000000000048
  715. #define RX_MSDU_END_MESH_CONTROL_PRESENT_LSB 54
  716. #define RX_MSDU_END_MESH_CONTROL_PRESENT_MSB 54
  717. #define RX_MSDU_END_MESH_CONTROL_PRESENT_MASK 0x0040000000000000
  718. #define RX_MSDU_END_LDPC_OFFSET 0x0000000000000048
  719. #define RX_MSDU_END_LDPC_LSB 55
  720. #define RX_MSDU_END_LDPC_MSB 55
  721. #define RX_MSDU_END_LDPC_MASK 0x0080000000000000
  722. #define RX_MSDU_END_IP4_PROTOCOL_IP6_NEXT_HEADER_OFFSET 0x0000000000000048
  723. #define RX_MSDU_END_IP4_PROTOCOL_IP6_NEXT_HEADER_LSB 56
  724. #define RX_MSDU_END_IP4_PROTOCOL_IP6_NEXT_HEADER_MSB 63
  725. #define RX_MSDU_END_IP4_PROTOCOL_IP6_NEXT_HEADER_MASK 0xff00000000000000
  726. #define RX_MSDU_END_VLAN_CTAG_CI_OFFSET 0x0000000000000050
  727. #define RX_MSDU_END_VLAN_CTAG_CI_LSB 0
  728. #define RX_MSDU_END_VLAN_CTAG_CI_MSB 15
  729. #define RX_MSDU_END_VLAN_CTAG_CI_MASK 0x000000000000ffff
  730. #define RX_MSDU_END_VLAN_STAG_CI_OFFSET 0x0000000000000050
  731. #define RX_MSDU_END_VLAN_STAG_CI_LSB 16
  732. #define RX_MSDU_END_VLAN_STAG_CI_MSB 31
  733. #define RX_MSDU_END_VLAN_STAG_CI_MASK 0x00000000ffff0000
  734. #define RX_MSDU_END_PEER_META_DATA_OFFSET 0x0000000000000050
  735. #define RX_MSDU_END_PEER_META_DATA_LSB 32
  736. #define RX_MSDU_END_PEER_META_DATA_MSB 63
  737. #define RX_MSDU_END_PEER_META_DATA_MASK 0xffffffff00000000
  738. #define RX_MSDU_END_USER_RSSI_OFFSET 0x0000000000000058
  739. #define RX_MSDU_END_USER_RSSI_LSB 0
  740. #define RX_MSDU_END_USER_RSSI_MSB 7
  741. #define RX_MSDU_END_USER_RSSI_MASK 0x00000000000000ff
  742. #define RX_MSDU_END_PKT_TYPE_OFFSET 0x0000000000000058
  743. #define RX_MSDU_END_PKT_TYPE_LSB 8
  744. #define RX_MSDU_END_PKT_TYPE_MSB 11
  745. #define RX_MSDU_END_PKT_TYPE_MASK 0x0000000000000f00
  746. #define RX_MSDU_END_SGI_OFFSET 0x0000000000000058
  747. #define RX_MSDU_END_SGI_LSB 12
  748. #define RX_MSDU_END_SGI_MSB 13
  749. #define RX_MSDU_END_SGI_MASK 0x0000000000003000
  750. #define RX_MSDU_END_RATE_MCS_OFFSET 0x0000000000000058
  751. #define RX_MSDU_END_RATE_MCS_LSB 14
  752. #define RX_MSDU_END_RATE_MCS_MSB 17
  753. #define RX_MSDU_END_RATE_MCS_MASK 0x000000000003c000
  754. #define RX_MSDU_END_RECEIVE_BANDWIDTH_OFFSET 0x0000000000000058
  755. #define RX_MSDU_END_RECEIVE_BANDWIDTH_LSB 18
  756. #define RX_MSDU_END_RECEIVE_BANDWIDTH_MSB 20
  757. #define RX_MSDU_END_RECEIVE_BANDWIDTH_MASK 0x00000000001c0000
  758. #define RX_MSDU_END_RECEPTION_TYPE_OFFSET 0x0000000000000058
  759. #define RX_MSDU_END_RECEPTION_TYPE_LSB 21
  760. #define RX_MSDU_END_RECEPTION_TYPE_MSB 23
  761. #define RX_MSDU_END_RECEPTION_TYPE_MASK 0x0000000000e00000
  762. #define RX_MSDU_END_MIMO_SS_BITMAP_OFFSET 0x0000000000000058
  763. #define RX_MSDU_END_MIMO_SS_BITMAP_LSB 24
  764. #define RX_MSDU_END_MIMO_SS_BITMAP_MSB 30
  765. #define RX_MSDU_END_MIMO_SS_BITMAP_MASK 0x000000007f000000
  766. #define RX_MSDU_END_MSDU_DONE_COPY_OFFSET 0x0000000000000058
  767. #define RX_MSDU_END_MSDU_DONE_COPY_LSB 31
  768. #define RX_MSDU_END_MSDU_DONE_COPY_MSB 31
  769. #define RX_MSDU_END_MSDU_DONE_COPY_MASK 0x0000000080000000
  770. #define RX_MSDU_END_FLOW_ID_TOEPLITZ_OFFSET 0x0000000000000058
  771. #define RX_MSDU_END_FLOW_ID_TOEPLITZ_LSB 32
  772. #define RX_MSDU_END_FLOW_ID_TOEPLITZ_MSB 63
  773. #define RX_MSDU_END_FLOW_ID_TOEPLITZ_MASK 0xffffffff00000000
  774. #define RX_MSDU_END_PPDU_START_TIMESTAMP_63_32_OFFSET 0x0000000000000060
  775. #define RX_MSDU_END_PPDU_START_TIMESTAMP_63_32_LSB 0
  776. #define RX_MSDU_END_PPDU_START_TIMESTAMP_63_32_MSB 31
  777. #define RX_MSDU_END_PPDU_START_TIMESTAMP_63_32_MASK 0x00000000ffffffff
  778. #define RX_MSDU_END_SW_PHY_META_DATA_OFFSET 0x0000000000000060
  779. #define RX_MSDU_END_SW_PHY_META_DATA_LSB 32
  780. #define RX_MSDU_END_SW_PHY_META_DATA_MSB 63
  781. #define RX_MSDU_END_SW_PHY_META_DATA_MASK 0xffffffff00000000
  782. #define RX_MSDU_END_PPDU_START_TIMESTAMP_31_0_OFFSET 0x0000000000000068
  783. #define RX_MSDU_END_PPDU_START_TIMESTAMP_31_0_LSB 0
  784. #define RX_MSDU_END_PPDU_START_TIMESTAMP_31_0_MSB 31
  785. #define RX_MSDU_END_PPDU_START_TIMESTAMP_31_0_MASK 0x00000000ffffffff
  786. #define RX_MSDU_END_TOEPLITZ_HASH_2_OR_4_OFFSET 0x0000000000000068
  787. #define RX_MSDU_END_TOEPLITZ_HASH_2_OR_4_LSB 32
  788. #define RX_MSDU_END_TOEPLITZ_HASH_2_OR_4_MSB 63
  789. #define RX_MSDU_END_TOEPLITZ_HASH_2_OR_4_MASK 0xffffffff00000000
  790. #define RX_MSDU_END_RESERVED_28A_OFFSET 0x0000000000000070
  791. #define RX_MSDU_END_RESERVED_28A_LSB 0
  792. #define RX_MSDU_END_RESERVED_28A_MSB 15
  793. #define RX_MSDU_END_RESERVED_28A_MASK 0x000000000000ffff
  794. #define RX_MSDU_END_SA_15_0_OFFSET 0x0000000000000070
  795. #define RX_MSDU_END_SA_15_0_LSB 16
  796. #define RX_MSDU_END_SA_15_0_MSB 31
  797. #define RX_MSDU_END_SA_15_0_MASK 0x00000000ffff0000
  798. #define RX_MSDU_END_SA_47_16_OFFSET 0x0000000000000070
  799. #define RX_MSDU_END_SA_47_16_LSB 32
  800. #define RX_MSDU_END_SA_47_16_MSB 63
  801. #define RX_MSDU_END_SA_47_16_MASK 0xffffffff00000000
  802. #define RX_MSDU_END_FIRST_MPDU_OFFSET 0x0000000000000078
  803. #define RX_MSDU_END_FIRST_MPDU_LSB 0
  804. #define RX_MSDU_END_FIRST_MPDU_MSB 0
  805. #define RX_MSDU_END_FIRST_MPDU_MASK 0x0000000000000001
  806. #define RX_MSDU_END_RESERVED_30A_OFFSET 0x0000000000000078
  807. #define RX_MSDU_END_RESERVED_30A_LSB 1
  808. #define RX_MSDU_END_RESERVED_30A_MSB 1
  809. #define RX_MSDU_END_RESERVED_30A_MASK 0x0000000000000002
  810. #define RX_MSDU_END_MCAST_BCAST_OFFSET 0x0000000000000078
  811. #define RX_MSDU_END_MCAST_BCAST_LSB 2
  812. #define RX_MSDU_END_MCAST_BCAST_MSB 2
  813. #define RX_MSDU_END_MCAST_BCAST_MASK 0x0000000000000004
  814. #define RX_MSDU_END_AST_INDEX_NOT_FOUND_OFFSET 0x0000000000000078
  815. #define RX_MSDU_END_AST_INDEX_NOT_FOUND_LSB 3
  816. #define RX_MSDU_END_AST_INDEX_NOT_FOUND_MSB 3
  817. #define RX_MSDU_END_AST_INDEX_NOT_FOUND_MASK 0x0000000000000008
  818. #define RX_MSDU_END_AST_INDEX_TIMEOUT_OFFSET 0x0000000000000078
  819. #define RX_MSDU_END_AST_INDEX_TIMEOUT_LSB 4
  820. #define RX_MSDU_END_AST_INDEX_TIMEOUT_MSB 4
  821. #define RX_MSDU_END_AST_INDEX_TIMEOUT_MASK 0x0000000000000010
  822. #define RX_MSDU_END_POWER_MGMT_OFFSET 0x0000000000000078
  823. #define RX_MSDU_END_POWER_MGMT_LSB 5
  824. #define RX_MSDU_END_POWER_MGMT_MSB 5
  825. #define RX_MSDU_END_POWER_MGMT_MASK 0x0000000000000020
  826. #define RX_MSDU_END_NON_QOS_OFFSET 0x0000000000000078
  827. #define RX_MSDU_END_NON_QOS_LSB 6
  828. #define RX_MSDU_END_NON_QOS_MSB 6
  829. #define RX_MSDU_END_NON_QOS_MASK 0x0000000000000040
  830. #define RX_MSDU_END_NULL_DATA_OFFSET 0x0000000000000078
  831. #define RX_MSDU_END_NULL_DATA_LSB 7
  832. #define RX_MSDU_END_NULL_DATA_MSB 7
  833. #define RX_MSDU_END_NULL_DATA_MASK 0x0000000000000080
  834. #define RX_MSDU_END_MGMT_TYPE_OFFSET 0x0000000000000078
  835. #define RX_MSDU_END_MGMT_TYPE_LSB 8
  836. #define RX_MSDU_END_MGMT_TYPE_MSB 8
  837. #define RX_MSDU_END_MGMT_TYPE_MASK 0x0000000000000100
  838. #define RX_MSDU_END_CTRL_TYPE_OFFSET 0x0000000000000078
  839. #define RX_MSDU_END_CTRL_TYPE_LSB 9
  840. #define RX_MSDU_END_CTRL_TYPE_MSB 9
  841. #define RX_MSDU_END_CTRL_TYPE_MASK 0x0000000000000200
  842. #define RX_MSDU_END_MORE_DATA_OFFSET 0x0000000000000078
  843. #define RX_MSDU_END_MORE_DATA_LSB 10
  844. #define RX_MSDU_END_MORE_DATA_MSB 10
  845. #define RX_MSDU_END_MORE_DATA_MASK 0x0000000000000400
  846. #define RX_MSDU_END_EOSP_OFFSET 0x0000000000000078
  847. #define RX_MSDU_END_EOSP_LSB 11
  848. #define RX_MSDU_END_EOSP_MSB 11
  849. #define RX_MSDU_END_EOSP_MASK 0x0000000000000800
  850. #define RX_MSDU_END_A_MSDU_ERROR_OFFSET 0x0000000000000078
  851. #define RX_MSDU_END_A_MSDU_ERROR_LSB 12
  852. #define RX_MSDU_END_A_MSDU_ERROR_MSB 12
  853. #define RX_MSDU_END_A_MSDU_ERROR_MASK 0x0000000000001000
  854. #define RX_MSDU_END_RESERVED_30B_OFFSET 0x0000000000000078
  855. #define RX_MSDU_END_RESERVED_30B_LSB 13
  856. #define RX_MSDU_END_RESERVED_30B_MSB 13
  857. #define RX_MSDU_END_RESERVED_30B_MASK 0x0000000000002000
  858. #define RX_MSDU_END_ORDER_OFFSET 0x0000000000000078
  859. #define RX_MSDU_END_ORDER_LSB 14
  860. #define RX_MSDU_END_ORDER_MSB 14
  861. #define RX_MSDU_END_ORDER_MASK 0x0000000000004000
  862. #define RX_MSDU_END_WIFI_PARSER_ERROR_OFFSET 0x0000000000000078
  863. #define RX_MSDU_END_WIFI_PARSER_ERROR_LSB 15
  864. #define RX_MSDU_END_WIFI_PARSER_ERROR_MSB 15
  865. #define RX_MSDU_END_WIFI_PARSER_ERROR_MASK 0x0000000000008000
  866. #define RX_MSDU_END_OVERFLOW_ERR_OFFSET 0x0000000000000078
  867. #define RX_MSDU_END_OVERFLOW_ERR_LSB 16
  868. #define RX_MSDU_END_OVERFLOW_ERR_MSB 16
  869. #define RX_MSDU_END_OVERFLOW_ERR_MASK 0x0000000000010000
  870. #define RX_MSDU_END_MSDU_LENGTH_ERR_OFFSET 0x0000000000000078
  871. #define RX_MSDU_END_MSDU_LENGTH_ERR_LSB 17
  872. #define RX_MSDU_END_MSDU_LENGTH_ERR_MSB 17
  873. #define RX_MSDU_END_MSDU_LENGTH_ERR_MASK 0x0000000000020000
  874. #define RX_MSDU_END_TCP_UDP_CHKSUM_FAIL_OFFSET 0x0000000000000078
  875. #define RX_MSDU_END_TCP_UDP_CHKSUM_FAIL_LSB 18
  876. #define RX_MSDU_END_TCP_UDP_CHKSUM_FAIL_MSB 18
  877. #define RX_MSDU_END_TCP_UDP_CHKSUM_FAIL_MASK 0x0000000000040000
  878. #define RX_MSDU_END_IP_CHKSUM_FAIL_OFFSET 0x0000000000000078
  879. #define RX_MSDU_END_IP_CHKSUM_FAIL_LSB 19
  880. #define RX_MSDU_END_IP_CHKSUM_FAIL_MSB 19
  881. #define RX_MSDU_END_IP_CHKSUM_FAIL_MASK 0x0000000000080000
  882. #define RX_MSDU_END_SA_IDX_INVALID_OFFSET 0x0000000000000078
  883. #define RX_MSDU_END_SA_IDX_INVALID_LSB 20
  884. #define RX_MSDU_END_SA_IDX_INVALID_MSB 20
  885. #define RX_MSDU_END_SA_IDX_INVALID_MASK 0x0000000000100000
  886. #define RX_MSDU_END_DA_IDX_INVALID_OFFSET 0x0000000000000078
  887. #define RX_MSDU_END_DA_IDX_INVALID_LSB 21
  888. #define RX_MSDU_END_DA_IDX_INVALID_MSB 21
  889. #define RX_MSDU_END_DA_IDX_INVALID_MASK 0x0000000000200000
  890. #define RX_MSDU_END_AMSDU_ADDR_MISMATCH_OFFSET 0x0000000000000078
  891. #define RX_MSDU_END_AMSDU_ADDR_MISMATCH_LSB 22
  892. #define RX_MSDU_END_AMSDU_ADDR_MISMATCH_MSB 22
  893. #define RX_MSDU_END_AMSDU_ADDR_MISMATCH_MASK 0x0000000000400000
  894. #define RX_MSDU_END_RX_IN_TX_DECRYPT_BYP_OFFSET 0x0000000000000078
  895. #define RX_MSDU_END_RX_IN_TX_DECRYPT_BYP_LSB 23
  896. #define RX_MSDU_END_RX_IN_TX_DECRYPT_BYP_MSB 23
  897. #define RX_MSDU_END_RX_IN_TX_DECRYPT_BYP_MASK 0x0000000000800000
  898. #define RX_MSDU_END_ENCRYPT_REQUIRED_OFFSET 0x0000000000000078
  899. #define RX_MSDU_END_ENCRYPT_REQUIRED_LSB 24
  900. #define RX_MSDU_END_ENCRYPT_REQUIRED_MSB 24
  901. #define RX_MSDU_END_ENCRYPT_REQUIRED_MASK 0x0000000001000000
  902. #define RX_MSDU_END_DIRECTED_OFFSET 0x0000000000000078
  903. #define RX_MSDU_END_DIRECTED_LSB 25
  904. #define RX_MSDU_END_DIRECTED_MSB 25
  905. #define RX_MSDU_END_DIRECTED_MASK 0x0000000002000000
  906. #define RX_MSDU_END_BUFFER_FRAGMENT_OFFSET 0x0000000000000078
  907. #define RX_MSDU_END_BUFFER_FRAGMENT_LSB 26
  908. #define RX_MSDU_END_BUFFER_FRAGMENT_MSB 26
  909. #define RX_MSDU_END_BUFFER_FRAGMENT_MASK 0x0000000004000000
  910. #define RX_MSDU_END_MPDU_LENGTH_ERR_OFFSET 0x0000000000000078
  911. #define RX_MSDU_END_MPDU_LENGTH_ERR_LSB 27
  912. #define RX_MSDU_END_MPDU_LENGTH_ERR_MSB 27
  913. #define RX_MSDU_END_MPDU_LENGTH_ERR_MASK 0x0000000008000000
  914. #define RX_MSDU_END_TKIP_MIC_ERR_OFFSET 0x0000000000000078
  915. #define RX_MSDU_END_TKIP_MIC_ERR_LSB 28
  916. #define RX_MSDU_END_TKIP_MIC_ERR_MSB 28
  917. #define RX_MSDU_END_TKIP_MIC_ERR_MASK 0x0000000010000000
  918. #define RX_MSDU_END_DECRYPT_ERR_OFFSET 0x0000000000000078
  919. #define RX_MSDU_END_DECRYPT_ERR_LSB 29
  920. #define RX_MSDU_END_DECRYPT_ERR_MSB 29
  921. #define RX_MSDU_END_DECRYPT_ERR_MASK 0x0000000020000000
  922. #define RX_MSDU_END_UNENCRYPTED_FRAME_ERR_OFFSET 0x0000000000000078
  923. #define RX_MSDU_END_UNENCRYPTED_FRAME_ERR_LSB 30
  924. #define RX_MSDU_END_UNENCRYPTED_FRAME_ERR_MSB 30
  925. #define RX_MSDU_END_UNENCRYPTED_FRAME_ERR_MASK 0x0000000040000000
  926. #define RX_MSDU_END_FCS_ERR_OFFSET 0x0000000000000078
  927. #define RX_MSDU_END_FCS_ERR_LSB 31
  928. #define RX_MSDU_END_FCS_ERR_MSB 31
  929. #define RX_MSDU_END_FCS_ERR_MASK 0x0000000080000000
  930. #define RX_MSDU_END_RESERVED_31A_OFFSET 0x0000000000000078
  931. #define RX_MSDU_END_RESERVED_31A_LSB 32
  932. #define RX_MSDU_END_RESERVED_31A_MSB 41
  933. #define RX_MSDU_END_RESERVED_31A_MASK 0x000003ff00000000
  934. #define RX_MSDU_END_DECRYPT_STATUS_CODE_OFFSET 0x0000000000000078
  935. #define RX_MSDU_END_DECRYPT_STATUS_CODE_LSB 42
  936. #define RX_MSDU_END_DECRYPT_STATUS_CODE_MSB 44
  937. #define RX_MSDU_END_DECRYPT_STATUS_CODE_MASK 0x00001c0000000000
  938. #define RX_MSDU_END_RX_BITMAP_NOT_UPDATED_OFFSET 0x0000000000000078
  939. #define RX_MSDU_END_RX_BITMAP_NOT_UPDATED_LSB 45
  940. #define RX_MSDU_END_RX_BITMAP_NOT_UPDATED_MSB 45
  941. #define RX_MSDU_END_RX_BITMAP_NOT_UPDATED_MASK 0x0000200000000000
  942. #define RX_MSDU_END_RESERVED_31B_OFFSET 0x0000000000000078
  943. #define RX_MSDU_END_RESERVED_31B_LSB 46
  944. #define RX_MSDU_END_RESERVED_31B_MSB 62
  945. #define RX_MSDU_END_RESERVED_31B_MASK 0x7fffc00000000000
  946. #define RX_MSDU_END_MSDU_DONE_OFFSET 0x0000000000000078
  947. #define RX_MSDU_END_MSDU_DONE_LSB 63
  948. #define RX_MSDU_END_MSDU_DONE_MSB 63
  949. #define RX_MSDU_END_MSDU_DONE_MASK 0x8000000000000000
  950. #endif