rx_mpdu_end.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284
  1. /* Copyright (c) 2022, Qualcomm Innovation Center, Inc. All rights reserved.
  2. *
  3. * Permission to use, copy, modify, and/or distribute this software for any
  4. * purpose with or without fee is hereby granted, provided that the above
  5. * copyright notice and this permission notice appear in all copies.
  6. *
  7. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  8. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  9. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  10. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  11. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  12. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  13. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  14. */
  15. #ifndef _RX_MPDU_END_H_
  16. #define _RX_MPDU_END_H_
  17. #if !defined(__ASSEMBLER__)
  18. #endif
  19. #define NUM_OF_DWORDS_RX_MPDU_END 4
  20. #define NUM_OF_QWORDS_RX_MPDU_END 2
  21. struct rx_mpdu_end {
  22. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  23. uint32_t rxpcu_mpdu_filter_in_category : 2,
  24. sw_frame_group_id : 7,
  25. reserved_0 : 7,
  26. phy_ppdu_id : 16;
  27. uint32_t reserved_1a : 11,
  28. unsup_ktype_short_frame : 1,
  29. rx_in_tx_decrypt_byp : 1,
  30. overflow_err : 1,
  31. mpdu_length_err : 1,
  32. tkip_mic_err : 1,
  33. decrypt_err : 1,
  34. unencrypted_frame_err : 1,
  35. pn_fields_contain_valid_info : 1,
  36. fcs_err : 1,
  37. msdu_length_err : 1,
  38. rxdma0_destination_ring : 3,
  39. rxdma1_destination_ring : 3,
  40. decrypt_status_code : 3,
  41. rx_bitmap_not_updated : 1,
  42. reserved_1b : 1;
  43. uint32_t reserved_2a : 15,
  44. rxpcu_mgmt_sequence_nr_valid : 1,
  45. rxpcu_mgmt_sequence_nr : 16;
  46. uint32_t rxframe_assert_mlo_timestamp : 32;
  47. #else
  48. uint32_t phy_ppdu_id : 16,
  49. reserved_0 : 7,
  50. sw_frame_group_id : 7,
  51. rxpcu_mpdu_filter_in_category : 2;
  52. uint32_t reserved_1b : 1,
  53. rx_bitmap_not_updated : 1,
  54. decrypt_status_code : 3,
  55. rxdma1_destination_ring : 3,
  56. rxdma0_destination_ring : 3,
  57. msdu_length_err : 1,
  58. fcs_err : 1,
  59. pn_fields_contain_valid_info : 1,
  60. unencrypted_frame_err : 1,
  61. decrypt_err : 1,
  62. tkip_mic_err : 1,
  63. mpdu_length_err : 1,
  64. overflow_err : 1,
  65. rx_in_tx_decrypt_byp : 1,
  66. unsup_ktype_short_frame : 1,
  67. reserved_1a : 11;
  68. uint32_t rxpcu_mgmt_sequence_nr : 16,
  69. rxpcu_mgmt_sequence_nr_valid : 1,
  70. reserved_2a : 15;
  71. uint32_t rxframe_assert_mlo_timestamp : 32;
  72. #endif
  73. };
  74. #define RX_MPDU_END_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET 0x0000000000000000
  75. #define RX_MPDU_END_RXPCU_MPDU_FILTER_IN_CATEGORY_LSB 0
  76. #define RX_MPDU_END_RXPCU_MPDU_FILTER_IN_CATEGORY_MSB 1
  77. #define RX_MPDU_END_RXPCU_MPDU_FILTER_IN_CATEGORY_MASK 0x0000000000000003
  78. #define RX_MPDU_END_SW_FRAME_GROUP_ID_OFFSET 0x0000000000000000
  79. #define RX_MPDU_END_SW_FRAME_GROUP_ID_LSB 2
  80. #define RX_MPDU_END_SW_FRAME_GROUP_ID_MSB 8
  81. #define RX_MPDU_END_SW_FRAME_GROUP_ID_MASK 0x00000000000001fc
  82. #define RX_MPDU_END_RESERVED_0_OFFSET 0x0000000000000000
  83. #define RX_MPDU_END_RESERVED_0_LSB 9
  84. #define RX_MPDU_END_RESERVED_0_MSB 15
  85. #define RX_MPDU_END_RESERVED_0_MASK 0x000000000000fe00
  86. #define RX_MPDU_END_PHY_PPDU_ID_OFFSET 0x0000000000000000
  87. #define RX_MPDU_END_PHY_PPDU_ID_LSB 16
  88. #define RX_MPDU_END_PHY_PPDU_ID_MSB 31
  89. #define RX_MPDU_END_PHY_PPDU_ID_MASK 0x00000000ffff0000
  90. #define RX_MPDU_END_RESERVED_1A_OFFSET 0x0000000000000000
  91. #define RX_MPDU_END_RESERVED_1A_LSB 32
  92. #define RX_MPDU_END_RESERVED_1A_MSB 42
  93. #define RX_MPDU_END_RESERVED_1A_MASK 0x000007ff00000000
  94. #define RX_MPDU_END_UNSUP_KTYPE_SHORT_FRAME_OFFSET 0x0000000000000000
  95. #define RX_MPDU_END_UNSUP_KTYPE_SHORT_FRAME_LSB 43
  96. #define RX_MPDU_END_UNSUP_KTYPE_SHORT_FRAME_MSB 43
  97. #define RX_MPDU_END_UNSUP_KTYPE_SHORT_FRAME_MASK 0x0000080000000000
  98. #define RX_MPDU_END_RX_IN_TX_DECRYPT_BYP_OFFSET 0x0000000000000000
  99. #define RX_MPDU_END_RX_IN_TX_DECRYPT_BYP_LSB 44
  100. #define RX_MPDU_END_RX_IN_TX_DECRYPT_BYP_MSB 44
  101. #define RX_MPDU_END_RX_IN_TX_DECRYPT_BYP_MASK 0x0000100000000000
  102. #define RX_MPDU_END_OVERFLOW_ERR_OFFSET 0x0000000000000000
  103. #define RX_MPDU_END_OVERFLOW_ERR_LSB 45
  104. #define RX_MPDU_END_OVERFLOW_ERR_MSB 45
  105. #define RX_MPDU_END_OVERFLOW_ERR_MASK 0x0000200000000000
  106. #define RX_MPDU_END_MPDU_LENGTH_ERR_OFFSET 0x0000000000000000
  107. #define RX_MPDU_END_MPDU_LENGTH_ERR_LSB 46
  108. #define RX_MPDU_END_MPDU_LENGTH_ERR_MSB 46
  109. #define RX_MPDU_END_MPDU_LENGTH_ERR_MASK 0x0000400000000000
  110. #define RX_MPDU_END_TKIP_MIC_ERR_OFFSET 0x0000000000000000
  111. #define RX_MPDU_END_TKIP_MIC_ERR_LSB 47
  112. #define RX_MPDU_END_TKIP_MIC_ERR_MSB 47
  113. #define RX_MPDU_END_TKIP_MIC_ERR_MASK 0x0000800000000000
  114. #define RX_MPDU_END_DECRYPT_ERR_OFFSET 0x0000000000000000
  115. #define RX_MPDU_END_DECRYPT_ERR_LSB 48
  116. #define RX_MPDU_END_DECRYPT_ERR_MSB 48
  117. #define RX_MPDU_END_DECRYPT_ERR_MASK 0x0001000000000000
  118. #define RX_MPDU_END_UNENCRYPTED_FRAME_ERR_OFFSET 0x0000000000000000
  119. #define RX_MPDU_END_UNENCRYPTED_FRAME_ERR_LSB 49
  120. #define RX_MPDU_END_UNENCRYPTED_FRAME_ERR_MSB 49
  121. #define RX_MPDU_END_UNENCRYPTED_FRAME_ERR_MASK 0x0002000000000000
  122. #define RX_MPDU_END_PN_FIELDS_CONTAIN_VALID_INFO_OFFSET 0x0000000000000000
  123. #define RX_MPDU_END_PN_FIELDS_CONTAIN_VALID_INFO_LSB 50
  124. #define RX_MPDU_END_PN_FIELDS_CONTAIN_VALID_INFO_MSB 50
  125. #define RX_MPDU_END_PN_FIELDS_CONTAIN_VALID_INFO_MASK 0x0004000000000000
  126. #define RX_MPDU_END_FCS_ERR_OFFSET 0x0000000000000000
  127. #define RX_MPDU_END_FCS_ERR_LSB 51
  128. #define RX_MPDU_END_FCS_ERR_MSB 51
  129. #define RX_MPDU_END_FCS_ERR_MASK 0x0008000000000000
  130. #define RX_MPDU_END_MSDU_LENGTH_ERR_OFFSET 0x0000000000000000
  131. #define RX_MPDU_END_MSDU_LENGTH_ERR_LSB 52
  132. #define RX_MPDU_END_MSDU_LENGTH_ERR_MSB 52
  133. #define RX_MPDU_END_MSDU_LENGTH_ERR_MASK 0x0010000000000000
  134. #define RX_MPDU_END_RXDMA0_DESTINATION_RING_OFFSET 0x0000000000000000
  135. #define RX_MPDU_END_RXDMA0_DESTINATION_RING_LSB 53
  136. #define RX_MPDU_END_RXDMA0_DESTINATION_RING_MSB 55
  137. #define RX_MPDU_END_RXDMA0_DESTINATION_RING_MASK 0x00e0000000000000
  138. #define RX_MPDU_END_RXDMA1_DESTINATION_RING_OFFSET 0x0000000000000000
  139. #define RX_MPDU_END_RXDMA1_DESTINATION_RING_LSB 56
  140. #define RX_MPDU_END_RXDMA1_DESTINATION_RING_MSB 58
  141. #define RX_MPDU_END_RXDMA1_DESTINATION_RING_MASK 0x0700000000000000
  142. #define RX_MPDU_END_DECRYPT_STATUS_CODE_OFFSET 0x0000000000000000
  143. #define RX_MPDU_END_DECRYPT_STATUS_CODE_LSB 59
  144. #define RX_MPDU_END_DECRYPT_STATUS_CODE_MSB 61
  145. #define RX_MPDU_END_DECRYPT_STATUS_CODE_MASK 0x3800000000000000
  146. #define RX_MPDU_END_RX_BITMAP_NOT_UPDATED_OFFSET 0x0000000000000000
  147. #define RX_MPDU_END_RX_BITMAP_NOT_UPDATED_LSB 62
  148. #define RX_MPDU_END_RX_BITMAP_NOT_UPDATED_MSB 62
  149. #define RX_MPDU_END_RX_BITMAP_NOT_UPDATED_MASK 0x4000000000000000
  150. #define RX_MPDU_END_RESERVED_1B_OFFSET 0x0000000000000000
  151. #define RX_MPDU_END_RESERVED_1B_LSB 63
  152. #define RX_MPDU_END_RESERVED_1B_MSB 63
  153. #define RX_MPDU_END_RESERVED_1B_MASK 0x8000000000000000
  154. #define RX_MPDU_END_RESERVED_2A_OFFSET 0x0000000000000008
  155. #define RX_MPDU_END_RESERVED_2A_LSB 0
  156. #define RX_MPDU_END_RESERVED_2A_MSB 14
  157. #define RX_MPDU_END_RESERVED_2A_MASK 0x0000000000007fff
  158. #define RX_MPDU_END_RXPCU_MGMT_SEQUENCE_NR_VALID_OFFSET 0x0000000000000008
  159. #define RX_MPDU_END_RXPCU_MGMT_SEQUENCE_NR_VALID_LSB 15
  160. #define RX_MPDU_END_RXPCU_MGMT_SEQUENCE_NR_VALID_MSB 15
  161. #define RX_MPDU_END_RXPCU_MGMT_SEQUENCE_NR_VALID_MASK 0x0000000000008000
  162. #define RX_MPDU_END_RXPCU_MGMT_SEQUENCE_NR_OFFSET 0x0000000000000008
  163. #define RX_MPDU_END_RXPCU_MGMT_SEQUENCE_NR_LSB 16
  164. #define RX_MPDU_END_RXPCU_MGMT_SEQUENCE_NR_MSB 31
  165. #define RX_MPDU_END_RXPCU_MGMT_SEQUENCE_NR_MASK 0x00000000ffff0000
  166. #define RX_MPDU_END_RXFRAME_ASSERT_MLO_TIMESTAMP_OFFSET 0x0000000000000008
  167. #define RX_MPDU_END_RXFRAME_ASSERT_MLO_TIMESTAMP_LSB 32
  168. #define RX_MPDU_END_RXFRAME_ASSERT_MLO_TIMESTAMP_MSB 63
  169. #define RX_MPDU_END_RXFRAME_ASSERT_MLO_TIMESTAMP_MASK 0xffffffff00000000
  170. #endif