reo_flush_cache_status.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430
  1. /* Copyright (c) 2022, Qualcomm Innovation Center, Inc. All rights reserved.
  2. *
  3. * Permission to use, copy, modify, and/or distribute this software for any
  4. * purpose with or without fee is hereby granted, provided that the above
  5. * copyright notice and this permission notice appear in all copies.
  6. *
  7. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  8. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  9. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  10. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  11. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  12. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  13. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  14. */
  15. #ifndef _REO_FLUSH_CACHE_STATUS_H_
  16. #define _REO_FLUSH_CACHE_STATUS_H_
  17. #if !defined(__ASSEMBLER__)
  18. #endif
  19. #include "uniform_reo_status_header.h"
  20. #define NUM_OF_DWORDS_REO_FLUSH_CACHE_STATUS 26
  21. #define NUM_OF_QWORDS_REO_FLUSH_CACHE_STATUS 13
  22. struct reo_flush_cache_status {
  23. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  24. struct uniform_reo_status_header status_header;
  25. uint32_t error_detected : 1,
  26. block_error_details : 2,
  27. reserved_2a : 5,
  28. cache_controller_flush_status_hit : 1,
  29. cache_controller_flush_status_desc_type : 3,
  30. cache_controller_flush_status_client_id : 4,
  31. cache_controller_flush_status_error : 2,
  32. cache_controller_flush_count : 8,
  33. flush_queue_1k_desc : 1,
  34. reserved_2b : 5;
  35. uint32_t reserved_3a : 32;
  36. uint32_t reserved_4a : 32;
  37. uint32_t reserved_5a : 32;
  38. uint32_t reserved_6a : 32;
  39. uint32_t reserved_7a : 32;
  40. uint32_t reserved_8a : 32;
  41. uint32_t reserved_9a : 32;
  42. uint32_t reserved_10a : 32;
  43. uint32_t reserved_11a : 32;
  44. uint32_t reserved_12a : 32;
  45. uint32_t reserved_13a : 32;
  46. uint32_t reserved_14a : 32;
  47. uint32_t reserved_15a : 32;
  48. uint32_t reserved_16a : 32;
  49. uint32_t reserved_17a : 32;
  50. uint32_t reserved_18a : 32;
  51. uint32_t reserved_19a : 32;
  52. uint32_t reserved_20a : 32;
  53. uint32_t reserved_21a : 32;
  54. uint32_t reserved_22a : 32;
  55. uint32_t reserved_23a : 32;
  56. uint32_t reserved_24a : 32;
  57. uint32_t reserved_25a : 28,
  58. looping_count : 4;
  59. #else
  60. struct uniform_reo_status_header status_header;
  61. uint32_t reserved_2b : 5,
  62. flush_queue_1k_desc : 1,
  63. cache_controller_flush_count : 8,
  64. cache_controller_flush_status_error : 2,
  65. cache_controller_flush_status_client_id : 4,
  66. cache_controller_flush_status_desc_type : 3,
  67. cache_controller_flush_status_hit : 1,
  68. reserved_2a : 5,
  69. block_error_details : 2,
  70. error_detected : 1;
  71. uint32_t reserved_3a : 32;
  72. uint32_t reserved_4a : 32;
  73. uint32_t reserved_5a : 32;
  74. uint32_t reserved_6a : 32;
  75. uint32_t reserved_7a : 32;
  76. uint32_t reserved_8a : 32;
  77. uint32_t reserved_9a : 32;
  78. uint32_t reserved_10a : 32;
  79. uint32_t reserved_11a : 32;
  80. uint32_t reserved_12a : 32;
  81. uint32_t reserved_13a : 32;
  82. uint32_t reserved_14a : 32;
  83. uint32_t reserved_15a : 32;
  84. uint32_t reserved_16a : 32;
  85. uint32_t reserved_17a : 32;
  86. uint32_t reserved_18a : 32;
  87. uint32_t reserved_19a : 32;
  88. uint32_t reserved_20a : 32;
  89. uint32_t reserved_21a : 32;
  90. uint32_t reserved_22a : 32;
  91. uint32_t reserved_23a : 32;
  92. uint32_t reserved_24a : 32;
  93. uint32_t looping_count : 4,
  94. reserved_25a : 28;
  95. #endif
  96. };
  97. #define REO_FLUSH_CACHE_STATUS_STATUS_HEADER_REO_STATUS_NUMBER_OFFSET 0x0000000000000000
  98. #define REO_FLUSH_CACHE_STATUS_STATUS_HEADER_REO_STATUS_NUMBER_LSB 0
  99. #define REO_FLUSH_CACHE_STATUS_STATUS_HEADER_REO_STATUS_NUMBER_MSB 15
  100. #define REO_FLUSH_CACHE_STATUS_STATUS_HEADER_REO_STATUS_NUMBER_MASK 0x000000000000ffff
  101. #define REO_FLUSH_CACHE_STATUS_STATUS_HEADER_CMD_EXECUTION_TIME_OFFSET 0x0000000000000000
  102. #define REO_FLUSH_CACHE_STATUS_STATUS_HEADER_CMD_EXECUTION_TIME_LSB 16
  103. #define REO_FLUSH_CACHE_STATUS_STATUS_HEADER_CMD_EXECUTION_TIME_MSB 25
  104. #define REO_FLUSH_CACHE_STATUS_STATUS_HEADER_CMD_EXECUTION_TIME_MASK 0x0000000003ff0000
  105. #define REO_FLUSH_CACHE_STATUS_STATUS_HEADER_REO_CMD_EXECUTION_STATUS_OFFSET 0x0000000000000000
  106. #define REO_FLUSH_CACHE_STATUS_STATUS_HEADER_REO_CMD_EXECUTION_STATUS_LSB 26
  107. #define REO_FLUSH_CACHE_STATUS_STATUS_HEADER_REO_CMD_EXECUTION_STATUS_MSB 27
  108. #define REO_FLUSH_CACHE_STATUS_STATUS_HEADER_REO_CMD_EXECUTION_STATUS_MASK 0x000000000c000000
  109. #define REO_FLUSH_CACHE_STATUS_STATUS_HEADER_RESERVED_0A_OFFSET 0x0000000000000000
  110. #define REO_FLUSH_CACHE_STATUS_STATUS_HEADER_RESERVED_0A_LSB 28
  111. #define REO_FLUSH_CACHE_STATUS_STATUS_HEADER_RESERVED_0A_MSB 31
  112. #define REO_FLUSH_CACHE_STATUS_STATUS_HEADER_RESERVED_0A_MASK 0x00000000f0000000
  113. #define REO_FLUSH_CACHE_STATUS_STATUS_HEADER_TIMESTAMP_OFFSET 0x0000000000000000
  114. #define REO_FLUSH_CACHE_STATUS_STATUS_HEADER_TIMESTAMP_LSB 32
  115. #define REO_FLUSH_CACHE_STATUS_STATUS_HEADER_TIMESTAMP_MSB 63
  116. #define REO_FLUSH_CACHE_STATUS_STATUS_HEADER_TIMESTAMP_MASK 0xffffffff00000000
  117. #define REO_FLUSH_CACHE_STATUS_ERROR_DETECTED_OFFSET 0x0000000000000008
  118. #define REO_FLUSH_CACHE_STATUS_ERROR_DETECTED_LSB 0
  119. #define REO_FLUSH_CACHE_STATUS_ERROR_DETECTED_MSB 0
  120. #define REO_FLUSH_CACHE_STATUS_ERROR_DETECTED_MASK 0x0000000000000001
  121. #define REO_FLUSH_CACHE_STATUS_BLOCK_ERROR_DETAILS_OFFSET 0x0000000000000008
  122. #define REO_FLUSH_CACHE_STATUS_BLOCK_ERROR_DETAILS_LSB 1
  123. #define REO_FLUSH_CACHE_STATUS_BLOCK_ERROR_DETAILS_MSB 2
  124. #define REO_FLUSH_CACHE_STATUS_BLOCK_ERROR_DETAILS_MASK 0x0000000000000006
  125. #define REO_FLUSH_CACHE_STATUS_RESERVED_2A_OFFSET 0x0000000000000008
  126. #define REO_FLUSH_CACHE_STATUS_RESERVED_2A_LSB 3
  127. #define REO_FLUSH_CACHE_STATUS_RESERVED_2A_MSB 7
  128. #define REO_FLUSH_CACHE_STATUS_RESERVED_2A_MASK 0x00000000000000f8
  129. #define REO_FLUSH_CACHE_STATUS_CACHE_CONTROLLER_FLUSH_STATUS_HIT_OFFSET 0x0000000000000008
  130. #define REO_FLUSH_CACHE_STATUS_CACHE_CONTROLLER_FLUSH_STATUS_HIT_LSB 8
  131. #define REO_FLUSH_CACHE_STATUS_CACHE_CONTROLLER_FLUSH_STATUS_HIT_MSB 8
  132. #define REO_FLUSH_CACHE_STATUS_CACHE_CONTROLLER_FLUSH_STATUS_HIT_MASK 0x0000000000000100
  133. #define REO_FLUSH_CACHE_STATUS_CACHE_CONTROLLER_FLUSH_STATUS_DESC_TYPE_OFFSET 0x0000000000000008
  134. #define REO_FLUSH_CACHE_STATUS_CACHE_CONTROLLER_FLUSH_STATUS_DESC_TYPE_LSB 9
  135. #define REO_FLUSH_CACHE_STATUS_CACHE_CONTROLLER_FLUSH_STATUS_DESC_TYPE_MSB 11
  136. #define REO_FLUSH_CACHE_STATUS_CACHE_CONTROLLER_FLUSH_STATUS_DESC_TYPE_MASK 0x0000000000000e00
  137. #define REO_FLUSH_CACHE_STATUS_CACHE_CONTROLLER_FLUSH_STATUS_CLIENT_ID_OFFSET 0x0000000000000008
  138. #define REO_FLUSH_CACHE_STATUS_CACHE_CONTROLLER_FLUSH_STATUS_CLIENT_ID_LSB 12
  139. #define REO_FLUSH_CACHE_STATUS_CACHE_CONTROLLER_FLUSH_STATUS_CLIENT_ID_MSB 15
  140. #define REO_FLUSH_CACHE_STATUS_CACHE_CONTROLLER_FLUSH_STATUS_CLIENT_ID_MASK 0x000000000000f000
  141. #define REO_FLUSH_CACHE_STATUS_CACHE_CONTROLLER_FLUSH_STATUS_ERROR_OFFSET 0x0000000000000008
  142. #define REO_FLUSH_CACHE_STATUS_CACHE_CONTROLLER_FLUSH_STATUS_ERROR_LSB 16
  143. #define REO_FLUSH_CACHE_STATUS_CACHE_CONTROLLER_FLUSH_STATUS_ERROR_MSB 17
  144. #define REO_FLUSH_CACHE_STATUS_CACHE_CONTROLLER_FLUSH_STATUS_ERROR_MASK 0x0000000000030000
  145. #define REO_FLUSH_CACHE_STATUS_CACHE_CONTROLLER_FLUSH_COUNT_OFFSET 0x0000000000000008
  146. #define REO_FLUSH_CACHE_STATUS_CACHE_CONTROLLER_FLUSH_COUNT_LSB 18
  147. #define REO_FLUSH_CACHE_STATUS_CACHE_CONTROLLER_FLUSH_COUNT_MSB 25
  148. #define REO_FLUSH_CACHE_STATUS_CACHE_CONTROLLER_FLUSH_COUNT_MASK 0x0000000003fc0000
  149. #define REO_FLUSH_CACHE_STATUS_FLUSH_QUEUE_1K_DESC_OFFSET 0x0000000000000008
  150. #define REO_FLUSH_CACHE_STATUS_FLUSH_QUEUE_1K_DESC_LSB 26
  151. #define REO_FLUSH_CACHE_STATUS_FLUSH_QUEUE_1K_DESC_MSB 26
  152. #define REO_FLUSH_CACHE_STATUS_FLUSH_QUEUE_1K_DESC_MASK 0x0000000004000000
  153. #define REO_FLUSH_CACHE_STATUS_RESERVED_2B_OFFSET 0x0000000000000008
  154. #define REO_FLUSH_CACHE_STATUS_RESERVED_2B_LSB 27
  155. #define REO_FLUSH_CACHE_STATUS_RESERVED_2B_MSB 31
  156. #define REO_FLUSH_CACHE_STATUS_RESERVED_2B_MASK 0x00000000f8000000
  157. #define REO_FLUSH_CACHE_STATUS_RESERVED_3A_OFFSET 0x0000000000000008
  158. #define REO_FLUSH_CACHE_STATUS_RESERVED_3A_LSB 32
  159. #define REO_FLUSH_CACHE_STATUS_RESERVED_3A_MSB 63
  160. #define REO_FLUSH_CACHE_STATUS_RESERVED_3A_MASK 0xffffffff00000000
  161. #define REO_FLUSH_CACHE_STATUS_RESERVED_4A_OFFSET 0x0000000000000010
  162. #define REO_FLUSH_CACHE_STATUS_RESERVED_4A_LSB 0
  163. #define REO_FLUSH_CACHE_STATUS_RESERVED_4A_MSB 31
  164. #define REO_FLUSH_CACHE_STATUS_RESERVED_4A_MASK 0x00000000ffffffff
  165. #define REO_FLUSH_CACHE_STATUS_RESERVED_5A_OFFSET 0x0000000000000010
  166. #define REO_FLUSH_CACHE_STATUS_RESERVED_5A_LSB 32
  167. #define REO_FLUSH_CACHE_STATUS_RESERVED_5A_MSB 63
  168. #define REO_FLUSH_CACHE_STATUS_RESERVED_5A_MASK 0xffffffff00000000
  169. #define REO_FLUSH_CACHE_STATUS_RESERVED_6A_OFFSET 0x0000000000000018
  170. #define REO_FLUSH_CACHE_STATUS_RESERVED_6A_LSB 0
  171. #define REO_FLUSH_CACHE_STATUS_RESERVED_6A_MSB 31
  172. #define REO_FLUSH_CACHE_STATUS_RESERVED_6A_MASK 0x00000000ffffffff
  173. #define REO_FLUSH_CACHE_STATUS_RESERVED_7A_OFFSET 0x0000000000000018
  174. #define REO_FLUSH_CACHE_STATUS_RESERVED_7A_LSB 32
  175. #define REO_FLUSH_CACHE_STATUS_RESERVED_7A_MSB 63
  176. #define REO_FLUSH_CACHE_STATUS_RESERVED_7A_MASK 0xffffffff00000000
  177. #define REO_FLUSH_CACHE_STATUS_RESERVED_8A_OFFSET 0x0000000000000020
  178. #define REO_FLUSH_CACHE_STATUS_RESERVED_8A_LSB 0
  179. #define REO_FLUSH_CACHE_STATUS_RESERVED_8A_MSB 31
  180. #define REO_FLUSH_CACHE_STATUS_RESERVED_8A_MASK 0x00000000ffffffff
  181. #define REO_FLUSH_CACHE_STATUS_RESERVED_9A_OFFSET 0x0000000000000020
  182. #define REO_FLUSH_CACHE_STATUS_RESERVED_9A_LSB 32
  183. #define REO_FLUSH_CACHE_STATUS_RESERVED_9A_MSB 63
  184. #define REO_FLUSH_CACHE_STATUS_RESERVED_9A_MASK 0xffffffff00000000
  185. #define REO_FLUSH_CACHE_STATUS_RESERVED_10A_OFFSET 0x0000000000000028
  186. #define REO_FLUSH_CACHE_STATUS_RESERVED_10A_LSB 0
  187. #define REO_FLUSH_CACHE_STATUS_RESERVED_10A_MSB 31
  188. #define REO_FLUSH_CACHE_STATUS_RESERVED_10A_MASK 0x00000000ffffffff
  189. #define REO_FLUSH_CACHE_STATUS_RESERVED_11A_OFFSET 0x0000000000000028
  190. #define REO_FLUSH_CACHE_STATUS_RESERVED_11A_LSB 32
  191. #define REO_FLUSH_CACHE_STATUS_RESERVED_11A_MSB 63
  192. #define REO_FLUSH_CACHE_STATUS_RESERVED_11A_MASK 0xffffffff00000000
  193. #define REO_FLUSH_CACHE_STATUS_RESERVED_12A_OFFSET 0x0000000000000030
  194. #define REO_FLUSH_CACHE_STATUS_RESERVED_12A_LSB 0
  195. #define REO_FLUSH_CACHE_STATUS_RESERVED_12A_MSB 31
  196. #define REO_FLUSH_CACHE_STATUS_RESERVED_12A_MASK 0x00000000ffffffff
  197. #define REO_FLUSH_CACHE_STATUS_RESERVED_13A_OFFSET 0x0000000000000030
  198. #define REO_FLUSH_CACHE_STATUS_RESERVED_13A_LSB 32
  199. #define REO_FLUSH_CACHE_STATUS_RESERVED_13A_MSB 63
  200. #define REO_FLUSH_CACHE_STATUS_RESERVED_13A_MASK 0xffffffff00000000
  201. #define REO_FLUSH_CACHE_STATUS_RESERVED_14A_OFFSET 0x0000000000000038
  202. #define REO_FLUSH_CACHE_STATUS_RESERVED_14A_LSB 0
  203. #define REO_FLUSH_CACHE_STATUS_RESERVED_14A_MSB 31
  204. #define REO_FLUSH_CACHE_STATUS_RESERVED_14A_MASK 0x00000000ffffffff
  205. #define REO_FLUSH_CACHE_STATUS_RESERVED_15A_OFFSET 0x0000000000000038
  206. #define REO_FLUSH_CACHE_STATUS_RESERVED_15A_LSB 32
  207. #define REO_FLUSH_CACHE_STATUS_RESERVED_15A_MSB 63
  208. #define REO_FLUSH_CACHE_STATUS_RESERVED_15A_MASK 0xffffffff00000000
  209. #define REO_FLUSH_CACHE_STATUS_RESERVED_16A_OFFSET 0x0000000000000040
  210. #define REO_FLUSH_CACHE_STATUS_RESERVED_16A_LSB 0
  211. #define REO_FLUSH_CACHE_STATUS_RESERVED_16A_MSB 31
  212. #define REO_FLUSH_CACHE_STATUS_RESERVED_16A_MASK 0x00000000ffffffff
  213. #define REO_FLUSH_CACHE_STATUS_RESERVED_17A_OFFSET 0x0000000000000040
  214. #define REO_FLUSH_CACHE_STATUS_RESERVED_17A_LSB 32
  215. #define REO_FLUSH_CACHE_STATUS_RESERVED_17A_MSB 63
  216. #define REO_FLUSH_CACHE_STATUS_RESERVED_17A_MASK 0xffffffff00000000
  217. #define REO_FLUSH_CACHE_STATUS_RESERVED_18A_OFFSET 0x0000000000000048
  218. #define REO_FLUSH_CACHE_STATUS_RESERVED_18A_LSB 0
  219. #define REO_FLUSH_CACHE_STATUS_RESERVED_18A_MSB 31
  220. #define REO_FLUSH_CACHE_STATUS_RESERVED_18A_MASK 0x00000000ffffffff
  221. #define REO_FLUSH_CACHE_STATUS_RESERVED_19A_OFFSET 0x0000000000000048
  222. #define REO_FLUSH_CACHE_STATUS_RESERVED_19A_LSB 32
  223. #define REO_FLUSH_CACHE_STATUS_RESERVED_19A_MSB 63
  224. #define REO_FLUSH_CACHE_STATUS_RESERVED_19A_MASK 0xffffffff00000000
  225. #define REO_FLUSH_CACHE_STATUS_RESERVED_20A_OFFSET 0x0000000000000050
  226. #define REO_FLUSH_CACHE_STATUS_RESERVED_20A_LSB 0
  227. #define REO_FLUSH_CACHE_STATUS_RESERVED_20A_MSB 31
  228. #define REO_FLUSH_CACHE_STATUS_RESERVED_20A_MASK 0x00000000ffffffff
  229. #define REO_FLUSH_CACHE_STATUS_RESERVED_21A_OFFSET 0x0000000000000050
  230. #define REO_FLUSH_CACHE_STATUS_RESERVED_21A_LSB 32
  231. #define REO_FLUSH_CACHE_STATUS_RESERVED_21A_MSB 63
  232. #define REO_FLUSH_CACHE_STATUS_RESERVED_21A_MASK 0xffffffff00000000
  233. #define REO_FLUSH_CACHE_STATUS_RESERVED_22A_OFFSET 0x0000000000000058
  234. #define REO_FLUSH_CACHE_STATUS_RESERVED_22A_LSB 0
  235. #define REO_FLUSH_CACHE_STATUS_RESERVED_22A_MSB 31
  236. #define REO_FLUSH_CACHE_STATUS_RESERVED_22A_MASK 0x00000000ffffffff
  237. #define REO_FLUSH_CACHE_STATUS_RESERVED_23A_OFFSET 0x0000000000000058
  238. #define REO_FLUSH_CACHE_STATUS_RESERVED_23A_LSB 32
  239. #define REO_FLUSH_CACHE_STATUS_RESERVED_23A_MSB 63
  240. #define REO_FLUSH_CACHE_STATUS_RESERVED_23A_MASK 0xffffffff00000000
  241. #define REO_FLUSH_CACHE_STATUS_RESERVED_24A_OFFSET 0x0000000000000060
  242. #define REO_FLUSH_CACHE_STATUS_RESERVED_24A_LSB 0
  243. #define REO_FLUSH_CACHE_STATUS_RESERVED_24A_MSB 31
  244. #define REO_FLUSH_CACHE_STATUS_RESERVED_24A_MASK 0x00000000ffffffff
  245. #define REO_FLUSH_CACHE_STATUS_RESERVED_25A_OFFSET 0x0000000000000060
  246. #define REO_FLUSH_CACHE_STATUS_RESERVED_25A_LSB 32
  247. #define REO_FLUSH_CACHE_STATUS_RESERVED_25A_MSB 59
  248. #define REO_FLUSH_CACHE_STATUS_RESERVED_25A_MASK 0x0fffffff00000000
  249. #define REO_FLUSH_CACHE_STATUS_LOOPING_COUNT_OFFSET 0x0000000000000060
  250. #define REO_FLUSH_CACHE_STATUS_LOOPING_COUNT_LSB 60
  251. #define REO_FLUSH_CACHE_STATUS_LOOPING_COUNT_MSB 63
  252. #define REO_FLUSH_CACHE_STATUS_LOOPING_COUNT_MASK 0xf000000000000000
  253. #endif