expected_response.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304
  1. /* Copyright (c) 2022, Qualcomm Innovation Center, Inc. All rights reserved.
  2. *
  3. * Permission to use, copy, modify, and/or distribute this software for any
  4. * purpose with or without fee is hereby granted, provided that the above
  5. * copyright notice and this permission notice appear in all copies.
  6. *
  7. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  8. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  9. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  10. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  11. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  12. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  13. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  14. */
  15. #ifndef _EXPECTED_RESPONSE_H_
  16. #define _EXPECTED_RESPONSE_H_
  17. #if !defined(__ASSEMBLER__)
  18. #endif
  19. #define NUM_OF_DWORDS_EXPECTED_RESPONSE 6
  20. #define NUM_OF_QWORDS_EXPECTED_RESPONSE 3
  21. struct expected_response {
  22. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  23. uint32_t tx_ad2_31_0 : 32;
  24. uint32_t tx_ad2_47_32 : 16,
  25. expected_response_type : 5,
  26. response_to_response : 3,
  27. su_ba_user_number : 1,
  28. response_info_part2_required : 1,
  29. transmitted_bssid_check_en : 1,
  30. reserved_1 : 5;
  31. uint32_t ndp_sta_partial_aid_2_8_0 : 11,
  32. reserved_2 : 10,
  33. ndp_sta_partial_aid1_8_0 : 11;
  34. uint32_t ast_index : 16,
  35. capture_ack_ba_sounding : 1,
  36. capture_sounding_1str_20mhz : 1,
  37. capture_sounding_1str_40mhz : 1,
  38. capture_sounding_1str_80mhz : 1,
  39. capture_sounding_1str_160mhz : 1,
  40. capture_sounding_1str_240mhz : 1,
  41. capture_sounding_1str_320mhz : 1,
  42. reserved_3a : 9;
  43. uint32_t fcs : 9,
  44. reserved_4a : 1,
  45. crc : 4,
  46. scrambler_seed : 7,
  47. reserved_4b : 11;
  48. uint32_t tlv64_padding : 32;
  49. #else
  50. uint32_t tx_ad2_31_0 : 32;
  51. uint32_t reserved_1 : 5,
  52. transmitted_bssid_check_en : 1,
  53. response_info_part2_required : 1,
  54. su_ba_user_number : 1,
  55. response_to_response : 3,
  56. expected_response_type : 5,
  57. tx_ad2_47_32 : 16;
  58. uint32_t ndp_sta_partial_aid1_8_0 : 11,
  59. reserved_2 : 10,
  60. ndp_sta_partial_aid_2_8_0 : 11;
  61. uint32_t reserved_3a : 9,
  62. capture_sounding_1str_320mhz : 1,
  63. capture_sounding_1str_240mhz : 1,
  64. capture_sounding_1str_160mhz : 1,
  65. capture_sounding_1str_80mhz : 1,
  66. capture_sounding_1str_40mhz : 1,
  67. capture_sounding_1str_20mhz : 1,
  68. capture_ack_ba_sounding : 1,
  69. ast_index : 16;
  70. uint32_t reserved_4b : 11,
  71. scrambler_seed : 7,
  72. crc : 4,
  73. reserved_4a : 1,
  74. fcs : 9;
  75. uint32_t tlv64_padding : 32;
  76. #endif
  77. };
  78. #define EXPECTED_RESPONSE_TX_AD2_31_0_OFFSET 0x0000000000000000
  79. #define EXPECTED_RESPONSE_TX_AD2_31_0_LSB 0
  80. #define EXPECTED_RESPONSE_TX_AD2_31_0_MSB 31
  81. #define EXPECTED_RESPONSE_TX_AD2_31_0_MASK 0x00000000ffffffff
  82. #define EXPECTED_RESPONSE_TX_AD2_47_32_OFFSET 0x0000000000000000
  83. #define EXPECTED_RESPONSE_TX_AD2_47_32_LSB 32
  84. #define EXPECTED_RESPONSE_TX_AD2_47_32_MSB 47
  85. #define EXPECTED_RESPONSE_TX_AD2_47_32_MASK 0x0000ffff00000000
  86. #define EXPECTED_RESPONSE_EXPECTED_RESPONSE_TYPE_OFFSET 0x0000000000000000
  87. #define EXPECTED_RESPONSE_EXPECTED_RESPONSE_TYPE_LSB 48
  88. #define EXPECTED_RESPONSE_EXPECTED_RESPONSE_TYPE_MSB 52
  89. #define EXPECTED_RESPONSE_EXPECTED_RESPONSE_TYPE_MASK 0x001f000000000000
  90. #define EXPECTED_RESPONSE_RESPONSE_TO_RESPONSE_OFFSET 0x0000000000000000
  91. #define EXPECTED_RESPONSE_RESPONSE_TO_RESPONSE_LSB 53
  92. #define EXPECTED_RESPONSE_RESPONSE_TO_RESPONSE_MSB 55
  93. #define EXPECTED_RESPONSE_RESPONSE_TO_RESPONSE_MASK 0x00e0000000000000
  94. #define EXPECTED_RESPONSE_SU_BA_USER_NUMBER_OFFSET 0x0000000000000000
  95. #define EXPECTED_RESPONSE_SU_BA_USER_NUMBER_LSB 56
  96. #define EXPECTED_RESPONSE_SU_BA_USER_NUMBER_MSB 56
  97. #define EXPECTED_RESPONSE_SU_BA_USER_NUMBER_MASK 0x0100000000000000
  98. #define EXPECTED_RESPONSE_RESPONSE_INFO_PART2_REQUIRED_OFFSET 0x0000000000000000
  99. #define EXPECTED_RESPONSE_RESPONSE_INFO_PART2_REQUIRED_LSB 57
  100. #define EXPECTED_RESPONSE_RESPONSE_INFO_PART2_REQUIRED_MSB 57
  101. #define EXPECTED_RESPONSE_RESPONSE_INFO_PART2_REQUIRED_MASK 0x0200000000000000
  102. #define EXPECTED_RESPONSE_TRANSMITTED_BSSID_CHECK_EN_OFFSET 0x0000000000000000
  103. #define EXPECTED_RESPONSE_TRANSMITTED_BSSID_CHECK_EN_LSB 58
  104. #define EXPECTED_RESPONSE_TRANSMITTED_BSSID_CHECK_EN_MSB 58
  105. #define EXPECTED_RESPONSE_TRANSMITTED_BSSID_CHECK_EN_MASK 0x0400000000000000
  106. #define EXPECTED_RESPONSE_RESERVED_1_OFFSET 0x0000000000000000
  107. #define EXPECTED_RESPONSE_RESERVED_1_LSB 59
  108. #define EXPECTED_RESPONSE_RESERVED_1_MSB 63
  109. #define EXPECTED_RESPONSE_RESERVED_1_MASK 0xf800000000000000
  110. #define EXPECTED_RESPONSE_NDP_STA_PARTIAL_AID_2_8_0_OFFSET 0x0000000000000008
  111. #define EXPECTED_RESPONSE_NDP_STA_PARTIAL_AID_2_8_0_LSB 0
  112. #define EXPECTED_RESPONSE_NDP_STA_PARTIAL_AID_2_8_0_MSB 10
  113. #define EXPECTED_RESPONSE_NDP_STA_PARTIAL_AID_2_8_0_MASK 0x00000000000007ff
  114. #define EXPECTED_RESPONSE_RESERVED_2_OFFSET 0x0000000000000008
  115. #define EXPECTED_RESPONSE_RESERVED_2_LSB 11
  116. #define EXPECTED_RESPONSE_RESERVED_2_MSB 20
  117. #define EXPECTED_RESPONSE_RESERVED_2_MASK 0x00000000001ff800
  118. #define EXPECTED_RESPONSE_NDP_STA_PARTIAL_AID1_8_0_OFFSET 0x0000000000000008
  119. #define EXPECTED_RESPONSE_NDP_STA_PARTIAL_AID1_8_0_LSB 21
  120. #define EXPECTED_RESPONSE_NDP_STA_PARTIAL_AID1_8_0_MSB 31
  121. #define EXPECTED_RESPONSE_NDP_STA_PARTIAL_AID1_8_0_MASK 0x00000000ffe00000
  122. #define EXPECTED_RESPONSE_AST_INDEX_OFFSET 0x0000000000000008
  123. #define EXPECTED_RESPONSE_AST_INDEX_LSB 32
  124. #define EXPECTED_RESPONSE_AST_INDEX_MSB 47
  125. #define EXPECTED_RESPONSE_AST_INDEX_MASK 0x0000ffff00000000
  126. #define EXPECTED_RESPONSE_CAPTURE_ACK_BA_SOUNDING_OFFSET 0x0000000000000008
  127. #define EXPECTED_RESPONSE_CAPTURE_ACK_BA_SOUNDING_LSB 48
  128. #define EXPECTED_RESPONSE_CAPTURE_ACK_BA_SOUNDING_MSB 48
  129. #define EXPECTED_RESPONSE_CAPTURE_ACK_BA_SOUNDING_MASK 0x0001000000000000
  130. #define EXPECTED_RESPONSE_CAPTURE_SOUNDING_1STR_20MHZ_OFFSET 0x0000000000000008
  131. #define EXPECTED_RESPONSE_CAPTURE_SOUNDING_1STR_20MHZ_LSB 49
  132. #define EXPECTED_RESPONSE_CAPTURE_SOUNDING_1STR_20MHZ_MSB 49
  133. #define EXPECTED_RESPONSE_CAPTURE_SOUNDING_1STR_20MHZ_MASK 0x0002000000000000
  134. #define EXPECTED_RESPONSE_CAPTURE_SOUNDING_1STR_40MHZ_OFFSET 0x0000000000000008
  135. #define EXPECTED_RESPONSE_CAPTURE_SOUNDING_1STR_40MHZ_LSB 50
  136. #define EXPECTED_RESPONSE_CAPTURE_SOUNDING_1STR_40MHZ_MSB 50
  137. #define EXPECTED_RESPONSE_CAPTURE_SOUNDING_1STR_40MHZ_MASK 0x0004000000000000
  138. #define EXPECTED_RESPONSE_CAPTURE_SOUNDING_1STR_80MHZ_OFFSET 0x0000000000000008
  139. #define EXPECTED_RESPONSE_CAPTURE_SOUNDING_1STR_80MHZ_LSB 51
  140. #define EXPECTED_RESPONSE_CAPTURE_SOUNDING_1STR_80MHZ_MSB 51
  141. #define EXPECTED_RESPONSE_CAPTURE_SOUNDING_1STR_80MHZ_MASK 0x0008000000000000
  142. #define EXPECTED_RESPONSE_CAPTURE_SOUNDING_1STR_160MHZ_OFFSET 0x0000000000000008
  143. #define EXPECTED_RESPONSE_CAPTURE_SOUNDING_1STR_160MHZ_LSB 52
  144. #define EXPECTED_RESPONSE_CAPTURE_SOUNDING_1STR_160MHZ_MSB 52
  145. #define EXPECTED_RESPONSE_CAPTURE_SOUNDING_1STR_160MHZ_MASK 0x0010000000000000
  146. #define EXPECTED_RESPONSE_CAPTURE_SOUNDING_1STR_240MHZ_OFFSET 0x0000000000000008
  147. #define EXPECTED_RESPONSE_CAPTURE_SOUNDING_1STR_240MHZ_LSB 53
  148. #define EXPECTED_RESPONSE_CAPTURE_SOUNDING_1STR_240MHZ_MSB 53
  149. #define EXPECTED_RESPONSE_CAPTURE_SOUNDING_1STR_240MHZ_MASK 0x0020000000000000
  150. #define EXPECTED_RESPONSE_CAPTURE_SOUNDING_1STR_320MHZ_OFFSET 0x0000000000000008
  151. #define EXPECTED_RESPONSE_CAPTURE_SOUNDING_1STR_320MHZ_LSB 54
  152. #define EXPECTED_RESPONSE_CAPTURE_SOUNDING_1STR_320MHZ_MSB 54
  153. #define EXPECTED_RESPONSE_CAPTURE_SOUNDING_1STR_320MHZ_MASK 0x0040000000000000
  154. #define EXPECTED_RESPONSE_RESERVED_3A_OFFSET 0x0000000000000008
  155. #define EXPECTED_RESPONSE_RESERVED_3A_LSB 55
  156. #define EXPECTED_RESPONSE_RESERVED_3A_MSB 63
  157. #define EXPECTED_RESPONSE_RESERVED_3A_MASK 0xff80000000000000
  158. #define EXPECTED_RESPONSE_FCS_OFFSET 0x0000000000000010
  159. #define EXPECTED_RESPONSE_FCS_LSB 0
  160. #define EXPECTED_RESPONSE_FCS_MSB 8
  161. #define EXPECTED_RESPONSE_FCS_MASK 0x00000000000001ff
  162. #define EXPECTED_RESPONSE_RESERVED_4A_OFFSET 0x0000000000000010
  163. #define EXPECTED_RESPONSE_RESERVED_4A_LSB 9
  164. #define EXPECTED_RESPONSE_RESERVED_4A_MSB 9
  165. #define EXPECTED_RESPONSE_RESERVED_4A_MASK 0x0000000000000200
  166. #define EXPECTED_RESPONSE_CRC_OFFSET 0x0000000000000010
  167. #define EXPECTED_RESPONSE_CRC_LSB 10
  168. #define EXPECTED_RESPONSE_CRC_MSB 13
  169. #define EXPECTED_RESPONSE_CRC_MASK 0x0000000000003c00
  170. #define EXPECTED_RESPONSE_SCRAMBLER_SEED_OFFSET 0x0000000000000010
  171. #define EXPECTED_RESPONSE_SCRAMBLER_SEED_LSB 14
  172. #define EXPECTED_RESPONSE_SCRAMBLER_SEED_MSB 20
  173. #define EXPECTED_RESPONSE_SCRAMBLER_SEED_MASK 0x00000000001fc000
  174. #define EXPECTED_RESPONSE_RESERVED_4B_OFFSET 0x0000000000000010
  175. #define EXPECTED_RESPONSE_RESERVED_4B_LSB 21
  176. #define EXPECTED_RESPONSE_RESERVED_4B_MSB 31
  177. #define EXPECTED_RESPONSE_RESERVED_4B_MASK 0x00000000ffe00000
  178. #define EXPECTED_RESPONSE_TLV64_PADDING_OFFSET 0x0000000000000010
  179. #define EXPECTED_RESPONSE_TLV64_PADDING_LSB 32
  180. #define EXPECTED_RESPONSE_TLV64_PADDING_MSB 63
  181. #define EXPECTED_RESPONSE_TLV64_PADDING_MASK 0xffffffff00000000
  182. #endif