tcl_gse_cmd.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222
  1. /* Copyright (c) 2021, Qualcomm Innovation Center, Inc. All rights reserved.
  2. *
  3. * Permission to use, copy, modify, and/or distribute this software for any
  4. * purpose with or without fee is hereby granted, provided that the above
  5. * copyright notice and this permission notice appear in all copies.
  6. *
  7. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  8. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  9. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  10. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  11. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  12. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  13. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  14. */
  15. #ifndef _TCL_GSE_CMD_H_
  16. #define _TCL_GSE_CMD_H_
  17. #if !defined(__ASSEMBLER__)
  18. #endif
  19. #define NUM_OF_DWORDS_TCL_GSE_CMD 8
  20. struct tcl_gse_cmd {
  21. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  22. uint32_t control_buffer_addr_31_0 : 32;
  23. uint32_t control_buffer_addr_39_32 : 8,
  24. gse_ctrl : 4,
  25. gse_sel : 1,
  26. status_destination_ring_id : 1,
  27. swap : 1,
  28. index_search_en : 1,
  29. cache_set_num : 4,
  30. reserved_1a : 12;
  31. uint32_t tcl_cmd_type : 1,
  32. reserved_2a : 31;
  33. uint32_t cmd_meta_data_31_0 : 32;
  34. uint32_t cmd_meta_data_63_32 : 32;
  35. uint32_t reserved_5a : 32;
  36. uint32_t reserved_6a : 32;
  37. uint32_t reserved_7a : 20,
  38. ring_id : 8,
  39. looping_count : 4;
  40. #else
  41. uint32_t control_buffer_addr_31_0 : 32;
  42. uint32_t reserved_1a : 12,
  43. cache_set_num : 4,
  44. index_search_en : 1,
  45. swap : 1,
  46. status_destination_ring_id : 1,
  47. gse_sel : 1,
  48. gse_ctrl : 4,
  49. control_buffer_addr_39_32 : 8;
  50. uint32_t reserved_2a : 31,
  51. tcl_cmd_type : 1;
  52. uint32_t cmd_meta_data_31_0 : 32;
  53. uint32_t cmd_meta_data_63_32 : 32;
  54. uint32_t reserved_5a : 32;
  55. uint32_t reserved_6a : 32;
  56. uint32_t looping_count : 4,
  57. ring_id : 8,
  58. reserved_7a : 20;
  59. #endif
  60. };
  61. #define TCL_GSE_CMD_CONTROL_BUFFER_ADDR_31_0_OFFSET 0x00000000
  62. #define TCL_GSE_CMD_CONTROL_BUFFER_ADDR_31_0_LSB 0
  63. #define TCL_GSE_CMD_CONTROL_BUFFER_ADDR_31_0_MSB 31
  64. #define TCL_GSE_CMD_CONTROL_BUFFER_ADDR_31_0_MASK 0xffffffff
  65. #define TCL_GSE_CMD_CONTROL_BUFFER_ADDR_39_32_OFFSET 0x00000004
  66. #define TCL_GSE_CMD_CONTROL_BUFFER_ADDR_39_32_LSB 0
  67. #define TCL_GSE_CMD_CONTROL_BUFFER_ADDR_39_32_MSB 7
  68. #define TCL_GSE_CMD_CONTROL_BUFFER_ADDR_39_32_MASK 0x000000ff
  69. #define TCL_GSE_CMD_GSE_CTRL_OFFSET 0x00000004
  70. #define TCL_GSE_CMD_GSE_CTRL_LSB 8
  71. #define TCL_GSE_CMD_GSE_CTRL_MSB 11
  72. #define TCL_GSE_CMD_GSE_CTRL_MASK 0x00000f00
  73. #define TCL_GSE_CMD_GSE_SEL_OFFSET 0x00000004
  74. #define TCL_GSE_CMD_GSE_SEL_LSB 12
  75. #define TCL_GSE_CMD_GSE_SEL_MSB 12
  76. #define TCL_GSE_CMD_GSE_SEL_MASK 0x00001000
  77. #define TCL_GSE_CMD_STATUS_DESTINATION_RING_ID_OFFSET 0x00000004
  78. #define TCL_GSE_CMD_STATUS_DESTINATION_RING_ID_LSB 13
  79. #define TCL_GSE_CMD_STATUS_DESTINATION_RING_ID_MSB 13
  80. #define TCL_GSE_CMD_STATUS_DESTINATION_RING_ID_MASK 0x00002000
  81. #define TCL_GSE_CMD_SWAP_OFFSET 0x00000004
  82. #define TCL_GSE_CMD_SWAP_LSB 14
  83. #define TCL_GSE_CMD_SWAP_MSB 14
  84. #define TCL_GSE_CMD_SWAP_MASK 0x00004000
  85. #define TCL_GSE_CMD_INDEX_SEARCH_EN_OFFSET 0x00000004
  86. #define TCL_GSE_CMD_INDEX_SEARCH_EN_LSB 15
  87. #define TCL_GSE_CMD_INDEX_SEARCH_EN_MSB 15
  88. #define TCL_GSE_CMD_INDEX_SEARCH_EN_MASK 0x00008000
  89. #define TCL_GSE_CMD_CACHE_SET_NUM_OFFSET 0x00000004
  90. #define TCL_GSE_CMD_CACHE_SET_NUM_LSB 16
  91. #define TCL_GSE_CMD_CACHE_SET_NUM_MSB 19
  92. #define TCL_GSE_CMD_CACHE_SET_NUM_MASK 0x000f0000
  93. #define TCL_GSE_CMD_RESERVED_1A_OFFSET 0x00000004
  94. #define TCL_GSE_CMD_RESERVED_1A_LSB 20
  95. #define TCL_GSE_CMD_RESERVED_1A_MSB 31
  96. #define TCL_GSE_CMD_RESERVED_1A_MASK 0xfff00000
  97. #define TCL_GSE_CMD_TCL_CMD_TYPE_OFFSET 0x00000008
  98. #define TCL_GSE_CMD_TCL_CMD_TYPE_LSB 0
  99. #define TCL_GSE_CMD_TCL_CMD_TYPE_MSB 0
  100. #define TCL_GSE_CMD_TCL_CMD_TYPE_MASK 0x00000001
  101. #define TCL_GSE_CMD_RESERVED_2A_OFFSET 0x00000008
  102. #define TCL_GSE_CMD_RESERVED_2A_LSB 1
  103. #define TCL_GSE_CMD_RESERVED_2A_MSB 31
  104. #define TCL_GSE_CMD_RESERVED_2A_MASK 0xfffffffe
  105. #define TCL_GSE_CMD_CMD_META_DATA_31_0_OFFSET 0x0000000c
  106. #define TCL_GSE_CMD_CMD_META_DATA_31_0_LSB 0
  107. #define TCL_GSE_CMD_CMD_META_DATA_31_0_MSB 31
  108. #define TCL_GSE_CMD_CMD_META_DATA_31_0_MASK 0xffffffff
  109. #define TCL_GSE_CMD_CMD_META_DATA_63_32_OFFSET 0x00000010
  110. #define TCL_GSE_CMD_CMD_META_DATA_63_32_LSB 0
  111. #define TCL_GSE_CMD_CMD_META_DATA_63_32_MSB 31
  112. #define TCL_GSE_CMD_CMD_META_DATA_63_32_MASK 0xffffffff
  113. #define TCL_GSE_CMD_RESERVED_5A_OFFSET 0x00000014
  114. #define TCL_GSE_CMD_RESERVED_5A_LSB 0
  115. #define TCL_GSE_CMD_RESERVED_5A_MSB 31
  116. #define TCL_GSE_CMD_RESERVED_5A_MASK 0xffffffff
  117. #define TCL_GSE_CMD_RESERVED_6A_OFFSET 0x00000018
  118. #define TCL_GSE_CMD_RESERVED_6A_LSB 0
  119. #define TCL_GSE_CMD_RESERVED_6A_MSB 31
  120. #define TCL_GSE_CMD_RESERVED_6A_MASK 0xffffffff
  121. #define TCL_GSE_CMD_RESERVED_7A_OFFSET 0x0000001c
  122. #define TCL_GSE_CMD_RESERVED_7A_LSB 0
  123. #define TCL_GSE_CMD_RESERVED_7A_MSB 19
  124. #define TCL_GSE_CMD_RESERVED_7A_MASK 0x000fffff
  125. #define TCL_GSE_CMD_RING_ID_OFFSET 0x0000001c
  126. #define TCL_GSE_CMD_RING_ID_LSB 20
  127. #define TCL_GSE_CMD_RING_ID_MSB 27
  128. #define TCL_GSE_CMD_RING_ID_MASK 0x0ff00000
  129. #define TCL_GSE_CMD_LOOPING_COUNT_OFFSET 0x0000001c
  130. #define TCL_GSE_CMD_LOOPING_COUNT_LSB 28
  131. #define TCL_GSE_CMD_LOOPING_COUNT_MSB 31
  132. #define TCL_GSE_CMD_LOOPING_COUNT_MASK 0xf0000000
  133. #endif