rx_reo_queue_1k.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266
  1. /* Copyright (c) 2022, Qualcomm Innovation Center, Inc. All rights reserved.
  2. *
  3. * Permission to use, copy, modify, and/or distribute this software for any
  4. * purpose with or without fee is hereby granted, provided that the above
  5. * copyright notice and this permission notice appear in all copies.
  6. *
  7. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  8. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  9. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  10. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  11. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  12. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  13. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  14. */
  15. #ifndef _RX_REO_QUEUE_1K_H_
  16. #define _RX_REO_QUEUE_1K_H_
  17. #if !defined(__ASSEMBLER__)
  18. #endif
  19. #include "uniform_descriptor_header.h"
  20. #define NUM_OF_DWORDS_RX_REO_QUEUE_1K 32
  21. struct rx_reo_queue_1k {
  22. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  23. struct uniform_descriptor_header descriptor_header;
  24. uint32_t rx_bitmap_319_288 : 32;
  25. uint32_t rx_bitmap_351_320 : 32;
  26. uint32_t rx_bitmap_383_352 : 32;
  27. uint32_t rx_bitmap_415_384 : 32;
  28. uint32_t rx_bitmap_447_416 : 32;
  29. uint32_t rx_bitmap_479_448 : 32;
  30. uint32_t rx_bitmap_511_480 : 32;
  31. uint32_t rx_bitmap_543_512 : 32;
  32. uint32_t rx_bitmap_575_544 : 32;
  33. uint32_t rx_bitmap_607_576 : 32;
  34. uint32_t rx_bitmap_639_608 : 32;
  35. uint32_t rx_bitmap_671_640 : 32;
  36. uint32_t rx_bitmap_703_672 : 32;
  37. uint32_t rx_bitmap_735_704 : 32;
  38. uint32_t rx_bitmap_767_736 : 32;
  39. uint32_t rx_bitmap_799_768 : 32;
  40. uint32_t rx_bitmap_831_800 : 32;
  41. uint32_t rx_bitmap_863_832 : 32;
  42. uint32_t rx_bitmap_895_864 : 32;
  43. uint32_t rx_bitmap_927_896 : 32;
  44. uint32_t rx_bitmap_959_928 : 32;
  45. uint32_t rx_bitmap_991_960 : 32;
  46. uint32_t rx_bitmap_1023_992 : 32;
  47. uint32_t reserved_24 : 32;
  48. uint32_t reserved_25 : 32;
  49. uint32_t reserved_26 : 32;
  50. uint32_t reserved_27 : 32;
  51. uint32_t reserved_28 : 32;
  52. uint32_t reserved_29 : 32;
  53. uint32_t reserved_30 : 32;
  54. uint32_t reserved_31 : 32;
  55. #else
  56. struct uniform_descriptor_header descriptor_header;
  57. uint32_t rx_bitmap_319_288 : 32;
  58. uint32_t rx_bitmap_351_320 : 32;
  59. uint32_t rx_bitmap_383_352 : 32;
  60. uint32_t rx_bitmap_415_384 : 32;
  61. uint32_t rx_bitmap_447_416 : 32;
  62. uint32_t rx_bitmap_479_448 : 32;
  63. uint32_t rx_bitmap_511_480 : 32;
  64. uint32_t rx_bitmap_543_512 : 32;
  65. uint32_t rx_bitmap_575_544 : 32;
  66. uint32_t rx_bitmap_607_576 : 32;
  67. uint32_t rx_bitmap_639_608 : 32;
  68. uint32_t rx_bitmap_671_640 : 32;
  69. uint32_t rx_bitmap_703_672 : 32;
  70. uint32_t rx_bitmap_735_704 : 32;
  71. uint32_t rx_bitmap_767_736 : 32;
  72. uint32_t rx_bitmap_799_768 : 32;
  73. uint32_t rx_bitmap_831_800 : 32;
  74. uint32_t rx_bitmap_863_832 : 32;
  75. uint32_t rx_bitmap_895_864 : 32;
  76. uint32_t rx_bitmap_927_896 : 32;
  77. uint32_t rx_bitmap_959_928 : 32;
  78. uint32_t rx_bitmap_991_960 : 32;
  79. uint32_t rx_bitmap_1023_992 : 32;
  80. uint32_t reserved_24 : 32;
  81. uint32_t reserved_25 : 32;
  82. uint32_t reserved_26 : 32;
  83. uint32_t reserved_27 : 32;
  84. uint32_t reserved_28 : 32;
  85. uint32_t reserved_29 : 32;
  86. uint32_t reserved_30 : 32;
  87. uint32_t reserved_31 : 32;
  88. #endif
  89. };
  90. #define RX_REO_QUEUE_1K_DESCRIPTOR_HEADER_OWNER_OFFSET 0x00000000
  91. #define RX_REO_QUEUE_1K_DESCRIPTOR_HEADER_OWNER_LSB 0
  92. #define RX_REO_QUEUE_1K_DESCRIPTOR_HEADER_OWNER_MSB 3
  93. #define RX_REO_QUEUE_1K_DESCRIPTOR_HEADER_OWNER_MASK 0x0000000f
  94. #define RX_REO_QUEUE_1K_DESCRIPTOR_HEADER_BUFFER_TYPE_OFFSET 0x00000000
  95. #define RX_REO_QUEUE_1K_DESCRIPTOR_HEADER_BUFFER_TYPE_LSB 4
  96. #define RX_REO_QUEUE_1K_DESCRIPTOR_HEADER_BUFFER_TYPE_MSB 7
  97. #define RX_REO_QUEUE_1K_DESCRIPTOR_HEADER_BUFFER_TYPE_MASK 0x000000f0
  98. #define RX_REO_QUEUE_1K_DESCRIPTOR_HEADER_RESERVED_0A_OFFSET 0x00000000
  99. #define RX_REO_QUEUE_1K_DESCRIPTOR_HEADER_RESERVED_0A_LSB 8
  100. #define RX_REO_QUEUE_1K_DESCRIPTOR_HEADER_RESERVED_0A_MSB 31
  101. #define RX_REO_QUEUE_1K_DESCRIPTOR_HEADER_RESERVED_0A_MASK 0xffffff00
  102. #define RX_REO_QUEUE_1K_RX_BITMAP_319_288_OFFSET 0x00000004
  103. #define RX_REO_QUEUE_1K_RX_BITMAP_319_288_LSB 0
  104. #define RX_REO_QUEUE_1K_RX_BITMAP_319_288_MSB 31
  105. #define RX_REO_QUEUE_1K_RX_BITMAP_319_288_MASK 0xffffffff
  106. #define RX_REO_QUEUE_1K_RX_BITMAP_351_320_OFFSET 0x00000008
  107. #define RX_REO_QUEUE_1K_RX_BITMAP_351_320_LSB 0
  108. #define RX_REO_QUEUE_1K_RX_BITMAP_351_320_MSB 31
  109. #define RX_REO_QUEUE_1K_RX_BITMAP_351_320_MASK 0xffffffff
  110. #define RX_REO_QUEUE_1K_RX_BITMAP_383_352_OFFSET 0x0000000c
  111. #define RX_REO_QUEUE_1K_RX_BITMAP_383_352_LSB 0
  112. #define RX_REO_QUEUE_1K_RX_BITMAP_383_352_MSB 31
  113. #define RX_REO_QUEUE_1K_RX_BITMAP_383_352_MASK 0xffffffff
  114. #define RX_REO_QUEUE_1K_RX_BITMAP_415_384_OFFSET 0x00000010
  115. #define RX_REO_QUEUE_1K_RX_BITMAP_415_384_LSB 0
  116. #define RX_REO_QUEUE_1K_RX_BITMAP_415_384_MSB 31
  117. #define RX_REO_QUEUE_1K_RX_BITMAP_415_384_MASK 0xffffffff
  118. #define RX_REO_QUEUE_1K_RX_BITMAP_447_416_OFFSET 0x00000014
  119. #define RX_REO_QUEUE_1K_RX_BITMAP_447_416_LSB 0
  120. #define RX_REO_QUEUE_1K_RX_BITMAP_447_416_MSB 31
  121. #define RX_REO_QUEUE_1K_RX_BITMAP_447_416_MASK 0xffffffff
  122. #define RX_REO_QUEUE_1K_RX_BITMAP_479_448_OFFSET 0x00000018
  123. #define RX_REO_QUEUE_1K_RX_BITMAP_479_448_LSB 0
  124. #define RX_REO_QUEUE_1K_RX_BITMAP_479_448_MSB 31
  125. #define RX_REO_QUEUE_1K_RX_BITMAP_479_448_MASK 0xffffffff
  126. #define RX_REO_QUEUE_1K_RX_BITMAP_511_480_OFFSET 0x0000001c
  127. #define RX_REO_QUEUE_1K_RX_BITMAP_511_480_LSB 0
  128. #define RX_REO_QUEUE_1K_RX_BITMAP_511_480_MSB 31
  129. #define RX_REO_QUEUE_1K_RX_BITMAP_511_480_MASK 0xffffffff
  130. #define RX_REO_QUEUE_1K_RX_BITMAP_543_512_OFFSET 0x00000020
  131. #define RX_REO_QUEUE_1K_RX_BITMAP_543_512_LSB 0
  132. #define RX_REO_QUEUE_1K_RX_BITMAP_543_512_MSB 31
  133. #define RX_REO_QUEUE_1K_RX_BITMAP_543_512_MASK 0xffffffff
  134. #define RX_REO_QUEUE_1K_RX_BITMAP_575_544_OFFSET 0x00000024
  135. #define RX_REO_QUEUE_1K_RX_BITMAP_575_544_LSB 0
  136. #define RX_REO_QUEUE_1K_RX_BITMAP_575_544_MSB 31
  137. #define RX_REO_QUEUE_1K_RX_BITMAP_575_544_MASK 0xffffffff
  138. #define RX_REO_QUEUE_1K_RX_BITMAP_607_576_OFFSET 0x00000028
  139. #define RX_REO_QUEUE_1K_RX_BITMAP_607_576_LSB 0
  140. #define RX_REO_QUEUE_1K_RX_BITMAP_607_576_MSB 31
  141. #define RX_REO_QUEUE_1K_RX_BITMAP_607_576_MASK 0xffffffff
  142. #define RX_REO_QUEUE_1K_RX_BITMAP_639_608_OFFSET 0x0000002c
  143. #define RX_REO_QUEUE_1K_RX_BITMAP_639_608_LSB 0
  144. #define RX_REO_QUEUE_1K_RX_BITMAP_639_608_MSB 31
  145. #define RX_REO_QUEUE_1K_RX_BITMAP_639_608_MASK 0xffffffff
  146. #define RX_REO_QUEUE_1K_RX_BITMAP_671_640_OFFSET 0x00000030
  147. #define RX_REO_QUEUE_1K_RX_BITMAP_671_640_LSB 0
  148. #define RX_REO_QUEUE_1K_RX_BITMAP_671_640_MSB 31
  149. #define RX_REO_QUEUE_1K_RX_BITMAP_671_640_MASK 0xffffffff
  150. #define RX_REO_QUEUE_1K_RX_BITMAP_703_672_OFFSET 0x00000034
  151. #define RX_REO_QUEUE_1K_RX_BITMAP_703_672_LSB 0
  152. #define RX_REO_QUEUE_1K_RX_BITMAP_703_672_MSB 31
  153. #define RX_REO_QUEUE_1K_RX_BITMAP_703_672_MASK 0xffffffff
  154. #define RX_REO_QUEUE_1K_RX_BITMAP_735_704_OFFSET 0x00000038
  155. #define RX_REO_QUEUE_1K_RX_BITMAP_735_704_LSB 0
  156. #define RX_REO_QUEUE_1K_RX_BITMAP_735_704_MSB 31
  157. #define RX_REO_QUEUE_1K_RX_BITMAP_735_704_MASK 0xffffffff
  158. #define RX_REO_QUEUE_1K_RX_BITMAP_767_736_OFFSET 0x0000003c
  159. #define RX_REO_QUEUE_1K_RX_BITMAP_767_736_LSB 0
  160. #define RX_REO_QUEUE_1K_RX_BITMAP_767_736_MSB 31
  161. #define RX_REO_QUEUE_1K_RX_BITMAP_767_736_MASK 0xffffffff
  162. #define RX_REO_QUEUE_1K_RX_BITMAP_799_768_OFFSET 0x00000040
  163. #define RX_REO_QUEUE_1K_RX_BITMAP_799_768_LSB 0
  164. #define RX_REO_QUEUE_1K_RX_BITMAP_799_768_MSB 31
  165. #define RX_REO_QUEUE_1K_RX_BITMAP_799_768_MASK 0xffffffff
  166. #define RX_REO_QUEUE_1K_RX_BITMAP_831_800_OFFSET 0x00000044
  167. #define RX_REO_QUEUE_1K_RX_BITMAP_831_800_LSB 0
  168. #define RX_REO_QUEUE_1K_RX_BITMAP_831_800_MSB 31
  169. #define RX_REO_QUEUE_1K_RX_BITMAP_831_800_MASK 0xffffffff
  170. #define RX_REO_QUEUE_1K_RX_BITMAP_863_832_OFFSET 0x00000048
  171. #define RX_REO_QUEUE_1K_RX_BITMAP_863_832_LSB 0
  172. #define RX_REO_QUEUE_1K_RX_BITMAP_863_832_MSB 31
  173. #define RX_REO_QUEUE_1K_RX_BITMAP_863_832_MASK 0xffffffff
  174. #define RX_REO_QUEUE_1K_RX_BITMAP_895_864_OFFSET 0x0000004c
  175. #define RX_REO_QUEUE_1K_RX_BITMAP_895_864_LSB 0
  176. #define RX_REO_QUEUE_1K_RX_BITMAP_895_864_MSB 31
  177. #define RX_REO_QUEUE_1K_RX_BITMAP_895_864_MASK 0xffffffff
  178. #define RX_REO_QUEUE_1K_RX_BITMAP_927_896_OFFSET 0x00000050
  179. #define RX_REO_QUEUE_1K_RX_BITMAP_927_896_LSB 0
  180. #define RX_REO_QUEUE_1K_RX_BITMAP_927_896_MSB 31
  181. #define RX_REO_QUEUE_1K_RX_BITMAP_927_896_MASK 0xffffffff
  182. #define RX_REO_QUEUE_1K_RX_BITMAP_959_928_OFFSET 0x00000054
  183. #define RX_REO_QUEUE_1K_RX_BITMAP_959_928_LSB 0
  184. #define RX_REO_QUEUE_1K_RX_BITMAP_959_928_MSB 31
  185. #define RX_REO_QUEUE_1K_RX_BITMAP_959_928_MASK 0xffffffff
  186. #define RX_REO_QUEUE_1K_RX_BITMAP_991_960_OFFSET 0x00000058
  187. #define RX_REO_QUEUE_1K_RX_BITMAP_991_960_LSB 0
  188. #define RX_REO_QUEUE_1K_RX_BITMAP_991_960_MSB 31
  189. #define RX_REO_QUEUE_1K_RX_BITMAP_991_960_MASK 0xffffffff
  190. #define RX_REO_QUEUE_1K_RX_BITMAP_1023_992_OFFSET 0x0000005c
  191. #define RX_REO_QUEUE_1K_RX_BITMAP_1023_992_LSB 0
  192. #define RX_REO_QUEUE_1K_RX_BITMAP_1023_992_MSB 31
  193. #define RX_REO_QUEUE_1K_RX_BITMAP_1023_992_MASK 0xffffffff
  194. #define RX_REO_QUEUE_1K_RESERVED_24_OFFSET 0x00000060
  195. #define RX_REO_QUEUE_1K_RESERVED_24_LSB 0
  196. #define RX_REO_QUEUE_1K_RESERVED_24_MSB 31
  197. #define RX_REO_QUEUE_1K_RESERVED_24_MASK 0xffffffff
  198. #define RX_REO_QUEUE_1K_RESERVED_25_OFFSET 0x00000064
  199. #define RX_REO_QUEUE_1K_RESERVED_25_LSB 0
  200. #define RX_REO_QUEUE_1K_RESERVED_25_MSB 31
  201. #define RX_REO_QUEUE_1K_RESERVED_25_MASK 0xffffffff
  202. #define RX_REO_QUEUE_1K_RESERVED_26_OFFSET 0x00000068
  203. #define RX_REO_QUEUE_1K_RESERVED_26_LSB 0
  204. #define RX_REO_QUEUE_1K_RESERVED_26_MSB 31
  205. #define RX_REO_QUEUE_1K_RESERVED_26_MASK 0xffffffff
  206. #define RX_REO_QUEUE_1K_RESERVED_27_OFFSET 0x0000006c
  207. #define RX_REO_QUEUE_1K_RESERVED_27_LSB 0
  208. #define RX_REO_QUEUE_1K_RESERVED_27_MSB 31
  209. #define RX_REO_QUEUE_1K_RESERVED_27_MASK 0xffffffff
  210. #define RX_REO_QUEUE_1K_RESERVED_28_OFFSET 0x00000070
  211. #define RX_REO_QUEUE_1K_RESERVED_28_LSB 0
  212. #define RX_REO_QUEUE_1K_RESERVED_28_MSB 31
  213. #define RX_REO_QUEUE_1K_RESERVED_28_MASK 0xffffffff
  214. #define RX_REO_QUEUE_1K_RESERVED_29_OFFSET 0x00000074
  215. #define RX_REO_QUEUE_1K_RESERVED_29_LSB 0
  216. #define RX_REO_QUEUE_1K_RESERVED_29_MSB 31
  217. #define RX_REO_QUEUE_1K_RESERVED_29_MASK 0xffffffff
  218. #define RX_REO_QUEUE_1K_RESERVED_30_OFFSET 0x00000078
  219. #define RX_REO_QUEUE_1K_RESERVED_30_LSB 0
  220. #define RX_REO_QUEUE_1K_RESERVED_30_MSB 31
  221. #define RX_REO_QUEUE_1K_RESERVED_30_MASK 0xffffffff
  222. #define RX_REO_QUEUE_1K_RESERVED_31_OFFSET 0x0000007c
  223. #define RX_REO_QUEUE_1K_RESERVED_31_LSB 0
  224. #define RX_REO_QUEUE_1K_RESERVED_31_MSB 31
  225. #define RX_REO_QUEUE_1K_RESERVED_31_MASK 0xffffffff
  226. #endif