123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284 |
- /* Copyright (c) 2021, Qualcomm Innovation Center, Inc. All rights reserved.
- *
- * Permission to use, copy, modify, and/or distribute this software for any
- * purpose with or without fee is hereby granted, provided that the above
- * copyright notice and this permission notice appear in all copies.
- *
- * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
- * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
- * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
- * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
- * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
- * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
- * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
- */
-
-
-
-
-
-
-
- #ifndef _RX_MPDU_END_H_
- #define _RX_MPDU_END_H_
- #if !defined(__ASSEMBLER__)
- #endif
- #define NUM_OF_DWORDS_RX_MPDU_END 4
- #define NUM_OF_QWORDS_RX_MPDU_END 2
- struct rx_mpdu_end {
- #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
- uint32_t rxpcu_mpdu_filter_in_category : 2,
- sw_frame_group_id : 7,
- reserved_0 : 7,
- phy_ppdu_id : 16;
- uint32_t reserved_1a : 11,
- unsup_ktype_short_frame : 1,
- rx_in_tx_decrypt_byp : 1,
- overflow_err : 1,
- mpdu_length_err : 1,
- tkip_mic_err : 1,
- decrypt_err : 1,
- unencrypted_frame_err : 1,
- pn_fields_contain_valid_info : 1,
- fcs_err : 1,
- msdu_length_err : 1,
- rxdma0_destination_ring : 3,
- rxdma1_destination_ring : 3,
- decrypt_status_code : 3,
- rx_bitmap_not_updated : 1,
- reserved_1b : 1;
- uint32_t reserved_2a : 15,
- rxpcu_mgmt_sequence_nr_valid : 1,
- rxpcu_mgmt_sequence_nr : 16;
- uint32_t rxframe_assert_mlo_timestamp : 32;
- #else
- uint32_t phy_ppdu_id : 16,
- reserved_0 : 7,
- sw_frame_group_id : 7,
- rxpcu_mpdu_filter_in_category : 2;
- uint32_t reserved_1b : 1,
- rx_bitmap_not_updated : 1,
- decrypt_status_code : 3,
- rxdma1_destination_ring : 3,
- rxdma0_destination_ring : 3,
- msdu_length_err : 1,
- fcs_err : 1,
- pn_fields_contain_valid_info : 1,
- unencrypted_frame_err : 1,
- decrypt_err : 1,
- tkip_mic_err : 1,
- mpdu_length_err : 1,
- overflow_err : 1,
- rx_in_tx_decrypt_byp : 1,
- unsup_ktype_short_frame : 1,
- reserved_1a : 11;
- uint32_t rxpcu_mgmt_sequence_nr : 16,
- rxpcu_mgmt_sequence_nr_valid : 1,
- reserved_2a : 15;
- uint32_t rxframe_assert_mlo_timestamp : 32;
- #endif
- };
-
- #define RX_MPDU_END_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET 0x0000000000000000
- #define RX_MPDU_END_RXPCU_MPDU_FILTER_IN_CATEGORY_LSB 0
- #define RX_MPDU_END_RXPCU_MPDU_FILTER_IN_CATEGORY_MSB 1
- #define RX_MPDU_END_RXPCU_MPDU_FILTER_IN_CATEGORY_MASK 0x0000000000000003
-
- #define RX_MPDU_END_SW_FRAME_GROUP_ID_OFFSET 0x0000000000000000
- #define RX_MPDU_END_SW_FRAME_GROUP_ID_LSB 2
- #define RX_MPDU_END_SW_FRAME_GROUP_ID_MSB 8
- #define RX_MPDU_END_SW_FRAME_GROUP_ID_MASK 0x00000000000001fc
-
- #define RX_MPDU_END_RESERVED_0_OFFSET 0x0000000000000000
- #define RX_MPDU_END_RESERVED_0_LSB 9
- #define RX_MPDU_END_RESERVED_0_MSB 15
- #define RX_MPDU_END_RESERVED_0_MASK 0x000000000000fe00
-
- #define RX_MPDU_END_PHY_PPDU_ID_OFFSET 0x0000000000000000
- #define RX_MPDU_END_PHY_PPDU_ID_LSB 16
- #define RX_MPDU_END_PHY_PPDU_ID_MSB 31
- #define RX_MPDU_END_PHY_PPDU_ID_MASK 0x00000000ffff0000
-
- #define RX_MPDU_END_RESERVED_1A_OFFSET 0x0000000000000000
- #define RX_MPDU_END_RESERVED_1A_LSB 32
- #define RX_MPDU_END_RESERVED_1A_MSB 42
- #define RX_MPDU_END_RESERVED_1A_MASK 0x000007ff00000000
-
- #define RX_MPDU_END_UNSUP_KTYPE_SHORT_FRAME_OFFSET 0x0000000000000000
- #define RX_MPDU_END_UNSUP_KTYPE_SHORT_FRAME_LSB 43
- #define RX_MPDU_END_UNSUP_KTYPE_SHORT_FRAME_MSB 43
- #define RX_MPDU_END_UNSUP_KTYPE_SHORT_FRAME_MASK 0x0000080000000000
-
- #define RX_MPDU_END_RX_IN_TX_DECRYPT_BYP_OFFSET 0x0000000000000000
- #define RX_MPDU_END_RX_IN_TX_DECRYPT_BYP_LSB 44
- #define RX_MPDU_END_RX_IN_TX_DECRYPT_BYP_MSB 44
- #define RX_MPDU_END_RX_IN_TX_DECRYPT_BYP_MASK 0x0000100000000000
-
- #define RX_MPDU_END_OVERFLOW_ERR_OFFSET 0x0000000000000000
- #define RX_MPDU_END_OVERFLOW_ERR_LSB 45
- #define RX_MPDU_END_OVERFLOW_ERR_MSB 45
- #define RX_MPDU_END_OVERFLOW_ERR_MASK 0x0000200000000000
-
- #define RX_MPDU_END_MPDU_LENGTH_ERR_OFFSET 0x0000000000000000
- #define RX_MPDU_END_MPDU_LENGTH_ERR_LSB 46
- #define RX_MPDU_END_MPDU_LENGTH_ERR_MSB 46
- #define RX_MPDU_END_MPDU_LENGTH_ERR_MASK 0x0000400000000000
-
- #define RX_MPDU_END_TKIP_MIC_ERR_OFFSET 0x0000000000000000
- #define RX_MPDU_END_TKIP_MIC_ERR_LSB 47
- #define RX_MPDU_END_TKIP_MIC_ERR_MSB 47
- #define RX_MPDU_END_TKIP_MIC_ERR_MASK 0x0000800000000000
-
- #define RX_MPDU_END_DECRYPT_ERR_OFFSET 0x0000000000000000
- #define RX_MPDU_END_DECRYPT_ERR_LSB 48
- #define RX_MPDU_END_DECRYPT_ERR_MSB 48
- #define RX_MPDU_END_DECRYPT_ERR_MASK 0x0001000000000000
-
- #define RX_MPDU_END_UNENCRYPTED_FRAME_ERR_OFFSET 0x0000000000000000
- #define RX_MPDU_END_UNENCRYPTED_FRAME_ERR_LSB 49
- #define RX_MPDU_END_UNENCRYPTED_FRAME_ERR_MSB 49
- #define RX_MPDU_END_UNENCRYPTED_FRAME_ERR_MASK 0x0002000000000000
-
- #define RX_MPDU_END_PN_FIELDS_CONTAIN_VALID_INFO_OFFSET 0x0000000000000000
- #define RX_MPDU_END_PN_FIELDS_CONTAIN_VALID_INFO_LSB 50
- #define RX_MPDU_END_PN_FIELDS_CONTAIN_VALID_INFO_MSB 50
- #define RX_MPDU_END_PN_FIELDS_CONTAIN_VALID_INFO_MASK 0x0004000000000000
-
- #define RX_MPDU_END_FCS_ERR_OFFSET 0x0000000000000000
- #define RX_MPDU_END_FCS_ERR_LSB 51
- #define RX_MPDU_END_FCS_ERR_MSB 51
- #define RX_MPDU_END_FCS_ERR_MASK 0x0008000000000000
-
- #define RX_MPDU_END_MSDU_LENGTH_ERR_OFFSET 0x0000000000000000
- #define RX_MPDU_END_MSDU_LENGTH_ERR_LSB 52
- #define RX_MPDU_END_MSDU_LENGTH_ERR_MSB 52
- #define RX_MPDU_END_MSDU_LENGTH_ERR_MASK 0x0010000000000000
-
- #define RX_MPDU_END_RXDMA0_DESTINATION_RING_OFFSET 0x0000000000000000
- #define RX_MPDU_END_RXDMA0_DESTINATION_RING_LSB 53
- #define RX_MPDU_END_RXDMA0_DESTINATION_RING_MSB 55
- #define RX_MPDU_END_RXDMA0_DESTINATION_RING_MASK 0x00e0000000000000
-
- #define RX_MPDU_END_RXDMA1_DESTINATION_RING_OFFSET 0x0000000000000000
- #define RX_MPDU_END_RXDMA1_DESTINATION_RING_LSB 56
- #define RX_MPDU_END_RXDMA1_DESTINATION_RING_MSB 58
- #define RX_MPDU_END_RXDMA1_DESTINATION_RING_MASK 0x0700000000000000
-
- #define RX_MPDU_END_DECRYPT_STATUS_CODE_OFFSET 0x0000000000000000
- #define RX_MPDU_END_DECRYPT_STATUS_CODE_LSB 59
- #define RX_MPDU_END_DECRYPT_STATUS_CODE_MSB 61
- #define RX_MPDU_END_DECRYPT_STATUS_CODE_MASK 0x3800000000000000
-
- #define RX_MPDU_END_RX_BITMAP_NOT_UPDATED_OFFSET 0x0000000000000000
- #define RX_MPDU_END_RX_BITMAP_NOT_UPDATED_LSB 62
- #define RX_MPDU_END_RX_BITMAP_NOT_UPDATED_MSB 62
- #define RX_MPDU_END_RX_BITMAP_NOT_UPDATED_MASK 0x4000000000000000
-
- #define RX_MPDU_END_RESERVED_1B_OFFSET 0x0000000000000000
- #define RX_MPDU_END_RESERVED_1B_LSB 63
- #define RX_MPDU_END_RESERVED_1B_MSB 63
- #define RX_MPDU_END_RESERVED_1B_MASK 0x8000000000000000
-
- #define RX_MPDU_END_RESERVED_2A_OFFSET 0x0000000000000008
- #define RX_MPDU_END_RESERVED_2A_LSB 0
- #define RX_MPDU_END_RESERVED_2A_MSB 14
- #define RX_MPDU_END_RESERVED_2A_MASK 0x0000000000007fff
-
- #define RX_MPDU_END_RXPCU_MGMT_SEQUENCE_NR_VALID_OFFSET 0x0000000000000008
- #define RX_MPDU_END_RXPCU_MGMT_SEQUENCE_NR_VALID_LSB 15
- #define RX_MPDU_END_RXPCU_MGMT_SEQUENCE_NR_VALID_MSB 15
- #define RX_MPDU_END_RXPCU_MGMT_SEQUENCE_NR_VALID_MASK 0x0000000000008000
-
- #define RX_MPDU_END_RXPCU_MGMT_SEQUENCE_NR_OFFSET 0x0000000000000008
- #define RX_MPDU_END_RXPCU_MGMT_SEQUENCE_NR_LSB 16
- #define RX_MPDU_END_RXPCU_MGMT_SEQUENCE_NR_MSB 31
- #define RX_MPDU_END_RXPCU_MGMT_SEQUENCE_NR_MASK 0x00000000ffff0000
-
- #define RX_MPDU_END_RXFRAME_ASSERT_MLO_TIMESTAMP_OFFSET 0x0000000000000008
- #define RX_MPDU_END_RXFRAME_ASSERT_MLO_TIMESTAMP_LSB 32
- #define RX_MPDU_END_RXFRAME_ASSERT_MLO_TIMESTAMP_MSB 63
- #define RX_MPDU_END_RXFRAME_ASSERT_MLO_TIMESTAMP_MASK 0xffffffff00000000
- #endif
|