123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194 |
- /* Copyright (c) 2021, Qualcomm Innovation Center, Inc. All rights reserved.
- *
- * Permission to use, copy, modify, and/or distribute this software for any
- * purpose with or without fee is hereby granted, provided that the above
- * copyright notice and this permission notice appear in all copies.
- *
- * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
- * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
- * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
- * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
- * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
- * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
- * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
- */
-
-
-
-
-
-
-
- #ifndef _REO_FLUSH_QUEUE_H_
- #define _REO_FLUSH_QUEUE_H_
- #if !defined(__ASSEMBLER__)
- #endif
- #include "uniform_reo_cmd_header.h"
- #define NUM_OF_DWORDS_REO_FLUSH_QUEUE 10
- #define NUM_OF_QWORDS_REO_FLUSH_QUEUE 5
- struct reo_flush_queue {
- #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
- struct uniform_reo_cmd_header cmd_header;
- uint32_t flush_desc_addr_31_0 : 32;
- uint32_t flush_desc_addr_39_32 : 8,
- block_desc_addr_usage_after_flush : 1,
- block_resource_index : 2,
- reserved_2a : 21;
- uint32_t reserved_3a : 32;
- uint32_t reserved_4a : 32;
- uint32_t reserved_5a : 32;
- uint32_t reserved_6a : 32;
- uint32_t reserved_7a : 32;
- uint32_t reserved_8a : 32;
- uint32_t tlv64_padding : 32;
- #else
- struct uniform_reo_cmd_header cmd_header;
- uint32_t flush_desc_addr_31_0 : 32;
- uint32_t reserved_2a : 21,
- block_resource_index : 2,
- block_desc_addr_usage_after_flush : 1,
- flush_desc_addr_39_32 : 8;
- uint32_t reserved_3a : 32;
- uint32_t reserved_4a : 32;
- uint32_t reserved_5a : 32;
- uint32_t reserved_6a : 32;
- uint32_t reserved_7a : 32;
- uint32_t reserved_8a : 32;
- uint32_t tlv64_padding : 32;
- #endif
- };
-
-
- #define REO_FLUSH_QUEUE_CMD_HEADER_REO_CMD_NUMBER_OFFSET 0x0000000000000000
- #define REO_FLUSH_QUEUE_CMD_HEADER_REO_CMD_NUMBER_LSB 0
- #define REO_FLUSH_QUEUE_CMD_HEADER_REO_CMD_NUMBER_MSB 15
- #define REO_FLUSH_QUEUE_CMD_HEADER_REO_CMD_NUMBER_MASK 0x000000000000ffff
-
- #define REO_FLUSH_QUEUE_CMD_HEADER_REO_STATUS_REQUIRED_OFFSET 0x0000000000000000
- #define REO_FLUSH_QUEUE_CMD_HEADER_REO_STATUS_REQUIRED_LSB 16
- #define REO_FLUSH_QUEUE_CMD_HEADER_REO_STATUS_REQUIRED_MSB 16
- #define REO_FLUSH_QUEUE_CMD_HEADER_REO_STATUS_REQUIRED_MASK 0x0000000000010000
-
- #define REO_FLUSH_QUEUE_CMD_HEADER_RESERVED_0A_OFFSET 0x0000000000000000
- #define REO_FLUSH_QUEUE_CMD_HEADER_RESERVED_0A_LSB 17
- #define REO_FLUSH_QUEUE_CMD_HEADER_RESERVED_0A_MSB 31
- #define REO_FLUSH_QUEUE_CMD_HEADER_RESERVED_0A_MASK 0x00000000fffe0000
-
- #define REO_FLUSH_QUEUE_FLUSH_DESC_ADDR_31_0_OFFSET 0x0000000000000000
- #define REO_FLUSH_QUEUE_FLUSH_DESC_ADDR_31_0_LSB 32
- #define REO_FLUSH_QUEUE_FLUSH_DESC_ADDR_31_0_MSB 63
- #define REO_FLUSH_QUEUE_FLUSH_DESC_ADDR_31_0_MASK 0xffffffff00000000
-
- #define REO_FLUSH_QUEUE_FLUSH_DESC_ADDR_39_32_OFFSET 0x0000000000000008
- #define REO_FLUSH_QUEUE_FLUSH_DESC_ADDR_39_32_LSB 0
- #define REO_FLUSH_QUEUE_FLUSH_DESC_ADDR_39_32_MSB 7
- #define REO_FLUSH_QUEUE_FLUSH_DESC_ADDR_39_32_MASK 0x00000000000000ff
-
- #define REO_FLUSH_QUEUE_BLOCK_DESC_ADDR_USAGE_AFTER_FLUSH_OFFSET 0x0000000000000008
- #define REO_FLUSH_QUEUE_BLOCK_DESC_ADDR_USAGE_AFTER_FLUSH_LSB 8
- #define REO_FLUSH_QUEUE_BLOCK_DESC_ADDR_USAGE_AFTER_FLUSH_MSB 8
- #define REO_FLUSH_QUEUE_BLOCK_DESC_ADDR_USAGE_AFTER_FLUSH_MASK 0x0000000000000100
-
- #define REO_FLUSH_QUEUE_BLOCK_RESOURCE_INDEX_OFFSET 0x0000000000000008
- #define REO_FLUSH_QUEUE_BLOCK_RESOURCE_INDEX_LSB 9
- #define REO_FLUSH_QUEUE_BLOCK_RESOURCE_INDEX_MSB 10
- #define REO_FLUSH_QUEUE_BLOCK_RESOURCE_INDEX_MASK 0x0000000000000600
-
- #define REO_FLUSH_QUEUE_RESERVED_2A_OFFSET 0x0000000000000008
- #define REO_FLUSH_QUEUE_RESERVED_2A_LSB 11
- #define REO_FLUSH_QUEUE_RESERVED_2A_MSB 31
- #define REO_FLUSH_QUEUE_RESERVED_2A_MASK 0x00000000fffff800
-
- #define REO_FLUSH_QUEUE_RESERVED_3A_OFFSET 0x0000000000000008
- #define REO_FLUSH_QUEUE_RESERVED_3A_LSB 32
- #define REO_FLUSH_QUEUE_RESERVED_3A_MSB 63
- #define REO_FLUSH_QUEUE_RESERVED_3A_MASK 0xffffffff00000000
-
- #define REO_FLUSH_QUEUE_RESERVED_4A_OFFSET 0x0000000000000010
- #define REO_FLUSH_QUEUE_RESERVED_4A_LSB 0
- #define REO_FLUSH_QUEUE_RESERVED_4A_MSB 31
- #define REO_FLUSH_QUEUE_RESERVED_4A_MASK 0x00000000ffffffff
-
- #define REO_FLUSH_QUEUE_RESERVED_5A_OFFSET 0x0000000000000010
- #define REO_FLUSH_QUEUE_RESERVED_5A_LSB 32
- #define REO_FLUSH_QUEUE_RESERVED_5A_MSB 63
- #define REO_FLUSH_QUEUE_RESERVED_5A_MASK 0xffffffff00000000
-
- #define REO_FLUSH_QUEUE_RESERVED_6A_OFFSET 0x0000000000000018
- #define REO_FLUSH_QUEUE_RESERVED_6A_LSB 0
- #define REO_FLUSH_QUEUE_RESERVED_6A_MSB 31
- #define REO_FLUSH_QUEUE_RESERVED_6A_MASK 0x00000000ffffffff
-
- #define REO_FLUSH_QUEUE_RESERVED_7A_OFFSET 0x0000000000000018
- #define REO_FLUSH_QUEUE_RESERVED_7A_LSB 32
- #define REO_FLUSH_QUEUE_RESERVED_7A_MSB 63
- #define REO_FLUSH_QUEUE_RESERVED_7A_MASK 0xffffffff00000000
-
- #define REO_FLUSH_QUEUE_RESERVED_8A_OFFSET 0x0000000000000020
- #define REO_FLUSH_QUEUE_RESERVED_8A_LSB 0
- #define REO_FLUSH_QUEUE_RESERVED_8A_MSB 31
- #define REO_FLUSH_QUEUE_RESERVED_8A_MASK 0x00000000ffffffff
-
- #define REO_FLUSH_QUEUE_TLV64_PADDING_OFFSET 0x0000000000000020
- #define REO_FLUSH_QUEUE_TLV64_PADDING_LSB 32
- #define REO_FLUSH_QUEUE_TLV64_PADDING_MSB 63
- #define REO_FLUSH_QUEUE_TLV64_PADDING_MASK 0xffffffff00000000
- #endif
|