reo_update_rx_reo_queue.h 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065
  1. /* Copyright (c) 2022, Qualcomm Innovation Center, Inc. All rights reserved.
  2. *
  3. * Permission to use, copy, modify, and/or distribute this software for any
  4. * purpose with or without fee is hereby granted, provided that the above
  5. * copyright notice and this permission notice appear in all copies.
  6. *
  7. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  8. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  9. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  10. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  11. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  12. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  13. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  14. */
  15. #ifndef _REO_UPDATE_RX_REO_QUEUE_H_
  16. #define _REO_UPDATE_RX_REO_QUEUE_H_
  17. #if !defined(__ASSEMBLER__)
  18. #endif
  19. #include "uniform_reo_cmd_header.h"
  20. #define NUM_OF_DWORDS_REO_UPDATE_RX_REO_QUEUE 10
  21. #define NUM_OF_QWORDS_REO_UPDATE_RX_REO_QUEUE 5
  22. struct reo_update_rx_reo_queue {
  23. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  24. struct uniform_reo_cmd_header cmd_header;
  25. uint32_t rx_reo_queue_desc_addr_31_0 : 32; // [31:0]
  26. uint32_t rx_reo_queue_desc_addr_39_32 : 8, // [7:0]
  27. update_receive_queue_number : 1, // [8:8]
  28. update_vld : 1, // [9:9]
  29. update_associated_link_descriptor_counter : 1, // [10:10]
  30. update_disable_duplicate_detection : 1, // [11:11]
  31. update_soft_reorder_enable : 1, // [12:12]
  32. update_ac : 1, // [13:13]
  33. update_bar : 1, // [14:14]
  34. update_rty : 1, // [15:15]
  35. update_chk_2k_mode : 1, // [16:16]
  36. update_oor_mode : 1, // [17:17]
  37. update_ba_window_size : 1, // [18:18]
  38. update_pn_check_needed : 1, // [19:19]
  39. update_pn_shall_be_even : 1, // [20:20]
  40. update_pn_shall_be_uneven : 1, // [21:21]
  41. update_pn_handling_enable : 1, // [22:22]
  42. update_pn_size : 1, // [23:23]
  43. update_ignore_ampdu_flag : 1, // [24:24]
  44. update_svld : 1, // [25:25]
  45. update_ssn : 1, // [26:26]
  46. update_seq_2k_error_detected_flag : 1, // [27:27]
  47. update_pn_error_detected_flag : 1, // [28:28]
  48. update_pn_valid : 1, // [29:29]
  49. update_pn : 1, // [30:30]
  50. clear_stat_counters : 1; // [31:31]
  51. uint32_t receive_queue_number : 16, // [15:0]
  52. vld : 1, // [16:16]
  53. associated_link_descriptor_counter : 2, // [18:17]
  54. disable_duplicate_detection : 1, // [19:19]
  55. soft_reorder_enable : 1, // [20:20]
  56. ac : 2, // [22:21]
  57. bar : 1, // [23:23]
  58. rty : 1, // [24:24]
  59. chk_2k_mode : 1, // [25:25]
  60. oor_mode : 1, // [26:26]
  61. pn_check_needed : 1, // [27:27]
  62. pn_shall_be_even : 1, // [28:28]
  63. pn_shall_be_uneven : 1, // [29:29]
  64. pn_handling_enable : 1, // [30:30]
  65. ignore_ampdu_flag : 1; // [31:31]
  66. uint32_t ba_window_size : 10, // [9:0]
  67. pn_size : 2, // [11:10]
  68. svld : 1, // [12:12]
  69. ssn : 12, // [24:13]
  70. seq_2k_error_detected_flag : 1, // [25:25]
  71. pn_error_detected_flag : 1, // [26:26]
  72. pn_valid : 1, // [27:27]
  73. flush_from_cache : 1, // [28:28]
  74. reserved_4a : 3; // [31:29]
  75. uint32_t pn_31_0 : 32; // [31:0]
  76. uint32_t pn_63_32 : 32; // [31:0]
  77. uint32_t pn_95_64 : 32; // [31:0]
  78. uint32_t pn_127_96 : 32; // [31:0]
  79. uint32_t tlv64_padding : 32; // [31:0]
  80. #else
  81. struct uniform_reo_cmd_header cmd_header;
  82. uint32_t rx_reo_queue_desc_addr_31_0 : 32; // [31:0]
  83. uint32_t clear_stat_counters : 1, // [31:31]
  84. update_pn : 1, // [30:30]
  85. update_pn_valid : 1, // [29:29]
  86. update_pn_error_detected_flag : 1, // [28:28]
  87. update_seq_2k_error_detected_flag : 1, // [27:27]
  88. update_ssn : 1, // [26:26]
  89. update_svld : 1, // [25:25]
  90. update_ignore_ampdu_flag : 1, // [24:24]
  91. update_pn_size : 1, // [23:23]
  92. update_pn_handling_enable : 1, // [22:22]
  93. update_pn_shall_be_uneven : 1, // [21:21]
  94. update_pn_shall_be_even : 1, // [20:20]
  95. update_pn_check_needed : 1, // [19:19]
  96. update_ba_window_size : 1, // [18:18]
  97. update_oor_mode : 1, // [17:17]
  98. update_chk_2k_mode : 1, // [16:16]
  99. update_rty : 1, // [15:15]
  100. update_bar : 1, // [14:14]
  101. update_ac : 1, // [13:13]
  102. update_soft_reorder_enable : 1, // [12:12]
  103. update_disable_duplicate_detection : 1, // [11:11]
  104. update_associated_link_descriptor_counter : 1, // [10:10]
  105. update_vld : 1, // [9:9]
  106. update_receive_queue_number : 1, // [8:8]
  107. rx_reo_queue_desc_addr_39_32 : 8; // [7:0]
  108. uint32_t ignore_ampdu_flag : 1, // [31:31]
  109. pn_handling_enable : 1, // [30:30]
  110. pn_shall_be_uneven : 1, // [29:29]
  111. pn_shall_be_even : 1, // [28:28]
  112. pn_check_needed : 1, // [27:27]
  113. oor_mode : 1, // [26:26]
  114. chk_2k_mode : 1, // [25:25]
  115. rty : 1, // [24:24]
  116. bar : 1, // [23:23]
  117. ac : 2, // [22:21]
  118. soft_reorder_enable : 1, // [20:20]
  119. disable_duplicate_detection : 1, // [19:19]
  120. associated_link_descriptor_counter : 2, // [18:17]
  121. vld : 1, // [16:16]
  122. receive_queue_number : 16; // [15:0]
  123. uint32_t reserved_4a : 3, // [31:29]
  124. flush_from_cache : 1, // [28:28]
  125. pn_valid : 1, // [27:27]
  126. pn_error_detected_flag : 1, // [26:26]
  127. seq_2k_error_detected_flag : 1, // [25:25]
  128. ssn : 12, // [24:13]
  129. svld : 1, // [12:12]
  130. pn_size : 2, // [11:10]
  131. ba_window_size : 10; // [9:0]
  132. uint32_t pn_31_0 : 32; // [31:0]
  133. uint32_t pn_63_32 : 32; // [31:0]
  134. uint32_t pn_95_64 : 32; // [31:0]
  135. uint32_t pn_127_96 : 32; // [31:0]
  136. uint32_t tlv64_padding : 32; // [31:0]
  137. #endif
  138. };
  139. /* Description CMD_HEADER
  140. Consumer: REO
  141. Producer: SW
  142. Details for command execution tracking purposes.
  143. */
  144. /* Description REO_CMD_NUMBER
  145. Consumer: REO/SW/DEBUG
  146. Producer: SW
  147. This number can be used by SW to track, identify and link
  148. the created commands with the command statusses
  149. <legal all>
  150. */
  151. #define REO_UPDATE_RX_REO_QUEUE_CMD_HEADER_REO_CMD_NUMBER_OFFSET 0x0000000000000000
  152. #define REO_UPDATE_RX_REO_QUEUE_CMD_HEADER_REO_CMD_NUMBER_LSB 0
  153. #define REO_UPDATE_RX_REO_QUEUE_CMD_HEADER_REO_CMD_NUMBER_MSB 15
  154. #define REO_UPDATE_RX_REO_QUEUE_CMD_HEADER_REO_CMD_NUMBER_MASK 0x000000000000ffff
  155. /* Description REO_STATUS_REQUIRED
  156. Consumer: REO
  157. Producer: SW
  158. <enum 0 NoStatus> REO does not need to generate a status
  159. TLV for the execution of this command
  160. <enum 1 StatusRequired> REO shall generate a status TLV
  161. for the execution of this command
  162. <legal all>
  163. */
  164. #define REO_UPDATE_RX_REO_QUEUE_CMD_HEADER_REO_STATUS_REQUIRED_OFFSET 0x0000000000000000
  165. #define REO_UPDATE_RX_REO_QUEUE_CMD_HEADER_REO_STATUS_REQUIRED_LSB 16
  166. #define REO_UPDATE_RX_REO_QUEUE_CMD_HEADER_REO_STATUS_REQUIRED_MSB 16
  167. #define REO_UPDATE_RX_REO_QUEUE_CMD_HEADER_REO_STATUS_REQUIRED_MASK 0x0000000000010000
  168. /* Description RESERVED_0A
  169. <legal 0>
  170. */
  171. #define REO_UPDATE_RX_REO_QUEUE_CMD_HEADER_RESERVED_0A_OFFSET 0x0000000000000000
  172. #define REO_UPDATE_RX_REO_QUEUE_CMD_HEADER_RESERVED_0A_LSB 17
  173. #define REO_UPDATE_RX_REO_QUEUE_CMD_HEADER_RESERVED_0A_MSB 31
  174. #define REO_UPDATE_RX_REO_QUEUE_CMD_HEADER_RESERVED_0A_MASK 0x00000000fffe0000
  175. /* Description RX_REO_QUEUE_DESC_ADDR_31_0
  176. Consumer: REO
  177. Producer: SW
  178. Address (lower 32 bits) of the REO queue descriptor
  179. <legal all>
  180. */
  181. #define REO_UPDATE_RX_REO_QUEUE_RX_REO_QUEUE_DESC_ADDR_31_0_OFFSET 0x0000000000000000
  182. #define REO_UPDATE_RX_REO_QUEUE_RX_REO_QUEUE_DESC_ADDR_31_0_LSB 32
  183. #define REO_UPDATE_RX_REO_QUEUE_RX_REO_QUEUE_DESC_ADDR_31_0_MSB 63
  184. #define REO_UPDATE_RX_REO_QUEUE_RX_REO_QUEUE_DESC_ADDR_31_0_MASK 0xffffffff00000000
  185. /* Description RX_REO_QUEUE_DESC_ADDR_39_32
  186. Consumer: REO
  187. Producer: SW
  188. Address (upper 8 bits) of the REO queue descriptor
  189. <legal all>
  190. */
  191. #define REO_UPDATE_RX_REO_QUEUE_RX_REO_QUEUE_DESC_ADDR_39_32_OFFSET 0x0000000000000008
  192. #define REO_UPDATE_RX_REO_QUEUE_RX_REO_QUEUE_DESC_ADDR_39_32_LSB 0
  193. #define REO_UPDATE_RX_REO_QUEUE_RX_REO_QUEUE_DESC_ADDR_39_32_MSB 7
  194. #define REO_UPDATE_RX_REO_QUEUE_RX_REO_QUEUE_DESC_ADDR_39_32_MASK 0x00000000000000ff
  195. /* Description UPDATE_RECEIVE_QUEUE_NUMBER
  196. Consumer: REO
  197. Producer: SW
  198. When set, receive_queue_number from this command will be
  199. updated in the descriptor.
  200. <legal all>
  201. */
  202. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_RECEIVE_QUEUE_NUMBER_OFFSET 0x0000000000000008
  203. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_RECEIVE_QUEUE_NUMBER_LSB 8
  204. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_RECEIVE_QUEUE_NUMBER_MSB 8
  205. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_RECEIVE_QUEUE_NUMBER_MASK 0x0000000000000100
  206. /* Description UPDATE_VLD
  207. Consumer: REO
  208. Producer: SW
  209. When clear, REO will NOT update the VLD bit setting. For
  210. this setting, SW MUST set the Flush_from_cache bit in this
  211. command.
  212. When set, VLD from this command will be updated in the descriptor.
  213. <legal all>
  214. */
  215. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_VLD_OFFSET 0x0000000000000008
  216. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_VLD_LSB 9
  217. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_VLD_MSB 9
  218. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_VLD_MASK 0x0000000000000200
  219. /* Description UPDATE_ASSOCIATED_LINK_DESCRIPTOR_COUNTER
  220. Consumer: REO
  221. Producer: SW
  222. When set, Associated_link_descriptor_counter from this command
  223. will be updated in the descriptor.
  224. <legal all>
  225. */
  226. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_ASSOCIATED_LINK_DESCRIPTOR_COUNTER_OFFSET 0x0000000000000008
  227. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_ASSOCIATED_LINK_DESCRIPTOR_COUNTER_LSB 10
  228. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_ASSOCIATED_LINK_DESCRIPTOR_COUNTER_MSB 10
  229. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_ASSOCIATED_LINK_DESCRIPTOR_COUNTER_MASK 0x0000000000000400
  230. /* Description UPDATE_DISABLE_DUPLICATE_DETECTION
  231. Consumer: REO
  232. Producer: SW
  233. When set, Disable_duplicate_detection from this command
  234. will be updated in the descriptor.
  235. <legal all>
  236. */
  237. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_DISABLE_DUPLICATE_DETECTION_OFFSET 0x0000000000000008
  238. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_DISABLE_DUPLICATE_DETECTION_LSB 11
  239. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_DISABLE_DUPLICATE_DETECTION_MSB 11
  240. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_DISABLE_DUPLICATE_DETECTION_MASK 0x0000000000000800
  241. /* Description UPDATE_SOFT_REORDER_ENABLE
  242. Consumer: REO
  243. Producer: SW
  244. When set, Soft_reorder_enable from this command will be
  245. updated in the descriptor.
  246. <legal all>
  247. */
  248. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_SOFT_REORDER_ENABLE_OFFSET 0x0000000000000008
  249. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_SOFT_REORDER_ENABLE_LSB 12
  250. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_SOFT_REORDER_ENABLE_MSB 12
  251. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_SOFT_REORDER_ENABLE_MASK 0x0000000000001000
  252. /* Description UPDATE_AC
  253. Consumer: REO
  254. Producer: SW
  255. When set, AC from this command will be updated in the descriptor.
  256. <legal all>
  257. */
  258. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_AC_OFFSET 0x0000000000000008
  259. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_AC_LSB 13
  260. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_AC_MSB 13
  261. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_AC_MASK 0x0000000000002000
  262. /* Description UPDATE_BAR
  263. Consumer: REO
  264. Producer: SW
  265. When set, BAR from this command will be updated in the descriptor.
  266. <legal all>
  267. */
  268. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_BAR_OFFSET 0x0000000000000008
  269. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_BAR_LSB 14
  270. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_BAR_MSB 14
  271. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_BAR_MASK 0x0000000000004000
  272. /* Description UPDATE_RTY
  273. Consumer: REO
  274. Producer: SW
  275. When set, RTY from this command will be updated in the descriptor.
  276. <legal all>
  277. */
  278. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_RTY_OFFSET 0x0000000000000008
  279. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_RTY_LSB 15
  280. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_RTY_MSB 15
  281. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_RTY_MASK 0x0000000000008000
  282. /* Description UPDATE_CHK_2K_MODE
  283. Consumer: REO
  284. Producer: SW
  285. When set, Chk_2k_mode from this command will be updated
  286. in the descriptor.
  287. <legal all>
  288. */
  289. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_CHK_2K_MODE_OFFSET 0x0000000000000008
  290. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_CHK_2K_MODE_LSB 16
  291. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_CHK_2K_MODE_MSB 16
  292. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_CHK_2K_MODE_MASK 0x0000000000010000
  293. /* Description UPDATE_OOR_MODE
  294. Consumer: REO
  295. Producer: SW
  296. When set, OOR_Mode from this command will be updated in
  297. the descriptor.
  298. <legal all>
  299. */
  300. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_OOR_MODE_OFFSET 0x0000000000000008
  301. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_OOR_MODE_LSB 17
  302. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_OOR_MODE_MSB 17
  303. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_OOR_MODE_MASK 0x0000000000020000
  304. /* Description UPDATE_BA_WINDOW_SIZE
  305. Consumer: REO
  306. Producer: SW
  307. When set, BA_window_size from this command will be updated
  308. in the descriptor.
  309. <legal all>
  310. */
  311. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_BA_WINDOW_SIZE_OFFSET 0x0000000000000008
  312. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_BA_WINDOW_SIZE_LSB 18
  313. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_BA_WINDOW_SIZE_MSB 18
  314. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_BA_WINDOW_SIZE_MASK 0x0000000000040000
  315. /* Description UPDATE_PN_CHECK_NEEDED
  316. Consumer: REO
  317. Producer: SW
  318. When set, Pn_check_needed from this command will be updated
  319. in the descriptor.
  320. <legal all>
  321. */
  322. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_PN_CHECK_NEEDED_OFFSET 0x0000000000000008
  323. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_PN_CHECK_NEEDED_LSB 19
  324. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_PN_CHECK_NEEDED_MSB 19
  325. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_PN_CHECK_NEEDED_MASK 0x0000000000080000
  326. /* Description UPDATE_PN_SHALL_BE_EVEN
  327. Consumer: REO
  328. Producer: SW
  329. When set, Pn_shall_be_even from this command will be updated
  330. in the descriptor.
  331. <legal all>
  332. */
  333. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_PN_SHALL_BE_EVEN_OFFSET 0x0000000000000008
  334. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_PN_SHALL_BE_EVEN_LSB 20
  335. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_PN_SHALL_BE_EVEN_MSB 20
  336. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_PN_SHALL_BE_EVEN_MASK 0x0000000000100000
  337. /* Description UPDATE_PN_SHALL_BE_UNEVEN
  338. Consumer: REO
  339. Producer: SW
  340. When set, Pn_shall_be_uneven from this command will be updated
  341. in the descriptor.
  342. <legal all>
  343. */
  344. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_PN_SHALL_BE_UNEVEN_OFFSET 0x0000000000000008
  345. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_PN_SHALL_BE_UNEVEN_LSB 21
  346. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_PN_SHALL_BE_UNEVEN_MSB 21
  347. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_PN_SHALL_BE_UNEVEN_MASK 0x0000000000200000
  348. /* Description UPDATE_PN_HANDLING_ENABLE
  349. Consumer: REO
  350. Producer: SW
  351. When set, Pn_handling_enable from this command will be updated
  352. in the descriptor.
  353. <legal all>
  354. */
  355. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_PN_HANDLING_ENABLE_OFFSET 0x0000000000000008
  356. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_PN_HANDLING_ENABLE_LSB 22
  357. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_PN_HANDLING_ENABLE_MSB 22
  358. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_PN_HANDLING_ENABLE_MASK 0x0000000000400000
  359. /* Description UPDATE_PN_SIZE
  360. Consumer: REO
  361. Producer: SW
  362. When set, Pn_size from this command will be updated in the
  363. descriptor.
  364. <legal all>
  365. */
  366. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_PN_SIZE_OFFSET 0x0000000000000008
  367. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_PN_SIZE_LSB 23
  368. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_PN_SIZE_MSB 23
  369. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_PN_SIZE_MASK 0x0000000000800000
  370. /* Description UPDATE_IGNORE_AMPDU_FLAG
  371. Consumer: REO
  372. Producer: SW
  373. When set, Ignore_ampdu_flag from this command will be updated
  374. in the descriptor.
  375. <legal all>
  376. */
  377. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_IGNORE_AMPDU_FLAG_OFFSET 0x0000000000000008
  378. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_IGNORE_AMPDU_FLAG_LSB 24
  379. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_IGNORE_AMPDU_FLAG_MSB 24
  380. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_IGNORE_AMPDU_FLAG_MASK 0x0000000001000000
  381. /* Description UPDATE_SVLD
  382. Consumer: REO
  383. Producer: SW
  384. When set, Svld from this command will be updated in the
  385. descriptor.
  386. <legal all>
  387. */
  388. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_SVLD_OFFSET 0x0000000000000008
  389. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_SVLD_LSB 25
  390. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_SVLD_MSB 25
  391. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_SVLD_MASK 0x0000000002000000
  392. /* Description UPDATE_SSN
  393. Consumer: REO
  394. Producer: SW
  395. When set, SSN from this command will be updated in the descriptor.
  396. <legal all>
  397. */
  398. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_SSN_OFFSET 0x0000000000000008
  399. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_SSN_LSB 26
  400. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_SSN_MSB 26
  401. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_SSN_MASK 0x0000000004000000
  402. /* Description UPDATE_SEQ_2K_ERROR_DETECTED_FLAG
  403. Consumer: REO
  404. Producer: SW
  405. When set, Seq_2k_error_detected_flag from this command will
  406. be updated in the descriptor.
  407. <legal all>
  408. */
  409. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_SEQ_2K_ERROR_DETECTED_FLAG_OFFSET 0x0000000000000008
  410. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_SEQ_2K_ERROR_DETECTED_FLAG_LSB 27
  411. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_SEQ_2K_ERROR_DETECTED_FLAG_MSB 27
  412. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_SEQ_2K_ERROR_DETECTED_FLAG_MASK 0x0000000008000000
  413. /* Description UPDATE_PN_ERROR_DETECTED_FLAG
  414. Consumer: REO
  415. Producer: SW
  416. When set, pn_error_detected_flag from this command will
  417. be updated in the descriptor.
  418. <legal all>
  419. */
  420. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_PN_ERROR_DETECTED_FLAG_OFFSET 0x0000000000000008
  421. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_PN_ERROR_DETECTED_FLAG_LSB 28
  422. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_PN_ERROR_DETECTED_FLAG_MSB 28
  423. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_PN_ERROR_DETECTED_FLAG_MASK 0x0000000010000000
  424. /* Description UPDATE_PN_VALID
  425. Consumer: REO
  426. Producer: SW
  427. When set, pn_valid from this command will be updated in
  428. the descriptor.
  429. <legal all>
  430. */
  431. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_PN_VALID_OFFSET 0x0000000000000008
  432. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_PN_VALID_LSB 29
  433. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_PN_VALID_MSB 29
  434. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_PN_VALID_MASK 0x0000000020000000
  435. /* Description UPDATE_PN
  436. Consumer: REO
  437. Producer: SW
  438. When set, all pn_... fields from this command will be updated
  439. in the descriptor.
  440. <legal all>
  441. */
  442. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_PN_OFFSET 0x0000000000000008
  443. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_PN_LSB 30
  444. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_PN_MSB 30
  445. #define REO_UPDATE_RX_REO_QUEUE_UPDATE_PN_MASK 0x0000000040000000
  446. /* Description CLEAR_STAT_COUNTERS
  447. Consumer: REO
  448. Producer: SW
  449. When set, REO will clear (=> set to 0) the following stat
  450. counters in the REO_QUEUE_STRUCT
  451. Last_rx_enqueue_TimeStamp
  452. Last_rx_dequeue_Timestamp
  453. Rx_bitmap (not a counter, but bitmap is cleared)
  454. Timeout_count
  455. Forward_due_to_bar_count
  456. Duplicate_count
  457. Frames_in_order_count
  458. BAR_received_count
  459. MPDU_Frames_processed_count
  460. MSDU_Frames_processed_count
  461. Total_processed_byte_count
  462. Late_receive_MPDU_count
  463. window_jump_2k
  464. Hole_count
  465. <legal all>
  466. */
  467. #define REO_UPDATE_RX_REO_QUEUE_CLEAR_STAT_COUNTERS_OFFSET 0x0000000000000008
  468. #define REO_UPDATE_RX_REO_QUEUE_CLEAR_STAT_COUNTERS_LSB 31
  469. #define REO_UPDATE_RX_REO_QUEUE_CLEAR_STAT_COUNTERS_MSB 31
  470. #define REO_UPDATE_RX_REO_QUEUE_CLEAR_STAT_COUNTERS_MASK 0x0000000080000000
  471. /* Description RECEIVE_QUEUE_NUMBER
  472. Field only valid when Update_receive_queue_number is set
  473. Field value to be copied over into the RX_REO_QUEUE descriptor.
  474. <legal all>
  475. */
  476. #define REO_UPDATE_RX_REO_QUEUE_RECEIVE_QUEUE_NUMBER_OFFSET 0x0000000000000008
  477. #define REO_UPDATE_RX_REO_QUEUE_RECEIVE_QUEUE_NUMBER_LSB 32
  478. #define REO_UPDATE_RX_REO_QUEUE_RECEIVE_QUEUE_NUMBER_MSB 47
  479. #define REO_UPDATE_RX_REO_QUEUE_RECEIVE_QUEUE_NUMBER_MASK 0x0000ffff00000000
  480. /* Description VLD
  481. Field only valid when Update_VLD is set
  482. For Update_VLD set and VLD clear, SW MUST set the Flush_from_cache
  483. bit in this command.
  484. Field value to be copied over into the RX_REO_QUEUE descriptor.
  485. <legal all>
  486. */
  487. #define REO_UPDATE_RX_REO_QUEUE_VLD_OFFSET 0x0000000000000008
  488. #define REO_UPDATE_RX_REO_QUEUE_VLD_LSB 48
  489. #define REO_UPDATE_RX_REO_QUEUE_VLD_MSB 48
  490. #define REO_UPDATE_RX_REO_QUEUE_VLD_MASK 0x0001000000000000
  491. /* Description ASSOCIATED_LINK_DESCRIPTOR_COUNTER
  492. Field only valid when Update_Associated_link_descriptor_counter
  493. is set
  494. Field value to be copied over into the RX_REO_QUEUE descriptor.
  495. <legal all>
  496. */
  497. #define REO_UPDATE_RX_REO_QUEUE_ASSOCIATED_LINK_DESCRIPTOR_COUNTER_OFFSET 0x0000000000000008
  498. #define REO_UPDATE_RX_REO_QUEUE_ASSOCIATED_LINK_DESCRIPTOR_COUNTER_LSB 49
  499. #define REO_UPDATE_RX_REO_QUEUE_ASSOCIATED_LINK_DESCRIPTOR_COUNTER_MSB 50
  500. #define REO_UPDATE_RX_REO_QUEUE_ASSOCIATED_LINK_DESCRIPTOR_COUNTER_MASK 0x0006000000000000
  501. /* Description DISABLE_DUPLICATE_DETECTION
  502. Field only valid when Update_Disable_duplicate_detection
  503. is set
  504. Field value to be copied over into the RX_REO_QUEUE descriptor.
  505. <legal all>
  506. */
  507. #define REO_UPDATE_RX_REO_QUEUE_DISABLE_DUPLICATE_DETECTION_OFFSET 0x0000000000000008
  508. #define REO_UPDATE_RX_REO_QUEUE_DISABLE_DUPLICATE_DETECTION_LSB 51
  509. #define REO_UPDATE_RX_REO_QUEUE_DISABLE_DUPLICATE_DETECTION_MSB 51
  510. #define REO_UPDATE_RX_REO_QUEUE_DISABLE_DUPLICATE_DETECTION_MASK 0x0008000000000000
  511. /* Description SOFT_REORDER_ENABLE
  512. Field only valid when Update_Soft_reorder_enable is set
  513. Field value to be copied over into the RX_REO_QUEUE descriptor.
  514. <legal all>
  515. */
  516. #define REO_UPDATE_RX_REO_QUEUE_SOFT_REORDER_ENABLE_OFFSET 0x0000000000000008
  517. #define REO_UPDATE_RX_REO_QUEUE_SOFT_REORDER_ENABLE_LSB 52
  518. #define REO_UPDATE_RX_REO_QUEUE_SOFT_REORDER_ENABLE_MSB 52
  519. #define REO_UPDATE_RX_REO_QUEUE_SOFT_REORDER_ENABLE_MASK 0x0010000000000000
  520. /* Description AC
  521. Field only valid when Update_AC is set
  522. Field value to be copied over into the RX_REO_QUEUE descriptor.
  523. <legal all>
  524. */
  525. #define REO_UPDATE_RX_REO_QUEUE_AC_OFFSET 0x0000000000000008
  526. #define REO_UPDATE_RX_REO_QUEUE_AC_LSB 53
  527. #define REO_UPDATE_RX_REO_QUEUE_AC_MSB 54
  528. #define REO_UPDATE_RX_REO_QUEUE_AC_MASK 0x0060000000000000
  529. /* Description BAR
  530. Field only valid when Update_BAR is set
  531. Field value to be copied over into the RX_REO_QUEUE descriptor.
  532. <legal all>
  533. */
  534. #define REO_UPDATE_RX_REO_QUEUE_BAR_OFFSET 0x0000000000000008
  535. #define REO_UPDATE_RX_REO_QUEUE_BAR_LSB 55
  536. #define REO_UPDATE_RX_REO_QUEUE_BAR_MSB 55
  537. #define REO_UPDATE_RX_REO_QUEUE_BAR_MASK 0x0080000000000000
  538. /* Description RTY
  539. Field only valid when Update_RTY is set
  540. Field value to be copied over into the RX_REO_QUEUE descriptor.
  541. <legal all>
  542. */
  543. #define REO_UPDATE_RX_REO_QUEUE_RTY_OFFSET 0x0000000000000008
  544. #define REO_UPDATE_RX_REO_QUEUE_RTY_LSB 56
  545. #define REO_UPDATE_RX_REO_QUEUE_RTY_MSB 56
  546. #define REO_UPDATE_RX_REO_QUEUE_RTY_MASK 0x0100000000000000
  547. /* Description CHK_2K_MODE
  548. Field only valid when Update_Chk_2k_Mode is set
  549. Field value to be copied over into the RX_REO_QUEUE descriptor.
  550. <legal all>
  551. */
  552. #define REO_UPDATE_RX_REO_QUEUE_CHK_2K_MODE_OFFSET 0x0000000000000008
  553. #define REO_UPDATE_RX_REO_QUEUE_CHK_2K_MODE_LSB 57
  554. #define REO_UPDATE_RX_REO_QUEUE_CHK_2K_MODE_MSB 57
  555. #define REO_UPDATE_RX_REO_QUEUE_CHK_2K_MODE_MASK 0x0200000000000000
  556. /* Description OOR_MODE
  557. Field only valid when Update_OOR_Mode is set
  558. Field value to be copied over into the RX_REO_QUEUE descriptor.
  559. <legal all>
  560. */
  561. #define REO_UPDATE_RX_REO_QUEUE_OOR_MODE_OFFSET 0x0000000000000008
  562. #define REO_UPDATE_RX_REO_QUEUE_OOR_MODE_LSB 58
  563. #define REO_UPDATE_RX_REO_QUEUE_OOR_MODE_MSB 58
  564. #define REO_UPDATE_RX_REO_QUEUE_OOR_MODE_MASK 0x0400000000000000
  565. /* Description PN_CHECK_NEEDED
  566. Field only valid when Update_Pn_check_needed is set
  567. Field value to be copied over into the RX_REO_QUEUE descriptor.
  568. <legal all>
  569. */
  570. #define REO_UPDATE_RX_REO_QUEUE_PN_CHECK_NEEDED_OFFSET 0x0000000000000008
  571. #define REO_UPDATE_RX_REO_QUEUE_PN_CHECK_NEEDED_LSB 59
  572. #define REO_UPDATE_RX_REO_QUEUE_PN_CHECK_NEEDED_MSB 59
  573. #define REO_UPDATE_RX_REO_QUEUE_PN_CHECK_NEEDED_MASK 0x0800000000000000
  574. /* Description PN_SHALL_BE_EVEN
  575. Field only valid when Update_Pn_shall_be_even is set
  576. Field value to be copied over into the RX_REO_QUEUE descriptor.
  577. <legal all>
  578. */
  579. #define REO_UPDATE_RX_REO_QUEUE_PN_SHALL_BE_EVEN_OFFSET 0x0000000000000008
  580. #define REO_UPDATE_RX_REO_QUEUE_PN_SHALL_BE_EVEN_LSB 60
  581. #define REO_UPDATE_RX_REO_QUEUE_PN_SHALL_BE_EVEN_MSB 60
  582. #define REO_UPDATE_RX_REO_QUEUE_PN_SHALL_BE_EVEN_MASK 0x1000000000000000
  583. /* Description PN_SHALL_BE_UNEVEN
  584. Field only valid when Update_Pn_shall_be_uneven is set
  585. Field value to be copied over into the RX_REO_QUEUE descriptor.
  586. <legal all>
  587. */
  588. #define REO_UPDATE_RX_REO_QUEUE_PN_SHALL_BE_UNEVEN_OFFSET 0x0000000000000008
  589. #define REO_UPDATE_RX_REO_QUEUE_PN_SHALL_BE_UNEVEN_LSB 61
  590. #define REO_UPDATE_RX_REO_QUEUE_PN_SHALL_BE_UNEVEN_MSB 61
  591. #define REO_UPDATE_RX_REO_QUEUE_PN_SHALL_BE_UNEVEN_MASK 0x2000000000000000
  592. /* Description PN_HANDLING_ENABLE
  593. Field only valid when Update_Pn_handling_enable is set
  594. Field value to be copied over into the RX_REO_QUEUE descriptor.
  595. <legal all>
  596. */
  597. #define REO_UPDATE_RX_REO_QUEUE_PN_HANDLING_ENABLE_OFFSET 0x0000000000000008
  598. #define REO_UPDATE_RX_REO_QUEUE_PN_HANDLING_ENABLE_LSB 62
  599. #define REO_UPDATE_RX_REO_QUEUE_PN_HANDLING_ENABLE_MSB 62
  600. #define REO_UPDATE_RX_REO_QUEUE_PN_HANDLING_ENABLE_MASK 0x4000000000000000
  601. /* Description IGNORE_AMPDU_FLAG
  602. Field only valid when Update_Ignore_ampdu_flag is set
  603. Field value to be copied over into the RX_REO_QUEUE descriptor.
  604. <legal all>
  605. */
  606. #define REO_UPDATE_RX_REO_QUEUE_IGNORE_AMPDU_FLAG_OFFSET 0x0000000000000008
  607. #define REO_UPDATE_RX_REO_QUEUE_IGNORE_AMPDU_FLAG_LSB 63
  608. #define REO_UPDATE_RX_REO_QUEUE_IGNORE_AMPDU_FLAG_MSB 63
  609. #define REO_UPDATE_RX_REO_QUEUE_IGNORE_AMPDU_FLAG_MASK 0x8000000000000000
  610. /* Description BA_WINDOW_SIZE
  611. Field only valid when Update_BA_window_size is set
  612. Field value to be copied over into the RX_REO_QUEUE descriptor.
  613. <legal all>
  614. */
  615. #define REO_UPDATE_RX_REO_QUEUE_BA_WINDOW_SIZE_OFFSET 0x0000000000000010
  616. #define REO_UPDATE_RX_REO_QUEUE_BA_WINDOW_SIZE_LSB 0
  617. #define REO_UPDATE_RX_REO_QUEUE_BA_WINDOW_SIZE_MSB 9
  618. #define REO_UPDATE_RX_REO_QUEUE_BA_WINDOW_SIZE_MASK 0x00000000000003ff
  619. /* Description PN_SIZE
  620. Field only valid when Update_Pn_size is set
  621. Field value to be copied over into the RX_REO_QUEUE descriptor.
  622. <enum 0 pn_size_24>
  623. <enum 1 pn_size_48>
  624. <enum 2 pn_size_128>
  625. <legal 0-2>
  626. */
  627. #define REO_UPDATE_RX_REO_QUEUE_PN_SIZE_OFFSET 0x0000000000000010
  628. #define REO_UPDATE_RX_REO_QUEUE_PN_SIZE_LSB 10
  629. #define REO_UPDATE_RX_REO_QUEUE_PN_SIZE_MSB 11
  630. #define REO_UPDATE_RX_REO_QUEUE_PN_SIZE_MASK 0x0000000000000c00
  631. /* Description SVLD
  632. Field only valid when Update_Svld is set
  633. Field value to be copied over into the RX_REO_QUEUE descriptor.
  634. <legal all>
  635. */
  636. #define REO_UPDATE_RX_REO_QUEUE_SVLD_OFFSET 0x0000000000000010
  637. #define REO_UPDATE_RX_REO_QUEUE_SVLD_LSB 12
  638. #define REO_UPDATE_RX_REO_QUEUE_SVLD_MSB 12
  639. #define REO_UPDATE_RX_REO_QUEUE_SVLD_MASK 0x0000000000001000
  640. /* Description SSN
  641. Field only valid when Update_SSN is set
  642. Field value to be copied over into the RX_REO_QUEUE descriptor.
  643. <legal all>
  644. */
  645. #define REO_UPDATE_RX_REO_QUEUE_SSN_OFFSET 0x0000000000000010
  646. #define REO_UPDATE_RX_REO_QUEUE_SSN_LSB 13
  647. #define REO_UPDATE_RX_REO_QUEUE_SSN_MSB 24
  648. #define REO_UPDATE_RX_REO_QUEUE_SSN_MASK 0x0000000001ffe000
  649. /* Description SEQ_2K_ERROR_DETECTED_FLAG
  650. Field only valid when Update_Seq_2k_error_detected_flag
  651. is set
  652. Field value to be copied over into the RX_REO_QUEUE descriptor.
  653. <legal all>
  654. */
  655. #define REO_UPDATE_RX_REO_QUEUE_SEQ_2K_ERROR_DETECTED_FLAG_OFFSET 0x0000000000000010
  656. #define REO_UPDATE_RX_REO_QUEUE_SEQ_2K_ERROR_DETECTED_FLAG_LSB 25
  657. #define REO_UPDATE_RX_REO_QUEUE_SEQ_2K_ERROR_DETECTED_FLAG_MSB 25
  658. #define REO_UPDATE_RX_REO_QUEUE_SEQ_2K_ERROR_DETECTED_FLAG_MASK 0x0000000002000000
  659. /* Description PN_ERROR_DETECTED_FLAG
  660. Field only valid when Update_pn_error_detected_flag is set
  661. Field value to be copied over into the RX_REO_QUEUE descriptor.
  662. <legal all>
  663. */
  664. #define REO_UPDATE_RX_REO_QUEUE_PN_ERROR_DETECTED_FLAG_OFFSET 0x0000000000000010
  665. #define REO_UPDATE_RX_REO_QUEUE_PN_ERROR_DETECTED_FLAG_LSB 26
  666. #define REO_UPDATE_RX_REO_QUEUE_PN_ERROR_DETECTED_FLAG_MSB 26
  667. #define REO_UPDATE_RX_REO_QUEUE_PN_ERROR_DETECTED_FLAG_MASK 0x0000000004000000
  668. /* Description PN_VALID
  669. Field only valid when Update_pn_valid is set
  670. Field value to be copied over into the RX_REO_QUEUE descriptor.
  671. <legal all>
  672. */
  673. #define REO_UPDATE_RX_REO_QUEUE_PN_VALID_OFFSET 0x0000000000000010
  674. #define REO_UPDATE_RX_REO_QUEUE_PN_VALID_LSB 27
  675. #define REO_UPDATE_RX_REO_QUEUE_PN_VALID_MSB 27
  676. #define REO_UPDATE_RX_REO_QUEUE_PN_VALID_MASK 0x0000000008000000
  677. /* Description FLUSH_FROM_CACHE
  678. When set, REO shall, after finishing the execution of this
  679. command, flush the related descriptor from the cache.
  680. <legal all>
  681. */
  682. #define REO_UPDATE_RX_REO_QUEUE_FLUSH_FROM_CACHE_OFFSET 0x0000000000000010
  683. #define REO_UPDATE_RX_REO_QUEUE_FLUSH_FROM_CACHE_LSB 28
  684. #define REO_UPDATE_RX_REO_QUEUE_FLUSH_FROM_CACHE_MSB 28
  685. #define REO_UPDATE_RX_REO_QUEUE_FLUSH_FROM_CACHE_MASK 0x0000000010000000
  686. /* Description RESERVED_4A
  687. <legal 0>
  688. */
  689. #define REO_UPDATE_RX_REO_QUEUE_RESERVED_4A_OFFSET 0x0000000000000010
  690. #define REO_UPDATE_RX_REO_QUEUE_RESERVED_4A_LSB 29
  691. #define REO_UPDATE_RX_REO_QUEUE_RESERVED_4A_MSB 31
  692. #define REO_UPDATE_RX_REO_QUEUE_RESERVED_4A_MASK 0x00000000e0000000
  693. /* Description PN_31_0
  694. Field only valid when Update_Pn is set
  695. Field value to be copied over into the RX_REO_QUEUE descriptor.
  696. <legal all>
  697. */
  698. #define REO_UPDATE_RX_REO_QUEUE_PN_31_0_OFFSET 0x0000000000000010
  699. #define REO_UPDATE_RX_REO_QUEUE_PN_31_0_LSB 32
  700. #define REO_UPDATE_RX_REO_QUEUE_PN_31_0_MSB 63
  701. #define REO_UPDATE_RX_REO_QUEUE_PN_31_0_MASK 0xffffffff00000000
  702. /* Description PN_63_32
  703. Field only valid when Update_pn is set
  704. Field value to be copied over into the RX_REO_QUEUE descriptor.
  705. <legal all>
  706. */
  707. #define REO_UPDATE_RX_REO_QUEUE_PN_63_32_OFFSET 0x0000000000000018
  708. #define REO_UPDATE_RX_REO_QUEUE_PN_63_32_LSB 0
  709. #define REO_UPDATE_RX_REO_QUEUE_PN_63_32_MSB 31
  710. #define REO_UPDATE_RX_REO_QUEUE_PN_63_32_MASK 0x00000000ffffffff
  711. /* Description PN_95_64
  712. Field only valid when Update_pn is set
  713. Field value to be copied over into the RX_REO_QUEUE descriptor.
  714. <legal all>
  715. */
  716. #define REO_UPDATE_RX_REO_QUEUE_PN_95_64_OFFSET 0x0000000000000018
  717. #define REO_UPDATE_RX_REO_QUEUE_PN_95_64_LSB 32
  718. #define REO_UPDATE_RX_REO_QUEUE_PN_95_64_MSB 63
  719. #define REO_UPDATE_RX_REO_QUEUE_PN_95_64_MASK 0xffffffff00000000
  720. /* Description PN_127_96
  721. Field only valid when Update_pn is set
  722. Field value to be copied over into the RX_REO_QUEUE descriptor.
  723. <legal all>
  724. */
  725. #define REO_UPDATE_RX_REO_QUEUE_PN_127_96_OFFSET 0x0000000000000020
  726. #define REO_UPDATE_RX_REO_QUEUE_PN_127_96_LSB 0
  727. #define REO_UPDATE_RX_REO_QUEUE_PN_127_96_MSB 31
  728. #define REO_UPDATE_RX_REO_QUEUE_PN_127_96_MASK 0x00000000ffffffff
  729. /* Description TLV64_PADDING
  730. Automatic DWORD padding inserted while converting TLV32
  731. to TLV64 for 64 bit ARCH
  732. <legal 0>
  733. */
  734. #define REO_UPDATE_RX_REO_QUEUE_TLV64_PADDING_OFFSET 0x0000000000000020
  735. #define REO_UPDATE_RX_REO_QUEUE_TLV64_PADDING_LSB 32
  736. #define REO_UPDATE_RX_REO_QUEUE_TLV64_PADDING_MSB 63
  737. #define REO_UPDATE_RX_REO_QUEUE_TLV64_PADDING_MASK 0xffffffff00000000
  738. #endif // REO_UPDATE_RX_REO_QUEUE