msm_cvp_platform.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/debugfs.h>
  6. #include <linux/dma-mapping.h>
  7. #include <linux/init.h>
  8. #include <linux/ioctl.h>
  9. #include <linux/list.h>
  10. #include <linux/module.h>
  11. #include <linux/of_platform.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/slab.h>
  14. #include <linux/types.h>
  15. #include <linux/version.h>
  16. #include <linux/io.h>
  17. #include <soc/qcom/of_common.h>
  18. #include "msm_cvp_internal.h"
  19. #include "msm_cvp_debug.h"
  20. #include "cvp_hfi_api.h"
  21. #include "cvp_hfi.h"
  22. #define UBWC_CONFIG(mco, mlo, hbo, bslo, bso, rs, mc, ml, hbb, bsl, bsp) \
  23. { \
  24. .override_bit_info.max_channel_override = mco, \
  25. .override_bit_info.mal_length_override = mlo, \
  26. .override_bit_info.hb_override = hbo, \
  27. .override_bit_info.bank_swzl_level_override = bslo, \
  28. .override_bit_info.bank_spreading_override = bso, \
  29. .override_bit_info.reserved = rs, \
  30. .max_channels = mc, \
  31. .mal_length = ml, \
  32. .highest_bank_bit = hbb, \
  33. .bank_swzl_level = bsl, \
  34. .bank_spreading = bsp, \
  35. }
  36. static struct msm_cvp_common_data default_common_data[] = {
  37. {
  38. .key = "qcom,auto-pil",
  39. .value = 1,
  40. },
  41. };
  42. static struct msm_cvp_common_data sm8450_common_data[] = {
  43. {
  44. .key = "qcom,pm-qos-latency-us",
  45. .value = 50,
  46. },
  47. {
  48. .key = "qcom,sw-power-collapse",
  49. .value = 1,
  50. },
  51. {
  52. .key = "qcom,domain-attr-non-fatal-faults",
  53. .value = 1,
  54. },
  55. {
  56. .key = "qcom,max-secure-instances",
  57. .value = 2, /*
  58. * As per design driver allows 3rd
  59. * instance as well since the secure
  60. * flags were updated later for the
  61. * current instance. Hence total
  62. * secure sessions would be
  63. * max-secure-instances + 1.
  64. */
  65. },
  66. {
  67. .key = "qcom,max-ssr-allowed",
  68. .value = 1, /*
  69. * Maxinum number of SSR before BUG_ON
  70. */
  71. },
  72. {
  73. .key = "qcom,power-collapse-delay",
  74. .value = 3000,
  75. },
  76. {
  77. .key = "qcom,hw-resp-timeout",
  78. .value = 2000,
  79. },
  80. {
  81. .key = "qcom,dsp-resp-timeout",
  82. .value = 1000,
  83. },
  84. {
  85. .key = "qcom,debug-timeout",
  86. .value = 0,
  87. },
  88. {
  89. .key = "qcom,dsp-enabled",
  90. .value = 1,
  91. }
  92. };
  93. static struct msm_cvp_common_data sm8550_common_data[] = {
  94. {
  95. .key = "qcom,pm-qos-latency-us",
  96. .value = 50,
  97. },
  98. {
  99. .key = "qcom,sw-power-collapse",
  100. .value = 1,
  101. },
  102. {
  103. .key = "qcom,domain-attr-non-fatal-faults",
  104. .value = 0,
  105. },
  106. {
  107. .key = "qcom,max-secure-instances",
  108. .value = 2, /*
  109. * As per design driver allows 3rd
  110. * instance as well since the secure
  111. * flags were updated later for the
  112. * current instance. Hence total
  113. * secure sessions would be
  114. * max-secure-instances + 1.
  115. */
  116. },
  117. {
  118. .key = "qcom,max-ssr-allowed",
  119. .value = 1, /*
  120. * Maxinum number of SSR before BUG_ON
  121. */
  122. },
  123. {
  124. .key = "qcom,power-collapse-delay",
  125. .value = 3000,
  126. },
  127. {
  128. .key = "qcom,hw-resp-timeout",
  129. .value = 2000,
  130. },
  131. {
  132. .key = "qcom,dsp-resp-timeout",
  133. .value = 1000,
  134. },
  135. {
  136. .key = "qcom,debug-timeout",
  137. .value = 0,
  138. },
  139. {
  140. .key = "qcom,dsp-enabled",
  141. .value = 1,
  142. }
  143. };
  144. /* Default UBWC config for LPDDR5 */
  145. static struct msm_cvp_ubwc_config_data kona_ubwc_data[] = {
  146. UBWC_CONFIG(1, 1, 1, 0, 0, 0, 8, 32, 16, 0, 0),
  147. };
  148. static struct msm_cvp_qos_setting waipio_noc_qos = {
  149. .axi_qos = 0x99,
  150. .prioritylut_low = 0x22222222,
  151. .prioritylut_high = 0x33333333,
  152. .urgency_low = 0x1022,
  153. .dangerlut_low = 0x0,
  154. .safelut_low = 0xffff,
  155. };
  156. static struct msm_cvp_platform_data default_data = {
  157. .common_data = default_common_data,
  158. .common_data_length = ARRAY_SIZE(default_common_data),
  159. .sku_version = 0,
  160. .vpu_ver = VPU_VERSION_5,
  161. .ubwc_config = 0x0,
  162. .noc_qos = 0x0,
  163. };
  164. static struct msm_cvp_platform_data sm8450_data = {
  165. .common_data = sm8450_common_data,
  166. .common_data_length = ARRAY_SIZE(sm8450_common_data),
  167. .sku_version = 0,
  168. .vpu_ver = VPU_VERSION_5,
  169. .ubwc_config = kona_ubwc_data,
  170. .noc_qos = &waipio_noc_qos,
  171. };
  172. static struct msm_cvp_platform_data sm8550_data = {
  173. .common_data = sm8550_common_data,
  174. .common_data_length = ARRAY_SIZE(sm8550_common_data),
  175. .sku_version = 0,
  176. .vpu_ver = VPU_VERSION_5,
  177. .ubwc_config = kona_ubwc_data, /*Reuse Kona setting*/
  178. .noc_qos = &waipio_noc_qos, /*Reuse Waipio setting*/
  179. };
  180. static const struct of_device_id msm_cvp_dt_match[] = {
  181. {
  182. .compatible = "qcom,waipio-cvp",
  183. .data = &sm8450_data,
  184. },
  185. {
  186. .compatible = "qcom,kalama-cvp",
  187. .data = &sm8550_data,
  188. },
  189. {},
  190. };
  191. const struct msm_cvp_hfi_defs cvp_hfi_defs[] = {
  192. {
  193. .size = HFI_DFS_CONFIG_CMD_SIZE,
  194. .type = HFI_CMD_SESSION_CVP_DFS_CONFIG,
  195. .is_config_pkt = true,
  196. .resp = HAL_NO_RESP,
  197. },
  198. {
  199. .size = HFI_DFS_FRAME_CMD_SIZE,
  200. .type = HFI_CMD_SESSION_CVP_DFS_FRAME,
  201. .is_config_pkt = false,
  202. .resp = HAL_NO_RESP,
  203. },
  204. {
  205. .size = 0xFFFFFFFF,
  206. .type = HFI_CMD_SESSION_CVP_SGM_OF_CONFIG,
  207. .is_config_pkt = true,
  208. .resp = HAL_NO_RESP,
  209. },
  210. {
  211. .size = 0xFFFFFFFF,
  212. .type = HFI_CMD_SESSION_CVP_SGM_OF_FRAME,
  213. .is_config_pkt = false,
  214. .resp = HAL_NO_RESP,
  215. },
  216. {
  217. .size = 0xFFFFFFFF,
  218. .type = HFI_CMD_SESSION_CVP_WARP_NCC_CONFIG,
  219. .is_config_pkt = true,
  220. .resp = HAL_NO_RESP,
  221. },
  222. {
  223. .size = 0xFFFFFFFF,
  224. .type = HFI_CMD_SESSION_CVP_WARP_NCC_FRAME,
  225. .is_config_pkt = false,
  226. .resp = HAL_NO_RESP,
  227. },
  228. {
  229. .size = 0xFFFFFFFF,
  230. .type = HFI_CMD_SESSION_CVP_WARP_CONFIG,
  231. .is_config_pkt = true,
  232. .resp = HAL_NO_RESP,
  233. },
  234. {
  235. .size = 0xFFFFFFFF,
  236. .type = HFI_CMD_SESSION_CVP_WARP_DS_PARAMS,
  237. .is_config_pkt = true,
  238. .resp = HAL_NO_RESP,
  239. },
  240. {
  241. .size = 0xFFFFFFFF,
  242. .type = HFI_CMD_SESSION_CVP_WARP_FRAME,
  243. .is_config_pkt = false,
  244. .resp = HAL_NO_RESP,
  245. },
  246. {
  247. .size = HFI_DMM_CONFIG_CMD_SIZE,
  248. .type = HFI_CMD_SESSION_CVP_DMM_CONFIG,
  249. .is_config_pkt = true,
  250. .resp = HAL_NO_RESP,
  251. },
  252. {
  253. .size = 0xFFFFFFFF,
  254. .type = HFI_CMD_SESSION_CVP_DMM_PARAMS,
  255. .is_config_pkt = true,
  256. .resp = HAL_NO_RESP,
  257. },
  258. {
  259. .size = HFI_DMM_FRAME_CMD_SIZE,
  260. .type = HFI_CMD_SESSION_CVP_DMM_FRAME,
  261. .is_config_pkt = false,
  262. .resp = HAL_NO_RESP,
  263. },
  264. {
  265. .size = HFI_PERSIST_CMD_SIZE,
  266. .type = HFI_CMD_SESSION_CVP_SET_PERSIST_BUFFERS,
  267. .is_config_pkt = true,
  268. .resp = HAL_NO_RESP,
  269. },
  270. {
  271. .size = 0xffffffff,
  272. .type = HFI_CMD_SESSION_CVP_RELEASE_PERSIST_BUFFERS,
  273. .is_config_pkt = true,
  274. .resp = HAL_NO_RESP,
  275. },
  276. {
  277. .size = HFI_DS_CMD_SIZE,
  278. .type = HFI_CMD_SESSION_CVP_DS,
  279. .is_config_pkt = false,
  280. .resp = HAL_NO_RESP,
  281. },
  282. {
  283. .size = HFI_OF_CONFIG_CMD_SIZE,
  284. .type = HFI_CMD_SESSION_CVP_CV_TME_CONFIG,
  285. .is_config_pkt = true,
  286. .resp = HAL_NO_RESP,
  287. },
  288. {
  289. .size = HFI_OF_FRAME_CMD_SIZE,
  290. .type = HFI_CMD_SESSION_CVP_CV_TME_FRAME,
  291. .is_config_pkt = false,
  292. .resp = HAL_NO_RESP,
  293. },
  294. {
  295. .size = HFI_ODT_CONFIG_CMD_SIZE,
  296. .type = HFI_CMD_SESSION_CVP_CV_ODT_CONFIG,
  297. .is_config_pkt = true,
  298. .resp = HAL_NO_RESP,
  299. },
  300. {
  301. .size = HFI_ODT_FRAME_CMD_SIZE,
  302. .type = HFI_CMD_SESSION_CVP_CV_ODT_FRAME,
  303. .is_config_pkt = false,
  304. .resp = HAL_NO_RESP,
  305. },
  306. {
  307. .size = HFI_OD_CONFIG_CMD_SIZE,
  308. .type = HFI_CMD_SESSION_CVP_CV_OD_CONFIG,
  309. .is_config_pkt = true,
  310. .resp = HAL_NO_RESP,
  311. },
  312. {
  313. .size = HFI_OD_FRAME_CMD_SIZE,
  314. .type = HFI_CMD_SESSION_CVP_CV_OD_FRAME,
  315. .is_config_pkt = false,
  316. .resp = HAL_NO_RESP,
  317. },
  318. {
  319. .size = HFI_NCC_CONFIG_CMD_SIZE,
  320. .type = HFI_CMD_SESSION_CVP_NCC_CONFIG,
  321. .is_config_pkt = true,
  322. .resp = HAL_NO_RESP,
  323. },
  324. {
  325. .size = HFI_NCC_FRAME_CMD_SIZE,
  326. .type = HFI_CMD_SESSION_CVP_NCC_FRAME,
  327. .is_config_pkt = false,
  328. .resp = HAL_NO_RESP,
  329. },
  330. {
  331. .size = HFI_ICA_CONFIG_CMD_SIZE,
  332. .type = HFI_CMD_SESSION_CVP_ICA_CONFIG,
  333. .is_config_pkt = true,
  334. .resp = HAL_NO_RESP,
  335. },
  336. {
  337. .size = HFI_ICA_FRAME_CMD_SIZE,
  338. .type = HFI_CMD_SESSION_CVP_ICA_FRAME,
  339. .is_config_pkt = false,
  340. .resp = HAL_NO_RESP,
  341. },
  342. {
  343. .size = HFI_HCD_CONFIG_CMD_SIZE,
  344. .type = HFI_CMD_SESSION_CVP_HCD_CONFIG,
  345. .is_config_pkt = true,
  346. .resp = HAL_NO_RESP,
  347. },
  348. {
  349. .size = HFI_HCD_FRAME_CMD_SIZE,
  350. .type = HFI_CMD_SESSION_CVP_HCD_FRAME,
  351. .is_config_pkt = false,
  352. .resp = HAL_NO_RESP,
  353. },
  354. {
  355. .size = HFI_DCM_CONFIG_CMD_SIZE,
  356. .type = HFI_CMD_SESSION_CVP_DC_CONFIG,
  357. .is_config_pkt = true,
  358. .resp = HAL_NO_RESP,
  359. },
  360. {
  361. .size = HFI_DCM_FRAME_CMD_SIZE,
  362. .type = HFI_CMD_SESSION_CVP_DC_FRAME,
  363. .is_config_pkt = false,
  364. .resp = HAL_NO_RESP,
  365. },
  366. {
  367. .size = HFI_DCM_CONFIG_CMD_SIZE,
  368. .type = HFI_CMD_SESSION_CVP_DCM_CONFIG,
  369. .is_config_pkt = true,
  370. .resp = HAL_NO_RESP,
  371. },
  372. {
  373. .size = HFI_DCM_FRAME_CMD_SIZE,
  374. .type = HFI_CMD_SESSION_CVP_DCM_FRAME,
  375. .is_config_pkt = false,
  376. .resp = HAL_NO_RESP,
  377. },
  378. {
  379. .size = HFI_PYS_HCD_CONFIG_CMD_SIZE,
  380. .type = HFI_CMD_SESSION_CVP_PYS_HCD_CONFIG,
  381. .is_config_pkt = true,
  382. .resp = HAL_NO_RESP,
  383. },
  384. {
  385. .size = HFI_PYS_HCD_FRAME_CMD_SIZE,
  386. .type = HFI_CMD_SESSION_CVP_PYS_HCD_FRAME,
  387. .is_config_pkt = false,
  388. .resp = HAL_NO_RESP,
  389. },
  390. {
  391. .size = 0xFFFFFFFF,
  392. .type = HFI_CMD_SESSION_CVP_SET_MODEL_BUFFERS,
  393. .is_config_pkt = true,
  394. .resp = HAL_NO_RESP,
  395. },
  396. {
  397. .size = 0xFFFFFFFF,
  398. .type = HFI_CMD_SESSION_CVP_SET_SNAPSHOT_BUFFERS,
  399. .is_config_pkt = true,
  400. .resp = HAL_NO_RESP,
  401. },
  402. {
  403. .size = 0xFFFFFFFF,
  404. .type = HFI_CMD_SESSION_CVP_RELEASE_SNAPSHOT_BUFFERS,
  405. .is_config_pkt = true,
  406. .resp = HAL_NO_RESP,
  407. },
  408. {
  409. .size = 0xFFFFFFFF,
  410. .type = HFI_CMD_SESSION_CVP_SET_SNAPSHOT_MODE,
  411. .is_config_pkt = true,
  412. .resp = HAL_NO_RESP,
  413. },
  414. {
  415. .size = 0xFFFFFFFF,
  416. .type = HFI_CMD_SESSION_CVP_SNAPSHOT_WRITE_DONE,
  417. .is_config_pkt = true,
  418. .resp = HAL_NO_RESP,
  419. },
  420. {
  421. .size = 0xFFFFFFFF,
  422. .type = HFI_CMD_SESSION_CVP_FD_CONFIG,
  423. .is_config_pkt = true,
  424. .resp = HAL_NO_RESP,
  425. },
  426. {
  427. .size = 0xFFFFFFFF,
  428. .type = HFI_CMD_SESSION_CVP_FD_FRAME,
  429. .is_config_pkt = false,
  430. .resp = HAL_NO_RESP,
  431. },
  432. };
  433. int get_pkt_array_size(void)
  434. {
  435. return ARRAY_SIZE(cvp_hfi_defs);
  436. }
  437. int get_pkt_index(struct cvp_hal_session_cmd_pkt *hdr)
  438. {
  439. int i;
  440. for (i = 0; i < get_pkt_array_size(); i++)
  441. if (cvp_hfi_defs[i].type == hdr->packet_type)
  442. return i;
  443. return -EINVAL;
  444. }
  445. MODULE_DEVICE_TABLE(of, msm_cvp_dt_match);
  446. int cvp_of_fdt_get_ddrtype(void)
  447. {
  448. #ifdef FIXED_DDR_TYPE
  449. /* of_fdt_get_ddrtype() is usually unavailable during pre-sil */
  450. return DDR_TYPE_LPDDR5;
  451. #else
  452. return of_fdt_get_ddrtype();
  453. #endif
  454. }
  455. void *cvp_get_drv_data(struct device *dev)
  456. {
  457. struct msm_cvp_platform_data *driver_data;
  458. const struct of_device_id *match;
  459. uint32_t ddr_type = DDR_TYPE_LPDDR5;
  460. driver_data = &default_data;
  461. if (!IS_ENABLED(CONFIG_OF) || !dev->of_node)
  462. goto exit;
  463. match = of_match_node(msm_cvp_dt_match, dev->of_node);
  464. if (!match)
  465. return NULL;
  466. driver_data = (struct msm_cvp_platform_data *)match->data;
  467. if (!strcmp(match->compatible, "qcom,waipio-cvp")) {
  468. ddr_type = cvp_of_fdt_get_ddrtype();
  469. if (ddr_type == -ENOENT) {
  470. dprintk(CVP_ERR,
  471. "Failed to get ddr type, use LPDDR5\n");
  472. }
  473. if (driver_data->ubwc_config &&
  474. (ddr_type == DDR_TYPE_LPDDR4 ||
  475. ddr_type == DDR_TYPE_LPDDR4X))
  476. driver_data->ubwc_config->highest_bank_bit = 15;
  477. dprintk(CVP_CORE, "DDR Type 0x%x hbb 0x%x\n",
  478. ddr_type, driver_data->ubwc_config ?
  479. driver_data->ubwc_config->highest_bank_bit : -1);
  480. }
  481. exit:
  482. return driver_data;
  483. }