sde_crtc.c 186 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999
  1. /*
  2. * Copyright (c) 2014-2020 The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/sort.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/ktime.h>
  22. #include <drm/sde_drm.h>
  23. #include <drm/drm_mode.h>
  24. #include <drm/drm_crtc.h>
  25. #include <drm/drm_probe_helper.h>
  26. #include <drm/drm_flip_work.h>
  27. #include "sde_kms.h"
  28. #include "sde_hw_lm.h"
  29. #include "sde_hw_ctl.h"
  30. #include "sde_crtc.h"
  31. #include "sde_plane.h"
  32. #include "sde_hw_util.h"
  33. #include "sde_hw_catalog.h"
  34. #include "sde_color_processing.h"
  35. #include "sde_encoder.h"
  36. #include "sde_connector.h"
  37. #include "sde_vbif.h"
  38. #include "sde_power_handle.h"
  39. #include "sde_core_perf.h"
  40. #include "sde_trace.h"
  41. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  42. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  43. struct sde_crtc_custom_events {
  44. u32 event;
  45. int (*func)(struct drm_crtc *crtc, bool en,
  46. struct sde_irq_callback *irq);
  47. };
  48. struct vblank_work {
  49. struct kthread_work work;
  50. int crtc_id;
  51. bool enable;
  52. struct msm_drm_private *priv;
  53. };
  54. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  55. bool en, struct sde_irq_callback *ad_irq);
  56. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  57. bool en, struct sde_irq_callback *idle_irq);
  58. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  59. struct sde_irq_callback *noirq);
  60. static struct sde_crtc_custom_events custom_events[] = {
  61. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  62. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  63. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  64. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  65. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  66. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  67. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  68. {DRM_EVENT_LTM_OFF, sde_cp_ltm_off_event_handler},
  69. };
  70. /* default input fence timeout, in ms */
  71. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  72. /*
  73. * The default input fence timeout is 2 seconds while max allowed
  74. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  75. * tolerance limit.
  76. */
  77. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  78. /* layer mixer index on sde_crtc */
  79. #define LEFT_MIXER 0
  80. #define RIGHT_MIXER 1
  81. #define MISR_BUFF_SIZE 256
  82. /*
  83. * Time period for fps calculation in micro seconds.
  84. * Default value is set to 1 sec.
  85. */
  86. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  87. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  88. #define MAX_FRAME_COUNT 1000
  89. #define MILI_TO_MICRO 1000
  90. #define SKIP_STAGING_PIPE_ZPOS 255
  91. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  92. {
  93. struct msm_drm_private *priv;
  94. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  95. SDE_ERROR("invalid crtc\n");
  96. return NULL;
  97. }
  98. priv = crtc->dev->dev_private;
  99. if (!priv || !priv->kms) {
  100. SDE_ERROR("invalid kms\n");
  101. return NULL;
  102. }
  103. return to_sde_kms(priv->kms);
  104. }
  105. /**
  106. * sde_crtc_calc_fps() - Calculates fps value.
  107. * @sde_crtc : CRTC structure
  108. *
  109. * This function is called at frame done. It counts the number
  110. * of frames done for every 1 sec. Stores the value in measured_fps.
  111. * measured_fps value is 10 times the calculated fps value.
  112. * For example, measured_fps= 594 for calculated fps of 59.4
  113. */
  114. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  115. {
  116. ktime_t current_time_us;
  117. u64 fps, diff_us;
  118. current_time_us = ktime_get();
  119. diff_us = (u64)ktime_us_delta(current_time_us,
  120. sde_crtc->fps_info.last_sampled_time_us);
  121. sde_crtc->fps_info.frame_count++;
  122. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  123. /* Multiplying with 10 to get fps in floating point */
  124. fps = ((u64)sde_crtc->fps_info.frame_count)
  125. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  126. do_div(fps, diff_us);
  127. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  128. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  129. sde_crtc->base.base.id, (unsigned int)fps/10,
  130. (unsigned int)fps%10);
  131. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  132. sde_crtc->fps_info.frame_count = 0;
  133. }
  134. if (!sde_crtc->fps_info.time_buf)
  135. return;
  136. /**
  137. * Array indexing is based on sliding window algorithm.
  138. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  139. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  140. * counter loops around and comes back to the first index to store
  141. * the next ktime.
  142. */
  143. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  144. ktime_get();
  145. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  146. }
  147. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  148. {
  149. if (!sde_crtc)
  150. return;
  151. }
  152. #ifdef CONFIG_DEBUG_FS
  153. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  154. {
  155. struct sde_crtc *sde_crtc;
  156. u64 fps_int, fps_float;
  157. ktime_t current_time_us;
  158. u64 fps, diff_us;
  159. if (!s || !s->private) {
  160. SDE_ERROR("invalid input param(s)\n");
  161. return -EAGAIN;
  162. }
  163. sde_crtc = s->private;
  164. current_time_us = ktime_get();
  165. diff_us = (u64)ktime_us_delta(current_time_us,
  166. sde_crtc->fps_info.last_sampled_time_us);
  167. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  168. /* Multiplying with 10 to get fps in floating point */
  169. fps = ((u64)sde_crtc->fps_info.frame_count)
  170. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  171. do_div(fps, diff_us);
  172. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  173. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  174. sde_crtc->fps_info.frame_count = 0;
  175. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  176. sde_crtc->base.base.id, (unsigned int)fps/10,
  177. (unsigned int)fps%10);
  178. }
  179. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  180. fps_float = do_div(fps_int, 10);
  181. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  182. return 0;
  183. }
  184. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  185. {
  186. return single_open(file, _sde_debugfs_fps_status_show,
  187. inode->i_private);
  188. }
  189. #endif
  190. static ssize_t fps_periodicity_ms_store(struct device *device,
  191. struct device_attribute *attr, const char *buf, size_t count)
  192. {
  193. struct drm_crtc *crtc;
  194. struct sde_crtc *sde_crtc;
  195. int res;
  196. /* Base of the input */
  197. int cnt = 10;
  198. if (!device || !buf) {
  199. SDE_ERROR("invalid input param(s)\n");
  200. return -EAGAIN;
  201. }
  202. crtc = dev_get_drvdata(device);
  203. if (!crtc)
  204. return -EINVAL;
  205. sde_crtc = to_sde_crtc(crtc);
  206. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  207. if (res < 0)
  208. return res;
  209. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  210. sde_crtc->fps_info.fps_periodic_duration =
  211. DEFAULT_FPS_PERIOD_1_SEC;
  212. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  213. MAX_FPS_PERIOD_5_SECONDS)
  214. sde_crtc->fps_info.fps_periodic_duration =
  215. MAX_FPS_PERIOD_5_SECONDS;
  216. else
  217. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  218. return count;
  219. }
  220. static ssize_t fps_periodicity_ms_show(struct device *device,
  221. struct device_attribute *attr, char *buf)
  222. {
  223. struct drm_crtc *crtc;
  224. struct sde_crtc *sde_crtc;
  225. if (!device || !buf) {
  226. SDE_ERROR("invalid input param(s)\n");
  227. return -EAGAIN;
  228. }
  229. crtc = dev_get_drvdata(device);
  230. if (!crtc)
  231. return -EINVAL;
  232. sde_crtc = to_sde_crtc(crtc);
  233. return scnprintf(buf, PAGE_SIZE, "%d\n",
  234. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  235. }
  236. static ssize_t measured_fps_show(struct device *device,
  237. struct device_attribute *attr, char *buf)
  238. {
  239. struct drm_crtc *crtc;
  240. struct sde_crtc *sde_crtc;
  241. uint64_t fps_int, fps_decimal;
  242. u64 fps = 0, frame_count = 0;
  243. ktime_t current_time;
  244. int i = 0, current_time_index;
  245. u64 diff_us;
  246. if (!device || !buf) {
  247. SDE_ERROR("invalid input param(s)\n");
  248. return -EAGAIN;
  249. }
  250. crtc = dev_get_drvdata(device);
  251. if (!crtc) {
  252. scnprintf(buf, PAGE_SIZE, "fps information not available");
  253. return -EINVAL;
  254. }
  255. sde_crtc = to_sde_crtc(crtc);
  256. if (!sde_crtc->fps_info.time_buf) {
  257. scnprintf(buf, PAGE_SIZE,
  258. "timebuf null - fps information not available");
  259. return -EINVAL;
  260. }
  261. /**
  262. * Whenever the time_index counter comes to zero upon decrementing,
  263. * it is set to the last index since it is the next index that we
  264. * should check for calculating the buftime.
  265. */
  266. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  267. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  268. current_time = ktime_get();
  269. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  270. u64 ptime = (u64)ktime_to_us(current_time);
  271. u64 buftime = (u64)ktime_to_us(
  272. sde_crtc->fps_info.time_buf[current_time_index]);
  273. diff_us = (u64)ktime_us_delta(current_time,
  274. sde_crtc->fps_info.time_buf[current_time_index]);
  275. if (ptime > buftime && diff_us >= (u64)
  276. sde_crtc->fps_info.fps_periodic_duration) {
  277. /* Multiplying with 10 to get fps in floating point */
  278. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  279. do_div(fps, diff_us);
  280. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  281. SDE_DEBUG("measured fps: %d\n",
  282. sde_crtc->fps_info.measured_fps);
  283. break;
  284. }
  285. current_time_index = (current_time_index == 0) ?
  286. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  287. SDE_DEBUG("current time index: %d\n", current_time_index);
  288. frame_count++;
  289. }
  290. if (i == MAX_FRAME_COUNT) {
  291. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  292. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  293. diff_us = (u64)ktime_us_delta(current_time,
  294. sde_crtc->fps_info.time_buf[current_time_index]);
  295. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  296. /* Multiplying with 10 to get fps in floating point */
  297. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  298. do_div(fps, diff_us);
  299. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  300. }
  301. }
  302. fps_int = (uint64_t) sde_crtc->fps_info.measured_fps;
  303. fps_decimal = do_div(fps_int, 10);
  304. return scnprintf(buf, PAGE_SIZE,
  305. "fps: %d.%d duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  306. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  307. }
  308. static ssize_t vsync_event_show(struct device *device,
  309. struct device_attribute *attr, char *buf)
  310. {
  311. struct drm_crtc *crtc;
  312. struct sde_crtc *sde_crtc;
  313. if (!device || !buf) {
  314. SDE_ERROR("invalid input param(s)\n");
  315. return -EAGAIN;
  316. }
  317. crtc = dev_get_drvdata(device);
  318. sde_crtc = to_sde_crtc(crtc);
  319. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\n",
  320. ktime_to_ns(sde_crtc->vblank_last_cb_time));
  321. }
  322. static ssize_t retire_frame_event_show(struct device *device,
  323. struct device_attribute *attr, char *buf)
  324. {
  325. struct drm_crtc *crtc;
  326. struct sde_crtc *sde_crtc;
  327. if (!device || !buf) {
  328. SDE_ERROR("invalid input param(s)\n");
  329. return -EAGAIN;
  330. }
  331. crtc = dev_get_drvdata(device);
  332. sde_crtc = to_sde_crtc(crtc);
  333. return scnprintf(buf, PAGE_SIZE, "RETIRE_FRAME_TIME=%llu\n",
  334. ktime_to_ns(sde_crtc->retire_frame_event_time));
  335. }
  336. static DEVICE_ATTR_RO(vsync_event);
  337. static DEVICE_ATTR_RO(measured_fps);
  338. static DEVICE_ATTR_RW(fps_periodicity_ms);
  339. static DEVICE_ATTR_RO(retire_frame_event);
  340. static struct attribute *sde_crtc_dev_attrs[] = {
  341. &dev_attr_vsync_event.attr,
  342. &dev_attr_measured_fps.attr,
  343. &dev_attr_fps_periodicity_ms.attr,
  344. &dev_attr_retire_frame_event.attr,
  345. NULL
  346. };
  347. static const struct attribute_group sde_crtc_attr_group = {
  348. .attrs = sde_crtc_dev_attrs,
  349. };
  350. static const struct attribute_group *sde_crtc_attr_groups[] = {
  351. &sde_crtc_attr_group,
  352. NULL,
  353. };
  354. static void sde_crtc_destroy(struct drm_crtc *crtc)
  355. {
  356. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  357. SDE_DEBUG("\n");
  358. if (!crtc)
  359. return;
  360. if (sde_crtc->vsync_event_sf)
  361. sysfs_put(sde_crtc->vsync_event_sf);
  362. if (sde_crtc->retire_frame_event_sf)
  363. sysfs_put(sde_crtc->retire_frame_event_sf);
  364. if (sde_crtc->sysfs_dev)
  365. device_unregister(sde_crtc->sysfs_dev);
  366. if (sde_crtc->blob_info)
  367. drm_property_blob_put(sde_crtc->blob_info);
  368. msm_property_destroy(&sde_crtc->property_info);
  369. sde_cp_crtc_destroy_properties(crtc);
  370. sde_fence_deinit(sde_crtc->output_fence);
  371. _sde_crtc_deinit_events(sde_crtc);
  372. drm_crtc_cleanup(crtc);
  373. mutex_destroy(&sde_crtc->crtc_lock);
  374. kfree(sde_crtc);
  375. }
  376. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  377. const struct drm_display_mode *mode,
  378. struct drm_display_mode *adjusted_mode)
  379. {
  380. SDE_DEBUG("\n");
  381. if ((msm_is_mode_seamless(adjusted_mode) ||
  382. (msm_is_mode_seamless_vrr(adjusted_mode) ||
  383. msm_is_mode_seamless_dyn_clk(adjusted_mode))) &&
  384. (!crtc->enabled)) {
  385. SDE_ERROR("crtc state prevents seamless transition\n");
  386. return false;
  387. }
  388. return true;
  389. }
  390. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  391. struct sde_plane_state *pstate, struct sde_format *format)
  392. {
  393. uint32_t blend_op, fg_alpha, bg_alpha;
  394. uint32_t blend_type;
  395. struct sde_hw_mixer *lm = mixer->hw_lm;
  396. /* default to opaque blending */
  397. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  398. bg_alpha = 0xFF - fg_alpha;
  399. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  400. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  401. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  402. switch (blend_type) {
  403. case SDE_DRM_BLEND_OP_OPAQUE:
  404. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  405. SDE_BLEND_BG_ALPHA_BG_CONST;
  406. break;
  407. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  408. if (format->alpha_enable) {
  409. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  410. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  411. if (fg_alpha != 0xff) {
  412. bg_alpha = fg_alpha;
  413. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  414. SDE_BLEND_BG_INV_MOD_ALPHA;
  415. } else {
  416. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  417. }
  418. }
  419. break;
  420. case SDE_DRM_BLEND_OP_COVERAGE:
  421. if (format->alpha_enable) {
  422. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  423. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  424. if (fg_alpha != 0xff) {
  425. bg_alpha = fg_alpha;
  426. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  427. SDE_BLEND_BG_MOD_ALPHA |
  428. SDE_BLEND_BG_INV_MOD_ALPHA;
  429. } else {
  430. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  431. }
  432. }
  433. break;
  434. default:
  435. /* do nothing */
  436. break;
  437. }
  438. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha,
  439. bg_alpha, blend_op);
  440. SDE_DEBUG(
  441. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  442. (char *) &format->base.pixel_format,
  443. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  444. }
  445. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  446. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  447. struct sde_hw_dim_layer *dim_layer)
  448. {
  449. struct sde_crtc_state *cstate;
  450. struct sde_hw_mixer *lm;
  451. struct sde_hw_dim_layer split_dim_layer;
  452. int i;
  453. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  454. SDE_DEBUG("empty dim_layer\n");
  455. return;
  456. }
  457. cstate = to_sde_crtc_state(crtc->state);
  458. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  459. dim_layer->flags, dim_layer->stage);
  460. split_dim_layer.stage = dim_layer->stage;
  461. split_dim_layer.color_fill = dim_layer->color_fill;
  462. /*
  463. * traverse through the layer mixers attached to crtc and find the
  464. * intersecting dim layer rect in each LM and program accordingly.
  465. */
  466. for (i = 0; i < sde_crtc->num_mixers; i++) {
  467. split_dim_layer.flags = dim_layer->flags;
  468. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  469. &split_dim_layer.rect);
  470. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  471. /*
  472. * no extra programming required for non-intersecting
  473. * layer mixers with INCLUSIVE dim layer
  474. */
  475. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  476. continue;
  477. /*
  478. * program the other non-intersecting layer mixers with
  479. * INCLUSIVE dim layer of full size for uniformity
  480. * with EXCLUSIVE dim layer config.
  481. */
  482. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  483. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  484. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  485. sizeof(split_dim_layer.rect));
  486. } else {
  487. split_dim_layer.rect.x =
  488. split_dim_layer.rect.x -
  489. cstate->lm_roi[i].x;
  490. split_dim_layer.rect.y =
  491. split_dim_layer.rect.y -
  492. cstate->lm_roi[i].y;
  493. }
  494. SDE_EVT32(DRMID(crtc), dim_layer->stage,
  495. cstate->lm_roi[i].x,
  496. cstate->lm_roi[i].y,
  497. cstate->lm_roi[i].w,
  498. cstate->lm_roi[i].h,
  499. dim_layer->rect.x,
  500. dim_layer->rect.y,
  501. dim_layer->rect.w,
  502. dim_layer->rect.h,
  503. split_dim_layer.rect.x,
  504. split_dim_layer.rect.y,
  505. split_dim_layer.rect.w,
  506. split_dim_layer.rect.h);
  507. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  508. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  509. split_dim_layer.rect.w, split_dim_layer.rect.h);
  510. lm = mixer[i].hw_lm;
  511. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  512. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  513. }
  514. }
  515. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  516. const struct sde_rect **crtc_roi)
  517. {
  518. struct sde_crtc_state *crtc_state;
  519. if (!state || !crtc_roi)
  520. return;
  521. crtc_state = to_sde_crtc_state(state);
  522. *crtc_roi = &crtc_state->crtc_roi;
  523. }
  524. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  525. {
  526. struct sde_crtc_state *cstate;
  527. struct sde_crtc *sde_crtc;
  528. if (!state || !state->crtc)
  529. return false;
  530. sde_crtc = to_sde_crtc(state->crtc);
  531. cstate = to_sde_crtc_state(state);
  532. return msm_property_is_dirty(&sde_crtc->property_info,
  533. &cstate->property_state, CRTC_PROP_ROI_V1);
  534. }
  535. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  536. void __user *usr_ptr)
  537. {
  538. struct drm_crtc *crtc;
  539. struct sde_crtc_state *cstate;
  540. struct sde_drm_roi_v1 roi_v1;
  541. int i;
  542. if (!state) {
  543. SDE_ERROR("invalid args\n");
  544. return -EINVAL;
  545. }
  546. cstate = to_sde_crtc_state(state);
  547. crtc = cstate->base.crtc;
  548. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  549. if (!usr_ptr) {
  550. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  551. return 0;
  552. }
  553. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  554. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  555. return -EINVAL;
  556. }
  557. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  558. if (roi_v1.num_rects == 0) {
  559. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  560. return 0;
  561. }
  562. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  563. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  564. roi_v1.num_rects);
  565. return -EINVAL;
  566. }
  567. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  568. for (i = 0; i < roi_v1.num_rects; ++i) {
  569. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  570. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  571. DRMID(crtc), i,
  572. cstate->user_roi_list.roi[i].x1,
  573. cstate->user_roi_list.roi[i].y1,
  574. cstate->user_roi_list.roi[i].x2,
  575. cstate->user_roi_list.roi[i].y2);
  576. SDE_EVT32_VERBOSE(DRMID(crtc),
  577. cstate->user_roi_list.roi[i].x1,
  578. cstate->user_roi_list.roi[i].y1,
  579. cstate->user_roi_list.roi[i].x2,
  580. cstate->user_roi_list.roi[i].y2);
  581. }
  582. return 0;
  583. }
  584. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  585. struct drm_crtc_state *state)
  586. {
  587. struct drm_connector *conn;
  588. struct drm_connector_state *conn_state;
  589. struct sde_crtc *sde_crtc;
  590. struct sde_crtc_state *crtc_state;
  591. struct sde_rect *crtc_roi;
  592. struct msm_mode_info mode_info;
  593. int i = 0;
  594. int rc;
  595. bool is_crtc_roi_dirty;
  596. bool is_any_conn_roi_dirty;
  597. if (!crtc || !state)
  598. return -EINVAL;
  599. sde_crtc = to_sde_crtc(crtc);
  600. crtc_state = to_sde_crtc_state(state);
  601. crtc_roi = &crtc_state->crtc_roi;
  602. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  603. is_any_conn_roi_dirty = false;
  604. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  605. struct sde_connector *sde_conn;
  606. struct sde_connector_state *sde_conn_state;
  607. struct sde_rect conn_roi;
  608. if (!conn_state || conn_state->crtc != crtc)
  609. continue;
  610. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  611. if (rc) {
  612. SDE_ERROR("failed to get mode info\n");
  613. return -EINVAL;
  614. }
  615. sde_conn = to_sde_connector(conn_state->connector);
  616. sde_conn_state = to_sde_connector_state(conn_state);
  617. is_any_conn_roi_dirty = is_any_conn_roi_dirty ||
  618. msm_property_is_dirty(
  619. &sde_conn->property_info,
  620. &sde_conn_state->property_state,
  621. CONNECTOR_PROP_ROI_V1);
  622. if (!mode_info.roi_caps.enabled)
  623. continue;
  624. /*
  625. * current driver only supports same connector and crtc size,
  626. * but if support for different sizes is added, driver needs
  627. * to check the connector roi here to make sure is full screen
  628. * for dsc 3d-mux topology that doesn't support partial update.
  629. */
  630. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  631. sizeof(crtc_state->user_roi_list))) {
  632. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  633. sde_crtc->name);
  634. return -EINVAL;
  635. }
  636. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  637. SDE_DEBUG("conn_roi x:%u, y:%u, w:%u, h:%u\n",
  638. conn_roi.x, conn_roi.y,
  639. conn_roi.w, conn_roi.h);
  640. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  641. conn_roi.x, conn_roi.y,
  642. conn_roi.w, conn_roi.h);
  643. }
  644. /*
  645. * Check against CRTC ROI and Connector ROI not being updated together.
  646. * This restriction should be relaxed when Connector ROI scaling is
  647. * supported.
  648. */
  649. if (is_any_conn_roi_dirty != is_crtc_roi_dirty) {
  650. SDE_ERROR("connector/crtc rois not updated together\n");
  651. return -EINVAL;
  652. }
  653. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  654. /* clear the ROI to null if it matches full screen anyways */
  655. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  656. crtc_roi->w == state->adjusted_mode.hdisplay &&
  657. crtc_roi->h == state->adjusted_mode.vdisplay)
  658. memset(crtc_roi, 0, sizeof(*crtc_roi));
  659. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  660. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  661. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w,
  662. crtc_roi->h);
  663. return 0;
  664. }
  665. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  666. struct drm_crtc_state *state)
  667. {
  668. struct sde_crtc *sde_crtc;
  669. struct sde_crtc_state *crtc_state;
  670. struct drm_connector *conn;
  671. struct drm_connector_state *conn_state;
  672. int i;
  673. if (!crtc || !state)
  674. return -EINVAL;
  675. sde_crtc = to_sde_crtc(crtc);
  676. crtc_state = to_sde_crtc_state(state);
  677. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  678. return 0;
  679. /* partial update active, check if autorefresh is also requested */
  680. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  681. uint64_t autorefresh;
  682. if (!conn_state || conn_state->crtc != crtc)
  683. continue;
  684. autorefresh = sde_connector_get_property(conn_state,
  685. CONNECTOR_PROP_AUTOREFRESH);
  686. if (autorefresh) {
  687. SDE_ERROR(
  688. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  689. sde_crtc->name, autorefresh);
  690. return -EINVAL;
  691. }
  692. }
  693. return 0;
  694. }
  695. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  696. struct drm_crtc_state *state, int lm_idx)
  697. {
  698. struct sde_kms *sde_kms;
  699. struct sde_crtc *sde_crtc;
  700. struct sde_crtc_state *crtc_state;
  701. const struct sde_rect *crtc_roi;
  702. const struct sde_rect *lm_bounds;
  703. struct sde_rect *lm_roi;
  704. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  705. return -EINVAL;
  706. sde_kms = _sde_crtc_get_kms(crtc);
  707. if (!sde_kms || !sde_kms->catalog) {
  708. SDE_ERROR("invalid parameters\n");
  709. return -EINVAL;
  710. }
  711. sde_crtc = to_sde_crtc(crtc);
  712. crtc_state = to_sde_crtc_state(state);
  713. crtc_roi = &crtc_state->crtc_roi;
  714. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  715. lm_roi = &crtc_state->lm_roi[lm_idx];
  716. if (sde_kms_rect_is_null(crtc_roi))
  717. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  718. else
  719. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  720. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  721. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  722. /*
  723. * partial update is not supported with 3dmux dsc or dest scaler.
  724. * hence, crtc roi must match the mixer dimensions.
  725. */
  726. if (crtc_state->num_ds_enabled ||
  727. sde_rm_topology_is_group(&sde_kms->rm, state,
  728. SDE_RM_TOPOLOGY_GROUP_3DMERGE_DSC)) {
  729. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  730. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  731. return -EINVAL;
  732. }
  733. }
  734. /* if any dimension is zero, clear all dimensions for clarity */
  735. if (sde_kms_rect_is_null(lm_roi))
  736. memset(lm_roi, 0, sizeof(*lm_roi));
  737. return 0;
  738. }
  739. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  740. struct drm_crtc_state *state)
  741. {
  742. struct sde_crtc *sde_crtc;
  743. struct sde_crtc_state *crtc_state;
  744. u32 disp_bitmask = 0;
  745. int i;
  746. if (!crtc || !state) {
  747. pr_err("Invalid crtc or state\n");
  748. return 0;
  749. }
  750. sde_crtc = to_sde_crtc(crtc);
  751. crtc_state = to_sde_crtc_state(state);
  752. /* pingpong split: one ROI, one LM, two physical displays */
  753. if (crtc_state->is_ppsplit) {
  754. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  755. struct sde_rect *roi = &crtc_state->lm_roi[0];
  756. if (sde_kms_rect_is_null(roi))
  757. disp_bitmask = 0;
  758. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  759. disp_bitmask = BIT(0); /* left only */
  760. else if (roi->x >= lm_split_width)
  761. disp_bitmask = BIT(1); /* right only */
  762. else
  763. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  764. } else if (sde_crtc->mixers_swapped) {
  765. disp_bitmask = BIT(0);
  766. } else {
  767. for (i = 0; i < sde_crtc->num_mixers; i++) {
  768. if (!sde_kms_rect_is_null(
  769. &crtc_state->lm_roi[i]))
  770. disp_bitmask |= BIT(i);
  771. }
  772. }
  773. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  774. return disp_bitmask;
  775. }
  776. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  777. struct drm_crtc_state *state)
  778. {
  779. struct sde_crtc *sde_crtc;
  780. struct sde_crtc_state *crtc_state;
  781. const struct sde_rect *roi[MAX_MIXERS_PER_CRTC];
  782. if (!crtc || !state)
  783. return -EINVAL;
  784. sde_crtc = to_sde_crtc(crtc);
  785. crtc_state = to_sde_crtc_state(state);
  786. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  787. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  788. sde_crtc->name, sde_crtc->num_mixers);
  789. return -EINVAL;
  790. }
  791. /*
  792. * If using pingpong split: one ROI, one LM, two physical displays
  793. * then the ROI must be centered on the panel split boundary and
  794. * be of equal width across the split.
  795. */
  796. if (crtc_state->is_ppsplit) {
  797. u16 panel_split_width;
  798. u32 display_mask;
  799. roi[0] = &crtc_state->lm_roi[0];
  800. if (sde_kms_rect_is_null(roi[0]))
  801. return 0;
  802. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  803. if (display_mask != (BIT(0) | BIT(1)))
  804. return 0;
  805. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  806. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  807. SDE_ERROR("%s: roi x %d w %d split %d\n",
  808. sde_crtc->name, roi[0]->x, roi[0]->w,
  809. panel_split_width);
  810. return -EINVAL;
  811. }
  812. return 0;
  813. }
  814. /*
  815. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  816. * LMs and be of equal width.
  817. */
  818. if (sde_crtc->num_mixers < CRTC_DUAL_MIXERS_ONLY)
  819. return 0;
  820. roi[0] = &crtc_state->lm_roi[0];
  821. roi[1] = &crtc_state->lm_roi[1];
  822. /* if one of the roi is null it's a left/right-only update */
  823. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  824. return 0;
  825. /* check lm rois are equal width & first roi ends at 2nd roi */
  826. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  827. SDE_ERROR(
  828. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  829. sde_crtc->name, roi[0]->x, roi[0]->w,
  830. roi[1]->x, roi[1]->w);
  831. return -EINVAL;
  832. }
  833. return 0;
  834. }
  835. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  836. struct drm_crtc_state *state)
  837. {
  838. struct sde_crtc *sde_crtc;
  839. struct sde_crtc_state *crtc_state;
  840. const struct sde_rect *crtc_roi;
  841. const struct drm_plane_state *pstate;
  842. struct drm_plane *plane;
  843. if (!crtc || !state)
  844. return -EINVAL;
  845. /*
  846. * Reject commit if a Plane CRTC destination coordinates fall outside
  847. * the partial CRTC ROI. LM output is determined via connector ROIs,
  848. * if they are specified, not Plane CRTC ROIs.
  849. */
  850. sde_crtc = to_sde_crtc(crtc);
  851. crtc_state = to_sde_crtc_state(state);
  852. crtc_roi = &crtc_state->crtc_roi;
  853. if (sde_kms_rect_is_null(crtc_roi))
  854. return 0;
  855. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  856. struct sde_rect plane_roi, intersection;
  857. if (IS_ERR_OR_NULL(pstate)) {
  858. int rc = PTR_ERR(pstate);
  859. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  860. sde_crtc->name, plane->base.id, rc);
  861. return rc;
  862. }
  863. plane_roi.x = pstate->crtc_x;
  864. plane_roi.y = pstate->crtc_y;
  865. plane_roi.w = pstate->crtc_w;
  866. plane_roi.h = pstate->crtc_h;
  867. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  868. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  869. SDE_ERROR(
  870. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  871. sde_crtc->name, plane->base.id,
  872. plane_roi.x, plane_roi.y,
  873. plane_roi.w, plane_roi.h,
  874. crtc_roi->x, crtc_roi->y,
  875. crtc_roi->w, crtc_roi->h);
  876. return -E2BIG;
  877. }
  878. }
  879. return 0;
  880. }
  881. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  882. struct drm_crtc_state *state)
  883. {
  884. struct sde_crtc *sde_crtc;
  885. struct sde_crtc_state *sde_crtc_state;
  886. struct msm_mode_info mode_info;
  887. int rc, lm_idx, i;
  888. if (!crtc || !state)
  889. return -EINVAL;
  890. memset(&mode_info, 0, sizeof(mode_info));
  891. sde_crtc = to_sde_crtc(crtc);
  892. sde_crtc_state = to_sde_crtc_state(state);
  893. /*
  894. * check connector array cached at modeset time since incoming atomic
  895. * state may not include any connectors if they aren't modified
  896. */
  897. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  898. struct drm_connector *conn = sde_crtc_state->connectors[i];
  899. if (!conn || !conn->state)
  900. continue;
  901. rc = sde_connector_state_get_mode_info(conn->state, &mode_info);
  902. if (rc) {
  903. SDE_ERROR("failed to get mode info\n");
  904. return -EINVAL;
  905. }
  906. if (!mode_info.roi_caps.enabled)
  907. continue;
  908. if (sde_crtc_state->user_roi_list.num_rects >
  909. mode_info.roi_caps.num_roi) {
  910. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  911. sde_crtc_state->user_roi_list.num_rects,
  912. mode_info.roi_caps.num_roi);
  913. return -E2BIG;
  914. }
  915. rc = _sde_crtc_set_crtc_roi(crtc, state);
  916. if (rc)
  917. return rc;
  918. rc = _sde_crtc_check_autorefresh(crtc, state);
  919. if (rc)
  920. return rc;
  921. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  922. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  923. if (rc)
  924. return rc;
  925. }
  926. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  927. if (rc)
  928. return rc;
  929. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  930. if (rc)
  931. return rc;
  932. }
  933. return 0;
  934. }
  935. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  936. {
  937. struct sde_crtc *sde_crtc;
  938. struct sde_crtc_state *cstate;
  939. const struct sde_rect *lm_roi;
  940. struct sde_hw_mixer *hw_lm;
  941. bool right_mixer = false;
  942. bool lm_updated = false;
  943. int lm_idx;
  944. if (!crtc)
  945. return;
  946. sde_crtc = to_sde_crtc(crtc);
  947. cstate = to_sde_crtc_state(crtc->state);
  948. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  949. struct sde_hw_mixer_cfg cfg;
  950. lm_roi = &cstate->lm_roi[lm_idx];
  951. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  952. if (!sde_crtc->mixers_swapped)
  953. right_mixer = lm_idx % MAX_MIXERS_PER_LAYOUT;
  954. if (lm_roi->w != hw_lm->cfg.out_width ||
  955. lm_roi->h != hw_lm->cfg.out_height ||
  956. right_mixer != hw_lm->cfg.right_mixer) {
  957. hw_lm->cfg.out_width = lm_roi->w;
  958. hw_lm->cfg.out_height = lm_roi->h;
  959. hw_lm->cfg.right_mixer = right_mixer;
  960. cfg.out_width = lm_roi->w;
  961. cfg.out_height = lm_roi->h;
  962. cfg.right_mixer = right_mixer;
  963. cfg.flags = 0;
  964. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  965. lm_updated = true;
  966. }
  967. SDE_EVT32(DRMID(crtc), lm_idx, lm_roi->x, lm_roi->y, lm_roi->w,
  968. lm_roi->h, right_mixer, lm_updated);
  969. }
  970. if (lm_updated)
  971. sde_cp_crtc_res_change(crtc);
  972. }
  973. struct plane_state {
  974. struct sde_plane_state *sde_pstate;
  975. const struct drm_plane_state *drm_pstate;
  976. int stage;
  977. u32 pipe_id;
  978. };
  979. static int pstate_cmp(const void *a, const void *b)
  980. {
  981. struct plane_state *pa = (struct plane_state *)a;
  982. struct plane_state *pb = (struct plane_state *)b;
  983. int rc = 0;
  984. int pa_zpos, pb_zpos;
  985. enum sde_layout pa_layout, pb_layout;
  986. if ((!pa || !pa->sde_pstate) || (!pb || !pb->sde_pstate))
  987. return rc;
  988. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  989. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  990. pa_layout = pa->sde_pstate->layout;
  991. pb_layout = pb->sde_pstate->layout;
  992. if (pa_zpos != pb_zpos)
  993. rc = pa_zpos - pb_zpos;
  994. else if (pa_layout != pb_layout)
  995. rc = pa_layout - pb_layout;
  996. else
  997. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  998. return rc;
  999. }
  1000. /*
  1001. * validate and set source split:
  1002. * use pstates sorted by stage to check planes on same stage
  1003. * we assume that all pipes are in source split so its valid to compare
  1004. * without taking into account left/right mixer placement
  1005. */
  1006. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  1007. struct plane_state *pstates, int cnt)
  1008. {
  1009. struct plane_state *prv_pstate, *cur_pstate;
  1010. enum sde_layout prev_layout, cur_layout;
  1011. struct sde_rect left_rect, right_rect;
  1012. struct sde_kms *sde_kms;
  1013. int32_t left_pid, right_pid;
  1014. int32_t stage;
  1015. int i, rc = 0;
  1016. sde_kms = _sde_crtc_get_kms(crtc);
  1017. if (!sde_kms || !sde_kms->catalog) {
  1018. SDE_ERROR("invalid parameters\n");
  1019. return -EINVAL;
  1020. }
  1021. for (i = 1; i < cnt; i++) {
  1022. prv_pstate = &pstates[i - 1];
  1023. cur_pstate = &pstates[i];
  1024. prev_layout = prv_pstate->sde_pstate->layout;
  1025. cur_layout = cur_pstate->sde_pstate->layout;
  1026. if (prv_pstate->stage != cur_pstate->stage ||
  1027. prev_layout != cur_layout)
  1028. continue;
  1029. stage = cur_pstate->stage;
  1030. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1031. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1032. prv_pstate->drm_pstate->crtc_y,
  1033. prv_pstate->drm_pstate->crtc_w,
  1034. prv_pstate->drm_pstate->crtc_h, false);
  1035. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1036. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1037. cur_pstate->drm_pstate->crtc_y,
  1038. cur_pstate->drm_pstate->crtc_w,
  1039. cur_pstate->drm_pstate->crtc_h, false);
  1040. if (right_rect.x < left_rect.x) {
  1041. swap(left_pid, right_pid);
  1042. swap(left_rect, right_rect);
  1043. swap(prv_pstate, cur_pstate);
  1044. }
  1045. /*
  1046. * - planes are enumerated in pipe-priority order such that
  1047. * planes with lower drm_id must be left-most in a shared
  1048. * blend-stage when using source split.
  1049. * - planes in source split must be contiguous in width
  1050. * - planes in source split must have same dest yoff and height
  1051. */
  1052. if ((right_pid < left_pid) &&
  1053. !sde_kms->catalog->pipe_order_type) {
  1054. SDE_ERROR(
  1055. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1056. stage, left_pid, right_pid);
  1057. return -EINVAL;
  1058. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1059. SDE_ERROR(
  1060. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1061. stage, left_rect.x, left_rect.w,
  1062. right_rect.x, right_rect.w);
  1063. return -EINVAL;
  1064. } else if ((left_rect.y != right_rect.y) ||
  1065. (left_rect.h != right_rect.h)) {
  1066. SDE_ERROR(
  1067. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1068. stage, left_rect.y, left_rect.h,
  1069. right_rect.y, right_rect.h);
  1070. return -EINVAL;
  1071. }
  1072. }
  1073. return rc;
  1074. }
  1075. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1076. struct plane_state *pstates, int cnt)
  1077. {
  1078. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1079. enum sde_layout prev_layout, cur_layout;
  1080. struct sde_kms *sde_kms;
  1081. struct sde_rect left_rect, right_rect;
  1082. int32_t left_pid, right_pid;
  1083. int32_t stage;
  1084. int i;
  1085. sde_kms = _sde_crtc_get_kms(crtc);
  1086. if (!sde_kms || !sde_kms->catalog) {
  1087. SDE_ERROR("invalid parameters\n");
  1088. return;
  1089. }
  1090. if (!sde_kms->catalog->pipe_order_type)
  1091. return;
  1092. for (i = 0; i < cnt; i++) {
  1093. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1094. cur_pstate = &pstates[i];
  1095. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1096. prev_layout = prv_pstate ? prv_pstate->sde_pstate->layout :
  1097. SDE_LAYOUT_NONE;
  1098. cur_layout = cur_pstate->sde_pstate->layout;
  1099. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)
  1100. || (prev_layout != cur_layout)) {
  1101. /*
  1102. * reset if prv or nxt pipes are not in the same stage
  1103. * as the cur pipe
  1104. */
  1105. if ((!nxt_pstate)
  1106. || (nxt_pstate->stage != cur_pstate->stage)
  1107. || (nxt_pstate->sde_pstate->layout !=
  1108. cur_pstate->sde_pstate->layout))
  1109. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1110. continue;
  1111. }
  1112. stage = cur_pstate->stage;
  1113. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1114. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1115. prv_pstate->drm_pstate->crtc_y,
  1116. prv_pstate->drm_pstate->crtc_w,
  1117. prv_pstate->drm_pstate->crtc_h, false);
  1118. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1119. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1120. cur_pstate->drm_pstate->crtc_y,
  1121. cur_pstate->drm_pstate->crtc_w,
  1122. cur_pstate->drm_pstate->crtc_h, false);
  1123. if (right_rect.x < left_rect.x) {
  1124. swap(left_pid, right_pid);
  1125. swap(left_rect, right_rect);
  1126. swap(prv_pstate, cur_pstate);
  1127. }
  1128. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1129. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1130. }
  1131. for (i = 0; i < cnt; i++) {
  1132. cur_pstate = &pstates[i];
  1133. sde_plane_setup_src_split_order(
  1134. cur_pstate->drm_pstate->plane,
  1135. cur_pstate->sde_pstate->multirect_index,
  1136. cur_pstate->sde_pstate->pipe_order_flags);
  1137. }
  1138. }
  1139. static void _sde_crtc_setup_blend_cfg_by_stage(struct sde_crtc_mixer *mixer,
  1140. int num_mixers, struct plane_state *pstates, int cnt)
  1141. {
  1142. int i, lm_idx;
  1143. struct sde_format *format;
  1144. bool blend_stage[SDE_STAGE_MAX] = { false };
  1145. u32 blend_type;
  1146. for (i = cnt - 1; i >= 0; i--) {
  1147. blend_type = sde_plane_get_property(pstates[i].sde_pstate,
  1148. PLANE_PROP_BLEND_OP);
  1149. /* stage has already been programmed or BLEND_OP_SKIP type */
  1150. if (blend_stage[pstates[i].sde_pstate->stage] ||
  1151. blend_type == SDE_DRM_BLEND_OP_SKIP)
  1152. continue;
  1153. for (lm_idx = 0; lm_idx < num_mixers; lm_idx++) {
  1154. format = to_sde_format(msm_framebuffer_format(
  1155. pstates[i].sde_pstate->base.fb));
  1156. if (!format) {
  1157. SDE_ERROR("invalid format\n");
  1158. return;
  1159. }
  1160. _sde_crtc_setup_blend_cfg(mixer + lm_idx,
  1161. pstates[i].sde_pstate, format);
  1162. blend_stage[pstates[i].sde_pstate->stage] = true;
  1163. }
  1164. }
  1165. }
  1166. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1167. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1168. struct sde_crtc_mixer *mixer)
  1169. {
  1170. struct drm_plane *plane;
  1171. struct drm_framebuffer *fb;
  1172. struct drm_plane_state *state;
  1173. struct sde_crtc_state *cstate;
  1174. struct sde_plane_state *pstate = NULL;
  1175. struct plane_state *pstates = NULL;
  1176. struct sde_format *format;
  1177. struct sde_hw_ctl *ctl;
  1178. struct sde_hw_mixer *lm;
  1179. struct sde_hw_stage_cfg *stage_cfg;
  1180. struct sde_rect plane_crtc_roi;
  1181. uint32_t stage_idx, lm_idx, layout_idx;
  1182. int zpos_cnt[MAX_LAYOUTS_PER_CRTC][SDE_STAGE_MAX + 1];
  1183. int i, mode, cnt = 0;
  1184. bool bg_alpha_enable = false;
  1185. u32 blend_type;
  1186. DECLARE_BITMAP(fetch_active, SSPP_MAX);
  1187. if (!sde_crtc || !crtc->state || !mixer) {
  1188. SDE_ERROR("invalid sde_crtc or mixer\n");
  1189. return;
  1190. }
  1191. ctl = mixer->hw_ctl;
  1192. lm = mixer->hw_lm;
  1193. cstate = to_sde_crtc_state(crtc->state);
  1194. pstates = kcalloc(SDE_PSTATES_MAX,
  1195. sizeof(struct plane_state), GFP_KERNEL);
  1196. if (!pstates)
  1197. return;
  1198. memset(fetch_active, 0, sizeof(fetch_active));
  1199. memset(zpos_cnt, 0, sizeof(zpos_cnt));
  1200. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1201. state = plane->state;
  1202. if (!state)
  1203. continue;
  1204. plane_crtc_roi.x = state->crtc_x;
  1205. plane_crtc_roi.y = state->crtc_y;
  1206. plane_crtc_roi.w = state->crtc_w;
  1207. plane_crtc_roi.h = state->crtc_h;
  1208. pstate = to_sde_plane_state(state);
  1209. fb = state->fb;
  1210. mode = sde_plane_get_property(pstate,
  1211. PLANE_PROP_FB_TRANSLATION_MODE);
  1212. set_bit(sde_plane_pipe(plane), fetch_active);
  1213. sde_plane_ctl_flush(plane, ctl, true);
  1214. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1215. crtc->base.id,
  1216. pstate->stage,
  1217. plane->base.id,
  1218. sde_plane_pipe(plane) - SSPP_VIG0,
  1219. state->fb ? state->fb->base.id : -1);
  1220. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1221. if (!format) {
  1222. SDE_ERROR("invalid format\n");
  1223. goto end;
  1224. }
  1225. blend_type = sde_plane_get_property(pstate,
  1226. PLANE_PROP_BLEND_OP);
  1227. if (blend_type != SDE_DRM_BLEND_OP_SKIP) {
  1228. if (pstate->stage == SDE_STAGE_BASE &&
  1229. format->alpha_enable)
  1230. bg_alpha_enable = true;
  1231. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1232. state->fb ? state->fb->base.id : -1,
  1233. state->src_x >> 16, state->src_y >> 16,
  1234. state->src_w >> 16, state->src_h >> 16,
  1235. state->crtc_x, state->crtc_y,
  1236. state->crtc_w, state->crtc_h,
  1237. pstate->rotation, mode);
  1238. /*
  1239. * none or left layout will program to layer mixer
  1240. * group 0, right layout will program to layer mixer
  1241. * group 1.
  1242. */
  1243. if (pstate->layout <= SDE_LAYOUT_LEFT)
  1244. layout_idx = 0;
  1245. else
  1246. layout_idx = 1;
  1247. stage_cfg = &sde_crtc->stage_cfg[layout_idx];
  1248. stage_idx = zpos_cnt[layout_idx][pstate->stage]++;
  1249. stage_cfg->stage[pstate->stage][stage_idx] =
  1250. sde_plane_pipe(plane);
  1251. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1252. pstate->multirect_index;
  1253. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1254. sde_plane_pipe(plane) - SSPP_VIG0,
  1255. pstate->stage,
  1256. pstate->multirect_index,
  1257. pstate->multirect_mode,
  1258. format->base.pixel_format,
  1259. fb ? fb->modifier : 0,
  1260. layout_idx);
  1261. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers;
  1262. lm_idx++) {
  1263. if (bg_alpha_enable && !format->alpha_enable)
  1264. mixer[lm_idx].mixer_op_mode = 0;
  1265. else
  1266. mixer[lm_idx].mixer_op_mode |=
  1267. 1 << pstate->stage;
  1268. }
  1269. }
  1270. if (cnt >= SDE_PSTATES_MAX)
  1271. continue;
  1272. pstates[cnt].sde_pstate = pstate;
  1273. pstates[cnt].drm_pstate = state;
  1274. if (blend_type == SDE_DRM_BLEND_OP_SKIP)
  1275. pstates[cnt].stage = SKIP_STAGING_PIPE_ZPOS;
  1276. else
  1277. pstates[cnt].stage = sde_plane_get_property(
  1278. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1279. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1280. cnt++;
  1281. }
  1282. /* blend config update */
  1283. _sde_crtc_setup_blend_cfg_by_stage(mixer, sde_crtc->num_mixers,
  1284. pstates, cnt);
  1285. if (ctl->ops.set_active_pipes)
  1286. ctl->ops.set_active_pipes(ctl, fetch_active);
  1287. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1288. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1289. if (lm && lm->ops.setup_dim_layer) {
  1290. cstate = to_sde_crtc_state(crtc->state);
  1291. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty)) {
  1292. for (i = 0; i < cstate->num_dim_layers; i++)
  1293. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1294. mixer, &cstate->dim_layer[i]);
  1295. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  1296. }
  1297. }
  1298. end:
  1299. kfree(pstates);
  1300. }
  1301. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1302. struct drm_crtc *crtc)
  1303. {
  1304. struct sde_crtc *sde_crtc;
  1305. struct sde_crtc_state *cstate;
  1306. struct drm_encoder *drm_enc;
  1307. bool is_right_only;
  1308. bool encoder_in_dsc_merge = false;
  1309. if (!crtc || !crtc->state)
  1310. return;
  1311. sde_crtc = to_sde_crtc(crtc);
  1312. cstate = to_sde_crtc_state(crtc->state);
  1313. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS_ONLY)
  1314. return;
  1315. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1316. crtc->state->encoder_mask) {
  1317. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1318. encoder_in_dsc_merge = true;
  1319. break;
  1320. }
  1321. }
  1322. /**
  1323. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1324. * This is due to two reasons:
  1325. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1326. * the left DSC must be used, right DSC cannot be used alone.
  1327. * For right-only partial update, this means swap layer mixers to map
  1328. * Left LM to Right INTF. On later HW this was relaxed.
  1329. * - In DSC Merge mode, the physical encoder has already registered
  1330. * PP0 as the master, to switch to right-only we would have to
  1331. * reprogram to be driven by PP1 instead.
  1332. * To support both cases, we prefer to support the mixer swap solution.
  1333. */
  1334. if (!encoder_in_dsc_merge) {
  1335. if (sde_crtc->mixers_swapped) {
  1336. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1337. sde_crtc->mixers_swapped = false;
  1338. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1);
  1339. }
  1340. return;
  1341. }
  1342. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1343. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1344. if (is_right_only && !sde_crtc->mixers_swapped) {
  1345. /* right-only update swap mixers */
  1346. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1347. sde_crtc->mixers_swapped = true;
  1348. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1349. /* left-only or full update, swap back */
  1350. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1351. sde_crtc->mixers_swapped = false;
  1352. }
  1353. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1354. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1355. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1356. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1357. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1358. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1359. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1360. }
  1361. /**
  1362. * _sde_crtc_blend_setup - configure crtc mixers
  1363. * @crtc: Pointer to drm crtc structure
  1364. * @old_state: Pointer to old crtc state
  1365. * @add_planes: Whether or not to add planes to mixers
  1366. */
  1367. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1368. struct drm_crtc_state *old_state, bool add_planes)
  1369. {
  1370. struct sde_crtc *sde_crtc;
  1371. struct sde_crtc_state *sde_crtc_state;
  1372. struct sde_crtc_mixer *mixer;
  1373. struct sde_hw_ctl *ctl;
  1374. struct sde_hw_mixer *lm;
  1375. struct sde_ctl_flush_cfg cfg = {0,};
  1376. int i;
  1377. if (!crtc)
  1378. return;
  1379. sde_crtc = to_sde_crtc(crtc);
  1380. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1381. mixer = sde_crtc->mixers;
  1382. SDE_DEBUG("%s\n", sde_crtc->name);
  1383. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1384. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1385. return;
  1386. }
  1387. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1388. if (!mixer[i].hw_lm) {
  1389. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1390. return;
  1391. }
  1392. mixer[i].mixer_op_mode = 0;
  1393. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS,
  1394. sde_crtc_state->dirty)) {
  1395. /* clear dim_layer settings */
  1396. lm = mixer[i].hw_lm;
  1397. if (lm->ops.clear_dim_layer)
  1398. lm->ops.clear_dim_layer(lm);
  1399. }
  1400. }
  1401. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1402. /* initialize stage cfg */
  1403. memset(&sde_crtc->stage_cfg, 0, sizeof(sde_crtc->stage_cfg));
  1404. if (add_planes)
  1405. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1406. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1407. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1408. int lm_layout = i / MAX_MIXERS_PER_LAYOUT;
  1409. ctl = mixer[i].hw_ctl;
  1410. lm = mixer[i].hw_lm;
  1411. if (sde_kms_rect_is_null(lm_roi))
  1412. sde_crtc->mixers[i].mixer_op_mode = 0;
  1413. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1414. /* stage config flush mask */
  1415. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1416. ctl->ops.get_pending_flush(ctl, &cfg);
  1417. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1418. mixer[i].hw_lm->idx - LM_0,
  1419. mixer[i].mixer_op_mode,
  1420. ctl->idx - CTL_0,
  1421. cfg.pending_flush_mask);
  1422. if (sde_kms_rect_is_null(lm_roi)) {
  1423. SDE_DEBUG(
  1424. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1425. sde_crtc->name, lm->idx - LM_0,
  1426. ctl->idx - CTL_0);
  1427. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1428. NULL, true);
  1429. } else {
  1430. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1431. &sde_crtc->stage_cfg[lm_layout],
  1432. false);
  1433. }
  1434. }
  1435. _sde_crtc_program_lm_output_roi(crtc);
  1436. }
  1437. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1438. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1439. {
  1440. struct drm_plane *plane;
  1441. struct sde_plane_state *sde_pstate;
  1442. uint32_t mode = 0;
  1443. int rc;
  1444. if (!crtc) {
  1445. SDE_ERROR("invalid state\n");
  1446. return -EINVAL;
  1447. }
  1448. *fb_ns = 0;
  1449. *fb_sec = 0;
  1450. *fb_sec_dir = 0;
  1451. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1452. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1453. rc = PTR_ERR(plane);
  1454. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1455. DRMID(crtc), DRMID(plane), rc);
  1456. return rc;
  1457. }
  1458. sde_pstate = to_sde_plane_state(plane->state);
  1459. mode = sde_plane_get_property(sde_pstate,
  1460. PLANE_PROP_FB_TRANSLATION_MODE);
  1461. switch (mode) {
  1462. case SDE_DRM_FB_NON_SEC:
  1463. (*fb_ns)++;
  1464. break;
  1465. case SDE_DRM_FB_SEC:
  1466. (*fb_sec)++;
  1467. break;
  1468. case SDE_DRM_FB_SEC_DIR_TRANS:
  1469. (*fb_sec_dir)++;
  1470. break;
  1471. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1472. break;
  1473. default:
  1474. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1475. DRMID(plane), mode);
  1476. return -EINVAL;
  1477. }
  1478. }
  1479. return 0;
  1480. }
  1481. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1482. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1483. {
  1484. struct drm_plane *plane;
  1485. const struct drm_plane_state *pstate;
  1486. struct sde_plane_state *sde_pstate;
  1487. uint32_t mode = 0;
  1488. int rc;
  1489. if (!state) {
  1490. SDE_ERROR("invalid state\n");
  1491. return -EINVAL;
  1492. }
  1493. *fb_ns = 0;
  1494. *fb_sec = 0;
  1495. *fb_sec_dir = 0;
  1496. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1497. if (IS_ERR_OR_NULL(pstate)) {
  1498. rc = PTR_ERR(pstate);
  1499. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1500. DRMID(state->crtc), DRMID(plane), rc);
  1501. return rc;
  1502. }
  1503. sde_pstate = to_sde_plane_state(pstate);
  1504. mode = sde_plane_get_property(sde_pstate,
  1505. PLANE_PROP_FB_TRANSLATION_MODE);
  1506. switch (mode) {
  1507. case SDE_DRM_FB_NON_SEC:
  1508. (*fb_ns)++;
  1509. break;
  1510. case SDE_DRM_FB_SEC:
  1511. (*fb_sec)++;
  1512. break;
  1513. case SDE_DRM_FB_SEC_DIR_TRANS:
  1514. (*fb_sec_dir)++;
  1515. break;
  1516. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1517. break;
  1518. default:
  1519. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1520. DRMID(plane), mode);
  1521. return -EINVAL;
  1522. }
  1523. }
  1524. return 0;
  1525. }
  1526. static void _sde_drm_fb_sec_dir_trans(
  1527. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1528. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1529. {
  1530. /* secure display usecase */
  1531. if ((smmu_state->state == ATTACHED)
  1532. && (secure_level == SDE_DRM_SEC_ONLY)) {
  1533. smmu_state->state = catalog->sui_ns_allowed ?
  1534. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1535. smmu_state->secure_level = secure_level;
  1536. smmu_state->transition_type = PRE_COMMIT;
  1537. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1538. if (old_valid_fb)
  1539. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE |
  1540. SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1541. if (catalog->sui_misr_supported)
  1542. smmu_state->sui_misr_state =
  1543. SUI_MISR_ENABLE_REQ;
  1544. /* secure camera usecase */
  1545. } else if (smmu_state->state == ATTACHED) {
  1546. smmu_state->state = DETACH_SEC_REQ;
  1547. smmu_state->secure_level = secure_level;
  1548. smmu_state->transition_type = PRE_COMMIT;
  1549. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1550. }
  1551. }
  1552. static void _sde_drm_fb_transactions(
  1553. struct sde_kms_smmu_state_data *smmu_state,
  1554. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1555. int *ops)
  1556. {
  1557. if (((smmu_state->state == DETACHED)
  1558. || (smmu_state->state == DETACH_ALL_REQ))
  1559. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1560. && ((smmu_state->state == DETACHED_SEC)
  1561. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1562. smmu_state->state = catalog->sui_ns_allowed ?
  1563. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1564. smmu_state->transition_type = post_commit ?
  1565. POST_COMMIT : PRE_COMMIT;
  1566. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1567. if (old_valid_fb)
  1568. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1569. if (catalog->sui_misr_supported)
  1570. smmu_state->sui_misr_state =
  1571. SUI_MISR_DISABLE_REQ;
  1572. } else if ((smmu_state->state == DETACHED_SEC)
  1573. || (smmu_state->state == DETACH_SEC_REQ)) {
  1574. smmu_state->state = ATTACH_SEC_REQ;
  1575. smmu_state->transition_type = post_commit ?
  1576. POST_COMMIT : PRE_COMMIT;
  1577. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1578. if (old_valid_fb)
  1579. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1580. }
  1581. }
  1582. /**
  1583. * sde_crtc_get_secure_transition_ops - determines the operations that
  1584. * need to be performed before transitioning to secure state
  1585. * This function should be called after swapping the new state
  1586. * @crtc: Pointer to drm crtc structure
  1587. * Returns the bitmask of operations need to be performed, -Error in
  1588. * case of error cases
  1589. */
  1590. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1591. struct drm_crtc_state *old_crtc_state,
  1592. bool old_valid_fb)
  1593. {
  1594. struct drm_plane *plane;
  1595. struct drm_encoder *encoder;
  1596. struct sde_crtc *sde_crtc;
  1597. struct sde_kms *sde_kms;
  1598. struct sde_mdss_cfg *catalog;
  1599. struct sde_kms_smmu_state_data *smmu_state;
  1600. uint32_t translation_mode = 0, secure_level;
  1601. int ops = 0;
  1602. bool post_commit = false;
  1603. if (!crtc || !crtc->state) {
  1604. SDE_ERROR("invalid crtc\n");
  1605. return -EINVAL;
  1606. }
  1607. sde_kms = _sde_crtc_get_kms(crtc);
  1608. if (!sde_kms)
  1609. return -EINVAL;
  1610. smmu_state = &sde_kms->smmu_state;
  1611. smmu_state->prev_state = smmu_state->state;
  1612. smmu_state->prev_secure_level = smmu_state->secure_level;
  1613. sde_crtc = to_sde_crtc(crtc);
  1614. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1615. catalog = sde_kms->catalog;
  1616. /*
  1617. * SMMU operations need to be delayed in case of video mode panels
  1618. * when switching back to non_secure mode
  1619. */
  1620. drm_for_each_encoder_mask(encoder, crtc->dev,
  1621. crtc->state->encoder_mask) {
  1622. if (sde_encoder_is_dsi_display(encoder))
  1623. post_commit |= sde_encoder_check_curr_mode(encoder,
  1624. MSM_DISPLAY_VIDEO_MODE);
  1625. }
  1626. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  1627. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  1628. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  1629. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  1630. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1631. if (!plane->state)
  1632. continue;
  1633. translation_mode = sde_plane_get_property(
  1634. to_sde_plane_state(plane->state),
  1635. PLANE_PROP_FB_TRANSLATION_MODE);
  1636. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  1637. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  1638. DRMID(crtc), translation_mode);
  1639. return -EINVAL;
  1640. }
  1641. /* we can break if we find sec_dir plane */
  1642. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  1643. break;
  1644. }
  1645. mutex_lock(&sde_kms->secure_transition_lock);
  1646. switch (translation_mode) {
  1647. case SDE_DRM_FB_SEC_DIR_TRANS:
  1648. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  1649. catalog, old_valid_fb, &ops);
  1650. break;
  1651. case SDE_DRM_FB_SEC:
  1652. case SDE_DRM_FB_NON_SEC:
  1653. _sde_drm_fb_transactions(smmu_state, catalog,
  1654. old_valid_fb, post_commit, &ops);
  1655. break;
  1656. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1657. ops = 0;
  1658. break;
  1659. default:
  1660. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  1661. DRMID(crtc), translation_mode);
  1662. ops = -EINVAL;
  1663. }
  1664. /* log only during actual transition times */
  1665. if (ops) {
  1666. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  1667. DRMID(crtc), smmu_state->state,
  1668. secure_level, smmu_state->secure_level,
  1669. smmu_state->transition_type, ops);
  1670. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  1671. smmu_state->state, smmu_state->transition_type,
  1672. smmu_state->secure_level, old_valid_fb,
  1673. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  1674. }
  1675. mutex_unlock(&sde_kms->secure_transition_lock);
  1676. return ops;
  1677. }
  1678. /**
  1679. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  1680. * LUTs are configured only once during boot
  1681. * @sde_crtc: Pointer to sde crtc
  1682. * @cstate: Pointer to sde crtc state
  1683. */
  1684. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  1685. struct sde_crtc_state *cstate, uint32_t lut_idx)
  1686. {
  1687. struct sde_hw_scaler3_lut_cfg *cfg;
  1688. struct sde_kms *sde_kms;
  1689. u32 *lut_data = NULL;
  1690. size_t len = 0;
  1691. int ret = 0;
  1692. if (!sde_crtc || !cstate) {
  1693. SDE_ERROR("invalid args\n");
  1694. return -EINVAL;
  1695. }
  1696. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  1697. if (!sde_kms)
  1698. return -EINVAL;
  1699. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  1700. return 0;
  1701. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  1702. &cstate->property_state, &len, lut_idx);
  1703. if (!lut_data || !len) {
  1704. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  1705. lut_idx, lut_data, len);
  1706. lut_data = NULL;
  1707. len = 0;
  1708. }
  1709. cfg = &cstate->scl3_lut_cfg;
  1710. switch (lut_idx) {
  1711. case CRTC_PROP_DEST_SCALER_LUT_ED:
  1712. cfg->dir_lut = lut_data;
  1713. cfg->dir_len = len;
  1714. break;
  1715. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  1716. cfg->cir_lut = lut_data;
  1717. cfg->cir_len = len;
  1718. break;
  1719. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  1720. cfg->sep_lut = lut_data;
  1721. cfg->sep_len = len;
  1722. break;
  1723. default:
  1724. ret = -EINVAL;
  1725. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  1726. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  1727. break;
  1728. }
  1729. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  1730. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  1731. cfg->is_configured);
  1732. return ret;
  1733. }
  1734. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  1735. {
  1736. struct sde_crtc *sde_crtc;
  1737. if (!crtc) {
  1738. SDE_ERROR("invalid crtc\n");
  1739. return;
  1740. }
  1741. sde_crtc = to_sde_crtc(crtc);
  1742. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  1743. }
  1744. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  1745. {
  1746. int i;
  1747. /**
  1748. * Check if sufficient hw resources are
  1749. * available as per target caps & topology
  1750. */
  1751. if (!sde_crtc) {
  1752. SDE_ERROR("invalid argument\n");
  1753. return -EINVAL;
  1754. }
  1755. if (!sde_crtc->num_mixers ||
  1756. sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1757. SDE_ERROR("%s: invalid number mixers: %d\n",
  1758. sde_crtc->name, sde_crtc->num_mixers);
  1759. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1760. SDE_EVTLOG_ERROR);
  1761. return -EINVAL;
  1762. }
  1763. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1764. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  1765. || !sde_crtc->mixers[i].hw_ds) {
  1766. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  1767. sde_crtc->name, i);
  1768. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1769. i, sde_crtc->mixers[i].hw_lm,
  1770. sde_crtc->mixers[i].hw_ctl,
  1771. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  1772. return -EINVAL;
  1773. }
  1774. }
  1775. return 0;
  1776. }
  1777. /**
  1778. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  1779. * @crtc: Pointer to drm crtc
  1780. */
  1781. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  1782. {
  1783. struct sde_crtc *sde_crtc;
  1784. struct sde_crtc_state *cstate;
  1785. struct sde_hw_mixer *hw_lm;
  1786. struct sde_hw_ctl *hw_ctl;
  1787. struct sde_hw_ds *hw_ds;
  1788. struct sde_hw_ds_cfg *cfg;
  1789. struct sde_kms *kms;
  1790. u32 op_mode = 0;
  1791. u32 lm_idx = 0, num_mixers = 0;
  1792. int i, count = 0;
  1793. if (!crtc)
  1794. return;
  1795. sde_crtc = to_sde_crtc(crtc);
  1796. cstate = to_sde_crtc_state(crtc->state);
  1797. kms = _sde_crtc_get_kms(crtc);
  1798. num_mixers = sde_crtc->num_mixers;
  1799. count = cstate->num_ds;
  1800. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1801. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->dirty[0],
  1802. cstate->num_ds_enabled);
  1803. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  1804. SDE_DEBUG("no change in settings, skip commit\n");
  1805. } else if (!kms || !kms->catalog) {
  1806. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  1807. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  1808. SDE_DEBUG("dest scaler feature not supported\n");
  1809. } else if (_sde_validate_hw_resources(sde_crtc)) {
  1810. //do nothing
  1811. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  1812. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  1813. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  1814. } else {
  1815. for (i = 0; i < count; i++) {
  1816. cfg = &cstate->ds_cfg[i];
  1817. if (!cfg->flags)
  1818. continue;
  1819. lm_idx = cfg->idx;
  1820. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1821. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  1822. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  1823. /* Setup op mode - Dual/single */
  1824. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  1825. op_mode |= BIT(hw_ds->idx - DS_0);
  1826. if ((i == count-1) && hw_ds->ops.setup_opmode) {
  1827. op_mode |= (cstate->num_ds_enabled ==
  1828. CRTC_DUAL_MIXERS_ONLY) ?
  1829. SDE_DS_OP_MODE_DUAL : 0;
  1830. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  1831. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  1832. }
  1833. /* Setup scaler */
  1834. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  1835. (cfg->flags &
  1836. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  1837. if (hw_ds->ops.setup_scaler)
  1838. hw_ds->ops.setup_scaler(hw_ds,
  1839. &cfg->scl3_cfg,
  1840. &cstate->scl3_lut_cfg);
  1841. }
  1842. /*
  1843. * Dest scaler shares the flush bit of the LM in control
  1844. */
  1845. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  1846. hw_ctl->ops.update_bitmask_mixer(
  1847. hw_ctl, hw_lm->idx, 1);
  1848. }
  1849. }
  1850. }
  1851. static void sde_crtc_frame_event_cb(void *data, u32 event)
  1852. {
  1853. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1854. struct sde_crtc *sde_crtc;
  1855. struct msm_drm_private *priv;
  1856. struct sde_crtc_frame_event *fevent;
  1857. struct sde_kms_frame_event_cb_data *cb_data;
  1858. struct drm_plane *plane;
  1859. u32 ubwc_error;
  1860. unsigned long flags;
  1861. u32 crtc_id;
  1862. cb_data = (struct sde_kms_frame_event_cb_data *)data;
  1863. if (!data) {
  1864. SDE_ERROR("invalid parameters\n");
  1865. return;
  1866. }
  1867. crtc = cb_data->crtc;
  1868. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  1869. SDE_ERROR("invalid parameters\n");
  1870. return;
  1871. }
  1872. sde_crtc = to_sde_crtc(crtc);
  1873. priv = crtc->dev->dev_private;
  1874. crtc_id = drm_crtc_index(crtc);
  1875. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1876. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  1877. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  1878. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  1879. struct sde_crtc_frame_event, list);
  1880. if (fevent)
  1881. list_del_init(&fevent->list);
  1882. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  1883. if (!fevent) {
  1884. SDE_ERROR("crtc%d event %d overflow\n",
  1885. crtc->base.id, event);
  1886. SDE_EVT32(DRMID(crtc), event);
  1887. return;
  1888. }
  1889. /* log and clear plane ubwc errors if any */
  1890. if (event & (SDE_ENCODER_FRAME_EVENT_ERROR
  1891. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  1892. | SDE_ENCODER_FRAME_EVENT_DONE)) {
  1893. drm_for_each_plane_mask(plane, crtc->dev,
  1894. sde_crtc->plane_mask_old) {
  1895. ubwc_error = sde_plane_get_ubwc_error(plane);
  1896. if (ubwc_error) {
  1897. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1898. ubwc_error, SDE_EVTLOG_ERROR);
  1899. SDE_DEBUG("crtc%d plane %d ubwc_error %d\n",
  1900. DRMID(crtc), DRMID(plane),
  1901. ubwc_error);
  1902. sde_plane_clear_ubwc_error(plane);
  1903. }
  1904. }
  1905. }
  1906. if ((event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  1907. (sde_crtc && sde_crtc->retire_frame_event_sf)) {
  1908. sde_crtc->retire_frame_event_time = ktime_get();
  1909. sysfs_notify_dirent(sde_crtc->retire_frame_event_sf);
  1910. }
  1911. fevent->event = event;
  1912. fevent->crtc = crtc;
  1913. fevent->connector = cb_data->connector;
  1914. fevent->ts = ktime_get();
  1915. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  1916. }
  1917. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  1918. struct drm_crtc_state *old_state)
  1919. {
  1920. struct drm_device *dev;
  1921. struct sde_crtc *sde_crtc;
  1922. struct sde_crtc_state *cstate;
  1923. struct drm_connector *conn;
  1924. struct drm_encoder *encoder;
  1925. struct drm_connector_list_iter conn_iter;
  1926. if (!crtc || !crtc->state) {
  1927. SDE_ERROR("invalid crtc\n");
  1928. return;
  1929. }
  1930. dev = crtc->dev;
  1931. sde_crtc = to_sde_crtc(crtc);
  1932. cstate = to_sde_crtc_state(crtc->state);
  1933. SDE_EVT32_VERBOSE(DRMID(crtc));
  1934. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  1935. /* identify connectors attached to this crtc */
  1936. cstate->num_connectors = 0;
  1937. drm_connector_list_iter_begin(dev, &conn_iter);
  1938. drm_for_each_connector_iter(conn, &conn_iter)
  1939. if (conn->state && conn->state->crtc == crtc &&
  1940. cstate->num_connectors < MAX_CONNECTORS) {
  1941. encoder = conn->state->best_encoder;
  1942. if (encoder)
  1943. sde_encoder_register_frame_event_callback(
  1944. encoder,
  1945. sde_crtc_frame_event_cb,
  1946. crtc);
  1947. cstate->connectors[cstate->num_connectors++] = conn;
  1948. sde_connector_prepare_fence(conn);
  1949. }
  1950. drm_connector_list_iter_end(&conn_iter);
  1951. /* prepare main output fence */
  1952. sde_fence_prepare(sde_crtc->output_fence);
  1953. SDE_ATRACE_END("sde_crtc_prepare_commit");
  1954. }
  1955. /**
  1956. * sde_crtc_complete_flip - signal pending page_flip events
  1957. * Any pending vblank events are added to the vblank_event_list
  1958. * so that the next vblank interrupt shall signal them.
  1959. * However PAGE_FLIP events are not handled through the vblank_event_list.
  1960. * This API signals any pending PAGE_FLIP events requested through
  1961. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  1962. * if file!=NULL, this is preclose potential cancel-flip path
  1963. * @crtc: Pointer to drm crtc structure
  1964. * @file: Pointer to drm file
  1965. */
  1966. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  1967. struct drm_file *file)
  1968. {
  1969. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1970. struct drm_device *dev = crtc->dev;
  1971. struct drm_pending_vblank_event *event;
  1972. unsigned long flags;
  1973. spin_lock_irqsave(&dev->event_lock, flags);
  1974. event = sde_crtc->event;
  1975. if (!event)
  1976. goto end;
  1977. /*
  1978. * if regular vblank case (!file) or if cancel-flip from
  1979. * preclose on file that requested flip, then send the
  1980. * event:
  1981. */
  1982. if (!file || (event->base.file_priv == file)) {
  1983. sde_crtc->event = NULL;
  1984. DRM_DEBUG_VBL("%s: send event: %pK\n",
  1985. sde_crtc->name, event);
  1986. SDE_EVT32_VERBOSE(DRMID(crtc));
  1987. drm_crtc_send_vblank_event(crtc, event);
  1988. }
  1989. end:
  1990. spin_unlock_irqrestore(&dev->event_lock, flags);
  1991. }
  1992. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc,
  1993. struct drm_crtc_state *cstate)
  1994. {
  1995. struct drm_encoder *encoder;
  1996. if (!crtc || !crtc->dev || !cstate) {
  1997. SDE_ERROR("invalid crtc\n");
  1998. return INTF_MODE_NONE;
  1999. }
  2000. drm_for_each_encoder_mask(encoder, crtc->dev,
  2001. cstate->encoder_mask) {
  2002. /* continue if copy encoder is encountered */
  2003. if (sde_encoder_in_clone_mode(encoder))
  2004. continue;
  2005. return sde_encoder_get_intf_mode(encoder);
  2006. }
  2007. return INTF_MODE_NONE;
  2008. }
  2009. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  2010. {
  2011. struct drm_encoder *encoder;
  2012. if (!crtc || !crtc->dev) {
  2013. SDE_ERROR("invalid crtc\n");
  2014. return INTF_MODE_NONE;
  2015. }
  2016. drm_for_each_encoder(encoder, crtc->dev)
  2017. if ((encoder->crtc == crtc)
  2018. && !sde_encoder_in_cont_splash(encoder))
  2019. return sde_encoder_get_fps(encoder);
  2020. return 0;
  2021. }
  2022. u32 sde_crtc_get_dfps_maxfps(struct drm_crtc *crtc)
  2023. {
  2024. struct drm_encoder *encoder;
  2025. if (!crtc || !crtc->dev) {
  2026. SDE_ERROR("invalid crtc\n");
  2027. return 0;
  2028. }
  2029. drm_for_each_encoder_mask(encoder, crtc->dev,
  2030. crtc->state->encoder_mask) {
  2031. if (!sde_encoder_in_cont_splash(encoder))
  2032. return sde_encoder_get_dfps_maxfps(encoder);
  2033. }
  2034. return 0;
  2035. }
  2036. static void sde_crtc_vblank_cb(void *data)
  2037. {
  2038. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2039. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2040. /* keep statistics on vblank callback - with auto reset via debugfs */
  2041. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  2042. sde_crtc->vblank_cb_time = ktime_get();
  2043. else
  2044. sde_crtc->vblank_cb_count++;
  2045. sde_crtc->vblank_last_cb_time = ktime_get();
  2046. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  2047. drm_crtc_handle_vblank(crtc);
  2048. DRM_DEBUG_VBL("crtc%d\n", crtc->base.id);
  2049. SDE_EVT32_VERBOSE(DRMID(crtc));
  2050. }
  2051. static void _sde_crtc_retire_event(struct drm_connector *connector,
  2052. ktime_t ts, enum sde_fence_event fence_event)
  2053. {
  2054. if (!connector) {
  2055. SDE_ERROR("invalid param\n");
  2056. return;
  2057. }
  2058. SDE_ATRACE_BEGIN("signal_retire_fence");
  2059. sde_connector_complete_commit(connector, ts, fence_event);
  2060. SDE_ATRACE_END("signal_retire_fence");
  2061. }
  2062. static void sde_crtc_frame_event_work(struct kthread_work *work)
  2063. {
  2064. struct msm_drm_private *priv;
  2065. struct sde_crtc_frame_event *fevent;
  2066. struct drm_crtc *crtc;
  2067. struct sde_crtc *sde_crtc;
  2068. struct sde_kms *sde_kms;
  2069. unsigned long flags;
  2070. bool in_clone_mode = false;
  2071. if (!work) {
  2072. SDE_ERROR("invalid work handle\n");
  2073. return;
  2074. }
  2075. fevent = container_of(work, struct sde_crtc_frame_event, work);
  2076. if (!fevent->crtc || !fevent->crtc->state) {
  2077. SDE_ERROR("invalid crtc\n");
  2078. return;
  2079. }
  2080. crtc = fevent->crtc;
  2081. sde_crtc = to_sde_crtc(crtc);
  2082. sde_kms = _sde_crtc_get_kms(crtc);
  2083. if (!sde_kms) {
  2084. SDE_ERROR("invalid kms handle\n");
  2085. return;
  2086. }
  2087. priv = sde_kms->dev->dev_private;
  2088. SDE_ATRACE_BEGIN("crtc_frame_event");
  2089. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  2090. ktime_to_ns(fevent->ts));
  2091. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  2092. in_clone_mode = (fevent->event & SDE_ENCODER_FRAME_EVENT_CWB_DONE) ?
  2093. true : false;
  2094. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2095. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2096. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  2097. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  2098. /* this should not happen */
  2099. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  2100. crtc->base.id,
  2101. ktime_to_ns(fevent->ts),
  2102. atomic_read(&sde_crtc->frame_pending));
  2103. SDE_EVT32(DRMID(crtc), fevent->event,
  2104. SDE_EVTLOG_FUNC_CASE1);
  2105. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  2106. /* release bandwidth and other resources */
  2107. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  2108. crtc->base.id,
  2109. ktime_to_ns(fevent->ts));
  2110. SDE_EVT32(DRMID(crtc), fevent->event,
  2111. SDE_EVTLOG_FUNC_CASE2);
  2112. sde_core_perf_crtc_release_bw(crtc);
  2113. } else {
  2114. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  2115. SDE_EVTLOG_FUNC_CASE3);
  2116. }
  2117. }
  2118. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  2119. SDE_ATRACE_BEGIN("signal_release_fence");
  2120. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  2121. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2122. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2123. SDE_ATRACE_END("signal_release_fence");
  2124. }
  2125. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2126. /* this api should be called without spin_lock */
  2127. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  2128. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2129. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2130. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  2131. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  2132. crtc->base.id, ktime_to_ns(fevent->ts));
  2133. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  2134. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  2135. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  2136. SDE_ATRACE_END("crtc_frame_event");
  2137. }
  2138. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  2139. struct drm_crtc_state *old_state)
  2140. {
  2141. struct sde_crtc *sde_crtc;
  2142. if (!crtc || !crtc->state) {
  2143. SDE_ERROR("invalid crtc\n");
  2144. return;
  2145. }
  2146. sde_crtc = to_sde_crtc(crtc);
  2147. SDE_EVT32_VERBOSE(DRMID(crtc));
  2148. sde_core_perf_crtc_update(crtc, 0, false);
  2149. }
  2150. /**
  2151. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2152. * @cstate: Pointer to sde crtc state
  2153. */
  2154. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2155. {
  2156. if (!cstate) {
  2157. SDE_ERROR("invalid cstate\n");
  2158. return;
  2159. }
  2160. cstate->input_fence_timeout_ns =
  2161. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2162. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2163. }
  2164. /**
  2165. * _sde_crtc_clear_dim_layers_v1 - clear all dim layer settings
  2166. * @cstate: Pointer to sde crtc state
  2167. */
  2168. static void _sde_crtc_clear_dim_layers_v1(struct sde_crtc_state *cstate)
  2169. {
  2170. u32 i;
  2171. if (!cstate)
  2172. return;
  2173. for (i = 0; i < cstate->num_dim_layers; i++)
  2174. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2175. cstate->num_dim_layers = 0;
  2176. }
  2177. /**
  2178. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2179. * @cstate: Pointer to sde crtc state
  2180. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2181. */
  2182. static void _sde_crtc_set_dim_layer_v1(struct drm_crtc *crtc,
  2183. struct sde_crtc_state *cstate, void __user *usr_ptr)
  2184. {
  2185. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2186. struct sde_drm_dim_layer_cfg *user_cfg;
  2187. struct sde_hw_dim_layer *dim_layer;
  2188. u32 count, i;
  2189. struct sde_kms *kms;
  2190. if (!crtc || !cstate) {
  2191. SDE_ERROR("invalid crtc or cstate\n");
  2192. return;
  2193. }
  2194. dim_layer = cstate->dim_layer;
  2195. if (!usr_ptr) {
  2196. /* usr_ptr is null when setting the default property value */
  2197. _sde_crtc_clear_dim_layers_v1(cstate);
  2198. SDE_DEBUG("dim_layer data removed\n");
  2199. goto clear;
  2200. }
  2201. kms = _sde_crtc_get_kms(crtc);
  2202. if (!kms || !kms->catalog) {
  2203. SDE_ERROR("invalid kms\n");
  2204. return;
  2205. }
  2206. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2207. SDE_ERROR("failed to copy dim_layer data\n");
  2208. return;
  2209. }
  2210. count = dim_layer_v1.num_layers;
  2211. if (count > SDE_MAX_DIM_LAYERS) {
  2212. SDE_ERROR("invalid number of dim_layers:%d", count);
  2213. return;
  2214. }
  2215. /* populate from user space */
  2216. cstate->num_dim_layers = count;
  2217. for (i = 0; i < count; i++) {
  2218. user_cfg = &dim_layer_v1.layer_cfg[i];
  2219. dim_layer[i].flags = user_cfg->flags;
  2220. dim_layer[i].stage = (kms->catalog->has_base_layer) ?
  2221. user_cfg->stage : user_cfg->stage +
  2222. SDE_STAGE_0;
  2223. dim_layer[i].rect.x = user_cfg->rect.x1;
  2224. dim_layer[i].rect.y = user_cfg->rect.y1;
  2225. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2226. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2227. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2228. user_cfg->color_fill.color_0,
  2229. user_cfg->color_fill.color_1,
  2230. user_cfg->color_fill.color_2,
  2231. user_cfg->color_fill.color_3,
  2232. };
  2233. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2234. i, dim_layer[i].flags, dim_layer[i].stage);
  2235. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2236. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2237. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2238. dim_layer[i].color_fill.color_0,
  2239. dim_layer[i].color_fill.color_1,
  2240. dim_layer[i].color_fill.color_2,
  2241. dim_layer[i].color_fill.color_3);
  2242. }
  2243. clear:
  2244. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  2245. }
  2246. /**
  2247. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2248. * @sde_crtc : Pointer to sde crtc
  2249. * @cstate : Pointer to sde crtc state
  2250. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2251. */
  2252. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2253. struct sde_crtc_state *cstate,
  2254. void __user *usr_ptr)
  2255. {
  2256. struct sde_drm_dest_scaler_data ds_data;
  2257. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2258. struct sde_drm_scaler_v2 scaler_v2;
  2259. void __user *scaler_v2_usr;
  2260. int i, count;
  2261. if (!sde_crtc || !cstate) {
  2262. SDE_ERROR("invalid sde_crtc/state\n");
  2263. return -EINVAL;
  2264. }
  2265. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2266. if (!usr_ptr) {
  2267. SDE_DEBUG("ds data removed\n");
  2268. return 0;
  2269. }
  2270. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2271. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2272. sde_crtc->name);
  2273. return -EINVAL;
  2274. }
  2275. count = ds_data.num_dest_scaler;
  2276. if (!count) {
  2277. SDE_DEBUG("no ds data available\n");
  2278. return 0;
  2279. }
  2280. if (count > SDE_MAX_DS_COUNT) {
  2281. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2282. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2283. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2284. return -EINVAL;
  2285. }
  2286. /* Populate from user space */
  2287. for (i = 0; i < count; i++) {
  2288. ds_cfg_usr = &ds_data.ds_cfg[i];
  2289. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2290. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2291. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2292. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2293. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2294. if (ds_cfg_usr->scaler_cfg) {
  2295. scaler_v2_usr =
  2296. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2297. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2298. sizeof(scaler_v2))) {
  2299. SDE_ERROR("%s:scaler: copy from user failed\n",
  2300. sde_crtc->name);
  2301. return -EINVAL;
  2302. }
  2303. }
  2304. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2305. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2306. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2307. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2308. scaler_v2.dst_width, scaler_v2.dst_height);
  2309. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2310. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2311. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2312. scaler_v2.dst_width, scaler_v2.dst_height);
  2313. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2314. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2315. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2316. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2317. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2318. ds_cfg_usr->lm_height);
  2319. }
  2320. cstate->num_ds = count;
  2321. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2322. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count);
  2323. return 0;
  2324. }
  2325. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2326. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2327. struct sde_hw_ds_cfg *prev_cfg)
  2328. {
  2329. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2330. || !cfg->lm_width || !cfg->lm_height) {
  2331. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2332. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2333. hdisplay, mode->vdisplay);
  2334. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2335. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2336. return -E2BIG;
  2337. }
  2338. if (prev_cfg && (cfg->lm_width != prev_cfg->lm_width ||
  2339. cfg->lm_height != prev_cfg->lm_height)) {
  2340. SDE_ERROR("crtc%d: uneven lm split [%d,%d], [%d %d]\n",
  2341. crtc->base.id, cfg->lm_width,
  2342. cfg->lm_height, prev_cfg->lm_width,
  2343. prev_cfg->lm_height);
  2344. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2345. prev_cfg->lm_width, prev_cfg->lm_height,
  2346. SDE_EVTLOG_ERROR);
  2347. return -EINVAL;
  2348. }
  2349. return 0;
  2350. }
  2351. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2352. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2353. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2354. u32 max_in_width, u32 max_out_width)
  2355. {
  2356. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2357. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2358. /**
  2359. * Scaler src and dst width shouldn't exceed the maximum
  2360. * width limitation. Also, if there is no partial update
  2361. * dst width and height must match display resolution.
  2362. */
  2363. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2364. cfg->scl3_cfg.dst_width > max_out_width ||
  2365. !cfg->scl3_cfg.src_width[0] ||
  2366. !cfg->scl3_cfg.dst_width ||
  2367. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2368. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2369. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2370. SDE_ERROR("crtc%d: ", crtc->base.id);
  2371. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2372. cfg->scl3_cfg.src_width[0],
  2373. cfg->scl3_cfg.dst_width,
  2374. cfg->scl3_cfg.dst_height,
  2375. hdisplay, mode->vdisplay);
  2376. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2377. sde_crtc->num_mixers, cfg->flags,
  2378. hw_ds->idx - DS_0);
  2379. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2380. cfg->scl3_cfg.enable,
  2381. cfg->scl3_cfg.de.enable);
  2382. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2383. cfg->scl3_cfg.de.enable, cfg->flags,
  2384. max_in_width, max_out_width,
  2385. cfg->scl3_cfg.src_width[0],
  2386. cfg->scl3_cfg.dst_width,
  2387. cfg->scl3_cfg.dst_height, hdisplay,
  2388. mode->vdisplay, sde_crtc->num_mixers,
  2389. SDE_EVTLOG_ERROR);
  2390. cfg->flags &=
  2391. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2392. cfg->flags &=
  2393. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2394. return -EINVAL;
  2395. }
  2396. }
  2397. return 0;
  2398. }
  2399. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2400. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2401. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2402. u32 hdisplay, u32 *num_ds_enable, u32 max_in_width, u32 max_out_width)
  2403. {
  2404. int i, ret;
  2405. u32 lm_idx;
  2406. struct sde_hw_ds_cfg *cfg, *prev_cfg;
  2407. for (i = 0; i < cstate->num_ds; i++) {
  2408. cfg = &cstate->ds_cfg[i];
  2409. prev_cfg = (i > 0) ? &cstate->ds_cfg[i - 1] : NULL;
  2410. lm_idx = cfg->idx;
  2411. /**
  2412. * Validate against topology
  2413. * No of dest scalers should match the num of mixers
  2414. * unless it is partial update left only/right only use case
  2415. */
  2416. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2417. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2418. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2419. crtc->base.id, i, lm_idx, cfg->flags);
  2420. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2421. SDE_EVTLOG_ERROR);
  2422. return -EINVAL;
  2423. }
  2424. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2425. if (!max_in_width && !max_out_width) {
  2426. max_in_width = hw_ds->scl->top->maxinputwidth;
  2427. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2428. if (cstate->num_ds == CRTC_DUAL_MIXERS_ONLY)
  2429. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2430. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2431. max_in_width, max_out_width, cstate->num_ds);
  2432. }
  2433. /* Check LM width and height */
  2434. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2435. prev_cfg);
  2436. if (ret)
  2437. return ret;
  2438. /* Check scaler data */
  2439. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2440. hw_ds, cfg, hdisplay,
  2441. max_in_width, max_out_width);
  2442. if (ret)
  2443. return ret;
  2444. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2445. (*num_ds_enable)++;
  2446. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2447. hw_ds->idx - DS_0, cfg->flags);
  2448. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2449. }
  2450. return 0;
  2451. }
  2452. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  2453. struct sde_crtc_state *cstate, u32 num_ds_enable)
  2454. {
  2455. struct sde_hw_ds_cfg *cfg;
  2456. int i;
  2457. SDE_DEBUG("dest scaler status : %d -> %d\n",
  2458. cstate->num_ds_enabled, num_ds_enable);
  2459. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  2460. cstate->num_ds, cstate->dirty[0]);
  2461. if (cstate->num_ds_enabled != num_ds_enable) {
  2462. /* Disabling destination scaler */
  2463. if (!num_ds_enable) {
  2464. for (i = 0; i < cstate->num_ds; i++) {
  2465. cfg = &cstate->ds_cfg[i];
  2466. cfg->idx = i;
  2467. /* Update scaler settings in disable case */
  2468. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2469. cfg->scl3_cfg.enable = 0;
  2470. cfg->scl3_cfg.de.enable = 0;
  2471. }
  2472. }
  2473. cstate->num_ds_enabled = num_ds_enable;
  2474. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2475. } else {
  2476. if (!cstate->num_ds_enabled)
  2477. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2478. }
  2479. }
  2480. /**
  2481. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  2482. * @crtc : Pointer to drm crtc
  2483. * @state : Pointer to drm crtc state
  2484. */
  2485. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  2486. struct drm_crtc_state *state)
  2487. {
  2488. struct sde_crtc *sde_crtc;
  2489. struct sde_crtc_state *cstate;
  2490. struct drm_display_mode *mode;
  2491. struct sde_kms *kms;
  2492. struct sde_hw_ds *hw_ds = NULL;
  2493. u32 ret = 0;
  2494. u32 num_ds_enable = 0, hdisplay = 0;
  2495. u32 max_in_width = 0, max_out_width = 0;
  2496. if (!crtc || !state)
  2497. return -EINVAL;
  2498. sde_crtc = to_sde_crtc(crtc);
  2499. cstate = to_sde_crtc_state(state);
  2500. kms = _sde_crtc_get_kms(crtc);
  2501. mode = &state->adjusted_mode;
  2502. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2503. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  2504. SDE_DEBUG("dest scaler property not set, skip validation\n");
  2505. return 0;
  2506. }
  2507. if (!kms || !kms->catalog) {
  2508. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  2509. return -EINVAL;
  2510. }
  2511. if (!kms->catalog->mdp[0].has_dest_scaler) {
  2512. SDE_DEBUG("dest scaler feature not supported\n");
  2513. return 0;
  2514. }
  2515. if (!sde_crtc->num_mixers) {
  2516. SDE_DEBUG("mixers not allocated\n");
  2517. return 0;
  2518. }
  2519. ret = _sde_validate_hw_resources(sde_crtc);
  2520. if (ret)
  2521. goto err;
  2522. /**
  2523. * No of dest scalers shouldn't exceed hw ds block count and
  2524. * also, match the num of mixers unless it is partial update
  2525. * left only/right only use case - currently PU + DS is not supported
  2526. */
  2527. if (cstate->num_ds > kms->catalog->ds_count ||
  2528. ((cstate->num_ds != sde_crtc->num_mixers) &&
  2529. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2530. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  2531. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  2532. cstate->ds_cfg[0].flags);
  2533. ret = -EINVAL;
  2534. goto err;
  2535. }
  2536. /**
  2537. * Check if DS needs to be enabled or disabled
  2538. * In case of enable, validate the data
  2539. */
  2540. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  2541. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  2542. cstate->num_ds, cstate->ds_cfg[0].flags);
  2543. goto disable;
  2544. }
  2545. /* Display resolution */
  2546. hdisplay = mode->hdisplay/sde_crtc->num_mixers;
  2547. /* Validate the DS data */
  2548. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  2549. mode, hw_ds, hdisplay, &num_ds_enable,
  2550. max_in_width, max_out_width);
  2551. if (ret)
  2552. goto err;
  2553. disable:
  2554. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, num_ds_enable);
  2555. return 0;
  2556. err:
  2557. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2558. return ret;
  2559. }
  2560. /**
  2561. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences
  2562. * @crtc: Pointer to CRTC object
  2563. */
  2564. static void _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  2565. {
  2566. struct drm_plane *plane = NULL;
  2567. uint32_t wait_ms = 1;
  2568. ktime_t kt_end, kt_wait;
  2569. int rc = 0;
  2570. SDE_DEBUG("\n");
  2571. if (!crtc || !crtc->state) {
  2572. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  2573. return;
  2574. }
  2575. /* use monotonic timer to limit total fence wait time */
  2576. kt_end = ktime_add_ns(ktime_get(),
  2577. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  2578. /*
  2579. * Wait for fences sequentially, as all of them need to be signalled
  2580. * before we can proceed.
  2581. *
  2582. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  2583. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  2584. * that each plane can check its fence status and react appropriately
  2585. * if its fence has timed out. Call input fence wait multiple times if
  2586. * fence wait is interrupted due to interrupt call.
  2587. */
  2588. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  2589. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2590. do {
  2591. kt_wait = ktime_sub(kt_end, ktime_get());
  2592. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  2593. wait_ms = ktime_to_ms(kt_wait);
  2594. else
  2595. wait_ms = 0;
  2596. rc = sde_plane_wait_input_fence(plane, wait_ms);
  2597. } while (wait_ms && rc == -ERESTARTSYS);
  2598. }
  2599. SDE_ATRACE_END("plane_wait_input_fence");
  2600. }
  2601. static void _sde_crtc_setup_mixer_for_encoder(
  2602. struct drm_crtc *crtc,
  2603. struct drm_encoder *enc)
  2604. {
  2605. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2606. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2607. struct sde_rm *rm = &sde_kms->rm;
  2608. struct sde_crtc_mixer *mixer;
  2609. struct sde_hw_ctl *last_valid_ctl = NULL;
  2610. int i;
  2611. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  2612. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  2613. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  2614. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  2615. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  2616. /* Set up all the mixers and ctls reserved by this encoder */
  2617. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  2618. mixer = &sde_crtc->mixers[i];
  2619. if (!sde_rm_get_hw(rm, &lm_iter))
  2620. break;
  2621. mixer->hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  2622. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  2623. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  2624. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  2625. mixer->hw_lm->idx - LM_0);
  2626. mixer->hw_ctl = last_valid_ctl;
  2627. } else {
  2628. mixer->hw_ctl = (struct sde_hw_ctl *)ctl_iter.hw;
  2629. last_valid_ctl = mixer->hw_ctl;
  2630. sde_crtc->num_ctls++;
  2631. }
  2632. /* Shouldn't happen, mixers are always >= ctls */
  2633. if (!mixer->hw_ctl) {
  2634. SDE_ERROR("no valid ctls found for lm %d\n",
  2635. mixer->hw_lm->idx - LM_0);
  2636. return;
  2637. }
  2638. /* Dspp may be null */
  2639. (void) sde_rm_get_hw(rm, &dspp_iter);
  2640. mixer->hw_dspp = (struct sde_hw_dspp *)dspp_iter.hw;
  2641. /* DS may be null */
  2642. (void) sde_rm_get_hw(rm, &ds_iter);
  2643. mixer->hw_ds = (struct sde_hw_ds *)ds_iter.hw;
  2644. mixer->encoder = enc;
  2645. sde_crtc->num_mixers++;
  2646. SDE_DEBUG("setup mixer %d: lm %d\n",
  2647. i, mixer->hw_lm->idx - LM_0);
  2648. SDE_DEBUG("setup mixer %d: ctl %d\n",
  2649. i, mixer->hw_ctl->idx - CTL_0);
  2650. if (mixer->hw_ds)
  2651. SDE_DEBUG("setup mixer %d: ds %d\n",
  2652. i, mixer->hw_ds->idx - DS_0);
  2653. }
  2654. }
  2655. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  2656. {
  2657. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2658. struct drm_encoder *enc;
  2659. sde_crtc->num_ctls = 0;
  2660. sde_crtc->num_mixers = 0;
  2661. sde_crtc->mixers_swapped = false;
  2662. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  2663. mutex_lock(&sde_crtc->crtc_lock);
  2664. /* Check for mixers on all encoders attached to this crtc */
  2665. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  2666. if (enc->crtc != crtc)
  2667. continue;
  2668. /* avoid overwriting mixers info from a copy encoder */
  2669. if (sde_encoder_in_clone_mode(enc))
  2670. continue;
  2671. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  2672. }
  2673. mutex_unlock(&sde_crtc->crtc_lock);
  2674. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  2675. }
  2676. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  2677. {
  2678. int i;
  2679. struct sde_crtc_state *cstate;
  2680. cstate = to_sde_crtc_state(state);
  2681. cstate->is_ppsplit = false;
  2682. for (i = 0; i < cstate->num_connectors; i++) {
  2683. struct drm_connector *conn = cstate->connectors[i];
  2684. if (sde_connector_get_topology_name(conn) ==
  2685. SDE_RM_TOPOLOGY_PPSPLIT)
  2686. cstate->is_ppsplit = true;
  2687. }
  2688. }
  2689. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc,
  2690. struct drm_crtc_state *state)
  2691. {
  2692. struct sde_crtc *sde_crtc;
  2693. struct sde_crtc_state *cstate;
  2694. struct drm_display_mode *adj_mode;
  2695. u32 crtc_split_width;
  2696. int i;
  2697. if (!crtc || !state) {
  2698. SDE_ERROR("invalid args\n");
  2699. return;
  2700. }
  2701. sde_crtc = to_sde_crtc(crtc);
  2702. cstate = to_sde_crtc_state(state);
  2703. adj_mode = &state->adjusted_mode;
  2704. crtc_split_width = sde_crtc_get_mixer_width(sde_crtc, cstate, adj_mode);
  2705. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2706. cstate->lm_bounds[i].x = crtc_split_width * i;
  2707. cstate->lm_bounds[i].y = 0;
  2708. cstate->lm_bounds[i].w = crtc_split_width;
  2709. cstate->lm_bounds[i].h =
  2710. sde_crtc_get_mixer_height(sde_crtc, cstate, adj_mode);
  2711. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i],
  2712. sizeof(cstate->lm_roi[i]));
  2713. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  2714. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  2715. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  2716. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  2717. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  2718. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  2719. }
  2720. drm_mode_debug_printmodeline(adj_mode);
  2721. }
  2722. static void _sde_crtc_clear_all_blend_stages(struct sde_crtc *sde_crtc)
  2723. {
  2724. struct sde_crtc_mixer mixer;
  2725. /*
  2726. * Use mixer[0] to get hw_ctl which will use ops to clear
  2727. * all blendstages. Clear all blendstages will iterate through
  2728. * all mixers.
  2729. */
  2730. if (sde_crtc->num_mixers) {
  2731. mixer = sde_crtc->mixers[0];
  2732. if (mixer.hw_ctl && mixer.hw_ctl->ops.clear_all_blendstages)
  2733. mixer.hw_ctl->ops.clear_all_blendstages(mixer.hw_ctl);
  2734. if (mixer.hw_ctl && mixer.hw_ctl->ops.set_active_pipes)
  2735. mixer.hw_ctl->ops.set_active_pipes(mixer.hw_ctl, NULL);
  2736. }
  2737. }
  2738. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  2739. struct drm_crtc_state *old_state)
  2740. {
  2741. struct sde_crtc *sde_crtc;
  2742. struct drm_encoder *encoder;
  2743. struct drm_device *dev;
  2744. struct sde_kms *sde_kms;
  2745. struct drm_plane *plane;
  2746. struct sde_splash_display *splash_display;
  2747. bool cont_splash_enabled = false, apply_cp_prop = false;
  2748. size_t i;
  2749. if (!crtc) {
  2750. SDE_ERROR("invalid crtc\n");
  2751. return;
  2752. }
  2753. if (!crtc->state->enable) {
  2754. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  2755. crtc->base.id, crtc->state->enable);
  2756. return;
  2757. }
  2758. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2759. SDE_ERROR("power resource is not enabled\n");
  2760. return;
  2761. }
  2762. sde_kms = _sde_crtc_get_kms(crtc);
  2763. if (!sde_kms)
  2764. return;
  2765. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  2766. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2767. sde_crtc = to_sde_crtc(crtc);
  2768. dev = crtc->dev;
  2769. if (!sde_crtc->num_mixers) {
  2770. _sde_crtc_setup_mixers(crtc);
  2771. _sde_crtc_setup_is_ppsplit(crtc->state);
  2772. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  2773. _sde_crtc_clear_all_blend_stages(sde_crtc);
  2774. }
  2775. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2776. if (encoder->crtc != crtc)
  2777. continue;
  2778. /* encoder will trigger pending mask now */
  2779. sde_encoder_trigger_kickoff_pending(encoder);
  2780. }
  2781. /* update performance setting */
  2782. sde_core_perf_crtc_update(crtc, 1, false);
  2783. /*
  2784. * If no mixers have been allocated in sde_crtc_atomic_check(),
  2785. * it means we are trying to flush a CRTC whose state is disabled:
  2786. * nothing else needs to be done.
  2787. */
  2788. if (unlikely(!sde_crtc->num_mixers))
  2789. goto end;
  2790. _sde_crtc_blend_setup(crtc, old_state, true);
  2791. _sde_crtc_dest_scaler_setup(crtc);
  2792. if (old_state->mode_changed) {
  2793. sde_core_perf_crtc_update_uidle(crtc, true);
  2794. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2795. if (plane->state && plane->state->fb)
  2796. _sde_plane_set_qos_lut(plane, crtc,
  2797. plane->state->fb);
  2798. }
  2799. }
  2800. /*
  2801. * Since CP properties use AXI buffer to program the
  2802. * HW, check if context bank is in attached state,
  2803. * apply color processing properties only if
  2804. * smmu state is attached,
  2805. */
  2806. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  2807. splash_display = &sde_kms->splash_data.splash_display[i];
  2808. if (splash_display->cont_splash_enabled &&
  2809. splash_display->encoder &&
  2810. crtc == splash_display->encoder->crtc)
  2811. cont_splash_enabled = true;
  2812. }
  2813. apply_cp_prop = sde_kms->catalog->trusted_vm_env ?
  2814. true : sde_crtc->enabled;
  2815. if (sde_kms_is_cp_operation_allowed(sde_kms) &&
  2816. (cont_splash_enabled || apply_cp_prop))
  2817. sde_cp_crtc_apply_properties(crtc);
  2818. /*
  2819. * PP_DONE irq is only used by command mode for now.
  2820. * It is better to request pending before FLUSH and START trigger
  2821. * to make sure no pp_done irq missed.
  2822. * This is safe because no pp_done will happen before SW trigger
  2823. * in command mode.
  2824. */
  2825. end:
  2826. SDE_ATRACE_END("crtc_atomic_begin");
  2827. }
  2828. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  2829. struct drm_crtc_state *old_crtc_state)
  2830. {
  2831. struct drm_encoder *encoder;
  2832. struct sde_crtc *sde_crtc;
  2833. struct drm_device *dev;
  2834. struct drm_plane *plane;
  2835. struct msm_drm_private *priv;
  2836. struct sde_crtc_state *cstate;
  2837. struct sde_kms *sde_kms;
  2838. int i;
  2839. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2840. SDE_ERROR("invalid crtc\n");
  2841. return;
  2842. }
  2843. if (!crtc->state->enable) {
  2844. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  2845. crtc->base.id, crtc->state->enable);
  2846. return;
  2847. }
  2848. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2849. SDE_ERROR("power resource is not enabled\n");
  2850. return;
  2851. }
  2852. sde_kms = _sde_crtc_get_kms(crtc);
  2853. if (!sde_kms) {
  2854. SDE_ERROR("invalid kms\n");
  2855. return;
  2856. }
  2857. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2858. sde_crtc = to_sde_crtc(crtc);
  2859. cstate = to_sde_crtc_state(crtc->state);
  2860. dev = crtc->dev;
  2861. priv = dev->dev_private;
  2862. if ((sde_crtc->cache_state == CACHE_STATE_PRE_CACHE) &&
  2863. sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  2864. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_WRITE,
  2865. false);
  2866. else
  2867. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  2868. /*
  2869. * If no mixers has been allocated in sde_crtc_atomic_check(),
  2870. * it means we are trying to flush a CRTC whose state is disabled:
  2871. * nothing else needs to be done.
  2872. */
  2873. if (unlikely(!sde_crtc->num_mixers))
  2874. return;
  2875. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  2876. /*
  2877. * For planes without commit update, drm framework will not add
  2878. * those planes to current state since hardware update is not
  2879. * required. However, if those planes were power collapsed since
  2880. * last commit cycle, driver has to restore the hardware state
  2881. * of those planes explicitly here prior to plane flush.
  2882. * Also use this iteration to see if any plane requires cache,
  2883. * so during the perf update driver can activate/deactivate
  2884. * the cache accordingly.
  2885. */
  2886. for (i = 0; i < SDE_SYS_CACHE_MAX; i++)
  2887. sde_crtc->new_perf.llcc_active[i] = false;
  2888. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2889. sde_plane_restore(plane);
  2890. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  2891. if (sde_plane_is_cache_required(plane, i))
  2892. sde_crtc->new_perf.llcc_active[i] = true;
  2893. }
  2894. }
  2895. sde_core_perf_crtc_update_llcc(crtc);
  2896. /* wait for acquire fences before anything else is done */
  2897. _sde_crtc_wait_for_fences(crtc);
  2898. if (!cstate->rsc_update) {
  2899. drm_for_each_encoder_mask(encoder, dev,
  2900. crtc->state->encoder_mask) {
  2901. cstate->rsc_client =
  2902. sde_encoder_get_rsc_client(encoder);
  2903. }
  2904. cstate->rsc_update = true;
  2905. }
  2906. /*
  2907. * Final plane updates: Give each plane a chance to complete all
  2908. * required writes/flushing before crtc's "flush
  2909. * everything" call below.
  2910. */
  2911. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2912. if (sde_kms->smmu_state.transition_error)
  2913. sde_plane_set_error(plane, true);
  2914. sde_plane_flush(plane);
  2915. }
  2916. /* Kickoff will be scheduled by outer layer */
  2917. SDE_ATRACE_END("sde_crtc_atomic_flush");
  2918. }
  2919. /**
  2920. * sde_crtc_destroy_state - state destroy hook
  2921. * @crtc: drm CRTC
  2922. * @state: CRTC state object to release
  2923. */
  2924. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  2925. struct drm_crtc_state *state)
  2926. {
  2927. struct sde_crtc *sde_crtc;
  2928. struct sde_crtc_state *cstate;
  2929. struct drm_encoder *enc;
  2930. struct sde_kms *sde_kms;
  2931. if (!crtc || !state) {
  2932. SDE_ERROR("invalid argument(s)\n");
  2933. return;
  2934. }
  2935. sde_crtc = to_sde_crtc(crtc);
  2936. cstate = to_sde_crtc_state(state);
  2937. sde_kms = _sde_crtc_get_kms(crtc);
  2938. if (!sde_kms) {
  2939. SDE_ERROR("invalid sde_kms\n");
  2940. return;
  2941. }
  2942. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2943. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  2944. sde_rm_release(&sde_kms->rm, enc, true);
  2945. __drm_atomic_helper_crtc_destroy_state(state);
  2946. /* destroy value helper */
  2947. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  2948. &cstate->property_state);
  2949. }
  2950. static int _sde_crtc_flush_frame_events(struct drm_crtc *crtc)
  2951. {
  2952. struct sde_crtc *sde_crtc;
  2953. int i;
  2954. if (!crtc) {
  2955. SDE_ERROR("invalid argument\n");
  2956. return -EINVAL;
  2957. }
  2958. sde_crtc = to_sde_crtc(crtc);
  2959. if (!atomic_read(&sde_crtc->frame_pending)) {
  2960. SDE_DEBUG("no frames pending\n");
  2961. return 0;
  2962. }
  2963. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  2964. /*
  2965. * flush all the event thread work to make sure all the
  2966. * FRAME_EVENTS from encoder are propagated to crtc
  2967. */
  2968. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  2969. if (list_empty(&sde_crtc->frame_events[i].list))
  2970. kthread_flush_work(&sde_crtc->frame_events[i].work);
  2971. }
  2972. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  2973. return 0;
  2974. }
  2975. /**
  2976. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  2977. * @crtc: Pointer to crtc structure
  2978. */
  2979. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  2980. {
  2981. struct drm_plane *plane;
  2982. struct drm_plane_state *state;
  2983. struct sde_crtc *sde_crtc;
  2984. struct sde_crtc_mixer *mixer;
  2985. struct sde_hw_ctl *ctl;
  2986. if (!crtc)
  2987. return;
  2988. sde_crtc = to_sde_crtc(crtc);
  2989. mixer = sde_crtc->mixers;
  2990. if (!mixer)
  2991. return;
  2992. ctl = mixer->hw_ctl;
  2993. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2994. state = plane->state;
  2995. if (!state)
  2996. continue;
  2997. /* clear plane flush bitmask */
  2998. sde_plane_ctl_flush(plane, ctl, false);
  2999. }
  3000. }
  3001. static void _sde_crtc_schedule_idle_notify(struct drm_crtc *crtc)
  3002. {
  3003. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3004. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3005. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  3006. struct msm_drm_private *priv;
  3007. struct msm_drm_thread *event_thread;
  3008. int idle_time = 0;
  3009. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  3010. return;
  3011. priv = sde_kms->dev->dev_private;
  3012. idle_time = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_TIMEOUT);
  3013. if (!idle_time ||
  3014. !sde_encoder_check_curr_mode(sde_crtc->mixers[0].encoder,
  3015. MSM_DISPLAY_VIDEO_MODE) ||
  3016. (crtc->index >= ARRAY_SIZE(priv->event_thread)) ||
  3017. (sde_crtc->cache_state > CACHE_STATE_NORMAL))
  3018. return;
  3019. /* schedule the idle notify delayed work */
  3020. event_thread = &priv->event_thread[crtc->index];
  3021. kthread_mod_delayed_work(&event_thread->worker,
  3022. &sde_crtc->idle_notify_work, msecs_to_jiffies(idle_time));
  3023. SDE_DEBUG("schedule idle notify work in %dms\n", idle_time);
  3024. }
  3025. /**
  3026. * sde_crtc_reset_hw - attempt hardware reset on errors
  3027. * @crtc: Pointer to DRM crtc instance
  3028. * @old_state: Pointer to crtc state for previous commit
  3029. * @recovery_events: Whether or not recovery events are enabled
  3030. * Returns: Zero if current commit should still be attempted
  3031. */
  3032. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  3033. bool recovery_events)
  3034. {
  3035. struct drm_plane *plane_halt[MAX_PLANES];
  3036. struct drm_plane *plane;
  3037. struct drm_encoder *encoder;
  3038. struct sde_crtc *sde_crtc;
  3039. struct sde_crtc_state *cstate;
  3040. struct sde_hw_ctl *ctl;
  3041. signed int i, plane_count;
  3042. int rc;
  3043. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  3044. return -EINVAL;
  3045. sde_crtc = to_sde_crtc(crtc);
  3046. cstate = to_sde_crtc_state(crtc->state);
  3047. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  3048. /* optionally generate a panic instead of performing a h/w reset */
  3049. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  3050. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3051. ctl = sde_crtc->mixers[i].hw_ctl;
  3052. if (!ctl || !ctl->ops.reset)
  3053. continue;
  3054. rc = ctl->ops.reset(ctl);
  3055. if (rc) {
  3056. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  3057. crtc->base.id, ctl->idx - CTL_0);
  3058. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  3059. SDE_EVTLOG_ERROR);
  3060. break;
  3061. }
  3062. }
  3063. /* Early out if simple ctl reset succeeded */
  3064. if (i == sde_crtc->num_ctls)
  3065. return 0;
  3066. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  3067. /* force all components in the system into reset at the same time */
  3068. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3069. ctl = sde_crtc->mixers[i].hw_ctl;
  3070. if (!ctl || !ctl->ops.hard_reset)
  3071. continue;
  3072. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  3073. ctl->ops.hard_reset(ctl, true);
  3074. }
  3075. plane_count = 0;
  3076. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  3077. if (plane_count >= ARRAY_SIZE(plane_halt))
  3078. break;
  3079. plane_halt[plane_count++] = plane;
  3080. sde_plane_halt_requests(plane, true);
  3081. sde_plane_set_revalidate(plane, true);
  3082. }
  3083. /* provide safe "border color only" commit configuration for later */
  3084. _sde_crtc_remove_pipe_flush(crtc);
  3085. _sde_crtc_blend_setup(crtc, old_state, false);
  3086. /* take h/w components out of reset */
  3087. for (i = plane_count - 1; i >= 0; --i)
  3088. sde_plane_halt_requests(plane_halt[i], false);
  3089. /* attempt to poll for start of frame cycle before reset release */
  3090. list_for_each_entry(encoder,
  3091. &crtc->dev->mode_config.encoder_list, head) {
  3092. if (encoder->crtc != crtc)
  3093. continue;
  3094. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3095. sde_encoder_poll_line_counts(encoder);
  3096. }
  3097. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3098. ctl = sde_crtc->mixers[i].hw_ctl;
  3099. if (!ctl || !ctl->ops.hard_reset)
  3100. continue;
  3101. ctl->ops.hard_reset(ctl, false);
  3102. }
  3103. list_for_each_entry(encoder,
  3104. &crtc->dev->mode_config.encoder_list, head) {
  3105. if (encoder->crtc != crtc)
  3106. continue;
  3107. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3108. sde_encoder_kickoff(encoder, false, true);
  3109. }
  3110. /* panic the device if VBIF is not in good state */
  3111. return !recovery_events ? 0 : -EAGAIN;
  3112. }
  3113. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  3114. struct drm_crtc_state *old_state)
  3115. {
  3116. struct drm_encoder *encoder;
  3117. struct drm_device *dev;
  3118. struct sde_crtc *sde_crtc;
  3119. struct sde_kms *sde_kms;
  3120. struct sde_crtc_state *cstate;
  3121. bool is_error = false;
  3122. unsigned long flags;
  3123. enum sde_crtc_idle_pc_state idle_pc_state;
  3124. struct sde_encoder_kickoff_params params = { 0 };
  3125. if (!crtc) {
  3126. SDE_ERROR("invalid argument\n");
  3127. return;
  3128. }
  3129. dev = crtc->dev;
  3130. sde_crtc = to_sde_crtc(crtc);
  3131. sde_kms = _sde_crtc_get_kms(crtc);
  3132. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3133. SDE_ERROR("invalid argument\n");
  3134. return;
  3135. }
  3136. cstate = to_sde_crtc_state(crtc->state);
  3137. /*
  3138. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3139. * it means we are trying to start a CRTC whose state is disabled:
  3140. * nothing else needs to be done.
  3141. */
  3142. if (unlikely(!sde_crtc->num_mixers))
  3143. return;
  3144. SDE_ATRACE_BEGIN("crtc_commit");
  3145. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  3146. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3147. if (encoder->crtc != crtc)
  3148. continue;
  3149. /*
  3150. * Encoder will flush/start now, unless it has a tx pending.
  3151. * If so, it may delay and flush at an irq event (e.g. ppdone)
  3152. */
  3153. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  3154. crtc->state);
  3155. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  3156. sde_crtc->needs_hw_reset = true;
  3157. if (idle_pc_state != IDLE_PC_NONE)
  3158. sde_encoder_control_idle_pc(encoder,
  3159. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  3160. }
  3161. /*
  3162. * Optionally attempt h/w recovery if any errors were detected while
  3163. * preparing for the kickoff
  3164. */
  3165. if (sde_crtc->needs_hw_reset) {
  3166. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  3167. if (sde_crtc->frame_trigger_mode
  3168. != FRAME_DONE_WAIT_POSTED_START &&
  3169. sde_crtc_reset_hw(crtc, old_state,
  3170. params.recovery_events_enabled))
  3171. is_error = true;
  3172. sde_crtc->needs_hw_reset = false;
  3173. }
  3174. sde_crtc_calc_fps(sde_crtc);
  3175. SDE_ATRACE_BEGIN("flush_event_thread");
  3176. _sde_crtc_flush_frame_events(crtc);
  3177. SDE_ATRACE_END("flush_event_thread");
  3178. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  3179. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  3180. /* acquire bandwidth and other resources */
  3181. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  3182. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  3183. } else {
  3184. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  3185. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3186. }
  3187. sde_crtc->play_count++;
  3188. sde_vbif_clear_errors(sde_kms);
  3189. if (is_error) {
  3190. _sde_crtc_remove_pipe_flush(crtc);
  3191. _sde_crtc_blend_setup(crtc, old_state, false);
  3192. }
  3193. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3194. if (encoder->crtc != crtc)
  3195. continue;
  3196. sde_encoder_kickoff(encoder, false, true);
  3197. }
  3198. /* store the event after frame trigger */
  3199. if (sde_crtc->event) {
  3200. WARN_ON(sde_crtc->event);
  3201. } else {
  3202. spin_lock_irqsave(&dev->event_lock, flags);
  3203. sde_crtc->event = crtc->state->event;
  3204. spin_unlock_irqrestore(&dev->event_lock, flags);
  3205. }
  3206. _sde_crtc_schedule_idle_notify(crtc);
  3207. SDE_ATRACE_END("crtc_commit");
  3208. }
  3209. /**
  3210. * _sde_crtc_vblank_enable - update power resource and vblank request
  3211. * @sde_crtc: Pointer to sde crtc structure
  3212. * @enable: Whether to enable/disable vblanks
  3213. *
  3214. * @Return: error code
  3215. */
  3216. static int _sde_crtc_vblank_enable(
  3217. struct sde_crtc *sde_crtc, bool enable)
  3218. {
  3219. struct drm_crtc *crtc;
  3220. struct drm_encoder *enc;
  3221. if (!sde_crtc) {
  3222. SDE_ERROR("invalid crtc\n");
  3223. return -EINVAL;
  3224. }
  3225. crtc = &sde_crtc->base;
  3226. SDE_EVT32(DRMID(crtc), enable, sde_crtc->enabled,
  3227. crtc->state->encoder_mask,
  3228. sde_crtc->cached_encoder_mask);
  3229. if (enable) {
  3230. int ret;
  3231. ret = pm_runtime_get_sync(crtc->dev->dev);
  3232. if (ret < 0)
  3233. return ret;
  3234. mutex_lock(&sde_crtc->crtc_lock);
  3235. drm_for_each_encoder_mask(enc, crtc->dev,
  3236. sde_crtc->cached_encoder_mask) {
  3237. SDE_EVT32(DRMID(crtc), DRMID(enc));
  3238. sde_encoder_register_vblank_callback(enc,
  3239. sde_crtc_vblank_cb, (void *)crtc);
  3240. }
  3241. mutex_unlock(&sde_crtc->crtc_lock);
  3242. } else {
  3243. mutex_lock(&sde_crtc->crtc_lock);
  3244. drm_for_each_encoder_mask(enc, crtc->dev,
  3245. sde_crtc->cached_encoder_mask) {
  3246. SDE_EVT32(DRMID(crtc), DRMID(enc));
  3247. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  3248. }
  3249. mutex_unlock(&sde_crtc->crtc_lock);
  3250. pm_runtime_put_sync(crtc->dev->dev);
  3251. }
  3252. return 0;
  3253. }
  3254. /**
  3255. * sde_crtc_duplicate_state - state duplicate hook
  3256. * @crtc: Pointer to drm crtc structure
  3257. * @Returns: Pointer to new drm_crtc_state structure
  3258. */
  3259. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  3260. {
  3261. struct sde_crtc *sde_crtc;
  3262. struct sde_crtc_state *cstate, *old_cstate;
  3263. if (!crtc || !crtc->state) {
  3264. SDE_ERROR("invalid argument(s)\n");
  3265. return NULL;
  3266. }
  3267. sde_crtc = to_sde_crtc(crtc);
  3268. old_cstate = to_sde_crtc_state(crtc->state);
  3269. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3270. if (!cstate) {
  3271. SDE_ERROR("failed to allocate state\n");
  3272. return NULL;
  3273. }
  3274. /* duplicate value helper */
  3275. msm_property_duplicate_state(&sde_crtc->property_info,
  3276. old_cstate, cstate,
  3277. &cstate->property_state, cstate->property_values);
  3278. /* duplicate base helper */
  3279. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  3280. return &cstate->base;
  3281. }
  3282. /**
  3283. * sde_crtc_reset - reset hook for CRTCs
  3284. * Resets the atomic state for @crtc by freeing the state pointer (which might
  3285. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  3286. * @crtc: Pointer to drm crtc structure
  3287. */
  3288. static void sde_crtc_reset(struct drm_crtc *crtc)
  3289. {
  3290. struct sde_crtc *sde_crtc;
  3291. struct sde_crtc_state *cstate;
  3292. if (!crtc) {
  3293. SDE_ERROR("invalid crtc\n");
  3294. return;
  3295. }
  3296. /* revert suspend actions, if necessary */
  3297. if (!sde_crtc_is_reset_required(crtc)) {
  3298. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  3299. return;
  3300. }
  3301. /* remove previous state, if present */
  3302. if (crtc->state) {
  3303. sde_crtc_destroy_state(crtc, crtc->state);
  3304. crtc->state = 0;
  3305. }
  3306. sde_crtc = to_sde_crtc(crtc);
  3307. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3308. if (!cstate) {
  3309. SDE_ERROR("failed to allocate state\n");
  3310. return;
  3311. }
  3312. /* reset value helper */
  3313. msm_property_reset_state(&sde_crtc->property_info, cstate,
  3314. &cstate->property_state,
  3315. cstate->property_values);
  3316. _sde_crtc_set_input_fence_timeout(cstate);
  3317. cstate->base.crtc = crtc;
  3318. crtc->state = &cstate->base;
  3319. }
  3320. static void sde_crtc_clear_cached_mixer_cfg(struct drm_crtc *crtc)
  3321. {
  3322. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3323. struct sde_hw_mixer *hw_lm;
  3324. int lm_idx;
  3325. /* clearing lm cfg marks it dirty to force reprogramming next update */
  3326. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  3327. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  3328. hw_lm->cfg.out_width = 0;
  3329. hw_lm->cfg.out_height = 0;
  3330. }
  3331. SDE_EVT32(DRMID(crtc));
  3332. }
  3333. void sde_crtc_reset_sw_state(struct drm_crtc *crtc)
  3334. {
  3335. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3336. struct drm_plane *plane;
  3337. /* mark planes, mixers, and other blocks dirty for next update */
  3338. drm_atomic_crtc_for_each_plane(plane, crtc)
  3339. sde_plane_set_revalidate(plane, true);
  3340. /* mark mixers dirty for next update */
  3341. sde_crtc_clear_cached_mixer_cfg(crtc);
  3342. /* mark other properties which need to be dirty for next update */
  3343. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  3344. if (cstate->num_ds_enabled)
  3345. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3346. }
  3347. static void sde_crtc_post_ipc(struct drm_crtc *crtc)
  3348. {
  3349. struct sde_crtc *sde_crtc;
  3350. struct sde_crtc_state *cstate;
  3351. struct drm_encoder *encoder;
  3352. sde_crtc = to_sde_crtc(crtc);
  3353. cstate = to_sde_crtc_state(crtc->state);
  3354. /* restore encoder; crtc will be programmed during commit */
  3355. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask)
  3356. sde_encoder_virt_restore(encoder);
  3357. /* restore UIDLE */
  3358. sde_core_perf_crtc_update_uidle(crtc, true);
  3359. sde_cp_crtc_post_ipc(crtc);
  3360. }
  3361. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  3362. {
  3363. struct drm_crtc *crtc = arg;
  3364. struct sde_crtc *sde_crtc;
  3365. struct drm_encoder *encoder;
  3366. u32 power_on;
  3367. unsigned long flags;
  3368. struct sde_crtc_irq_info *node = NULL;
  3369. int ret = 0;
  3370. struct drm_event event;
  3371. if (!crtc) {
  3372. SDE_ERROR("invalid crtc\n");
  3373. return;
  3374. }
  3375. sde_crtc = to_sde_crtc(crtc);
  3376. mutex_lock(&sde_crtc->crtc_lock);
  3377. SDE_EVT32(DRMID(crtc), event_type);
  3378. switch (event_type) {
  3379. case SDE_POWER_EVENT_POST_ENABLE:
  3380. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3381. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3382. ret = 0;
  3383. if (node->func)
  3384. ret = node->func(crtc, true, &node->irq);
  3385. if (ret)
  3386. SDE_ERROR("%s failed to enable event %x\n",
  3387. sde_crtc->name, node->event);
  3388. }
  3389. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3390. sde_crtc_post_ipc(crtc);
  3391. break;
  3392. case SDE_POWER_EVENT_PRE_DISABLE:
  3393. drm_for_each_encoder_mask(encoder, crtc->dev,
  3394. crtc->state->encoder_mask) {
  3395. /*
  3396. * disable the vsync source after updating the
  3397. * rsc state. rsc state update might have vsync wait
  3398. * and vsync source must be disabled after it.
  3399. * It will avoid generating any vsync from this point
  3400. * till mode-2 entry. It is SW workaround for HW
  3401. * limitation and should not be removed without
  3402. * checking the updated design.
  3403. */
  3404. sde_encoder_control_te(encoder, false);
  3405. }
  3406. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3407. node = NULL;
  3408. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3409. ret = 0;
  3410. if (node->func)
  3411. ret = node->func(crtc, false, &node->irq);
  3412. if (ret)
  3413. SDE_ERROR("%s failed to disable event %x\n",
  3414. sde_crtc->name, node->event);
  3415. }
  3416. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3417. sde_cp_crtc_pre_ipc(crtc);
  3418. break;
  3419. case SDE_POWER_EVENT_POST_DISABLE:
  3420. sde_crtc_reset_sw_state(crtc);
  3421. sde_cp_crtc_suspend(crtc);
  3422. event.type = DRM_EVENT_SDE_POWER;
  3423. event.length = sizeof(power_on);
  3424. power_on = 0;
  3425. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3426. (u8 *)&power_on);
  3427. break;
  3428. default:
  3429. SDE_DEBUG("event:%d not handled\n", event_type);
  3430. break;
  3431. }
  3432. mutex_unlock(&sde_crtc->crtc_lock);
  3433. }
  3434. static void _sde_crtc_reset(struct drm_crtc *crtc)
  3435. {
  3436. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3437. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3438. /* mark mixer cfgs dirty before wiping them */
  3439. sde_crtc_clear_cached_mixer_cfg(crtc);
  3440. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3441. sde_crtc->num_mixers = 0;
  3442. sde_crtc->mixers_swapped = false;
  3443. /* disable clk & bw control until clk & bw properties are set */
  3444. cstate->bw_control = false;
  3445. cstate->bw_split_vote = false;
  3446. sde_crtc_static_img_control(crtc, CACHE_STATE_DISABLED, false);
  3447. }
  3448. static void sde_crtc_disable(struct drm_crtc *crtc)
  3449. {
  3450. struct sde_kms *sde_kms;
  3451. struct sde_crtc *sde_crtc;
  3452. struct sde_crtc_state *cstate;
  3453. struct drm_encoder *encoder;
  3454. struct msm_drm_private *priv;
  3455. unsigned long flags;
  3456. struct sde_crtc_irq_info *node = NULL;
  3457. struct drm_event event;
  3458. u32 power_on;
  3459. bool in_cont_splash = false;
  3460. int ret, i;
  3461. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  3462. SDE_ERROR("invalid crtc\n");
  3463. return;
  3464. }
  3465. sde_kms = _sde_crtc_get_kms(crtc);
  3466. if (!sde_kms) {
  3467. SDE_ERROR("invalid kms\n");
  3468. return;
  3469. }
  3470. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3471. SDE_ERROR("power resource is not enabled\n");
  3472. return;
  3473. }
  3474. sde_crtc = to_sde_crtc(crtc);
  3475. cstate = to_sde_crtc_state(crtc->state);
  3476. priv = crtc->dev->dev_private;
  3477. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3478. drm_crtc_vblank_off(crtc);
  3479. mutex_lock(&sde_crtc->crtc_lock);
  3480. SDE_EVT32_VERBOSE(DRMID(crtc));
  3481. /* update color processing on suspend */
  3482. event.type = DRM_EVENT_CRTC_POWER;
  3483. event.length = sizeof(u32);
  3484. sde_cp_crtc_suspend(crtc);
  3485. power_on = 0;
  3486. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3487. (u8 *)&power_on);
  3488. mutex_unlock(&sde_crtc->crtc_lock);
  3489. kthread_flush_worker(&priv->event_thread[crtc->index].worker);
  3490. mutex_lock(&sde_crtc->crtc_lock);
  3491. kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  3492. kthread_cancel_delayed_work_sync(&sde_crtc->idle_notify_work);
  3493. SDE_EVT32(DRMID(crtc), sde_crtc->enabled, crtc->state->active,
  3494. crtc->state->enable, sde_crtc->cached_encoder_mask);
  3495. sde_crtc->enabled = false;
  3496. sde_crtc->cached_encoder_mask = 0;
  3497. /* Try to disable uidle */
  3498. sde_core_perf_crtc_update_uidle(crtc, false);
  3499. if (atomic_read(&sde_crtc->frame_pending)) {
  3500. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  3501. atomic_read(&sde_crtc->frame_pending));
  3502. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  3503. SDE_EVTLOG_FUNC_CASE2);
  3504. sde_core_perf_crtc_release_bw(crtc);
  3505. atomic_set(&sde_crtc->frame_pending, 0);
  3506. }
  3507. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3508. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3509. ret = 0;
  3510. if (node->func)
  3511. ret = node->func(crtc, false, &node->irq);
  3512. if (ret)
  3513. SDE_ERROR("%s failed to disable event %x\n",
  3514. sde_crtc->name, node->event);
  3515. }
  3516. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3517. drm_for_each_encoder_mask(encoder, crtc->dev,
  3518. crtc->state->encoder_mask) {
  3519. if (sde_encoder_in_cont_splash(encoder)) {
  3520. in_cont_splash = true;
  3521. break;
  3522. }
  3523. }
  3524. /* avoid clk/bw downvote if cont-splash is enabled */
  3525. if (!in_cont_splash)
  3526. sde_core_perf_crtc_update(crtc, 0, true);
  3527. drm_for_each_encoder_mask(encoder, crtc->dev,
  3528. crtc->state->encoder_mask) {
  3529. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  3530. cstate->rsc_client = NULL;
  3531. cstate->rsc_update = false;
  3532. /*
  3533. * reset idle power-collapse to original state during suspend;
  3534. * user-mode will change the state on resume, if required
  3535. */
  3536. if (sde_kms->catalog->has_idle_pc)
  3537. sde_encoder_control_idle_pc(encoder, true);
  3538. }
  3539. if (sde_crtc->power_event) {
  3540. sde_power_handle_unregister_event(&priv->phandle,
  3541. sde_crtc->power_event);
  3542. sde_crtc->power_event = NULL;
  3543. }
  3544. /**
  3545. * All callbacks are unregistered and frame done waits are complete
  3546. * at this point. No buffers are accessed by hardware.
  3547. * reset the fence timeline if crtc will not be enabled for this commit
  3548. */
  3549. if (!crtc->state->active || !crtc->state->enable) {
  3550. sde_fence_signal(sde_crtc->output_fence,
  3551. ktime_get(), SDE_FENCE_RESET_TIMELINE);
  3552. for (i = 0; i < cstate->num_connectors; ++i)
  3553. sde_connector_commit_reset(cstate->connectors[i],
  3554. ktime_get());
  3555. }
  3556. _sde_crtc_reset(crtc);
  3557. sde_cp_crtc_disable(crtc);
  3558. mutex_unlock(&sde_crtc->crtc_lock);
  3559. }
  3560. static void sde_crtc_enable(struct drm_crtc *crtc,
  3561. struct drm_crtc_state *old_crtc_state)
  3562. {
  3563. struct sde_crtc *sde_crtc;
  3564. struct drm_encoder *encoder;
  3565. struct msm_drm_private *priv;
  3566. unsigned long flags;
  3567. struct sde_crtc_irq_info *node = NULL;
  3568. struct drm_event event;
  3569. u32 power_on;
  3570. int ret, i;
  3571. struct sde_crtc_state *cstate;
  3572. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3573. SDE_ERROR("invalid crtc\n");
  3574. return;
  3575. }
  3576. priv = crtc->dev->dev_private;
  3577. cstate = to_sde_crtc_state(crtc->state);
  3578. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3579. SDE_ERROR("power resource is not enabled\n");
  3580. return;
  3581. }
  3582. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3583. SDE_EVT32_VERBOSE(DRMID(crtc));
  3584. sde_crtc = to_sde_crtc(crtc);
  3585. /*
  3586. * Avoid drm_crtc_vblank_on during seamless DMS case
  3587. * when CRTC is already in enabled state
  3588. */
  3589. if (!sde_crtc->enabled) {
  3590. /* cache the encoder mask now for vblank work */
  3591. sde_crtc->cached_encoder_mask = crtc->state->encoder_mask;
  3592. drm_crtc_vblank_on(crtc);
  3593. }
  3594. mutex_lock(&sde_crtc->crtc_lock);
  3595. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  3596. /*
  3597. * Try to enable uidle (if possible), we do this before the call
  3598. * to return early during seamless dms mode, so any fps
  3599. * change is also consider to enable/disable UIDLE
  3600. */
  3601. sde_core_perf_crtc_update_uidle(crtc, true);
  3602. /* return early if crtc is already enabled, do this after UIDLE check */
  3603. if (sde_crtc->enabled) {
  3604. if (msm_is_mode_seamless_dms(&crtc->state->adjusted_mode) ||
  3605. msm_is_mode_seamless_dyn_clk(&crtc->state->adjusted_mode))
  3606. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  3607. sde_crtc->name);
  3608. else
  3609. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  3610. mutex_unlock(&sde_crtc->crtc_lock);
  3611. return;
  3612. }
  3613. drm_for_each_encoder_mask(encoder, crtc->dev,
  3614. crtc->state->encoder_mask) {
  3615. sde_encoder_register_frame_event_callback(encoder,
  3616. sde_crtc_frame_event_cb, crtc);
  3617. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL,
  3618. sde_encoder_check_curr_mode(encoder,
  3619. MSM_DISPLAY_VIDEO_MODE));
  3620. }
  3621. sde_crtc->enabled = true;
  3622. sde_cp_crtc_enable(crtc);
  3623. /* update color processing on resume */
  3624. event.type = DRM_EVENT_CRTC_POWER;
  3625. event.length = sizeof(u32);
  3626. sde_cp_crtc_resume(crtc);
  3627. power_on = 1;
  3628. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3629. (u8 *)&power_on);
  3630. mutex_unlock(&sde_crtc->crtc_lock);
  3631. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3632. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3633. ret = 0;
  3634. if (node->func)
  3635. ret = node->func(crtc, true, &node->irq);
  3636. if (ret)
  3637. SDE_ERROR("%s failed to enable event %x\n",
  3638. sde_crtc->name, node->event);
  3639. }
  3640. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3641. sde_crtc->power_event = sde_power_handle_register_event(
  3642. &priv->phandle,
  3643. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  3644. SDE_POWER_EVENT_PRE_DISABLE,
  3645. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  3646. /* Enable ESD thread */
  3647. for (i = 0; i < cstate->num_connectors; i++)
  3648. sde_connector_schedule_status_work(cstate->connectors[i], true);
  3649. }
  3650. /* no input validation - caller API has all the checks */
  3651. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc_state *state,
  3652. struct plane_state pstates[], int cnt)
  3653. {
  3654. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  3655. struct drm_display_mode *mode = &state->adjusted_mode;
  3656. const struct drm_plane_state *pstate;
  3657. struct sde_plane_state *sde_pstate;
  3658. int rc = 0, i;
  3659. /* Check dim layer rect bounds and stage */
  3660. for (i = 0; i < cstate->num_dim_layers; i++) {
  3661. if ((CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.y,
  3662. cstate->dim_layer[i].rect.h, mode->vdisplay)) ||
  3663. (CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.x,
  3664. cstate->dim_layer[i].rect.w, mode->hdisplay)) ||
  3665. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) ||
  3666. (!cstate->dim_layer[i].rect.w) ||
  3667. (!cstate->dim_layer[i].rect.h)) {
  3668. SDE_ERROR("invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  3669. cstate->dim_layer[i].rect.x,
  3670. cstate->dim_layer[i].rect.y,
  3671. cstate->dim_layer[i].rect.w,
  3672. cstate->dim_layer[i].rect.h,
  3673. cstate->dim_layer[i].stage);
  3674. SDE_ERROR("display: %dx%d\n", mode->hdisplay,
  3675. mode->vdisplay);
  3676. rc = -E2BIG;
  3677. goto end;
  3678. }
  3679. }
  3680. /* log all src and excl_rect, useful for debugging */
  3681. for (i = 0; i < cnt; i++) {
  3682. pstate = pstates[i].drm_pstate;
  3683. sde_pstate = to_sde_plane_state(pstate);
  3684. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  3685. pstate->plane->base.id, pstates[i].stage,
  3686. pstate->crtc_x, pstate->crtc_y,
  3687. pstate->crtc_w, pstate->crtc_h,
  3688. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  3689. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  3690. }
  3691. end:
  3692. return rc;
  3693. }
  3694. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  3695. struct drm_crtc_state *state, struct plane_state pstates[],
  3696. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  3697. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  3698. {
  3699. struct drm_plane *plane;
  3700. int i;
  3701. if (secure == SDE_DRM_SEC_ONLY) {
  3702. /*
  3703. * validate planes - only fb_sec_dir is allowed during sec_crtc
  3704. * - fb_sec_dir is for secure camera preview and
  3705. * secure display use case
  3706. * - fb_sec is for secure video playback
  3707. * - fb_ns is for normal non secure use cases
  3708. */
  3709. if (fb_ns || fb_sec) {
  3710. SDE_ERROR(
  3711. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  3712. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  3713. return -EINVAL;
  3714. }
  3715. /*
  3716. * - only one blending stage is allowed in sec_crtc
  3717. * - validate if pipe is allowed for sec-ui updates
  3718. */
  3719. for (i = 1; i < cnt; i++) {
  3720. if (!pstates[i].drm_pstate
  3721. || !pstates[i].drm_pstate->plane) {
  3722. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  3723. DRMID(crtc), i);
  3724. return -EINVAL;
  3725. }
  3726. plane = pstates[i].drm_pstate->plane;
  3727. if (!sde_plane_is_sec_ui_allowed(plane)) {
  3728. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  3729. DRMID(crtc), plane->base.id);
  3730. return -EINVAL;
  3731. } else if (pstates[i].stage != pstates[i-1].stage) {
  3732. SDE_ERROR(
  3733. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  3734. DRMID(crtc), i, pstates[i].stage,
  3735. i-1, pstates[i-1].stage);
  3736. return -EINVAL;
  3737. }
  3738. }
  3739. /* check if all the dim_layers are in the same stage */
  3740. for (i = 1; i < cstate->num_dim_layers; i++) {
  3741. if (cstate->dim_layer[i].stage !=
  3742. cstate->dim_layer[i-1].stage) {
  3743. SDE_ERROR(
  3744. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  3745. DRMID(crtc),
  3746. i, cstate->dim_layer[i].stage,
  3747. i-1, cstate->dim_layer[i-1].stage);
  3748. return -EINVAL;
  3749. }
  3750. }
  3751. /*
  3752. * if secure-ui supported blendstage is specified,
  3753. * - fail empty commit
  3754. * - validate dim_layer or plane is staged in the supported
  3755. * blendstage
  3756. */
  3757. if (sde_kms->catalog->sui_supported_blendstage) {
  3758. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  3759. cstate->dim_layer[0].stage;
  3760. if (!sde_kms->catalog->has_base_layer)
  3761. sec_stage -= SDE_STAGE_0;
  3762. if ((!cnt && !cstate->num_dim_layers) ||
  3763. (sde_kms->catalog->sui_supported_blendstage
  3764. != sec_stage)) {
  3765. SDE_ERROR(
  3766. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  3767. DRMID(crtc), cnt,
  3768. cstate->num_dim_layers, sec_stage);
  3769. return -EINVAL;
  3770. }
  3771. }
  3772. }
  3773. return 0;
  3774. }
  3775. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  3776. struct drm_crtc_state *state, int fb_sec_dir)
  3777. {
  3778. struct drm_encoder *encoder;
  3779. int encoder_cnt = 0;
  3780. if (fb_sec_dir) {
  3781. drm_for_each_encoder_mask(encoder, crtc->dev,
  3782. state->encoder_mask)
  3783. encoder_cnt++;
  3784. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  3785. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  3786. DRMID(crtc), encoder_cnt);
  3787. return -EINVAL;
  3788. }
  3789. }
  3790. return 0;
  3791. }
  3792. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  3793. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  3794. int fb_ns, int fb_sec, int fb_sec_dir)
  3795. {
  3796. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  3797. struct drm_encoder *encoder;
  3798. int is_video_mode = false;
  3799. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  3800. if (sde_encoder_is_dsi_display(encoder))
  3801. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  3802. MSM_DISPLAY_VIDEO_MODE);
  3803. }
  3804. /*
  3805. * Secure display to secure camera needs without direct
  3806. * transition is currently not allowed
  3807. */
  3808. if (fb_sec_dir && secure == SDE_DRM_SEC_NON_SEC &&
  3809. smmu_state->state != ATTACHED &&
  3810. smmu_state->secure_level == SDE_DRM_SEC_ONLY) {
  3811. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3812. smmu_state->state, smmu_state->secure_level,
  3813. secure);
  3814. goto sec_err;
  3815. }
  3816. /*
  3817. * In video mode check for null commit before transition
  3818. * from secure to non secure and vice versa
  3819. */
  3820. if (is_video_mode && smmu_state &&
  3821. state->plane_mask && crtc->state->plane_mask &&
  3822. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  3823. (secure == SDE_DRM_SEC_ONLY))) ||
  3824. (fb_ns && ((smmu_state->state == DETACHED) ||
  3825. (smmu_state->state == DETACH_ALL_REQ))) ||
  3826. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  3827. (smmu_state->state == DETACH_SEC_REQ)) &&
  3828. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  3829. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3830. smmu_state->state, smmu_state->secure_level,
  3831. secure, crtc->state->plane_mask, state->plane_mask);
  3832. goto sec_err;
  3833. }
  3834. return 0;
  3835. sec_err:
  3836. SDE_ERROR(
  3837. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  3838. DRMID(crtc), secure, smmu_state->state,
  3839. smmu_state->secure_level, fb_ns, fb_sec_dir);
  3840. return -EINVAL;
  3841. }
  3842. static int _sde_crtc_check_secure_conn(struct drm_crtc *crtc,
  3843. struct drm_crtc_state *state, uint32_t fb_sec)
  3844. {
  3845. bool conn_secure = false, is_wb = false;
  3846. struct drm_connector *conn;
  3847. struct drm_connector_state *conn_state;
  3848. int i;
  3849. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  3850. if (conn_state && conn_state->crtc == crtc) {
  3851. if (conn->connector_type ==
  3852. DRM_MODE_CONNECTOR_VIRTUAL)
  3853. is_wb = true;
  3854. if (sde_connector_get_property(conn_state,
  3855. CONNECTOR_PROP_FB_TRANSLATION_MODE) ==
  3856. SDE_DRM_FB_SEC)
  3857. conn_secure = true;
  3858. }
  3859. }
  3860. /*
  3861. * If any input buffers are secure for wb,
  3862. * the output buffer must also be secure.
  3863. */
  3864. if (is_wb && fb_sec && !conn_secure) {
  3865. SDE_ERROR("crtc%d: input fb sec %d, output fb secure %d\n",
  3866. DRMID(crtc), fb_sec, conn_secure);
  3867. return -EINVAL;
  3868. }
  3869. return 0;
  3870. }
  3871. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  3872. struct drm_crtc_state *state, struct plane_state pstates[],
  3873. int cnt)
  3874. {
  3875. struct sde_crtc_state *cstate;
  3876. struct sde_kms *sde_kms;
  3877. uint32_t secure;
  3878. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  3879. int rc;
  3880. if (!crtc || !state) {
  3881. SDE_ERROR("invalid arguments\n");
  3882. return -EINVAL;
  3883. }
  3884. sde_kms = _sde_crtc_get_kms(crtc);
  3885. if (!sde_kms || !sde_kms->catalog) {
  3886. SDE_ERROR("invalid kms\n");
  3887. return -EINVAL;
  3888. }
  3889. cstate = to_sde_crtc_state(state);
  3890. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  3891. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  3892. &fb_sec, &fb_sec_dir);
  3893. if (rc)
  3894. return rc;
  3895. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  3896. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  3897. if (rc)
  3898. return rc;
  3899. rc = _sde_crtc_check_secure_conn(crtc, state, fb_sec);
  3900. if (rc)
  3901. return rc;
  3902. /*
  3903. * secure_crtc is not allowed in a shared toppolgy
  3904. * across different encoders.
  3905. */
  3906. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  3907. if (rc)
  3908. return rc;
  3909. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  3910. secure, fb_ns, fb_sec, fb_sec_dir);
  3911. if (rc)
  3912. return rc;
  3913. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  3914. return 0;
  3915. }
  3916. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  3917. struct drm_crtc_state *state,
  3918. struct drm_display_mode *mode,
  3919. struct plane_state *pstates,
  3920. struct drm_plane *plane,
  3921. struct sde_multirect_plane_states *multirect_plane,
  3922. int *cnt)
  3923. {
  3924. struct sde_crtc *sde_crtc;
  3925. struct sde_crtc_state *cstate;
  3926. const struct drm_plane_state *pstate;
  3927. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  3928. int rc = 0, multirect_count = 0, i, mixer_width, mixer_height;
  3929. int inc_sde_stage = 0;
  3930. struct sde_kms *kms;
  3931. sde_crtc = to_sde_crtc(crtc);
  3932. cstate = to_sde_crtc_state(state);
  3933. kms = _sde_crtc_get_kms(crtc);
  3934. if (!kms || !kms->catalog) {
  3935. SDE_ERROR("invalid kms\n");
  3936. return -EINVAL;
  3937. }
  3938. memset(pipe_staged, 0, sizeof(pipe_staged));
  3939. mixer_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  3940. mixer_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  3941. if (cstate->num_ds_enabled)
  3942. mixer_width = mixer_width * cstate->num_ds_enabled;
  3943. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  3944. if (IS_ERR_OR_NULL(pstate)) {
  3945. rc = PTR_ERR(pstate);
  3946. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  3947. sde_crtc->name, plane->base.id, rc);
  3948. return rc;
  3949. }
  3950. if (*cnt >= SDE_PSTATES_MAX)
  3951. continue;
  3952. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  3953. pstates[*cnt].drm_pstate = pstate;
  3954. pstates[*cnt].stage = sde_plane_get_property(
  3955. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  3956. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  3957. if (!kms->catalog->has_base_layer)
  3958. inc_sde_stage = SDE_STAGE_0;
  3959. /* check dim layer stage with every plane */
  3960. for (i = 0; i < cstate->num_dim_layers; i++) {
  3961. if (cstate->dim_layer[i].stage ==
  3962. (pstates[*cnt].stage + inc_sde_stage)) {
  3963. SDE_ERROR(
  3964. "plane:%d/dim_layer:%i-same stage:%d\n",
  3965. plane->base.id, i,
  3966. cstate->dim_layer[i].stage);
  3967. return -EINVAL;
  3968. }
  3969. }
  3970. if (pipe_staged[pstates[*cnt].pipe_id]) {
  3971. multirect_plane[multirect_count].r0 =
  3972. pipe_staged[pstates[*cnt].pipe_id];
  3973. multirect_plane[multirect_count].r1 = pstate;
  3974. multirect_count++;
  3975. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  3976. } else {
  3977. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  3978. }
  3979. (*cnt)++;
  3980. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h,
  3981. mode->vdisplay) ||
  3982. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w,
  3983. mode->hdisplay)) {
  3984. SDE_ERROR("invalid vertical/horizontal destination\n");
  3985. SDE_ERROR("y:%d h:%d vdisp:%d x:%d w:%d hdisp:%d\n",
  3986. pstate->crtc_y, pstate->crtc_h, mode->vdisplay,
  3987. pstate->crtc_x, pstate->crtc_w, mode->hdisplay);
  3988. return -E2BIG;
  3989. }
  3990. if (cstate->num_ds_enabled &&
  3991. ((pstate->crtc_h > mixer_height) ||
  3992. (pstate->crtc_w > mixer_width))) {
  3993. SDE_ERROR("plane w/h:%x*%x > mixer w/h:%x*%x\n",
  3994. pstate->crtc_w, pstate->crtc_h,
  3995. mixer_width, mixer_height);
  3996. return -E2BIG;
  3997. }
  3998. }
  3999. for (i = 1; i < SSPP_MAX; i++) {
  4000. if (pipe_staged[i]) {
  4001. sde_plane_clear_multirect(pipe_staged[i]);
  4002. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  4003. struct sde_plane_state *psde_state;
  4004. SDE_DEBUG("r1 only virt plane:%d staged\n",
  4005. pipe_staged[i]->plane->base.id);
  4006. psde_state = to_sde_plane_state(
  4007. pipe_staged[i]);
  4008. psde_state->multirect_index = SDE_SSPP_RECT_1;
  4009. }
  4010. }
  4011. }
  4012. for (i = 0; i < multirect_count; i++) {
  4013. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  4014. SDE_ERROR(
  4015. "multirect validation failed for planes (%d - %d)\n",
  4016. multirect_plane[i].r0->plane->base.id,
  4017. multirect_plane[i].r1->plane->base.id);
  4018. return -EINVAL;
  4019. }
  4020. }
  4021. return rc;
  4022. }
  4023. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  4024. struct sde_crtc *sde_crtc,
  4025. struct plane_state *pstates,
  4026. struct sde_crtc_state *cstate,
  4027. struct drm_display_mode *mode,
  4028. int cnt)
  4029. {
  4030. int rc = 0, i, z_pos;
  4031. u32 zpos_cnt = 0;
  4032. struct drm_crtc *crtc;
  4033. struct sde_kms *kms;
  4034. enum sde_layout layout;
  4035. crtc = &sde_crtc->base;
  4036. kms = _sde_crtc_get_kms(crtc);
  4037. if (!kms || !kms->catalog) {
  4038. SDE_ERROR("Invalid kms\n");
  4039. return -EINVAL;
  4040. }
  4041. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  4042. rc = _sde_crtc_excl_dim_layer_check(state, pstates, cnt);
  4043. if (rc)
  4044. return rc;
  4045. if (!sde_is_custom_client()) {
  4046. int stage_old = pstates[0].stage;
  4047. z_pos = 0;
  4048. for (i = 0; i < cnt; i++) {
  4049. if (stage_old != pstates[i].stage)
  4050. ++z_pos;
  4051. stage_old = pstates[i].stage;
  4052. pstates[i].stage = z_pos;
  4053. }
  4054. }
  4055. z_pos = -1;
  4056. layout = SDE_LAYOUT_NONE;
  4057. for (i = 0; i < cnt; i++) {
  4058. /* reset counts at every new blend stage */
  4059. if (pstates[i].stage != z_pos ||
  4060. pstates[i].sde_pstate->layout != layout) {
  4061. zpos_cnt = 0;
  4062. z_pos = pstates[i].stage;
  4063. layout = pstates[i].sde_pstate->layout;
  4064. }
  4065. /* verify z_pos setting before using it */
  4066. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  4067. SDE_ERROR("> %d plane stages assigned\n",
  4068. SDE_STAGE_MAX - SDE_STAGE_0);
  4069. return -EINVAL;
  4070. } else if (zpos_cnt == 2) {
  4071. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  4072. return -EINVAL;
  4073. } else {
  4074. zpos_cnt++;
  4075. }
  4076. if (!kms->catalog->has_base_layer)
  4077. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  4078. else
  4079. pstates[i].sde_pstate->stage = z_pos;
  4080. SDE_DEBUG("%s: layout %d, zpos %d", sde_crtc->name, layout,
  4081. z_pos);
  4082. }
  4083. return rc;
  4084. }
  4085. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  4086. struct drm_crtc_state *state,
  4087. struct plane_state *pstates,
  4088. struct sde_multirect_plane_states *multirect_plane)
  4089. {
  4090. struct sde_crtc *sde_crtc;
  4091. struct sde_crtc_state *cstate;
  4092. struct sde_kms *kms;
  4093. struct drm_plane *plane = NULL;
  4094. struct drm_display_mode *mode;
  4095. int rc = 0, cnt = 0;
  4096. kms = _sde_crtc_get_kms(crtc);
  4097. if (!kms || !kms->catalog) {
  4098. SDE_ERROR("invalid parameters\n");
  4099. return -EINVAL;
  4100. }
  4101. sde_crtc = to_sde_crtc(crtc);
  4102. cstate = to_sde_crtc_state(state);
  4103. mode = &state->adjusted_mode;
  4104. /* get plane state for all drm planes associated with crtc state */
  4105. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  4106. plane, multirect_plane, &cnt);
  4107. if (rc)
  4108. return rc;
  4109. /* assign mixer stages based on sorted zpos property */
  4110. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  4111. if (rc)
  4112. return rc;
  4113. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  4114. if (rc)
  4115. return rc;
  4116. /*
  4117. * validate and set source split:
  4118. * use pstates sorted by stage to check planes on same stage
  4119. * we assume that all pipes are in source split so its valid to compare
  4120. * without taking into account left/right mixer placement
  4121. */
  4122. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  4123. if (rc)
  4124. return rc;
  4125. return 0;
  4126. }
  4127. static int _sde_crtc_check_plane_layout(struct drm_crtc *crtc,
  4128. struct drm_crtc_state *crtc_state)
  4129. {
  4130. struct sde_kms *kms;
  4131. struct drm_plane *plane;
  4132. struct drm_plane_state *plane_state;
  4133. struct sde_plane_state *pstate;
  4134. int layout_split;
  4135. kms = _sde_crtc_get_kms(crtc);
  4136. if (!kms || !kms->catalog) {
  4137. SDE_ERROR("invalid parameters\n");
  4138. return -EINVAL;
  4139. }
  4140. if (!sde_rm_topology_is_group(&kms->rm, crtc_state,
  4141. SDE_RM_TOPOLOGY_GROUP_QUADPIPE))
  4142. return 0;
  4143. drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
  4144. plane_state = drm_atomic_get_existing_plane_state(
  4145. crtc_state->state, plane);
  4146. if (!plane_state)
  4147. continue;
  4148. pstate = to_sde_plane_state(plane_state);
  4149. layout_split = crtc_state->mode.hdisplay >> 1;
  4150. if (plane_state->crtc_x >= layout_split) {
  4151. plane_state->crtc_x -= layout_split;
  4152. pstate->layout_offset = layout_split;
  4153. pstate->layout = SDE_LAYOUT_RIGHT;
  4154. } else {
  4155. pstate->layout_offset = -1;
  4156. pstate->layout = SDE_LAYOUT_LEFT;
  4157. }
  4158. SDE_DEBUG("plane%d updated: crtc_x=%d layout=%d\n",
  4159. DRMID(plane), plane_state->crtc_x,
  4160. pstate->layout);
  4161. /* check layout boundary */
  4162. if (CHECK_LAYER_BOUNDS(plane_state->crtc_x,
  4163. plane_state->crtc_w, layout_split)) {
  4164. SDE_ERROR("invalid horizontal destination\n");
  4165. SDE_ERROR("x:%d w:%d hdisp:%d layout:%d\n",
  4166. plane_state->crtc_x,
  4167. plane_state->crtc_w,
  4168. layout_split, pstate->layout);
  4169. return -E2BIG;
  4170. }
  4171. }
  4172. return 0;
  4173. }
  4174. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  4175. struct drm_crtc_state *state)
  4176. {
  4177. struct drm_device *dev;
  4178. struct sde_crtc *sde_crtc;
  4179. struct plane_state *pstates = NULL;
  4180. struct sde_crtc_state *cstate;
  4181. struct drm_display_mode *mode;
  4182. int rc = 0;
  4183. struct sde_multirect_plane_states *multirect_plane = NULL;
  4184. struct drm_connector *conn;
  4185. struct drm_connector_list_iter conn_iter;
  4186. if (!crtc) {
  4187. SDE_ERROR("invalid crtc\n");
  4188. return -EINVAL;
  4189. }
  4190. dev = crtc->dev;
  4191. sde_crtc = to_sde_crtc(crtc);
  4192. cstate = to_sde_crtc_state(state);
  4193. if (!state->enable || !state->active) {
  4194. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  4195. crtc->base.id, state->enable, state->active);
  4196. goto end;
  4197. }
  4198. pstates = kcalloc(SDE_PSTATES_MAX,
  4199. sizeof(struct plane_state), GFP_KERNEL);
  4200. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  4201. sizeof(struct sde_multirect_plane_states),
  4202. GFP_KERNEL);
  4203. if (!pstates || !multirect_plane) {
  4204. rc = -ENOMEM;
  4205. goto end;
  4206. }
  4207. mode = &state->adjusted_mode;
  4208. SDE_DEBUG("%s: check", sde_crtc->name);
  4209. /* force a full mode set if active state changed */
  4210. if (state->active_changed)
  4211. state->mode_changed = true;
  4212. /* identify connectors attached to this crtc */
  4213. cstate->num_connectors = 0;
  4214. drm_connector_list_iter_begin(dev, &conn_iter);
  4215. drm_for_each_connector_iter(conn, &conn_iter)
  4216. if ((state->connector_mask & (1 << drm_connector_index(conn)))
  4217. && cstate->num_connectors < MAX_CONNECTORS) {
  4218. cstate->connectors[cstate->num_connectors++] = conn;
  4219. }
  4220. drm_connector_list_iter_end(&conn_iter);
  4221. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  4222. if (rc) {
  4223. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  4224. crtc->base.id, rc);
  4225. goto end;
  4226. }
  4227. rc = _sde_crtc_check_plane_layout(crtc, state);
  4228. if (rc) {
  4229. SDE_ERROR("crtc%d failed plane layout check %d\n",
  4230. crtc->base.id, rc);
  4231. goto end;
  4232. }
  4233. _sde_crtc_setup_is_ppsplit(state);
  4234. _sde_crtc_setup_lm_bounds(crtc, state);
  4235. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  4236. multirect_plane);
  4237. if (rc) {
  4238. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  4239. goto end;
  4240. }
  4241. rc = sde_core_perf_crtc_check(crtc, state);
  4242. if (rc) {
  4243. SDE_ERROR("crtc%d failed performance check %d\n",
  4244. crtc->base.id, rc);
  4245. goto end;
  4246. }
  4247. rc = _sde_crtc_check_rois(crtc, state);
  4248. if (rc) {
  4249. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  4250. goto end;
  4251. }
  4252. rc = sde_cp_crtc_check_properties(crtc, state);
  4253. if (rc) {
  4254. SDE_ERROR("crtc%d failed cp properties check %d\n",
  4255. crtc->base.id, rc);
  4256. goto end;
  4257. }
  4258. end:
  4259. kfree(pstates);
  4260. kfree(multirect_plane);
  4261. return rc;
  4262. }
  4263. /**
  4264. * sde_crtc_get_num_datapath - get the number of datapath active
  4265. * of primary connector
  4266. * @crtc: Pointer to DRM crtc object
  4267. * @connector: Pointer to DRM connector object of WB in CWB case
  4268. */
  4269. int sde_crtc_get_num_datapath(struct drm_crtc *crtc,
  4270. struct drm_connector *connector)
  4271. {
  4272. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4273. struct sde_connector_state *sde_conn_state = NULL;
  4274. struct drm_connector *conn;
  4275. struct drm_connector_list_iter conn_iter;
  4276. if (!sde_crtc || !connector) {
  4277. SDE_DEBUG("Invalid argument\n");
  4278. return 0;
  4279. }
  4280. if (sde_crtc->num_mixers)
  4281. return sde_crtc->num_mixers;
  4282. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  4283. drm_for_each_connector_iter(conn, &conn_iter) {
  4284. if (conn->state && conn->state->crtc == crtc &&
  4285. conn != connector)
  4286. sde_conn_state = to_sde_connector_state(conn->state);
  4287. }
  4288. drm_connector_list_iter_end(&conn_iter);
  4289. if (sde_conn_state)
  4290. return sde_conn_state->mode_info.topology.num_lm;
  4291. return 0;
  4292. }
  4293. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  4294. {
  4295. struct sde_crtc *sde_crtc;
  4296. int ret;
  4297. if (!crtc) {
  4298. SDE_ERROR("invalid crtc\n");
  4299. return -EINVAL;
  4300. }
  4301. sde_crtc = to_sde_crtc(crtc);
  4302. ret = _sde_crtc_vblank_enable(sde_crtc, en);
  4303. if (ret)
  4304. SDE_ERROR("%s vblank enable failed: %d\n",
  4305. sde_crtc->name, ret);
  4306. return 0;
  4307. }
  4308. static void sde_crtc_install_dest_scale_properties(struct sde_crtc *sde_crtc,
  4309. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  4310. {
  4311. sde_kms_info_add_keyint(info, "has_dest_scaler",
  4312. catalog->mdp[0].has_dest_scaler);
  4313. sde_kms_info_add_keyint(info, "dest_scaler_count",
  4314. catalog->ds_count);
  4315. if (catalog->ds[0].top) {
  4316. sde_kms_info_add_keyint(info,
  4317. "max_dest_scaler_input_width",
  4318. catalog->ds[0].top->maxinputwidth);
  4319. sde_kms_info_add_keyint(info,
  4320. "max_dest_scaler_output_width",
  4321. catalog->ds[0].top->maxoutputwidth);
  4322. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  4323. catalog->ds[0].top->maxupscale);
  4324. }
  4325. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  4326. msm_property_install_volatile_range(
  4327. &sde_crtc->property_info, "dest_scaler",
  4328. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4329. msm_property_install_blob(&sde_crtc->property_info,
  4330. "ds_lut_ed", 0,
  4331. CRTC_PROP_DEST_SCALER_LUT_ED);
  4332. msm_property_install_blob(&sde_crtc->property_info,
  4333. "ds_lut_cir", 0,
  4334. CRTC_PROP_DEST_SCALER_LUT_CIR);
  4335. msm_property_install_blob(&sde_crtc->property_info,
  4336. "ds_lut_sep", 0,
  4337. CRTC_PROP_DEST_SCALER_LUT_SEP);
  4338. } else if (catalog->ds[0].features
  4339. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  4340. msm_property_install_volatile_range(
  4341. &sde_crtc->property_info, "dest_scaler",
  4342. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4343. }
  4344. }
  4345. static void sde_crtc_install_perf_properties(struct sde_crtc *sde_crtc,
  4346. struct sde_kms *sde_kms, struct sde_mdss_cfg *catalog,
  4347. struct sde_kms_info *info)
  4348. {
  4349. msm_property_install_range(&sde_crtc->property_info,
  4350. "core_clk", 0x0, 0, U64_MAX,
  4351. sde_kms->perf.max_core_clk_rate,
  4352. CRTC_PROP_CORE_CLK);
  4353. msm_property_install_range(&sde_crtc->property_info,
  4354. "core_ab", 0x0, 0, U64_MAX,
  4355. catalog->perf.max_bw_high * 1000ULL,
  4356. CRTC_PROP_CORE_AB);
  4357. msm_property_install_range(&sde_crtc->property_info,
  4358. "core_ib", 0x0, 0, U64_MAX,
  4359. catalog->perf.max_bw_high * 1000ULL,
  4360. CRTC_PROP_CORE_IB);
  4361. msm_property_install_range(&sde_crtc->property_info,
  4362. "llcc_ab", 0x0, 0, U64_MAX,
  4363. catalog->perf.max_bw_high * 1000ULL,
  4364. CRTC_PROP_LLCC_AB);
  4365. msm_property_install_range(&sde_crtc->property_info,
  4366. "llcc_ib", 0x0, 0, U64_MAX,
  4367. catalog->perf.max_bw_high * 1000ULL,
  4368. CRTC_PROP_LLCC_IB);
  4369. msm_property_install_range(&sde_crtc->property_info,
  4370. "dram_ab", 0x0, 0, U64_MAX,
  4371. catalog->perf.max_bw_high * 1000ULL,
  4372. CRTC_PROP_DRAM_AB);
  4373. msm_property_install_range(&sde_crtc->property_info,
  4374. "dram_ib", 0x0, 0, U64_MAX,
  4375. catalog->perf.max_bw_high * 1000ULL,
  4376. CRTC_PROP_DRAM_IB);
  4377. msm_property_install_range(&sde_crtc->property_info,
  4378. "rot_prefill_bw", 0, 0, U64_MAX,
  4379. catalog->perf.max_bw_high * 1000ULL,
  4380. CRTC_PROP_ROT_PREFILL_BW);
  4381. msm_property_install_range(&sde_crtc->property_info,
  4382. "rot_clk", 0, 0, U64_MAX,
  4383. sde_kms->perf.max_core_clk_rate,
  4384. CRTC_PROP_ROT_CLK);
  4385. if (catalog->perf.max_bw_low)
  4386. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  4387. catalog->perf.max_bw_low * 1000LL);
  4388. if (catalog->perf.max_bw_high)
  4389. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  4390. catalog->perf.max_bw_high * 1000LL);
  4391. if (catalog->perf.min_core_ib)
  4392. sde_kms_info_add_keyint(info, "min_core_ib",
  4393. catalog->perf.min_core_ib * 1000LL);
  4394. if (catalog->perf.min_llcc_ib)
  4395. sde_kms_info_add_keyint(info, "min_llcc_ib",
  4396. catalog->perf.min_llcc_ib * 1000LL);
  4397. if (catalog->perf.min_dram_ib)
  4398. sde_kms_info_add_keyint(info, "min_dram_ib",
  4399. catalog->perf.min_dram_ib * 1000LL);
  4400. if (sde_kms->perf.max_core_clk_rate)
  4401. sde_kms_info_add_keyint(info, "max_mdp_clk",
  4402. sde_kms->perf.max_core_clk_rate);
  4403. }
  4404. static void sde_crtc_setup_capabilities_blob(struct sde_kms_info *info,
  4405. struct sde_mdss_cfg *catalog)
  4406. {
  4407. sde_kms_info_reset(info);
  4408. sde_kms_info_add_keyint(info, "hw_version", catalog->hwversion);
  4409. sde_kms_info_add_keyint(info, "max_linewidth",
  4410. catalog->max_mixer_width);
  4411. sde_kms_info_add_keyint(info, "max_blendstages",
  4412. catalog->max_mixer_blendstages);
  4413. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED2)
  4414. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  4415. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3)
  4416. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  4417. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3LITE)
  4418. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  4419. if (catalog->ubwc_version) {
  4420. sde_kms_info_add_keyint(info, "UBWC version",
  4421. catalog->ubwc_version);
  4422. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  4423. catalog->macrotile_mode);
  4424. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  4425. catalog->mdp[0].highest_bank_bit);
  4426. sde_kms_info_add_keyint(info, "UBWC swizzle",
  4427. catalog->mdp[0].ubwc_swizzle);
  4428. }
  4429. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  4430. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  4431. else
  4432. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  4433. if (sde_is_custom_client()) {
  4434. /* No support for SMART_DMA_V1 yet */
  4435. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  4436. sde_kms_info_add_keystr(info,
  4437. "smart_dma_rev", "smart_dma_v2");
  4438. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  4439. sde_kms_info_add_keystr(info,
  4440. "smart_dma_rev", "smart_dma_v2p5");
  4441. }
  4442. sde_kms_info_add_keyint(info, "has_src_split", catalog->has_src_split);
  4443. sde_kms_info_add_keyint(info, "has_hdr", catalog->has_hdr);
  4444. sde_kms_info_add_keyint(info, "has_hdr_plus", catalog->has_hdr_plus);
  4445. if (catalog->uidle_cfg.uidle_rev)
  4446. sde_kms_info_add_keyint(info, "has_uidle",
  4447. true);
  4448. sde_kms_info_add_keystr(info, "core_ib_ff",
  4449. catalog->perf.core_ib_ff);
  4450. sde_kms_info_add_keystr(info, "core_clk_ff",
  4451. catalog->perf.core_clk_ff);
  4452. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  4453. catalog->perf.comp_ratio_rt);
  4454. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  4455. catalog->perf.comp_ratio_nrt);
  4456. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  4457. catalog->perf.dest_scale_prefill_lines);
  4458. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  4459. catalog->perf.undersized_prefill_lines);
  4460. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  4461. catalog->perf.macrotile_prefill_lines);
  4462. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  4463. catalog->perf.yuv_nv12_prefill_lines);
  4464. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  4465. catalog->perf.linear_prefill_lines);
  4466. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  4467. catalog->perf.downscaling_prefill_lines);
  4468. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  4469. catalog->perf.xtra_prefill_lines);
  4470. sde_kms_info_add_keyint(info, "amortizable_threshold",
  4471. catalog->perf.amortizable_threshold);
  4472. sde_kms_info_add_keyint(info, "min_prefill_lines",
  4473. catalog->perf.min_prefill_lines);
  4474. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  4475. catalog->perf.num_mnoc_ports);
  4476. sde_kms_info_add_keyint(info, "axi_bus_width",
  4477. catalog->perf.axi_bus_width);
  4478. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  4479. catalog->sui_supported_blendstage);
  4480. if (catalog->ubwc_bw_calc_version)
  4481. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver",
  4482. catalog->ubwc_bw_calc_version);
  4483. }
  4484. /**
  4485. * sde_crtc_install_properties - install all drm properties for crtc
  4486. * @crtc: Pointer to drm crtc structure
  4487. */
  4488. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  4489. struct sde_mdss_cfg *catalog)
  4490. {
  4491. struct sde_crtc *sde_crtc;
  4492. struct sde_kms_info *info;
  4493. struct sde_kms *sde_kms;
  4494. static const struct drm_prop_enum_list e_secure_level[] = {
  4495. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  4496. {SDE_DRM_SEC_ONLY, "sec_only"},
  4497. };
  4498. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  4499. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  4500. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  4501. };
  4502. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  4503. {IDLE_PC_NONE, "idle_pc_none"},
  4504. {IDLE_PC_ENABLE, "idle_pc_enable"},
  4505. {IDLE_PC_DISABLE, "idle_pc_disable"},
  4506. };
  4507. static const struct drm_prop_enum_list e_cache_state[] = {
  4508. {CACHE_STATE_DISABLED, "cache_state_disabled"},
  4509. {CACHE_STATE_ENABLED, "cache_state_enabled"},
  4510. };
  4511. static const struct drm_prop_enum_list e_vm_req_state[] = {
  4512. {VM_REQ_NONE, "vm_req_none"},
  4513. {VM_REQ_RELEASE, "vm_req_release"},
  4514. {VM_REQ_ACQUIRE, "vm_req_acquire"},
  4515. };
  4516. SDE_DEBUG("\n");
  4517. if (!crtc || !catalog) {
  4518. SDE_ERROR("invalid crtc or catalog\n");
  4519. return;
  4520. }
  4521. sde_crtc = to_sde_crtc(crtc);
  4522. sde_kms = _sde_crtc_get_kms(crtc);
  4523. if (!sde_kms) {
  4524. SDE_ERROR("invalid argument\n");
  4525. return;
  4526. }
  4527. info = kzalloc(sizeof(struct sde_kms_info), GFP_KERNEL);
  4528. if (!info) {
  4529. SDE_ERROR("failed to allocate info memory\n");
  4530. return;
  4531. }
  4532. sde_crtc_setup_capabilities_blob(info, catalog);
  4533. msm_property_install_range(&sde_crtc->property_info,
  4534. "input_fence_timeout", 0x0, 0,
  4535. SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT, SDE_CRTC_INPUT_FENCE_TIMEOUT,
  4536. CRTC_PROP_INPUT_FENCE_TIMEOUT);
  4537. msm_property_install_volatile_range(&sde_crtc->property_info,
  4538. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  4539. msm_property_install_range(&sde_crtc->property_info,
  4540. "output_fence_offset", 0x0, 0, 1, 0,
  4541. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4542. sde_crtc_install_perf_properties(sde_crtc, sde_kms, catalog, info);
  4543. msm_property_install_range(&sde_crtc->property_info,
  4544. "idle_time", 0, 0, U64_MAX, 0,
  4545. CRTC_PROP_IDLE_TIMEOUT);
  4546. if (catalog->has_trusted_vm_support) {
  4547. int init_idx = sde_in_trusted_vm(sde_kms) ? 1 : 0;
  4548. msm_property_install_enum(&sde_crtc->property_info,
  4549. "vm_request_state", 0x0, 0, e_vm_req_state,
  4550. ARRAY_SIZE(e_vm_req_state), init_idx,
  4551. CRTC_PROP_VM_REQ_STATE);
  4552. }
  4553. if (catalog->has_idle_pc)
  4554. msm_property_install_enum(&sde_crtc->property_info,
  4555. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  4556. ARRAY_SIZE(e_idle_pc_state), 0,
  4557. CRTC_PROP_IDLE_PC_STATE);
  4558. if (catalog->has_cwb_support)
  4559. msm_property_install_enum(&sde_crtc->property_info,
  4560. "capture_mode", 0, 0, e_cwb_data_points,
  4561. ARRAY_SIZE(e_cwb_data_points), 0,
  4562. CRTC_PROP_CAPTURE_OUTPUT);
  4563. msm_property_install_volatile_range(&sde_crtc->property_info,
  4564. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  4565. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  4566. 0x0, 0, e_secure_level,
  4567. ARRAY_SIZE(e_secure_level), 0,
  4568. CRTC_PROP_SECURITY_LEVEL);
  4569. if (catalog->syscache_supported)
  4570. msm_property_install_enum(&sde_crtc->property_info, "cache_state",
  4571. 0x0, 0, e_cache_state,
  4572. ARRAY_SIZE(e_cache_state), 0,
  4573. CRTC_PROP_CACHE_STATE);
  4574. if (catalog->has_dim_layer) {
  4575. msm_property_install_volatile_range(&sde_crtc->property_info,
  4576. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  4577. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  4578. SDE_MAX_DIM_LAYERS);
  4579. }
  4580. if (catalog->mdp[0].has_dest_scaler)
  4581. sde_crtc_install_dest_scale_properties(sde_crtc, catalog,
  4582. info);
  4583. if (catalog->dspp_count && catalog->rc_count)
  4584. sde_kms_info_add_keyint(info, "rc_mem_size",
  4585. catalog->dspp[0].sblk->rc.mem_total_size);
  4586. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  4587. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  4588. sde_kms_info_add_keyint(info, "use_baselayer_for_stage",
  4589. catalog->has_base_layer);
  4590. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  4591. info->data, SDE_KMS_INFO_DATALEN(info),
  4592. CRTC_PROP_INFO);
  4593. kfree(info);
  4594. }
  4595. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  4596. const struct drm_crtc_state *state, uint64_t *val)
  4597. {
  4598. struct sde_crtc *sde_crtc;
  4599. struct sde_crtc_state *cstate;
  4600. uint32_t offset;
  4601. bool is_vid = false;
  4602. struct drm_encoder *encoder;
  4603. sde_crtc = to_sde_crtc(crtc);
  4604. cstate = to_sde_crtc_state(state);
  4605. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4606. if (sde_encoder_check_curr_mode(encoder,
  4607. MSM_DISPLAY_VIDEO_MODE))
  4608. is_vid = true;
  4609. if (is_vid)
  4610. break;
  4611. }
  4612. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4613. /*
  4614. * Increment trigger offset for vidoe mode alone as its release fence
  4615. * can be triggered only after the next frame-update. For cmd mode &
  4616. * virtual displays the release fence for the current frame can be
  4617. * triggered right after PP_DONE/WB_DONE interrupt
  4618. */
  4619. if (is_vid)
  4620. offset++;
  4621. /*
  4622. * Hwcomposer now queries the fences using the commit list in atomic
  4623. * commit ioctl. The offset should be set to next timeline
  4624. * which will be incremented during the prepare commit phase
  4625. */
  4626. offset++;
  4627. return sde_fence_create(sde_crtc->output_fence, val, offset);
  4628. }
  4629. /**
  4630. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  4631. * @crtc: Pointer to drm crtc structure
  4632. * @state: Pointer to drm crtc state structure
  4633. * @property: Pointer to targeted drm property
  4634. * @val: Updated property value
  4635. * @Returns: Zero on success
  4636. */
  4637. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  4638. struct drm_crtc_state *state,
  4639. struct drm_property *property,
  4640. uint64_t val)
  4641. {
  4642. struct sde_crtc *sde_crtc;
  4643. struct sde_crtc_state *cstate;
  4644. int idx, ret;
  4645. uint64_t fence_user_fd;
  4646. uint64_t __user prev_user_fd;
  4647. if (!crtc || !state || !property) {
  4648. SDE_ERROR("invalid argument(s)\n");
  4649. return -EINVAL;
  4650. }
  4651. sde_crtc = to_sde_crtc(crtc);
  4652. cstate = to_sde_crtc_state(state);
  4653. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  4654. /* check with cp property system first */
  4655. ret = sde_cp_crtc_set_property(crtc, property, val);
  4656. if (ret != -ENOENT)
  4657. goto exit;
  4658. /* if not handled by cp, check msm_property system */
  4659. ret = msm_property_atomic_set(&sde_crtc->property_info,
  4660. &cstate->property_state, property, val);
  4661. if (ret)
  4662. goto exit;
  4663. idx = msm_property_index(&sde_crtc->property_info, property);
  4664. switch (idx) {
  4665. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  4666. _sde_crtc_set_input_fence_timeout(cstate);
  4667. break;
  4668. case CRTC_PROP_DIM_LAYER_V1:
  4669. _sde_crtc_set_dim_layer_v1(crtc, cstate,
  4670. (void __user *)(uintptr_t)val);
  4671. break;
  4672. case CRTC_PROP_ROI_V1:
  4673. ret = _sde_crtc_set_roi_v1(state,
  4674. (void __user *)(uintptr_t)val);
  4675. break;
  4676. case CRTC_PROP_DEST_SCALER:
  4677. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  4678. (void __user *)(uintptr_t)val);
  4679. break;
  4680. case CRTC_PROP_DEST_SCALER_LUT_ED:
  4681. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  4682. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  4683. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  4684. break;
  4685. case CRTC_PROP_CORE_CLK:
  4686. case CRTC_PROP_CORE_AB:
  4687. case CRTC_PROP_CORE_IB:
  4688. cstate->bw_control = true;
  4689. break;
  4690. case CRTC_PROP_LLCC_AB:
  4691. case CRTC_PROP_LLCC_IB:
  4692. case CRTC_PROP_DRAM_AB:
  4693. case CRTC_PROP_DRAM_IB:
  4694. cstate->bw_control = true;
  4695. cstate->bw_split_vote = true;
  4696. break;
  4697. case CRTC_PROP_OUTPUT_FENCE:
  4698. if (!val)
  4699. goto exit;
  4700. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  4701. sizeof(uint64_t));
  4702. if (ret) {
  4703. SDE_ERROR("copy from user failed rc:%d\n", ret);
  4704. ret = -EFAULT;
  4705. goto exit;
  4706. }
  4707. /*
  4708. * client is expected to reset the property to -1 before
  4709. * requesting for the release fence
  4710. */
  4711. if (prev_user_fd == -1) {
  4712. ret = _sde_crtc_get_output_fence(crtc, state,
  4713. &fence_user_fd);
  4714. if (ret) {
  4715. SDE_ERROR("fence create failed rc:%d\n", ret);
  4716. goto exit;
  4717. }
  4718. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  4719. &fence_user_fd, sizeof(uint64_t));
  4720. if (ret) {
  4721. SDE_ERROR("copy to user failed rc:%d\n", ret);
  4722. put_unused_fd(fence_user_fd);
  4723. ret = -EFAULT;
  4724. goto exit;
  4725. }
  4726. }
  4727. break;
  4728. default:
  4729. /* nothing to do */
  4730. break;
  4731. }
  4732. exit:
  4733. if (ret) {
  4734. if (ret != -EPERM)
  4735. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  4736. crtc->name, DRMID(property),
  4737. property->name, ret);
  4738. else
  4739. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  4740. crtc->name, DRMID(property),
  4741. property->name, ret);
  4742. } else {
  4743. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  4744. property->base.id, val);
  4745. }
  4746. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  4747. return ret;
  4748. }
  4749. void sde_crtc_set_qos_dirty(struct drm_crtc *crtc)
  4750. {
  4751. struct drm_plane *plane;
  4752. struct drm_plane_state *state;
  4753. struct sde_plane_state *pstate;
  4754. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4755. state = plane->state;
  4756. if (!state)
  4757. continue;
  4758. pstate = to_sde_plane_state(state);
  4759. pstate->dirty |= SDE_PLANE_DIRTY_QOS;
  4760. }
  4761. }
  4762. /**
  4763. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  4764. * @crtc: Pointer to drm crtc structure
  4765. * @state: Pointer to drm crtc state structure
  4766. * @property: Pointer to targeted drm property
  4767. * @val: Pointer to variable for receiving property value
  4768. * @Returns: Zero on success
  4769. */
  4770. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  4771. const struct drm_crtc_state *state,
  4772. struct drm_property *property,
  4773. uint64_t *val)
  4774. {
  4775. struct sde_crtc *sde_crtc;
  4776. struct sde_crtc_state *cstate;
  4777. int ret = -EINVAL, i;
  4778. if (!crtc || !state) {
  4779. SDE_ERROR("invalid argument(s)\n");
  4780. goto end;
  4781. }
  4782. sde_crtc = to_sde_crtc(crtc);
  4783. cstate = to_sde_crtc_state(state);
  4784. i = msm_property_index(&sde_crtc->property_info, property);
  4785. if (i == CRTC_PROP_OUTPUT_FENCE) {
  4786. *val = ~0;
  4787. ret = 0;
  4788. } else {
  4789. ret = msm_property_atomic_get(&sde_crtc->property_info,
  4790. &cstate->property_state, property, val);
  4791. if (ret)
  4792. ret = sde_cp_crtc_get_property(crtc, property, val);
  4793. }
  4794. if (ret)
  4795. DRM_ERROR("get property failed\n");
  4796. end:
  4797. return ret;
  4798. }
  4799. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  4800. struct drm_crtc_state *crtc_state)
  4801. {
  4802. struct sde_crtc *sde_crtc;
  4803. struct sde_crtc_state *cstate;
  4804. struct drm_property *drm_prop;
  4805. enum msm_mdp_crtc_property prop_idx;
  4806. if (!crtc || !crtc_state) {
  4807. SDE_ERROR("invalid params\n");
  4808. return -EINVAL;
  4809. }
  4810. sde_crtc = to_sde_crtc(crtc);
  4811. cstate = to_sde_crtc_state(crtc_state);
  4812. sde_cp_crtc_clear(crtc);
  4813. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  4814. uint64_t val = cstate->property_values[prop_idx].value;
  4815. uint64_t def;
  4816. int ret;
  4817. drm_prop = msm_property_index_to_drm_property(
  4818. &sde_crtc->property_info, prop_idx);
  4819. if (!drm_prop) {
  4820. /* not all props will be installed, based on caps */
  4821. SDE_DEBUG("%s: invalid property index %d\n",
  4822. sde_crtc->name, prop_idx);
  4823. continue;
  4824. }
  4825. def = msm_property_get_default(&sde_crtc->property_info,
  4826. prop_idx);
  4827. if (val == def)
  4828. continue;
  4829. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  4830. sde_crtc->name, drm_prop->name, prop_idx, val,
  4831. def);
  4832. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  4833. def);
  4834. if (ret) {
  4835. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  4836. sde_crtc->name, prop_idx, ret);
  4837. continue;
  4838. }
  4839. }
  4840. /* disable clk and bw control until clk & bw properties are set */
  4841. cstate->bw_control = false;
  4842. cstate->bw_split_vote = false;
  4843. return 0;
  4844. }
  4845. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  4846. {
  4847. struct sde_crtc *sde_crtc;
  4848. struct sde_crtc_mixer *m;
  4849. int i;
  4850. if (!crtc) {
  4851. SDE_ERROR("invalid argument\n");
  4852. return;
  4853. }
  4854. sde_crtc = to_sde_crtc(crtc);
  4855. sde_crtc->misr_enable_sui = enable;
  4856. sde_crtc->misr_frame_count = frame_count;
  4857. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4858. m = &sde_crtc->mixers[i];
  4859. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  4860. continue;
  4861. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  4862. }
  4863. }
  4864. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  4865. struct sde_crtc_misr_info *crtc_misr_info)
  4866. {
  4867. struct sde_crtc *sde_crtc;
  4868. struct sde_kms *sde_kms;
  4869. if (!crtc_misr_info) {
  4870. SDE_ERROR("invalid misr info\n");
  4871. return;
  4872. }
  4873. crtc_misr_info->misr_enable = false;
  4874. crtc_misr_info->misr_frame_count = 0;
  4875. if (!crtc) {
  4876. SDE_ERROR("invalid crtc\n");
  4877. return;
  4878. }
  4879. sde_kms = _sde_crtc_get_kms(crtc);
  4880. if (!sde_kms) {
  4881. SDE_ERROR("invalid sde_kms\n");
  4882. return;
  4883. }
  4884. if (sde_kms_is_secure_session_inprogress(sde_kms))
  4885. return;
  4886. sde_crtc = to_sde_crtc(crtc);
  4887. crtc_misr_info->misr_enable =
  4888. sde_crtc->misr_enable_debugfs ? true : false;
  4889. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  4890. }
  4891. #ifdef CONFIG_DEBUG_FS
  4892. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  4893. {
  4894. struct sde_crtc *sde_crtc;
  4895. struct sde_plane_state *pstate = NULL;
  4896. struct sde_crtc_mixer *m;
  4897. struct drm_crtc *crtc;
  4898. struct drm_plane *plane;
  4899. struct drm_display_mode *mode;
  4900. struct drm_framebuffer *fb;
  4901. struct drm_plane_state *state;
  4902. struct sde_crtc_state *cstate;
  4903. int i, out_width, out_height;
  4904. if (!s || !s->private)
  4905. return -EINVAL;
  4906. sde_crtc = s->private;
  4907. crtc = &sde_crtc->base;
  4908. cstate = to_sde_crtc_state(crtc->state);
  4909. mutex_lock(&sde_crtc->crtc_lock);
  4910. mode = &crtc->state->adjusted_mode;
  4911. out_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  4912. out_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  4913. seq_printf(s, "crtc:%d width:%d height:%d\n", crtc->base.id,
  4914. mode->hdisplay, mode->vdisplay);
  4915. seq_puts(s, "\n");
  4916. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4917. m = &sde_crtc->mixers[i];
  4918. if (!m->hw_lm)
  4919. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  4920. else if (!m->hw_ctl)
  4921. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  4922. else
  4923. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  4924. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  4925. out_width, out_height);
  4926. }
  4927. seq_puts(s, "\n");
  4928. for (i = 0; i < cstate->num_dim_layers; i++) {
  4929. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  4930. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  4931. i, dim_layer->stage, dim_layer->flags);
  4932. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  4933. dim_layer->rect.x, dim_layer->rect.y,
  4934. dim_layer->rect.w, dim_layer->rect.h);
  4935. seq_printf(s,
  4936. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  4937. dim_layer->color_fill.color_0,
  4938. dim_layer->color_fill.color_1,
  4939. dim_layer->color_fill.color_2,
  4940. dim_layer->color_fill.color_3);
  4941. seq_puts(s, "\n");
  4942. }
  4943. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4944. pstate = to_sde_plane_state(plane->state);
  4945. state = plane->state;
  4946. if (!pstate || !state)
  4947. continue;
  4948. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  4949. plane->base.id, pstate->stage, pstate->rotation);
  4950. if (plane->state->fb) {
  4951. fb = plane->state->fb;
  4952. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  4953. fb->base.id, (char *) &fb->format->format,
  4954. fb->width, fb->height);
  4955. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  4956. seq_printf(s, "cpp[%d]:%u ",
  4957. i, fb->format->cpp[i]);
  4958. seq_puts(s, "\n\t");
  4959. seq_printf(s, "modifier:%8llu ", fb->modifier);
  4960. seq_puts(s, "\n");
  4961. seq_puts(s, "\t");
  4962. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  4963. seq_printf(s, "pitches[%d]:%8u ", i,
  4964. fb->pitches[i]);
  4965. seq_puts(s, "\n");
  4966. seq_puts(s, "\t");
  4967. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  4968. seq_printf(s, "offsets[%d]:%8u ", i,
  4969. fb->offsets[i]);
  4970. seq_puts(s, "\n");
  4971. }
  4972. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  4973. state->src_x >> 16, state->src_y >> 16,
  4974. state->src_w >> 16, state->src_h >> 16);
  4975. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  4976. state->crtc_x, state->crtc_y, state->crtc_w,
  4977. state->crtc_h);
  4978. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  4979. pstate->multirect_mode, pstate->multirect_index);
  4980. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  4981. pstate->excl_rect.x, pstate->excl_rect.y,
  4982. pstate->excl_rect.w, pstate->excl_rect.h);
  4983. seq_puts(s, "\n");
  4984. }
  4985. if (sde_crtc->vblank_cb_count) {
  4986. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  4987. u32 diff_ms = ktime_to_ms(diff);
  4988. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  4989. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  4990. seq_printf(s,
  4991. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  4992. fps, sde_crtc->vblank_cb_count,
  4993. ktime_to_ms(diff), sde_crtc->play_count);
  4994. /* reset time & count for next measurement */
  4995. sde_crtc->vblank_cb_count = 0;
  4996. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  4997. }
  4998. mutex_unlock(&sde_crtc->crtc_lock);
  4999. return 0;
  5000. }
  5001. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  5002. {
  5003. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  5004. }
  5005. static ssize_t _sde_crtc_misr_setup(struct file *file,
  5006. const char __user *user_buf, size_t count, loff_t *ppos)
  5007. {
  5008. struct drm_crtc *crtc;
  5009. struct sde_crtc *sde_crtc;
  5010. char buf[MISR_BUFF_SIZE + 1];
  5011. u32 frame_count, enable;
  5012. size_t buff_copy;
  5013. struct sde_kms *sde_kms;
  5014. if (!file || !file->private_data)
  5015. return -EINVAL;
  5016. sde_crtc = file->private_data;
  5017. crtc = &sde_crtc->base;
  5018. sde_kms = _sde_crtc_get_kms(crtc);
  5019. if (!sde_kms) {
  5020. SDE_ERROR("invalid sde_kms\n");
  5021. return -EINVAL;
  5022. }
  5023. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  5024. if (copy_from_user(buf, user_buf, buff_copy)) {
  5025. SDE_ERROR("buffer copy failed\n");
  5026. return -EINVAL;
  5027. }
  5028. buf[buff_copy] = 0; /* end of string */
  5029. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  5030. return -EINVAL;
  5031. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  5032. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  5033. DRMID(crtc));
  5034. return -EINVAL;
  5035. }
  5036. sde_crtc->misr_enable_debugfs = enable;
  5037. sde_crtc->misr_frame_count = frame_count;
  5038. sde_crtc->misr_reconfigure = true;
  5039. return count;
  5040. }
  5041. static ssize_t _sde_crtc_misr_read(struct file *file,
  5042. char __user *user_buff, size_t count, loff_t *ppos)
  5043. {
  5044. struct drm_crtc *crtc;
  5045. struct sde_crtc *sde_crtc;
  5046. struct sde_kms *sde_kms;
  5047. struct sde_crtc_mixer *m;
  5048. int i = 0, rc;
  5049. ssize_t len = 0;
  5050. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  5051. if (*ppos)
  5052. return 0;
  5053. if (!file || !file->private_data)
  5054. return -EINVAL;
  5055. sde_crtc = file->private_data;
  5056. crtc = &sde_crtc->base;
  5057. sde_kms = _sde_crtc_get_kms(crtc);
  5058. if (!sde_kms)
  5059. return -EINVAL;
  5060. rc = pm_runtime_get_sync(crtc->dev->dev);
  5061. if (rc < 0)
  5062. return rc;
  5063. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  5064. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  5065. goto end;
  5066. }
  5067. if (!sde_crtc->misr_enable_debugfs) {
  5068. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5069. "disabled\n");
  5070. goto buff_check;
  5071. }
  5072. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5073. u32 misr_value = 0;
  5074. m = &sde_crtc->mixers[i];
  5075. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  5076. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5077. "invalid\n");
  5078. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  5079. continue;
  5080. }
  5081. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  5082. if (rc) {
  5083. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5084. "invalid\n");
  5085. SDE_ERROR("crtc:%d failed to collect misr %d\n",
  5086. DRMID(crtc), rc);
  5087. continue;
  5088. } else {
  5089. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5090. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  5091. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5092. "0x%x\n", misr_value);
  5093. }
  5094. }
  5095. buff_check:
  5096. if (count <= len) {
  5097. len = 0;
  5098. goto end;
  5099. }
  5100. if (copy_to_user(user_buff, buf, len)) {
  5101. len = -EFAULT;
  5102. goto end;
  5103. }
  5104. *ppos += len; /* increase offset */
  5105. end:
  5106. pm_runtime_put_sync(crtc->dev->dev);
  5107. return len;
  5108. }
  5109. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  5110. static int __prefix ## _open(struct inode *inode, struct file *file) \
  5111. { \
  5112. return single_open(file, __prefix ## _show, inode->i_private); \
  5113. } \
  5114. static const struct file_operations __prefix ## _fops = { \
  5115. .owner = THIS_MODULE, \
  5116. .open = __prefix ## _open, \
  5117. .release = single_release, \
  5118. .read = seq_read, \
  5119. .llseek = seq_lseek, \
  5120. }
  5121. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  5122. {
  5123. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  5124. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5125. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  5126. int i;
  5127. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  5128. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  5129. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc,
  5130. crtc->state));
  5131. seq_printf(s, "core_clk_rate: %llu\n",
  5132. sde_crtc->cur_perf.core_clk_rate);
  5133. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  5134. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  5135. seq_printf(s, "bw_ctl[%s]: %llu\n",
  5136. sde_power_handle_get_dbus_name(i),
  5137. sde_crtc->cur_perf.bw_ctl[i]);
  5138. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  5139. sde_power_handle_get_dbus_name(i),
  5140. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  5141. }
  5142. return 0;
  5143. }
  5144. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  5145. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  5146. {
  5147. struct drm_crtc *crtc;
  5148. struct drm_plane *plane;
  5149. struct drm_connector *conn;
  5150. struct drm_mode_object *drm_obj;
  5151. struct sde_crtc *sde_crtc;
  5152. struct sde_crtc_state *cstate;
  5153. struct sde_fence_context *ctx;
  5154. struct drm_connector_list_iter conn_iter;
  5155. struct drm_device *dev;
  5156. if (!s || !s->private)
  5157. return -EINVAL;
  5158. sde_crtc = s->private;
  5159. crtc = &sde_crtc->base;
  5160. dev = crtc->dev;
  5161. cstate = to_sde_crtc_state(crtc->state);
  5162. /* Dump input fence info */
  5163. seq_puts(s, "===Input fence===\n");
  5164. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5165. struct sde_plane_state *pstate;
  5166. struct dma_fence *fence;
  5167. pstate = to_sde_plane_state(plane->state);
  5168. if (!pstate)
  5169. continue;
  5170. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  5171. pstate->stage);
  5172. SDE_EVT32(DRMID(crtc), plane->base.id, pstate->input_fence);
  5173. if (pstate->input_fence) {
  5174. rcu_read_lock();
  5175. fence = dma_fence_get_rcu(pstate->input_fence);
  5176. rcu_read_unlock();
  5177. if (fence) {
  5178. sde_fence_list_dump(fence, &s);
  5179. dma_fence_put(fence);
  5180. }
  5181. }
  5182. }
  5183. /* Dump release fence info */
  5184. seq_puts(s, "\n");
  5185. seq_puts(s, "===Release fence===\n");
  5186. ctx = sde_crtc->output_fence;
  5187. drm_obj = &crtc->base;
  5188. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5189. seq_puts(s, "\n");
  5190. /* Dump retire fence info */
  5191. seq_puts(s, "===Retire fence===\n");
  5192. drm_connector_list_iter_begin(dev, &conn_iter);
  5193. drm_for_each_connector_iter(conn, &conn_iter)
  5194. if (conn->state && conn->state->crtc == crtc &&
  5195. cstate->num_connectors < MAX_CONNECTORS) {
  5196. struct sde_connector *c_conn;
  5197. c_conn = to_sde_connector(conn);
  5198. ctx = c_conn->retire_fence;
  5199. drm_obj = &conn->base;
  5200. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5201. }
  5202. drm_connector_list_iter_end(&conn_iter);
  5203. seq_puts(s, "\n");
  5204. return 0;
  5205. }
  5206. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  5207. {
  5208. return single_open(file, _sde_debugfs_fence_status_show,
  5209. inode->i_private);
  5210. }
  5211. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5212. {
  5213. struct sde_crtc *sde_crtc;
  5214. struct sde_kms *sde_kms;
  5215. static const struct file_operations debugfs_status_fops = {
  5216. .open = _sde_debugfs_status_open,
  5217. .read = seq_read,
  5218. .llseek = seq_lseek,
  5219. .release = single_release,
  5220. };
  5221. static const struct file_operations debugfs_misr_fops = {
  5222. .open = simple_open,
  5223. .read = _sde_crtc_misr_read,
  5224. .write = _sde_crtc_misr_setup,
  5225. };
  5226. static const struct file_operations debugfs_fps_fops = {
  5227. .open = _sde_debugfs_fps_status,
  5228. .read = seq_read,
  5229. };
  5230. static const struct file_operations debugfs_fence_fops = {
  5231. .open = _sde_debugfs_fence_status,
  5232. .read = seq_read,
  5233. };
  5234. if (!crtc)
  5235. return -EINVAL;
  5236. sde_crtc = to_sde_crtc(crtc);
  5237. sde_kms = _sde_crtc_get_kms(crtc);
  5238. if (!sde_kms)
  5239. return -EINVAL;
  5240. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  5241. crtc->dev->primary->debugfs_root);
  5242. if (!sde_crtc->debugfs_root)
  5243. return -ENOMEM;
  5244. /* don't error check these */
  5245. debugfs_create_file("status", 0400,
  5246. sde_crtc->debugfs_root,
  5247. sde_crtc, &debugfs_status_fops);
  5248. debugfs_create_file("state", 0400,
  5249. sde_crtc->debugfs_root,
  5250. &sde_crtc->base,
  5251. &sde_crtc_debugfs_state_fops);
  5252. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  5253. sde_crtc, &debugfs_misr_fops);
  5254. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  5255. sde_crtc, &debugfs_fps_fops);
  5256. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  5257. sde_crtc, &debugfs_fence_fops);
  5258. return 0;
  5259. }
  5260. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5261. {
  5262. struct sde_crtc *sde_crtc;
  5263. if (!crtc)
  5264. return;
  5265. sde_crtc = to_sde_crtc(crtc);
  5266. debugfs_remove_recursive(sde_crtc->debugfs_root);
  5267. }
  5268. #else
  5269. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5270. {
  5271. return 0;
  5272. }
  5273. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5274. {
  5275. }
  5276. #endif /* CONFIG_DEBUG_FS */
  5277. static void vblank_ctrl_worker(struct kthread_work *work)
  5278. {
  5279. struct vblank_work *cur_work = container_of(work,
  5280. struct vblank_work, work);
  5281. struct msm_drm_private *priv = cur_work->priv;
  5282. sde_crtc_vblank(priv->crtcs[cur_work->crtc_id], cur_work->enable);
  5283. kfree(cur_work);
  5284. }
  5285. static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
  5286. int crtc_id, bool enable)
  5287. {
  5288. struct vblank_work *cur_work;
  5289. struct drm_crtc *crtc;
  5290. struct kthread_worker *worker;
  5291. if (!priv || crtc_id >= priv->num_crtcs)
  5292. return -EINVAL;
  5293. cur_work = kzalloc(sizeof(*cur_work), GFP_ATOMIC);
  5294. if (!cur_work)
  5295. return -ENOMEM;
  5296. crtc = priv->crtcs[crtc_id];
  5297. kthread_init_work(&cur_work->work, vblank_ctrl_worker);
  5298. cur_work->crtc_id = crtc_id;
  5299. cur_work->enable = enable;
  5300. cur_work->priv = priv;
  5301. worker = &priv->event_thread[crtc_id].worker;
  5302. kthread_queue_work(worker, &cur_work->work);
  5303. return 0;
  5304. }
  5305. static int sde_crtc_enable_vblank(struct drm_crtc *crtc)
  5306. {
  5307. struct drm_device *dev = crtc->dev;
  5308. unsigned int pipe = crtc->index;
  5309. struct msm_drm_private *priv = dev->dev_private;
  5310. struct msm_kms *kms = priv->kms;
  5311. if (!kms)
  5312. return -ENXIO;
  5313. DBG("dev=%pK, crtc=%u", dev, pipe);
  5314. return vblank_ctrl_queue_work(priv, pipe, true);
  5315. }
  5316. static void sde_crtc_disable_vblank(struct drm_crtc *crtc)
  5317. {
  5318. struct drm_device *dev = crtc->dev;
  5319. unsigned int pipe = crtc->index;
  5320. struct msm_drm_private *priv = dev->dev_private;
  5321. struct msm_kms *kms = priv->kms;
  5322. if (!kms)
  5323. return;
  5324. DBG("dev=%pK, crtc=%u", dev, pipe);
  5325. vblank_ctrl_queue_work(priv, pipe, false);
  5326. }
  5327. static int sde_crtc_late_register(struct drm_crtc *crtc)
  5328. {
  5329. return _sde_crtc_init_debugfs(crtc);
  5330. }
  5331. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  5332. {
  5333. _sde_crtc_destroy_debugfs(crtc);
  5334. }
  5335. static const struct drm_crtc_funcs sde_crtc_funcs = {
  5336. .set_config = drm_atomic_helper_set_config,
  5337. .destroy = sde_crtc_destroy,
  5338. .enable_vblank = sde_crtc_enable_vblank,
  5339. .disable_vblank = sde_crtc_disable_vblank,
  5340. .page_flip = drm_atomic_helper_page_flip,
  5341. .atomic_set_property = sde_crtc_atomic_set_property,
  5342. .atomic_get_property = sde_crtc_atomic_get_property,
  5343. .reset = sde_crtc_reset,
  5344. .atomic_duplicate_state = sde_crtc_duplicate_state,
  5345. .atomic_destroy_state = sde_crtc_destroy_state,
  5346. .late_register = sde_crtc_late_register,
  5347. .early_unregister = sde_crtc_early_unregister,
  5348. };
  5349. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  5350. .mode_fixup = sde_crtc_mode_fixup,
  5351. .disable = sde_crtc_disable,
  5352. .atomic_enable = sde_crtc_enable,
  5353. .atomic_check = sde_crtc_atomic_check,
  5354. .atomic_begin = sde_crtc_atomic_begin,
  5355. .atomic_flush = sde_crtc_atomic_flush,
  5356. };
  5357. static void _sde_crtc_event_cb(struct kthread_work *work)
  5358. {
  5359. struct sde_crtc_event *event;
  5360. struct sde_crtc *sde_crtc;
  5361. unsigned long irq_flags;
  5362. if (!work) {
  5363. SDE_ERROR("invalid work item\n");
  5364. return;
  5365. }
  5366. event = container_of(work, struct sde_crtc_event, kt_work);
  5367. /* set sde_crtc to NULL for static work structures */
  5368. sde_crtc = event->sde_crtc;
  5369. if (!sde_crtc)
  5370. return;
  5371. if (event->cb_func)
  5372. event->cb_func(&sde_crtc->base, event->usr);
  5373. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5374. list_add_tail(&event->list, &sde_crtc->event_free_list);
  5375. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5376. }
  5377. int sde_crtc_event_queue(struct drm_crtc *crtc,
  5378. void (*func)(struct drm_crtc *crtc, void *usr),
  5379. void *usr, bool color_processing_event)
  5380. {
  5381. unsigned long irq_flags;
  5382. struct sde_crtc *sde_crtc;
  5383. struct msm_drm_private *priv;
  5384. struct sde_crtc_event *event = NULL;
  5385. u32 crtc_id;
  5386. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  5387. SDE_ERROR("invalid parameters\n");
  5388. return -EINVAL;
  5389. }
  5390. sde_crtc = to_sde_crtc(crtc);
  5391. priv = crtc->dev->dev_private;
  5392. crtc_id = drm_crtc_index(crtc);
  5393. /*
  5394. * Obtain an event struct from the private cache. This event
  5395. * queue may be called from ISR contexts, so use a private
  5396. * cache to avoid calling any memory allocation functions.
  5397. */
  5398. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5399. if (!list_empty(&sde_crtc->event_free_list)) {
  5400. event = list_first_entry(&sde_crtc->event_free_list,
  5401. struct sde_crtc_event, list);
  5402. list_del_init(&event->list);
  5403. }
  5404. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5405. if (!event)
  5406. return -ENOMEM;
  5407. /* populate event node */
  5408. event->sde_crtc = sde_crtc;
  5409. event->cb_func = func;
  5410. event->usr = usr;
  5411. /* queue new event request */
  5412. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  5413. if (color_processing_event)
  5414. kthread_queue_work(&priv->pp_event_worker,
  5415. &event->kt_work);
  5416. else
  5417. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  5418. &event->kt_work);
  5419. return 0;
  5420. }
  5421. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  5422. {
  5423. int i, rc = 0;
  5424. if (!sde_crtc) {
  5425. SDE_ERROR("invalid crtc\n");
  5426. return -EINVAL;
  5427. }
  5428. spin_lock_init(&sde_crtc->event_lock);
  5429. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  5430. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  5431. list_add_tail(&sde_crtc->event_cache[i].list,
  5432. &sde_crtc->event_free_list);
  5433. return rc;
  5434. }
  5435. void sde_crtc_static_img_control(struct drm_crtc *crtc,
  5436. enum sde_crtc_cache_state state,
  5437. bool is_vidmode)
  5438. {
  5439. struct drm_plane *plane;
  5440. struct sde_crtc *sde_crtc;
  5441. struct sde_kms *sde_kms;
  5442. if (!crtc || !crtc->dev)
  5443. return;
  5444. sde_kms = _sde_crtc_get_kms(crtc);
  5445. if (!sde_kms || !sde_kms->catalog) {
  5446. SDE_ERROR("invalid params\n");
  5447. return;
  5448. }
  5449. if (!sde_kms->catalog->syscache_supported) {
  5450. SDE_DEBUG("syscache not supported\n");
  5451. return;
  5452. }
  5453. sde_crtc = to_sde_crtc(crtc);
  5454. if (sde_crtc->cache_state == state)
  5455. return;
  5456. switch (state) {
  5457. case CACHE_STATE_NORMAL:
  5458. if (sde_crtc->cache_state == CACHE_STATE_DISABLED
  5459. && !is_vidmode)
  5460. return;
  5461. kthread_cancel_delayed_work_sync(
  5462. &sde_crtc->static_cache_read_work);
  5463. break;
  5464. case CACHE_STATE_PRE_CACHE:
  5465. if (sde_crtc->cache_state != CACHE_STATE_NORMAL)
  5466. return;
  5467. break;
  5468. case CACHE_STATE_FRAME_WRITE:
  5469. if (sde_crtc->cache_state != CACHE_STATE_PRE_CACHE)
  5470. return;
  5471. break;
  5472. case CACHE_STATE_FRAME_READ:
  5473. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5474. return;
  5475. break;
  5476. case CACHE_STATE_DISABLED:
  5477. break;
  5478. default:
  5479. return;
  5480. }
  5481. sde_crtc->cache_state = state;
  5482. drm_atomic_crtc_for_each_plane(plane, crtc)
  5483. sde_plane_static_img_control(plane, state);
  5484. }
  5485. /*
  5486. * __sde_crtc_static_cache_read_work - transition to cache read
  5487. */
  5488. void __sde_crtc_static_cache_read_work(struct kthread_work *work)
  5489. {
  5490. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5491. static_cache_read_work.work);
  5492. struct drm_crtc *crtc = &sde_crtc->base;
  5493. struct sde_hw_ctl *ctl = sde_crtc->mixers[0].hw_ctl;
  5494. struct drm_encoder *enc, *drm_enc = NULL;
  5495. struct drm_plane *plane;
  5496. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5497. return;
  5498. drm_for_each_encoder_mask(enc, crtc->dev, crtc->state->encoder_mask) {
  5499. drm_enc = enc;
  5500. if (sde_encoder_in_clone_mode(drm_enc))
  5501. return;
  5502. }
  5503. if (!drm_enc || !ctl || !sde_crtc->num_mixers) {
  5504. SDE_ERROR("invalid object, drm_enc:%d, ctl:%d\n", !drm_enc,
  5505. !ctl);
  5506. return;
  5507. }
  5508. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  5509. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_READ, false);
  5510. /* flush only the sys-cache enabled SSPPs */
  5511. if (ctl->ops.clear_pending_flush)
  5512. ctl->ops.clear_pending_flush(ctl);
  5513. drm_atomic_crtc_for_each_plane(plane, crtc)
  5514. sde_plane_ctl_flush(plane, ctl, true);
  5515. /* kickoff encoder and wait for VBLANK */
  5516. sde_encoder_kickoff(drm_enc, false, false);
  5517. sde_encoder_wait_for_event(drm_enc, MSM_ENC_VBLANK);
  5518. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  5519. }
  5520. void sde_crtc_static_cache_read_kickoff(struct drm_crtc *crtc)
  5521. {
  5522. struct drm_device *dev;
  5523. struct msm_drm_private *priv;
  5524. struct msm_drm_thread *disp_thread;
  5525. struct sde_crtc *sde_crtc;
  5526. struct sde_crtc_state *cstate;
  5527. u32 msecs_fps = 0;
  5528. if (!crtc)
  5529. return;
  5530. dev = crtc->dev;
  5531. sde_crtc = to_sde_crtc(crtc);
  5532. cstate = to_sde_crtc_state(crtc->state);
  5533. if (!dev || !dev->dev_private || !sde_crtc)
  5534. return;
  5535. priv = dev->dev_private;
  5536. disp_thread = &priv->disp_thread[crtc->index];
  5537. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5538. return;
  5539. msecs_fps = DIV_ROUND_UP((1 * 1000), sde_crtc_get_fps_mode(crtc));
  5540. /* Kickoff transition to read state after next vblank */
  5541. kthread_queue_delayed_work(&disp_thread->worker,
  5542. &sde_crtc->static_cache_read_work,
  5543. msecs_to_jiffies(msecs_fps));
  5544. }
  5545. /*
  5546. * __sde_crtc_idle_notify_work - signal idle timeout to user space
  5547. */
  5548. static void __sde_crtc_idle_notify_work(struct kthread_work *work)
  5549. {
  5550. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5551. idle_notify_work.work);
  5552. struct drm_crtc *crtc;
  5553. struct drm_event event;
  5554. int ret = 0;
  5555. if (!sde_crtc) {
  5556. SDE_ERROR("invalid sde crtc\n");
  5557. } else {
  5558. crtc = &sde_crtc->base;
  5559. event.type = DRM_EVENT_IDLE_NOTIFY;
  5560. event.length = sizeof(u32);
  5561. msm_mode_object_event_notify(&crtc->base, crtc->dev,
  5562. &event, (u8 *)&ret);
  5563. SDE_EVT32(DRMID(crtc));
  5564. SDE_DEBUG("crtc[%d]: idle timeout notified\n", crtc->base.id);
  5565. sde_crtc_static_img_control(crtc, CACHE_STATE_PRE_CACHE, false);
  5566. }
  5567. }
  5568. /* initialize crtc */
  5569. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  5570. {
  5571. struct drm_crtc *crtc = NULL;
  5572. struct sde_crtc *sde_crtc = NULL;
  5573. struct msm_drm_private *priv = NULL;
  5574. struct sde_kms *kms = NULL;
  5575. int i, rc;
  5576. priv = dev->dev_private;
  5577. kms = to_sde_kms(priv->kms);
  5578. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  5579. if (!sde_crtc)
  5580. return ERR_PTR(-ENOMEM);
  5581. crtc = &sde_crtc->base;
  5582. crtc->dev = dev;
  5583. mutex_init(&sde_crtc->crtc_lock);
  5584. spin_lock_init(&sde_crtc->spin_lock);
  5585. atomic_set(&sde_crtc->frame_pending, 0);
  5586. sde_crtc->enabled = false;
  5587. /* Below parameters are for fps calculation for sysfs node */
  5588. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  5589. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  5590. sizeof(ktime_t), GFP_KERNEL);
  5591. if (!sde_crtc->fps_info.time_buf)
  5592. SDE_ERROR("invalid buffer\n");
  5593. else
  5594. memset(sde_crtc->fps_info.time_buf, 0,
  5595. sizeof(*(sde_crtc->fps_info.time_buf)));
  5596. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  5597. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  5598. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  5599. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  5600. list_add(&sde_crtc->frame_events[i].list,
  5601. &sde_crtc->frame_event_list);
  5602. kthread_init_work(&sde_crtc->frame_events[i].work,
  5603. sde_crtc_frame_event_work);
  5604. }
  5605. drm_crtc_init_with_planes(dev, crtc, plane, NULL, &sde_crtc_funcs,
  5606. NULL);
  5607. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  5608. /* save user friendly CRTC name for later */
  5609. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  5610. /* initialize event handling */
  5611. rc = _sde_crtc_init_events(sde_crtc);
  5612. if (rc) {
  5613. drm_crtc_cleanup(crtc);
  5614. kfree(sde_crtc);
  5615. return ERR_PTR(rc);
  5616. }
  5617. /* initialize output fence support */
  5618. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  5619. if (IS_ERR(sde_crtc->output_fence)) {
  5620. rc = PTR_ERR(sde_crtc->output_fence);
  5621. SDE_ERROR("failed to init fence, %d\n", rc);
  5622. drm_crtc_cleanup(crtc);
  5623. kfree(sde_crtc);
  5624. return ERR_PTR(rc);
  5625. }
  5626. /* create CRTC properties */
  5627. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  5628. priv->crtc_property, sde_crtc->property_data,
  5629. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  5630. sizeof(struct sde_crtc_state));
  5631. sde_crtc_install_properties(crtc, kms->catalog);
  5632. /* Install color processing properties */
  5633. sde_cp_crtc_init(crtc);
  5634. sde_cp_crtc_install_properties(crtc);
  5635. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  5636. sde_crtc->cur_perf.llcc_active[i] = false;
  5637. sde_crtc->new_perf.llcc_active[i] = false;
  5638. }
  5639. kthread_init_delayed_work(&sde_crtc->idle_notify_work,
  5640. __sde_crtc_idle_notify_work);
  5641. kthread_init_delayed_work(&sde_crtc->static_cache_read_work,
  5642. __sde_crtc_static_cache_read_work);
  5643. SDE_DEBUG("crtc=%d new_llcc=%d, old_llcc=%d\n",
  5644. crtc->base.id,
  5645. sde_crtc->new_perf.llcc_active,
  5646. sde_crtc->cur_perf.llcc_active);
  5647. SDE_DEBUG("%s: successfully initialized crtc\n", sde_crtc->name);
  5648. return crtc;
  5649. }
  5650. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  5651. {
  5652. struct sde_crtc *sde_crtc;
  5653. int rc = 0;
  5654. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  5655. SDE_ERROR("invalid input param(s)\n");
  5656. rc = -EINVAL;
  5657. goto end;
  5658. }
  5659. sde_crtc = to_sde_crtc(crtc);
  5660. sde_crtc->sysfs_dev = device_create_with_groups(
  5661. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  5662. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  5663. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  5664. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  5665. PTR_ERR(sde_crtc->sysfs_dev));
  5666. if (!sde_crtc->sysfs_dev)
  5667. rc = -EINVAL;
  5668. else
  5669. rc = PTR_ERR(sde_crtc->sysfs_dev);
  5670. goto end;
  5671. }
  5672. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  5673. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  5674. if (!sde_crtc->vsync_event_sf)
  5675. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  5676. crtc->base.id);
  5677. sde_crtc->retire_frame_event_sf = sysfs_get_dirent(
  5678. sde_crtc->sysfs_dev->kobj.sd, "retire_frame_event");
  5679. if (!sde_crtc->retire_frame_event_sf)
  5680. SDE_ERROR("crtc:%d retire frame event sysfs create failed\n",
  5681. crtc->base.id);
  5682. end:
  5683. return rc;
  5684. }
  5685. static int _sde_crtc_event_enable(struct sde_kms *kms,
  5686. struct drm_crtc *crtc_drm, u32 event)
  5687. {
  5688. struct sde_crtc *crtc = NULL;
  5689. struct sde_crtc_irq_info *node;
  5690. unsigned long flags;
  5691. bool found = false;
  5692. int ret, i = 0;
  5693. bool add_event = false;
  5694. crtc = to_sde_crtc(crtc_drm);
  5695. spin_lock_irqsave(&crtc->spin_lock, flags);
  5696. list_for_each_entry(node, &crtc->user_event_list, list) {
  5697. if (node->event == event) {
  5698. found = true;
  5699. break;
  5700. }
  5701. }
  5702. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5703. /* event already enabled */
  5704. if (found)
  5705. return 0;
  5706. node = NULL;
  5707. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  5708. if (custom_events[i].event == event &&
  5709. custom_events[i].func) {
  5710. node = kzalloc(sizeof(*node), GFP_KERNEL);
  5711. if (!node)
  5712. return -ENOMEM;
  5713. INIT_LIST_HEAD(&node->list);
  5714. INIT_LIST_HEAD(&node->irq.list);
  5715. node->func = custom_events[i].func;
  5716. node->event = event;
  5717. node->state = IRQ_NOINIT;
  5718. spin_lock_init(&node->state_lock);
  5719. break;
  5720. }
  5721. }
  5722. if (!node) {
  5723. SDE_ERROR("unsupported event %x\n", event);
  5724. return -EINVAL;
  5725. }
  5726. ret = 0;
  5727. if (crtc_drm->enabled) {
  5728. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5729. if (ret < 0) {
  5730. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5731. kfree(node);
  5732. return ret;
  5733. }
  5734. INIT_LIST_HEAD(&node->irq.list);
  5735. mutex_lock(&crtc->crtc_lock);
  5736. ret = node->func(crtc_drm, true, &node->irq);
  5737. if (!ret) {
  5738. spin_lock_irqsave(&crtc->spin_lock, flags);
  5739. list_add_tail(&node->list, &crtc->user_event_list);
  5740. add_event = true;
  5741. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5742. }
  5743. mutex_unlock(&crtc->crtc_lock);
  5744. pm_runtime_put_sync(crtc_drm->dev->dev);
  5745. }
  5746. if (add_event)
  5747. return 0;
  5748. if (!ret) {
  5749. spin_lock_irqsave(&crtc->spin_lock, flags);
  5750. list_add_tail(&node->list, &crtc->user_event_list);
  5751. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5752. } else {
  5753. kfree(node);
  5754. }
  5755. return ret;
  5756. }
  5757. static int _sde_crtc_event_disable(struct sde_kms *kms,
  5758. struct drm_crtc *crtc_drm, u32 event)
  5759. {
  5760. struct sde_crtc *crtc = NULL;
  5761. struct sde_crtc_irq_info *node = NULL;
  5762. unsigned long flags;
  5763. bool found = false;
  5764. int ret;
  5765. crtc = to_sde_crtc(crtc_drm);
  5766. spin_lock_irqsave(&crtc->spin_lock, flags);
  5767. list_for_each_entry(node, &crtc->user_event_list, list) {
  5768. if (node->event == event) {
  5769. list_del_init(&node->list);
  5770. found = true;
  5771. break;
  5772. }
  5773. }
  5774. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5775. /* event already disabled */
  5776. if (!found)
  5777. return 0;
  5778. /**
  5779. * crtc is disabled interrupts are cleared remove from the list,
  5780. * no need to disable/de-register.
  5781. */
  5782. if (!crtc_drm->enabled) {
  5783. kfree(node);
  5784. return 0;
  5785. }
  5786. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5787. if (ret < 0) {
  5788. SDE_ERROR("failed to enable power resource %d\n", ret);
  5789. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5790. kfree(node);
  5791. return ret;
  5792. }
  5793. ret = node->func(crtc_drm, false, &node->irq);
  5794. if (ret) {
  5795. spin_lock_irqsave(&crtc->spin_lock, flags);
  5796. list_add_tail(&node->list, &crtc->user_event_list);
  5797. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5798. } else {
  5799. kfree(node);
  5800. }
  5801. pm_runtime_put_sync(crtc_drm->dev->dev);
  5802. return ret;
  5803. }
  5804. int sde_crtc_register_custom_event(struct sde_kms *kms,
  5805. struct drm_crtc *crtc_drm, u32 event, bool en)
  5806. {
  5807. struct sde_crtc *crtc = NULL;
  5808. int ret;
  5809. crtc = to_sde_crtc(crtc_drm);
  5810. if (!crtc || !kms || !kms->dev) {
  5811. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  5812. kms, ((kms) ? (kms->dev) : NULL));
  5813. return -EINVAL;
  5814. }
  5815. if (en)
  5816. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  5817. else
  5818. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  5819. return ret;
  5820. }
  5821. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  5822. bool en, struct sde_irq_callback *irq)
  5823. {
  5824. return 0;
  5825. }
  5826. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  5827. struct sde_irq_callback *noirq)
  5828. {
  5829. /*
  5830. * IRQ object noirq is not being used here since there is
  5831. * no crtc irq from pm event.
  5832. */
  5833. return 0;
  5834. }
  5835. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  5836. bool en, struct sde_irq_callback *irq)
  5837. {
  5838. return 0;
  5839. }
  5840. /**
  5841. * sde_crtc_update_cont_splash_settings - update mixer settings
  5842. * and initial clk during device bootup for cont_splash use case
  5843. * @crtc: Pointer to drm crtc structure
  5844. */
  5845. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  5846. {
  5847. struct sde_kms *kms = NULL;
  5848. struct msm_drm_private *priv;
  5849. struct sde_crtc *sde_crtc;
  5850. u64 rate;
  5851. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  5852. SDE_ERROR("invalid crtc\n");
  5853. return;
  5854. }
  5855. priv = crtc->dev->dev_private;
  5856. kms = to_sde_kms(priv->kms);
  5857. if (!kms || !kms->catalog) {
  5858. SDE_ERROR("invalid parameters\n");
  5859. return;
  5860. }
  5861. _sde_crtc_setup_mixers(crtc);
  5862. crtc->enabled = true;
  5863. /* update core clk value for initial state with cont-splash */
  5864. sde_crtc = to_sde_crtc(crtc);
  5865. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  5866. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  5867. rate : kms->perf.max_core_clk_rate;
  5868. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  5869. }