msm_vidc_internal.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2020, The Linux Foundation. All rights reserved.
  4. */
  5. #ifndef _MSM_VIDC_INTERNAL_H_
  6. #define _MSM_VIDC_INTERNAL_H_
  7. #include <linux/bits.h>
  8. #include <linux/workqueue.h>
  9. #include <media/v4l2-dev.h>
  10. #include <media/v4l2-device.h>
  11. #include <media/v4l2-ioctl.h>
  12. #include <media/v4l2-event.h>
  13. #include <media/v4l2-ctrls.h>
  14. #include <media/videobuf2-core.h>
  15. #include <media/videobuf2-v4l2.h>
  16. #define MAX_NAME_LENGTH 128
  17. #define MAX_MATRIX_COEFFS 9
  18. #define MAX_BIAS_COEFFS 3
  19. #define MAX_LIMIT_COEFFS 6
  20. #define MAX_DEBUGFS_NAME 50
  21. #define DEFAULT_TIMEOUT 3
  22. #define DEFAULT_HEIGHT 240
  23. #define DEFAULT_WIDTH 320
  24. #define MIN_SUPPORTED_WIDTH 32
  25. #define MIN_SUPPORTED_HEIGHT 32
  26. #define DEFAULT_FPS 30
  27. #define MINIMUM_FPS 1
  28. #define MAXIMUM_FPS 960
  29. #define SINGLE_INPUT_BUFFER 1
  30. #define SINGLE_OUTPUT_BUFFER 1
  31. #define MAX_NUM_INPUT_BUFFERS VIDEO_MAX_FRAME // same as VB2_MAX_FRAME
  32. #define MAX_NUM_OUTPUT_BUFFERS VIDEO_MAX_FRAME // same as VB2_MAX_FRAME
  33. #define MAX_SUPPORTED_INSTANCES 16
  34. #define MAX_BSE_VPP_DELAY 6
  35. #define DEFAULT_BSE_VPP_DELAY 2
  36. #define MAX_CAP_PARENTS 16
  37. #define MAX_CAP_CHILDREN 16
  38. /* Maintains the number of FTB's between each FBD over a window */
  39. #define DCVS_FTB_WINDOW 16
  40. /* Superframe can have maximum of 32 frames */
  41. #define VIDC_SUPERFRAME_MAX 32
  42. #define COLOR_RANGE_UNSPECIFIED (-1)
  43. #define V4L2_EVENT_VIDC_BASE 10
  44. #define INPUT_PLANE V4L2_BUF_TYPE_VIDEO_OUTPUT
  45. #define OUTPUT_PLANE V4L2_BUF_TYPE_VIDEO_CAPTURE
  46. #define INPUT_META_PLANE V4L2_BUF_TYPE_META_OUTPUT
  47. #define OUTPUT_META_PLANE V4L2_BUF_TYPE_META_CAPTURE
  48. #define VIDC_IFACEQ_MAX_PKT_SIZE 1024
  49. #define VIDC_IFACEQ_MED_PKT_SIZE 768
  50. #define VIDC_IFACEQ_MIN_PKT_SIZE 8
  51. #define VIDC_IFACEQ_VAR_SMALL_PKT_SIZE 100
  52. #define VIDC_IFACEQ_VAR_LARGE_PKT_SIZE 512
  53. #define VIDC_IFACEQ_VAR_HUGE_PKT_SIZE (1024*12)
  54. #define NUM_MBS_PER_SEC(__height, __width, __fps) \
  55. (NUM_MBS_PER_FRAME(__height, __width) * __fps)
  56. #define NUM_MBS_PER_FRAME(__height, __width) \
  57. ((ALIGN(__height, 16) / 16) * (ALIGN(__width, 16) / 16))
  58. /*
  59. * Convert Q16 number into Integer and Fractional part upto 2 places.
  60. * Ex : 105752 / 65536 = 1.61; 1.61 in Q16 = 105752;
  61. * Integer part = 105752 / 65536 = 1;
  62. * Reminder = 105752 * 0xFFFF = 40216; Last 16 bits.
  63. * Fractional part = 40216 * 100 / 65536 = 61;
  64. * Now convert to FP(1, 61, 100).
  65. */
  66. #define Q16_INT(q) ((q) >> 16)
  67. #define Q16_FRAC(q) ((((q) & 0xFFFF) * 100) >> 16)
  68. enum msm_vidc_domain_type {
  69. MSM_VIDC_ENCODER = BIT(0),
  70. MSM_VIDC_DECODER = BIT(1),
  71. };
  72. enum msm_vidc_codec_type {
  73. MSM_VIDC_H264 = BIT(0),
  74. MSM_VIDC_HEVC = BIT(1),
  75. MSM_VIDC_VP9 = BIT(2),
  76. MSM_VIDC_MPEG2 = BIT(3),
  77. };
  78. enum msm_vidc_colorformat_type {
  79. MSM_VIDC_FMT_NV12 = BIT(0),
  80. MSM_VIDC_FMT_NV21 = BIT(1),
  81. MSM_VIDC_FMT_NV12_UBWC = BIT(2),
  82. MSM_VIDC_FMT_NV12_P010_UBWC = BIT(3),
  83. MSM_VIDC_FMT_NV12_TP10_UBWC = BIT(4),
  84. MSM_VIDC_FMT_RGBA8888_UBWC = BIT(5),
  85. MSM_VIDC_FMT_SDE_Y_CBCR_H2V2_P010_VENUS = BIT(6),
  86. };
  87. enum msm_vidc_buffer_type {
  88. MSM_VIDC_BUF_QUEUE = BIT(0),
  89. MSM_VIDC_BUF_INPUT = BIT(1),
  90. MSM_VIDC_BUF_OUTPUT = BIT(2),
  91. MSM_VIDC_BUF_INPUT_META = BIT(3),
  92. MSM_VIDC_BUF_OUTPUT_META = BIT(4),
  93. MSM_VIDC_BUF_SCRATCH = BIT(5),
  94. MSM_VIDC_BUF_SCRATCH_1 = BIT(6),
  95. MSM_VIDC_BUF_SCRATCH_2 = BIT(7),
  96. MSM_VIDC_BUF_PERSIST = BIT(8),
  97. MSM_VIDC_BUF_PERSIST_1 = BIT(9),
  98. };
  99. enum msm_vidc_buffer_attributes {
  100. MSM_VIDC_ATTR_DEFERRED_SUBMISSION = BIT(0),
  101. MSM_VIDC_ATTR_READ_ONLY = BIT(1),
  102. MSM_VIDC_ATTR_PENDING_RELEASE = BIT(2),
  103. MSM_VIDC_ATTR_QUEUED = BIT(3),
  104. };
  105. enum msm_vidc_buffer_region {
  106. MSM_VIDC_NON_SECURE = BIT(0),
  107. MSM_VIDC_SECURE_PIXEL = BIT(1),
  108. MSM_VIDC_SECURE_NONPIXEL = BIT(2),
  109. MSM_VIDC_SECURE_BITSTREAM = BIT(3),
  110. };
  111. enum msm_vidc_port_type {
  112. INPUT_PORT,
  113. OUTPUT_PORT,
  114. INPUT_META_PORT,
  115. OUTPUT_META_PORT,
  116. MAX_PORT,
  117. };
  118. enum msm_vidc_core_capability_type {
  119. CORE_CAP_NONE = 0,
  120. ENC_CODECS,
  121. DEC_CODECS,
  122. MAX_SESSION_COUNT,
  123. MAX_SECURE_SESSION_COUNT,
  124. MAX_LOAD,
  125. MAX_MBPF,
  126. MAX_MBPS,
  127. MAX_MBPF_HQ,
  128. MAX_MBPS_HQ,
  129. MAX_MBPF_B_FRAME,
  130. MAX_MBPS_B_FRAME,
  131. SW_PC,
  132. SW_PC_DELAY,
  133. FW_UNLOAD,
  134. FW_UNLOAD_DELAY,
  135. HW_RESPONSE_TIMEOUT,
  136. DEBUG_TIMEOUT,
  137. PREFIX_BUF_COUNT_PIX,
  138. PREFIX_BUF_SIZE_PIX,
  139. PREFIX_BUF_COUNT_NON_PIX,
  140. PREFIX_BUF_SIZE_NON_PIX,
  141. PAGEFAULT_NON_FATAL,
  142. PAGETABLE_CACHING,
  143. DCVS,
  144. DECODE_BATCH,
  145. DECODE_BATCH_TIMEOUT,
  146. AV_SYNC_WINDOW_SIZE,
  147. CLK_FREQ_THRESHOLD,
  148. CORE_CAP_MAX,
  149. };
  150. enum msm_vidc_inst_capability_type {
  151. INST_CAP_NONE = 0,
  152. FRAME_WIDTH,
  153. FRAME_HEIGHT,
  154. MBPF,
  155. MBPS,
  156. FRAME_RATE,
  157. BIT_RATE,
  158. CABAC_BITRATE,
  159. LTR_COUNT,
  160. LCU_SIZE,
  161. POWER_SAVE_MBPS,
  162. SCALE_X,
  163. SCALE_Y,
  164. PROFILE,
  165. LEVEL,
  166. I_FRAME_QP,
  167. P_FRAME_QP,
  168. B_FRAME_QP,
  169. B_FRAME,
  170. HIER_P_LAYERS,
  171. BLUR_WIDTH,
  172. BLUR_HEIGHT,
  173. SLICE_BYTE,
  174. SLICE_MB,
  175. SECURE,
  176. SECURE_FRAME_WIDTH,
  177. SECURE_FRAME_HEIGHT,
  178. SECURE_MBPF,
  179. SECURE_BIT_RATE,
  180. BATCH_MBPF,
  181. BATCH_FRAME_RATE,
  182. LOSSLESS_FRAME_WIDTH,
  183. LOSSLESS_FRAME_HEIGHT,
  184. LOSSLESS_MBPF,
  185. ALL_INTRA_FRAME_RATE,
  186. HEVC_IMAGE_FRAME_WIDTH,
  187. HEVC_IMAGE_FRAME_HEIGHT,
  188. HEIC_IMAGE_FRAME_WIDTH,
  189. HEIC_IMAGE_FRAME_HEIGHT,
  190. MB_CYCLES_VSP,
  191. MB_CYCLES_VPP,
  192. MB_CYCLES_LP,
  193. MB_CYCLES_FW,
  194. MB_CYCLES_FW_VPP,
  195. INST_CAP_MAX,
  196. };
  197. enum msm_vidc_inst_capability_flags {
  198. CAP_FLAG_ROOT = BIT(0),
  199. CAP_FLAG_DYNAMIC_ALLOWED = BIT(1),
  200. CAP_FLAG_MENU = BIT(2),
  201. };
  202. struct msm_vidc_inst_cap {
  203. enum msm_vidc_inst_capability_type cap;
  204. s32 min;
  205. s32 max;
  206. u32 step_or_menu;
  207. s32 value;
  208. enum msm_vidc_inst_capability_flags flags;
  209. u32 v4l2_id;
  210. u32 hfi_id;
  211. u8 parents[MAX_CAP_PARENTS];
  212. u8 children[MAX_CAP_CHILDREN];
  213. void (*adjust)(void *inst, s32 new_value);
  214. int (*set)(void *inst, struct v4l2_ctrl *ctrl);
  215. };
  216. struct msm_vidc_inst_capability {
  217. enum msm_vidc_domain_type domain;
  218. enum msm_vidc_codec_type codec;
  219. struct msm_vidc_inst_cap cap[INST_CAP_MAX];
  220. };
  221. struct msm_vidc_core_capability {
  222. enum msm_vidc_core_capability_type type;
  223. u32 value;
  224. };
  225. enum efuse_purpose {
  226. SKU_VERSION = 0,
  227. };
  228. enum sku_version {
  229. SKU_VERSION_0 = 0,
  230. SKU_VERSION_1,
  231. SKU_VERSION_2,
  232. };
  233. enum msm_vidc_ssr_trigger_type {
  234. SSR_ERR_FATAL = 1,
  235. SSR_SW_DIV_BY_ZERO,
  236. SSR_HW_WDOG_IRQ,
  237. };
  238. enum msm_vidc_cache_op {
  239. MSM_VIDC_CACHE_CLEAN,
  240. MSM_VIDC_CACHE_INVALIDATE,
  241. MSM_VIDC_CACHE_CLEAN_INVALIDATE,
  242. };
  243. enum msm_vidc_dcvs_flags {
  244. MSM_VIDC_DCVS_INCR = BIT(0),
  245. MSM_VIDC_DCVS_DECR = BIT(1),
  246. };
  247. enum msm_vidc_clock_properties {
  248. CLOCK_PROP_HAS_SCALING = BIT(0),
  249. CLOCK_PROP_HAS_MEM_RETENTION = BIT(1),
  250. };
  251. enum profiling_points {
  252. FRAME_PROCESSING = 0,
  253. MAX_PROFILING_POINTS,
  254. };
  255. #define HFI_MASK_QHDR_TX_TYPE 0xFF000000
  256. #define HFI_MASK_QHDR_RX_TYPE 0x00FF0000
  257. #define HFI_MASK_QHDR_PRI_TYPE 0x0000FF00
  258. #define HFI_MASK_QHDR_Q_ID_TYPE 0x000000FF
  259. #define HFI_Q_ID_HOST_TO_CTRL_CMD_Q 0x00
  260. #define HFI_Q_ID_CTRL_TO_HOST_MSG_Q 0x01
  261. #define HFI_Q_ID_CTRL_TO_HOST_DEBUG_Q 0x02
  262. #define HFI_MASK_QHDR_STATUS 0x000000FF
  263. #define VIDC_IFACEQ_NUMQ 3
  264. #define VIDC_IFACEQ_CMDQ_IDX 0
  265. #define VIDC_IFACEQ_MSGQ_IDX 1
  266. #define VIDC_IFACEQ_DBGQ_IDX 2
  267. #define VIDC_IFACEQ_MAX_BUF_COUNT 50
  268. #define VIDC_IFACE_MAX_PARALLEL_CLNTS 16
  269. #define VIDC_IFACEQ_DFLT_QHDR 0x01010000
  270. struct hfi_queue_table_header {
  271. u32 qtbl_version;
  272. u32 qtbl_size;
  273. u32 qtbl_qhdr0_offset;
  274. u32 qtbl_qhdr_size;
  275. u32 qtbl_num_q;
  276. u32 qtbl_num_active_q;
  277. void *device_addr;
  278. char name[256];
  279. };
  280. struct hfi_queue_header {
  281. u32 qhdr_status;
  282. u32 qhdr_start_addr;
  283. u32 qhdr_type;
  284. u32 qhdr_q_size;
  285. u32 qhdr_pkt_size;
  286. u32 qhdr_pkt_drop_cnt;
  287. u32 qhdr_rx_wm;
  288. u32 qhdr_tx_wm;
  289. u32 qhdr_rx_req;
  290. u32 qhdr_tx_req;
  291. u32 qhdr_rx_irq_status;
  292. u32 qhdr_tx_irq_status;
  293. u32 qhdr_read_idx;
  294. u32 qhdr_write_idx;
  295. };
  296. #define VIDC_IFACEQ_TABLE_SIZE (sizeof(struct hfi_queue_table_header) \
  297. + sizeof(struct hfi_queue_header) * VIDC_IFACEQ_NUMQ)
  298. #define VIDC_IFACEQ_QUEUE_SIZE (VIDC_IFACEQ_MAX_PKT_SIZE * \
  299. VIDC_IFACEQ_MAX_BUF_COUNT * VIDC_IFACE_MAX_PARALLEL_CLNTS)
  300. #define VIDC_IFACEQ_GET_QHDR_START_ADDR(ptr, i) \
  301. (void *)((ptr + sizeof(struct hfi_queue_table_header)) + \
  302. (i * sizeof(struct hfi_queue_header)))
  303. #define QDSS_SIZE 4096
  304. #define SFR_SIZE 4096
  305. #define QUEUE_SIZE (VIDC_IFACEQ_TABLE_SIZE + \
  306. (VIDC_IFACEQ_QUEUE_SIZE * VIDC_IFACEQ_NUMQ))
  307. #define ALIGNED_QDSS_SIZE ALIGN(QDSS_SIZE, SZ_4K)
  308. #define ALIGNED_SFR_SIZE ALIGN(SFR_SIZE, SZ_4K)
  309. #define ALIGNED_QUEUE_SIZE ALIGN(QUEUE_SIZE, SZ_4K)
  310. #define SHARED_QSIZE ALIGN(ALIGNED_SFR_SIZE + ALIGNED_QUEUE_SIZE + \
  311. ALIGNED_QDSS_SIZE, SZ_1M)
  312. struct buf_count {
  313. u32 etb;
  314. u32 ftb;
  315. u32 fbd;
  316. u32 ebd;
  317. };
  318. struct profile_data {
  319. u32 start;
  320. u32 stop;
  321. u32 cumulative;
  322. char name[64];
  323. u32 sampling;
  324. u32 average;
  325. };
  326. struct msm_vidc_debug {
  327. struct profile_data pdata[MAX_PROFILING_POINTS];
  328. u32 profile;
  329. u32 samples;
  330. struct buf_count count;
  331. };
  332. struct msm_vidc_input_cr_data {
  333. struct list_head list;
  334. u32 index;
  335. u32 input_cr;
  336. };
  337. struct msm_vidc_timestamps {
  338. struct list_head list;
  339. u64 timestamp_us;
  340. u32 framerate;
  341. bool is_valid;
  342. };
  343. struct msm_vidc_session_idle {
  344. bool idle;
  345. u64 last_activity_time_ns;
  346. };
  347. struct msm_vidc_port_settings {
  348. u32 aligned_width;
  349. u32 aligned_height;
  350. u32 crop_width;
  351. u32 crop_height;
  352. u32 min_count;
  353. u32 poc;
  354. };
  355. struct msm_vidc_decode_vpp_delay {
  356. bool enable;
  357. u32 size;
  358. };
  359. struct msm_vidc_decode_batch {
  360. bool enable;
  361. u32 size;
  362. struct delayed_work work;
  363. };
  364. struct msm_vidc_power {
  365. u32 buffer_counter;
  366. u32 min_threshold;
  367. u32 nom_threshold;
  368. u32 max_threshold;
  369. bool dcvs_mode;
  370. u32 dcvs_window;
  371. u64 min_freq;
  372. u64 curr_freq;
  373. u32 ddr_bw;
  374. u32 sys_cache_bw;
  375. u32 dcvs_flags;
  376. };
  377. struct msm_vidc_alloc {
  378. struct list_head list;
  379. enum msm_vidc_buffer_type buffer_type;
  380. enum msm_vidc_buffer_region region;
  381. u32 size;
  382. u8 cached:1;
  383. u8 secure:1;
  384. u8 map_kernel:1;
  385. struct dma_buf *dmabuf;
  386. void *kvaddr;
  387. };
  388. struct msm_vidc_alloc_info {
  389. struct list_head list; // list of "struct msm_vidc_alloc"
  390. };
  391. struct msm_vidc_map {
  392. struct list_head list;
  393. bool valid;
  394. enum msm_vidc_buffer_type buffer_type;
  395. enum msm_vidc_buffer_region region;
  396. struct dma_buf *dmabuf;
  397. u32 refcount;
  398. u64 device_addr;
  399. struct sg_table *table;
  400. struct dma_buf_attachment *attach;
  401. };
  402. struct msm_vidc_map_info {
  403. struct list_head list; // list of "struct msm_vidc_map"
  404. };
  405. struct msm_vidc_buffer {
  406. struct list_head list;
  407. bool valid;
  408. enum msm_vidc_buffer_type type;
  409. u32 index;
  410. int fd;
  411. u32 buffer_size;
  412. u32 data_offset;
  413. u32 data_size;
  414. u64 device_addr;
  415. void *dmabuf;
  416. u32 flags;
  417. u64 timestamp;
  418. enum msm_vidc_buffer_attributes attr;
  419. };
  420. struct msm_vidc_buffer_info {
  421. struct list_head list; // list of "struct msm_vidc_buffer"
  422. u32 min_count;
  423. u32 extra_count;
  424. u32 actual_count;
  425. u32 size;
  426. };
  427. struct msm_vidc_crop {
  428. u32 x;
  429. u32 y;
  430. u32 width;
  431. u32 height;
  432. };
  433. struct msm_vidc_properties {
  434. u32 frame_rate;
  435. u32 operating_rate;
  436. u32 bit_rate;
  437. u32 profile;
  438. u32 level;
  439. u32 entropy_mode;
  440. u32 rc_type;
  441. };
  442. struct msm_vidc_ssr {
  443. bool trigger;
  444. enum msm_vidc_ssr_trigger_type ssr_type;
  445. };
  446. #define call_mem_op(c, op, ...) \
  447. (((c) && (c)->mem_ops && (c)->mem_ops->op) ? \
  448. ((c)->mem_ops->op(__VA_ARGS__)) : 0)
  449. struct msm_vidc_memory_ops {
  450. int (*allocate)(void *inst, struct msm_vidc_buffer *mbuf);
  451. int (*dma_map)(void *inst, struct msm_vidc_buffer *mbuf);
  452. int (*dma_unmap)(void *inst, struct msm_vidc_buffer *mbuf);
  453. int (*free)(void *inst, struct msm_vidc_buffer *mbuf);
  454. int (*cache_op)(void *inst, struct msm_vidc_buffer *mbuf,
  455. enum msm_vidc_cache_op cache_op);
  456. };
  457. #endif // _MSM_VIDC_INTERNAL_H_