wlan_firmware_service_v01.h 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /* Copyright (c) 2015-2021, The Linux Foundation. All rights reserved. */
  3. /* Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved. */
  4. #ifndef WLAN_FIRMWARE_SERVICE_V01_H
  5. #define WLAN_FIRMWARE_SERVICE_V01_H
  6. #include <linux/soc/qcom/qmi.h>
  7. #define WLFW_SERVICE_ID_V01 0x45
  8. #define WLFW_SERVICE_VERS_V01 0x01
  9. #define QMI_WLFW_SUBSYS_RESTART_LEVEL_RESP_V01 0x0055
  10. #define QMI_WLFW_SUBSYS_RESTART_LEVEL_REQ_V01 0x0055
  11. #define QMI_WLFW_POWER_SAVE_RESP_V01 0x0050
  12. #define QMI_WLFW_CAP_REQ_V01 0x0024
  13. #define QMI_WLFW_INI_FILE_DOWNLOAD_RESP_V01 0x0056
  14. #define QMI_WLFW_CAL_REPORT_REQ_V01 0x0026
  15. #define QMI_WLFW_M3_INFO_RESP_V01 0x003C
  16. #define QMI_WLFW_CAL_REPORT_RESP_V01 0x0026
  17. #define QMI_WLFW_PCIE_LINK_CTRL_RESP_V01 0x0059
  18. #define QMI_WLFW_MAC_ADDR_RESP_V01 0x0033
  19. #define QMI_WLFW_DYNAMIC_FEATURE_MASK_RESP_V01 0x003B
  20. #define QMI_WLFW_IND_REGISTER_REQ_V01 0x0020
  21. #define QMI_WLFW_DYNAMIC_FEATURE_MASK_REQ_V01 0x003B
  22. #define QMI_WLFW_QDSS_TRACE_MODE_RESP_V01 0x0045
  23. #define QMI_WLFW_AUX_UC_INFO_REQ_V01 0x005A
  24. #define QMI_WLFW_FW_READY_IND_V01 0x0021
  25. #define QMI_WLFW_QDSS_TRACE_MEM_INFO_RESP_V01 0x0040
  26. #define QMI_WLFW_CAL_UPDATE_REQ_V01 0x0029
  27. #define QMI_WLFW_PHY_CAP_REQ_V01 0x0057
  28. #define QMI_WLFW_REQUEST_MEM_IND_V01 0x0035
  29. #define QMI_WLFW_QDSS_TRACE_DATA_RESP_V01 0x0042
  30. #define QMI_WLFW_RESPOND_MEM_RESP_V01 0x0036
  31. #define QMI_WLFW_VBATT_RESP_V01 0x0032
  32. #define QMI_WLFW_QDSS_TRACE_MODE_REQ_V01 0x0045
  33. #define QMI_WLFW_CAL_DOWNLOAD_REQ_V01 0x0027
  34. #define QMI_WLFW_IND_REGISTER_RESP_V01 0x0020
  35. #define QMI_WLFW_CAL_UPDATE_RESP_V01 0x0029
  36. #define QMI_WLFW_AUX_UC_INFO_RESP_V01 0x005A
  37. #define QMI_WLFW_M3_INFO_REQ_V01 0x003C
  38. #define QMI_WLFW_PCIE_GEN_SWITCH_REQ_V01 0x0053
  39. #define QMI_WLFW_ANTENNA_GRANT_RESP_V01 0x0048
  40. #define QMI_WLFW_INITIATE_CAL_UPDATE_IND_V01 0x002A
  41. #define QMI_WLFW_RESPOND_MEM_REQ_V01 0x0036
  42. #define QMI_WLFW_HOST_CAP_RESP_V01 0x0034
  43. #define QMI_WLFW_MSA_READY_IND_V01 0x002B
  44. #define QMI_WLFW_WLAN_MODE_REQ_V01 0x0022
  45. #define QMI_WLFW_WLAN_CFG_RESP_V01 0x0023
  46. #define QMI_WLFW_REJUVENATE_IND_V01 0x0039
  47. #define QMI_WLFW_ATHDIAG_WRITE_REQ_V01 0x0031
  48. #define QMI_WLFW_SOC_WAKE_REQ_V01 0x004F
  49. #define QMI_WLFW_PIN_CONNECT_RESULT_IND_V01 0x002C
  50. #define QMI_WLFW_M3_DUMP_UPLOAD_DONE_RESP_V01 0x004E
  51. #define QMI_WLFW_QDSS_TRACE_SAVE_IND_V01 0x0041
  52. #define QMI_WLFW_BDF_DOWNLOAD_RESP_V01 0x0025
  53. #define QMI_WLFW_REJUVENATE_ACK_RESP_V01 0x003A
  54. #define QMI_WLFW_MSA_INFO_RESP_V01 0x002D
  55. #define QMI_WLFW_SHUTDOWN_REQ_V01 0x0043
  56. #define QMI_WLFW_VBATT_REQ_V01 0x0032
  57. #define QMI_WLFW_PCIE_LINK_CTRL_REQ_V01 0x0059
  58. #define QMI_WLFW_MAC_ADDR_REQ_V01 0x0033
  59. #define QMI_WLFW_WLAN_CFG_REQ_V01 0x0023
  60. #define QMI_WLFW_ANTENNA_GRANT_REQ_V01 0x0048
  61. #define QMI_WLFW_BDF_DOWNLOAD_REQ_V01 0x0025
  62. #define QMI_WLFW_FW_MEM_READY_IND_V01 0x0037
  63. #define QMI_WLFW_WLAN_HW_INIT_CFG_REQ_V01 0x0058
  64. #define QMI_WLFW_RESPOND_GET_INFO_IND_V01 0x004B
  65. #define QMI_WLFW_QDSS_TRACE_DATA_REQ_V01 0x0042
  66. #define QMI_WLFW_CAL_DOWNLOAD_RESP_V01 0x0027
  67. #define QMI_WLFW_INI_RESP_V01 0x002F
  68. #define QMI_WLFW_QDSS_TRACE_MEM_INFO_REQ_V01 0x0040
  69. #define QMI_WLFW_ANTENNA_SWITCH_REQ_V01 0x0047
  70. #define QMI_WLFW_QDSS_TRACE_REQ_MEM_IND_V01 0x003F
  71. #define QMI_WLFW_INITIATE_CAL_DOWNLOAD_IND_V01 0x0028
  72. #define QMI_WLFW_ATHDIAG_WRITE_RESP_V01 0x0031
  73. #define QMI_WLFW_PHY_CAP_RESP_V01 0x0057
  74. #define QMI_WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_RESP_V01 0x0044
  75. #define QMI_WLFW_SOC_WAKE_RESP_V01 0x004F
  76. #define QMI_WLFW_GET_INFO_RESP_V01 0x004A
  77. #define QMI_WLFW_PCIE_GEN_SWITCH_RESP_V01 0x0053
  78. #define QMI_WLFW_INI_REQ_V01 0x002F
  79. #define QMI_WLFW_M3_DUMP_UPLOAD_SEGMENTS_REQ_IND_V01 0x0054
  80. #define QMI_WLFW_MSA_READY_REQ_V01 0x002E
  81. #define QMI_WLFW_M3_DUMP_UPLOAD_DONE_REQ_V01 0x004E
  82. #define QMI_WLFW_CAP_RESP_V01 0x0024
  83. #define QMI_WLFW_REJUVENATE_ACK_REQ_V01 0x003A
  84. #define QMI_WLFW_ATHDIAG_READ_RESP_V01 0x0030
  85. #define QMI_WLFW_ANTENNA_SWITCH_RESP_V01 0x0047
  86. #define QMI_WLFW_DEVICE_INFO_REQ_V01 0x004C
  87. #define QMI_WLFW_MSA_INFO_REQ_V01 0x002D
  88. #define QMI_WLFW_HOST_CAP_REQ_V01 0x0034
  89. #define QMI_WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_REQ_V01 0x0044
  90. #define QMI_WLFW_GET_INFO_REQ_V01 0x004A
  91. #define QMI_WLFW_CAL_DONE_IND_V01 0x003E
  92. #define QMI_WLFW_M3_DUMP_UPLOAD_REQ_IND_V01 0x004D
  93. #define QMI_WLFW_WFC_CALL_STATUS_RESP_V01 0x0049
  94. #define QMI_WLFW_FW_INIT_DONE_IND_V01 0x0038
  95. #define QMI_WLFW_POWER_SAVE_REQ_V01 0x0050
  96. #define QMI_WLFW_XO_CAL_IND_V01 0x003D
  97. #define QMI_WLFW_SHUTDOWN_RESP_V01 0x0043
  98. #define QMI_WLFW_ATHDIAG_READ_REQ_V01 0x0030
  99. #define QMI_WLFW_WFC_CALL_TWT_CONFIG_IND_V01 0x0051
  100. #define QMI_WLFW_WLAN_MODE_RESP_V01 0x0022
  101. #define QMI_WLFW_WFC_CALL_STATUS_REQ_V01 0x0049
  102. #define QMI_WLFW_DEVICE_INFO_RESP_V01 0x004C
  103. #define QMI_WLFW_MSA_READY_RESP_V01 0x002E
  104. #define QMI_WLFW_WLAN_HW_INIT_CFG_RESP_V01 0x0058
  105. #define QMI_WLFW_INI_FILE_DOWNLOAD_REQ_V01 0x0056
  106. #define QMI_WLFW_QDSS_TRACE_FREE_IND_V01 0x0046
  107. #define QMI_WLFW_QDSS_MEM_READY_IND_V01 0x0052
  108. #define QMI_WLFW_MAX_NUM_CAL_V01 5
  109. #define QMI_WLFW_MAX_PLATFORM_NAME_LEN_V01 64
  110. #define QMI_WLFW_MAX_HOST_DDR_RANGE_SIZE_V01 3
  111. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V01 24
  112. #define QMI_WLFW_MAX_BUILD_ID_LEN_V01 128
  113. #define QMI_WLFW_MAX_DEV_MEM_NUM_V01 4
  114. #define QMI_WLFW_MAX_NUM_SHARE_MEM_V01 8
  115. #define QMI_WLFW_MAX_NUM_MLO_LINKS_PER_CHIP_V01 2
  116. #define QMI_WLFW_MAX_NUM_SVC_V01 24
  117. #define QMI_WLFW_MAX_NUM_MEMORY_REGIONS_V01 2
  118. #define QMI_WLFW_MAC_ADDR_SIZE_V01 6
  119. #define QMI_WLFW_MAX_NUM_GPIO_INFO_V01 20
  120. #define QMI_WLFW_MAX_NUM_MEM_CFG_V01 2
  121. #define QMI_WLFW_PMU_PARAMS_MAX_V01 16
  122. #define QMI_WLFW_MAX_NUM_MEM_SEG_V01 52
  123. #define QMI_WLFW_MAX_WFC_CALL_STATUS_DATA_SIZE_V01 256
  124. #define QMI_WLFW_MAX_DATA_SIZE_V01 6144
  125. #define QMI_WLFW_FUNCTION_NAME_LEN_V01 128
  126. #define QMI_WLFW_MAX_NUM_CE_V01 12
  127. #define QMI_WLFW_MAX_TIMESTAMP_LEN_V01 32
  128. #define QMI_WLFW_MAX_M3_SEGMENTS_SIZE_V01 10
  129. #define QMI_WLFW_PMU_PIN_NAME_MAX_LEN_V01 32
  130. #define QMI_WLFW_MAX_STR_LEN_V01 16
  131. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V3_V01 60
  132. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V2_V01 36
  133. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V3_USAGE_V01 40
  134. #define QMI_WLFW_MAX_ATHDIAG_DATA_SIZE_V01 6144
  135. #define QMI_WLFW_MAX_NUM_GPIO_V01 32
  136. #define QMI_WLFW_MAX_NUM_MLO_CHIPS_V01 3
  137. enum wlfw_driver_mode_enum_v01 {
  138. WLFW_DRIVER_MODE_ENUM_MIN_VAL_V01 = INT_MIN,
  139. QMI_WLFW_MISSION_V01 = 0,
  140. QMI_WLFW_FTM_V01 = 1,
  141. QMI_WLFW_EPPING_V01 = 2,
  142. QMI_WLFW_WALTEST_V01 = 3,
  143. QMI_WLFW_OFF_V01 = 4,
  144. QMI_WLFW_CCPM_V01 = 5,
  145. QMI_WLFW_QVIT_V01 = 6,
  146. QMI_WLFW_CALIBRATION_V01 = 7,
  147. QMI_WLFW_FTM_CALIBRATION_V01 = 10,
  148. WLFW_DRIVER_MODE_ENUM_MAX_VAL_V01 = INT_MAX,
  149. };
  150. enum wlfw_cal_temp_id_enum_v01 {
  151. WLFW_CAL_TEMP_ID_ENUM_MIN_VAL_V01 = INT_MIN,
  152. QMI_WLFW_CAL_TEMP_IDX_0_V01 = 0,
  153. QMI_WLFW_CAL_TEMP_IDX_1_V01 = 1,
  154. QMI_WLFW_CAL_TEMP_IDX_2_V01 = 2,
  155. QMI_WLFW_CAL_TEMP_IDX_3_V01 = 3,
  156. QMI_WLFW_CAL_TEMP_IDX_4_V01 = 4,
  157. WLFW_CAL_TEMP_ID_ENUM_MAX_VAL_V01 = INT_MAX,
  158. };
  159. enum wlfw_pipedir_enum_v01 {
  160. WLFW_PIPEDIR_ENUM_MIN_VAL_V01 = INT_MIN,
  161. QMI_WLFW_PIPEDIR_NONE_V01 = 0,
  162. QMI_WLFW_PIPEDIR_IN_V01 = 1,
  163. QMI_WLFW_PIPEDIR_OUT_V01 = 2,
  164. QMI_WLFW_PIPEDIR_INOUT_V01 = 3,
  165. WLFW_PIPEDIR_ENUM_MAX_VAL_V01 = INT_MAX,
  166. };
  167. enum wlfw_mem_type_enum_v01 {
  168. WLFW_MEM_TYPE_ENUM_MIN_VAL_V01 = INT_MIN,
  169. QMI_WLFW_MEM_TYPE_MSA_V01 = 0,
  170. QMI_WLFW_MEM_TYPE_DDR_V01 = 1,
  171. QMI_WLFW_MEM_BDF_V01 = 2,
  172. QMI_WLFW_MEM_M3_V01 = 3,
  173. QMI_WLFW_MEM_CAL_V01 = 4,
  174. QMI_WLFW_MEM_DPD_V01 = 5,
  175. QMI_WLFW_MEM_QDSS_V01 = 6,
  176. QMI_WLFW_MEM_HANG_DATA_V01 = 7,
  177. QMI_WLFW_MLO_GLOBAL_MEM_V01 = 8,
  178. QMI_WLFW_PAGEABLE_MEM_V01 = 9,
  179. QMI_WLFW_AFC_MEM_V01 = 10,
  180. WLFW_MEM_TYPE_ENUM_MAX_VAL_V01 = INT_MAX,
  181. };
  182. enum wlfw_share_mem_type_enum_v01 {
  183. WLFW_SHARE_MEM_TYPE_ENUM_MIN_VAL_V01 = INT_MIN,
  184. QMI_WLFW_SHARE_MEM_CRASHDBG_V01 = 0,
  185. QMI_WLFW_SHARE_MEM_TXSAR_V01 = 1,
  186. QMI_WLFW_SHARE_MEM_AFC_V01 = 2,
  187. QMI_WLFW_SHARE_MEM_REMOTE_COPY_V01 = 3,
  188. QMI_WLFW_SHARE_MEM_MAX_V01 = 8,
  189. WLFW_SHARE_MEM_TYPE_ENUM_MAX_VAL_V01 = INT_MAX,
  190. };
  191. enum wlfw_qdss_trace_mode_enum_v01 {
  192. WLFW_QDSS_TRACE_MODE_ENUM_MIN_VAL_V01 = INT_MIN,
  193. QMI_WLFW_QDSS_TRACE_OFF_V01 = 0,
  194. QMI_WLFW_QDSS_TRACE_ON_V01 = 1,
  195. WLFW_QDSS_TRACE_MODE_ENUM_MAX_VAL_V01 = INT_MAX,
  196. };
  197. enum wlfw_wfc_media_quality_v01 {
  198. WLFW_WFC_MEDIA_QUALITY_MIN_VAL_V01 = INT_MIN,
  199. QMI_WLFW_WFC_MEDIA_QUAL_NOT_AVAILABLE_V01 = 0,
  200. QMI_WLFW_WFC_MEDIA_QUAL_BAD_V01 = 1,
  201. QMI_WLFW_WFC_MEDIA_QUAL_GOOD_V01 = 2,
  202. QMI_WLFW_WFC_MEDIA_QUAL_EXCELLENT_V01 = 3,
  203. WLFW_WFC_MEDIA_QUALITY_MAX_VAL_V01 = INT_MAX,
  204. };
  205. enum wlfw_soc_wake_enum_v01 {
  206. WLFW_SOC_WAKE_ENUM_MIN_VAL_V01 = INT_MIN,
  207. QMI_WLFW_WAKE_REQUEST_V01 = 0,
  208. QMI_WLFW_WAKE_RELEASE_V01 = 1,
  209. WLFW_SOC_WAKE_ENUM_MAX_VAL_V01 = INT_MAX,
  210. };
  211. enum wlfw_host_build_type_v01 {
  212. WLFW_HOST_BUILD_TYPE_MIN_VAL_V01 = INT_MIN,
  213. QMI_HOST_BUILD_TYPE_UNSPECIFIED_V01 = 0,
  214. QMI_HOST_BUILD_TYPE_PRIMARY_V01 = 1,
  215. QMI_HOST_BUILD_TYPE_SECONDARY_V01 = 2,
  216. WLFW_HOST_BUILD_TYPE_MAX_VAL_V01 = INT_MAX,
  217. };
  218. enum wlfw_qmi_param_value_v01 {
  219. WLFW_QMI_PARAM_VALUE_MIN_VAL_V01 = INT_MIN,
  220. QMI_PARAM_INVALID_V01 = 0,
  221. QMI_PARAM_ENABLE_V01 = 1,
  222. QMI_PARAM_DISABLE_V01 = 2,
  223. WLFW_QMI_PARAM_VALUE_MAX_VAL_V01 = INT_MAX,
  224. };
  225. enum wlfw_rd_card_chain_cap_v01 {
  226. WLFW_RD_CARD_CHAIN_CAP_MIN_VAL_V01 = INT_MIN,
  227. WLFW_RD_CARD_CHAIN_CAP_UNSPECIFIED_V01 = 0,
  228. WLFW_RD_CARD_CHAIN_CAP_1x1_V01 = 1,
  229. WLFW_RD_CARD_CHAIN_CAP_2x2_V01 = 2,
  230. WLFW_RD_CARD_CHAIN_CAP_MAX_VAL_V01 = INT_MAX,
  231. };
  232. enum wlfw_pcie_gen_speed_v01 {
  233. WLFW_PCIE_GEN_SPEED_MIN_VAL_V01 = INT_MIN,
  234. QMI_PCIE_GEN_SPEED_INVALID_V01 = 0,
  235. QMI_PCIE_GEN_SPEED_1_V01 = 1,
  236. QMI_PCIE_GEN_SPEED_2_V01 = 2,
  237. QMI_PCIE_GEN_SPEED_3_V01 = 3,
  238. WLFW_PCIE_GEN_SPEED_MAX_VAL_V01 = INT_MAX,
  239. };
  240. enum wlfw_power_save_mode_v01 {
  241. WLFW_POWER_SAVE_MODE_MIN_VAL_V01 = INT_MIN,
  242. WLFW_POWER_SAVE_ENTER_V01 = 0,
  243. WLFW_POWER_SAVE_EXIT_V01 = 1,
  244. WLFW_POWER_SAVE_MODE_MAX_VAL_V01 = INT_MAX,
  245. };
  246. enum wlfw_m3_segment_type_v01 {
  247. WLFW_M3_SEGMENT_TYPE_MIN_VAL_V01 = INT_MIN,
  248. QMI_M3_SEGMENT_INVALID_V01 = 0,
  249. QMI_M3_SEGMENT_PHYAREG_V01 = 1,
  250. QMI_M3_SEGMENT_PHYDBG_V01 = 2,
  251. QMI_M3_SEGMENT_WMAC0_REG_V01 = 3,
  252. QMI_M3_SEGMENT_WCSSDBG_V01 = 4,
  253. QMI_M3_SEGMENT_PHYAPDMEM_V01 = 5,
  254. QMI_M3_SEGMENT_MAX_V01 = 6,
  255. WLFW_M3_SEGMENT_TYPE_MAX_VAL_V01 = INT_MAX,
  256. };
  257. enum cnss_feature_v01 {
  258. CNSS_FEATURE_MIN_VAL_V01 = INT_MIN,
  259. BOOTSTRAP_CLOCK_SELECT_V01 = 0,
  260. CNSS_DRV_SUPPORT_V01 = 1,
  261. CNSS_WLAN_EN_SUPPORT_V01 = 2,
  262. CNSS_QDSS_CFG_MISS_V01 = 3,
  263. CNSS_PCIE_PERST_NO_PULL_V01 = 4,
  264. CNSS_RC_EP_ULTRASHORT_CHANNEL_V01 = 5,
  265. CNSS_AUX_UC_SUPPORT_V01 = 6,
  266. CNSS_MAX_FEATURE_V01 = 64,
  267. CNSS_FEATURE_MAX_VAL_V01 = INT_MAX,
  268. };
  269. enum wlfw_bdf_dnld_method_v01 {
  270. WLFW_BDF_DNLD_METHOD_MIN_VAL_V01 = INT_MIN,
  271. WLFW_DIRECT_BDF_COPY_V01 = 0,
  272. WLFW_SEND_BDF_OVER_QMI_V01 = 1,
  273. WLFW_BDF_DNLD_METHOD_MAX_VAL_V01 = INT_MAX,
  274. };
  275. enum wlfw_gpio_info_type_v01 {
  276. WLFW_GPIO_INFO_TYPE_MIN_VAL_V01 = INT_MIN,
  277. WLAN_EN_GPIO_V01 = 0,
  278. BT_EN_GPIO_V01 = 1,
  279. HOST_SOL_GPIO_V01 = 2,
  280. TARGET_SOL_GPIO_V01 = 3,
  281. GPIO_TYPE_MAX_V01 = 4,
  282. WLFW_GPIO_INFO_TYPE_MAX_VAL_V01 = INT_MAX,
  283. };
  284. enum wlfw_ini_file_type_v01 {
  285. WLFW_INI_FILE_TYPE_MIN_VAL_V01 = INT_MIN,
  286. WLFW_INI_CFG_FILE_V01 = 0,
  287. WLFW_CONN_ROAM_INI_V01 = 1,
  288. WLFW_INI_FILE_TYPE_MAX_VAL_V01 = INT_MAX,
  289. };
  290. enum wlfw_wlan_rf_subtype_v01 {
  291. WLFW_WLAN_RF_SUBTYPE_MIN_VAL_V01 = INT_MIN,
  292. WLFW_WLAN_RF_SLATE_V01 = 0,
  293. WLFW_WLAN_RF_APACHE_V01 = 1,
  294. WLFW_WLAN_RF_SUBTYPE_MAX_VAL_V01 = INT_MAX,
  295. };
  296. enum wlfw_pcie_link_state_enum_v01 {
  297. WLFW_PCIE_LINK_STATE_ENUM_MIN_VAL_V01 = INT_MIN,
  298. QMI_WLFW_PCIE_ALLOW_LOW_PWR_V01 = 0,
  299. QMI_WLFW_PCIE_PREVENT_LOW_PWR_V01 = 1,
  300. WLFW_PCIE_LINK_STATE_ENUM_MAX_VAL_V01 = INT_MAX,
  301. };
  302. #define QMI_WLFW_CE_ATTR_FLAGS_V01 ((u32)0x00)
  303. #define QMI_WLFW_CE_ATTR_NO_SNOOP_V01 ((u32)0x01)
  304. #define QMI_WLFW_CE_ATTR_BYTE_SWAP_DATA_V01 ((u32)0x02)
  305. #define QMI_WLFW_CE_ATTR_SWIZZLE_DESCRIPTORS_V01 ((u32)0x04)
  306. #define QMI_WLFW_CE_ATTR_DISABLE_INTR_V01 ((u32)0x08)
  307. #define QMI_WLFW_CE_ATTR_ENABLE_POLL_V01 ((u32)0x10)
  308. #define QMI_WLFW_ALREADY_REGISTERED_V01 ((u64)0x01ULL)
  309. #define QMI_WLFW_FW_READY_V01 ((u64)0x02ULL)
  310. #define QMI_WLFW_MSA_READY_V01 ((u64)0x04ULL)
  311. #define QMI_WLFW_FW_MEM_READY_V01 ((u64)0x08ULL)
  312. #define QMI_WLFW_FW_INIT_DONE_V01 ((u64)0x10ULL)
  313. #define QMI_WLFW_FW_REJUVENATE_V01 ((u64)0x01ULL)
  314. #define QMI_WLFW_HW_XPA_V01 ((u64)0x01ULL)
  315. #define QMI_WLFW_CBC_FILE_DOWNLOAD_V01 ((u64)0x02ULL)
  316. #define QMI_WLFW_HOST_PCIE_GEN_SWITCH_V01 ((u64)0x01ULL)
  317. #define QMI_WLFW_DIRECT_LINK_SUPPORT_V01 ((u64)0x02ULL)
  318. #define QMI_WLFW_AUX_UC_SUPPORT_V01 ((u64)0x04ULL)
  319. struct wlfw_ce_tgt_pipe_cfg_s_v01 {
  320. u32 pipe_num;
  321. enum wlfw_pipedir_enum_v01 pipe_dir;
  322. u32 nentries;
  323. u32 nbytes_max;
  324. u32 flags;
  325. };
  326. struct wlfw_ce_svc_pipe_cfg_s_v01 {
  327. u32 service_id;
  328. enum wlfw_pipedir_enum_v01 pipe_dir;
  329. u32 pipe_num;
  330. };
  331. struct wlfw_shadow_reg_cfg_s_v01 {
  332. u16 id;
  333. u16 offset;
  334. };
  335. struct wlfw_shadow_reg_v2_cfg_s_v01 {
  336. u32 addr;
  337. };
  338. struct wlfw_rri_over_ddr_cfg_s_v01 {
  339. u32 base_addr_low;
  340. u32 base_addr_high;
  341. };
  342. struct wlfw_msi_cfg_s_v01 {
  343. u16 ce_id;
  344. u16 msi_vector;
  345. };
  346. struct wlfw_memory_region_info_s_v01 {
  347. u64 region_addr;
  348. u32 size;
  349. u8 secure_flag;
  350. };
  351. struct wlfw_mem_cfg_s_v01 {
  352. u64 offset;
  353. u32 size;
  354. u8 secure_flag;
  355. };
  356. struct wlfw_mem_seg_s_v01 {
  357. u32 size;
  358. enum wlfw_mem_type_enum_v01 type;
  359. u32 mem_cfg_len;
  360. struct wlfw_mem_cfg_s_v01 mem_cfg[QMI_WLFW_MAX_NUM_MEM_CFG_V01];
  361. };
  362. struct wlfw_mem_seg_resp_s_v01 {
  363. u64 addr;
  364. u32 size;
  365. enum wlfw_mem_type_enum_v01 type;
  366. u8 restore;
  367. };
  368. struct wlfw_rf_chip_info_s_v01 {
  369. u32 chip_id;
  370. u32 chip_family;
  371. };
  372. struct wlfw_rf_board_info_s_v01 {
  373. u32 board_id;
  374. };
  375. struct wlfw_soc_info_s_v01 {
  376. u32 soc_id;
  377. };
  378. struct wlfw_fw_version_info_s_v01 {
  379. u32 fw_version;
  380. char fw_build_timestamp[QMI_WLFW_MAX_TIMESTAMP_LEN_V01 + 1];
  381. };
  382. struct wlfw_host_ddr_range_s_v01 {
  383. u64 start;
  384. u64 size;
  385. };
  386. struct wlfw_m3_segment_info_s_v01 {
  387. enum wlfw_m3_segment_type_v01 type;
  388. u64 addr;
  389. u64 size;
  390. char name[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  391. };
  392. struct wlfw_dev_mem_info_s_v01 {
  393. u64 start;
  394. u64 size;
  395. };
  396. struct wlfw_host_mlo_chip_info_s_v01 {
  397. u8 chip_id;
  398. u8 num_local_links;
  399. u8 hw_link_id[QMI_WLFW_MAX_NUM_MLO_LINKS_PER_CHIP_V01];
  400. u8 valid_mlo_link_id[QMI_WLFW_MAX_NUM_MLO_LINKS_PER_CHIP_V01];
  401. };
  402. struct wlfw_pmu_param_v01 {
  403. u8 pin_name[QMI_WLFW_PMU_PIN_NAME_MAX_LEN_V01];
  404. u32 wake_volt_valid;
  405. u32 wake_volt;
  406. u32 sleep_volt_valid;
  407. u32 sleep_volt;
  408. };
  409. struct wlfw_pmu_cfg_v01 {
  410. u32 pmu_param_len;
  411. struct wlfw_pmu_param_v01 pmu_param[QMI_WLFW_PMU_PARAMS_MAX_V01];
  412. };
  413. struct wlfw_shadow_reg_v3_cfg_s_v01 {
  414. u32 addr;
  415. };
  416. struct wlfw_share_mem_info_s_v01 {
  417. enum wlfw_share_mem_type_enum_v01 type;
  418. u64 start;
  419. u64 size;
  420. };
  421. struct wlfw_ind_register_req_msg_v01 {
  422. u8 fw_ready_enable_valid;
  423. u8 fw_ready_enable;
  424. u8 initiate_cal_download_enable_valid;
  425. u8 initiate_cal_download_enable;
  426. u8 initiate_cal_update_enable_valid;
  427. u8 initiate_cal_update_enable;
  428. u8 msa_ready_enable_valid;
  429. u8 msa_ready_enable;
  430. u8 pin_connect_result_enable_valid;
  431. u8 pin_connect_result_enable;
  432. u8 client_id_valid;
  433. u32 client_id;
  434. u8 request_mem_enable_valid;
  435. u8 request_mem_enable;
  436. u8 fw_mem_ready_enable_valid;
  437. u8 fw_mem_ready_enable;
  438. u8 fw_init_done_enable_valid;
  439. u8 fw_init_done_enable;
  440. u8 rejuvenate_enable_valid;
  441. u32 rejuvenate_enable;
  442. u8 xo_cal_enable_valid;
  443. u8 xo_cal_enable;
  444. u8 cal_done_enable_valid;
  445. u8 cal_done_enable;
  446. u8 qdss_trace_req_mem_enable_valid;
  447. u8 qdss_trace_req_mem_enable;
  448. u8 qdss_trace_save_enable_valid;
  449. u8 qdss_trace_save_enable;
  450. u8 qdss_trace_free_enable_valid;
  451. u8 qdss_trace_free_enable;
  452. u8 respond_get_info_enable_valid;
  453. u8 respond_get_info_enable;
  454. u8 m3_dump_upload_req_enable_valid;
  455. u8 m3_dump_upload_req_enable;
  456. u8 wfc_call_twt_config_enable_valid;
  457. u8 wfc_call_twt_config_enable;
  458. u8 qdss_mem_ready_enable_valid;
  459. u8 qdss_mem_ready_enable;
  460. u8 m3_dump_upload_segments_req_enable_valid;
  461. u8 m3_dump_upload_segments_req_enable;
  462. };
  463. #define WLFW_IND_REGISTER_REQ_MSG_V01_MAX_MSG_LEN 86
  464. extern struct qmi_elem_info wlfw_ind_register_req_msg_v01_ei[];
  465. struct wlfw_ind_register_resp_msg_v01 {
  466. struct qmi_response_type_v01 resp;
  467. u8 fw_status_valid;
  468. u64 fw_status;
  469. };
  470. #define WLFW_IND_REGISTER_RESP_MSG_V01_MAX_MSG_LEN 18
  471. extern struct qmi_elem_info wlfw_ind_register_resp_msg_v01_ei[];
  472. struct wlfw_fw_ready_ind_msg_v01 {
  473. char placeholder;
  474. };
  475. #define WLFW_FW_READY_IND_MSG_V01_MAX_MSG_LEN 0
  476. extern struct qmi_elem_info wlfw_fw_ready_ind_msg_v01_ei[];
  477. struct wlfw_msa_ready_ind_msg_v01 {
  478. u8 hang_data_addr_offset_valid;
  479. u32 hang_data_addr_offset;
  480. u8 hang_data_length_valid;
  481. u16 hang_data_length;
  482. };
  483. #define WLFW_MSA_READY_IND_MSG_V01_MAX_MSG_LEN 12
  484. extern struct qmi_elem_info wlfw_msa_ready_ind_msg_v01_ei[];
  485. struct wlfw_pin_connect_result_ind_msg_v01 {
  486. u8 pwr_pin_result_valid;
  487. u32 pwr_pin_result;
  488. u8 phy_io_pin_result_valid;
  489. u32 phy_io_pin_result;
  490. u8 rf_pin_result_valid;
  491. u32 rf_pin_result;
  492. };
  493. #define WLFW_PIN_CONNECT_RESULT_IND_MSG_V01_MAX_MSG_LEN 21
  494. extern struct qmi_elem_info wlfw_pin_connect_result_ind_msg_v01_ei[];
  495. struct wlfw_wlan_mode_req_msg_v01 {
  496. enum wlfw_driver_mode_enum_v01 mode;
  497. u8 hw_debug_valid;
  498. u8 hw_debug;
  499. u8 xo_cal_data_valid;
  500. u8 xo_cal_data;
  501. u8 wlan_en_delay_valid;
  502. u32 wlan_en_delay;
  503. };
  504. #define WLFW_WLAN_MODE_REQ_MSG_V01_MAX_MSG_LEN 22
  505. extern struct qmi_elem_info wlfw_wlan_mode_req_msg_v01_ei[];
  506. struct wlfw_wlan_mode_resp_msg_v01 {
  507. struct qmi_response_type_v01 resp;
  508. };
  509. #define WLFW_WLAN_MODE_RESP_MSG_V01_MAX_MSG_LEN 7
  510. extern struct qmi_elem_info wlfw_wlan_mode_resp_msg_v01_ei[];
  511. struct wlfw_wlan_cfg_req_msg_v01 {
  512. u8 host_version_valid;
  513. char host_version[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  514. u8 tgt_cfg_valid;
  515. u32 tgt_cfg_len;
  516. struct wlfw_ce_tgt_pipe_cfg_s_v01 tgt_cfg[QMI_WLFW_MAX_NUM_CE_V01];
  517. u8 svc_cfg_valid;
  518. u32 svc_cfg_len;
  519. struct wlfw_ce_svc_pipe_cfg_s_v01 svc_cfg[QMI_WLFW_MAX_NUM_SVC_V01];
  520. u8 shadow_reg_valid;
  521. u32 shadow_reg_len;
  522. struct wlfw_shadow_reg_cfg_s_v01 shadow_reg[QMI_WLFW_MAX_NUM_SHADOW_REG_V01];
  523. u8 shadow_reg_v2_valid;
  524. u32 shadow_reg_v2_len;
  525. struct wlfw_shadow_reg_v2_cfg_s_v01 shadow_reg_v2[QMI_WLFW_MAX_NUM_SHADOW_REG_V2_V01];
  526. u8 rri_over_ddr_cfg_valid;
  527. struct wlfw_rri_over_ddr_cfg_s_v01 rri_over_ddr_cfg;
  528. u8 msi_cfg_valid;
  529. u32 msi_cfg_len;
  530. struct wlfw_msi_cfg_s_v01 msi_cfg[QMI_WLFW_MAX_NUM_CE_V01];
  531. u8 shadow_reg_v3_valid;
  532. u32 shadow_reg_v3_len;
  533. struct wlfw_shadow_reg_v3_cfg_s_v01 shadow_reg_v3[QMI_WLFW_MAX_NUM_SHADOW_REG_V3_V01];
  534. };
  535. #define WLFW_WLAN_CFG_REQ_MSG_V01_MAX_MSG_LEN 1110
  536. extern struct qmi_elem_info wlfw_wlan_cfg_req_msg_v01_ei[];
  537. struct wlfw_wlan_cfg_resp_msg_v01 {
  538. struct qmi_response_type_v01 resp;
  539. };
  540. #define WLFW_WLAN_CFG_RESP_MSG_V01_MAX_MSG_LEN 7
  541. extern struct qmi_elem_info wlfw_wlan_cfg_resp_msg_v01_ei[];
  542. struct wlfw_cap_req_msg_v01 {
  543. char placeholder;
  544. };
  545. #define WLFW_CAP_REQ_MSG_V01_MAX_MSG_LEN 0
  546. extern struct qmi_elem_info wlfw_cap_req_msg_v01_ei[];
  547. struct wlfw_cap_resp_msg_v01 {
  548. struct qmi_response_type_v01 resp;
  549. u8 chip_info_valid;
  550. struct wlfw_rf_chip_info_s_v01 chip_info;
  551. u8 board_info_valid;
  552. struct wlfw_rf_board_info_s_v01 board_info;
  553. u8 soc_info_valid;
  554. struct wlfw_soc_info_s_v01 soc_info;
  555. u8 fw_version_info_valid;
  556. struct wlfw_fw_version_info_s_v01 fw_version_info;
  557. u8 fw_build_id_valid;
  558. char fw_build_id[QMI_WLFW_MAX_BUILD_ID_LEN_V01 + 1];
  559. u8 num_macs_valid;
  560. u8 num_macs;
  561. u8 voltage_mv_valid;
  562. u32 voltage_mv;
  563. u8 time_freq_hz_valid;
  564. u32 time_freq_hz;
  565. u8 otp_version_valid;
  566. u32 otp_version;
  567. u8 eeprom_caldata_read_timeout_valid;
  568. u32 eeprom_caldata_read_timeout;
  569. u8 fw_caps_valid;
  570. u64 fw_caps;
  571. u8 rd_card_chain_cap_valid;
  572. enum wlfw_rd_card_chain_cap_v01 rd_card_chain_cap;
  573. u8 dev_mem_info_valid;
  574. struct wlfw_dev_mem_info_s_v01 dev_mem_info[QMI_WLFW_MAX_DEV_MEM_NUM_V01];
  575. u8 foundry_name_valid;
  576. char foundry_name[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  577. u8 hang_data_addr_offset_valid;
  578. u32 hang_data_addr_offset;
  579. u8 hang_data_length_valid;
  580. u16 hang_data_length;
  581. u8 bdf_dnld_method_valid;
  582. enum wlfw_bdf_dnld_method_v01 bdf_dnld_method;
  583. u8 hwid_bitmap_valid;
  584. u8 hwid_bitmap;
  585. u8 ol_cpr_cfg_valid;
  586. struct wlfw_pmu_cfg_v01 ol_cpr_cfg;
  587. u8 regdb_mandatory_valid;
  588. u8 regdb_mandatory;
  589. u8 regdb_support_valid;
  590. u8 regdb_support;
  591. u8 rxgainlut_support_valid;
  592. u8 rxgainlut_support;
  593. };
  594. #define WLFW_CAP_RESP_MSG_V01_MAX_MSG_LEN 1146
  595. extern struct qmi_elem_info wlfw_cap_resp_msg_v01_ei[];
  596. struct wlfw_bdf_download_req_msg_v01 {
  597. u8 valid;
  598. u8 file_id_valid;
  599. enum wlfw_cal_temp_id_enum_v01 file_id;
  600. u8 total_size_valid;
  601. u32 total_size;
  602. u8 seg_id_valid;
  603. u32 seg_id;
  604. u8 data_valid;
  605. u32 data_len;
  606. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  607. u8 end_valid;
  608. u8 end;
  609. u8 bdf_type_valid;
  610. u8 bdf_type;
  611. };
  612. #define WLFW_BDF_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6182
  613. extern struct qmi_elem_info wlfw_bdf_download_req_msg_v01_ei[];
  614. struct wlfw_bdf_download_resp_msg_v01 {
  615. struct qmi_response_type_v01 resp;
  616. u8 host_bdf_data_valid;
  617. u64 host_bdf_data;
  618. };
  619. #define WLFW_BDF_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 18
  620. extern struct qmi_elem_info wlfw_bdf_download_resp_msg_v01_ei[];
  621. struct wlfw_cal_report_req_msg_v01 {
  622. u32 meta_data_len;
  623. enum wlfw_cal_temp_id_enum_v01 meta_data[QMI_WLFW_MAX_NUM_CAL_V01];
  624. u8 xo_cal_data_valid;
  625. u8 xo_cal_data;
  626. u8 cal_remove_supported_valid;
  627. u8 cal_remove_supported;
  628. u8 cal_file_download_size_valid;
  629. u64 cal_file_download_size;
  630. };
  631. #define WLFW_CAL_REPORT_REQ_MSG_V01_MAX_MSG_LEN 43
  632. extern struct qmi_elem_info wlfw_cal_report_req_msg_v01_ei[];
  633. struct wlfw_cal_report_resp_msg_v01 {
  634. struct qmi_response_type_v01 resp;
  635. };
  636. #define WLFW_CAL_REPORT_RESP_MSG_V01_MAX_MSG_LEN 7
  637. extern struct qmi_elem_info wlfw_cal_report_resp_msg_v01_ei[];
  638. struct wlfw_initiate_cal_download_ind_msg_v01 {
  639. enum wlfw_cal_temp_id_enum_v01 cal_id;
  640. u8 total_size_valid;
  641. u32 total_size;
  642. u8 cal_data_location_valid;
  643. u32 cal_data_location;
  644. };
  645. #define WLFW_INITIATE_CAL_DOWNLOAD_IND_MSG_V01_MAX_MSG_LEN 21
  646. extern struct qmi_elem_info wlfw_initiate_cal_download_ind_msg_v01_ei[];
  647. struct wlfw_cal_download_req_msg_v01 {
  648. u8 valid;
  649. u8 file_id_valid;
  650. enum wlfw_cal_temp_id_enum_v01 file_id;
  651. u8 total_size_valid;
  652. u32 total_size;
  653. u8 seg_id_valid;
  654. u32 seg_id;
  655. u8 data_valid;
  656. u32 data_len;
  657. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  658. u8 end_valid;
  659. u8 end;
  660. u8 cal_data_location_valid;
  661. u32 cal_data_location;
  662. };
  663. #define WLFW_CAL_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6185
  664. extern struct qmi_elem_info wlfw_cal_download_req_msg_v01_ei[];
  665. struct wlfw_cal_download_resp_msg_v01 {
  666. struct qmi_response_type_v01 resp;
  667. };
  668. #define WLFW_CAL_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 7
  669. extern struct qmi_elem_info wlfw_cal_download_resp_msg_v01_ei[];
  670. struct wlfw_initiate_cal_update_ind_msg_v01 {
  671. enum wlfw_cal_temp_id_enum_v01 cal_id;
  672. u32 total_size;
  673. u8 cal_data_location_valid;
  674. u32 cal_data_location;
  675. };
  676. #define WLFW_INITIATE_CAL_UPDATE_IND_MSG_V01_MAX_MSG_LEN 21
  677. extern struct qmi_elem_info wlfw_initiate_cal_update_ind_msg_v01_ei[];
  678. struct wlfw_cal_update_req_msg_v01 {
  679. enum wlfw_cal_temp_id_enum_v01 cal_id;
  680. u32 seg_id;
  681. };
  682. #define WLFW_CAL_UPDATE_REQ_MSG_V01_MAX_MSG_LEN 14
  683. extern struct qmi_elem_info wlfw_cal_update_req_msg_v01_ei[];
  684. struct wlfw_cal_update_resp_msg_v01 {
  685. struct qmi_response_type_v01 resp;
  686. u8 file_id_valid;
  687. enum wlfw_cal_temp_id_enum_v01 file_id;
  688. u8 total_size_valid;
  689. u32 total_size;
  690. u8 seg_id_valid;
  691. u32 seg_id;
  692. u8 data_valid;
  693. u32 data_len;
  694. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  695. u8 end_valid;
  696. u8 end;
  697. u8 cal_data_location_valid;
  698. u32 cal_data_location;
  699. };
  700. #define WLFW_CAL_UPDATE_RESP_MSG_V01_MAX_MSG_LEN 6188
  701. extern struct qmi_elem_info wlfw_cal_update_resp_msg_v01_ei[];
  702. struct wlfw_msa_info_req_msg_v01 {
  703. u64 msa_addr;
  704. u32 size;
  705. };
  706. #define WLFW_MSA_INFO_REQ_MSG_V01_MAX_MSG_LEN 18
  707. extern struct qmi_elem_info wlfw_msa_info_req_msg_v01_ei[];
  708. struct wlfw_msa_info_resp_msg_v01 {
  709. struct qmi_response_type_v01 resp;
  710. u32 mem_region_info_len;
  711. struct wlfw_memory_region_info_s_v01 mem_region_info[QMI_WLFW_MAX_NUM_MEMORY_REGIONS_V01];
  712. };
  713. #define WLFW_MSA_INFO_RESP_MSG_V01_MAX_MSG_LEN 37
  714. extern struct qmi_elem_info wlfw_msa_info_resp_msg_v01_ei[];
  715. struct wlfw_msa_ready_req_msg_v01 {
  716. char placeholder;
  717. };
  718. #define WLFW_MSA_READY_REQ_MSG_V01_MAX_MSG_LEN 0
  719. extern struct qmi_elem_info wlfw_msa_ready_req_msg_v01_ei[];
  720. struct wlfw_msa_ready_resp_msg_v01 {
  721. struct qmi_response_type_v01 resp;
  722. };
  723. #define WLFW_MSA_READY_RESP_MSG_V01_MAX_MSG_LEN 7
  724. extern struct qmi_elem_info wlfw_msa_ready_resp_msg_v01_ei[];
  725. struct wlfw_ini_req_msg_v01 {
  726. u8 enablefwlog_valid;
  727. u8 enablefwlog;
  728. };
  729. #define WLFW_INI_REQ_MSG_V01_MAX_MSG_LEN 4
  730. extern struct qmi_elem_info wlfw_ini_req_msg_v01_ei[];
  731. struct wlfw_ini_resp_msg_v01 {
  732. struct qmi_response_type_v01 resp;
  733. };
  734. #define WLFW_INI_RESP_MSG_V01_MAX_MSG_LEN 7
  735. extern struct qmi_elem_info wlfw_ini_resp_msg_v01_ei[];
  736. struct wlfw_athdiag_read_req_msg_v01 {
  737. u32 offset;
  738. u32 mem_type;
  739. u32 data_len;
  740. };
  741. #define WLFW_ATHDIAG_READ_REQ_MSG_V01_MAX_MSG_LEN 21
  742. extern struct qmi_elem_info wlfw_athdiag_read_req_msg_v01_ei[];
  743. struct wlfw_athdiag_read_resp_msg_v01 {
  744. struct qmi_response_type_v01 resp;
  745. u8 data_valid;
  746. u32 data_len;
  747. u8 data[QMI_WLFW_MAX_ATHDIAG_DATA_SIZE_V01];
  748. };
  749. #define WLFW_ATHDIAG_READ_RESP_MSG_V01_MAX_MSG_LEN 6156
  750. extern struct qmi_elem_info wlfw_athdiag_read_resp_msg_v01_ei[];
  751. struct wlfw_athdiag_write_req_msg_v01 {
  752. u32 offset;
  753. u32 mem_type;
  754. u32 data_len;
  755. u8 data[QMI_WLFW_MAX_ATHDIAG_DATA_SIZE_V01];
  756. };
  757. #define WLFW_ATHDIAG_WRITE_REQ_MSG_V01_MAX_MSG_LEN 6163
  758. extern struct qmi_elem_info wlfw_athdiag_write_req_msg_v01_ei[];
  759. struct wlfw_athdiag_write_resp_msg_v01 {
  760. struct qmi_response_type_v01 resp;
  761. };
  762. #define WLFW_ATHDIAG_WRITE_RESP_MSG_V01_MAX_MSG_LEN 7
  763. extern struct qmi_elem_info wlfw_athdiag_write_resp_msg_v01_ei[];
  764. struct wlfw_vbatt_req_msg_v01 {
  765. u64 voltage_uv;
  766. };
  767. #define WLFW_VBATT_REQ_MSG_V01_MAX_MSG_LEN 11
  768. extern struct qmi_elem_info wlfw_vbatt_req_msg_v01_ei[];
  769. struct wlfw_vbatt_resp_msg_v01 {
  770. struct qmi_response_type_v01 resp;
  771. };
  772. #define WLFW_VBATT_RESP_MSG_V01_MAX_MSG_LEN 7
  773. extern struct qmi_elem_info wlfw_vbatt_resp_msg_v01_ei[];
  774. struct wlfw_mac_addr_req_msg_v01 {
  775. u8 mac_addr_valid;
  776. u8 mac_addr[QMI_WLFW_MAC_ADDR_SIZE_V01];
  777. };
  778. #define WLFW_MAC_ADDR_REQ_MSG_V01_MAX_MSG_LEN 9
  779. extern struct qmi_elem_info wlfw_mac_addr_req_msg_v01_ei[];
  780. struct wlfw_mac_addr_resp_msg_v01 {
  781. struct qmi_response_type_v01 resp;
  782. };
  783. #define WLFW_MAC_ADDR_RESP_MSG_V01_MAX_MSG_LEN 7
  784. extern struct qmi_elem_info wlfw_mac_addr_resp_msg_v01_ei[];
  785. struct wlfw_host_cap_req_msg_v01 {
  786. u8 num_clients_valid;
  787. u32 num_clients;
  788. u8 wake_msi_valid;
  789. u32 wake_msi;
  790. u8 gpios_valid;
  791. u32 gpios_len;
  792. u32 gpios[QMI_WLFW_MAX_NUM_GPIO_V01];
  793. u8 nm_modem_valid;
  794. u8 nm_modem;
  795. u8 bdf_support_valid;
  796. u8 bdf_support;
  797. u8 bdf_cache_support_valid;
  798. u8 bdf_cache_support;
  799. u8 m3_support_valid;
  800. u8 m3_support;
  801. u8 m3_cache_support_valid;
  802. u8 m3_cache_support;
  803. u8 cal_filesys_support_valid;
  804. u8 cal_filesys_support;
  805. u8 cal_cache_support_valid;
  806. u8 cal_cache_support;
  807. u8 cal_done_valid;
  808. u8 cal_done;
  809. u8 mem_bucket_valid;
  810. u32 mem_bucket;
  811. u8 mem_cfg_mode_valid;
  812. u8 mem_cfg_mode;
  813. u8 cal_duration_valid;
  814. u16 cal_duration;
  815. u8 platform_name_valid;
  816. char platform_name[QMI_WLFW_MAX_PLATFORM_NAME_LEN_V01 + 1];
  817. u8 ddr_range_valid;
  818. struct wlfw_host_ddr_range_s_v01 ddr_range[QMI_WLFW_MAX_HOST_DDR_RANGE_SIZE_V01];
  819. u8 host_build_type_valid;
  820. enum wlfw_host_build_type_v01 host_build_type;
  821. u8 mlo_capable_valid;
  822. u8 mlo_capable;
  823. u8 mlo_chip_id_valid;
  824. u16 mlo_chip_id;
  825. u8 mlo_group_id_valid;
  826. u8 mlo_group_id;
  827. u8 max_mlo_peer_valid;
  828. u16 max_mlo_peer;
  829. u8 mlo_num_chips_valid;
  830. u8 mlo_num_chips;
  831. u8 mlo_chip_info_valid;
  832. struct wlfw_host_mlo_chip_info_s_v01 mlo_chip_info[QMI_WLFW_MAX_NUM_MLO_CHIPS_V01];
  833. u8 feature_list_valid;
  834. u64 feature_list;
  835. u8 num_wlan_clients_valid;
  836. u16 num_wlan_clients;
  837. u8 num_wlan_vaps_valid;
  838. u8 num_wlan_vaps;
  839. u8 wake_msi_addr_valid;
  840. u32 wake_msi_addr;
  841. u8 wlan_enable_delay_valid;
  842. u32 wlan_enable_delay;
  843. u8 ddr_type_valid;
  844. u32 ddr_type;
  845. u8 gpio_info_valid;
  846. u32 gpio_info_len;
  847. u32 gpio_info[QMI_WLFW_MAX_NUM_GPIO_INFO_V01];
  848. u8 fw_ini_cfg_support_valid;
  849. u8 fw_ini_cfg_support;
  850. };
  851. #define WLFW_HOST_CAP_REQ_MSG_V01_MAX_MSG_LEN 491
  852. extern struct qmi_elem_info wlfw_host_cap_req_msg_v01_ei[];
  853. struct wlfw_host_cap_resp_msg_v01 {
  854. struct qmi_response_type_v01 resp;
  855. };
  856. #define WLFW_HOST_CAP_RESP_MSG_V01_MAX_MSG_LEN 7
  857. extern struct qmi_elem_info wlfw_host_cap_resp_msg_v01_ei[];
  858. struct wlfw_request_mem_ind_msg_v01 {
  859. u32 mem_seg_len;
  860. struct wlfw_mem_seg_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  861. };
  862. #define WLFW_REQUEST_MEM_IND_MSG_V01_MAX_MSG_LEN 1824
  863. extern struct qmi_elem_info wlfw_request_mem_ind_msg_v01_ei[];
  864. struct wlfw_respond_mem_req_msg_v01 {
  865. u32 mem_seg_len;
  866. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  867. };
  868. #define WLFW_RESPOND_MEM_REQ_MSG_V01_MAX_MSG_LEN 888
  869. extern struct qmi_elem_info wlfw_respond_mem_req_msg_v01_ei[];
  870. struct wlfw_respond_mem_resp_msg_v01 {
  871. struct qmi_response_type_v01 resp;
  872. u8 share_mem_valid;
  873. u32 share_mem_len;
  874. struct wlfw_share_mem_info_s_v01 share_mem[QMI_WLFW_MAX_NUM_SHARE_MEM_V01];
  875. };
  876. #define WLFW_RESPOND_MEM_RESP_MSG_V01_MAX_MSG_LEN 171
  877. extern struct qmi_elem_info wlfw_respond_mem_resp_msg_v01_ei[];
  878. struct wlfw_fw_mem_ready_ind_msg_v01 {
  879. char placeholder;
  880. };
  881. #define WLFW_FW_MEM_READY_IND_MSG_V01_MAX_MSG_LEN 0
  882. extern struct qmi_elem_info wlfw_fw_mem_ready_ind_msg_v01_ei[];
  883. struct wlfw_fw_init_done_ind_msg_v01 {
  884. u8 hang_data_addr_offset_valid;
  885. u32 hang_data_addr_offset;
  886. u8 hang_data_length_valid;
  887. u16 hang_data_length;
  888. };
  889. #define WLFW_FW_INIT_DONE_IND_MSG_V01_MAX_MSG_LEN 12
  890. extern struct qmi_elem_info wlfw_fw_init_done_ind_msg_v01_ei[];
  891. struct wlfw_rejuvenate_ind_msg_v01 {
  892. u8 cause_for_rejuvenation_valid;
  893. u8 cause_for_rejuvenation;
  894. u8 requesting_sub_system_valid;
  895. u8 requesting_sub_system;
  896. u8 line_number_valid;
  897. u16 line_number;
  898. u8 function_name_valid;
  899. char function_name[QMI_WLFW_FUNCTION_NAME_LEN_V01 + 1];
  900. };
  901. #define WLFW_REJUVENATE_IND_MSG_V01_MAX_MSG_LEN 144
  902. extern struct qmi_elem_info wlfw_rejuvenate_ind_msg_v01_ei[];
  903. struct wlfw_rejuvenate_ack_req_msg_v01 {
  904. char placeholder;
  905. };
  906. #define WLFW_REJUVENATE_ACK_REQ_MSG_V01_MAX_MSG_LEN 0
  907. extern struct qmi_elem_info wlfw_rejuvenate_ack_req_msg_v01_ei[];
  908. struct wlfw_rejuvenate_ack_resp_msg_v01 {
  909. struct qmi_response_type_v01 resp;
  910. };
  911. #define WLFW_REJUVENATE_ACK_RESP_MSG_V01_MAX_MSG_LEN 7
  912. extern struct qmi_elem_info wlfw_rejuvenate_ack_resp_msg_v01_ei[];
  913. struct wlfw_dynamic_feature_mask_req_msg_v01 {
  914. u8 mask_valid;
  915. u64 mask;
  916. };
  917. #define WLFW_DYNAMIC_FEATURE_MASK_REQ_MSG_V01_MAX_MSG_LEN 11
  918. extern struct qmi_elem_info wlfw_dynamic_feature_mask_req_msg_v01_ei[];
  919. struct wlfw_dynamic_feature_mask_resp_msg_v01 {
  920. struct qmi_response_type_v01 resp;
  921. u8 prev_mask_valid;
  922. u64 prev_mask;
  923. u8 curr_mask_valid;
  924. u64 curr_mask;
  925. };
  926. #define WLFW_DYNAMIC_FEATURE_MASK_RESP_MSG_V01_MAX_MSG_LEN 29
  927. extern struct qmi_elem_info wlfw_dynamic_feature_mask_resp_msg_v01_ei[];
  928. struct wlfw_m3_info_req_msg_v01 {
  929. u64 addr;
  930. u32 size;
  931. };
  932. #define WLFW_M3_INFO_REQ_MSG_V01_MAX_MSG_LEN 18
  933. extern struct qmi_elem_info wlfw_m3_info_req_msg_v01_ei[];
  934. struct wlfw_m3_info_resp_msg_v01 {
  935. struct qmi_response_type_v01 resp;
  936. };
  937. #define WLFW_M3_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  938. extern struct qmi_elem_info wlfw_m3_info_resp_msg_v01_ei[];
  939. struct wlfw_xo_cal_ind_msg_v01 {
  940. u8 xo_cal_data;
  941. };
  942. #define WLFW_XO_CAL_IND_MSG_V01_MAX_MSG_LEN 4
  943. extern struct qmi_elem_info wlfw_xo_cal_ind_msg_v01_ei[];
  944. struct wlfw_cal_done_ind_msg_v01 {
  945. u8 cal_file_upload_size_valid;
  946. u64 cal_file_upload_size;
  947. };
  948. #define WLFW_CAL_DONE_IND_MSG_V01_MAX_MSG_LEN 11
  949. extern struct qmi_elem_info wlfw_cal_done_ind_msg_v01_ei[];
  950. struct wlfw_qdss_trace_req_mem_ind_msg_v01 {
  951. u32 mem_seg_len;
  952. struct wlfw_mem_seg_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  953. };
  954. #define WLFW_QDSS_TRACE_REQ_MEM_IND_MSG_V01_MAX_MSG_LEN 1824
  955. extern struct qmi_elem_info wlfw_qdss_trace_req_mem_ind_msg_v01_ei[];
  956. struct wlfw_qdss_trace_mem_info_req_msg_v01 {
  957. u32 mem_seg_len;
  958. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  959. u8 end_valid;
  960. u8 end;
  961. };
  962. #define WLFW_QDSS_TRACE_MEM_INFO_REQ_MSG_V01_MAX_MSG_LEN 892
  963. extern struct qmi_elem_info wlfw_qdss_trace_mem_info_req_msg_v01_ei[];
  964. struct wlfw_qdss_trace_mem_info_resp_msg_v01 {
  965. struct qmi_response_type_v01 resp;
  966. };
  967. #define WLFW_QDSS_TRACE_MEM_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  968. extern struct qmi_elem_info wlfw_qdss_trace_mem_info_resp_msg_v01_ei[];
  969. struct wlfw_qdss_trace_save_ind_msg_v01 {
  970. u32 source;
  971. u32 total_size;
  972. u8 mem_seg_valid;
  973. u32 mem_seg_len;
  974. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  975. u8 file_name_valid;
  976. char file_name[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  977. };
  978. #define WLFW_QDSS_TRACE_SAVE_IND_MSG_V01_MAX_MSG_LEN 921
  979. extern struct qmi_elem_info wlfw_qdss_trace_save_ind_msg_v01_ei[];
  980. struct wlfw_qdss_trace_data_req_msg_v01 {
  981. u32 seg_id;
  982. };
  983. #define WLFW_QDSS_TRACE_DATA_REQ_MSG_V01_MAX_MSG_LEN 7
  984. extern struct qmi_elem_info wlfw_qdss_trace_data_req_msg_v01_ei[];
  985. struct wlfw_qdss_trace_data_resp_msg_v01 {
  986. struct qmi_response_type_v01 resp;
  987. u8 total_size_valid;
  988. u32 total_size;
  989. u8 seg_id_valid;
  990. u32 seg_id;
  991. u8 data_valid;
  992. u32 data_len;
  993. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  994. u8 end_valid;
  995. u8 end;
  996. };
  997. #define WLFW_QDSS_TRACE_DATA_RESP_MSG_V01_MAX_MSG_LEN 6174
  998. extern struct qmi_elem_info wlfw_qdss_trace_data_resp_msg_v01_ei[];
  999. struct wlfw_qdss_trace_config_download_req_msg_v01 {
  1000. u8 total_size_valid;
  1001. u32 total_size;
  1002. u8 seg_id_valid;
  1003. u32 seg_id;
  1004. u8 data_valid;
  1005. u32 data_len;
  1006. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1007. u8 end_valid;
  1008. u8 end;
  1009. };
  1010. #define WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6167
  1011. extern struct qmi_elem_info wlfw_qdss_trace_config_download_req_msg_v01_ei[];
  1012. struct wlfw_qdss_trace_config_download_resp_msg_v01 {
  1013. struct qmi_response_type_v01 resp;
  1014. };
  1015. #define WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 7
  1016. extern struct qmi_elem_info wlfw_qdss_trace_config_download_resp_msg_v01_ei[];
  1017. struct wlfw_qdss_trace_mode_req_msg_v01 {
  1018. u8 mode_valid;
  1019. enum wlfw_qdss_trace_mode_enum_v01 mode;
  1020. u8 option_valid;
  1021. u64 option;
  1022. u8 hw_trc_disable_override_valid;
  1023. enum wlfw_qmi_param_value_v01 hw_trc_disable_override;
  1024. };
  1025. #define WLFW_QDSS_TRACE_MODE_REQ_MSG_V01_MAX_MSG_LEN 25
  1026. extern struct qmi_elem_info wlfw_qdss_trace_mode_req_msg_v01_ei[];
  1027. struct wlfw_qdss_trace_mode_resp_msg_v01 {
  1028. struct qmi_response_type_v01 resp;
  1029. };
  1030. #define WLFW_QDSS_TRACE_MODE_RESP_MSG_V01_MAX_MSG_LEN 7
  1031. extern struct qmi_elem_info wlfw_qdss_trace_mode_resp_msg_v01_ei[];
  1032. struct wlfw_qdss_trace_free_ind_msg_v01 {
  1033. u8 mem_seg_valid;
  1034. u32 mem_seg_len;
  1035. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  1036. };
  1037. #define WLFW_QDSS_TRACE_FREE_IND_MSG_V01_MAX_MSG_LEN 888
  1038. extern struct qmi_elem_info wlfw_qdss_trace_free_ind_msg_v01_ei[];
  1039. struct wlfw_shutdown_req_msg_v01 {
  1040. u8 shutdown_valid;
  1041. u8 shutdown;
  1042. };
  1043. #define WLFW_SHUTDOWN_REQ_MSG_V01_MAX_MSG_LEN 4
  1044. extern struct qmi_elem_info wlfw_shutdown_req_msg_v01_ei[];
  1045. struct wlfw_shutdown_resp_msg_v01 {
  1046. struct qmi_response_type_v01 resp;
  1047. };
  1048. #define WLFW_SHUTDOWN_RESP_MSG_V01_MAX_MSG_LEN 7
  1049. extern struct qmi_elem_info wlfw_shutdown_resp_msg_v01_ei[];
  1050. struct wlfw_antenna_switch_req_msg_v01 {
  1051. char placeholder;
  1052. };
  1053. #define WLFW_ANTENNA_SWITCH_REQ_MSG_V01_MAX_MSG_LEN 0
  1054. extern struct qmi_elem_info wlfw_antenna_switch_req_msg_v01_ei[];
  1055. struct wlfw_antenna_switch_resp_msg_v01 {
  1056. struct qmi_response_type_v01 resp;
  1057. u8 antenna_valid;
  1058. u64 antenna;
  1059. };
  1060. #define WLFW_ANTENNA_SWITCH_RESP_MSG_V01_MAX_MSG_LEN 18
  1061. extern struct qmi_elem_info wlfw_antenna_switch_resp_msg_v01_ei[];
  1062. struct wlfw_antenna_grant_req_msg_v01 {
  1063. u8 grant_valid;
  1064. u64 grant;
  1065. };
  1066. #define WLFW_ANTENNA_GRANT_REQ_MSG_V01_MAX_MSG_LEN 11
  1067. extern struct qmi_elem_info wlfw_antenna_grant_req_msg_v01_ei[];
  1068. struct wlfw_antenna_grant_resp_msg_v01 {
  1069. struct qmi_response_type_v01 resp;
  1070. };
  1071. #define WLFW_ANTENNA_GRANT_RESP_MSG_V01_MAX_MSG_LEN 7
  1072. extern struct qmi_elem_info wlfw_antenna_grant_resp_msg_v01_ei[];
  1073. struct wlfw_wfc_call_status_req_msg_v01 {
  1074. u32 wfc_call_status_len;
  1075. u8 wfc_call_status[QMI_WLFW_MAX_WFC_CALL_STATUS_DATA_SIZE_V01];
  1076. u8 wfc_call_active_valid;
  1077. u8 wfc_call_active;
  1078. u8 all_wfc_calls_held_valid;
  1079. u8 all_wfc_calls_held;
  1080. u8 is_wfc_emergency_valid;
  1081. u8 is_wfc_emergency;
  1082. u8 twt_ims_start_valid;
  1083. u64 twt_ims_start;
  1084. u8 twt_ims_int_valid;
  1085. u16 twt_ims_int;
  1086. u8 media_quality_valid;
  1087. enum wlfw_wfc_media_quality_v01 media_quality;
  1088. };
  1089. #define WLFW_WFC_CALL_STATUS_REQ_MSG_V01_MAX_MSG_LEN 296
  1090. extern struct qmi_elem_info wlfw_wfc_call_status_req_msg_v01_ei[];
  1091. struct wlfw_wfc_call_status_resp_msg_v01 {
  1092. struct qmi_response_type_v01 resp;
  1093. };
  1094. #define WLFW_WFC_CALL_STATUS_RESP_MSG_V01_MAX_MSG_LEN 7
  1095. extern struct qmi_elem_info wlfw_wfc_call_status_resp_msg_v01_ei[];
  1096. struct wlfw_get_info_req_msg_v01 {
  1097. u8 type;
  1098. u32 data_len;
  1099. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1100. };
  1101. #define WLFW_GET_INFO_REQ_MSG_V01_MAX_MSG_LEN 6153
  1102. extern struct qmi_elem_info wlfw_get_info_req_msg_v01_ei[];
  1103. struct wlfw_get_info_resp_msg_v01 {
  1104. struct qmi_response_type_v01 resp;
  1105. };
  1106. #define WLFW_GET_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1107. extern struct qmi_elem_info wlfw_get_info_resp_msg_v01_ei[];
  1108. struct wlfw_respond_get_info_ind_msg_v01 {
  1109. u32 data_len;
  1110. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1111. u8 type_valid;
  1112. u8 type;
  1113. u8 is_last_valid;
  1114. u8 is_last;
  1115. u8 seq_no_valid;
  1116. u32 seq_no;
  1117. };
  1118. #define WLFW_RESPOND_GET_INFO_IND_MSG_V01_MAX_MSG_LEN 6164
  1119. extern struct qmi_elem_info wlfw_respond_get_info_ind_msg_v01_ei[];
  1120. struct wlfw_device_info_req_msg_v01 {
  1121. char placeholder;
  1122. };
  1123. #define WLFW_DEVICE_INFO_REQ_MSG_V01_MAX_MSG_LEN 0
  1124. extern struct qmi_elem_info wlfw_device_info_req_msg_v01_ei[];
  1125. struct wlfw_device_info_resp_msg_v01 {
  1126. struct qmi_response_type_v01 resp;
  1127. u8 bar_addr_valid;
  1128. u64 bar_addr;
  1129. u8 bar_size_valid;
  1130. u32 bar_size;
  1131. u8 mhi_state_info_addr_valid;
  1132. u64 mhi_state_info_addr;
  1133. u8 mhi_state_info_size_valid;
  1134. u32 mhi_state_info_size;
  1135. };
  1136. #define WLFW_DEVICE_INFO_RESP_MSG_V01_MAX_MSG_LEN 43
  1137. extern struct qmi_elem_info wlfw_device_info_resp_msg_v01_ei[];
  1138. struct wlfw_m3_dump_upload_req_ind_msg_v01 {
  1139. u32 pdev_id;
  1140. u64 addr;
  1141. u64 size;
  1142. };
  1143. #define WLFW_M3_DUMP_UPLOAD_REQ_IND_MSG_V01_MAX_MSG_LEN 29
  1144. extern struct qmi_elem_info wlfw_m3_dump_upload_req_ind_msg_v01_ei[];
  1145. struct wlfw_m3_dump_upload_done_req_msg_v01 {
  1146. u32 pdev_id;
  1147. u32 status;
  1148. };
  1149. #define WLFW_M3_DUMP_UPLOAD_DONE_REQ_MSG_V01_MAX_MSG_LEN 14
  1150. extern struct qmi_elem_info wlfw_m3_dump_upload_done_req_msg_v01_ei[];
  1151. struct wlfw_m3_dump_upload_done_resp_msg_v01 {
  1152. struct qmi_response_type_v01 resp;
  1153. };
  1154. #define WLFW_M3_DUMP_UPLOAD_DONE_RESP_MSG_V01_MAX_MSG_LEN 7
  1155. extern struct qmi_elem_info wlfw_m3_dump_upload_done_resp_msg_v01_ei[];
  1156. struct wlfw_soc_wake_req_msg_v01 {
  1157. u8 wake_valid;
  1158. enum wlfw_soc_wake_enum_v01 wake;
  1159. };
  1160. #define WLFW_SOC_WAKE_REQ_MSG_V01_MAX_MSG_LEN 7
  1161. extern struct qmi_elem_info wlfw_soc_wake_req_msg_v01_ei[];
  1162. struct wlfw_soc_wake_resp_msg_v01 {
  1163. struct qmi_response_type_v01 resp;
  1164. };
  1165. #define WLFW_SOC_WAKE_RESP_MSG_V01_MAX_MSG_LEN 7
  1166. extern struct qmi_elem_info wlfw_soc_wake_resp_msg_v01_ei[];
  1167. struct wlfw_power_save_req_msg_v01 {
  1168. u8 power_save_mode_valid;
  1169. enum wlfw_power_save_mode_v01 power_save_mode;
  1170. };
  1171. #define WLFW_POWER_SAVE_REQ_MSG_V01_MAX_MSG_LEN 7
  1172. extern struct qmi_elem_info wlfw_power_save_req_msg_v01_ei[];
  1173. struct wlfw_power_save_resp_msg_v01 {
  1174. struct qmi_response_type_v01 resp;
  1175. };
  1176. #define WLFW_POWER_SAVE_RESP_MSG_V01_MAX_MSG_LEN 7
  1177. extern struct qmi_elem_info wlfw_power_save_resp_msg_v01_ei[];
  1178. struct wlfw_wfc_call_twt_config_ind_msg_v01 {
  1179. u8 twt_sta_start_valid;
  1180. u64 twt_sta_start;
  1181. u8 twt_sta_int_valid;
  1182. u16 twt_sta_int;
  1183. u8 twt_sta_upo_valid;
  1184. u16 twt_sta_upo;
  1185. u8 twt_sta_sp_valid;
  1186. u16 twt_sta_sp;
  1187. u8 twt_sta_dl_valid;
  1188. u16 twt_sta_dl;
  1189. u8 twt_sta_config_changed_valid;
  1190. u8 twt_sta_config_changed;
  1191. };
  1192. #define WLFW_WFC_CALL_TWT_CONFIG_IND_MSG_V01_MAX_MSG_LEN 35
  1193. extern struct qmi_elem_info wlfw_wfc_call_twt_config_ind_msg_v01_ei[];
  1194. struct wlfw_qdss_mem_ready_ind_msg_v01 {
  1195. char placeholder;
  1196. };
  1197. #define WLFW_QDSS_MEM_READY_IND_MSG_V01_MAX_MSG_LEN 0
  1198. extern struct qmi_elem_info wlfw_qdss_mem_ready_ind_msg_v01_ei[];
  1199. struct wlfw_pcie_gen_switch_req_msg_v01 {
  1200. enum wlfw_pcie_gen_speed_v01 pcie_speed;
  1201. };
  1202. #define WLFW_PCIE_GEN_SWITCH_REQ_MSG_V01_MAX_MSG_LEN 7
  1203. extern struct qmi_elem_info wlfw_pcie_gen_switch_req_msg_v01_ei[];
  1204. struct wlfw_pcie_gen_switch_resp_msg_v01 {
  1205. struct qmi_response_type_v01 resp;
  1206. };
  1207. #define WLFW_PCIE_GEN_SWITCH_RESP_MSG_V01_MAX_MSG_LEN 7
  1208. extern struct qmi_elem_info wlfw_pcie_gen_switch_resp_msg_v01_ei[];
  1209. struct wlfw_m3_dump_upload_segments_req_ind_msg_v01 {
  1210. u32 pdev_id;
  1211. u32 no_of_valid_segments;
  1212. struct wlfw_m3_segment_info_s_v01 m3_segment[QMI_WLFW_MAX_M3_SEGMENTS_SIZE_V01];
  1213. };
  1214. #define WLFW_M3_DUMP_UPLOAD_SEGMENTS_REQ_IND_MSG_V01_MAX_MSG_LEN 387
  1215. extern struct qmi_elem_info wlfw_m3_dump_upload_segments_req_ind_msg_v01_ei[];
  1216. struct wlfw_subsys_restart_level_req_msg_v01 {
  1217. u8 restart_level_type_valid;
  1218. u8 restart_level_type;
  1219. };
  1220. #define WLFW_SUBSYS_RESTART_LEVEL_REQ_MSG_V01_MAX_MSG_LEN 4
  1221. extern struct qmi_elem_info wlfw_subsys_restart_level_req_msg_v01_ei[];
  1222. struct wlfw_subsys_restart_level_resp_msg_v01 {
  1223. struct qmi_response_type_v01 resp;
  1224. };
  1225. #define WLFW_SUBSYS_RESTART_LEVEL_RESP_MSG_V01_MAX_MSG_LEN 7
  1226. extern struct qmi_elem_info wlfw_subsys_restart_level_resp_msg_v01_ei[];
  1227. struct wlfw_ini_file_download_req_msg_v01 {
  1228. u8 file_type_valid;
  1229. enum wlfw_ini_file_type_v01 file_type;
  1230. u8 total_size_valid;
  1231. u32 total_size;
  1232. u8 seg_id_valid;
  1233. u32 seg_id;
  1234. u8 data_valid;
  1235. u32 data_len;
  1236. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1237. u8 end_valid;
  1238. u8 end;
  1239. };
  1240. #define WLFW_INI_FILE_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6174
  1241. extern struct qmi_elem_info wlfw_ini_file_download_req_msg_v01_ei[];
  1242. struct wlfw_ini_file_download_resp_msg_v01 {
  1243. struct qmi_response_type_v01 resp;
  1244. };
  1245. #define WLFW_INI_FILE_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 7
  1246. extern struct qmi_elem_info wlfw_ini_file_download_resp_msg_v01_ei[];
  1247. struct wlfw_phy_cap_req_msg_v01 {
  1248. char placeholder;
  1249. };
  1250. #define WLFW_PHY_CAP_REQ_MSG_V01_MAX_MSG_LEN 0
  1251. extern struct qmi_elem_info wlfw_phy_cap_req_msg_v01_ei[];
  1252. struct wlfw_phy_cap_resp_msg_v01 {
  1253. struct qmi_response_type_v01 resp;
  1254. u8 num_phy_valid;
  1255. u8 num_phy;
  1256. u8 board_id_valid;
  1257. u32 board_id;
  1258. };
  1259. #define WLFW_PHY_CAP_RESP_MSG_V01_MAX_MSG_LEN 18
  1260. extern struct qmi_elem_info wlfw_phy_cap_resp_msg_v01_ei[];
  1261. struct wlfw_wlan_hw_init_cfg_req_msg_v01 {
  1262. u8 rf_subtype_valid;
  1263. enum wlfw_wlan_rf_subtype_v01 rf_subtype;
  1264. };
  1265. #define WLFW_WLAN_HW_INIT_CFG_REQ_MSG_V01_MAX_MSG_LEN 7
  1266. extern struct qmi_elem_info wlfw_wlan_hw_init_cfg_req_msg_v01_ei[];
  1267. struct wlfw_wlan_hw_init_cfg_resp_msg_v01 {
  1268. struct qmi_response_type_v01 resp;
  1269. };
  1270. #define WLFW_WLAN_HW_INIT_CFG_RESP_MSG_V01_MAX_MSG_LEN 7
  1271. extern struct qmi_elem_info wlfw_wlan_hw_init_cfg_resp_msg_v01_ei[];
  1272. struct wlfw_pcie_link_ctrl_req_msg_v01 {
  1273. enum wlfw_pcie_link_state_enum_v01 link_state_req;
  1274. };
  1275. #define WLFW_PCIE_LINK_CTRL_REQ_MSG_V01_MAX_MSG_LEN 7
  1276. extern struct qmi_elem_info wlfw_pcie_link_ctrl_req_msg_v01_ei[];
  1277. struct wlfw_pcie_link_ctrl_resp_msg_v01 {
  1278. struct qmi_response_type_v01 resp;
  1279. };
  1280. #define WLFW_PCIE_LINK_CTRL_RESP_MSG_V01_MAX_MSG_LEN 7
  1281. extern struct qmi_elem_info wlfw_pcie_link_ctrl_resp_msg_v01_ei[];
  1282. struct wlfw_aux_uc_info_req_msg_v01 {
  1283. u64 addr;
  1284. u32 size;
  1285. };
  1286. #define WLFW_AUX_UC_INFO_REQ_MSG_V01_MAX_MSG_LEN 18
  1287. extern struct qmi_elem_info wlfw_aux_uc_info_req_msg_v01_ei[];
  1288. struct wlfw_aux_uc_info_resp_msg_v01 {
  1289. struct qmi_response_type_v01 resp;
  1290. };
  1291. #define WLFW_AUX_UC_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1292. extern struct qmi_elem_info wlfw_aux_uc_info_resp_msg_v01_ei[];
  1293. #endif