hal_li_generic_api.c 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "hal_li_api.h"
  19. #include "hal_li_hw_headers.h"
  20. #include "hal_li_reo.h"
  21. #include "hal_rx.h"
  22. #include "hal_li_rx.h"
  23. #include "hal_tx.h"
  24. #include <hal_api_mon.h>
  25. #if defined(QDF_BIG_ENDIAN_MACHINE)
  26. /**
  27. * hal_setup_reo_swap() - Set the swap flag for big endian machines
  28. * @soc: HAL soc handle
  29. *
  30. * Return: None
  31. */
  32. static inline void hal_setup_reo_swap(struct hal_soc *soc)
  33. {
  34. uint32_t reg_val;
  35. reg_val = HAL_REG_READ(soc, HWIO_REO_R0_CACHE_CTL_CONFIG_ADDR(
  36. SEQ_WCSS_UMAC_REO_REG_OFFSET));
  37. reg_val |= HAL_SM(HWIO_REO_R0_CACHE_CTL_CONFIG, WRITE_STRUCT_SWAP, 1);
  38. reg_val |= HAL_SM(HWIO_REO_R0_CACHE_CTL_CONFIG, READ_STRUCT_SWAP, 1);
  39. HAL_REG_WRITE(soc, HWIO_REO_R0_CACHE_CTL_CONFIG_ADDR(
  40. SEQ_WCSS_UMAC_REO_REG_OFFSET), reg_val);
  41. }
  42. #else
  43. static inline void hal_setup_reo_swap(struct hal_soc *soc)
  44. {
  45. }
  46. #endif
  47. void hal_reo_setup_generic_li(struct hal_soc *soc, void *reoparams)
  48. {
  49. uint32_t reg_val;
  50. struct hal_reo_params *reo_params = (struct hal_reo_params *)reoparams;
  51. reg_val = HAL_REG_READ(soc, HWIO_REO_R0_GENERAL_ENABLE_ADDR(
  52. SEQ_WCSS_UMAC_REO_REG_OFFSET));
  53. hal_reo_config(soc, reg_val, reo_params);
  54. /* Other ring enable bits and REO_ENABLE will be set by FW */
  55. /* TODO: Setup destination ring mapping if enabled */
  56. /* TODO: Error destination ring setting is left to default.
  57. * Default setting is to send all errors to release ring.
  58. */
  59. /* Set the reo descriptor swap bits in case of BIG endian platform */
  60. hal_setup_reo_swap(soc);
  61. HAL_REG_WRITE(soc,
  62. HWIO_REO_R0_AGING_THRESHOLD_IX_0_ADDR(
  63. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  64. HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000);
  65. HAL_REG_WRITE(soc,
  66. HWIO_REO_R0_AGING_THRESHOLD_IX_1_ADDR(
  67. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  68. (HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000));
  69. HAL_REG_WRITE(soc,
  70. HWIO_REO_R0_AGING_THRESHOLD_IX_2_ADDR(
  71. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  72. (HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000));
  73. HAL_REG_WRITE(soc,
  74. HWIO_REO_R0_AGING_THRESHOLD_IX_3_ADDR(
  75. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  76. (HAL_DEFAULT_VO_REO_TIMEOUT_MS * 1000));
  77. /*
  78. * When hash based routing is enabled, routing of the rx packet
  79. * is done based on the following value: 1 _ _ _ _ The last 4
  80. * bits are based on hash[3:0]. This means the possible values
  81. * are 0x10 to 0x1f. This value is used to look-up the
  82. * ring ID configured in Destination_Ring_Ctrl_IX_* register.
  83. * The Destination_Ring_Ctrl_IX_2 and Destination_Ring_Ctrl_IX_3
  84. * registers need to be configured to set-up the 16 entries to
  85. * map the hash values to a ring number. There are 3 bits per
  86. * hash entry – which are mapped as follows:
  87. * 0: TCL, 1:SW1, 2:SW2, * 3:SW3, 4:SW4, 5:Release, 6:FW(WIFI),
  88. * 7: NOT_USED.
  89. */
  90. if (reo_params->rx_hash_enabled) {
  91. HAL_REG_WRITE(soc,
  92. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  93. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  94. reo_params->remap1);
  95. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR 0x%x",
  96. HAL_REG_READ(soc,
  97. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  98. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  99. HAL_REG_WRITE(soc,
  100. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  101. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  102. reo_params->remap2);
  103. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR 0x%x",
  104. HAL_REG_READ(soc,
  105. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  106. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  107. }
  108. /* TODO: Check if the following registers shoould be setup by host:
  109. * AGING_CONTROL
  110. * HIGH_MEMORY_THRESHOLD
  111. * GLOBAL_LINK_DESC_COUNT_THRESH_IX_0[1,2]
  112. * GLOBAL_LINK_DESC_COUNT_CTRL
  113. */
  114. }
  115. static uint32_t hal_get_reo_qdesc_size_li(uint32_t ba_window_size, int tid)
  116. {
  117. /* Return descriptor size corresponding to window size of 2 since
  118. * we set ba_window_size to 2 while setting up REO descriptors as
  119. * a WAR to get 2k jump exception aggregates are received without
  120. * a BA session.
  121. */
  122. if (ba_window_size <= 1) {
  123. if (tid != HAL_NON_QOS_TID)
  124. return sizeof(struct rx_reo_queue) +
  125. sizeof(struct rx_reo_queue_ext);
  126. else
  127. return sizeof(struct rx_reo_queue);
  128. }
  129. if (ba_window_size <= 105)
  130. return sizeof(struct rx_reo_queue) +
  131. sizeof(struct rx_reo_queue_ext);
  132. if (ba_window_size <= 210)
  133. return sizeof(struct rx_reo_queue) +
  134. (2 * sizeof(struct rx_reo_queue_ext));
  135. return sizeof(struct rx_reo_queue) +
  136. (3 * sizeof(struct rx_reo_queue_ext));
  137. }
  138. void hal_set_link_desc_addr_li(void *desc, uint32_t cookie,
  139. qdf_dma_addr_t link_desc_paddr)
  140. {
  141. uint32_t *buf_addr = (uint32_t *)desc;
  142. HAL_DESC_SET_FIELD(buf_addr, BUFFER_ADDR_INFO_0, BUFFER_ADDR_31_0,
  143. link_desc_paddr & 0xffffffff);
  144. HAL_DESC_SET_FIELD(buf_addr, BUFFER_ADDR_INFO_1, BUFFER_ADDR_39_32,
  145. (uint64_t)link_desc_paddr >> 32);
  146. HAL_DESC_SET_FIELD(buf_addr, BUFFER_ADDR_INFO_1, RETURN_BUFFER_MANAGER,
  147. WBM_IDLE_DESC_LIST);
  148. HAL_DESC_SET_FIELD(buf_addr, BUFFER_ADDR_INFO_1, SW_BUFFER_COOKIE,
  149. cookie);
  150. }
  151. #ifdef TCL_DATA_CMD_2_SEARCH_TYPE_OFFSET
  152. void hal_tx_desc_set_search_type_generic_li(void *desc, uint8_t search_type)
  153. {
  154. HAL_SET_FLD(desc, TCL_DATA_CMD_2, SEARCH_TYPE) |=
  155. HAL_TX_SM(TCL_DATA_CMD_2, SEARCH_TYPE, search_type);
  156. }
  157. #else
  158. void hal_tx_desc_set_search_type_generic_li(void *desc, uint8_t search_type)
  159. {
  160. }
  161. #endif
  162. #ifdef TCL_DATA_CMD_5_SEARCH_INDEX_OFFSET
  163. void hal_tx_desc_set_search_index_generic_li(void *desc, uint32_t search_index)
  164. {
  165. HAL_SET_FLD(desc, TCL_DATA_CMD_5, SEARCH_INDEX) |=
  166. HAL_TX_SM(TCL_DATA_CMD_5, SEARCH_INDEX, search_index);
  167. }
  168. #else
  169. void hal_tx_desc_set_search_index_generic_li(void *desc, uint32_t search_index)
  170. {
  171. }
  172. #endif
  173. #ifdef TCL_DATA_CMD_5_CACHE_SET_NUM_OFFSET
  174. void hal_tx_desc_set_cache_set_num_generic_li(void *desc, uint8_t cache_num)
  175. {
  176. HAL_SET_FLD(desc, TCL_DATA_CMD_5, CACHE_SET_NUM) |=
  177. HAL_TX_SM(TCL_DATA_CMD_5, CACHE_SET_NUM, cache_num);
  178. }
  179. #else
  180. void hal_tx_desc_set_cache_set_num_generic_li(void *desc, uint8_t cache_num)
  181. {
  182. }
  183. #endif
  184. void hal_tx_init_data_ring_li(hal_soc_handle_t hal_soc_hdl,
  185. hal_ring_handle_t hal_ring_hdl)
  186. {
  187. uint8_t *desc_addr;
  188. struct hal_srng_params srng_params;
  189. uint32_t desc_size;
  190. uint32_t num_desc;
  191. hal_get_srng_params(hal_soc_hdl, hal_ring_hdl, &srng_params);
  192. desc_addr = (uint8_t *)srng_params.ring_base_vaddr;
  193. desc_size = sizeof(struct tcl_data_cmd);
  194. num_desc = srng_params.num_entries;
  195. while (num_desc) {
  196. HAL_TX_DESC_SET_TLV_HDR(desc_addr, HAL_TX_TCL_DATA_TAG,
  197. desc_size);
  198. desc_addr += (desc_size + sizeof(struct tlv_32_hdr));
  199. num_desc--;
  200. }
  201. }
  202. /**
  203. * hal_setup_link_idle_list_generic_li - Setup scattered idle list using the
  204. * buffer list provided
  205. *
  206. * @hal_soc: Opaque HAL SOC handle
  207. * @scatter_bufs_base_paddr: Array of physical base addresses
  208. * @scatter_bufs_base_vaddr: Array of virtual base addresses
  209. * @num_scatter_bufs: Number of scatter buffers in the above lists
  210. * @scatter_buf_size: Size of each scatter buffer
  211. * @last_buf_end_offset: Offset to the last entry
  212. * @num_entries: Total entries of all scatter bufs
  213. *
  214. * Return: None
  215. */
  216. static void
  217. hal_setup_link_idle_list_generic_li(struct hal_soc *soc,
  218. qdf_dma_addr_t scatter_bufs_base_paddr[],
  219. void *scatter_bufs_base_vaddr[],
  220. uint32_t num_scatter_bufs,
  221. uint32_t scatter_buf_size,
  222. uint32_t last_buf_end_offset,
  223. uint32_t num_entries)
  224. {
  225. int i;
  226. uint32_t *prev_buf_link_ptr = NULL;
  227. uint32_t reg_scatter_buf_size, reg_tot_scatter_buf_size;
  228. uint32_t val;
  229. /* Link the scatter buffers */
  230. for (i = 0; i < num_scatter_bufs; i++) {
  231. if (i > 0) {
  232. prev_buf_link_ptr[0] =
  233. scatter_bufs_base_paddr[i] & 0xffffffff;
  234. prev_buf_link_ptr[1] = HAL_SM(
  235. HWIO_WBM_R0_SCATTERED_LINK_DESC_LIST_BASE_MSB,
  236. BASE_ADDRESS_39_32,
  237. ((uint64_t)(scatter_bufs_base_paddr[i])
  238. >> 32)) | HAL_SM(
  239. HWIO_WBM_R0_SCATTERED_LINK_DESC_LIST_BASE_MSB,
  240. ADDRESS_MATCH_TAG,
  241. ADDRESS_MATCH_TAG_VAL);
  242. }
  243. prev_buf_link_ptr = (uint32_t *)(scatter_bufs_base_vaddr[i] +
  244. scatter_buf_size - WBM_IDLE_SCATTER_BUF_NEXT_PTR_SIZE);
  245. }
  246. /* TBD: Register programming partly based on MLD & the rest based on
  247. * inputs from HW team. Not complete yet.
  248. */
  249. reg_scatter_buf_size = (scatter_buf_size -
  250. WBM_IDLE_SCATTER_BUF_NEXT_PTR_SIZE) / 64;
  251. reg_tot_scatter_buf_size = ((scatter_buf_size -
  252. WBM_IDLE_SCATTER_BUF_NEXT_PTR_SIZE) * num_scatter_bufs) / 64;
  253. HAL_REG_WRITE(soc,
  254. HWIO_WBM_R0_IDLE_LIST_CONTROL_ADDR(
  255. SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  256. HAL_SM(HWIO_WBM_R0_IDLE_LIST_CONTROL, SCATTER_BUFFER_SIZE,
  257. reg_scatter_buf_size) |
  258. HAL_SM(HWIO_WBM_R0_IDLE_LIST_CONTROL, LINK_DESC_IDLE_LIST_MODE,
  259. 0x1));
  260. HAL_REG_WRITE(soc,
  261. HWIO_WBM_R0_IDLE_LIST_SIZE_ADDR(
  262. SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  263. HAL_SM(HWIO_WBM_R0_IDLE_LIST_SIZE,
  264. SCATTER_RING_SIZE_OF_IDLE_LINK_DESC_LIST,
  265. reg_tot_scatter_buf_size));
  266. HAL_REG_WRITE(soc,
  267. HWIO_WBM_R0_SCATTERED_LINK_DESC_LIST_BASE_LSB_ADDR(
  268. SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  269. scatter_bufs_base_paddr[0] & 0xffffffff);
  270. HAL_REG_WRITE(soc,
  271. HWIO_WBM_R0_SCATTERED_LINK_DESC_LIST_BASE_MSB_ADDR(
  272. SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  273. ((uint64_t)(scatter_bufs_base_paddr[0]) >> 32) &
  274. HWIO_WBM_R0_SCATTERED_LINK_DESC_LIST_BASE_MSB_BASE_ADDRESS_39_32_BMSK);
  275. HAL_REG_WRITE(soc,
  276. HWIO_WBM_R0_SCATTERED_LINK_DESC_LIST_BASE_MSB_ADDR(
  277. SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  278. HAL_SM(HWIO_WBM_R0_SCATTERED_LINK_DESC_LIST_BASE_MSB,
  279. BASE_ADDRESS_39_32, ((uint64_t)(scatter_bufs_base_paddr[0])
  280. >> 32)) |
  281. HAL_SM(HWIO_WBM_R0_SCATTERED_LINK_DESC_LIST_BASE_MSB,
  282. ADDRESS_MATCH_TAG, ADDRESS_MATCH_TAG_VAL));
  283. /* ADDRESS_MATCH_TAG field in the above register is expected to match
  284. * with the upper bits of link pointer. The above write sets this field
  285. * to zero and we are also setting the upper bits of link pointers to
  286. * zero while setting up the link list of scatter buffers above
  287. */
  288. /* Setup head and tail pointers for the idle list */
  289. HAL_REG_WRITE(soc,
  290. HWIO_WBM_R0_SCATTERED_LINK_DESC_PTR_HEAD_INFO_IX0_ADDR(
  291. SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  292. scatter_bufs_base_paddr[num_scatter_bufs - 1] & 0xffffffff);
  293. HAL_REG_WRITE(soc,
  294. HWIO_WBM_R0_SCATTERED_LINK_DESC_PTR_HEAD_INFO_IX1_ADDR(
  295. SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  296. HAL_SM(HWIO_WBM_R0_SCATTERED_LINK_DESC_PTR_HEAD_INFO_IX1,
  297. BUFFER_ADDRESS_39_32,
  298. ((uint64_t)(scatter_bufs_base_paddr[num_scatter_bufs - 1])
  299. >> 32)) |
  300. HAL_SM(HWIO_WBM_R0_SCATTERED_LINK_DESC_PTR_HEAD_INFO_IX1,
  301. HEAD_POINTER_OFFSET, last_buf_end_offset >> 2));
  302. HAL_REG_WRITE(soc,
  303. HWIO_WBM_R0_SCATTERED_LINK_DESC_PTR_HEAD_INFO_IX0_ADDR(
  304. SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  305. scatter_bufs_base_paddr[0] & 0xffffffff);
  306. HAL_REG_WRITE(soc,
  307. HWIO_WBM_R0_SCATTERED_LINK_DESC_PTR_TAIL_INFO_IX0_ADDR(
  308. SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  309. scatter_bufs_base_paddr[0] & 0xffffffff);
  310. HAL_REG_WRITE(soc,
  311. HWIO_WBM_R0_SCATTERED_LINK_DESC_PTR_TAIL_INFO_IX1_ADDR(
  312. SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  313. HAL_SM(HWIO_WBM_R0_SCATTERED_LINK_DESC_PTR_TAIL_INFO_IX1,
  314. BUFFER_ADDRESS_39_32,
  315. ((uint64_t)(scatter_bufs_base_paddr[0]) >>
  316. 32)) | HAL_SM(HWIO_WBM_R0_SCATTERED_LINK_DESC_PTR_TAIL_INFO_IX1,
  317. TAIL_POINTER_OFFSET, 0));
  318. HAL_REG_WRITE(soc,
  319. HWIO_WBM_R0_SCATTERED_LINK_DESC_PTR_HP_ADDR(
  320. SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  321. 2 * num_entries);
  322. /* Set RING_ID_DISABLE */
  323. val = HAL_SM(HWIO_WBM_R0_WBM_IDLE_LINK_RING_MISC, RING_ID_DISABLE, 1);
  324. /*
  325. * SRNG_ENABLE bit is not available in HWK v1 (QCA8074v1). Hence
  326. * check the presence of the bit before toggling it.
  327. */
  328. #ifdef HWIO_WBM_R0_WBM_IDLE_LINK_RING_MISC_SRNG_ENABLE_BMSK
  329. val |= HAL_SM(HWIO_WBM_R0_WBM_IDLE_LINK_RING_MISC, SRNG_ENABLE, 1);
  330. #endif
  331. HAL_REG_WRITE(soc,
  332. HWIO_WBM_R0_WBM_IDLE_LINK_RING_MISC_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  333. val);
  334. }
  335. /*
  336. * hal_rx_msdu_is_wlan_mcast_generic_li(): Check if the buffer is for multicast
  337. * address
  338. * @nbuf: Network buffer
  339. *
  340. * Returns: flag to indicate whether the nbuf has MC/BC address
  341. */
  342. static uint32_t hal_rx_msdu_is_wlan_mcast_generic_li(qdf_nbuf_t nbuf)
  343. {
  344. uint8_t *buf = qdf_nbuf_data(nbuf);
  345. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  346. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  347. return rx_attn->mcast_bcast;
  348. }
  349. /**
  350. * hal_rx_tlv_decap_format_get_li() - Get packet decap format from the TLV
  351. * @hw_desc_addr: rx tlv desc
  352. *
  353. * Return: pkt decap format
  354. */
  355. static uint32_t hal_rx_tlv_decap_format_get_li(void *hw_desc_addr)
  356. {
  357. struct rx_msdu_start *rx_msdu_start;
  358. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  359. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  360. return HAL_RX_GET(rx_msdu_start, RX_MSDU_START_2, DECAP_FORMAT);
  361. }
  362. /**
  363. * hal_rx_dump_pkt_tlvs_li(): API to print all member elements of
  364. * RX TLVs
  365. * @ buf: pointer the pkt buffer.
  366. * @ dbg_level: log level.
  367. *
  368. * Return: void
  369. */
  370. static void hal_rx_dump_pkt_tlvs_li(hal_soc_handle_t hal_soc_hdl,
  371. uint8_t *buf, uint8_t dbg_level)
  372. {
  373. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  374. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  375. struct rx_mpdu_start *mpdu_start =
  376. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  377. struct rx_msdu_start *msdu_start =
  378. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  379. struct rx_mpdu_end *mpdu_end = &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  380. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  381. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  382. hal_rx_dump_rx_attention_tlv(rx_attn, dbg_level);
  383. hal_rx_dump_mpdu_start_tlv(mpdu_start, dbg_level, hal_soc);
  384. hal_rx_dump_msdu_start_tlv(hal_soc, msdu_start, dbg_level);
  385. hal_rx_dump_mpdu_end_tlv(mpdu_end, dbg_level);
  386. hal_rx_dump_msdu_end_tlv(hal_soc, msdu_end, dbg_level);
  387. hal_rx_dump_pkt_hdr_tlv(pkt_tlvs, dbg_level);
  388. }
  389. /**
  390. * hal_rx_tlv_get_offload_info_li() - Get the offload info from TLV
  391. * @rx_tlv: RX tlv start address in buffer
  392. * @offload_info: Buffer to store the offload info
  393. *
  394. * Return: 0 on success, -EINVAL on failure.
  395. */
  396. static int
  397. hal_rx_tlv_get_offload_info_li(uint8_t *rx_tlv,
  398. struct hal_offload_info *offload_info)
  399. {
  400. offload_info->flow_id = HAL_RX_TLV_GET_FLOW_ID_TOEPLITZ(rx_tlv);
  401. offload_info->ipv6_proto = HAL_RX_TLV_GET_IPV6(rx_tlv);
  402. offload_info->lro_eligible = HAL_RX_TLV_GET_LRO_ELIGIBLE(rx_tlv);
  403. offload_info->tcp_proto = HAL_RX_TLV_GET_TCP_PROTO(rx_tlv);
  404. if (offload_info->tcp_proto) {
  405. offload_info->tcp_pure_ack =
  406. HAL_RX_TLV_GET_TCP_PURE_ACK(rx_tlv);
  407. offload_info->tcp_offset = HAL_RX_TLV_GET_TCP_OFFSET(rx_tlv);
  408. offload_info->tcp_win = HAL_RX_TLV_GET_TCP_WIN(rx_tlv);
  409. offload_info->tcp_seq_num = HAL_RX_TLV_GET_TCP_SEQ(rx_tlv);
  410. offload_info->tcp_ack_num = HAL_RX_TLV_GET_TCP_ACK(rx_tlv);
  411. }
  412. return 0;
  413. }
  414. /*
  415. * hal_rx_attn_phy_ppdu_id_get(): get phy_ppdu_id value
  416. * from rx attention
  417. * @buf: pointer to rx_pkt_tlvs
  418. *
  419. * Return: phy_ppdu_id
  420. */
  421. static uint16_t hal_rx_attn_phy_ppdu_id_get_li(uint8_t *buf)
  422. {
  423. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  424. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  425. uint16_t phy_ppdu_id;
  426. phy_ppdu_id = HAL_RX_ATTN_PHY_PPDU_ID_GET(rx_attn);
  427. return phy_ppdu_id;
  428. }
  429. /**
  430. * hal_rx_msdu_start_msdu_len_get(): API to get the MSDU length
  431. * from rx_msdu_start TLV
  432. *
  433. * @ buf: pointer to the start of RX PKT TLV headers
  434. * Return: msdu length
  435. */
  436. static uint32_t hal_rx_msdu_start_msdu_len_get_li(uint8_t *buf)
  437. {
  438. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  439. struct rx_msdu_start *msdu_start =
  440. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  441. uint32_t msdu_len;
  442. msdu_len = HAL_RX_MSDU_START_MSDU_LEN_GET(msdu_start);
  443. return msdu_len;
  444. }
  445. /**
  446. * hal_rx_get_frame_ctrl_field(): Function to retrieve frame control field
  447. *
  448. * @nbuf: Network buffer
  449. * Returns: rx more fragment bit
  450. *
  451. */
  452. static uint16_t hal_rx_get_frame_ctrl_field_li(uint8_t *buf)
  453. {
  454. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  455. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  456. uint16_t frame_ctrl = 0;
  457. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info);
  458. return frame_ctrl;
  459. }
  460. /**
  461. * hal_rx_get_proto_params_li() - Get l4 proto values from TLV
  462. * @buf: rx tlv address
  463. * @proto_params: Buffer to store proto parameters
  464. *
  465. * Return: 0 on success.
  466. */
  467. static int hal_rx_get_proto_params_li(uint8_t *buf, void *proto_params)
  468. {
  469. struct hal_proto_params *param =
  470. (struct hal_proto_params *)proto_params;
  471. param->tcp_proto = HAL_RX_TLV_GET_IP_OFFSET(buf);
  472. param->udp_proto = HAL_RX_TLV_GET_UDP_PROTO(buf);
  473. param->ipv6_proto = HAL_RX_TLV_GET_IPV6(buf);
  474. return 0;
  475. }
  476. /**
  477. * hal_rx_get_l3_l4_offsets_li() - Get l3/l4 header offset from TLV
  478. * @buf: rx tlv start address
  479. * @l3_hdr_offset: buffer to store l3 offset
  480. * @l4_hdr_offset: buffer to store l4 offset
  481. *
  482. * Return: 0 on success.
  483. */
  484. static int hal_rx_get_l3_l4_offsets_li(uint8_t *buf, uint32_t *l3_hdr_offset,
  485. uint32_t *l4_hdr_offset)
  486. {
  487. *l3_hdr_offset = HAL_RX_TLV_GET_IP_OFFSET(buf);
  488. *l4_hdr_offset = HAL_RX_TLV_GET_TCP_OFFSET(buf);
  489. return 0;
  490. }
  491. /**
  492. * hal_rx_mpdu_end_mic_err_get_li(): API to get the MIC ERR
  493. * from rx_mpdu_end TLV
  494. *
  495. * @buf: pointer to the start of RX PKT TLV headers
  496. * Return: uint32_t(mic_err)
  497. */
  498. static inline uint32_t hal_rx_mpdu_end_mic_err_get_li(uint8_t *buf)
  499. {
  500. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  501. struct rx_mpdu_end *mpdu_end =
  502. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  503. uint32_t mic_err;
  504. mic_err = HAL_RX_MPDU_END_MIC_ERR_GET(mpdu_end);
  505. return mic_err;
  506. }
  507. /*
  508. * hal_rx_msdu_start_get_pkt_type_li(): API to get the pkt type
  509. * from rx_msdu_start
  510. *
  511. * @buf: pointer to the start of RX PKT TLV header
  512. * Return: uint32_t(pkt type)
  513. */
  514. static inline uint32_t hal_rx_msdu_start_get_pkt_type_li(uint8_t *buf)
  515. {
  516. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  517. struct rx_msdu_start *msdu_start =
  518. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  519. uint32_t pkt_type;
  520. pkt_type = HAL_RX_MSDU_START_PKT_TYPE_GET(msdu_start);
  521. return pkt_type;
  522. }
  523. /**
  524. * hal_rx_tlv_get_pn_num_li() - Get packet number from RX TLV
  525. * @buf: rx tlv address
  526. * @pn_num: buffer to store packet number
  527. *
  528. * Return: None
  529. */
  530. static inline void hal_rx_tlv_get_pn_num_li(uint8_t *buf, uint64_t *pn_num)
  531. {
  532. struct rx_pkt_tlvs *rx_pkt_tlv =
  533. (struct rx_pkt_tlvs *)buf;
  534. struct rx_mpdu_info *rx_mpdu_info_details =
  535. &rx_pkt_tlv->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  536. pn_num[0] = rx_mpdu_info_details->pn_31_0;
  537. pn_num[0] |=
  538. ((uint64_t)rx_mpdu_info_details->pn_63_32 << 32);
  539. pn_num[1] = rx_mpdu_info_details->pn_95_64;
  540. pn_num[1] |=
  541. ((uint64_t)rx_mpdu_info_details->pn_127_96 << 32);
  542. }
  543. #ifdef NO_RX_PKT_HDR_TLV
  544. /**
  545. * hal_rx_pkt_hdr_get_li() - Get rx packet header start address.
  546. * @buf: packet start address
  547. *
  548. * Return: packet data start address.
  549. */
  550. static inline uint8_t *hal_rx_pkt_hdr_get_li(uint8_t *buf)
  551. {
  552. return buf + RX_PKT_TLVS_LEN;
  553. }
  554. #else
  555. static inline uint8_t *hal_rx_pkt_hdr_get_li(uint8_t *buf)
  556. {
  557. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  558. return pkt_tlvs->pkt_hdr_tlv.rx_pkt_hdr;
  559. }
  560. #endif
  561. /*
  562. * hal_rx_msdu_start_bw_get_li(): API to get the Bandwidth
  563. * Interval from rx_msdu_start
  564. *
  565. * @buf: pointer to the start of RX PKT TLV header
  566. * Return: uint32_t(bw)
  567. */
  568. static inline uint32_t hal_rx_bw_bw_get_li(uint8_t *buf)
  569. {
  570. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  571. struct rx_msdu_start *msdu_start =
  572. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  573. uint32_t bw;
  574. bw = HAL_RX_MSDU_START_BW_GET(msdu_start);
  575. return bw;
  576. }
  577. /**
  578. * hal_rx_priv_info_set_in_tlv_li(): Save the private info to
  579. * the reserved bytes of rx_tlv_hdr
  580. * @buf: start of rx_tlv_hdr
  581. * @priv_data: hal_wbm_err_desc_info structure
  582. * @len: length of the private data
  583. * Return: void
  584. */
  585. static inline void
  586. hal_rx_priv_info_set_in_tlv_li(uint8_t *buf, uint8_t *priv_data,
  587. uint32_t len)
  588. {
  589. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  590. uint32_t copy_len = (len > RX_PADDING0_BYTES) ?
  591. RX_PADDING0_BYTES : len;
  592. qdf_mem_copy(pkt_tlvs->rx_padding0, priv_data, copy_len);
  593. }
  594. /**
  595. * hal_rx_priv_info_get_from_tlv_li(): retrieve the private data from
  596. * the reserved bytes of rx_tlv_hdr.
  597. * @buf: start of rx_tlv_hdr
  598. * @priv_data: hal_wbm_err_desc_info structure
  599. * @len: length of the private data
  600. * Return: void
  601. */
  602. static inline void
  603. hal_rx_priv_info_get_from_tlv_li(uint8_t *buf, uint8_t *priv_data,
  604. uint32_t len)
  605. {
  606. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  607. uint32_t copy_len = (len > RX_PADDING0_BYTES) ?
  608. RX_PADDING0_BYTES : len;
  609. qdf_mem_copy(priv_data, pkt_tlvs->rx_padding0, copy_len);
  610. }
  611. /**
  612. * hal_rx_get_tlv_size_generic_li() - Get rx packet tlv size
  613. * @rx_pkt_tlv_size: TLV size for regular RX packets
  614. * @rx_mon_pkt_tlv_size: TLV size for monitor mode packets
  615. *
  616. * Return: size of rx pkt tlv before the actual data
  617. */
  618. static void hal_rx_get_tlv_size_generic_li(uint16_t *rx_pkt_tlv_size,
  619. uint16_t *rx_mon_pkt_tlv_size)
  620. {
  621. *rx_pkt_tlv_size = RX_PKT_TLVS_LEN;
  622. *rx_mon_pkt_tlv_size = SIZE_OF_MONITOR_TLV;
  623. }
  624. /**
  625. * hal_rx_wbm_err_src_get_li() - Get WBM error source from descriptor
  626. * @ring_desc: ring descriptor
  627. *
  628. * Return: wbm error source
  629. */
  630. uint32_t hal_rx_wbm_err_src_get_li(hal_ring_desc_t ring_desc)
  631. {
  632. return HAL_WBM2SW_RELEASE_SRC_GET(ring_desc);
  633. }
  634. #define HAL_RX_WBM_REO_PUSH_REASON_GET(wbm_desc) \
  635. (_HAL_MS((*_OFFSET_TO_WORD_PTR(wbm_desc, \
  636. WBM_RELEASE_RING_2_REO_PUSH_REASON_OFFSET)), \
  637. WBM_RELEASE_RING_2_REO_PUSH_REASON_MASK, \
  638. WBM_RELEASE_RING_2_REO_PUSH_REASON_LSB))
  639. #define HAL_RX_WBM_REO_ERROR_CODE_GET(wbm_desc) \
  640. (_HAL_MS((*_OFFSET_TO_WORD_PTR(wbm_desc, \
  641. WBM_RELEASE_RING_2_REO_ERROR_CODE_OFFSET)), \
  642. WBM_RELEASE_RING_2_REO_ERROR_CODE_MASK, \
  643. WBM_RELEASE_RING_2_REO_ERROR_CODE_LSB))
  644. #define HAL_RX_WBM_RXDMA_PUSH_REASON_GET(wbm_desc) \
  645. (((*(((uint32_t *)wbm_desc) + \
  646. (WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_OFFSET >> 2))) & \
  647. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_MASK) >> \
  648. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_LSB)
  649. #define HAL_RX_WBM_RXDMA_ERROR_CODE_GET(wbm_desc) \
  650. (((*(((uint32_t *)wbm_desc) + \
  651. (WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_OFFSET >> 2))) & \
  652. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_MASK) >> \
  653. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_LSB)
  654. /**
  655. * hal_rx_wbm_err_info_get_generic_li(): Retrieves WBM error code and reason and
  656. * save it to hal_wbm_err_desc_info structure passed by caller
  657. * @wbm_desc: wbm ring descriptor
  658. * @wbm_er_info1: hal_wbm_err_desc_info structure, output parameter.
  659. * Return: void
  660. */
  661. void hal_rx_wbm_err_info_get_generic_li(void *wbm_desc,
  662. void *wbm_er_info1)
  663. {
  664. struct hal_wbm_err_desc_info *wbm_er_info =
  665. (struct hal_wbm_err_desc_info *)wbm_er_info1;
  666. wbm_er_info->wbm_err_src = HAL_WBM2SW_RELEASE_SRC_GET(wbm_desc);
  667. wbm_er_info->reo_psh_rsn = HAL_RX_WBM_REO_PUSH_REASON_GET(wbm_desc);
  668. wbm_er_info->reo_err_code = HAL_RX_WBM_REO_ERROR_CODE_GET(wbm_desc);
  669. wbm_er_info->rxdma_psh_rsn = HAL_RX_WBM_RXDMA_PUSH_REASON_GET(wbm_desc);
  670. wbm_er_info->rxdma_err_code = HAL_RX_WBM_RXDMA_ERROR_CODE_GET(wbm_desc);
  671. }
  672. /**
  673. * hal_rx_ret_buf_manager_get_li() - Get return buffer manager from ring desc
  674. * @ring_desc: ring descriptor
  675. *
  676. * Return: rbm
  677. */
  678. uint8_t hal_rx_ret_buf_manager_get_li(hal_ring_desc_t ring_desc)
  679. {
  680. /*
  681. * The following macro takes buf_addr_info as argument,
  682. * but since buf_addr_info is the first field in ring_desc
  683. * Hence the following call is OK
  684. */
  685. return HAL_RX_BUF_RBM_GET(ring_desc);
  686. }
  687. /**
  688. * hal_rx_reo_buf_paddr_get_li: Gets the physical address and
  689. * cookie from the REO destination ring element
  690. *
  691. * @ rx_desc: Opaque cookie pointer used by HAL to get to
  692. * the current descriptor
  693. * @ buf_info: structure to return the buffer information
  694. * Return: void
  695. */
  696. static void hal_rx_reo_buf_paddr_get_li(hal_ring_desc_t rx_desc,
  697. struct hal_buf_info *buf_info)
  698. {
  699. struct reo_destination_ring *reo_ring =
  700. (struct reo_destination_ring *)rx_desc;
  701. buf_info->paddr =
  702. (HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_ring) |
  703. ((uint64_t)(HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_ring)) << 32));
  704. buf_info->sw_cookie = HAL_RX_REO_BUF_COOKIE_GET(reo_ring);
  705. }
  706. /**
  707. * hal_rx_msdu_link_desc_set_li: Retrieves MSDU Link Descriptor to WBM
  708. *
  709. * @ hal_soc_hdl : HAL version of the SOC pointer
  710. * @ src_srng_desc : void pointer to the WBM Release Ring descriptor
  711. * @ buf_addr_info : void pointer to the buffer_addr_info
  712. * @ bm_action : put in IDLE list or release to MSDU_LIST
  713. *
  714. * Return: void
  715. */
  716. /* look at implementation at dp_hw_link_desc_pool_setup()*/
  717. static void hal_rx_msdu_link_desc_set_li(hal_soc_handle_t hal_soc_hdl,
  718. void *src_srng_desc,
  719. hal_buff_addrinfo_t buf_addr_info,
  720. uint8_t bm_action)
  721. {
  722. /*
  723. * The offsets for fields used in this function are same in
  724. * wbm_release_ring for Lithium and wbm_release_ring_tx
  725. * for Beryllium. hence we can use wbm_release_ring directly.
  726. */
  727. struct wbm_release_ring *wbm_rel_srng =
  728. (struct wbm_release_ring *)src_srng_desc;
  729. uint32_t addr_31_0;
  730. uint8_t addr_39_32;
  731. /* Structure copy !!! */
  732. wbm_rel_srng->released_buff_or_desc_addr_info =
  733. *(struct buffer_addr_info *)buf_addr_info;
  734. addr_31_0 =
  735. wbm_rel_srng->released_buff_or_desc_addr_info.buffer_addr_31_0;
  736. addr_39_32 =
  737. wbm_rel_srng->released_buff_or_desc_addr_info.buffer_addr_39_32;
  738. HAL_DESC_SET_FIELD(src_srng_desc, HAL_SW2WBM_RELEASE_RING,
  739. RELEASE_SOURCE_MODULE, HAL_RX_WBM_ERR_SRC_SW);
  740. HAL_DESC_SET_FIELD(src_srng_desc, HAL_SW2WBM_RELEASE_RING, BM_ACTION,
  741. bm_action);
  742. HAL_DESC_SET_FIELD(src_srng_desc, HAL_SW2WBM_RELEASE_RING,
  743. BUFFER_OR_DESC_TYPE,
  744. HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC);
  745. /* WBM error is indicated when any of the link descriptors given to
  746. * WBM has a NULL address, and one those paths is the link descriptors
  747. * released from host after processing RXDMA errors,
  748. * or from Rx defrag path, and we want to add an assert here to ensure
  749. * host is not releasing descriptors with NULL address.
  750. */
  751. if (qdf_unlikely(!addr_31_0 && !addr_39_32)) {
  752. hal_dump_wbm_rel_desc(src_srng_desc);
  753. qdf_assert_always(0);
  754. }
  755. }
  756. static
  757. void hal_rx_buf_cookie_rbm_get_li(uint32_t *buf_addr_info_hdl,
  758. hal_buf_info_t buf_info_hdl)
  759. {
  760. struct hal_buf_info *buf_info =
  761. (struct hal_buf_info *)buf_info_hdl;
  762. struct buffer_addr_info *buf_addr_info =
  763. (struct buffer_addr_info *)buf_addr_info_hdl;
  764. buf_info->sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  765. /*
  766. * buffer addr info is the first member of ring desc, so the typecast
  767. * can be done.
  768. */
  769. buf_info->rbm = hal_rx_ret_buf_manager_get_li
  770. ((hal_ring_desc_t)buf_addr_info);
  771. }
  772. /**
  773. * hal_rx_msdu_link_desc_get(): API to get the MSDU information
  774. * from the MSDU link descriptor
  775. *
  776. * @ hal_soc_hdl : HAL version of the SOC pointer
  777. * @msdu_link_desc: Opaque pointer used by HAL to get to the
  778. * MSDU link descriptor (struct rx_msdu_link)
  779. *
  780. * @msdu_list: Return the list of MSDUs contained in this link descriptor
  781. *
  782. * @num_msdus: Number of MSDUs in the MPDU
  783. *
  784. * Return: void
  785. */
  786. static inline void hal_rx_msdu_list_get_li(hal_soc_handle_t hal_soc_hdl,
  787. void *msdu_link_desc,
  788. void *hal_msdu_list,
  789. uint16_t *num_msdus)
  790. {
  791. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  792. struct rx_msdu_details *msdu_details;
  793. struct rx_msdu_desc_info *msdu_desc_info;
  794. struct hal_rx_msdu_list *msdu_list = hal_msdu_list;
  795. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  796. int i;
  797. struct hal_buf_info buf_info;
  798. msdu_details = hal_rx_link_desc_msdu0_ptr(msdu_link, hal_soc);
  799. hal_debug("msdu_link=%pK msdu_details=%pK", msdu_link, msdu_details);
  800. for (i = 0; i < HAL_RX_NUM_MSDU_DESC; i++) {
  801. /* num_msdus received in mpdu descriptor may be incorrect
  802. * sometimes due to HW issue. Check msdu buffer address also
  803. */
  804. if (!i && (HAL_RX_BUFFER_ADDR_31_0_GET(
  805. &msdu_details[i].buffer_addr_info_details) == 0))
  806. break;
  807. if (HAL_RX_BUFFER_ADDR_31_0_GET(
  808. &msdu_details[i].buffer_addr_info_details) == 0) {
  809. /* set the last msdu bit in the prev msdu_desc_info */
  810. msdu_desc_info =
  811. hal_rx_msdu_desc_info_get_ptr
  812. (&msdu_details[i - 1], hal_soc);
  813. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  814. break;
  815. }
  816. msdu_desc_info = hal_rx_msdu_desc_info_get_ptr(&msdu_details[i],
  817. hal_soc);
  818. /* set first MSDU bit or the last MSDU bit */
  819. if (!i)
  820. HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  821. else if (i == (HAL_RX_NUM_MSDU_DESC - 1))
  822. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  823. msdu_list->msdu_info[i].msdu_flags =
  824. hal_rx_msdu_flags_get(hal_soc_hdl, msdu_desc_info);
  825. msdu_list->msdu_info[i].msdu_len =
  826. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  827. /* addr field in buf_info will not be valid */
  828. hal_rx_buf_cookie_rbm_get_li(
  829. (uint32_t *)
  830. &msdu_details[i].buffer_addr_info_details,
  831. &buf_info);
  832. msdu_list->sw_cookie[i] = buf_info.sw_cookie;
  833. msdu_list->rbm[i] = buf_info.rbm;
  834. msdu_list->paddr[i] = HAL_RX_BUFFER_ADDR_31_0_GET(
  835. &msdu_details[i].buffer_addr_info_details) |
  836. (uint64_t)HAL_RX_BUFFER_ADDR_39_32_GET(
  837. &msdu_details[i].buffer_addr_info_details) << 32;
  838. hal_debug("i=%d sw_cookie=%d", i, msdu_list->sw_cookie[i]);
  839. }
  840. *num_msdus = i;
  841. }
  842. /*
  843. * hal_rxdma_buff_addr_info_set() - set the buffer_addr_info of the
  844. * rxdma ring entry.
  845. * @rxdma_entry: descriptor entry
  846. * @paddr: physical address of nbuf data pointer.
  847. * @cookie: SW cookie used as a index to SW rx desc.
  848. * @manager: who owns the nbuf (host, NSS, etc...).
  849. *
  850. */
  851. static void hal_rxdma_buff_addr_info_set_li(void *rxdma_entry,
  852. qdf_dma_addr_t paddr, uint32_t cookie, uint8_t manager)
  853. {
  854. uint32_t paddr_lo = ((u64)paddr & 0x00000000ffffffff);
  855. uint32_t paddr_hi = ((u64)paddr & 0xffffffff00000000) >> 32;
  856. HAL_RXDMA_PADDR_LO_SET(rxdma_entry, paddr_lo);
  857. HAL_RXDMA_PADDR_HI_SET(rxdma_entry, paddr_hi);
  858. HAL_RXDMA_COOKIE_SET(rxdma_entry, cookie);
  859. HAL_RXDMA_MANAGER_SET(rxdma_entry, manager);
  860. }
  861. /**
  862. * hal_rx_get_reo_error_code_li() - Get REO error code from ring desc
  863. * @rx_desc: rx descriptor
  864. *
  865. * Return: REO error code
  866. */
  867. static uint32_t hal_rx_get_reo_error_code_li(hal_ring_desc_t rx_desc)
  868. {
  869. struct reo_destination_ring *reo_desc =
  870. (struct reo_destination_ring *)rx_desc;
  871. return HAL_RX_REO_ERROR_GET(reo_desc);
  872. }
  873. /**
  874. * hal_gen_reo_remap_val_generic_li() - Generate the reo map value
  875. * @ix0_map: mapping values for reo
  876. *
  877. * Return: IX0 reo remap register value to be written
  878. */
  879. static uint32_t
  880. hal_gen_reo_remap_val_generic_li(enum hal_reo_remap_reg remap_reg,
  881. uint8_t *ix0_map)
  882. {
  883. uint32_t ix_val = 0;
  884. switch (remap_reg) {
  885. case HAL_REO_REMAP_REG_IX0:
  886. ix_val = HAL_REO_REMAP_IX0(ix0_map[0], 0) |
  887. HAL_REO_REMAP_IX0(ix0_map[1], 1) |
  888. HAL_REO_REMAP_IX0(ix0_map[2], 2) |
  889. HAL_REO_REMAP_IX0(ix0_map[3], 3) |
  890. HAL_REO_REMAP_IX0(ix0_map[4], 4) |
  891. HAL_REO_REMAP_IX0(ix0_map[5], 5) |
  892. HAL_REO_REMAP_IX0(ix0_map[6], 6) |
  893. HAL_REO_REMAP_IX0(ix0_map[7], 7);
  894. break;
  895. case HAL_REO_REMAP_REG_IX2:
  896. ix_val = HAL_REO_REMAP_IX2(ix0_map[0], 16) |
  897. HAL_REO_REMAP_IX2(ix0_map[1], 17) |
  898. HAL_REO_REMAP_IX2(ix0_map[2], 18) |
  899. HAL_REO_REMAP_IX2(ix0_map[3], 19) |
  900. HAL_REO_REMAP_IX2(ix0_map[4], 20) |
  901. HAL_REO_REMAP_IX2(ix0_map[5], 21) |
  902. HAL_REO_REMAP_IX2(ix0_map[6], 22) |
  903. HAL_REO_REMAP_IX2(ix0_map[7], 23);
  904. break;
  905. default:
  906. break;
  907. }
  908. return ix_val;
  909. }
  910. /**
  911. * hal_rx_tlv_csum_err_get_li() - Get IP and tcp-udp checksum fail flag
  912. * @rx_tlv_hdr: start address of rx_tlv_hdr
  913. * @ip_csum_err: buffer to return ip_csum_fail flag
  914. * @tcp_udp_csum_fail: placeholder to return tcp-udp checksum fail flag
  915. *
  916. * Return: None
  917. */
  918. static inline void
  919. hal_rx_tlv_csum_err_get_li(uint8_t *rx_tlv_hdr, uint32_t *ip_csum_err,
  920. uint32_t *tcp_udp_csum_err)
  921. {
  922. *ip_csum_err = hal_rx_attn_ip_cksum_fail_get(rx_tlv_hdr);
  923. *tcp_udp_csum_err = hal_rx_attn_tcp_udp_cksum_fail_get(rx_tlv_hdr);
  924. }
  925. static
  926. void hal_rx_tlv_get_pkt_capture_flags_li(uint8_t *rx_tlv_pkt_hdr,
  927. struct hal_rx_pkt_capture_flags *flags)
  928. {
  929. struct rx_pkt_tlvs *rx_tlv_hdr = (struct rx_pkt_tlvs *)rx_tlv_pkt_hdr;
  930. struct rx_attention *rx_attn = &rx_tlv_hdr->attn_tlv.rx_attn;
  931. struct rx_mpdu_start *mpdu_start =
  932. &rx_tlv_hdr->mpdu_start_tlv.rx_mpdu_start;
  933. struct rx_mpdu_end *mpdu_end = &rx_tlv_hdr->mpdu_end_tlv.rx_mpdu_end;
  934. struct rx_msdu_start *msdu_start =
  935. &rx_tlv_hdr->msdu_start_tlv.rx_msdu_start;
  936. flags->encrypt_type = mpdu_start->rx_mpdu_info_details.encrypt_type;
  937. flags->fcs_err = mpdu_end->fcs_err;
  938. flags->fragment_flag = rx_attn->fragment_flag;
  939. flags->chan_freq = HAL_RX_MSDU_START_FREQ_GET(msdu_start);
  940. flags->rssi_comb = HAL_RX_MSDU_START_RSSI_GET(msdu_start);
  941. flags->tsft = msdu_start->ppdu_start_timestamp;
  942. }
  943. static uint8_t hal_rx_err_status_get_li(hal_ring_desc_t rx_desc)
  944. {
  945. return HAL_RX_ERROR_STATUS_GET(rx_desc);
  946. }
  947. static uint8_t hal_rx_reo_buf_type_get_li(hal_ring_desc_t rx_desc)
  948. {
  949. return HAL_RX_REO_BUF_TYPE_GET(rx_desc);
  950. }
  951. static inline bool
  952. hal_rx_mpdu_info_ampdu_flag_get_li(uint8_t *buf)
  953. {
  954. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  955. struct rx_mpdu_start *mpdu_start =
  956. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  957. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  958. bool ampdu_flag;
  959. ampdu_flag = HAL_RX_MPDU_INFO_AMPDU_FLAG_GET(mpdu_info);
  960. return ampdu_flag;
  961. }
  962. static
  963. uint32_t hal_rx_tlv_mpdu_len_err_get_li(void *hw_desc_addr)
  964. {
  965. struct rx_attention *rx_attn;
  966. struct rx_mon_pkt_tlvs *rx_desc =
  967. (struct rx_mon_pkt_tlvs *)hw_desc_addr;
  968. rx_attn = &rx_desc->attn_tlv.rx_attn;
  969. return HAL_RX_GET(rx_attn, RX_ATTENTION_1, MPDU_LENGTH_ERR);
  970. }
  971. static
  972. uint32_t hal_rx_tlv_mpdu_fcs_err_get_li(void *hw_desc_addr)
  973. {
  974. struct rx_attention *rx_attn;
  975. struct rx_mon_pkt_tlvs *rx_desc =
  976. (struct rx_mon_pkt_tlvs *)hw_desc_addr;
  977. rx_attn = &rx_desc->attn_tlv.rx_attn;
  978. return HAL_RX_GET(rx_attn, RX_ATTENTION_1, FCS_ERR);
  979. }
  980. #ifdef NO_RX_PKT_HDR_TLV
  981. static uint8_t *hal_rx_desc_get_80211_hdr_li(void *hw_desc_addr)
  982. {
  983. uint8_t *rx_pkt_hdr;
  984. struct rx_mon_pkt_tlvs *rx_desc =
  985. (struct rx_mon_pkt_tlvs *)hw_desc_addr;
  986. rx_pkt_hdr = &rx_desc->pkt_hdr_tlv.rx_pkt_hdr[0];
  987. return rx_pkt_hdr;
  988. }
  989. #else
  990. static uint8_t *hal_rx_desc_get_80211_hdr_li(void *hw_desc_addr)
  991. {
  992. uint8_t *rx_pkt_hdr;
  993. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  994. rx_pkt_hdr = &rx_desc->pkt_hdr_tlv.rx_pkt_hdr[0];
  995. return rx_pkt_hdr;
  996. }
  997. #endif
  998. static uint32_t hal_rx_hw_desc_mpdu_user_id_li(void *hw_desc_addr)
  999. {
  1000. struct rx_mon_pkt_tlvs *rx_desc =
  1001. (struct rx_mon_pkt_tlvs *)hw_desc_addr;
  1002. uint32_t user_id;
  1003. user_id = HAL_RX_GET_USER_TLV32_USERID(
  1004. &rx_desc->mpdu_start_tlv);
  1005. return user_id;
  1006. }
  1007. /**
  1008. * hal_rx_msdu_start_msdu_len_set_li(): API to set the MSDU length
  1009. * from rx_msdu_start TLV
  1010. *
  1011. * @buf: pointer to the start of RX PKT TLV headers
  1012. * @len: msdu length
  1013. *
  1014. * Return: none
  1015. */
  1016. static inline void
  1017. hal_rx_msdu_start_msdu_len_set_li(uint8_t *buf, uint32_t len)
  1018. {
  1019. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1020. struct rx_msdu_start *msdu_start =
  1021. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1022. void *wrd1;
  1023. wrd1 = (uint8_t *)msdu_start + RX_MSDU_START_1_MSDU_LENGTH_OFFSET;
  1024. *(uint32_t *)wrd1 &= (~RX_MSDU_START_1_MSDU_LENGTH_MASK);
  1025. *(uint32_t *)wrd1 |= len;
  1026. }
  1027. /*
  1028. * hal_rx_tlv_bw_get_li(): API to get the Bandwidth
  1029. * Interval from rx_msdu_start
  1030. *
  1031. * @buf: pointer to the start of RX PKT TLV header
  1032. * Return: uint32_t(bw)
  1033. */
  1034. static inline uint32_t hal_rx_tlv_bw_get_li(uint8_t *buf)
  1035. {
  1036. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1037. struct rx_msdu_start *msdu_start =
  1038. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1039. uint32_t bw;
  1040. bw = HAL_RX_MSDU_START_BW_GET(msdu_start);
  1041. return bw;
  1042. }
  1043. /*
  1044. * hal_rx_tlv_get_freq_li(): API to get the frequency of operating channel
  1045. * from rx_msdu_start
  1046. *
  1047. * @buf: pointer to the start of RX PKT TLV header
  1048. * Return: uint32_t(frequency)
  1049. */
  1050. static inline uint32_t
  1051. hal_rx_tlv_get_freq_li(uint8_t *buf)
  1052. {
  1053. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1054. struct rx_msdu_start *msdu_start =
  1055. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1056. uint32_t freq;
  1057. freq = HAL_RX_MSDU_START_FREQ_GET(msdu_start);
  1058. return freq;
  1059. }
  1060. /**
  1061. * hal_rx_tlv_sgi_get_li(): API to get the Short Gaurd
  1062. * Interval from rx_msdu_start TLV
  1063. *
  1064. * @buf: pointer to the start of RX PKT TLV headers
  1065. * Return: uint32_t(sgi)
  1066. */
  1067. static inline uint32_t
  1068. hal_rx_tlv_sgi_get_li(uint8_t *buf)
  1069. {
  1070. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1071. struct rx_msdu_start *msdu_start =
  1072. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1073. uint32_t sgi;
  1074. sgi = HAL_RX_MSDU_START_SGI_GET(msdu_start);
  1075. return sgi;
  1076. }
  1077. /**
  1078. * hal_rx_tlv_rate_mcs_get_li(): API to get the MCS rate
  1079. * from rx_msdu_start TLV
  1080. *
  1081. * @buf: pointer to the start of RX PKT TLV headers
  1082. * Return: uint32_t(rate_mcs)
  1083. */
  1084. static inline uint32_t
  1085. hal_rx_tlv_rate_mcs_get_li(uint8_t *buf)
  1086. {
  1087. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1088. struct rx_msdu_start *msdu_start =
  1089. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1090. uint32_t rate_mcs;
  1091. rate_mcs = HAL_RX_MSDU_START_RATE_MCS_GET(msdu_start);
  1092. return rate_mcs;
  1093. }
  1094. /*
  1095. * hal_rx_tlv_get_pkt_type_li(): API to get the pkt type
  1096. * from rx_msdu_start
  1097. *
  1098. * @buf: pointer to the start of RX PKT TLV header
  1099. * Return: uint32_t(pkt type)
  1100. */
  1101. static inline uint32_t hal_rx_tlv_get_pkt_type_li(uint8_t *buf)
  1102. {
  1103. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1104. struct rx_msdu_start *msdu_start =
  1105. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1106. uint32_t pkt_type;
  1107. pkt_type = HAL_RX_MSDU_START_PKT_TYPE_GET(msdu_start);
  1108. return pkt_type;
  1109. }
  1110. /**
  1111. * hal_rx_tlv_mic_err_get_li(): API to get the MIC ERR
  1112. * from rx_mpdu_end TLV
  1113. *
  1114. * @buf: pointer to the start of RX PKT TLV headers
  1115. * Return: uint32_t(mic_err)
  1116. */
  1117. static inline uint32_t
  1118. hal_rx_tlv_mic_err_get_li(uint8_t *buf)
  1119. {
  1120. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1121. struct rx_mpdu_end *mpdu_end =
  1122. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1123. uint32_t mic_err;
  1124. mic_err = HAL_RX_MPDU_END_MIC_ERR_GET(mpdu_end);
  1125. return mic_err;
  1126. }
  1127. /**
  1128. * hal_rx_tlv_decrypt_err_get_li(): API to get the Decrypt ERR
  1129. * from rx_mpdu_end TLV
  1130. *
  1131. * @buf: pointer to the start of RX PKT TLV headers
  1132. * Return: uint32_t(decrypt_err)
  1133. */
  1134. static inline uint32_t
  1135. hal_rx_tlv_decrypt_err_get_li(uint8_t *buf)
  1136. {
  1137. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1138. struct rx_mpdu_end *mpdu_end =
  1139. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1140. uint32_t decrypt_err;
  1141. decrypt_err = HAL_RX_MPDU_END_DECRYPT_ERR_GET(mpdu_end);
  1142. return decrypt_err;
  1143. }
  1144. /*
  1145. * hal_rx_tlv_first_mpdu_get_li(): get fist_mpdu bit from rx attention
  1146. * @buf: pointer to rx_pkt_tlvs
  1147. *
  1148. * reutm: uint32_t(first_msdu)
  1149. */
  1150. static inline uint32_t
  1151. hal_rx_tlv_first_mpdu_get_li(uint8_t *buf)
  1152. {
  1153. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1154. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  1155. uint32_t first_mpdu;
  1156. first_mpdu = HAL_RX_ATTN_FIRST_MPDU_GET(rx_attn);
  1157. return first_mpdu;
  1158. }
  1159. /*
  1160. * hal_rx_msdu_get_keyid_li(): API to get the key id if the decrypted packet
  1161. * from rx_msdu_end
  1162. *
  1163. * @buf: pointer to the start of RX PKT TLV header
  1164. * Return: uint32_t(key id)
  1165. */
  1166. static inline uint8_t
  1167. hal_rx_msdu_get_keyid_li(uint8_t *buf)
  1168. {
  1169. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1170. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1171. uint32_t keyid_octet;
  1172. keyid_octet = HAL_RX_MSDU_END_KEYID_OCTET_GET(msdu_end);
  1173. return keyid_octet & 0x3;
  1174. }
  1175. /*
  1176. * hal_rx_tlv_get_is_decrypted_li(): API to get the decrypt status of the
  1177. * packet from rx_attention
  1178. *
  1179. * @buf: pointer to the start of RX PKT TLV header
  1180. * Return: uint32_t(decryt status)
  1181. */
  1182. static inline uint32_t
  1183. hal_rx_tlv_get_is_decrypted_li(uint8_t *buf)
  1184. {
  1185. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1186. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  1187. uint32_t is_decrypt = 0;
  1188. uint32_t decrypt_status;
  1189. decrypt_status = HAL_RX_ATTN_DECRYPT_STATUS_GET(rx_attn);
  1190. if (!decrypt_status)
  1191. is_decrypt = 1;
  1192. return is_decrypt;
  1193. }
  1194. /**
  1195. * hal_rx_msdu_reo_dst_ind_get_li: Gets the REO
  1196. * destination ring ID from the msdu desc info
  1197. *
  1198. * @ hal_soc_hdl : HAL version of the SOC pointer
  1199. * @msdu_link_desc : Opaque cookie pointer used by HAL to get to
  1200. * the current descriptor
  1201. *
  1202. * Return: dst_ind (REO destination ring ID)
  1203. */
  1204. static inline uint32_t
  1205. hal_rx_msdu_reo_dst_ind_get_li(hal_soc_handle_t hal_soc_hdl,
  1206. void *msdu_link_desc)
  1207. {
  1208. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1209. struct rx_msdu_details *msdu_details;
  1210. struct rx_msdu_desc_info *msdu_desc_info;
  1211. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  1212. uint32_t dst_ind;
  1213. msdu_details = hal_rx_link_desc_msdu0_ptr(msdu_link, hal_soc);
  1214. /* The first msdu in the link should exsist */
  1215. msdu_desc_info = hal_rx_msdu_desc_info_get_ptr(&msdu_details[0],
  1216. hal_soc);
  1217. dst_ind = HAL_RX_MSDU_REO_DST_IND_GET(msdu_desc_info);
  1218. return dst_ind;
  1219. }
  1220. static inline void
  1221. hal_mpdu_desc_info_set_li(hal_soc_handle_t hal_soc_hdl,
  1222. void *mpdu_desc, uint32_t seq_no)
  1223. {
  1224. struct rx_mpdu_desc_info *mpdu_desc_info =
  1225. (struct rx_mpdu_desc_info *)mpdu_desc;
  1226. HAL_RX_MPDU_DESC_INFO_SET(mpdu_desc_info,
  1227. MSDU_COUNT, 0x1);
  1228. HAL_RX_MPDU_DESC_INFO_SET(mpdu_desc_info,
  1229. MPDU_SEQUENCE_NUMBER, seq_no);
  1230. /* unset frag bit */
  1231. HAL_RX_MPDU_DESC_INFO_SET(mpdu_desc_info,
  1232. FRAGMENT_FLAG, 0x0);
  1233. /* set sa/da valid bits */
  1234. HAL_RX_MPDU_DESC_INFO_SET(mpdu_desc_info,
  1235. SA_IS_VALID, 0x1);
  1236. HAL_RX_MPDU_DESC_INFO_SET(mpdu_desc_info,
  1237. DA_IS_VALID, 0x1);
  1238. HAL_RX_MPDU_DESC_INFO_SET(mpdu_desc_info,
  1239. RAW_MPDU, 0x0);
  1240. }
  1241. static inline void
  1242. hal_msdu_desc_info_set_li(hal_soc_handle_t hal_soc_hdl,
  1243. void *msdu_desc, uint32_t dst_ind,
  1244. uint32_t nbuf_len)
  1245. {
  1246. struct rx_msdu_desc_info *msdu_desc_info =
  1247. (struct rx_msdu_desc_info *)msdu_desc;
  1248. HAL_RX_MSDU_DESC_INFO_SET(msdu_desc_info,
  1249. FIRST_MSDU_IN_MPDU_FLAG, 1);
  1250. HAL_RX_MSDU_DESC_INFO_SET(msdu_desc_info,
  1251. LAST_MSDU_IN_MPDU_FLAG, 1);
  1252. HAL_RX_MSDU_DESC_INFO_SET(msdu_desc_info,
  1253. MSDU_CONTINUATION, 0x0);
  1254. HAL_RX_MSDU_DESC_INFO_SET(msdu_desc_info,
  1255. REO_DESTINATION_INDICATION,
  1256. dst_ind);
  1257. HAL_RX_MSDU_DESC_INFO_SET(msdu_desc_info,
  1258. MSDU_LENGTH, nbuf_len);
  1259. HAL_RX_MSDU_DESC_INFO_SET(msdu_desc_info,
  1260. SA_IS_VALID, 1);
  1261. HAL_RX_MSDU_DESC_INFO_SET(msdu_desc_info,
  1262. DA_IS_VALID, 1);
  1263. }
  1264. static QDF_STATUS hal_reo_status_update_li(hal_soc_handle_t hal_soc_hdl,
  1265. hal_ring_desc_t reo_desc,
  1266. void *st_handle,
  1267. uint32_t tlv, int *num_ref)
  1268. {
  1269. union hal_reo_status *reo_status_ref;
  1270. reo_status_ref = (union hal_reo_status *)st_handle;
  1271. switch (tlv) {
  1272. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1273. hal_reo_queue_stats_status_li(reo_desc,
  1274. &reo_status_ref->queue_status,
  1275. hal_soc_hdl);
  1276. *num_ref = reo_status_ref->queue_status.header.cmd_num;
  1277. break;
  1278. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1279. hal_reo_flush_queue_status_li(reo_desc,
  1280. &reo_status_ref->fl_queue_status,
  1281. hal_soc_hdl);
  1282. *num_ref = reo_status_ref->fl_queue_status.header.cmd_num;
  1283. break;
  1284. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1285. hal_reo_flush_cache_status_li(reo_desc,
  1286. &reo_status_ref->fl_cache_status,
  1287. hal_soc_hdl);
  1288. *num_ref = reo_status_ref->fl_cache_status.header.cmd_num;
  1289. break;
  1290. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1291. hal_reo_unblock_cache_status_li(
  1292. reo_desc, hal_soc_hdl,
  1293. &reo_status_ref->unblk_cache_status);
  1294. *num_ref = reo_status_ref->unblk_cache_status.header.cmd_num;
  1295. break;
  1296. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1297. hal_reo_flush_timeout_list_status_li(
  1298. reo_desc,
  1299. &reo_status_ref->fl_timeout_status,
  1300. hal_soc_hdl);
  1301. *num_ref = reo_status_ref->fl_timeout_status.header.cmd_num;
  1302. break;
  1303. case HAL_REO_DESC_THRES_STATUS_TLV:
  1304. hal_reo_desc_thres_reached_status_li(
  1305. reo_desc,
  1306. &reo_status_ref->thres_status,
  1307. hal_soc_hdl);
  1308. *num_ref = reo_status_ref->thres_status.header.cmd_num;
  1309. break;
  1310. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1311. hal_reo_rx_update_queue_status_li(
  1312. reo_desc,
  1313. &reo_status_ref->rx_queue_status,
  1314. hal_soc_hdl);
  1315. *num_ref = reo_status_ref->rx_queue_status.header.cmd_num;
  1316. break;
  1317. default:
  1318. QDF_TRACE(QDF_MODULE_ID_DP_REO, QDF_TRACE_LEVEL_WARN,
  1319. "hal_soc %pK: no handler for TLV:%d",
  1320. hal_soc_hdl, tlv);
  1321. return QDF_STATUS_E_FAILURE;
  1322. } /* switch */
  1323. return QDF_STATUS_SUCCESS;
  1324. }
  1325. /**
  1326. * hal_hw_txrx_default_ops_attach_li() - Attach the default hal ops for
  1327. * lithium chipsets.
  1328. * @hal_soc_hdl: HAL soc handle
  1329. *
  1330. * Return: None
  1331. */
  1332. void hal_hw_txrx_default_ops_attach_li(struct hal_soc *hal_soc)
  1333. {
  1334. hal_soc->ops->hal_get_reo_qdesc_size = hal_get_reo_qdesc_size_li;
  1335. hal_soc->ops->hal_set_link_desc_addr = hal_set_link_desc_addr_li;
  1336. hal_soc->ops->hal_tx_init_data_ring = hal_tx_init_data_ring_li;
  1337. hal_soc->ops->hal_get_ba_aging_timeout = hal_get_ba_aging_timeout_li;
  1338. hal_soc->ops->hal_set_ba_aging_timeout = hal_set_ba_aging_timeout_li;
  1339. hal_soc->ops->hal_get_reo_reg_base_offset =
  1340. hal_get_reo_reg_base_offset_li;
  1341. hal_soc->ops->hal_setup_link_idle_list =
  1342. hal_setup_link_idle_list_generic_li;
  1343. hal_soc->ops->hal_rx_get_tlv_size = hal_rx_get_tlv_size_generic_li;
  1344. hal_soc->ops->hal_rx_msdu_is_wlan_mcast =
  1345. hal_rx_msdu_is_wlan_mcast_generic_li;
  1346. hal_soc->ops->hal_rx_tlv_decap_format_get =
  1347. hal_rx_tlv_decap_format_get_li;
  1348. hal_soc->ops->hal_rx_dump_pkt_tlvs = hal_rx_dump_pkt_tlvs_li;
  1349. hal_soc->ops->hal_rx_tlv_get_offload_info =
  1350. hal_rx_tlv_get_offload_info_li;
  1351. hal_soc->ops->hal_rx_tlv_phy_ppdu_id_get =
  1352. hal_rx_attn_phy_ppdu_id_get_li;
  1353. hal_soc->ops->hal_rx_tlv_msdu_done_get = hal_rx_attn_msdu_done_get_li;
  1354. hal_soc->ops->hal_rx_tlv_msdu_len_get =
  1355. hal_rx_msdu_start_msdu_len_get_li;
  1356. hal_soc->ops->hal_rx_get_frame_ctrl_field =
  1357. hal_rx_get_frame_ctrl_field_li;
  1358. hal_soc->ops->hal_rx_get_proto_params = hal_rx_get_proto_params_li;
  1359. hal_soc->ops->hal_rx_get_l3_l4_offsets = hal_rx_get_l3_l4_offsets_li;
  1360. hal_soc->ops->hal_rx_reo_buf_paddr_get = hal_rx_reo_buf_paddr_get_li;
  1361. hal_soc->ops->hal_rx_msdu_link_desc_set = hal_rx_msdu_link_desc_set_li;
  1362. hal_soc->ops->hal_rx_buf_cookie_rbm_get = hal_rx_buf_cookie_rbm_get_li;
  1363. hal_soc->ops->hal_rx_ret_buf_manager_get =
  1364. hal_rx_ret_buf_manager_get_li;
  1365. hal_soc->ops->hal_rxdma_buff_addr_info_set =
  1366. hal_rxdma_buff_addr_info_set_li;
  1367. hal_soc->ops->hal_rx_msdu_flags_get = hal_rx_msdu_flags_get_li;
  1368. hal_soc->ops->hal_rx_get_reo_error_code = hal_rx_get_reo_error_code_li;
  1369. hal_soc->ops->hal_gen_reo_remap_val =
  1370. hal_gen_reo_remap_val_generic_li;
  1371. hal_soc->ops->hal_rx_tlv_csum_err_get =
  1372. hal_rx_tlv_csum_err_get_li;
  1373. hal_soc->ops->hal_rx_mpdu_desc_info_get =
  1374. hal_rx_mpdu_desc_info_get_li;
  1375. hal_soc->ops->hal_rx_err_status_get = hal_rx_err_status_get_li;
  1376. hal_soc->ops->hal_rx_reo_buf_type_get = hal_rx_reo_buf_type_get_li;
  1377. hal_soc->ops->hal_rx_pkt_hdr_get = hal_rx_pkt_hdr_get_li;
  1378. hal_soc->ops->hal_rx_wbm_err_src_get = hal_rx_wbm_err_src_get_li;
  1379. hal_soc->ops->hal_rx_priv_info_set_in_tlv =
  1380. hal_rx_priv_info_set_in_tlv_li;
  1381. hal_soc->ops->hal_rx_priv_info_get_from_tlv =
  1382. hal_rx_priv_info_get_from_tlv_li;
  1383. hal_soc->ops->hal_rx_mpdu_info_ampdu_flag_get =
  1384. hal_rx_mpdu_info_ampdu_flag_get_li;
  1385. hal_soc->ops->hal_rx_tlv_mpdu_len_err_get =
  1386. hal_rx_tlv_mpdu_len_err_get_li;
  1387. hal_soc->ops->hal_rx_tlv_mpdu_fcs_err_get =
  1388. hal_rx_tlv_mpdu_fcs_err_get_li;
  1389. hal_soc->ops->hal_reo_send_cmd = hal_reo_send_cmd_li;
  1390. hal_soc->ops->hal_rx_tlv_get_pkt_capture_flags =
  1391. hal_rx_tlv_get_pkt_capture_flags_li;
  1392. hal_soc->ops->hal_rx_desc_get_80211_hdr = hal_rx_desc_get_80211_hdr_li;
  1393. hal_soc->ops->hal_rx_hw_desc_mpdu_user_id =
  1394. hal_rx_hw_desc_mpdu_user_id_li;
  1395. hal_soc->ops->hal_reo_qdesc_setup = hal_reo_qdesc_setup_li;
  1396. hal_soc->ops->hal_rx_tlv_msdu_len_set =
  1397. hal_rx_msdu_start_msdu_len_set_li;
  1398. hal_soc->ops->hal_rx_tlv_bw_get = hal_rx_tlv_bw_get_li;
  1399. hal_soc->ops->hal_rx_tlv_get_freq = hal_rx_tlv_get_freq_li;
  1400. hal_soc->ops->hal_rx_tlv_sgi_get = hal_rx_tlv_sgi_get_li;
  1401. hal_soc->ops->hal_rx_tlv_rate_mcs_get = hal_rx_tlv_rate_mcs_get_li;
  1402. hal_soc->ops->hal_rx_tlv_get_pkt_type = hal_rx_tlv_get_pkt_type_li;
  1403. hal_soc->ops->hal_rx_tlv_mic_err_get = hal_rx_tlv_mic_err_get_li;
  1404. hal_soc->ops->hal_rx_tlv_decrypt_err_get =
  1405. hal_rx_tlv_decrypt_err_get_li;
  1406. hal_soc->ops->hal_rx_tlv_first_mpdu_get = hal_rx_tlv_first_mpdu_get_li;
  1407. hal_soc->ops->hal_rx_tlv_get_is_decrypted =
  1408. hal_rx_tlv_get_is_decrypted_li;
  1409. hal_soc->ops->hal_rx_msdu_get_keyid = hal_rx_msdu_get_keyid_li;
  1410. hal_soc->ops->hal_rx_msdu_reo_dst_ind_get =
  1411. hal_rx_msdu_reo_dst_ind_get_li;
  1412. hal_soc->ops->hal_msdu_desc_info_set = hal_msdu_desc_info_set_li;
  1413. hal_soc->ops->hal_mpdu_desc_info_set = hal_mpdu_desc_info_set_li;
  1414. hal_soc->ops->hal_reo_status_update = hal_reo_status_update_li;
  1415. hal_soc->ops->hal_get_tlv_hdr_size = hal_get_tlv_hdr_size_li;
  1416. }