htt.h 1.0 MB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819138201382113822138231382413825138261382713828138291383013831138321383313834138351383613837138381383913840138411384213843138441384513846138471384813849138501385113852138531385413855138561385713858138591386013861138621386313864138651386613867138681386913870138711387213873138741387513876138771387813879138801388113882138831388413885138861388713888138891389013891138921389313894138951389613897138981389913900139011390213903139041390513906139071390813909139101391113912139131391413915139161391713918139191392013921139221392313924139251392613927139281392913930139311393213933139341393513936139371393813939139401394113942139431394413945139461394713948139491395013951139521395313954139551395613957139581395913960139611396213963139641396513966139671396813969139701397113972139731397413975139761397713978139791398013981139821398313984139851398613987139881398913990139911399213993139941399513996139971399813999140001400114002140031400414005140061400714008140091401014011140121401314014140151401614017140181401914020140211402214023140241402514026140271402814029140301403114032140331403414035140361403714038140391404014041140421404314044140451404614047140481404914050140511405214053140541405514056140571405814059140601406114062140631406414065140661406714068140691407014071140721407314074140751407614077140781407914080140811408214083140841408514086140871408814089140901409114092140931409414095140961409714098140991410014101141021410314104141051410614107141081410914110141111411214113141141411514116141171411814119141201412114122141231412414125141261412714128141291413014131141321413314134141351413614137141381413914140141411414214143141441414514146141471414814149141501415114152141531415414155141561415714158141591416014161141621416314164141651416614167141681416914170141711417214173141741417514176141771417814179141801418114182141831418414185141861418714188141891419014191141921419314194141951419614197141981419914200142011420214203142041420514206142071420814209142101421114212142131421414215142161421714218142191422014221142221422314224142251422614227142281422914230142311423214233142341423514236142371423814239142401424114242142431424414245142461424714248142491425014251142521425314254142551425614257142581425914260142611426214263142641426514266142671426814269142701427114272142731427414275142761427714278142791428014281142821428314284142851428614287142881428914290142911429214293142941429514296142971429814299143001430114302143031430414305143061430714308143091431014311143121431314314143151431614317143181431914320143211432214323143241432514326143271432814329143301433114332143331433414335143361433714338143391434014341143421434314344143451434614347143481434914350143511435214353143541435514356143571435814359143601436114362143631436414365143661436714368143691437014371143721437314374143751437614377143781437914380143811438214383143841438514386143871438814389143901439114392143931439414395143961439714398143991440014401144021440314404144051440614407144081440914410144111441214413144141441514416144171441814419144201442114422144231442414425144261442714428144291443014431144321443314434144351443614437144381443914440144411444214443144441444514446144471444814449144501445114452144531445414455144561445714458144591446014461144621446314464144651446614467144681446914470144711447214473144741447514476144771447814479144801448114482144831448414485144861448714488144891449014491144921449314494144951449614497144981449914500145011450214503145041450514506145071450814509145101451114512145131451414515145161451714518145191452014521145221452314524145251452614527145281452914530145311453214533145341453514536145371453814539145401454114542145431454414545145461454714548145491455014551145521455314554145551455614557145581455914560145611456214563145641456514566145671456814569145701457114572145731457414575145761457714578145791458014581145821458314584145851458614587145881458914590145911459214593145941459514596145971459814599146001460114602146031460414605146061460714608146091461014611146121461314614146151461614617146181461914620146211462214623146241462514626146271462814629146301463114632146331463414635146361463714638146391464014641146421464314644146451464614647146481464914650146511465214653146541465514656146571465814659146601466114662146631466414665146661466714668146691467014671146721467314674146751467614677146781467914680146811468214683146841468514686146871468814689146901469114692146931469414695146961469714698146991470014701147021470314704147051470614707147081470914710147111471214713147141471514716147171471814719147201472114722147231472414725147261472714728147291473014731147321473314734147351473614737147381473914740147411474214743147441474514746147471474814749147501475114752147531475414755147561475714758147591476014761147621476314764147651476614767147681476914770147711477214773147741477514776147771477814779147801478114782147831478414785147861478714788147891479014791147921479314794147951479614797147981479914800148011480214803148041480514806148071480814809148101481114812148131481414815148161481714818148191482014821148221482314824148251482614827148281482914830148311483214833148341483514836148371483814839148401484114842148431484414845148461484714848148491485014851148521485314854148551485614857148581485914860148611486214863148641486514866148671486814869148701487114872148731487414875148761487714878148791488014881148821488314884148851488614887148881488914890148911489214893148941489514896148971489814899149001490114902149031490414905149061490714908149091491014911149121491314914149151491614917149181491914920149211492214923149241492514926149271492814929149301493114932149331493414935149361493714938149391494014941149421494314944149451494614947149481494914950149511495214953149541495514956149571495814959149601496114962149631496414965149661496714968149691497014971149721497314974149751497614977149781497914980149811498214983149841498514986149871498814989149901499114992149931499414995149961499714998149991500015001150021500315004150051500615007150081500915010150111501215013150141501515016150171501815019150201502115022150231502415025150261502715028150291503015031150321503315034150351503615037150381503915040150411504215043150441504515046150471504815049150501505115052150531505415055150561505715058150591506015061150621506315064150651506615067150681506915070150711507215073150741507515076150771507815079150801508115082150831508415085150861508715088150891509015091150921509315094150951509615097150981509915100151011510215103151041510515106151071510815109151101511115112151131511415115151161511715118151191512015121151221512315124151251512615127151281512915130151311513215133151341513515136151371513815139151401514115142151431514415145151461514715148151491515015151151521515315154151551515615157151581515915160151611516215163151641516515166151671516815169151701517115172151731517415175151761517715178151791518015181151821518315184151851518615187151881518915190151911519215193151941519515196151971519815199152001520115202152031520415205152061520715208152091521015211152121521315214152151521615217152181521915220152211522215223152241522515226152271522815229152301523115232152331523415235152361523715238152391524015241152421524315244152451524615247152481524915250152511525215253152541525515256152571525815259152601526115262152631526415265152661526715268152691527015271152721527315274152751527615277152781527915280152811528215283152841528515286152871528815289152901529115292152931529415295152961529715298152991530015301153021530315304153051530615307153081530915310153111531215313153141531515316153171531815319153201532115322153231532415325153261532715328153291533015331153321533315334153351533615337153381533915340153411534215343153441534515346153471534815349153501535115352153531535415355153561535715358153591536015361153621536315364153651536615367153681536915370153711537215373153741537515376153771537815379153801538115382153831538415385153861538715388153891539015391153921539315394153951539615397153981539915400154011540215403154041540515406154071540815409154101541115412154131541415415154161541715418154191542015421154221542315424154251542615427154281542915430154311543215433154341543515436154371543815439154401544115442154431544415445154461544715448154491545015451154521545315454154551545615457154581545915460154611546215463154641546515466154671546815469154701547115472154731547415475154761547715478154791548015481154821548315484154851548615487154881548915490154911549215493154941549515496154971549815499155001550115502155031550415505155061550715508155091551015511155121551315514155151551615517155181551915520155211552215523155241552515526155271552815529155301553115532155331553415535155361553715538155391554015541155421554315544155451554615547155481554915550155511555215553155541555515556155571555815559155601556115562155631556415565155661556715568155691557015571155721557315574155751557615577155781557915580155811558215583155841558515586155871558815589155901559115592155931559415595155961559715598155991560015601156021560315604156051560615607156081560915610156111561215613156141561515616156171561815619156201562115622156231562415625156261562715628156291563015631156321563315634156351563615637156381563915640156411564215643156441564515646156471564815649156501565115652156531565415655156561565715658156591566015661156621566315664156651566615667156681566915670156711567215673156741567515676156771567815679156801568115682156831568415685156861568715688156891569015691156921569315694156951569615697156981569915700157011570215703157041570515706157071570815709157101571115712157131571415715157161571715718157191572015721157221572315724157251572615727157281572915730157311573215733157341573515736157371573815739157401574115742157431574415745157461574715748157491575015751157521575315754157551575615757157581575915760157611576215763157641576515766157671576815769157701577115772157731577415775157761577715778157791578015781157821578315784157851578615787157881578915790157911579215793157941579515796157971579815799158001580115802158031580415805158061580715808158091581015811158121581315814158151581615817158181581915820158211582215823158241582515826158271582815829158301583115832158331583415835158361583715838158391584015841158421584315844158451584615847158481584915850158511585215853158541585515856158571585815859158601586115862158631586415865158661586715868158691587015871158721587315874158751587615877158781587915880158811588215883158841588515886158871588815889158901589115892158931589415895158961589715898158991590015901159021590315904159051590615907159081590915910159111591215913159141591515916159171591815919159201592115922159231592415925159261592715928159291593015931159321593315934159351593615937159381593915940159411594215943159441594515946159471594815949159501595115952159531595415955159561595715958159591596015961159621596315964159651596615967159681596915970159711597215973159741597515976159771597815979159801598115982159831598415985159861598715988159891599015991159921599315994159951599615997159981599916000160011600216003160041600516006160071600816009160101601116012160131601416015160161601716018160191602016021160221602316024160251602616027160281602916030160311603216033160341603516036160371603816039160401604116042160431604416045160461604716048160491605016051160521605316054160551605616057160581605916060160611606216063160641606516066160671606816069160701607116072160731607416075160761607716078160791608016081160821608316084160851608616087160881608916090160911609216093160941609516096160971609816099161001610116102161031610416105161061610716108161091611016111161121611316114161151611616117161181611916120161211612216123161241612516126161271612816129161301613116132161331613416135161361613716138161391614016141161421614316144161451614616147161481614916150161511615216153161541615516156161571615816159161601616116162161631616416165161661616716168161691617016171161721617316174161751617616177161781617916180161811618216183161841618516186161871618816189161901619116192161931619416195161961619716198161991620016201162021620316204162051620616207162081620916210162111621216213162141621516216162171621816219162201622116222162231622416225162261622716228162291623016231162321623316234162351623616237162381623916240162411624216243162441624516246162471624816249162501625116252162531625416255162561625716258162591626016261162621626316264162651626616267162681626916270162711627216273162741627516276162771627816279162801628116282162831628416285162861628716288162891629016291162921629316294162951629616297162981629916300163011630216303163041630516306163071630816309163101631116312163131631416315163161631716318163191632016321163221632316324163251632616327163281632916330163311633216333163341633516336163371633816339163401634116342163431634416345163461634716348163491635016351163521635316354163551635616357163581635916360163611636216363163641636516366163671636816369163701637116372163731637416375163761637716378163791638016381163821638316384163851638616387163881638916390163911639216393163941639516396163971639816399164001640116402164031640416405164061640716408164091641016411164121641316414164151641616417164181641916420164211642216423164241642516426164271642816429164301643116432164331643416435164361643716438164391644016441164421644316444164451644616447164481644916450164511645216453164541645516456164571645816459164601646116462164631646416465164661646716468164691647016471164721647316474164751647616477164781647916480164811648216483164841648516486164871648816489164901649116492164931649416495164961649716498164991650016501165021650316504165051650616507165081650916510165111651216513165141651516516165171651816519165201652116522165231652416525165261652716528165291653016531165321653316534165351653616537165381653916540165411654216543165441654516546165471654816549165501655116552165531655416555165561655716558165591656016561165621656316564165651656616567165681656916570165711657216573165741657516576165771657816579165801658116582165831658416585165861658716588165891659016591165921659316594165951659616597165981659916600166011660216603166041660516606166071660816609166101661116612166131661416615166161661716618166191662016621166221662316624166251662616627166281662916630166311663216633166341663516636166371663816639166401664116642166431664416645166461664716648166491665016651166521665316654166551665616657166581665916660166611666216663166641666516666166671666816669166701667116672166731667416675166761667716678166791668016681166821668316684166851668616687166881668916690166911669216693166941669516696166971669816699167001670116702167031670416705167061670716708167091671016711167121671316714167151671616717167181671916720167211672216723167241672516726167271672816729167301673116732167331673416735167361673716738167391674016741167421674316744167451674616747167481674916750167511675216753167541675516756167571675816759167601676116762167631676416765167661676716768167691677016771167721677316774167751677616777167781677916780167811678216783167841678516786167871678816789167901679116792167931679416795167961679716798167991680016801168021680316804168051680616807168081680916810168111681216813168141681516816168171681816819168201682116822168231682416825168261682716828168291683016831168321683316834168351683616837168381683916840168411684216843168441684516846168471684816849168501685116852168531685416855168561685716858168591686016861168621686316864168651686616867168681686916870168711687216873168741687516876168771687816879168801688116882168831688416885168861688716888168891689016891168921689316894168951689616897168981689916900169011690216903169041690516906169071690816909169101691116912169131691416915169161691716918169191692016921169221692316924169251692616927169281692916930169311693216933169341693516936169371693816939169401694116942169431694416945169461694716948169491695016951169521695316954169551695616957169581695916960169611696216963169641696516966169671696816969169701697116972169731697416975169761697716978169791698016981169821698316984169851698616987169881698916990169911699216993169941699516996169971699816999170001700117002170031700417005170061700717008170091701017011170121701317014170151701617017170181701917020170211702217023170241702517026170271702817029170301703117032170331703417035170361703717038170391704017041170421704317044170451704617047170481704917050170511705217053170541705517056170571705817059170601706117062170631706417065170661706717068170691707017071170721707317074170751707617077170781707917080170811708217083170841708517086170871708817089170901709117092170931709417095170961709717098170991710017101171021710317104171051710617107171081710917110171111711217113171141711517116171171711817119171201712117122171231712417125171261712717128171291713017131171321713317134171351713617137171381713917140171411714217143171441714517146171471714817149171501715117152171531715417155171561715717158171591716017161171621716317164171651716617167171681716917170171711717217173171741717517176171771717817179171801718117182171831718417185171861718717188171891719017191171921719317194171951719617197171981719917200172011720217203172041720517206172071720817209172101721117212172131721417215172161721717218172191722017221172221722317224172251722617227172281722917230172311723217233172341723517236172371723817239172401724117242172431724417245172461724717248172491725017251172521725317254172551725617257172581725917260172611726217263172641726517266172671726817269172701727117272172731727417275172761727717278172791728017281172821728317284172851728617287172881728917290172911729217293172941729517296172971729817299173001730117302173031730417305173061730717308173091731017311173121731317314173151731617317173181731917320173211732217323173241732517326173271732817329173301733117332173331733417335173361733717338173391734017341173421734317344173451734617347173481734917350173511735217353173541735517356173571735817359173601736117362173631736417365173661736717368173691737017371173721737317374173751737617377173781737917380173811738217383173841738517386173871738817389173901739117392173931739417395173961739717398173991740017401174021740317404174051740617407174081740917410174111741217413174141741517416174171741817419174201742117422174231742417425174261742717428174291743017431174321743317434174351743617437174381743917440174411744217443174441744517446174471744817449174501745117452174531745417455174561745717458174591746017461174621746317464174651746617467174681746917470174711747217473174741747517476174771747817479174801748117482174831748417485174861748717488174891749017491174921749317494174951749617497174981749917500175011750217503175041750517506175071750817509175101751117512175131751417515175161751717518175191752017521175221752317524175251752617527175281752917530175311753217533175341753517536175371753817539175401754117542175431754417545175461754717548175491755017551175521755317554175551755617557175581755917560175611756217563175641756517566175671756817569175701757117572175731757417575175761757717578175791758017581175821758317584175851758617587175881758917590175911759217593175941759517596175971759817599176001760117602176031760417605176061760717608176091761017611176121761317614176151761617617176181761917620176211762217623176241762517626176271762817629176301763117632176331763417635176361763717638176391764017641176421764317644176451764617647176481764917650176511765217653176541765517656176571765817659176601766117662176631766417665176661766717668176691767017671176721767317674176751767617677176781767917680176811768217683176841768517686176871768817689176901769117692176931769417695176961769717698176991770017701177021770317704177051770617707177081770917710177111771217713177141771517716177171771817719177201772117722177231772417725177261772717728177291773017731177321773317734177351773617737177381773917740177411774217743177441774517746177471774817749177501775117752177531775417755177561775717758177591776017761177621776317764177651776617767177681776917770177711777217773177741777517776177771777817779177801778117782177831778417785177861778717788177891779017791177921779317794177951779617797177981779917800178011780217803178041780517806178071780817809178101781117812178131781417815178161781717818178191782017821178221782317824178251782617827178281782917830178311783217833178341783517836178371783817839178401784117842178431784417845178461784717848178491785017851178521785317854178551785617857178581785917860178611786217863178641786517866178671786817869178701787117872178731787417875178761787717878178791788017881178821788317884178851788617887178881788917890178911789217893178941789517896178971789817899179001790117902179031790417905179061790717908179091791017911179121791317914179151791617917179181791917920179211792217923179241792517926179271792817929179301793117932179331793417935179361793717938179391794017941179421794317944179451794617947179481794917950179511795217953179541795517956179571795817959179601796117962179631796417965179661796717968179691797017971179721797317974179751797617977179781797917980179811798217983179841798517986179871798817989179901799117992179931799417995179961799717998179991800018001180021800318004180051800618007180081800918010180111801218013180141801518016180171801818019180201802118022180231802418025180261802718028180291803018031180321803318034180351803618037180381803918040180411804218043180441804518046180471804818049180501805118052180531805418055180561805718058180591806018061180621806318064180651806618067180681806918070180711807218073180741807518076180771807818079180801808118082180831808418085180861808718088180891809018091180921809318094180951809618097180981809918100181011810218103181041810518106181071810818109181101811118112181131811418115181161811718118181191812018121181221812318124181251812618127181281812918130181311813218133181341813518136181371813818139181401814118142181431814418145181461814718148181491815018151181521815318154181551815618157181581815918160181611816218163181641816518166181671816818169181701817118172181731817418175181761817718178181791818018181181821818318184181851818618187181881818918190181911819218193181941819518196181971819818199182001820118202182031820418205182061820718208182091821018211182121821318214182151821618217182181821918220182211822218223182241822518226182271822818229182301823118232182331823418235182361823718238182391824018241182421824318244182451824618247182481824918250182511825218253182541825518256182571825818259182601826118262182631826418265182661826718268182691827018271182721827318274182751827618277182781827918280182811828218283182841828518286182871828818289182901829118292182931829418295182961829718298182991830018301183021830318304183051830618307183081830918310183111831218313183141831518316183171831818319183201832118322183231832418325183261832718328183291833018331183321833318334183351833618337183381833918340183411834218343183441834518346183471834818349183501835118352183531835418355183561835718358183591836018361183621836318364183651836618367183681836918370183711837218373183741837518376183771837818379183801838118382183831838418385183861838718388183891839018391183921839318394183951839618397183981839918400184011840218403184041840518406184071840818409184101841118412184131841418415184161841718418184191842018421184221842318424184251842618427184281842918430184311843218433184341843518436184371843818439184401844118442184431844418445184461844718448184491845018451184521845318454184551845618457184581845918460184611846218463184641846518466184671846818469184701847118472184731847418475184761847718478184791848018481184821848318484184851848618487184881848918490184911849218493184941849518496184971849818499185001850118502185031850418505185061850718508185091851018511185121851318514185151851618517185181851918520185211852218523185241852518526185271852818529185301853118532185331853418535185361853718538185391854018541185421854318544185451854618547185481854918550185511855218553185541855518556185571855818559185601856118562185631856418565185661856718568185691857018571185721857318574185751857618577185781857918580185811858218583185841858518586185871858818589185901859118592185931859418595185961859718598185991860018601186021860318604186051860618607186081860918610186111861218613186141861518616186171861818619186201862118622186231862418625186261862718628186291863018631186321863318634186351863618637186381863918640186411864218643186441864518646186471864818649186501865118652186531865418655186561865718658186591866018661186621866318664186651866618667186681866918670186711867218673186741867518676186771867818679186801868118682186831868418685186861868718688186891869018691186921869318694186951869618697186981869918700187011870218703187041870518706187071870818709187101871118712187131871418715187161871718718187191872018721187221872318724187251872618727187281872918730187311873218733187341873518736187371873818739187401874118742187431874418745187461874718748187491875018751187521875318754187551875618757187581875918760187611876218763187641876518766187671876818769187701877118772187731877418775187761877718778187791878018781187821878318784187851878618787187881878918790187911879218793187941879518796187971879818799188001880118802188031880418805188061880718808188091881018811188121881318814188151881618817188181881918820188211882218823188241882518826188271882818829188301883118832188331883418835188361883718838188391884018841188421884318844188451884618847188481884918850188511885218853188541885518856188571885818859188601886118862188631886418865188661886718868188691887018871188721887318874188751887618877188781887918880188811888218883188841888518886188871888818889188901889118892188931889418895188961889718898188991890018901189021890318904189051890618907189081890918910189111891218913189141891518916189171891818919189201892118922189231892418925189261892718928189291893018931189321893318934189351893618937189381893918940189411894218943189441894518946189471894818949189501895118952189531895418955189561895718958189591896018961189621896318964189651896618967189681896918970189711897218973189741897518976189771897818979189801898118982189831898418985189861898718988189891899018991189921899318994189951899618997189981899919000190011900219003190041900519006190071900819009190101901119012190131901419015190161901719018190191902019021190221902319024190251902619027190281902919030190311903219033190341903519036190371903819039190401904119042190431904419045190461904719048190491905019051190521905319054190551905619057190581905919060190611906219063190641906519066190671906819069190701907119072190731907419075190761907719078190791908019081190821908319084190851908619087190881908919090190911909219093190941909519096190971909819099191001910119102191031910419105191061910719108191091911019111191121911319114191151911619117191181911919120191211912219123191241912519126191271912819129191301913119132191331913419135191361913719138191391914019141191421914319144191451914619147191481914919150191511915219153191541915519156191571915819159191601916119162191631916419165191661916719168191691917019171191721917319174191751917619177191781917919180191811918219183191841918519186191871918819189191901919119192191931919419195191961919719198191991920019201192021920319204192051920619207192081920919210192111921219213192141921519216192171921819219192201922119222192231922419225192261922719228192291923019231192321923319234192351923619237192381923919240192411924219243192441924519246192471924819249192501925119252192531925419255192561925719258192591926019261192621926319264192651926619267192681926919270192711927219273192741927519276192771927819279192801928119282192831928419285192861928719288192891929019291192921929319294192951929619297192981929919300193011930219303193041930519306193071930819309193101931119312193131931419315193161931719318193191932019321193221932319324193251932619327193281932919330193311933219333193341933519336193371933819339193401934119342193431934419345193461934719348193491935019351193521935319354193551935619357193581935919360193611936219363193641936519366193671936819369193701937119372193731937419375193761937719378193791938019381193821938319384193851938619387193881938919390193911939219393193941939519396193971939819399194001940119402194031940419405194061940719408194091941019411194121941319414194151941619417194181941919420194211942219423194241942519426194271942819429194301943119432194331943419435194361943719438194391944019441194421944319444194451944619447194481944919450194511945219453194541945519456194571945819459194601946119462194631946419465194661946719468194691947019471194721947319474194751947619477194781947919480194811948219483194841948519486194871948819489194901949119492194931949419495194961949719498194991950019501195021950319504195051950619507195081950919510195111951219513195141951519516195171951819519195201952119522195231952419525195261952719528195291953019531195321953319534195351953619537195381953919540195411954219543195441954519546195471954819549195501955119552195531955419555195561955719558195591956019561195621956319564195651956619567195681956919570195711957219573195741957519576195771957819579195801958119582195831958419585195861958719588195891959019591195921959319594195951959619597195981959919600196011960219603196041960519606196071960819609196101961119612196131961419615196161961719618196191962019621196221962319624196251962619627196281962919630196311963219633196341963519636196371963819639196401964119642196431964419645196461964719648196491965019651196521965319654196551965619657196581965919660196611966219663196641966519666196671966819669196701967119672196731967419675196761967719678196791968019681196821968319684196851968619687196881968919690196911969219693196941969519696196971969819699197001970119702197031970419705197061970719708197091971019711197121971319714197151971619717197181971919720197211972219723197241972519726197271972819729197301973119732197331973419735197361973719738197391974019741197421974319744197451974619747197481974919750197511975219753197541975519756197571975819759197601976119762197631976419765197661976719768197691977019771197721977319774197751977619777197781977919780197811978219783197841978519786197871978819789197901979119792197931979419795197961979719798197991980019801198021980319804198051980619807198081980919810198111981219813198141981519816198171981819819198201982119822198231982419825198261982719828198291983019831198321983319834198351983619837198381983919840198411984219843198441984519846198471984819849198501985119852198531985419855198561985719858198591986019861198621986319864198651986619867198681986919870198711987219873198741987519876198771987819879198801988119882198831988419885198861988719888198891989019891198921989319894198951989619897198981989919900199011990219903199041990519906199071990819909199101991119912199131991419915199161991719918199191992019921199221992319924199251992619927199281992919930199311993219933199341993519936199371993819939199401994119942199431994419945199461994719948199491995019951199521995319954199551995619957199581995919960199611996219963199641996519966199671996819969199701997119972199731997419975199761997719978199791998019981199821998319984199851998619987199881998919990199911999219993199941999519996199971999819999200002000120002200032000420005200062000720008200092001020011200122001320014200152001620017200182001920020200212002220023200242002520026200272002820029200302003120032200332003420035200362003720038200392004020041200422004320044200452004620047200482004920050200512005220053200542005520056200572005820059200602006120062200632006420065200662006720068200692007020071200722007320074200752007620077200782007920080200812008220083200842008520086200872008820089200902009120092200932009420095200962009720098200992010020101201022010320104201052010620107201082010920110201112011220113201142011520116201172011820119201202012120122201232012420125201262012720128201292013020131201322013320134201352013620137201382013920140201412014220143201442014520146201472014820149201502015120152201532015420155201562015720158201592016020161201622016320164201652016620167201682016920170201712017220173201742017520176201772017820179201802018120182201832018420185201862018720188201892019020191201922019320194201952019620197201982019920200202012020220203202042020520206202072020820209202102021120212202132021420215202162021720218202192022020221202222022320224202252022620227202282022920230202312023220233202342023520236202372023820239202402024120242202432024420245202462024720248202492025020251202522025320254202552025620257202582025920260202612026220263202642026520266202672026820269202702027120272202732027420275202762027720278202792028020281202822028320284202852028620287202882028920290202912029220293202942029520296202972029820299203002030120302203032030420305203062030720308203092031020311203122031320314203152031620317203182031920320203212032220323203242032520326203272032820329203302033120332203332033420335203362033720338203392034020341203422034320344203452034620347203482034920350203512035220353203542035520356203572035820359203602036120362203632036420365203662036720368203692037020371203722037320374203752037620377203782037920380203812038220383203842038520386203872038820389203902039120392203932039420395203962039720398203992040020401204022040320404204052040620407204082040920410204112041220413204142041520416204172041820419204202042120422204232042420425204262042720428204292043020431204322043320434204352043620437204382043920440204412044220443204442044520446204472044820449204502045120452204532045420455204562045720458204592046020461204622046320464204652046620467204682046920470204712047220473204742047520476204772047820479204802048120482204832048420485204862048720488204892049020491204922049320494204952049620497204982049920500205012050220503205042050520506205072050820509205102051120512205132051420515205162051720518205192052020521205222052320524205252052620527205282052920530205312053220533205342053520536205372053820539205402054120542205432054420545205462054720548205492055020551205522055320554205552055620557205582055920560205612056220563205642056520566205672056820569205702057120572205732057420575205762057720578205792058020581205822058320584205852058620587205882058920590205912059220593205942059520596205972059820599206002060120602206032060420605206062060720608206092061020611206122061320614206152061620617206182061920620206212062220623206242062520626206272062820629206302063120632206332063420635206362063720638206392064020641206422064320644206452064620647206482064920650206512065220653206542065520656206572065820659206602066120662206632066420665206662066720668206692067020671206722067320674206752067620677206782067920680206812068220683206842068520686206872068820689206902069120692206932069420695206962069720698206992070020701207022070320704207052070620707207082070920710207112071220713207142071520716207172071820719207202072120722207232072420725207262072720728207292073020731207322073320734207352073620737207382073920740207412074220743207442074520746207472074820749207502075120752207532075420755207562075720758207592076020761207622076320764207652076620767207682076920770207712077220773207742077520776207772077820779207802078120782207832078420785207862078720788207892079020791207922079320794207952079620797207982079920800208012080220803208042080520806208072080820809208102081120812208132081420815208162081720818208192082020821208222082320824208252082620827208282082920830208312083220833208342083520836208372083820839208402084120842208432084420845208462084720848208492085020851208522085320854208552085620857208582085920860208612086220863208642086520866208672086820869208702087120872208732087420875208762087720878208792088020881208822088320884208852088620887208882088920890208912089220893208942089520896208972089820899209002090120902209032090420905209062090720908209092091020911209122091320914209152091620917209182091920920209212092220923209242092520926209272092820929209302093120932209332093420935209362093720938209392094020941209422094320944209452094620947209482094920950209512095220953209542095520956209572095820959209602096120962209632096420965209662096720968209692097020971209722097320974209752097620977209782097920980209812098220983209842098520986209872098820989209902099120992209932099420995209962099720998209992100021001210022100321004210052100621007210082100921010210112101221013210142101521016210172101821019210202102121022210232102421025210262102721028210292103021031210322103321034210352103621037210382103921040210412104221043210442104521046210472104821049210502105121052210532105421055210562105721058210592106021061210622106321064210652106621067210682106921070210712107221073210742107521076210772107821079210802108121082210832108421085210862108721088210892109021091210922109321094210952109621097210982109921100211012110221103211042110521106211072110821109211102111121112211132111421115211162111721118211192112021121211222112321124211252112621127211282112921130211312113221133211342113521136211372113821139211402114121142211432114421145211462114721148211492115021151211522115321154211552115621157211582115921160211612116221163211642116521166211672116821169211702117121172211732117421175211762117721178211792118021181211822118321184211852118621187211882118921190211912119221193211942119521196211972119821199212002120121202212032120421205212062120721208212092121021211212122121321214212152121621217212182121921220212212122221223212242122521226212272122821229212302123121232212332123421235212362123721238212392124021241212422124321244212452124621247212482124921250212512125221253212542125521256212572125821259212602126121262212632126421265212662126721268212692127021271212722127321274212752127621277212782127921280212812128221283212842128521286212872128821289212902129121292212932129421295212962129721298212992130021301213022130321304213052130621307213082130921310213112131221313213142131521316213172131821319213202132121322213232132421325213262132721328213292133021331213322133321334213352133621337213382133921340213412134221343213442134521346213472134821349213502135121352213532135421355213562135721358213592136021361213622136321364213652136621367213682136921370213712137221373213742137521376213772137821379213802138121382213832138421385213862138721388213892139021391213922139321394213952139621397213982139921400214012140221403214042140521406214072140821409214102141121412214132141421415214162141721418214192142021421214222142321424214252142621427214282142921430214312143221433214342143521436214372143821439214402144121442214432144421445214462144721448214492145021451214522145321454214552145621457214582145921460214612146221463214642146521466214672146821469214702147121472214732147421475214762147721478214792148021481214822148321484214852148621487214882148921490214912149221493214942149521496214972149821499215002150121502215032150421505215062150721508215092151021511215122151321514215152151621517215182151921520215212152221523215242152521526215272152821529215302153121532215332153421535215362153721538215392154021541215422154321544215452154621547215482154921550215512155221553215542155521556215572155821559215602156121562215632156421565215662156721568215692157021571215722157321574215752157621577215782157921580215812158221583215842158521586215872158821589215902159121592215932159421595215962159721598215992160021601216022160321604216052160621607216082160921610216112161221613216142161521616216172161821619216202162121622216232162421625216262162721628216292163021631216322163321634216352163621637216382163921640216412164221643216442164521646216472164821649216502165121652216532165421655216562165721658216592166021661216622166321664216652166621667216682166921670216712167221673216742167521676216772167821679216802168121682216832168421685216862168721688216892169021691216922169321694216952169621697216982169921700217012170221703217042170521706217072170821709217102171121712217132171421715217162171721718217192172021721217222172321724217252172621727217282172921730217312173221733217342173521736217372173821739217402174121742217432174421745217462174721748217492175021751217522175321754217552175621757217582175921760217612176221763217642176521766217672176821769217702177121772217732177421775217762177721778217792178021781217822178321784217852178621787217882178921790217912179221793217942179521796217972179821799218002180121802218032180421805218062180721808218092181021811218122181321814218152181621817218182181921820218212182221823218242182521826218272182821829218302183121832218332183421835218362183721838218392184021841218422184321844218452184621847218482184921850218512185221853218542185521856218572185821859218602186121862218632186421865218662186721868218692187021871218722187321874218752187621877218782187921880218812188221883218842188521886218872188821889218902189121892218932189421895218962189721898218992190021901219022190321904219052190621907219082190921910219112191221913219142191521916219172191821919219202192121922219232192421925219262192721928219292193021931219322193321934219352193621937219382193921940219412194221943219442194521946219472194821949219502195121952219532195421955219562195721958219592196021961219622196321964219652196621967219682196921970219712197221973219742197521976219772197821979219802198121982219832198421985219862198721988219892199021991219922199321994219952199621997219982199922000220012200222003220042200522006220072200822009220102201122012220132201422015220162201722018220192202022021220222202322024220252202622027220282202922030220312203222033220342203522036220372203822039220402204122042220432204422045220462204722048220492205022051220522205322054220552205622057220582205922060220612206222063220642206522066220672206822069220702207122072220732207422075220762207722078220792208022081220822208322084220852208622087220882208922090220912209222093220942209522096220972209822099221002210122102221032210422105221062210722108221092211022111221122211322114221152211622117221182211922120221212212222123221242212522126221272212822129221302213122132221332213422135221362213722138221392214022141221422214322144221452214622147221482214922150221512215222153221542215522156221572215822159221602216122162221632216422165221662216722168221692217022171221722217322174221752217622177221782217922180221812218222183221842218522186221872218822189221902219122192221932219422195221962219722198221992220022201222022220322204222052220622207222082220922210222112221222213222142221522216
  1. /*
  2. * Copyright (c) 2011-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Previously licensed under the ISC license by Qualcomm Atheros, Inc.
  6. *
  7. *
  8. * Permission to use, copy, modify, and/or distribute this software for
  9. * any purpose with or without fee is hereby granted, provided that the
  10. * above copyright notice and this permission notice appear in all
  11. * copies.
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  14. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  15. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  16. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  17. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  18. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  19. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  20. * PERFORMANCE OF THIS SOFTWARE.
  21. */
  22. /*
  23. * This file was originally distributed by Qualcomm Atheros, Inc.
  24. * under proprietary terms before Copyright ownership was assigned
  25. * to the Linux Foundation.
  26. */
  27. /**
  28. * @file htt.h
  29. *
  30. * @details the public header file of HTT layer
  31. */
  32. #ifndef _HTT_H_
  33. #define _HTT_H_
  34. #include <htt_deps.h>
  35. #include <htt_common.h>
  36. /*
  37. * Unless explicitly specified to use 64 bits to represent physical addresses
  38. * (or more precisely, bus addresses), default to 32 bits.
  39. */
  40. #ifndef HTT_PADDR64
  41. #define HTT_PADDR64 0
  42. #endif
  43. #ifndef offsetof
  44. #define offsetof(type, field) ((unsigned int)(&((type *)0)->field))
  45. #endif
  46. /*
  47. * HTT version history:
  48. * 1.0 initial numbered version
  49. * 1.1 modifications to STATS messages.
  50. * These modifications are not backwards compatible, but since the
  51. * STATS messages themselves are non-essential (they are for debugging),
  52. * the 1.1 version of the HTT message library as a whole is compatible
  53. * with the 1.0 version.
  54. * 1.2 reset mask IE added to STATS_REQ message
  55. * 1.3 stat config IE added to STATS_REQ message
  56. *----
  57. * 2.0 FW rx PPDU desc added to RX_IND message
  58. * 2.1 Enable msdu_ext/frag_desc banking change for WIFI2.0
  59. *----
  60. * 3.0 Remove HTT_H2T_MSG_TYPE_MGMT_TX message
  61. * 3.1 Added HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND message
  62. * 3.2 Added HTT_H2T_MSG_TYPE_WDI_IPA_CFG,
  63. * HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST messages
  64. * 3.3 Added HTT_H2T_MSG_TYPE_AGGR_CFG_EX message
  65. * 3.4 Added tx_compl_req flag in HTT tx descriptor
  66. * 3.5 Added flush and fail stats in rx_reorder stats structure
  67. * 3.6 Added frag flag in HTT RX INORDER PADDR IND header
  68. * 3.7 Made changes to support EOS Mac_core 3.0
  69. * 3.8 Added txq_group information element definition;
  70. * added optional txq_group suffix to TX_CREDIT_UPDATE_IND message
  71. * 3.9 Added HTT_T2H CHAN_CHANGE message;
  72. * Allow buffer addresses in bus-address format to be stored as
  73. * either 32 bits or 64 bits.
  74. * 3.10 Add optional TLV extensions to the VERSION_REQ and VERSION_CONF
  75. * messages to specify which HTT options to use.
  76. * Initial TLV options cover:
  77. * - whether to use 32 or 64 bits to represent LL bus addresses
  78. * - whether to use TX_COMPL_IND or TX_CREDIT_UPDATE_IND in HL systems
  79. * - how many tx queue groups to use
  80. * 3.11 Expand rx debug stats:
  81. * - Expand the rx_reorder_stats struct with stats about successful and
  82. * failed rx buffer allcoations.
  83. * - Add a new rx_remote_buffer_mgmt_stats struct with stats about
  84. * the supply, allocation, use, and recycling of rx buffers for the
  85. * "remote ring" of rx buffers in host member in LL systems.
  86. * Add RX_REMOTE_RING_BUFFER_INFO stats type for uploading these stats.
  87. * 3.12 Add "rx offload packet error" message with initial "MIC error" subtype
  88. * 3.13 Add constants + macros to support 64-bit address format for the
  89. * tx fragments descriptor, the rx ring buffer, and the rx ring
  90. * index shadow register.
  91. * 3.14 Add a method for the host to provide detailed per-frame tx specs:
  92. * - Add htt_tx_msdu_desc_ext_t struct def.
  93. * - Add TLV to specify whether the target supports the HTT tx MSDU
  94. * extension descriptor.
  95. * - Change a reserved bit in the HTT tx MSDU descriptor to an
  96. * "extension" bit, to specify whether a HTT tx MSDU extension
  97. * descriptor is present.
  98. * 3.15 Add HW rx desc info to per-MSDU info elems in RX_IN_ORD_PADDR_IND msg.
  99. * (This allows the host to obtain key information about the MSDU
  100. * from a memory location already in the cache, rather than taking a
  101. * cache miss for each MSDU by reading the HW rx descs.)
  102. * 3.16 Add htt_pkt_type_eth2 and define pkt_subtype flags to indicate
  103. * whether a copy-engine classification result is appended to TX_FRM.
  104. * 3.17 Add a version of the WDI_IPA_CFG message; add RX_RING2 to WDI_IPA_CFG
  105. * 3.18 Add a PEER_DEL tx completion indication status, for HL cleanup of
  106. * tx frames in the target after the peer has already been deleted.
  107. * 3.19 Add HTT_DBG_STATS_RX_RATE_INFO_V2 and HTT_DBG_STATS_TX_RATE_INFO_V2
  108. * 3.20 Expand rx_reorder_stats.
  109. * 3.21 Add optional rx channel spec to HL RX_IND.
  110. * 3.22 Expand rx_reorder_stats
  111. * (distinguish duplicates within vs. outside block ack window)
  112. * 3.23 Add HTT_T2H_MSG_TYPE_RATE_REPORT to report peer justified rate.
  113. * The justified rate is calculated by two steps. The first is to multiply
  114. * user-rate by (1 - PER) and the other is to smooth the step 1's result
  115. * by a low pass filter.
  116. * This change allows HL download scheduling to consider the WLAN rate
  117. * that will be used for transmitting the downloaded frames.
  118. * 3.24 Expand rx_reorder_stats
  119. * (add counter for decrypt / MIC errors)
  120. * 3.25 Expand rx_reorder_stats
  121. * (add counter of frames received into both local + remote rings)
  122. * 3.26 Add stats struct for counting rx of tx BF, MU, SU, and NDPA frames
  123. * (HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT, rx_txbf_musu_ndpa_pkts_stats)
  124. * 3.27 Add a new interface for flow-control. The following t2h messages have
  125. * been included: HTT_T2H_MSG_TYPE_FLOW_POOL_MAP and
  126. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
  127. * 3.28 Add a new interface for ring interface change. The following two h2t
  128. * and one t2h messages have been included:
  129. * HTT_H2T_MSG_TYPE_SRING_SETUP, HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG,
  130. * and HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
  131. * 3.29 Add definitions of htt_tx_msdu_desc_ext2_t descriptor and other
  132. * information elements passed from the host to a Lithium target,
  133. * Add definitions of the HTT_H2T ADD_WDS_ENTRY and DELETE_WDS_ENTRY
  134. * messages and the HTT_T2H MAP_FLOW_INFO message (for use with Lithium
  135. * targets).
  136. * 3.30 Add pktlog flag inside HTT_T2H RX_IN_ORD_PADDR_IND message
  137. * 3.31 Add HTT_H2T_MSG_TYPE_RFS_CONFIG
  138. * 3.32 Add HTT_WDI_IPA_OPCODE_SHARING_STATS, HTT_WDI_IPA_OPCODE_SET_QUOTA and
  139. * HTT_WDI_IPA_OPCODE_IND_QUOTA for getting quota and reporting WiFi
  140. * sharing stats
  141. * 3.33 Add HTT_TX_COMPL_IND_STAT_DROP and HTT_TX_COMPL_IND_STAT_HOST_INSPECT
  142. * 3.34 Add HW_PEER_ID field to PEER_MAP
  143. * 3.35 Revise bitfield defs of HTT_SRING_SETUP message
  144. * (changes are not backwards compatible, but HTT_SRING_SETUP message is
  145. * not yet in use)
  146. * 3.36 Add HTT_H2T_MSG_TYPE_EXT_STATS_REQ and HTT_T2H_MSG_TYPE_EXT_STATS_CONF
  147. * 3.37 Add HTT_PEER_TYPE and htt_mac_addr defs
  148. * 3.38 Add holes_no_filled field to rx_reorder_stats
  149. * 3.39 Add host_inspected flag to htt_tx_tcl_vdev_metadata
  150. * 3.40 Add optional timestamps in the HTT tx completion
  151. * 3.41 Add optional tx power spec in the HTT tx completion (for DSRC use)
  152. * 3.42 Add PPDU_STATS_CFG + PPDU_STATS_IND
  153. * 3.43 Add HTT_STATS_RX_PDEV_FW_STATS_PHY_ERR defs
  154. * 3.44 Add htt_tx_wbm_completion_v2
  155. * 3.45 Add host_tx_desc_pool flag in htt_tx_msdu_desc_ext2_t
  156. * 3.46 Add MAC ID and payload size fields to HTT_T2H_MSG_TYPE_PKTLOG header
  157. * 3.47 Add HTT_T2H PEER_MAP_V2 and PEER_UNMAP_V2
  158. * 3.48 Add pdev ID field to HTT_T2H_MSG_TYPE_PPDU_STATS_IND and
  159. * HTT_T2H_MSG_TYPE_PKTLOG
  160. * 3.49 Add HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND def
  161. * 3.50 Add learning_frame flag to htt_tx_msdu_desc_ext2_t
  162. * 3.51 Add SW peer ID and TID num to HTT TX WBM COMPLETION
  163. * 3.52 Add HTT_T2H FLOW_POOL_RESIZE msg def
  164. * 3.53 Update HTT_T2H FLOW_POOL_RESIZE msg def
  165. * 3.54 Define mcast and mcast_valid flags within htt_tx_wbm_transmit_status
  166. * 3.55 Add initiator / responder flags to RX_DELBA indication
  167. * 3.56 Fix HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE bit-mask defs
  168. * 3.57 Add support for in-band data within HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
  169. * 3.58 Add optional MSDU ack RSSI array to end of HTT_T2H TX_COMPL_IND msg
  170. * 3.59 Add HTT_RXDMA_HOST_BUF_RING2 def
  171. * 3.60 Add HTT_T2H_MSG_TYPE_PEER_STATS_IND def
  172. * 3.61 Add rx offset fields to HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG msg
  173. * 3.62 Add antenna mask to reserved space in htt_rx_ppdu_desc_t
  174. * 3.63 Add HTT_HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND def
  175. * 3.64 Add struct htt_tx_compl_ind_append_tx_tsf64 and add tx_tsf64
  176. * array to the end of HTT_T2H TX_COMPL_IND msg
  177. * 3.65 Add fields in htt_tx_msdu_desc_ext2_t to allow the host to provide
  178. * a "cookie" to identify a MSDU, and to specify to not apply aggregation
  179. * for a MSDU.
  180. * 3.66 Add HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND msg.
  181. * Add PKT_CAPTURE_MODE flag within HTT_T2H TX_I_ORD_PADDR_IND msg.
  182. * 3.67 Add drop threshold field to HTT_H2T RX_RING_SELECTION_CFG msg.
  183. * 3.68 Add ipa_drop threshold fields to HTT_H2T_MSG_TYPE_SRING_SETUP
  184. * 3.69 Add htt_ul_ofdma_user_info_v0 defs
  185. * 3.70 Add AST1-AST3 fields to HTT_T2H PEER_MAP_V2 msg
  186. * 3.71 Add rx offload engine / flow search engine htt setup message defs for
  187. * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG, HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
  188. * 3.72 Add tx_retry_cnt fields to htt_tx_offload_deliver_ind_hdr_t and
  189. * htt_tx_data_hdr_information
  190. * 3.73 Add channel pre-calibration data upload and download messages defs for
  191. * HTT_T2H_MSG_TYPE_CHAN_CALDATA and HTT_H2T_MSG_TYPE_CHAN_CALDATA
  192. * 3.74 Add HTT_T2H_MSG_TYPE_RX_FISA_CFG msg.
  193. * 3.75 Add fp_ndp and mo_ndp flags in HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG.
  194. * 3.76 Add HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG msg.
  195. * 3.77 Add HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE msg.
  196. * 3.78 Add htt_ppdu_id def.
  197. * 3.79 Add HTT_NUM_AC_WMM def.
  198. * 3.80 Add add WDS_FREE_COUNT bitfield in T2H PEER_UNMAP_V2 msg.
  199. * 3.81 Add ppdu_start_tsf field in HTT_TX_WBM_COMPLETION_V2.
  200. * 3.82 Add WIN_SIZE field to HTT_T2H_MSG_TYPE_RX_DELBA msg.
  201. * 3.83 Shrink seq_idx field in HTT PPDU ID from 3 bits to 2.
  202. * 3.84 Add fisa_control_bits_v2 def.
  203. * 3.85 Add HTT_RX_PEER_META_DATA defs.
  204. * 3.86 Add HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND def.
  205. * 3.87 Add on-chip AST index field to PEER_MAP_V2 msg.
  206. * 3.88 Add HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE def.
  207. * 3.89 Add MSDU queue enumerations.
  208. * 3.90 Add HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND def.
  209. * 3.91 Add HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP, _UNMAP defs.
  210. * 3.92 Add HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG def.
  211. * 3.93 Add HTT_T2H_MSG_TYPE_PEER_MAP_V3 def.
  212. * 3.94 Add HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG,
  213. * HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND defs.
  214. * 3.95 Add HTT_H2T_MSG_TYPE_TX_MONITOR_CFG def.
  215. * 3.96 Modify HTT_H2T_MSG_TYPE_TX_MONITOR_CFG def.
  216. * 3.97 Add tx MSDU drop byte count fields in vdev_txrx_stats_hw_stats TLV.
  217. * 3.98 Add htt_tx_tcl_metadata_v2 def.
  218. * 3.99 Add HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ, _UNMAP_REQ, _MAP_REPORT_REQ and
  219. * HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF defs.
  220. * 3.100 Add htt_tx_wbm_completion_v3 def.
  221. * 3.101 Add HTT_UL_OFDMA_USER_INFO_V1_BITMAP defs.
  222. * 3.102 Add HTT_H2T_MSG_TYPE_MSI_SETUP def.
  223. * 3.103 Add HTT_T2H_SAWF_MSDUQ_INFO_IND defs.
  224. * 3.104 Add mgmt/ctrl/data specs in rx ring cfg.
  225. * 3.105 Add HTT_H2T STREAMING_STATS_REQ + HTT_T2H STREAMING_STATS_IND defs.
  226. * 3.106 Add HTT_T2H_PPDU_ID_FMT_IND def.
  227. * 3.107 Add traffic_end_indication bitfield in htt_tx_msdu_desc_ext2_t.
  228. * 3.108 Add HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP def.
  229. * 3.109 Add HTT_T2H RX_ADDBA_EXTN,RX_DELBA_EXTN defs.
  230. * 3.110 Add more word_mask fields in htt_tx_monitor_cfg_t.
  231. * 3.111 Add RXPCU filter enable flag in RX_RING_SELECTION_CFG msg.
  232. * 3.112 Add logical_link_id field in rx_peer_metadata_v1.
  233. * 3.113 Add add rx msdu,mpdu,ppdu fields in rx_ring_selection_cfg_t
  234. * 3.114 Add HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET def.
  235. * 3.115 Add HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP and
  236. * HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE msg defs.
  237. * 3.116 Add HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE flag.
  238. * 3.117 Add HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND def.
  239. * 3.118 Add HTT_T2H_MSG_TYPE_RX_DATA_IND and _SOFT_UMAC_TX_COMPL_IND defs.
  240. * 3.119 Add RX_PEER_META_DATA V1A and V1B defs.
  241. * 3.120 Add HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND, _RESP defs.
  242. * 3.121 Add HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND def.
  243. * 3.122 Add is_umac_hang flag in H2T UMAC_HANG_RECOVERY_SOC_START_PRE_RESET msg
  244. * 3.123 Add HTT_OPTION_TLV_TCL_METADATA_V21 def.
  245. * 3.124 Add HTT_T2H_MSG_TYPE_PEER_EXTENDED_EVENT def.
  246. * 3.125 Expand fisa_aggr_limit bits in fisa_control_bits_v2.
  247. * 3.126 Add HTT_RXDATA_ERR_INVALID_PEER def.
  248. * 3.127 Add transmit_count fields in htt_tx_wbm_completion_vX structs.
  249. * 3.128 Add H2T TX_LATENCY_STATS_CFG + T2H TX_LATENCY_STATS_PERIODIC_IND
  250. * msg defs
  251. */
  252. #define HTT_CURRENT_VERSION_MAJOR 3
  253. #define HTT_CURRENT_VERSION_MINOR 128
  254. #define HTT_NUM_TX_FRAG_DESC 1024
  255. #define HTT_WIFI_IP_VERSION(x,y) ((x) == (y))
  256. #define HTT_CHECK_SET_VAL(field, val) \
  257. A_ASSERT(!((val) & ~((field ## _M) >> (field ## _S))))
  258. /* macros to assist in sign-extending fields from HTT messages */
  259. #define HTT_SIGN_BIT_MASK(field) \
  260. ((field ## _M + (1 << field ## _S)) >> 1)
  261. #define HTT_SIGN_BIT(_val, field) \
  262. (_val & HTT_SIGN_BIT_MASK(field))
  263. #define HTT_SIGN_BIT_UNSHIFTED(_val, field) \
  264. (HTT_SIGN_BIT(_val, field) >> field ## _S)
  265. #define HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field) \
  266. (HTT_SIGN_BIT_UNSHIFTED(_val, field) - 1)
  267. #define HTT_SIGN_BIT_EXTENSION(_val, field) \
  268. (~(HTT_SIGN_BIT_UNSHIFTED(_val, field) | \
  269. HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field)))
  270. #define HTT_SIGN_BIT_EXTENSION_MASK(_val, field) \
  271. (HTT_SIGN_BIT_EXTENSION(_val, field) & ~(field ## _M >> field ## _S))
  272. /*
  273. * TEMPORARY:
  274. * Provide HTT_H2T_MSG_TYPE_MGMT_TX as an alias for
  275. * DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX until all code
  276. * that refers to HTT_H2T_MSG_TYPE_MGMT_TX has been
  277. * updated.
  278. */
  279. #define HTT_H2T_MSG_TYPE_MGMT_TX DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX
  280. /*
  281. * TEMPORARY:
  282. * Provide HTT_T2H_MSG_TYPE_RC_UPDATE_IND as an alias for
  283. * DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND until all code
  284. * that refers to HTT_T2H_MSG_TYPE_RC_UPDATE_IND has been
  285. * updated.
  286. */
  287. #define HTT_T2H_MSG_TYPE_RC_UPDATE_IND DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND
  288. /**
  289. * htt_dbg_stats_type -
  290. * bit positions for each stats type within a stats type bitmask
  291. * The bitmask contains 24 bits.
  292. */
  293. enum htt_dbg_stats_type {
  294. HTT_DBG_STATS_WAL_PDEV_TXRX = 0, /* bit 0 -> 0x1 */
  295. HTT_DBG_STATS_RX_REORDER = 1, /* bit 1 -> 0x2 */
  296. HTT_DBG_STATS_RX_RATE_INFO = 2, /* bit 2 -> 0x4 */
  297. HTT_DBG_STATS_TX_PPDU_LOG = 3, /* bit 3 -> 0x8 */
  298. HTT_DBG_STATS_TX_RATE_INFO = 4, /* bit 4 -> 0x10 */
  299. HTT_DBG_STATS_TIDQ = 5, /* bit 5 -> 0x20 */
  300. HTT_DBG_STATS_TXBF_INFO = 6, /* bit 6 -> 0x40 */
  301. HTT_DBG_STATS_SND_INFO = 7, /* bit 7 -> 0x80 */
  302. HTT_DBG_STATS_ERROR_INFO = 8, /* bit 8 -> 0x100 */
  303. HTT_DBG_STATS_TX_SELFGEN_INFO = 9, /* bit 9 -> 0x200 */
  304. HTT_DBG_STATS_TX_MU_INFO = 10, /* bit 10 -> 0x400 */
  305. HTT_DBG_STATS_SIFS_RESP_INFO = 11, /* bit 11 -> 0x800 */
  306. HTT_DBG_STATS_RX_REMOTE_RING_BUFFER_INFO = 12, /* bit 12 -> 0x1000 */
  307. HTT_DBG_STATS_RX_RATE_INFO_V2 = 13, /* bit 13 -> 0x2000 */
  308. HTT_DBG_STATS_TX_RATE_INFO_V2 = 14, /* bit 14 -> 0x4000 */
  309. HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT = 15, /* bit 15 -> 0x8000 */
  310. /* bits 16-23 currently reserved */
  311. /* keep this last */
  312. HTT_DBG_NUM_STATS
  313. };
  314. /*=== HTT option selection TLVs ===
  315. * Certain HTT messages have alternatives or options.
  316. * For such cases, the host and target need to agree on which option to use.
  317. * Option specification TLVs can be appended to the VERSION_REQ and
  318. * VERSION_CONF messages to select options other than the default.
  319. * These TLVs are entirely optional - if they are not provided, there is a
  320. * well-defined default for each option. If they are provided, they can be
  321. * provided in any order. Each TLV can be present or absent independent of
  322. * the presence / absence of other TLVs.
  323. *
  324. * The HTT option selection TLVs use the following format:
  325. * |31 16|15 8|7 0|
  326. * |---------------------------------+----------------+----------------|
  327. * | value (payload) | length | tag |
  328. * |-------------------------------------------------------------------|
  329. * The value portion need not be only 2 bytes; it can be extended by any
  330. * integer number of 4-byte units. The total length of the TLV, including
  331. * the tag and length fields, must be a multiple of 4 bytes. The length
  332. * field specifies the total TLV size in 4-byte units. Thus, the typical
  333. * TLV, with a 1-byte tag field, a 1-byte length field, and a 2-byte value
  334. * field, would store 0x1 in its length field, to show that the TLV occupies
  335. * a single 4-byte unit.
  336. */
  337. /*--- TLV header format - applies to all HTT option TLVs ---*/
  338. enum HTT_OPTION_TLV_TAGS {
  339. HTT_OPTION_TLV_TAG_RESERVED0 = 0x0,
  340. HTT_OPTION_TLV_TAG_LL_BUS_ADDR_SIZE = 0x1,
  341. HTT_OPTION_TLV_TAG_HL_SUPPRESS_TX_COMPL_IND = 0x2,
  342. HTT_OPTION_TLV_TAG_MAX_TX_QUEUE_GROUPS = 0x3,
  343. HTT_OPTION_TLV_TAG_SUPPORT_TX_MSDU_DESC_EXT = 0x4,
  344. /* TCL_METADATA_VER: added to support V2 and higher of the TCL Data Cmd */
  345. HTT_OPTION_TLV_TAG_TCL_METADATA_VER = 0x5,
  346. };
  347. #define HTT_TCL_METADATA_VER_SZ 4
  348. PREPACK struct htt_option_tlv_header_t {
  349. A_UINT8 tag;
  350. A_UINT8 length;
  351. } POSTPACK;
  352. #define HTT_OPTION_TLV_TAG_M 0x000000ff
  353. #define HTT_OPTION_TLV_TAG_S 0
  354. #define HTT_OPTION_TLV_LENGTH_M 0x0000ff00
  355. #define HTT_OPTION_TLV_LENGTH_S 8
  356. /*
  357. * value0 - 16 bit value field stored in word0
  358. * The TLV's value field may be longer than 2 bytes, in which case
  359. * the remainder of the value is stored in word1, word2, etc.
  360. */
  361. #define HTT_OPTION_TLV_VALUE0_M 0xffff0000
  362. #define HTT_OPTION_TLV_VALUE0_S 16
  363. #define HTT_OPTION_TLV_TAG_SET(word, tag) \
  364. do { \
  365. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_TAG, tag); \
  366. (word) |= ((tag) << HTT_OPTION_TLV_TAG_S); \
  367. } while (0)
  368. #define HTT_OPTION_TLV_TAG_GET(word) \
  369. (((word) & HTT_OPTION_TLV_TAG_M) >> HTT_OPTION_TLV_TAG_S)
  370. #define HTT_OPTION_TLV_LENGTH_SET(word, tag) \
  371. do { \
  372. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_LENGTH, tag); \
  373. (word) |= ((tag) << HTT_OPTION_TLV_LENGTH_S); \
  374. } while (0)
  375. #define HTT_OPTION_TLV_LENGTH_GET(word) \
  376. (((word) & HTT_OPTION_TLV_LENGTH_M) >> HTT_OPTION_TLV_LENGTH_S)
  377. #define HTT_OPTION_TLV_VALUE0_SET(word, tag) \
  378. do { \
  379. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_VALUE0, tag); \
  380. (word) |= ((tag) << HTT_OPTION_TLV_VALUE0_S); \
  381. } while (0)
  382. #define HTT_OPTION_TLV_VALUE0_GET(word) \
  383. (((word) & HTT_OPTION_TLV_VALUE0_M) >> HTT_OPTION_TLV_VALUE0_S)
  384. /*--- format of specific HTT option TLVs ---*/
  385. /*
  386. * HTT option TLV for specifying LL bus address size
  387. * Some chips require bus addresses used by the target to access buffers
  388. * within the host's memory to be 32 bits; others require bus addresses
  389. * used by the target to access buffers within the host's memory to be
  390. * 64 bits.
  391. * The LL_BUS_ADDR_SIZE TLV can be sent from the target to the host as
  392. * a suffix to the VERSION_CONF message to specify which bus address format
  393. * the target requires.
  394. * If this LL_BUS_ADDR_SIZE TLV is not sent by the target, the host should
  395. * default to providing bus addresses to the target in 32-bit format.
  396. */
  397. enum HTT_OPTION_TLV_LL_BUS_ADDR_SIZE_VALUES {
  398. HTT_OPTION_TLV_LL_BUS_ADDR_SIZE32 = 0x0,
  399. HTT_OPTION_TLV_LL_BUS_ADDR_SIZE64 = 0x1,
  400. };
  401. PREPACK struct htt_option_tlv_ll_bus_addr_size_t {
  402. struct htt_option_tlv_header_t hdr;
  403. A_UINT16 ll_bus_addr_size; /* LL_BUS_ADDR_SIZE_VALUES enum */
  404. } POSTPACK;
  405. /*
  406. * HTT option TLV for specifying whether HL systems should indicate
  407. * over-the-air tx completion for individual frames, or should instead
  408. * send a bulk TX_CREDIT_UPDATE_IND except when the host explicitly
  409. * requests an OTA tx completion for a particular tx frame.
  410. * This option does not apply to LL systems, where the TX_COMPL_IND
  411. * is mandatory.
  412. * This option is primarily intended for HL systems in which the tx frame
  413. * downloads over the host --> target bus are as slow as or slower than
  414. * the transmissions over the WLAN PHY. For cases where the bus is faster
  415. * than the WLAN PHY, the target will transmit relatively large A-MPDUs,
  416. * and consequently will send one TX_COMPL_IND message that covers several
  417. * tx frames. For cases where the WLAN PHY is faster than the bus,
  418. * the target will end up transmitting very short A-MPDUs, and consequently
  419. * sending many TX_COMPL_IND messages, which each cover a very small number
  420. * of tx frames.
  421. * The HL_SUPPRESS_TX_COMPL_IND TLV can be sent by the host to the target as
  422. * a suffix to the VERSION_REQ message to request whether the host desires to
  423. * use TX_CREDIT_UPDATE_IND rather than TX_COMPL_IND. The target can then
  424. * send a HTT_SUPPRESS_TX_COMPL_IND TLV to the host as a suffix to the
  425. * VERSION_CONF message to confirm whether TX_CREDIT_UPDATE_IND will be used
  426. * rather than TX_COMPL_IND. TX_CREDIT_UPDATE_IND shall only be used if the
  427. * host sends a HL_SUPPRESS_TX_COMPL_IND TLV requesting use of
  428. * TX_CREDIT_UPDATE_IND, and the target sends a HL_SUPPRESS_TX_COMPLE_IND TLV
  429. * back to the host confirming use of TX_CREDIT_UPDATE_IND.
  430. * Lack of a HL_SUPPRESS_TX_COMPL_IND TLV from either host --> target or
  431. * target --> host is equivalent to a HL_SUPPRESS_TX_COMPL_IND that
  432. * explicitly specifies HL_ALLOW_TX_COMPL_IND in the value payload of the
  433. * TLV.
  434. */
  435. enum HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND_VALUES {
  436. HTT_OPTION_TLV_HL_ALLOW_TX_COMPL_IND = 0x0,
  437. HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND = 0x1,
  438. };
  439. PREPACK struct htt_option_tlv_hl_suppress_tx_compl_ind_t {
  440. struct htt_option_tlv_header_t hdr;
  441. A_UINT16 hl_suppress_tx_compl_ind; /* HL_SUPPRESS_TX_COMPL_IND enum */
  442. } POSTPACK;
  443. /*
  444. * HTT option TLV for specifying how many tx queue groups the target
  445. * may establish.
  446. * This TLV specifies the maximum value the target may send in the
  447. * txq_group_id field of any TXQ_GROUP information elements sent by
  448. * the target to the host. This allows the host to pre-allocate an
  449. * appropriate number of tx queue group structs.
  450. *
  451. * The MAX_TX_QUEUE_GROUPS_TLV can be sent from the host to the target as
  452. * a suffix to the VERSION_REQ message to specify whether the host supports
  453. * tx queue groups at all, and if so if there is any limit on the number of
  454. * tx queue groups that the host supports.
  455. * The MAX_TX_QUEUE_GROUPS TLV can be sent from the target to the host as
  456. * a suffix to the VERSION_CONF message. If the host has specified in the
  457. * VER_REQ message a limit on the number of tx queue groups the host can
  458. * support, the target shall limit its specification of the maximum tx groups
  459. * to be no larger than this host-specified limit.
  460. *
  461. * If the target does not provide a MAX_TX_QUEUE_GROUPS TLV, then the host
  462. * shall preallocate 4 tx queue group structs, and the target shall not
  463. * specify a txq_group_id larger than 3.
  464. */
  465. enum HTT_OPTION_TLV_MAX_TX_QUEUE_GROUPS_VALUES {
  466. HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNSUPPORTED = 0,
  467. /*
  468. * values 1 through N specify the max number of tx queue groups
  469. * the sender supports
  470. */
  471. HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNLIMITED = 0xffff,
  472. };
  473. /* TEMPORARY backwards-compatibility alias for a typo fix -
  474. * The htt_option_tlv_mac_tx_queue_groups_t typo has been corrected
  475. * to htt_option_tlv_max_tx_queue_groups_t, but an alias is provided
  476. * to support the old name (with the typo) until all references to the
  477. * old name are replaced with the new name.
  478. */
  479. #define htt_option_tlv_mac_tx_queue_groups_t htt_option_tlv_max_tx_queue_groups_t
  480. PREPACK struct htt_option_tlv_max_tx_queue_groups_t {
  481. struct htt_option_tlv_header_t hdr;
  482. A_UINT16 max_tx_queue_groups; /* max txq_group_id + 1 */
  483. } POSTPACK;
  484. /*
  485. * HTT option TLV for specifying whether the target supports an extended
  486. * version of the HTT tx descriptor. If the target provides this TLV
  487. * and specifies in the TLV that the target supports an extended version
  488. * of the HTT tx descriptor, the target must check the "extension" bit in
  489. * the HTT tx descriptor, and if the extension bit is set, to expect a
  490. * HTT tx MSDU extension descriptor immediately following the HTT tx MSDU
  491. * descriptor. Furthermore, the target must provide room for the HTT
  492. * tx MSDU extension descriptor in the target's TX_FRM buffer.
  493. * This option is intended for systems where the host needs to explicitly
  494. * control the transmission parameters such as tx power for individual
  495. * tx frames.
  496. * The SUPPORT_TX_MSDU_DESC_EXT TLB can be sent by the target to the host
  497. * as a suffix to the VERSION_CONF message to explicitly specify whether
  498. * the target supports the HTT tx MSDU extension descriptor.
  499. * Lack of a SUPPORT_TX_MSDU_DESC_EXT from the target shall be interpreted
  500. * by the host as lack of target support for the HTT tx MSDU extension
  501. * descriptor; the host shall provide HTT tx MSDU extension descriptors in
  502. * the HTT_H2T TX_FRM messages only if the target indicates it supports
  503. * the HTT tx MSDU extension descriptor.
  504. * The host is not required to provide the HTT tx MSDU extension descriptor
  505. * just because the target supports it; the target must check the
  506. * "extension" bit in the HTT tx MSDU descriptor to determine whether an
  507. * extension descriptor is present.
  508. */
  509. enum HTT_OPTION_TLV_SUPPORT_TX_MSDU_DESC_EXT_VALUES {
  510. HTT_OPTION_TLV_TX_MSDU_DESC_EXT_NO_SUPPORT = 0x0,
  511. HTT_OPTION_TLV_TX_MSDU_DESC_EXT_SUPPORT = 0x1,
  512. };
  513. PREPACK struct htt_option_tlv_support_tx_msdu_desc_ext_t {
  514. struct htt_option_tlv_header_t hdr;
  515. A_UINT16 tx_msdu_desc_ext_support; /* SUPPORT_TX_MSDU_DESC_EXT enum */
  516. } POSTPACK;
  517. /*
  518. * For the tcl data command V2 and higher support added a new
  519. * version tag HTT_OPTION_TLV_TAG_TCL_METADATA_VER.
  520. * This will be used as a TLV in HTT_H2T_MSG_TYPE_VERSION_REQ and
  521. * HTT_T2H_MSG_TYPE_VERSION_CONF.
  522. * HTT option TLV for specifying which version of the TCL metadata struct
  523. * should be used:
  524. * V1 -> use htt_tx_tcl_metadata struct
  525. * V2 -> use htt_tx_tcl_metadata_v2 struct
  526. * Old FW will only support V1.
  527. * New FW will support V2. New FW will still support V1, at least during
  528. * a transition period.
  529. * Similarly, old host will only support V1, and new host will support V1 + V2.
  530. *
  531. * The host can provide a HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the
  532. * HTT_H2T_MSG_TYPE_VERSION_REQ to indicate to the target which version(s)
  533. * of TCL metadata the host supports. If the host doesn't provide a
  534. * HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the VERSION_REQ message, it
  535. * is implicitly understood that the host only supports V1.
  536. * The target can provide a HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the
  537. * HTT_T2H_MSG_TYPE_VERSION_CONF to indicate which version of TCL metadata
  538. * the host shall use. The target shall only select one of the versions
  539. * supported by the host. If the target doesn't provide a
  540. * HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the VERSION_CONF message, it
  541. * is implicitly understood that the V1 TCL metadata shall be used.
  542. *
  543. * Feb 2023: Added version HTT_OPTION_TLV_TCL_METADATA_V21 = 21
  544. * read as version 2.1. We added support for Dynamic AST Index Allocation
  545. * for Alder+Pine in version 2.1. For HTT_OPTION_TLV_TCL_METADATA_V2 = 2
  546. * we will retain older behavior of making sure the AST Index for SAWF
  547. * in Pine is allocated using wifitool ath2 setUnitTestCmd 0x48 2 536 1
  548. * and the FW will crash in wal_tx_de_fast.c. For version 2.1 and
  549. * above we will use htt_tx_tcl_svc_class_id_metadata.ast_index
  550. * in TCLV2 command and do the dynamic AST allocations.
  551. */
  552. enum HTT_OPTION_TLV_TCL_METADATA_VER_VALUES {
  553. HTT_OPTION_TLV_TCL_METADATA_V1 = 1,
  554. HTT_OPTION_TLV_TCL_METADATA_V2 = 2,
  555. /* values 3-20 reserved */
  556. HTT_OPTION_TLV_TCL_METADATA_V21 = 21,
  557. };
  558. PREPACK struct htt_option_tlv_tcl_metadata_ver_t {
  559. struct htt_option_tlv_header_t hdr;
  560. A_UINT16 tcl_metadata_ver; /* TCL_METADATA_VER_VALUES enum */
  561. } POSTPACK;
  562. #define HTT_OPTION_TLV_TCL_METADATA_VER_SET(word, value) \
  563. HTT_OPTION_TLV_VALUE0_SET(word, value)
  564. #define HTT_OPTION_TLV_TCL_METADATA_VER_GET(word) \
  565. HTT_OPTION_TLV_VALUE0_GET(word)
  566. typedef struct {
  567. union {
  568. /* BIT [11 : 0] :- tag
  569. * BIT [23 : 12] :- length
  570. * BIT [31 : 24] :- reserved
  571. */
  572. A_UINT32 tag__length;
  573. /*
  574. * The following struct is not endian-portable.
  575. * It is suitable for use within the target, which is known to be
  576. * little-endian.
  577. * The host should use the above endian-portable macros to access
  578. * the tag and length bitfields in an endian-neutral manner.
  579. */
  580. struct {
  581. A_UINT32 tag : 12, /* BIT [11 : 0] */
  582. length : 12, /* BIT [23 : 12] */
  583. reserved : 8; /* BIT [31 : 24] */
  584. };
  585. };
  586. } htt_tlv_hdr_t;
  587. /** HTT stats TLV tag values */
  588. typedef enum {
  589. HTT_STATS_TX_PDEV_CMN_TAG = 0, /* htt_tx_pdev_stats_cmn_tlv */
  590. HTT_STATS_TX_PDEV_UNDERRUN_TAG = 1, /* htt_tx_pdev_stats_urrn_tlv_v */
  591. HTT_STATS_TX_PDEV_SIFS_TAG = 2, /* htt_tx_pdev_stats_sifs_tlv_v */
  592. HTT_STATS_TX_PDEV_FLUSH_TAG = 3, /* htt_tx_pdev_stats_flush_tlv_v */
  593. HTT_STATS_TX_PDEV_PHY_ERR_TAG = 4, /* htt_tx_pdev_stats_phy_err_tlv_v */
  594. HTT_STATS_STRING_TAG = 5, /* htt_stats_string_tlv */
  595. HTT_STATS_TX_HWQ_CMN_TAG = 6, /* htt_tx_hwq_stats_cmn_tlv */
  596. HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG = 7, /* htt_tx_hwq_difs_latency_stats_tlv_v */
  597. HTT_STATS_TX_HWQ_CMD_RESULT_TAG = 8, /* htt_tx_hwq_cmd_result_stats_tlv_v */
  598. HTT_STATS_TX_HWQ_CMD_STALL_TAG = 9, /* htt_tx_hwq_cmd_stall_stats_tlv_v */
  599. HTT_STATS_TX_HWQ_FES_STATUS_TAG = 10, /* htt_tx_hwq_fes_result_stats_tlv_v */
  600. HTT_STATS_TX_TQM_GEN_MPDU_TAG = 11, /* htt_tx_tqm_gen_mpdu_stats_tlv_v */
  601. HTT_STATS_TX_TQM_LIST_MPDU_TAG = 12, /* htt_tx_tqm_list_mpdu_stats_tlv_v */
  602. HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG = 13, /* htt_tx_tqm_list_mpdu_cnt_tlv_v */
  603. HTT_STATS_TX_TQM_CMN_TAG = 14, /* htt_tx_tqm_cmn_stats_tlv */
  604. HTT_STATS_TX_TQM_PDEV_TAG = 15, /* htt_tx_tqm_pdev_stats_tlv_v */
  605. HTT_STATS_TX_TQM_CMDQ_STATUS_TAG = 16, /* htt_tx_tqm_cmdq_status_tlv */
  606. HTT_STATS_TX_DE_EAPOL_PACKETS_TAG = 17, /* htt_tx_de_eapol_packets_stats_tlv */
  607. HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG = 18, /* htt_tx_de_classify_failed_stats_tlv */
  608. HTT_STATS_TX_DE_CLASSIFY_STATS_TAG = 19, /* htt_tx_de_classify_stats_tlv */
  609. HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG = 20, /* htt_tx_de_classify_status_stats_tlv */
  610. HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG = 21, /* htt_tx_de_enqueue_packets_stats_tlv */
  611. HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG = 22, /* htt_tx_de_enqueue_discard_stats_tlv */
  612. HTT_STATS_TX_DE_CMN_TAG = 23, /* htt_tx_de_cmn_stats_tlv */
  613. HTT_STATS_RING_IF_TAG = 24, /* htt_ring_if_stats_tlv */
  614. HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG = 25, /* htt_tx_pdev_mu_mimo_sch_stats_tlv */
  615. HTT_STATS_SFM_CMN_TAG = 26, /* htt_sfm_cmn_tlv */
  616. HTT_STATS_SRING_STATS_TAG = 27, /* htt_sring_stats_tlv */
  617. HTT_STATS_RX_PDEV_FW_STATS_TAG = 28, /* htt_rx_pdev_fw_stats_tlv */
  618. HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG = 29, /* htt_rx_pdev_fw_ring_mpdu_err_tlv_v */
  619. HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG = 30, /* htt_rx_pdev_fw_mpdu_drop_tlv_v */
  620. HTT_STATS_RX_SOC_FW_STATS_TAG = 31, /* htt_rx_soc_fw_stats_tlv */
  621. HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG = 32, /* htt_rx_soc_fw_refill_ring_empty_tlv_v */
  622. HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG = 33, /* htt_rx_soc_fw_refill_ring_num_refill_tlv_v */
  623. HTT_STATS_TX_PDEV_RATE_STATS_TAG = 34, /* htt_tx_pdev_rate_stats_tlv */
  624. HTT_STATS_RX_PDEV_RATE_STATS_TAG = 35, /* htt_rx_pdev_rate_stats_tlv */
  625. HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG = 36, /* htt_tx_pdev_stats_sched_per_txq_tlv */
  626. HTT_STATS_TX_SCHED_CMN_TAG = 37, /* htt_stats_tx_sched_cmn_tlv */
  627. HTT_STATS_TX_PDEV_MUMIMO_MPDU_STATS_TAG = 38, /* htt_tx_pdev_mu_mimo_mpdu_stats_tlv */
  628. HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG = 39, /* htt_sched_txq_cmd_posted_tlv_v */
  629. HTT_STATS_RING_IF_CMN_TAG = 40, /* htt_ring_if_cmn_tlv */
  630. HTT_STATS_SFM_CLIENT_USER_TAG = 41, /* htt_sfm_client_user_tlv_v */
  631. HTT_STATS_SFM_CLIENT_TAG = 42, /* htt_sfm_client_tlv */
  632. HTT_STATS_TX_TQM_ERROR_STATS_TAG = 43, /* htt_tx_tqm_error_stats_tlv */
  633. HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG = 44, /* htt_sched_txq_cmd_reaped_tlv_v */
  634. HTT_STATS_SRING_CMN_TAG = 45, /* htt_sring_cmn_tlv */
  635. HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG = 46, /* htt_tx_selfgen_ac_err_stats_tlv */
  636. HTT_STATS_TX_SELFGEN_CMN_STATS_TAG = 47, /* htt_tx_selfgen_cmn_stats_tlv */
  637. HTT_STATS_TX_SELFGEN_AC_STATS_TAG = 48, /* htt_tx_selfgen_ac_stats_tlv */
  638. HTT_STATS_TX_SELFGEN_AX_STATS_TAG = 49, /* htt_tx_selfgen_ax_stats_tlv */
  639. HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG = 50, /* htt_tx_selfgen_ax_err_stats_tlv */
  640. HTT_STATS_TX_HWQ_MUMIMO_SCH_STATS_TAG = 51, /* htt_tx_hwq_mu_mimo_sch_stats_tlv */
  641. HTT_STATS_TX_HWQ_MUMIMO_MPDU_STATS_TAG = 52, /* htt_tx_hwq_mu_mimo_mpdu_stats_tlv */
  642. HTT_STATS_TX_HWQ_MUMIMO_CMN_STATS_TAG = 53, /* htt_tx_hwq_mu_mimo_cmn_stats_tlv */
  643. HTT_STATS_HW_INTR_MISC_TAG = 54, /* htt_hw_stats_intr_misc_tlv */
  644. HTT_STATS_HW_WD_TIMEOUT_TAG = 55, /* htt_hw_stats_wd_timeout_tlv */
  645. HTT_STATS_HW_PDEV_ERRS_TAG = 56, /* htt_hw_stats_pdev_errs_tlv */
  646. HTT_STATS_COUNTER_NAME_TAG = 57, /* htt_counter_tlv */
  647. HTT_STATS_TX_TID_DETAILS_TAG = 58, /* htt_tx_tid_stats_tlv */
  648. HTT_STATS_RX_TID_DETAILS_TAG = 59, /* htt_rx_tid_stats_tlv */
  649. HTT_STATS_PEER_STATS_CMN_TAG = 60, /* htt_peer_stats_cmn_tlv */
  650. HTT_STATS_PEER_DETAILS_TAG = 61, /* htt_peer_details_tlv */
  651. HTT_STATS_PEER_TX_RATE_STATS_TAG = 62, /* htt_tx_peer_rate_stats_tlv */
  652. HTT_STATS_PEER_RX_RATE_STATS_TAG = 63, /* htt_rx_peer_rate_stats_tlv */
  653. HTT_STATS_PEER_MSDU_FLOWQ_TAG = 64, /* htt_msdu_flow_stats_tlv */
  654. HTT_STATS_TX_DE_COMPL_STATS_TAG = 65, /* htt_tx_de_compl_stats_tlv */
  655. HTT_STATS_WHAL_TX_TAG = 66, /* htt_hw_stats_whal_tx_tlv */
  656. HTT_STATS_TX_PDEV_SIFS_HIST_TAG = 67, /* htt_tx_pdev_stats_sifs_hist_tlv_v */
  657. HTT_STATS_RX_PDEV_FW_STATS_PHY_ERR_TAG = 68, /* htt_rx_pdev_fw_stats_phy_err_tlv */
  658. HTT_STATS_TX_TID_DETAILS_V1_TAG = 69, /* htt_tx_tid_stats_v1_tlv */
  659. HTT_STATS_PDEV_CCA_1SEC_HIST_TAG = 70, /* htt_pdev_cca_stats_hist_tlv (for 1 sec interval stats) */
  660. HTT_STATS_PDEV_CCA_100MSEC_HIST_TAG = 71, /* htt_pdev_cca_stats_hist_tlv (for 100 msec interval stats) */
  661. HTT_STATS_PDEV_CCA_STAT_CUMULATIVE_TAG = 72, /* htt_pdev_stats_cca_stats_tlv */
  662. HTT_STATS_PDEV_CCA_COUNTERS_TAG = 73, /* htt_pdev_stats_cca_counters_tlv */
  663. HTT_STATS_TX_PDEV_MPDU_STATS_TAG = 74, /* htt_tx_pdev_mpdu_stats_tlv */
  664. HTT_STATS_PDEV_TWT_SESSIONS_TAG = 75, /* htt_pdev_stats_twt_sessions_tlv */
  665. HTT_STATS_PDEV_TWT_SESSION_TAG = 76, /* htt_pdev_stats_twt_session_tlv */
  666. HTT_STATS_RX_REFILL_RXDMA_ERR_TAG = 77, /* htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v */
  667. HTT_STATS_RX_REFILL_REO_ERR_TAG = 78, /* htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v */
  668. HTT_STATS_RX_REO_RESOURCE_STATS_TAG = 79, /* htt_rx_reo_debug_stats_tlv_v */
  669. HTT_STATS_TX_SOUNDING_STATS_TAG = 80, /* htt_tx_sounding_stats_tlv */
  670. HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG = 81, /* htt_tx_pdev_stats_tx_ppdu_stats_tlv_v */
  671. HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG = 82, /* htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v */
  672. HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG = 83, /* htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v */
  673. HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG = 84, /* htt_tx_hwq_txop_used_cnt_hist_tlv_v */
  674. HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG = 85, /* htt_tx_de_fw2wbm_ring_full_hist_tlv */
  675. HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG = 86, /* htt_sched_txq_sched_order_su_tlv */
  676. HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG = 87, /* htt_sched_txq_sched_eligibility_tlv */
  677. HTT_STATS_PDEV_OBSS_PD_TAG = 88, /* htt_pdev_obss_pd_stats_tlv */
  678. HTT_STATS_HW_WAR_TAG = 89, /* htt_hw_war_stats_tlv */
  679. HTT_STATS_RING_BACKPRESSURE_STATS_TAG = 90, /* htt_ring_backpressure_stats_tlv */
  680. HTT_STATS_LATENCY_PROF_STATS_TAG = 91, /* htt_latency_prof_stats_tlv */
  681. HTT_STATS_LATENCY_CTX_TAG = 92, /* htt_latency_prof_ctx_tlv */
  682. HTT_STATS_LATENCY_CNT_TAG = 93, /* htt_latency_prof_cnt_tlv */
  683. HTT_STATS_RX_PDEV_UL_TRIG_STATS_TAG = 94, /* htt_rx_pdev_ul_trigger_stats_tlv */
  684. HTT_STATS_RX_PDEV_UL_OFDMA_USER_STATS_TAG = 95, /* htt_rx_pdev_ul_ofdma_user_stats_tlv */
  685. HTT_STATS_RX_PDEV_UL_MIMO_USER_STATS_TAG = 96, /* htt_rx_pdev_ul_mimo_user_stats_tlv */
  686. HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_STATS_TAG = 97, /* htt_rx_pdev_ul_mumimo_trig_stats_tlv */
  687. HTT_STATS_RX_FSE_STATS_TAG = 98, /* htt_rx_fse_stats_tlv */
  688. HTT_STATS_PEER_SCHED_STATS_TAG = 99, /* htt_peer_sched_stats_tlv */
  689. HTT_STATS_SCHED_TXQ_SUPERCYCLE_TRIGGER_TAG = 100, /* htt_sched_txq_supercycle_triggers_tlv_v */
  690. HTT_STATS_PEER_CTRL_PATH_TXRX_STATS_TAG = 101, /* htt_peer_ctrl_path_txrx_stats_tlv */
  691. HTT_STATS_PDEV_CTRL_PATH_TX_STATS_TAG = 102, /* htt_pdev_ctrl_path_tx_stats_tlv */
  692. HTT_STATS_RX_PDEV_RATE_EXT_STATS_TAG = 103, /* htt_rx_pdev_rate_ext_stats_tlv */
  693. HTT_STATS_TX_PDEV_DL_MU_MIMO_STATS_TAG = 104, /* htt_tx_pdev_dl_mu_mimo_sch_stats_tlv */
  694. HTT_STATS_TX_PDEV_UL_MU_MIMO_STATS_TAG = 105, /* htt_tx_pdev_ul_mu_mimo_sch_stats_tlv */
  695. HTT_STATS_TX_PDEV_DL_MU_OFDMA_STATS_TAG = 106, /* htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv */
  696. HTT_STATS_TX_PDEV_UL_MU_OFDMA_STATS_TAG = 107, /* htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv */
  697. HTT_STATS_PDEV_TX_RATE_TXBF_STATS_TAG = 108, /* htt_tx_peer_rate_txbf_stats_tlv */
  698. HTT_STATS_UNSUPPORTED_ERROR_STATS_TAG = 109, /* htt_stats_error_tlv_v */
  699. HTT_STATS_UNAVAILABLE_ERROR_STATS_TAG = 110, /* htt_stats_error_tlv_v */
  700. HTT_STATS_TX_SELFGEN_AC_SCHED_STATUS_STATS_TAG = 111, /* htt_tx_selfgen_ac_sched_status_stats_tlv */
  701. HTT_STATS_TX_SELFGEN_AX_SCHED_STATUS_STATS_TAG = 112, /* htt_tx_selfgen_ax_sched_status_stats_tlv */
  702. HTT_STATS_TXBF_OFDMA_NDPA_STATS_TAG = 113, /* htt_txbf_ofdma_ndpa_stats_tlv - DEPRECATED */
  703. HTT_STATS_TXBF_OFDMA_NDP_STATS_TAG = 114, /* htt_txbf_ofdma_ndp_stats_tlv - DEPRECATED */
  704. HTT_STATS_TXBF_OFDMA_BRP_STATS_TAG = 115, /* htt_txbf_ofdma_brp_stats_tlv - DEPRECATED */
  705. HTT_STATS_TXBF_OFDMA_STEER_STATS_TAG = 116, /* htt_txbf_ofdma_steer_stats_tlv - DEPRECATED */
  706. HTT_STATS_STA_UL_OFDMA_STATS_TAG = 117, /* htt_sta_ul_ofdma_stats_tlv */
  707. HTT_STATS_VDEV_RTT_RESP_STATS_TAG = 118, /* htt_vdev_rtt_resp_stats_tlv */
  708. HTT_STATS_PKTLOG_AND_HTT_RING_STATS_TAG = 119, /* htt_pktlog_and_htt_ring_stats_tlv */
  709. HTT_STATS_DLPAGER_STATS_TAG = 120, /* htt_dlpager_stats_tlv */
  710. HTT_STATS_PHY_COUNTERS_TAG = 121, /* htt_phy_counters_tlv */
  711. HTT_STATS_PHY_STATS_TAG = 122, /* htt_phy_stats_tlv */
  712. HTT_STATS_PHY_RESET_COUNTERS_TAG = 123, /* htt_phy_reset_counters_tlv */
  713. HTT_STATS_PHY_RESET_STATS_TAG = 124, /* htt_phy_reset_stats_tlv */
  714. HTT_STATS_SOC_TXRX_STATS_COMMON_TAG = 125, /* htt_t2h_soc_txrx_stats_common_tlv */
  715. HTT_STATS_VDEV_TXRX_STATS_HW_STATS_TAG = 126, /* htt_t2h_vdev_txrx_stats_hw_stats_tlv */
  716. HTT_STATS_VDEV_RTT_INIT_STATS_TAG = 127, /* htt_vdev_rtt_init_stats_tlv */
  717. HTT_STATS_PER_RATE_STATS_TAG = 128, /* htt_tx_rate_stats_per_tlv */
  718. HTT_STATS_MU_PPDU_DIST_TAG = 129, /* htt_pdev_mu_ppdu_dist_tlv */
  719. HTT_STATS_TX_PDEV_MUMIMO_GRP_STATS_TAG = 130, /* htt_tx_pdev_mumimo_grp_stats_tlv */
  720. HTT_STATS_TX_PDEV_BE_RATE_STATS_TAG = 131, /* htt_tx_pdev_rate_stats_be_tlv */
  721. HTT_STATS_AST_ENTRY_TAG = 132, /* htt_ast_entry_tlv */
  722. HTT_STATS_TX_PDEV_BE_DL_MU_OFDMA_STATS_TAG = 133, /* htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv */
  723. HTT_STATS_TX_PDEV_BE_UL_MU_OFDMA_STATS_TAG = 134, /* htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv */
  724. HTT_STATS_TX_PDEV_RATE_STATS_BE_OFDMA_TAG = 135, /* htt_tx_pdev_rate_stats_be_ofdma_tlv */
  725. HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_BE_STATS_TAG = 136, /* htt_rx_pdev_ul_mumimo_trig_be_stats_tlv */
  726. HTT_STATS_TX_SELFGEN_BE_ERR_STATS_TAG = 137, /* htt_tx_selfgen_be_err_stats_tlv */
  727. HTT_STATS_TX_SELFGEN_BE_STATS_TAG = 138, /* htt_tx_selfgen_be_stats_tlv */
  728. HTT_STATS_TX_SELFGEN_BE_SCHED_STATUS_STATS_TAG = 139, /* htt_tx_selfgen_be_sched_status_stats_tlv */
  729. HTT_STATS_TX_PDEV_BE_UL_MU_MIMO_STATS_TAG = 140, /* htt_tx_pdev_be_ul_mu_mimo_sch_stats_tlv */
  730. HTT_STATS_RX_PDEV_BE_UL_MIMO_USER_STATS_TAG = 141, /* htt_rx_pdev_be_ul_mimo_user_stats_tlv */
  731. HTT_STATS_RX_RING_STATS_TAG = 142, /* htt_rx_fw_ring_stats_tlv_v */
  732. HTT_STATS_RX_PDEV_BE_UL_TRIG_STATS_TAG = 143, /* htt_rx_pdev_be_ul_trigger_stats_tlv */
  733. HTT_STATS_TX_PDEV_SAWF_RATE_STATS_TAG = 144, /* htt_tx_pdev_rate_stats_sawf_tlv */
  734. HTT_STATS_STRM_GEN_MPDUS_TAG = 145, /* htt_stats_strm_gen_mpdus_tlv_t */
  735. HTT_STATS_STRM_GEN_MPDUS_DETAILS_TAG = 146, /* htt_stats_strm_gen_mpdus_details_tlv_t */
  736. HTT_STATS_TXBF_OFDMA_AX_NDPA_STATS_TAG = 147, /* htt_txbf_ofdma_ax_ndpa_stats_tlv */
  737. HTT_STATS_TXBF_OFDMA_AX_NDP_STATS_TAG = 148, /* htt_txbf_ofdma_ax_ndp_stats_tlv */
  738. HTT_STATS_TXBF_OFDMA_AX_BRP_STATS_TAG = 149, /* htt_txbf_ofdma_ax_brp_stats_tlv */
  739. HTT_STATS_TXBF_OFDMA_AX_STEER_STATS_TAG = 150, /* htt_txbf_ofdma_ax_steer_stats_tlv */
  740. HTT_STATS_TXBF_OFDMA_BE_NDPA_STATS_TAG = 151, /* htt_txbf_ofdma_be_ndpa_stats_tlv */
  741. HTT_STATS_TXBF_OFDMA_BE_NDP_STATS_TAG = 152, /* htt_txbf_ofdma_be_ndp_stats_tlv */
  742. HTT_STATS_TXBF_OFDMA_BE_BRP_STATS_TAG = 153, /* htt_txbf_ofdma_be_brp_stats_tlv */
  743. HTT_STATS_TXBF_OFDMA_BE_STEER_STATS_TAG = 154, /* htt_txbf_ofdma_be_steer_stats_tlv */
  744. HTT_STATS_DMAC_RESET_STATS_TAG = 155, /* htt_dmac_reset_stats_tlv */
  745. HTT_STATS_RX_PDEV_BE_UL_OFDMA_USER_STATS_TAG = 156, /* htt_rx_pdev_be_ul_ofdma_user_stats_tlv */
  746. HTT_STATS_PHY_TPC_STATS_TAG = 157, /* htt_phy_tpc_stats_tlv */
  747. HTT_STATS_PDEV_PUNCTURE_STATS_TAG = 158, /* htt_pdev_puncture_stats_tlv */
  748. HTT_STATS_ML_PEER_DETAILS_TAG = 159, /* htt_ml_peer_details_tlv */
  749. HTT_STATS_ML_PEER_EXT_DETAILS_TAG = 160, /* htt_ml_peer_ext_details_tlv */
  750. HTT_STATS_ML_LINK_INFO_DETAILS_TAG = 161, /* htt_ml_link_info_tlv */
  751. HTT_STATS_TX_PDEV_PPDU_DUR_TAG = 162, /* htt_tx_pdev_ppdu_dur_stats_tlv */
  752. HTT_STATS_RX_PDEV_PPDU_DUR_TAG = 163, /* htt_rx_pdev_ppdu_dur_stats_tlv */
  753. HTT_STATS_ODD_PDEV_MANDATORY_TAG = 164, /* htt_odd_mandatory_pdev_stats_tlv */
  754. HTT_STATS_PDEV_SCHED_ALGO_OFDMA_STATS_TAG = 165, /* htt_pdev_sched_algo_ofdma_stats_tlv */
  755. HTT_DBG_ODD_MANDATORY_MUMIMO_TAG = 166, /* htt_odd_mandatory_mumimo_pdev_stats_tlv */
  756. HTT_DBG_ODD_MANDATORY_MUOFDMA_TAG = 167, /* htt_odd_mandatory_muofdma_pdev_stats_tlv */
  757. HTT_STATS_LATENCY_PROF_CAL_STATS_TAG = 168, /* htt_latency_prof_cal_stats_tlv */
  758. HTT_STATS_TX_PDEV_MUEDCA_PARAMS_STATS_TAG = 169, /* htt_tx_pdev_muedca_params_stats_tlv_v - DEPRECATED */
  759. HTT_STATS_PDEV_BW_MGR_STATS_TAG = 170, /* htt_pdev_bw_mgr_stats_tlv */
  760. HTT_STATS_TX_PDEV_AP_EDCA_PARAMS_STATS_TAG = 171, /* htt_tx_pdev_ap_edca_params_stats_tlv_v */
  761. HTT_STATS_TXBF_OFDMA_AX_STEER_MPDU_STATS_TAG = 172, /* htt_txbf_ofdma_ax_steer_mpdu_stats_tlv */
  762. HTT_STATS_TXBF_OFDMA_BE_STEER_MPDU_STATS_TAG = 173, /* htt_txbf_ofdma_be_steer_mpdu_stats_tlv */
  763. HTT_STATS_PEER_AX_OFDMA_STATS_TAG = 174, /* htt_peer_ax_ofdma_stats_tlv */
  764. HTT_STATS_TX_PDEV_MU_EDCA_PARAMS_STATS_TAG = 175, /* htt_tx_pdev_mu_edca_params_stats_tlv_v */
  765. HTT_STATS_PDEV_MBSSID_CTRL_FRAME_STATS_TAG = 176, /* htt_pdev_mbssid_ctrl_frame_stats_tlv */
  766. HTT_STATS_TX_PDEV_MLO_ABORT_TAG = 177, /* htt_tx_pdev_stats_mlo_abort_tlv_v */
  767. HTT_STATS_TX_PDEV_MLO_TXOP_ABORT_TAG = 178, /* htt_tx_pdev_stats_mlo_txop_abort_tlv_v */
  768. HTT_STATS_UMAC_SSR_TAG = 179, /* htt_umac_ssr_stats_tlv */
  769. HTT_STATS_PEER_BE_OFDMA_STATS_TAG = 180, /* htt_peer_be_ofdma_stats_tlv */
  770. HTT_STATS_MLO_UMAC_SSR_TRIGGER_TAG = 181, /* htt_mlo_umac_ssr_trigger_stats_tlv */
  771. HTT_STATS_MLO_UMAC_SSR_CMN_TAG = 182, /* htt_mlo_umac_ssr_common_stats_tlv */
  772. HTT_STATS_MLO_UMAC_SSR_KPI_TSTMP_TAG = 183, /* htt_mlo_umac_ssr_kpi_tstamp_stats_tlv */
  773. HTT_STATS_MLO_UMAC_SSR_DBG_TAG = 184, /* htt_mlo_umac_ssr_dbg_tlv */
  774. HTT_STATS_MLO_UMAC_SSR_HANDSHAKE_TAG = 185, /* htt_mlo_umac_htt_handshake_stats_tlv */
  775. HTT_STATS_MLO_UMAC_SSR_MLO_TAG = 186, /* htt_mlo_umac_ssr_mlo_stats_tlv */
  776. HTT_STATS_PDEV_TDMA_TAG = 187, /* htt_pdev_tdma_stats_tlv */
  777. HTT_STATS_CODEL_SVC_CLASS_TAG = 188, /* htt_codel_svc_class_stats_tlv */
  778. HTT_STATS_CODEL_MSDUQ_TAG = 189, /* htt_codel_msduq_stats_tlv */
  779. HTT_STATS_MLO_SCHED_STATS_TAG = 190, /* htt_mlo_sched_stats_tlv */
  780. HTT_STATS_MAX_TAG,
  781. } htt_stats_tlv_tag_t;
  782. /* retain deprecated enum name as an alias for the current enum name */
  783. typedef htt_stats_tlv_tag_t htt_tlv_tag_t;
  784. #define HTT_STATS_TLV_TAG_M 0x00000fff
  785. #define HTT_STATS_TLV_TAG_S 0
  786. #define HTT_STATS_TLV_LENGTH_M 0x00fff000
  787. #define HTT_STATS_TLV_LENGTH_S 12
  788. #define HTT_STATS_TLV_TAG_GET(_var) \
  789. (((_var) & HTT_STATS_TLV_TAG_M) >> \
  790. HTT_STATS_TLV_TAG_S)
  791. #define HTT_STATS_TLV_TAG_SET(_var, _val) \
  792. do { \
  793. HTT_CHECK_SET_VAL(HTT_STATS_TLV_TAG, _val); \
  794. ((_var) |= ((_val) << HTT_STATS_TLV_TAG_S)); \
  795. } while (0)
  796. #define HTT_STATS_TLV_LENGTH_GET(_var) \
  797. (((_var) & HTT_STATS_TLV_LENGTH_M) >> \
  798. HTT_STATS_TLV_LENGTH_S)
  799. #define HTT_STATS_TLV_LENGTH_SET(_var, _val) \
  800. do { \
  801. HTT_CHECK_SET_VAL(HTT_STATS_TLV_LENGTH, _val); \
  802. ((_var) |= ((_val) << HTT_STATS_TLV_LENGTH_S)); \
  803. } while (0)
  804. /*=== host -> target messages ===============================================*/
  805. enum htt_h2t_msg_type {
  806. HTT_H2T_MSG_TYPE_VERSION_REQ = 0x0,
  807. HTT_H2T_MSG_TYPE_TX_FRM = 0x1,
  808. HTT_H2T_MSG_TYPE_RX_RING_CFG = 0x2,
  809. HTT_H2T_MSG_TYPE_STATS_REQ = 0x3,
  810. HTT_H2T_MSG_TYPE_SYNC = 0x4,
  811. HTT_H2T_MSG_TYPE_AGGR_CFG = 0x5,
  812. HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG = 0x6,
  813. DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX = 0x7, /* no longer used */
  814. HTT_H2T_MSG_TYPE_WDI_IPA_CFG = 0x8,
  815. HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ = 0x9,
  816. HTT_H2T_MSG_TYPE_AGGR_CFG_EX = 0xa, /* per vdev amsdu subfrm limit */
  817. HTT_H2T_MSG_TYPE_SRING_SETUP = 0xb,
  818. HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG = 0xc,
  819. HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY = 0xd,
  820. HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY = 0xe,
  821. HTT_H2T_MSG_TYPE_RFS_CONFIG = 0xf,
  822. HTT_H2T_MSG_TYPE_EXT_STATS_REQ = 0x10,
  823. HTT_H2T_MSG_TYPE_PPDU_STATS_CFG = 0x11,
  824. HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG = 0x12,
  825. HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG = 0x13,
  826. HTT_H2T_MSG_TYPE_CHAN_CALDATA = 0x14,
  827. HTT_H2T_MSG_TYPE_RX_FISA_CFG = 0x15,
  828. HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG = 0x16,
  829. HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE = 0x17,
  830. HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE = 0x18,
  831. HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG = 0x19,
  832. HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG = 0x1a,
  833. HTT_H2T_MSG_TYPE_TX_MONITOR_CFG = 0x1b,
  834. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ = 0x1c,
  835. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ = 0x1d,
  836. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ = 0x1e,
  837. HTT_H2T_MSG_TYPE_MSI_SETUP = 0x1f,
  838. HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ = 0x20,
  839. HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP = 0x21,
  840. HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET = 0x22,
  841. HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP = 0x23,
  842. HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_RESP = 0x24,
  843. HTT_H2T_MSG_TYPE_TX_LATENCY_STATS_CFG = 0x25,
  844. /* keep this last */
  845. HTT_H2T_NUM_MSGS
  846. };
  847. /*
  848. * HTT host to target message type -
  849. * stored in bits 7:0 of the first word of the message
  850. */
  851. #define HTT_H2T_MSG_TYPE_M 0xff
  852. #define HTT_H2T_MSG_TYPE_S 0
  853. #define HTT_H2T_MSG_TYPE_SET(word, msg_type) \
  854. do { \
  855. HTT_CHECK_SET_VAL(HTT_H2T_MSG_TYPE, msg_type); \
  856. (word) |= ((msg_type) << HTT_H2T_MSG_TYPE_S); \
  857. } while (0)
  858. #define HTT_H2T_MSG_TYPE_GET(word) \
  859. (((word) & HTT_H2T_MSG_TYPE_M) >> HTT_H2T_MSG_TYPE_S)
  860. /**
  861. * @brief host -> target version number request message definition
  862. *
  863. * MSG_TYPE => HTT_H2T_MSG_TYPE_VERSION_REQ
  864. *
  865. *
  866. * |31 24|23 16|15 8|7 0|
  867. * |----------------+----------------+----------------+----------------|
  868. * | reserved | msg type |
  869. * |-------------------------------------------------------------------|
  870. * : option request TLV (optional) |
  871. * :...................................................................:
  872. *
  873. * The VER_REQ message may consist of a single 4-byte word, or may be
  874. * extended with TLVs that specify which HTT options the host is requesting
  875. * from the target.
  876. * The following option TLVs may be appended to the VER_REQ message:
  877. * - HL_SUPPRESS_TX_COMPL_IND
  878. * - HL_MAX_TX_QUEUE_GROUPS
  879. * These TLVs may appear in an arbitrary order. Any number of these TLVs
  880. * may be appended to the VER_REQ message (but only one TLV of each type).
  881. *
  882. * Header fields:
  883. * - MSG_TYPE
  884. * Bits 7:0
  885. * Purpose: identifies this as a version number request message
  886. * Value: 0x0 (HTT_H2T_MSG_TYPE_VERSION_REQ)
  887. */
  888. #define HTT_VER_REQ_BYTES 4
  889. /* TBDXXX: figure out a reasonable number */
  890. #define HTT_HL_DATA_SVC_PIPE_DEPTH 24
  891. #define HTT_LL_DATA_SVC_PIPE_DEPTH 64
  892. /**
  893. * @brief HTT tx MSDU descriptor
  894. *
  895. * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_FRM
  896. *
  897. * @details
  898. * The HTT tx MSDU descriptor is created by the host HTT SW for each
  899. * tx MSDU. The HTT tx MSDU descriptor contains the information that
  900. * the target firmware needs for the FW's tx processing, particularly
  901. * for creating the HW msdu descriptor.
  902. * The same HTT tx descriptor is used for HL and LL systems, though
  903. * a few fields within the tx descriptor are used only by LL or
  904. * only by HL.
  905. * The HTT tx descriptor is defined in two manners: by a struct with
  906. * bitfields, and by a series of [dword offset, bit mask, bit shift]
  907. * definitions.
  908. * The target should use the struct def, for simplicitly and clarity,
  909. * but the host shall use the bit-mast + bit-shift defs, to be endian-
  910. * neutral. Specifically, the host shall use the get/set macros built
  911. * around the mask + shift defs.
  912. */
  913. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_S 0
  914. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_M 0x1
  915. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_S 1
  916. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_M 0x2
  917. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_S 2
  918. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_M 0x4
  919. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_S 3
  920. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_M 0x8
  921. #define HTT_TX_VDEV_ID_WORD 0
  922. #define HTT_TX_VDEV_ID_MASK 0x3f
  923. #define HTT_TX_VDEV_ID_SHIFT 16
  924. #define HTT_TX_L3_CKSUM_OFFLOAD 1
  925. #define HTT_TX_L4_CKSUM_OFFLOAD 2
  926. #define HTT_TX_MSDU_LEN_DWORD 1
  927. #define HTT_TX_MSDU_LEN_MASK 0xffff;
  928. /*
  929. * HTT_VAR_PADDR macros
  930. * Allow physical / bus addresses to be either a single 32-bit value,
  931. * or a 64-bit value, stored as a little-endian lo,hi pair of 32-bit parts
  932. */
  933. #define HTT_VAR_PADDR32(var_name) \
  934. A_UINT32 var_name
  935. #define HTT_VAR_PADDR64_LE(var_name) \
  936. struct { \
  937. /* little-endian: lo precedes hi */ \
  938. A_UINT32 lo; \
  939. A_UINT32 hi; \
  940. } var_name
  941. /*
  942. * TEMPLATE_HTT_TX_MSDU_DESC_T:
  943. * This macro defines a htt_tx_msdu_descXXX_t in which any physical
  944. * addresses are stored in a XXX-bit field.
  945. * This macro is used to define both htt_tx_msdu_desc32_t and
  946. * htt_tx_msdu_desc64_t structs.
  947. */
  948. #define TEMPLATE_HTT_TX_MSDU_DESC_T(_paddr_bits_, _paddr__frags_desc_ptr_) \
  949. PREPACK struct htt_tx_msdu_desc ## _paddr_bits_ ## _t \
  950. { \
  951. /* DWORD 0: flags and meta-data */ \
  952. A_UINT32 \
  953. msg_type: 8, /* HTT_H2T_MSG_TYPE_TX_FRM */ \
  954. \
  955. /* pkt_subtype - \
  956. * Detailed specification of the tx frame contents, extending the \
  957. * general specification provided by pkt_type. \
  958. * FIX THIS: ADD COMPLETE SPECS FOR THIS FIELDS VALUE, e.g. \
  959. * pkt_type | pkt_subtype \
  960. * ============================================================== \
  961. * 802.3 | bit 0:3 - Reserved \
  962. * | bit 4: 0x0 - Copy-Engine Classification Results \
  963. * | not appended to the HTT message \
  964. * | 0x1 - Copy-Engine Classification Results \
  965. * | appended to the HTT message in the \
  966. * | format: \
  967. * | [HTT tx desc, frame header, \
  968. * | CE classification results] \
  969. * | The CE classification results begin \
  970. * | at the next 4-byte boundary after \
  971. * | the frame header. \
  972. * ------------+------------------------------------------------- \
  973. * Eth2 | bit 0:3 - Reserved \
  974. * | bit 4: 0x0 - Copy-Engine Classification Results \
  975. * | not appended to the HTT message \
  976. * | 0x1 - Copy-Engine Classification Results \
  977. * | appended to the HTT message. \
  978. * | See the above specification of the \
  979. * | CE classification results location. \
  980. * ------------+------------------------------------------------- \
  981. * native WiFi | bit 0:3 - Reserved \
  982. * | bit 4: 0x0 - Copy-Engine Classification Results \
  983. * | not appended to the HTT message \
  984. * | 0x1 - Copy-Engine Classification Results \
  985. * | appended to the HTT message. \
  986. * | See the above specification of the \
  987. * | CE classification results location. \
  988. * ------------+------------------------------------------------- \
  989. * mgmt | 0x0 - 802.11 MAC header absent \
  990. * | 0x1 - 802.11 MAC header present \
  991. * ------------+------------------------------------------------- \
  992. * raw | bit 0: 0x0 - 802.11 MAC header absent \
  993. * | 0x1 - 802.11 MAC header present \
  994. * | bit 1: 0x0 - allow aggregation \
  995. * | 0x1 - don't allow aggregation \
  996. * | bit 2: 0x0 - perform encryption \
  997. * | 0x1 - don't perform encryption \
  998. * | bit 3: 0x0 - perform tx classification / queuing \
  999. * | 0x1 - don't perform tx classification; \
  1000. * | insert the frame into the "misc" \
  1001. * | tx queue \
  1002. * | bit 4: 0x0 - Copy-Engine Classification Results \
  1003. * | not appended to the HTT message \
  1004. * | 0x1 - Copy-Engine Classification Results \
  1005. * | appended to the HTT message. \
  1006. * | See the above specification of the \
  1007. * | CE classification results location. \
  1008. */ \
  1009. pkt_subtype: 5, \
  1010. \
  1011. /* pkt_type - \
  1012. * General specification of the tx frame contents. \
  1013. * The htt_pkt_type enum should be used to specify and check the \
  1014. * value of this field. \
  1015. */ \
  1016. pkt_type: 3, \
  1017. \
  1018. /* vdev_id - \
  1019. * ID for the vdev that is sending this tx frame. \
  1020. * For certain non-standard packet types, e.g. pkt_type == raw \
  1021. * and (pkt_subtype >> 3) == 1, this field is not relevant/valid. \
  1022. * This field is used primarily for determining where to queue \
  1023. * broadcast and multicast frames. \
  1024. */ \
  1025. vdev_id: 6, \
  1026. /* ext_tid - \
  1027. * The extended traffic ID. \
  1028. * If the TID is unknown, the extended TID is set to \
  1029. * HTT_TX_EXT_TID_INVALID. \
  1030. * If the tx frame is QoS data, then the extended TID has the 0-15 \
  1031. * value of the QoS TID. \
  1032. * If the tx frame is non-QoS data, then the extended TID is set to \
  1033. * HTT_TX_EXT_TID_NON_QOS. \
  1034. * If the tx frame is multicast or broadcast, then the extended TID \
  1035. * is set to HTT_TX_EXT_TID_MCAST_BCAST. \
  1036. */ \
  1037. ext_tid: 5, \
  1038. \
  1039. /* postponed - \
  1040. * This flag indicates whether the tx frame has been downloaded to \
  1041. * the target before but discarded by the target, and now is being \
  1042. * downloaded again; or if this is a new frame that is being \
  1043. * downloaded for the first time. \
  1044. * This flag allows the target to determine the correct order for \
  1045. * transmitting new vs. old frames. \
  1046. * value: 0 -> new frame, 1 -> re-send of a previously sent frame \
  1047. * This flag only applies to HL systems, since in LL systems, \
  1048. * the tx flow control is handled entirely within the target. \
  1049. */ \
  1050. postponed: 1, \
  1051. \
  1052. /* extension - \
  1053. * This flag indicates whether a HTT tx MSDU extension descriptor \
  1054. * (htt_tx_msdu_desc_ext_t) follows this HTT tx MSDU descriptor. \
  1055. * \
  1056. * 0x0 - no extension MSDU descriptor is present \
  1057. * 0x1 - an extension MSDU descriptor immediately follows the \
  1058. * regular MSDU descriptor \
  1059. */ \
  1060. extension: 1, \
  1061. \
  1062. /* cksum_offload - \
  1063. * This flag indicates whether checksum offload is enabled or not \
  1064. * for this frame. Target FW use this flag to turn on HW checksumming \
  1065. * 0x0 - No checksum offload \
  1066. * 0x1 - L3 header checksum only \
  1067. * 0x2 - L4 checksum only \
  1068. * 0x3 - L3 header checksum + L4 checksum \
  1069. */ \
  1070. cksum_offload: 2, \
  1071. \
  1072. /* tx_comp_req - \
  1073. * This flag indicates whether Tx Completion \
  1074. * from fw is required or not. \
  1075. * This flag is only relevant if tx completion is not \
  1076. * universally enabled. \
  1077. * For all LL systems, tx completion is mandatory, \
  1078. * so this flag will be irrelevant. \
  1079. * For HL systems tx completion is optional, but HL systems in which \
  1080. * the bus throughput exceeds the WLAN throughput will \
  1081. * probably want to always use tx completion, and thus \
  1082. * would not check this flag. \
  1083. * This flag is required when tx completions are not used universally, \
  1084. * but are still required for certain tx frames for which \
  1085. * an OTA delivery acknowledgment is needed by the host. \
  1086. * In practice, this would be for HL systems in which the \
  1087. * bus throughput is less than the WLAN throughput. \
  1088. * \
  1089. * 0x0 - Tx Completion Indication from Fw not required \
  1090. * 0x1 - Tx Completion Indication from Fw is required \
  1091. */ \
  1092. tx_compl_req: 1; \
  1093. \
  1094. \
  1095. /* DWORD 1: MSDU length and ID */ \
  1096. A_UINT32 \
  1097. len: 16, /* MSDU length, in bytes */ \
  1098. id: 16; /* MSDU ID used to identify the MSDU to the host, \
  1099. * and this id is used to calculate fragmentation \
  1100. * descriptor pointer inside the target based on \
  1101. * the base address, configured inside the target. \
  1102. */ \
  1103. \
  1104. /* DWORD 2 (or 2-3): fragmentation descriptor bus address */ \
  1105. /* frags_desc_ptr - \
  1106. * The fragmentation descriptor pointer tells the HW's MAC DMA \
  1107. * where the tx frame's fragments reside in memory. \
  1108. * This field only applies to LL systems, since in HL systems the \
  1109. * (degenerate single-fragment) fragmentation descriptor is created \
  1110. * within the target. \
  1111. */ \
  1112. _paddr__frags_desc_ptr_; \
  1113. \
  1114. /* DWORD 3 (or 4): peerid, chanfreq */ \
  1115. /* \
  1116. * Peer ID : Target can use this value to know which peer-id packet \
  1117. * destined to. \
  1118. * It's intended to be specified by host in case of NAWDS. \
  1119. */ \
  1120. A_UINT16 peerid; \
  1121. \
  1122. /* \
  1123. * Channel frequency: This identifies the desired channel \
  1124. * frequency (in mhz) for tx frames. This is used by FW to help \
  1125. * determine when it is safe to transmit or drop frames for \
  1126. * off-channel operation. \
  1127. * The default value of zero indicates to FW that the corresponding \
  1128. * VDEV's home channel (if there is one) is the desired channel \
  1129. * frequency. \
  1130. */ \
  1131. A_UINT16 chanfreq; \
  1132. \
  1133. /* Reason reserved is commented is increasing the htt structure size \
  1134. * leads to some weird issues. \
  1135. * A_UINT32 reserved_dword3_bits0_31; \
  1136. */ \
  1137. } POSTPACK
  1138. /* define a htt_tx_msdu_desc32_t type */
  1139. TEMPLATE_HTT_TX_MSDU_DESC_T(32, HTT_VAR_PADDR32(frags_desc_ptr));
  1140. /* define a htt_tx_msdu_desc64_t type */
  1141. TEMPLATE_HTT_TX_MSDU_DESC_T(64, HTT_VAR_PADDR64_LE(frags_desc_ptr));
  1142. /*
  1143. * Make htt_tx_msdu_desc_t be an alias for either
  1144. * htt_tx_msdu_desc32_t or htt_tx_msdu_desc64_t
  1145. */
  1146. #if HTT_PADDR64
  1147. #define htt_tx_msdu_desc_t htt_tx_msdu_desc64_t
  1148. #else
  1149. #define htt_tx_msdu_desc_t htt_tx_msdu_desc32_t
  1150. #endif
  1151. /* decriptor information for Management frame*/
  1152. /*
  1153. * THIS htt_mgmt_tx_desc_t STRUCT IS DEPRECATED - DON'T USE IT.
  1154. * BOTH MANAGEMENT AND DATA FRAMES SHOULD USE htt_tx_msdu_desc_t.
  1155. */
  1156. #define HTT_MGMT_FRM_HDR_DOWNLOAD_LEN 32
  1157. extern A_UINT32 mgmt_hdr_len;
  1158. PREPACK struct htt_mgmt_tx_desc_t {
  1159. A_UINT32 msg_type;
  1160. #if HTT_PADDR64
  1161. A_UINT64 frag_paddr; /* DMAble address of the data */
  1162. #else
  1163. A_UINT32 frag_paddr; /* DMAble address of the data */
  1164. #endif
  1165. A_UINT32 desc_id; /* returned to host during completion
  1166. * to free the meory*/
  1167. A_UINT32 len; /* Fragment length */
  1168. A_UINT32 vdev_id; /* virtual device ID*/
  1169. A_UINT8 hdr[HTT_MGMT_FRM_HDR_DOWNLOAD_LEN]; /* frm header */
  1170. } POSTPACK;
  1171. PREPACK struct htt_mgmt_tx_compl_ind {
  1172. A_UINT32 desc_id;
  1173. A_UINT32 status;
  1174. } POSTPACK;
  1175. /*
  1176. * This SDU header size comes from the summation of the following:
  1177. * 1. Max of:
  1178. * a. Native WiFi header, for native WiFi frames: 24 bytes
  1179. * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4)
  1180. * b. 802.11 header, for raw frames: 36 bytes
  1181. * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4,
  1182. * QoS header, HT header)
  1183. * c. 802.3 header, for ethernet frames: 14 bytes
  1184. * (destination address, source address, ethertype / length)
  1185. * 2. Max of:
  1186. * a. IPv4 header, up through the DiffServ Code Point: 2 bytes
  1187. * b. IPv6 header, up through the Traffic Class: 2 bytes
  1188. * 3. 802.1Q VLAN header: 4 bytes
  1189. * 4. LLC/SNAP header: 8 bytes
  1190. */
  1191. #define HTT_TX_HDR_SIZE_NATIVE_WIFI 30
  1192. #define HTT_TX_HDR_SIZE_802_11_RAW 36
  1193. #define HTT_TX_HDR_SIZE_ETHERNET 14
  1194. #define HTT_TX_HDR_SIZE_OUTER_HDR_MAX HTT_TX_HDR_SIZE_802_11_RAW
  1195. A_COMPILE_TIME_ASSERT(
  1196. htt_encap_hdr_size_max_check_nwifi,
  1197. HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_NATIVE_WIFI);
  1198. A_COMPILE_TIME_ASSERT(
  1199. htt_encap_hdr_size_max_check_enet,
  1200. HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_ETHERNET);
  1201. #define HTT_HL_TX_HDR_SIZE_IP 1600 /* also include payload */
  1202. #define HTT_LL_TX_HDR_SIZE_IP 16 /* up to the end of UDP header for IPv4 case */
  1203. #define HTT_TX_HDR_SIZE_802_1Q 4
  1204. #define HTT_TX_HDR_SIZE_LLC_SNAP 8
  1205. #define HTT_COMMON_TX_FRM_HDR_LEN \
  1206. (HTT_TX_HDR_SIZE_OUTER_HDR_MAX + \
  1207. HTT_TX_HDR_SIZE_802_1Q + \
  1208. HTT_TX_HDR_SIZE_LLC_SNAP)
  1209. #define HTT_HL_TX_FRM_HDR_LEN \
  1210. (HTT_COMMON_TX_FRM_HDR_LEN + HTT_HL_TX_HDR_SIZE_IP)
  1211. #define HTT_LL_TX_FRM_HDR_LEN \
  1212. (HTT_COMMON_TX_FRM_HDR_LEN + HTT_LL_TX_HDR_SIZE_IP)
  1213. #define HTT_TX_DESC_LEN sizeof(struct htt_tx_msdu_desc_t)
  1214. /* dword 0 */
  1215. #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_BYTES 0
  1216. #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_DWORD 0
  1217. #define HTT_TX_DESC_PKT_SUBTYPE_M 0x00001f00
  1218. #define HTT_TX_DESC_PKT_SUBTYPE_S 8
  1219. #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_BYTES 0
  1220. #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_DWORD 0
  1221. #define HTT_TX_DESC_NO_ENCRYPT_M 0x00000400
  1222. #define HTT_TX_DESC_NO_ENCRYPT_S 10
  1223. #define HTT_TX_DESC_PKT_TYPE_OFFSET_BYTES 0
  1224. #define HTT_TX_DESC_PKT_TYPE_OFFSET_DWORD 0
  1225. #define HTT_TX_DESC_PKT_TYPE_M 0x0000e000
  1226. #define HTT_TX_DESC_PKT_TYPE_S 13
  1227. #define HTT_TX_DESC_VDEV_ID_OFFSET_BYTES 0
  1228. #define HTT_TX_DESC_VDEV_ID_OFFSET_DWORD 0
  1229. #define HTT_TX_DESC_VDEV_ID_M 0x003f0000
  1230. #define HTT_TX_DESC_VDEV_ID_S 16
  1231. #define HTT_TX_DESC_EXT_TID_OFFSET_BYTES 0
  1232. #define HTT_TX_DESC_EXT_TID_OFFSET_DWORD 0
  1233. #define HTT_TX_DESC_EXT_TID_M 0x07c00000
  1234. #define HTT_TX_DESC_EXT_TID_S 22
  1235. #define HTT_TX_DESC_POSTPONED_OFFSET_BYTES 0
  1236. #define HTT_TX_DESC_POSTPONED_OFFSET_DWORD 0
  1237. #define HTT_TX_DESC_POSTPONED_M 0x08000000
  1238. #define HTT_TX_DESC_POSTPONED_S 27
  1239. #define HTT_TX_DESC_EXTENSION_OFFSET_BYTE 0
  1240. #define HTT_TX_DESC_EXTENSION_OFFSET_DWORD 0
  1241. #define HTT_TX_DESC_EXTENSION_M 0x10000000
  1242. #define HTT_TX_DESC_EXTENSION_S 28
  1243. #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_BYTES 0
  1244. #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_DWORD 0
  1245. #define HTT_TX_DESC_CKSUM_OFFLOAD_M 0x60000000
  1246. #define HTT_TX_DESC_CKSUM_OFFLOAD_S 29
  1247. #define HTT_TX_DESC_TX_COMP_OFFSET_BYTES 0
  1248. #define HTT_TX_DESC_TX_COMP_OFFSET_DWORD 0
  1249. #define HTT_TX_DESC_TX_COMP_M 0x80000000
  1250. #define HTT_TX_DESC_TX_COMP_S 31
  1251. /* dword 1 */
  1252. #define HTT_TX_DESC_FRM_LEN_OFFSET_BYTES 4
  1253. #define HTT_TX_DESC_FRM_LEN_OFFSET_DWORD 1
  1254. #define HTT_TX_DESC_FRM_LEN_M 0x0000ffff
  1255. #define HTT_TX_DESC_FRM_LEN_S 0
  1256. #define HTT_TX_DESC_FRM_ID_OFFSET_BYTES 4
  1257. #define HTT_TX_DESC_FRM_ID_OFFSET_DWORD 1
  1258. #define HTT_TX_DESC_FRM_ID_M 0xffff0000
  1259. #define HTT_TX_DESC_FRM_ID_S 16
  1260. /* dword 2 */
  1261. #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_BYTES 8
  1262. #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_DWORD 2
  1263. /* for systems using 64-bit format for bus addresses */
  1264. #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_M 0xffffffff
  1265. #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_S 0
  1266. #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_M 0xffffffff
  1267. #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_S 0
  1268. /* for systems using 32-bit format for bus addresses */
  1269. #define HTT_TX_DESC_FRAGS_DESC_PADDR_M 0xffffffff
  1270. #define HTT_TX_DESC_FRAGS_DESC_PADDR_S 0
  1271. /* dword 3 */
  1272. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 16
  1273. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 12
  1274. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64 \
  1275. (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 >> 2)
  1276. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32 \
  1277. (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 >> 2)
  1278. #if HTT_PADDR64
  1279. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64
  1280. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64
  1281. #else
  1282. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32
  1283. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32
  1284. #endif
  1285. #define HTT_TX_DESC_PEER_ID_M 0x0000ffff
  1286. #define HTT_TX_DESC_PEER_ID_S 0
  1287. /*
  1288. * TEMPORARY:
  1289. * The original definitions for the PEER_ID fields contained typos
  1290. * (with _DESC_PADDR appended to this PEER_ID field name).
  1291. * Retain deprecated original names for PEER_ID fields until all code that
  1292. * refers to them has been updated.
  1293. */
  1294. #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_BYTES \
  1295. HTT_TX_DESC_PEER_ID_OFFSET_BYTES
  1296. #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_DWORD \
  1297. HTT_TX_DESC_PEER_ID_OFFSET_DWORD
  1298. #define HTT_TX_DESC_PEERID_DESC_PADDR_M \
  1299. HTT_TX_DESC_PEER_ID_M
  1300. #define HTT_TX_DESC_PEERID_DESC_PADDR_S \
  1301. HTT_TX_DESC_PEER_ID_S
  1302. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 16 /* to dword with chan freq */
  1303. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 12 /* to dword with chan freq */
  1304. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64 \
  1305. (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 >> 2)
  1306. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32 \
  1307. (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 >> 2)
  1308. #if HTT_PADDR64
  1309. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64
  1310. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64
  1311. #else
  1312. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32
  1313. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32
  1314. #endif
  1315. #define HTT_TX_DESC_CHAN_FREQ_M 0xffff0000
  1316. #define HTT_TX_DESC_CHAN_FREQ_S 16
  1317. #define HTT_TX_DESC_PKT_SUBTYPE_GET(_var) \
  1318. (((_var) & HTT_TX_DESC_PKT_SUBTYPE_M) >> HTT_TX_DESC_PKT_SUBTYPE_S)
  1319. #define HTT_TX_DESC_PKT_SUBTYPE_SET(_var, _val) \
  1320. do { \
  1321. HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_SUBTYPE, _val); \
  1322. ((_var) |= ((_val) << HTT_TX_DESC_PKT_SUBTYPE_S)); \
  1323. } while (0)
  1324. #define HTT_TX_DESC_NO_ENCRYPT_GET(_var) \
  1325. (((_var) & HTT_TX_DESC_NO_ENCRYPT_M) >> HTT_TX_DESC_NO_ENCRYPT_S)
  1326. #define HTT_TX_DESC_NO_ENCRYPT_SET(_var, _val) \
  1327. do { \
  1328. HTT_CHECK_SET_VAL(HTT_TX_DESC_NO_ENCRYPT, _val); \
  1329. ((_var) |= ((_val) << HTT_TX_DESC_NO_ENCRYPT_S)); \
  1330. } while (0)
  1331. #define HTT_TX_DESC_PKT_TYPE_GET(_var) \
  1332. (((_var) & HTT_TX_DESC_PKT_TYPE_M) >> HTT_TX_DESC_PKT_TYPE_S)
  1333. #define HTT_TX_DESC_PKT_TYPE_SET(_var, _val) \
  1334. do { \
  1335. HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_TYPE, _val); \
  1336. ((_var) |= ((_val) << HTT_TX_DESC_PKT_TYPE_S)); \
  1337. } while (0)
  1338. #define HTT_TX_DESC_VDEV_ID_GET(_var) \
  1339. (((_var) & HTT_TX_DESC_VDEV_ID_M) >> HTT_TX_DESC_VDEV_ID_S)
  1340. #define HTT_TX_DESC_VDEV_ID_SET(_var, _val) \
  1341. do { \
  1342. HTT_CHECK_SET_VAL(HTT_TX_DESC_VDEV_ID, _val); \
  1343. ((_var) |= ((_val) << HTT_TX_DESC_VDEV_ID_S)); \
  1344. } while (0)
  1345. #define HTT_TX_DESC_EXT_TID_GET(_var) \
  1346. (((_var) & HTT_TX_DESC_EXT_TID_M) >> HTT_TX_DESC_EXT_TID_S)
  1347. #define HTT_TX_DESC_EXT_TID_SET(_var, _val) \
  1348. do { \
  1349. HTT_CHECK_SET_VAL(HTT_TX_DESC_EXT_TID, _val); \
  1350. ((_var) |= ((_val) << HTT_TX_DESC_EXT_TID_S)); \
  1351. } while (0)
  1352. #define HTT_TX_DESC_POSTPONED_GET(_var) \
  1353. (((_var) & HTT_TX_DESC_POSTPONED_M) >> HTT_TX_DESC_POSTPONED_S)
  1354. #define HTT_TX_DESC_POSTPONED_SET(_var, _val) \
  1355. do { \
  1356. HTT_CHECK_SET_VAL(HTT_TX_DESC_POSTPONED, _val); \
  1357. ((_var) |= ((_val) << HTT_TX_DESC_POSTPONED_S)); \
  1358. } while (0)
  1359. #define HTT_TX_DESC_EXTENSION_GET(_var) \
  1360. (((_var) & HTT_TX_DESC_EXTENSION_M) >> HTT_TX_DESC_EXTENSION_S)
  1361. #define HTT_TX_DESC_EXTENSION_SET(_var, _val) \
  1362. do { \
  1363. HTT_CHECK_SET_VAL(HTT_TX_DESC_EXTENSION, _val); \
  1364. ((_var) |= ((_val) << HTT_TX_DESC_EXTENSION_S)); \
  1365. } while (0)
  1366. #define HTT_TX_DESC_FRM_LEN_GET(_var) \
  1367. (((_var) & HTT_TX_DESC_FRM_LEN_M) >> HTT_TX_DESC_FRM_LEN_S)
  1368. #define HTT_TX_DESC_FRM_LEN_SET(_var, _val) \
  1369. do { \
  1370. HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_LEN, _val); \
  1371. ((_var) |= ((_val) << HTT_TX_DESC_FRM_LEN_S)); \
  1372. } while (0)
  1373. #define HTT_TX_DESC_FRM_ID_GET(_var) \
  1374. (((_var) & HTT_TX_DESC_FRM_ID_M) >> HTT_TX_DESC_FRM_ID_S)
  1375. #define HTT_TX_DESC_FRM_ID_SET(_var, _val) \
  1376. do { \
  1377. HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_ID, _val); \
  1378. ((_var) |= ((_val) << HTT_TX_DESC_FRM_ID_S)); \
  1379. } while (0)
  1380. #define HTT_TX_DESC_CKSUM_OFFLOAD_GET(_var) \
  1381. (((_var) & HTT_TX_DESC_CKSUM_OFFLOAD_M) >> HTT_TX_DESC_CKSUM_OFFLOAD_S)
  1382. #define HTT_TX_DESC_CKSUM_OFFLOAD_SET(_var, _val) \
  1383. do { \
  1384. HTT_CHECK_SET_VAL(HTT_TX_DESC_CKSUM_OFFLOAD, _val); \
  1385. ((_var) |= ((_val) << HTT_TX_DESC_CKSUM_OFFLOAD_S)); \
  1386. } while (0)
  1387. #define HTT_TX_DESC_TX_COMP_GET(_var) \
  1388. (((_var) & HTT_TX_DESC_TX_COMP_M) >> HTT_TX_DESC_TX_COMP_S)
  1389. #define HTT_TX_DESC_TX_COMP_SET(_var, _val) \
  1390. do { \
  1391. HTT_CHECK_SET_VAL(HTT_TX_DESC_TX_COMP, _val); \
  1392. ((_var) |= ((_val) << HTT_TX_DESC_TX_COMP_S)); \
  1393. } while (0)
  1394. #define HTT_TX_DESC_PEER_ID_GET(_var) \
  1395. (((_var) & HTT_TX_DESC_PEER_ID_M) >> HTT_TX_DESC_PEER_ID_S)
  1396. #define HTT_TX_DESC_PEER_ID_SET(_var, _val) \
  1397. do { \
  1398. HTT_CHECK_SET_VAL(HTT_TX_DESC_PEER_ID, _val); \
  1399. ((_var) |= ((_val) << HTT_TX_DESC_PEER_ID_S)); \
  1400. } while (0)
  1401. #define HTT_TX_DESC_CHAN_FREQ_GET(_var) \
  1402. (((_var) & HTT_TX_DESC_CHAN_FREQ_M) >> HTT_TX_DESC_CHAN_FREQ_S)
  1403. #define HTT_TX_DESC_CHAN_FREQ_SET(_var, _val) \
  1404. do { \
  1405. HTT_CHECK_SET_VAL(HTT_TX_DESC_CHAN_FREQ, _val); \
  1406. ((_var) |= ((_val) << HTT_TX_DESC_CHAN_FREQ_S)); \
  1407. } while (0)
  1408. /* enums used in the HTT tx MSDU extension descriptor */
  1409. enum {
  1410. htt_tx_guard_interval_regular = 0,
  1411. htt_tx_guard_interval_short = 1,
  1412. };
  1413. enum {
  1414. htt_tx_preamble_type_ofdm = 0,
  1415. htt_tx_preamble_type_cck = 1,
  1416. htt_tx_preamble_type_ht = 2,
  1417. htt_tx_preamble_type_vht = 3,
  1418. };
  1419. enum {
  1420. htt_tx_bandwidth_5MHz = 0,
  1421. htt_tx_bandwidth_10MHz = 1,
  1422. htt_tx_bandwidth_20MHz = 2,
  1423. htt_tx_bandwidth_40MHz = 3,
  1424. htt_tx_bandwidth_80MHz = 4,
  1425. htt_tx_bandwidth_160MHz = 5, /* includes 80+80 */
  1426. };
  1427. /**
  1428. * @brief HTT tx MSDU extension descriptor
  1429. * @details
  1430. * If the target supports HTT tx MSDU extension descriptors, the host has
  1431. * the option of appending the following struct following the regular
  1432. * HTT tx MSDU descriptor (and setting the "extension" flag in the regular
  1433. * HTT tx MSDU descriptor, to show that the extension descriptor is present).
  1434. * The HTT tx MSDU extension descriptors allows the host to provide detailed
  1435. * tx specs for each frame.
  1436. */
  1437. PREPACK struct htt_tx_msdu_desc_ext_t {
  1438. /* DWORD 0: flags */
  1439. A_UINT32
  1440. valid_pwr: 1, /* bit 0: if set, tx pwr spec is valid */
  1441. valid_mcs_mask: 1, /* bit 1: if set, tx MCS mask spec is valid */
  1442. valid_nss_mask: 1, /* bit 2: if set, tx Nss mask spec is valid */
  1443. valid_guard_interval: 1, /* bit 3: if set, tx guard intv spec is valid*/
  1444. valid_preamble_type_mask: 1, /* 4: if set, tx preamble mask is valid */
  1445. valid_chainmask: 1, /* bit 5: if set, tx chainmask spec is valid */
  1446. valid_retries: 1, /* bit 6: if set, tx retries spec is valid */
  1447. valid_bandwidth: 1, /* bit 7: if set, tx bandwidth spec is valid */
  1448. valid_expire_tsf: 1, /* bit 8: if set, tx expire TSF spec is valid*/
  1449. is_dsrc: 1, /* bit 9: if set, MSDU is a DSRC frame */
  1450. reserved0_31_7: 22; /* bits 31:10 - unused, set to 0x0 */
  1451. /* DWORD 1: tx power, tx rate, tx BW */
  1452. A_UINT32
  1453. /* pwr -
  1454. * Specify what power the tx frame needs to be transmitted at.
  1455. * The power a signed (two's complement) value is in units of 0.5 dBm.
  1456. * The value needs to be appropriately sign-extended when extracting
  1457. * the value from the message and storing it in a variable that is
  1458. * larger than A_INT8. (The HTT_TX_MSDU_EXT_DESC_FLAG_PWR_GET macro
  1459. * automatically handles this sign-extension.)
  1460. * If the transmission uses multiple tx chains, this power spec is
  1461. * the total transmit power, assuming incoherent combination of
  1462. * per-chain power to produce the total power.
  1463. */
  1464. pwr: 8,
  1465. /* mcs_mask -
  1466. * Specify the allowable values for MCS index (modulation and coding)
  1467. * to use for transmitting the frame.
  1468. *
  1469. * For HT / VHT preamble types, this mask directly corresponds to
  1470. * the HT or VHT MCS indices that are allowed. For each bit N set
  1471. * within the mask, MCS index N is allowed for transmitting the frame.
  1472. * For legacy CCK and OFDM rates, separate bits are provided for CCK
  1473. * rates versus OFDM rates, so the host has the option of specifying
  1474. * that the target must transmit the frame with CCK or OFDM rates
  1475. * (not HT or VHT), but leaving the decision to the target whether
  1476. * to use CCK or OFDM.
  1477. *
  1478. * For CCK and OFDM, the bits within this mask are interpreted as
  1479. * follows:
  1480. * bit 0 -> CCK 1 Mbps rate is allowed
  1481. * bit 1 -> CCK 2 Mbps rate is allowed
  1482. * bit 2 -> CCK 5.5 Mbps rate is allowed
  1483. * bit 3 -> CCK 11 Mbps rate is allowed
  1484. * bit 4 -> OFDM BPSK modulation, 1/2 coding rate is allowed
  1485. * bit 5 -> OFDM BPSK modulation, 3/4 coding rate is allowed
  1486. * bit 6 -> OFDM QPSK modulation, 1/2 coding rate is allowed
  1487. * bit 7 -> OFDM QPSK modulation, 3/4 coding rate is allowed
  1488. * bit 8 -> OFDM 16-QAM modulation, 1/2 coding rate is allowed
  1489. * bit 9 -> OFDM 16-QAM modulation, 3/4 coding rate is allowed
  1490. * bit 10 -> OFDM 64-QAM modulation, 2/3 coding rate is allowed
  1491. * bit 11 -> OFDM 64-QAM modulation, 3/4 coding rate is allowed
  1492. *
  1493. * The MCS index specification needs to be compatible with the
  1494. * bandwidth mask specification. For example, a MCS index == 9
  1495. * specification is inconsistent with a preamble type == VHT,
  1496. * Nss == 1, and channel bandwidth == 20 MHz.
  1497. *
  1498. * Furthermore, the host has only a limited ability to specify to
  1499. * the target to select from HT + legacy rates, or VHT + legacy rates,
  1500. * since this mcs_mask can specify either HT/VHT rates or legacy rates.
  1501. */
  1502. mcs_mask: 12,
  1503. /* nss_mask -
  1504. * Specify which numbers of spatial streams (MIMO factor) are permitted.
  1505. * Each bit in this mask corresponds to a Nss value:
  1506. * bit 0: if set, Nss = 1 (non-MIMO) is permitted
  1507. * bit 1: if set, Nss = 2 (2x2 MIMO) is permitted
  1508. * bit 2: if set, Nss = 3 (3x3 MIMO) is permitted
  1509. * bit 3: if set, Nss = 4 (4x4 MIMO) is permitted
  1510. * The values in the Nss mask must be suitable for the recipient, e.g.
  1511. * a value of 0x4 (Nss = 3) cannot be specified for a tx frame to a
  1512. * recipient which only supports 2x2 MIMO.
  1513. */
  1514. nss_mask: 4,
  1515. /* guard_interval -
  1516. * Specify a htt_tx_guard_interval enum value to indicate whether
  1517. * the transmission should use a regular guard interval or a
  1518. * short guard interval.
  1519. */
  1520. guard_interval: 1,
  1521. /* preamble_type_mask -
  1522. * Specify which preamble types (CCK, OFDM, HT, VHT) the target
  1523. * may choose from for transmitting this frame.
  1524. * The bits in this mask correspond to the values in the
  1525. * htt_tx_preamble_type enum. For example, to allow the target
  1526. * to transmit the frame as either CCK or OFDM, this field would
  1527. * be set to
  1528. * (1 << htt_tx_preamble_type_ofdm) |
  1529. * (1 << htt_tx_preamble_type_cck)
  1530. */
  1531. preamble_type_mask: 4,
  1532. reserved1_31_29: 3; /* unused, set to 0x0 */
  1533. /* DWORD 2: tx chain mask, tx retries */
  1534. A_UINT32
  1535. /* chain_mask - specify which chains to transmit from */
  1536. chain_mask: 4,
  1537. /* retry_limit -
  1538. * Specify the maximum number of transmissions, including the
  1539. * initial transmission, to attempt before giving up if no ack
  1540. * is received.
  1541. * If the tx rate is specified, then all retries shall use the
  1542. * same rate as the initial transmission.
  1543. * If no tx rate is specified, the target can choose whether to
  1544. * retain the original rate during the retransmissions, or to
  1545. * fall back to a more robust rate.
  1546. */
  1547. retry_limit: 4,
  1548. /* bandwidth_mask -
  1549. * Specify what channel widths may be used for the transmission.
  1550. * A value of zero indicates "don't care" - the target may choose
  1551. * the transmission bandwidth.
  1552. * The bits within this mask correspond to the htt_tx_bandwidth
  1553. * enum values - bit 0 is for 5 MHz, bit 1 is for 10 MHz, etc.
  1554. * The bandwidth_mask must be consistent with the preamble_type_mask
  1555. * and mcs_mask specs, if they are provided. For example, 80 MHz and
  1556. * 160 MHz can only be enabled in the mask if preamble_type == VHT.
  1557. */
  1558. bandwidth_mask: 6,
  1559. reserved2_31_14: 18; /* unused, set to 0x0 */
  1560. /* DWORD 3: tx expiry time (TSF) LSBs */
  1561. A_UINT32 expire_tsf_lo;
  1562. /* DWORD 4: tx expiry time (TSF) MSBs */
  1563. A_UINT32 expire_tsf_hi;
  1564. A_UINT32 reserved_for_future_expansion_set_to_zero[3];
  1565. } POSTPACK;
  1566. /* DWORD 0 */
  1567. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M 0x00000001
  1568. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S 0
  1569. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
  1570. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S 1
  1571. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
  1572. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_S 2
  1573. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000008
  1574. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S 3
  1575. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M 0x00000010
  1576. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S 4
  1577. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000020
  1578. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S 5
  1579. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M 0x00000040
  1580. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S 6
  1581. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M 0x00000080
  1582. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S 7
  1583. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000100
  1584. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S 8
  1585. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M 0x00000200
  1586. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S 9
  1587. /* DWORD 1 */
  1588. #define HTT_TX_MSDU_EXT_DESC_PWR_M 0x000000ff
  1589. #define HTT_TX_MSDU_EXT_DESC_PWR_S 0
  1590. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_M 0x000fff00
  1591. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_S 8
  1592. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_M 0x00f00000
  1593. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_S 20
  1594. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M 0x01000000
  1595. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S 24
  1596. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M 0x1c000000
  1597. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S 25
  1598. /* DWORD 2 */
  1599. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M 0x0000000f
  1600. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S 0
  1601. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M 0x000000f0
  1602. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S 4
  1603. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M 0x00003f00
  1604. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S 8
  1605. /* DWORD 0 */
  1606. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_GET(_var) \
  1607. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
  1608. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)
  1609. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_SET(_var, _val) \
  1610. do { \
  1611. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR, _val); \
  1612. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)); \
  1613. } while (0)
  1614. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
  1615. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M) >> \
  1616. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)
  1617. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
  1618. do { \
  1619. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK, _val); \
  1620. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)); \
  1621. } while (0)
  1622. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
  1623. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
  1624. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)
  1625. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
  1626. do { \
  1627. HTT_CHECK_SET_VAL( \
  1628. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
  1629. ((_var) |= ((_val) \
  1630. << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
  1631. } while (0)
  1632. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_GET(_var) \
  1633. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M) >> \
  1634. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)
  1635. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_SET(_var, _val) \
  1636. do { \
  1637. HTT_CHECK_SET_VAL( \
  1638. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK, _val); \
  1639. ((_var) |= ((_val) \
  1640. << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)); \
  1641. } while (0)
  1642. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
  1643. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
  1644. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)
  1645. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
  1646. do { \
  1647. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK, _val); \
  1648. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)); \
  1649. } while (0)
  1650. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_GET(_var) \
  1651. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M) >> \
  1652. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)
  1653. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
  1654. do { \
  1655. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES, _val); \
  1656. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)); \
  1657. } while (0)
  1658. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_GET(_var) \
  1659. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M) >> \
  1660. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)
  1661. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_SET(_var, _val) \
  1662. do { \
  1663. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH, _val); \
  1664. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)); \
  1665. } while (0)
  1666. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
  1667. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
  1668. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S)
  1669. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
  1670. do { \
  1671. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
  1672. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S));\
  1673. } while (0)
  1674. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_GET(_var) \
  1675. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M) >> \
  1676. HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)
  1677. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_SET(_var, _val) \
  1678. do { \
  1679. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC, _val); \
  1680. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)); \
  1681. } while (0)
  1682. /* DWORD 1 */
  1683. #define HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) \
  1684. (((_var) & HTT_TX_MSDU_EXT_DESC_PWR_M) >> \
  1685. HTT_TX_MSDU_EXT_DESC_PWR_S)
  1686. #define HTT_TX_MSDU_EXT_DESC_PWR_GET(_var) \
  1687. (HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) | \
  1688. HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT_DESC_PWR))
  1689. #define HTT_TX_MSDU_EXT_DESC_PWR_SET(_var, _val) \
  1690. ((_var) |= (((_val) << HTT_TX_MSDU_EXT_DESC_PWR_S)) & \
  1691. HTT_TX_MSDU_EXT_DESC_PWR_M)
  1692. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_GET(_var) \
  1693. (((_var) & HTT_TX_MSDU_EXT_DESC_MCS_MASK_M) >> \
  1694. HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)
  1695. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_SET(_var, _val) \
  1696. do { \
  1697. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_MCS_MASK, _val); \
  1698. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)); \
  1699. } while (0)
  1700. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_GET(_var) \
  1701. (((_var) & HTT_TX_MSDU_EXT_DESC_NSS_MASK_M) >> \
  1702. HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)
  1703. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_SET(_var, _val) \
  1704. do { \
  1705. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_NSS_MASK, _val); \
  1706. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)); \
  1707. } while (0)
  1708. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_GET(_var) \
  1709. (((_var) & HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M) >> \
  1710. HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)
  1711. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_SET(_var, _val) \
  1712. do { \
  1713. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL, _val); \
  1714. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)); \
  1715. } while (0)
  1716. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_GET(_var) \
  1717. (((_var) & HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M) >> \
  1718. HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)
  1719. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_SET(_var, _val) \
  1720. do { \
  1721. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK, _val); \
  1722. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)); \
  1723. } while (0)
  1724. /* DWORD 2 */
  1725. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_GET(_var) \
  1726. (((_var) & HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M) >> \
  1727. HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)
  1728. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_SET(_var, _val) \
  1729. do { \
  1730. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_CHAIN_MASK, _val); \
  1731. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)); \
  1732. } while (0)
  1733. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_GET(_var) \
  1734. (((_var) & HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M) >> \
  1735. HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)
  1736. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_SET(_var, _val) \
  1737. do { \
  1738. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT, _val); \
  1739. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)); \
  1740. } while (0)
  1741. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_GET(_var) \
  1742. (((_var) & HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M) >> \
  1743. HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)
  1744. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_SET(_var, _val) \
  1745. do { \
  1746. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK, _val); \
  1747. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)); \
  1748. } while (0)
  1749. typedef enum {
  1750. HTT_11AX_HE_LTF_SUBTYPE_1X,
  1751. HTT_11AX_HE_LTF_SUBTYPE_2X,
  1752. HTT_11AX_HE_LTF_SUBTYPE_4X,
  1753. } htt_11ax_ltf_subtype_t;
  1754. typedef enum {
  1755. HTT_TX_MSDU_EXT2_DESC_PREAM_OFDM,
  1756. HTT_TX_MSDU_EXT2_DESC_PREAM_CCK,
  1757. HTT_TX_MSDU_EXT2_DESC_PREAM_HT ,
  1758. HTT_TX_MSDU_EXT2_DESC_PREAM_VHT,
  1759. HTT_TX_MSDU_EXT2_DESC_PREAM_HE_SU,
  1760. HTT_TX_MSDU_EXT2_DESC_PREAM_HE_EXT_SU,
  1761. } htt_tx_ext2_preamble_type_t;
  1762. #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_M 0x00000001
  1763. #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_S 0
  1764. #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_M 0x00000002
  1765. #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_S 1
  1766. #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_M 0x00000004
  1767. #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_S 2
  1768. #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_M 0x00000008
  1769. #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_S 3
  1770. #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_M 0x00000010
  1771. #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_S 4
  1772. #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_M 0x00000020
  1773. #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_S 5
  1774. /**
  1775. * @brief HTT tx MSDU extension descriptor v2
  1776. * @details
  1777. * In Lithium, if htt_tx_tcl_metadata->valid_htt_ext is set, this structure
  1778. * is received as tcl_exit_base->host_meta_info in firmware.
  1779. * Also there is no htt_tx_msdu_desc_t in Lithium since most of those fields
  1780. * are already part of tcl_exit_base.
  1781. */
  1782. PREPACK struct htt_tx_msdu_desc_ext2_t {
  1783. /* DWORD 0: flags */
  1784. A_UINT32
  1785. valid_pwr : 1, /* if set, tx pwr spec is valid */
  1786. valid_mcs_mask : 1, /* if set, tx MCS mask is valid */
  1787. valid_nss_mask : 1, /* if set, tx Nss mask is valid */
  1788. valid_preamble_type : 1, /* if set, tx preamble spec is valid */
  1789. valid_retries : 1, /* if set, tx retries spec is valid */
  1790. valid_bw_info : 1, /* if set, tx dyn_bw and bw_mask are valid */
  1791. valid_guard_interval : 1, /* if set, tx guard intv spec is valid */
  1792. valid_chainmask : 1, /* if set, tx chainmask is valid */
  1793. valid_encrypt_type : 1, /* if set, encrypt type is valid */
  1794. valid_key_flags : 1, /* if set, key flags is valid */
  1795. valid_expire_tsf : 1, /* if set, tx expire TSF spec is valid */
  1796. valid_chanfreq : 1, /* if set, chanfreq is valid */
  1797. is_dsrc : 1, /* if set, MSDU is a DSRC frame */
  1798. guard_interval : 2, /* 0.4us, 0.8us, 1.6us, 3.2us */
  1799. encrypt_type : 2, /* 0 = NO_ENCRYPT,
  1800. 1 = ENCRYPT,
  1801. 2 ~ 3 - Reserved */
  1802. /* retry_limit -
  1803. * Specify the maximum number of transmissions, including the
  1804. * initial transmission, to attempt before giving up if no ack
  1805. * is received.
  1806. * If the tx rate is specified, then all retries shall use the
  1807. * same rate as the initial transmission.
  1808. * If no tx rate is specified, the target can choose whether to
  1809. * retain the original rate during the retransmissions, or to
  1810. * fall back to a more robust rate.
  1811. */
  1812. retry_limit : 4,
  1813. use_dcm_11ax : 1, /* If set, Use Dual subcarrier modulation.
  1814. * Valid only for 11ax preamble types HE_SU
  1815. * and HE_EXT_SU
  1816. */
  1817. ltf_subtype_11ax : 2, /* Takes enum values of htt_11ax_ltf_subtype_t
  1818. * Valid only for 11ax preamble types HE_SU
  1819. * and HE_EXT_SU
  1820. */
  1821. dyn_bw : 1, /* 0 = static bw, 1 = dynamic bw */
  1822. bw_mask : 6, /* Valid only if dyn_bw == 0 (static bw).
  1823. * (Bit mask of 5, 10, 20, 40, 80, 160Mhz.
  1824. * Refer to HTT_TX_MSDU_EXT2_DESC_BW defs.)
  1825. */
  1826. host_tx_desc_pool : 1; /* If set, Firmware allocates tx_descriptors
  1827. * in WAL_BUFFERID_TX_HOST_DATA_EXP,instead
  1828. * of WAL_BUFFERID_TX_TCL_DATA_EXP.
  1829. * Use cases:
  1830. * Any time firmware uses TQM-BYPASS for Data
  1831. * TID, firmware expect host to set this bit.
  1832. */
  1833. /* DWORD 1: tx power, tx rate */
  1834. A_UINT32
  1835. power : 8, /* unit of the power field is 0.5 dbm
  1836. * similar to pwr field in htt_tx_msdu_desc_ext_t
  1837. * signed value ranging from -64dbm to 63.5 dbm
  1838. */
  1839. mcs_mask : 12, /* mcs bit mask of 0 ~ 11
  1840. * Setting more than one MCS isn't currently
  1841. * supported by the target (but is supported
  1842. * in the interface in case in the future
  1843. * the target supports specifications of
  1844. * a limited set of MCS values.
  1845. */
  1846. nss_mask : 8, /* Nss bit mask 0 ~ 7
  1847. * Setting more than one Nss isn't currently
  1848. * supported by the target (but is supported
  1849. * in the interface in case in the future
  1850. * the target supports specifications of
  1851. * a limited set of Nss values.
  1852. */
  1853. pream_type : 3, /* Takes enum values of htt_tx_ext2_preamble_type_t */
  1854. update_peer_cache : 1; /* When set these custom values will be
  1855. * used for all packets, until the next
  1856. * update via this ext header.
  1857. * This is to make sure not all packets
  1858. * need to include this header.
  1859. */
  1860. /* DWORD 2: tx chain mask, tx retries */
  1861. A_UINT32
  1862. /* chain_mask - specify which chains to transmit from */
  1863. chain_mask : 8,
  1864. key_flags : 8, /* Key Index and related flags - used in mesh mode
  1865. * TODO: Update Enum values for key_flags
  1866. */
  1867. /*
  1868. * Channel frequency: This identifies the desired channel
  1869. * frequency (in MHz) for tx frames. This is used by FW to help
  1870. * determine when it is safe to transmit or drop frames for
  1871. * off-channel operation.
  1872. * The default value of zero indicates to FW that the corresponding
  1873. * VDEV's home channel (if there is one) is the desired channel
  1874. * frequency.
  1875. */
  1876. chanfreq : 16;
  1877. /* DWORD 3: tx expiry time (TSF) LSBs */
  1878. A_UINT32 expire_tsf_lo;
  1879. /* DWORD 4: tx expiry time (TSF) MSBs */
  1880. A_UINT32 expire_tsf_hi;
  1881. /* DWORD 5: flags to control routing / processing of the MSDU */
  1882. A_UINT32
  1883. /* learning_frame
  1884. * When this flag is set, this frame will be dropped by FW
  1885. * rather than being enqueued to the Transmit Queue Manager (TQM) HW.
  1886. */
  1887. learning_frame : 1,
  1888. /* send_as_standalone
  1889. * This will indicate if the msdu needs to be sent as a singleton PPDU,
  1890. * i.e. with no A-MSDU or A-MPDU aggregation.
  1891. * The scope is extended to other use-cases.
  1892. */
  1893. send_as_standalone : 1,
  1894. /* is_host_opaque_valid
  1895. * Host should set this bit to 1 if the host_opaque_cookie is populated
  1896. * with valid information.
  1897. */
  1898. is_host_opaque_valid : 1,
  1899. traffic_end_indication: 1,
  1900. rsvd0 : 28;
  1901. /* DWORD 6 : Host opaque cookie for special frames */
  1902. A_UINT32 host_opaque_cookie : 16, /* see is_host_opaque_valid */
  1903. rsvd1 : 16;
  1904. /*
  1905. * This structure can be expanded further up to 40 bytes
  1906. * by adding further DWORDs as needed.
  1907. */
  1908. } POSTPACK;
  1909. /* DWORD 0 */
  1910. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_M 0x00000001
  1911. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S 0
  1912. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
  1913. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S 1
  1914. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
  1915. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S 2
  1916. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M 0x00000008
  1917. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S 3
  1918. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M 0x00000010
  1919. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S 4
  1920. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M 0x00000020
  1921. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S 5
  1922. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000040
  1923. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S 6
  1924. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000080
  1925. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S 7
  1926. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M 0x00000100
  1927. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S 8
  1928. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M 0x00000200
  1929. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S 9
  1930. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000400
  1931. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S 10
  1932. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M 0x00000800
  1933. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S 11
  1934. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M 0x00001000
  1935. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S 12
  1936. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M 0x00006000
  1937. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S 13
  1938. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M 0x00018000
  1939. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S 15
  1940. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M 0x001e0000
  1941. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S 17
  1942. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M 0x00200000
  1943. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S 21
  1944. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M 0x00c00000
  1945. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S 22
  1946. #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_M 0x01000000
  1947. #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_S 24
  1948. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_M 0x7e000000
  1949. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_S 25
  1950. /* DWORD 1 */
  1951. #define HTT_TX_MSDU_EXT2_DESC_PWR_M 0x000000ff
  1952. #define HTT_TX_MSDU_EXT2_DESC_PWR_S 0
  1953. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M 0x000fff00
  1954. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S 8
  1955. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M 0x0ff00000
  1956. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S 20
  1957. #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_M 0x70000000
  1958. #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_S 28
  1959. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_M 0x80000000
  1960. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_S 31
  1961. /* DWORD 2 */
  1962. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M 0x000000ff
  1963. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S 0
  1964. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_M 0x0000ff00
  1965. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S 8
  1966. #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_M 0xffff0000
  1967. #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_S 16
  1968. /* DWORD 5 */
  1969. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M 0x00000001
  1970. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S 0
  1971. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M 0x00000002
  1972. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S 1
  1973. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M 0x00000004
  1974. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S 2
  1975. /* DWORD 6 */
  1976. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M 0x0000FFFF
  1977. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S 0
  1978. /* DWORD 0 */
  1979. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_GET(_var) \
  1980. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
  1981. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)
  1982. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_SET(_var, _val) \
  1983. do { \
  1984. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR, _val); \
  1985. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)); \
  1986. } while (0)
  1987. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
  1988. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M) >> \
  1989. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)
  1990. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
  1991. do { \
  1992. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK, _val); \
  1993. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)); \
  1994. } while (0)
  1995. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_GET(_var) \
  1996. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M) >> \
  1997. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)
  1998. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_SET(_var, _val) \
  1999. do { \
  2000. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK, _val); \
  2001. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)); \
  2002. } while (0)
  2003. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_GET(_var) \
  2004. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M) >> \
  2005. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)
  2006. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_SET(_var, _val) \
  2007. do { \
  2008. HTT_CHECK_SET_VAL( \
  2009. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE, _val); \
  2010. ((_var) |= ((_val) \
  2011. << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)); \
  2012. } while (0)
  2013. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_GET(_var) \
  2014. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M) >> \
  2015. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)
  2016. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
  2017. do { \
  2018. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES, _val); \
  2019. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)); \
  2020. } while (0)
  2021. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_GET(_var) \
  2022. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M) >> \
  2023. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)
  2024. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_SET(_var, _val) \
  2025. do { \
  2026. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO, _val); \
  2027. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)); \
  2028. } while (0)
  2029. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
  2030. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
  2031. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)
  2032. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
  2033. do { \
  2034. HTT_CHECK_SET_VAL( \
  2035. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
  2036. ((_var) |= ((_val) \
  2037. << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
  2038. } while (0)
  2039. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
  2040. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
  2041. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)
  2042. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
  2043. do { \
  2044. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK, _val); \
  2045. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)); \
  2046. } while (0)
  2047. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_GET(_var) \
  2048. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M) >> \
  2049. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S)
  2050. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_SET(_var, _val) \
  2051. do { \
  2052. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE, _val); \
  2053. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S));\
  2054. } while (0)
  2055. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_GET(_var) \
  2056. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M) >> \
  2057. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S)
  2058. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_SET(_var, _val) \
  2059. do { \
  2060. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS, _val); \
  2061. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S));\
  2062. } while (0)
  2063. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
  2064. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
  2065. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S)
  2066. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
  2067. do { \
  2068. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
  2069. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S));\
  2070. } while (0)
  2071. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_GET(_var) \
  2072. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M) >> \
  2073. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)
  2074. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_SET(_var, _val) \
  2075. do { \
  2076. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ, _val); \
  2077. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)); \
  2078. } while (0)
  2079. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_GET(_var) \
  2080. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M) >> \
  2081. HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)
  2082. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_SET(_var, _val) \
  2083. do { \
  2084. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC, _val); \
  2085. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)); \
  2086. } while (0)
  2087. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_GET(_var) \
  2088. (((_var) & HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M) >> \
  2089. HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)
  2090. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_SET(_var, _val) \
  2091. do { \
  2092. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL, _val); \
  2093. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)); \
  2094. } while (0)
  2095. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_GET(_var) \
  2096. (((_var) & HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M) >> \
  2097. HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)
  2098. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_SET(_var, _val) \
  2099. do { \
  2100. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE, _val); \
  2101. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)); \
  2102. } while (0)
  2103. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_GET(_var) \
  2104. (((_var) & HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M) >> \
  2105. HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)
  2106. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_SET(_var, _val) \
  2107. do { \
  2108. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT, _val); \
  2109. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)); \
  2110. } while (0)
  2111. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_GET(_var) \
  2112. (((_var) & HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M) >> \
  2113. HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)
  2114. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_SET(_var, _val) \
  2115. do { \
  2116. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX, _val); \
  2117. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)); \
  2118. } while (0)
  2119. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_GET(_var) \
  2120. (((_var) & HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M) >> \
  2121. HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)
  2122. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_SET(_var, _val) \
  2123. do { \
  2124. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX, _val); \
  2125. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)); \
  2126. } while (0)
  2127. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_GET(_var) \
  2128. (((_var) & HTT_TX_MSDU_EXT2_DESC_BW_MASK_M) >> \
  2129. HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)
  2130. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_SET(_var, _val) \
  2131. do { \
  2132. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_BW_MASK, _val); \
  2133. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)); \
  2134. } while (0)
  2135. #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_GET(_var) \
  2136. (((_var) & HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_M) >> \
  2137. HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)
  2138. #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_SET(_var, _val) \
  2139. do { \
  2140. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK, _val); \
  2141. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)); \
  2142. } while (0)
  2143. /* DWORD 1 */
  2144. #define HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) \
  2145. (((_var) & HTT_TX_MSDU_EXT2_DESC_PWR_M) >> \
  2146. HTT_TX_MSDU_EXT2_DESC_PWR_S)
  2147. #define HTT_TX_MSDU_EXT2_DESC_PWR_GET(_var) \
  2148. (HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) | \
  2149. HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT2_DESC_PWR))
  2150. #define HTT_TX_MSDU_EXT2_DESC_PWR_SET(_var, _val) \
  2151. ((_var) |= (((_val) << HTT_TX_MSDU_EXT2_DESC_PWR_S)) & \
  2152. HTT_TX_MSDU_EXT2_DESC_PWR_M)
  2153. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_GET(_var) \
  2154. (((_var) & HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M) >> \
  2155. HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)
  2156. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_SET(_var, _val) \
  2157. do { \
  2158. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_MCS_MASK, _val); \
  2159. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)); \
  2160. } while (0)
  2161. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_GET(_var) \
  2162. (((_var) & HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M) >> \
  2163. HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)
  2164. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_SET(_var, _val) \
  2165. do { \
  2166. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_NSS_MASK, _val); \
  2167. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)); \
  2168. } while (0)
  2169. #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_GET(_var) \
  2170. (((_var) & HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_M) >> \
  2171. HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)
  2172. #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_SET(_var, _val) \
  2173. do { \
  2174. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE, _val); \
  2175. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)); \
  2176. } while (0)
  2177. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_GET(_var) \
  2178. (((_var) & HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_M) >> \
  2179. HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)
  2180. #define HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_SET(_var, _val) \
  2181. do { \
  2182. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE, _val); \
  2183. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)); \
  2184. } while (0)
  2185. /* DWORD 2 */
  2186. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_GET(_var) \
  2187. (((_var) & HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M) >> \
  2188. HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)
  2189. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_SET(_var, _val) \
  2190. do { \
  2191. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK, _val); \
  2192. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)); \
  2193. } while (0)
  2194. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_GET(_var) \
  2195. (((_var) & HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_MASK_M) >> \
  2196. HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)
  2197. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_SET(_var, _val) \
  2198. do { \
  2199. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS, _val); \
  2200. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)); \
  2201. } while (0)
  2202. #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_GET(_var) \
  2203. (((_var) & HTT_TX_MSDU_EXT2_DESC_CHANFREQ_MASK_M) >> \
  2204. HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)
  2205. #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_SET(_var, _val) \
  2206. do { \
  2207. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHANFREQ, _val); \
  2208. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)); \
  2209. } while (0)
  2210. /* DWORD 5 */
  2211. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_GET(_var) \
  2212. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M) >> \
  2213. HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)
  2214. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_SET(_var, _val) \
  2215. do { \
  2216. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME, _val); \
  2217. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)); \
  2218. } while (0)
  2219. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_GET(_var) \
  2220. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M) >> \
  2221. HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)
  2222. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_SET(_var, _val) \
  2223. do { \
  2224. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE, _val); \
  2225. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)); \
  2226. } while (0)
  2227. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_GET(_var) \
  2228. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M) >> \
  2229. HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)
  2230. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_SET(_var, _val) \
  2231. do { \
  2232. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID, _val); \
  2233. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)); \
  2234. } while (0)
  2235. /* DWORD 6 */
  2236. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_GET(_var) \
  2237. (((_var) & HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M) >> \
  2238. HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)
  2239. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_SET(_var, _val) \
  2240. do { \
  2241. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE, _val); \
  2242. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)); \
  2243. } while (0)
  2244. typedef enum {
  2245. HTT_TCL_METADATA_TYPE_PEER_BASED = 0,
  2246. HTT_TCL_METADATA_TYPE_VDEV_BASED = 1,
  2247. } htt_tcl_metadata_type;
  2248. /**
  2249. * @brief HTT TCL command number format
  2250. * @details
  2251. * This structure is passed from host as tcl_data_cmd->tcl_cmd_number and
  2252. * available to firmware as tcl_exit_base->tcl_status_number.
  2253. * For regular / multicast packets host will send vdev and mac id and for
  2254. * NAWDS packets, host will send peer id.
  2255. * A_UINT32 is used to avoid endianness conversion problems.
  2256. * tcl_status_number size is 16 bits, hence only 16 bits can be used.
  2257. */
  2258. typedef struct {
  2259. A_UINT32
  2260. type: 1, /* vdev_id based or peer_id based */
  2261. rsvd: 31;
  2262. } htt_tx_tcl_vdev_or_peer_t;
  2263. typedef struct {
  2264. A_UINT32
  2265. type: 1, /* vdev_id based or peer_id based */
  2266. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2267. vdev_id: 8,
  2268. pdev_id: 2,
  2269. host_inspected:1,
  2270. rsvd: 19;
  2271. } htt_tx_tcl_vdev_metadata;
  2272. typedef struct {
  2273. A_UINT32
  2274. type: 1, /* vdev_id based or peer_id based */
  2275. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2276. peer_id: 14,
  2277. rsvd: 16;
  2278. } htt_tx_tcl_peer_metadata;
  2279. PREPACK struct htt_tx_tcl_metadata {
  2280. union {
  2281. htt_tx_tcl_vdev_or_peer_t vdev_or_peer;
  2282. htt_tx_tcl_vdev_metadata vdev_meta;
  2283. htt_tx_tcl_peer_metadata peer_meta;
  2284. };
  2285. } POSTPACK;
  2286. /* DWORD 0 */
  2287. #define HTT_TX_TCL_METADATA_TYPE_M 0x00000001
  2288. #define HTT_TX_TCL_METADATA_TYPE_S 0
  2289. #define HTT_TX_TCL_METADATA_VALID_HTT_M 0x00000002
  2290. #define HTT_TX_TCL_METADATA_VALID_HTT_S 1
  2291. /* VDEV metadata */
  2292. #define HTT_TX_TCL_METADATA_VDEV_ID_M 0x000003fc
  2293. #define HTT_TX_TCL_METADATA_VDEV_ID_S 2
  2294. #define HTT_TX_TCL_METADATA_PDEV_ID_M 0x00000c00
  2295. #define HTT_TX_TCL_METADATA_PDEV_ID_S 10
  2296. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_M 0x00001000
  2297. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_S 12
  2298. /* PEER metadata */
  2299. #define HTT_TX_TCL_METADATA_PEER_ID_M 0x0000fffc
  2300. #define HTT_TX_TCL_METADATA_PEER_ID_S 2
  2301. #define HTT_TX_TCL_METADATA_TYPE_GET(_var) \
  2302. (((_var) & HTT_TX_TCL_METADATA_TYPE_M) >> \
  2303. HTT_TX_TCL_METADATA_TYPE_S)
  2304. #define HTT_TX_TCL_METADATA_TYPE_SET(_var, _val) \
  2305. do { \
  2306. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_TYPE, _val); \
  2307. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_TYPE_S)); \
  2308. } while (0)
  2309. #define HTT_TX_TCL_METADATA_VALID_HTT_GET(_var) \
  2310. (((_var) & HTT_TX_TCL_METADATA_VALID_HTT_M) >> \
  2311. HTT_TX_TCL_METADATA_VALID_HTT_S)
  2312. #define HTT_TX_TCL_METADATA_VALID_HTT_SET(_var, _val) \
  2313. do { \
  2314. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VALID_HTT, _val); \
  2315. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VALID_HTT_S)); \
  2316. } while (0)
  2317. #define HTT_TX_TCL_METADATA_VDEV_ID_GET(_var) \
  2318. (((_var) & HTT_TX_TCL_METADATA_VDEV_ID_M) >> \
  2319. HTT_TX_TCL_METADATA_VDEV_ID_S)
  2320. #define HTT_TX_TCL_METADATA_VDEV_ID_SET(_var, _val) \
  2321. do { \
  2322. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VDEV_ID, _val); \
  2323. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VDEV_ID_S)); \
  2324. } while (0)
  2325. #define HTT_TX_TCL_METADATA_PDEV_ID_GET(_var) \
  2326. (((_var) & HTT_TX_TCL_METADATA_PDEV_ID_M) >> \
  2327. HTT_TX_TCL_METADATA_PDEV_ID_S)
  2328. #define HTT_TX_TCL_METADATA_PDEV_ID_SET(_var, _val) \
  2329. do { \
  2330. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PDEV_ID, _val); \
  2331. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PDEV_ID_S)); \
  2332. } while (0)
  2333. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_GET(_var) \
  2334. (((_var) & HTT_TX_TCL_METADATA_HOST_INSPECTED_M) >> \
  2335. HTT_TX_TCL_METADATA_HOST_INSPECTED_S)
  2336. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_SET(_var, _val) \
  2337. do { \
  2338. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_HOST_INSPECTED, _val); \
  2339. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_HOST_INSPECTED_S)); \
  2340. } while (0)
  2341. #define HTT_TX_TCL_METADATA_PEER_ID_GET(_var) \
  2342. (((_var) & HTT_TX_TCL_METADATA_PEER_ID_M) >> \
  2343. HTT_TX_TCL_METADATA_PEER_ID_S)
  2344. #define HTT_TX_TCL_METADATA_PEER_ID_SET(_var, _val) \
  2345. do { \
  2346. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PEER_ID, _val); \
  2347. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PEER_ID_S)); \
  2348. } while (0)
  2349. /*------------------------------------------------------------------
  2350. * V2 Version of TCL Data Command
  2351. * V2 Version to support peer_id, vdev_id, svc_class_id and
  2352. * MLO global_seq all flavours of TCL Data Cmd.
  2353. *-----------------------------------------------------------------*/
  2354. typedef enum {
  2355. HTT_TCL_METADATA_V2_TYPE_PEER_BASED = 0,
  2356. HTT_TCL_METADATA_V2_TYPE_VDEV_BASED = 1,
  2357. HTT_TCL_METADATA_V2_TYPE_SVC_ID_BASED = 2,
  2358. HTT_TCL_METADATA_V2_TYPE_GLOBAL_SEQ_BASED = 3,
  2359. } htt_tcl_metadata_type_v2;
  2360. /**
  2361. * @brief HTT TCL command number format
  2362. * @details
  2363. * This structure is passed from host as tcl_data_cmd->tcl_cmd_number and
  2364. * available to firmware as tcl_exit_base->tcl_status_number.
  2365. * A_UINT32 is used to avoid endianness conversion problems.
  2366. * tcl_status_number size is 16 bits, hence only 16 bits can be used.
  2367. */
  2368. typedef struct {
  2369. A_UINT32
  2370. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2371. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2372. vdev_id: 8,
  2373. pdev_id: 2,
  2374. host_inspected:1,
  2375. rsvd: 2,
  2376. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2377. } htt_tx_tcl_vdev_metadata_v2;
  2378. typedef struct {
  2379. A_UINT32
  2380. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2381. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2382. peer_id: 13,
  2383. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2384. } htt_tx_tcl_peer_metadata_v2;
  2385. typedef struct {
  2386. A_UINT32
  2387. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2388. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2389. svc_class_id: 8,
  2390. ast_index: 3, /* Indicates to firmware the AST index to be used for Pine for AST Override */
  2391. rsvd: 2,
  2392. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2393. } htt_tx_tcl_svc_class_id_metadata;
  2394. typedef struct {
  2395. A_UINT32
  2396. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2397. host_inspected: 1,
  2398. global_seq_no: 12,
  2399. rsvd: 1,
  2400. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2401. } htt_tx_tcl_global_seq_metadata;
  2402. PREPACK struct htt_tx_tcl_metadata_v2 {
  2403. union {
  2404. htt_tx_tcl_vdev_metadata_v2 vdev_meta_v2;
  2405. htt_tx_tcl_peer_metadata_v2 peer_meta_v2;
  2406. htt_tx_tcl_svc_class_id_metadata svc_class_id_meta;
  2407. htt_tx_tcl_global_seq_metadata global_seq_meta;
  2408. };
  2409. } POSTPACK;
  2410. /* DWORD 0 */
  2411. #define HTT_TX_TCL_METADATA_TYPE_V2_M 0x00000003
  2412. #define HTT_TX_TCL_METADATA_TYPE_V2_S 0
  2413. /* Valid htt ext for V2 tcl data cmd used by VDEV, PEER and SVC_ID meta */
  2414. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_M 0x00000004
  2415. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S 2
  2416. /* VDEV V2 metadata */
  2417. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_M 0x000007f8
  2418. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_S 3
  2419. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_M 0x00001800
  2420. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_S 11
  2421. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_M 0x00002000
  2422. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S 13
  2423. /* PEER V2 metadata */
  2424. #define HTT_TX_TCL_METADATA_V2_PEER_ID_M 0x0000fff8
  2425. #define HTT_TX_TCL_METADATA_V2_PEER_ID_S 3
  2426. /* SVC_CLASS_ID metadata */
  2427. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_M 0x000007f8
  2428. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_S 3
  2429. /* Global Seq no metadata */
  2430. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_M 0x00000004
  2431. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S 2
  2432. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_M 0x00007ff8
  2433. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S 3
  2434. /*----- Get and Set V2 type field in Vdev, Peer, Svc_Class_Id, Global_seq_no */
  2435. #define HTT_TX_TCL_METADATA_TYPE_V2_GET(_var) \
  2436. (((_var) & HTT_TX_TCL_METADATA_TYPE_V2_M) >> \
  2437. HTT_TX_TCL_METADATA_TYPE_V2_S)
  2438. #define HTT_TX_TCL_METADATA_TYPE_V2_SET(_var, _val) \
  2439. do { \
  2440. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_TYPE_V2, _val); \
  2441. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_TYPE_V2_S)); \
  2442. } while (0)
  2443. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_GET(_var) \
  2444. (((_var) & HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_M) >> \
  2445. HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S)
  2446. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_SET(_var, _val) \
  2447. do { \
  2448. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID, _val); \
  2449. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S)); \
  2450. } while (0)
  2451. /*----- Get and Set V2 type field in Vdev meta fields ----*/
  2452. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_GET(_var) \
  2453. (((_var) & HTT_TX_TCL_METADATA_V2_VDEV_ID_M) >> \
  2454. HTT_TX_TCL_METADATA_V2_VDEV_ID_S)
  2455. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_SET(_var, _val) \
  2456. do { \
  2457. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_VDEV_ID, _val); \
  2458. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_VDEV_ID_S)); \
  2459. } while (0)
  2460. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_GET(_var) \
  2461. (((_var) & HTT_TX_TCL_METADATA_V2_PDEV_ID_M) >> \
  2462. HTT_TX_TCL_METADATA_V2_PDEV_ID_S)
  2463. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_SET(_var, _val) \
  2464. do { \
  2465. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_PDEV_ID, _val); \
  2466. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_PDEV_ID_S)); \
  2467. } while (0)
  2468. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_GET(_var) \
  2469. (((_var) & HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_M) >> \
  2470. HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S)
  2471. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_SET(_var, _val) \
  2472. do { \
  2473. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_HOST_INSPECTED, _val); \
  2474. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S)); \
  2475. } while (0)
  2476. /*----- Get and Set V2 type field in Peer meta fields ----*/
  2477. #define HTT_TX_TCL_METADATA_V2_PEER_ID_GET(_var) \
  2478. (((_var) & HTT_TX_TCL_METADATA_V2_PEER_ID_M) >> \
  2479. HTT_TX_TCL_METADATA_V2_PEER_ID_S)
  2480. #define HTT_TX_TCL_METADATA_V2_PEER_ID_SET(_var, _val) \
  2481. do { \
  2482. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_PEER_ID, _val); \
  2483. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_PEER_ID_S)); \
  2484. } while (0)
  2485. /*----- Get and Set V2 type field in Service Class fields ----*/
  2486. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_GET(_var) \
  2487. (((_var) & HTT_TX_TCL_METADATA_SVC_CLASS_ID_M) >> \
  2488. HTT_TX_TCL_METADATA_SVC_CLASS_ID_S)
  2489. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_SET(_var, _val) \
  2490. do { \
  2491. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_SVC_CLASS_ID, _val); \
  2492. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_SVC_CLASS_ID_S)); \
  2493. } while (0)
  2494. /*----- Get and Set V2 type field in Global sequence fields ----*/
  2495. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_GET(_var) \
  2496. (((_var) & HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_M) >> \
  2497. HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S)
  2498. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_SET(_var, _val) \
  2499. do { \
  2500. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED, _val); \
  2501. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S)); \
  2502. } while (0)
  2503. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_GET(_var) \
  2504. (((_var) & HTT_TX_TCL_METADATA_GLBL_SEQ_NO_M) >> \
  2505. HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S)
  2506. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_SET(_var, _val) \
  2507. do { \
  2508. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_GLBL_SEQ_NO, _val); \
  2509. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S)); \
  2510. } while (0)
  2511. /*------------------------------------------------------------------
  2512. * End V2 Version of TCL Data Command
  2513. *-----------------------------------------------------------------*/
  2514. typedef enum {
  2515. HTT_TX_FW2WBM_TX_STATUS_OK,
  2516. HTT_TX_FW2WBM_TX_STATUS_DROP,
  2517. HTT_TX_FW2WBM_TX_STATUS_TTL,
  2518. HTT_TX_FW2WBM_TX_STATUS_REINJECT,
  2519. HTT_TX_FW2WBM_TX_STATUS_INSPECT,
  2520. HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY,
  2521. HTT_TX_FW2WBM_TX_STATUS_VDEVID_MISMATCH,
  2522. HTT_TX_FW2WBM_TX_STATUS_MAX
  2523. } htt_tx_fw2wbm_tx_status_t;
  2524. typedef enum {
  2525. HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP, /* deprecated */
  2526. HTT_TX_FW2WBM_REINJECT_REASON_RAW_ENCAP_EXP /* current */ =
  2527. HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP,
  2528. HTT_TX_FW2WBM_REINJECT_REASON_INJECT_VIA_EXP,
  2529. HTT_TX_FW2WBM_REINJECT_REASON_MCAST,
  2530. HTT_TX_FW2WBM_REINJECT_REASON_ARP,
  2531. HTT_TX_FW2WBM_REINJECT_REASON_DHCP,
  2532. HTT_TX_FW2WBM_REINJECT_REASON_FLOW_CONTROL,
  2533. HTT_TX_FW2WBM_REINJECT_REASON_MLO_MCAST,
  2534. HTT_TX_FW2WBM_REINJECT_REASON_MAX,
  2535. } htt_tx_fw2wbm_reinject_reason_t;
  2536. /**
  2537. * @brief HTT TX WBM Completion from firmware to host
  2538. * @details
  2539. * This structure is passed from firmware to host overlaid on wbm_release_ring
  2540. * DWORD 3 and 4 for software based completions (Exception frames and
  2541. * TQM bypass frames)
  2542. * For software based completions, wbm_release_ring->release_source_module will
  2543. * be set to release_source_fw
  2544. */
  2545. PREPACK struct htt_tx_wbm_completion {
  2546. A_UINT32
  2547. sch_cmd_id: 24,
  2548. exception_frame: 1, /* If set, this packet was queued via exception path */
  2549. rsvd0_31_25: 7;
  2550. A_UINT32
  2551. ack_frame_rssi: 8, /* If this frame is removed as the result of the
  2552. * reception of an ACK or BA, this field indicates
  2553. * the RSSI of the received ACK or BA frame.
  2554. * When the frame is removed as result of a direct
  2555. * remove command from the SW, this field is set
  2556. * to 0x0 (which is never a valid value when real
  2557. * RSSI is available).
  2558. * Units: dB w.r.t noise floor
  2559. */
  2560. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2561. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2562. rsvd1_31_16: 16;
  2563. } POSTPACK;
  2564. /* DWORD 0 */
  2565. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M 0x00ffffff
  2566. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S 0
  2567. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_M 0x01000000
  2568. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_S 24
  2569. /* DWORD 1 */
  2570. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_M 0x000000ff
  2571. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_S 0
  2572. #define HTT_TX_WBM_COMPLETION_TX_STATUS_M 0x00000f00
  2573. #define HTT_TX_WBM_COMPLETION_TX_STATUS_S 8
  2574. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_M 0x0000f000
  2575. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_S 12
  2576. /* DWORD 0 */
  2577. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_GET(_var) \
  2578. (((_var) & HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M) >> \
  2579. HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)
  2580. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_SET(_var, _val) \
  2581. do { \
  2582. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_SCH_CMD_ID, _val); \
  2583. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)); \
  2584. } while (0)
  2585. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_GET(_var) \
  2586. (((_var) & HTT_TX_WBM_COMPLETION_EXP_FRAME_M) >> \
  2587. HTT_TX_WBM_COMPLETION_EXP_FRAME_S)
  2588. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_SET(_var, _val) \
  2589. do { \
  2590. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_EXP_FRAME, _val); \
  2591. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_EXP_FRAME_S)); \
  2592. } while (0)
  2593. /* DWORD 1 */
  2594. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_GET(_var) \
  2595. (((_var) & HTT_TX_WBM_COMPLETION_ACK_RSSI_M) >> \
  2596. HTT_TX_WBM_COMPLETION_ACK_RSSI_S)
  2597. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_SET(_var, _val) \
  2598. do { \
  2599. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_ACK_RSSI, _val); \
  2600. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_ACK_RSSI_S)); \
  2601. } while (0)
  2602. #define HTT_TX_WBM_COMPLETION_TX_STATUS_GET(_var) \
  2603. (((_var) & HTT_TX_WBM_COMPLETION_TX_STATUS_M) >> \
  2604. HTT_TX_WBM_COMPLETION_TX_STATUS_S)
  2605. #define HTT_TX_WBM_COMPLETION_TX_STATUS_SET(_var, _val) \
  2606. do { \
  2607. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_TX_STATUS, _val); \
  2608. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_TX_STATUS_S)); \
  2609. } while (0)
  2610. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_GET(_var) \
  2611. (((_var) & HTT_TX_WBM_COMPLETION_REINJECT_REASON_M) >> \
  2612. HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)
  2613. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_SET(_var, _val) \
  2614. do { \
  2615. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_REINJECT_REASON, _val); \
  2616. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)); \
  2617. } while (0)
  2618. /**
  2619. * @brief HTT TX WBM Completion from firmware to host
  2620. * @details
  2621. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2622. * (WBM) offload HW.
  2623. * This structure is passed from firmware to host overlaid on wbm_release_ring
  2624. * For software based completions, release_source_module will
  2625. * be set to WIFIRELEASE_SOURCE_FW_E. Host SW is expected to inspect using
  2626. * struct wbm_release_ring and then switch to this after looking at
  2627. * release_source_module.
  2628. */
  2629. PREPACK struct htt_tx_wbm_completion_v2 {
  2630. A_UINT32
  2631. used_by_hw0; /* Refer to struct wbm_release_ring */
  2632. A_UINT32
  2633. used_by_hw1; /* Refer to struct wbm_release_ring */
  2634. A_UINT32
  2635. used_by_hw2: 9, /* Refer to struct wbm_release_ring */
  2636. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2637. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2638. exception_frame: 1,
  2639. transmit_count: 7, /* Refer to struct wbm_release_ring */
  2640. rsvd0: 5, /* For future use */
  2641. used_by_hw4: 1, /* wbm_internal_error bit being used by HW */
  2642. rsvd1: 1; /* For future use */
  2643. A_UINT32
  2644. data0: 32; /* data0,1 and 2 changes based on tx_status type
  2645. * if HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2646. * or HTT_TX_FW2WBM_TX_STATUS_TTL, struct htt_tx_wbm_transmit_status will be used.
  2647. * if HTT_TX_FW2WBM_TX_STATUS_REINJECT, struct htt_tx_wbm_reinject_status will be used.
  2648. * if HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY, struct htt_tx_wbm_mec_addr_notify will be used.
  2649. */
  2650. A_UINT32
  2651. data1: 32;
  2652. A_UINT32
  2653. data2: 32;
  2654. A_UINT32
  2655. used_by_hw3; /* Refer to struct wbm_release_ring */
  2656. } POSTPACK;
  2657. /* DWORD 1, 2 and part of 3 are accessed via HW header files */
  2658. /* DWORD 3 */
  2659. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M 0x00001e00
  2660. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S 9
  2661. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M 0x0001e000
  2662. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S 13
  2663. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M 0x00020000
  2664. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S 17
  2665. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_M 0x01FC0000
  2666. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_S 18
  2667. /* DWORD 3 */
  2668. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_GET(_var) \
  2669. (((_var) & HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M) >> \
  2670. HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)
  2671. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_SET(_var, _val) \
  2672. do { \
  2673. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TX_STATUS, _val); \
  2674. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)); \
  2675. } while (0)
  2676. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_GET(_var) \
  2677. (((_var) & HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M) >> \
  2678. HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)
  2679. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_SET(_var, _val) \
  2680. do { \
  2681. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON, _val); \
  2682. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)); \
  2683. } while (0)
  2684. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_GET(_var) \
  2685. (((_var) & HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M) >> \
  2686. HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)
  2687. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_SET(_var, _val) \
  2688. do { \
  2689. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_EXP_FRAME, _val); \
  2690. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)); \
  2691. } while (0)
  2692. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_GET(_var) \
  2693. (((_var) & HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_M) >> \
  2694. HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_S)
  2695. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_SET(_var, _val) \
  2696. do { \
  2697. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT, _val); \
  2698. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_S)); \
  2699. } while (0)
  2700. /**
  2701. * @brief HTT TX WBM Completion from firmware to host (V3)
  2702. * @details
  2703. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2704. * (WBM) offload HW.
  2705. * This structure is passed from firmware to host overlaid on wbm_release_ring
  2706. * For software based completions, release_source_module will
  2707. * be set to WIFIRELEASE_SOURCE_FW_E. Host SW is expected to inspect using
  2708. * struct wbm_release_ring and then switch to this after looking at
  2709. * release_source_module.
  2710. * Due to overlap with WBM block, htt_tx_wbm_completion_v3 will be used
  2711. * by new generations of targets.
  2712. */
  2713. PREPACK struct htt_tx_wbm_completion_v3 {
  2714. A_UINT32
  2715. used_by_hw0; /* Refer to struct wbm_release_ring */
  2716. A_UINT32
  2717. used_by_hw1; /* Refer to struct wbm_release_ring */
  2718. A_UINT32
  2719. used_by_hw2: 13, /* Refer to struct wbm_release_ring */
  2720. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2721. used_by_hw3: 15;
  2722. A_UINT32
  2723. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2724. exception_frame: 1,
  2725. transmit_count: 7, /* Refer to struct wbm_release_ring */
  2726. rsvd0: 20; /* For future use */
  2727. A_UINT32
  2728. data0: 32; /* data0,1 and 2 changes based on tx_status type
  2729. * if HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2730. * or HTT_TX_FW2WBM_TX_STATUS_TTL, struct htt_tx_wbm_transmit_status will be used.
  2731. * if HTT_TX_FW2WBM_TX_STATUS_REINJECT, struct htt_tx_wbm_reinject_status will be used.
  2732. * if HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY, struct htt_tx_wbm_mec_addr_notify will be used.
  2733. */
  2734. A_UINT32
  2735. data1: 32;
  2736. A_UINT32
  2737. data2: 32;
  2738. A_UINT32
  2739. rsvd1: 20,
  2740. used_by_hw4: 12; /* Refer to struct wbm_release_ring */
  2741. } POSTPACK;
  2742. /* DWORD 3 */
  2743. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_M 0x0001E000
  2744. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S 13
  2745. /* DWORD 4 */
  2746. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_M 0x0000000F
  2747. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S 0
  2748. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_M 0x00000010
  2749. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S 4
  2750. #define HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_M 0x00000FE0
  2751. #define HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_S 5
  2752. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_GET(_var) \
  2753. (((_var) & HTT_TX_WBM_COMPLETION_V3_TX_STATUS_M) >> \
  2754. HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S)
  2755. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_SET(_var, _val) \
  2756. do { \
  2757. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_TX_STATUS, _val); \
  2758. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S)); \
  2759. } while (0)
  2760. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_GET(_var) \
  2761. (((_var) & HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_M) >> \
  2762. HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S)
  2763. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_SET(_var, _val) \
  2764. do { \
  2765. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON, _val); \
  2766. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S)); \
  2767. } while (0)
  2768. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_GET(_var) \
  2769. (((_var) & HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_M) >> \
  2770. HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S)
  2771. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_SET(_var, _val) \
  2772. do { \
  2773. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_EXP_FRAME, _val); \
  2774. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S)); \
  2775. } while (0)
  2776. #define HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_GET(_var) \
  2777. (((_var) & HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_M) >> \
  2778. HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_S)
  2779. #define HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_SET(_var, _val) \
  2780. do { \
  2781. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT, _val); \
  2782. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_S)); \
  2783. } while (0)
  2784. typedef enum {
  2785. TX_FRAME_TYPE_UNDEFINED = 0,
  2786. TX_FRAME_TYPE_EAPOL = 1,
  2787. } htt_tx_wbm_status_frame_type;
  2788. /**
  2789. * @brief HTT TX WBM transmit status from firmware to host
  2790. * @details
  2791. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2792. * (WBM) offload HW.
  2793. * This structure is passed from firmware to host overlaid on wbm_release_ring.
  2794. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2795. * or HTT_TX_FW2WBM_TX_STATUS_TTL
  2796. */
  2797. PREPACK struct htt_tx_wbm_transmit_status {
  2798. A_UINT32
  2799. sch_cmd_id: 24,
  2800. ack_frame_rssi: 8; /* If this frame is removed as the result of the
  2801. * reception of an ACK or BA, this field indicates
  2802. * the RSSI of the received ACK or BA frame.
  2803. * When the frame is removed as result of a direct
  2804. * remove command from the SW, this field is set
  2805. * to 0x0 (which is never a valid value when real
  2806. * RSSI is available).
  2807. * Units: dB w.r.t noise floor
  2808. */
  2809. A_UINT32
  2810. sw_peer_id: 16,
  2811. tid_num: 5,
  2812. valid: 1, /* If this "valid" flag is set, the sw_peer_id
  2813. * and tid_num fields contain valid data.
  2814. * If this "valid" flag is not set, the
  2815. * sw_peer_id and tid_num fields must be ignored.
  2816. */
  2817. mcast: 1,
  2818. mcast_valid: 1, /* If this "mcast_valid" is set, the mcast field
  2819. * contains valid data.
  2820. */
  2821. frame_type: 4, /* holds htt_tx_wbm_status_frame_type value */
  2822. transmit_count_valid: 1, /* If this "transmit_count_valid" is set, the
  2823. * transmit_count field in struct
  2824. * htt_tx_wbm_completion_vx has valid data.
  2825. */
  2826. reserved: 3;
  2827. A_UINT32
  2828. ppdu_start_tsf: 32; /* PPDU Start timestamp added for multicast
  2829. * packets in the wbm completion path
  2830. */
  2831. } POSTPACK;
  2832. /* DWORD 4 */
  2833. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M 0x00ffffff
  2834. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S 0
  2835. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M 0xff000000
  2836. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S 24
  2837. /* DWORD 5 */
  2838. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M 0x0000ffff
  2839. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S 0
  2840. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_M 0x001f0000
  2841. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_S 16
  2842. #define HTT_TX_WBM_COMPLETION_V2_VALID_M 0x00200000
  2843. #define HTT_TX_WBM_COMPLETION_V2_VALID_S 21
  2844. #define HTT_TX_WBM_COMPLETION_V2_MCAST_M 0x00400000
  2845. #define HTT_TX_WBM_COMPLETION_V2_MCAST_S 22
  2846. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M 0x00800000
  2847. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S 23
  2848. #define HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_M 0x0F000000
  2849. #define HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_S 24
  2850. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_M 0x10000000
  2851. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_S 28
  2852. /* DWORD 4 */
  2853. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_GET(_var) \
  2854. (((_var) & HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M) >> \
  2855. HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)
  2856. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_SET(_var, _val) \
  2857. do { \
  2858. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID, _val); \
  2859. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)); \
  2860. } while (0)
  2861. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_GET(_var) \
  2862. (((_var) & HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M) >> \
  2863. HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)
  2864. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_SET(_var, _val) \
  2865. do { \
  2866. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI, _val); \
  2867. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)); \
  2868. } while (0)
  2869. /* DWORD 5 */
  2870. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_GET(_var) \
  2871. (((_var) & HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M) >> \
  2872. HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)
  2873. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_SET(_var, _val) \
  2874. do { \
  2875. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID, _val); \
  2876. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)); \
  2877. } while (0)
  2878. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_GET(_var) \
  2879. (((_var) & HTT_TX_WBM_COMPLETION_V2_TID_NUM_M) >> \
  2880. HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)
  2881. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_SET(_var, _val) \
  2882. do { \
  2883. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TID_NUM, _val); \
  2884. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)); \
  2885. } while (0)
  2886. #define HTT_TX_WBM_COMPLETION_V2_VALID_GET(_var) \
  2887. (((_var) & HTT_TX_WBM_COMPLETION_V2_VALID_M) >> \
  2888. HTT_TX_WBM_COMPLETION_V2_VALID_S)
  2889. #define HTT_TX_WBM_COMPLETION_V2_VALID_SET(_var, _val) \
  2890. do { \
  2891. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VALID, _val); \
  2892. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VALID_S)); \
  2893. } while (0)
  2894. #define HTT_TX_WBM_COMPLETION_V2_MCAST_GET(_var) \
  2895. (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_M) >> \
  2896. HTT_TX_WBM_COMPLETION_V2_MCAST_S)
  2897. #define HTT_TX_WBM_COMPLETION_V2_MCAST_SET(_var, _val) \
  2898. do { \
  2899. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST, _val); \
  2900. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_S)); \
  2901. } while (0)
  2902. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_GET(_var) \
  2903. (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M) >> \
  2904. HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)
  2905. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_SET(_var, _val) \
  2906. do { \
  2907. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST_VALID, _val); \
  2908. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)); \
  2909. } while (0)
  2910. #define HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_GET(_var) \
  2911. (((_var) & HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_M) >> \
  2912. HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_S)
  2913. #define HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_SET(_var, _val) \
  2914. do { \
  2915. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE, _val); \
  2916. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_S)); \
  2917. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_GET(_var) \
  2918. (((_var) & HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_M) >> \
  2919. HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_S)
  2920. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_SET(_var, _val) \
  2921. do { \
  2922. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST_VALID, _val); \
  2923. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_S)); \
  2924. } while (0)
  2925. /**
  2926. * @brief HTT TX WBM reinject status from firmware to host
  2927. * @details
  2928. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2929. * (WBM) offload HW.
  2930. * This structure is passed from firmware to host overlaid on wbm_release_ring.
  2931. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_REINJECT.
  2932. */
  2933. PREPACK struct htt_tx_wbm_reinject_status {
  2934. A_UINT32
  2935. reserved0: 32;
  2936. A_UINT32
  2937. reserved1: 32;
  2938. A_UINT32
  2939. reserved2: 32;
  2940. } POSTPACK;
  2941. /**
  2942. * @brief HTT TX WBM multicast echo check notification from firmware to host
  2943. * @details
  2944. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2945. * (WBM) offload HW.
  2946. * This structure is passed from firmware to host overlaid on wbm_release_ring.
  2947. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY.
  2948. * FW sends SA addresses to host for all multicast/broadcast packets received on
  2949. * STA side.
  2950. */
  2951. PREPACK struct htt_tx_wbm_mec_addr_notify {
  2952. A_UINT32
  2953. mec_sa_addr_31_0;
  2954. A_UINT32
  2955. mec_sa_addr_47_32: 16,
  2956. sa_ast_index: 16;
  2957. A_UINT32
  2958. vdev_id: 8,
  2959. reserved0: 24;
  2960. } POSTPACK;
  2961. /* DWORD 4 - mec_sa_addr_31_0 */
  2962. /* DWORD 5 */
  2963. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M 0x0000ffff
  2964. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S 0
  2965. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M 0xffff0000
  2966. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S 16
  2967. /* DWORD 6 */
  2968. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M 0x000000ff
  2969. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S 0
  2970. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_GET(_var) \
  2971. (((_var) & HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M) >> \
  2972. HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)
  2973. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_SET(_var, _val) \
  2974. do { \
  2975. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32, _val); \
  2976. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)); \
  2977. } while (0)
  2978. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_GET(_var) \
  2979. (((_var) & HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M) >> \
  2980. HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)
  2981. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_SET(_var, _val) \
  2982. do { \
  2983. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX, _val); \
  2984. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)); \
  2985. } while (0)
  2986. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_GET(_var) \
  2987. (((_var) & HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M) >> \
  2988. HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)
  2989. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_SET(_var, _val) \
  2990. do { \
  2991. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VDEV_ID, _val); \
  2992. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)); \
  2993. } while (0)
  2994. typedef enum {
  2995. TX_FLOW_PRIORITY_BE,
  2996. TX_FLOW_PRIORITY_HIGH,
  2997. TX_FLOW_PRIORITY_LOW,
  2998. } htt_tx_flow_priority_t;
  2999. typedef enum {
  3000. TX_FLOW_LATENCY_SENSITIVE,
  3001. TX_FLOW_LATENCY_INSENSITIVE,
  3002. } htt_tx_flow_latency_t;
  3003. typedef enum {
  3004. TX_FLOW_BEST_EFFORT_TRAFFIC,
  3005. TX_FLOW_INTERACTIVE_TRAFFIC,
  3006. TX_FLOW_PERIODIC_TRAFFIC,
  3007. TX_FLOW_BURSTY_TRAFFIC,
  3008. TX_FLOW_OVER_SUBSCRIBED_TRAFFIC,
  3009. } htt_tx_flow_traffic_pattern_t;
  3010. /**
  3011. * @brief HTT TX Flow search metadata format
  3012. * @details
  3013. * Host will set this metadata in flow table's flow search entry along with
  3014. * to_tqm_if_m0_fw. It indicates to forward the first MSDU to both the
  3015. * firmware and TQM ring if the flow search entry wins.
  3016. * This metadata is available to firmware in that first MSDU's
  3017. * tcl_exit_base->meta_data_fse. Firmware uses this metadata to map a new flow
  3018. * to one of the available flows for specific tid and returns the tqm flow
  3019. * pointer as part of htt_tx_map_flow_info message.
  3020. */
  3021. PREPACK struct htt_tx_flow_metadata {
  3022. A_UINT32
  3023. rsvd0_1_0: 2,
  3024. tid: 4,
  3025. priority: 3, /* Takes enum values of htt_tx_flow_priority_t */
  3026. traffic_pattern: 3, /* Takes enum values of htt_tx_flow_traffic_pattern_t */
  3027. tid_override: 1, /* If set, tid field in this struct is the final tid.
  3028. * Else choose final tid based on latency, priority.
  3029. */
  3030. dedicated_flowq: 1, /* Dedicated flowq per 5 tuple flow. */
  3031. latency_sensitive: 2, /* Takes enum values of htt_tx_flow_latency_t */
  3032. host_flow_identifier: 16; /* Used by host to map flow metadata with flow entry */
  3033. } POSTPACK;
  3034. /* DWORD 0 */
  3035. #define HTT_TX_FLOW_METADATA_TID_M 0x0000003c
  3036. #define HTT_TX_FLOW_METADATA_TID_S 2
  3037. #define HTT_TX_FLOW_METADATA_PRIORITY_M 0x000001c0
  3038. #define HTT_TX_FLOW_METADATA_PRIORITY_S 6
  3039. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M 0x00000e00
  3040. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S 9
  3041. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_M 0x00001000
  3042. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_S 12
  3043. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M 0x00002000
  3044. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S 13
  3045. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M 0x0000c000
  3046. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S 14
  3047. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M 0xffff0000
  3048. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S 16
  3049. /* DWORD 0 */
  3050. #define HTT_TX_FLOW_METADATA_TID_GET(_var) \
  3051. (((_var) & HTT_TX_FLOW_METADATA_TID_M) >> \
  3052. HTT_TX_FLOW_METADATA_TID_S)
  3053. #define HTT_TX_FLOW_METADATA_TID_SET(_var, _val) \
  3054. do { \
  3055. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID, _val); \
  3056. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_S)); \
  3057. } while (0)
  3058. #define HTT_TX_FLOW_METADATA_PRIORITY_GET(_var) \
  3059. (((_var) & HTT_TX_FLOW_PRIORITY_M) >> \
  3060. HTT_TX_FLOW_METADATA_PRIORITY_S)
  3061. #define HTT_TX_FLOW_METADATA_PRIORITY_SET(_var, _val) \
  3062. do { \
  3063. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_PRIORITY, _val); \
  3064. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_PRIORITY_S)); \
  3065. } while (0)
  3066. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_GET(_var) \
  3067. (((_var) & HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M) >> \
  3068. HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)
  3069. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_SET(_var, _val) \
  3070. do { \
  3071. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN, _val); \
  3072. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)); \
  3073. } while (0)
  3074. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_GET(_var) \
  3075. (((_var) & HTT_TX_FLOW_METADATA_TID_OVERRIDE_M) >> \
  3076. HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)
  3077. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_SET(_var, _val) \
  3078. do { \
  3079. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID_OVERRIDE, _val); \
  3080. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)); \
  3081. } while (0)
  3082. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_GET(_var) \
  3083. (((_var) & HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M) >> \
  3084. HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)
  3085. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_SET(_var, _val) \
  3086. do { \
  3087. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ, _val); \
  3088. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)); \
  3089. } while (0)
  3090. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_GET(_var) \
  3091. (((_var) & HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M) >> \
  3092. HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S)
  3093. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_SET(_var, _val) \
  3094. do { \
  3095. HTT_CHECK_SET_VAL(HTT_TX_FLOW_LATENCY_SENSITIVE, _val); \
  3096. ((_var) |= ((_val) << HTT_TX_FLOW_LATENCY_SENSITIVE_S)); \
  3097. } while (0)
  3098. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_GET(_var) \
  3099. (((_var) & HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M) >> \
  3100. HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)
  3101. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_SET(_var, _val) \
  3102. do { \
  3103. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_HOST_FLOW_ID, _val); \
  3104. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)); \
  3105. } while (0)
  3106. /**
  3107. * @brief host -> target ADD WDS Entry
  3108. *
  3109. * MSG_TYPE => HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY
  3110. *
  3111. * @brief host -> target DELETE WDS Entry
  3112. *
  3113. * MSG_TYPE => HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY
  3114. *
  3115. * @details
  3116. * HTT wds entry from source port learning
  3117. * Host will learn wds entries from rx and send this message to firmware
  3118. * to enable firmware to configure/delete AST entries for wds clients.
  3119. * Firmware creates Source address's AST entry with Transmit MAC's peer_id
  3120. * and when SA's entry is deleted, firmware removes this AST entry
  3121. *
  3122. * The message would appear as follows:
  3123. *
  3124. * |31 30|29 |17 16|15 8|7 0|
  3125. * |----------------+----------------+----------------+----------------|
  3126. * | rsvd0 |PDVID| vdev_id | msg_type |
  3127. * |-------------------------------------------------------------------|
  3128. * | sa_addr_31_0 |
  3129. * |-------------------------------------------------------------------|
  3130. * | | ta_peer_id | sa_addr_47_32 |
  3131. * |-------------------------------------------------------------------|
  3132. * Where PDVID = pdev_id
  3133. *
  3134. * The message is interpreted as follows:
  3135. *
  3136. * dword0 - b'0:7 - msg_type: This will be set to
  3137. * 0xd (HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY) or
  3138. * 0xe (HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY)
  3139. *
  3140. * dword0 - b'8:15 - vdev_id
  3141. *
  3142. * dword0 - b'16:17 - pdev_id
  3143. *
  3144. * dword0 - b'18:31 - rsvd10: Reserved for future use
  3145. *
  3146. * dword1 - b'0:31 - sa_addr_31_0: Lower 32 bits of source mac address
  3147. *
  3148. * dword2 - b'0:15 - sa_addr_47_32: Upper 16 bits of source mac address
  3149. *
  3150. * dword2 - b'16:19 - ta_peer_id: peer id of Transmit MAC
  3151. */
  3152. PREPACK struct htt_wds_entry {
  3153. A_UINT32
  3154. msg_type: 8,
  3155. vdev_id: 8,
  3156. pdev_id: 2,
  3157. rsvd0: 14;
  3158. A_UINT32 sa_addr_31_0;
  3159. A_UINT32
  3160. sa_addr_47_32: 16,
  3161. ta_peer_id: 14,
  3162. rsvd2: 2;
  3163. } POSTPACK;
  3164. /* DWORD 0 */
  3165. #define HTT_WDS_ENTRY_VDEV_ID_M 0x0000ff00
  3166. #define HTT_WDS_ENTRY_VDEV_ID_S 8
  3167. #define HTT_WDS_ENTRY_PDEV_ID_M 0x00030000
  3168. #define HTT_WDS_ENTRY_PDEV_ID_S 16
  3169. /* DWORD 2 */
  3170. #define HTT_WDS_ENTRY_SA_ADDR_47_32_M 0x0000ffff
  3171. #define HTT_WDS_ENTRY_SA_ADDR_47_32_S 0
  3172. #define HTT_WDS_ENTRY_TA_PEER_ID_M 0x3fff0000
  3173. #define HTT_WDS_ENTRY_TA_PEER_ID_S 16
  3174. /* DWORD 0 */
  3175. #define HTT_WDS_ENTRY_VDEV_ID_GET(_var) \
  3176. (((_var) & HTT_WDS_ENTRY_VDEV_ID_M) >> \
  3177. HTT_WDS_ENTRY_VDEV_ID_S)
  3178. #define HTT_WDS_ENTRY_VDEV_ID_SET(_var, _val) \
  3179. do { \
  3180. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_VDEV_ID, _val); \
  3181. ((_var) |= ((_val) << HTT_WDS_ENTRY_VDEV_ID_S)); \
  3182. } while (0)
  3183. #define HTT_WDS_ENTRY_PDEV_ID_GET(_var) \
  3184. (((_var) & HTT_WDS_ENTRY_PDEV_ID_M) >> \
  3185. HTT_WDS_ENTRY_PDEV_ID_S)
  3186. #define HTT_WDS_ENTRY_PDEV_ID_SET(_var, _val) \
  3187. do { \
  3188. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_PDEV_ID, _val); \
  3189. ((_var) |= ((_val) << HTT_WDS_ENTRY_PDEV_ID_S)); \
  3190. } while (0)
  3191. /* DWORD 2 */
  3192. #define HTT_WDS_ENTRY_SA_ADDR_47_32_GET(_var) \
  3193. (((_var) & HTT_WDS_ENTRY_SA_ADDR_47_32_M) >> \
  3194. HTT_WDS_ENTRY_SA_ADDR_47_32_S)
  3195. #define HTT_WDS_ENTRY_SA_ADDR_47_32_SET(_var, _val) \
  3196. do { \
  3197. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_SA_ADDR_47_32, _val); \
  3198. ((_var) |= ((_val) << HTT_WDS_ENTRY_SA_ADDR_47_32_S)); \
  3199. } while (0)
  3200. #define HTT_WDS_ENTRY_TA_PEER_ID_GET(_var) \
  3201. (((_var) & HTT_WDS_ENTRY_TA_PEER_ID_M) >> \
  3202. HTT_WDS_ENTRY_TA_PEER_ID_S)
  3203. #define HTT_WDS_ENTRY_TA_PEER_ID_SET(_var, _val) \
  3204. do { \
  3205. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_TA_PEER_ID, _val); \
  3206. ((_var) |= ((_val) << HTT_WDS_ENTRY_TA_PEER_ID_S)); \
  3207. } while (0)
  3208. /**
  3209. * @brief MAC DMA rx ring setup specification
  3210. *
  3211. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_RING_CFG
  3212. *
  3213. * @details
  3214. * To allow for dynamic rx ring reconfiguration and to avoid race
  3215. * conditions, the host SW never directly programs the MAC DMA rx ring(s)
  3216. * it uses. Instead, it sends this message to the target, indicating how
  3217. * the rx ring used by the host should be set up and maintained.
  3218. * The message consists of a 4-octet header followed by 1 or 2 rx ring setup
  3219. * specifications.
  3220. *
  3221. * |31 16|15 8|7 0|
  3222. * |---------------------------------------------------------------|
  3223. * header: | reserved | num rings | msg type |
  3224. * |---------------------------------------------------------------|
  3225. * payload 1: | FW_IDX shadow register physical address (bits 31:0) |
  3226. #if HTT_PADDR64
  3227. * | FW_IDX shadow register physical address (bits 63:32) |
  3228. #endif
  3229. * |---------------------------------------------------------------|
  3230. * | rx ring base physical address (bits 31:0) |
  3231. #if HTT_PADDR64
  3232. * | rx ring base physical address (bits 63:32) |
  3233. #endif
  3234. * |---------------------------------------------------------------|
  3235. * | rx ring buffer size | rx ring length |
  3236. * |---------------------------------------------------------------|
  3237. * | FW_IDX initial value | enabled flags |
  3238. * |---------------------------------------------------------------|
  3239. * | MSDU payload offset | 802.11 header offset |
  3240. * |---------------------------------------------------------------|
  3241. * | PPDU end offset | PPDU start offset |
  3242. * |---------------------------------------------------------------|
  3243. * | MPDU end offset | MPDU start offset |
  3244. * |---------------------------------------------------------------|
  3245. * | MSDU end offset | MSDU start offset |
  3246. * |---------------------------------------------------------------|
  3247. * | frag info offset | rx attention offset |
  3248. * |---------------------------------------------------------------|
  3249. * payload 2, if present, has the same format as payload 1
  3250. * Header fields:
  3251. * - MSG_TYPE
  3252. * Bits 7:0
  3253. * Purpose: identifies this as an rx ring configuration message
  3254. * Value: 0x2 (HTT_H2T_MSG_TYPE_RX_RING_CFG)
  3255. * - NUM_RINGS
  3256. * Bits 15:8
  3257. * Purpose: indicates whether the host is setting up one rx ring or two
  3258. * Value: 1 or 2
  3259. * Payload:
  3260. * for systems using 64-bit format for bus addresses:
  3261. * - IDX_SHADOW_REG_PADDR_LO
  3262. * Bits 31:0
  3263. * Value: lower 4 bytes of physical address of the host's
  3264. * FW_IDX shadow register
  3265. * - IDX_SHADOW_REG_PADDR_HI
  3266. * Bits 31:0
  3267. * Value: upper 4 bytes of physical address of the host's
  3268. * FW_IDX shadow register
  3269. * - RING_BASE_PADDR_LO
  3270. * Bits 31:0
  3271. * Value: lower 4 bytes of physical address of the host's rx ring
  3272. * - RING_BASE_PADDR_HI
  3273. * Bits 31:0
  3274. * Value: uppper 4 bytes of physical address of the host's rx ring
  3275. * for systems using 32-bit format for bus addresses:
  3276. * - IDX_SHADOW_REG_PADDR
  3277. * Bits 31:0
  3278. * Value: physical address of the host's FW_IDX shadow register
  3279. * - RING_BASE_PADDR
  3280. * Bits 31:0
  3281. * Value: physical address of the host's rx ring
  3282. * - RING_LEN
  3283. * Bits 15:0
  3284. * Value: number of elements in the rx ring
  3285. * - RING_BUF_SZ
  3286. * Bits 31:16
  3287. * Value: size of the buffers referenced by the rx ring, in byte units
  3288. * - ENABLED_FLAGS
  3289. * Bits 15:0
  3290. * Value: 1-bit flags to show whether different rx fields are enabled
  3291. * bit 0: 802.11 header enabled (1) or disabled (0)
  3292. * bit 1: MSDU payload enabled (1) or disabled (0)
  3293. * bit 2: PPDU start enabled (1) or disabled (0)
  3294. * bit 3: PPDU end enabled (1) or disabled (0)
  3295. * bit 4: MPDU start enabled (1) or disabled (0)
  3296. * bit 5: MPDU end enabled (1) or disabled (0)
  3297. * bit 6: MSDU start enabled (1) or disabled (0)
  3298. * bit 7: MSDU end enabled (1) or disabled (0)
  3299. * bit 8: rx attention enabled (1) or disabled (0)
  3300. * bit 9: frag info enabled (1) or disabled (0)
  3301. * bit 10: unicast rx enabled (1) or disabled (0)
  3302. * bit 11: multicast rx enabled (1) or disabled (0)
  3303. * bit 12: ctrl rx enabled (1) or disabled (0)
  3304. * bit 13: mgmt rx enabled (1) or disabled (0)
  3305. * bit 14: null rx enabled (1) or disabled (0)
  3306. * bit 15: phy data rx enabled (1) or disabled (0)
  3307. * - IDX_INIT_VAL
  3308. * Bits 31:16
  3309. * Purpose: Specify the initial value for the FW_IDX.
  3310. * Value: the number of buffers initially present in the host's rx ring
  3311. * - OFFSET_802_11_HDR
  3312. * Bits 15:0
  3313. * Value: offset in QUAD-bytes of 802.11 header from the buffer start
  3314. * - OFFSET_MSDU_PAYLOAD
  3315. * Bits 31:16
  3316. * Value: offset in QUAD-bytes of MSDU payload from the buffer start
  3317. * - OFFSET_PPDU_START
  3318. * Bits 15:0
  3319. * Value: offset in QUAD-bytes of PPDU start rx desc from the buffer start
  3320. * - OFFSET_PPDU_END
  3321. * Bits 31:16
  3322. * Value: offset in QUAD-bytes of PPDU end rx desc from the buffer start
  3323. * - OFFSET_MPDU_START
  3324. * Bits 15:0
  3325. * Value: offset in QUAD-bytes of MPDU start rx desc from the buffer start
  3326. * - OFFSET_MPDU_END
  3327. * Bits 31:16
  3328. * Value: offset in QUAD-bytes of MPDU end rx desc from the buffer start
  3329. * - OFFSET_MSDU_START
  3330. * Bits 15:0
  3331. * Value: offset in QUAD-bytes of MSDU start rx desc from the buffer start
  3332. * - OFFSET_MSDU_END
  3333. * Bits 31:16
  3334. * Value: offset in QUAD-bytes of MSDU end rx desc from the buffer start
  3335. * - OFFSET_RX_ATTN
  3336. * Bits 15:0
  3337. * Value: offset in QUAD-bytes of rx attention word from the buffer start
  3338. * - OFFSET_FRAG_INFO
  3339. * Bits 31:16
  3340. * Value: offset in QUAD-bytes of frag info table
  3341. */
  3342. /* header fields */
  3343. #define HTT_RX_RING_CFG_NUM_RINGS_M 0xff00
  3344. #define HTT_RX_RING_CFG_NUM_RINGS_S 8
  3345. /* payload fields */
  3346. /* for systems using a 64-bit format for bus addresses */
  3347. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_M 0xffffffff
  3348. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_S 0
  3349. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_M 0xffffffff
  3350. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_S 0
  3351. #define HTT_RX_RING_CFG_BASE_PADDR_HI_M 0xffffffff
  3352. #define HTT_RX_RING_CFG_BASE_PADDR_HI_S 0
  3353. #define HTT_RX_RING_CFG_BASE_PADDR_LO_M 0xffffffff
  3354. #define HTT_RX_RING_CFG_BASE_PADDR_LO_S 0
  3355. /* for systems using a 32-bit format for bus addresses */
  3356. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_M 0xffffffff
  3357. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_S 0
  3358. #define HTT_RX_RING_CFG_BASE_PADDR_M 0xffffffff
  3359. #define HTT_RX_RING_CFG_BASE_PADDR_S 0
  3360. #define HTT_RX_RING_CFG_LEN_M 0xffff
  3361. #define HTT_RX_RING_CFG_LEN_S 0
  3362. #define HTT_RX_RING_CFG_BUF_SZ_M 0xffff0000
  3363. #define HTT_RX_RING_CFG_BUF_SZ_S 16
  3364. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_M 0x1
  3365. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_S 0
  3366. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M 0x2
  3367. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S 1
  3368. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_M 0x4
  3369. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_S 2
  3370. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_M 0x8
  3371. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_S 3
  3372. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_M 0x10
  3373. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_S 4
  3374. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_M 0x20
  3375. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_S 5
  3376. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_M 0x40
  3377. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_S 6
  3378. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_M 0x80
  3379. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_S 7
  3380. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_M 0x100
  3381. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_S 8
  3382. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M 0x200
  3383. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S 9
  3384. #define HTT_RX_RING_CFG_ENABLED_UCAST_M 0x400
  3385. #define HTT_RX_RING_CFG_ENABLED_UCAST_S 10
  3386. #define HTT_RX_RING_CFG_ENABLED_MCAST_M 0x800
  3387. #define HTT_RX_RING_CFG_ENABLED_MCAST_S 11
  3388. #define HTT_RX_RING_CFG_ENABLED_CTRL_M 0x1000
  3389. #define HTT_RX_RING_CFG_ENABLED_CTRL_S 12
  3390. #define HTT_RX_RING_CFG_ENABLED_MGMT_M 0x2000
  3391. #define HTT_RX_RING_CFG_ENABLED_MGMT_S 13
  3392. #define HTT_RX_RING_CFG_ENABLED_NULL_M 0x4000
  3393. #define HTT_RX_RING_CFG_ENABLED_NULL_S 14
  3394. #define HTT_RX_RING_CFG_ENABLED_PHY_M 0x8000
  3395. #define HTT_RX_RING_CFG_ENABLED_PHY_S 15
  3396. #define HTT_RX_RING_CFG_IDX_INIT_VAL_M 0xffff0000
  3397. #define HTT_RX_RING_CFG_IDX_INIT_VAL_S 16
  3398. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_M 0xffff
  3399. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_S 0
  3400. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M 0xffff0000
  3401. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S 16
  3402. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_M 0xffff
  3403. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_S 0
  3404. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_M 0xffff0000
  3405. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_S 16
  3406. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_M 0xffff
  3407. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_S 0
  3408. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_M 0xffff0000
  3409. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_S 16
  3410. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_M 0xffff
  3411. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_S 0
  3412. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_M 0xffff0000
  3413. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_S 16
  3414. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_M 0xffff
  3415. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_S 0
  3416. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M 0xffff0000
  3417. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S 16
  3418. #define HTT_RX_RING_CFG_HDR_BYTES 4
  3419. #define HTT_RX_RING_CFG_PAYLD_BYTES_64 44
  3420. #define HTT_RX_RING_CFG_PAYLD_BYTES_32 36
  3421. #if HTT_PADDR64
  3422. #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_64
  3423. #else
  3424. #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_32
  3425. #endif
  3426. #define HTT_RX_RING_CFG_BYTES(num_rings) \
  3427. (HTT_RX_RING_CFG_HDR_BYTES + (num_rings) * HTT_RX_RING_CFG_PAYLD_BYTES)
  3428. #define HTT_RX_RING_CFG_NUM_RINGS_GET(_var) \
  3429. (((_var) & HTT_RX_RING_CFG_NUM_RINGS_M) >> HTT_RX_RING_CFG_NUM_RINGS_S)
  3430. #define HTT_RX_RING_CFG_NUM_RINGS_SET(_var, _val) \
  3431. do { \
  3432. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_NUM_RINGS, _val); \
  3433. ((_var) |= ((_val) << HTT_RX_RING_CFG_NUM_RINGS_S)); \
  3434. } while (0)
  3435. /* degenerate case for 32-bit fields */
  3436. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_GET(_var) (_var)
  3437. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_SET(_var, _val) \
  3438. ((_var) = (_val))
  3439. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_GET(_var) (_var)
  3440. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_SET(_var, _val) \
  3441. ((_var) = (_val))
  3442. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_GET(_var) (_var)
  3443. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_SET(_var, _val) \
  3444. ((_var) = (_val))
  3445. /* degenerate case for 32-bit fields */
  3446. #define HTT_RX_RING_CFG_BASE_PADDR_HI_GET(_var) (_var)
  3447. #define HTT_RX_RING_CFG_BASE_PADDR_HI_SET(_var, _val) \
  3448. ((_var) = (_val))
  3449. #define HTT_RX_RING_CFG_BASE_PADDR_LO_GET(_var) (_var)
  3450. #define HTT_RX_RING_CFG_BASE_PADDR_LO_SET(_var, _val) \
  3451. ((_var) = (_val))
  3452. #define HTT_RX_RING_CFG_BASE_PADDR_GET(_var) (_var)
  3453. #define HTT_RX_RING_CFG_BASE_PADDR_SET(_var, _val) \
  3454. ((_var) = (_val))
  3455. #define HTT_RX_RING_CFG_LEN_GET(_var) \
  3456. (((_var) & HTT_RX_RING_CFG_LEN_M) >> HTT_RX_RING_CFG_LEN_S)
  3457. #define HTT_RX_RING_CFG_LEN_SET(_var, _val) \
  3458. do { \
  3459. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_LEN, _val); \
  3460. ((_var) |= ((_val) << HTT_RX_RING_CFG_LEN_S)); \
  3461. } while (0)
  3462. #define HTT_RX_RING_CFG_BUF_SZ_GET(_var) \
  3463. (((_var) & HTT_RX_RING_CFG_BUF_SZ_M) >> HTT_RX_RING_CFG_BUF_SZ_S)
  3464. #define HTT_RX_RING_CFG_BUF_SZ_SET(_var, _val) \
  3465. do { \
  3466. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_BUF_SZ, _val); \
  3467. ((_var) |= ((_val) << HTT_RX_RING_CFG_BUF_SZ_S)); \
  3468. } while (0)
  3469. #define HTT_RX_RING_CFG_IDX_INIT_VAL_GET(_var) \
  3470. (((_var) & HTT_RX_RING_CFG_IDX_INIT_VAL_M) >> \
  3471. HTT_RX_RING_CFG_IDX_INIT_VAL_S)
  3472. #define HTT_RX_RING_CFG_IDX_INIT_VAL_SET(_var, _val) \
  3473. do { \
  3474. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_IDX_INIT_VAL, _val); \
  3475. ((_var) |= ((_val) << HTT_RX_RING_CFG_IDX_INIT_VAL_S)); \
  3476. } while (0)
  3477. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_GET(_var) \
  3478. (((_var) & HTT_RX_RING_CFG_ENABLED_802_11_HDR_M) >> \
  3479. HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)
  3480. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_SET(_var, _val) \
  3481. do { \
  3482. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_802_11_HDR, _val); \
  3483. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)); \
  3484. } while (0)
  3485. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_GET(_var) \
  3486. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M) >> \
  3487. HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)
  3488. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_SET(_var, _val) \
  3489. do { \
  3490. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD, _val); \
  3491. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)); \
  3492. } while (0)
  3493. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_GET(_var) \
  3494. (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_START_M) >> \
  3495. HTT_RX_RING_CFG_ENABLED_PPDU_START_S)
  3496. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_SET(_var, _val) \
  3497. do { \
  3498. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_START, _val); \
  3499. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_START_S)); \
  3500. } while (0)
  3501. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_GET(_var) \
  3502. (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_END_M) >> \
  3503. HTT_RX_RING_CFG_ENABLED_PPDU_END_S)
  3504. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_SET(_var, _val) \
  3505. do { \
  3506. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_END, _val); \
  3507. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_END_S)); \
  3508. } while (0)
  3509. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_GET(_var) \
  3510. (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_START_M) >> \
  3511. HTT_RX_RING_CFG_ENABLED_MPDU_START_S)
  3512. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_SET(_var, _val) \
  3513. do { \
  3514. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_START, _val); \
  3515. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_START_S)); \
  3516. } while (0)
  3517. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_GET(_var) \
  3518. (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_END_M) >> \
  3519. HTT_RX_RING_CFG_ENABLED_MPDU_END_S)
  3520. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_SET(_var, _val) \
  3521. do { \
  3522. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_END, _val); \
  3523. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_END_S)); \
  3524. } while (0)
  3525. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_GET(_var) \
  3526. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_START_M) >> \
  3527. HTT_RX_RING_CFG_ENABLED_MSDU_START_S)
  3528. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_SET(_var, _val) \
  3529. do { \
  3530. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_START, _val); \
  3531. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_START_S)); \
  3532. } while (0)
  3533. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_GET(_var) \
  3534. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_END_M) >> \
  3535. HTT_RX_RING_CFG_ENABLED_MSDU_END_S)
  3536. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_SET(_var, _val) \
  3537. do { \
  3538. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_END, _val); \
  3539. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_END_S)); \
  3540. } while (0)
  3541. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_GET(_var) \
  3542. (((_var) & HTT_RX_RING_CFG_ENABLED_RX_ATTN_M) >> \
  3543. HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)
  3544. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_SET(_var, _val) \
  3545. do { \
  3546. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_RX_ATTN, _val); \
  3547. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)); \
  3548. } while (0)
  3549. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_GET(_var) \
  3550. (((_var) & HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M) >> \
  3551. HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)
  3552. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_SET(_var, _val) \
  3553. do { \
  3554. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_FRAG_INFO, _val); \
  3555. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)); \
  3556. } while (0)
  3557. #define HTT_RX_RING_CFG_ENABLED_UCAST_GET(_var) \
  3558. (((_var) & HTT_RX_RING_CFG_ENABLED_UCAST_M) >> \
  3559. HTT_RX_RING_CFG_ENABLED_UCAST_S)
  3560. #define HTT_RX_RING_CFG_ENABLED_UCAST_SET(_var, _val) \
  3561. do { \
  3562. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_UCAST, _val); \
  3563. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_UCAST_S)); \
  3564. } while (0)
  3565. #define HTT_RX_RING_CFG_ENABLED_MCAST_GET(_var) \
  3566. (((_var) & HTT_RX_RING_CFG_ENABLED_MCAST_M) >> \
  3567. HTT_RX_RING_CFG_ENABLED_MCAST_S)
  3568. #define HTT_RX_RING_CFG_ENABLED_MCAST_SET(_var, _val) \
  3569. do { \
  3570. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MCAST, _val); \
  3571. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MCAST_S)); \
  3572. } while (0)
  3573. #define HTT_RX_RING_CFG_ENABLED_CTRL_GET(_var) \
  3574. (((_var) & HTT_RX_RING_CFG_ENABLED_CTRL_M) >> \
  3575. HTT_RX_RING_CFG_ENABLED_CTRL_S)
  3576. #define HTT_RX_RING_CFG_ENABLED_CTRL_SET(_var, _val) \
  3577. do { \
  3578. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_CTRL, _val); \
  3579. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_CTRL_S)); \
  3580. } while (0)
  3581. #define HTT_RX_RING_CFG_ENABLED_MGMT_GET(_var) \
  3582. (((_var) & HTT_RX_RING_CFG_ENABLED_MGMT_M) >> \
  3583. HTT_RX_RING_CFG_ENABLED_MGMT_S)
  3584. #define HTT_RX_RING_CFG_ENABLED_MGMT_SET(_var, _val) \
  3585. do { \
  3586. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MGMT, _val); \
  3587. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MGMT_S)); \
  3588. } while (0)
  3589. #define HTT_RX_RING_CFG_ENABLED_NULL_GET(_var) \
  3590. (((_var) & HTT_RX_RING_CFG_ENABLED_NULL_M) >> \
  3591. HTT_RX_RING_CFG_ENABLED_NULL_S)
  3592. #define HTT_RX_RING_CFG_ENABLED_NULL_SET(_var, _val) \
  3593. do { \
  3594. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_NULL, _val); \
  3595. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_NULL_S)); \
  3596. } while (0)
  3597. #define HTT_RX_RING_CFG_ENABLED_PHY_GET(_var) \
  3598. (((_var) & HTT_RX_RING_CFG_ENABLED_PHY_M) >> \
  3599. HTT_RX_RING_CFG_ENABLED_PHY_S)
  3600. #define HTT_RX_RING_CFG_ENABLED_PHY_SET(_var, _val) \
  3601. do { \
  3602. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PHY, _val); \
  3603. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PHY_S)); \
  3604. } while (0)
  3605. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_GET(_var) \
  3606. (((_var) & HTT_RX_RING_CFG_OFFSET_802_11_HDR_M) >> \
  3607. HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)
  3608. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_SET(_var, _val) \
  3609. do { \
  3610. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_802_11_HDR, _val); \
  3611. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)); \
  3612. } while (0)
  3613. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_GET(_var) \
  3614. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M) >> \
  3615. HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)
  3616. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_SET(_var, _val) \
  3617. do { \
  3618. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD, _val); \
  3619. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)); \
  3620. } while (0)
  3621. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_GET(_var) \
  3622. (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_START_M) >> \
  3623. HTT_RX_RING_CFG_OFFSET_PPDU_START_S)
  3624. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_SET(_var, _val) \
  3625. do { \
  3626. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_START, _val); \
  3627. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_START_S)); \
  3628. } while (0)
  3629. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_GET(_var) \
  3630. (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_END_M) >> \
  3631. HTT_RX_RING_CFG_OFFSET_PPDU_END_S)
  3632. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_SET(_var, _val) \
  3633. do { \
  3634. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_END, _val); \
  3635. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_END_S)); \
  3636. } while (0)
  3637. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_GET(_var) \
  3638. (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_START_M) >> \
  3639. HTT_RX_RING_CFG_OFFSET_MPDU_START_S)
  3640. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_SET(_var, _val) \
  3641. do { \
  3642. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_START, _val); \
  3643. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_START_S)); \
  3644. } while (0)
  3645. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_GET(_var) \
  3646. (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_END_M) >> \
  3647. HTT_RX_RING_CFG_OFFSET_MPDU_END_S)
  3648. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_SET(_var, _val) \
  3649. do { \
  3650. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_END, _val); \
  3651. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_END_S)); \
  3652. } while (0)
  3653. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_GET(_var) \
  3654. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_START_M) >> \
  3655. HTT_RX_RING_CFG_OFFSET_MSDU_START_S)
  3656. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_SET(_var, _val) \
  3657. do { \
  3658. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_START, _val); \
  3659. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_START_S)); \
  3660. } while (0)
  3661. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_GET(_var) \
  3662. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_END_M) >> \
  3663. HTT_RX_RING_CFG_OFFSET_MSDU_END_S)
  3664. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_SET(_var, _val) \
  3665. do { \
  3666. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_END, _val); \
  3667. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_END_S)); \
  3668. } while (0)
  3669. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_GET(_var) \
  3670. (((_var) & HTT_RX_RING_CFG_OFFSET_RX_ATTN_M) >> \
  3671. HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)
  3672. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_SET(_var, _val) \
  3673. do { \
  3674. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_RX_ATTN, _val); \
  3675. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)); \
  3676. } while (0)
  3677. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_GET(_var) \
  3678. (((_var) & HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M) >> \
  3679. HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)
  3680. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_SET(_var, _val) \
  3681. do { \
  3682. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_FRAG_INFO, _val); \
  3683. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)); \
  3684. } while (0)
  3685. /**
  3686. * @brief host -> target FW statistics retrieve
  3687. *
  3688. * MSG_TYPE => HTT_H2T_MSG_TYPE_STATS_REQ
  3689. *
  3690. * @details
  3691. * The following field definitions describe the format of the HTT host
  3692. * to target FW stats retrieve message. The message specifies the type of
  3693. * stats host wants to retrieve.
  3694. *
  3695. * |31 24|23 16|15 8|7 0|
  3696. * |-----------------------------------------------------------|
  3697. * | stats types request bitmask | msg type |
  3698. * |-----------------------------------------------------------|
  3699. * | stats types reset bitmask | reserved |
  3700. * |-----------------------------------------------------------|
  3701. * | stats type | config value |
  3702. * |-----------------------------------------------------------|
  3703. * | cookie LSBs |
  3704. * |-----------------------------------------------------------|
  3705. * | cookie MSBs |
  3706. * |-----------------------------------------------------------|
  3707. * Header fields:
  3708. * - MSG_TYPE
  3709. * Bits 7:0
  3710. * Purpose: identifies this is a stats upload request message
  3711. * Value: 0x3 (HTT_H2T_MSG_TYPE_STATS_REQ)
  3712. * - UPLOAD_TYPES
  3713. * Bits 31:8
  3714. * Purpose: identifies which types of FW statistics to upload
  3715. * Value: mask with bits set in positions defined by htt_dbg_stats_type
  3716. * - RESET_TYPES
  3717. * Bits 31:8
  3718. * Purpose: identifies which types of FW statistics to reset
  3719. * Value: mask with bits set in positions defined by htt_dbg_stats_type
  3720. * - CFG_VAL
  3721. * Bits 23:0
  3722. * Purpose: give an opaque configuration value to the specified stats type
  3723. * Value: stats-type specific configuration value
  3724. * if stats type == tx PPDU log, then CONFIG_VAL has the format:
  3725. * bits 7:0 - how many per-MPDU byte counts to include in a record
  3726. * bits 15:8 - how many per-MPDU MSDU counts to include in a record
  3727. * bits 23:16 - how many per-MSDU byte counts to include in a record
  3728. * - CFG_STAT_TYPE
  3729. * Bits 31:24
  3730. * Purpose: specify which stats type (if any) the config value applies to
  3731. * Value: htt_dbg_stats_type value, or 0xff if the message doesn't have
  3732. * a valid configuration specification
  3733. * - COOKIE_LSBS
  3734. * Bits 31:0
  3735. * Purpose: Provide a mechanism to match a target->host stats confirmation
  3736. * message with its preceding host->target stats request message.
  3737. * Value: LSBs of the opaque cookie specified by the host-side requestor
  3738. * - COOKIE_MSBS
  3739. * Bits 31:0
  3740. * Purpose: Provide a mechanism to match a target->host stats confirmation
  3741. * message with its preceding host->target stats request message.
  3742. * Value: MSBs of the opaque cookie specified by the host-side requestor
  3743. */
  3744. #define HTT_H2T_STATS_REQ_MSG_SZ 20 /* bytes */
  3745. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_INVALID 0xff
  3746. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_M 0xffffff00
  3747. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_S 8
  3748. #define HTT_H2T_STATS_REQ_RESET_TYPES_M 0xffffff00
  3749. #define HTT_H2T_STATS_REQ_RESET_TYPES_S 8
  3750. #define HTT_H2T_STATS_REQ_CFG_VAL_M 0x00ffffff
  3751. #define HTT_H2T_STATS_REQ_CFG_VAL_S 0
  3752. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M 0xff000000
  3753. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S 24
  3754. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_GET(_var) \
  3755. (((_var) & HTT_H2T_STATS_REQ_UPLOAD_TYPES_M) >> \
  3756. HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)
  3757. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_SET(_var, _val) \
  3758. do { \
  3759. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_UPLOAD_TYPES, _val); \
  3760. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)); \
  3761. } while (0)
  3762. #define HTT_H2T_STATS_REQ_RESET_TYPES_GET(_var) \
  3763. (((_var) & HTT_H2T_STATS_REQ_RESET_TYPES_M) >> \
  3764. HTT_H2T_STATS_REQ_RESET_TYPES_S)
  3765. #define HTT_H2T_STATS_REQ_RESET_TYPES_SET(_var, _val) \
  3766. do { \
  3767. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_RESET_TYPES, _val); \
  3768. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_RESET_TYPES_S)); \
  3769. } while (0)
  3770. #define HTT_H2T_STATS_REQ_CFG_VAL_GET(_var) \
  3771. (((_var) & HTT_H2T_STATS_REQ_CFG_VAL_M) >> \
  3772. HTT_H2T_STATS_REQ_CFG_VAL_S)
  3773. #define HTT_H2T_STATS_REQ_CFG_VAL_SET(_var, _val) \
  3774. do { \
  3775. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_VAL, _val); \
  3776. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_VAL_S)); \
  3777. } while (0)
  3778. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_GET(_var) \
  3779. (((_var) & HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M) >> \
  3780. HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)
  3781. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_SET(_var, _val) \
  3782. do { \
  3783. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_STAT_TYPE, _val); \
  3784. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)); \
  3785. } while (0)
  3786. /**
  3787. * @brief host -> target HTT out-of-band sync request
  3788. *
  3789. * MSG_TYPE => HTT_H2T_MSG_TYPE_SYNC
  3790. *
  3791. * @details
  3792. * The HTT SYNC tells the target to suspend processing of subsequent
  3793. * HTT host-to-target messages until some other target agent locally
  3794. * informs the target HTT FW that the current sync counter is equal to
  3795. * or greater than (in a modulo sense) the sync counter specified in
  3796. * the SYNC message.
  3797. * This allows other host-target components to synchronize their operation
  3798. * with HTT, e.g. to ensure that tx frames don't get transmitted until a
  3799. * security key has been downloaded to and activated by the target.
  3800. * In the absence of any explicit synchronization counter value
  3801. * specification, the target HTT FW will use zero as the default current
  3802. * sync value.
  3803. *
  3804. * |31 24|23 16|15 8|7 0|
  3805. * |-----------------------------------------------------------|
  3806. * | reserved | sync count | msg type |
  3807. * |-----------------------------------------------------------|
  3808. * Header fields:
  3809. * - MSG_TYPE
  3810. * Bits 7:0
  3811. * Purpose: identifies this as a sync message
  3812. * Value: 0x4 (HTT_H2T_MSG_TYPE_SYNC)
  3813. * - SYNC_COUNT
  3814. * Bits 15:8
  3815. * Purpose: specifies what sync value the HTT FW will wait for from
  3816. * an out-of-band specification to resume its operation
  3817. * Value: in-band sync counter value to compare against the out-of-band
  3818. * counter spec.
  3819. * The HTT target FW will suspend its host->target message processing
  3820. * as long as
  3821. * 0 < (in-band sync counter - out-of-band sync counter) & 0xff < 128
  3822. */
  3823. #define HTT_H2T_SYNC_MSG_SZ 4
  3824. #define HTT_H2T_SYNC_COUNT_M 0x0000ff00
  3825. #define HTT_H2T_SYNC_COUNT_S 8
  3826. #define HTT_H2T_SYNC_COUNT_GET(_var) \
  3827. (((_var) & HTT_H2T_SYNC_COUNT_M) >> \
  3828. HTT_H2T_SYNC_COUNT_S)
  3829. #define HTT_H2T_SYNC_COUNT_SET(_var, _val) \
  3830. do { \
  3831. HTT_CHECK_SET_VAL(HTT_H2T_SYNC_COUNT, _val); \
  3832. ((_var) |= ((_val) << HTT_H2T_SYNC_COUNT_S)); \
  3833. } while (0)
  3834. /**
  3835. * @brief host -> target HTT aggregation configuration
  3836. *
  3837. * MSG_TYPE => HTT_H2T_MSG_TYPE_AGGR_CFG
  3838. */
  3839. #define HTT_AGGR_CFG_MSG_SZ 4
  3840. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M 0xff00
  3841. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S 8
  3842. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M 0x1f0000
  3843. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S 16
  3844. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_GET(_var) \
  3845. (((_var) & HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M) >> \
  3846. HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)
  3847. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_SET(_var, _val) \
  3848. do { \
  3849. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM, _val); \
  3850. ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)); \
  3851. } while (0)
  3852. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
  3853. (((_var) & HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M) >> \
  3854. HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)
  3855. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
  3856. do { \
  3857. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM, _val); \
  3858. ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)); \
  3859. } while (0)
  3860. /**
  3861. * @brief host -> target HTT configure max amsdu info per vdev
  3862. *
  3863. * MSG_TYPE => HTT_H2T_MSG_TYPE_AGGR_CFG_EX
  3864. *
  3865. * @details
  3866. * The HTT AGGR CFG EX tells the target to configure max_amsdu info per vdev
  3867. *
  3868. * |31 21|20 16|15 8|7 0|
  3869. * |-----------------------------------------------------------|
  3870. * | reserved | vdev id | max amsdu | msg type |
  3871. * |-----------------------------------------------------------|
  3872. * Header fields:
  3873. * - MSG_TYPE
  3874. * Bits 7:0
  3875. * Purpose: identifies this as a aggr cfg ex message
  3876. * Value: 0xa (HTT_H2T_MSG_TYPE_AGGR_CFG_EX)
  3877. * - MAX_NUM_AMSDU_SUBFRM
  3878. * Bits 15:8
  3879. * Purpose: max MSDUs per A-MSDU
  3880. * - VDEV_ID
  3881. * Bits 20:16
  3882. * Purpose: ID of the vdev to which this limit is applied
  3883. */
  3884. #define HTT_AGGR_CFG_EX_MSG_SZ 4
  3885. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M 0xff00
  3886. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S 8
  3887. #define HTT_AGGR_CFG_EX_VDEV_ID_M 0x1f0000
  3888. #define HTT_AGGR_CFG_EX_VDEV_ID_S 16
  3889. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
  3890. (((_var) & HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M) >> \
  3891. HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)
  3892. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
  3893. do { \
  3894. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM, _val); \
  3895. ((_var) |= ((_val) << HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)); \
  3896. } while (0)
  3897. #define HTT_AGGR_CFG_EX_VDEV_ID_GET(_var) \
  3898. (((_var) & HTT_AGGR_CFG_EX_VDEV_ID_M) >> \
  3899. HTT_AGGR_CFG_EX_VDEV_ID_S)
  3900. #define HTT_AGGR_CFG_EX_VDEV_ID_SET(_var, _val) \
  3901. do { \
  3902. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_VDEV_ID, _val); \
  3903. ((_var) |= ((_val) << HTT_AGGR_CFG_EX_VDEV_ID_S)); \
  3904. } while (0)
  3905. /**
  3906. * @brief HTT WDI_IPA Config Message
  3907. *
  3908. * MSG_TYPE => HTT_H2T_MSG_TYPE_WDI_IPA_CFG
  3909. *
  3910. * @details
  3911. * The HTT WDI_IPA config message is created/sent by host at driver
  3912. * init time. It contains information about data structures used on
  3913. * WDI_IPA TX and RX path.
  3914. * TX CE ring is used for pushing packet metadata from IPA uC
  3915. * to WLAN FW
  3916. * TX Completion ring is used for generating TX completions from
  3917. * WLAN FW to IPA uC
  3918. * RX Indication ring is used for indicating RX packets from FW
  3919. * to IPA uC
  3920. * RX Ring2 is used as either completion ring or as second
  3921. * indication ring. when Ring2 is used as completion ring, IPA uC
  3922. * puts completed RX packet meta data to Ring2. when Ring2 is used
  3923. * as second indication ring, RX packets for LTE-WLAN aggregation are
  3924. * indicated in Ring2, other RX packets (e.g. hotspot related) are
  3925. * indicated in RX Indication ring. Please see WDI_IPA specification
  3926. * for more details.
  3927. * |31 24|23 16|15 8|7 0|
  3928. * |----------------+----------------+----------------+----------------|
  3929. * | tx pkt pool size | Rsvd | msg_type |
  3930. * |-------------------------------------------------------------------|
  3931. * | tx comp ring base (bits 31:0) |
  3932. #if HTT_PADDR64
  3933. * | tx comp ring base (bits 63:32) |
  3934. #endif
  3935. * |-------------------------------------------------------------------|
  3936. * | tx comp ring size |
  3937. * |-------------------------------------------------------------------|
  3938. * | tx comp WR_IDX physical address (bits 31:0) |
  3939. #if HTT_PADDR64
  3940. * | tx comp WR_IDX physical address (bits 63:32) |
  3941. #endif
  3942. * |-------------------------------------------------------------------|
  3943. * | tx CE WR_IDX physical address (bits 31:0) |
  3944. #if HTT_PADDR64
  3945. * | tx CE WR_IDX physical address (bits 63:32) |
  3946. #endif
  3947. * |-------------------------------------------------------------------|
  3948. * | rx indication ring base (bits 31:0) |
  3949. #if HTT_PADDR64
  3950. * | rx indication ring base (bits 63:32) |
  3951. #endif
  3952. * |-------------------------------------------------------------------|
  3953. * | rx indication ring size |
  3954. * |-------------------------------------------------------------------|
  3955. * | rx ind RD_IDX physical address (bits 31:0) |
  3956. #if HTT_PADDR64
  3957. * | rx ind RD_IDX physical address (bits 63:32) |
  3958. #endif
  3959. * |-------------------------------------------------------------------|
  3960. * | rx ind WR_IDX physical address (bits 31:0) |
  3961. #if HTT_PADDR64
  3962. * | rx ind WR_IDX physical address (bits 63:32) |
  3963. #endif
  3964. * |-------------------------------------------------------------------|
  3965. * |-------------------------------------------------------------------|
  3966. * | rx ring2 base (bits 31:0) |
  3967. #if HTT_PADDR64
  3968. * | rx ring2 base (bits 63:32) |
  3969. #endif
  3970. * |-------------------------------------------------------------------|
  3971. * | rx ring2 size |
  3972. * |-------------------------------------------------------------------|
  3973. * | rx ring2 RD_IDX physical address (bits 31:0) |
  3974. #if HTT_PADDR64
  3975. * | rx ring2 RD_IDX physical address (bits 63:32) |
  3976. #endif
  3977. * |-------------------------------------------------------------------|
  3978. * | rx ring2 WR_IDX physical address (bits 31:0) |
  3979. #if HTT_PADDR64
  3980. * | rx ring2 WR_IDX physical address (bits 63:32) |
  3981. #endif
  3982. * |-------------------------------------------------------------------|
  3983. *
  3984. * Header fields:
  3985. * Header fields:
  3986. * - MSG_TYPE
  3987. * Bits 7:0
  3988. * Purpose: Identifies this as WDI_IPA config message
  3989. * value: = 0x8 (HTT_H2T_MSG_TYPE_WDI_IPA_CFG)
  3990. * - TX_PKT_POOL_SIZE
  3991. * Bits 15:0
  3992. * Purpose: Total number of TX packet buffer pool allocated by Host for
  3993. * WDI_IPA TX path
  3994. * For systems using 32-bit format for bus addresses:
  3995. * - TX_COMP_RING_BASE_ADDR
  3996. * Bits 31:0
  3997. * Purpose: TX Completion Ring base address in DDR
  3998. * - TX_COMP_RING_SIZE
  3999. * Bits 31:0
  4000. * Purpose: TX Completion Ring size (must be power of 2)
  4001. * - TX_COMP_WR_IDX_ADDR
  4002. * Bits 31:0
  4003. * Purpose: IPA doorbell register address OR DDR address where WIFI FW
  4004. * updates the Write Index for WDI_IPA TX completion ring
  4005. * - TX_CE_WR_IDX_ADDR
  4006. * Bits 31:0
  4007. * Purpose: DDR address where IPA uC
  4008. * updates the WR Index for TX CE ring
  4009. * (needed for fusion platforms)
  4010. * - RX_IND_RING_BASE_ADDR
  4011. * Bits 31:0
  4012. * Purpose: RX Indication Ring base address in DDR
  4013. * - RX_IND_RING_SIZE
  4014. * Bits 31:0
  4015. * Purpose: RX Indication Ring size
  4016. * - RX_IND_RD_IDX_ADDR
  4017. * Bits 31:0
  4018. * Purpose: DDR address where IPA uC updates the Read Index for WDI_IPA
  4019. * RX indication ring
  4020. * - RX_IND_WR_IDX_ADDR
  4021. * Bits 31:0
  4022. * Purpose: IPA doorbell register address OR DDR address where WIFI FW
  4023. * updates the Write Index for WDI_IPA RX indication ring
  4024. * - RX_RING2_BASE_ADDR
  4025. * Bits 31:0
  4026. * Purpose: Second RX Ring(Indication or completion)base address in DDR
  4027. * - RX_RING2_SIZE
  4028. * Bits 31:0
  4029. * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
  4030. * - RX_RING2_RD_IDX_ADDR
  4031. * Bits 31:0
  4032. * Purpose: If Second RX ring is Indication ring, DDR address where
  4033. * IPA uC updates the Read Index for Ring2.
  4034. * If Second RX ring is completion ring, this is NOT used
  4035. * - RX_RING2_WR_IDX_ADDR
  4036. * Bits 31:0
  4037. * Purpose: If Second RX ring is Indication ring, DDR address where
  4038. * WIFI FW updates the Write Index for WDI_IPA RX ring2
  4039. * If second RX ring is completion ring, DDR address where
  4040. * IPA uC updates the Write Index for Ring 2.
  4041. * For systems using 64-bit format for bus addresses:
  4042. * - TX_COMP_RING_BASE_ADDR_LO
  4043. * Bits 31:0
  4044. * Purpose: Lower 4 bytes of TX Completion Ring base physical address in DDR
  4045. * - TX_COMP_RING_BASE_ADDR_HI
  4046. * Bits 31:0
  4047. * Purpose: Higher 4 bytes of TX Completion Ring base physical address in DDR
  4048. * - TX_COMP_RING_SIZE
  4049. * Bits 31:0
  4050. * Purpose: TX Completion Ring size (must be power of 2)
  4051. * - TX_COMP_WR_IDX_ADDR_LO
  4052. * Bits 31:0
  4053. * Purpose: Lower 4 bytes of IPA doorbell register address OR
  4054. * Lower 4 bytes of DDR address where WIFI FW
  4055. * updates the Write Index for WDI_IPA TX completion ring
  4056. * - TX_COMP_WR_IDX_ADDR_HI
  4057. * Bits 31:0
  4058. * Purpose: Higher 4 bytes of IPA doorbell register address OR
  4059. * Higher 4 bytes of DDR address where WIFI FW
  4060. * updates the Write Index for WDI_IPA TX completion ring
  4061. * - TX_CE_WR_IDX_ADDR_LO
  4062. * Bits 31:0
  4063. * Purpose: Lower 4 bytes of DDR address where IPA uC
  4064. * updates the WR Index for TX CE ring
  4065. * (needed for fusion platforms)
  4066. * - TX_CE_WR_IDX_ADDR_HI
  4067. * Bits 31:0
  4068. * Purpose: Higher 4 bytes of DDR address where IPA uC
  4069. * updates the WR Index for TX CE ring
  4070. * (needed for fusion platforms)
  4071. * - RX_IND_RING_BASE_ADDR_LO
  4072. * Bits 31:0
  4073. * Purpose: Lower 4 bytes of RX Indication Ring base address in DDR
  4074. * - RX_IND_RING_BASE_ADDR_HI
  4075. * Bits 31:0
  4076. * Purpose: Higher 4 bytes of RX Indication Ring base address in DDR
  4077. * - RX_IND_RING_SIZE
  4078. * Bits 31:0
  4079. * Purpose: RX Indication Ring size
  4080. * - RX_IND_RD_IDX_ADDR_LO
  4081. * Bits 31:0
  4082. * Purpose: Lower 4 bytes of DDR address where IPA uC updates the Read Index
  4083. * for WDI_IPA RX indication ring
  4084. * - RX_IND_RD_IDX_ADDR_HI
  4085. * Bits 31:0
  4086. * Purpose: Higher 4 bytes of DDR address where IPA uC updates the Read Index
  4087. * for WDI_IPA RX indication ring
  4088. * - RX_IND_WR_IDX_ADDR_LO
  4089. * Bits 31:0
  4090. * Purpose: Lower 4 bytes of IPA doorbell register address OR
  4091. * Lower 4 bytes of DDR address where WIFI FW
  4092. * updates the Write Index for WDI_IPA RX indication ring
  4093. * - RX_IND_WR_IDX_ADDR_HI
  4094. * Bits 31:0
  4095. * Purpose: Higher 4 bytes of IPA doorbell register address OR
  4096. * Higher 4 bytes of DDR address where WIFI FW
  4097. * updates the Write Index for WDI_IPA RX indication ring
  4098. * - RX_RING2_BASE_ADDR_LO
  4099. * Bits 31:0
  4100. * Purpose: Lower 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
  4101. * - RX_RING2_BASE_ADDR_HI
  4102. * Bits 31:0
  4103. * Purpose: Higher 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
  4104. * - RX_RING2_SIZE
  4105. * Bits 31:0
  4106. * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
  4107. * - RX_RING2_RD_IDX_ADDR_LO
  4108. * Bits 31:0
  4109. * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
  4110. * DDR address where IPA uC updates the Read Index for Ring2.
  4111. * If Second RX ring is completion ring, this is NOT used
  4112. * - RX_RING2_RD_IDX_ADDR_HI
  4113. * Bits 31:0
  4114. * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
  4115. * DDR address where IPA uC updates the Read Index for Ring2.
  4116. * If Second RX ring is completion ring, this is NOT used
  4117. * - RX_RING2_WR_IDX_ADDR_LO
  4118. * Bits 31:0
  4119. * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
  4120. * DDR address where WIFI FW updates the Write Index
  4121. * for WDI_IPA RX ring2
  4122. * If second RX ring is completion ring, lower 4 bytes of
  4123. * DDR address where IPA uC updates the Write Index for Ring 2.
  4124. * - RX_RING2_WR_IDX_ADDR_HI
  4125. * Bits 31:0
  4126. * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
  4127. * DDR address where WIFI FW updates the Write Index
  4128. * for WDI_IPA RX ring2
  4129. * If second RX ring is completion ring, higher 4 bytes of
  4130. * DDR address where IPA uC updates the Write Index for Ring 2.
  4131. */
  4132. #if HTT_PADDR64
  4133. #define HTT_WDI_IPA_CFG_SZ 88 /* bytes */
  4134. #else
  4135. #define HTT_WDI_IPA_CFG_SZ 52 /* bytes */
  4136. #endif
  4137. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M 0xffff0000
  4138. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S 16
  4139. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M 0xffffffff
  4140. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S 0
  4141. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M 0xffffffff
  4142. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S 0
  4143. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M 0xffffffff
  4144. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S 0
  4145. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M 0xffffffff
  4146. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S 0
  4147. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M 0xffffffff
  4148. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S 0
  4149. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M 0xffffffff
  4150. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S 0
  4151. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M 0xffffffff
  4152. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S 0
  4153. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M 0xffffffff
  4154. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S 0
  4155. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M 0xffffffff
  4156. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S 0
  4157. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M 0xffffffff
  4158. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S 0
  4159. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M 0xffffffff
  4160. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S 0
  4161. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M 0xffffffff
  4162. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S 0
  4163. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M 0xffffffff
  4164. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S 0
  4165. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M 0xffffffff
  4166. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S 0
  4167. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M 0xffffffff
  4168. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S 0
  4169. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M 0xffffffff
  4170. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S 0
  4171. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M 0xffffffff
  4172. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S 0
  4173. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M 0xffffffff
  4174. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S 0
  4175. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M 0xffffffff
  4176. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S 0
  4177. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M 0xffffffff
  4178. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S 0
  4179. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M 0xffffffff
  4180. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S 0
  4181. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M 0xffffffff
  4182. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S 0
  4183. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M 0xffffffff
  4184. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S 0
  4185. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_M 0xffffffff
  4186. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_S 0
  4187. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M 0xffffffff
  4188. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S 0
  4189. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M 0xffffffff
  4190. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S 0
  4191. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M 0xffffffff
  4192. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S 0
  4193. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M 0xffffffff
  4194. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S 0
  4195. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M 0xffffffff
  4196. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S 0
  4197. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M 0xffffffff
  4198. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S 0
  4199. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_GET(_var) \
  4200. (((_var) & HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M) >> HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)
  4201. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_SET(_var, _val) \
  4202. do { \
  4203. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE, _val); \
  4204. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)); \
  4205. } while (0)
  4206. /* for systems using 32-bit format for bus addr */
  4207. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_GET(_var) \
  4208. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)
  4209. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_SET(_var, _val) \
  4210. do { \
  4211. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR, _val); \
  4212. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)); \
  4213. } while (0)
  4214. /* for systems using 64-bit format for bus addr */
  4215. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_GET(_var) \
  4216. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)
  4217. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_SET(_var, _val) \
  4218. do { \
  4219. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI, _val); \
  4220. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)); \
  4221. } while (0)
  4222. /* for systems using 64-bit format for bus addr */
  4223. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_GET(_var) \
  4224. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)
  4225. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_SET(_var, _val) \
  4226. do { \
  4227. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO, _val); \
  4228. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)); \
  4229. } while (0)
  4230. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_GET(_var) \
  4231. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)
  4232. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_SET(_var, _val) \
  4233. do { \
  4234. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE, _val); \
  4235. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)); \
  4236. } while (0)
  4237. /* for systems using 32-bit format for bus addr */
  4238. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_GET(_var) \
  4239. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)
  4240. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_SET(_var, _val) \
  4241. do { \
  4242. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR, _val); \
  4243. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)); \
  4244. } while (0)
  4245. /* for systems using 64-bit format for bus addr */
  4246. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_GET(_var) \
  4247. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)
  4248. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_SET(_var, _val) \
  4249. do { \
  4250. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI, _val); \
  4251. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)); \
  4252. } while (0)
  4253. /* for systems using 64-bit format for bus addr */
  4254. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_GET(_var) \
  4255. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)
  4256. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_SET(_var, _val) \
  4257. do { \
  4258. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO, _val); \
  4259. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)); \
  4260. } while (0)
  4261. /* for systems using 32-bit format for bus addr */
  4262. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_GET(_var) \
  4263. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)
  4264. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_SET(_var, _val) \
  4265. do { \
  4266. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR, _val); \
  4267. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)); \
  4268. } while (0)
  4269. /* for systems using 64-bit format for bus addr */
  4270. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_GET(_var) \
  4271. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)
  4272. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_SET(_var, _val) \
  4273. do { \
  4274. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI, _val); \
  4275. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)); \
  4276. } while (0)
  4277. /* for systems using 64-bit format for bus addr */
  4278. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_GET(_var) \
  4279. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)
  4280. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_SET(_var, _val) \
  4281. do { \
  4282. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO, _val); \
  4283. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)); \
  4284. } while (0)
  4285. /* for systems using 32-bit format for bus addr */
  4286. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_GET(_var) \
  4287. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)
  4288. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_SET(_var, _val) \
  4289. do { \
  4290. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR, _val); \
  4291. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)); \
  4292. } while (0)
  4293. /* for systems using 64-bit format for bus addr */
  4294. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_GET(_var) \
  4295. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)
  4296. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_SET(_var, _val) \
  4297. do { \
  4298. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI, _val); \
  4299. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)); \
  4300. } while (0)
  4301. /* for systems using 64-bit format for bus addr */
  4302. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_GET(_var) \
  4303. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)
  4304. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_SET(_var, _val) \
  4305. do { \
  4306. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO, _val); \
  4307. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)); \
  4308. } while (0)
  4309. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_GET(_var) \
  4310. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)
  4311. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_SET(_var, _val) \
  4312. do { \
  4313. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_SIZE, _val); \
  4314. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)); \
  4315. } while (0)
  4316. /* for systems using 32-bit format for bus addr */
  4317. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_GET(_var) \
  4318. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)
  4319. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_SET(_var, _val) \
  4320. do { \
  4321. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR, _val); \
  4322. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)); \
  4323. } while (0)
  4324. /* for systems using 64-bit format for bus addr */
  4325. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_GET(_var) \
  4326. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)
  4327. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_SET(_var, _val) \
  4328. do { \
  4329. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI, _val); \
  4330. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)); \
  4331. } while (0)
  4332. /* for systems using 64-bit format for bus addr */
  4333. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_GET(_var) \
  4334. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)
  4335. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_SET(_var, _val) \
  4336. do { \
  4337. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO, _val); \
  4338. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)); \
  4339. } while (0)
  4340. /* for systems using 32-bit format for bus addr */
  4341. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_GET(_var) \
  4342. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)
  4343. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_SET(_var, _val) \
  4344. do { \
  4345. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR, _val); \
  4346. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)); \
  4347. } while (0)
  4348. /* for systems using 64-bit format for bus addr */
  4349. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_GET(_var) \
  4350. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)
  4351. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_SET(_var, _val) \
  4352. do { \
  4353. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI, _val); \
  4354. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)); \
  4355. } while (0)
  4356. /* for systems using 64-bit format for bus addr */
  4357. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_GET(_var) \
  4358. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)
  4359. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_SET(_var, _val) \
  4360. do { \
  4361. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO, _val); \
  4362. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)); \
  4363. } while (0)
  4364. /* for systems using 32-bit format for bus addr */
  4365. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_GET(_var) \
  4366. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)
  4367. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_SET(_var, _val) \
  4368. do { \
  4369. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR, _val); \
  4370. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)); \
  4371. } while (0)
  4372. /* for systems using 64-bit format for bus addr */
  4373. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_GET(_var) \
  4374. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)
  4375. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_SET(_var, _val) \
  4376. do { \
  4377. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI, _val); \
  4378. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)); \
  4379. } while (0)
  4380. /* for systems using 64-bit format for bus addr */
  4381. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_GET(_var) \
  4382. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)
  4383. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_SET(_var, _val) \
  4384. do { \
  4385. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO, _val); \
  4386. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)); \
  4387. } while (0)
  4388. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_GET(_var) \
  4389. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_SIZE_M) >> HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)
  4390. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_SET(_var, _val) \
  4391. do { \
  4392. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_SIZE, _val); \
  4393. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)); \
  4394. } while (0)
  4395. /* for systems using 32-bit format for bus addr */
  4396. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_GET(_var) \
  4397. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)
  4398. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_SET(_var, _val) \
  4399. do { \
  4400. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR, _val); \
  4401. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)); \
  4402. } while (0)
  4403. /* for systems using 64-bit format for bus addr */
  4404. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_GET(_var) \
  4405. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)
  4406. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_SET(_var, _val) \
  4407. do { \
  4408. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI, _val); \
  4409. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)); \
  4410. } while (0)
  4411. /* for systems using 64-bit format for bus addr */
  4412. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_GET(_var) \
  4413. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)
  4414. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_SET(_var, _val) \
  4415. do { \
  4416. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO, _val); \
  4417. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)); \
  4418. } while (0)
  4419. /* for systems using 32-bit format for bus addr */
  4420. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_GET(_var) \
  4421. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)
  4422. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_SET(_var, _val) \
  4423. do { \
  4424. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR, _val); \
  4425. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)); \
  4426. } while (0)
  4427. /* for systems using 64-bit format for bus addr */
  4428. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_GET(_var) \
  4429. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)
  4430. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_SET(_var, _val) \
  4431. do { \
  4432. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI, _val); \
  4433. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)); \
  4434. } while (0)
  4435. /* for systems using 64-bit format for bus addr */
  4436. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_GET(_var) \
  4437. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)
  4438. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_SET(_var, _val) \
  4439. do { \
  4440. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO, _val); \
  4441. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)); \
  4442. } while (0)
  4443. /*
  4444. * TEMPLATE_HTT_WDI_IPA_CONFIG_T:
  4445. * This macro defines a htt_wdi_ipa_configXXX_t in which any physical
  4446. * addresses are stored in a XXX-bit field.
  4447. * This macro is used to define both htt_wdi_ipa_config32_t and
  4448. * htt_wdi_ipa_config64_t structs.
  4449. */
  4450. #define TEMPLATE_HTT_WDI_IPA_CONFIG_T(_paddr_bits_, \
  4451. _paddr__tx_comp_ring_base_addr_, \
  4452. _paddr__tx_comp_wr_idx_addr_, \
  4453. _paddr__tx_ce_wr_idx_addr_, \
  4454. _paddr__rx_ind_ring_base_addr_, \
  4455. _paddr__rx_ind_rd_idx_addr_, \
  4456. _paddr__rx_ind_wr_idx_addr_, \
  4457. _paddr__rx_ring2_base_addr_,\
  4458. _paddr__rx_ring2_rd_idx_addr_,\
  4459. _paddr__rx_ring2_wr_idx_addr_) \
  4460. PREPACK struct htt_wdi_ipa_cfg ## _paddr_bits_ ## _t \
  4461. { \
  4462. /* DWORD 0: flags and meta-data */ \
  4463. A_UINT32 \
  4464. msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_CFG */ \
  4465. reserved: 8, \
  4466. tx_pkt_pool_size: 16;\
  4467. /* DWORD 1 */\
  4468. _paddr__tx_comp_ring_base_addr_;\
  4469. /* DWORD 2 (or 3)*/\
  4470. A_UINT32 tx_comp_ring_size;\
  4471. /* DWORD 3 (or 4)*/\
  4472. _paddr__tx_comp_wr_idx_addr_;\
  4473. /* DWORD 4 (or 6)*/\
  4474. _paddr__tx_ce_wr_idx_addr_;\
  4475. /* DWORD 5 (or 8)*/\
  4476. _paddr__rx_ind_ring_base_addr_;\
  4477. /* DWORD 6 (or 10)*/\
  4478. A_UINT32 rx_ind_ring_size;\
  4479. /* DWORD 7 (or 11)*/\
  4480. _paddr__rx_ind_rd_idx_addr_;\
  4481. /* DWORD 8 (or 13)*/\
  4482. _paddr__rx_ind_wr_idx_addr_;\
  4483. /* DWORD 9 (or 15)*/\
  4484. _paddr__rx_ring2_base_addr_;\
  4485. /* DWORD 10 (or 17) */\
  4486. A_UINT32 rx_ring2_size;\
  4487. /* DWORD 11 (or 18) */\
  4488. _paddr__rx_ring2_rd_idx_addr_;\
  4489. /* DWORD 12 (or 20) */\
  4490. _paddr__rx_ring2_wr_idx_addr_;\
  4491. } POSTPACK
  4492. /* define a htt_wdi_ipa_config32_t type */
  4493. TEMPLATE_HTT_WDI_IPA_CONFIG_T(32, HTT_VAR_PADDR32(tx_comp_ring_base_addr), HTT_VAR_PADDR32(tx_comp_wr_idx_addr), HTT_VAR_PADDR32(tx_ce_wr_idx_addr), HTT_VAR_PADDR32(rx_ind_ring_base_addr), HTT_VAR_PADDR32(rx_ind_rd_idx_addr),HTT_VAR_PADDR32(rx_ind_wr_idx_addr), HTT_VAR_PADDR32(rx_ring2_base_addr), HTT_VAR_PADDR32(rx_ring2_rd_idx_addr), HTT_VAR_PADDR32(rx_ring2_wr_idx_addr));
  4494. /* define a htt_wdi_ipa_config64_t type */
  4495. TEMPLATE_HTT_WDI_IPA_CONFIG_T(64, HTT_VAR_PADDR64_LE(tx_comp_ring_base_addr), HTT_VAR_PADDR64_LE(tx_comp_wr_idx_addr), HTT_VAR_PADDR64_LE(tx_ce_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_ring_base_addr), HTT_VAR_PADDR64_LE(rx_ind_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_base_addr), HTT_VAR_PADDR64_LE(rx_ring2_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_wr_idx_addr));
  4496. #if HTT_PADDR64
  4497. #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg64_t
  4498. #else
  4499. #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg32_t
  4500. #endif
  4501. enum htt_wdi_ipa_op_code {
  4502. HTT_WDI_IPA_OPCODE_TX_SUSPEND = 0,
  4503. HTT_WDI_IPA_OPCODE_TX_RESUME = 1,
  4504. HTT_WDI_IPA_OPCODE_RX_SUSPEND = 2,
  4505. HTT_WDI_IPA_OPCODE_RX_RESUME = 3,
  4506. HTT_WDI_IPA_OPCODE_DBG_STATS = 4,
  4507. HTT_WDI_IPA_OPCODE_GET_SHARING_STATS = 5,
  4508. HTT_WDI_IPA_OPCODE_SET_QUOTA = 6,
  4509. HTT_WDI_IPA_OPCODE_IND_QUOTA = 7,
  4510. /* keep this last */
  4511. HTT_WDI_IPA_OPCODE_MAX
  4512. };
  4513. /**
  4514. * @brief HTT WDI_IPA Operation Request Message
  4515. *
  4516. * MSG_TYPE => HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ
  4517. *
  4518. * @details
  4519. * HTT WDI_IPA Operation Request message is sent by host
  4520. * to either suspend or resume WDI_IPA TX or RX path.
  4521. * |31 24|23 16|15 8|7 0|
  4522. * |----------------+----------------+----------------+----------------|
  4523. * | op_code | Rsvd | msg_type |
  4524. * |-------------------------------------------------------------------|
  4525. *
  4526. * Header fields:
  4527. * - MSG_TYPE
  4528. * Bits 7:0
  4529. * Purpose: Identifies this as WDI_IPA Operation Request message
  4530. * value: = 0x9 (HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ)
  4531. * - OP_CODE
  4532. * Bits 31:16
  4533. * Purpose: Identifies operation host is requesting (e.g. TX suspend)
  4534. * value: = enum htt_wdi_ipa_op_code
  4535. */
  4536. PREPACK struct htt_wdi_ipa_op_request_t
  4537. {
  4538. /* DWORD 0: flags and meta-data */
  4539. A_UINT32
  4540. msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST */
  4541. reserved: 8,
  4542. op_code: 16;
  4543. } POSTPACK;
  4544. #define HTT_WDI_IPA_OP_REQUEST_SZ 4 /* bytes */
  4545. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_M 0xffff0000
  4546. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_S 16
  4547. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_GET(_var) \
  4548. (((_var) & HTT_WDI_IPA_OP_REQUEST_OP_CODE_M) >> HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)
  4549. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_SET(_var, _val) \
  4550. do { \
  4551. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_REQUEST_OP_CODE, _val); \
  4552. ((_var) |= ((_val) << HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)); \
  4553. } while (0)
  4554. /*
  4555. * @brief host -> target HTT_MSI_SETUP message
  4556. *
  4557. * MSG_TYPE => HTT_H2T_MSG_TYPE_MSI_SETUP
  4558. *
  4559. * @details
  4560. * After target is booted up, host can send MSI setup message so that
  4561. * target sets up HW registers based on setup message.
  4562. *
  4563. * The message would appear as follows:
  4564. * |31 24|23 16|15|14 8|7 0|
  4565. * |---------------+-----------------+-----------------+-----------------|
  4566. * | reserved | msi_type | pdev_id | msg_type |
  4567. * |---------------------------------------------------------------------|
  4568. * | msi_addr_lo |
  4569. * |---------------------------------------------------------------------|
  4570. * | msi_addr_hi |
  4571. * |---------------------------------------------------------------------|
  4572. * | msi_data |
  4573. * |---------------------------------------------------------------------|
  4574. *
  4575. * The message is interpreted as follows:
  4576. * dword0 - b'0:7 - msg_type: This will be set to
  4577. * 0x1f (HTT_H2T_MSG_TYPE_MSI_SETUP)
  4578. * b'8:15 - pdev_id:
  4579. * 0 (for rings at SOC/UMAC level),
  4580. * 1/2/3 mac id (for rings at LMAC level)
  4581. * b'16:23 - msi_type: identify which msi registers need to be setup
  4582. * more details can be got from enum htt_msi_setup_type
  4583. * b'24:31 - reserved
  4584. * dword8 - b'0:31 - ring_msi_addr_lo: Lower 32bits of MSI cfg address
  4585. * dword9 - b'0:31 - ring_msi_addr_hi: Upper 32bits of MSI cfg address
  4586. * dword10 - b'0:31 - ring_msi_data: MSI data configured by host
  4587. */
  4588. PREPACK struct htt_msi_setup_t {
  4589. A_UINT32 msg_type: 8,
  4590. pdev_id: 8,
  4591. msi_type: 8,
  4592. reserved: 8;
  4593. A_UINT32 msi_addr_lo;
  4594. A_UINT32 msi_addr_hi;
  4595. A_UINT32 msi_data;
  4596. } POSTPACK;
  4597. enum htt_msi_setup_type {
  4598. HTT_PPDU_END_MSI_SETUP_TYPE,
  4599. /* Insert new types here*/
  4600. };
  4601. #define HTT_MSI_SETUP_SZ (sizeof(struct htt_msi_setup_t))
  4602. #define HTT_MSI_SETUP_PDEV_ID_M 0x0000ff00
  4603. #define HTT_MSI_SETUP_PDEV_ID_S 8
  4604. #define HTT_MSI_SETUP_PDEV_ID_GET(_var) \
  4605. (((_var) & HTT_MSI_SETUP_PDEV_ID_M) >> \
  4606. HTT_MSI_SETUP_PDEV_ID_S)
  4607. #define HTT_MSI_SETUP_PDEV_ID_SET(_var, _val) \
  4608. do { \
  4609. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_PDEV_ID, _val); \
  4610. ((_var) |= ((_val) << HTT_MSI_SETUP_PDEV_ID_S)); \
  4611. } while (0)
  4612. #define HTT_MSI_SETUP_MSI_TYPE_M 0x00ff0000
  4613. #define HTT_MSI_SETUP_MSI_TYPE_S 16
  4614. #define HTT_MSI_SETUP_MSI_TYPE_GET(_var) \
  4615. (((_var) & HTT_MSI_SETUP_MSI_TYPE_M) >> \
  4616. HTT_MSI_SETUP_MSI_TYPE_S)
  4617. #define HTT_MSI_SETUP_MSI_TYPE_SET(_var, _val) \
  4618. do { \
  4619. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_TYPE, _val); \
  4620. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_TYPE_S)); \
  4621. } while (0)
  4622. #define HTT_MSI_SETUP_MSI_ADDR_LO_M 0xffffffff
  4623. #define HTT_MSI_SETUP_MSI_ADDR_LO_S 0
  4624. #define HTT_MSI_SETUP_MSI_ADDR_LO_GET(_var) \
  4625. (((_var) & HTT_MSI_SETUP_MSI_ADDR_LO_M) >> \
  4626. HTT_MSI_SETUP_MSI_ADDR_LO_S)
  4627. #define HTT_MSI_SETUP_MSI_ADDR_LO_SET(_var, _val) \
  4628. do { \
  4629. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_ADDR_LO, _val); \
  4630. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_ADDR_LO_S)); \
  4631. } while (0)
  4632. #define HTT_MSI_SETUP_MSI_ADDR_HI_M 0xffffffff
  4633. #define HTT_MSI_SETUP_MSI_ADDR_HI_S 0
  4634. #define HTT_MSI_SETUP_MSI_ADDR_HI_GET(_var) \
  4635. (((_var) & HTT_MSI_SETUP_MSI_ADDR_HI_M) >> \
  4636. HTT_MSI_SETUP_MSI_ADDR_HI_S)
  4637. #define HTT_MSI_SETUP_MSI_ADDR_HI_SET(_var, _val) \
  4638. do { \
  4639. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_ADDR_HI, _val); \
  4640. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_ADDR_HI_S)); \
  4641. } while (0)
  4642. #define HTT_MSI_SETUP_MSI_DATA_M 0xffffffff
  4643. #define HTT_MSI_SETUP_MSI_DATA_S 0
  4644. #define HTT_MSI_SETUP_MSI_DATA_GET(_var) \
  4645. (((_var) & HTT_MSI_SETUP_MSI_DATA_M) >> \
  4646. HTT_MSI_SETUP_MSI_DATA_S)
  4647. #define HTT_MSI_SETUP_MSI_DATA_SET(_var, _val) \
  4648. do { \
  4649. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_DATA, _val); \
  4650. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_DATA_S)); \
  4651. } while (0)
  4652. /*
  4653. * @brief host -> target HTT_SRING_SETUP message
  4654. *
  4655. * MSG_TYPE => HTT_H2T_MSG_TYPE_SRING_SETUP
  4656. *
  4657. * @details
  4658. * After target is booted up, Host can send SRING setup message for
  4659. * each host facing LMAC SRING. Target setups up HW registers based
  4660. * on setup message and confirms back to Host if response_required is set.
  4661. * Host should wait for confirmation message before sending new SRING
  4662. * setup message
  4663. *
  4664. * The message would appear as follows:
  4665. * |31 24|23 21|20|19|18 16|15|14 8|7 0|
  4666. * |--------------- +-----------------+-----------------+-----------------|
  4667. * | ring_type | ring_id | pdev_id | msg_type |
  4668. * |----------------------------------------------------------------------|
  4669. * | ring_base_addr_lo |
  4670. * |----------------------------------------------------------------------|
  4671. * | ring_base_addr_hi |
  4672. * |----------------------------------------------------------------------|
  4673. * |ring_misc_cfg_flag|ring_entry_size| ring_size |
  4674. * |----------------------------------------------------------------------|
  4675. * | ring_head_offset32_remote_addr_lo |
  4676. * |----------------------------------------------------------------------|
  4677. * | ring_head_offset32_remote_addr_hi |
  4678. * |----------------------------------------------------------------------|
  4679. * | ring_tail_offset32_remote_addr_lo |
  4680. * |----------------------------------------------------------------------|
  4681. * | ring_tail_offset32_remote_addr_hi |
  4682. * |----------------------------------------------------------------------|
  4683. * | ring_msi_addr_lo |
  4684. * |----------------------------------------------------------------------|
  4685. * | ring_msi_addr_hi |
  4686. * |----------------------------------------------------------------------|
  4687. * | ring_msi_data |
  4688. * |----------------------------------------------------------------------|
  4689. * | intr_timer_th |IM| intr_batch_counter_th |
  4690. * |----------------------------------------------------------------------|
  4691. * | reserved |ID|RR| PTCF| intr_low_threshold |
  4692. * |----------------------------------------------------------------------|
  4693. * | reserved |IPA drop thres hi|IPA drop thres lo|
  4694. * |----------------------------------------------------------------------|
  4695. * Where
  4696. * IM = sw_intr_mode
  4697. * RR = response_required
  4698. * PTCF = prefetch_timer_cfg
  4699. * IP = IPA drop flag
  4700. *
  4701. * The message is interpreted as follows:
  4702. * dword0 - b'0:7 - msg_type: This will be set to
  4703. * 0xb (HTT_H2T_MSG_TYPE_SRING_SETUP)
  4704. * b'8:15 - pdev_id:
  4705. * 0 (for rings at SOC/UMAC level),
  4706. * 1/2/3 mac id (for rings at LMAC level)
  4707. * b'16:23 - ring_id: identify which ring is to setup,
  4708. * more details can be got from enum htt_srng_ring_id
  4709. * b'24:31 - ring_type: identify type of host rings,
  4710. * more details can be got from enum htt_srng_ring_type
  4711. * dword1 - b'0:31 - ring_base_addr_lo: Lower 32bits of ring base address
  4712. * dword2 - b'0:31 - ring_base_addr_hi: Upper 32bits of ring base address
  4713. * dword3 - b'0:15 - ring_size: size of the ring in unit of 4-bytes words
  4714. * b'16:23 - ring_entry_size: Size of each entry in 4-byte word units
  4715. * b'24:31 - ring_misc_cfg_flag: Valid only for HW_TO_SW_RING and
  4716. * SW_TO_HW_RING.
  4717. * Refer to HTT_SRING_SETUP_RING_MISC_CFG_RING defs.
  4718. * dword4 - b'0:31 - ring_head_offset32_remote_addr_lo:
  4719. * Lower 32 bits of memory address of the remote variable
  4720. * storing the 4-byte word offset that identifies the head
  4721. * element within the ring.
  4722. * (The head offset variable has type A_UINT32.)
  4723. * Valid for HW_TO_SW and SW_TO_SW rings.
  4724. * dword5 - b'0:31 - ring_head_offset32_remote_addr_hi:
  4725. * Upper 32 bits of memory address of the remote variable
  4726. * storing the 4-byte word offset that identifies the head
  4727. * element within the ring.
  4728. * (The head offset variable has type A_UINT32.)
  4729. * Valid for HW_TO_SW and SW_TO_SW rings.
  4730. * dword6 - b'0:31 - ring_tail_offset32_remote_addr_lo:
  4731. * Lower 32 bits of memory address of the remote variable
  4732. * storing the 4-byte word offset that identifies the tail
  4733. * element within the ring.
  4734. * (The tail offset variable has type A_UINT32.)
  4735. * Valid for HW_TO_SW and SW_TO_SW rings.
  4736. * dword7 - b'0:31 - ring_tail_offset32_remote_addr_hi:
  4737. * Upper 32 bits of memory address of the remote variable
  4738. * storing the 4-byte word offset that identifies the tail
  4739. * element within the ring.
  4740. * (The tail offset variable has type A_UINT32.)
  4741. * Valid for HW_TO_SW and SW_TO_SW rings.
  4742. * dword8 - b'0:31 - ring_msi_addr_lo: Lower 32bits of MSI cfg address
  4743. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4744. * dword9 - b'0:31 - ring_msi_addr_hi: Upper 32bits of MSI cfg address
  4745. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4746. * dword10 - b'0:31 - ring_msi_data: MSI data
  4747. * Refer to HTT_SRING_SETUP_RING_MSC_CFG_xxx defs
  4748. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4749. * dword11 - b'0:14 - intr_batch_counter_th:
  4750. * batch counter threshold is in units of 4-byte words.
  4751. * HW internally maintains and increments batch count.
  4752. * (see SRING spec for detail description).
  4753. * When batch count reaches threshold value, an interrupt
  4754. * is generated by HW.
  4755. * b'15 - sw_intr_mode:
  4756. * This configuration shall be static.
  4757. * Only programmed at power up.
  4758. * 0: generate pulse style sw interrupts
  4759. * 1: generate level style sw interrupts
  4760. * b'16:31 - intr_timer_th:
  4761. * The timer init value when timer is idle or is
  4762. * initialized to start downcounting.
  4763. * In 8us units (to cover a range of 0 to 524 ms)
  4764. * dword12 - b'0:15 - intr_low_threshold:
  4765. * Used only by Consumer ring to generate ring_sw_int_p.
  4766. * Ring entries low threshold water mark, that is used
  4767. * in combination with the interrupt timer as well as
  4768. * the the clearing of the level interrupt.
  4769. * b'16:18 - prefetch_timer_cfg:
  4770. * Used only by Consumer ring to set timer mode to
  4771. * support Application prefetch handling.
  4772. * The external tail offset/pointer will be updated
  4773. * at following intervals:
  4774. * 3'b000: (Prefetch feature disabled; used only for debug)
  4775. * 3'b001: 1 usec
  4776. * 3'b010: 4 usec
  4777. * 3'b011: 8 usec (default)
  4778. * 3'b100: 16 usec
  4779. * Others: Reserved
  4780. * b'19 - response_required:
  4781. * Host needs HTT_T2H_MSG_TYPE_SRING_SETUP_DONE as response
  4782. * b'20 - ipa_drop_flag:
  4783. Indicates that host will config ipa drop threshold percentage
  4784. * b'21:31 - reserved: reserved for future use
  4785. * dword13 - b'0:7 - ipa drop low threshold percentage:
  4786. * b'8:15 - ipa drop high threshold percentage:
  4787. * b'16:31 - Reserved
  4788. */
  4789. PREPACK struct htt_sring_setup_t {
  4790. A_UINT32 msg_type: 8,
  4791. pdev_id: 8,
  4792. ring_id: 8,
  4793. ring_type: 8;
  4794. A_UINT32 ring_base_addr_lo;
  4795. A_UINT32 ring_base_addr_hi;
  4796. A_UINT32 ring_size: 16,
  4797. ring_entry_size: 8,
  4798. ring_misc_cfg_flag: 8;
  4799. A_UINT32 ring_head_offset32_remote_addr_lo;
  4800. A_UINT32 ring_head_offset32_remote_addr_hi;
  4801. A_UINT32 ring_tail_offset32_remote_addr_lo;
  4802. A_UINT32 ring_tail_offset32_remote_addr_hi;
  4803. A_UINT32 ring_msi_addr_lo;
  4804. A_UINT32 ring_msi_addr_hi;
  4805. A_UINT32 ring_msi_data;
  4806. A_UINT32 intr_batch_counter_th: 15,
  4807. sw_intr_mode: 1,
  4808. intr_timer_th: 16;
  4809. A_UINT32 intr_low_threshold: 16,
  4810. prefetch_timer_cfg: 3,
  4811. response_required: 1,
  4812. ipa_drop_flag: 1,
  4813. reserved1: 11;
  4814. A_UINT32 ipa_drop_low_threshold: 8,
  4815. ipa_drop_high_threshold: 8,
  4816. reserved: 16;
  4817. } POSTPACK;
  4818. enum htt_srng_ring_type {
  4819. HTT_HW_TO_SW_RING = 0,
  4820. HTT_SW_TO_HW_RING,
  4821. HTT_SW_TO_SW_RING,
  4822. /* Insert new ring types above this line */
  4823. };
  4824. enum htt_srng_ring_id {
  4825. HTT_RXDMA_HOST_BUF_RING = 0, /* Used by FW to feed remote buffers and update remote packets */
  4826. HTT_RXDMA_MONITOR_STATUS_RING, /* For getting all PPDU/MPDU/MSDU status deescriptors on host for monitor VAP or packet log purposes */
  4827. HTT_RXDMA_MONITOR_BUF_RING, /* For feeding free host buffers to RxDMA for monitor traffic upload */
  4828. HTT_RXDMA_MONITOR_DESC_RING, /* For providing free LINK_DESC to RXDMA for monitor traffic upload */
  4829. HTT_RXDMA_MONITOR_DEST_RING, /* Per MPDU indication to host for monitor traffic upload */
  4830. HTT_HOST1_TO_FW_RXBUF_RING, /* (mobile only) used by host to provide remote RX buffers */
  4831. HTT_HOST2_TO_FW_RXBUF_RING, /* (mobile only) second ring used by host to provide remote RX buffers */
  4832. HTT_RXDMA_NON_MONITOR_DEST_RING, /* Per MDPU indication to host for non-monitor RxDMA traffic upload */
  4833. HTT_RXDMA_HOST_BUF_RING2, /* Second ring used by FW to feed removed buffers and update removed packets */
  4834. HTT_TX_MON_HOST2MON_BUF_RING, /* Status buffers and Packet buffers are provided by host */
  4835. HTT_TX_MON_MON2HOST_DEST_RING, /* Used by monitor to fill status buffers and provide to host */
  4836. HTT_RX_MON_HOST2MON_BUF_RING, /* Status buffers and Packet buffers are provided by host */
  4837. HTT_RX_MON_MON2HOST_DEST_RING, /* Used by monitor to fill status buffers and provide to host */
  4838. HTT_LPASS_TO_FW_RXBUF_RING, /* new LPASS to FW refill ring to recycle rx buffers */
  4839. HTT_HOST3_TO_FW_RXBUF_RING, /* used by host for EasyMesh feature */
  4840. /* Add Other SRING which can't be directly configured by host software above this line */
  4841. };
  4842. #define HTT_SRING_SETUP_SZ (sizeof(struct htt_sring_setup_t))
  4843. #define HTT_SRING_SETUP_PDEV_ID_M 0x0000ff00
  4844. #define HTT_SRING_SETUP_PDEV_ID_S 8
  4845. #define HTT_SRING_SETUP_PDEV_ID_GET(_var) \
  4846. (((_var) & HTT_SRING_SETUP_PDEV_ID_M) >> \
  4847. HTT_SRING_SETUP_PDEV_ID_S)
  4848. #define HTT_SRING_SETUP_PDEV_ID_SET(_var, _val) \
  4849. do { \
  4850. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PDEV_ID, _val); \
  4851. ((_var) |= ((_val) << HTT_SRING_SETUP_PDEV_ID_S)); \
  4852. } while (0)
  4853. #define HTT_SRING_SETUP_RING_ID_M 0x00ff0000
  4854. #define HTT_SRING_SETUP_RING_ID_S 16
  4855. #define HTT_SRING_SETUP_RING_ID_GET(_var) \
  4856. (((_var) & HTT_SRING_SETUP_RING_ID_M) >> \
  4857. HTT_SRING_SETUP_RING_ID_S)
  4858. #define HTT_SRING_SETUP_RING_ID_SET(_var, _val) \
  4859. do { \
  4860. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_ID, _val); \
  4861. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_ID_S)); \
  4862. } while (0)
  4863. #define HTT_SRING_SETUP_RING_TYPE_M 0xff000000
  4864. #define HTT_SRING_SETUP_RING_TYPE_S 24
  4865. #define HTT_SRING_SETUP_RING_TYPE_GET(_var) \
  4866. (((_var) & HTT_SRING_SETUP_RING_TYPE_M) >> \
  4867. HTT_SRING_SETUP_RING_TYPE_S)
  4868. #define HTT_SRING_SETUP_RING_TYPE_SET(_var, _val) \
  4869. do { \
  4870. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_TYPE, _val); \
  4871. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_TYPE_S)); \
  4872. } while (0)
  4873. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_M 0xffffffff
  4874. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_S 0
  4875. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_GET(_var) \
  4876. (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_LO_M) >> \
  4877. HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)
  4878. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_SET(_var, _val) \
  4879. do { \
  4880. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_LO, _val); \
  4881. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)); \
  4882. } while (0)
  4883. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_M 0xffffffff
  4884. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_S 0
  4885. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_GET(_var) \
  4886. (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_HI_M) >> \
  4887. HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)
  4888. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_SET(_var, _val) \
  4889. do { \
  4890. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_HI, _val); \
  4891. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)); \
  4892. } while (0)
  4893. #define HTT_SRING_SETUP_RING_SIZE_M 0x0000ffff
  4894. #define HTT_SRING_SETUP_RING_SIZE_S 0
  4895. #define HTT_SRING_SETUP_RING_SIZE_GET(_var) \
  4896. (((_var) & HTT_SRING_SETUP_RING_SIZE_M) >> \
  4897. HTT_SRING_SETUP_RING_SIZE_S)
  4898. #define HTT_SRING_SETUP_RING_SIZE_SET(_var, _val) \
  4899. do { \
  4900. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_SIZE, _val); \
  4901. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_SIZE_S)); \
  4902. } while (0)
  4903. #define HTT_SRING_SETUP_ENTRY_SIZE_M 0x00ff0000
  4904. #define HTT_SRING_SETUP_ENTRY_SIZE_S 16
  4905. #define HTT_SRING_SETUP_ENTRY_SIZE_GET(_var) \
  4906. (((_var) & HTT_SRING_SETUP_ENTRY_SIZE_M) >> \
  4907. HTT_SRING_SETUP_ENTRY_SIZE_S)
  4908. #define HTT_SRING_SETUP_ENTRY_SIZE_SET(_var, _val) \
  4909. do { \
  4910. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_ENTRY_SIZE, _val); \
  4911. ((_var) |= ((_val) << HTT_SRING_SETUP_ENTRY_SIZE_S)); \
  4912. } while (0)
  4913. #define HTT_SRING_SETUP_MISC_CFG_FLAG_M 0xff000000
  4914. #define HTT_SRING_SETUP_MISC_CFG_FLAG_S 24
  4915. #define HTT_SRING_SETUP_MISC_CFG_FLAG_GET(_var) \
  4916. (((_var) & HTT_SRING_SETUP_MISC_CFG_FLAG_M) >> \
  4917. HTT_SRING_SETUP_MISC_CFG_FLAG_S)
  4918. #define HTT_SRING_SETUP_MISC_CFG_FLAG_SET(_var, _val) \
  4919. do { \
  4920. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_MISC_CFG_FLAG, _val); \
  4921. ((_var) |= ((_val) << HTT_SRING_SETUP_MISC_CFG_FLAG_S)); \
  4922. } while (0)
  4923. /* This control bit is applicable to only Producer, which updates Ring ID field
  4924. * of each descriptor before pushing into the ring.
  4925. * 0: updates ring_id(default)
  4926. * 1: ring_id updating disabled */
  4927. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M 0x01000000
  4928. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S 24
  4929. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_GET(_var) \
  4930. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M) >> \
  4931. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)
  4932. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_SET(_var, _val) \
  4933. do { \
  4934. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE, _val); \
  4935. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)); \
  4936. } while (0)
  4937. /* This control bit is applicable to only Producer, which updates Loopcnt field
  4938. * of each descriptor before pushing into the ring.
  4939. * 0: updates Loopcnt(default)
  4940. * 1: Loopcnt updating disabled */
  4941. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M 0x02000000
  4942. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S 25
  4943. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_GET(_var) \
  4944. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M) >> \
  4945. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)
  4946. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_SET(_var, _val) \
  4947. do { \
  4948. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE, _val); \
  4949. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)); \
  4950. } while (0)
  4951. /* Secured access enable/disable bit. SRNG drives value of this register bit
  4952. * into security_id port of GXI/AXI. */
  4953. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M 0x04000000
  4954. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S 26
  4955. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_GET(_var) \
  4956. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M) >> \
  4957. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)
  4958. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_SET(_var, _val) \
  4959. do { \
  4960. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY, _val); \
  4961. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)); \
  4962. } while (0)
  4963. /* During MSI write operation, SRNG drives value of this register bit into
  4964. * swap bit of GXI/AXI. */
  4965. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M 0x08000000
  4966. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S 27
  4967. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_GET(_var) \
  4968. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M) >> \
  4969. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)
  4970. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_SET(_var, _val) \
  4971. do { \
  4972. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP, _val); \
  4973. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)); \
  4974. } while (0)
  4975. /* During Pointer write operation, SRNG drives value of this register bit into
  4976. * swap bit of GXI/AXI. */
  4977. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M 0x10000000
  4978. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S 28
  4979. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_GET(_var) \
  4980. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M) >> \
  4981. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)
  4982. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_SET(_var, _val) \
  4983. do { \
  4984. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP, _val); \
  4985. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)); \
  4986. } while (0)
  4987. /* During any data or TLV write operation, SRNG drives value of this register
  4988. * bit into swap bit of GXI/AXI. */
  4989. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M 0x20000000
  4990. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S 29
  4991. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_GET(_var) \
  4992. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M) >> \
  4993. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)
  4994. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_SET(_var, _val) \
  4995. do { \
  4996. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP, _val); \
  4997. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)); \
  4998. } while (0)
  4999. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED1 0x40000000
  5000. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED2 0x80000000
  5001. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
  5002. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
  5003. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
  5004. (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
  5005. HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)
  5006. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
  5007. do { \
  5008. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
  5009. ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
  5010. } while (0)
  5011. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
  5012. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
  5013. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
  5014. (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
  5015. HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)
  5016. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
  5017. do { \
  5018. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
  5019. ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
  5020. } while (0)
  5021. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
  5022. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
  5023. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
  5024. (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
  5025. HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)
  5026. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
  5027. do { \
  5028. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
  5029. ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
  5030. } while (0)
  5031. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
  5032. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
  5033. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
  5034. (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
  5035. HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)
  5036. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
  5037. do { \
  5038. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
  5039. ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
  5040. } while (0)
  5041. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_M 0xffffffff
  5042. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_S 0
  5043. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_GET(_var) \
  5044. (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_LO_M) >> \
  5045. HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)
  5046. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_SET(_var, _val) \
  5047. do { \
  5048. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_LO, _val); \
  5049. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)); \
  5050. } while (0)
  5051. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_M 0xffffffff
  5052. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_S 0
  5053. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_GET(_var) \
  5054. (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_HI_M) >> \
  5055. HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)
  5056. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_SET(_var, _val) \
  5057. do { \
  5058. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_HI, _val); \
  5059. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)); \
  5060. } while (0)
  5061. #define HTT_SRING_SETUP_RING_MSI_DATA_M 0xffffffff
  5062. #define HTT_SRING_SETUP_RING_MSI_DATA_S 0
  5063. #define HTT_SRING_SETUP_RING_MSI_DATA_GET(_var) \
  5064. (((_var) & HTT_SRING_SETUP_RING_MSI_DATA_M) >> \
  5065. HTT_SRING_SETUP_RING_MSI_DATA_S)
  5066. #define HTT_SRING_SETUP_RING_MSI_DATA_SET(_var, _val) \
  5067. do { \
  5068. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_DATA, _val); \
  5069. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_DATA_S)); \
  5070. } while (0)
  5071. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M 0x00007fff
  5072. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S 0
  5073. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_GET(_var) \
  5074. (((_var) & HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M) >> \
  5075. HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)
  5076. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_SET(_var, _val) \
  5077. do { \
  5078. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH, _val); \
  5079. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)); \
  5080. } while (0)
  5081. #define HTT_SRING_SETUP_SW_INTR_MODE_M 0x00008000
  5082. #define HTT_SRING_SETUP_SW_INTR_MODE_S 15
  5083. #define HTT_SRING_SETUP_SW_INTR_MODE_GET(_var) \
  5084. (((_var) & HTT_SRING_SETUP_SW_INTR_MODE_M) >> \
  5085. HTT_SRING_SETUP_SW_INTR_MODE_S)
  5086. #define HTT_SRING_SETUP_SW_INTR_MODE_SET(_var, _val) \
  5087. do { \
  5088. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_SW_INTR_MODE, _val); \
  5089. ((_var) |= ((_val) << HTT_SRING_SETUP_SW_INTR_MODE_S)); \
  5090. } while (0)
  5091. #define HTT_SRING_SETUP_INTR_TIMER_TH_M 0xffff0000
  5092. #define HTT_SRING_SETUP_INTR_TIMER_TH_S 16
  5093. #define HTT_SRING_SETUP_INTR_TIMER_TH_GET(_var) \
  5094. (((_var) & HTT_SRING_SETUP_INTR_TIMER_TH_M) >> \
  5095. HTT_SRING_SETUP_INTR_TIMER_TH_S)
  5096. #define HTT_SRING_SETUP_INTR_TIMER_TH_SET(_var, _val) \
  5097. do { \
  5098. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_TIMER_TH, _val); \
  5099. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_TIMER_TH_S)); \
  5100. } while (0)
  5101. #define HTT_SRING_SETUP_INTR_LOW_TH_M 0x0000ffff
  5102. #define HTT_SRING_SETUP_INTR_LOW_TH_S 0
  5103. #define HTT_SRING_SETUP_INTR_LOW_TH_GET(_var) \
  5104. (((_var) & HTT_SRING_SETUP_INTR_LOW_TH_M) >> \
  5105. HTT_SRING_SETUP_INTR_LOW_TH_S)
  5106. #define HTT_SRING_SETUP_INTR_LOW_TH_SET(_var, _val) \
  5107. do { \
  5108. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_LOW_TH, _val); \
  5109. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_LOW_TH_S)); \
  5110. } while (0)
  5111. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M 0x00070000
  5112. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S 16
  5113. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_GET(_var) \
  5114. (((_var) & HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M) >> \
  5115. HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)
  5116. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_SET(_var, _val) \
  5117. do { \
  5118. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PREFETCH_TIMER_CFG, _val); \
  5119. ((_var) |= ((_val) << HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)); \
  5120. } while (0)
  5121. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_M 0x00080000
  5122. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_S 19
  5123. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_GET(_var) \
  5124. (((_var) & HTT_SRING_SETUP_RESPONSE_REQUIRED_M) >> \
  5125. HTT_SRING_SETUP_RESPONSE_REQUIRED_S)
  5126. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_SET(_var, _val) \
  5127. do { \
  5128. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RESPONSE_REQUIRED, _val); \
  5129. ((_var) |= ((_val) << HTT_SRING_SETUP_RESPONSE_REQUIRED_S)); \
  5130. } while (0)
  5131. /**
  5132. * @brief host -> target RX ring selection config message
  5133. *
  5134. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG
  5135. *
  5136. * @details
  5137. * HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG message is sent by host to
  5138. * configure RXDMA rings.
  5139. * The configuration is per ring based and includes both packet subtypes
  5140. * and PPDU/MPDU TLVs.
  5141. *
  5142. * The message would appear as follows:
  5143. *
  5144. * |31 28|27|26|25|24|23|22|21 19|18 16|15 | 11| 10|9 8|7 0|
  5145. * |-----+--+--+--+--+-----------------+----+---+---+---+---------------|
  5146. * |rsvd1|DT|OV|PS|SS| ring_id | pdev_id | msg_type |
  5147. * |-----------------------+-----+-----+--------------------------------|
  5148. * |rsvd2|RX|RXHDL| CLD | CLC | CLM | ring_buffer_size |
  5149. * |--------------------------------------------------------------------|
  5150. * | packet_type_enable_flags_0 |
  5151. * |--------------------------------------------------------------------|
  5152. * | packet_type_enable_flags_1 |
  5153. * |--------------------------------------------------------------------|
  5154. * | packet_type_enable_flags_2 |
  5155. * |--------------------------------------------------------------------|
  5156. * | packet_type_enable_flags_3 |
  5157. * |--------------------------------------------------------------------|
  5158. * | tlv_filter_in_flags |
  5159. * |-----------------------------------+--------------------------------|
  5160. * | rx_header_offset | rx_packet_offset |
  5161. * |-----------------------------------+--------------------------------|
  5162. * | rx_mpdu_start_offset | rx_mpdu_end_offset |
  5163. * |-----------------------------------+--------------------------------|
  5164. * | rx_msdu_start_offset | rx_msdu_end_offset |
  5165. * |-----------------------------------+--------------------------------|
  5166. * | rsvd3 | rx_attention_offset |
  5167. * |--------------------------------------------------------------------|
  5168. * | rsvd4 | mo| fp| rx_drop_threshold |
  5169. * | |ndp|ndp| |
  5170. * |--------------------------------------------------------------------|
  5171. * Where:
  5172. * PS = pkt_swap
  5173. * SS = status_swap
  5174. * OV = rx_offsets_valid
  5175. * DT = drop_thresh_valid
  5176. * CLM = config_length_mgmt
  5177. * CLC = config_length_ctrl
  5178. * CLD = config_length_data
  5179. * RXHDL = rx_hdr_len
  5180. * RX = rxpcu_filter_enable_flag
  5181. * The message is interpreted as follows:
  5182. * dword0 - b'0:7 - msg_type: This will be set to
  5183. * 0xc (HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG)
  5184. * b'8:15 - pdev_id:
  5185. * 0 (for rings at SOC/UMAC level),
  5186. * 1/2/3 mac id (for rings at LMAC level)
  5187. * b'16:23 - ring_id : Identify the ring to configure.
  5188. * More details can be got from enum htt_srng_ring_id
  5189. * b'24 - status_swap (SS): 1 is to swap status TLV - refer to
  5190. * BUF_RING_CFG_0 defs within HW .h files,
  5191. * e.g. wmac_top_reg_seq_hwioreg.h
  5192. * b'25 - pkt_swap (PS): 1 is to swap packet TLV - refer to
  5193. * BUF_RING_CFG_0 defs within HW .h files,
  5194. * e.g. wmac_top_reg_seq_hwioreg.h
  5195. * b'26 - rx_offset_valid (OV): flag to indicate rx offsets
  5196. * configuration fields are valid
  5197. * b'27 - drop_thresh_valid (DT): flag to indicate if the
  5198. * rx_drop_threshold field is valid
  5199. * b'28 - rx_mon_global_en: Enable/Disable global register
  5200. 8 configuration in Rx monitor module.
  5201. * b'29:31 - rsvd1: reserved for future use
  5202. * dword1 - b'0:15 - ring_buffer_size: size of bufferes referenced by rx ring,
  5203. * in byte units.
  5204. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5205. * b'16:18 - config_length_mgmt (MGMT):
  5206. * Represents the length of mpdu bytes for mgmt pkt.
  5207. * valid values:
  5208. * 001 - 64bytes
  5209. * 010 - 128bytes
  5210. * 100 - 256bytes
  5211. * 111 - Full mpdu bytes
  5212. * b'19:21 - config_length_ctrl (CTRL):
  5213. * Represents the length of mpdu bytes for ctrl pkt.
  5214. * valid values:
  5215. * 001 - 64bytes
  5216. * 010 - 128bytes
  5217. * 100 - 256bytes
  5218. * 111 - Full mpdu bytes
  5219. * b'22:24 - config_length_data (DATA):
  5220. * Represents the length of mpdu bytes for data pkt.
  5221. * valid values:
  5222. * 001 - 64bytes
  5223. * 010 - 128bytes
  5224. * 100 - 256bytes
  5225. * 111 - Full mpdu bytes
  5226. * b'25:26 - rx_hdr_len:
  5227. * Specifies the number of bytes of recvd packet to copy
  5228. * into the rx_hdr tlv.
  5229. * supported values for now by host:
  5230. * 01 - 64bytes
  5231. * 10 - 128bytes
  5232. * 11 - 256bytes
  5233. * default - 128 bytes
  5234. * b'27 - rxpcu_filter_enable_flag
  5235. * For Scan Radio Host CPU utilization is very high.
  5236. * In order to reduce CPU utilization we need to filter out
  5237. * certain configured MAC frames.
  5238. * To filter out configured MAC address frames, RxPCU should
  5239. * be zero which means allow all frames for MD at RxOLE
  5240. * host wil fiter out frames.
  5241. * RxPCU (Filter IN) -> RxOLE (Filter In/Filter Out)
  5242. * b'28:31 - rsvd2: Reserved for future use
  5243. * dword2 - b'0:31 - packet_type_enable_flags_0:
  5244. * Enable MGMT packet from 0b0000 to 0b1001
  5245. * bits from low to high: FP, MD, MO - 3 bits
  5246. * FP: Filter_Pass
  5247. * MD: Monitor_Direct
  5248. * MO: Monitor_Other
  5249. * 10 mgmt subtypes * 3 bits -> 30 bits
  5250. * Refer to PKT_TYPE_ENABLE_FLAG0_xxx_MGMT_xxx defs
  5251. * dword3 - b'0:31 - packet_type_enable_flags_1:
  5252. * Enable MGMT packet from 0b1010 to 0b1111
  5253. * bits from low to high: FP, MD, MO - 3 bits
  5254. * Refer to PKT_TYPE_ENABLE_FLAG1_xxx_MGMT_xxx defs
  5255. * dword4 - b'0:31 - packet_type_enable_flags_2:
  5256. * Enable CTRL packet from 0b0000 to 0b1001
  5257. * bits from low to high: FP, MD, MO - 3 bits
  5258. * Refer to PKT_TYPE_ENABLE_FLAG2_xxx_CTRL_xxx defs
  5259. * dword5 - b'0:31 - packet_type_enable_flags_3:
  5260. * Enable CTRL packet from 0b1010 to 0b1111,
  5261. * MCAST_DATA, UCAST_DATA, NULL_DATA
  5262. * bits from low to high: FP, MD, MO - 3 bits
  5263. * Refer to PKT_TYPE_ENABLE_FLAG3_xxx_CTRL_xxx defs
  5264. * dword6 - b'0:31 - tlv_filter_in_flags:
  5265. * Filter in Attention/MPDU/PPDU/Header/User tlvs
  5266. * Refer to CFG_TLV_FILTER_IN_FLAG defs
  5267. * dword7 - b'0:15 - rx_packet_offset: rx_packet_offset in byte units
  5268. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5269. * A value of 0 will be considered as ignore this config.
  5270. * Refer to BUF_RING_CFG_1 defs within HW .h files,
  5271. * e.g. wmac_top_reg_seq_hwioreg.h
  5272. * - b'16:31 - rx_header_offset: rx_header_offset in byte units
  5273. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5274. * A value of 0 will be considered as ignore this config.
  5275. * Refer to BUF_RING_CFG_1 defs within HW .h files,
  5276. * e.g. wmac_top_reg_seq_hwioreg.h
  5277. * dword8 - b'0:15 - rx_mpdu_end_offset: rx_mpdu_end_offset in byte units
  5278. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5279. * A value of 0 will be considered as ignore this config.
  5280. * Refer to BUF_RING_CFG_2 defs within HW .h files,
  5281. * e.g. wmac_top_reg_seq_hwioreg.h
  5282. * - b'16:31 - rx_mpdu_start_offset: rx_mpdu_start_offset in byte units
  5283. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5284. * A value of 0 will be considered as ignore this config.
  5285. * Refer to BUF_RING_CFG_2 defs within HW .h files,
  5286. * e.g. wmac_top_reg_seq_hwioreg.h
  5287. * dword9 - b'0:15 - rx_msdu_end_offset: rx_msdu_end_offset in byte units
  5288. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5289. * A value of 0 will be considered as ignore this config.
  5290. * Refer to BUF_RING_CFG_3 defs within HW .h files,
  5291. * e.g. wmac_top_reg_seq_hwioreg.h
  5292. * - b'16:31 - rx_msdu_start_offset: rx_msdu_start_offset in byte units
  5293. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5294. * A value of 0 will be considered as ignore this config.
  5295. * Refer to BUF_RING_CFG_3 defs within HW .h files,
  5296. * e.g. wmac_top_reg_seq_hwioreg.h
  5297. * dword10- b'0:15 - rx_attention_offset: rx_attention_offset in byte units
  5298. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5299. * A value of 0 will be considered as ignore this config.
  5300. * Refer to BUF_RING_CFG_4 defs within HW .h files,
  5301. * e.g. wmac_top_reg_seq_hwioreg.h
  5302. * - b'16:31 - rsvd3 for future use
  5303. * dword11- b'9:0 - rx_drop_threshold: Threshold configured in monitor mode
  5304. * to source rings. Consumer drops packets if the available
  5305. * words in the ring falls below the configured threshold
  5306. * value.
  5307. * - b'10 - fp_ndp: Flag to indicate FP NDP status tlv is subscribed
  5308. * by host. 1 -> subscribed
  5309. * - b'11 - mo_ndp: Flag to indicate MO NDP status tlv is subscribed
  5310. * by host. 1 -> subscribed
  5311. * - b'12 - fp_phy_err: Flag to indicate FP PHY status tlv is
  5312. * subscribed by host. 1 -> subscribed
  5313. * - b'13:14 - fp_phy_err_buf_src: This indicates the source ring
  5314. * selection for the FP PHY ERR status tlv.
  5315. * 0 - wbm2rxdma_buf_source_ring
  5316. * 1 - fw2rxdma_buf_source_ring
  5317. * 2 - sw2rxdma_buf_source_ring
  5318. * 3 - no_buffer_ring
  5319. * - b'15:16 - fp_phy_err_buf_dest: This indicates the destination ring
  5320. * selection for the FP PHY ERR status tlv.
  5321. * 0 - rxdma_release_ring
  5322. * 1 - rxdma2fw_ring
  5323. * 2 - rxdma2sw_ring
  5324. * 3 - rxdma2reo_ring
  5325. * - b'17:19 - pkt_type_en_msdu_or_mpdu_logging
  5326. * b'17 - Enables MSDU/MPDU logging for frames of MGMT type
  5327. * b'18 - Enables MSDU/MPDU logging for frames of CTRL type
  5328. * b'19 - Enables MSDU/MPDU logging for frames of DATA type
  5329. * - b'20 - dma_mpdu_mgmt: 1: MPDU level logging
  5330. * 0: MSDU level logging
  5331. * - b'21 - dma_mpdu_ctrl: 1: MPDU level logging
  5332. * 0: MSDU level logging
  5333. * - b'22 - dma_mpdu_data: 1: MPDU level logging
  5334. * 0: MSDU level logging
  5335. * - b'23 - word_mask_compaction: enable/disable word mask for
  5336. * mpdu/msdu start/end tlvs
  5337. * - b'24 - rbm_override_enable: enabling/disabling return buffer
  5338. * manager override
  5339. * - b'25:28 - rbm_override_val: return buffer manager override value
  5340. * dword12- b'0:31 - phy_err_mask: This field is to select the fp phy errors
  5341. * which have to be posted to host from phy.
  5342. * Corresponding to errors defined in
  5343. * phyrx_abort_request_reason enums 0 to 31.
  5344. * Refer to RXPCU register definition header files for the
  5345. * phyrx_abort_request_reason enum definition.
  5346. * dword13- b'0:31 - phy_err_mask_cont: This field is to select the fp phy
  5347. * errors which have to be posted to host from phy.
  5348. * Corresponding to errors defined in
  5349. * phyrx_abort_request_reason enums 32 to 63.
  5350. * Refer to RXPCU register definition header files for the
  5351. * phyrx_abort_request_reason enum definition.
  5352. * dword14- b'0:15 - rx_mpdu_start_word_mask: word mask for rx mpdu start,
  5353. * applicable if word mask enabled
  5354. * - b'16:18 - rx_mpdu_end_word_mask: word mask value for rx mpdu end,
  5355. * applicable if word mask enabled
  5356. * - b'19:31 - rsvd7
  5357. * dword15- b'0:16 - rx_msdu_end_word_mask
  5358. * - b'17:31 - rsvd5
  5359. * dword17- b'0 - en_rx_tlv_pkt_offset:
  5360. * 0: RX_PKT TLV logging at offset 0 for the subsequent
  5361. * buffer
  5362. * 1: RX_PKT TLV logging at specified offset for the
  5363. * subsequent buffer
  5364. * b`15:1 - rx_pkt_tlv_offset: Qword offset for rx_packet TLVs.
  5365. */
  5366. PREPACK struct htt_rx_ring_selection_cfg_t {
  5367. A_UINT32 msg_type: 8,
  5368. pdev_id: 8,
  5369. ring_id: 8,
  5370. status_swap: 1,
  5371. pkt_swap: 1,
  5372. rx_offsets_valid: 1,
  5373. drop_thresh_valid: 1,
  5374. rx_mon_global_en: 1,
  5375. rsvd1: 3;
  5376. A_UINT32 ring_buffer_size: 16,
  5377. config_length_mgmt:3,
  5378. config_length_ctrl:3,
  5379. config_length_data:3,
  5380. rx_hdr_len: 2,
  5381. rxpcu_filter_enable_flag:1,
  5382. rsvd2: 4;
  5383. A_UINT32 packet_type_enable_flags_0;
  5384. A_UINT32 packet_type_enable_flags_1;
  5385. A_UINT32 packet_type_enable_flags_2;
  5386. A_UINT32 packet_type_enable_flags_3;
  5387. A_UINT32 tlv_filter_in_flags;
  5388. A_UINT32 rx_packet_offset: 16,
  5389. rx_header_offset: 16;
  5390. A_UINT32 rx_mpdu_end_offset: 16,
  5391. rx_mpdu_start_offset: 16;
  5392. A_UINT32 rx_msdu_end_offset: 16,
  5393. rx_msdu_start_offset: 16;
  5394. A_UINT32 rx_attn_offset: 16,
  5395. rsvd3: 16;
  5396. A_UINT32 rx_drop_threshold: 10,
  5397. fp_ndp: 1,
  5398. mo_ndp: 1,
  5399. fp_phy_err: 1,
  5400. fp_phy_err_buf_src: 2,
  5401. fp_phy_err_buf_dest: 2,
  5402. pkt_type_enable_msdu_or_mpdu_logging:3,
  5403. dma_mpdu_mgmt: 1,
  5404. dma_mpdu_ctrl: 1,
  5405. dma_mpdu_data: 1,
  5406. word_mask_compaction_enable:1,
  5407. rbm_override_enable: 1,
  5408. rbm_override_val: 4,
  5409. rsvd4: 3;
  5410. A_UINT32 phy_err_mask;
  5411. A_UINT32 phy_err_mask_cont;
  5412. A_UINT32 rx_mpdu_start_word_mask:16,
  5413. rx_mpdu_end_word_mask: 3,
  5414. rsvd7: 13;
  5415. A_UINT32 rx_msdu_end_word_mask: 17,
  5416. rsvd5: 15;
  5417. A_UINT32 en_rx_tlv_pkt_offset: 1,
  5418. rx_pkt_tlv_offset: 15,
  5419. rsvd6: 16;
  5420. A_UINT32 rx_mpdu_start_word_mask_v2: 20,
  5421. rx_mpdu_end_word_mask_v2: 8,
  5422. rsvd8: 4;
  5423. A_UINT32 rx_msdu_end_word_mask_v2: 20,
  5424. rsvd9: 12;
  5425. A_UINT32 rx_ppdu_end_usr_stats_word_mask_v2: 20,
  5426. rsvd10: 12;
  5427. A_UINT32 packet_type_enable_fpmo_flags0;
  5428. A_UINT32 packet_type_enable_fpmo_flags1;
  5429. } POSTPACK;
  5430. #define HTT_RX_RING_SELECTION_CFG_SZ (sizeof(struct htt_rx_ring_selection_cfg_t))
  5431. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_M 0x0000ff00
  5432. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_S 8
  5433. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_GET(_var) \
  5434. (((_var) & HTT_RX_RING_SELECTION_CFG_PDEV_ID_M) >> \
  5435. HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)
  5436. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_SET(_var, _val) \
  5437. do { \
  5438. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PDEV_ID, _val); \
  5439. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)); \
  5440. } while (0)
  5441. #define HTT_RX_RING_SELECTION_CFG_RING_ID_M 0x00ff0000
  5442. #define HTT_RX_RING_SELECTION_CFG_RING_ID_S 16
  5443. #define HTT_RX_RING_SELECTION_CFG_RING_ID_GET(_var) \
  5444. (((_var) & HTT_RX_RING_SELECTION_CFG_RING_ID_M) >> \
  5445. HTT_RX_RING_SELECTION_CFG_RING_ID_S)
  5446. #define HTT_RX_RING_SELECTION_CFG_RING_ID_SET(_var, _val) \
  5447. do { \
  5448. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_ID, _val); \
  5449. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_ID_S)); \
  5450. } while (0)
  5451. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M 0x01000000
  5452. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S 24
  5453. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_GET(_var) \
  5454. (((_var) & HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M) >> \
  5455. HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)
  5456. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SET(_var, _val) \
  5457. do { \
  5458. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP, _val); \
  5459. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)); \
  5460. } while (0)
  5461. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M 0x02000000
  5462. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S 25
  5463. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_GET(_var) \
  5464. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M) >> \
  5465. HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)
  5466. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SET(_var, _val) \
  5467. do { \
  5468. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP, _val); \
  5469. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)); \
  5470. } while (0)
  5471. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M 0x04000000
  5472. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S 26
  5473. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_GET(_var) \
  5474. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M) >> \
  5475. HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)
  5476. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_SET(_var, _val) \
  5477. do { \
  5478. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID, _val); \
  5479. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)); \
  5480. } while (0)
  5481. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M 0x08000000
  5482. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S 27
  5483. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_GET(_var) \
  5484. (((_var) & HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M) >> \
  5485. HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)
  5486. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_SET(_var, _val) \
  5487. do { \
  5488. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID, _val); \
  5489. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)); \
  5490. } while (0)
  5491. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_M 0x10000000
  5492. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S 28
  5493. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_GET(_var) \
  5494. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_M) >> \
  5495. HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S)
  5496. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_SET(_var, _val) \
  5497. do { \
  5498. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN, _val); \
  5499. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S)); \
  5500. } while (0)
  5501. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M 0x0000ffff
  5502. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S 0
  5503. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_GET(_var) \
  5504. (((_var) & HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M) >> \
  5505. HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)
  5506. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_SET(_var, _val) \
  5507. do { \
  5508. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE, _val); \
  5509. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)); \
  5510. } while (0)
  5511. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_M 0x00070000
  5512. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S 16
  5513. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_GET(_var) \
  5514. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_M) >> \
  5515. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S)
  5516. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_SET(_var, _val) \
  5517. do { \
  5518. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT, _val); \
  5519. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S)); \
  5520. } while (0)
  5521. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_M 0x00380000
  5522. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S 19
  5523. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_GET(_var) \
  5524. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_M) >> \
  5525. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S)
  5526. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_SET(_var, _val) \
  5527. do { \
  5528. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL, _val); \
  5529. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S)); \
  5530. } while (0)
  5531. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_M 0x01C00000
  5532. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S 22
  5533. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_GET(_var) \
  5534. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_M) >> \
  5535. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S)
  5536. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_SET(_var, _val) \
  5537. do { \
  5538. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA, _val); \
  5539. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S)); \
  5540. } while (0)
  5541. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_M 0x06000000
  5542. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_S 25
  5543. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_GET(_var) \
  5544. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_M) >> \
  5545. HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_S)
  5546. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_SET(_var, _val) \
  5547. do { \
  5548. HTT_CHECK_SET_VAL( HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN, _val); \
  5549. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_S));\
  5550. } while(0)
  5551. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_M 0x08000000
  5552. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_S 27
  5553. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_GET(_var) \
  5554. (((_var) & HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_M) >> \
  5555. HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_S)
  5556. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_SET(_var, _val) \
  5557. do { \
  5558. HTT_CHECK_SET_VAL( HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER, _val); \
  5559. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_S));\
  5560. } while(0)
  5561. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M 0xffffffff
  5562. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S 0
  5563. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_GET(_var) \
  5564. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M) >> \
  5565. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)
  5566. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_SET(_var, _val) \
  5567. do { \
  5568. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0, _val); \
  5569. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)); \
  5570. } while (0)
  5571. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M 0xffffffff
  5572. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S 0
  5573. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_GET(_var) \
  5574. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M) >> \
  5575. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)
  5576. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_SET(_var, _val) \
  5577. do { \
  5578. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1, _val); \
  5579. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)); \
  5580. } while (0)
  5581. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M 0xffffffff
  5582. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S 0
  5583. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_GET(_var) \
  5584. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M) >> \
  5585. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)
  5586. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_SET(_var, _val) \
  5587. do { \
  5588. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2, _val); \
  5589. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)); \
  5590. } while (0)
  5591. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M 0xffffffff
  5592. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S 0
  5593. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_GET(_var) \
  5594. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M) >> \
  5595. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)
  5596. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_SET(_var, _val) \
  5597. do { \
  5598. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3, _val); \
  5599. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)); \
  5600. } while (0)
  5601. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M 0xffffffff
  5602. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S 0
  5603. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_GET(_var) \
  5604. (((_var) & HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M) >> \
  5605. HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)
  5606. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_SET(_var, _val) \
  5607. do { \
  5608. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG, _val); \
  5609. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)); \
  5610. } while (0)
  5611. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M 0x0000ffff
  5612. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S 0
  5613. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_GET(_var) \
  5614. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M) >> \
  5615. HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)
  5616. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_SET(_var, _val) \
  5617. do { \
  5618. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET, _val); \
  5619. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)); \
  5620. } while (0)
  5621. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M 0xffff0000
  5622. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S 16
  5623. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_GET(_var) \
  5624. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M) >> \
  5625. HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)
  5626. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_SET(_var, _val) \
  5627. do { \
  5628. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET, _val); \
  5629. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)); \
  5630. } while (0)
  5631. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M 0x0000ffff
  5632. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S 0
  5633. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_GET(_var) \
  5634. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M) >> \
  5635. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)
  5636. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_SET(_var, _val) \
  5637. do { \
  5638. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET, _val); \
  5639. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)); \
  5640. } while (0)
  5641. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M 0xffff0000
  5642. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S 16
  5643. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_GET(_var) \
  5644. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M) >> \
  5645. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)
  5646. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_SET(_var, _val) \
  5647. do { \
  5648. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET, _val); \
  5649. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)); \
  5650. } while (0)
  5651. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M 0x0000ffff
  5652. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S 0
  5653. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_GET(_var) \
  5654. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M) >> \
  5655. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)
  5656. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_SET(_var, _val) \
  5657. do { \
  5658. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET, _val); \
  5659. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)); \
  5660. } while (0)
  5661. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M 0xffff0000
  5662. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S 16
  5663. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_GET(_var) \
  5664. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M) >> \
  5665. HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)
  5666. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_SET(_var, _val) \
  5667. do { \
  5668. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET, _val); \
  5669. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)); \
  5670. } while (0)
  5671. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M 0x0000ffff
  5672. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S 0
  5673. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_GET(_var) \
  5674. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M) >> \
  5675. HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)
  5676. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_SET(_var, _val) \
  5677. do { \
  5678. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET, _val); \
  5679. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)); \
  5680. } while (0)
  5681. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M 0x000003ff
  5682. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S 0
  5683. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_GET(_var) \
  5684. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M) >> \
  5685. HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)
  5686. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_SET(_var, _val) \
  5687. do { \
  5688. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD, _val); \
  5689. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)); \
  5690. } while (0)
  5691. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_M 0x00000400
  5692. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_S 10
  5693. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_GET(_var) \
  5694. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_NDP_M) >> \
  5695. HTT_RX_RING_SELECTION_CFG_FP_NDP_S)
  5696. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_SET(_var, _val) \
  5697. do { \
  5698. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_NDP, _val); \
  5699. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_NDP_S)); \
  5700. } while (0)
  5701. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_M 0x00000800
  5702. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_S 11
  5703. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_GET(_var) \
  5704. (((_var) & HTT_RX_RING_SELECTION_CFG_MO_NDP_M) >> \
  5705. HTT_RX_RING_SELECTION_CFG_MO_NDP_S)
  5706. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_SET(_var, _val) \
  5707. do { \
  5708. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_MO_NDP, _val); \
  5709. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_MO_NDP_S)); \
  5710. } while (0)
  5711. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_M 0x00001000
  5712. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S 12
  5713. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_GET(_var) \
  5714. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_M) >> \
  5715. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S)
  5716. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_SET(_var, _val) \
  5717. do { \
  5718. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR, _val); \
  5719. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S)); \
  5720. } while (0)
  5721. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_M 0x00006000
  5722. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S 13
  5723. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_GET(_var) \
  5724. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_M) >> \
  5725. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S)
  5726. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_SET(_var, _val) \
  5727. do { \
  5728. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC, _val); \
  5729. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S)); \
  5730. } while (0)
  5731. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_M 0x00018000
  5732. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S 15
  5733. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_GET(_var) \
  5734. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_M) >> \
  5735. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S)
  5736. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_SET(_var, _val) \
  5737. do { \
  5738. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST, _val); \
  5739. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S)); \
  5740. } while (0)
  5741. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_M 0x000E0000
  5742. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S 17
  5743. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_GET(_var) \
  5744. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_M) >> \
  5745. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S)
  5746. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_SET(_var, _val) \
  5747. do { \
  5748. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING, _val); \
  5749. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S)); \
  5750. } while (0)
  5751. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_M 0x00100000
  5752. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S 20
  5753. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_GET(_var) \
  5754. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_M) >> \
  5755. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S)
  5756. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_SET(_var, _val) \
  5757. do { \
  5758. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT, _val); \
  5759. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S)); \
  5760. } while (0)
  5761. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_M 0x00200000
  5762. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S 21
  5763. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_GET(_var) \
  5764. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_M) >> \
  5765. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S)
  5766. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_SET(_var, _val) \
  5767. do { \
  5768. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL, _val); \
  5769. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S)); \
  5770. } while (0)
  5771. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_M 0x00400000
  5772. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S 22
  5773. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_GET(_var) \
  5774. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_M) >> \
  5775. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S)
  5776. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_SET(_var, _val) \
  5777. do { \
  5778. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA, _val); \
  5779. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S)); \
  5780. } while (0)
  5781. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_M 0x00800000
  5782. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S 23
  5783. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_GET(_var) \
  5784. (((_var) & HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_M) >> \
  5785. HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S)
  5786. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_SET(_var, _val) \
  5787. do { \
  5788. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE, _val); \
  5789. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S)); \
  5790. } while (0)
  5791. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_M 0x01000000
  5792. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S 24
  5793. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_GET(_var) \
  5794. (((_var) & HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_M) >> \
  5795. HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S)
  5796. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_SET(_var, _val) \
  5797. do { \
  5798. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE, _val);\
  5799. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S)); \
  5800. } while (0)
  5801. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_M 0x1E000000
  5802. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S 25
  5803. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_GET(_var) \
  5804. (((_var) & HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_M) >> \
  5805. HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S)
  5806. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_SET(_var, _val) \
  5807. do { \
  5808. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE, _val);\
  5809. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S));\
  5810. } while (0)
  5811. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_M 0xffffffff
  5812. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S 0
  5813. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_GET(_var) \
  5814. (((_var) & HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_M) >> \
  5815. HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S)
  5816. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_SET(_var, _val) \
  5817. do { \
  5818. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK, _val); \
  5819. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S)); \
  5820. } while (0)
  5821. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_M 0xffffffff
  5822. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S 0
  5823. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_GET(_var) \
  5824. (((_var) & HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_M) >> \
  5825. HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S)
  5826. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_SET(_var, _val) \
  5827. do { \
  5828. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT, _val); \
  5829. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S)); \
  5830. } while (0)
  5831. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_M 0x0000FFFF
  5832. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S 0
  5833. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_GET(_var) \
  5834. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_M)>> \
  5835. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S)
  5836. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_SET(_var, _val) \
  5837. do { \
  5838. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK, _val);\
  5839. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S)); \
  5840. } while (0)
  5841. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_M 0x00070000
  5842. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S 16
  5843. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_GET(_var) \
  5844. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_M)>> \
  5845. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S)
  5846. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_SET(_var, _val) \
  5847. do { \
  5848. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK, _val);\
  5849. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S)); \
  5850. } while (0)
  5851. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_M 0x0001FFFF
  5852. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S 0
  5853. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_GET(_var) \
  5854. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_M)>> \
  5855. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S)
  5856. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_SET(_var, _val) \
  5857. do { \
  5858. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK, _val);\
  5859. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S)); \
  5860. } while (0)
  5861. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_M 0x00000001
  5862. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S 0
  5863. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_GET(_var) \
  5864. (((_var) & HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_M)>> \
  5865. HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S)
  5866. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_SET(_var, _val) \
  5867. do { \
  5868. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET, _val); \
  5869. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S)); \
  5870. } while (0)
  5871. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_M 0x0000FFFE
  5872. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S 1
  5873. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_GET(_var) \
  5874. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_M)>> \
  5875. HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S)
  5876. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_SET(_var, _val) \
  5877. do { \
  5878. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET, _val); \
  5879. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S)); \
  5880. } while (0)
  5881. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_M 0x000FFFFF
  5882. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_S 0
  5883. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_GET(_var) \
  5884. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_M)>> \
  5885. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_S)
  5886. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_SET(_var, _val) \
  5887. do { \
  5888. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2, _val);\
  5889. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_S)); \
  5890. } while (0)
  5891. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_M 0x0FF00000
  5892. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_S 20
  5893. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_GET(_var) \
  5894. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_M)>> \
  5895. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_S)
  5896. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_SET(_var, _val) \
  5897. do { \
  5898. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2, _val);\
  5899. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_S)); \
  5900. } while (0)
  5901. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_M 0x000FFFFF
  5902. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_S 0
  5903. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_GET(_var) \
  5904. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_M)>> \
  5905. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_S)
  5906. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_SET(_var, _val) \
  5907. do { \
  5908. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2, _val);\
  5909. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_S)); \
  5910. } while (0)
  5911. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_M 0x000FFFFF
  5912. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_S 0
  5913. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_GET(_var) \
  5914. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_M)>> \
  5915. HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_S)
  5916. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_SET(_var, _val) \
  5917. do { \
  5918. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2, _val);\
  5919. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_S)); \
  5920. } while (0)
  5921. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_M 0xFFFFFFFF
  5922. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_S 0
  5923. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_GET(_var) \
  5924. (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_M)>> \
  5925. HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_S)
  5926. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_SET(_var, _val) \
  5927. do { \
  5928. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0, _val); \
  5929. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_S)); \
  5930. } while (0)
  5931. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_M 0xFFFFFFFF
  5932. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_S 0
  5933. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_GET(_var) \
  5934. (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_M)>> \
  5935. HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_S)
  5936. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_SET(_var, _val) \
  5937. do { \
  5938. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1, _val); \
  5939. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_S)); \
  5940. } while (0)
  5941. /*
  5942. * Subtype based MGMT frames enable bits.
  5943. * FP: Filter_Pass, MD: Monitor_Direct MO: Monitor_Other
  5944. */
  5945. /* association request */
  5946. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_M 0x00000001
  5947. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_S 0
  5948. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_M 0x00000002
  5949. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_S 1
  5950. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_M 0x00000004
  5951. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_S 2
  5952. /* association response */
  5953. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_M 0x00000008
  5954. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_S 3
  5955. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_M 0x00000010
  5956. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_S 4
  5957. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_M 0x00000020
  5958. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_S 5
  5959. /* Reassociation request */
  5960. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_M 0x00000040
  5961. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_S 6
  5962. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_M 0x00000080
  5963. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_S 7
  5964. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_M 0x00000100
  5965. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_S 8
  5966. /* Reassociation response */
  5967. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_M 0x00000200
  5968. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_S 9
  5969. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_M 0x00000400
  5970. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_S 10
  5971. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_M 0x00000800
  5972. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_S 11
  5973. /* Probe request */
  5974. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_M 0x00001000
  5975. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_S 12
  5976. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_M 0x00002000
  5977. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_S 13
  5978. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_M 0x00004000
  5979. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_S 14
  5980. /* Probe response */
  5981. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_M 0x00008000
  5982. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_S 15
  5983. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_M 0x00010000
  5984. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_S 16
  5985. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_M 0x00020000
  5986. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_S 17
  5987. /* Timing Advertisement */
  5988. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_M 0x00040000
  5989. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_S 18
  5990. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_M 0x00080000
  5991. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_S 19
  5992. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_M 0x00100000
  5993. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_S 20
  5994. /* Reserved */
  5995. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_M 0x00200000
  5996. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_S 21
  5997. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_M 0x00400000
  5998. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_S 22
  5999. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_M 0x00800000
  6000. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_S 23
  6001. /* Beacon */
  6002. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_M 0x01000000
  6003. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_S 24
  6004. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_M 0x02000000
  6005. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_S 25
  6006. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_M 0x04000000
  6007. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_S 26
  6008. /* ATIM */
  6009. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_M 0x08000000
  6010. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_S 27
  6011. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_M 0x10000000
  6012. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_S 28
  6013. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_M 0x20000000
  6014. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_S 29
  6015. /* Disassociation */
  6016. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_M 0x00000001
  6017. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_S 0
  6018. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_M 0x00000002
  6019. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_S 1
  6020. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_M 0x00000004
  6021. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_S 2
  6022. /* Authentication */
  6023. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_M 0x00000008
  6024. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_S 3
  6025. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_M 0x00000010
  6026. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_S 4
  6027. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_M 0x00000020
  6028. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_S 5
  6029. /* Deauthentication */
  6030. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_M 0x00000040
  6031. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_S 6
  6032. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_M 0x00000080
  6033. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_S 7
  6034. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_M 0x00000100
  6035. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_S 8
  6036. /* Action */
  6037. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_M 0x00000200
  6038. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_S 9
  6039. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_M 0x00000400
  6040. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_S 10
  6041. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_M 0x00000800
  6042. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_S 11
  6043. /* Action No Ack */
  6044. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_M 0x00001000
  6045. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_S 12
  6046. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_M 0x00002000
  6047. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_S 13
  6048. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_M 0x00004000
  6049. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_S 14
  6050. /* Reserved */
  6051. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_M 0x00008000
  6052. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_S 15
  6053. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_M 0x00010000
  6054. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_S 16
  6055. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_M 0x00020000
  6056. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_S 17
  6057. /*
  6058. * Subtype based CTRL frames enable bits.
  6059. * FP: Filter_Pass, MD: Monitor_Direct, MO: Monitor_Other
  6060. */
  6061. /* Reserved */
  6062. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_M 0x00000001
  6063. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_S 0
  6064. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_M 0x00000002
  6065. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_S 1
  6066. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_M 0x00000004
  6067. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_S 2
  6068. /* Reserved */
  6069. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_M 0x00000008
  6070. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_S 3
  6071. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_M 0x00000010
  6072. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_S 4
  6073. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_M 0x00000020
  6074. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_S 5
  6075. /* Reserved */
  6076. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_M 0x00000040
  6077. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_S 6
  6078. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_M 0x00000080
  6079. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_S 7
  6080. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_M 0x00000100
  6081. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_S 8
  6082. /* Reserved */
  6083. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_M 0x00000200
  6084. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_S 9
  6085. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_M 0x00000400
  6086. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_S 10
  6087. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_M 0x00000800
  6088. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_S 11
  6089. /* Reserved */
  6090. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_M 0x00001000
  6091. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_S 12
  6092. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_M 0x00002000
  6093. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_S 13
  6094. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_M 0x00004000
  6095. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_S 14
  6096. /* Reserved */
  6097. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_M 0x00008000
  6098. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_S 15
  6099. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_M 0x00010000
  6100. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_S 16
  6101. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_M 0x00020000
  6102. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_S 17
  6103. /* Reserved */
  6104. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_M 0x00040000
  6105. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_S 18
  6106. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_M 0x00080000
  6107. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_S 19
  6108. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_M 0x00100000
  6109. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_S 20
  6110. /* Control Wrapper */
  6111. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_M 0x00200000
  6112. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_S 21
  6113. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_M 0x00400000
  6114. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_S 22
  6115. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_M 0x00800000
  6116. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_S 23
  6117. /* Block Ack Request */
  6118. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_M 0x01000000
  6119. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_S 24
  6120. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_M 0x02000000
  6121. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_S 25
  6122. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_M 0x04000000
  6123. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_S 26
  6124. /* Block Ack*/
  6125. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_M 0x08000000
  6126. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_S 27
  6127. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_M 0x10000000
  6128. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_S 28
  6129. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_M 0x20000000
  6130. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_S 29
  6131. /* PS-POLL */
  6132. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_M 0x00000001
  6133. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_S 0
  6134. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_M 0x00000002
  6135. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_S 1
  6136. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_M 0x00000004
  6137. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_S 2
  6138. /* RTS */
  6139. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_M 0x00000008
  6140. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_S 3
  6141. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_M 0x00000010
  6142. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_S 4
  6143. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_M 0x00000020
  6144. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_S 5
  6145. /* CTS */
  6146. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_M 0x00000040
  6147. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_S 6
  6148. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_M 0x00000080
  6149. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_S 7
  6150. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_M 0x00000100
  6151. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_S 8
  6152. /* ACK */
  6153. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_M 0x00000200
  6154. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_S 9
  6155. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_M 0x00000400
  6156. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_S 10
  6157. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_M 0x00000800
  6158. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_S 11
  6159. /* CF-END */
  6160. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_M 0x00001000
  6161. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_S 12
  6162. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_M 0x00002000
  6163. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_S 13
  6164. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_M 0x00004000
  6165. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_S 14
  6166. /* CF-END + CF-ACK */
  6167. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_M 0x00008000
  6168. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_S 15
  6169. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_M 0x00010000
  6170. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_S 16
  6171. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_M 0x00020000
  6172. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_S 17
  6173. /* Multicast data */
  6174. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_M 0x00040000
  6175. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_S 18
  6176. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_M 0x00080000
  6177. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_S 19
  6178. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_M 0x00100000
  6179. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_S 20
  6180. /* Unicast data */
  6181. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_M 0x00200000
  6182. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_S 21
  6183. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_M 0x00400000
  6184. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_S 22
  6185. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_M 0x00800000
  6186. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_S 23
  6187. /* NULL data */
  6188. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_M 0x01000000
  6189. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_S 24
  6190. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_M 0x02000000
  6191. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_S 25
  6192. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_M 0x04000000
  6193. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_S 26
  6194. /* FPMO mode flags */
  6195. /* MGMT */
  6196. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0000_M 0x00000001
  6197. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0000_S 0
  6198. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0001_M 0x00000002
  6199. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0001_S 1
  6200. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0010_M 0x00000004
  6201. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0010_S 2
  6202. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0011_M 0x00000008
  6203. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0011_S 3
  6204. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0100_M 0x00000010
  6205. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0100_S 4
  6206. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0101_M 0x00000020
  6207. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0101_S 5
  6208. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0110_M 0x00000040
  6209. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0110_S 6
  6210. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0111_M 0x00000080
  6211. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0111_S 7
  6212. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1000_M 0x00000100
  6213. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1000_S 8
  6214. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1001_M 0x00000200
  6215. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1001_S 9
  6216. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1010_M 0x00000400
  6217. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1010_S 10
  6218. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1011_M 0x00000800
  6219. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1011_S 11
  6220. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1100_M 0x00001000
  6221. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1100_S 12
  6222. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1101_M 0x00002000
  6223. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1101_S 13
  6224. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1110_M 0x00004000
  6225. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1110_S 14
  6226. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1111_M 0x00008000
  6227. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1111_S 15
  6228. /* CTRL */
  6229. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0000_M 0x00010000
  6230. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0000_S 16
  6231. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0001_M 0x00020000
  6232. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0001_S 17
  6233. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0010_M 0x00040000
  6234. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0010_S 18
  6235. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0011_M 0x00080000
  6236. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0011_S 19
  6237. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0100_M 0x00100000
  6238. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0100_S 20
  6239. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0101_M 0x00200000
  6240. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0101_S 21
  6241. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0110_M 0x00400000
  6242. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0110_S 22
  6243. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0111_M 0x00800000
  6244. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0111_S 23
  6245. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1000_M 0x01000000
  6246. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1000_S 24
  6247. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1001_M 0x02000000
  6248. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1001_S 25
  6249. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1010_M 0x04000000
  6250. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1010_S 26
  6251. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1011_M 0x08000000
  6252. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1011_S 27
  6253. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1100_M 0x10000000
  6254. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1100_S 28
  6255. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1101_M 0x20000000
  6256. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1101_S 29
  6257. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1110_M 0x40000000
  6258. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1110_S 30
  6259. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1111_M 0x80000000
  6260. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1111_S 31
  6261. /* DATA */
  6262. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_MCAST_M 0x00000001
  6263. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_MCAST_S 0
  6264. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_UCAST_M 0x00000002
  6265. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_UCAST_S 1
  6266. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_NULL_M 0x00000004
  6267. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_NULL_S 2
  6268. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_DATA_M 0x00000008
  6269. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_DATA_S 3
  6270. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_TB_M 0x00000010
  6271. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_TB_S 4
  6272. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET(word, httsym, value) \
  6273. do { \
  6274. HTT_CHECK_SET_VAL(httsym, value); \
  6275. (word) |= (value) << httsym##_S; \
  6276. } while (0)
  6277. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET(word, httsym) \
  6278. (((word) & httsym##_M) >> httsym##_S)
  6279. #define htt_rx_ring_pkt_enable_subtype_set( \
  6280. word, flag, mode, type, subtype, val) \
  6281. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET( \
  6282. word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype, val)
  6283. #define htt_rx_ring_pkt_enable_subtype_get( \
  6284. word, flag, mode, type, subtype) \
  6285. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET( \
  6286. word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype)
  6287. /* Definition to filter in TLVs */
  6288. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_M 0x00000001
  6289. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_S 0
  6290. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_M 0x00000002
  6291. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_S 1
  6292. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_M 0x00000004
  6293. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_S 2
  6294. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_M 0x00000008
  6295. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_S 3
  6296. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_M 0x00000010
  6297. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_S 4
  6298. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_M 0x00000020
  6299. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_S 5
  6300. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_M 0x00000040
  6301. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_S 6
  6302. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_M 0x00000080
  6303. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_S 7
  6304. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_M 0x00000100
  6305. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_S 8
  6306. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_M 0x00000200
  6307. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_S 9
  6308. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_M 0x00000400
  6309. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_S 10
  6310. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_M 0x00000800
  6311. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_S 11
  6312. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_M 0x00001000
  6313. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_S 12
  6314. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_USER_INFO_M 0x00002000
  6315. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_USER_INFO_S 13
  6316. #define HTT_RX_RING_TLV_ENABLE_SET(word, httsym, enable) \
  6317. do { \
  6318. HTT_CHECK_SET_VAL(httsym, enable); \
  6319. (word) |= (enable) << httsym##_S; \
  6320. } while (0)
  6321. #define HTT_RX_RING_TLV_ENABLE_GET(word, httsym) \
  6322. (((word) & httsym##_M) >> httsym##_S)
  6323. #define htt_rx_ring_tlv_filter_in_enable_set(word, tlv, enable) \
  6324. HTT_RX_RING_TLV_ENABLE_SET( \
  6325. word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv, enable)
  6326. #define htt_rx_ring_tlv_filter_in_enable_get(word, tlv) \
  6327. HTT_RX_RING_TLV_ENABLE_GET( \
  6328. word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv)
  6329. /**
  6330. * @brief host -> target TX monitor config message
  6331. *
  6332. * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_MONITOR_CFG
  6333. *
  6334. * @details
  6335. * HTT_H2T_MSG_TYPE_TX_MONITOR_CFG message is sent by host to
  6336. * configure RXDMA rings.
  6337. * The configuration is per ring based and includes both packet types
  6338. * and PPDU/MPDU TLVs.
  6339. *
  6340. * The message would appear as follows:
  6341. *
  6342. * |31 26|25|24|23 22|21|20|19|18 16|15|14|13|12|11|10|9|8|7|6|5|4|3|2 0|
  6343. * |--------+--+--+-----+--+--+--+-----+--+--+--+--+--+--+-+-+-+-+-+-+-+----|
  6344. * | rsvd1 |PS|SS| ring_id | pdev_id | msg_type |
  6345. * |-----------+--------+--------+-----+------------------------------------|
  6346. * | rsvd2 | DATA | CTRL | MGMT| ring_buffer_size |
  6347. * |--------------------------------------+--+--+--+--+--+-+-+-+-+-+-+-+----|
  6348. * | | M| M| M| M| M|M|M|M|M|M|M|M| |
  6349. * | | S| S| S| P| P|P|S|S|S|P|P|P| |
  6350. * | | E| E| E| E| E|E|S|S|S|S|S|S| |
  6351. * | rsvd3 | D| C| M| D| C|M|D|C|M|D|C|M| E |
  6352. * |------------------------------------------------------------------------|
  6353. * | tlv_filter_mask_in0 |
  6354. * |------------------------------------------------------------------------|
  6355. * | tlv_filter_mask_in1 |
  6356. * |------------------------------------------------------------------------|
  6357. * | tlv_filter_mask_in2 |
  6358. * |------------------------------------------------------------------------|
  6359. * | tlv_filter_mask_in3 |
  6360. * |-----------------+-----------------+---------------------+--------------|
  6361. * | tx_msdu_start_wm| tx_queue_ext_wm | tx_peer_entry_wm |tx_fes_stup_wm|
  6362. * |------------------------------------------------------------------------|
  6363. * | pcu_ppdu_setup_word_mask |
  6364. * |--------------------+--+--+--+-----+---------------------+--------------|
  6365. * | rsvd4 | D| C| M| PT | rxpcu_usrsetp_wm |tx_mpdu_srt_wm|
  6366. * |------------------------------------------------------------------------|
  6367. *
  6368. * Where:
  6369. * PS = pkt_swap
  6370. * SS = status_swap
  6371. * The message is interpreted as follows:
  6372. * dword0 - b'0:7 - msg_type: This will be set to
  6373. * 0x1b (HTT_H2T_MSG_TYPE_TX_MONITOR_CFG)
  6374. * b'8:15 - pdev_id:
  6375. * 0 (for rings at SOC level),
  6376. * 1/2/3 mac id (for rings at LMAC level)
  6377. * b'16:23 - ring_id : Identify the ring to configure.
  6378. * More details can be got from enum htt_srng_ring_id
  6379. * b'24 - status_swap (SS): 1 is to swap status TLV - refer to
  6380. * BUF_RING_CFG_0 defs within HW .h files,
  6381. * e.g. wmac_top_reg_seq_hwioreg.h
  6382. * b'25 - pkt_swap (PS): 1 is to swap packet TLV - refer to
  6383. * BUF_RING_CFG_0 defs within HW .h files,
  6384. * e.g. wmac_top_reg_seq_hwioreg.h
  6385. * b'26 - tx_mon_global_en: Enable/Disable global register
  6386. * configuration in Tx monitor module.
  6387. * b'27:31 - rsvd1: reserved for future use
  6388. * dword1 - b'0:15 - ring_buffer_size: size of bufferes referenced by rx ring,
  6389. * in byte units.
  6390. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  6391. * b'16:18 - config_length_mgmt(MGMT) for MGMT: Each bit set represent
  6392. * 64, 128, 256.
  6393. * If all 3 bits are set config length is > 256.
  6394. * if val is '0', then ignore this field.
  6395. * b'19:21 - config_length_ctrl(CTRL) for CTRL: Each bit set represent
  6396. * 64, 128, 256.
  6397. * If all 3 bits are set config length is > 256.
  6398. * if val is '0', then ignore this field.
  6399. * b'22:24 - config_length_data(DATA) for DATA: Each bit set represent
  6400. * 64, 128, 256.
  6401. * If all 3 bits are set config length is > 256.
  6402. * If val is '0', then ignore this field.
  6403. * - b'25:31 - rsvd2: Reserved for future use
  6404. * dword2 - b'0:2 - packet_type_enable_flags(E): MGMT, CTRL, DATA
  6405. * b'3 - filter_in_tx_mpdu_start_mgmt(MPSM):
  6406. * If packet_type_enable_flags is '1' for MGMT type,
  6407. * monitor will ignore this bit and allow this TLV.
  6408. * If packet_type_enable_flags is '0' for MGMT type,
  6409. * monitor will use this bit to enable/disable logging
  6410. * of this TLV.
  6411. * b'4 - filter_in_tx_mpdu_start_ctrl(MPSC)
  6412. * If packet_type_enable_flags is '1' for CTRL type,
  6413. * monitor will ignore this bit and allow this TLV.
  6414. * If packet_type_enable_flags is '0' for CTRL type,
  6415. * monitor will use this bit to enable/disable logging
  6416. * of this TLV.
  6417. * b'5 - filter_in_tx_mpdu_start_data(MPSD)
  6418. * If packet_type_enable_flags is '1' for DATA type,
  6419. * monitor will ignore this bit and allow this TLV.
  6420. * If packet_type_enable_flags is '0' for DATA type,
  6421. * monitor will use this bit to enable/disable logging
  6422. * of this TLV.
  6423. * b'6 - filter_in_tx_msdu_start_mgmt(MSSM)
  6424. * If packet_type_enable_flags is '1' for MGMT type,
  6425. * monitor will ignore this bit and allow this TLV.
  6426. * If packet_type_enable_flags is '0' for MGMT type,
  6427. * monitor will use this bit to enable/disable logging
  6428. * of this TLV.
  6429. * b'7 - filter_in_tx_msdu_start_ctrl(MSSC)
  6430. * If packet_type_enable_flags is '1' for CTRL type,
  6431. * monitor will ignore this bit and allow this TLV.
  6432. * If packet_type_enable_flags is '0' for CTRL type,
  6433. * monitor will use this bit to enable/disable logging
  6434. * of this TLV.
  6435. * b'8 - filter_in_tx_msdu_start_data(MSSD)
  6436. * If packet_type_enable_flags is '1' for DATA type,
  6437. * monitor will ignore this bit and allow this TLV.
  6438. * If packet_type_enable_flags is '0' for DATA type,
  6439. * monitor will use this bit to enable/disable logging
  6440. * of this TLV.
  6441. * b'9 - filter_in_tx_mpdu_end_mgmt(MPEM)
  6442. * If packet_type_enable_flags is '1' for MGMT type,
  6443. * monitor will ignore this bit and allow this TLV.
  6444. * If packet_type_enable_flags is '0' for MGMT type,
  6445. * monitor will use this bit to enable/disable logging
  6446. * of this TLV.
  6447. * If filter_in_TX_MPDU_START = 1 it is recommended
  6448. * to set this bit.
  6449. * b'10 - filter_in_tx_mpdu_end_ctrl(MPEC)
  6450. * If packet_type_enable_flags is '1' for CTRL type,
  6451. * monitor will ignore this bit and allow this TLV.
  6452. * If packet_type_enable_flags is '0' for CTRL type,
  6453. * monitor will use this bit to enable/disable logging
  6454. * of this TLV.
  6455. * If filter_in_TX_MPDU_START = 1 it is recommended
  6456. * to set this bit.
  6457. * b'11 - filter_in_tx_mpdu_end_data(MPED)
  6458. * If packet_type_enable_flags is '1' for DATA type,
  6459. * monitor will ignore this bit and allow this TLV.
  6460. * If packet_type_enable_flags is '0' for DATA type,
  6461. * monitor will use this bit to enable/disable logging
  6462. * of this TLV.
  6463. * If filter_in_TX_MPDU_START = 1 it is recommended
  6464. * to set this bit.
  6465. * b'12 - filter_in_tx_msdu_end_mgmt(MSEM)
  6466. * If packet_type_enable_flags is '1' for MGMT type,
  6467. * monitor will ignore this bit and allow this TLV.
  6468. * If packet_type_enable_flags is '0' for MGMT type,
  6469. * monitor will use this bit to enable/disable logging
  6470. * of this TLV.
  6471. * If filter_in_TX_MSDU_START = 1 it is recommended
  6472. * to set this bit.
  6473. * b'13 - filter_in_tx_msdu_end_ctrl(MSEC)
  6474. * If packet_type_enable_flags is '1' for CTRL type,
  6475. * monitor will ignore this bit and allow this TLV.
  6476. * If packet_type_enable_flags is '0' for CTRL type,
  6477. * monitor will use this bit to enable/disable logging
  6478. * of this TLV.
  6479. * If filter_in_TX_MSDU_START = 1 it is recommended
  6480. * to set this bit.
  6481. * b'14 - filter_in_tx_msdu_end_data(MSED)
  6482. * If packet_type_enable_flags is '1' for DATA type,
  6483. * monitor will ignore this bit and allow this TLV.
  6484. * If packet_type_enable_flags is '0' for DATA type,
  6485. * monitor will use this bit to enable/disable logging
  6486. * of this TLV.
  6487. * If filter_in_TX_MSDU_START = 1 it is recommended
  6488. * to set this bit.
  6489. * b'15:31 - rsvd3: Reserved for future use
  6490. * dword3 - b'0:31 - tlv_filter_mask_in0:
  6491. * dword4 - b'0:31 - tlv_filter_mask_in1:
  6492. * dword5 - b'0:31 - tlv_filter_mask_in2:
  6493. * dword6 - b'0:31 - tlv_filter_mask_in3:
  6494. * dword7 - b'0:7 - tx_fes_setup_word_mask:
  6495. * - b'8:15 - tx_peer_entry_word_mask:
  6496. * - b'16:23 - tx_queue_ext_word_mask:
  6497. * - b'24:31 - tx_msdu_start_word_mask:
  6498. * dword8 - b'0:31 - pcu_ppdu_setup_word_mask:
  6499. * dword9 - b'0:7 - tx_mpdu_start_word_mask:
  6500. * - b'8:15 - rxpcu_user_setup_word_mask:
  6501. * - b'16:18 - pkt_type_enable_msdu_or_mpdu_logging (PT):
  6502. * MGMT, CTRL, DATA
  6503. * - b'19 - dma_mpdu_mgmt(M): For MGMT
  6504. * 0 -> MSDU level logging is enabled
  6505. * (valid only if bit is set in
  6506. * pkt_type_enable_msdu_or_mpdu_logging)
  6507. * 1 -> MPDU level logging is enabled
  6508. * (valid only if bit is set in
  6509. * pkt_type_enable_msdu_or_mpdu_logging)
  6510. * - b'20 - dma_mpdu_ctrl(C) : For CTRL
  6511. * 0 -> MSDU level logging is enabled
  6512. * (valid only if bit is set in
  6513. * pkt_type_enable_msdu_or_mpdu_logging)
  6514. * 1 -> MPDU level logging is enabled
  6515. * (valid only if bit is set in
  6516. * pkt_type_enable_msdu_or_mpdu_logging)
  6517. * - b'21 - dma_mpdu_data(D) : For DATA
  6518. * 0 -> MSDU level logging is enabled
  6519. * (valid only if bit is set in
  6520. * pkt_type_enable_msdu_or_mpdu_logging)
  6521. * 1 -> MPDU level logging is enabled
  6522. * (valid only if bit is set in
  6523. * pkt_type_enable_msdu_or_mpdu_logging)
  6524. * - b'22:31 - rsvd4 for future use
  6525. */
  6526. PREPACK struct htt_tx_monitor_cfg_t {
  6527. A_UINT32 msg_type: 8,
  6528. pdev_id: 8,
  6529. ring_id: 8,
  6530. status_swap: 1,
  6531. pkt_swap: 1,
  6532. tx_mon_global_en: 1,
  6533. rsvd1: 5;
  6534. A_UINT32 ring_buffer_size: 16,
  6535. config_length_mgmt: 3,
  6536. config_length_ctrl: 3,
  6537. config_length_data: 3,
  6538. rsvd2: 7;
  6539. A_UINT32 pkt_type_enable_flags: 3,
  6540. filter_in_tx_mpdu_start_mgmt: 1,
  6541. filter_in_tx_mpdu_start_ctrl: 1,
  6542. filter_in_tx_mpdu_start_data: 1,
  6543. filter_in_tx_msdu_start_mgmt: 1,
  6544. filter_in_tx_msdu_start_ctrl: 1,
  6545. filter_in_tx_msdu_start_data: 1,
  6546. filter_in_tx_mpdu_end_mgmt: 1,
  6547. filter_in_tx_mpdu_end_ctrl: 1,
  6548. filter_in_tx_mpdu_end_data: 1,
  6549. filter_in_tx_msdu_end_mgmt: 1,
  6550. filter_in_tx_msdu_end_ctrl: 1,
  6551. filter_in_tx_msdu_end_data: 1,
  6552. word_mask_compaction_enable: 1,
  6553. rsvd3: 16;
  6554. A_UINT32 tlv_filter_mask_in0;
  6555. A_UINT32 tlv_filter_mask_in1;
  6556. A_UINT32 tlv_filter_mask_in2;
  6557. A_UINT32 tlv_filter_mask_in3;
  6558. A_UINT32 tx_fes_setup_word_mask: 8,
  6559. tx_peer_entry_word_mask: 8,
  6560. tx_queue_ext_word_mask: 8,
  6561. tx_msdu_start_word_mask: 8;
  6562. A_UINT32 pcu_ppdu_setup_word_mask;
  6563. A_UINT32 tx_mpdu_start_word_mask: 8,
  6564. rxpcu_user_setup_word_mask: 8,
  6565. pkt_type_enable_msdu_or_mpdu_logging: 3,
  6566. dma_mpdu_mgmt: 1,
  6567. dma_mpdu_ctrl: 1,
  6568. dma_mpdu_data: 1,
  6569. rsvd4: 10;
  6570. A_UINT32 tx_queue_ext_v2_word_mask: 12,
  6571. tx_peer_entry_v2_word_mask: 12,
  6572. rsvd5: 8;
  6573. A_UINT32 fes_status_end_word_mask: 16,
  6574. response_end_status_word_mask: 16;
  6575. A_UINT32 fes_status_prot_word_mask: 11,
  6576. rsvd6: 21;
  6577. } POSTPACK;
  6578. #define HTT_TX_MONITOR_CFG_SZ (sizeof(struct htt_tx_monitor_cfg_t))
  6579. #define HTT_TX_MONITOR_CFG_PDEV_ID_M 0x0000ff00
  6580. #define HTT_TX_MONITOR_CFG_PDEV_ID_S 8
  6581. #define HTT_TX_MONITOR_CFG_PDEV_ID_GET(_var) \
  6582. (((_var) & HTT_TX_MONITOR_CFG_PDEV_ID_M) >> \
  6583. HTT_TX_MONITOR_CFG_PDEV_ID_S)
  6584. #define HTT_TX_MONITOR_CFG_PDEV_ID_SET(_var, _val) \
  6585. do { \
  6586. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PDEV_ID, _val); \
  6587. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PDEV_ID_S)); \
  6588. } while (0)
  6589. #define HTT_TX_MONITOR_CFG_RING_ID_M 0x00ff0000
  6590. #define HTT_TX_MONITOR_CFG_RING_ID_S 16
  6591. #define HTT_TX_MONITOR_CFG_RING_ID_GET(_var) \
  6592. (((_var) & HTT_TX_MONITOR_CFG_RING_ID_M) >> \
  6593. HTT_TX_MONITOR_CFG_RING_ID_S)
  6594. #define HTT_TX_MONITOR_CFG_RING_ID_SET(_var, _val) \
  6595. do { \
  6596. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RING_ID, _val); \
  6597. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RING_ID_S)); \
  6598. } while (0)
  6599. #define HTT_TX_MONITOR_CFG_STATUS_SWAP_M 0x01000000
  6600. #define HTT_TX_MONITOR_CFG_STATUS_SWAP_S 24
  6601. #define HTT_TX_MONITOR_CFG_STATUS_TLV_GET(_var) \
  6602. (((_var) & HTT_TX_MONITOR_CFG_STATUS_SWAP_M) >> \
  6603. HTT_TX_MONITOR_CFG_STATUS_SWAP_S)
  6604. #define HTT_TX_MONITOR_CFG_STATUS_TLV_SET(_var, _val) \
  6605. do { \
  6606. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_STATUS_SWAP, _val); \
  6607. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_STATUS_SWAP_S)); \
  6608. } while (0)
  6609. #define HTT_TX_MONITOR_CFG_PKT_SWAP_M 0x02000000
  6610. #define HTT_TX_MONITOR_CFG_PKT_SWAP_S 25
  6611. #define HTT_TX_MONITOR_CFG_PKT_TLV_GET(_var) \
  6612. (((_var) & HTT_TX_MONITOR_CFG_PKT_SWAP_M) >> \
  6613. HTT_TX_MONITOR_CFG_PKT_SWAP_S)
  6614. #define HTT_TX_MONITOR_CFG_PKT_TLV_SET(_var, _val) \
  6615. do { \
  6616. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_SWAP, _val); \
  6617. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_SWAP_S)); \
  6618. } while (0)
  6619. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_M 0x04000000
  6620. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S 26
  6621. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_GET(_var) \
  6622. (((_var) & HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_M) >> \
  6623. HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S)
  6624. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_SET(_var, _val) \
  6625. do { \
  6626. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN, _val); \
  6627. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S)); \
  6628. } while (0)
  6629. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_M 0x0000ffff
  6630. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S 0
  6631. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_GET(_var) \
  6632. (((_var) & HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_M) >> \
  6633. HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S)
  6634. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_SET(_var, _val) \
  6635. do { \
  6636. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE, _val); \
  6637. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S)); \
  6638. } while (0)
  6639. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_M 0x00070000
  6640. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S 16
  6641. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_GET(_var) \
  6642. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_M) >> \
  6643. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S)
  6644. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_SET(_var, _val) \
  6645. do { \
  6646. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT, _val); \
  6647. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S)); \
  6648. } while (0)
  6649. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_M 0x00380000
  6650. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S 19
  6651. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_GET(_var) \
  6652. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_M) >> \
  6653. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S)
  6654. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_SET(_var, _val) \
  6655. do { \
  6656. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL, _val); \
  6657. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S)); \
  6658. } while (0)
  6659. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_M 0x01C00000
  6660. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S 22
  6661. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_GET(_var) \
  6662. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_M) >> \
  6663. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S)
  6664. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_SET(_var, _val) \
  6665. do { \
  6666. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA, _val); \
  6667. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S)); \
  6668. } while (0)
  6669. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_M 0x00000007
  6670. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S 0
  6671. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_GET(_var) \
  6672. (((_var) & HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_M) >> \
  6673. HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S)
  6674. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_SET(_var, _val) \
  6675. do { \
  6676. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS, _val); \
  6677. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S)); \
  6678. } while (0)
  6679. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_M 0x00000008
  6680. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S 3
  6681. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_GET(_var) \
  6682. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_M) >> \
  6683. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S)
  6684. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_SET(_var, _val) \
  6685. do { \
  6686. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT, _val); \
  6687. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S)); \
  6688. } while (0)
  6689. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_M 0x00000010
  6690. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S 4
  6691. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_GET(_var) \
  6692. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_M) >> \
  6693. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S)
  6694. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_SET(_var, _val) \
  6695. do { \
  6696. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL, _val); \
  6697. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S)); \
  6698. } while (0)
  6699. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_M 0x00000020
  6700. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S 5
  6701. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_GET(_var) \
  6702. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_M) >> \
  6703. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S)
  6704. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_SET(_var, _val) \
  6705. do { \
  6706. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA, _val); \
  6707. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S)); \
  6708. } while (0)
  6709. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_M 0x00000040
  6710. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S 6
  6711. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_GET(_var) \
  6712. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_M) >> \
  6713. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S)
  6714. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_SET(_var, _val) \
  6715. do { \
  6716. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT, _val); \
  6717. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S)); \
  6718. } while (0)
  6719. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_M 0x00000080
  6720. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S 7
  6721. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_GET(_var) \
  6722. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_M) >> \
  6723. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S)
  6724. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_SET(_var, _val) \
  6725. do { \
  6726. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL, _val); \
  6727. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S)); \
  6728. } while (0)
  6729. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_M 0x00000100
  6730. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S 8
  6731. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_GET(_var) \
  6732. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_M) >> \
  6733. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S)
  6734. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_SET(_var, _val) \
  6735. do { \
  6736. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA, _val); \
  6737. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S)); \
  6738. } while (0)
  6739. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_M 0x00000200
  6740. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S 9
  6741. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_GET(_var) \
  6742. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_M) >> \
  6743. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S)
  6744. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_SET(_var, _val) \
  6745. do { \
  6746. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT, _val); \
  6747. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S)); \
  6748. } while (0)
  6749. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_M 0x00000400
  6750. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S 10
  6751. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_GET(_var) \
  6752. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_M) >> \
  6753. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S)
  6754. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_SET(_var, _val) \
  6755. do { \
  6756. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL, _val); \
  6757. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S)); \
  6758. } while (0)
  6759. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_M 0x00000800
  6760. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S 11
  6761. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_GET(_var) \
  6762. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_M) >> \
  6763. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S)
  6764. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_SET(_var, _val) \
  6765. do { \
  6766. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA, _val); \
  6767. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S)); \
  6768. } while (0)
  6769. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_M 0x00001000
  6770. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S 12
  6771. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_GET(_var) \
  6772. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_M) >> \
  6773. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S)
  6774. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_SET(_var, _val) \
  6775. do { \
  6776. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT, _val); \
  6777. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S)); \
  6778. } while (0)
  6779. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_M 0x00002000
  6780. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S 13
  6781. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_GET(_var) \
  6782. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_M) >> \
  6783. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S)
  6784. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_SET(_var, _val) \
  6785. do { \
  6786. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL, _val); \
  6787. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S)); \
  6788. } while (0)
  6789. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_M 0x00004000
  6790. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S 14
  6791. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_GET(_var) \
  6792. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_M) >> \
  6793. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S)
  6794. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_SET(_var, _val) \
  6795. do { \
  6796. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA, _val); \
  6797. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S)); \
  6798. } while (0)
  6799. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_M 0x00008000
  6800. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_S 15
  6801. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_GET(_var) \
  6802. (((_var) & HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_M) >> \
  6803. HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_S)
  6804. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_SET(_var, _val) \
  6805. do { \
  6806. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE, _val); \
  6807. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_S)); \
  6808. } while (0)
  6809. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_M 0xffffffff
  6810. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S 0
  6811. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_GET(_var) \
  6812. (((_var) & HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_M) >> \
  6813. HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S)
  6814. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_SET(_var, _val) \
  6815. do { \
  6816. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TLV_FILTER_MASK, _val); \
  6817. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S)); \
  6818. } while (0)
  6819. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_M 0x000000ff
  6820. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S 0
  6821. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_GET(_var) \
  6822. (((_var) & HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_M) >> \
  6823. HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S)
  6824. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_SET(_var, _val) \
  6825. do { \
  6826. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK, _val); \
  6827. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S)); \
  6828. } while (0)
  6829. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_M 0x0000ff00
  6830. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S 8
  6831. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_GET(_var) \
  6832. (((_var) & HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_M) >> \
  6833. HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S)
  6834. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_SET(_var, _val) \
  6835. do { \
  6836. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK, _val); \
  6837. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S)); \
  6838. } while (0)
  6839. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_M 0x00ff0000
  6840. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S 16
  6841. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_GET(_var) \
  6842. (((_var) & HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_M) >> \
  6843. HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S)
  6844. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_SET(_var, _val) \
  6845. do { \
  6846. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK, _val); \
  6847. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S)); \
  6848. } while (0)
  6849. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_M 0xff000000
  6850. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S 24
  6851. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_GET(_var) \
  6852. (((_var) & HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_M) >> \
  6853. HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S)
  6854. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_SET(_var, _val) \
  6855. do { \
  6856. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK, _val); \
  6857. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S)); \
  6858. } while (0)
  6859. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_M 0xffffffff
  6860. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S 0
  6861. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_GET(_var) \
  6862. (((_var) & HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_M) >> \
  6863. HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S)
  6864. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_SET(_var, _val) \
  6865. do { \
  6866. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK, _val); \
  6867. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S)); \
  6868. } while (0)
  6869. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_M 0x000000ff
  6870. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S 0
  6871. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_GET(_var) \
  6872. (((_var) & HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_M) >> \
  6873. HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S)
  6874. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_SET(_var, _val) \
  6875. do { \
  6876. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK, _val); \
  6877. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S)); \
  6878. } while (0)
  6879. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_M 0x0000ff00
  6880. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S 8
  6881. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_GET(_var) \
  6882. (((_var) & HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_M) >> \
  6883. HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S)
  6884. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_SET(_var, _val) \
  6885. do { \
  6886. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK, _val); \
  6887. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S)); \
  6888. } while (0)
  6889. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_M 0x00070000
  6890. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S 16
  6891. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_GET(_var) \
  6892. (((_var) & HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_M) >> \
  6893. HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S)
  6894. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_SET(_var, _val) \
  6895. do { \
  6896. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK, _val); \
  6897. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S)); \
  6898. } while (0)
  6899. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_M 0x00080000
  6900. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S 19
  6901. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_GET(_var) \
  6902. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_M) >> \
  6903. HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S)
  6904. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_SET(_var, _val) \
  6905. do { \
  6906. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT, _val); \
  6907. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S)); \
  6908. } while (0)
  6909. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_M 0x00100000
  6910. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S 20
  6911. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_GET(_var) \
  6912. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_M) >> \
  6913. HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S)
  6914. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_SET(_var, _val) \
  6915. do { \
  6916. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL, _val); \
  6917. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S)); \
  6918. } while (0)
  6919. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_M 0x00200000
  6920. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S 21
  6921. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_GET(_var) \
  6922. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_M) >> \
  6923. HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S)
  6924. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_SET(_var, _val) \
  6925. do { \
  6926. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_DATA, _val); \
  6927. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S)); \
  6928. } while (0)
  6929. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_M 0x00000fff
  6930. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_S 0
  6931. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_GET(_var) \
  6932. (((_var) & HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_M) >> \
  6933. HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_S)
  6934. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_SET(_var, _val) \
  6935. do { \
  6936. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK, _val); \
  6937. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_S)); \
  6938. } while (0)
  6939. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_M 0x00fff000
  6940. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_S 12
  6941. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_GET(_var) \
  6942. (((_var) & HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_M) >> \
  6943. HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_S)
  6944. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_SET(_var, _val) \
  6945. do { \
  6946. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK, _val); \
  6947. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_S)); \
  6948. } while (0)
  6949. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_M 0x0000ffff
  6950. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_S 0
  6951. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_GET(_var) \
  6952. (((_var) & HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_M) >> \
  6953. HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_S)
  6954. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_SET(_var, _val) \
  6955. do { \
  6956. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK, _val); \
  6957. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_S)); \
  6958. } while (0)
  6959. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_M 0xffff0000
  6960. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_S 16
  6961. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_GET(_var) \
  6962. (((_var) & HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_M) >> \
  6963. HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_S)
  6964. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_SET(_var, _val) \
  6965. do { \
  6966. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK, _val); \
  6967. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_S)); \
  6968. } while (0)
  6969. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_M 0x000007ff
  6970. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_S 0
  6971. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_GET(_var) \
  6972. (((_var) & HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_M) >> \
  6973. HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_S)
  6974. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_SET(_var, _val) \
  6975. do { \
  6976. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK, _val); \
  6977. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_S)); \
  6978. } while (0)
  6979. /*
  6980. * pkt_type_enable_flags
  6981. */
  6982. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_MGMT_M 0x00000001
  6983. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_MGMT_S 0
  6984. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_CTRL_M 0x00000002
  6985. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_CTRL_S 1
  6986. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_DATA_M 0x00000004
  6987. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_DATA_S 2
  6988. /*
  6989. * PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING
  6990. */
  6991. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MGMT_M 0x00010000
  6992. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MGMT_S 16
  6993. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_CTRL_M 0x00020000
  6994. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_CTRL_S 17
  6995. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_DATA_M 0x00040000
  6996. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_DATA_S 18
  6997. #define HTT_TX_MONITOR_CFG_PKT_TYPE_SET(word, httsym, value) \
  6998. do { \
  6999. HTT_CHECK_SET_VAL(httsym, value); \
  7000. (word) |= (value) << httsym##_S; \
  7001. } while (0)
  7002. #define HTT_TX_MONITOR_CFG_PKT_TYPE_GET(word, httsym) \
  7003. (((word) & httsym##_M) >> httsym##_S)
  7004. /* mode -> ENABLE_FLAGS, ENABLE_MSDU_OR_MPDU_LOGGING
  7005. * type -> MGMT, CTRL, DATA*/
  7006. #define htt_tx_ring_pkt_type_set( \
  7007. word, mode, type, val) \
  7008. HTT_TX_MONITOR_CFG_PKT_TYPE_SET( \
  7009. word, HTT_TX_MONITOR_CFG_PKT_TYPE_##mode##_##type, val)
  7010. #define htt_tx_ring_pkt_type_get( \
  7011. word, mode, type) \
  7012. HTT_TX_MONITOR_CFG_PKT_TYPE_GET( \
  7013. word, HTT_TX_MONITOR_CFG_PKT_TYPE_##mode##_##type)
  7014. /* Definition to filter in TLVs */
  7015. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_M 0x00000001
  7016. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_S 0
  7017. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_PEER_ENTRY_M 0x00000002
  7018. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_PEER_ENTRY_S 1
  7019. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_QUEUE_EXTENSION_M 0x00000004
  7020. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_QUEUE_EXTENSION_S 2
  7021. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_END_M 0x00000008
  7022. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_END_S 3
  7023. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_FETCHED_M 0x00000010
  7024. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_FETCHED_S 4
  7025. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_DATA_SYNC_M 0x00000020
  7026. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_DATA_SYNC_S 5
  7027. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_PCU_PPDU_SETUP_INIT_M 0x00000040
  7028. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_PCU_PPDU_SETUP_INIT_S 6
  7029. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_FW2SW_MON_M 0x00000080
  7030. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_FW2SW_MON_S 7
  7031. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LOOPBACK_SETUP_M 0x00000100
  7032. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LOOPBACK_SETUP_S 8
  7033. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_CRITICAL_TLV_REFERENCE_M 0x00000200
  7034. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_CRITICAL_TLV_REFERENCE_S 9
  7035. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_NDP_PREAMBLE_DONE_M 0x00000400
  7036. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_NDP_PREAMBLE_DONE_S 10
  7037. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_RAW_OR_NATIVE_FRAME_SETUP_M 0x00000800
  7038. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_RAW_OR_NATIVE_FRAME_SETUP_S 11
  7039. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TXPCU_USER_SETUP_M 0x00001000
  7040. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TXPCU_USER_SETUP_S 12
  7041. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_M 0x00002000
  7042. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_S 13
  7043. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_COMPLETE_M 0x00004000
  7044. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_COMPLETE_S 14
  7045. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_COEX_TX_REQ_M 0x00008000
  7046. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_COEX_TX_REQ_S 15
  7047. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_M 0x00010000
  7048. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_S 16
  7049. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_EXT_M 0x00020000
  7050. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_EXT_S 17
  7051. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_WUR_DATA_M 0x00040000
  7052. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_WUR_DATA_S 18
  7053. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TQM_MPDU_GLOBAL_START_M 0x00080000
  7054. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TQM_MPDU_GLOBAL_START_S 19
  7055. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_COMPLETE_M 0x00100000
  7056. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_COMPLETE_S 20
  7057. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCHEDULER_END_M 0x00200000
  7058. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCHEDULER_END_S 21
  7059. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_WAIT_INSTR_TX_PATH_M 0x00400000
  7060. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_WAIT_INSTR_TX_PATH_S 22
  7061. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_M 0x00800000
  7062. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_S 23
  7063. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PUNC_M 0x01000000
  7064. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PUNC_S 24
  7065. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PER_BW_M 0x02000000
  7066. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PER_BW_S 25
  7067. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_M 0x04000000
  7068. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_S 26
  7069. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PUNC_M 0x08000000
  7070. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PUNC_S 27
  7071. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PER_BW_M 0x10000000
  7072. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PER_BW_S 28
  7073. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MPDU_QUEUE_OVERVIEW_M 0x20000000
  7074. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MPDU_QUEUE_OVERVIEW_S 29
  7075. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_COMMON_M 0x40000000
  7076. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_COMMON_S 30
  7077. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_PER_USER_M 0x80000000
  7078. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_PER_USER_S 31
  7079. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_SET(word, httsym, enable) \
  7080. do { \
  7081. HTT_CHECK_SET_VAL(httsym, enable); \
  7082. (word) |= (enable) << httsym##_S; \
  7083. } while (0)
  7084. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_GET(word, httsym) \
  7085. (((word) & httsym##_M) >> httsym##_S)
  7086. #define htt_tx_monitor_tlv_filter_in0_enable_set(word, tlv, enable) \
  7087. HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_SET( \
  7088. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_##tlv, enable)
  7089. #define htt_tx_monitor_tlv_filter_in0_enable_get(word, tlv) \
  7090. HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_GET( \
  7091. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_##tlv)
  7092. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_RESPONSE_REQUIRED_INFO_M 0x00000001
  7093. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_RESPONSE_REQUIRED_INFO_S 0
  7094. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_START_STATUS_M 0x00000002
  7095. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_START_STATUS_S 1
  7096. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_END_STATUS_M 0x00000004
  7097. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_END_STATUS_S 2
  7098. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_M 0x00000008
  7099. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_S 3
  7100. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_END_M 0x00000010
  7101. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_END_S 4
  7102. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PPDU_M 0x00000020
  7103. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PPDU_S 5
  7104. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_PPDU_M 0x00000040
  7105. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_PPDU_S 6
  7106. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_ACK_OR_BA_M 0x00000080
  7107. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_ACK_OR_BA_S 7
  7108. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_1K_BA_M 0x00000100
  7109. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_1K_BA_S 8
  7110. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PROT_M 0x00000200
  7111. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PROT_S 9
  7112. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_PROT_M 0x00000400
  7113. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_PROT_S 10
  7114. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_RESPONSE_M 0x00000800
  7115. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_RESPONSE_S 11
  7116. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_BITMAP_ACK_M 0x00001000
  7117. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_BITMAP_ACK_S 12
  7118. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_1K_BITMAP_ACK_M 0x00002000
  7119. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_1K_BITMAP_ACK_S 13
  7120. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_COEX_TX_STATUS_M 0x00004000
  7121. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_COEX_TX_STATUS_S 14
  7122. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_M 0x00008000
  7123. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_S 15
  7124. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_PART2_M 0x00010000
  7125. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_PART2_S 16
  7126. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_OFDMA_TRIGGER_DETAILS_M 0x00020000
  7127. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_OFDMA_TRIGGER_DETAILS_S 17
  7128. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_TRIGGER_INFO_M 0x00040000
  7129. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_TRIGGER_INFO_S 18
  7130. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TX_REQUEST_M 0x00080000
  7131. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TX_REQUEST_S 19
  7132. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_RESPONSE_M 0x00100000
  7133. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_RESPONSE_S 20
  7134. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TRIG_RESPONSE_M 0x00200000
  7135. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TRIG_RESPONSE_S 21
  7136. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TRIGGER_RESPONSE_TX_DONE_M 0x00400000
  7137. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TRIGGER_RESPONSE_TX_DONE_S 22
  7138. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PROT_TX_END_M 0x00800000
  7139. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PROT_TX_END_S 23
  7140. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PPDU_TX_END_M 0x01000000
  7141. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PPDU_TX_END_S 24
  7142. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_R2R_STATUS_END_M 0x02000000
  7143. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_R2R_STATUS_END_S 25
  7144. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_FLUSH_REQ_M 0x04000000
  7145. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_FLUSH_REQ_S 26
  7146. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_PHY_DESC_M 0x08000000
  7147. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_PHY_DESC_S 27
  7148. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_COMMON_M 0x10000000
  7149. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_COMMON_S 28
  7150. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_PER_USER_M 0x20000000
  7151. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_PER_USER_S 29
  7152. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_A_M 0x40000000
  7153. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_A_S 30
  7154. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_B_M 0x80000000
  7155. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_B_S 31
  7156. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_SET(word, httsym, enable) \
  7157. do { \
  7158. HTT_CHECK_SET_VAL(httsym, enable); \
  7159. (word) |= (enable) << httsym##_S; \
  7160. } while (0)
  7161. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_GET(word, httsym) \
  7162. (((word) & httsym##_M) >> httsym##_S)
  7163. #define htt_tx_monitor_tlv_filter_in1_enable_set(word, tlv, enable) \
  7164. HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_SET( \
  7165. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_##tlv, enable)
  7166. #define htt_tx_monitor_tlv_filter_in1_enable_get(word, tlv) \
  7167. HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_GET( \
  7168. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_##tlv)
  7169. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HT_SIG_M 0x00000001
  7170. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HT_SIG_S 0
  7171. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_A_M 0x00000002
  7172. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_A_S 1
  7173. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU20_M 0x00000004
  7174. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU20_S 2
  7175. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU40_M 0x00000008
  7176. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU40_S 3
  7177. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU80_M 0x00000010
  7178. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU80_S 4
  7179. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU160_M 0x00000020
  7180. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU160_S 5
  7181. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU20_M 0x00000040
  7182. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU20_S 6
  7183. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU40_M 0x00000080
  7184. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU40_S 7
  7185. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU80_M 0x00000100
  7186. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU80_S 8
  7187. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU160_M 0x00000200
  7188. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU160_S 9
  7189. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_SERVICE_M 0x00000400
  7190. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_SERVICE_S 10
  7191. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_SU_M 0x00000800
  7192. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_SU_S 11
  7193. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_DL_M 0x00001000
  7194. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_DL_S 12
  7195. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_UL_M 0x00002000
  7196. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_UL_S 13
  7197. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B1_MU_M 0x00004000
  7198. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B1_MU_S 14
  7199. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_MU_M 0x00008000
  7200. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_MU_S 15
  7201. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_OFDMA_M 0x00010000
  7202. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_OFDMA_S 16
  7203. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_MU_M 0x00020000
  7204. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_MU_S 17
  7205. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_M 0x00040000
  7206. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_S 18
  7207. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_TB_M 0x00080000
  7208. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_TB_S 19
  7209. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_SU_M 0x00100000
  7210. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_SU_S 20
  7211. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_MU_MIMO_M 0x00200000
  7212. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_MU_MIMO_S 21
  7213. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_OFDMA_M 0x00400000
  7214. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_OFDMA_S 22
  7215. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_PHYTX_PPDU_HEADER_INFO_REQUEST_M 0x00800000
  7216. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_PHYTX_PPDU_HEADER_INFO_REQUEST_S 23
  7217. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_UPDATE_TX_MPDU_COUNT_M 0x01000000
  7218. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_UPDATE_TX_MPDU_COUNT_S 24
  7219. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_MPDU_M 0x02000000
  7220. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_MPDU_S 25
  7221. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_1K_MPDU_M 0x04000000
  7222. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_1K_MPDU_S 26
  7223. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_BUFFER_STATUS_M 0x08000000
  7224. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_BUFFER_STATUS_S 27
  7225. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_USER_BUFFER_STATUS_M 0x10000000
  7226. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_USER_BUFFER_STATUS_S 28
  7227. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXDMA_STOP_REQUEST_M 0x20000000
  7228. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXDMA_STOP_REQUEST_S 29
  7229. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EXPECTED_RESPONSE_M 0x40000000
  7230. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EXPECTED_RESPONSE_S 30
  7231. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_MPDU_COUNT_TRANSFER_END_M 0x80000000
  7232. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_MPDU_COUNT_TRANSFER_END_S 31
  7233. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_SET(word, httsym, enable) \
  7234. do { \
  7235. HTT_CHECK_SET_VAL(httsym, enable); \
  7236. (word) |= (enable) << httsym##_S; \
  7237. } while (0)
  7238. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_GET(word, httsym) \
  7239. (((word) & httsym##_M) >> httsym##_S)
  7240. #define htt_tx_monitor_tlv_filter_in2_enable_set(word, tlv, enable) \
  7241. HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_SET( \
  7242. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_##tlv, enable)
  7243. #define htt_tx_monitor_tlv_filter_in2_enable_get(word, tlv) \
  7244. HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_GET( \
  7245. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_##tlv)
  7246. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_TRIG_INFO_M 0x00000001
  7247. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_TRIG_INFO_S 0
  7248. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_TX_SETUP_CLEAR_M 0x00000002
  7249. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_TX_SETUP_CLEAR_S 1
  7250. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_FRAME_BITMAP_REQ_M 0x00000004
  7251. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_FRAME_BITMAP_REQ_S 2
  7252. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PHY_SLEEP_M 0x00000008
  7253. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PHY_SLEEP_S 3
  7254. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PREAMBLE_DONE_M 0x00000010
  7255. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PREAMBLE_DONE_S 4
  7256. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_DEBUG32_M 0x00000020
  7257. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_DEBUG32_S 5
  7258. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_OTHER_TRANSMIT_INFO32_M 0x00000040
  7259. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_OTHER_TRANSMIT_INFO32_S 6
  7260. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_NO_ACK_REPORT_M 0x00000080
  7261. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_NO_ACK_REPORT_S 7
  7262. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_ACK_REPORT_M 0x00000100
  7263. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_ACK_REPORT_S 8
  7264. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_COEX_RX_STATUS_M 0x00000200
  7265. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_COEX_RX_STATUS_S 9
  7266. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_START_PARAM_M 0x00000400
  7267. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_START_PARAM_S 10
  7268. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TX_CBF_INFO_M 0x00000800
  7269. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TX_CBF_INFO_S 11
  7270. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_EARLY_RX_INDICATION_M 0x00001000
  7271. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_EARLY_RX_INDICATION_S 12
  7272. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_7_0_M 0x00002000
  7273. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_7_0_S 13
  7274. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_15_8_M 0x00004000
  7275. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_15_8_S 14
  7276. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_23_16_M 0x00008000
  7277. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_23_16_S 15
  7278. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_31_24_M 0x00010000
  7279. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_31_24_S 16
  7280. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_36_32_M 0x00020000
  7281. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_36_32_S 17
  7282. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PM_INFO_M 0x00040000
  7283. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PM_INFO_S 18
  7284. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PREAMBLE_M 0x00080000
  7285. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PREAMBLE_S 19
  7286. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_OTHERS_M 0x00100000
  7287. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_OTHERS_S 20
  7288. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_MACTX_PRE_PHY_DESC_M 0x00200000
  7289. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_MACTX_PRE_PHY_DESC_S 21
  7290. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_SET(word, httsym, enable) \
  7291. do { \
  7292. HTT_CHECK_SET_VAL(httsym, enable); \
  7293. (word) |= (enable) << httsym##_S; \
  7294. } while (0)
  7295. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_GET(word, httsym) \
  7296. (((word) & httsym##_M) >> httsym##_S)
  7297. #define htt_tx_monitor_tlv_filter_in3_enable_set(word, tlv, enable) \
  7298. HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_SET( \
  7299. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_##tlv, enable)
  7300. #define htt_tx_monitor_tlv_filter_in3_enable_get(word, tlv) \
  7301. HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_GET( \
  7302. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_##tlv)
  7303. /**
  7304. * @brief host --> target Receive Flow Steering configuration message definition
  7305. *
  7306. * MSG_TYPE => HTT_H2T_MSG_TYPE_RFS_CONFIG
  7307. *
  7308. * host --> target Receive Flow Steering configuration message definition.
  7309. * Host must send this message before sending HTT_H2T_MSG_TYPE_RX_RING_CFG.
  7310. * The reason for this is we want RFS to be configured and ready before MAC
  7311. * remote ring is enabled via HTT_H2T_MSG_TYPE_RX_RING_CFG.
  7312. *
  7313. * |31 24|23 16|15 9|8|7 0|
  7314. * |----------------+----------------+----------------+----------------|
  7315. * | reserved |E| msg type |
  7316. * |-------------------------------------------------------------------|
  7317. * Where E = RFS enable flag
  7318. *
  7319. * The RFS_CONFIG message consists of a single 4-byte word.
  7320. *
  7321. * Header fields:
  7322. * - MSG_TYPE
  7323. * Bits 7:0
  7324. * Purpose: identifies this as a RFS config msg
  7325. * Value: 0xf (HTT_H2T_MSG_TYPE_RFS_CONFIG)
  7326. * - RFS_CONFIG
  7327. * Bit 8
  7328. * Purpose: Tells target whether to enable (1) or disable (0)
  7329. * flow steering feature when sending rx indication messages to host
  7330. */
  7331. #define HTT_H2T_RFS_CONFIG_M 0x100
  7332. #define HTT_H2T_RFS_CONFIG_S 8
  7333. #define HTT_RX_RFS_CONFIG_GET(_var) \
  7334. (((_var) & HTT_H2T_RFS_CONFIG_M) >> \
  7335. HTT_H2T_RFS_CONFIG_S)
  7336. #define HTT_RX_RFS_CONFIG_SET(_var, _val) \
  7337. do { \
  7338. HTT_CHECK_SET_VAL(HTT_H2T_RFS_CONFIG, _val); \
  7339. ((_var) |= ((_val) << HTT_H2T_RFS_CONFIG_S)); \
  7340. } while (0)
  7341. #define HTT_RFS_CFG_REQ_BYTES 4
  7342. /**
  7343. * @brief host -> target FW extended statistics request
  7344. *
  7345. * MSG_TYPE => HTT_H2T_MSG_TYPE_EXT_STATS_REQ
  7346. *
  7347. * @details
  7348. * The following field definitions describe the format of the HTT host
  7349. * to target FW extended stats retrieve message.
  7350. * The message specifies the type of stats the host wants to retrieve.
  7351. *
  7352. * |31 24|23 16|15 8|7 0|
  7353. * |-----------------------------------------------------------|
  7354. * | reserved | stats type | pdev_mask | msg type |
  7355. * |-----------------------------------------------------------|
  7356. * | config param [0] |
  7357. * |-----------------------------------------------------------|
  7358. * | config param [1] |
  7359. * |-----------------------------------------------------------|
  7360. * | config param [2] |
  7361. * |-----------------------------------------------------------|
  7362. * | config param [3] |
  7363. * |-----------------------------------------------------------|
  7364. * | reserved |
  7365. * |-----------------------------------------------------------|
  7366. * | cookie LSBs |
  7367. * |-----------------------------------------------------------|
  7368. * | cookie MSBs |
  7369. * |-----------------------------------------------------------|
  7370. * Header fields:
  7371. * - MSG_TYPE
  7372. * Bits 7:0
  7373. * Purpose: identifies this is a extended stats upload request message
  7374. * Value: 0x10 (HTT_H2T_MSG_TYPE_EXT_STATS_REQ)
  7375. * - PDEV_MASK
  7376. * Bits 8:15
  7377. * Purpose: identifies the mask of PDEVs to retrieve stats from
  7378. * Value: This is a overloaded field, refer to usage and interpretation of
  7379. * PDEV in interface document.
  7380. * Bit 8 : Reserved for SOC stats
  7381. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  7382. * Indicates MACID_MASK in DBS
  7383. * - STATS_TYPE
  7384. * Bits 23:16
  7385. * Purpose: identifies which FW statistics to upload
  7386. * Value: Defined by htt_dbg_ext_stats_type (see htt_stats.h)
  7387. * - Reserved
  7388. * Bits 31:24
  7389. * - CONFIG_PARAM [0]
  7390. * Bits 31:0
  7391. * Purpose: give an opaque configuration value to the specified stats type
  7392. * Value: stats-type specific configuration value
  7393. * Refer to htt_stats.h for interpretation for each stats sub_type
  7394. * - CONFIG_PARAM [1]
  7395. * Bits 31:0
  7396. * Purpose: give an opaque configuration value to the specified stats type
  7397. * Value: stats-type specific configuration value
  7398. * Refer to htt_stats.h for interpretation for each stats sub_type
  7399. * - CONFIG_PARAM [2]
  7400. * Bits 31:0
  7401. * Purpose: give an opaque configuration value to the specified stats type
  7402. * Value: stats-type specific configuration value
  7403. * Refer to htt_stats.h for interpretation for each stats sub_type
  7404. * - CONFIG_PARAM [3]
  7405. * Bits 31:0
  7406. * Purpose: give an opaque configuration value to the specified stats type
  7407. * Value: stats-type specific configuration value
  7408. * Refer to htt_stats.h for interpretation for each stats sub_type
  7409. * - Reserved [31:0] for future use.
  7410. * - COOKIE_LSBS
  7411. * Bits 31:0
  7412. * Purpose: Provide a mechanism to match a target->host stats confirmation
  7413. * message with its preceding host->target stats request message.
  7414. * Value: LSBs of the opaque cookie specified by the host-side requestor
  7415. * - COOKIE_MSBS
  7416. * Bits 31:0
  7417. * Purpose: Provide a mechanism to match a target->host stats confirmation
  7418. * message with its preceding host->target stats request message.
  7419. * Value: MSBs of the opaque cookie specified by the host-side requestor
  7420. */
  7421. #define HTT_H2T_EXT_STATS_REQ_MSG_SZ 32 /* bytes */
  7422. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M 0x0000ff00
  7423. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S 8
  7424. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M 0x00ff0000
  7425. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S 16
  7426. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M 0xffffffff
  7427. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S 0
  7428. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_GET(_var) \
  7429. (((_var) & HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M) >> \
  7430. HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)
  7431. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_SET(_var, _val) \
  7432. do { \
  7433. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_PDEV_MASK, _val); \
  7434. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)); \
  7435. } while (0)
  7436. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_GET(_var) \
  7437. (((_var) & HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M) >> \
  7438. HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)
  7439. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_SET(_var, _val) \
  7440. do { \
  7441. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_STATS_TYPE, _val); \
  7442. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)); \
  7443. } while (0)
  7444. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_GET(_var) \
  7445. (((_var) & HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M) >> \
  7446. HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)
  7447. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_SET(_var, _val) \
  7448. do { \
  7449. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM, _val); \
  7450. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)); \
  7451. } while (0)
  7452. /**
  7453. * @brief host -> target FW streaming statistics request
  7454. *
  7455. * MSG_TYPE => HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ
  7456. *
  7457. * @details
  7458. * The following field definitions describe the format of the HTT host
  7459. * to target message that requests the target to start or stop producing
  7460. * ongoing stats of the specified type.
  7461. *
  7462. * |31|30 |23 16|15 8|7 0|
  7463. * |-----------------------------------------------------------|
  7464. * |EN| reserved | stats type | reserved | msg type |
  7465. * |-----------------------------------------------------------|
  7466. * | config param [0] |
  7467. * |-----------------------------------------------------------|
  7468. * | config param [1] |
  7469. * |-----------------------------------------------------------|
  7470. * | config param [2] |
  7471. * |-----------------------------------------------------------|
  7472. * | config param [3] |
  7473. * |-----------------------------------------------------------|
  7474. * Where:
  7475. * - EN is an enable/disable flag
  7476. * Header fields:
  7477. * - MSG_TYPE
  7478. * Bits 7:0
  7479. * Purpose: identifies this is a streaming stats upload request message
  7480. * Value: 0x20 (HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ)
  7481. * - STATS_TYPE
  7482. * Bits 23:16
  7483. * Purpose: identifies which FW statistics to upload
  7484. * Value: Defined by htt_dbg_ext_stats_type (see htt_stats.h)
  7485. * Only the htt_dbg_ext_stats_type values identified as streaming
  7486. * stats are valid to specify in this STEAMING_STATS_REQ message.
  7487. * - ENABLE
  7488. * Bit 31
  7489. * Purpose: enable/disable the target's ongoing stats of the specified type
  7490. * Value:
  7491. * 0 - disable ongoing production of the specified stats type
  7492. * 1 - enable ongoing production of the specified stats type
  7493. * - CONFIG_PARAM [0]
  7494. * Bits 31:0
  7495. * Purpose: give an opaque configuration value to the specified stats type
  7496. * Value: stats-type specific configuration value
  7497. * Refer to htt_stats.h for interpretation for each stats sub_type
  7498. * - CONFIG_PARAM [1]
  7499. * Bits 31:0
  7500. * Purpose: give an opaque configuration value to the specified stats type
  7501. * Value: stats-type specific configuration value
  7502. * Refer to htt_stats.h for interpretation for each stats sub_type
  7503. * - CONFIG_PARAM [2]
  7504. * Bits 31:0
  7505. * Purpose: give an opaque configuration value to the specified stats type
  7506. * Value: stats-type specific configuration value
  7507. * Refer to htt_stats.h for interpretation for each stats sub_type
  7508. * - CONFIG_PARAM [3]
  7509. * Bits 31:0
  7510. * Purpose: give an opaque configuration value to the specified stats type
  7511. * Value: stats-type specific configuration value
  7512. * Refer to htt_stats.h for interpretation for each stats sub_type
  7513. */
  7514. #define HTT_H2T_STREAMING_STATS_REQ_MSG_SZ 20 /* bytes */
  7515. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_M 0x00ff0000
  7516. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S 16
  7517. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_M 0x80000000
  7518. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_S 31
  7519. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_GET(_var) \
  7520. (((_var) & HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_M) >> \
  7521. HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S)
  7522. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_SET(_var, _val) \
  7523. do { \
  7524. HTT_CHECK_SET_VAL(HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE, _val); \
  7525. ((_var) |= ((_val) << HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S)); \
  7526. } while (0)
  7527. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_GET(_var) \
  7528. (((_var) & HTT_H2T_STREAMING_STATS_REQ_ENABLE_M) >> \
  7529. HTT_H2T_STREAMING_STATS_REQ_ENABLE_S)
  7530. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_SET(_var, _val) \
  7531. do { \
  7532. HTT_CHECK_SET_VAL(HTT_H2T_STREAMING_STATS_REQ_ENABLE, _val); \
  7533. ((_var) |= ((_val) << HTT_H2T_STREAMING_STATS_REQ_ENABLE_S)); \
  7534. } while (0)
  7535. /**
  7536. * @brief host -> target FW PPDU_STATS request message
  7537. *
  7538. * MSG_TYPE => HTT_H2T_MSG_TYPE_PPDU_STATS_CFG
  7539. *
  7540. * @details
  7541. * The following field definitions describe the format of the HTT host
  7542. * to target FW for PPDU_STATS_CFG msg.
  7543. * The message allows the host to configure the PPDU_STATS_IND messages
  7544. * produced by the target.
  7545. *
  7546. * |31 24|23 16|15 8|7 0|
  7547. * |-----------------------------------------------------------|
  7548. * | REQ bit mask | pdev_mask | msg type |
  7549. * |-----------------------------------------------------------|
  7550. * Header fields:
  7551. * - MSG_TYPE
  7552. * Bits 7:0
  7553. * Purpose: identifies this is a req to configure ppdu_stats_ind from target
  7554. * Value: 0x11 (HTT_H2T_MSG_TYPE_PPDU_STATS_CFG)
  7555. * - PDEV_MASK
  7556. * Bits 8:15
  7557. * Purpose: identifies which pdevs this PPDU stats configuration applies to
  7558. * Value: This is a overloaded field, refer to usage and interpretation of
  7559. * PDEV in interface document.
  7560. * Bit 8 : Reserved for SOC stats
  7561. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  7562. * Indicates MACID_MASK in DBS
  7563. * - REQ_TLV_BIT_MASK
  7564. * Bits 16:31
  7565. * Purpose: each set bit indicates the corresponding PPDU stats TLV type
  7566. * needs to be included in the target's PPDU_STATS_IND messages.
  7567. * Value: refer htt_ppdu_stats_tlv_tag_t
  7568. *
  7569. */
  7570. #define HTT_H2T_PPDU_STATS_CFG_MSG_SZ 4 /* bytes */
  7571. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M 0x0000ff00
  7572. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S 8
  7573. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M 0xffff0000
  7574. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S 16
  7575. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_GET(_var) \
  7576. (((_var) & HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M) >> \
  7577. HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)
  7578. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_SET(_var, _val) \
  7579. do { \
  7580. HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_PDEV_MASK, _val); \
  7581. ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)); \
  7582. } while (0)
  7583. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_GET(_var) \
  7584. (((_var) & HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M) >> \
  7585. HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)
  7586. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_SET(_var, _val) \
  7587. do { \
  7588. HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK, _val); \
  7589. ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)); \
  7590. } while (0)
  7591. /**
  7592. * @brief Host-->target HTT RX FSE setup message
  7593. *
  7594. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG
  7595. *
  7596. * @details
  7597. * Through this message, the host will provide details of the flow tables
  7598. * in host DDR along with hash keys.
  7599. * This message can be sent per SOC or per PDEV, which is differentiated
  7600. * by pdev id values.
  7601. * The host will allocate flow search table and sends table size,
  7602. * physical DMA address of flow table, and hash keys to firmware to
  7603. * program into the RXOLE FSE HW block.
  7604. *
  7605. * The following field definitions describe the format of the RX FSE setup
  7606. * message sent from the host to target
  7607. *
  7608. * Header fields:
  7609. * dword0 - b'7:0 - msg_type: This will be set to
  7610. * 0x12 (HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG)
  7611. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  7612. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for that
  7613. * pdev's LMAC ring.
  7614. * b'31:16 - reserved : Reserved for future use
  7615. * dword1 - b'19:0 - number of records: This field indicates the number of
  7616. * entries in the flow table. For example: 8k number of
  7617. * records is equivalent to
  7618. * 8 * 1024 * sizeof(RX_FLOW_SEARCH_ENTRY_STRUCT)
  7619. * b'27:20 - max search: This field specifies the skid length to FSE
  7620. * parser HW module whenever match is not found at the
  7621. * exact index pointed by hash.
  7622. * b'29:28 - ip_da_sa: This indicates which IPV4-IPV6 RFC to be used.
  7623. * Refer htt_ip_da_sa_prefix below for more details.
  7624. * b'31:30 - reserved: Reserved for future use
  7625. * dword2 - b'31:0 - base address lo: Lower 4 bytes base address of flow
  7626. * table allocated by host in DDR
  7627. * dword3 - b'31:0 - base address hi: Higher 4 bytes of base address of flow
  7628. * table allocated by host in DDR
  7629. * dword4:13 - b'31:0 - Toeplitz: 315 bits of Toeplitz keys for flow table
  7630. * entry hashing
  7631. *
  7632. *
  7633. * |31 30|29 28|27|26|25 20|19 16|15 8|7 0|
  7634. * |---------------------------------------------------------------|
  7635. * | reserved | pdev_id | MSG_TYPE |
  7636. * |---------------------------------------------------------------|
  7637. * |resvd|IPDSA| max_search | Number of records |
  7638. * |---------------------------------------------------------------|
  7639. * | base address lo |
  7640. * |---------------------------------------------------------------|
  7641. * | base address high |
  7642. * |---------------------------------------------------------------|
  7643. * | toeplitz key 31_0 |
  7644. * |---------------------------------------------------------------|
  7645. * | toeplitz key 63_32 |
  7646. * |---------------------------------------------------------------|
  7647. * | toeplitz key 95_64 |
  7648. * |---------------------------------------------------------------|
  7649. * | toeplitz key 127_96 |
  7650. * |---------------------------------------------------------------|
  7651. * | toeplitz key 159_128 |
  7652. * |---------------------------------------------------------------|
  7653. * | toeplitz key 191_160 |
  7654. * |---------------------------------------------------------------|
  7655. * | toeplitz key 223_192 |
  7656. * |---------------------------------------------------------------|
  7657. * | toeplitz key 255_224 |
  7658. * |---------------------------------------------------------------|
  7659. * | toeplitz key 287_256 |
  7660. * |---------------------------------------------------------------|
  7661. * | reserved | toeplitz key 314_288(26:0 bits) |
  7662. * |---------------------------------------------------------------|
  7663. * where:
  7664. * IPDSA = ip_da_sa
  7665. */
  7666. /**
  7667. * @brief: htt_ip_da_sa_prefix
  7668. * 0x0 -> Prefix is 0x20010db8_00000000_00000000
  7669. * IPv6 addresses beginning with 0x20010db8 are reserved for
  7670. * documentation per RFC3849
  7671. * 0x1 -> Prefix is 0x00000000_00000000_0000ffff RFC4291 IPv4-mapped IPv6
  7672. * 0x2 -> Prefix is 0x0 RFC4291 IPv4-compatible IPv6
  7673. * 0x3 -> Prefix is 0x0064ff9b_00000000_00000000 RFC6052 well-known prefix
  7674. */
  7675. enum htt_ip_da_sa_prefix {
  7676. HTT_RX_IPV6_20010db8,
  7677. HTT_RX_IPV4_MAPPED_IPV6,
  7678. HTT_RX_IPV4_COMPATIBLE_IPV6,
  7679. HTT_RX_IPV6_64FF9B,
  7680. };
  7681. /**
  7682. * @brief Host-->target HTT RX FISA configure and enable
  7683. *
  7684. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FISA_CFG
  7685. *
  7686. * @details
  7687. * The host will send this command down to configure and enable the FISA
  7688. * operational params.
  7689. * Configure RXOLE_RXOLE_R0_FISA_CTRL and RXOLE_RXOLE_R0_FISA_TIMEOUT_THRESH
  7690. * register.
  7691. * Should configure both the MACs.
  7692. *
  7693. * dword0 - b'7:0 - msg_type:
  7694. * This will be set to 0x15 (HTT_H2T_MSG_TYPE_RX_FISA_CFG)
  7695. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  7696. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for that
  7697. * pdev's LMAC ring.
  7698. * b'31:16 - reserved : Reserved for future use
  7699. *
  7700. * dword1 - b'0 - enable: Global FISA Enable, 0-FISA Disable, 1-Enable
  7701. * b'1 - IPSEC_SKIP_SEARCH: Flow search will be skipped for IP_SEC
  7702. * packets. 1 flow search will be skipped
  7703. * b'2 - NON_TCP_SKIP_SEARCH: Flow search will be skipped for Non
  7704. * tcp,udp packets
  7705. * b'3 - ADD_IPV4_FIXED_HDR_LEN: Add IPV4 Fixed HDR to length
  7706. * calculation
  7707. * b'4 - ADD_IPV6_FIXED_HDR_LEN: Add IPV6 Fixed HDR to length
  7708. * calculation
  7709. * b'5 - ADD_TCP_FIXED_HDR_LEN: Add TCP Fixed HDR to length
  7710. * calculation
  7711. * b'6 - ADD_UDP_HDR_LEN: Add UDP HDR to length calculation
  7712. * b'7 - CHKSUM_CUM_IP_LEN_EN: IPV4 hdr Checksum over cumulative IP
  7713. * length
  7714. * 0 L4 checksum will be provided in the RX_MSDU_END tlv
  7715. * 1 IPV4 hdr checksum after adjusting for cumulative IP
  7716. * length
  7717. * b'8 - DISABLE_TID_CHECK: 1- Disable TID check for MPDU Sequence
  7718. * num jump
  7719. * b'9 - DISABLE_TA_CHECK: 1- Disable TA check for MPDU Sequence
  7720. * num jump
  7721. * b'10 - DISABLE_QOS_CHECK: 1- Disable checking if qos/nonqos
  7722. * data type switch has happened for MPDU Sequence num jump
  7723. * b'11 - DISABLE_RAW_CHECK: 1- Disable checking for raw packet type
  7724. * for MPDU Sequence num jump
  7725. * b'12 - DISABLE_DECRYPT_ERR_CHECK: 1- Disable fisa cache commands
  7726. * for decrypt errors
  7727. * b'13 - DISABLE_MSDU_DROP_CHECK: 1- Ignore checking of msdu drop
  7728. * while aggregating a msdu
  7729. * b'17:14 - LIMIT, Aggregtion limit for number of MSDUs.
  7730. * The aggregation is done until (number of MSDUs aggregated
  7731. * < LIMIT + 1)
  7732. * b'31:18 - Reserved
  7733. *
  7734. * fisa_control_value - 32bit value FW can write to register
  7735. *
  7736. * dword2 - b'31:0 - FISA_TIMEOUT_THRESH, Timeout threshold for aggregation
  7737. * Threshold value for FISA timeout (units are microseconds).
  7738. * When the global timestamp exceeds this threshold, FISA
  7739. * aggregation will be restarted.
  7740. * A value of 0 means timeout is disabled.
  7741. * Compare the threshold register with timestamp field in
  7742. * flow entry to generate timeout for the flow.
  7743. *
  7744. * |31 18 |17 16|15 8|7 0|
  7745. * |-------------------------------------------------------------|
  7746. * | reserved | pdev_mask | msg type |
  7747. * |-------------------------------------------------------------|
  7748. * | reserved | FISA_CTRL |
  7749. * |-------------------------------------------------------------|
  7750. * | FISA_TIMEOUT_THRESH |
  7751. * |-------------------------------------------------------------|
  7752. */
  7753. PREPACK struct htt_h2t_msg_type_fisa_config_t {
  7754. A_UINT32 msg_type:8,
  7755. pdev_id:8,
  7756. reserved0:16;
  7757. /**
  7758. * @brief fisa_control - RXOLE_RXOLE_R0_FISA_CTRL FISA control register
  7759. * [17:0]
  7760. */
  7761. union {
  7762. /*
  7763. * fisa_control_bits structure is deprecated.
  7764. * Please use fisa_control_bits_v2 going forward.
  7765. */
  7766. struct {
  7767. A_UINT32 fisa_enable: 1,
  7768. ipsec_skip_search: 1,
  7769. nontcp_skip_search: 1,
  7770. add_ipv4_fixed_hdr_len: 1,
  7771. add_ipv6_fixed_hdr_len: 1,
  7772. add_tcp_fixed_hdr_len: 1,
  7773. add_udp_hdr_len: 1,
  7774. chksum_cum_ip_len_en: 1,
  7775. disable_tid_check: 1,
  7776. disable_ta_check: 1,
  7777. disable_qos_check: 1,
  7778. disable_raw_check: 1,
  7779. disable_decrypt_err_check: 1,
  7780. disable_msdu_drop_check: 1,
  7781. fisa_aggr_limit: 4,
  7782. reserved: 14;
  7783. } fisa_control_bits;
  7784. struct {
  7785. A_UINT32 fisa_enable: 1,
  7786. fisa_aggr_limit: 6,
  7787. reserved: 25;
  7788. } fisa_control_bits_v2;
  7789. A_UINT32 fisa_control_value;
  7790. } u_fisa_control;
  7791. /**
  7792. * @brief fisa_timeout_threshold - RXOLE_RXOLE_R0_FISA_TIMEOUT_THRESH FISA
  7793. * timeout threshold for aggregation. Unit in usec.
  7794. * [31:0]
  7795. */
  7796. A_UINT32 fisa_timeout_threshold;
  7797. } POSTPACK;
  7798. /* DWord 0: pdev-ID */
  7799. #define HTT_RX_FISA_CONFIG_PDEV_ID_M 0x0000ff00
  7800. #define HTT_RX_FISA_CONFIG_PDEV_ID_S 8
  7801. #define HTT_RX_FISA_CONFIG_PDEV_ID_GET(_var) \
  7802. (((_var) & HTT_RX_FISA_CONFIG_PDEV_ID_M) >> \
  7803. HTT_RX_FISA_CONFIG_PDEV_ID_S)
  7804. #define HTT_RX_FISA_CONFIG_PDEV_ID_SET(_var, _val) \
  7805. do { \
  7806. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_PDEV_ID, _val); \
  7807. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_PDEV_ID_S)); \
  7808. } while (0)
  7809. /* Dword 1: fisa_control_value fisa config */
  7810. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_M 0x00000001
  7811. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_S 0
  7812. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_GET(_var) \
  7813. (((_var) & HTT_RX_FISA_CONFIG_FISA_ENABLE_M) >> \
  7814. HTT_RX_FISA_CONFIG_FISA_ENABLE_S)
  7815. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_SET(_var, _val) \
  7816. do { \
  7817. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_ENABLE, _val); \
  7818. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_ENABLE_S)); \
  7819. } while (0)
  7820. /* Dword 1: fisa_control_value ipsec_skip_search */
  7821. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_M 0x00000002
  7822. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S 1
  7823. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_GET(_var) \
  7824. (((_var) & HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_M) >> \
  7825. HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S)
  7826. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_SET(_var, _val) \
  7827. do { \
  7828. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH, _val); \
  7829. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S)); \
  7830. } while (0)
  7831. /* Dword 1: fisa_control_value non_tcp_skip_search */
  7832. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_M 0x00000004
  7833. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S 2
  7834. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_GET(_var) \
  7835. (((_var) & HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_M) >> \
  7836. HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S)
  7837. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_SET(_var, _val) \
  7838. do { \
  7839. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH, _val); \
  7840. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S)); \
  7841. } while (0)
  7842. /* Dword 1: fisa_control_value add_ipv4_fixed_hdr */
  7843. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_M 0x00000008
  7844. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S 3
  7845. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_GET(_var) \
  7846. (((_var) & HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_M) >> \
  7847. HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S)
  7848. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_SET(_var, _val) \
  7849. do { \
  7850. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN, _val); \
  7851. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S)); \
  7852. } while (0)
  7853. /* Dword 1: fisa_control_value add_ipv6_fixed_hdr */
  7854. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_M 0x00000010
  7855. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S 4
  7856. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_GET(_var) \
  7857. (((_var) & HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_M) >> \
  7858. HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S)
  7859. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_SET(_var, _val) \
  7860. do { \
  7861. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN, _val); \
  7862. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S)); \
  7863. } while (0)
  7864. /* Dword 1: fisa_control_value tcp_fixed_hdr_len */
  7865. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_M 0x00000020
  7866. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S 5
  7867. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_GET(_var) \
  7868. (((_var) & HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_M) >> \
  7869. HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S)
  7870. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_SET(_var, _val) \
  7871. do { \
  7872. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN, _val); \
  7873. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S)); \
  7874. } while (0)
  7875. /* Dword 1: fisa_control_value add_udp_hdr_len */
  7876. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_M 0x00000040
  7877. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S 6
  7878. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_GET(_var) \
  7879. (((_var) & HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_M) >> \
  7880. HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S)
  7881. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_SET(_var, _val) \
  7882. do { \
  7883. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN, _val); \
  7884. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S)); \
  7885. } while (0)
  7886. /* Dword 1: fisa_control_value chksum_cum_ip_len_en */
  7887. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_M 0x00000080
  7888. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S 7
  7889. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_GET(_var) \
  7890. (((_var) & HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_M) >> \
  7891. HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S)
  7892. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_SET(_var, _val) \
  7893. do { \
  7894. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN, _val); \
  7895. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S)); \
  7896. } while (0)
  7897. /* Dword 1: fisa_control_value disable_tid_check */
  7898. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_M 0x00000100
  7899. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S 8
  7900. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_GET(_var) \
  7901. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_M) >> \
  7902. HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S)
  7903. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_SET(_var, _val) \
  7904. do { \
  7905. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK, _val); \
  7906. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S)); \
  7907. } while (0)
  7908. /* Dword 1: fisa_control_value disable_ta_check */
  7909. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_M 0x00000200
  7910. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S 9
  7911. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_GET(_var) \
  7912. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_M) >> \
  7913. HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S)
  7914. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_SET(_var, _val) \
  7915. do { \
  7916. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK, _val); \
  7917. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S)); \
  7918. } while (0)
  7919. /* Dword 1: fisa_control_value disable_qos_check */
  7920. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_M 0x00000400
  7921. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S 10
  7922. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_GET(_var) \
  7923. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_M) >> \
  7924. HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S)
  7925. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_SET(_var, _val) \
  7926. do { \
  7927. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK, _val); \
  7928. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S)); \
  7929. } while (0)
  7930. /* Dword 1: fisa_control_value disable_raw_check */
  7931. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_M 0x00000800
  7932. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S 11
  7933. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_GET(_var) \
  7934. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_M) >> \
  7935. HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S)
  7936. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_SET(_var, _val) \
  7937. do { \
  7938. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK, _val); \
  7939. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S)); \
  7940. } while (0)
  7941. /* Dword 1: fisa_control_value disable_decrypt_err_check */
  7942. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_M 0x00001000
  7943. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S 12
  7944. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_GET(_var) \
  7945. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_M) >> \
  7946. HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S)
  7947. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_SET(_var, _val) \
  7948. do { \
  7949. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK, _val); \
  7950. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S)); \
  7951. } while (0)
  7952. /* Dword 1: fisa_control_value disable_msdu_drop_check */
  7953. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_M 0x00002000
  7954. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S 13
  7955. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_GET(_var) \
  7956. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_M) >> \
  7957. HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S)
  7958. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_SET(_var, _val) \
  7959. do { \
  7960. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK, _val); \
  7961. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S)); \
  7962. } while (0)
  7963. /* Dword 1: fisa_control_value fisa_aggr_limit */
  7964. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_M 0x0003c000
  7965. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S 14
  7966. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_GET(_var) \
  7967. (((_var) & HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_M) >> \
  7968. HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S)
  7969. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_SET(_var, _val) \
  7970. do { \
  7971. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT, _val); \
  7972. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S)); \
  7973. } while (0)
  7974. /* Dword 1: fisa_control_value fisa config */
  7975. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_M 0x00000001
  7976. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S 0
  7977. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_GET(_var) \
  7978. (((_var) & HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_M) >> \
  7979. HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S)
  7980. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_SET(_var, _val) \
  7981. do { \
  7982. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_V2_ENABLE, _val); \
  7983. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S)); \
  7984. } while (0)
  7985. /* Dword 1: fisa_control_value fisa_aggr_limit */
  7986. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_M 0x0000007e
  7987. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S 1
  7988. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_GET(_var) \
  7989. (((_var) & HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_M) >> \
  7990. HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S)
  7991. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_SET(_var, _val) \
  7992. do { \
  7993. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT, _val); \
  7994. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S)); \
  7995. } while (0)
  7996. PREPACK struct htt_h2t_msg_rx_fse_setup_t {
  7997. A_UINT32 msg_type:8, /* HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG */
  7998. pdev_id:8,
  7999. reserved0:16;
  8000. A_UINT32 num_records:20,
  8001. max_search:8,
  8002. ip_da_sa:2, /* htt_ip_da_sa_prefix enumeration */
  8003. reserved1:2;
  8004. A_UINT32 base_addr_lo;
  8005. A_UINT32 base_addr_hi;
  8006. A_UINT32 toeplitz31_0;
  8007. A_UINT32 toeplitz63_32;
  8008. A_UINT32 toeplitz95_64;
  8009. A_UINT32 toeplitz127_96;
  8010. A_UINT32 toeplitz159_128;
  8011. A_UINT32 toeplitz191_160;
  8012. A_UINT32 toeplitz223_192;
  8013. A_UINT32 toeplitz255_224;
  8014. A_UINT32 toeplitz287_256;
  8015. A_UINT32 toeplitz314_288:27,
  8016. reserved2:5;
  8017. } POSTPACK;
  8018. #define HTT_RX_FSE_SETUP_SZ (sizeof(struct htt_h2t_msg_rx_fse_setup_t))
  8019. #define HTT_RX_FSE_OPERATION_SZ (sizeof(struct htt_h2t_msg_rx_fse_operation_t))
  8020. #define HTT_RX_FISA_CONFIG_SZ (sizeof(struct htt_h2t_msg_type_fisa_config_t))
  8021. #define HTT_RX_FSE_SETUP_HASH_314_288_M 0x07ffffff
  8022. #define HTT_RX_FSE_SETUP_HASH_314_288_S 0
  8023. /* DWORD 0: Pdev ID */
  8024. #define HTT_RX_FSE_SETUP_PDEV_ID_M 0x0000ff00
  8025. #define HTT_RX_FSE_SETUP_PDEV_ID_S 8
  8026. #define HTT_RX_FSE_SETUP_PDEV_ID_GET(_var) \
  8027. (((_var) & HTT_RX_FSE_SETUP_PDEV_ID_M) >> \
  8028. HTT_RX_FSE_SETUP_PDEV_ID_S)
  8029. #define HTT_RX_FSE_SETUP_PDEV_ID_SET(_var, _val) \
  8030. do { \
  8031. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_PDEV_ID, _val); \
  8032. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_PDEV_ID_S)); \
  8033. } while (0)
  8034. /* DWORD 1:num of records */
  8035. #define HTT_RX_FSE_SETUP_NUM_REC_M 0x000fffff
  8036. #define HTT_RX_FSE_SETUP_NUM_REC_S 0
  8037. #define HTT_RX_FSE_SETUP_NUM_REC_GET(_var) \
  8038. (((_var) & HTT_RX_FSE_SETUP_NUM_REC_M) >> \
  8039. HTT_RX_FSE_SETUP_NUM_REC_S)
  8040. #define HTT_RX_FSE_SETUP_NUM_REC_SET(_var, _val) \
  8041. do { \
  8042. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_NUM_REC, _val); \
  8043. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_NUM_REC_S)); \
  8044. } while (0)
  8045. /* DWORD 1:max_search */
  8046. #define HTT_RX_FSE_SETUP_MAX_SEARCH_M 0x0ff00000
  8047. #define HTT_RX_FSE_SETUP_MAX_SEARCH_S 20
  8048. #define HTT_RX_FSE_SETUP_MAX_SEARCH_GET(_var) \
  8049. (((_var) & HTT_RX_FSE_SETUP_MAX_SEARCH_M) >> \
  8050. HTT_RX_FSE_SETUP_MAX_SEARCH_S)
  8051. #define HTT_RX_FSE_SETUP_MAX_SEARCH_SET(_var, _val) \
  8052. do { \
  8053. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_MAX_SEARCH, _val); \
  8054. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_MAX_SEARCH_S)); \
  8055. } while (0)
  8056. /* DWORD 1:ip_da_sa prefix */
  8057. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M 0x30000000
  8058. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S 28
  8059. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_GET(_var) \
  8060. (((_var) & HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M) >> \
  8061. HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)
  8062. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_SET(_var, _val) \
  8063. do { \
  8064. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX, _val); \
  8065. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)); \
  8066. } while (0)
  8067. /* DWORD 2: Base Address LO */
  8068. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_M 0xffffffff
  8069. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_S 0
  8070. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_GET(_var) \
  8071. (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_LO_M) >> \
  8072. HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)
  8073. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_SET(_var, _val) \
  8074. do { \
  8075. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_LO, _val); \
  8076. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)); \
  8077. } while (0)
  8078. /* DWORD 3: Base Address High */
  8079. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_M 0xffffffff
  8080. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_S 0
  8081. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_GET(_var) \
  8082. (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_HI_M) >> \
  8083. HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)
  8084. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_SET(_var, _val) \
  8085. do { \
  8086. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_HI, _val); \
  8087. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)); \
  8088. } while (0)
  8089. /* DWORD 4-12: Hash Value */
  8090. #define HTT_RX_FSE_SETUP_HASH_VALUE_M 0xffffffff
  8091. #define HTT_RX_FSE_SETUP_HASH_VALUE_S 0
  8092. #define HTT_RX_FSE_SETUP_HASH_VALUE_GET(_var) \
  8093. (((_var) & HTT_RX_FSE_SETUP_HASH_VALUE_M) >> \
  8094. HTT_RX_FSE_SETUP_HASH_VALUE_S)
  8095. #define HTT_RX_FSE_SETUP_HASH_VALUE_SET(_var, _val) \
  8096. do { \
  8097. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_VALUE, _val); \
  8098. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_VALUE_S)); \
  8099. } while (0)
  8100. /* DWORD 13: Hash Value 314:288 bits */
  8101. #define HTT_RX_FSE_SETUP_HASH_314_288_GET(_var) \
  8102. (((_var) & HTT_RX_FSE_SETUP_HASH_314_288_M) >> \
  8103. HTT_RX_FSE_SETUP_HASH_314_288_S)
  8104. #define HTT_RX_FSE_SETUP_HASH_314_288_SET(_var, _val) \
  8105. do { \
  8106. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_314_288, _val); \
  8107. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_314_288_S)); \
  8108. } while (0)
  8109. /**
  8110. * @brief Host-->target HTT RX FSE operation message
  8111. *
  8112. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
  8113. *
  8114. * @details
  8115. * The host will send this Flow Search Engine (FSE) operation message for
  8116. * every flow add/delete operation.
  8117. * The FSE operation includes FSE full cache invalidation or individual entry
  8118. * invalidation.
  8119. * This message can be sent per SOC or per PDEV which is differentiated
  8120. * by pdev id values.
  8121. *
  8122. * |31 16|15 8|7 1|0|
  8123. * |-------------------------------------------------------------|
  8124. * | reserved | pdev_id | MSG_TYPE |
  8125. * |-------------------------------------------------------------|
  8126. * | reserved | operation |I|
  8127. * |-------------------------------------------------------------|
  8128. * | ip_src_addr_31_0 |
  8129. * |-------------------------------------------------------------|
  8130. * | ip_src_addr_63_32 |
  8131. * |-------------------------------------------------------------|
  8132. * | ip_src_addr_95_64 |
  8133. * |-------------------------------------------------------------|
  8134. * | ip_src_addr_127_96 |
  8135. * |-------------------------------------------------------------|
  8136. * | ip_dst_addr_31_0 |
  8137. * |-------------------------------------------------------------|
  8138. * | ip_dst_addr_63_32 |
  8139. * |-------------------------------------------------------------|
  8140. * | ip_dst_addr_95_64 |
  8141. * |-------------------------------------------------------------|
  8142. * | ip_dst_addr_127_96 |
  8143. * |-------------------------------------------------------------|
  8144. * | l4_dst_port | l4_src_port |
  8145. * | (32-bit SPI incase of IPsec) |
  8146. * |-------------------------------------------------------------|
  8147. * | reserved | l4_proto |
  8148. * |-------------------------------------------------------------|
  8149. *
  8150. * where I is 1-bit ipsec_valid.
  8151. *
  8152. * The following field definitions describe the format of the RX FSE operation
  8153. * message sent from the host to target for every add/delete flow entry to flow
  8154. * table.
  8155. *
  8156. * Header fields:
  8157. * dword0 - b'7:0 - msg_type: This will be set to
  8158. * 0x13 (HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG)
  8159. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  8160. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  8161. * specified pdev's LMAC ring.
  8162. * b'31:16 - reserved : Reserved for future use
  8163. * dword1 - b'0 - ipsec_valid: This indicates protocol IP or IPsec
  8164. * (Internet Protocol Security).
  8165. * IPsec describes the framework for providing security at
  8166. * IP layer. IPsec is defined for both versions of IP:
  8167. * IPV4 and IPV6.
  8168. * Please refer to htt_rx_flow_proto enumeration below for
  8169. * more info.
  8170. * ipsec_valid = 1 for IPSEC packets
  8171. * ipsec_valid = 0 for IP Packets
  8172. * b'7:1 - operation: This indicates types of FSE operation.
  8173. * Refer to htt_rx_fse_operation enumeration:
  8174. * 0 - No Cache Invalidation required
  8175. * 1 - Cache invalidate only one entry given by IP
  8176. * src/dest address at DWORD[2:9]
  8177. * 2 - Complete FSE Cache Invalidation
  8178. * 3 - FSE Disable
  8179. * 4 - FSE Enable
  8180. * b'31:8 - reserved: Reserved for future use
  8181. * dword2:9-b'31:0 - IP src/dest: IPV4/IPV6 source and destination address
  8182. * for per flow addition/deletion
  8183. * For IPV4 src/dest addresses, the first A_UINT32 is used
  8184. * and the subsequent 3 A_UINT32 will be padding bytes.
  8185. * For IPV6 src/dest Addresses, all A_UINT32 are used.
  8186. * dword10 -b'31:0 - L4 src port (15:0): 16-bit Source Port numbers range
  8187. * from 0 to 65535 but only 0 to 1023 are designated as
  8188. * well-known ports. Refer to [RFC1700] for more details.
  8189. * This field is valid only if
  8190. * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
  8191. * - L4 dest port (31:16): 16-bit Destination Port numbers
  8192. * range from 0 to 65535 but only 0 to 1023 are designated
  8193. * as well-known ports. Refer to [RFC1700] for more details.
  8194. * This field is valid only if
  8195. * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
  8196. * - SPI (31:0): Security Parameters Index is an
  8197. * identification tag added to the header while using IPsec
  8198. * for tunneling the IP traffici.
  8199. * Valid only if IPSec_valid bit (in DWORD1) is set to 1.
  8200. * dword11 -b'7:0 - l4_proto: This carries L4 protocol numbers, which are
  8201. * Assigned Internet Protocol Numbers.
  8202. * l4_proto numbers for standard protocol like UDP/TCP
  8203. * protocol at l4 layer, e.g. l4_proto = 6 for TCP,
  8204. * l4_proto = 17 for UDP etc.
  8205. * b'31:8 - reserved: Reserved for future use.
  8206. *
  8207. */
  8208. PREPACK struct htt_h2t_msg_rx_fse_operation_t {
  8209. A_UINT32 msg_type:8,
  8210. pdev_id:8,
  8211. reserved0:16;
  8212. A_UINT32 ipsec_valid:1,
  8213. operation:7,
  8214. reserved1:24;
  8215. A_UINT32 ip_src_addr_31_0;
  8216. A_UINT32 ip_src_addr_63_32;
  8217. A_UINT32 ip_src_addr_95_64;
  8218. A_UINT32 ip_src_addr_127_96;
  8219. A_UINT32 ip_dest_addr_31_0;
  8220. A_UINT32 ip_dest_addr_63_32;
  8221. A_UINT32 ip_dest_addr_95_64;
  8222. A_UINT32 ip_dest_addr_127_96;
  8223. union {
  8224. A_UINT32 spi;
  8225. struct {
  8226. A_UINT32 l4_src_port:16,
  8227. l4_dest_port:16;
  8228. } ip;
  8229. } u;
  8230. A_UINT32 l4_proto:8,
  8231. reserved:24;
  8232. } POSTPACK;
  8233. /**
  8234. * @brief Host-->target HTT RX Full monitor mode register configuration message
  8235. *
  8236. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE
  8237. *
  8238. * @details
  8239. * The host will send this Full monitor mode register configuration message.
  8240. * This message can be sent per SOC or per PDEV which is differentiated
  8241. * by pdev id values.
  8242. *
  8243. * |31 16|15 11|10 8|7 3|2|1|0|
  8244. * |-------------------------------------------------------------|
  8245. * | reserved | pdev_id | MSG_TYPE |
  8246. * |-------------------------------------------------------------|
  8247. * | reserved |Release Ring |N|Z|E|
  8248. * |-------------------------------------------------------------|
  8249. *
  8250. * where E is 1-bit full monitor mode enable/disable.
  8251. * Z is 1-bit additional descriptor for zero mpdu enable/disable
  8252. * N is 1-bit additional descriptor for non zero mdpu enable/disable
  8253. *
  8254. * The following field definitions describe the format of the full monitor
  8255. * mode configuration message sent from the host to target for each pdev.
  8256. *
  8257. * Header fields:
  8258. * dword0 - b'7:0 - msg_type: This will be set to
  8259. * 0x17 (HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE)
  8260. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  8261. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  8262. * specified pdev's LMAC ring.
  8263. * b'31:16 - reserved : Reserved for future use.
  8264. * dword1 - b'0 - full_monitor_mode enable: This indicates that the full
  8265. * monitor mode rxdma register is to be enabled or disabled.
  8266. * b'1 - addnl_descs_zero_mpdus_end: This indicates that the
  8267. * additional descriptors at ppdu end for zero mpdus
  8268. * enabled or disabled.
  8269. * b'2 - addnl_descs_non_zero_mpdus_end: This indicates that the
  8270. * additional descriptors at ppdu end for non zero mpdus
  8271. * enabled or disabled.
  8272. * b'10:3 - release_ring: This indicates the destination ring
  8273. * selection for the descriptor at the end of PPDU
  8274. * 0 - REO ring select
  8275. * 1 - FW ring select
  8276. * 2 - SW ring select
  8277. * 3 - Release ring select
  8278. * Refer to htt_rx_full_mon_release_ring.
  8279. * b'31:11 - reserved for future use
  8280. */
  8281. PREPACK struct htt_h2t_msg_rx_full_monitor_mode_t {
  8282. A_UINT32 msg_type:8,
  8283. pdev_id:8,
  8284. reserved0:16;
  8285. A_UINT32 full_monitor_mode_enable:1,
  8286. addnl_descs_zero_mpdus_end:1,
  8287. addnl_descs_non_zero_mpdus_end:1,
  8288. release_ring:8,
  8289. reserved1:21;
  8290. } POSTPACK;
  8291. /**
  8292. * Enumeration for full monitor mode destination ring select
  8293. * 0 - REO destination ring select
  8294. * 1 - FW destination ring select
  8295. * 2 - SW destination ring select
  8296. * 3 - Release destination ring select
  8297. */
  8298. enum htt_rx_full_mon_release_ring {
  8299. HTT_RX_MON_RING_REO,
  8300. HTT_RX_MON_RING_FW,
  8301. HTT_RX_MON_RING_SW,
  8302. HTT_RX_MON_RING_RELEASE,
  8303. };
  8304. #define HTT_RX_FULL_MONITOR_MODE_SETUP_SZ (sizeof(struct htt_h2t_msg_rx_full_monitor_mode_t))
  8305. /* DWORD 0: Pdev ID */
  8306. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_M 0x0000ff00
  8307. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S 8
  8308. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_GET(_var) \
  8309. (((_var) & HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_M) >> \
  8310. HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S)
  8311. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_SET(_var, _val) \
  8312. do { \
  8313. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID, _val); \
  8314. ((_var) |= ((_val) << HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S)); \
  8315. } while (0)
  8316. /* DWORD 1:ENABLE */
  8317. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_M 0x00000001
  8318. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_S 0
  8319. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_SET(word, enable) \
  8320. do { \
  8321. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_ENABLE, enable); \
  8322. (word) |= ((enable) << HTT_RX_FULL_MONITOR_MODE_ENABLE_S); \
  8323. } while (0)
  8324. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_GET(word) \
  8325. (((word) & HTT_RX_FULL_MONITOR_MODE_ENABLE_M) >> HTT_RX_FULL_MONITOR_MODE_ENABLE_S)
  8326. /* DWORD 1:ZERO_MPDU */
  8327. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_M 0x00000002
  8328. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S 1
  8329. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_SET(word, zerompdu) \
  8330. do { \
  8331. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU, zerompdu); \
  8332. (word) |= ((zerompdu) << HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S); \
  8333. } while (0)
  8334. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_GET(word) \
  8335. (((word) & HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_M) >> HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S)
  8336. /* DWORD 1:NON_ZERO_MPDU */
  8337. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_M 0x00000004
  8338. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S 2
  8339. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_SET(word, nonzerompdu) \
  8340. do { \
  8341. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU, nonzerompdu); \
  8342. (word) |= ((nonzerompdu) << HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S); \
  8343. } while (0)
  8344. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_GET(word) \
  8345. (((word) & HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_M) >> HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S)
  8346. /* DWORD 1:RELEASE_RINGS */
  8347. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_M 0x000007f8
  8348. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S 3
  8349. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_SET(word, releaserings) \
  8350. do { \
  8351. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS, releaserings); \
  8352. (word) |= ((releaserings) << HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S); \
  8353. } while (0)
  8354. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_GET(word) \
  8355. (((word) & HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_M) >> HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S)
  8356. /**
  8357. * Enumeration for IP Protocol or IPSEC Protocol
  8358. * IPsec describes the framework for providing security at IP layer.
  8359. * IPsec is defined for both versions of IP: IPV4 and IPV6.
  8360. */
  8361. enum htt_rx_flow_proto {
  8362. HTT_RX_FLOW_IP_PROTO,
  8363. HTT_RX_FLOW_IPSEC_PROTO,
  8364. };
  8365. /**
  8366. * Enumeration for FSE Cache Invalidation
  8367. * 0 - No Cache Invalidation required
  8368. * 1 - Cache invalidate only one entry given by IP src/dest address at DWORD2:9
  8369. * 2 - Complete FSE Cache Invalidation
  8370. * 3 - FSE Disable
  8371. * 4 - FSE Enable
  8372. */
  8373. enum htt_rx_fse_operation {
  8374. HTT_RX_FSE_CACHE_INVALIDATE_NONE,
  8375. HTT_RX_FSE_CACHE_INVALIDATE_ENTRY,
  8376. HTT_RX_FSE_CACHE_INVALIDATE_FULL,
  8377. HTT_RX_FSE_DISABLE,
  8378. HTT_RX_FSE_ENABLE,
  8379. };
  8380. /* DWORD 0: Pdev ID */
  8381. #define HTT_RX_FSE_OPERATION_PDEV_ID_M 0x0000ff00
  8382. #define HTT_RX_FSE_OPERATION_PDEV_ID_S 8
  8383. #define HTT_RX_FSE_OPERATION_PDEV_ID_GET(_var) \
  8384. (((_var) & HTT_RX_FSE_OPERATION_PDEV_ID_M) >> \
  8385. HTT_RX_FSE_OPERATION_PDEV_ID_S)
  8386. #define HTT_RX_FSE_OPERATION_PDEV_ID_SET(_var, _val) \
  8387. do { \
  8388. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_PDEV_ID, _val); \
  8389. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_PDEV_ID_S)); \
  8390. } while (0)
  8391. /* DWORD 1:IP PROTO or IPSEC */
  8392. #define HTT_RX_FSE_IPSEC_VALID_M 0x00000001
  8393. #define HTT_RX_FSE_IPSEC_VALID_S 0
  8394. #define HTT_RX_FSE_IPSEC_VALID_SET(word, ipsec_valid) \
  8395. do { \
  8396. HTT_CHECK_SET_VAL(HTT_RX_FSE_IPSEC_VALID, ipsec_valid); \
  8397. (word) |= ((ipsec_valid) << HTT_RX_FSE_IPSEC_VALID_S); \
  8398. } while (0)
  8399. #define HTT_RX_FSE_IPSEC_VALID_GET(word) \
  8400. (((word) & HTT_RX_FSE_IPSEC_VALID_M) >> HTT_RX_FSE_IPSEC_VALID_S)
  8401. /* DWORD 1:FSE Operation */
  8402. #define HTT_RX_FSE_OPERATION_M 0x000000fe
  8403. #define HTT_RX_FSE_OPERATION_S 1
  8404. #define HTT_RX_FSE_OPERATION_SET(word, op_val) \
  8405. do { \
  8406. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION, op_val); \
  8407. (word) |= ((op_val) << HTT_RX_FSE_OPERATION_S); \
  8408. } while (0)
  8409. #define HTT_RX_FSE_OPERATION_GET(word) \
  8410. (((word) & HTT_RX_FSE_OPERATION_M) >> HTT_RX_FSE_OPERATION_S)
  8411. /* DWORD 2-9:IP Address */
  8412. #define HTT_RX_FSE_OPERATION_IP_ADDR_M 0xffffffff
  8413. #define HTT_RX_FSE_OPERATION_IP_ADDR_S 0
  8414. #define HTT_RX_FSE_OPERATION_IP_ADDR_GET(_var) \
  8415. (((_var) & HTT_RX_FSE_OPERATION_IP_ADDR_M) >> \
  8416. HTT_RX_FSE_OPERATION_IP_ADDR_S)
  8417. #define HTT_RX_FSE_OPERATION_IP_ADDR_SET(_var, _val) \
  8418. do { \
  8419. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_IP_ADDR, _val); \
  8420. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_IP_ADDR_S)); \
  8421. } while (0)
  8422. /* DWORD 10:Source Port Number */
  8423. #define HTT_RX_FSE_SOURCEPORT_M 0x0000ffff
  8424. #define HTT_RX_FSE_SOURCEPORT_S 0
  8425. #define HTT_RX_FSE_SOURCEPORT_SET(word, sport) \
  8426. do { \
  8427. HTT_CHECK_SET_VAL(HTT_RX_FSE_SOURCEPORT, sport); \
  8428. (word) |= ((sport) << HTT_RX_FSE_SOURCEPORT_S); \
  8429. } while (0)
  8430. #define HTT_RX_FSE_SOURCEPORT_GET(word) \
  8431. (((word) & HTT_RX_FSE_SOURCEPORT_M) >> HTT_RX_FSE_SOURCEPORT_S)
  8432. /* DWORD 11:Destination Port Number */
  8433. #define HTT_RX_FSE_DESTPORT_M 0xffff0000
  8434. #define HTT_RX_FSE_DESTPORT_S 16
  8435. #define HTT_RX_FSE_DESTPORT_SET(word, dport) \
  8436. do { \
  8437. HTT_CHECK_SET_VAL(HTT_RX_FSE_DESTPORT, dport); \
  8438. (word) |= ((dport) << HTT_RX_FSE_DESTPORT_S); \
  8439. } while (0)
  8440. #define HTT_RX_FSE_DESTPORT_GET(word) \
  8441. (((word) & HTT_RX_FSE_DESTPORT_M) >> HTT_RX_FSE_DESTPORT_S)
  8442. /* DWORD 10-11:SPI (In case of IPSEC) */
  8443. #define HTT_RX_FSE_OPERATION_SPI_M 0xffffffff
  8444. #define HTT_RX_FSE_OPERATION_SPI_S 0
  8445. #define HTT_RX_FSE_OPERATION_SPI_GET(_var) \
  8446. (((_var) & HTT_RX_FSE_OPERATION_SPI_ADDR_M) >> \
  8447. HTT_RX_FSE_OPERATION_SPI_ADDR_S)
  8448. #define HTT_RX_FSE_OPERATION_SPI_SET(_var, _val) \
  8449. do { \
  8450. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_SPI, _val); \
  8451. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_SPI_S)); \
  8452. } while (0)
  8453. /* DWORD 12:L4 PROTO */
  8454. #define HTT_RX_FSE_L4_PROTO_M 0x000000ff
  8455. #define HTT_RX_FSE_L4_PROTO_S 0
  8456. #define HTT_RX_FSE_L4_PROTO_SET(word, proto_val) \
  8457. do { \
  8458. HTT_CHECK_SET_VAL(HTT_RX_FSE_L4_PROTO, proto_val); \
  8459. (word) |= ((proto_val) << HTT_RX_FSE_L4_PROTO_S); \
  8460. } while (0)
  8461. #define HTT_RX_FSE_L4_PROTO_GET(word) \
  8462. (((word) & HTT_RX_FSE_L4_PROTO_M) >> HTT_RX_FSE_L4_PROTO_S)
  8463. /**
  8464. * @brief host --> target Receive to configure the RxOLE 3-tuple Hash
  8465. *
  8466. * MSG_TYPE => HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG
  8467. *
  8468. * |31 24|23 |15 8|7 2|1|0|
  8469. * |----------------+----------------+----------------+----------------|
  8470. * | reserved | pdev_id | msg_type |
  8471. * |---------------------------------+----------------+----------------|
  8472. * | reserved |E|F|
  8473. * |---------------------------------+----------------+----------------|
  8474. * Where E = Configure the target to provide the 3-tuple hash value in
  8475. * toeplitz_hash_2_or_4 field of rx_msdu_start tlv
  8476. * F = Configure the target to provide the 3-tuple hash value in
  8477. * flow_id_toeplitz field of rx_msdu_start tlv
  8478. *
  8479. * The following field definitions describe the format of the 3 tuple hash value
  8480. * message sent from the host to target as part of initialization sequence.
  8481. *
  8482. * Header fields:
  8483. * dword0 - b'7:0 - msg_type: This will be set to
  8484. * 0x16 (HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG)
  8485. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  8486. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  8487. * specified pdev's LMAC ring.
  8488. * b'31:16 - reserved : Reserved for future use
  8489. * dword1 - b'0 - flow_id_toeplitz_field_enable
  8490. * b'1 - toeplitz_hash_2_or_4_field_enable
  8491. * b'31:2 - reserved : Reserved for future use
  8492. * ---------+------+----------------------------------------------------------
  8493. * bit1 | bit0 | Functionality
  8494. * ---------+------+----------------------------------------------------------
  8495. * 0 | 1 | Configure the target to provide the 3 tuple hash value
  8496. * | | in flow_id_toeplitz field
  8497. * ---------+------+----------------------------------------------------------
  8498. * 1 | 0 | Configure the target to provide the 3 tuple hash value
  8499. * | | in toeplitz_hash_2_or_4 field
  8500. * ---------+------+----------------------------------------------------------
  8501. * 1 | 1 | Configure the target to provide the 3 tuple hash value
  8502. * | | in both flow_id_toeplitz & toeplitz_hash_2_or_4 field
  8503. * ---------+------+----------------------------------------------------------
  8504. * 0 | 0 | Configure the target to provide the 5 tuple hash value
  8505. * | | in flow_id_toeplitz field 2 or 4 tuple has value in
  8506. * | | toeplitz_hash_2_or_4 field
  8507. *----------------------------------------------------------------------------
  8508. */
  8509. PREPACK struct htt_h2t_msg_rx_3_tuple_hash_cfg_t {
  8510. A_UINT32 msg_type :8,
  8511. pdev_id :8,
  8512. reserved0 :16;
  8513. A_UINT32 flow_id_toeplitz_field_enable :1,
  8514. toeplitz_hash_2_or_4_field_enable :1,
  8515. reserved1 :30;
  8516. } POSTPACK;
  8517. /* DWORD0 : pdev_id configuration Macros */
  8518. #define HTT_H2T_3_TUPLE_HASH_PDEV_ID_M 0xff00
  8519. #define HTT_H2T_3_TUPLE_HASH_PDEV_ID_S 8
  8520. #define HTT_RX_3_TUPLE_HASH_PDEV_ID_GET(_var) \
  8521. (((_var) & HTT_H2T_3_TUPLE_HASH_PDEV_ID_M) >> \
  8522. HTT_H2T_3_TUPLE_HASH_PDEV_ID_S)
  8523. #define HTT_RX_3_TUPLE_HASH_PDEV_ID_SET(_var, _val) \
  8524. do { \
  8525. HTT_CHECK_SET_VAL(HTT_H2T_3_TUPLE_HASH_PDEV_ID, _val); \
  8526. ((_var) |= ((_val) << HTT_H2T_3_TUPLE_HASH_PDEV_ID_S)); \
  8527. } while (0)
  8528. /* DWORD1: rx 3 tuple hash value reception field configuration Macros */
  8529. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_M 0x1
  8530. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S 0
  8531. #define HTT_FLOW_ID_TOEPLITZ_FIELD_CONFIG_GET(_var) \
  8532. (((_var) & HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_M) >> \
  8533. HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S)
  8534. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_SET(_var, _val) \
  8535. do { \
  8536. HTT_CHECK_SET_VAL(HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG, _val); \
  8537. ((_var) |= ((_val) << HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S)); \
  8538. } while (0)
  8539. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_M 0x2
  8540. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S 1
  8541. #define HTT_TOEPLITZ_2_OR_4_FIELD_CONFIG_GET(_var) \
  8542. (((_var) & HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_M) >> \
  8543. HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S)
  8544. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_SET(_var, _val) \
  8545. do { \
  8546. HTT_CHECK_SET_VAL(HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG, _val); \
  8547. ((_var) |= ((_val) << HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S)); \
  8548. } while (0)
  8549. #define HTT_3_TUPLE_HASH_CFG_REQ_BYTES 8
  8550. /**
  8551. * @brief host --> target Host PA Address Size
  8552. *
  8553. * MSG_TYPE => HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE
  8554. *
  8555. * @details
  8556. * The HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE message is sent by the host to
  8557. * provide the physical start address and size of each of the memory
  8558. * areas within host DDR that the target FW may need to access.
  8559. *
  8560. * For example, the host can use this message to allow the target FW
  8561. * to set up access to the host's pools of TQM link descriptors.
  8562. * The message would appear as follows:
  8563. *
  8564. * |31 24|23 16|15 8|7 0|
  8565. * |----------------+----------------+----------------+----------------|
  8566. * | reserved | num_entries | msg_type |
  8567. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8568. * | mem area 0 size |
  8569. * |----------------+----------------+----------------+----------------|
  8570. * | mem area 0 physical_address_lo |
  8571. * |----------------+----------------+----------------+----------------|
  8572. * | mem area 0 physical_address_hi |
  8573. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8574. * | mem area 1 size |
  8575. * |----------------+----------------+----------------+----------------|
  8576. * | mem area 1 physical_address_lo |
  8577. * |----------------+----------------+----------------+----------------|
  8578. * | mem area 1 physical_address_hi |
  8579. * |----------------+----------------+----------------+----------------|
  8580. * ...
  8581. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8582. * | mem area N size |
  8583. * |----------------+----------------+----------------+----------------|
  8584. * | mem area N physical_address_lo |
  8585. * |----------------+----------------+----------------+----------------|
  8586. * | mem area N physical_address_hi |
  8587. * |----------------+----------------+----------------+----------------|
  8588. *
  8589. * The message is interpreted as follows:
  8590. * dword0 - b'0:7 - msg_type: This will be set to
  8591. * 0x18 (HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE)
  8592. * b'8:15 - number_entries: Indicated the number of host memory
  8593. * areas specified within the remainder of the message
  8594. * b'16:31 - reserved.
  8595. * dword1 - b'0:31 - memory area 0 size in bytes
  8596. * dword2 - b'0:31 - memory area 0 physical address, lower 32 bits
  8597. * dword3 - b'0:31 - memory area 0 physical address, upper 32 bits
  8598. * and similar for memory area 1 through memory area N.
  8599. */
  8600. PREPACK struct htt_h2t_host_paddr_size {
  8601. A_UINT32 msg_type: 8,
  8602. num_entries: 8,
  8603. reserved: 16;
  8604. } POSTPACK;
  8605. PREPACK struct htt_h2t_host_paddr_size_entry_t {
  8606. A_UINT32 size;
  8607. A_UINT32 physical_address_lo;
  8608. A_UINT32 physical_address_hi;
  8609. } POSTPACK;
  8610. #define HTT_H2T_HOST_PADDR_SIZE_ENTRY_SIZE \
  8611. (sizeof(struct htt_h2t_host_paddr_size_entry_t))
  8612. #define HTT_H2T_HOST_PADDR_SIZE_ENTRY_DWORDS \
  8613. (HTT_H2T_HOST_PADDR_SIZE_ENTRY_SIZE >> 2)
  8614. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_M 0x0000FF00
  8615. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S 8
  8616. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_GET(_var) \
  8617. (((_var) & HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_M) >> \
  8618. HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S)
  8619. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_SET(_var, _val) \
  8620. do { \
  8621. HTT_CHECK_SET_VAL(HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES, _val); \
  8622. ((_var) |= ((_val) << HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S)); \
  8623. } while (0)
  8624. /**
  8625. * @brief host --> target Host RXDMA RXOLE PPE register configuration
  8626. *
  8627. * MSG_TYPE => HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG
  8628. *
  8629. * @details
  8630. * The HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG message is sent by the host to
  8631. * provide the PPE DS register confiuration for RXOLE and RXDMA.
  8632. *
  8633. * The message would appear as follows:
  8634. *
  8635. * |31 19|18 |17 |16 |15 |14 |13 9|8|7 0|
  8636. * |---------------------------------+---+---+----------+-+-----------|
  8637. * | reserved |IFO|DNO|DRO|IBO|MIO| RDI |O| msg_type |
  8638. * |---------------------+---+---+---+---+---+----------+-+-----------|
  8639. *
  8640. *
  8641. * The message is interpreted as follows:
  8642. * dword0 - b'0:7 - msg_type: This will be set to
  8643. * 0x19 (HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG)
  8644. * b'8 - override bit to drive MSDUs to PPE ring
  8645. * b'9:13 - REO destination ring indication
  8646. * b'14 - Multi buffer msdu override enable bit
  8647. * b'15 - Intra BSS override
  8648. * b'16 - Decap raw override
  8649. * b'17 - Decap Native wifi override
  8650. * b'18 - IP frag override
  8651. * b'19:31 - reserved
  8652. */
  8653. PREPACK struct htt_h2t_msg_type_rxdma_rxole_ppe_cfg_t {
  8654. A_UINT32 msg_type: 8, /* HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG */
  8655. override: 1,
  8656. reo_destination_indication: 5,
  8657. multi_buffer_msdu_override_en: 1,
  8658. intra_bss_override: 1,
  8659. decap_raw_override: 1,
  8660. decap_nwifi_override: 1,
  8661. ip_frag_override: 1,
  8662. reserved: 13;
  8663. } POSTPACK;
  8664. /* DWORD 0: Override */
  8665. #define HTT_PPE_CFG_OVERRIDE_M 0x00000100
  8666. #define HTT_PPE_CFG_OVERRIDE_S 8
  8667. #define HTT_PPE_CFG_OVERRIDE_GET(_var) \
  8668. (((_var) & HTT_PPE_CFG_OVERRIDE_M) >> \
  8669. HTT_PPE_CFG_OVERRIDE_S)
  8670. #define HTT_PPE_CFG_OVERRIDE_SET(_var, _val) \
  8671. do { \
  8672. HTT_CHECK_SET_VAL(HTT_PPE_CFG_OVERRIDE, _val); \
  8673. ((_var) |= ((_val) << HTT_PPE_CFG_OVERRIDE_S)); \
  8674. } while (0)
  8675. /* DWORD 0: REO Destination Indication*/
  8676. #define HTT_PPE_CFG_REO_DEST_IND_M 0x00003E00
  8677. #define HTT_PPE_CFG_REO_DEST_IND_S 9
  8678. #define HTT_PPE_CFG_REO_DEST_IND_GET(_var) \
  8679. (((_var) & HTT_PPE_CFG_REO_DEST_IND_M) >> \
  8680. HTT_PPE_CFG_REO_DEST_IND_S)
  8681. #define HTT_PPE_CFG_REO_DEST_IND_SET(_var, _val) \
  8682. do { \
  8683. HTT_CHECK_SET_VAL(HTT_PPE_CFG_REO_DEST_IND, _val); \
  8684. ((_var) |= ((_val) << HTT_PPE_CFG_REO_DEST_IND_S)); \
  8685. } while (0)
  8686. /* DWORD 0: Multi buffer MSDU override */
  8687. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_M 0x00004000
  8688. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S 14
  8689. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_GET(_var) \
  8690. (((_var) & HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_M) >> \
  8691. HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S)
  8692. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_SET(_var, _val) \
  8693. do { \
  8694. HTT_CHECK_SET_VAL(HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN, _val); \
  8695. ((_var) |= ((_val) << HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S)); \
  8696. } while (0)
  8697. /* DWORD 0: Intra BSS override */
  8698. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_M 0x00008000
  8699. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S 15
  8700. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_GET(_var) \
  8701. (((_var) & HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_M) >> \
  8702. HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S)
  8703. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_SET(_var, _val) \
  8704. do { \
  8705. HTT_CHECK_SET_VAL(HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN, _val); \
  8706. ((_var) |= ((_val) << HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S)); \
  8707. } while (0)
  8708. /* DWORD 0: Decap RAW override */
  8709. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_M 0x00010000
  8710. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S 16
  8711. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_GET(_var) \
  8712. (((_var) & HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_M) >> \
  8713. HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S)
  8714. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_SET(_var, _val) \
  8715. do { \
  8716. HTT_CHECK_SET_VAL(HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN, _val); \
  8717. ((_var) |= ((_val) << HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S)); \
  8718. } while (0)
  8719. /* DWORD 0: Decap NWIFI override */
  8720. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_M 0x00020000
  8721. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S 17
  8722. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_GET(_var) \
  8723. (((_var) & HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_M) >> \
  8724. HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S)
  8725. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_SET(_var, _val) \
  8726. do { \
  8727. HTT_CHECK_SET_VAL(HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN, _val); \
  8728. ((_var) |= ((_val) << HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S)); \
  8729. } while (0)
  8730. /* DWORD 0: IP frag override */
  8731. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_M 0x00040000
  8732. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S 18
  8733. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_GET(_var) \
  8734. (((_var) & HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_M) >> \
  8735. HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S)
  8736. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_SET(_var, _val) \
  8737. do { \
  8738. HTT_CHECK_SET_VAL(HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN, _val); \
  8739. ((_var) |= ((_val) << HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S)); \
  8740. } while (0)
  8741. /*
  8742. * MSG_TYPE => HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG
  8743. *
  8744. * @details
  8745. * The following field definitions describe the format of the HTT host
  8746. * to target FW VDEV TX RX stats retrieve message.
  8747. * The message specifies the type of stats the host wants to retrieve.
  8748. *
  8749. * |31 27|26 25|24 17|16|15 8|7 0|
  8750. * |-----------------------------------------------------------|
  8751. * | rsvd | R | Periodic Int| E| pdev_id | msg type |
  8752. * |-----------------------------------------------------------|
  8753. * | vdev_id lower bitmask |
  8754. * |-----------------------------------------------------------|
  8755. * | vdev_id upper bitmask |
  8756. * |-----------------------------------------------------------|
  8757. * Header fields:
  8758. * Where:
  8759. * dword0 - b'7:0 - msg_type: This will be set to
  8760. * 0x1a (HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG)
  8761. * b'15:8 - pdev id
  8762. * b'16(E) - Enable/Disable the vdev HW stats
  8763. * b'17:24(PI) - Periodic Interval, units = 8 ms, e.g. 125 -> 1000 ms
  8764. * b'25:26(R) - Reset stats bits
  8765. * 0: don't reset stats
  8766. * 1: reset stats once
  8767. * 2: reset stats at the start of each periodic interval
  8768. * b'27:31 - reserved for future use
  8769. * dword1 - b'0:31 - vdev_id lower bitmask
  8770. * dword2 - b'0:31 - vdev_id upper bitmask
  8771. */
  8772. PREPACK struct htt_h2t_vdevs_txrx_stats_cfg {
  8773. A_UINT32 msg_type :8,
  8774. pdev_id :8,
  8775. enable :1,
  8776. periodic_interval :8,
  8777. reset_stats_bits :2,
  8778. reserved0 :5;
  8779. A_UINT32 vdev_id_lower_bitmask;
  8780. A_UINT32 vdev_id_upper_bitmask;
  8781. } POSTPACK;
  8782. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_M 0xFF00
  8783. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S 8
  8784. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_GET(_var) \
  8785. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_M) >> \
  8786. HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S)
  8787. #define HTT_RX_VDEVS_TXRX_STATS_PDEV_ID_SET(_var, _val) \
  8788. do { \
  8789. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID, _val); \
  8790. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S)); \
  8791. } while (0)
  8792. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_M 0x10000
  8793. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S 16
  8794. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_GET(_var) \
  8795. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_ENABLE_M) >> \
  8796. HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S)
  8797. #define HTT_RX_VDEVS_TXRX_STATS_ENABLE_SET(_var, _val) \
  8798. do { \
  8799. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_ENABLE, _val); \
  8800. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S)); \
  8801. } while (0)
  8802. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_M 0x1FE0000
  8803. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S 17
  8804. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_GET(_var) \
  8805. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_M) >> \
  8806. HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S)
  8807. #define HTT_RX_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_SET(_var, _val) \
  8808. do { \
  8809. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL, _val); \
  8810. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S)); \
  8811. } while (0)
  8812. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_M 0x6000000
  8813. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S 25
  8814. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_GET(_var) \
  8815. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_M) >> \
  8816. HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S)
  8817. #define HTT_RX_VDEVS_TXRX_STATS_RESET_STATS_BITS_SET(_var, _val) \
  8818. do { \
  8819. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS, _val); \
  8820. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S)); \
  8821. } while (0)
  8822. /*
  8823. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ
  8824. *
  8825. * @details
  8826. * The SAWF_DEF_QUEUES_MAP_REQ message is sent by the host to link
  8827. * the default MSDU queues for one of the TIDs within the specified peer
  8828. * to the specified service class.
  8829. * The TID is indirectly specified - each service class is associated
  8830. * with a TID. All default MSDU queues for this peer-TID will be
  8831. * linked to the service class in question.
  8832. *
  8833. * |31 16|15 8|7 0|
  8834. * |------------------------------+--------------+--------------|
  8835. * | peer ID | svc class ID | msg type |
  8836. * |------------------------------------------------------------|
  8837. * Header fields:
  8838. * dword0 - b'7:0 - msg_type: This will be set to
  8839. * 0x1c (HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ)
  8840. * b'15:8 - service class ID
  8841. * b'31:16 - peer ID
  8842. */
  8843. PREPACK struct htt_h2t_sawf_def_queues_map_req {
  8844. A_UINT32 msg_type :8,
  8845. svc_class_id :8,
  8846. peer_id :16;
  8847. } POSTPACK;
  8848. #define HTT_SAWF_DEF_QUEUES_MAP_REQ_BYTES 4
  8849. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_M 0x0000FF00
  8850. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S 8
  8851. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_GET(_var) \
  8852. (((_var) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_M) >> \
  8853. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S)
  8854. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_SET(_var, _val) \
  8855. do { \
  8856. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID, _val); \
  8857. ((_var) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S));\
  8858. } while (0)
  8859. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_M 0xFFFF0000
  8860. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S 16
  8861. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_GET(_var) \
  8862. (((_var) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_M) >> \
  8863. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S)
  8864. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_SET(_var, _val) \
  8865. do { \
  8866. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID, _val); \
  8867. ((_var) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S)); \
  8868. } while (0)
  8869. /*
  8870. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ
  8871. *
  8872. * @details
  8873. * The SAWF_DEF_QUEUES_UNMAP_REQ message is sent by the host to
  8874. * remove the linkage of the specified peer-TID's MSDU queues to
  8875. * service classes.
  8876. *
  8877. * |31 16|15 8|7 0|
  8878. * |------------------------------+--------------+--------------|
  8879. * | peer ID | svc class ID | msg type |
  8880. * |------------------------------------------------------------|
  8881. * Header fields:
  8882. * dword0 - b'7:0 - msg_type: This will be set to
  8883. * 0x1d (HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ)
  8884. * b'15:8 - service class ID
  8885. * b'31:16 - peer ID
  8886. * A HTT_H2T_SAWF_DEF_QUEUES_UNMAP_PEER_ID_WILDCARD
  8887. * value for peer ID indicates that the target should
  8888. * apply the UNMAP_REQ to all peers.
  8889. */
  8890. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_PEER_ID_WILDCARD 0xff
  8891. PREPACK struct htt_h2t_sawf_def_queues_unmap_req {
  8892. A_UINT32 msg_type :8,
  8893. svc_class_id :8,
  8894. peer_id :16;
  8895. } POSTPACK;
  8896. #define HTT_SAWF_DEF_QUEUES_UNMAP_REQ_BYTES 4
  8897. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_M 0x0000FF00
  8898. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S 8
  8899. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_GET(word0) \
  8900. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_M) >> \
  8901. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S)
  8902. #define HTT_RX_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_SET(word0, _val) \
  8903. do { \
  8904. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID, _val); \
  8905. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S)); \
  8906. } while (0)
  8907. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_M 0xFFFF0000
  8908. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S 16
  8909. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_GET(word0) \
  8910. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_M) >> \
  8911. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S)
  8912. #define HTT_RX_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_SET(word0, _val) \
  8913. do { \
  8914. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID, _val); \
  8915. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S)); \
  8916. } while (0)
  8917. /*
  8918. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ
  8919. *
  8920. * @details
  8921. * The SAWF_DEF_QUEUES_MAP_REPORT_REQ message is sent by the host to
  8922. * request the target to report what service class the default MSDU queues
  8923. * of the specified TIDs within the peer are linked to.
  8924. * The target will respond with a SAWF_DEF_QUEUES_MAP_REPORT_CONF message
  8925. * to report what service class (if any) the default MSDU queues for
  8926. * each of the specified TIDs are linked to.
  8927. *
  8928. * |31 16|15 8|7 1| 0|
  8929. * |------------------------------+--------------+--------------|
  8930. * | peer ID | TID mask | msg type |
  8931. * |------------------------------------------------------------|
  8932. * | reserved |ETO|
  8933. * |------------------------------------------------------------|
  8934. * Header fields:
  8935. * dword0 - b'7:0 - msg_type: This will be set to
  8936. * 0x1e (HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ)
  8937. * b'15:8 - TID mask
  8938. * b'31:16 - peer ID
  8939. * dword1 - b'0 - "Existing Tids Only" flag
  8940. * If this flag is set, the DEF_QUEUES_MAP_REPORT_CONF
  8941. * message generated by this REQ will only show the
  8942. * mapping for TIDs that actually exist in the target's
  8943. * peer object.
  8944. * Any TIDs that are covered by a MAP_REQ but which
  8945. * do not actually exist will be shown as being
  8946. * unmapped (i.e. svc class ID 0xff).
  8947. * If this flag is cleared, the MAP_REPORT_CONF message
  8948. * will consider not only the mapping of TIDs currently
  8949. * existing in the peer, but also the mapping that will
  8950. * be applied for any TID objects created within this
  8951. * peer in the future.
  8952. * b'31:1 - reserved for future use
  8953. */
  8954. PREPACK struct htt_h2t_sawf_def_queues_map_report_req {
  8955. A_UINT32 msg_type :8,
  8956. tid_mask :8,
  8957. peer_id :16;
  8958. A_UINT32 existing_tids_only:1,
  8959. reserved :31;
  8960. } POSTPACK;
  8961. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_REQ_BYTES 8
  8962. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_M 0x0000FF00
  8963. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S 8
  8964. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_GET(word0) \
  8965. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_M) >> \
  8966. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S)
  8967. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_SET(word0, _val) \
  8968. do { \
  8969. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK, _val); \
  8970. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S));\
  8971. } while (0)
  8972. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_M 0xFFFF0000
  8973. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S 16
  8974. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_GET(word0) \
  8975. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_M) >> \
  8976. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S)
  8977. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_SET(word0, _val) \
  8978. do { \
  8979. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID, _val); \
  8980. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S)); \
  8981. } while (0)
  8982. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_M 0x00000001
  8983. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S 0
  8984. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_GET(word1) \
  8985. (((word1) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_M) >> \
  8986. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S)
  8987. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_SET(word1, _val) \
  8988. do { \
  8989. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY, _val); \
  8990. ((word1) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S)); \
  8991. } while (0)
  8992. /**
  8993. * @brief Format of shared memory between Host and Target
  8994. * for UMAC recovery feature messaging.
  8995. * @details
  8996. * This is shared memory between Host and Target allocated
  8997. * and used in chips where UMAC recovery feature is supported.
  8998. * This shared memory is allocated per SOC level by Host since each
  8999. * SOC's target Q6FW needs to communicate independently to the Host
  9000. * through its own shared memory.
  9001. * If target sets a bit in t2h_msg (provided it's valid bit offset)
  9002. * then host interprets it as a new message from target.
  9003. * Host clears that particular read bit in t2h_msg after each read
  9004. * operation. It is vice versa for h2t_msg. At any given point
  9005. * of time there is expected to be only one bit set
  9006. * either in t2h_msg or h2t_msg (referring to valid bit offset).
  9007. *
  9008. * The message is interpreted as follows:
  9009. * dword0 - b'0:31 - magic_num: Magic number for the shared memory region
  9010. * added for debuggability purpose.
  9011. * dword1 - b'0 - do_pre_reset
  9012. * b'1 - do_post_reset_start
  9013. * b'2 - do_post_reset_complete
  9014. * b'3 - initiate_umac_recovery
  9015. * b'4 - initiate_target_recovery_sync_using_umac
  9016. * b'5:31 - rsvd_t2h
  9017. * dword2 - b'0 - pre_reset_done
  9018. * b'1 - post_reset_start_done
  9019. * b'2 - post_reset_complete_done
  9020. * b'3 - start_pre_reset (deprecated)
  9021. * b'4:31 - rsvd_h2t
  9022. */
  9023. PREPACK typedef struct {
  9024. /** Magic number added for debuggability. */
  9025. A_UINT32 magic_num;
  9026. union {
  9027. /*
  9028. * BIT [0] :- T2H msg to do pre-reset
  9029. * BIT [1] :- T2H msg to do post-reset start
  9030. * BIT [2] :- T2H msg to do post-reset complete
  9031. * BIT [3] :- T2H msg to indicate to Host that
  9032. * a trigger request for MLO UMAC Recovery
  9033. * is received for UMAC hang.
  9034. * BIT [4] :- T2H msg to indicate to Host that
  9035. * a trigger request for MLO UMAC Recovery
  9036. * is received for Mode-1 Target Recovery.
  9037. * BIT [31 : 5] :- reserved
  9038. */
  9039. A_UINT32 t2h_msg;
  9040. struct {
  9041. A_UINT32
  9042. do_pre_reset: 1, /* BIT [0] */
  9043. do_post_reset_start: 1, /* BIT [1] */
  9044. do_post_reset_complete: 1, /* BIT [2] */
  9045. initiate_umac_recovery: 1, /* BIT [3] */
  9046. initiate_target_recovery_sync_using_umac: 1, /* BIT [4] */
  9047. rsvd_t2h: 27; /* BIT [31:5] */
  9048. };
  9049. };
  9050. union {
  9051. /*
  9052. * BIT [0] :- H2T msg to send pre-reset done
  9053. * BIT [1] :- H2T msg to send post-reset start done
  9054. * BIT [2] :- H2T msg to send post-reset complete done
  9055. * BIT [3] :- H2T msg to start pre-reset. This is deprecated.
  9056. * BIT [31 : 4] :- reserved
  9057. */
  9058. A_UINT32 h2t_msg;
  9059. struct {
  9060. A_UINT32 pre_reset_done : 1, /* BIT [0] */
  9061. post_reset_start_done : 1, /* BIT [1] */
  9062. post_reset_complete_done : 1, /* BIT [2] */
  9063. start_pre_reset : 1, /* BIT [3] */
  9064. rsvd_h2t : 28; /* BIT [31 : 4] */
  9065. };
  9066. };
  9067. } POSTPACK htt_umac_hang_recovery_msg_shmem_t;
  9068. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_BYTES \
  9069. (sizeof(htt_umac_hang_recovery_msg_shmem_t))
  9070. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DWORDS \
  9071. (HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_BYTES >> 2)
  9072. /* dword1 - b'0 - do_pre_reset */
  9073. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_M 0x00000001
  9074. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_S 0
  9075. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_GET(word1) \
  9076. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_M) >> \
  9077. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_S)
  9078. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_SET(word1, _val) \
  9079. do { \
  9080. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET, _val); \
  9081. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_S));\
  9082. } while (0)
  9083. /* dword1 - b'1 - do_post_reset_start */
  9084. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_M 0x00000002
  9085. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_S 1
  9086. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_GET(word1) \
  9087. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_M) >> \
  9088. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_S)
  9089. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_SET(word1, _val) \
  9090. do { \
  9091. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START, _val); \
  9092. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_S));\
  9093. } while (0)
  9094. /* dword1 - b'2 - do_post_reset_complete */
  9095. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_M 0x00000004
  9096. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_S 2
  9097. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_GET(word1) \
  9098. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_M) >> \
  9099. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_S)
  9100. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_SET(word1, _val) \
  9101. do { \
  9102. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE, _val); \
  9103. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_S));\
  9104. } while (0)
  9105. /* dword1 - b'3 - initiate_umac_recovery */
  9106. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_M 0x00000008
  9107. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_S 3
  9108. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_GET(word1) \
  9109. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_M) >> \
  9110. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_S)
  9111. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_SET(word1, _val) \
  9112. do { \
  9113. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY, _val); \
  9114. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_S));\
  9115. } while (0)
  9116. /* dword1 - b'4 - initiate_target_recovery_sync_using_umac */
  9117. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_M 0x00000010
  9118. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_S 4
  9119. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_GET(word1) \
  9120. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_M) >> \
  9121. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_S)
  9122. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_SET(word1, _val) \
  9123. do { \
  9124. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC, _val); \
  9125. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_S));\
  9126. } while (0)
  9127. /* dword2 - b'0 - pre_reset_done */
  9128. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_M 0x00000001
  9129. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_S 0
  9130. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_GET(word2) \
  9131. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_M) >> \
  9132. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_S)
  9133. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_SET(word2, _val) \
  9134. do { \
  9135. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE, _val); \
  9136. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_S));\
  9137. } while (0)
  9138. /* dword2 - b'1 - post_reset_start_done */
  9139. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_M 0x00000002
  9140. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_S 1
  9141. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_GET(word2) \
  9142. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_M) >> \
  9143. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_S)
  9144. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_SET(word2, _val) \
  9145. do { \
  9146. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE, _val); \
  9147. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_S));\
  9148. } while (0)
  9149. /* dword2 - b'2 - post_reset_complete_done */
  9150. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_M 0x00000004
  9151. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_S 2
  9152. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_GET(word2) \
  9153. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_M) >> \
  9154. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_S)
  9155. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_SET(word2, _val) \
  9156. do { \
  9157. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE, _val); \
  9158. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_S));\
  9159. } while (0)
  9160. /* dword2 - b'3 - start_pre_reset */
  9161. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_M 0x00000008
  9162. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_S 3
  9163. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_GET(word2) \
  9164. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_M) >> \
  9165. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_S)
  9166. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_SET(word2, _val) \
  9167. do { \
  9168. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET, _val); \
  9169. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_S));\
  9170. } while (0)
  9171. /**
  9172. * @brief HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP message
  9173. *
  9174. * @details
  9175. * The HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP message is sent
  9176. * by the host to provide prerequisite info to target for the UMAC hang
  9177. * recovery feature.
  9178. * The info sent in this H2T message are T2H message method, H2T message
  9179. * method, T2H MSI interrupt number and physical start address, size of
  9180. * the shared memory (refers to the shared memory dedicated for messaging
  9181. * between host and target when the DUT is in UMAC hang recovery mode).
  9182. * This H2T message is expected to be only sent if the WMI service bit
  9183. * WMI_SERVICE_UMAC_HANG_RECOVERY_SUPPORT was firstly indicated by the target.
  9184. *
  9185. * |31 16|15 12|11 8|7 0|
  9186. * |-------------------------------+--------------+--------------+------------|
  9187. * | reserved |h2t msg method|t2h msg method| msg_type |
  9188. * |--------------------------------------------------------------------------|
  9189. * | t2h msi interrupt number |
  9190. * |--------------------------------------------------------------------------|
  9191. * | shared memory area size |
  9192. * |--------------------------------------------------------------------------|
  9193. * | shared memory area physical address low |
  9194. * |--------------------------------------------------------------------------|
  9195. * | shared memory area physical address high |
  9196. * |--------------------------------------------------------------------------|
  9197. *
  9198. * The message is interpreted as follows:
  9199. * dword0 - b'0:7 - msg_type
  9200. * (HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP)
  9201. * b'8:11 - t2h_msg_method: indicates method to be used for
  9202. * T2H communication in UMAC hang recovery mode.
  9203. * Value zero indicates MSI interrupt (default method).
  9204. * Refer to htt_umac_hang_recovery_msg_method enum.
  9205. * b'12:15 - h2t_msg_method: indicates method to be used for
  9206. * H2T communication in UMAC hang recovery mode.
  9207. * Value zero indicates polling by target for this h2t msg
  9208. * during UMAC hang recovery mode.
  9209. * Refer to htt_umac_hang_recovery_msg_method enum.
  9210. * b'16:31 - reserved.
  9211. * dword1 - b'0:31 - t2h_msi_data: MSI data to be used for
  9212. * T2H communication in UMAC hang recovery mode.
  9213. * dword2 - b'0:31 - size: size of shared memory dedicated for messaging
  9214. * only when in UMAC hang recovery mode.
  9215. * This refers to size in bytes.
  9216. * dword3 - b'0:31 - physical_address_lo: lower 32 bit physical address
  9217. * of the shared memory dedicated for messaging only when
  9218. * in UMAC hang recovery mode.
  9219. * dword4 - b'0:31 - physical_address_hi: higher 32 bit physical address
  9220. * of the shared memory dedicated for messaging only when
  9221. * in UMAC hang recovery mode.
  9222. */
  9223. /* t2h_msg_method and h2t_msg_method */
  9224. enum htt_umac_hang_recovery_msg_method {
  9225. htt_umac_hang_recovery_msg_t2h_msi_and_h2t_polling = 0,
  9226. };
  9227. PREPACK typedef struct {
  9228. A_UINT32 msg_type : 8,
  9229. t2h_msg_method : 4,
  9230. h2t_msg_method : 4,
  9231. reserved : 16;
  9232. A_UINT32 t2h_msi_data;
  9233. /* size bytes and physical address of shared memory. */
  9234. struct htt_h2t_host_paddr_size_entry_t msg_shared_mem;
  9235. } POSTPACK htt_h2t_umac_hang_recovery_prerequisite_setup_t;
  9236. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_BYTES \
  9237. (sizeof(htt_h2t_umac_hang_recovery_prerequisite_setup_t))
  9238. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_DWORDS \
  9239. (HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_BYTES >> 2)
  9240. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_M 0x00000F00
  9241. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_S 8
  9242. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_GET(word0) \
  9243. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_M) >> \
  9244. HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_S)
  9245. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_SET(word0, _val) \
  9246. do { \
  9247. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD, _val); \
  9248. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_S));\
  9249. } while (0)
  9250. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_M 0x0000F000
  9251. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_S 12
  9252. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_GET(word0) \
  9253. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_M) >> \
  9254. HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_S)
  9255. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_SET(word0, _val) \
  9256. do { \
  9257. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD, _val); \
  9258. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_S));\
  9259. } while (0)
  9260. /**
  9261. * @brief HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET message
  9262. *
  9263. * @details
  9264. * The HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET is a SOC level
  9265. * HTT message sent by the host to indicate that the target needs to start the
  9266. * UMAC hang recovery feature from the point of pre-reset routine.
  9267. * The purpose of this H2T message is to have host synchronize and trigger
  9268. * UMAC recovery across all targets.
  9269. * The info sent in this H2T message is the flag to indicate whether the
  9270. * target needs to execute UMAC-recovery in context of the Initiator or
  9271. * Non-Initiator.
  9272. * This H2T message is expected to be sent as response to the
  9273. * initiate_umac_recovery indication from the Initiator target attached to
  9274. * this same host.
  9275. * This H2T message is expected to be only sent if the WMI service bit
  9276. * WMI_SERVICE_UMAC_HANG_RECOVERY_SUPPORT was firstly indicated by the target
  9277. * and HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP was sent
  9278. * beforehand.
  9279. *
  9280. * |31 10|9|8|7 0|
  9281. * |-----------------------------------------------------------|
  9282. * | reserved |U|I| msg_type |
  9283. * |-----------------------------------------------------------|
  9284. * Where:
  9285. * I = is_initiator
  9286. * U = is_umac_hang
  9287. *
  9288. * The message is interpreted as follows:
  9289. * dword0 - b'0:7 - msg_type
  9290. * (HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET)
  9291. * b'8 - is_initiator: indicates whether the target needs to
  9292. * execute the UMAC-recovery in context of the Initiator or
  9293. * Non-Initiator.
  9294. * The value zero indicates this target is Non-Initiator.
  9295. * b'9 - is_umac_hang: indicates whether MLO UMAC recovery
  9296. * executed in context of UMAC hang or Target recovery.
  9297. * b'10:31 - reserved.
  9298. */
  9299. PREPACK typedef struct {
  9300. A_UINT32 msg_type : 8,
  9301. is_initiator : 1,
  9302. is_umac_hang : 1,
  9303. reserved : 22;
  9304. } POSTPACK htt_h2t_umac_hang_recovery_start_pre_reset_t;
  9305. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_BYTES \
  9306. (sizeof(htt_h2t_umac_hang_recovery_start_pre_reset_t))
  9307. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_DWORDS \
  9308. (HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_BYTES >> 2)
  9309. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_M 0x00000100
  9310. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_S 8
  9311. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_GET(word0) \
  9312. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_M) >> \
  9313. HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_S)
  9314. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_SET(word0, _val) \
  9315. do { \
  9316. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR, _val); \
  9317. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_S));\
  9318. } while (0)
  9319. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_M 0x00000200
  9320. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_S 9
  9321. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_GET(word0) \
  9322. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_M) >> \
  9323. HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_S)
  9324. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_SET(word0, _val) \
  9325. do { \
  9326. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG, _val); \
  9327. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_S));\
  9328. } while (0)
  9329. /*
  9330. * @brief host -> target HTT RX_CCE_SUPER_RULE_SETUP message
  9331. *
  9332. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP
  9333. *
  9334. * @details
  9335. * Host sends RX_CCE_SUPER_RULE setup message to target, in order to request,
  9336. * install or uninstall rx cce super rules to match certain kind of packets
  9337. * with specific parameters. Target sets up HW registers based on setup message
  9338. * and always confirms back to Host.
  9339. *
  9340. * The message would appear as follows:
  9341. * |31 24|23 16|15 8|7 0|
  9342. * |-----------------+-----------------+-----------------+-----------------|
  9343. * | reserved | operation | pdev_id | msg_type |
  9344. * |-----------------------------------------------------------------------|
  9345. * | cce_super_rule_param[0] |
  9346. * |-----------------------------------------------------------------------|
  9347. * | cce_super_rule_param[1] |
  9348. * |-----------------------------------------------------------------------|
  9349. *
  9350. * The message is interpreted as follows:
  9351. * dword0 - b'0:7 - msg_type: This will be set to
  9352. * 0x23 (HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP)
  9353. * b'8:15 - pdev_id: Identify which pdev RX_CCE_SUPER_RULE is for
  9354. * b'16:23 - operation: Identify operation to be taken,
  9355. * 0: HTT_RX_CCE_SUPER_RULE_SETUP_REQUEST
  9356. * 1: HTT_RX_CCE_SUPER_RULE_INSTALL
  9357. * 2: HTT_RX_CCE_SUPER_RULE_RELEASE
  9358. * b'24:31 - reserved
  9359. * dword1~10 - cce_super_rule_param[0]:
  9360. * contains parameters used to setup RX_CCE_SUPER_RULE_0
  9361. * dword11~20 - cce_super_rule_param[1]:
  9362. * contains parameters used to setup RX_CCE_SUPER_RULE_1
  9363. *
  9364. * Each cce_super_rule_param structure would appear as follows:
  9365. * |31 24|23 16|15 8|7 0|
  9366. * |-----------------+-----------------+-----------------+-----------------|
  9367. * |src_ipv6_addr[3] |src_ipv6_addr[2] |src_ipv6_addr[1] |src_ipv6_addr[0] |
  9368. * |/src_ipv4_addr[3]|/src_ipv4_addr[2]|/src_ipv4_addr[1]|/src_ipv4_addr[0]|
  9369. * |-----------------------------------------------------------------------|
  9370. * |src_ipv6_addr[7] |src_ipv6_addr[6] |src_ipv6_addr[5] |src_ipv6_addr[4] |
  9371. * |-----------------------------------------------------------------------|
  9372. * |src_ipv6_addr[11]|src_ipv6_addr[10]|src_ipv6_addr[9] |src_ipv6_addr[8] |
  9373. * |-----------------------------------------------------------------------|
  9374. * |src_ipv6_addr[15]|src_ipv6_addr[14]|src_ipv6_addr[13]|src_ipv6_addr[12]|
  9375. * |-----------------------------------------------------------------------|
  9376. * |dst_ipv6_addr[3] |dst_ipv6_addr[2] |dst_ipv6_addr[1] |dst_ipv6_addr[0] |
  9377. * |/dst_ipv4_addr[3]|/dst_ipv4_addr[2]|/dst_ipv4_addr[1]|/dst_ipv4_addr[0]|
  9378. * |-----------------------------------------------------------------------|
  9379. * |dst_ipv6_addr[7] |dst_ipv6_addr[6] |dst_ipv6_addr[5] |dst_ipv6_addr[4] |
  9380. * |-----------------------------------------------------------------------|
  9381. * |dst_ipv6_addr[11]|dst_ipv6_addr[10]|dst_ipv6_addr[9] |dst_ipv6_addr[8] |
  9382. * |-----------------------------------------------------------------------|
  9383. * |dst_ipv6_addr[15]|dst_ipv6_addr[14]|dst_ipv6_addr[13]|dst_ipv6_addr[12]|
  9384. * |-----------------------------------------------------------------------|
  9385. * | is_valid | l4_type | l3_type |
  9386. * |-----------------------------------------------------------------------|
  9387. * | l4_dst_port | l4_src_port |
  9388. * |-----------------------------------------------------------------------|
  9389. *
  9390. * The cce_super_rule_param[0] structure is interpreted as follows:
  9391. * dword1 - b'0:7 - src_ipv6_addr[0]: b'120:127 of source ipv6 address
  9392. * (or src_ipv4_addr[0]: b'24:31 of source ipv4 address,
  9393. * in case of ipv4)
  9394. * b'8:15 - src_ipv6_addr[1]: b'112:119 of source ipv6 address
  9395. * (or src_ipv4_addr[1]: b'16:23 of source ipv4 address,
  9396. * in case of ipv4)
  9397. * b'16:23 - src_ipv6_addr[2]: b'104:111 of source ipv6 address
  9398. * (or src_ipv4_addr[2]: b'8:15 of source ipv4 address,
  9399. * in case of ipv4)
  9400. * b'24:31 - src_ipv6_addr[3]: b'96:103 of source ipv6 address
  9401. * (or src_ipv4_addr[3]: b'0:7 of source ipv4 address,
  9402. * in case of ipv4)
  9403. * dword2 - b'0:7 - src_ipv6_addr[4]: b'88:95 of source ipv6 address
  9404. * b'8:15 - src_ipv6_addr[5]: b'80:87 of source ipv6 address
  9405. * b'16:23 - src_ipv6_addr[6]: b'72:79 of source ipv6 address
  9406. * b'24:31 - src_ipv6_addr[7]: b'64:71 of source ipv6 address
  9407. * dword3 - b'0:7 - src_ipv6_addr[8]: b'56:63 of source ipv6 address
  9408. * b'8:15 - src_ipv6_addr[9]: b'48:55 of source ipv6 address
  9409. * b'16:23 - src_ipv6_addr[10]: b'40:47 of source ipv6 address
  9410. * b'24:31 - src_ipv6_addr[11]: b'32:39 of source ipv6 address
  9411. * dword4 - b'0:7 - src_ipv6_addr[12]: b'24:31 of source ipv6 address
  9412. * b'8:15 - src_ipv6_addr[13]: b'16:23 of source ipv6 address
  9413. * b'16:23 - src_ipv6_addr[14]: b'8:15 of source ipv6 address
  9414. * b'24:31 - src_ipv6_addr[15]: b'0:7 of source ipv6 address
  9415. * dword5 - b'0:7 - dst_ipv6_addr[0]: b'120:127 of destination ipv6 address
  9416. * (or dst_ipv4_addr[0]: b'24:31 of destination
  9417. * ipv4 address, in case of ipv4)
  9418. * b'8:15 - dst_ipv6_addr[1]: b'112:119 of destination ipv6 address
  9419. * (or dst_ipv4_addr[1]: b'16:23 of destination
  9420. * ipv4 address, in case of ipv4)
  9421. * b'16:23 - dst_ipv6_addr[2]: b'104:111 of destination ipv6 address
  9422. * (or dst_ipv4_addr[2]: b'8:15 of destination
  9423. * ipv4 address, in case of ipv4)
  9424. * b'24:31 - dst_ipv6_addr[3]: b'96:103 of destination ipv6 address
  9425. * (or dst_ipv4_addr[3]: b'0:7 of destination
  9426. * ipv4 address, in case of ipv4)
  9427. * dword6 - b'0:7 - dst_ipv6_addr[4]: b'88:95 of destination ipv6 address
  9428. * b'8:15 - dst_ipv6_addr[5]: b'80:87 of destination ipv6 address
  9429. * b'16:23 - dst_ipv6_addr[6]: b'72:79 of destination ipv6 address
  9430. * b'24:31 - dst_ipv6_addr[7]: b'64:71 of destination ipv6 address
  9431. * dword7 - b'0:7 - dst_ipv6_addr[8]: b'56:63 of destination ipv6 address
  9432. * b'8:15 - dst_ipv6_addr[9]: b'48:55 of destination ipv6 address
  9433. * b'16:23 - dst_ipv6_addr[10]: b'40:47 of destination ipv6 address
  9434. * b'24:31 - dst_ipv6_addr[11]: b'32:39 of destination ipv6 address
  9435. * dword8 - b'0:7 - dst_ipv6_addr[12]: b'24:31 of destination ipv6 address
  9436. * b'8:15 - dst_ipv6_addr[13]: b'16:23 of destination ipv6 address
  9437. * b'16:23 - dst_ipv6_addr[14]: b'8:15 of destination ipv6 address
  9438. * b'24:31 - dst_ipv6_addr[15]: b'0:7 of destination ipv6 address
  9439. * dword9 - b'0:15 - l3_type: type of L3 protocol, indicating L3 protocol used
  9440. * 0x0008: ipv4
  9441. * 0xdd86: ipv6
  9442. * b'16:23 - l4_type: type of L4 protocol, indicating L4 protocol used
  9443. * 6: TCP
  9444. * 17: UDP
  9445. * b'24:31 - is_valid: indicate whether this parameter is valid
  9446. * 0: invalid
  9447. * 1: valid
  9448. * dword10 - b'0:15 - l4_src_port: TCP/UDP source port field
  9449. * b'16:31 - l4_dst_port: TCP/UDP destination port field
  9450. *
  9451. * The cce_super_rule_param[1] structure is similar.
  9452. */
  9453. #define HTT_RX_CCE_SUPER_RULE_SETUP_NUM 2
  9454. enum htt_rx_cce_super_rule_setup_operation {
  9455. HTT_RX_CCE_SUPER_RULE_SETUP_REQUEST = 0,
  9456. HTT_RX_CCE_SUPER_RULE_INSTALL,
  9457. HTT_RX_CCE_SUPER_RULE_RELEASE,
  9458. /* All operation should be before this */
  9459. HTT_RX_CCE_SUPER_RULE_SETUP_INVALID_OPERATION,
  9460. };
  9461. typedef struct {
  9462. union {
  9463. A_UINT8 src_ipv4_addr[4];
  9464. A_UINT8 src_ipv6_addr[16];
  9465. };
  9466. union {
  9467. A_UINT8 dst_ipv4_addr[4];
  9468. A_UINT8 dst_ipv6_addr[16];
  9469. };
  9470. A_UINT32 l3_type: 16,
  9471. l4_type: 8,
  9472. is_valid: 8;
  9473. A_UINT32 l4_src_port: 16,
  9474. l4_dst_port: 16;
  9475. } htt_rx_cce_super_rule_param_t;
  9476. PREPACK struct htt_rx_cce_super_rule_setup_t {
  9477. A_UINT32 msg_type: 8,
  9478. pdev_id: 8,
  9479. operation: 8,
  9480. reserved: 8;
  9481. htt_rx_cce_super_rule_param_t
  9482. cce_super_rule_param[HTT_RX_CCE_SUPER_RULE_SETUP_NUM];
  9483. } POSTPACK;
  9484. #define HTT_RX_CCE_SUPER_RULE_SETUP_SZ \
  9485. (sizeof(struct htt_rx_cce_super_rule_setup_t))
  9486. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_M 0x0000ff00
  9487. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_S 8
  9488. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_GET(_var) \
  9489. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_M) >> \
  9490. HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_S)
  9491. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_SET(_var, _val) \
  9492. do { \
  9493. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID, _val); \
  9494. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_S)); \
  9495. } while (0)
  9496. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_M 0x00ff0000
  9497. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_S 16
  9498. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_GET(_var) \
  9499. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_M) >> \
  9500. HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_S)
  9501. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_SET(_var, _val) \
  9502. do { \
  9503. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION, _val); \
  9504. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_S)); \
  9505. } while (0)
  9506. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_M 0x0000ffff
  9507. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_S 0
  9508. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_GET(_var) \
  9509. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_M) >> \
  9510. HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_S)
  9511. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_SET(_var, _val) \
  9512. do { \
  9513. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE, _val); \
  9514. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_S)); \
  9515. } while (0)
  9516. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_M 0x00ff0000
  9517. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_S 16
  9518. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_GET(_var) \
  9519. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_M) >> \
  9520. HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_S)
  9521. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_SET(_var, _val) \
  9522. do { \
  9523. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE, _val); \
  9524. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_S)); \
  9525. } while (0)
  9526. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_M 0xff000000
  9527. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_S 24
  9528. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_GET(_var) \
  9529. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_M) >> \
  9530. HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_S)
  9531. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_SET(_var, _val) \
  9532. do { \
  9533. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID, _val); \
  9534. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_S)); \
  9535. } while (0)
  9536. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_M 0x0000ffff
  9537. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_S 0
  9538. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_GET(_var) \
  9539. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_M) >> \
  9540. HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_S)
  9541. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_SET(_var, _val) \
  9542. do { \
  9543. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT, _val); \
  9544. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_S)); \
  9545. } while (0)
  9546. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_M 0xffff0000
  9547. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_S 16
  9548. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_GET(_var) \
  9549. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_M) >> \
  9550. HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_S)
  9551. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_SET(_var, _val) \
  9552. do { \
  9553. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT, _val); \
  9554. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_S)); \
  9555. } while (0)
  9556. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV4_ADDR_ARRAY_GET(_ptr, _array) \
  9557. do { \
  9558. A_MEMCPY(_array, _ptr, 4); \
  9559. } while (0)
  9560. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV4_ADDR_ARRAY_SET(_ptr, _array) \
  9561. do { \
  9562. A_MEMCPY(_ptr, _array, 4); \
  9563. } while (0)
  9564. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV6_ADDR_ARRAY_GET(_ptr, _array) \
  9565. do { \
  9566. A_MEMCPY(_array, _ptr, 16); \
  9567. } while (0)
  9568. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV6_ADDR_ARRAY_SET(_ptr, _array) \
  9569. do { \
  9570. A_MEMCPY(_ptr, _array, 16); \
  9571. } while (0)
  9572. /**
  9573. * htt_h2t_primary_link_peer_status_type -
  9574. * Unique number for each status or reasons
  9575. * The status reasons can go up to 255 max
  9576. */
  9577. enum htt_h2t_primary_link_peer_status_type {
  9578. /* Host Primary Link Peer migration Success */
  9579. HTT_H2T_PRIMARY_LINK_PEER_MIGRATION_OK = 0,
  9580. /* keep this last */
  9581. /* Host Primary Link Peer migration Fail */
  9582. HTT_H2T_PRIMARY_LINK_PEER_MIGRATION_FAIL = 254,
  9583. HTT_H2T_PRIMARY_LINK_PEER_MIGRATION_NUM_STATUS = 255
  9584. };
  9585. /**
  9586. * @brief host -> Primary peer migration completion message from host
  9587. *
  9588. * MSG_TYPE => HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_RESP
  9589. *
  9590. * @details
  9591. * HTT_H2T_MSG_TYPE_PRIMARY_PEER_MIGRATE_RESP message is sent by host to
  9592. * target Confirming that primary link peer migration has completed,
  9593. * in response to a HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND
  9594. * message from the target.
  9595. *
  9596. * The message would appear as follows:
  9597. *
  9598. * |31 25|24|23 16|15 12|11 8|7 0|
  9599. * |----------------------------+----------+---------+--------------|
  9600. * | vdev ID | pdev ID | chip ID | msg type |
  9601. * |----------------------------+----------+---------+--------------|
  9602. * | ML peer ID | SW peer ID |
  9603. * |------------+--+------------+--------------------+--------------|
  9604. * | reserved |SV| src_info | status |
  9605. * |------------+--+---------------------------------+--------------|
  9606. * Where:
  9607. * SV = src_info_valid flag
  9608. *
  9609. * The message is interpreted as follows:
  9610. * dword0 - b'0:7 - msg_type: This will be set to 0x24
  9611. * (HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_RESP)
  9612. * b'8:11 - chip_id: Indicate which chip has been chosen as primary
  9613. * b'12:15 - pdev_id: Indicate which pdev in the chip is chosen
  9614. * as primary
  9615. * b'16:31 - vdev_id: Indicate which vdev in the pdev is chosen
  9616. * as primary
  9617. *
  9618. * dword1 - b'0:15 - sw_link_peer_id: Indicate the sw_peer_id of the peer
  9619. * chosen as primary
  9620. * b'16:31 - ml_peer_id: Indicate the ml_peer_id to which the
  9621. * primary peer belongs.
  9622. * dword2 - b'0:7 - status: Indicates the status of Rx/TCL migration
  9623. * b'8:23 - src_info: Indicates New Virtual port number through
  9624. * which Rx Pipe connects to the correct PPE.
  9625. * b'24 - src_info_valid: Indicates src_info is valid.
  9626. */
  9627. typedef struct {
  9628. A_UINT32 msg_type: 8, /* bits 7:0 */
  9629. chip_id: 4, /* bits 11:8 */
  9630. pdev_id: 4, /* bits 15:12 */
  9631. vdev_id: 16; /* bits 31:16 */
  9632. A_UINT32 sw_link_peer_id: 16, /* bits 15:0 */
  9633. ml_peer_id: 16; /* bits 31:16 */
  9634. A_UINT32 status: 8, /* bits 7:0 */
  9635. src_info: 16, /* bits 23:8 */
  9636. src_info_valid: 1, /* bit 24 */
  9637. reserved: 7; /* bits 31:25 */
  9638. } htt_h2t_primary_link_peer_migrate_resp_t;
  9639. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M 0x00000F00
  9640. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S 8
  9641. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_GET(_var) \
  9642. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M) >> \
  9643. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S)
  9644. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_SET(_var, _val) \
  9645. do { \
  9646. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID, _val); \
  9647. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S));\
  9648. } while (0)
  9649. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M 0x0000F000
  9650. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S 12
  9651. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_GET(_var) \
  9652. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M) >> \
  9653. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S)
  9654. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_SET(_var, _val) \
  9655. do { \
  9656. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID, _val); \
  9657. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S));\
  9658. } while (0)
  9659. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M 0xFFFF0000
  9660. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S 16
  9661. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_GET(_var) \
  9662. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M) >> \
  9663. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S)
  9664. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_SET(_var, _val) \
  9665. do { \
  9666. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID, _val); \
  9667. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S));\
  9668. } while (0)
  9669. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M 0x0000FFFF
  9670. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S 0
  9671. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_GET(_var) \
  9672. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M) >> \
  9673. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S)
  9674. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_SET(_var, _val) \
  9675. do { \
  9676. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID, _val); \
  9677. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S));\
  9678. } while (0)
  9679. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M 0xFFFF0000
  9680. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S 16
  9681. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_GET(_var) \
  9682. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M) >> \
  9683. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S)
  9684. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_SET(_var, _val) \
  9685. do { \
  9686. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID, _val); \
  9687. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S));\
  9688. } while (0)
  9689. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_M 0x000000FF
  9690. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_S 0
  9691. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_GET(_var) \
  9692. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_M) >> \
  9693. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_S)
  9694. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_SET(_var, _val) \
  9695. do { \
  9696. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS, _val); \
  9697. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_S));\
  9698. } while (0)
  9699. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_M 0x00FFFF00
  9700. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_S 8
  9701. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_GET(_var) \
  9702. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_M) >> \
  9703. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_S)
  9704. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_SET(_var, _val) \
  9705. do { \
  9706. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO, _val); \
  9707. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_S));\
  9708. } while (0)
  9709. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_M 0x01000000
  9710. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_S 24
  9711. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_GET(_var) \
  9712. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_M) >> \
  9713. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_S)
  9714. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_SET(_var, _val) \
  9715. do { \
  9716. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID, _val); \
  9717. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_S));\
  9718. } while (0)
  9719. /**
  9720. * @brief host -> tgt msg to configure params for PPDU tx latency stats report
  9721. *
  9722. * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_LATENCY_STATS_CFG
  9723. *
  9724. * @details
  9725. * HTT_H2T_MSG_TYPE_TX_LATENCY_STATS_CFG message is sent by the host to
  9726. * configure the parameters needed for FW to report PPDU tx latency stats
  9727. * for latency prediction in user space.
  9728. *
  9729. * The message would appear as follows:
  9730. * |31 28|27 12|11|10 8|7 0|
  9731. * |-----------+-------------------+--+-------+--------------|
  9732. * |granularity| periodic interval | E|vdev ID| msg type |
  9733. * |-----------+-------------------+--+-------+--------------|
  9734. * Where: E = enable
  9735. *
  9736. * The message is interpreted as follows:
  9737. * dword0 - b'0:7 - msg_type: This will be set to 0x25
  9738. * (HTT_H2T_MSG_TYPE_TX_LATENCY_STATS_CFG)
  9739. * b'8:10 - vdev_id: Indicate which vdev is configuration is for
  9740. * b'11 - enable: Indicate this message is to enable/disable
  9741. * PPDU latency report from FW
  9742. * b'12:27 - periodic_interval: Indicate the report interval in MS
  9743. * b'28:31 - granularity: Indicate the granularity of the latency
  9744. * stats report, in ms
  9745. */
  9746. /* HTT_H2T_MSG_TYPE_TX_LATENCY_STATS_CFG */
  9747. PREPACK struct htt_h2t_tx_latency_stats_cfg {
  9748. A_UINT32 msg_type :8,
  9749. vdev_id :3,
  9750. enable :1,
  9751. periodic_interval :16,
  9752. granularity :4;
  9753. } POSTPACK;
  9754. #define HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_M 0x00000700
  9755. #define HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_S 8
  9756. #define HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_GET(_var) \
  9757. (((_var) & HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_M) >> \
  9758. HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_S)
  9759. #define HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_SET(_var, _val) \
  9760. do { \
  9761. HTT_CHECK_SET_VAL(HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID, _val); \
  9762. ((_var) |= ((_val) << HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_S)); \
  9763. } while (0)
  9764. #define HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_M 0x00000800
  9765. #define HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_S 11
  9766. #define HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_GET(_var) \
  9767. (((_var) & HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_M) >> \
  9768. HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_S)
  9769. #define HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_SET(_var, _val) \
  9770. do { \
  9771. HTT_CHECK_SET_VAL(HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE, _val); \
  9772. ((_var) |= ((_val) << HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_S)); \
  9773. } while (0)
  9774. #define HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_M 0x0FFFF000
  9775. #define HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_S 12
  9776. #define HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_GET(_var) \
  9777. (((_var) & HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_M) >> \
  9778. HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_S)
  9779. #define HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_SET(_var, _val) \
  9780. do { \
  9781. HTT_CHECK_SET_VAL(HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL, _val); \
  9782. ((_var) |= ((_val) << HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_S)); \
  9783. } while (0)
  9784. #define HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_M 0xF0000000
  9785. #define HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_S 28
  9786. #define HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_GET(_var) \
  9787. (((_var) & HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_M) >> \
  9788. HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_S)
  9789. #define HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_SET(_var, _val) \
  9790. do { \
  9791. HTT_CHECK_SET_VAL(HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY, _val); \
  9792. ((_var) |= ((_val) << HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_S)); \
  9793. } while (0)
  9794. /*=== target -> host messages ===============================================*/
  9795. enum htt_t2h_msg_type {
  9796. HTT_T2H_MSG_TYPE_VERSION_CONF = 0x0,
  9797. HTT_T2H_MSG_TYPE_RX_IND = 0x1,
  9798. HTT_T2H_MSG_TYPE_RX_FLUSH = 0x2,
  9799. HTT_T2H_MSG_TYPE_PEER_MAP = 0x3,
  9800. HTT_T2H_MSG_TYPE_PEER_UNMAP = 0x4,
  9801. HTT_T2H_MSG_TYPE_RX_ADDBA = 0x5,
  9802. HTT_T2H_MSG_TYPE_RX_DELBA = 0x6,
  9803. HTT_T2H_MSG_TYPE_TX_COMPL_IND = 0x7,
  9804. HTT_T2H_MSG_TYPE_PKTLOG = 0x8,
  9805. HTT_T2H_MSG_TYPE_STATS_CONF = 0x9,
  9806. HTT_T2H_MSG_TYPE_RX_FRAG_IND = 0xa,
  9807. HTT_T2H_MSG_TYPE_SEC_IND = 0xb,
  9808. DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND = 0xc, /* no longer used */
  9809. HTT_T2H_MSG_TYPE_TX_INSPECT_IND = 0xd,
  9810. HTT_T2H_MSG_TYPE_MGMT_TX_COMPL_IND = 0xe,
  9811. /* only used for HL, add HTT MSG for HTT CREDIT update */
  9812. HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND = 0xf,
  9813. HTT_T2H_MSG_TYPE_RX_PN_IND = 0x10,
  9814. HTT_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND = 0x11,
  9815. HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND = 0x12,
  9816. /* 0x13 is reserved for RX_RING_LOW_IND (RX Full reordering related) */
  9817. HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE = 0x14,
  9818. HTT_T2H_MSG_TYPE_CHAN_CHANGE = 0x15,
  9819. HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR = 0x16,
  9820. HTT_T2H_MSG_TYPE_RATE_REPORT = 0x17,
  9821. HTT_T2H_MSG_TYPE_FLOW_POOL_MAP = 0x18,
  9822. HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP = 0x19,
  9823. HTT_T2H_MSG_TYPE_SRING_SETUP_DONE = 0x1a,
  9824. HTT_T2H_MSG_TYPE_MAP_FLOW_INFO = 0x1b,
  9825. HTT_T2H_MSG_TYPE_EXT_STATS_CONF = 0x1c,
  9826. HTT_T2H_MSG_TYPE_PPDU_STATS_IND = 0x1d,
  9827. HTT_T2H_MSG_TYPE_PEER_MAP_V2 = 0x1e,
  9828. HTT_T2H_MSG_TYPE_PEER_UNMAP_V2 = 0x1f,
  9829. HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND = 0x20,
  9830. HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE = 0x21,
  9831. HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND = 0x22,
  9832. HTT_T2H_MSG_TYPE_PEER_STATS_IND = 0x23,
  9833. HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND = 0x24,
  9834. /* TX_OFFLOAD_DELIVER_IND:
  9835. * Forward the target's locally-generated packets to the host,
  9836. * to provide to the monitor mode interface.
  9837. */
  9838. HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND = 0x25,
  9839. HTT_T2H_MSG_TYPE_CHAN_CALDATA = 0x26,
  9840. HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND = 0x27,
  9841. HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND = 0x28,
  9842. HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP = 0x29,
  9843. HTT_T2H_MSG_TYPE_MLO_RX_PEER_UNMAP = 0x2a,
  9844. HTT_T2H_MSG_TYPE_PEER_MAP_V3 = 0x2b,
  9845. HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND = 0x2c,
  9846. HTT_T2H_MSG_TYPE_SAWF_DEF_QUEUES_MAP_REPORT_CONF = 0x2d,
  9847. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF = 0x2d, /* alias */
  9848. HTT_T2H_MSG_TYPE_SAWF_MSDUQ_INFO_IND = 0x2e,
  9849. HTT_T2H_SAWF_MSDUQ_INFO_IND = 0x2e, /* alias */
  9850. HTT_T2H_MSG_TYPE_STREAMING_STATS_IND = 0x2f,
  9851. HTT_T2H_PPDU_ID_FMT_IND = 0x30,
  9852. HTT_T2H_MSG_TYPE_RX_ADDBA_EXTN = 0x31,
  9853. HTT_T2H_MSG_TYPE_RX_DELBA_EXTN = 0x32,
  9854. HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE = 0x33,
  9855. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND = 0x34, /* DEPRECATED */
  9856. HTT_T2H_MSG_TYPE_RX_DATA_IND = 0x35,
  9857. HTT_T2H_MSG_TYPE_SOFT_UMAC_TX_COMPL_IND = 0x36,
  9858. HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND = 0x37,
  9859. HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND = 0x38,
  9860. HTT_T2H_MSG_TYPE_PEER_EXTENDED_EVENT = 0x39,
  9861. HTT_T2H_MSG_TYPE_TX_LATENCY_STATS_PERIODIC_IND = 0x3a,
  9862. HTT_T2H_MSG_TYPE_TEST,
  9863. /* keep this last */
  9864. HTT_T2H_NUM_MSGS
  9865. };
  9866. /*
  9867. * HTT target to host message type -
  9868. * stored in bits 7:0 of the first word of the message
  9869. */
  9870. #define HTT_T2H_MSG_TYPE_M 0xff
  9871. #define HTT_T2H_MSG_TYPE_S 0
  9872. #define HTT_T2H_MSG_TYPE_SET(word, msg_type) \
  9873. do { \
  9874. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE, msg_type); \
  9875. (word) |= ((msg_type) << HTT_T2H_MSG_TYPE_S); \
  9876. } while (0)
  9877. #define HTT_T2H_MSG_TYPE_GET(word) \
  9878. (((word) & HTT_T2H_MSG_TYPE_M) >> HTT_T2H_MSG_TYPE_S)
  9879. /**
  9880. * @brief target -> host version number confirmation message definition
  9881. *
  9882. * MSG_TYPE => HTT_T2H_MSG_TYPE_VERSION_CONF
  9883. *
  9884. * |31 24|23 16|15 8|7 0|
  9885. * |----------------+----------------+----------------+----------------|
  9886. * | reserved | major number | minor number | msg type |
  9887. * |-------------------------------------------------------------------|
  9888. * : option request TLV (optional) |
  9889. * :...................................................................:
  9890. *
  9891. * The VER_CONF message may consist of a single 4-byte word, or may be
  9892. * extended with TLVs that specify HTT options selected by the target.
  9893. * The following option TLVs may be appended to the VER_CONF message:
  9894. * - LL_BUS_ADDR_SIZE
  9895. * - HL_SUPPRESS_TX_COMPL_IND
  9896. * - MAX_TX_QUEUE_GROUPS
  9897. * These TLVs may appear in an arbitrary order. Any number of these TLVs
  9898. * may be appended to the VER_CONF message (but only one TLV of each type).
  9899. *
  9900. * Header fields:
  9901. * - MSG_TYPE
  9902. * Bits 7:0
  9903. * Purpose: identifies this as a version number confirmation message
  9904. * Value: 0x0 (HTT_T2H_MSG_TYPE_VERSION_CONF)
  9905. * - VER_MINOR
  9906. * Bits 15:8
  9907. * Purpose: Specify the minor number of the HTT message library version
  9908. * in use by the target firmware.
  9909. * The minor number specifies the specific revision within a range
  9910. * of fundamentally compatible HTT message definition revisions.
  9911. * Compatible revisions involve adding new messages or perhaps
  9912. * adding new fields to existing messages, in a backwards-compatible
  9913. * manner.
  9914. * Incompatible revisions involve changing the message type values,
  9915. * or redefining existing messages.
  9916. * Value: minor number
  9917. * - VER_MAJOR
  9918. * Bits 15:8
  9919. * Purpose: Specify the major number of the HTT message library version
  9920. * in use by the target firmware.
  9921. * The major number specifies the family of minor revisions that are
  9922. * fundamentally compatible with each other, but not with prior or
  9923. * later families.
  9924. * Value: major number
  9925. */
  9926. #define HTT_VER_CONF_MINOR_M 0x0000ff00
  9927. #define HTT_VER_CONF_MINOR_S 8
  9928. #define HTT_VER_CONF_MAJOR_M 0x00ff0000
  9929. #define HTT_VER_CONF_MAJOR_S 16
  9930. #define HTT_VER_CONF_MINOR_SET(word, value) \
  9931. do { \
  9932. HTT_CHECK_SET_VAL(HTT_VER_CONF_MINOR, value); \
  9933. (word) |= (value) << HTT_VER_CONF_MINOR_S; \
  9934. } while (0)
  9935. #define HTT_VER_CONF_MINOR_GET(word) \
  9936. (((word) & HTT_VER_CONF_MINOR_M) >> HTT_VER_CONF_MINOR_S)
  9937. #define HTT_VER_CONF_MAJOR_SET(word, value) \
  9938. do { \
  9939. HTT_CHECK_SET_VAL(HTT_VER_CONF_MAJOR, value); \
  9940. (word) |= (value) << HTT_VER_CONF_MAJOR_S; \
  9941. } while (0)
  9942. #define HTT_VER_CONF_MAJOR_GET(word) \
  9943. (((word) & HTT_VER_CONF_MAJOR_M) >> HTT_VER_CONF_MAJOR_S)
  9944. #define HTT_VER_CONF_BYTES 4
  9945. /**
  9946. * @brief - target -> host HTT Rx In order indication message
  9947. *
  9948. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND
  9949. *
  9950. * @details
  9951. *
  9952. * |31 24|23 |15|14|13|12|11|10|9|8|7|6|5|4 0|
  9953. * |----------------+-------------------+---------------------+---------------|
  9954. * | peer ID | P| F| O| ext TID | msg type |
  9955. * |--------------------------------------------------------------------------|
  9956. * | MSDU count | Reserved | vdev id |
  9957. * |--------------------------------------------------------------------------|
  9958. * | MSDU 0 bus address (bits 31:0) |
  9959. #if HTT_PADDR64
  9960. * | MSDU 0 bus address (bits 63:32) |
  9961. #endif
  9962. * |--------------------------------------------------------------------------|
  9963. * | MSDU info | MSDU 0 FW Desc | MSDU 0 Length |
  9964. * |--------------------------------------------------------------------------|
  9965. * | MSDU 1 bus address (bits 31:0) |
  9966. #if HTT_PADDR64
  9967. * | MSDU 1 bus address (bits 63:32) |
  9968. #endif
  9969. * |--------------------------------------------------------------------------|
  9970. * | MSDU info | MSDU 1 FW Desc | MSDU 1 Length |
  9971. * |--------------------------------------------------------------------------|
  9972. */
  9973. /** @brief - MSDU info byte for TCP_CHECKSUM_OFFLOAD use
  9974. *
  9975. * @details
  9976. * bits
  9977. * | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
  9978. * |-----+----+-------+--------+--------+---------+---------+-----------|
  9979. * | reserved | is IP | is UDP | is TCP | is IPv6 |IP chksum| TCP/UDP |
  9980. * | | frag | | | | fail |chksum fail|
  9981. * |-----+----+-------+--------+--------+---------+---------+-----------|
  9982. * (see fw_rx_msdu_info def in wal_rx_desc.h)
  9983. */
  9984. struct htt_rx_in_ord_paddr_ind_hdr_t
  9985. {
  9986. A_UINT32 /* word 0 */
  9987. msg_type: 8,
  9988. ext_tid: 5,
  9989. offload: 1,
  9990. frag: 1,
  9991. pktlog: 1, /* tell host whether to store MSDUs referenced in this message in pktlog */
  9992. peer_id: 16;
  9993. A_UINT32 /* word 1 */
  9994. vap_id: 8,
  9995. /* NOTE:
  9996. * This reserved_1 field is not truly reserved - certain targets use
  9997. * this field internally to store debug information, and do not zero
  9998. * out the contents of the field before uploading the message to the
  9999. * host. Thus, any host-target communication supported by this field
  10000. * is limited to using values that are never used by the debug
  10001. * information stored by certain targets in the reserved_1 field.
  10002. * In particular, the targets in question don't use the value 0x3
  10003. * within bits 7:6 of this field (i.e. bits 15:14 of the A_UINT32),
  10004. * so this previously-unused value within these bits is available to
  10005. * use as the host / target PKT_CAPTURE_MODE flag.
  10006. */
  10007. reserved_1: 8, /* reserved_1a: 6, pkt_capture_mode: 2, */
  10008. /* if pkt_capture_mode == 0x3, host should
  10009. * send rx frames to monitor mode interface
  10010. */
  10011. msdu_cnt: 16;
  10012. };
  10013. struct htt_rx_in_ord_paddr_ind_msdu32_t
  10014. {
  10015. A_UINT32 dma_addr;
  10016. A_UINT32
  10017. length: 16,
  10018. fw_desc: 8,
  10019. msdu_info:8;
  10020. };
  10021. struct htt_rx_in_ord_paddr_ind_msdu64_t
  10022. {
  10023. A_UINT32 dma_addr_lo;
  10024. A_UINT32 dma_addr_hi;
  10025. A_UINT32
  10026. length: 16,
  10027. fw_desc: 8,
  10028. msdu_info:8;
  10029. };
  10030. #if HTT_PADDR64
  10031. #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu64_t
  10032. #else
  10033. #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu32_t
  10034. #endif
  10035. #define HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_hdr_t))
  10036. #define HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS (HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES >> 2)
  10037. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTE_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES
  10038. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORD_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS
  10039. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu64_t))
  10040. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_64 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 >> 2)
  10041. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu32_t))
  10042. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_32 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 >> 2)
  10043. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_msdu_t))
  10044. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES >> 2)
  10045. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M 0x00001f00
  10046. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S 8
  10047. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M 0x00002000
  10048. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S 13
  10049. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_M 0x00004000
  10050. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_S 14
  10051. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M 0x00008000
  10052. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S 15
  10053. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M 0xffff0000
  10054. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S 16
  10055. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M 0x000000ff
  10056. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S 0
  10057. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M 0x0000c000
  10058. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S 14
  10059. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M 0xffff0000
  10060. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S 16
  10061. /* for systems using 64-bit format for bus addresses */
  10062. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M 0xffffffff
  10063. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S 0
  10064. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M 0xffffffff
  10065. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S 0
  10066. /* for systems using 32-bit format for bus addresses */
  10067. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_M 0xffffffff
  10068. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_S 0
  10069. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M 0x0000ffff
  10070. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S 0
  10071. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M 0x00ff0000
  10072. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S 16
  10073. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M 0xff000000
  10074. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S 24
  10075. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_SET(word, value) \
  10076. do { \
  10077. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_EXT_TID, value); \
  10078. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S; \
  10079. } while (0)
  10080. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_GET(word) \
  10081. (((word) & HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M) >> HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S)
  10082. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_SET(word, value) \
  10083. do { \
  10084. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PEER_ID, value); \
  10085. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S; \
  10086. } while (0)
  10087. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_GET(word) \
  10088. (((word) & HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S)
  10089. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_SET(word, value) \
  10090. do { \
  10091. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_VAP_ID, value); \
  10092. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S; \
  10093. } while (0)
  10094. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_GET(word) \
  10095. (((word) & HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S)
  10096. /*
  10097. * If the PKT_CAPTURE_MODE flags value is MONITOR (0x3), the host should
  10098. * deliver the rx frames to the monitor mode interface.
  10099. * The HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET macro
  10100. * sets the PKT_CAPTURE_MODE flags value to MONITOR, and the
  10101. * HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET macro
  10102. * checks whether the PKT_CAPTURE_MODE flags value is MONITOR.
  10103. */
  10104. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR 0x3
  10105. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET(word) \
  10106. do { \
  10107. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE, HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR); \
  10108. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S; \
  10109. } while (0)
  10110. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET(word) \
  10111. ((((word) & HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M) >> HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S) == \
  10112. HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR)
  10113. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_SET(word, value) \
  10114. do { \
  10115. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT, value); \
  10116. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S; \
  10117. } while (0)
  10118. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_GET(word) \
  10119. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S)
  10120. /* for systems using 64-bit format for bus addresses */
  10121. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_SET(word, value) \
  10122. do { \
  10123. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_HI, value); \
  10124. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S; \
  10125. } while (0)
  10126. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_GET(word) \
  10127. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S)
  10128. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_SET(word, value) \
  10129. do { \
  10130. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_LO, value); \
  10131. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S; \
  10132. } while (0)
  10133. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_GET(word) \
  10134. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S)
  10135. /* for systems using 32-bit format for bus addresses */
  10136. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_SET(word, value) \
  10137. do { \
  10138. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR, value); \
  10139. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_S; \
  10140. } while (0)
  10141. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_GET(word) \
  10142. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_S)
  10143. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_SET(word, value) \
  10144. do { \
  10145. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN, value); \
  10146. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S; \
  10147. } while (0)
  10148. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_GET(word) \
  10149. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S)
  10150. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_SET(word, value) \
  10151. do { \
  10152. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_FW_DESC, value); \
  10153. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S; \
  10154. } while (0)
  10155. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_GET(word) \
  10156. (((word) & HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M) >> HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S)
  10157. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_SET(word, value) \
  10158. do { \
  10159. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO, value); \
  10160. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S; \
  10161. } while (0)
  10162. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_GET(word) \
  10163. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S)
  10164. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_SET(word, value) \
  10165. do { \
  10166. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_OFFLOAD, value); \
  10167. (word) |= (value) << HTT_RX_IN_ORD_IND_OFFLOAD_S; \
  10168. } while (0)
  10169. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_GET(word) \
  10170. (((word) & HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M) >> HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S)
  10171. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_SET(word, value) \
  10172. do { \
  10173. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_FRAG, value); \
  10174. (word) |= (value) << HTT_RX_IN_ORD_IND_FRAG_S; \
  10175. } while (0)
  10176. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_GET(word) \
  10177. (((word) & HTT_RX_IN_ORD_PADDR_IND_FRAG_M) >> HTT_RX_IN_ORD_PADDR_IND_FRAG_S)
  10178. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_SET(word, value) \
  10179. do { \
  10180. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKTLOG, value); \
  10181. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S; \
  10182. } while (0)
  10183. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_GET(word) \
  10184. (((word) & HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M) >> HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S)
  10185. /* definitions used within target -> host rx indication message */
  10186. PREPACK struct htt_rx_ind_hdr_prefix_t
  10187. {
  10188. A_UINT32 /* word 0 */
  10189. msg_type: 8,
  10190. ext_tid: 5,
  10191. release_valid: 1,
  10192. flush_valid: 1,
  10193. reserved0: 1,
  10194. peer_id: 16;
  10195. A_UINT32 /* word 1 */
  10196. flush_start_seq_num: 6,
  10197. flush_end_seq_num: 6,
  10198. release_start_seq_num: 6,
  10199. release_end_seq_num: 6,
  10200. num_mpdu_ranges: 8;
  10201. } POSTPACK;
  10202. #define HTT_RX_IND_HDR_PREFIX_BYTES (sizeof(struct htt_rx_ind_hdr_prefix_t))
  10203. #define HTT_RX_IND_HDR_PREFIX_SIZE32 (HTT_RX_IND_HDR_PREFIX_BYTES >> 2)
  10204. #define HTT_TGT_RSSI_INVALID 0x80
  10205. PREPACK struct htt_rx_ppdu_desc_t
  10206. {
  10207. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI_CMB 0
  10208. #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_SUBMICROSEC 0
  10209. #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR_CODE 0
  10210. #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR 0
  10211. #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE 0
  10212. #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE_SEL 0
  10213. #define HTT_RX_IND_PPDU_OFFSET_WORD_END_VALID 0
  10214. #define HTT_RX_IND_PPDU_OFFSET_WORD_START_VALID 0
  10215. A_UINT32 /* word 0 */
  10216. rssi_cmb: 8,
  10217. timestamp_submicrosec: 8,
  10218. phy_err_code: 8,
  10219. phy_err: 1,
  10220. legacy_rate: 4,
  10221. legacy_rate_sel: 1,
  10222. end_valid: 1,
  10223. start_valid: 1;
  10224. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI0 1
  10225. union {
  10226. A_UINT32 /* word 1 */
  10227. rssi0_pri20: 8,
  10228. rssi0_ext20: 8,
  10229. rssi0_ext40: 8,
  10230. rssi0_ext80: 8;
  10231. A_UINT32 rssi0; /* access all 20/40/80 per-bandwidth RSSIs together */
  10232. } u0;
  10233. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI1 2
  10234. union {
  10235. A_UINT32 /* word 2 */
  10236. rssi1_pri20: 8,
  10237. rssi1_ext20: 8,
  10238. rssi1_ext40: 8,
  10239. rssi1_ext80: 8;
  10240. A_UINT32 rssi1; /* access all 20/40/80 per-bandwidth RSSIs together */
  10241. } u1;
  10242. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI2 3
  10243. union {
  10244. A_UINT32 /* word 3 */
  10245. rssi2_pri20: 8,
  10246. rssi2_ext20: 8,
  10247. rssi2_ext40: 8,
  10248. rssi2_ext80: 8;
  10249. A_UINT32 rssi2; /* access all 20/40/80 per-bandwidth RSSIs together */
  10250. } u2;
  10251. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI3 4
  10252. union {
  10253. A_UINT32 /* word 4 */
  10254. rssi3_pri20: 8,
  10255. rssi3_ext20: 8,
  10256. rssi3_ext40: 8,
  10257. rssi3_ext80: 8;
  10258. A_UINT32 rssi3; /* access all 20/40/80 per-bandwidth RSSIs together */
  10259. } u3;
  10260. #define HTT_RX_IND_PPDU_OFFSET_WORD_TSF32 5
  10261. A_UINT32 tsf32; /* word 5 */
  10262. #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_MICROSEC 6
  10263. A_UINT32 timestamp_microsec; /* word 6 */
  10264. #define HTT_RX_IND_PPDU_OFFSET_WORD_PREAMBLE_TYPE 7
  10265. #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A1 7
  10266. A_UINT32 /* word 7 */
  10267. vht_sig_a1: 24,
  10268. preamble_type: 8;
  10269. #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A2 8
  10270. #define HTT_RX_IND_PPDU_OFFSET_WORD_SA_ANT_MATRIX 8
  10271. A_UINT32 /* word 8 */
  10272. vht_sig_a2: 24,
  10273. /* sa_ant_matrix
  10274. * For cases where a single rx chain has options to be connected to
  10275. * different rx antennas, show which rx antennas were in use during
  10276. * receipt of a given PPDU.
  10277. * This sa_ant_matrix provides a bitmask of the antennas used while
  10278. * receiving this frame.
  10279. */
  10280. sa_ant_matrix: 8;
  10281. } POSTPACK;
  10282. #define HTT_RX_PPDU_DESC_BYTES (sizeof(struct htt_rx_ppdu_desc_t))
  10283. #define HTT_RX_PPDU_DESC_SIZE32 (HTT_RX_PPDU_DESC_BYTES >> 2)
  10284. PREPACK struct htt_rx_ind_hdr_suffix_t
  10285. {
  10286. A_UINT32 /* word 0 */
  10287. fw_rx_desc_bytes: 16,
  10288. reserved0: 16;
  10289. } POSTPACK;
  10290. #define HTT_RX_IND_HDR_SUFFIX_BYTES (sizeof(struct htt_rx_ind_hdr_suffix_t))
  10291. #define HTT_RX_IND_HDR_SUFFIX_SIZE32 (HTT_RX_IND_HDR_SUFFIX_BYTES >> 2)
  10292. PREPACK struct htt_rx_ind_hdr_t
  10293. {
  10294. struct htt_rx_ind_hdr_prefix_t prefix;
  10295. struct htt_rx_ppdu_desc_t rx_ppdu_desc;
  10296. struct htt_rx_ind_hdr_suffix_t suffix;
  10297. } POSTPACK;
  10298. #define HTT_RX_IND_HDR_BYTES (sizeof(struct htt_rx_ind_hdr_t))
  10299. #define HTT_RX_IND_HDR_SIZE32 (HTT_RX_IND_HDR_BYTES >> 2)
  10300. /* confirm that HTT_RX_IND_HDR_BYTES is a multiple of 4 */
  10301. A_COMPILE_TIME_ASSERT(HTT_RX_IND_hdr_size_quantum,
  10302. (HTT_RX_IND_HDR_BYTES & 0x3) == 0);
  10303. /*
  10304. * HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET:
  10305. * the offset into the HTT rx indication message at which the
  10306. * FW rx PPDU descriptor resides
  10307. */
  10308. #define HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET HTT_RX_IND_HDR_PREFIX_BYTES
  10309. /*
  10310. * HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET:
  10311. * the offset into the HTT rx indication message at which the
  10312. * header suffix (FW rx MSDU byte count) resides
  10313. */
  10314. #define HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET \
  10315. (HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET + HTT_RX_PPDU_DESC_BYTES)
  10316. /*
  10317. * HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET:
  10318. * the offset into the HTT rx indication message at which the per-MSDU
  10319. * information starts
  10320. * Bytes 0-7 are the message header; bytes 8-11 contain the length of the
  10321. * per-MSDU information portion of the message. The per-MSDU info itself
  10322. * starts at byte 12.
  10323. */
  10324. #define HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET HTT_RX_IND_HDR_BYTES
  10325. /**
  10326. * @brief target -> host rx indication message definition
  10327. *
  10328. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_IND
  10329. *
  10330. * @details
  10331. * The following field definitions describe the format of the rx indication
  10332. * message sent from the target to the host.
  10333. * The message consists of three major sections:
  10334. * 1. a fixed-length header
  10335. * 2. a variable-length list of firmware rx MSDU descriptors
  10336. * 3. one or more 4-octet MPDU range information elements
  10337. * The fixed length header itself has two sub-sections
  10338. * 1. the message meta-information, including identification of the
  10339. * sender and type of the received data, and a 4-octet flush/release IE
  10340. * 2. the firmware rx PPDU descriptor
  10341. *
  10342. * The format of the message is depicted below.
  10343. * in this depiction, the following abbreviations are used for information
  10344. * elements within the message:
  10345. * - SV - start valid: this flag is set if the FW rx PPDU descriptor
  10346. * elements associated with the PPDU start are valid.
  10347. * Specifically, the following fields are valid only if SV is set:
  10348. * RSSI (all variants), L, legacy rate, preamble type, service,
  10349. * VHT-SIG-A
  10350. * - EV - end valid: this flag is set if the FW rx PPDU descriptor
  10351. * elements associated with the PPDU end are valid.
  10352. * Specifically, the following fields are valid only if EV is set:
  10353. * P, PHY err code, TSF, microsec / sub-microsec timestamp
  10354. * - L - Legacy rate selector - if legacy rates are used, this flag
  10355. * indicates whether the rate is from a CCK (L == 1) or OFDM
  10356. * (L == 0) PHY.
  10357. * - P - PHY error flag - boolean indication of whether the rx frame had
  10358. * a PHY error
  10359. *
  10360. * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
  10361. * |----------------+-------------------+---------------------+---------------|
  10362. * | peer ID | |RV|FV| ext TID | msg type |
  10363. * |--------------------------------------------------------------------------|
  10364. * | num | release | release | flush | flush |
  10365. * | MPDU | end | start | end | start |
  10366. * | ranges | seq num | seq num | seq num | seq num |
  10367. * |==========================================================================|
  10368. * |S|E|L| legacy |P| PHY err code | sub-microsec | combined |
  10369. * |V|V| | rate | | | timestamp | RSSI |
  10370. * |--------------------------------------------------------------------------|
  10371. * | RSSI rx0 ext80 | RSSI rx0 ext40 | RSSI rx0 ext20 | RSSI rx0 pri20|
  10372. * |--------------------------------------------------------------------------|
  10373. * | RSSI rx1 ext80 | RSSI rx1 ext40 | RSSI rx1 ext20 | RSSI rx1 pri20|
  10374. * |--------------------------------------------------------------------------|
  10375. * | RSSI rx2 ext80 | RSSI rx2 ext40 | RSSI rx2 ext20 | RSSI rx2 pri20|
  10376. * |--------------------------------------------------------------------------|
  10377. * | RSSI rx3 ext80 | RSSI rx3 ext40 | RSSI rx3 ext20 | RSSI rx3 pri20|
  10378. * |--------------------------------------------------------------------------|
  10379. * | TSF LSBs |
  10380. * |--------------------------------------------------------------------------|
  10381. * | microsec timestamp |
  10382. * |--------------------------------------------------------------------------|
  10383. * | preamble type | HT-SIG / VHT-SIG-A1 |
  10384. * |--------------------------------------------------------------------------|
  10385. * | service | HT-SIG / VHT-SIG-A2 |
  10386. * |==========================================================================|
  10387. * | reserved | FW rx desc bytes |
  10388. * |--------------------------------------------------------------------------|
  10389. * | MSDU Rx | MSDU Rx | MSDU Rx | MSDU Rx |
  10390. * | desc B3 | desc B2 | desc B1 | desc B0 |
  10391. * |--------------------------------------------------------------------------|
  10392. * : : :
  10393. * |--------------------------------------------------------------------------|
  10394. * | alignment | MSDU Rx |
  10395. * | padding | desc Bn |
  10396. * |--------------------------------------------------------------------------|
  10397. * | reserved | MPDU range status | MPDU count |
  10398. * |--------------------------------------------------------------------------|
  10399. * : reserved : MPDU range status : MPDU count :
  10400. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - :
  10401. *
  10402. * Header fields:
  10403. * - MSG_TYPE
  10404. * Bits 7:0
  10405. * Purpose: identifies this as an rx indication message
  10406. * Value: 0x1 (HTT_T2H_MSG_TYPE_RX_IND)
  10407. * - EXT_TID
  10408. * Bits 12:8
  10409. * Purpose: identify the traffic ID of the rx data, including
  10410. * special "extended" TID values for multicast, broadcast, and
  10411. * non-QoS data frames
  10412. * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
  10413. * - FLUSH_VALID (FV)
  10414. * Bit 13
  10415. * Purpose: indicate whether the flush IE (start/end sequence numbers)
  10416. * is valid
  10417. * Value:
  10418. * 1 -> flush IE is valid and needs to be processed
  10419. * 0 -> flush IE is not valid and should be ignored
  10420. * - REL_VALID (RV)
  10421. * Bit 13
  10422. * Purpose: indicate whether the release IE (start/end sequence numbers)
  10423. * is valid
  10424. * Value:
  10425. * 1 -> release IE is valid and needs to be processed
  10426. * 0 -> release IE is not valid and should be ignored
  10427. * - PEER_ID
  10428. * Bits 31:16
  10429. * Purpose: Identify, by ID, which peer sent the rx data
  10430. * Value: ID of the peer who sent the rx data
  10431. * - FLUSH_SEQ_NUM_START
  10432. * Bits 5:0
  10433. * Purpose: Indicate the start of a series of MPDUs to flush
  10434. * Not all MPDUs within this series are necessarily valid - the host
  10435. * must check each sequence number within this range to see if the
  10436. * corresponding MPDU is actually present.
  10437. * This field is only valid if the FV bit is set.
  10438. * Value:
  10439. * The sequence number for the first MPDUs to check to flush.
  10440. * The sequence number is masked by 0x3f.
  10441. * - FLUSH_SEQ_NUM_END
  10442. * Bits 11:6
  10443. * Purpose: Indicate the end of a series of MPDUs to flush
  10444. * Value:
  10445. * The sequence number one larger than the sequence number of the
  10446. * last MPDU to check to flush.
  10447. * The sequence number is masked by 0x3f.
  10448. * Not all MPDUs within this series are necessarily valid - the host
  10449. * must check each sequence number within this range to see if the
  10450. * corresponding MPDU is actually present.
  10451. * This field is only valid if the FV bit is set.
  10452. * - REL_SEQ_NUM_START
  10453. * Bits 17:12
  10454. * Purpose: Indicate the start of a series of MPDUs to release.
  10455. * All MPDUs within this series are present and valid - the host
  10456. * need not check each sequence number within this range to see if
  10457. * the corresponding MPDU is actually present.
  10458. * This field is only valid if the RV bit is set.
  10459. * Value:
  10460. * The sequence number for the first MPDUs to check to release.
  10461. * The sequence number is masked by 0x3f.
  10462. * - REL_SEQ_NUM_END
  10463. * Bits 23:18
  10464. * Purpose: Indicate the end of a series of MPDUs to release.
  10465. * Value:
  10466. * The sequence number one larger than the sequence number of the
  10467. * last MPDU to check to release.
  10468. * The sequence number is masked by 0x3f.
  10469. * All MPDUs within this series are present and valid - the host
  10470. * need not check each sequence number within this range to see if
  10471. * the corresponding MPDU is actually present.
  10472. * This field is only valid if the RV bit is set.
  10473. * - NUM_MPDU_RANGES
  10474. * Bits 31:24
  10475. * Purpose: Indicate how many ranges of MPDUs are present.
  10476. * Each MPDU range consists of a series of contiguous MPDUs within the
  10477. * rx frame sequence which all have the same MPDU status.
  10478. * Value: 1-63 (typically a small number, like 1-3)
  10479. *
  10480. * Rx PPDU descriptor fields:
  10481. * - RSSI_CMB
  10482. * Bits 7:0
  10483. * Purpose: Combined RSSI from all active rx chains, across the active
  10484. * bandwidth.
  10485. * Value: RSSI dB units w.r.t. noise floor
  10486. * - TIMESTAMP_SUBMICROSEC
  10487. * Bits 15:8
  10488. * Purpose: high-resolution timestamp
  10489. * Value:
  10490. * Sub-microsecond time of PPDU reception.
  10491. * This timestamp ranges from [0,MAC clock MHz).
  10492. * This timestamp can be used in conjunction with TIMESTAMP_MICROSEC
  10493. * to form a high-resolution, large range rx timestamp.
  10494. * - PHY_ERR_CODE
  10495. * Bits 23:16
  10496. * Purpose:
  10497. * If the rx frame processing resulted in a PHY error, indicate what
  10498. * type of rx PHY error occurred.
  10499. * Value:
  10500. * This field is valid if the "P" (PHY_ERR) flag is set.
  10501. * TBD: document/specify the values for this field
  10502. * - PHY_ERR
  10503. * Bit 24
  10504. * Purpose: indicate whether the rx PPDU had a PHY error
  10505. * Value: 0 -> no rx PHY error, 1 -> rx PHY error encountered
  10506. * - LEGACY_RATE
  10507. * Bits 28:25
  10508. * Purpose:
  10509. * If the rx frame used a legacy rate rather than a HT or VHT rate,
  10510. * specify which rate was used.
  10511. * Value:
  10512. * The LEGACY_RATE field's value depends on the "L" (LEGACY_RATE_SEL)
  10513. * flag.
  10514. * If LEGACY_RATE_SEL is 0:
  10515. * 0x8: OFDM 48 Mbps
  10516. * 0x9: OFDM 24 Mbps
  10517. * 0xA: OFDM 12 Mbps
  10518. * 0xB: OFDM 6 Mbps
  10519. * 0xC: OFDM 54 Mbps
  10520. * 0xD: OFDM 36 Mbps
  10521. * 0xE: OFDM 18 Mbps
  10522. * 0xF: OFDM 9 Mbps
  10523. * If LEGACY_RATE_SEL is 1:
  10524. * 0x8: CCK 11 Mbps long preamble
  10525. * 0x9: CCK 5.5 Mbps long preamble
  10526. * 0xA: CCK 2 Mbps long preamble
  10527. * 0xB: CCK 1 Mbps long preamble
  10528. * 0xC: CCK 11 Mbps short preamble
  10529. * 0xD: CCK 5.5 Mbps short preamble
  10530. * 0xE: CCK 2 Mbps short preamble
  10531. * - LEGACY_RATE_SEL
  10532. * Bit 29
  10533. * Purpose: if rx used a legacy rate, specify whether it was OFDM or CCK
  10534. * Value:
  10535. * This field is valid if the PREAMBLE_TYPE field indicates the rx
  10536. * used a legacy rate.
  10537. * 0 -> OFDM, 1 -> CCK
  10538. * - END_VALID
  10539. * Bit 30
  10540. * Purpose: Indicate whether the FW rx PPDU desc fields associated with
  10541. * the start of the PPDU are valid. Specifically, the following
  10542. * fields are only valid if END_VALID is set:
  10543. * PHY_ERR, PHY_ERR_CODE, TSF32, TIMESTAMP_MICROSEC,
  10544. * TIMESTAMP_SUBMICROSEC
  10545. * Value:
  10546. * 0 -> rx PPDU desc end fields are not valid
  10547. * 1 -> rx PPDU desc end fields are valid
  10548. * - START_VALID
  10549. * Bit 31
  10550. * Purpose: Indicate whether the FW rx PPDU desc fields associated with
  10551. * the end of the PPDU are valid. Specifically, the following
  10552. * fields are only valid if START_VALID is set:
  10553. * RSSI, LEGACY_RATE_SEL, LEGACY_RATE, PREAMBLE_TYPE, SERVICE,
  10554. * VHT-SIG-A
  10555. * Value:
  10556. * 0 -> rx PPDU desc start fields are not valid
  10557. * 1 -> rx PPDU desc start fields are valid
  10558. * - RSSI0_PRI20
  10559. * Bits 7:0
  10560. * Purpose: RSSI from chain 0 on the primary 20 MHz channel
  10561. * Value: RSSI dB units w.r.t. noise floor
  10562. *
  10563. * - RSSI0_EXT20
  10564. * Bits 7:0
  10565. * Purpose: RSSI from chain 0 on the bonded extension 20 MHz channel
  10566. * (if the rx bandwidth was >= 40 MHz)
  10567. * Value: RSSI dB units w.r.t. noise floor
  10568. * - RSSI0_EXT40
  10569. * Bits 7:0
  10570. * Purpose: RSSI from chain 0 on the bonded extension 40 MHz channel
  10571. * (if the rx bandwidth was >= 80 MHz)
  10572. * Value: RSSI dB units w.r.t. noise floor
  10573. * - RSSI0_EXT80
  10574. * Bits 7:0
  10575. * Purpose: RSSI from chain 0 on the bonded extension 80 MHz channel
  10576. * (if the rx bandwidth was >= 160 MHz)
  10577. * Value: RSSI dB units w.r.t. noise floor
  10578. *
  10579. * - RSSI1_PRI20
  10580. * Bits 7:0
  10581. * Purpose: RSSI from chain 1 on the primary 20 MHz channel
  10582. * Value: RSSI dB units w.r.t. noise floor
  10583. * - RSSI1_EXT20
  10584. * Bits 7:0
  10585. * Purpose: RSSI from chain 1 on the bonded extension 20 MHz channel
  10586. * (if the rx bandwidth was >= 40 MHz)
  10587. * Value: RSSI dB units w.r.t. noise floor
  10588. * - RSSI1_EXT40
  10589. * Bits 7:0
  10590. * Purpose: RSSI from chain 1 on the bonded extension 40 MHz channel
  10591. * (if the rx bandwidth was >= 80 MHz)
  10592. * Value: RSSI dB units w.r.t. noise floor
  10593. * - RSSI1_EXT80
  10594. * Bits 7:0
  10595. * Purpose: RSSI from chain 1 on the bonded extension 80 MHz channel
  10596. * (if the rx bandwidth was >= 160 MHz)
  10597. * Value: RSSI dB units w.r.t. noise floor
  10598. *
  10599. * - RSSI2_PRI20
  10600. * Bits 7:0
  10601. * Purpose: RSSI from chain 2 on the primary 20 MHz channel
  10602. * Value: RSSI dB units w.r.t. noise floor
  10603. * - RSSI2_EXT20
  10604. * Bits 7:0
  10605. * Purpose: RSSI from chain 2 on the bonded extension 20 MHz channel
  10606. * (if the rx bandwidth was >= 40 MHz)
  10607. * Value: RSSI dB units w.r.t. noise floor
  10608. * - RSSI2_EXT40
  10609. * Bits 7:0
  10610. * Purpose: RSSI from chain 2 on the bonded extension 40 MHz channel
  10611. * (if the rx bandwidth was >= 80 MHz)
  10612. * Value: RSSI dB units w.r.t. noise floor
  10613. * - RSSI2_EXT80
  10614. * Bits 7:0
  10615. * Purpose: RSSI from chain 2 on the bonded extension 80 MHz channel
  10616. * (if the rx bandwidth was >= 160 MHz)
  10617. * Value: RSSI dB units w.r.t. noise floor
  10618. *
  10619. * - RSSI3_PRI20
  10620. * Bits 7:0
  10621. * Purpose: RSSI from chain 3 on the primary 20 MHz channel
  10622. * Value: RSSI dB units w.r.t. noise floor
  10623. * - RSSI3_EXT20
  10624. * Bits 7:0
  10625. * Purpose: RSSI from chain 3 on the bonded extension 20 MHz channel
  10626. * (if the rx bandwidth was >= 40 MHz)
  10627. * Value: RSSI dB units w.r.t. noise floor
  10628. * - RSSI3_EXT40
  10629. * Bits 7:0
  10630. * Purpose: RSSI from chain 3 on the bonded extension 40 MHz channel
  10631. * (if the rx bandwidth was >= 80 MHz)
  10632. * Value: RSSI dB units w.r.t. noise floor
  10633. * - RSSI3_EXT80
  10634. * Bits 7:0
  10635. * Purpose: RSSI from chain 3 on the bonded extension 80 MHz channel
  10636. * (if the rx bandwidth was >= 160 MHz)
  10637. * Value: RSSI dB units w.r.t. noise floor
  10638. *
  10639. * - TSF32
  10640. * Bits 31:0
  10641. * Purpose: specify the time the rx PPDU was received, in TSF units
  10642. * Value: 32 LSBs of the TSF
  10643. * - TIMESTAMP_MICROSEC
  10644. * Bits 31:0
  10645. * Purpose: specify the time the rx PPDU was received, in microsecond units
  10646. * Value: PPDU rx time, in microseconds
  10647. * - VHT_SIG_A1
  10648. * Bits 23:0
  10649. * Purpose: Provide the HT-SIG (initial 24 bits) or VHT-SIG-A1 field
  10650. * from the rx PPDU
  10651. * Value:
  10652. * If PREAMBLE_TYPE specifies VHT, then this field contains the
  10653. * VHT-SIG-A1 data.
  10654. * If PREAMBLE_TYPE specifies HT, then this field contains the
  10655. * first 24 bits of the HT-SIG data.
  10656. * Otherwise, this field is invalid.
  10657. * Refer to the the 802.11 protocol for the definition of the
  10658. * HT-SIG and VHT-SIG-A1 fields
  10659. * - VHT_SIG_A2
  10660. * Bits 23:0
  10661. * Purpose: Provide the HT-SIG (final 24 bits) or VHT-SIG-A2 field
  10662. * from the rx PPDU
  10663. * Value:
  10664. * If PREAMBLE_TYPE specifies VHT, then this field contains the
  10665. * VHT-SIG-A2 data.
  10666. * If PREAMBLE_TYPE specifies HT, then this field contains the
  10667. * last 24 bits of the HT-SIG data.
  10668. * Otherwise, this field is invalid.
  10669. * Refer to the the 802.11 protocol for the definition of the
  10670. * HT-SIG and VHT-SIG-A2 fields
  10671. * - PREAMBLE_TYPE
  10672. * Bits 31:24
  10673. * Purpose: indicate the PHY format of the received burst
  10674. * Value:
  10675. * 0x4: Legacy (OFDM/CCK)
  10676. * 0x8: HT
  10677. * 0x9: HT with TxBF
  10678. * 0xC: VHT
  10679. * 0xD: VHT with TxBF
  10680. * - SERVICE
  10681. * Bits 31:24
  10682. * Purpose: TBD
  10683. * Value: TBD
  10684. *
  10685. * Rx MSDU descriptor fields:
  10686. * - FW_RX_DESC_BYTES
  10687. * Bits 15:0
  10688. * Purpose: Indicate how many bytes in the Rx indication are used for
  10689. * FW Rx descriptors
  10690. *
  10691. * Payload fields:
  10692. * - MPDU_COUNT
  10693. * Bits 7:0
  10694. * Purpose: Indicate how many sequential MPDUs share the same status.
  10695. * All MPDUs within the indicated list are from the same RA-TA-TID.
  10696. * - MPDU_STATUS
  10697. * Bits 15:8
  10698. * Purpose: Indicate whether the (group of sequential) MPDU(s) were
  10699. * received successfully.
  10700. * Value:
  10701. * 0x1: success
  10702. * 0x2: FCS error
  10703. * 0x3: duplicate error
  10704. * 0x4: replay error
  10705. * 0x5: invalid peer
  10706. */
  10707. /* header fields */
  10708. #define HTT_RX_IND_EXT_TID_M 0x1f00
  10709. #define HTT_RX_IND_EXT_TID_S 8
  10710. #define HTT_RX_IND_FLUSH_VALID_M 0x2000
  10711. #define HTT_RX_IND_FLUSH_VALID_S 13
  10712. #define HTT_RX_IND_REL_VALID_M 0x4000
  10713. #define HTT_RX_IND_REL_VALID_S 14
  10714. #define HTT_RX_IND_PEER_ID_M 0xffff0000
  10715. #define HTT_RX_IND_PEER_ID_S 16
  10716. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_M 0x3f
  10717. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_S 0
  10718. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_M 0xfc0
  10719. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_S 6
  10720. #define HTT_RX_IND_REL_SEQ_NUM_START_M 0x3f000
  10721. #define HTT_RX_IND_REL_SEQ_NUM_START_S 12
  10722. #define HTT_RX_IND_REL_SEQ_NUM_END_M 0xfc0000
  10723. #define HTT_RX_IND_REL_SEQ_NUM_END_S 18
  10724. #define HTT_RX_IND_NUM_MPDU_RANGES_M 0xff000000
  10725. #define HTT_RX_IND_NUM_MPDU_RANGES_S 24
  10726. /* rx PPDU descriptor fields */
  10727. #define HTT_RX_IND_RSSI_CMB_M 0x000000ff
  10728. #define HTT_RX_IND_RSSI_CMB_S 0
  10729. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M 0x0000ff00
  10730. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S 8
  10731. #define HTT_RX_IND_PHY_ERR_CODE_M 0x00ff0000
  10732. #define HTT_RX_IND_PHY_ERR_CODE_S 16
  10733. #define HTT_RX_IND_PHY_ERR_M 0x01000000
  10734. #define HTT_RX_IND_PHY_ERR_S 24
  10735. #define HTT_RX_IND_LEGACY_RATE_M 0x1e000000
  10736. #define HTT_RX_IND_LEGACY_RATE_S 25
  10737. #define HTT_RX_IND_LEGACY_RATE_SEL_M 0x20000000
  10738. #define HTT_RX_IND_LEGACY_RATE_SEL_S 29
  10739. #define HTT_RX_IND_END_VALID_M 0x40000000
  10740. #define HTT_RX_IND_END_VALID_S 30
  10741. #define HTT_RX_IND_START_VALID_M 0x80000000
  10742. #define HTT_RX_IND_START_VALID_S 31
  10743. #define HTT_RX_IND_RSSI_PRI20_M 0x000000ff
  10744. #define HTT_RX_IND_RSSI_PRI20_S 0
  10745. #define HTT_RX_IND_RSSI_EXT20_M 0x0000ff00
  10746. #define HTT_RX_IND_RSSI_EXT20_S 8
  10747. #define HTT_RX_IND_RSSI_EXT40_M 0x00ff0000
  10748. #define HTT_RX_IND_RSSI_EXT40_S 16
  10749. #define HTT_RX_IND_RSSI_EXT80_M 0xff000000
  10750. #define HTT_RX_IND_RSSI_EXT80_S 24
  10751. #define HTT_RX_IND_VHT_SIG_A1_M 0x00ffffff
  10752. #define HTT_RX_IND_VHT_SIG_A1_S 0
  10753. #define HTT_RX_IND_VHT_SIG_A2_M 0x00ffffff
  10754. #define HTT_RX_IND_VHT_SIG_A2_S 0
  10755. #define HTT_RX_IND_PREAMBLE_TYPE_M 0xff000000
  10756. #define HTT_RX_IND_PREAMBLE_TYPE_S 24
  10757. #define HTT_RX_IND_SERVICE_M 0xff000000
  10758. #define HTT_RX_IND_SERVICE_S 24
  10759. #define HTT_RX_IND_SA_ANT_MATRIX_M 0xff000000
  10760. #define HTT_RX_IND_SA_ANT_MATRIX_S 24
  10761. /* rx MSDU descriptor fields */
  10762. #define HTT_RX_IND_FW_RX_DESC_BYTES_M 0xffff
  10763. #define HTT_RX_IND_FW_RX_DESC_BYTES_S 0
  10764. /* payload fields */
  10765. #define HTT_RX_IND_MPDU_COUNT_M 0xff
  10766. #define HTT_RX_IND_MPDU_COUNT_S 0
  10767. #define HTT_RX_IND_MPDU_STATUS_M 0xff00
  10768. #define HTT_RX_IND_MPDU_STATUS_S 8
  10769. #define HTT_RX_IND_EXT_TID_SET(word, value) \
  10770. do { \
  10771. HTT_CHECK_SET_VAL(HTT_RX_IND_EXT_TID, value); \
  10772. (word) |= (value) << HTT_RX_IND_EXT_TID_S; \
  10773. } while (0)
  10774. #define HTT_RX_IND_EXT_TID_GET(word) \
  10775. (((word) & HTT_RX_IND_EXT_TID_M) >> HTT_RX_IND_EXT_TID_S)
  10776. #define HTT_RX_IND_FLUSH_VALID_SET(word, value) \
  10777. do { \
  10778. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_VALID, value); \
  10779. (word) |= (value) << HTT_RX_IND_FLUSH_VALID_S; \
  10780. } while (0)
  10781. #define HTT_RX_IND_FLUSH_VALID_GET(word) \
  10782. (((word) & HTT_RX_IND_FLUSH_VALID_M) >> HTT_RX_IND_FLUSH_VALID_S)
  10783. #define HTT_RX_IND_REL_VALID_SET(word, value) \
  10784. do { \
  10785. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_VALID, value); \
  10786. (word) |= (value) << HTT_RX_IND_REL_VALID_S; \
  10787. } while (0)
  10788. #define HTT_RX_IND_REL_VALID_GET(word) \
  10789. (((word) & HTT_RX_IND_REL_VALID_M) >> HTT_RX_IND_REL_VALID_S)
  10790. #define HTT_RX_IND_PEER_ID_SET(word, value) \
  10791. do { \
  10792. HTT_CHECK_SET_VAL(HTT_RX_IND_PEER_ID, value); \
  10793. (word) |= (value) << HTT_RX_IND_PEER_ID_S; \
  10794. } while (0)
  10795. #define HTT_RX_IND_PEER_ID_GET(word) \
  10796. (((word) & HTT_RX_IND_PEER_ID_M) >> HTT_RX_IND_PEER_ID_S)
  10797. #define HTT_RX_IND_FW_RX_DESC_BYTES_SET(word, value) \
  10798. do { \
  10799. HTT_CHECK_SET_VAL(HTT_RX_IND_FW_RX_DESC_BYTES, value); \
  10800. (word) |= (value) << HTT_RX_IND_FW_RX_DESC_BYTES_S; \
  10801. } while (0)
  10802. #define HTT_RX_IND_FW_RX_DESC_BYTES_GET(word) \
  10803. (((word) & HTT_RX_IND_FW_RX_DESC_BYTES_M) >> HTT_RX_IND_FW_RX_DESC_BYTES_S)
  10804. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_SET(word, value) \
  10805. do { \
  10806. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_START, value); \
  10807. (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_START_S; \
  10808. } while (0)
  10809. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_GET(word) \
  10810. (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_START_M) >> \
  10811. HTT_RX_IND_FLUSH_SEQ_NUM_START_S)
  10812. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_SET(word, value) \
  10813. do { \
  10814. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_END, value); \
  10815. (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_END_S; \
  10816. } while (0)
  10817. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_GET(word) \
  10818. (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_END_M) >> \
  10819. HTT_RX_IND_FLUSH_SEQ_NUM_END_S)
  10820. #define HTT_RX_IND_REL_SEQ_NUM_START_SET(word, value) \
  10821. do { \
  10822. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_START, value); \
  10823. (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_START_S; \
  10824. } while (0)
  10825. #define HTT_RX_IND_REL_SEQ_NUM_START_GET(word) \
  10826. (((word) & HTT_RX_IND_REL_SEQ_NUM_START_M) >> \
  10827. HTT_RX_IND_REL_SEQ_NUM_START_S)
  10828. #define HTT_RX_IND_REL_SEQ_NUM_END_SET(word, value) \
  10829. do { \
  10830. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_END, value); \
  10831. (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_END_S; \
  10832. } while (0)
  10833. #define HTT_RX_IND_REL_SEQ_NUM_END_GET(word) \
  10834. (((word) & HTT_RX_IND_REL_SEQ_NUM_END_M) >> \
  10835. HTT_RX_IND_REL_SEQ_NUM_END_S)
  10836. #define HTT_RX_IND_NUM_MPDU_RANGES_SET(word, value) \
  10837. do { \
  10838. HTT_CHECK_SET_VAL(HTT_RX_IND_NUM_MPDU_RANGES, value); \
  10839. (word) |= (value) << HTT_RX_IND_NUM_MPDU_RANGES_S; \
  10840. } while (0)
  10841. #define HTT_RX_IND_NUM_MPDU_RANGES_GET(word) \
  10842. (((word) & HTT_RX_IND_NUM_MPDU_RANGES_M) >> \
  10843. HTT_RX_IND_NUM_MPDU_RANGES_S)
  10844. /* FW rx PPDU descriptor fields */
  10845. #define HTT_RX_IND_RSSI_CMB_SET(word, value) \
  10846. do { \
  10847. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_CMB, value); \
  10848. (word) |= (value) << HTT_RX_IND_RSSI_CMB_S; \
  10849. } while (0)
  10850. #define HTT_RX_IND_RSSI_CMB_GET(word) \
  10851. (((word) & HTT_RX_IND_RSSI_CMB_M) >> \
  10852. HTT_RX_IND_RSSI_CMB_S)
  10853. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_SET(word, value) \
  10854. do { \
  10855. HTT_CHECK_SET_VAL(HTT_RX_IND_TIMESTAMP_SUBMICROSEC, value); \
  10856. (word) |= (value) << HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S; \
  10857. } while (0)
  10858. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_GET(word) \
  10859. (((word) & HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M) >> \
  10860. HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S)
  10861. #define HTT_RX_IND_PHY_ERR_CODE_SET(word, value) \
  10862. do { \
  10863. HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR_CODE, value); \
  10864. (word) |= (value) << HTT_RX_IND_PHY_ERR_CODE_S; \
  10865. } while (0)
  10866. #define HTT_RX_IND_PHY_ERR_CODE_GET(word) \
  10867. (((word) & HTT_RX_IND_PHY_ERR_CODE_M) >> \
  10868. HTT_RX_IND_PHY_ERR_CODE_S)
  10869. #define HTT_RX_IND_PHY_ERR_SET(word, value) \
  10870. do { \
  10871. HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR, value); \
  10872. (word) |= (value) << HTT_RX_IND_PHY_ERR_S; \
  10873. } while (0)
  10874. #define HTT_RX_IND_PHY_ERR_GET(word) \
  10875. (((word) & HTT_RX_IND_PHY_ERR_M) >> \
  10876. HTT_RX_IND_PHY_ERR_S)
  10877. #define HTT_RX_IND_LEGACY_RATE_SET(word, value) \
  10878. do { \
  10879. HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE, value); \
  10880. (word) |= (value) << HTT_RX_IND_LEGACY_RATE_S; \
  10881. } while (0)
  10882. #define HTT_RX_IND_LEGACY_RATE_GET(word) \
  10883. (((word) & HTT_RX_IND_LEGACY_RATE_M) >> \
  10884. HTT_RX_IND_LEGACY_RATE_S)
  10885. #define HTT_RX_IND_LEGACY_RATE_SEL_SET(word, value) \
  10886. do { \
  10887. HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE_SEL, value); \
  10888. (word) |= (value) << HTT_RX_IND_LEGACY_RATE_SEL_S; \
  10889. } while (0)
  10890. #define HTT_RX_IND_LEGACY_RATE_SEL_GET(word) \
  10891. (((word) & HTT_RX_IND_LEGACY_RATE_SEL_M) >> \
  10892. HTT_RX_IND_LEGACY_RATE_SEL_S)
  10893. #define HTT_RX_IND_END_VALID_SET(word, value) \
  10894. do { \
  10895. HTT_CHECK_SET_VAL(HTT_RX_IND_END_VALID, value); \
  10896. (word) |= (value) << HTT_RX_IND_END_VALID_S; \
  10897. } while (0)
  10898. #define HTT_RX_IND_END_VALID_GET(word) \
  10899. (((word) & HTT_RX_IND_END_VALID_M) >> \
  10900. HTT_RX_IND_END_VALID_S)
  10901. #define HTT_RX_IND_START_VALID_SET(word, value) \
  10902. do { \
  10903. HTT_CHECK_SET_VAL(HTT_RX_IND_START_VALID, value); \
  10904. (word) |= (value) << HTT_RX_IND_START_VALID_S; \
  10905. } while (0)
  10906. #define HTT_RX_IND_START_VALID_GET(word) \
  10907. (((word) & HTT_RX_IND_START_VALID_M) >> \
  10908. HTT_RX_IND_START_VALID_S)
  10909. #define HTT_RX_IND_RSSI_PRI20_SET(word, value) \
  10910. do { \
  10911. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_PRI20, value); \
  10912. (word) |= (value) << HTT_RX_IND_RSSI_PRI20_S; \
  10913. } while (0)
  10914. #define HTT_RX_IND_RSSI_PRI20_GET(word) \
  10915. (((word) & HTT_RX_IND_RSSI_PRI20_M) >> \
  10916. HTT_RX_IND_RSSI_PRI20_S)
  10917. #define HTT_RX_IND_RSSI_EXT20_SET(word, value) \
  10918. do { \
  10919. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT20, value); \
  10920. (word) |= (value) << HTT_RX_IND_RSSI_EXT20_S; \
  10921. } while (0)
  10922. #define HTT_RX_IND_RSSI_EXT20_GET(word) \
  10923. (((word) & HTT_RX_IND_RSSI_EXT20_M) >> \
  10924. HTT_RX_IND_RSSI_EXT20_S)
  10925. #define HTT_RX_IND_RSSI_EXT40_SET(word, value) \
  10926. do { \
  10927. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT40, value); \
  10928. (word) |= (value) << HTT_RX_IND_RSSI_EXT40_S; \
  10929. } while (0)
  10930. #define HTT_RX_IND_RSSI_EXT40_GET(word) \
  10931. (((word) & HTT_RX_IND_RSSI_EXT40_M) >> \
  10932. HTT_RX_IND_RSSI_EXT40_S)
  10933. #define HTT_RX_IND_RSSI_EXT80_SET(word, value) \
  10934. do { \
  10935. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT80, value); \
  10936. (word) |= (value) << HTT_RX_IND_RSSI_EXT80_S; \
  10937. } while (0)
  10938. #define HTT_RX_IND_RSSI_EXT80_GET(word) \
  10939. (((word) & HTT_RX_IND_RSSI_EXT80_M) >> \
  10940. HTT_RX_IND_RSSI_EXT80_S)
  10941. #define HTT_RX_IND_VHT_SIG_A1_SET(word, value) \
  10942. do { \
  10943. HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A1, value); \
  10944. (word) |= (value) << HTT_RX_IND_VHT_SIG_A1_S; \
  10945. } while (0)
  10946. #define HTT_RX_IND_VHT_SIG_A1_GET(word) \
  10947. (((word) & HTT_RX_IND_VHT_SIG_A1_M) >> \
  10948. HTT_RX_IND_VHT_SIG_A1_S)
  10949. #define HTT_RX_IND_VHT_SIG_A2_SET(word, value) \
  10950. do { \
  10951. HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A2, value); \
  10952. (word) |= (value) << HTT_RX_IND_VHT_SIG_A2_S; \
  10953. } while (0)
  10954. #define HTT_RX_IND_VHT_SIG_A2_GET(word) \
  10955. (((word) & HTT_RX_IND_VHT_SIG_A2_M) >> \
  10956. HTT_RX_IND_VHT_SIG_A2_S)
  10957. #define HTT_RX_IND_PREAMBLE_TYPE_SET(word, value) \
  10958. do { \
  10959. HTT_CHECK_SET_VAL(HTT_RX_IND_PREAMBLE_TYPE, value); \
  10960. (word) |= (value) << HTT_RX_IND_PREAMBLE_TYPE_S; \
  10961. } while (0)
  10962. #define HTT_RX_IND_PREAMBLE_TYPE_GET(word) \
  10963. (((word) & HTT_RX_IND_PREAMBLE_TYPE_M) >> \
  10964. HTT_RX_IND_PREAMBLE_TYPE_S)
  10965. #define HTT_RX_IND_SERVICE_SET(word, value) \
  10966. do { \
  10967. HTT_CHECK_SET_VAL(HTT_RX_IND_SERVICE, value); \
  10968. (word) |= (value) << HTT_RX_IND_SERVICE_S; \
  10969. } while (0)
  10970. #define HTT_RX_IND_SERVICE_GET(word) \
  10971. (((word) & HTT_RX_IND_SERVICE_M) >> \
  10972. HTT_RX_IND_SERVICE_S)
  10973. #define HTT_RX_IND_SA_ANT_MATRIX_SET(word, value) \
  10974. do { \
  10975. HTT_CHECK_SET_VAL(HTT_RX_IND_SA_ANT_MATRIX, value); \
  10976. (word) |= (value) << HTT_RX_IND_SA_ANT_MATRIX_S; \
  10977. } while (0)
  10978. #define HTT_RX_IND_SA_ANT_MATRIX_GET(word) \
  10979. (((word) & HTT_RX_IND_SA_ANT_MATRIX_M) >> \
  10980. HTT_RX_IND_SA_ANT_MATRIX_S)
  10981. #define HTT_RX_IND_MPDU_COUNT_SET(word, value) \
  10982. do { \
  10983. HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_COUNT, value); \
  10984. (word) |= (value) << HTT_RX_IND_MPDU_COUNT_S; \
  10985. } while (0)
  10986. #define HTT_RX_IND_MPDU_COUNT_GET(word) \
  10987. (((word) & HTT_RX_IND_MPDU_COUNT_M) >> HTT_RX_IND_MPDU_COUNT_S)
  10988. #define HTT_RX_IND_MPDU_STATUS_SET(word, value) \
  10989. do { \
  10990. HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_STATUS, value); \
  10991. (word) |= (value) << HTT_RX_IND_MPDU_STATUS_S; \
  10992. } while (0)
  10993. #define HTT_RX_IND_MPDU_STATUS_GET(word) \
  10994. (((word) & HTT_RX_IND_MPDU_STATUS_M) >> HTT_RX_IND_MPDU_STATUS_S)
  10995. #define HTT_RX_IND_HL_BYTES \
  10996. (HTT_RX_IND_HDR_BYTES + \
  10997. 4 /* single FW rx MSDU descriptor */ + \
  10998. 4 /* single MPDU range information element */)
  10999. #define HTT_RX_IND_HL_SIZE32 (HTT_RX_IND_HL_BYTES >> 2)
  11000. /* Could we use one macro entry? */
  11001. #define HTT_WORD_SET(word, field, value) \
  11002. do { \
  11003. HTT_CHECK_SET_VAL(field, value); \
  11004. (word) |= ((value) << field ## _S); \
  11005. } while (0)
  11006. #define HTT_WORD_GET(word, field) \
  11007. (((word) & field ## _M) >> field ## _S)
  11008. PREPACK struct hl_htt_rx_ind_base {
  11009. A_UINT32 rx_ind_msg[HTT_RX_IND_HL_SIZE32]; /* align with LL case rx indication message, but reduced to 5 words */
  11010. } POSTPACK;
  11011. /*
  11012. * HTT_RX_IND_HL_RX_DESC_BASE_OFFSET
  11013. * Currently, we use a resv field in hl_htt_rx_ind_base to store some
  11014. * HL host needed info; refer to fw_rx_desc_base in wal_rx_desc.h.
  11015. * The field is just after the MSDU FW rx desc, and 1 byte ahead of
  11016. * htt_rx_ind_hl_rx_desc_t.
  11017. */
  11018. #define HTT_RX_IND_HL_RX_DESC_BASE_OFFSET (HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET + 1)
  11019. struct htt_rx_ind_hl_rx_desc_t {
  11020. A_UINT8 ver;
  11021. A_UINT8 len;
  11022. struct {
  11023. A_UINT8
  11024. first_msdu: 1,
  11025. last_msdu: 1,
  11026. c3_failed: 1,
  11027. c4_failed: 1,
  11028. ipv6: 1,
  11029. tcp: 1,
  11030. udp: 1,
  11031. reserved: 1;
  11032. } flags;
  11033. /* NOTE: no reserved space - don't append any new fields here */
  11034. };
  11035. #define HTT_RX_IND_HL_RX_DESC_VER_OFFSET \
  11036. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  11037. + offsetof(struct htt_rx_ind_hl_rx_desc_t, ver))
  11038. #define HTT_RX_IND_HL_RX_DESC_VER 0
  11039. #define HTT_RX_IND_HL_RX_DESC_LEN_OFFSET \
  11040. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  11041. + offsetof(struct htt_rx_ind_hl_rx_desc_t, len))
  11042. #define HTT_RX_IND_HL_FLAG_OFFSET \
  11043. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  11044. + offsetof(struct htt_rx_ind_hl_rx_desc_t, flags))
  11045. #define HTT_RX_IND_HL_FLAG_FIRST_MSDU (0x01 << 0)
  11046. #define HTT_RX_IND_HL_FLAG_LAST_MSDU (0x01 << 1)
  11047. #define HTT_RX_IND_HL_FLAG_C3_FAILED (0x01 << 2) /* L3 checksum failed */
  11048. #define HTT_RX_IND_HL_FLAG_C4_FAILED (0x01 << 3) /* L4 checksum failed */
  11049. #define HTT_RX_IND_HL_FLAG_IPV6 (0x01 << 4) /* is ipv6, or else ipv4 */
  11050. #define HTT_RX_IND_HL_FLAG_TCP (0x01 << 5) /* is tcp */
  11051. #define HTT_RX_IND_HL_FLAG_UDP (0x01 << 6) /* is udp */
  11052. /* This structure is used in HL, the basic descriptor information
  11053. * used by host. the structure is translated by FW from HW desc
  11054. * or generated by FW. But in HL monitor mode, the host would use
  11055. * the same structure with LL.
  11056. */
  11057. PREPACK struct hl_htt_rx_desc_base {
  11058. A_UINT32
  11059. seq_num:12,
  11060. encrypted:1,
  11061. chan_info_present:1,
  11062. resv0:2,
  11063. mcast_bcast:1,
  11064. fragment:1,
  11065. key_id_oct:8,
  11066. resv1:6;
  11067. A_UINT32
  11068. pn_31_0;
  11069. union {
  11070. struct {
  11071. A_UINT16 pn_47_32;
  11072. A_UINT16 pn_63_48;
  11073. } pn16;
  11074. A_UINT32 pn_63_32;
  11075. } u0;
  11076. A_UINT32
  11077. pn_95_64;
  11078. A_UINT32
  11079. pn_127_96;
  11080. } POSTPACK;
  11081. /*
  11082. * Channel information can optionally be appended after hl_htt_rx_desc_base.
  11083. * If so, the len field in htt_rx_ind_hl_rx_desc_t will be updated accordingly,
  11084. * and the chan_info_present flag in hl_htt_rx_desc_base will be set.
  11085. * Please see htt_chan_change_t for description of the fields.
  11086. */
  11087. PREPACK struct htt_chan_info_t
  11088. {
  11089. A_UINT32 primary_chan_center_freq_mhz: 16,
  11090. contig_chan1_center_freq_mhz: 16;
  11091. A_UINT32 contig_chan2_center_freq_mhz: 16,
  11092. phy_mode: 8,
  11093. reserved: 8;
  11094. } POSTPACK;
  11095. #define HTT_CHAN_INFO_SIZE sizeof(struct htt_chan_info_t)
  11096. #define HL_RX_DESC_SIZE (sizeof(struct hl_htt_rx_desc_base))
  11097. #define HL_RX_DESC_SIZE_DWORD (HL_RX_STD_DESC_SIZE >> 2)
  11098. #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_M 0xfff
  11099. #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_S 0
  11100. #define HTT_HL_RX_DESC_MPDU_ENC_M 0x1000
  11101. #define HTT_HL_RX_DESC_MPDU_ENC_S 12
  11102. #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_M 0x2000
  11103. #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_S 13
  11104. #define HTT_HL_RX_DESC_MCAST_BCAST_M 0x10000
  11105. #define HTT_HL_RX_DESC_MCAST_BCAST_S 16
  11106. #define HTT_HL_RX_DESC_FRAGMENT_M 0x20000
  11107. #define HTT_HL_RX_DESC_FRAGMENT_S 17
  11108. #define HTT_HL_RX_DESC_KEY_ID_OCT_M 0x3fc0000
  11109. #define HTT_HL_RX_DESC_KEY_ID_OCT_S 18
  11110. #define HTT_HL_RX_DESC_PN_OFFSET offsetof(struct hl_htt_rx_desc_base, pn_31_0)
  11111. #define HTT_HL_RX_DESC_PN_WORD_OFFSET (HTT_HL_RX_DESC_PN_OFFSET >> 2)
  11112. /* Channel information */
  11113. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M 0x0000ffff
  11114. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S 0
  11115. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M 0xffff0000
  11116. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S 16
  11117. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M 0x0000ffff
  11118. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S 0
  11119. #define HTT_CHAN_INFO_PHY_MODE_M 0x00ff0000
  11120. #define HTT_CHAN_INFO_PHY_MODE_S 16
  11121. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_SET(word, value) \
  11122. do { \
  11123. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ, value); \
  11124. (word) |= (value) << HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S; \
  11125. } while (0)
  11126. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_GET(word) \
  11127. (((word) & HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M) >> HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S)
  11128. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_SET(word, value) \
  11129. do { \
  11130. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ, value); \
  11131. (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S; \
  11132. } while (0)
  11133. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_GET(word) \
  11134. (((word) & HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S)
  11135. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_SET(word, value) \
  11136. do { \
  11137. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ, value); \
  11138. (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S; \
  11139. } while (0)
  11140. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_GET(word) \
  11141. (((word) & HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S)
  11142. #define HTT_CHAN_INFO_PHY_MODE_SET(word, value) \
  11143. do { \
  11144. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PHY_MODE, value); \
  11145. (word) |= (value) << HTT_CHAN_INFO_PHY_MODE_S; \
  11146. } while (0)
  11147. #define HTT_CHAN_INFO_PHY_MODE_GET(word) \
  11148. (((word) & HTT_CHAN_INFO_PHY_MODE_M) >> HTT_CHAN_INFO_PHY_MODE_S)
  11149. /*
  11150. * @brief target -> host message definition for FW offloaded pkts
  11151. *
  11152. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND
  11153. *
  11154. * @details
  11155. * The following field definitions describe the format of the firmware
  11156. * offload deliver message sent from the target to the host.
  11157. *
  11158. * definition for struct htt_tx_offload_deliver_ind_hdr_t
  11159. *
  11160. * |31 20|19 16|15 13|12 8|7 5|4|3|2 0|
  11161. * |----------------------------+--------+-----+---------------+-----+-+-+----|
  11162. * | reserved_1 | msg type |
  11163. * |--------------------------------------------------------------------------|
  11164. * | phy_timestamp_l32 |
  11165. * |--------------------------------------------------------------------------|
  11166. * | WORD2 (see below) |
  11167. * |--------------------------------------------------------------------------|
  11168. * | seqno | framectrl |
  11169. * |--------------------------------------------------------------------------|
  11170. * | reserved_3 | vdev_id | tid_num|
  11171. * |--------------------------------------------------------------------------|
  11172. * | reserved_4 | tx_mpdu_bytes |F|STAT|
  11173. * |--------------------------------------------------------------------------|
  11174. *
  11175. * where:
  11176. * STAT = status
  11177. * F = format (802.3 vs. 802.11)
  11178. *
  11179. * definition for word 2
  11180. *
  11181. * |31 26|25| 24 |23 | 22 |21 19|18 17|16 9|8 6|5 2|1 0|
  11182. * |--------+--+----+---+----+-----+-----+---------------------+----+-----+---|
  11183. * |reserv_2|BF|LDPC|SGI|STBC| BW | NSS | RSSI |RATE| MCS |PR |
  11184. * |--------------------------------------------------------------------------|
  11185. *
  11186. * where:
  11187. * PR = preamble
  11188. * BF = beamformed
  11189. */
  11190. PREPACK struct htt_tx_offload_deliver_ind_hdr_t
  11191. {
  11192. A_UINT32 /* word 0 */
  11193. msg_type:8, /* [ 7: 0] */
  11194. reserved_1:24; /* [31: 8] */
  11195. A_UINT32 phy_timestamp_l32; /* word 1 [31:0] */
  11196. A_UINT32 /* word 2 */
  11197. /* preamble:
  11198. * 0-OFDM,
  11199. * 1-CCk,
  11200. * 2-HT,
  11201. * 3-VHT
  11202. */
  11203. preamble: 2, /* [1:0] */
  11204. /* mcs:
  11205. * In case of HT preamble interpret
  11206. * MCS along with NSS.
  11207. * Valid values for HT are 0 to 7.
  11208. * HT mcs 0 with NSS 2 is mcs 8.
  11209. * Valid values for VHT are 0 to 9.
  11210. */
  11211. mcs: 4, /* [5:2] */
  11212. /* rate:
  11213. * This is applicable only for
  11214. * CCK and OFDM preamble type
  11215. * rate 0: OFDM 48 Mbps,
  11216. * 1: OFDM 24 Mbps,
  11217. * 2: OFDM 12 Mbps
  11218. * 3: OFDM 6 Mbps
  11219. * 4: OFDM 54 Mbps
  11220. * 5: OFDM 36 Mbps
  11221. * 6: OFDM 18 Mbps
  11222. * 7: OFDM 9 Mbps
  11223. * rate 0: CCK 11 Mbps Long
  11224. * 1: CCK 5.5 Mbps Long
  11225. * 2: CCK 2 Mbps Long
  11226. * 3: CCK 1 Mbps Long
  11227. * 4: CCK 11 Mbps Short
  11228. * 5: CCK 5.5 Mbps Short
  11229. * 6: CCK 2 Mbps Short
  11230. */
  11231. rate : 3, /* [ 8: 6] */
  11232. rssi : 8, /* [16: 9] units=dBm */
  11233. nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
  11234. bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
  11235. stbc : 1, /* [22] */
  11236. sgi : 1, /* [23] */
  11237. ldpc : 1, /* [24] */
  11238. beamformed: 1, /* [25] */
  11239. reserved_2: 6; /* [31:26] */
  11240. A_UINT32 /* word 3 */
  11241. framectrl:16, /* [15: 0] */
  11242. seqno:16; /* [31:16] */
  11243. A_UINT32 /* word 4 */
  11244. tid_num:5, /* [ 4: 0] actual TID number */
  11245. vdev_id:8, /* [12: 5] */
  11246. reserved_3:19; /* [31:13] */
  11247. A_UINT32 /* word 5 */
  11248. /* status:
  11249. * 0: tx_ok
  11250. * 1: retry
  11251. * 2: drop
  11252. * 3: filtered
  11253. * 4: abort
  11254. * 5: tid delete
  11255. * 6: sw abort
  11256. * 7: dropped by peer migration
  11257. */
  11258. status:3, /* [2:0] */
  11259. format:1, /* [3] 0: 802.3 format, 1: 802.11 format */
  11260. tx_mpdu_bytes:16, /* [19:4] */
  11261. /* Indicates retry count of offloaded/local generated Data tx frames */
  11262. tx_retry_cnt:6, /* [25:20] */
  11263. reserved_4:6; /* [31:26] */
  11264. } POSTPACK;
  11265. /* FW offload deliver ind message header fields */
  11266. /* DWORD one */
  11267. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M 0xffffffff
  11268. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S 0
  11269. /* DWORD two */
  11270. #define HTT_FW_OFFLOAD_IND_PREAMBLE_M 0x00000003
  11271. #define HTT_FW_OFFLOAD_IND_PREAMBLE_S 0
  11272. #define HTT_FW_OFFLOAD_IND_MCS_M 0x0000003c
  11273. #define HTT_FW_OFFLOAD_IND_MCS_S 2
  11274. #define HTT_FW_OFFLOAD_IND_RATE_M 0x000001c0
  11275. #define HTT_FW_OFFLOAD_IND_RATE_S 6
  11276. #define HTT_FW_OFFLOAD_IND_RSSI_M 0x0001fe00
  11277. #define HTT_FW_OFFLOAD_IND_RSSI_S 9
  11278. #define HTT_FW_OFFLOAD_IND_NSS_M 0x00060000
  11279. #define HTT_FW_OFFLOAD_IND_NSS_S 17
  11280. #define HTT_FW_OFFLOAD_IND_BW_M 0x00380000
  11281. #define HTT_FW_OFFLOAD_IND_BW_S 19
  11282. #define HTT_FW_OFFLOAD_IND_STBC_M 0x00400000
  11283. #define HTT_FW_OFFLOAD_IND_STBC_S 22
  11284. #define HTT_FW_OFFLOAD_IND_SGI_M 0x00800000
  11285. #define HTT_FW_OFFLOAD_IND_SGI_S 23
  11286. #define HTT_FW_OFFLOAD_IND_LDPC_M 0x01000000
  11287. #define HTT_FW_OFFLOAD_IND_LDPC_S 24
  11288. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_M 0x02000000
  11289. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_S 25
  11290. /* DWORD three*/
  11291. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_M 0x0000ffff
  11292. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_S 0
  11293. #define HTT_FW_OFFLOAD_IND_SEQNO_M 0xffff0000
  11294. #define HTT_FW_OFFLOAD_IND_SEQNO_S 16
  11295. /* DWORD four */
  11296. #define HTT_FW_OFFLOAD_IND_TID_NUM_M 0x0000001f
  11297. #define HTT_FW_OFFLOAD_IND_TID_NUM_S 0
  11298. #define HTT_FW_OFFLOAD_IND_VDEV_ID_M 0x00001fe0
  11299. #define HTT_FW_OFFLOAD_IND_VDEV_ID_S 5
  11300. /* DWORD five */
  11301. #define HTT_FW_OFFLOAD_IND_STATUS_M 0x00000007
  11302. #define HTT_FW_OFFLOAD_IND_STATUS_S 0
  11303. #define HTT_FW_OFFLOAD_IND_FORMAT_M 0x00000008
  11304. #define HTT_FW_OFFLOAD_IND_FORMAT_S 3
  11305. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M 0x000ffff0
  11306. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S 4
  11307. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M 0x03f00000
  11308. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S 20
  11309. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_SET(word, value) \
  11310. do { \
  11311. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32, value); \
  11312. (word) |= (value) << HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S; \
  11313. } while (0)
  11314. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_GET(word) \
  11315. (((word) & HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M) >> HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S)
  11316. #define HTT_FW_OFFLOAD_IND_PREAMBLE_SET(word, value) \
  11317. do { \
  11318. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PREAMBLE, value); \
  11319. (word) |= (value) << HTT_FW_OFFLOAD_IND_PREAMBLE_S; \
  11320. } while (0)
  11321. #define HTT_FW_OFFLOAD_IND_PREAMBLE_GET(word) \
  11322. (((word) & HTT_FW_OFFLOAD_IND_PREAMBLE_M) >> HTT_FW_OFFLOAD_IND_PREAMBLE_S)
  11323. #define HTT_FW_OFFLOAD_IND_MCS_SET(word, value) \
  11324. do { \
  11325. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_MCS, value); \
  11326. (word) |= (value) << HTT_FW_OFFLOAD_IND_MCS_S; \
  11327. } while (0)
  11328. #define HTT_FW_OFFLOAD_IND_MCS_GET(word) \
  11329. (((word) & HTT_FW_OFFLOAD_IND_MCS_M) >> HTT_FW_OFFLOAD_IND_MCS_S)
  11330. #define HTT_FW_OFFLOAD_IND_RATE_SET(word, value) \
  11331. do { \
  11332. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RATE, value); \
  11333. (word) |= (value) << HTT_FW_OFFLOAD_IND_RATE_S; \
  11334. } while (0)
  11335. #define HTT_FW_OFFLOAD_IND_RATE_GET(word) \
  11336. (((word) & HTT_FW_OFFLOAD_IND_RATE_M) >> HTT_FW_OFFLOAD_IND_RATE_S)
  11337. #define HTT_FW_OFFLOAD_IND_RSSI_SET(word, value) \
  11338. do { \
  11339. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RSSI, value); \
  11340. (word) |= (value) << HTT_FW_OFFLOAD_IND_RSSI_S; \
  11341. } while (0)
  11342. #define HTT_FW_OFFLOAD_IND_RSSI_GET(word) \
  11343. (((word) & HTT_FW_OFFLOAD_IND_RSSI_M) >> HTT_FW_OFFLOAD_IND_RSSI_S)
  11344. #define HTT_FW_OFFLOAD_IND_NSS_SET(word, value) \
  11345. do { \
  11346. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_NSS, value); \
  11347. (word) |= (value) << HTT_FW_OFFLOAD_IND_NSS_S; \
  11348. } while (0)
  11349. #define HTT_FW_OFFLOAD_IND_NSS_GET(word) \
  11350. (((word) & HTT_FW_OFFLOAD_IND_NSS_M) >> HTT_FW_OFFLOAD_IND_NSS_S)
  11351. #define HTT_FW_OFFLOAD_IND_BW_SET(word, value) \
  11352. do { \
  11353. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BW, value); \
  11354. (word) |= (value) << HTT_FW_OFFLOAD_IND_BW_S; \
  11355. } while (0)
  11356. #define HTT_FW_OFFLOAD_IND_BW_GET(word) \
  11357. (((word) & HTT_FW_OFFLOAD_IND_BW_M) >> HTT_FW_OFFLOAD_IND_BW_S)
  11358. #define HTT_FW_OFFLOAD_IND_STBC_SET(word, value) \
  11359. do { \
  11360. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STBC, value); \
  11361. (word) |= (value) << HTT_FW_OFFLOAD_IND_STBC_S; \
  11362. } while (0)
  11363. #define HTT_FW_OFFLOAD_IND_STBC_GET(word) \
  11364. (((word) & HTT_FW_OFFLOAD_IND_STBC_M) >> HTT_FW_OFFLOAD_IND_STBC_S)
  11365. #define HTT_FW_OFFLOAD_IND_SGI_SET(word, value) \
  11366. do { \
  11367. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SGI, value); \
  11368. (word) |= (value) << HTT_FW_OFFLOAD_IND_SGI_S; \
  11369. } while (0)
  11370. #define HTT_FW_OFFLOAD_IND_SGI_GET(word) \
  11371. (((word) & HTT_FW_OFFLOAD_IND_SGI_M) >> HTT_FW_OFFLOAD_IND_SGI_S)
  11372. #define HTT_FW_OFFLOAD_IND_LDPC_SET(word, value) \
  11373. do { \
  11374. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_LDPC, value); \
  11375. (word) |= (value) << HTT_FW_OFFLOAD_IND_LDPC_S; \
  11376. } while (0)
  11377. #define HTT_FW_OFFLOAD_IND_LDPC_GET(word) \
  11378. (((word) & HTT_FW_OFFLOAD_IND_LDPC_M) >> HTT_FW_OFFLOAD_IND_LDPC_S)
  11379. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_SET(word, value) \
  11380. do { \
  11381. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BEAMFORMED, value); \
  11382. (word) |= (value) << HTT_FW_OFFLOAD_IND_BEAMFORMED_S; \
  11383. } while (0)
  11384. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_GET(word) \
  11385. (((word) & HTT_FW_OFFLOAD_IND_BEAMFORMED_M) >> HTT_FW_OFFLOAD_IND_BEAMFORMED_S)
  11386. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_SET(word, value) \
  11387. do { \
  11388. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FRAMECTRL, value); \
  11389. (word) |= (value) << HTT_FW_OFFLOAD_IND_FRAMECTRL_S; \
  11390. } while (0)
  11391. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_GET(word) \
  11392. (((word) & HTT_FW_OFFLOAD_IND_FRAMECTRL_M) >> HTT_FW_OFFLOAD_IND_FRAMECTRL_S)
  11393. #define HTT_FW_OFFLOAD_IND_SEQNO_SET(word, value) \
  11394. do { \
  11395. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SEQNO, value); \
  11396. (word) |= (value) << HTT_FW_OFFLOAD_IND_SEQNO_S; \
  11397. } while (0)
  11398. #define HTT_FW_OFFLOAD_IND_SEQNO_GET(word) \
  11399. (((word) & HTT_FW_OFFLOAD_IND_SEQNO_M) >> HTT_FW_OFFLOAD_IND_SEQNO_S)
  11400. #define HTT_FW_OFFLOAD_IND_TID_NUM_SET(word, value) \
  11401. do { \
  11402. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TID_NUM, value); \
  11403. (word) |= (value) << HTT_FW_OFFLOAD_IND_TID_NUM_S; \
  11404. } while (0)
  11405. #define HTT_FW_OFFLOAD_IND_TID_NUM_GET(word) \
  11406. (((word) & HTT_FW_OFFLOAD_IND_TID_NUM_M) >> HTT_FW_OFFLOAD_IND_TID_NUM_S)
  11407. #define HTT_FW_OFFLOAD_IND_VDEV_ID_SET(word, value) \
  11408. do { \
  11409. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_VDEV_ID, value); \
  11410. (word) |= (value) << HTT_FW_OFFLOAD_IND_VDEV_ID_S; \
  11411. } while (0)
  11412. #define HTT_FW_OFFLOAD_IND_VDEV_ID_GET(word) \
  11413. (((word) & HTT_FW_OFFLOAD_IND_VDEV_ID_M) >> HTT_FW_OFFLOAD_IND_VDEV_ID_S)
  11414. #define HTT_FW_OFFLOAD_IND_STATUS_SET(word, value) \
  11415. do { \
  11416. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STATUS, value); \
  11417. (word) |= (value) << HTT_FW_OFFLOAD_IND_STATUS_S; \
  11418. } while (0)
  11419. #define HTT_FW_OFFLOAD_IND_STATUS_GET(word) \
  11420. (((word) & HTT_FW_OFFLOAD_IND_STATUS_M) >> HTT_FW_OFFLOAD_IND_STATUS_M)
  11421. #define HTT_FW_OFFLOAD_IND_FORMAT_SET(word, value) \
  11422. do { \
  11423. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FORMAT, value); \
  11424. (word) |= (value) << HTT_FW_OFFLOAD_IND_FORMAT_S; \
  11425. } while (0)
  11426. #define HTT_FW_OFFLOAD_IND_FORMAT_GET(word) \
  11427. (((word) & HTT_FW_OFFLOAD_IND_FORMAT_M) >> HTT_FW_OFFLOAD_IND_FORMAT_S)
  11428. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_SET(word, value) \
  11429. do { \
  11430. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES, value); \
  11431. (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S; \
  11432. } while (0)
  11433. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_GET(word) \
  11434. (((word) & HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M) >> HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S)
  11435. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_SET(word, value) \
  11436. do { \
  11437. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_RETRY_CNT, value); \
  11438. (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S; \
  11439. } while (0)
  11440. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_GET(word) \
  11441. (((word) & HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M) >> HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S)
  11442. /*
  11443. * @brief target -> host rx reorder flush message definition
  11444. *
  11445. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_FLUSH
  11446. *
  11447. * @details
  11448. * The following field definitions describe the format of the rx flush
  11449. * message sent from the target to the host.
  11450. * The message consists of a 4-octet header, followed by one or more
  11451. * 4-octet payload information elements.
  11452. *
  11453. * |31 24|23 8|7 0|
  11454. * |--------------------------------------------------------------|
  11455. * | TID | peer ID | msg type |
  11456. * |--------------------------------------------------------------|
  11457. * | seq num end | seq num start | MPDU status | reserved |
  11458. * |--------------------------------------------------------------|
  11459. * First DWORD:
  11460. * - MSG_TYPE
  11461. * Bits 7:0
  11462. * Purpose: identifies this as an rx flush message
  11463. * Value: 0x2 (HTT_T2H_MSG_TYPE_RX_FLUSH)
  11464. * - PEER_ID
  11465. * Bits 23:8 (only bits 18:8 actually used)
  11466. * Purpose: identify which peer's rx data is being flushed
  11467. * Value: (rx) peer ID
  11468. * - TID
  11469. * Bits 31:24 (only bits 27:24 actually used)
  11470. * Purpose: Specifies which traffic identifier's rx data is being flushed
  11471. * Value: traffic identifier
  11472. * Second DWORD:
  11473. * - MPDU_STATUS
  11474. * Bits 15:8
  11475. * Purpose:
  11476. * Indicate whether the flushed MPDUs should be discarded or processed.
  11477. * Value:
  11478. * 0x1: send the MPDUs from the rx reorder buffer to subsequent
  11479. * stages of rx processing
  11480. * other: discard the MPDUs
  11481. * It is anticipated that flush messages will always have
  11482. * MPDU status == 1, but the status flag is included for
  11483. * flexibility.
  11484. * - SEQ_NUM_START
  11485. * Bits 23:16
  11486. * Purpose:
  11487. * Indicate the start of a series of consecutive MPDUs being flushed.
  11488. * Not all MPDUs within this range are necessarily valid - the host
  11489. * must check each sequence number within this range to see if the
  11490. * corresponding MPDU is actually present.
  11491. * Value:
  11492. * The sequence number for the first MPDU in the sequence.
  11493. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  11494. * - SEQ_NUM_END
  11495. * Bits 30:24
  11496. * Purpose:
  11497. * Indicate the end of a series of consecutive MPDUs being flushed.
  11498. * Value:
  11499. * The sequence number one larger than the sequence number of the
  11500. * last MPDU being flushed.
  11501. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  11502. * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] inclusive
  11503. * are to be released for further rx processing.
  11504. * Not all MPDUs within this range are necessarily valid - the host
  11505. * must check each sequence number within this range to see if the
  11506. * corresponding MPDU is actually present.
  11507. */
  11508. /* first DWORD */
  11509. #define HTT_RX_FLUSH_PEER_ID_M 0xffff00
  11510. #define HTT_RX_FLUSH_PEER_ID_S 8
  11511. #define HTT_RX_FLUSH_TID_M 0xff000000
  11512. #define HTT_RX_FLUSH_TID_S 24
  11513. /* second DWORD */
  11514. #define HTT_RX_FLUSH_MPDU_STATUS_M 0x0000ff00
  11515. #define HTT_RX_FLUSH_MPDU_STATUS_S 8
  11516. #define HTT_RX_FLUSH_SEQ_NUM_START_M 0x00ff0000
  11517. #define HTT_RX_FLUSH_SEQ_NUM_START_S 16
  11518. #define HTT_RX_FLUSH_SEQ_NUM_END_M 0xff000000
  11519. #define HTT_RX_FLUSH_SEQ_NUM_END_S 24
  11520. #define HTT_RX_FLUSH_BYTES 8
  11521. #define HTT_RX_FLUSH_PEER_ID_SET(word, value) \
  11522. do { \
  11523. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_PEER_ID, value); \
  11524. (word) |= (value) << HTT_RX_FLUSH_PEER_ID_S; \
  11525. } while (0)
  11526. #define HTT_RX_FLUSH_PEER_ID_GET(word) \
  11527. (((word) & HTT_RX_FLUSH_PEER_ID_M) >> HTT_RX_FLUSH_PEER_ID_S)
  11528. #define HTT_RX_FLUSH_TID_SET(word, value) \
  11529. do { \
  11530. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_TID, value); \
  11531. (word) |= (value) << HTT_RX_FLUSH_TID_S; \
  11532. } while (0)
  11533. #define HTT_RX_FLUSH_TID_GET(word) \
  11534. (((word) & HTT_RX_FLUSH_TID_M) >> HTT_RX_FLUSH_TID_S)
  11535. #define HTT_RX_FLUSH_MPDU_STATUS_SET(word, value) \
  11536. do { \
  11537. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_MPDU_STATUS, value); \
  11538. (word) |= (value) << HTT_RX_FLUSH_MPDU_STATUS_S; \
  11539. } while (0)
  11540. #define HTT_RX_FLUSH_MPDU_STATUS_GET(word) \
  11541. (((word) & HTT_RX_FLUSH_MPDU_STATUS_M) >> HTT_RX_FLUSH_MPDU_STATUS_S)
  11542. #define HTT_RX_FLUSH_SEQ_NUM_START_SET(word, value) \
  11543. do { \
  11544. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_START, value); \
  11545. (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_START_S; \
  11546. } while (0)
  11547. #define HTT_RX_FLUSH_SEQ_NUM_START_GET(word) \
  11548. (((word) & HTT_RX_FLUSH_SEQ_NUM_START_M) >> HTT_RX_FLUSH_SEQ_NUM_START_S)
  11549. #define HTT_RX_FLUSH_SEQ_NUM_END_SET(word, value) \
  11550. do { \
  11551. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_END, value); \
  11552. (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_END_S; \
  11553. } while (0)
  11554. #define HTT_RX_FLUSH_SEQ_NUM_END_GET(word) \
  11555. (((word) & HTT_RX_FLUSH_SEQ_NUM_END_M) >> HTT_RX_FLUSH_SEQ_NUM_END_S)
  11556. /*
  11557. * @brief target -> host rx pn check indication message
  11558. *
  11559. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_PN_IND
  11560. *
  11561. * @details
  11562. * The following field definitions describe the format of the Rx PN check
  11563. * indication message sent from the target to the host.
  11564. * The message consists of a 4-octet header, followed by the start and
  11565. * end sequence numbers to be released, followed by the PN IEs. Each PN
  11566. * IE is one octet containing the sequence number that failed the PN
  11567. * check.
  11568. *
  11569. * |31 24|23 8|7 0|
  11570. * |--------------------------------------------------------------|
  11571. * | TID | peer ID | msg type |
  11572. * |--------------------------------------------------------------|
  11573. * | Reserved | PN IE count | seq num end | seq num start|
  11574. * |--------------------------------------------------------------|
  11575. * l : PN IE 2 | PN IE 1 | PN IE 0 |
  11576. * |--------------------------------------------------------------|
  11577. * First DWORD:
  11578. * - MSG_TYPE
  11579. * Bits 7:0
  11580. * Purpose: Identifies this as an rx pn check indication message
  11581. * Value: 0x10 (HTT_T2H_MSG_TYPE_RX_PN_IND)
  11582. * - PEER_ID
  11583. * Bits 23:8 (only bits 18:8 actually used)
  11584. * Purpose: identify which peer
  11585. * Value: (rx) peer ID
  11586. * - TID
  11587. * Bits 31:24 (only bits 27:24 actually used)
  11588. * Purpose: identify traffic identifier
  11589. * Value: traffic identifier
  11590. * Second DWORD:
  11591. * - SEQ_NUM_START
  11592. * Bits 7:0
  11593. * Purpose:
  11594. * Indicates the starting sequence number of the MPDU in this
  11595. * series of MPDUs that went though PN check.
  11596. * Value:
  11597. * The sequence number for the first MPDU in the sequence.
  11598. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  11599. * - SEQ_NUM_END
  11600. * Bits 15:8
  11601. * Purpose:
  11602. * Indicates the ending sequence number of the MPDU in this
  11603. * series of MPDUs that went though PN check.
  11604. * Value:
  11605. * The sequence number one larger then the sequence number of the last
  11606. * MPDU being flushed.
  11607. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  11608. * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] have been checked
  11609. * for invalid PN numbers and are ready to be released for further processing.
  11610. * Not all MPDUs within this range are necessarily valid - the host
  11611. * must check each sequence number within this range to see if the
  11612. * corresponding MPDU is actually present.
  11613. * - PN_IE_COUNT
  11614. * Bits 23:16
  11615. * Purpose:
  11616. * Used to determine the variable number of PN information elements in this
  11617. * message
  11618. *
  11619. * PN information elements:
  11620. * - PN_IE_x-
  11621. * Purpose:
  11622. * Each PN information element contains the sequence number of the MPDU that
  11623. * has failed the target PN check.
  11624. * Value:
  11625. * Contains the 6 LSBs of the 802.11 sequence number corresponding to the MPDU
  11626. * that failed the PN check.
  11627. */
  11628. /* first DWORD */
  11629. #define HTT_RX_PN_IND_PEER_ID_M 0xffff00
  11630. #define HTT_RX_PN_IND_PEER_ID_S 8
  11631. #define HTT_RX_PN_IND_TID_M 0xff000000
  11632. #define HTT_RX_PN_IND_TID_S 24
  11633. /* second DWORD */
  11634. #define HTT_RX_PN_IND_SEQ_NUM_START_M 0x000000ff
  11635. #define HTT_RX_PN_IND_SEQ_NUM_START_S 0
  11636. #define HTT_RX_PN_IND_SEQ_NUM_END_M 0x0000ff00
  11637. #define HTT_RX_PN_IND_SEQ_NUM_END_S 8
  11638. #define HTT_RX_PN_IND_PN_IE_CNT_M 0x00ff0000
  11639. #define HTT_RX_PN_IND_PN_IE_CNT_S 16
  11640. #define HTT_RX_PN_IND_BYTES 8
  11641. #define HTT_RX_PN_IND_PEER_ID_SET(word, value) \
  11642. do { \
  11643. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PEER_ID, value); \
  11644. (word) |= (value) << HTT_RX_PN_IND_PEER_ID_S; \
  11645. } while (0)
  11646. #define HTT_RX_PN_IND_PEER_ID_GET(word) \
  11647. (((word) & HTT_RX_PN_IND_PEER_ID_M) >> HTT_RX_PN_IND_PEER_ID_S)
  11648. #define HTT_RX_PN_IND_EXT_TID_SET(word, value) \
  11649. do { \
  11650. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_TID, value); \
  11651. (word) |= (value) << HTT_RX_PN_IND_TID_S; \
  11652. } while (0)
  11653. #define HTT_RX_PN_IND_EXT_TID_GET(word) \
  11654. (((word) & HTT_RX_PN_IND_TID_M) >> HTT_RX_PN_IND_TID_S)
  11655. #define HTT_RX_PN_IND_SEQ_NUM_START_SET(word, value) \
  11656. do { \
  11657. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_START, value); \
  11658. (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_START_S; \
  11659. } while (0)
  11660. #define HTT_RX_PN_IND_SEQ_NUM_START_GET(word) \
  11661. (((word) & HTT_RX_PN_IND_SEQ_NUM_START_M) >> HTT_RX_PN_IND_SEQ_NUM_START_S)
  11662. #define HTT_RX_PN_IND_SEQ_NUM_END_SET(word, value) \
  11663. do { \
  11664. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_END, value); \
  11665. (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_END_S; \
  11666. } while (0)
  11667. #define HTT_RX_PN_IND_SEQ_NUM_END_GET(word) \
  11668. (((word) & HTT_RX_PN_IND_SEQ_NUM_END_M) >> HTT_RX_PN_IND_SEQ_NUM_END_S)
  11669. #define HTT_RX_PN_IND_PN_IE_CNT_SET(word, value) \
  11670. do { \
  11671. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PN_IE_CNT, value); \
  11672. (word) |= (value) << HTT_RX_PN_IND_PN_IE_CNT_S; \
  11673. } while (0)
  11674. #define HTT_RX_PN_IND_PN_IE_CNT_GET(word) \
  11675. (((word) & HTT_RX_PN_IND_PN_IE_CNT_M) >> HTT_RX_PN_IND_PN_IE_CNT_S)
  11676. /*
  11677. * @brief target -> host rx offload deliver message for LL system
  11678. *
  11679. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND
  11680. *
  11681. * @details
  11682. * In a low latency system this message is sent whenever the offload
  11683. * manager flushes out the packets it has coalesced in its coalescing buffer.
  11684. * The DMA of the actual packets into host memory is done before sending out
  11685. * this message. This message indicates only how many MSDUs to reap. The
  11686. * peer ID, vdev ID, tid and MSDU length are copied inline into the header
  11687. * portion of the MSDU while DMA'ing into the host memory. Unlike the packets
  11688. * DMA'd by the MAC directly into host memory these packets do not contain
  11689. * the MAC descriptors in the header portion of the packet. Instead they contain
  11690. * the peer ID, vdev ID, tid and MSDU length. Also when the host receives this
  11691. * message, the packets are delivered directly to the NW stack without going
  11692. * through the regular reorder buffering and PN checking path since it has
  11693. * already been done in target.
  11694. *
  11695. * |31 24|23 16|15 8|7 0|
  11696. * |-----------------------------------------------------------------------|
  11697. * | Total MSDU count | reserved | msg type |
  11698. * |-----------------------------------------------------------------------|
  11699. *
  11700. * @brief target -> host rx offload deliver message for HL system
  11701. *
  11702. * @details
  11703. * In a high latency system this message is sent whenever the offload manager
  11704. * flushes out the packets it has coalesced in its coalescing buffer. The
  11705. * actual packets are also carried along with this message. When the host
  11706. * receives this message, it is expected to deliver these packets to the NW
  11707. * stack directly instead of routing them through the reorder buffering and
  11708. * PN checking path since it has already been done in target.
  11709. *
  11710. * |31 24|23 16|15 8|7 0|
  11711. * |-----------------------------------------------------------------------|
  11712. * | Total MSDU count | reserved | msg type |
  11713. * |-----------------------------------------------------------------------|
  11714. * | peer ID | MSDU length |
  11715. * |-----------------------------------------------------------------------|
  11716. * | MSDU payload | FW Desc | tid | vdev ID |
  11717. * |-----------------------------------------------------------------------|
  11718. * | MSDU payload contd. |
  11719. * |-----------------------------------------------------------------------|
  11720. * | peer ID | MSDU length |
  11721. * |-----------------------------------------------------------------------|
  11722. * | MSDU payload | FW Desc | tid | vdev ID |
  11723. * |-----------------------------------------------------------------------|
  11724. * | MSDU payload contd. |
  11725. * |-----------------------------------------------------------------------|
  11726. *
  11727. */
  11728. /* first DWORD */
  11729. #define HTT_RX_OFFLOAD_DELIVER_IND_HDR_BYTES 4
  11730. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_HDR_BYTES 7
  11731. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M 0xffff0000
  11732. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S 16
  11733. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M 0x0000ffff
  11734. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S 0
  11735. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M 0xffff0000
  11736. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S 16
  11737. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M 0x000000ff
  11738. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S 0
  11739. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M 0x0000ff00
  11740. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S 8
  11741. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M 0x00ff0000
  11742. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S 16
  11743. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_GET(word) \
  11744. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S)
  11745. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_SET(word, value) \
  11746. do { \
  11747. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT, value); \
  11748. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S; \
  11749. } while (0)
  11750. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_GET(word) \
  11751. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S)
  11752. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_SET(word, value) \
  11753. do { \
  11754. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN, value); \
  11755. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S; \
  11756. } while (0)
  11757. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_GET(word) \
  11758. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S)
  11759. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_SET(word, value) \
  11760. do { \
  11761. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID, value); \
  11762. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S; \
  11763. } while (0)
  11764. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_GET(word) \
  11765. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S)
  11766. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_SET(word, value) \
  11767. do { \
  11768. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID, value); \
  11769. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S; \
  11770. } while (0)
  11771. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_GET(word) \
  11772. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S)
  11773. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_SET(word, value) \
  11774. do { \
  11775. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID, value); \
  11776. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S; \
  11777. } while (0)
  11778. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_GET(word) \
  11779. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S)
  11780. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_SET(word, value) \
  11781. do { \
  11782. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC, value); \
  11783. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S; \
  11784. } while (0)
  11785. /**
  11786. * @brief target -> host rx peer map/unmap message definition
  11787. *
  11788. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP
  11789. *
  11790. * @details
  11791. * The following diagram shows the format of the rx peer map message sent
  11792. * from the target to the host. This layout assumes the target operates
  11793. * as little-endian.
  11794. *
  11795. * This message always contains a SW peer ID. The main purpose of the
  11796. * SW peer ID is to tell the host what peer ID rx packets will be tagged
  11797. * with, so that the host can use that peer ID to determine which peer
  11798. * transmitted the rx frame. This SW peer ID is sometimes also used for
  11799. * other purposes, such as identifying during tx completions which peer
  11800. * the tx frames in question were transmitted to.
  11801. *
  11802. * In certain generations of chips, the peer map message also contains
  11803. * a HW peer ID. This HW peer ID is used during rx --> tx frame forwarding
  11804. * to identify which peer the frame needs to be forwarded to (i.e. the
  11805. * peer associated with the Destination MAC Address within the packet),
  11806. * and particularly which vdev needs to transmit the frame (for cases
  11807. * of inter-vdev rx --> tx forwarding). The HW peer id here is the same
  11808. * meaning as AST_INDEX_0.
  11809. * This DA-based peer ID that is provided for certain rx frames
  11810. * (the rx frames that need to be re-transmitted as tx frames)
  11811. * is the ID that the HW uses for referring to the peer in question,
  11812. * rather than the peer ID that the SW+FW use to refer to the peer.
  11813. *
  11814. *
  11815. * |31 24|23 16|15 8|7 0|
  11816. * |-----------------------------------------------------------------------|
  11817. * | SW peer ID | VDEV ID | msg type |
  11818. * |-----------------------------------------------------------------------|
  11819. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  11820. * |-----------------------------------------------------------------------|
  11821. * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
  11822. * |-----------------------------------------------------------------------|
  11823. *
  11824. *
  11825. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_UNMAP
  11826. *
  11827. * The following diagram shows the format of the rx peer unmap message sent
  11828. * from the target to the host.
  11829. *
  11830. * |31 24|23 16|15 8|7 0|
  11831. * |-----------------------------------------------------------------------|
  11832. * | SW peer ID | VDEV ID | msg type |
  11833. * |-----------------------------------------------------------------------|
  11834. *
  11835. * The following field definitions describe the format of the rx peer map
  11836. * and peer unmap messages sent from the target to the host.
  11837. * - MSG_TYPE
  11838. * Bits 7:0
  11839. * Purpose: identifies this as an rx peer map or peer unmap message
  11840. * Value: peer map -> 0x3 (HTT_T2H_MSG_TYPE_PEER_MAP),
  11841. * peer unmap -> 0x4 (HTT_T2H_MSG_TYPE_PEER_UNMAP)
  11842. * - VDEV_ID
  11843. * Bits 15:8
  11844. * Purpose: Indicates which virtual device the peer is associated
  11845. * with.
  11846. * Value: vdev ID (used in the host to look up the vdev object)
  11847. * - PEER_ID (a.k.a. SW_PEER_ID)
  11848. * Bits 31:16
  11849. * Purpose: The peer ID (index) that WAL is allocating (map) or
  11850. * freeing (unmap)
  11851. * Value: (rx) peer ID
  11852. * - MAC_ADDR_L32 (peer map only)
  11853. * Bits 31:0
  11854. * Purpose: Identifies which peer node the peer ID is for.
  11855. * Value: lower 4 bytes of peer node's MAC address
  11856. * - MAC_ADDR_U16 (peer map only)
  11857. * Bits 15:0
  11858. * Purpose: Identifies which peer node the peer ID is for.
  11859. * Value: upper 2 bytes of peer node's MAC address
  11860. * - HW_PEER_ID
  11861. * Bits 31:16
  11862. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  11863. * address, so for rx frames marked for rx --> tx forwarding, the
  11864. * host can determine from the HW peer ID provided as meta-data with
  11865. * the rx frame which peer the frame is supposed to be forwarded to.
  11866. * Value: ID used by the MAC HW to identify the peer
  11867. */
  11868. #define HTT_RX_PEER_MAP_VDEV_ID_M 0xff00
  11869. #define HTT_RX_PEER_MAP_VDEV_ID_S 8
  11870. #define HTT_RX_PEER_MAP_PEER_ID_M 0xffff0000
  11871. #define HTT_RX_PEER_MAP_PEER_ID_S 16
  11872. #define HTT_RX_PEER_MAP_SW_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M /* alias */
  11873. #define HTT_RX_PEER_MAP_SW_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S /* alias */
  11874. #define HTT_RX_PEER_MAP_MAC_ADDR_L32_M 0xffffffff
  11875. #define HTT_RX_PEER_MAP_MAC_ADDR_L32_S 0
  11876. #define HTT_RX_PEER_MAP_MAC_ADDR_U16_M 0xffff
  11877. #define HTT_RX_PEER_MAP_MAC_ADDR_U16_S 0
  11878. #define HTT_RX_PEER_MAP_HW_PEER_ID_M 0xffff0000
  11879. #define HTT_RX_PEER_MAP_HW_PEER_ID_S 16
  11880. #define HTT_RX_PEER_MAP_VAP_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET /* deprecated */
  11881. #define HTT_RX_PEER_MAP_VDEV_ID_SET(word, value) \
  11882. do { \
  11883. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_VDEV_ID, value); \
  11884. (word) |= (value) << HTT_RX_PEER_MAP_VDEV_ID_S; \
  11885. } while (0)
  11886. #define HTT_RX_PEER_MAP_VAP_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET /* deprecated */
  11887. #define HTT_RX_PEER_MAP_VDEV_ID_GET(word) \
  11888. (((word) & HTT_RX_PEER_MAP_VDEV_ID_M) >> HTT_RX_PEER_MAP_VDEV_ID_S)
  11889. #define HTT_RX_PEER_MAP_PEER_ID_SET(word, value) \
  11890. do { \
  11891. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_PEER_ID, value); \
  11892. (word) |= (value) << HTT_RX_PEER_MAP_PEER_ID_S; \
  11893. } while (0)
  11894. #define HTT_RX_PEER_MAP_PEER_ID_GET(word) \
  11895. (((word) & HTT_RX_PEER_MAP_PEER_ID_M) >> HTT_RX_PEER_MAP_PEER_ID_S)
  11896. #define HTT_RX_PEER_MAP_SW_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET /* alias */
  11897. #define HTT_RX_PEER_MAP_SW_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET /* alias */
  11898. #define HTT_RX_PEER_MAP_HW_PEER_ID_SET(word, value) \
  11899. do { \
  11900. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_HW_PEER_ID, value); \
  11901. (word) |= (value) << HTT_RX_PEER_MAP_HW_PEER_ID_S; \
  11902. } while (0)
  11903. #define HTT_RX_PEER_MAP_HW_PEER_ID_GET(word) \
  11904. (((word) & HTT_RX_PEER_MAP_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_HW_PEER_ID_S)
  11905. #define HTT_RX_PEER_MAP_MAC_ADDR_OFFSET 4 /* bytes */
  11906. #define HTT_RX_PEER_MAP_HW_PEER_ID_OFFSET 8 /* bytes */
  11907. #define HTT_RX_PEER_MAP_BYTES 12
  11908. #define HTT_RX_PEER_UNMAP_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M
  11909. #define HTT_RX_PEER_UNMAP_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S
  11910. #define HTT_RX_PEER_UNMAP_SW_PEER_ID_M HTT_RX_PEER_MAP_SW_PEER_ID_M
  11911. #define HTT_RX_PEER_UNMAP_SW_PEER_ID_S HTT_RX_PEER_MAP_SW_PEER_ID_S
  11912. #define HTT_RX_PEER_UNMAP_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET
  11913. #define HTT_RX_PEER_UNMAP_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET
  11914. #define HTT_RX_PEER_UNMAP_VDEV_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET
  11915. #define HTT_RX_PEER_UNMAP_VDEV_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET
  11916. #define HTT_RX_PEER_UNMAP_BYTES 4
  11917. /**
  11918. * @brief target -> host rx peer map V2 message definition
  11919. *
  11920. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP_V2
  11921. *
  11922. * @details
  11923. * The following diagram shows the format of the rx peer map v2 message sent
  11924. * from the target to the host. This layout assumes the target operates
  11925. * as little-endian.
  11926. *
  11927. * This message always contains a SW peer ID. The main purpose of the
  11928. * SW peer ID is to tell the host what peer ID rx packets will be tagged
  11929. * with, so that the host can use that peer ID to determine which peer
  11930. * transmitted the rx frame. This SW peer ID is sometimes also used for
  11931. * other purposes, such as identifying during tx completions which peer
  11932. * the tx frames in question were transmitted to.
  11933. *
  11934. * The peer map v2 message also contains a HW peer ID. This HW peer ID
  11935. * is used during rx --> tx frame forwarding to identify which peer the
  11936. * frame needs to be forwarded to (i.e. the peer associated with the
  11937. * Destination MAC Address within the packet), and particularly which vdev
  11938. * needs to transmit the frame (for cases of inter-vdev rx --> tx forwarding).
  11939. * This DA-based peer ID that is provided for certain rx frames
  11940. * (the rx frames that need to be re-transmitted as tx frames)
  11941. * is the ID that the HW uses for referring to the peer in question,
  11942. * rather than the peer ID that the SW+FW use to refer to the peer.
  11943. *
  11944. * The HW peer id here is the same meaning as AST_INDEX_0.
  11945. * Some chips support up to 4 AST indices per peer: AST_INDEX_0, AST_INDEX_1,
  11946. * AST_INDEX_2, and AST_INDEX_3. AST 0 is always valid; for AST 1 through
  11947. * AST 3, check the AST_VALID_MASK(3) to see if the corresponding extension
  11948. * AST is valid.
  11949. *
  11950. * |31 28|27 24|23 21|20|19 17|16|15 8|7 0|
  11951. * |-------------------------------------------------------------------------|
  11952. * | SW peer ID | VDEV ID | msg type |
  11953. * |-------------------------------------------------------------------------|
  11954. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  11955. * |-------------------------------------------------------------------------|
  11956. * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
  11957. * |-------------------------------------------------------------------------|
  11958. * | Reserved_21_31 |OA|ASTVM|NH| AST Hash Value |
  11959. * |-------------------------------------------------------------------------|
  11960. * | ASTFM3 | ASTFM2 | ASTFM1 | ASTFM0 | AST index 1 |
  11961. * |-------------------------------------------------------------------------|
  11962. * |TID valid low pri| TID valid hi pri | AST index 2 |
  11963. * |-------------------------------------------------------------------------|
  11964. * | LMAC/PMAC_RXPCU AST index | AST index 3 |
  11965. * |-------------------------------------------------------------------------|
  11966. * | Reserved_2 |
  11967. * |-------------------------------------------------------------------------|
  11968. * Where:
  11969. * NH = Next Hop
  11970. * ASTVM = AST valid mask
  11971. * OA = on-chip AST valid bit
  11972. * ASTFM = AST flow mask
  11973. *
  11974. * The following field definitions describe the format of the rx peer map v2
  11975. * messages sent from the target to the host.
  11976. * - MSG_TYPE
  11977. * Bits 7:0
  11978. * Purpose: identifies this as an rx peer map v2 message
  11979. * Value: peer map v2 -> 0x1e (HTT_T2H_MSG_TYPE_PEER_MAP_V2)
  11980. * - VDEV_ID
  11981. * Bits 15:8
  11982. * Purpose: Indicates which virtual device the peer is associated with.
  11983. * Value: vdev ID (used in the host to look up the vdev object)
  11984. * - SW_PEER_ID
  11985. * Bits 31:16
  11986. * Purpose: The peer ID (index) that WAL is allocating
  11987. * Value: (rx) peer ID
  11988. * - MAC_ADDR_L32
  11989. * Bits 31:0
  11990. * Purpose: Identifies which peer node the peer ID is for.
  11991. * Value: lower 4 bytes of peer node's MAC address
  11992. * - MAC_ADDR_U16
  11993. * Bits 15:0
  11994. * Purpose: Identifies which peer node the peer ID is for.
  11995. * Value: upper 2 bytes of peer node's MAC address
  11996. * - HW_PEER_ID / AST_INDEX_0
  11997. * Bits 31:16
  11998. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  11999. * address, so for rx frames marked for rx --> tx forwarding, the
  12000. * host can determine from the HW peer ID provided as meta-data with
  12001. * the rx frame which peer the frame is supposed to be forwarded to.
  12002. * Value: ID used by the MAC HW to identify the peer
  12003. * - AST_HASH_VALUE
  12004. * Bits 15:0
  12005. * Purpose: Indicates AST Hash value is required for the TCL AST index
  12006. * override feature.
  12007. * - NEXT_HOP
  12008. * Bit 16
  12009. * Purpose: Bit indicates that a next_hop AST entry is used for WDS
  12010. * (Wireless Distribution System).
  12011. * - AST_VALID_MASK
  12012. * Bits 19:17
  12013. * Purpose: Indicate if the AST 1 through AST 3 are valid
  12014. * - ONCHIP_AST_VALID_FLAG
  12015. * Bit 20
  12016. * Purpose: Indicate if the on-chip AST index field (ONCHIP_AST_IDX)
  12017. * is valid.
  12018. * - AST_INDEX_1
  12019. * Bits 15:0
  12020. * Purpose: indicate the second AST index for this peer
  12021. * - AST_0_FLOW_MASK
  12022. * Bits 19:16
  12023. * Purpose: identify the which flow the AST 0 entry corresponds to.
  12024. * - AST_1_FLOW_MASK
  12025. * Bits 23:20
  12026. * Purpose: identify the which flow the AST 1 entry corresponds to.
  12027. * - AST_2_FLOW_MASK
  12028. * Bits 27:24
  12029. * Purpose: identify the which flow the AST 2 entry corresponds to.
  12030. * - AST_3_FLOW_MASK
  12031. * Bits 31:28
  12032. * Purpose: identify the which flow the AST 3 entry corresponds to.
  12033. * - AST_INDEX_2
  12034. * Bits 15:0
  12035. * Purpose: indicate the third AST index for this peer
  12036. * - TID_VALID_HI_PRI
  12037. * Bits 23:16
  12038. * Purpose: identify if this peer's TIDs 0-7 support HI priority flow
  12039. * - TID_VALID_LOW_PRI
  12040. * Bits 31:24
  12041. * Purpose: identify if this peer's TIDs 0-7 support Low priority flow
  12042. * - AST_INDEX_3
  12043. * Bits 15:0
  12044. * Purpose: indicate the fourth AST index for this peer
  12045. * - ONCHIP_AST_IDX / RESERVED
  12046. * Bits 31:16
  12047. * Purpose: This field is valid only when split AST feature is enabled.
  12048. * The ONCHIP_AST_VALID_FLAG identifies whether this field is valid.
  12049. * If valid, identifies the HW peer ID corresponding to the peer MAC
  12050. * address, this ast_idx is used for LMAC modules for RXPCU.
  12051. * Value: ID used by the LMAC HW to identify the peer
  12052. */
  12053. #define HTT_RX_PEER_MAP_V2_VDEV_ID_M 0xff00
  12054. #define HTT_RX_PEER_MAP_V2_VDEV_ID_S 8
  12055. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_M 0xffff0000
  12056. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_S 16
  12057. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M 0xffffffff
  12058. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S 0
  12059. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M 0xffff
  12060. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S 0
  12061. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_M 0xffff0000
  12062. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_S 16
  12063. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M 0x0000ffff
  12064. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S 0
  12065. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_M 0x00010000
  12066. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_S 16
  12067. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M 0x000e0000
  12068. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S 17
  12069. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M 0x00100000
  12070. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S 20
  12071. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_M 0xffff
  12072. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_S 0
  12073. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M 0x000f0000
  12074. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S 16
  12075. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M 0x00f00000
  12076. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S 20
  12077. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M 0x0f000000
  12078. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S 24
  12079. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M 0xf0000000
  12080. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S 28
  12081. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_M 0xffff
  12082. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_S 0
  12083. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M 0x00ff0000
  12084. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S 16
  12085. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M 0xff000000
  12086. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S 24
  12087. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_M 0xffff
  12088. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_S 0
  12089. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M 0xffff0000
  12090. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S 16
  12091. #define HTT_RX_PEER_MAP_V2_VDEV_ID_SET(word, value) \
  12092. do { \
  12093. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_VDEV_ID, value); \
  12094. (word) |= (value) << HTT_RX_PEER_MAP_V2_VDEV_ID_S; \
  12095. } while (0)
  12096. #define HTT_RX_PEER_MAP_V2_VDEV_ID_GET(word) \
  12097. (((word) & HTT_RX_PEER_MAP_V2_VDEV_ID_M) >> HTT_RX_PEER_MAP_V2_VDEV_ID_S)
  12098. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET(word, value) \
  12099. do { \
  12100. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_SW_PEER_ID, value); \
  12101. (word) |= (value) << HTT_RX_PEER_MAP_V2_SW_PEER_ID_S; \
  12102. } while (0)
  12103. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET(word) \
  12104. (((word) & HTT_RX_PEER_MAP_V2_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_SW_PEER_ID_S)
  12105. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_SET(word, value) \
  12106. do { \
  12107. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_HW_PEER_ID, value); \
  12108. (word) |= (value) << HTT_RX_PEER_MAP_V2_HW_PEER_ID_S; \
  12109. } while (0)
  12110. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_GET(word) \
  12111. (((word) & HTT_RX_PEER_MAP_V2_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_HW_PEER_ID_S)
  12112. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_SET(word, value) \
  12113. do { \
  12114. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_HASH_VALUE, value); \
  12115. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S; \
  12116. } while (0)
  12117. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_GET(word) \
  12118. (((word) & HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M) >> HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S)
  12119. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_SET(word, value) \
  12120. do { \
  12121. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M, value); \
  12122. (word) |= (value) << HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S; \
  12123. } while (0)
  12124. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_GET(word) \
  12125. (((word) & HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M) >> HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S)
  12126. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_SET(word, value) \
  12127. do { \
  12128. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_NEXT_HOP, value); \
  12129. (word) |= (value) << HTT_RX_PEER_MAP_V2_NEXT_HOP_S; \
  12130. } while (0)
  12131. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_GET(word) \
  12132. (((word) & HTT_RX_PEER_MAP_V2_NEXT_HOP_M) >> HTT_RX_PEER_MAP_V2_NEXT_HOP_S)
  12133. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_SET(word, value) \
  12134. do { \
  12135. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_VALID_MASK, value); \
  12136. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S; \
  12137. } while (0)
  12138. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_GET(word) \
  12139. (((word) & HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S)
  12140. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_SET(word, value) \
  12141. do { \
  12142. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M, value); \
  12143. (word) |= (value) << HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S; \
  12144. } while (0)
  12145. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_MASK_GET(word) \
  12146. (((word) & HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S)
  12147. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_SET(word, value) \
  12148. do { \
  12149. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_1, value); \
  12150. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_1_S; \
  12151. } while (0)
  12152. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_GET(word) \
  12153. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_1_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_1_S)
  12154. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_SET(word, value) \
  12155. do { \
  12156. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK, value); \
  12157. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S; \
  12158. } while (0)
  12159. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_GET(word) \
  12160. (((word) & HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S)
  12161. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_SET(word, value) \
  12162. do { \
  12163. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK, value); \
  12164. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S; \
  12165. } while (0)
  12166. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_GET(word) \
  12167. (((word) & HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S)
  12168. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_SET(word, value) \
  12169. do { \
  12170. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK, value); \
  12171. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S; \
  12172. } while (0)
  12173. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_GET(word) \
  12174. (((word) & HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S)
  12175. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_SET(word, value) \
  12176. do { \
  12177. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK, value); \
  12178. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S; \
  12179. } while (0)
  12180. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_GET(word) \
  12181. (((word) & HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S)
  12182. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_SET(word, value) \
  12183. do { \
  12184. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_2, value); \
  12185. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_2_S; \
  12186. } while (0)
  12187. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_GET(word) \
  12188. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_2_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_2_S)
  12189. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_SET(word, value) \
  12190. do { \
  12191. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI, value); \
  12192. (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S; \
  12193. } while (0)
  12194. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_GET(word) \
  12195. (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S)
  12196. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_SET(word, value) \
  12197. do { \
  12198. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI, value); \
  12199. (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S; \
  12200. } while (0)
  12201. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_GET(word) \
  12202. (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S)
  12203. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_SET(word, value) \
  12204. do { \
  12205. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_3, value); \
  12206. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_3_S; \
  12207. } while (0)
  12208. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_GET(word) \
  12209. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_3_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_3_S)
  12210. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
  12211. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_OFFSET 8 /* bytes */
  12212. #define HTT_RX_PEER_MAP_V2_AST_HASH_INDEX_OFFSET 12 /* bytes */
  12213. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_OFFSET 12 /* bytes */
  12214. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_OFFSET 12 /* bytes */
  12215. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_OFFSET 16 /* bytes */
  12216. #define HTT_RX_PEER_MAP_V2_AST_X_FLOW_MASK_OFFSET 16 /* bytes */
  12217. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_OFFSET 20 /* bytes */
  12218. #define HTT_RX_PEER_MAP_V2_TID_VALID_LO_PRI_OFFSET 20 /* bytes */
  12219. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_OFFSET 20 /* bytes */
  12220. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_OFFSET 24 /* bytes */
  12221. #define HTT_RX_PEER_MAP_V2_BYTES 32
  12222. /**
  12223. * @brief target -> host rx peer map V3 message definition
  12224. *
  12225. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP_V3
  12226. *
  12227. * @details
  12228. * The following diagram shows the format of the rx peer map v3 message sent
  12229. * from the target to the host.
  12230. * Format inherits HTT_T2H_MSG_TYPE_PEER_MAP_V2 published above
  12231. * This layout assumes the target operates as little-endian.
  12232. *
  12233. * |31 24|23 20|19|18|17|16|15 8|7 0|
  12234. * |-----------------+--------+--+--+--+--+-----------------+-----------------|
  12235. * | SW peer ID | VDEV ID | msg type |
  12236. * |-----------------+--------------------+-----------------+-----------------|
  12237. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12238. * |-----------------+--------------------+-----------------+-----------------|
  12239. * | Multicast SW peer ID | MAC addr 5 | MAC addr 4 |
  12240. * |-----------------+--------+-----------+-----------------+-----------------|
  12241. * | HTT_MSDU_IDX_ |RESERVED| CACHE_ | |
  12242. * | VALID_MASK |(4bits) | SET_NUM | HW peer ID / AST index |
  12243. * | (8bits) | | (4bits) | |
  12244. * |-----------------+--------+--+--+--+--------------------------------------|
  12245. * | RESERVED |E |O | | |
  12246. * | (13bits) |A |A |NH| on-Chip PMAC_RXPCU AST index |
  12247. * | |V |V | | |
  12248. * |-----------------+--------------------+-----------------------------------|
  12249. * | HTT_MSDU_IDX_ | RESERVED | |
  12250. * | VALID_MASK_EXT | (8bits) | EXT AST index |
  12251. * | (8bits) | | |
  12252. * |-----------------+--------------------+-----------------------------------|
  12253. * | Reserved_2 |
  12254. * |--------------------------------------------------------------------------|
  12255. * | Reserved_3 |
  12256. * |--------------------------------------------------------------------------|
  12257. *
  12258. * Where:
  12259. * EAV = EXT_AST_VALID flag, for "EXT AST index"
  12260. * OAV = ONCHIP_AST_VALID flag, for "on-Chip PMAC_RXPCU AST index"
  12261. * NH = Next Hop
  12262. * The following field definitions describe the format of the rx peer map v3
  12263. * messages sent from the target to the host.
  12264. * - MSG_TYPE
  12265. * Bits 7:0
  12266. * Purpose: identifies this as a peer map v3 message
  12267. * Value: 0x2b (HTT_T2H_MSG_TYPE_PEER_MAP_V3)
  12268. * - VDEV_ID
  12269. * Bits 15:8
  12270. * Purpose: Indicates which virtual device the peer is associated with.
  12271. * - SW_PEER_ID
  12272. * Bits 31:16
  12273. * Purpose: The peer ID (index) that WAL has allocated for this peer.
  12274. * - MAC_ADDR_L32
  12275. * Bits 31:0
  12276. * Purpose: Identifies which peer node the peer ID is for.
  12277. * Value: lower 4 bytes of peer node's MAC address
  12278. * - MAC_ADDR_U16
  12279. * Bits 15:0
  12280. * Purpose: Identifies which peer node the peer ID is for.
  12281. * Value: upper 2 bytes of peer node's MAC address
  12282. * - MULTICAST_SW_PEER_ID
  12283. * Bits 31:16
  12284. * Purpose: The multicast peer ID (index)
  12285. * Value: set to HTT_INVALID_PEER if not valid
  12286. * - HW_PEER_ID / AST_INDEX
  12287. * Bits 15:0
  12288. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  12289. * address, so for rx frames marked for rx --> tx forwarding, the
  12290. * host can determine from the HW peer ID provided as meta-data with
  12291. * the rx frame which peer the frame is supposed to be forwarded to.
  12292. * - CACHE_SET_NUM
  12293. * Bits 19:16
  12294. * Purpose: Cache Set Number for AST_INDEX
  12295. * Cache set number that should be used to cache the index based
  12296. * search results, for address and flow search.
  12297. * This value should be equal to LSB 4 bits of the hash value
  12298. * of match data, in case of search index points to an entry which
  12299. * may be used in content based search also. The value can be
  12300. * anything when the entry pointed by search index will not be
  12301. * used for content based search.
  12302. * - HTT_MSDU_IDX_VALID_MASK
  12303. * Bits 31:24
  12304. * Purpose: Shows MSDU indexes valid mask for AST_INDEX
  12305. * - ONCHIP_AST_IDX / RESERVED
  12306. * Bits 15:0
  12307. * Purpose: This field is valid only when split AST feature is enabled.
  12308. * The ONCHIP_AST_VALID flag identifies whether this field is valid.
  12309. * If valid, identifies the HW peer ID corresponding to the peer MAC
  12310. * address, this ast_idx is used for LMAC modules for RXPCU.
  12311. * - NEXT_HOP
  12312. * Bits 16
  12313. * Purpose: Flag indicates next_hop AST entry used for WDS
  12314. * (Wireless Distribution System).
  12315. * - ONCHIP_AST_VALID
  12316. * Bits 17
  12317. * Purpose: Flag indicates valid data behind of the ONCHIP_AST_IDX field
  12318. * - EXT_AST_VALID
  12319. * Bits 18
  12320. * Purpose: Flag indicates valid data behind of the EXT_AST_INDEX field
  12321. * - EXT_AST_INDEX
  12322. * Bits 15:0
  12323. * Purpose: This field describes Extended AST index
  12324. * Valid if EXT_AST_VALID flag set
  12325. * - HTT_MSDU_IDX_VALID_MASK_EXT
  12326. * Bits 31:24
  12327. * Purpose: Shows MSDU indexes valid mask for EXT_AST_INDEX
  12328. */
  12329. /* dword 0 */
  12330. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_M 0xffff0000
  12331. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_S 16
  12332. #define HTT_RX_PEER_MAP_V3_VDEV_ID_M 0x0000ff00
  12333. #define HTT_RX_PEER_MAP_V3_VDEV_ID_S 8
  12334. /* dword 1 */
  12335. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_L32_M 0xffffffff
  12336. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_L32_S 0
  12337. /* dword 2 */
  12338. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_U16_M 0x0000ffff
  12339. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_U16_S 0
  12340. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_M 0xffff0000
  12341. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S 16
  12342. /* dword 3 */
  12343. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_M 0xff000000
  12344. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S 24
  12345. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_M 0x000f0000
  12346. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S 16
  12347. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_M 0x0000ffff
  12348. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_S 0
  12349. /* dword 4 */
  12350. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_M 0x00040000
  12351. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S 18
  12352. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_M 0x00020000
  12353. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S 17
  12354. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_M 0x00010000
  12355. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_S 16
  12356. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_M 0x0000ffff
  12357. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S 0
  12358. /* dword 5 */
  12359. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_M 0xff000000
  12360. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S 24
  12361. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_M 0x0000ffff
  12362. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S 0
  12363. #define HTT_RX_PEER_MAP_V3_VDEV_ID_SET(word, value) \
  12364. do { \
  12365. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_VDEV_ID, value); \
  12366. (word) |= (value) << HTT_RX_PEER_MAP_V3_VDEV_ID_S; \
  12367. } while (0)
  12368. #define HTT_RX_PEER_MAP_V3_VDEV_ID_GET(word) \
  12369. (((word) & HTT_RX_PEER_MAP_V3_VDEV_ID_M) >> HTT_RX_PEER_MAP_V3_VDEV_ID_S)
  12370. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_SET(word, value) \
  12371. do { \
  12372. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_SW_PEER_ID, value); \
  12373. (word) |= (value) << HTT_RX_PEER_MAP_V3_SW_PEER_ID_S; \
  12374. } while (0)
  12375. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_GET(word) \
  12376. (((word) & HTT_RX_PEER_MAP_V3_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_SW_PEER_ID_S)
  12377. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_SET(word, value) \
  12378. do { \
  12379. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID, value); \
  12380. (word) |= (value) << HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S; \
  12381. } while (0)
  12382. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_GET(word) \
  12383. (((word) & HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S)
  12384. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_SET(word, value) \
  12385. do { \
  12386. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_HW_PEER_ID, value); \
  12387. (word) |= (value) << HTT_RX_PEER_MAP_V3_HW_PEER_ID_S; \
  12388. } while (0)
  12389. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_GET(word) \
  12390. (((word) & HTT_RX_PEER_MAP_V3_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_HW_PEER_ID_S)
  12391. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_SET(word, value) \
  12392. do { \
  12393. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_CACHE_SET_NUM, value); \
  12394. (word) |= (value) << HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S; \
  12395. } while (0)
  12396. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_GET(word) \
  12397. (((word) & HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_M) >> HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S)
  12398. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_SET(word, value) \
  12399. do { \
  12400. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST, value); \
  12401. (word) |= (value) << HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S; \
  12402. } while (0)
  12403. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_GET(word) \
  12404. (((word) & HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_M) >> HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S)
  12405. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_SET(word, value) \
  12406. do { \
  12407. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX, value); \
  12408. (word) |= (value) << HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S; \
  12409. } while (0)
  12410. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_GET(word) \
  12411. (((word) & HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_M) >> HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S)
  12412. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_SET(word, value) \
  12413. do { \
  12414. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_NEXT_HOP, value); \
  12415. (word) |= (value) << HTT_RX_PEER_MAP_V3_NEXT_HOP_S; \
  12416. } while (0)
  12417. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_GET(word) \
  12418. (((word) & HTT_RX_PEER_MAP_V3_NEXT_HOP_M) >> HTT_RX_PEER_MAP_V3_NEXT_HOP_S)
  12419. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_SET(word, value) \
  12420. do { \
  12421. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG, value); \
  12422. (word) |= (value) << HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S; \
  12423. } while (0)
  12424. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_GET(word) \
  12425. (((word) & HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S)
  12426. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_SET(word, value) \
  12427. do { \
  12428. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG, value); \
  12429. (word) |= (value) << HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S; \
  12430. } while (0)
  12431. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_GET(word) \
  12432. (((word) & HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S)
  12433. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_SET(word, value) \
  12434. do { \
  12435. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_EXT_AST_IDX, value); \
  12436. (word) |= (value) << HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S; \
  12437. } while (0)
  12438. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_GET(word) \
  12439. (((word) & HTT_RX_PEER_MAP_V3_EXT_AST_IDX_M) >> HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S)
  12440. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_SET(word, value) \
  12441. do { \
  12442. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST, value); \
  12443. (word) |= (value) << HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S; \
  12444. } while (0)
  12445. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_GET(word) \
  12446. (((word) & HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_M) >> HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S)
  12447. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_OFFSET 4 /* bytes */
  12448. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_OFFSET 8 /* bytes */
  12449. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_OFFSET 12 /* bytes */
  12450. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_OFFSET 12 /* bytes */
  12451. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_OFFSET 12 /* bytes */
  12452. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_OFFSET 16 /* bytes */
  12453. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_OFFSET 16 /* bytes */
  12454. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_OFFSET 16 /* bytes */
  12455. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_OFFSET 16 /* bytes */
  12456. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_OFFSET 20 /* bytes */
  12457. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_OFFSET 20 /* bytes */
  12458. #define HTT_RX_PEER_MAP_V3_BYTES 32
  12459. /**
  12460. * @brief target -> host rx peer unmap V2 message definition
  12461. *
  12462. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_UNMAP_V2
  12463. *
  12464. * The following diagram shows the format of the rx peer unmap message sent
  12465. * from the target to the host.
  12466. *
  12467. * |31 24|23 16|15 8|7 0|
  12468. * |-----------------------------------------------------------------------|
  12469. * | SW peer ID | VDEV ID | msg type |
  12470. * |-----------------------------------------------------------------------|
  12471. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12472. * |-----------------------------------------------------------------------|
  12473. * | Reserved_17_31 | Next Hop | MAC addr 5 | MAC addr 4 |
  12474. * |-----------------------------------------------------------------------|
  12475. * | Peer Delete Duration |
  12476. * |-----------------------------------------------------------------------|
  12477. * | Reserved_0 | WDS Free Count |
  12478. * |-----------------------------------------------------------------------|
  12479. * | Reserved_1 |
  12480. * |-----------------------------------------------------------------------|
  12481. * | Reserved_2 |
  12482. * |-----------------------------------------------------------------------|
  12483. *
  12484. *
  12485. * The following field definitions describe the format of the rx peer unmap
  12486. * messages sent from the target to the host.
  12487. * - MSG_TYPE
  12488. * Bits 7:0
  12489. * Purpose: identifies this as an rx peer unmap v2 message
  12490. * Value: peer unmap v2 -> 0x1f (HTT_T2H_MSG_TYPE_PEER_UNMAP_V2)
  12491. * - VDEV_ID
  12492. * Bits 15:8
  12493. * Purpose: Indicates which virtual device the peer is associated
  12494. * with.
  12495. * Value: vdev ID (used in the host to look up the vdev object)
  12496. * - SW_PEER_ID
  12497. * Bits 31:16
  12498. * Purpose: The peer ID (index) that WAL is freeing
  12499. * Value: (rx) peer ID
  12500. * - MAC_ADDR_L32
  12501. * Bits 31:0
  12502. * Purpose: Identifies which peer node the peer ID is for.
  12503. * Value: lower 4 bytes of peer node's MAC address
  12504. * - MAC_ADDR_U16
  12505. * Bits 15:0
  12506. * Purpose: Identifies which peer node the peer ID is for.
  12507. * Value: upper 2 bytes of peer node's MAC address
  12508. * - NEXT_HOP
  12509. * Bits 16
  12510. * Purpose: Bit indicates next_hop AST entry used for WDS
  12511. * (Wireless Distribution System).
  12512. * - PEER_DELETE_DURATION
  12513. * Bits 31:0
  12514. * Purpose: Time taken to delete peer, in msec,
  12515. * Used for monitoring / debugging PEER delete response delay
  12516. * - PEER_WDS_FREE_COUNT
  12517. * Bits 15:0
  12518. * Purpose: Count of WDS entries deleted associated to peer deleted
  12519. */
  12520. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_M HTT_RX_PEER_MAP_V2_VDEV_ID_M
  12521. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_S HTT_RX_PEER_MAP_V2_VDEV_ID_S
  12522. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_M HTT_RX_PEER_MAP_V2_SW_PEER_ID_M
  12523. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_S HTT_RX_PEER_MAP_V2_SW_PEER_ID_S
  12524. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_M HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M
  12525. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_S HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S
  12526. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_M HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M
  12527. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_S HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S
  12528. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_M HTT_RX_PEER_MAP_V2_NEXT_HOP_M
  12529. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_S HTT_RX_PEER_MAP_V2_NEXT_HOP_S
  12530. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M 0xffffffff
  12531. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S 0
  12532. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_M 0x0000ffff
  12533. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S 0
  12534. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_SET HTT_RX_PEER_MAP_V2_VDEV_ID_SET
  12535. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_GET HTT_RX_PEER_MAP_V2_VDEV_ID_GET
  12536. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_SET HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET
  12537. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_GET HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET
  12538. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_SET HTT_RX_PEER_MAP_V2_NEXT_HOP_SET
  12539. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_GET HTT_RX_PEER_MAP_V2_NEXT_HOP_GET
  12540. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_SET(word, value) \
  12541. do { \
  12542. HTT_CHECK_SET_VAL(HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION, value); \
  12543. (word) |= (value) << HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S; \
  12544. } while (0)
  12545. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_GET(word) \
  12546. (((word) & HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M) >> HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S)
  12547. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_SET(word, value) \
  12548. do { \
  12549. HTT_CHECK_SET_VAL(HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT, value); \
  12550. (word) |= (value) << HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S; \
  12551. } while (0)
  12552. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_GET(word) \
  12553. (((word) & HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_M) >> HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S)
  12554. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
  12555. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_OFFSET 8 /* bytes */
  12556. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_OFFSET 12 /* bytes */
  12557. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_OFFSET 16 /* bytes */
  12558. #define HTT_RX_PEER_UNMAP_V2_BYTES 28
  12559. /**
  12560. * @brief target -> host rx peer mlo map message definition
  12561. *
  12562. * MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP
  12563. *
  12564. * @details
  12565. * The following diagram shows the format of the rx mlo peer map message sent
  12566. * from the target to the host. This layout assumes the target operates
  12567. * as little-endian.
  12568. *
  12569. * MCC:
  12570. * One HTT_MLO_PEER_MAP is sent after PEER_ASSOC received on first LINK for both STA and SAP.
  12571. *
  12572. * WIN:
  12573. * One HTT_MLO_PEER_MAP is sent after peers are created on all the links for both AP and STA.
  12574. * It will be sent on the Assoc Link.
  12575. *
  12576. * This message always contains a MLO peer ID. The main purpose of the
  12577. * MLO peer ID is to tell the host what peer ID rx packets will be tagged
  12578. * with, so that the host can use that MLO peer ID to determine which peer
  12579. * transmitted the rx frame.
  12580. *
  12581. * |31 |29 27|26 24|23 20|19 17|16|15 8|7 0|
  12582. * |-------------------------------------------------------------------------|
  12583. * |RSVD | PRC |NUMLINK| MLO peer ID | msg type |
  12584. * |-------------------------------------------------------------------------|
  12585. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12586. * |-------------------------------------------------------------------------|
  12587. * | RSVD_16_31 | MAC addr 5 | MAC addr 4 |
  12588. * |-------------------------------------------------------------------------|
  12589. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 0 |
  12590. * |-------------------------------------------------------------------------|
  12591. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 1 |
  12592. * |-------------------------------------------------------------------------|
  12593. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 2 |
  12594. * |-------------------------------------------------------------------------|
  12595. * |RSVD |
  12596. * |-------------------------------------------------------------------------|
  12597. * |RSVD |
  12598. * |-------------------------------------------------------------------------|
  12599. * | htt_tlv_hdr_t |
  12600. * |-------------------------------------------------------------------------|
  12601. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  12602. * |-------------------------------------------------------------------------|
  12603. * | htt_tlv_hdr_t |
  12604. * |-------------------------------------------------------------------------|
  12605. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  12606. * |-------------------------------------------------------------------------|
  12607. * | htt_tlv_hdr_t |
  12608. * |-------------------------------------------------------------------------|
  12609. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  12610. * |-------------------------------------------------------------------------|
  12611. *
  12612. * Where:
  12613. * PRC - Primary REO CHIPID - 3 Bits Bit24,25,26
  12614. * NUMLINK - NUM_LOGICAL_LINKS - 3 Bits Bit27,28,29
  12615. * V (valid) - 1 Bit Bit17
  12616. * CHIPID - 3 Bits
  12617. * TIDMASK - 8 Bits
  12618. * CACHE_SET_NUM - 8 Bits
  12619. *
  12620. * The following field definitions describe the format of the rx MLO peer map
  12621. * messages sent from the target to the host.
  12622. * - MSG_TYPE
  12623. * Bits 7:0
  12624. * Purpose: identifies this as an rx mlo peer map message
  12625. * Value: 0x29 (HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP)
  12626. *
  12627. * - MLO_PEER_ID
  12628. * Bits 23:8
  12629. * Purpose: The MLO peer ID (index).
  12630. * For MCC, FW will allocate it. For WIN, Host will allocate it.
  12631. * Value: MLO peer ID
  12632. *
  12633. * - NUMLINK
  12634. * Bits: 26:24 (3Bits)
  12635. * Purpose: Indicate the max number of logical links supported per client.
  12636. * Value: number of logical links
  12637. *
  12638. * - PRC
  12639. * Bits: 29:27 (3Bits)
  12640. * Purpose: Indicate the Primary REO CHIPID. The ID can be used to indicate
  12641. * if there is migration of the primary chip.
  12642. * Value: Primary REO CHIPID
  12643. *
  12644. * - MAC_ADDR_L32
  12645. * Bits 31:0
  12646. * Purpose: Identifies which mlo peer node the mlo peer ID is for.
  12647. * Value: lower 4 bytes of peer node's MAC address
  12648. *
  12649. * - MAC_ADDR_U16
  12650. * Bits 15:0
  12651. * Purpose: Identifies which peer node the peer ID is for.
  12652. * Value: upper 2 bytes of peer node's MAC address
  12653. *
  12654. * - PRIMARY_TCL_AST_IDX
  12655. * Bits 15:0
  12656. * Purpose: Primary TCL AST index for this peer.
  12657. *
  12658. * - V
  12659. * 1 Bit Position 16
  12660. * Purpose: If the ast idx is valid.
  12661. *
  12662. * - CHIPID
  12663. * Bits 19:17
  12664. * Purpose: Identifies which chip id of PRIMARY_TCL_AST_IDX
  12665. *
  12666. * - TIDMASK
  12667. * Bits 27:20
  12668. * Purpose: LINK to TID mapping for PRIMARY_TCL_AST_IDX
  12669. *
  12670. * - CACHE_SET_NUM
  12671. * Bits 31:28
  12672. * Purpose: Cache Set Number for PRIMARY_TCL_AST_IDX
  12673. * Cache set number that should be used to cache the index based
  12674. * search results, for address and flow search.
  12675. * This value should be equal to LSB four bits of the hash value
  12676. * of match data, in case of search index points to an entry which
  12677. * may be used in content based search also. The value can be
  12678. * anything when the entry pointed by search index will not be
  12679. * used for content based search.
  12680. *
  12681. * - htt_tlv_hdr_t
  12682. * Purpose: Provide link specific chip,vdev and sw_peer IDs
  12683. *
  12684. * Bits 11:0
  12685. * Purpose: tag equal to MLO_PEER_MAP_TLV_STRUCT_SOC_VDEV_PEER_IDS.
  12686. *
  12687. * Bits 23:12
  12688. * Purpose: Length, Length of the value that follows the header
  12689. *
  12690. * Bits 31:28
  12691. * Purpose: Reserved.
  12692. *
  12693. *
  12694. * - SW_PEER_ID
  12695. * Bits 15:0
  12696. * Purpose: The peer ID (index) that WAL is allocating
  12697. * Value: (rx) peer ID
  12698. *
  12699. * - VDEV_ID
  12700. * Bits 23:16
  12701. * Purpose: Indicates which virtual device the peer is associated with.
  12702. * Value: vdev ID (used in the host to look up the vdev object)
  12703. *
  12704. * - CHIPID
  12705. * Bits 26:24
  12706. * Purpose: Indicates which Chip id the peer is associated with.
  12707. * Value: chip ID (Provided by Host as part of QMI exchange)
  12708. */
  12709. typedef enum {
  12710. MLO_PEER_MAP_TLV_STRUCT_SOC_VDEV_PEER_IDS,
  12711. } MLO_PEER_MAP_TLV_TAG_ID;
  12712. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M 0x00ffff00
  12713. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S 8
  12714. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_M 0x07000000
  12715. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S 24
  12716. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_M 0x38000000
  12717. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S 27
  12718. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_L32_M 0xffffffff
  12719. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_L32_S 0
  12720. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_U16_M 0x0000ffff
  12721. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_U16_S 0
  12722. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_M 0x0000ffff
  12723. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S 0
  12724. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_M 0x00010000
  12725. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S 16
  12726. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_M 0x000E0000
  12727. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S 17
  12728. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_M 0x00F00000
  12729. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S 20
  12730. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_M 0xF0000000
  12731. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S 28
  12732. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_M 0x00000fff
  12733. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_S 0
  12734. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_M 0x00fff000
  12735. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S 12
  12736. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_M 0x0000ffff
  12737. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S 0
  12738. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_M 0x00ff0000
  12739. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_S 16
  12740. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_M 0x07000000
  12741. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_S 24
  12742. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_SET(word, value) \
  12743. do { \
  12744. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_MLO_PEER_ID, value); \
  12745. (word) |= (value) << HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S; \
  12746. } while (0)
  12747. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_GET(word) \
  12748. (((word) & HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M) >> HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S)
  12749. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_SET(word, value) \
  12750. do { \
  12751. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS, value); \
  12752. (word) |= (value) << HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S; \
  12753. } while (0)
  12754. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_GET(word) \
  12755. (((word) & HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_M) >> HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S)
  12756. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_SET(word, value) \
  12757. do { \
  12758. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID, value); \
  12759. (word) |= (value) << HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S; \
  12760. } while (0)
  12761. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_GET(word) \
  12762. (((word) & HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_M) >> HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S)
  12763. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_SET(word, value) \
  12764. do { \
  12765. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX, value); \
  12766. (word) |= (value) << HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S; \
  12767. } while (0)
  12768. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_GET(word) \
  12769. (((word) & HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S)
  12770. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_SET(word, value) \
  12771. do { \
  12772. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG, value); \
  12773. (word) |= (value) << HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S; \
  12774. } while (0)
  12775. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_GET(word) \
  12776. (((word) & HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_M) >> HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S)
  12777. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_SET(word, value) \
  12778. do { \
  12779. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX, value); \
  12780. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S; \
  12781. } while (0)
  12782. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_GET(word) \
  12783. (((word) & HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S)
  12784. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_SET(word, value) \
  12785. do { \
  12786. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX, value); \
  12787. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S; \
  12788. } while (0)
  12789. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_GET(word) \
  12790. (((word) & HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S)
  12791. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_SET(word, value) \
  12792. do { \
  12793. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX, value); \
  12794. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S; \
  12795. } while (0)
  12796. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_GET(word) \
  12797. (((word) & HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S)
  12798. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_SET(word, value) \
  12799. do { \
  12800. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TLV_TAG, value); \
  12801. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TLV_TAG_S; \
  12802. } while (0)
  12803. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_GET(word) \
  12804. (((word) & HTT_RX_MLO_PEER_MAP_TLV_TAG_M) >> HTT_RX_MLO_PEER_MAP_TLV_TAG_S)
  12805. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_SET(word, value) \
  12806. do { \
  12807. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TLV_LENGTH, value); \
  12808. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S; \
  12809. } while (0)
  12810. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_GET(word) \
  12811. (((word) & HTT_RX_MLO_PEER_MAP_TLV_LENGTH_M) >> HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S)
  12812. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_SET(word, value) \
  12813. do { \
  12814. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_SW_PEER_ID, value); \
  12815. (word) |= (value) << HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S; \
  12816. } while (0)
  12817. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_GET(word) \
  12818. (((word) & HTT_RX_MLO_PEER_MAP_SW_PEER_ID_M) >> HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S)
  12819. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_SET(word, value) \
  12820. do { \
  12821. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_VDEV_ID, value); \
  12822. (word) |= (value) << HTT_RX_MLO_PEER_MAP_VDEV_ID_S; \
  12823. } while (0)
  12824. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_GET(word) \
  12825. (((word) & HTT_RX_MLO_PEER_MAP_VDEV_ID_M) >> HTT_RX_MLO_PEER_MAP_VDEV_ID_S)
  12826. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_SET(word, value) \
  12827. do { \
  12828. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CHIP_ID, value); \
  12829. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CHIP_ID_S; \
  12830. } while (0)
  12831. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_GET(word) \
  12832. (((word) & HTT_RX_MLO_PEER_MAP_CHIP_ID_M) >> HTT_RX_MLO_PEER_MAP_CHIP_ID_S)
  12833. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_OFFSET 4 /* bytes */
  12834. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_0_OFFSET 12 /* bytes */
  12835. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_1_OFFSET 16 /* bytes */
  12836. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_2_OFFSET 20 /* bytes */
  12837. #define HTT_RX_MLO_PEER_MAP_TLV_OFFSET 32 /* bytes */
  12838. #define HTT_RX_MLO_PEER_MAP_FIXED_BYTES 8*4 /* 8 Dwords. Does not include the TLV header and the TLV */
  12839. /* MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_RX_PEER_UNMAP
  12840. *
  12841. * The following diagram shows the format of the rx mlo peer unmap message sent
  12842. * from the target to the host.
  12843. *
  12844. * |31 24|23 16|15 8|7 0|
  12845. * |-----------------------------------------------------------------------|
  12846. * | RSVD_24_31 | MLO peer ID | msg type |
  12847. * |-----------------------------------------------------------------------|
  12848. */
  12849. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_M HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M
  12850. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_S HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S
  12851. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_SET HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_SET
  12852. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_GET HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_GET
  12853. /**
  12854. * @brief target -> host peer extended event for additional information
  12855. *
  12856. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_EXTENDED_EVENT
  12857. *
  12858. * @details
  12859. * The following diagram shows the format of the peer extended message sent
  12860. * from the target to the host. This layout assumes the target operates
  12861. * as little-endian.
  12862. *
  12863. * This message always contains a SW peer ID. The main purpose of the
  12864. * SW peer ID is to tell the host what peer ID logical link id will be tagged
  12865. * with, so that the host can use that peer ID to determine which link
  12866. * transmitted the rx/tx frame.
  12867. *
  12868. * This message also contains MLO logical link id assigned to peer
  12869. * with sw_peer_id if it is valid ML link peer.
  12870. *
  12871. *
  12872. * |31 28|27 24|23 20|19|18 16|15 8|7 0|
  12873. * |---------------------------------------------------------------------------|
  12874. * | VDEV_ID | SW peer ID | msg type |
  12875. * |---------------------------------------------------------------------------|
  12876. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12877. * |---------------------------------------------------------------------------|
  12878. * | Reserved |V | LINK ID | MAC addr 5 | MAC addr 4 |
  12879. * |---------------------------------------------------------------------------|
  12880. * | Reserved |
  12881. * |---------------------------------------------------------------------------|
  12882. * | Reserved |
  12883. * |---------------------------------------------------------------------------|
  12884. *
  12885. * Where:
  12886. * LINK_ID (LOGICAL) - 3 Bits Bit16,17,18 of 3rd byte
  12887. * V (valid) - 1 Bit Bit19 of 3rd byte
  12888. *
  12889. * The following field definitions describe the format of the rx peer extended
  12890. * event messages sent from the target to the host.
  12891. * MSG_TYPE
  12892. * Bits 7:0
  12893. * Purpose: identifies this as an rx MLO peer extended information message
  12894. * Value: 0x39 (HTT_T2H_MSG_TYPE_PEER_EXTENDED_EVENT)
  12895. * - PEER_ID (a.k.a. SW_PEER_ID)
  12896. * Bits 8:23
  12897. * Purpose: The peer ID (index) that WAL has allocated
  12898. * Value: (rx) peer ID
  12899. * - VDEV_ID
  12900. * Bits 24:31
  12901. * Purpose: Gives the vdev id of peer with peer_id as above.
  12902. * Value: VDEV ID of wal_peer
  12903. *
  12904. * - MAC_ADDR_L32
  12905. * Bits 31:0
  12906. * Purpose: Identifies which peer node the peer ID is for.
  12907. * Value: lower 4 bytes of peer node's MAC address
  12908. *
  12909. * - MAC_ADDR_U16
  12910. * Bits 15:0
  12911. * Purpose: Identifies which peer node the peer ID is for.
  12912. * Value: upper 2 bytes of peer node's MAC address
  12913. * Rest all bits are reserved for future expansion
  12914. * - LOGICAL_LINK_ID
  12915. * Bits 18:16
  12916. * Purpose: Gives the logical link id of peer with peer_id as above. This
  12917. * field should be taken alongwith LOGICAL_LINK_ID_VALID
  12918. * Value: Logical link id used by wal_peer
  12919. * - LOGICAL_LINK_ID_VALID
  12920. * Bit 19
  12921. * Purpose: Clarifies whether the logical link id of peer with peer_id as
  12922. * is valid or not
  12923. * Value: 0/1 indicating LOGICAL_LINK_ID is valid or not
  12924. */
  12925. #define HTT_RX_PEER_EXTENDED_PEER_ID_M 0x00ffff00
  12926. #define HTT_RX_PEER_EXTENDED_PEER_ID_S 8
  12927. #define HTT_RX_PEER_EXTENDED_VDEV_ID_M 0xff000000
  12928. #define HTT_RX_PEER_EXTENDED_VDEV_ID_S 24
  12929. #define HTT_RX_PEER_EXTENDED_MAC_ADDR_L32_M 0xffffffff
  12930. #define HTT_RX_PEER_EXTENDED_MAC_ADDR_L32_S 0
  12931. #define HTT_RX_PEER_EXTENDED_MAC_ADDR_U16_M 0x0000ffff
  12932. #define HTT_RX_PEER_EXTENDED_MAC_ADDR_U16_S 0
  12933. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_M 0x00070000
  12934. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_S 16
  12935. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_M 0x00080000
  12936. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_S 19
  12937. #define HTT_RX_PEER_EXTENDED_PEER_ID_SET(word, value) \
  12938. do { \
  12939. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_PEER_ID, value); \
  12940. (word) |= (value) << HTT_RX_PEER_EXTENDED_PEER_ID_S; \
  12941. } while (0)
  12942. #define HTT_RX_PEER_EXTENDED_PEER_ID_GET(word) \
  12943. (((word) & HTT_RX_PEER_EXTENDED_PEER_ID_M) >> HTT_RX_PEER_EXTENDED_PEER_ID_S)
  12944. #define HTT_RX_PEER_EXTENDED_VDEV_ID_SET(word, value) \
  12945. do { \
  12946. HTT_CHECK_SET_VAL(HTT_RX_PEER_EXTENDED_VDEV_ID, value); \
  12947. (word) |= (value) << HTT_RX_PEER_EXTENDED_VDEV_ID_S; \
  12948. } while (0)
  12949. #define HTT_RX_PEER_EXTENDED_VDEV_ID_GET(word) \
  12950. (((word) & HTT_RX_PEER_EXTENDED_VDEV_ID_M) >> HTT_RX_PEER_EXTENDED_VDEV_ID_S)
  12951. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_SET(word, value) \
  12952. do { \
  12953. HTT_CHECK_SET_VAL(HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID, value); \
  12954. (word) |= (value) << HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_S; \
  12955. } while (0)
  12956. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_GET(word) \
  12957. (((word) & HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_M) >> HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_S)
  12958. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_SET(word, value) \
  12959. do { \
  12960. HTT_CHECK_SET_VAL(HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID, value); \
  12961. (word) |= (value) << HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_S; \
  12962. } while (0)
  12963. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_GET(word) \
  12964. (((word) & HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_M) >> HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_S)
  12965. #define HTT_RX_PEER_EXTENDED_MAC_ADDR_OFFSET 4 /* bytes */
  12966. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_OFFSET 8 /* bytes */
  12967. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_OFFSET 8 /* bytes */
  12968. #define HTT_RX_PEER_EXTENDED_EVENT_BYTES 20 /* bytes */
  12969. /**
  12970. * @brief target -> host message specifying security parameters
  12971. *
  12972. * MSG_TYPE => HTT_T2H_MSG_TYPE_SEC_IND
  12973. *
  12974. * @details
  12975. * The following diagram shows the format of the security specification
  12976. * message sent from the target to the host.
  12977. * This security specification message tells the host whether a PN check is
  12978. * necessary on rx data frames, and if so, how large the PN counter is.
  12979. * This message also tells the host about the security processing to apply
  12980. * to defragmented rx frames - specifically, whether a Message Integrity
  12981. * Check is required, and the Michael key to use.
  12982. *
  12983. * |31 24|23 16|15|14 8|7 0|
  12984. * |-----------------------------------------------------------------------|
  12985. * | peer ID | U| security type | msg type |
  12986. * |-----------------------------------------------------------------------|
  12987. * | Michael Key K0 |
  12988. * |-----------------------------------------------------------------------|
  12989. * | Michael Key K1 |
  12990. * |-----------------------------------------------------------------------|
  12991. * | WAPI RSC Low0 |
  12992. * |-----------------------------------------------------------------------|
  12993. * | WAPI RSC Low1 |
  12994. * |-----------------------------------------------------------------------|
  12995. * | WAPI RSC Hi0 |
  12996. * |-----------------------------------------------------------------------|
  12997. * | WAPI RSC Hi1 |
  12998. * |-----------------------------------------------------------------------|
  12999. *
  13000. * The following field definitions describe the format of the security
  13001. * indication message sent from the target to the host.
  13002. * - MSG_TYPE
  13003. * Bits 7:0
  13004. * Purpose: identifies this as a security specification message
  13005. * Value: 0xb (HTT_T2H_MSG_TYPE_SEC_IND)
  13006. * - SEC_TYPE
  13007. * Bits 14:8
  13008. * Purpose: specifies which type of security applies to the peer
  13009. * Value: htt_sec_type enum value
  13010. * - UNICAST
  13011. * Bit 15
  13012. * Purpose: whether this security is applied to unicast or multicast data
  13013. * Value: 1 -> unicast, 0 -> multicast
  13014. * - PEER_ID
  13015. * Bits 31:16
  13016. * Purpose: The ID number for the peer the security specification is for
  13017. * Value: peer ID
  13018. * - MICHAEL_KEY_K0
  13019. * Bits 31:0
  13020. * Purpose: 4-byte word that forms the 1st half of the TKIP Michael key
  13021. * Value: Michael Key K0 (if security type is TKIP)
  13022. * - MICHAEL_KEY_K1
  13023. * Bits 31:0
  13024. * Purpose: 4-byte word that forms the 2nd half of the TKIP Michael key
  13025. * Value: Michael Key K1 (if security type is TKIP)
  13026. * - WAPI_RSC_LOW0
  13027. * Bits 31:0
  13028. * Purpose: 4-byte word that forms the 1st quarter of the 16 byte WAPI RSC
  13029. * Value: WAPI RSC Low0 (if security type is WAPI)
  13030. * - WAPI_RSC_LOW1
  13031. * Bits 31:0
  13032. * Purpose: 4-byte word that forms the 2nd quarter of the 16 byte WAPI RSC
  13033. * Value: WAPI RSC Low1 (if security type is WAPI)
  13034. * - WAPI_RSC_HI0
  13035. * Bits 31:0
  13036. * Purpose: 4-byte word that forms the 3rd quarter of the 16 byte WAPI RSC
  13037. * Value: WAPI RSC Hi0 (if security type is WAPI)
  13038. * - WAPI_RSC_HI1
  13039. * Bits 31:0
  13040. * Purpose: 4-byte word that forms the 4th quarter of the 16 byte WAPI RSC
  13041. * Value: WAPI RSC Hi1 (if security type is WAPI)
  13042. */
  13043. #define HTT_SEC_IND_SEC_TYPE_M 0x00007f00
  13044. #define HTT_SEC_IND_SEC_TYPE_S 8
  13045. #define HTT_SEC_IND_UNICAST_M 0x00008000
  13046. #define HTT_SEC_IND_UNICAST_S 15
  13047. #define HTT_SEC_IND_PEER_ID_M 0xffff0000
  13048. #define HTT_SEC_IND_PEER_ID_S 16
  13049. #define HTT_SEC_IND_SEC_TYPE_SET(word, value) \
  13050. do { \
  13051. HTT_CHECK_SET_VAL(HTT_SEC_IND_SEC_TYPE, value); \
  13052. (word) |= (value) << HTT_SEC_IND_SEC_TYPE_S; \
  13053. } while (0)
  13054. #define HTT_SEC_IND_SEC_TYPE_GET(word) \
  13055. (((word) & HTT_SEC_IND_SEC_TYPE_M) >> HTT_SEC_IND_SEC_TYPE_S)
  13056. #define HTT_SEC_IND_UNICAST_SET(word, value) \
  13057. do { \
  13058. HTT_CHECK_SET_VAL(HTT_SEC_IND_UNICAST, value); \
  13059. (word) |= (value) << HTT_SEC_IND_UNICAST_S; \
  13060. } while (0)
  13061. #define HTT_SEC_IND_UNICAST_GET(word) \
  13062. (((word) & HTT_SEC_IND_UNICAST_M) >> HTT_SEC_IND_UNICAST_S)
  13063. #define HTT_SEC_IND_PEER_ID_SET(word, value) \
  13064. do { \
  13065. HTT_CHECK_SET_VAL(HTT_SEC_IND_PEER_ID, value); \
  13066. (word) |= (value) << HTT_SEC_IND_PEER_ID_S; \
  13067. } while (0)
  13068. #define HTT_SEC_IND_PEER_ID_GET(word) \
  13069. (((word) & HTT_SEC_IND_PEER_ID_M) >> HTT_SEC_IND_PEER_ID_S)
  13070. #define HTT_SEC_IND_BYTES 28
  13071. /**
  13072. * @brief target -> host rx ADDBA / DELBA message definitions
  13073. *
  13074. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_ADDBA
  13075. *
  13076. * @details
  13077. * The following diagram shows the format of the rx ADDBA message sent
  13078. * from the target to the host:
  13079. *
  13080. * |31 20|19 16|15 8|7 0|
  13081. * |---------------------------------------------------------------------|
  13082. * | peer ID | TID | window size | msg type |
  13083. * |---------------------------------------------------------------------|
  13084. *
  13085. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_DELBA
  13086. *
  13087. * The following diagram shows the format of the rx DELBA message sent
  13088. * from the target to the host:
  13089. *
  13090. * |31 20|19 16|15 10|9 8|7 0|
  13091. * |---------------------------------------------------------------------|
  13092. * | peer ID | TID | window size | IR| msg type |
  13093. * |---------------------------------------------------------------------|
  13094. *
  13095. * The following field definitions describe the format of the rx ADDBA
  13096. * and DELBA messages sent from the target to the host.
  13097. * - MSG_TYPE
  13098. * Bits 7:0
  13099. * Purpose: identifies this as an rx ADDBA or DELBA message
  13100. * Value: ADDBA -> 0x5 (HTT_T2H_MSG_TYPE_RX_ADDBA),
  13101. * DELBA -> 0x6 (HTT_T2H_MSG_TYPE_RX_DELBA)
  13102. * - IR (initiator / recipient)
  13103. * Bits 9:8 (DELBA only)
  13104. * Purpose: specify whether the DELBA handshake was initiated by the
  13105. * local STA/AP, or by the peer STA/AP
  13106. * Value:
  13107. * 0 - unspecified
  13108. * 1 - initiator (a.k.a. originator)
  13109. * 2 - recipient (a.k.a. responder)
  13110. * 3 - unused / reserved
  13111. * - WIN_SIZE
  13112. * Bits 15:8 for ADDBA, bits 15:10 for DELBA
  13113. * Purpose: Specifies the length of the block ack window (max = 64).
  13114. * Value:
  13115. * block ack window length specified by the received ADDBA/DELBA
  13116. * management message.
  13117. * - TID
  13118. * Bits 19:16
  13119. * Purpose: Specifies which traffic identifier the ADDBA / DELBA is for.
  13120. * Value:
  13121. * TID specified by the received ADDBA or DELBA management message.
  13122. * - PEER_ID
  13123. * Bits 31:20
  13124. * Purpose: Identifies which peer sent the ADDBA / DELBA.
  13125. * Value:
  13126. * ID (hash value) used by the host for fast, direct lookup of
  13127. * host SW peer info, including rx reorder states.
  13128. */
  13129. #define HTT_RX_ADDBA_WIN_SIZE_M 0xff00
  13130. #define HTT_RX_ADDBA_WIN_SIZE_S 8
  13131. #define HTT_RX_ADDBA_TID_M 0xf0000
  13132. #define HTT_RX_ADDBA_TID_S 16
  13133. #define HTT_RX_ADDBA_PEER_ID_M 0xfff00000
  13134. #define HTT_RX_ADDBA_PEER_ID_S 20
  13135. #define HTT_RX_ADDBA_WIN_SIZE_SET(word, value) \
  13136. do { \
  13137. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_WIN_SIZE, value); \
  13138. (word) |= (value) << HTT_RX_ADDBA_WIN_SIZE_S; \
  13139. } while (0)
  13140. #define HTT_RX_ADDBA_WIN_SIZE_GET(word) \
  13141. (((word) & HTT_RX_ADDBA_WIN_SIZE_M) >> HTT_RX_ADDBA_WIN_SIZE_S)
  13142. #define HTT_RX_ADDBA_TID_SET(word, value) \
  13143. do { \
  13144. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_TID, value); \
  13145. (word) |= (value) << HTT_RX_ADDBA_TID_S; \
  13146. } while (0)
  13147. #define HTT_RX_ADDBA_TID_GET(word) \
  13148. (((word) & HTT_RX_ADDBA_TID_M) >> HTT_RX_ADDBA_TID_S)
  13149. #define HTT_RX_ADDBA_PEER_ID_SET(word, value) \
  13150. do { \
  13151. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_PEER_ID, value); \
  13152. (word) |= (value) << HTT_RX_ADDBA_PEER_ID_S; \
  13153. } while (0)
  13154. #define HTT_RX_ADDBA_PEER_ID_GET(word) \
  13155. (((word) & HTT_RX_ADDBA_PEER_ID_M) >> HTT_RX_ADDBA_PEER_ID_S)
  13156. #define HTT_RX_ADDBA_BYTES 4
  13157. #define HTT_RX_DELBA_INITIATOR_M 0x00000300
  13158. #define HTT_RX_DELBA_INITIATOR_S 8
  13159. #define HTT_RX_DELBA_WIN_SIZE_M 0x0000FC00
  13160. #define HTT_RX_DELBA_WIN_SIZE_S 10
  13161. #define HTT_RX_DELBA_TID_M HTT_RX_ADDBA_TID_M
  13162. #define HTT_RX_DELBA_TID_S HTT_RX_ADDBA_TID_S
  13163. #define HTT_RX_DELBA_PEER_ID_M HTT_RX_ADDBA_PEER_ID_M
  13164. #define HTT_RX_DELBA_PEER_ID_S HTT_RX_ADDBA_PEER_ID_S
  13165. #define HTT_RX_DELBA_TID_SET HTT_RX_ADDBA_TID_SET
  13166. #define HTT_RX_DELBA_TID_GET HTT_RX_ADDBA_TID_GET
  13167. #define HTT_RX_DELBA_PEER_ID_SET HTT_RX_ADDBA_PEER_ID_SET
  13168. #define HTT_RX_DELBA_PEER_ID_GET HTT_RX_ADDBA_PEER_ID_GET
  13169. #define HTT_RX_DELBA_INITIATOR_SET(word, value) \
  13170. do { \
  13171. HTT_CHECK_SET_VAL(HTT_RX_DELBA_INITIATOR, value); \
  13172. (word) |= (value) << HTT_RX_DELBA_INITIATOR_S; \
  13173. } while (0)
  13174. #define HTT_RX_DELBA_INITIATOR_GET(word) \
  13175. (((word) & HTT_RX_DELBA_INITIATOR_M) >> HTT_RX_DELBA_INITIATOR_S)
  13176. #define HTT_RX_DELBA_WIN_SIZE_SET(word, value) \
  13177. do { \
  13178. HTT_CHECK_SET_VAL(HTT_RX_DELBA_WIN_SIZE, value); \
  13179. (word) |= (value) << HTT_RX_DELBA_WIN_SIZE_S; \
  13180. } while (0)
  13181. #define HTT_RX_DELBA_WIN_SIZE_GET(word) \
  13182. (((word) & HTT_RX_DELBA_WIN_SIZE_M) >> HTT_RX_DELBA_WIN_SIZE_S)
  13183. #define HTT_RX_DELBA_BYTES 4
  13184. /**
  13185. * @brief target -> host rx ADDBA / DELBA message definitions
  13186. *
  13187. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_ADDBA_EXTN
  13188. *
  13189. * @details
  13190. * The following diagram shows the format of the rx ADDBA extn message sent
  13191. * from the target to the host:
  13192. *
  13193. * |31 20|19 16|15 13|12 8|7 0|
  13194. * |---------------------------------------------------------------------|
  13195. * | peer ID | TID | reserved | msg type |
  13196. * |---------------------------------------------------------------------|
  13197. * | reserved | window size |
  13198. * |---------------------------------------------------------------------|
  13199. *
  13200. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_DELBA_EXTN
  13201. *
  13202. * The following diagram shows the format of the rx DELBA message sent
  13203. * from the target to the host:
  13204. *
  13205. * |31 20|19 16|15 13|12 10|9 8|7 0|
  13206. * |---------------------------------------------------------------------|
  13207. * | peer ID | TID | reserved | IR| msg type |
  13208. * |---------------------------------------------------------------------|
  13209. * | reserved | window size |
  13210. * |---------------------------------------------------------------------|
  13211. *
  13212. * The following field definitions describe the format of the rx ADDBA
  13213. * and DELBA messages sent from the target to the host.
  13214. * - MSG_TYPE
  13215. * Bits 7:0
  13216. * Purpose: identifies this as an rx ADDBA or DELBA message
  13217. * Value: ADDBA -> 0x31 (HTT_T2H_MSG_TYPE_RX_ADDBA_EXTN),
  13218. * DELBA -> 0x32 (HTT_T2H_MSG_TYPE_RX_DELBA_EXTN)
  13219. * - IR (initiator / recipient)
  13220. * Bits 9:8 (DELBA only)
  13221. * Purpose: specify whether the DELBA handshake was initiated by the
  13222. * local STA/AP, or by the peer STA/AP
  13223. * Value:
  13224. * 0 - unspecified
  13225. * 1 - initiator (a.k.a. originator)
  13226. * 2 - recipient (a.k.a. responder)
  13227. * 3 - unused / reserved
  13228. * Value:
  13229. * block ack window length specified by the received ADDBA/DELBA
  13230. * management message.
  13231. * - TID
  13232. * Bits 19:16
  13233. * Purpose: Specifies which traffic identifier the ADDBA / DELBA is for.
  13234. * Value:
  13235. * TID specified by the received ADDBA or DELBA management message.
  13236. * - PEER_ID
  13237. * Bits 31:20
  13238. * Purpose: Identifies which peer sent the ADDBA / DELBA.
  13239. * Value:
  13240. * ID (hash value) used by the host for fast, direct lookup of
  13241. * host SW peer info, including rx reorder states.
  13242. * == DWORD 1
  13243. * - WIN_SIZE
  13244. * Bits 12:0 for ADDBA, bits 12:0 for DELBA
  13245. * Purpose: Specifies the length of the block ack window (max = 8191).
  13246. */
  13247. #define HTT_RX_ADDBA_EXTN_TID_M 0xf0000
  13248. #define HTT_RX_ADDBA_EXTN_TID_S 16
  13249. #define HTT_RX_ADDBA_EXTN_PEER_ID_M 0xfff00000
  13250. #define HTT_RX_ADDBA_EXTN_PEER_ID_S 20
  13251. /*--- Dword 0 ---*/
  13252. #define HTT_RX_ADDBA_EXTN_TID_SET(word, value) \
  13253. do { \
  13254. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_EXTN_TID, value); \
  13255. (word) |= (value) << HTT_RX_ADDBA_EXTN_TID_S; \
  13256. } while (0)
  13257. #define HTT_RX_ADDBA_EXTN_TID_GET(word) \
  13258. (((word) & HTT_RX_ADDBA_EXTN_TID_M) >> HTT_RX_ADDBA_EXTN_TID_S)
  13259. #define HTT_RX_ADDBA_EXTN_PEER_ID_SET(word, value) \
  13260. do { \
  13261. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_EXTN_PEER_ID, value); \
  13262. (word) |= (value) << HTT_RX_ADDBA_EXTN_PEER_ID_S; \
  13263. } while (0)
  13264. #define HTT_RX_ADDBA_EXTN_PEER_ID_GET(word) \
  13265. (((word) & HTT_RX_ADDBA_EXTN_PEER_ID_M) >> HTT_RX_ADDBA_EXTN_PEER_ID_S)
  13266. /*--- Dword 1 ---*/
  13267. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_M 0x1fff
  13268. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_S 0
  13269. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_SET(word, value) \
  13270. do { \
  13271. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_EXTN_WIN_SIZE, value); \
  13272. (word) |= (value) << HTT_RX_ADDBA_EXTN_WIN_SIZE_S; \
  13273. } while (0)
  13274. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_GET(word) \
  13275. (((word) & HTT_RX_ADDBA_WIN_SIZE_M) >> HTT_RX_ADDBA_WIN_SIZE_S)
  13276. #define HTT_RX_ADDBA_EXTN_BYTES 8
  13277. #define HTT_RX_DELBA_EXTN_INITIATOR_M 0x00000300
  13278. #define HTT_RX_DELBA_EXTN_INITIATOR_S 8
  13279. #define HTT_RX_DELBA_EXTN_TID_M 0xf0000
  13280. #define HTT_RX_DELBA_EXTN_TID_S 16
  13281. #define HTT_RX_DELBA_EXTN_PEER_ID_M 0xfff00000
  13282. #define HTT_RX_DELBA_EXTN_PEER_ID_S 20
  13283. /*--- Dword 0 ---*/
  13284. #define HTT_RX_DELBA_INITIATOR_SET(word, value) \
  13285. do { \
  13286. HTT_CHECK_SET_VAL(HTT_RX_DELBA_INITIATOR, value); \
  13287. (word) |= (value) << HTT_RX_DELBA_INITIATOR_S; \
  13288. } while (0)
  13289. #define HTT_RX_DELBA_INITIATOR_GET(word) \
  13290. (((word) & HTT_RX_DELBA_INITIATOR_M) >> HTT_RX_DELBA_INITIATOR_S)
  13291. #define HTT_RX_DELBA_EXTN_TID_SET(word, value) \
  13292. do { \
  13293. HTT_CHECK_SET_VAL(HTT_RX_DELBA_EXTN_TID, value); \
  13294. (word) |= (value) << HTT_RX_DELBA_EXTN_TID_S; \
  13295. } while (0)
  13296. #define HTT_RX_DELBA_EXTN_TID_GET(word) \
  13297. (((word) & HTT_RX_DELBA_EXTN_TID_M) >> HTT_RX_DELBA_EXTN_TID_S)
  13298. #define HTT_RX_DELBA_EXTN_PEER_ID_SET(word, value) \
  13299. do { \
  13300. HTT_CHECK_SET_VAL(HTT_RX_DELBA_EXTN_PEER_ID, value); \
  13301. (word) |= (value) << HTT_RX_DELBA_EXTN_PEER_ID_S; \
  13302. } while (0)
  13303. #define HTT_RX_DELBA_EXTN_PEER_ID_GET(word) \
  13304. (((word) & HTT_RX_DELBA_EXTN_PEER_ID_M) >> HTT_RX_DELBA_EXTN_PEER_ID_S)
  13305. /*--- Dword 1 ---*/
  13306. #define HTT_RX_DELBA_EXTN_WIN_SIZE_M 0x1fff
  13307. #define HTT_RX_DELBA_EXTN_WIN_SIZE_S 0
  13308. #define HTT_RX_DELBA_EXTN_WIN_SIZE_SET(word, value) \
  13309. do { \
  13310. HTT_CHECK_SET_VAL(HTT_RX_DELBA_EXTN_WIN_SIZE, value); \
  13311. (word) |= (value) << HTT_RX_DELBA_EXTN_WIN_SIZE_S; \
  13312. } while (0)
  13313. #define HTT_RX_DELBA_EXTN_WIN_SIZE_GET(word) \
  13314. (((word) & HTT_RX_DELBA_EXTN_WIN_SIZE_M) >> HTT_RX_DELBA_EXTN_WIN_SIZE_S)
  13315. #define HTT_RX_DELBA_EXTN_BYTES 8
  13316. /**
  13317. * @brief tx queue group information element definition
  13318. *
  13319. * @details
  13320. * The following diagram shows the format of the tx queue group
  13321. * information element, which can be included in target --> host
  13322. * messages to specify the number of tx "credits" (tx descriptors
  13323. * for LL, or tx buffers for HL) available to a particular group
  13324. * of host-side tx queues, and which host-side tx queues belong to
  13325. * the group.
  13326. *
  13327. * |31|30 24|23 16|15|14|13 0|
  13328. * |------------------------------------------------------------------------|
  13329. * | X| reserved | tx queue grp ID | A| S| credit count |
  13330. * |------------------------------------------------------------------------|
  13331. * | vdev ID mask | AC mask |
  13332. * |------------------------------------------------------------------------|
  13333. *
  13334. * The following definitions describe the fields within the tx queue group
  13335. * information element:
  13336. * - credit_count
  13337. * Bits 13:1
  13338. * Purpose: specify how many tx credits are available to the tx queue group
  13339. * Value: An absolute or relative, positive or negative credit value
  13340. * The 'A' bit specifies whether the value is absolute or relative.
  13341. * The 'S' bit specifies whether the value is positive or negative.
  13342. * A negative value can only be relative, not absolute.
  13343. * An absolute value replaces any prior credit value the host has for
  13344. * the tx queue group in question.
  13345. * A relative value is added to the prior credit value the host has for
  13346. * the tx queue group in question.
  13347. * - sign
  13348. * Bit 14
  13349. * Purpose: specify whether the credit count is positive or negative
  13350. * Value: 0 -> positive, 1 -> negative
  13351. * - absolute
  13352. * Bit 15
  13353. * Purpose: specify whether the credit count is absolute or relative
  13354. * Value: 0 -> relative, 1 -> absolute
  13355. * - txq_group_id
  13356. * Bits 23:16
  13357. * Purpose: indicate which tx queue group's credit and/or membership are
  13358. * being specified
  13359. * Value: 0 to max_tx_queue_groups-1
  13360. * - reserved
  13361. * Bits 30:16
  13362. * Value: 0x0
  13363. * - eXtension
  13364. * Bit 31
  13365. * Purpose: specify whether another tx queue group info element follows
  13366. * Value: 0 -> no more tx queue group information elements
  13367. * 1 -> another tx queue group information element immediately follows
  13368. * - ac_mask
  13369. * Bits 15:0
  13370. * Purpose: specify which Access Categories belong to the tx queue group
  13371. * Value: bit-OR of masks for the ACs (WMM and extension) that belong to
  13372. * the tx queue group.
  13373. * The AC bit-mask values are obtained by left-shifting by the
  13374. * corresponding HTT_AC_WMM enum values, e.g. (1 << HTT_AC_WMM_BE) == 0x1
  13375. * - vdev_id_mask
  13376. * Bits 31:16
  13377. * Purpose: specify which vdev's tx queues belong to the tx queue group
  13378. * Value: bit-OR of masks based on the IDs of the vdevs whose tx queues
  13379. * belong to the tx queue group.
  13380. * For example, if vdev IDs 1 and 4 belong to a tx queue group, the
  13381. * vdev_id_mask would be (1 << 1) | (1 << 4) = 0x12
  13382. */
  13383. PREPACK struct htt_txq_group {
  13384. A_UINT32
  13385. credit_count: 14,
  13386. sign: 1,
  13387. absolute: 1,
  13388. tx_queue_group_id: 8,
  13389. reserved0: 7,
  13390. extension: 1;
  13391. A_UINT32
  13392. ac_mask: 16,
  13393. vdev_id_mask: 16;
  13394. } POSTPACK;
  13395. /* first word */
  13396. #define HTT_TXQ_GROUP_CREDIT_COUNT_S 0
  13397. #define HTT_TXQ_GROUP_CREDIT_COUNT_M 0x00003fff
  13398. #define HTT_TXQ_GROUP_SIGN_S 14
  13399. #define HTT_TXQ_GROUP_SIGN_M 0x00004000
  13400. #define HTT_TXQ_GROUP_ABS_S 15
  13401. #define HTT_TXQ_GROUP_ABS_M 0x00008000
  13402. #define HTT_TXQ_GROUP_ID_S 16
  13403. #define HTT_TXQ_GROUP_ID_M 0x00ff0000
  13404. #define HTT_TXQ_GROUP_EXT_S 31
  13405. #define HTT_TXQ_GROUP_EXT_M 0x80000000
  13406. /* second word */
  13407. #define HTT_TXQ_GROUP_AC_MASK_S 0
  13408. #define HTT_TXQ_GROUP_AC_MASK_M 0x0000ffff
  13409. #define HTT_TXQ_GROUP_VDEV_ID_MASK_S 16
  13410. #define HTT_TXQ_GROUP_VDEV_ID_MASK_M 0xffff0000
  13411. #define HTT_TXQ_GROUP_CREDIT_COUNT_SET(_info, _val) \
  13412. do { \
  13413. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_CREDIT_COUNT, _val); \
  13414. ((_info) |= ((_val) << HTT_TXQ_GROUP_CREDIT_COUNT_S)); \
  13415. } while (0)
  13416. #define HTT_TXQ_GROUP_CREDIT_COUNT_GET(_info) \
  13417. (((_info) & HTT_TXQ_GROUP_CREDIT_COUNT_M) >> HTT_TXQ_GROUP_CREDIT_COUNT_S)
  13418. #define HTT_TXQ_GROUP_SIGN_SET(_info, _val) \
  13419. do { \
  13420. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_SIGN, _val); \
  13421. ((_info) |= ((_val) << HTT_TXQ_GROUP_SIGN_S)); \
  13422. } while (0)
  13423. #define HTT_TXQ_GROUP_SIGN_GET(_info) \
  13424. (((_info) & HTT_TXQ_GROUP_SIGN_M) >> HTT_TXQ_GROUP_SIGN_S)
  13425. #define HTT_TXQ_GROUP_ABS_SET(_info, _val) \
  13426. do { \
  13427. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ABS, _val); \
  13428. ((_info) |= ((_val) << HTT_TXQ_GROUP_ABS_S)); \
  13429. } while (0)
  13430. #define HTT_TXQ_GROUP_ABS_GET(_info) \
  13431. (((_info) & HTT_TXQ_GROUP_ABS_M) >> HTT_TXQ_GROUP_ABS_S)
  13432. #define HTT_TXQ_GROUP_ID_SET(_info, _val) \
  13433. do { \
  13434. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ID, _val); \
  13435. ((_info) |= ((_val) << HTT_TXQ_GROUP_ID_S)); \
  13436. } while (0)
  13437. #define HTT_TXQ_GROUP_ID_GET(_info) \
  13438. (((_info) & HTT_TXQ_GROUP_ID_M) >> HTT_TXQ_GROUP_ID_S)
  13439. #define HTT_TXQ_GROUP_EXT_SET(_info, _val) \
  13440. do { \
  13441. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_EXT, _val); \
  13442. ((_info) |= ((_val) << HTT_TXQ_GROUP_EXT_S)); \
  13443. } while (0)
  13444. #define HTT_TXQ_GROUP_EXT_GET(_info) \
  13445. (((_info) & HTT_TXQ_GROUP_EXT_M) >> HTT_TXQ_GROUP_EXT_S)
  13446. #define HTT_TXQ_GROUP_AC_MASK_SET(_info, _val) \
  13447. do { \
  13448. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_AC_MASK, _val); \
  13449. ((_info) |= ((_val) << HTT_TXQ_GROUP_AC_MASK_S)); \
  13450. } while (0)
  13451. #define HTT_TXQ_GROUP_AC_MASK_GET(_info) \
  13452. (((_info) & HTT_TXQ_GROUP_AC_MASK_M) >> HTT_TXQ_GROUP_AC_MASK_S)
  13453. #define HTT_TXQ_GROUP_VDEV_ID_MASK_SET(_info, _val) \
  13454. do { \
  13455. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_VDEV_ID_MASK, _val); \
  13456. ((_info) |= ((_val) << HTT_TXQ_GROUP_VDEV_ID_MASK_S)); \
  13457. } while (0)
  13458. #define HTT_TXQ_GROUP_VDEV_ID_MASK_GET(_info) \
  13459. (((_info) & HTT_TXQ_GROUP_VDEV_ID_MASK_M) >> HTT_TXQ_GROUP_VDEV_ID_MASK_S)
  13460. /**
  13461. * @brief target -> host TX completion indication message definition
  13462. *
  13463. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_COMPL_IND
  13464. *
  13465. * @details
  13466. * The following diagram shows the format of the TX completion indication sent
  13467. * from the target to the host
  13468. *
  13469. * |31 30|29|28|27|26|25|24|23 16| 15 |14 11|10 8|7 0|
  13470. * |-------------------------------------------------------------------|
  13471. * header: |rsvd |A4|A3|A2|TP|A1|A0| num | t_i| tid |status| msg_type |
  13472. * |-------------------------------------------------------------------|
  13473. * payload:| MSDU1 ID | MSDU0 ID |
  13474. * |-------------------------------------------------------------------|
  13475. * : MSDU3 ID | MSDU2 ID :
  13476. * |-------------------------------------------------------------------|
  13477. * | struct htt_tx_compl_ind_append_retries |
  13478. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13479. * | struct htt_tx_compl_ind_append_tx_tstamp |
  13480. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13481. * | MSDU1 ACK RSSI | MSDU0 ACK RSSI |
  13482. * |-------------------------------------------------------------------|
  13483. * : MSDU3 ACK RSSI | MSDU2 ACK RSSI :
  13484. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13485. * | MSDU0 tx_tsf64_low |
  13486. * |-------------------------------------------------------------------|
  13487. * | MSDU0 tx_tsf64_high |
  13488. * |-------------------------------------------------------------------|
  13489. * | MSDU1 tx_tsf64_low |
  13490. * |-------------------------------------------------------------------|
  13491. * | MSDU1 tx_tsf64_high |
  13492. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13493. * | phy_timestamp |
  13494. * |-------------------------------------------------------------------|
  13495. * | rate specs (see below) |
  13496. * |-------------------------------------------------------------------|
  13497. * | seqctrl | framectrl |
  13498. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13499. * Where:
  13500. * A0 = append (a.k.a. append0)
  13501. * A1 = append1
  13502. * TP = MSDU tx power presence
  13503. * A2 = append2
  13504. * A3 = append3
  13505. * A4 = append4
  13506. *
  13507. * The following field definitions describe the format of the TX completion
  13508. * indication sent from the target to the host
  13509. * Header fields:
  13510. * - msg_type
  13511. * Bits 7:0
  13512. * Purpose: identifies this as HTT TX completion indication
  13513. * Value: 0x7 (HTT_T2H_MSG_TYPE_TX_COMPL_IND)
  13514. * - status
  13515. * Bits 10:8
  13516. * Purpose: the TX completion status of payload fragmentations descriptors
  13517. * Value: could be HTT_TX_COMPL_IND_STAT_OK or HTT_TX_COMPL_IND_STAT_DISCARD
  13518. * - tid
  13519. * Bits 14:11
  13520. * Purpose: the tid associated with those fragmentation descriptors. It is
  13521. * valid or not, depending on the tid_invalid bit.
  13522. * Value: 0 to 15
  13523. * - tid_invalid
  13524. * Bits 15:15
  13525. * Purpose: this bit indicates whether the tid field is valid or not
  13526. * Value: 0 indicates valid; 1 indicates invalid
  13527. * - num
  13528. * Bits 23:16
  13529. * Purpose: the number of payload in this indication
  13530. * Value: 1 to 255
  13531. * - append (a.k.a. append0)
  13532. * Bits 24:24
  13533. * Purpose: append the struct htt_tx_compl_ind_append_retries which contains
  13534. * the number of tx retries for one MSDU at the end of this message
  13535. * Value: 0 indicates no appending; 1 indicates appending
  13536. * - append1
  13537. * Bits 25:25
  13538. * Purpose: Append the struct htt_tx_compl_ind_append_tx_tstamp which
  13539. * contains the timestamp info for each TX msdu id in payload.
  13540. * The order of the timestamps matches the order of the MSDU IDs.
  13541. * Note that a big-endian host needs to account for the reordering
  13542. * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
  13543. * conversion) when determining which tx timestamp corresponds to
  13544. * which MSDU ID.
  13545. * Value: 0 indicates no appending; 1 indicates appending
  13546. * - msdu_tx_power_presence
  13547. * Bits 26:26
  13548. * Purpose: Indicate whether the TX_COMPL_IND includes a tx power report
  13549. * for each MSDU referenced by the TX_COMPL_IND message.
  13550. * The tx power is reported in 0.5 dBm units.
  13551. * The order of the per-MSDU tx power reports matches the order
  13552. * of the MSDU IDs.
  13553. * Note that a big-endian host needs to account for the reordering
  13554. * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
  13555. * conversion) when determining which Tx Power corresponds to
  13556. * which MSDU ID.
  13557. * Value: 0 indicates MSDU tx power reports are not appended,
  13558. * 1 indicates MSDU tx power reports are appended
  13559. * - append2
  13560. * Bits 27:27
  13561. * Purpose: Indicate whether data ACK RSSI is appended for each MSDU in
  13562. * TX_COMP_IND message. The order of the per-MSDU ACK RSSI report
  13563. * matches the order of the MSDU IDs. Although the ACK RSSI is the
  13564. * same for all MSDUs within a single PPDU, the RSSI is duplicated
  13565. * for each MSDU, for convenience.
  13566. * The ACK RSSI values are valid when status is COMPLETE_OK (and
  13567. * this append2 bit is set).
  13568. * The ACK RSSI values are SNR in dB, i.e. are the RSSI in units of
  13569. * dB above the noise floor.
  13570. * Value: 0 indicates MSDU ACK RSSI values are not appended,
  13571. * 1 indicates MSDU ACK RSSI values are appended.
  13572. * - append3
  13573. * Bits 28:28
  13574. * Purpose: Append the struct htt_tx_compl_ind_append_tx_tsf64 which
  13575. * contains the tx tsf info based on wlan global TSF for
  13576. * each TX msdu id in payload.
  13577. * The order of the tx tsf matches the order of the MSDU IDs.
  13578. * The struct htt_tx_compl_ind_append_tx_tsf64 contains two 32-bits
  13579. * values to indicate the the lower 32 bits and higher 32 bits of
  13580. * the tx tsf.
  13581. * The tx_tsf64 here represents the time MSDU was acked and the
  13582. * tx_tsf64 has microseconds units.
  13583. * Value: 0 indicates no appending; 1 indicates appending
  13584. * - append4
  13585. * Bits 29:29
  13586. * Purpose: Indicate whether data frame control fields and fields required
  13587. * for radio tap header are appended for each MSDU in TX_COMP_IND
  13588. * message. The order of the this message matches the order of
  13589. * the MSDU IDs.
  13590. * Value: 0 indicates frame control fields and fields required for
  13591. * radio tap header values are not appended,
  13592. * 1 indicates frame control fields and fields required for
  13593. * radio tap header values are appended.
  13594. * Payload fields:
  13595. * - hmsdu_id
  13596. * Bits 15:0
  13597. * Purpose: this ID is used to track the Tx buffer in host
  13598. * Value: 0 to "size of host MSDU descriptor pool - 1"
  13599. */
  13600. PREPACK struct htt_tx_data_hdr_information {
  13601. A_UINT32 phy_timestamp_l32; /* word 0 [31:0] */
  13602. A_UINT32 /* word 1 */
  13603. /* preamble:
  13604. * 0-OFDM,
  13605. * 1-CCk,
  13606. * 2-HT,
  13607. * 3-VHT
  13608. */
  13609. preamble: 2, /* [1:0] */
  13610. /* mcs:
  13611. * In case of HT preamble interpret
  13612. * MCS along with NSS.
  13613. * Valid values for HT are 0 to 7.
  13614. * HT mcs 0 with NSS 2 is mcs 8.
  13615. * Valid values for VHT are 0 to 9.
  13616. */
  13617. mcs: 4, /* [5:2] */
  13618. /* rate:
  13619. * This is applicable only for
  13620. * CCK and OFDM preamble type
  13621. * rate 0: OFDM 48 Mbps,
  13622. * 1: OFDM 24 Mbps,
  13623. * 2: OFDM 12 Mbps
  13624. * 3: OFDM 6 Mbps
  13625. * 4: OFDM 54 Mbps
  13626. * 5: OFDM 36 Mbps
  13627. * 6: OFDM 18 Mbps
  13628. * 7: OFDM 9 Mbps
  13629. * rate 0: CCK 11 Mbps Long
  13630. * 1: CCK 5.5 Mbps Long
  13631. * 2: CCK 2 Mbps Long
  13632. * 3: CCK 1 Mbps Long
  13633. * 4: CCK 11 Mbps Short
  13634. * 5: CCK 5.5 Mbps Short
  13635. * 6: CCK 2 Mbps Short
  13636. */
  13637. rate : 3, /* [ 8: 6] */
  13638. rssi : 8, /* [16: 9] units=dBm */
  13639. nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
  13640. bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
  13641. stbc : 1, /* [22] */
  13642. sgi : 1, /* [23] */
  13643. ldpc : 1, /* [24] */
  13644. beamformed: 1, /* [25] */
  13645. /* tx_retry_cnt:
  13646. * Indicates retry count of data tx frames provided by the host.
  13647. */
  13648. tx_retry_cnt: 6; /* [31:26] */
  13649. A_UINT32 /* word 2 */
  13650. framectrl:16, /* [15: 0] */
  13651. seqno:16; /* [31:16] */
  13652. } POSTPACK;
  13653. #define HTT_TX_COMPL_IND_STATUS_S 8
  13654. #define HTT_TX_COMPL_IND_STATUS_M 0x00000700
  13655. #define HTT_TX_COMPL_IND_TID_S 11
  13656. #define HTT_TX_COMPL_IND_TID_M 0x00007800
  13657. #define HTT_TX_COMPL_IND_TID_INV_S 15
  13658. #define HTT_TX_COMPL_IND_TID_INV_M 0x00008000
  13659. #define HTT_TX_COMPL_IND_NUM_S 16
  13660. #define HTT_TX_COMPL_IND_NUM_M 0x00ff0000
  13661. #define HTT_TX_COMPL_IND_APPEND_S 24
  13662. #define HTT_TX_COMPL_IND_APPEND_M 0x01000000
  13663. #define HTT_TX_COMPL_IND_APPEND1_S 25
  13664. #define HTT_TX_COMPL_IND_APPEND1_M 0x02000000
  13665. #define HTT_TX_COMPL_IND_TX_POWER_S 26
  13666. #define HTT_TX_COMPL_IND_TX_POWER_M 0x04000000
  13667. #define HTT_TX_COMPL_IND_APPEND2_S 27
  13668. #define HTT_TX_COMPL_IND_APPEND2_M 0x08000000
  13669. #define HTT_TX_COMPL_IND_APPEND3_S 28
  13670. #define HTT_TX_COMPL_IND_APPEND3_M 0x10000000
  13671. #define HTT_TX_COMPL_IND_APPEND4_S 29
  13672. #define HTT_TX_COMPL_IND_APPEND4_M 0x20000000
  13673. #define HTT_TX_COMPL_IND_STATUS_SET(_info, _val) \
  13674. do { \
  13675. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_STATUS, _val); \
  13676. ((_info) |= ((_val) << HTT_TX_COMPL_IND_STATUS_S)); \
  13677. } while (0)
  13678. #define HTT_TX_COMPL_IND_STATUS_GET(_info) \
  13679. (((_info) & HTT_TX_COMPL_IND_STATUS_M) >> HTT_TX_COMPL_IND_STATUS_S)
  13680. #define HTT_TX_COMPL_IND_NUM_SET(_info, _val) \
  13681. do { \
  13682. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_NUM, _val); \
  13683. ((_info) |= ((_val) << HTT_TX_COMPL_IND_NUM_S)); \
  13684. } while (0)
  13685. #define HTT_TX_COMPL_IND_NUM_GET(_info) \
  13686. (((_info) & HTT_TX_COMPL_IND_NUM_M) >> HTT_TX_COMPL_IND_NUM_S)
  13687. #define HTT_TX_COMPL_IND_TID_SET(_info, _val) \
  13688. do { \
  13689. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID, _val); \
  13690. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_S)); \
  13691. } while (0)
  13692. #define HTT_TX_COMPL_IND_TID_GET(_info) \
  13693. (((_info) & HTT_TX_COMPL_IND_TID_M) >> HTT_TX_COMPL_IND_TID_S)
  13694. #define HTT_TX_COMPL_IND_TID_INV_SET(_info, _val) \
  13695. do { \
  13696. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID_INV, _val); \
  13697. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_INV_S)); \
  13698. } while (0)
  13699. #define HTT_TX_COMPL_IND_TID_INV_GET(_info) \
  13700. (((_info) & HTT_TX_COMPL_IND_TID_INV_M) >> \
  13701. HTT_TX_COMPL_IND_TID_INV_S)
  13702. #define HTT_TX_COMPL_IND_APPEND_SET(_info, _val) \
  13703. do { \
  13704. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND, _val); \
  13705. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND_S)); \
  13706. } while (0)
  13707. #define HTT_TX_COMPL_IND_APPEND_GET(_info) \
  13708. (((_info) & HTT_TX_COMPL_IND_APPEND_M) >> HTT_TX_COMPL_IND_APPEND_S)
  13709. #define HTT_TX_COMPL_IND_APPEND1_SET(_info, _val) \
  13710. do { \
  13711. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND1, _val); \
  13712. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND1_S)); \
  13713. } while (0)
  13714. #define HTT_TX_COMPL_IND_APPEND1_GET(_info) \
  13715. (((_info) & HTT_TX_COMPL_IND_APPEND1_M) >> HTT_TX_COMPL_IND_APPEND1_S)
  13716. #define HTT_TX_COMPL_IND_TX_POWER_SET(_info, _val) \
  13717. do { \
  13718. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TX_POWER, _val); \
  13719. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TX_POWER_S)); \
  13720. } while (0)
  13721. #define HTT_TX_COMPL_IND_TX_POWER_GET(_info) \
  13722. (((_info) & HTT_TX_COMPL_IND_TX_POWER_M) >> HTT_TX_COMPL_IND_TX_POWER_S)
  13723. #define HTT_TX_COMPL_IND_APPEND2_SET(_info, _val) \
  13724. do { \
  13725. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND2, _val); \
  13726. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND2_S)); \
  13727. } while (0)
  13728. #define HTT_TX_COMPL_IND_APPEND2_GET(_info) \
  13729. (((_info) & HTT_TX_COMPL_IND_APPEND2_M) >> HTT_TX_COMPL_IND_APPEND2_S)
  13730. #define HTT_TX_COMPL_IND_APPEND3_SET(_info, _val) \
  13731. do { \
  13732. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND3, _val); \
  13733. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND3_S)); \
  13734. } while (0)
  13735. #define HTT_TX_COMPL_IND_APPEND3_GET(_info) \
  13736. (((_info) & HTT_TX_COMPL_IND_APPEND3_M) >> HTT_TX_COMPL_IND_APPEND3_S)
  13737. #define HTT_TX_COMPL_IND_APPEND4_SET(_info, _val) \
  13738. do { \
  13739. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND4, _val); \
  13740. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND4_S)); \
  13741. } while (0)
  13742. #define HTT_TX_COMPL_IND_APPEND4_GET(_info) \
  13743. (((_info) & HTT_TX_COMPL_IND_APPEND4_M) >> HTT_TX_COMPL_IND_APPEND4_S)
  13744. #define HTT_TX_COMPL_INV_TX_POWER 0xffff
  13745. #define HTT_TX_COMPL_CTXT_SZ sizeof(A_UINT16)
  13746. #define HTT_TX_COMPL_CTXT_NUM(_bytes) ((_bytes) >> 1)
  13747. #define HTT_TX_COMPL_INV_MSDU_ID 0xffff
  13748. #define HTT_TX_COMPL_IND_STAT_OK 0
  13749. /* DISCARD:
  13750. * current meaning:
  13751. * MSDUs were queued for transmission but filtered by HW or SW
  13752. * without any over the air attempts
  13753. * legacy meaning (HL Rome):
  13754. * MSDUs were discarded by the target FW without any over the air
  13755. * attempts due to lack of space
  13756. */
  13757. #define HTT_TX_COMPL_IND_STAT_DISCARD 1
  13758. /* NO_ACK:
  13759. * MSDUs were transmitted (repeatedly) but no ACK was received from the peer
  13760. */
  13761. #define HTT_TX_COMPL_IND_STAT_NO_ACK 2
  13762. /* POSTPONE:
  13763. * temporarily-undeliverable MSDUs were deleted to free up space, but should
  13764. * be downloaded again later (in the appropriate order), when they are
  13765. * deliverable.
  13766. */
  13767. #define HTT_TX_COMPL_IND_STAT_POSTPONE 3
  13768. /*
  13769. * The PEER_DEL tx completion status is used for HL cases
  13770. * where the peer the frame is for has been deleted.
  13771. * The host has already discarded its copy of the frame, but
  13772. * it still needs the tx completion to restore its credit.
  13773. */
  13774. #define HTT_TX_COMPL_IND_STAT_PEER_DEL 4
  13775. /* DROP: MSDUs dropped due to lack of space (congestion control) */
  13776. #define HTT_TX_COMPL_IND_STAT_DROP 5
  13777. #define HTT_TX_COMPL_IND_STAT_HOST_INSPECT 6
  13778. #define HTT_TX_COMPL_IND_APPEND_SET_MORE_RETRY(f) ((f) |= 0x1)
  13779. #define HTT_TX_COMPL_IND_APPEND_CLR_MORE_RETRY(f) ((f) &= (~0x1))
  13780. PREPACK struct htt_tx_compl_ind_base {
  13781. A_UINT32 hdr;
  13782. A_UINT16 payload[1/*or more*/];
  13783. } POSTPACK;
  13784. PREPACK struct htt_tx_compl_ind_append_retries {
  13785. A_UINT16 msdu_id;
  13786. A_UINT8 tx_retries;
  13787. A_UINT8 flag; /* Bit 0, 1: another append_retries struct is appended
  13788. 0: this is the last append_retries struct */
  13789. } POSTPACK;
  13790. PREPACK struct htt_tx_compl_ind_append_tx_tstamp {
  13791. A_UINT32 timestamp[1/*or more*/];
  13792. } POSTPACK;
  13793. PREPACK struct htt_tx_compl_ind_append_tx_tsf64 {
  13794. A_UINT32 tx_tsf64_low;
  13795. A_UINT32 tx_tsf64_high;
  13796. } POSTPACK;
  13797. /* htt_tx_data_hdr_information payload extension fields: */
  13798. /* DWORD zero */
  13799. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M 0xffffffff
  13800. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S 0
  13801. /* DWORD one */
  13802. #define HTT_FW_TX_DATA_HDR_PREAMBLE_M 0x00000003
  13803. #define HTT_FW_TX_DATA_HDR_PREAMBLE_S 0
  13804. #define HTT_FW_TX_DATA_HDR_MCS_M 0x0000003c
  13805. #define HTT_FW_TX_DATA_HDR_MCS_S 2
  13806. #define HTT_FW_TX_DATA_HDR_RATE_M 0x000001c0
  13807. #define HTT_FW_TX_DATA_HDR_RATE_S 6
  13808. #define HTT_FW_TX_DATA_HDR_RSSI_M 0x0001fe00
  13809. #define HTT_FW_TX_DATA_HDR_RSSI_S 9
  13810. #define HTT_FW_TX_DATA_HDR_NSS_M 0x00060000
  13811. #define HTT_FW_TX_DATA_HDR_NSS_S 17
  13812. #define HTT_FW_TX_DATA_HDR_BW_M 0x00380000
  13813. #define HTT_FW_TX_DATA_HDR_BW_S 19
  13814. #define HTT_FW_TX_DATA_HDR_STBC_M 0x00400000
  13815. #define HTT_FW_TX_DATA_HDR_STBC_S 22
  13816. #define HTT_FW_TX_DATA_HDR_SGI_M 0x00800000
  13817. #define HTT_FW_TX_DATA_HDR_SGI_S 23
  13818. #define HTT_FW_TX_DATA_HDR_LDPC_M 0x01000000
  13819. #define HTT_FW_TX_DATA_HDR_LDPC_S 24
  13820. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_M 0x02000000
  13821. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_S 25
  13822. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M 0xfc000000
  13823. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S 26
  13824. /* DWORD two */
  13825. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_M 0x0000ffff
  13826. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_S 0
  13827. #define HTT_FW_TX_DATA_HDR_SEQNO_M 0xffff0000
  13828. #define HTT_FW_TX_DATA_HDR_SEQNO_S 16
  13829. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_SET(word, value) \
  13830. do { \
  13831. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32, value); \
  13832. (word) |= (value) << HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S; \
  13833. } while (0)
  13834. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_GET(word) \
  13835. (((word) & HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M) >> HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S)
  13836. #define HTT_FW_TX_DATA_HDR_PREAMBLE_SET(word, value) \
  13837. do { \
  13838. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PREAMBLE, value); \
  13839. (word) |= (value) << HTT_FW_TX_DATA_HDR_PREAMBLE_S; \
  13840. } while (0)
  13841. #define HTT_FW_TX_DATA_HDR_PREAMBLE_GET(word) \
  13842. (((word) & HTT_FW_TX_DATA_HDR_PREAMBLE_M) >> HTT_FW_TX_DATA_HDR_PREAMBLE_S)
  13843. #define HTT_FW_TX_DATA_HDR_MCS_SET(word, value) \
  13844. do { \
  13845. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_MCS, value); \
  13846. (word) |= (value) << HTT_FW_TX_DATA_HDR_MCS_S; \
  13847. } while (0)
  13848. #define HTT_FW_TX_DATA_HDR_MCS_GET(word) \
  13849. (((word) & HTT_FW_TX_DATA_HDR_MCS_M) >> HTT_FW_TX_DATA_HDR_MCS_S)
  13850. #define HTT_FW_TX_DATA_HDR_RATE_SET(word, value) \
  13851. do { \
  13852. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RATE, value); \
  13853. (word) |= (value) << HTT_FW_TX_DATA_HDR_RATE_S; \
  13854. } while (0)
  13855. #define HTT_FW_TX_DATA_HDR_RATE_GET(word) \
  13856. (((word) & HTT_FW_TX_DATA_HDR_RATE_M) >> HTT_FW_TX_DATA_HDR_RATE_S)
  13857. #define HTT_FW_TX_DATA_HDR_RSSI_SET(word, value) \
  13858. do { \
  13859. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RSSI, value); \
  13860. (word) |= (value) << HTT_FW_TX_DATA_HDR_RSSI_S; \
  13861. } while (0)
  13862. #define HTT_FW_TX_DATA_HDR_RSSI_GET(word) \
  13863. (((word) & HTT_FW_TX_DATA_HDR_RSSI_M) >> HTT_FW_TX_DATA_HDR_RSSI_S)
  13864. #define HTT_FW_TX_DATA_HDR_NSS_SET(word, value) \
  13865. do { \
  13866. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_NSS, value); \
  13867. (word) |= (value) << HTT_FW_TX_DATA_HDR_NSS_S; \
  13868. } while (0)
  13869. #define HTT_FW_TX_DATA_HDR_NSS_GET(word) \
  13870. (((word) & HTT_FW_TX_DATA_HDR_NSS_M) >> HTT_FW_TX_DATA_HDR_NSS_S)
  13871. #define HTT_FW_TX_DATA_HDR_BW_SET(word, value) \
  13872. do { \
  13873. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BW, value); \
  13874. (word) |= (value) << HTT_FW_TX_DATA_HDR_BW_S; \
  13875. } while (0)
  13876. #define HTT_FW_TX_DATA_HDR_BW_GET(word) \
  13877. (((word) & HTT_FW_TX_DATA_HDR_BW_M) >> HTT_FW_TX_DATA_HDR_BW_S)
  13878. #define HTT_FW_TX_DATA_HDR_STBC_SET(word, value) \
  13879. do { \
  13880. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_STBC, value); \
  13881. (word) |= (value) << HTT_FW_TX_DATA_HDR_STBC_S; \
  13882. } while (0)
  13883. #define HTT_FW_TX_DATA_HDR_STBC_GET(word) \
  13884. (((word) & HTT_FW_TX_DATA_HDR_STBC_M) >> HTT_FW_TX_DATA_HDR_STBC_S)
  13885. #define HTT_FW_TX_DATA_HDR_SGI_SET(word, value) \
  13886. do { \
  13887. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SGI, value); \
  13888. (word) |= (value) << HTT_FW_TX_DATA_HDR_SGI_S; \
  13889. } while (0)
  13890. #define HTT_FW_TX_DATA_HDR_SGI_GET(word) \
  13891. (((word) & HTT_FW_TX_DATA_HDR_SGI_M) >> HTT_FW_TX_DATA_HDR_SGI_S)
  13892. #define HTT_FW_TX_DATA_HDR_LDPC_SET(word, value) \
  13893. do { \
  13894. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_LDPC, value); \
  13895. (word) |= (value) << HTT_FW_TX_DATA_HDR_LDPC_S; \
  13896. } while (0)
  13897. #define HTT_FW_TX_DATA_HDR_LDPC_GET(word) \
  13898. (((word) & HTT_FW_TX_DATA_HDR_LDPC_M) >> HTT_FW_TX_DATA_HDR_LDPC_S)
  13899. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_SET(word, value) \
  13900. do { \
  13901. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BEAMFORMED, value); \
  13902. (word) |= (value) << HTT_FW_TX_DATA_HDR_BEAMFORMED_S; \
  13903. } while (0)
  13904. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_GET(word) \
  13905. (((word) & HTT_FW_TX_DATA_HDR_BEAMFORMED_M) >> HTT_FW_TX_DATA_HDR_BEAMFORMED_S)
  13906. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_SET(word, value) \
  13907. do { \
  13908. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_TX_RETRY_CNT, value); \
  13909. (word) |= (value) << HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S; \
  13910. } while (0)
  13911. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_GET(word) \
  13912. (((word) & HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M) >> HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S)
  13913. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_SET(word, value) \
  13914. do { \
  13915. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_FRAMECTRL, value); \
  13916. (word) |= (value) << HTT_FW_TX_DATA_HDR_FRAMECTRL_S; \
  13917. } while (0)
  13918. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_GET(word) \
  13919. (((word) & HTT_FW_TX_DATA_HDR_FRAMECTRL_M) >> HTT_FW_TX_DATA_HDR_FRAMECTRL_S)
  13920. #define HTT_FW_TX_DATA_HDR_SEQNO_SET(word, value) \
  13921. do { \
  13922. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SEQNO, value); \
  13923. (word) |= (value) << HTT_FW_TX_DATA_HDR_SEQNO_S; \
  13924. } while (0)
  13925. #define HTT_FW_TX_DATA_HDR_SEQNO_GET(word) \
  13926. (((word) & HTT_FW_TX_DATA_HDR_SEQNO_M) >> HTT_FW_TX_DATA_HDR_SEQNO_S)
  13927. /**
  13928. * @brief target -> host software UMAC TX completion indication message
  13929. *
  13930. * MSG_TYPE => HTT_T2H_MSG_TYPE_SOFT_UMAC_TX_COMPL_IND
  13931. *
  13932. * @details
  13933. * The following diagram shows the format of the soft UMAC TX completion
  13934. * indication sent from the target to the host
  13935. *
  13936. * |31 30|29|28|27|26 20|19 17|16|15 12|11|10| 9|8|7 4|3 1|0|
  13937. * |-------------------------------------+----------------+------------|
  13938. * hdr: | rsvd | msdu_cnt | msg_type |
  13939. * pyld: |===================================================================|
  13940. * MSDU 0| buf addr low (bits 31:0) |
  13941. * |-----------------------------------------------+------+------------|
  13942. * | SW buffer cookie | RS | buf addr hi|
  13943. * |--------+--+--+-------------+--------+---------+------+------------|
  13944. * | rsvd0 | M| V| tx count | TID | SW peer ID |
  13945. * |--------+--+--+-------------+--------+----------------------+------|
  13946. * | frametype | TQM status number | RELR |
  13947. * |-----+-----+-----------------------------------+--+-+-+-----+------|
  13948. * |rsvd1| buffer timestamp | A|L|F| ACK RSSI |
  13949. * |-----+--+-------------------------+--+------+-----+--+-+-----+---+-|
  13950. * | rsvd2 | tones in RU |OF|tx MCS|txSGI|LC|S|PKTYP|BW |I|
  13951. * |--------+-------------------------+--+------+-----+--+-+-----+---+-|
  13952. * | PPDU transmission TSF |
  13953. * |-------------------------------------------------------------------|
  13954. * | rsvd3 |
  13955. * |===================================================================|
  13956. * MSDU 1| buf addr low (bits 31:0) |
  13957. * : ... :
  13958. * | rsvd3 |
  13959. * |===================================================================|
  13960. * etc.
  13961. *
  13962. * Where:
  13963. * RS = release source
  13964. * V = valid
  13965. * M = multicast
  13966. * RELR = release reason
  13967. * F = first MSDU
  13968. * L = last MSDU
  13969. * A = MSDU is part of A-MSDU
  13970. * I = rate info valid
  13971. * PKTYP = packet type
  13972. * S = STBC
  13973. * LC = LDPC
  13974. * OF = OFDMA transmission
  13975. */
  13976. typedef enum {
  13977. /* 0 (REASON_FRAME_ACKED):
  13978. * Corresponds to tqm_release_reason = <enum 0 tqm_rr_frame_acked>;
  13979. * frame is removed because an ACK of BA for it was received.
  13980. */
  13981. HTT_TX_MSDU_RELEASE_REASON_FRAME_ACKED,
  13982. /* 1 (REASON_REMOVE_CMD_FW):
  13983. * Corresponds to tqm_release_reason = <enum 1 tqm_rr_rem_cmd_rem>;
  13984. * frame is removed because a remove command of type "Remove_mpdus"
  13985. * initiated by SW.
  13986. */
  13987. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_FW,
  13988. /* 2 (REASON_REMOVE_CMD_TX):
  13989. * Corresponds to tqm_release_reason = <enum 2 tqm_rr_rem_cmd_tx>;
  13990. * frame is removed because a remove command of type
  13991. * "Remove_transmitted_mpdus" initiated by SW.
  13992. */
  13993. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_TX,
  13994. /* 3 (REASON_REMOVE_CMD_NOTX):
  13995. * Corresponds to tqm_release_reason = <enum 3 tqm_rr_rem_cmd_notx>;
  13996. * frame is removed because a remove command of type
  13997. * "Remove_untransmitted_mpdus" initiated by SW.
  13998. */
  13999. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_NOTX,
  14000. /* 4 (REASON_REMOVE_CMD_AGED):
  14001. * Corresponds to tqm_release_reason = <enum 4 tqm_rr_rem_cmd_aged>;
  14002. * frame is removed because a remove command of type "Remove_aged_mpdus"
  14003. * or "Remove_aged_msdus" initiated by SW.
  14004. */
  14005. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_AGED,
  14006. /* 5 (RELEASE_FW_REASON1):
  14007. * Corresponds to tqm_release_reason = <enum 5 tqm_fw_reason1>;
  14008. * frame is removed because a remove command where fw indicated that
  14009. * remove reason is fw_reason1.
  14010. */
  14011. HTT_TX_MSDU_RELEASE_FW_REASON1,
  14012. /* 6 (RELEASE_FW_REASON2):
  14013. * Corresponds to tqm_release_reason = <enum 6 tqm_fw_reason2>;
  14014. * frame is removed because a remove command where fw indicated that
  14015. * remove reason is fw_reason1.
  14016. */
  14017. HTT_TX_MSDU_RELEASE_FW_REASON2,
  14018. /* 7 (RELEASE_FW_REASON3):
  14019. * Corresponds to tqm_release_reason = <enum 7 tqm_fw_reason3>;
  14020. * frame is removed because a remove command where fw indicated that
  14021. * remove reason is fw_reason1.
  14022. */
  14023. HTT_TX_MSDU_RELEASE_FW_REASON3,
  14024. /* 8 (REASON_REMOVE_CMD_DISABLEQ):
  14025. * Corresponds to tqm_release_reason = <enum 8 tqm_rr_rem_cmd_disable_queue>
  14026. * frame is removed because a remove command of type
  14027. * "remove_mpdus_and_disable_queue" or "remove_msdus_and_disable_flow"
  14028. * initiated by SW.
  14029. */
  14030. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_DISABLEQ,
  14031. /* 9 (REASON_DROP_MISC):
  14032. * Corresponds to sw_release_reason = Packet dropped by FW due to
  14033. * any discard reason that is not categorized as MSDU TTL expired.
  14034. * Examples: TXDE ENQ layer dropped the packet due to peer delete,
  14035. * tid delete, no resource credit available.
  14036. */
  14037. HTT_TX_MSDU_RELEASE_REASON_DROP_MISC,
  14038. /* 10 (REASON_DROP_TTL):
  14039. * Corresponds to sw_release_reason = Packet dropped by FW due to
  14040. * discard reason that frame is not transmitted due to MSDU TTL expired.
  14041. */
  14042. HTT_TX_MSDU_RELEASE_REASON_DROP_TTL,
  14043. /* 11 - available for use */
  14044. /* 12 - available for use */
  14045. /* 13 - available for use */
  14046. /* 14 - available for use */
  14047. /* 15 - available for use */
  14048. HTT_TX_MSDU_RELEASE_REASON_MAX = 16
  14049. } htt_t2h_tx_msdu_release_reason_e;
  14050. typedef enum {
  14051. /* 0 (RELEASE_SOURCE_FW):
  14052. * MSDU released by FW even before the frame was queued to TQM-L HW.
  14053. */
  14054. HTT_TX_MSDU_RELEASE_SOURCE_FW,
  14055. /* 1 (RELEASE_SOURCE_TQM_LITE):
  14056. * MSDU released by TQM-L HW.
  14057. */
  14058. HTT_TX_MSDU_RELEASE_SOURCE_TQM_LITE,
  14059. HTT_TX_MSDU_RELEASE_SOURCE_MAX = 8
  14060. } htt_t2h_tx_msdu_release_source_e;
  14061. struct htt_t2h_tx_buffer_addr_info { /* 2 words */
  14062. A_UINT32 buffer_addr_31_0 : 32; /* [31:0] */
  14063. A_UINT32 buffer_addr_39_32 : 8, /* [7:0] */
  14064. /* release_source:
  14065. * holds a htt_t2h_tx_msdu_release_source_e enum value
  14066. */
  14067. release_source : 3, /* [10:8] */
  14068. sw_buffer_cookie : 21; /* [31:11] */
  14069. /* NOTE:
  14070. * To preserve backwards compatibility,
  14071. * no new fields can be added in this struct.
  14072. */
  14073. };
  14074. /* member definitions of htt_t2h_tx_buffer_addr_info */
  14075. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_M 0xFFFFFFFF
  14076. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_S 0
  14077. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_SET(word, value) \
  14078. do { \
  14079. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0, value); \
  14080. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_S; \
  14081. } while (0)
  14082. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_GET(word) \
  14083. (((word) & HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_M) >> HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_S)
  14084. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_M 0x000000FF
  14085. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_S 0
  14086. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_SET(word, value) \
  14087. do { \
  14088. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32, value); \
  14089. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_S; \
  14090. } while (0)
  14091. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_GET(word) \
  14092. (((word) & HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_M) >> HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_S)
  14093. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_M 0x00000700
  14094. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_S 8
  14095. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_SET(word, value) \
  14096. do { \
  14097. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE, value); \
  14098. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_S; \
  14099. } while (0)
  14100. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_GET(word) \
  14101. (((word) & HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_M) >> HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_S)
  14102. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_M 0xFFFFF800
  14103. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S 11
  14104. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_SET(word, value) \
  14105. do { \
  14106. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE, value); \
  14107. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S; \
  14108. } while (0)
  14109. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_GET(word) \
  14110. (((word) & HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_M) >> HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S)
  14111. struct htt_t2h_tx_rate_stats_info { /* 2 words */
  14112. /* word 0 */
  14113. A_UINT32
  14114. /* tx_rate_stats_info_valid:
  14115. * Indicates if the tx rate stats below are valid.
  14116. */
  14117. tx_rate_stats_info_valid : 1, /* [0] */
  14118. /* transmit_bw:
  14119. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14120. * Indicates the BW of the upcoming transmission that shall likely
  14121. * start in about 3 -4 us on the medium:
  14122. * <enum 0 transmit_bw_20_MHz>
  14123. * <enum 1 transmit_bw_40_MHz>
  14124. * <enum 2 transmit_bw_80_MHz>
  14125. * <enum 3 transmit_bw_160_MHz>
  14126. * <enum 4 transmit_bw_320_MHz>
  14127. */
  14128. transmit_bw : 3, /* [3:1] */
  14129. /* transmit_pkt_type:
  14130. * same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14131. * Field filled in by PDG.
  14132. * Not valid when in SW transmit mode
  14133. * The packet type
  14134. * <enum_type PKT_TYPE_ENUM>
  14135. * Type: enum Definition Name: PKT_TYPE_ENUM
  14136. * enum number enum name Description
  14137. * ------------------------------------
  14138. * 0 dot11a 802.11a PPDU type
  14139. * 1 dot11b 802.11b PPDU type
  14140. * 2 dot11n_mm 802.11n Mixed Mode PPDU type
  14141. * 3 dot11ac 802.11ac PPDU type
  14142. * 4 dot11ax 802.11ax PPDU type
  14143. * 5 dot11ba 802.11ba (WUR) PPDU type
  14144. * 6 dot11be 802.11be PPDU type
  14145. * 7 dot11az 802.11az (ranging) PPDU type
  14146. */
  14147. transmit_pkt_type : 4, /* [7:4] */
  14148. /* transmit_stbc:
  14149. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14150. * Field filled in by PDG.
  14151. * Not valid when in SW transmit mode
  14152. * When set, STBC transmission rate was used.
  14153. */
  14154. transmit_stbc : 1, /* [8] */
  14155. /* transmit_ldpc:
  14156. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14157. * Field filled in by PDG.
  14158. * Not valid when in SW transmit mode
  14159. * When set, use LDPC transmission rates
  14160. */
  14161. transmit_ldpc : 1, /* [9] */
  14162. /* transmit_sgi:
  14163. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14164. * Field filled in by PDG.
  14165. * Not valid when in SW transmit mode
  14166. * <enum 0 0_8_us_sgi > Legacy normal GI. Can also be used for HE
  14167. * <enum 1 0_4_us_sgi > Legacy short GI. Can also be used for HE
  14168. * <enum 2 1_6_us_sgi > HE related GI
  14169. * <enum 3 3_2_us_sgi > HE related GI
  14170. * <legal 0 - 3>
  14171. */
  14172. transmit_sgi : 2, /* [11:10] */
  14173. /* transmit_mcs:
  14174. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14175. * Field filled in by PDG.
  14176. * Not valid when in SW transmit mode
  14177. *
  14178. * For details, refer to MCS_TYPE description
  14179. * <legal all>
  14180. * Pkt_type Related definition of MCS_TYPE
  14181. * dot11b This field is the rate:
  14182. * 0: CCK 11 Mbps Long
  14183. * 1: CCK 5.5 Mbps Long
  14184. * 2: CCK 2 Mbps Long
  14185. * 3: CCK 1 Mbps Long
  14186. * 4: CCK 11 Mbps Short
  14187. * 5: CCK 5.5 Mbps Short
  14188. * 6: CCK 2 Mbps Short
  14189. * NOTE: The numbering here is NOT the same as the as MAC gives
  14190. * in the "rate" field in the SIG given to the PHY.
  14191. * The MAC will do an internal translation.
  14192. *
  14193. * Dot11a This field is the rate:
  14194. * 0: OFDM 48 Mbps
  14195. * 1: OFDM 24 Mbps
  14196. * 2: OFDM 12 Mbps
  14197. * 3: OFDM 6 Mbps
  14198. * 4: OFDM 54 Mbps
  14199. * 5: OFDM 36 Mbps
  14200. * 6: OFDM 18 Mbps
  14201. * 7: OFDM 9 Mbps
  14202. * NOTE: The numbering here is NOT the same as the as MAC gives
  14203. * in the "rate" field in the SIG given to the PHY.
  14204. * The MAC will do an internal translation.
  14205. *
  14206. * Dot11n_mm (mixed mode) This field represends the MCS.
  14207. * 0: HT MCS 0 (BPSK 1/2)
  14208. * 1: HT MCS 1 (QPSK 1/2)
  14209. * 2: HT MCS 2 (QPSK 3/4)
  14210. * 3: HT MCS 3 (16-QAM 1/2)
  14211. * 4: HT MCS 4 (16-QAM 3/4)
  14212. * 5: HT MCS 5 (64-QAM 2/3)
  14213. * 6: HT MCS 6 (64-QAM 3/4)
  14214. * 7: HT MCS 7 (64-QAM 5/6)
  14215. * NOTE: To get higher MCS's use the nss field to indicate the
  14216. * number of spatial streams.
  14217. *
  14218. * Dot11ac This field represends the MCS.
  14219. * 0: VHT MCS 0 (BPSK 1/2)
  14220. * 1: VHT MCS 1 (QPSK 1/2)
  14221. * 2: VHT MCS 2 (QPSK 3/4)
  14222. * 3: VHT MCS 3 (16-QAM 1/2)
  14223. * 4: VHT MCS 4 (16-QAM 3/4)
  14224. * 5: VHT MCS 5 (64-QAM 2/3)
  14225. * 6: VHT MCS 6 (64-QAM 3/4)
  14226. * 7: VHT MCS 7 (64-QAM 5/6)
  14227. * 8: VHT MCS 8 (256-QAM 3/4)
  14228. * 9: VHT MCS 9 (256-QAM 5/6)
  14229. * 10: VHT MCS 10 (1024-QAM 3/4)
  14230. * 11: VHT MCS 11 (1024-QAM 5/6)
  14231. * NOTE: There are several illegal VHT rates due to fractional
  14232. * number of bits per symbol.
  14233. * Below are the illegal rates for 4 streams and lower:
  14234. * 20 MHz, 1 stream, MCS 9
  14235. * 20 MHz, 2 stream, MCS 9
  14236. * 20 MHz, 4 stream, MCS 9
  14237. * 80 MHz, 3 stream, MCS 6
  14238. * 160 MHz, 3 stream, MCS 9 (Unsupported)
  14239. * 160 MHz, 4 stream, MCS 7 (Unsupported)
  14240. *
  14241. * dot11ax This field represends the MCS.
  14242. * 0: HE MCS 0 (BPSK 1/2)
  14243. * 1: HE MCS 1 (QPSK 1/2)
  14244. * 2: HE MCS 2 (QPSK 3/4)
  14245. * 3: HE MCS 3 (16-QAM 1/2)
  14246. * 4: HE MCS 4 (16-QAM 3/4)
  14247. * 5: HE MCS 5 (64-QAM 2/3)
  14248. * 6: HE MCS 6 (64-QAM 3/4)
  14249. * 7: HE MCS 7 (64-QAM 5/6)
  14250. * 8: HE MCS 8 (256-QAM 3/4)
  14251. * 9: HE MCS 9 (256-QAM 5/6)
  14252. * 10: HE MCS 10 (1024-QAM 3/4)
  14253. * 11: HE MCS 11 (1024-QAM 5/6)
  14254. * 12: HE MCS 12 (4096-QAM 3/4)
  14255. * 13: HE MCS 13 (4096-QAM 5/6)
  14256. *
  14257. * dot11ba This field is the rate:
  14258. * 0: LDR
  14259. * 1: HDR
  14260. * 2: Exclusive rate
  14261. */
  14262. transmit_mcs : 4, /* [15:12] */
  14263. /* ofdma_transmission:
  14264. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14265. * Field filled in by PDG.
  14266. * Set when the transmission was an OFDMA transmission (DL or UL).
  14267. * <legal all>
  14268. */
  14269. ofdma_transmission : 1, /* [16] */
  14270. /* tones_in_ru:
  14271. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14272. * Field filled in by PDG.
  14273. * Not valid when in SW transmit mode
  14274. * The number of tones in the RU used.
  14275. * <legal all>
  14276. */
  14277. tones_in_ru : 12, /* [28:17] */
  14278. rsvd2 : 3; /* [31:29] */
  14279. /* word 1 */
  14280. /* ppdu_transmission_tsf:
  14281. * Based on a HWSCH configuration register setting,
  14282. * this field either contains:
  14283. * Lower 32 bits of the TSF, snapshot of this value when transmission
  14284. * of the PPDU containing the frame finished.
  14285. * OR
  14286. * Lower 32 bits of the TSF, snapshot of this value when transmission
  14287. * of the PPDU containing the frame started.
  14288. * <legal all>
  14289. */
  14290. A_UINT32 ppdu_transmission_tsf;
  14291. /* NOTE:
  14292. * To preserve backwards compatibility,
  14293. * no new fields can be added in this struct.
  14294. */
  14295. };
  14296. /* member definitions of htt_t2h_tx_rate_stats_info */
  14297. #define HTT_TX_RATE_STATS_INFO_VALID_M 0x00000001
  14298. #define HTT_TX_RATE_STATS_INFO_VALID_S 0
  14299. #define HTT_TX_RATE_STATS_INFO_VALID_SET(word, value) \
  14300. do { \
  14301. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_VALID, value); \
  14302. (word) |= (value) << HTT_TX_RATE_STATS_INFO_VALID_S; \
  14303. } while (0)
  14304. #define HTT_TX_RATE_STATS_INFO_VALID_GET(word) \
  14305. (((word) & HTT_TX_RATE_STATS_INFO_VALID_M) >> HTT_TX_RATE_STATS_INFO_VALID_S)
  14306. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_M 0x0000000E
  14307. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_S 1
  14308. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_SET(word, value) \
  14309. do { \
  14310. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_BW, value); \
  14311. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_S; \
  14312. } while (0)
  14313. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_GET(word) \
  14314. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_S)
  14315. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_M 0x000000F0
  14316. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_S 4
  14317. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_SET(word, value) \
  14318. do { \
  14319. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE, value); \
  14320. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_S; \
  14321. } while (0)
  14322. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_GET(word) \
  14323. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_S)
  14324. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_M 0x00000100
  14325. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_S 8
  14326. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_SET(word, value) \
  14327. do { \
  14328. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC, value); \
  14329. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_S; \
  14330. } while (0)
  14331. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_GET(word) \
  14332. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_S)
  14333. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_M 0x00000200
  14334. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_S 9
  14335. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_SET(word, value) \
  14336. do { \
  14337. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC, value); \
  14338. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_S; \
  14339. } while (0)
  14340. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_GET(word) \
  14341. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_S)
  14342. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_M 0x00000C00
  14343. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_S 10
  14344. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_SET(word, value) \
  14345. do { \
  14346. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI, value); \
  14347. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_S; \
  14348. } while (0)
  14349. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_GET(word) \
  14350. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_S)
  14351. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_M 0x0000F000
  14352. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_S 12
  14353. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_SET(word, value) \
  14354. do { \
  14355. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS, value); \
  14356. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_S; \
  14357. } while (0)
  14358. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_GET(word) \
  14359. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_S)
  14360. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_M 0x00010000
  14361. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_S 16
  14362. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_SET(word, value) \
  14363. do { \
  14364. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION, value); \
  14365. (word) |= (value) << HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_S; \
  14366. } while (0)
  14367. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_GET(word) \
  14368. (((word) & HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_M) >> HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_S)
  14369. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_M 0x1FFE0000
  14370. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_S 17
  14371. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_SET(word, value) \
  14372. do { \
  14373. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TONES_IN_RU, value); \
  14374. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TONES_IN_RU_S; \
  14375. } while (0)
  14376. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_GET(word) \
  14377. (((word) & HTT_TX_RATE_STATS_INFO_TONES_IN_RU_M) >> HTT_TX_RATE_STATS_INFO_TONES_IN_RU_S)
  14378. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_M 0xFFFFFFFF
  14379. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_S 0
  14380. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_SET(word, value) \
  14381. do { \
  14382. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF, value); \
  14383. (word) |= (value) << HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_S; \
  14384. } while (0)
  14385. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_GET(word) \
  14386. (((word) & HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_M) >> HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_S)
  14387. struct htt_t2h_tx_msdu_info { /* 8 words */
  14388. /* words 0 + 1 */
  14389. struct htt_t2h_tx_buffer_addr_info addr_info;
  14390. /* word 2 */
  14391. A_UINT32
  14392. sw_peer_id : 16,
  14393. tid : 4,
  14394. transmit_cnt : 7,
  14395. valid : 1,
  14396. mcast : 1,
  14397. rsvd0 : 3;
  14398. /* word 3 */
  14399. A_UINT32
  14400. release_reason : 4, /* Refer to htt_t2h_tx_msdu_release_reason_e */
  14401. tqm_status_number : 24,
  14402. frame_type : 4; /* holds htt_tx_wbm_status_frame_type value */
  14403. /* word 4 */
  14404. A_UINT32
  14405. /* ack_frame_rssi:
  14406. * If this frame is removed as the result of the
  14407. * reception of an ACK or BA, this field indicates
  14408. * the RSSI of the received ACK or BA frame.
  14409. * When the frame is removed as result of a direct
  14410. * remove command from the SW, this field is set
  14411. * to 0x0 (which is never a valid value when real
  14412. * RSSI is available).
  14413. * Units: dB w.r.t noise floor
  14414. */
  14415. ack_frame_rssi : 8,
  14416. first_msdu : 1,
  14417. last_msdu : 1,
  14418. msdu_part_of_amsdu : 1,
  14419. buffer_timestamp : 19, /* units = TU = 1024 microseconds */
  14420. rsvd1 : 2;
  14421. /* words 5 + 6 */
  14422. struct htt_t2h_tx_rate_stats_info tx_rate_stats;
  14423. /* word 7 */
  14424. /* rsvd3:
  14425. * backup reserved field to add new parameters if [rsvd0, rsvd1, rsvd2]
  14426. * is not sufficient
  14427. */
  14428. A_UINT32 rsvd3;
  14429. /* NOTE:
  14430. * To preserve backwards compatibility,
  14431. * no new fields can be added in this struct.
  14432. */
  14433. };
  14434. /* member definitions of htt_t2h_tx_msdu_info */
  14435. #define HTT_TX_MSDU_INFO_SW_PEER_ID_M 0x0000FFFF
  14436. #define HTT_TX_MSDU_INFO_SW_PEER_ID_S 0
  14437. #define HTT_TX_MSDU_INFO_SW_PEER_ID_SET(word, value) \
  14438. do { \
  14439. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_SW_PEER_ID, value); \
  14440. (word) |= (value) << HTT_TX_MSDU_INFO_SW_PEER_ID_S; \
  14441. } while (0)
  14442. #define HTT_TX_MSDU_INFO_SW_PEER_ID_GET(word) \
  14443. (((word) & HTT_TX_MSDU_INFO_SW_PEER_ID_M) >> HTT_TX_MSDU_INFO_SW_PEER_ID_S)
  14444. #define HTT_TX_MSDU_INFO_TID_M 0x000F0000
  14445. #define HTT_TX_MSDU_INFO_TID_S 16
  14446. #define HTT_TX_MSDU_INFO_TID_SET(word, value) \
  14447. do { \
  14448. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_TID, value); \
  14449. (word) |= (value) << HTT_TX_MSDU_INFO_TID_S; \
  14450. } while (0)
  14451. #define HTT_TX_MSDU_INFO_TID_GET(word) \
  14452. (((word) & HTT_TX_MSDU_INFO_TID_M) >> HTT_TX_MSDU_INFO_TID_S)
  14453. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_M 0x07F00000
  14454. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_S 20
  14455. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_SET(word, value) \
  14456. do { \
  14457. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_TRANSMIT_CNT, value); \
  14458. (word) |= (value) << HTT_TX_MSDU_INFO_TRANSMIT_CNT_S; \
  14459. } while (0)
  14460. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_GET(word) \
  14461. (((word) & HTT_TX_MSDU_INFO_TRANSMIT_CNT_M) >> HTT_TX_MSDU_INFO_TRANSMIT_CNT_S)
  14462. #define HTT_TX_MSDU_INFO_VALID_M 0x08000000
  14463. #define HTT_TX_MSDU_INFO_VALID_S 27
  14464. #define HTT_TX_MSDU_INFO_VALID_SET(word, value) \
  14465. do { \
  14466. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_VALID, value); \
  14467. (word) |= (value) << HTT_TX_MSDU_INFO_VALID_S; \
  14468. } while (0)
  14469. #define HTT_TX_MSDU_INFO_VALID_GET(word) \
  14470. (((word) & HTT_TX_MSDU_INFO_VALID_M) >> HTT_TX_MSDU_INFO_VALID_S)
  14471. #define HTT_TX_MSDU_INFO_MCAST_M 0x10000000
  14472. #define HTT_TX_MSDU_INFO_MCAST_S 28
  14473. #define HTT_TX_MSDU_INFO_MCAST_SET(word, value) \
  14474. do { \
  14475. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_MCAST, value); \
  14476. (word) |= (value) << HTT_TX_MSDU_INFO_MCAST_S; \
  14477. } while (0)
  14478. #define HTT_TX_MSDU_INFO_MCAST_GET(word) \
  14479. (((word) & HTT_TX_MSDU_INFO_MCAST_M) >> HTT_TX_MSDU_INFO_MCAST_S)
  14480. #define HTT_TX_MSDU_INFO_RELEASE_REASON_M 0x0000000F
  14481. #define HTT_TX_MSDU_INFO_RELEASE_REASON_S 0
  14482. #define HTT_TX_MSDU_INFO_RELEASE_REASON_SET(word, value) \
  14483. do { \
  14484. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_RELEASE_REASON, value); \
  14485. (word) |= (value) << HTT_TX_MSDU_INFO_RELEASE_REASON_S; \
  14486. } while (0)
  14487. #define HTT_TX_MSDU_INFO_RELEASE_REASON_GET(word) \
  14488. (((word) & HTT_TX_MSDU_INFO_RELEASE_REASON_M) >> HTT_TX_MSDU_INFO_RELEASE_REASON_S)
  14489. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_M 0x0FFFFFF0
  14490. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_S 4
  14491. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_SET(word, value) \
  14492. do { \
  14493. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER, value); \
  14494. (word) |= (value) << HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_S; \
  14495. } while (0)
  14496. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_GET(word) \
  14497. (((word) & HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_M) >> HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_S)
  14498. #define HTT_TX_MSDU_INFO_FRAME_TYPE_M 0xF0000000
  14499. #define HTT_TX_MSDU_INFO_FRAME_TYPE_S 28
  14500. #define HTT_TX_MSDU_INFO_FRAME_TYPE_SET(word, value) \
  14501. do { \
  14502. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_FRAME_TYPE, value); \
  14503. (word) |= (value) << HTT_TX_MSDU_INFO_FRAME_TYPE_S; \
  14504. } while (0)
  14505. #define HTT_TX_MSDU_INFO_FRAME_TYPE_GET(word) \
  14506. (((word) & HTT_TX_MSDU_INFO_FRAME_TYPE_M) >> HTT_TX_MSDU_INFO_FRAME_TYPE_S)
  14507. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_M 0x000000FF
  14508. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_S 0
  14509. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_SET(word, value) \
  14510. do { \
  14511. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_ACK_FRAME_RSSI, value); \
  14512. (word) |= (value) << HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_S; \
  14513. } while (0)
  14514. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_GET(word) \
  14515. (((word) & HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_M) >> HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_S)
  14516. #define HTT_TX_MSDU_INFO_FIRST_MSDU_M 0x00000100
  14517. #define HTT_TX_MSDU_INFO_FIRST_MSDU_S 8
  14518. #define HTT_TX_MSDU_INFO_FIRST_MSDU_SET(word, value) \
  14519. do { \
  14520. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_FIRST_MSDU, value); \
  14521. (word) |= (value) << HTT_TX_MSDU_INFO_FIRST_MSDU_S; \
  14522. } while (0)
  14523. #define HTT_TX_MSDU_INFO_FIRST_MSDU_GET(word) \
  14524. (((word) & HTT_TX_MSDU_INFO_FIRST_MSDU_M) >> HTT_TX_MSDU_INFO_FIRST_MSDU_S)
  14525. #define HTT_TX_MSDU_INFO_LAST_MSDU_M 0x00000200
  14526. #define HTT_TX_MSDU_INFO_LAST_MSDU_S 9
  14527. #define HTT_TX_MSDU_INFO_LAST_MSDU_SET(word, value) \
  14528. do { \
  14529. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_LAST_MSDU, value); \
  14530. (word) |= (value) << HTT_TX_MSDU_INFO_LAST_MSDU_S; \
  14531. } while (0)
  14532. #define HTT_TX_MSDU_INFO_LAST_MSDU_GET(word) \
  14533. (((word) & HTT_TX_MSDU_INFO_LAST_MSDU_M) >> HTT_TX_MSDU_INFO_LAST_MSDU_S)
  14534. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_M 0x00000400
  14535. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_S 10
  14536. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_SET(word, value) \
  14537. do { \
  14538. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU, value); \
  14539. (word) |= (value) << HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_S; \
  14540. } while (0)
  14541. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_GET(word) \
  14542. (((word) & HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_M) >> HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_S)
  14543. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_M 0x3FFFF800
  14544. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_S 11
  14545. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_SET(word, value) \
  14546. do { \
  14547. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP, value); \
  14548. (word) |= (value) << HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_S; \
  14549. } while (0)
  14550. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_GET(word) \
  14551. (((word) & HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_M) >> HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_S)
  14552. struct htt_t2h_soft_umac_tx_compl_ind {
  14553. A_UINT32 msg_type : 8, /* HTT_T2H_MSG_TYPE_SOFT_UMAC_TX_COMPL_IND */
  14554. msdu_cnt : 8, /* min: 0, max: 255 */
  14555. rsvd0 : 16;
  14556. /* NOTE:
  14557. * To preserve backwards compatibility,
  14558. * no new fields can be added in this struct.
  14559. */
  14560. /*
  14561. * append here:
  14562. * struct htt_t2h_tx_msdu_info payload[1(or more)]
  14563. * for all the msdu's that are part of this completion.
  14564. */
  14565. };
  14566. /* member definitions of htt_t2h_soft_umac_tx_compl_ind */
  14567. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_M 0x0000FF00
  14568. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_S 8
  14569. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_SET(word, value) \
  14570. do { \
  14571. HTT_CHECK_SET_VAL(HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT, value); \
  14572. (word) |= (value) << HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_S; \
  14573. } while (0)
  14574. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_GET(word) \
  14575. (((word) & HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_M) >> HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_S)
  14576. /**
  14577. * @brief target -> host rate-control update indication message
  14578. *
  14579. * DEPRECATED (DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND)
  14580. *
  14581. * @details
  14582. * The following diagram shows the format of the RC Update message
  14583. * sent from the target to the host, while processing the tx-completion
  14584. * of a transmitted PPDU.
  14585. *
  14586. * |31 24|23 16|15 8|7 0|
  14587. * |-------------------------------------------------------------|
  14588. * | peer ID | vdev ID | msg_type |
  14589. * |-------------------------------------------------------------|
  14590. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  14591. * |-------------------------------------------------------------|
  14592. * | reserved | num elems | MAC addr 5 | MAC addr 4 |
  14593. * |-------------------------------------------------------------|
  14594. * | : |
  14595. * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
  14596. * | : |
  14597. * |-------------------------------------------------------------|
  14598. * | : |
  14599. * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
  14600. * | : |
  14601. * |-------------------------------------------------------------|
  14602. * : :
  14603. * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
  14604. *
  14605. */
  14606. typedef struct {
  14607. A_UINT32 rate_code; /* rate code, bw, chain mask sgi */
  14608. A_UINT32 rate_code_flags;
  14609. A_UINT32 flags; /* Encodes information such as excessive
  14610. retransmission, aggregate, some info
  14611. from .11 frame control,
  14612. STBC, LDPC, (SGI and Tx Chain Mask
  14613. are encoded in ptx_rc->flags field),
  14614. AMPDU truncation (BT/time based etc.),
  14615. RTS/CTS attempt */
  14616. A_UINT32 num_enqued; /* # of MPDUs (for non-AMPDU 1) for this rate */
  14617. A_UINT32 num_retries; /* Total # of transmission attempt for this rate */
  14618. A_UINT32 num_failed; /* # of failed MPDUs in A-MPDU, 0 otherwise */
  14619. A_UINT32 ack_rssi; /* ACK RSSI: b'7..b'0 avg RSSI across all chain */
  14620. A_UINT32 time_stamp ; /* ACK timestamp (helps determine age) */
  14621. A_UINT32 is_probe; /* Valid if probing. Else, 0 */
  14622. } HTT_RC_TX_DONE_PARAMS;
  14623. #define HTT_RC_UPDATE_CTXT_SZ (sizeof(HTT_RC_TX_DONE_PARAMS)) /* bytes */
  14624. #define HTT_RC_UPDATE_HDR_SZ (12) /* bytes */
  14625. #define HTT_RC_UPDATE_MAC_ADDR_OFFSET (4) /* bytes */
  14626. #define HTT_RC_UPDATE_MAC_ADDR_LENGTH IEEE80211_ADDR_LEN /* bytes */
  14627. #define HTT_RC_UPDATE_VDEVID_S 8
  14628. #define HTT_RC_UPDATE_VDEVID_M 0xff00
  14629. #define HTT_RC_UPDATE_PEERID_S 16
  14630. #define HTT_RC_UPDATE_PEERID_M 0xffff0000
  14631. #define HTT_RC_UPDATE_NUM_ELEMS_S 16
  14632. #define HTT_RC_UPDATE_NUM_ELEMS_M 0x00ff0000
  14633. #define HTT_RC_UPDATE_VDEVID_SET(_info, _val) \
  14634. do { \
  14635. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_VDEVID, _val); \
  14636. ((_info) |= ((_val) << HTT_RC_UPDATE_VDEVID_S)); \
  14637. } while (0)
  14638. #define HTT_RC_UPDATE_VDEVID_GET(_info) \
  14639. (((_info) & HTT_RC_UPDATE_VDEVID_M) >> HTT_RC_UPDATE_VDEVID_S)
  14640. #define HTT_RC_UPDATE_PEERID_SET(_info, _val) \
  14641. do { \
  14642. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_PEERID, _val); \
  14643. ((_info) |= ((_val) << HTT_RC_UPDATE_PEERID_S)); \
  14644. } while (0)
  14645. #define HTT_RC_UPDATE_PEERID_GET(_info) \
  14646. (((_info) & HTT_RC_UPDATE_PEERID_M) >> HTT_RC_UPDATE_PEERID_S)
  14647. #define HTT_RC_UPDATE_NUM_ELEMS_SET(_info, _val) \
  14648. do { \
  14649. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_NUM_ELEMS, _val); \
  14650. ((_info) |= ((_val) << HTT_RC_UPDATE_NUM_ELEMS_S)); \
  14651. } while (0)
  14652. #define HTT_RC_UPDATE_NUM_ELEMS_GET(_info) \
  14653. (((_info) & HTT_RC_UPDATE_NUM_ELEMS_M) >> HTT_RC_UPDATE_NUM_ELEMS_S)
  14654. /**
  14655. * @brief target -> host rx fragment indication message definition
  14656. *
  14657. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_FRAG_IND
  14658. *
  14659. * @details
  14660. * The following field definitions describe the format of the rx fragment
  14661. * indication message sent from the target to the host.
  14662. * The rx fragment indication message shares the format of the
  14663. * rx indication message, but not all fields from the rx indication message
  14664. * are relevant to the rx fragment indication message.
  14665. *
  14666. *
  14667. * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
  14668. * |-----------+-------------------+---------------------+-------------|
  14669. * | peer ID | |FV| ext TID | msg type |
  14670. * |-------------------------------------------------------------------|
  14671. * | | flush | flush |
  14672. * | | end | start |
  14673. * | | seq num | seq num |
  14674. * |-------------------------------------------------------------------|
  14675. * | reserved | FW rx desc bytes |
  14676. * |-------------------------------------------------------------------|
  14677. * | | FW MSDU Rx |
  14678. * | | desc B0 |
  14679. * |-------------------------------------------------------------------|
  14680. * Header fields:
  14681. * - MSG_TYPE
  14682. * Bits 7:0
  14683. * Purpose: identifies this as an rx fragment indication message
  14684. * Value: 0xa (HTT_T2H_MSG_TYPE_RX_FRAG_IND)
  14685. * - EXT_TID
  14686. * Bits 12:8
  14687. * Purpose: identify the traffic ID of the rx data, including
  14688. * special "extended" TID values for multicast, broadcast, and
  14689. * non-QoS data frames
  14690. * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
  14691. * - FLUSH_VALID (FV)
  14692. * Bit 13
  14693. * Purpose: indicate whether the flush IE (start/end sequence numbers)
  14694. * is valid
  14695. * Value:
  14696. * 1 -> flush IE is valid and needs to be processed
  14697. * 0 -> flush IE is not valid and should be ignored
  14698. * - PEER_ID
  14699. * Bits 31:16
  14700. * Purpose: Identify, by ID, which peer sent the rx data
  14701. * Value: ID of the peer who sent the rx data
  14702. * - FLUSH_SEQ_NUM_START
  14703. * Bits 5:0
  14704. * Purpose: Indicate the start of a series of MPDUs to flush
  14705. * Not all MPDUs within this series are necessarily valid - the host
  14706. * must check each sequence number within this range to see if the
  14707. * corresponding MPDU is actually present.
  14708. * This field is only valid if the FV bit is set.
  14709. * Value:
  14710. * The sequence number for the first MPDUs to check to flush.
  14711. * The sequence number is masked by 0x3f.
  14712. * - FLUSH_SEQ_NUM_END
  14713. * Bits 11:6
  14714. * Purpose: Indicate the end of a series of MPDUs to flush
  14715. * Value:
  14716. * The sequence number one larger than the sequence number of the
  14717. * last MPDU to check to flush.
  14718. * The sequence number is masked by 0x3f.
  14719. * Not all MPDUs within this series are necessarily valid - the host
  14720. * must check each sequence number within this range to see if the
  14721. * corresponding MPDU is actually present.
  14722. * This field is only valid if the FV bit is set.
  14723. * Rx descriptor fields:
  14724. * - FW_RX_DESC_BYTES
  14725. * Bits 15:0
  14726. * Purpose: Indicate how many bytes in the Rx indication are used for
  14727. * FW Rx descriptors
  14728. * Value: 1
  14729. */
  14730. #define HTT_RX_FRAG_IND_HDR_PREFIX_SIZE32 2
  14731. #define HTT_RX_FRAG_IND_FW_DESC_BYTE_OFFSET 12
  14732. #define HTT_RX_FRAG_IND_EXT_TID_SET HTT_RX_IND_EXT_TID_SET
  14733. #define HTT_RX_FRAG_IND_EXT_TID_GET HTT_RX_IND_EXT_TID_GET
  14734. #define HTT_RX_FRAG_IND_PEER_ID_SET HTT_RX_IND_PEER_ID_SET
  14735. #define HTT_RX_FRAG_IND_PEER_ID_GET HTT_RX_IND_PEER_ID_GET
  14736. #define HTT_RX_FRAG_IND_FLUSH_VALID_SET HTT_RX_IND_FLUSH_VALID_SET
  14737. #define HTT_RX_FRAG_IND_FLUSH_VALID_GET HTT_RX_IND_FLUSH_VALID_GET
  14738. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_SET \
  14739. HTT_RX_IND_FLUSH_SEQ_NUM_START_SET
  14740. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_GET \
  14741. HTT_RX_IND_FLUSH_SEQ_NUM_START_GET
  14742. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_SET \
  14743. HTT_RX_IND_FLUSH_SEQ_NUM_END_SET
  14744. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_GET \
  14745. HTT_RX_IND_FLUSH_SEQ_NUM_END_GET
  14746. #define HTT_RX_FRAG_IND_FW_RX_DESC_BYTES_GET HTT_RX_IND_FW_RX_DESC_BYTES_GET
  14747. #define HTT_RX_FRAG_IND_BYTES \
  14748. (4 /* msg hdr */ + \
  14749. 4 /* flush spec */ + \
  14750. 4 /* (unused) FW rx desc bytes spec */ + \
  14751. 4 /* FW rx desc */)
  14752. /**
  14753. * @brief target -> host test message definition
  14754. *
  14755. * MSG_TYPE => HTT_T2H_MSG_TYPE_TEST
  14756. *
  14757. * @details
  14758. * The following field definitions describe the format of the test
  14759. * message sent from the target to the host.
  14760. * The message consists of a 4-octet header, followed by a variable
  14761. * number of 32-bit integer values, followed by a variable number
  14762. * of 8-bit character values.
  14763. *
  14764. * |31 16|15 8|7 0|
  14765. * |-----------------------------------------------------------|
  14766. * | num chars | num ints | msg type |
  14767. * |-----------------------------------------------------------|
  14768. * | int 0 |
  14769. * |-----------------------------------------------------------|
  14770. * | int 1 |
  14771. * |-----------------------------------------------------------|
  14772. * | ... |
  14773. * |-----------------------------------------------------------|
  14774. * | char 3 | char 2 | char 1 | char 0 |
  14775. * |-----------------------------------------------------------|
  14776. * | | | ... | char 4 |
  14777. * |-----------------------------------------------------------|
  14778. * - MSG_TYPE
  14779. * Bits 7:0
  14780. * Purpose: identifies this as a test message
  14781. * Value: HTT_MSG_TYPE_TEST
  14782. * - NUM_INTS
  14783. * Bits 15:8
  14784. * Purpose: indicate how many 32-bit integers follow the message header
  14785. * - NUM_CHARS
  14786. * Bits 31:16
  14787. * Purpose: indicate how many 8-bit characters follow the series of integers
  14788. */
  14789. #define HTT_RX_TEST_NUM_INTS_M 0xff00
  14790. #define HTT_RX_TEST_NUM_INTS_S 8
  14791. #define HTT_RX_TEST_NUM_CHARS_M 0xffff0000
  14792. #define HTT_RX_TEST_NUM_CHARS_S 16
  14793. #define HTT_RX_TEST_NUM_INTS_SET(word, value) \
  14794. do { \
  14795. HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_INTS, value); \
  14796. (word) |= (value) << HTT_RX_TEST_NUM_INTS_S; \
  14797. } while (0)
  14798. #define HTT_RX_TEST_NUM_INTS_GET(word) \
  14799. (((word) & HTT_RX_TEST_NUM_INTS_M) >> HTT_RX_TEST_NUM_INTS_S)
  14800. #define HTT_RX_TEST_NUM_CHARS_SET(word, value) \
  14801. do { \
  14802. HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_CHARS, value); \
  14803. (word) |= (value) << HTT_RX_TEST_NUM_CHARS_S; \
  14804. } while (0)
  14805. #define HTT_RX_TEST_NUM_CHARS_GET(word) \
  14806. (((word) & HTT_RX_TEST_NUM_CHARS_M) >> HTT_RX_TEST_NUM_CHARS_S)
  14807. /**
  14808. * @brief target -> host packet log message
  14809. *
  14810. * MSG_TYPE => HTT_T2H_MSG_TYPE_PKTLOG
  14811. *
  14812. * @details
  14813. * The following field definitions describe the format of the packet log
  14814. * message sent from the target to the host.
  14815. * The message consists of a 4-octet header,followed by a variable number
  14816. * of 32-bit character values.
  14817. *
  14818. * |31 16|15 12|11 10|9 8|7 0|
  14819. * |------------------------------------------------------------------|
  14820. * | payload_size | rsvd |pdev_id|mac_id| msg type |
  14821. * |------------------------------------------------------------------|
  14822. * | payload |
  14823. * |------------------------------------------------------------------|
  14824. * - MSG_TYPE
  14825. * Bits 7:0
  14826. * Purpose: identifies this as a pktlog message
  14827. * Value: 0x8 (HTT_T2H_MSG_TYPE_PKTLOG)
  14828. * - mac_id
  14829. * Bits 9:8
  14830. * Purpose: identifies which MAC/PHY instance generated this pktlog info
  14831. * Value: 0-3
  14832. * - pdev_id
  14833. * Bits 11:10
  14834. * Purpose: pdev_id
  14835. * Value: 0-3
  14836. * 0 (for rings at SOC level),
  14837. * 1/2/3 PDEV -> 0/1/2
  14838. * - payload_size
  14839. * Bits 31:16
  14840. * Purpose: explicitly specify the payload size
  14841. * Value: payload size in bytes (payload size is a multiple of 4 bytes)
  14842. */
  14843. PREPACK struct htt_pktlog_msg {
  14844. A_UINT32 header;
  14845. A_UINT32 payload[1/* or more */];
  14846. } POSTPACK;
  14847. #define HTT_T2H_PKTLOG_MAC_ID_M 0x00000300
  14848. #define HTT_T2H_PKTLOG_MAC_ID_S 8
  14849. #define HTT_T2H_PKTLOG_PDEV_ID_M 0x00000C00
  14850. #define HTT_T2H_PKTLOG_PDEV_ID_S 10
  14851. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_M 0xFFFF0000
  14852. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_S 16
  14853. #define HTT_T2H_PKTLOG_MAC_ID_SET(word, value) \
  14854. do { \
  14855. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_MAC_ID, value); \
  14856. (word) |= (value) << HTT_T2H_PKTLOG_MAC_ID_S; \
  14857. } while (0)
  14858. #define HTT_T2H_PKTLOG_MAC_ID_GET(word) \
  14859. (((word) & HTT_T2H_PKTLOG_MAC_ID_M) >> \
  14860. HTT_T2H_PKTLOG_MAC_ID_S)
  14861. #define HTT_T2H_PKTLOG_PDEV_ID_SET(word, value) \
  14862. do { \
  14863. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PDEV_ID, value); \
  14864. (word) |= (value) << HTT_T2H_PKTLOG_PDEV_ID_S; \
  14865. } while (0)
  14866. #define HTT_T2H_PKTLOG_PDEV_ID_GET(word) \
  14867. (((word) & HTT_T2H_PKTLOG_PDEV_ID_M) >> \
  14868. HTT_T2H_PKTLOG_PDEV_ID_S)
  14869. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_SET(word, value) \
  14870. do { \
  14871. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PAYLOAD_SIZE, value); \
  14872. (word) |= (value) << HTT_T2H_PKTLOG_PAYLOAD_SIZE_S; \
  14873. } while (0)
  14874. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_GET(word) \
  14875. (((word) & HTT_T2H_PKTLOG_PAYLOAD_SIZE_M) >> \
  14876. HTT_T2H_PKTLOG_PAYLOAD_SIZE_S)
  14877. /*
  14878. * Rx reorder statistics
  14879. * NB: all the fields must be defined in 4 octets size.
  14880. */
  14881. struct rx_reorder_stats {
  14882. /* Non QoS MPDUs received */
  14883. A_UINT32 deliver_non_qos;
  14884. /* MPDUs received in-order */
  14885. A_UINT32 deliver_in_order;
  14886. /* Flush due to reorder timer expired */
  14887. A_UINT32 deliver_flush_timeout;
  14888. /* Flush due to move out of window */
  14889. A_UINT32 deliver_flush_oow;
  14890. /* Flush due to DELBA */
  14891. A_UINT32 deliver_flush_delba;
  14892. /* MPDUs dropped due to FCS error */
  14893. A_UINT32 fcs_error;
  14894. /* MPDUs dropped due to monitor mode non-data packet */
  14895. A_UINT32 mgmt_ctrl;
  14896. /* Unicast-data MPDUs dropped due to invalid peer */
  14897. A_UINT32 invalid_peer;
  14898. /* MPDUs dropped due to duplication (non aggregation) */
  14899. A_UINT32 dup_non_aggr;
  14900. /* MPDUs dropped due to processed before */
  14901. A_UINT32 dup_past;
  14902. /* MPDUs dropped due to duplicate in reorder queue */
  14903. A_UINT32 dup_in_reorder;
  14904. /* Reorder timeout happened */
  14905. A_UINT32 reorder_timeout;
  14906. /* invalid bar ssn */
  14907. A_UINT32 invalid_bar_ssn;
  14908. /* reorder reset due to bar ssn */
  14909. A_UINT32 ssn_reset;
  14910. /* Flush due to delete peer */
  14911. A_UINT32 deliver_flush_delpeer;
  14912. /* Flush due to offload*/
  14913. A_UINT32 deliver_flush_offload;
  14914. /* Flush due to out of buffer*/
  14915. A_UINT32 deliver_flush_oob;
  14916. /* MPDUs dropped due to PN check fail */
  14917. A_UINT32 pn_fail;
  14918. /* MPDUs dropped due to unable to allocate memory */
  14919. A_UINT32 store_fail;
  14920. /* Number of times the tid pool alloc succeeded */
  14921. A_UINT32 tid_pool_alloc_succ;
  14922. /* Number of times the MPDU pool alloc succeeded */
  14923. A_UINT32 mpdu_pool_alloc_succ;
  14924. /* Number of times the MSDU pool alloc succeeded */
  14925. A_UINT32 msdu_pool_alloc_succ;
  14926. /* Number of times the tid pool alloc failed */
  14927. A_UINT32 tid_pool_alloc_fail;
  14928. /* Number of times the MPDU pool alloc failed */
  14929. A_UINT32 mpdu_pool_alloc_fail;
  14930. /* Number of times the MSDU pool alloc failed */
  14931. A_UINT32 msdu_pool_alloc_fail;
  14932. /* Number of times the tid pool freed */
  14933. A_UINT32 tid_pool_free;
  14934. /* Number of times the MPDU pool freed */
  14935. A_UINT32 mpdu_pool_free;
  14936. /* Number of times the MSDU pool freed */
  14937. A_UINT32 msdu_pool_free;
  14938. /* number of MSDUs undelivered to HTT and queued to Data Rx MSDU free list*/
  14939. A_UINT32 msdu_queued;
  14940. /* Number of MSDUs released from Data Rx MSDU list to MAC ring */
  14941. A_UINT32 msdu_recycled;
  14942. /* Number of MPDUs with invalid peer but A2 found in AST */
  14943. A_UINT32 invalid_peer_a2_in_ast;
  14944. /* Number of MPDUs with invalid peer but A3 found in AST */
  14945. A_UINT32 invalid_peer_a3_in_ast;
  14946. /* Number of MPDUs with invalid peer, Broadcast or Multicast frame */
  14947. A_UINT32 invalid_peer_bmc_mpdus;
  14948. /* Number of MSDUs with err attention word */
  14949. A_UINT32 rxdesc_err_att;
  14950. /* Number of MSDUs with flag of peer_idx_invalid */
  14951. A_UINT32 rxdesc_err_peer_idx_inv;
  14952. /* Number of MSDUs with flag of peer_idx_timeout */
  14953. A_UINT32 rxdesc_err_peer_idx_to;
  14954. /* Number of MSDUs with flag of overflow */
  14955. A_UINT32 rxdesc_err_ov;
  14956. /* Number of MSDUs with flag of msdu_length_err */
  14957. A_UINT32 rxdesc_err_msdu_len;
  14958. /* Number of MSDUs with flag of mpdu_length_err */
  14959. A_UINT32 rxdesc_err_mpdu_len;
  14960. /* Number of MSDUs with flag of tkip_mic_err */
  14961. A_UINT32 rxdesc_err_tkip_mic;
  14962. /* Number of MSDUs with flag of decrypt_err */
  14963. A_UINT32 rxdesc_err_decrypt;
  14964. /* Number of MSDUs with flag of fcs_err */
  14965. A_UINT32 rxdesc_err_fcs;
  14966. /* Number of Unicast (bc_mc bit is not set in attention word)
  14967. * frames with invalid peer handler
  14968. */
  14969. A_UINT32 rxdesc_uc_msdus_inv_peer;
  14970. /* Number of unicast frame directly (direct bit is set in attention word)
  14971. * to DUT with invalid peer handler
  14972. */
  14973. A_UINT32 rxdesc_direct_msdus_inv_peer;
  14974. /* Number of Broadcast/Multicast (bc_mc bit set in attention word)
  14975. * frames with invalid peer handler
  14976. */
  14977. A_UINT32 rxdesc_bmc_msdus_inv_peer;
  14978. /* Number of MSDUs dropped due to no first MSDU flag */
  14979. A_UINT32 rxdesc_no_1st_msdu;
  14980. /* Number of MSDUs dropped due to ring overflow */
  14981. A_UINT32 msdu_drop_ring_ov;
  14982. /* Number of MSDUs dropped due to FC mismatch */
  14983. A_UINT32 msdu_drop_fc_mismatch;
  14984. /* Number of MSDUs dropped due to mgt frame in Remote ring */
  14985. A_UINT32 msdu_drop_mgmt_remote_ring;
  14986. /* Number of MSDUs dropped due to errors not reported in attention word */
  14987. A_UINT32 msdu_drop_misc;
  14988. /* Number of MSDUs go to offload before reorder */
  14989. A_UINT32 offload_msdu_wal;
  14990. /* Number of data frame dropped by offload after reorder */
  14991. A_UINT32 offload_msdu_reorder;
  14992. /* Number of MPDUs with sequence number in the past and within the BA window */
  14993. A_UINT32 dup_past_within_window;
  14994. /* Number of MPDUs with sequence number in the past and outside the BA window */
  14995. A_UINT32 dup_past_outside_window;
  14996. /* Number of MSDUs with decrypt/MIC error */
  14997. A_UINT32 rxdesc_err_decrypt_mic;
  14998. /* Number of data MSDUs received on both local and remote rings */
  14999. A_UINT32 data_msdus_on_both_rings;
  15000. /* MPDUs never filled */
  15001. A_UINT32 holes_not_filled;
  15002. };
  15003. /*
  15004. * Rx Remote buffer statistics
  15005. * NB: all the fields must be defined in 4 octets size.
  15006. */
  15007. struct rx_remote_buffer_mgmt_stats {
  15008. /* Total number of MSDUs reaped for Rx processing */
  15009. A_UINT32 remote_reaped;
  15010. /* MSDUs recycled within firmware */
  15011. A_UINT32 remote_recycled;
  15012. /* MSDUs stored by Data Rx */
  15013. A_UINT32 data_rx_msdus_stored;
  15014. /* Number of HTT indications from WAL Rx MSDU */
  15015. A_UINT32 wal_rx_ind;
  15016. /* Number of unconsumed HTT indications from WAL Rx MSDU */
  15017. A_UINT32 wal_rx_ind_unconsumed;
  15018. /* Number of HTT indications from Data Rx MSDU */
  15019. A_UINT32 data_rx_ind;
  15020. /* Number of unconsumed HTT indications from Data Rx MSDU */
  15021. A_UINT32 data_rx_ind_unconsumed;
  15022. /* Number of HTT indications from ATHBUF */
  15023. A_UINT32 athbuf_rx_ind;
  15024. /* Number of remote buffers requested for refill */
  15025. A_UINT32 refill_buf_req;
  15026. /* Number of remote buffers filled by the host */
  15027. A_UINT32 refill_buf_rsp;
  15028. /* Number of times MAC hw_index = f/w write_index */
  15029. A_INT32 mac_no_bufs;
  15030. /* Number of times f/w write_index = f/w read_index for MAC Rx ring */
  15031. A_INT32 fw_indices_equal;
  15032. /* Number of times f/w finds no buffers to post */
  15033. A_INT32 host_no_bufs;
  15034. };
  15035. /*
  15036. * TXBF MU/SU packets and NDPA statistics
  15037. * NB: all the fields must be defined in 4 octets size.
  15038. */
  15039. struct rx_txbf_musu_ndpa_pkts_stats {
  15040. A_UINT32 number_mu_pkts; /* number of TXBF MU packets received */
  15041. A_UINT32 number_su_pkts; /* number of TXBF SU packets received */
  15042. A_UINT32 txbf_directed_ndpa_count; /* number of TXBF directed NDPA */
  15043. A_UINT32 txbf_ndpa_retry_count; /* number of TXBF retried NDPA */
  15044. A_UINT32 txbf_total_ndpa_count; /* total number of TXBF NDPA */
  15045. A_UINT32 reserved[3]; /* must be set to 0x0 */
  15046. };
  15047. /*
  15048. * htt_dbg_stats_status -
  15049. * present - The requested stats have been delivered in full.
  15050. * This indicates that either the stats information was contained
  15051. * in its entirety within this message, or else this message
  15052. * completes the delivery of the requested stats info that was
  15053. * partially delivered through earlier STATS_CONF messages.
  15054. * partial - The requested stats have been delivered in part.
  15055. * One or more subsequent STATS_CONF messages with the same
  15056. * cookie value will be sent to deliver the remainder of the
  15057. * information.
  15058. * error - The requested stats could not be delivered, for example due
  15059. * to a shortage of memory to construct a message holding the
  15060. * requested stats.
  15061. * invalid - The requested stat type is either not recognized, or the
  15062. * target is configured to not gather the stats type in question.
  15063. * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
  15064. * series_done - This special value indicates that no further stats info
  15065. * elements are present within a series of stats info elems
  15066. * (within a stats upload confirmation message).
  15067. */
  15068. enum htt_dbg_stats_status {
  15069. HTT_DBG_STATS_STATUS_PRESENT = 0,
  15070. HTT_DBG_STATS_STATUS_PARTIAL = 1,
  15071. HTT_DBG_STATS_STATUS_ERROR = 2,
  15072. HTT_DBG_STATS_STATUS_INVALID = 3,
  15073. HTT_DBG_STATS_STATUS_SERIES_DONE = 7
  15074. };
  15075. /**
  15076. * @brief target -> host statistics upload
  15077. *
  15078. * MSG_TYPE => HTT_T2H_MSG_TYPE_STATS_CONF
  15079. *
  15080. * @details
  15081. * The following field definitions describe the format of the HTT target
  15082. * to host stats upload confirmation message.
  15083. * The message contains a cookie echoed from the HTT host->target stats
  15084. * upload request, which identifies which request the confirmation is
  15085. * for, and a series of tag-length-value stats information elements.
  15086. * The tag-length header for each stats info element also includes a
  15087. * status field, to indicate whether the request for the stat type in
  15088. * question was fully met, partially met, unable to be met, or invalid
  15089. * (if the stat type in question is disabled in the target).
  15090. * A special value of all 1's in this status field is used to indicate
  15091. * the end of the series of stats info elements.
  15092. *
  15093. *
  15094. * |31 16|15 8|7 5|4 0|
  15095. * |------------------------------------------------------------|
  15096. * | reserved | msg type |
  15097. * |------------------------------------------------------------|
  15098. * | cookie LSBs |
  15099. * |------------------------------------------------------------|
  15100. * | cookie MSBs |
  15101. * |------------------------------------------------------------|
  15102. * | stats entry length | reserved | S |stat type|
  15103. * |------------------------------------------------------------|
  15104. * | |
  15105. * | type-specific stats info |
  15106. * | |
  15107. * |------------------------------------------------------------|
  15108. * | stats entry length | reserved | S |stat type|
  15109. * |------------------------------------------------------------|
  15110. * | |
  15111. * | type-specific stats info |
  15112. * | |
  15113. * |------------------------------------------------------------|
  15114. * | n/a | reserved | 111 | n/a |
  15115. * |------------------------------------------------------------|
  15116. * Header fields:
  15117. * - MSG_TYPE
  15118. * Bits 7:0
  15119. * Purpose: identifies this is a statistics upload confirmation message
  15120. * Value: 0x9 (HTT_T2H_MSG_TYPE_STATS_CONF)
  15121. * - COOKIE_LSBS
  15122. * Bits 31:0
  15123. * Purpose: Provide a mechanism to match a target->host stats confirmation
  15124. * message with its preceding host->target stats request message.
  15125. * Value: LSBs of the opaque cookie specified by the host-side requestor
  15126. * - COOKIE_MSBS
  15127. * Bits 31:0
  15128. * Purpose: Provide a mechanism to match a target->host stats confirmation
  15129. * message with its preceding host->target stats request message.
  15130. * Value: MSBs of the opaque cookie specified by the host-side requestor
  15131. *
  15132. * Stats Information Element tag-length header fields:
  15133. * - STAT_TYPE
  15134. * Bits 4:0
  15135. * Purpose: identifies the type of statistics info held in the
  15136. * following information element
  15137. * Value: htt_dbg_stats_type
  15138. * - STATUS
  15139. * Bits 7:5
  15140. * Purpose: indicate whether the requested stats are present
  15141. * Value: htt_dbg_stats_status, including a special value (0x7) to mark
  15142. * the completion of the stats entry series
  15143. * - LENGTH
  15144. * Bits 31:16
  15145. * Purpose: indicate the stats information size
  15146. * Value: This field specifies the number of bytes of stats information
  15147. * that follows the element tag-length header.
  15148. * It is expected but not required that this length is a multiple of
  15149. * 4 bytes. Even if the length is not an integer multiple of 4, the
  15150. * subsequent stats entry header will begin on a 4-byte aligned
  15151. * boundary.
  15152. */
  15153. #define HTT_T2H_STATS_COOKIE_SIZE 8
  15154. #define HTT_T2H_STATS_CONF_TAIL_SIZE 4
  15155. #define HTT_T2H_STATS_CONF_HDR_SIZE 4
  15156. #define HTT_T2H_STATS_CONF_TLV_HDR_SIZE 4
  15157. #define HTT_T2H_STATS_CONF_TLV_TYPE_M 0x0000001f
  15158. #define HTT_T2H_STATS_CONF_TLV_TYPE_S 0
  15159. #define HTT_T2H_STATS_CONF_TLV_STATUS_M 0x000000e0
  15160. #define HTT_T2H_STATS_CONF_TLV_STATUS_S 5
  15161. #define HTT_T2H_STATS_CONF_TLV_LENGTH_M 0xffff0000
  15162. #define HTT_T2H_STATS_CONF_TLV_LENGTH_S 16
  15163. #define HTT_T2H_STATS_CONF_TLV_TYPE_SET(word, value) \
  15164. do { \
  15165. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_TYPE, value); \
  15166. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_TYPE_S; \
  15167. } while (0)
  15168. #define HTT_T2H_STATS_CONF_TLV_TYPE_GET(word) \
  15169. (((word) & HTT_T2H_STATS_CONF_TLV_TYPE_M) >> \
  15170. HTT_T2H_STATS_CONF_TLV_TYPE_S)
  15171. #define HTT_T2H_STATS_CONF_TLV_STATUS_SET(word, value) \
  15172. do { \
  15173. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_STATUS, value); \
  15174. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_STATUS_S; \
  15175. } while (0)
  15176. #define HTT_T2H_STATS_CONF_TLV_STATUS_GET(word) \
  15177. (((word) & HTT_T2H_STATS_CONF_TLV_STATUS_M) >> \
  15178. HTT_T2H_STATS_CONF_TLV_STATUS_S)
  15179. #define HTT_T2H_STATS_CONF_TLV_LENGTH_SET(word, value) \
  15180. do { \
  15181. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_LENGTH, value); \
  15182. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_LENGTH_S; \
  15183. } while (0)
  15184. #define HTT_T2H_STATS_CONF_TLV_LENGTH_GET(word) \
  15185. (((word) & HTT_T2H_STATS_CONF_TLV_LENGTH_M) >> \
  15186. HTT_T2H_STATS_CONF_TLV_LENGTH_S)
  15187. #define HL_HTT_FW_RX_DESC_RSVD_SIZE 18
  15188. #define HTT_MAX_AGGR 64
  15189. #define HTT_HL_MAX_AGGR 18
  15190. /**
  15191. * @brief host -> target FRAG DESCRIPTOR/MSDU_EXT DESC bank
  15192. *
  15193. * MSG_TYPE => HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG
  15194. *
  15195. * @details
  15196. * The following field definitions describe the format of the HTT host
  15197. * to target frag_desc/msdu_ext bank configuration message.
  15198. * The message contains the based address and the min and max id of the
  15199. * MSDU_EXT/FRAG_DESC that will be used by the HTT to map MSDU DESC and
  15200. * MSDU_EXT/FRAG_DESC.
  15201. * HTT will use id in HTT descriptor instead sending the frag_desc_ptr.
  15202. * In peregrine the firmware will use fragment_desc_ptr but in WIFI2.0
  15203. * the hardware does the mapping/translation.
  15204. *
  15205. * Total banks that can be configured is configured to 16.
  15206. *
  15207. * This should be called before any TX has be initiated by the HTT
  15208. *
  15209. * |31 16|15 8|7 5|4 0|
  15210. * |------------------------------------------------------------|
  15211. * | DESC_SIZE | NUM_BANKS | RES |SWP|pdev| msg type |
  15212. * |------------------------------------------------------------|
  15213. * | BANK0_BASE_ADDRESS (bits 31:0) |
  15214. #if HTT_PADDR64
  15215. * | BANK0_BASE_ADDRESS (bits 63:32) |
  15216. #endif
  15217. * |------------------------------------------------------------|
  15218. * | ... |
  15219. * |------------------------------------------------------------|
  15220. * | BANK15_BASE_ADDRESS (bits 31:0) |
  15221. #if HTT_PADDR64
  15222. * | BANK15_BASE_ADDRESS (bits 63:32) |
  15223. #endif
  15224. * |------------------------------------------------------------|
  15225. * | BANK0_MAX_ID | BANK0_MIN_ID |
  15226. * |------------------------------------------------------------|
  15227. * | ... |
  15228. * |------------------------------------------------------------|
  15229. * | BANK15_MAX_ID | BANK15_MIN_ID |
  15230. * |------------------------------------------------------------|
  15231. * Header fields:
  15232. * - MSG_TYPE
  15233. * Bits 7:0
  15234. * Value: 0x6 (HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG)
  15235. * for systems with 64-bit format for bus addresses:
  15236. * - BANKx_BASE_ADDRESS_LO
  15237. * Bits 31:0
  15238. * Purpose: Provide a mechanism to specify the base address of the
  15239. * MSDU_EXT bank physical/bus address.
  15240. * Value: lower 4 bytes of MSDU_EXT bank physical / bus address
  15241. * - BANKx_BASE_ADDRESS_HI
  15242. * Bits 31:0
  15243. * Purpose: Provide a mechanism to specify the base address of the
  15244. * MSDU_EXT bank physical/bus address.
  15245. * Value: higher 4 bytes of MSDU_EXT bank physical / bus address
  15246. * for systems with 32-bit format for bus addresses:
  15247. * - BANKx_BASE_ADDRESS
  15248. * Bits 31:0
  15249. * Purpose: Provide a mechanism to specify the base address of the
  15250. * MSDU_EXT bank physical/bus address.
  15251. * Value: MSDU_EXT bank physical / bus address
  15252. * - BANKx_MIN_ID
  15253. * Bits 15:0
  15254. * Purpose: Provide a mechanism to specify the min index that needs to
  15255. * mapped.
  15256. * - BANKx_MAX_ID
  15257. * Bits 31:16
  15258. * Purpose: Provide a mechanism to specify the max index that needs to
  15259. * mapped.
  15260. *
  15261. */
  15262. /** @todo Compress the fields to fit MAX HTT Message size, until then configure to a
  15263. * safe value.
  15264. * @note MAX supported banks is 16.
  15265. */
  15266. #define HTT_TX_MSDU_EXT_BANK_MAX 4
  15267. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_M 0x300
  15268. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_S 8
  15269. #define HTT_H2T_FRAG_DESC_BANK_SWAP_M 0x400
  15270. #define HTT_H2T_FRAG_DESC_BANK_SWAP_S 10
  15271. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M 0xff0000
  15272. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S 16
  15273. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M 0xff000000
  15274. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S 24
  15275. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M 0xffff
  15276. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S 0
  15277. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M 0xffff0000
  15278. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S 16
  15279. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_SET(word, value) \
  15280. do { \
  15281. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_PDEVID, value); \
  15282. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_PDEVID_S); \
  15283. } while (0)
  15284. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_GET(word) \
  15285. (((word) & HTT_H2T_FRAG_DESC_BANK_PDEVID_M) >> HTT_H2T_FRAG_DESC_BANK_PDEVID_S)
  15286. #define HTT_H2T_FRAG_DESC_BANK_SWAP_SET(word, value) \
  15287. do { \
  15288. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_SWAP, value); \
  15289. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_SWAP_S); \
  15290. } while (0)
  15291. #define HTT_H2T_FRAG_DESC_BANK_SWAP_GET(word) \
  15292. (((word) & HTT_H2T_FRAG_DESC_BANK_SWAP_M) >> HTT_H2T_FRAG_DESC_BANK_SWAP_S)
  15293. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_SET(word, value) \
  15294. do { \
  15295. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_NUM_BANKS, value); \
  15296. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S); \
  15297. } while (0)
  15298. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_GET(word) \
  15299. (((word) & HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M) >> HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S)
  15300. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_SET(word, value) \
  15301. do { \
  15302. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_DESC_SIZE, value); \
  15303. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S); \
  15304. } while (0)
  15305. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_GET(word) \
  15306. (((word) & HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M) >> HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S)
  15307. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_SET(word, value) \
  15308. do { \
  15309. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MIN_IDX, value); \
  15310. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S); \
  15311. } while (0)
  15312. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_GET(word) \
  15313. (((word) & HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S)
  15314. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_SET(word, value) \
  15315. do { \
  15316. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MAX_IDX, value); \
  15317. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S); \
  15318. } while (0)
  15319. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_GET(word) \
  15320. (((word) & HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S)
  15321. /*
  15322. * TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T:
  15323. * This macro defines a htt_tx_frag_descXXX_bank_cfg_t in which any physical
  15324. * addresses are stored in a XXX-bit field.
  15325. * This macro is used to define both htt_tx_frag_desc32_bank_cfg_t and
  15326. * htt_tx_frag_desc64_bank_cfg_t structs.
  15327. */
  15328. #define TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T( \
  15329. _paddr_bits_, \
  15330. _paddr__bank_base_address_) \
  15331. PREPACK struct htt_tx_frag_desc ## _paddr_bits_ ## _bank_cfg_t { \
  15332. /** word 0 \
  15333. * msg_type: 8, \
  15334. * pdev_id: 2, \
  15335. * swap: 1, \
  15336. * reserved0: 5, \
  15337. * num_banks: 8, \
  15338. * desc_size: 8; \
  15339. */ \
  15340. A_UINT32 word0; \
  15341. /* \
  15342. * If bank_base_address is 64 bits, the upper / lower halves are stored \
  15343. * in little-endian order (bytes 0-3 in the first A_UINT32, bytes 4-7 in \
  15344. * the second A_UINT32). \
  15345. */ \
  15346. _paddr__bank_base_address_[HTT_TX_MSDU_EXT_BANK_MAX]; \
  15347. A_UINT32 bank_info[HTT_TX_MSDU_EXT_BANK_MAX]; \
  15348. } POSTPACK
  15349. /* define htt_tx_frag_desc32_bank_cfg_t */
  15350. TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(32, HTT_VAR_PADDR32(bank_base_address));
  15351. /* define htt_tx_frag_desc64_bank_cfg_t */
  15352. TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(64, HTT_VAR_PADDR64_LE(bank_base_address));
  15353. /*
  15354. * Make htt_tx_frag_desc_bank_cfg_t be an alias for either
  15355. * htt_tx_frag_desc32_bank_cfg_t or htt_tx_frag_desc64_bank_cfg_t
  15356. */
  15357. #if HTT_PADDR64
  15358. #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc64_bank_cfg_t
  15359. #else
  15360. #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc32_bank_cfg_t
  15361. #endif
  15362. /**
  15363. * @brief target -> host HTT TX Credit total count update message definition
  15364. *
  15365. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND
  15366. *
  15367. *|31 16|15|14 9| 8 |7 0 |
  15368. *|---------------------+--+----------+-------+----------|
  15369. *|cur htt credit delta | Q| reserved | sign | msg type |
  15370. *|------------------------------------------------------|
  15371. *
  15372. * Header fields:
  15373. * - MSG_TYPE
  15374. * Bits 7:0
  15375. * Purpose: identifies this as a htt tx credit delta update message
  15376. * Value: 0xf (HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND)
  15377. * - SIGN
  15378. * Bits 8
  15379. * identifies whether credit delta is positive or negative
  15380. * Value:
  15381. * - 0x0: credit delta is positive, rebalance in some buffers
  15382. * - 0x1: credit delta is negative, rebalance out some buffers
  15383. * - reserved
  15384. * Bits 14:9
  15385. * Value: 0x0
  15386. * - TXQ_GRP
  15387. * Bit 15
  15388. * Purpose: indicates whether any tx queue group information elements
  15389. * are appended to the tx credit update message
  15390. * Value: 0 -> no tx queue group information element is present
  15391. * 1 -> a tx queue group information element immediately follows
  15392. * - DELTA_COUNT
  15393. * Bits 31:16
  15394. * Purpose: Specify current htt credit delta absolute count
  15395. */
  15396. #define HTT_TX_CREDIT_SIGN_BIT_M 0x00000100
  15397. #define HTT_TX_CREDIT_SIGN_BIT_S 8
  15398. #define HTT_TX_CREDIT_TXQ_GRP_M 0x00008000
  15399. #define HTT_TX_CREDIT_TXQ_GRP_S 15
  15400. #define HTT_TX_CREDIT_DELTA_ABS_M 0xffff0000
  15401. #define HTT_TX_CREDIT_DELTA_ABS_S 16
  15402. #define HTT_TX_CREDIT_SIGN_BIT_SET(word, value) \
  15403. do { \
  15404. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_SIGN_BIT, value); \
  15405. (word) |= (value) << HTT_TX_CREDIT_SIGN_BIT_S; \
  15406. } while (0)
  15407. #define HTT_TX_CREDIT_SIGN_BIT_GET(word) \
  15408. (((word) & HTT_TX_CREDIT_SIGN_BIT_M) >> HTT_TX_CREDIT_SIGN_BIT_S)
  15409. #define HTT_TX_CREDIT_TXQ_GRP_SET(word, value) \
  15410. do { \
  15411. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_TXQ_GRP, value); \
  15412. (word) |= (value) << HTT_TX_CREDIT_TXQ_GRP_S; \
  15413. } while (0)
  15414. #define HTT_TX_CREDIT_TXQ_GRP_GET(word) \
  15415. (((word) & HTT_TX_CREDIT_TXQ_GRP_M) >> HTT_TX_CREDIT_TXQ_GRP_S)
  15416. #define HTT_TX_CREDIT_DELTA_ABS_SET(word, value) \
  15417. do { \
  15418. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_DELTA_ABS, value); \
  15419. (word) |= (value) << HTT_TX_CREDIT_DELTA_ABS_S; \
  15420. } while (0)
  15421. #define HTT_TX_CREDIT_DELTA_ABS_GET(word) \
  15422. (((word) & HTT_TX_CREDIT_DELTA_ABS_M) >> HTT_TX_CREDIT_DELTA_ABS_S)
  15423. #define HTT_TX_CREDIT_MSG_BYTES 4
  15424. #define HTT_TX_CREDIT_SIGN_BIT_POSITIVE 0x0
  15425. #define HTT_TX_CREDIT_SIGN_BIT_NEGATIVE 0x1
  15426. /**
  15427. * @brief HTT WDI_IPA Operation Response Message
  15428. *
  15429. * MSG_TYPE => HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE
  15430. *
  15431. * @details
  15432. * HTT WDI_IPA Operation Response message is sent by target
  15433. * to host confirming suspend or resume operation.
  15434. * |31 24|23 16|15 8|7 0|
  15435. * |----------------+----------------+----------------+----------------|
  15436. * | op_code | Rsvd | msg_type |
  15437. * |-------------------------------------------------------------------|
  15438. * | Rsvd | Response len |
  15439. * |-------------------------------------------------------------------|
  15440. * | |
  15441. * | Response-type specific info |
  15442. * | |
  15443. * | |
  15444. * |-------------------------------------------------------------------|
  15445. * Header fields:
  15446. * - MSG_TYPE
  15447. * Bits 7:0
  15448. * Purpose: Identifies this as WDI_IPA Operation Response message
  15449. * value: = 0x14 (HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE)
  15450. * - OP_CODE
  15451. * Bits 31:16
  15452. * Purpose: Identifies the operation target is responding to (e.g. TX suspend)
  15453. * value: = enum htt_wdi_ipa_op_code
  15454. * - RSP_LEN
  15455. * Bits 16:0
  15456. * Purpose: length for the response-type specific info
  15457. * value: = length in bytes for response-type specific info
  15458. * For example, if OP_CODE == HTT_WDI_IPA_OPCODE_DBG_STATS, the
  15459. * length value will be sizeof(struct wlan_wdi_ipa_dbg_stats_t).
  15460. */
  15461. PREPACK struct htt_wdi_ipa_op_response_t
  15462. {
  15463. /* DWORD 0: flags and meta-data */
  15464. A_UINT32
  15465. msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
  15466. reserved1: 8,
  15467. op_code: 16;
  15468. A_UINT32
  15469. rsp_len: 16,
  15470. reserved2: 16;
  15471. } POSTPACK;
  15472. #define HTT_WDI_IPA_OP_RESPONSE_SZ 8 /* bytes */
  15473. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M 0xffff0000
  15474. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S 16
  15475. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M 0x0000ffff
  15476. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S 0
  15477. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_GET(_var) \
  15478. (((_var) & HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M) >> HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)
  15479. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_SET(_var, _val) \
  15480. do { \
  15481. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_OP_CODE, _val); \
  15482. ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)); \
  15483. } while (0)
  15484. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_GET(_var) \
  15485. (((_var) & HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M) >> HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)
  15486. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_SET(_var, _val) \
  15487. do { \
  15488. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_RSP_LEN, _val); \
  15489. ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)); \
  15490. } while (0)
  15491. enum htt_phy_mode {
  15492. htt_phy_mode_11a = 0,
  15493. htt_phy_mode_11g = 1,
  15494. htt_phy_mode_11b = 2,
  15495. htt_phy_mode_11g_only = 3,
  15496. htt_phy_mode_11na_ht20 = 4,
  15497. htt_phy_mode_11ng_ht20 = 5,
  15498. htt_phy_mode_11na_ht40 = 6,
  15499. htt_phy_mode_11ng_ht40 = 7,
  15500. htt_phy_mode_11ac_vht20 = 8,
  15501. htt_phy_mode_11ac_vht40 = 9,
  15502. htt_phy_mode_11ac_vht80 = 10,
  15503. htt_phy_mode_11ac_vht20_2g = 11,
  15504. htt_phy_mode_11ac_vht40_2g = 12,
  15505. htt_phy_mode_11ac_vht80_2g = 13,
  15506. htt_phy_mode_11ac_vht80_80 = 14, /* 80+80 */
  15507. htt_phy_mode_11ac_vht160 = 15,
  15508. htt_phy_mode_max,
  15509. };
  15510. /**
  15511. * @brief target -> host HTT channel change indication
  15512. *
  15513. * MSG_TYPE => HTT_T2H_MSG_TYPE_CHAN_CHANGE
  15514. *
  15515. * @details
  15516. * Specify when a channel change occurs.
  15517. * This allows the host to precisely determine which rx frames arrived
  15518. * on the old channel and which rx frames arrived on the new channel.
  15519. *
  15520. *|31 |7 0 |
  15521. *|-------------------------------------------+----------|
  15522. *| reserved | msg type |
  15523. *|------------------------------------------------------|
  15524. *| primary_chan_center_freq_mhz |
  15525. *|------------------------------------------------------|
  15526. *| contiguous_chan1_center_freq_mhz |
  15527. *|------------------------------------------------------|
  15528. *| contiguous_chan2_center_freq_mhz |
  15529. *|------------------------------------------------------|
  15530. *| phy_mode |
  15531. *|------------------------------------------------------|
  15532. *
  15533. * Header fields:
  15534. * - MSG_TYPE
  15535. * Bits 7:0
  15536. * Purpose: identifies this as a htt channel change indication message
  15537. * Value: 0x15 (HTT_T2H_MSG_TYPE_CHAN_CHANGE)
  15538. * - PRIMARY_CHAN_CENTER_FREQ_MHZ
  15539. * Bits 31:0
  15540. * Purpose: identify the (center of the) new 20 MHz primary channel
  15541. * Value: center frequency of the 20 MHz primary channel, in MHz units
  15542. * - CONTIG_CHAN1_CENTER_FREQ_MHZ
  15543. * Bits 31:0
  15544. * Purpose: identify the (center of the) contiguous frequency range
  15545. * comprising the new channel.
  15546. * For example, if the new channel is a 80 MHz channel extending
  15547. * 60 MHz beyond the primary channel, this field would be 30 larger
  15548. * than the primary channel center frequency field.
  15549. * Value: center frequency of the contiguous frequency range comprising
  15550. * the full channel in MHz units
  15551. * (80+80 channels also use the CONTIG_CHAN2 field)
  15552. * - CONTIG_CHAN2_CENTER_FREQ_MHZ
  15553. * Bits 31:0
  15554. * Purpose: Identify the (center of the) 80 MHz extension frequency range
  15555. * within a VHT 80+80 channel.
  15556. * This field is only relevant for VHT 80+80 channels.
  15557. * Value: center frequency of the 80 MHz extension channel in a VHT 80+80
  15558. * channel (arbitrary value for cases besides VHT 80+80)
  15559. * - PHY_MODE
  15560. * Bits 31:0
  15561. * Purpose: specify the PHY channel's type (legacy vs. HT vs. VHT), width,
  15562. * and band
  15563. * Value: htt_phy_mode enum value
  15564. */
  15565. PREPACK struct htt_chan_change_t
  15566. {
  15567. /* DWORD 0: flags and meta-data */
  15568. A_UINT32
  15569. msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
  15570. reserved1: 24;
  15571. A_UINT32 primary_chan_center_freq_mhz;
  15572. A_UINT32 contig_chan1_center_freq_mhz;
  15573. A_UINT32 contig_chan2_center_freq_mhz;
  15574. A_UINT32 phy_mode;
  15575. } POSTPACK;
  15576. /*
  15577. * Due to historical / backwards-compatibility reasons, maintain the
  15578. * below htt_chan_change_msg struct definition, which needs to be
  15579. * consistent with the above htt_chan_change_t struct definition
  15580. * (aside from the htt_chan_change_t definition including the msg_type
  15581. * dword within the message, and the htt_chan_change_msg only containing
  15582. * the payload of the message that follows the msg_type dword).
  15583. */
  15584. PREPACK struct htt_chan_change_msg {
  15585. A_UINT32 chan_mhz; /* frequency in mhz */
  15586. A_UINT32 band_center_freq1; /* Center frequency 1 in MHz */
  15587. A_UINT32 band_center_freq2; /* Center frequency 2 in MHz - valid only for 11acvht 80plus80 mode*/
  15588. A_UINT32 chan_mode; /* WLAN_PHY_MODE of the channel defined in wlan_defs.h */
  15589. } POSTPACK;
  15590. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M 0xffffffff
  15591. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S 0
  15592. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M 0xffffffff
  15593. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S 0
  15594. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M 0xffffffff
  15595. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S 0
  15596. #define HTT_CHAN_CHANGE_PHY_MODE_M 0xffffffff
  15597. #define HTT_CHAN_CHANGE_PHY_MODE_S 0
  15598. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_SET(word, value) \
  15599. do { \
  15600. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ, value);\
  15601. (word) |= (value) << HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S; \
  15602. } while (0)
  15603. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_GET(word) \
  15604. (((word) & HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M) \
  15605. >> HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S)
  15606. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_SET(word, value) \
  15607. do { \
  15608. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ, value);\
  15609. (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S; \
  15610. } while (0)
  15611. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_GET(word) \
  15612. (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M) \
  15613. >> HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S)
  15614. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_SET(word, value) \
  15615. do { \
  15616. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ, value);\
  15617. (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S; \
  15618. } while (0)
  15619. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_GET(word) \
  15620. (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M) \
  15621. >> HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S)
  15622. #define HTT_CHAN_CHANGE_PHY_MODE_SET(word, value) \
  15623. do { \
  15624. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PHY_MODE, value);\
  15625. (word) |= (value) << HTT_CHAN_CHANGE_PHY_MODE_S; \
  15626. } while (0)
  15627. #define HTT_CHAN_CHANGE_PHY_MODE_GET(word) \
  15628. (((word) & HTT_CHAN_CHANGE_PHY_MODE_M) \
  15629. >> HTT_CHAN_CHANGE_PHY_MODE_S)
  15630. #define HTT_CHAN_CHANGE_BYTES sizeof(struct htt_chan_change_t)
  15631. /**
  15632. * @brief rx offload packet error message
  15633. *
  15634. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR
  15635. *
  15636. * @details
  15637. * HTT_RX_OFLD_PKT_ERR message is sent by target to host to indicate err
  15638. * of target payload like mic err.
  15639. *
  15640. * |31 24|23 16|15 8|7 0|
  15641. * |----------------+----------------+----------------+----------------|
  15642. * | tid | vdev_id | msg_sub_type | msg_type |
  15643. * |-------------------------------------------------------------------|
  15644. * : (sub-type dependent content) :
  15645. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
  15646. * Header fields:
  15647. * - msg_type
  15648. * Bits 7:0
  15649. * Purpose: Identifies this as HTT_RX_OFLD_PKT_ERR message
  15650. * value: 0x16 (HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR)
  15651. * - msg_sub_type
  15652. * Bits 15:8
  15653. * Purpose: Identifies which type of rx error is reported by this message
  15654. * value: htt_rx_ofld_pkt_err_type
  15655. * - vdev_id
  15656. * Bits 23:16
  15657. * Purpose: Identifies which vdev received the erroneous rx frame
  15658. * value:
  15659. * - tid
  15660. * Bits 31:24
  15661. * Purpose: Identifies the traffic type of the rx frame
  15662. * value:
  15663. *
  15664. * - The payload fields used if the sub-type == MIC error are shown below.
  15665. * Note - MIC err is per MSDU, while PN is per MPDU.
  15666. * The FW will discard the whole MPDU if any MSDU within the MPDU is marked
  15667. * with MIC err in A-MSDU case, so FW will send only one HTT message
  15668. * with the PN of this MPDU attached to indicate MIC err for one MPDU
  15669. * instead of sending separate HTT messages for each wrong MSDU within
  15670. * the MPDU.
  15671. *
  15672. * |31 24|23 16|15 8|7 0|
  15673. * |----------------+----------------+----------------+----------------|
  15674. * | Rsvd | key_id | peer_id |
  15675. * |-------------------------------------------------------------------|
  15676. * | receiver MAC addr 31:0 |
  15677. * |-------------------------------------------------------------------|
  15678. * | Rsvd | receiver MAC addr 47:32 |
  15679. * |-------------------------------------------------------------------|
  15680. * | transmitter MAC addr 31:0 |
  15681. * |-------------------------------------------------------------------|
  15682. * | Rsvd | transmitter MAC addr 47:32 |
  15683. * |-------------------------------------------------------------------|
  15684. * | PN 31:0 |
  15685. * |-------------------------------------------------------------------|
  15686. * | Rsvd | PN 47:32 |
  15687. * |-------------------------------------------------------------------|
  15688. * - peer_id
  15689. * Bits 15:0
  15690. * Purpose: identifies which peer is frame is from
  15691. * value:
  15692. * - key_id
  15693. * Bits 23:16
  15694. * Purpose: identifies key_id of rx frame
  15695. * value:
  15696. * - RA_31_0 (receiver MAC addr 31:0)
  15697. * Bits 31:0
  15698. * Purpose: identifies by MAC address which vdev received the frame
  15699. * value: MAC address lower 4 bytes
  15700. * - RA_47_32 (receiver MAC addr 47:32)
  15701. * Bits 15:0
  15702. * Purpose: identifies by MAC address which vdev received the frame
  15703. * value: MAC address upper 2 bytes
  15704. * - TA_31_0 (transmitter MAC addr 31:0)
  15705. * Bits 31:0
  15706. * Purpose: identifies by MAC address which peer transmitted the frame
  15707. * value: MAC address lower 4 bytes
  15708. * - TA_47_32 (transmitter MAC addr 47:32)
  15709. * Bits 15:0
  15710. * Purpose: identifies by MAC address which peer transmitted the frame
  15711. * value: MAC address upper 2 bytes
  15712. * - PN_31_0
  15713. * Bits 31:0
  15714. * Purpose: Identifies pn of rx frame
  15715. * value: PN lower 4 bytes
  15716. * - PN_47_32
  15717. * Bits 15:0
  15718. * Purpose: Identifies pn of rx frame
  15719. * value:
  15720. * TKIP or CCMP: PN upper 2 bytes
  15721. * WAPI: PN bytes 6:5 (bytes 15:7 not included in this message)
  15722. */
  15723. enum htt_rx_ofld_pkt_err_type {
  15724. HTT_RX_OFLD_PKT_ERR_TYPE_NONE = 0,
  15725. HTT_RX_OFLD_PKT_ERR_TYPE_MIC_ERR,
  15726. };
  15727. /* definition for HTT_RX_OFLD_PKT_ERR msg hdr */
  15728. #define HTT_RX_OFLD_PKT_ERR_HDR_BYTES 4
  15729. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M 0x0000ff00
  15730. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S 8
  15731. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_M 0x00ff0000
  15732. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_S 16
  15733. #define HTT_RX_OFLD_PKT_ERR_TID_M 0xff000000
  15734. #define HTT_RX_OFLD_PKT_ERR_TID_S 24
  15735. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_GET(_var) \
  15736. (((_var) & HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M) \
  15737. >> HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)
  15738. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_SET(_var, _val) \
  15739. do { \
  15740. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE, _val); \
  15741. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)); \
  15742. } while (0)
  15743. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_GET(_var) \
  15744. (((_var) & HTT_RX_OFLD_PKT_ERR_VDEV_ID_M) >> HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)
  15745. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_SET(_var, _val) \
  15746. do { \
  15747. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_VDEV_ID, _val); \
  15748. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)); \
  15749. } while (0)
  15750. #define HTT_RX_OFLD_PKT_ERR_TID_GET(_var) \
  15751. (((_var) & HTT_RX_OFLD_PKT_ERR_TID_M) >> HTT_RX_OFLD_PKT_ERR_TID_S)
  15752. #define HTT_RX_OFLD_PKT_ERR_TID_SET(_var, _val) \
  15753. do { \
  15754. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_TID, _val); \
  15755. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_TID_S)); \
  15756. } while (0)
  15757. /* definition for HTT_RX_OFLD_PKT_ERR_MIC_ERR msg sub-type payload */
  15758. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_BYTES 28
  15759. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M 0x0000ffff
  15760. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S 0
  15761. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M 0x00ff0000
  15762. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S 16
  15763. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M 0xffffffff
  15764. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S 0
  15765. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M 0x0000ffff
  15766. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S 0
  15767. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M 0xffffffff
  15768. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S 0
  15769. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M 0x0000ffff
  15770. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S 0
  15771. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M 0xffffffff
  15772. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S 0
  15773. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M 0x0000ffff
  15774. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S 0
  15775. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_GET(_var) \
  15776. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M) >> \
  15777. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)
  15778. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_SET(_var, _val) \
  15779. do { \
  15780. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID, _val); \
  15781. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)); \
  15782. } while (0)
  15783. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_GET(_var) \
  15784. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M) >> \
  15785. HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)
  15786. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_SET(_var, _val) \
  15787. do { \
  15788. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID, _val); \
  15789. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)); \
  15790. } while (0)
  15791. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_GET(_var) \
  15792. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M) >> \
  15793. HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)
  15794. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_SET(_var, _val) \
  15795. do { \
  15796. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0, _val); \
  15797. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)); \
  15798. } while (0)
  15799. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_GET(_var) \
  15800. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M) >> \
  15801. HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)
  15802. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_SET(_var, _val) \
  15803. do { \
  15804. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32, _val); \
  15805. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)); \
  15806. } while (0)
  15807. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_GET(_var) \
  15808. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M) >> \
  15809. HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)
  15810. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_SET(_var, _val) \
  15811. do { \
  15812. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0, _val); \
  15813. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)); \
  15814. } while (0)
  15815. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_GET(_var) \
  15816. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M) >> \
  15817. HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)
  15818. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_SET(_var, _val) \
  15819. do { \
  15820. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32, _val); \
  15821. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)); \
  15822. } while (0)
  15823. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_GET(_var) \
  15824. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M) >> \
  15825. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)
  15826. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_SET(_var, _val) \
  15827. do { \
  15828. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0, _val); \
  15829. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)); \
  15830. } while (0)
  15831. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_GET(_var) \
  15832. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M) >> \
  15833. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)
  15834. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_SET(_var, _val) \
  15835. do { \
  15836. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32, _val); \
  15837. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)); \
  15838. } while (0)
  15839. /**
  15840. * @brief target -> host peer rate report message
  15841. *
  15842. * MSG_TYPE => HTT_T2H_MSG_TYPE_RATE_REPORT
  15843. *
  15844. * @details
  15845. * HTT_T2H_MSG_TYPE_RATE_REPORT message is sent by target to host to indicate the
  15846. * justified rate of all the peers.
  15847. *
  15848. * |31 24|23 16|15 8|7 0|
  15849. * |----------------+----------------+----------------+----------------|
  15850. * | peer_count | | msg_type |
  15851. * |-------------------------------------------------------------------|
  15852. * : Payload (variant number of peer rate report) :
  15853. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
  15854. * Header fields:
  15855. * - msg_type
  15856. * Bits 7:0
  15857. * Purpose: Identifies this as HTT_T2H_MSG_TYPE_RATE_REPORT message.
  15858. * value: 0x17 (HTT_T2H_MSG_TYPE_RATE_REPORT)
  15859. * - reserved
  15860. * Bits 15:8
  15861. * Purpose:
  15862. * value:
  15863. * - peer_count
  15864. * Bits 31:16
  15865. * Purpose: Specify how many peer rate report elements are present in the payload.
  15866. * value:
  15867. *
  15868. * Payload:
  15869. * There are variant number of peer rate report follow the first 32 bits.
  15870. * The peer rate report is defined as follows.
  15871. *
  15872. * |31 20|19 16|15 0|
  15873. * |-----------------------+---------+---------------------------------|-
  15874. * | reserved | phy | peer_id | \
  15875. * |-------------------------------------------------------------------| -> report #0
  15876. * | rate | /
  15877. * |-----------------------+---------+---------------------------------|-
  15878. * | reserved | phy | peer_id | \
  15879. * |-------------------------------------------------------------------| -> report #1
  15880. * | rate | /
  15881. * |-----------------------+---------+---------------------------------|-
  15882. * | reserved | phy | peer_id | \
  15883. * |-------------------------------------------------------------------| -> report #2
  15884. * | rate | /
  15885. * |-------------------------------------------------------------------|-
  15886. * : :
  15887. * : :
  15888. * : :
  15889. * :-------------------------------------------------------------------:
  15890. *
  15891. * - peer_id
  15892. * Bits 15:0
  15893. * Purpose: identify the peer
  15894. * value:
  15895. * - phy
  15896. * Bits 19:16
  15897. * Purpose: identify which phy is in use
  15898. * value: 0=11b, 1=11a/g, 2=11n, 3=11ac.
  15899. * Please see enum htt_peer_report_phy_type for detail.
  15900. * - reserved
  15901. * Bits 31:20
  15902. * Purpose:
  15903. * value:
  15904. * - rate
  15905. * Bits 31:0
  15906. * Purpose: represent the justified rate of the peer specified by peer_id
  15907. * value:
  15908. */
  15909. enum htt_peer_rate_report_phy_type {
  15910. HTT_PEER_RATE_REPORT_11B = 0,
  15911. HTT_PEER_RATE_REPORT_11A_G,
  15912. HTT_PEER_RATE_REPORT_11N,
  15913. HTT_PEER_RATE_REPORT_11AC,
  15914. };
  15915. #define HTT_PEER_RATE_REPORT_SIZE 8
  15916. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M 0xffff0000
  15917. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S 16
  15918. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_M 0x0000ffff
  15919. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_S 0
  15920. #define HTT_PEER_RATE_REPORT_MSG_PHY_M 0x000f0000
  15921. #define HTT_PEER_RATE_REPORT_MSG_PHY_S 16
  15922. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_GET(_var) \
  15923. (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M) \
  15924. >> HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)
  15925. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_SET(_var, _val) \
  15926. do { \
  15927. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_COUNT, _val); \
  15928. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)); \
  15929. } while (0)
  15930. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_GET(_var) \
  15931. (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_ID_M) \
  15932. >> HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)
  15933. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_SET(_var, _val) \
  15934. do { \
  15935. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_ID, _val); \
  15936. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)); \
  15937. } while (0)
  15938. #define HTT_PEER_RATE_REPORT_MSG_PHY_GET(_var) \
  15939. (((_var) & HTT_PEER_RATE_REPORT_MSG_PHY_M) \
  15940. >> HTT_PEER_RATE_REPORT_MSG_PHY_S)
  15941. #define HTT_PEER_RATE_REPORT_MSG_PHY_SET(_var, _val) \
  15942. do { \
  15943. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PHY, _val); \
  15944. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PHY_S)); \
  15945. } while (0)
  15946. /**
  15947. * @brief target -> host flow pool map message
  15948. *
  15949. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_MAP
  15950. *
  15951. * @details
  15952. * HTT_T2H_MSG_TYPE_FLOW_POOL_MAP message is sent by the target when setting up
  15953. * a flow of descriptors.
  15954. *
  15955. * This message is in TLV format and indicates the parameters to be setup a
  15956. * flow in the host. Each entry indicates that a particular flow ID is ready to
  15957. * receive descriptors from a specified pool.
  15958. *
  15959. * The message would appear as follows:
  15960. *
  15961. * |31 24|23 16|15 8|7 0|
  15962. * |----------------+----------------+----------------+----------------|
  15963. * header | reserved | num_flows | msg_type |
  15964. * |-------------------------------------------------------------------|
  15965. * | |
  15966. * : payload :
  15967. * | |
  15968. * |-------------------------------------------------------------------|
  15969. *
  15970. * The header field is one DWORD long and is interpreted as follows:
  15971. * b'0:7 - msg_type: Set to 0x18 (HTT_T2H_MSG_TYPE_FLOW_POOL_MAP)
  15972. * b'8-15 - num_flows: This will indicate the number of flows being setup in
  15973. * this message
  15974. * b'16-31 - reserved: These bits are reserved for future use
  15975. *
  15976. * Payload:
  15977. * The payload would contain multiple objects of the following structure. Each
  15978. * object represents a flow.
  15979. *
  15980. * |31 24|23 16|15 8|7 0|
  15981. * |----------------+----------------+----------------+----------------|
  15982. * header | reserved | num_flows | msg_type |
  15983. * |-------------------------------------------------------------------|
  15984. * payload0| flow_type |
  15985. * |-------------------------------------------------------------------|
  15986. * | flow_id |
  15987. * |-------------------------------------------------------------------|
  15988. * | reserved0 | flow_pool_id |
  15989. * |-------------------------------------------------------------------|
  15990. * | reserved1 | flow_pool_size |
  15991. * |-------------------------------------------------------------------|
  15992. * | reserved2 |
  15993. * |-------------------------------------------------------------------|
  15994. * payload1| flow_type |
  15995. * |-------------------------------------------------------------------|
  15996. * | flow_id |
  15997. * |-------------------------------------------------------------------|
  15998. * | reserved0 | flow_pool_id |
  15999. * |-------------------------------------------------------------------|
  16000. * | reserved1 | flow_pool_size |
  16001. * |-------------------------------------------------------------------|
  16002. * | reserved2 |
  16003. * |-------------------------------------------------------------------|
  16004. * | . |
  16005. * | . |
  16006. * | . |
  16007. * |-------------------------------------------------------------------|
  16008. *
  16009. * Each payload is 5 DWORDS long and is interpreted as follows:
  16010. * dword0 - b'0:31 - flow_type: This indicates the type of the entity to which
  16011. * this flow is associated. It can be VDEV, peer,
  16012. * or tid (AC). Based on enum htt_flow_type.
  16013. *
  16014. * dword1 - b'0:31 - flow_id: Identifier for the flow corresponding to this
  16015. * object. For flow_type vdev it is set to the
  16016. * vdevid, for peer it is peerid and for tid, it is
  16017. * tid_num.
  16018. *
  16019. * dword2 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being used
  16020. * in the host for this flow
  16021. * b'16:31 - reserved0: This field in reserved for the future. In case
  16022. * we have a hierarchical implementation (HCM) of
  16023. * pools, it can be used to indicate the ID of the
  16024. * parent-pool.
  16025. *
  16026. * dword3 - b'0:15 - flow_pool_size: Size of the pool in number of descriptors.
  16027. * Descriptors for this flow will be
  16028. * allocated from this pool in the host.
  16029. * b'16:31 - reserved1: This field in reserved for the future. In case
  16030. * we have a hierarchical implementation of pools,
  16031. * it can be used to indicate the max number of
  16032. * descriptors in the pool. The b'0:15 can be used
  16033. * to indicate min number of descriptors in the
  16034. * HCM scheme.
  16035. *
  16036. * dword4 - b'0:31 - reserved2: This field in reserved for the future. In case
  16037. * we have a hierarchical implementation of pools,
  16038. * b'0:15 can be used to indicate the
  16039. * priority-based borrowing (PBB) threshold of
  16040. * the flow's pool. The b'16:31 are still left
  16041. * reserved.
  16042. */
  16043. enum htt_flow_type {
  16044. FLOW_TYPE_VDEV = 0,
  16045. /* Insert new flow types above this line */
  16046. };
  16047. PREPACK struct htt_flow_pool_map_payload_t {
  16048. A_UINT32 flow_type;
  16049. A_UINT32 flow_id;
  16050. A_UINT32 flow_pool_id:16,
  16051. reserved0:16;
  16052. A_UINT32 flow_pool_size:16,
  16053. reserved1:16;
  16054. A_UINT32 reserved2;
  16055. } POSTPACK;
  16056. #define HTT_FLOW_POOL_MAP_HEADER_SZ (sizeof(A_UINT32))
  16057. #define HTT_FLOW_POOL_MAP_PAYLOAD_SZ \
  16058. (sizeof(struct htt_flow_pool_map_payload_t))
  16059. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_M 0x0000ff00
  16060. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_S 8
  16061. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_M 0xffffffff
  16062. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_S 0
  16063. #define HTT_FLOW_POOL_MAP_FLOW_ID_M 0xffffffff
  16064. #define HTT_FLOW_POOL_MAP_FLOW_ID_S 0
  16065. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M 0x0000ffff
  16066. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S 0
  16067. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M 0x0000ffff
  16068. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S 0
  16069. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_GET(_var) \
  16070. (((_var) & HTT_FLOW_POOL_MAP_NUM_FLOWS_M) >> HTT_FLOW_POOL_MAP_NUM_FLOWS_S)
  16071. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_GET(_var) \
  16072. (((_var) & HTT_FLOW_POOL_MAP_FLOW_TYPE_M) >> HTT_FLOW_POOL_MAP_FLOW_TYPE_S)
  16073. #define HTT_FLOW_POOL_MAP_FLOW_ID_GET(_var) \
  16074. (((_var) & HTT_FLOW_POOL_MAP_FLOW_ID_M) >> HTT_FLOW_POOL_MAP_FLOW_ID_S)
  16075. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_GET(_var) \
  16076. (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M) >> \
  16077. HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)
  16078. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_GET(_var) \
  16079. (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M) >> \
  16080. HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)
  16081. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_SET(_var, _val) \
  16082. do { \
  16083. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_NUM_FLOWS, _val); \
  16084. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_NUM_FLOWS_S)); \
  16085. } while (0)
  16086. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_SET(_var, _val) \
  16087. do { \
  16088. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_TYPE, _val); \
  16089. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_TYPE_S)); \
  16090. } while (0)
  16091. #define HTT_FLOW_POOL_MAP_FLOW_ID_SET(_var, _val) \
  16092. do { \
  16093. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_ID, _val); \
  16094. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_ID_S)); \
  16095. } while (0)
  16096. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_SET(_var, _val) \
  16097. do { \
  16098. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_ID, _val); \
  16099. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)); \
  16100. } while (0)
  16101. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_SET(_var, _val) \
  16102. do { \
  16103. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE, _val); \
  16104. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)); \
  16105. } while (0)
  16106. /**
  16107. * @brief target -> host flow pool unmap message
  16108. *
  16109. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
  16110. *
  16111. * @details
  16112. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP message is sent by the target when tearing
  16113. * down a flow of descriptors.
  16114. * This message indicates that for the flow (whose ID is provided) is wanting
  16115. * to stop receiving descriptors. This flow ID corresponds to the ID of the
  16116. * pool of descriptors from where descriptors are being allocated for this
  16117. * flow. When a flow (and its pool) are unmapped, all the child-pools will also
  16118. * be unmapped by the host.
  16119. *
  16120. * The message would appear as follows:
  16121. *
  16122. * |31 24|23 16|15 8|7 0|
  16123. * |----------------+----------------+----------------+----------------|
  16124. * | reserved0 | msg_type |
  16125. * |-------------------------------------------------------------------|
  16126. * | flow_type |
  16127. * |-------------------------------------------------------------------|
  16128. * | flow_id |
  16129. * |-------------------------------------------------------------------|
  16130. * | reserved1 | flow_pool_id |
  16131. * |-------------------------------------------------------------------|
  16132. *
  16133. * The message is interpreted as follows:
  16134. * dword0 - b'0:7 - msg_type: This will be set to 0x19
  16135. * (HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP)
  16136. * b'8:31 - reserved0: Reserved for future use
  16137. *
  16138. * dword1 - b'0:31 - flow_type: This indicates the type of the entity to which
  16139. * this flow is associated. It can be VDEV, peer,
  16140. * or tid (AC). Based on enum htt_flow_type.
  16141. *
  16142. * dword2 - b'0:31 - flow_id: Identifier for the flow corresponding to this
  16143. * object. For flow_type vdev it is set to the
  16144. * vdevid, for peer it is peerid and for tid, it is
  16145. * tid_num.
  16146. *
  16147. * dword3 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being
  16148. * used in the host for this flow
  16149. * b'16:31 - reserved0: This field in reserved for the future.
  16150. *
  16151. */
  16152. PREPACK struct htt_flow_pool_unmap_t {
  16153. A_UINT32 msg_type:8,
  16154. reserved0:24;
  16155. A_UINT32 flow_type;
  16156. A_UINT32 flow_id;
  16157. A_UINT32 flow_pool_id:16,
  16158. reserved1:16;
  16159. } POSTPACK;
  16160. #define HTT_FLOW_POOL_UNMAP_SZ (sizeof(struct htt_flow_pool_unmap_t))
  16161. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M 0xffffffff
  16162. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S 0
  16163. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_M 0xffffffff
  16164. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_S 0
  16165. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M 0x0000ffff
  16166. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S 0
  16167. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_GET(_var) \
  16168. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M) >> \
  16169. HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)
  16170. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_GET(_var) \
  16171. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_ID_M) >> HTT_FLOW_POOL_UNMAP_FLOW_ID_S)
  16172. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_GET(_var) \
  16173. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M) >> \
  16174. HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)
  16175. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_SET(_var, _val) \
  16176. do { \
  16177. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_TYPE, _val); \
  16178. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)); \
  16179. } while (0)
  16180. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_SET(_var, _val) \
  16181. do { \
  16182. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_ID, _val); \
  16183. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_ID_S)); \
  16184. } while (0)
  16185. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_SET(_var, _val) \
  16186. do { \
  16187. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID, _val); \
  16188. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)); \
  16189. } while (0)
  16190. /**
  16191. * @brief target -> host SRING setup done message
  16192. *
  16193. * MSG_TYPE => HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
  16194. *
  16195. * @details
  16196. * HTT_T2H_MSG_TYPE_SRING_SETUP_DONE message is sent by the target when
  16197. * SRNG ring setup is done
  16198. *
  16199. * This message indicates whether the last setup operation is successful.
  16200. * It will be sent to host when host set respose_required bit in
  16201. * HTT_H2T_MSG_TYPE_SRING_SETUP.
  16202. * The message would appear as follows:
  16203. *
  16204. * |31 24|23 16|15 8|7 0|
  16205. * |--------------- +----------------+----------------+----------------|
  16206. * | setup_status | ring_id | pdev_id | msg_type |
  16207. * |-------------------------------------------------------------------|
  16208. *
  16209. * The message is interpreted as follows:
  16210. * dword0 - b'0:7 - msg_type: This will be set to 0x1a
  16211. * (HTT_T2H_MSG_TYPE_SRING_SETUP_DONE)
  16212. * b'8:15 - pdev_id:
  16213. * 0 (for rings at SOC/UMAC level),
  16214. * 1/2/3 mac id (for rings at LMAC level)
  16215. * b'16:23 - ring_id: Identify the ring which is set up
  16216. * More details can be got from enum htt_srng_ring_id
  16217. * b'24:31 - setup_status: Indicate status of setup operation
  16218. * Refer to htt_ring_setup_status
  16219. */
  16220. PREPACK struct htt_sring_setup_done_t {
  16221. A_UINT32 msg_type: 8,
  16222. pdev_id: 8,
  16223. ring_id: 8,
  16224. setup_status: 8;
  16225. } POSTPACK;
  16226. enum htt_ring_setup_status {
  16227. htt_ring_setup_status_ok = 0,
  16228. htt_ring_setup_status_error,
  16229. };
  16230. #define HTT_SRING_SETUP_DONE_SZ (sizeof(struct htt_sring_setup_done_t))
  16231. #define HTT_SRING_SETUP_DONE_PDEV_ID_M 0x0000ff00
  16232. #define HTT_SRING_SETUP_DONE_PDEV_ID_S 8
  16233. #define HTT_SRING_SETUP_DONE_PDEV_ID_GET(_var) \
  16234. (((_var) & HTT_SRING_SETUP_DONE_PDEV_ID_M) >> \
  16235. HTT_SRING_SETUP_DONE_PDEV_ID_S)
  16236. #define HTT_SRING_SETUP_DONE_PDEV_ID_SET(_var, _val) \
  16237. do { \
  16238. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_PDEV_ID, _val); \
  16239. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_PDEV_ID_S)); \
  16240. } while (0)
  16241. #define HTT_SRING_SETUP_DONE_RING_ID_M 0x00ff0000
  16242. #define HTT_SRING_SETUP_DONE_RING_ID_S 16
  16243. #define HTT_SRING_SETUP_DONE_RING_ID_GET(_var) \
  16244. (((_var) & HTT_SRING_SETUP_DONE_RING_ID_M) >> \
  16245. HTT_SRING_SETUP_DONE_RING_ID_S)
  16246. #define HTT_SRING_SETUP_DONE_RING_ID_SET(_var, _val) \
  16247. do { \
  16248. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_RING_ID, _val); \
  16249. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_RING_ID_S)); \
  16250. } while (0)
  16251. #define HTT_SRING_SETUP_DONE_STATUS_M 0xff000000
  16252. #define HTT_SRING_SETUP_DONE_STATUS_S 24
  16253. #define HTT_SRING_SETUP_DONE_STATUS_GET(_var) \
  16254. (((_var) & HTT_SRING_SETUP_DONE_STATUS_M) >> \
  16255. HTT_SRING_SETUP_DONE_STATUS_S)
  16256. #define HTT_SRING_SETUP_DONE_STATUS_SET(_var, _val) \
  16257. do { \
  16258. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_STATUS, _val); \
  16259. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_STATUS_S)); \
  16260. } while (0)
  16261. /**
  16262. * @brief target -> flow map flow info
  16263. *
  16264. * MSG_TYPE => HTT_T2H_MSG_TYPE_MAP_FLOW_INFO
  16265. *
  16266. * @details
  16267. * HTT TX map flow entry with tqm flow pointer
  16268. * Sent from firmware to host to add tqm flow pointer in corresponding
  16269. * flow search entry. Flow metadata is replayed back to host as part of this
  16270. * struct to enable host to find the specific flow search entry
  16271. *
  16272. * The message would appear as follows:
  16273. *
  16274. * |31 28|27 18|17 14|13 8|7 0|
  16275. * |-------+------------------------------------------+----------------|
  16276. * | rsvd0 | fse_hsh_idx | msg_type |
  16277. * |-------------------------------------------------------------------|
  16278. * | rsvd1 | tid | peer_id |
  16279. * |-------------------------------------------------------------------|
  16280. * | tqm_flow_pntr_lo |
  16281. * |-------------------------------------------------------------------|
  16282. * | tqm_flow_pntr_hi |
  16283. * |-------------------------------------------------------------------|
  16284. * | fse_meta_data |
  16285. * |-------------------------------------------------------------------|
  16286. *
  16287. * The message is interpreted as follows:
  16288. *
  16289. * dword0 - b'0:7 - msg_type: This will be set to 0x1b
  16290. * (HTT_T2H_MSG_TYPE_MAP_FLOW_INFO)
  16291. *
  16292. * dword0 - b'8:27 - fse_hsh_idx: Flow search table index provided by host
  16293. * for this flow entry
  16294. *
  16295. * dword0 - b'28:31 - rsvd0: Reserved for future use
  16296. *
  16297. * dword1 - b'0:13 - peer_id: Software peer id given by host during association
  16298. *
  16299. * dword1 - b'14:17 - tid
  16300. *
  16301. * dword1 - b'18:31 - rsvd1: Reserved for future use
  16302. *
  16303. * dword2 - b'0:31 - tqm_flow_pntr_lo: Lower 32 bits of TQM flow pointer
  16304. *
  16305. * dword3 - b'0:31 - tqm_flow_pntr_hi: Higher 32 bits of TQM flow pointer
  16306. *
  16307. * dword4 - b'0:31 - fse_meta_data: Replay back TX flow search metadata
  16308. * given by host
  16309. */
  16310. PREPACK struct htt_tx_map_flow_info {
  16311. A_UINT32
  16312. msg_type: 8,
  16313. fse_hsh_idx: 20,
  16314. rsvd0: 4;
  16315. A_UINT32
  16316. peer_id: 14,
  16317. tid: 4,
  16318. rsvd1: 14;
  16319. A_UINT32 tqm_flow_pntr_lo;
  16320. A_UINT32 tqm_flow_pntr_hi;
  16321. struct htt_tx_flow_metadata fse_meta_data;
  16322. } POSTPACK;
  16323. /* DWORD 0 */
  16324. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M 0x0fffff00
  16325. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S 8
  16326. /* DWORD 1 */
  16327. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_M 0x00003fff
  16328. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_S 0
  16329. #define HTT_TX_MAP_FLOW_INFO_TID_M 0x0003c000
  16330. #define HTT_TX_MAP_FLOW_INFO_TID_S 14
  16331. /* DWORD 0 */
  16332. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_GET(_var) \
  16333. (((_var) & HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M) >> \
  16334. HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)
  16335. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_SET(_var, _val) \
  16336. do { \
  16337. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX, _val); \
  16338. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)); \
  16339. } while (0)
  16340. /* DWORD 1 */
  16341. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_GET(_var) \
  16342. (((_var) & HTT_TX_MAP_FLOW_INFO_PEER_ID_M) >> \
  16343. HTT_TX_MAP_FLOW_INFO_PEER_ID_S)
  16344. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_SET(_var, _val) \
  16345. do { \
  16346. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_PEER_ID_IDX, _val); \
  16347. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_PEER_ID_S)); \
  16348. } while (0)
  16349. #define HTT_TX_MAP_FLOW_INFO_TID_GET(_var) \
  16350. (((_var) & HTT_TX_MAP_FLOW_INFO_TID_M) >> \
  16351. HTT_TX_MAP_FLOW_INFO_TID_S)
  16352. #define HTT_TX_MAP_FLOW_INFO_TID_SET(_var, _val) \
  16353. do { \
  16354. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_TID_IDX, _val); \
  16355. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_TID_S)); \
  16356. } while (0)
  16357. /*
  16358. * htt_dbg_ext_stats_status -
  16359. * present - The requested stats have been delivered in full.
  16360. * This indicates that either the stats information was contained
  16361. * in its entirety within this message, or else this message
  16362. * completes the delivery of the requested stats info that was
  16363. * partially delivered through earlier STATS_CONF messages.
  16364. * partial - The requested stats have been delivered in part.
  16365. * One or more subsequent STATS_CONF messages with the same
  16366. * cookie value will be sent to deliver the remainder of the
  16367. * information.
  16368. * error - The requested stats could not be delivered, for example due
  16369. * to a shortage of memory to construct a message holding the
  16370. * requested stats.
  16371. * invalid - The requested stat type is either not recognized, or the
  16372. * target is configured to not gather the stats type in question.
  16373. */
  16374. enum htt_dbg_ext_stats_status {
  16375. HTT_DBG_EXT_STATS_STATUS_PRESENT = 0,
  16376. HTT_DBG_EXT_STATS_STATUS_PARTIAL = 1,
  16377. HTT_DBG_EXT_STATS_STATUS_ERROR = 2,
  16378. HTT_DBG_EXT_STATS_STATUS_INVALID = 3,
  16379. };
  16380. /**
  16381. * @brief target -> host ppdu stats upload
  16382. *
  16383. * MSG_TYPE => HTT_T2H_MSG_TYPE_PPDU_STATS_IND
  16384. *
  16385. * @details
  16386. * The following field definitions describe the format of the HTT target
  16387. * to host ppdu stats indication message.
  16388. *
  16389. *
  16390. * |31 24|23 16|15 12|11 10|9 8|7 0 |
  16391. * |-----------------------------+-------+-------+--------+---------------|
  16392. * | payload_size | rsvd |pdev_id|mac_id | msg type |
  16393. * |-------------+---------------+-------+-------+--------+---------------|
  16394. * | tgt_private | ppdu_id |
  16395. * |-------------+--------------------------------------------------------|
  16396. * | Timestamp in us |
  16397. * |----------------------------------------------------------------------|
  16398. * | reserved |
  16399. * |----------------------------------------------------------------------|
  16400. * | type-specific stats info |
  16401. * | (see htt_ppdu_stats.h) |
  16402. * |----------------------------------------------------------------------|
  16403. * Header fields:
  16404. * - MSG_TYPE
  16405. * Bits 7:0
  16406. * Purpose: Identifies this is a PPDU STATS indication
  16407. * message.
  16408. * Value: 0x1d (HTT_T2H_MSG_TYPE_PPDU_STATS_IND)
  16409. * - mac_id
  16410. * Bits 9:8
  16411. * Purpose: mac_id of this ppdu_id
  16412. * Value: 0-3
  16413. * - pdev_id
  16414. * Bits 11:10
  16415. * Purpose: pdev_id of this ppdu_id
  16416. * Value: 0-3
  16417. * 0 (for rings at SOC level),
  16418. * 1/2/3 PDEV -> 0/1/2
  16419. * - payload_size
  16420. * Bits 31:16
  16421. * Purpose: total tlv size
  16422. * Value: payload_size in bytes
  16423. */
  16424. #define HTT_T2H_PPDU_STATS_IND_HDR_SIZE 16
  16425. #define HTT_T2H_PPDU_STATS_MAC_ID_M 0x00000300
  16426. #define HTT_T2H_PPDU_STATS_MAC_ID_S 8
  16427. #define HTT_T2H_PPDU_STATS_PDEV_ID_M 0x00000C00
  16428. #define HTT_T2H_PPDU_STATS_PDEV_ID_S 10
  16429. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M 0xFFFF0000
  16430. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S 16
  16431. #define HTT_T2H_PPDU_STATS_PPDU_ID_M 0x00FFFFFF
  16432. #define HTT_T2H_PPDU_STATS_PPDU_ID_S 0
  16433. /* bits 31:24 are used by the target for internal purposes */
  16434. #define HTT_T2H_PPDU_STATS_MAC_ID_SET(word, value) \
  16435. do { \
  16436. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_MAC_ID, value); \
  16437. (word) |= (value) << HTT_T2H_PPDU_STATS_MAC_ID_S; \
  16438. } while (0)
  16439. #define HTT_T2H_PPDU_STATS_MAC_ID_GET(word) \
  16440. (((word) & HTT_T2H_PPDU_STATS_MAC_ID_M) >> \
  16441. HTT_T2H_PPDU_STATS_MAC_ID_S)
  16442. #define HTT_T2H_PPDU_STATS_PDEV_ID_SET(word, value) \
  16443. do { \
  16444. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PDEV_ID, value); \
  16445. (word) |= (value) << HTT_T2H_PPDU_STATS_PDEV_ID_S; \
  16446. } while (0)
  16447. #define HTT_T2H_PPDU_STATS_PDEV_ID_GET(word) \
  16448. (((word) & HTT_T2H_PPDU_STATS_PDEV_ID_M) >> \
  16449. HTT_T2H_PPDU_STATS_PDEV_ID_S)
  16450. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_SET(word, value) \
  16451. do { \
  16452. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PAYLOAD_SIZE, value); \
  16453. (word) |= (value) << HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S; \
  16454. } while (0)
  16455. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_GET(word) \
  16456. (((word) & HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M) >> \
  16457. HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S)
  16458. #define HTT_T2H_PPDU_STATS_PPDU_ID_SET(word, value) \
  16459. do { \
  16460. /*HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PPDU_ID, value);*/ \
  16461. (word) |= (value) << HTT_T2H_PPDU_STATS_PPDU_ID_S; \
  16462. } while (0)
  16463. #define HTT_T2H_PPDU_STATS_PPDU_ID_GET(word) \
  16464. (((word) & HTT_T2H_PPDU_STATS_PPDU_ID_M) >> \
  16465. HTT_T2H_PPDU_STATS_PPDU_ID_S)
  16466. /* htt_t2h_ppdu_stats_ind_hdr_t
  16467. * This struct contains the fields within the header of the
  16468. * HTT_T2H_PPDU_STATS_IND message, preceding the type-specific
  16469. * stats info.
  16470. * This struct assumes little-endian layout, and thus is only
  16471. * suitable for use within processors known to be little-endian
  16472. * (such as the target).
  16473. * In contrast, the above macros provide endian-portable methods
  16474. * to get and set the bitfields within this PPDU_STATS_IND header.
  16475. */
  16476. typedef struct {
  16477. A_UINT32 msg_type: 8, /* bits 7:0 */
  16478. mac_id: 2, /* bits 9:8 */
  16479. pdev_id: 2, /* bits 11:10 */
  16480. reserved1: 4, /* bits 15:12 */
  16481. payload_size: 16; /* bits 31:16 */
  16482. A_UINT32 ppdu_id;
  16483. A_UINT32 timestamp_us;
  16484. A_UINT32 reserved2;
  16485. } htt_t2h_ppdu_stats_ind_hdr_t;
  16486. /**
  16487. * @brief target -> host extended statistics upload
  16488. *
  16489. * MSG_TYPE => HTT_T2H_MSG_TYPE_EXT_STATS_CONF
  16490. *
  16491. * @details
  16492. * The following field definitions describe the format of the HTT target
  16493. * to host stats upload confirmation message.
  16494. * The message contains a cookie echoed from the HTT host->target stats
  16495. * upload request, which identifies which request the confirmation is
  16496. * for, and a single stats can span over multiple HTT stats indication
  16497. * due to the HTT message size limitation so every HTT ext stats indication
  16498. * will have tag-length-value stats information elements.
  16499. * The tag-length header for each HTT stats IND message also includes a
  16500. * status field, to indicate whether the request for the stat type in
  16501. * question was fully met, partially met, unable to be met, or invalid
  16502. * (if the stat type in question is disabled in the target).
  16503. * A Done bit 1's indicate the end of the of stats info elements.
  16504. *
  16505. *
  16506. * |31 16|15 12|11|10 8|7 5|4 0|
  16507. * |--------------------------------------------------------------|
  16508. * | reserved | msg type |
  16509. * |--------------------------------------------------------------|
  16510. * | cookie LSBs |
  16511. * |--------------------------------------------------------------|
  16512. * | cookie MSBs |
  16513. * |--------------------------------------------------------------|
  16514. * | stats entry length | rsvd | D| S | stat type |
  16515. * |--------------------------------------------------------------|
  16516. * | type-specific stats info |
  16517. * | (see htt_stats.h) |
  16518. * |--------------------------------------------------------------|
  16519. * Header fields:
  16520. * - MSG_TYPE
  16521. * Bits 7:0
  16522. * Purpose: Identifies this is a extended statistics upload confirmation
  16523. * message.
  16524. * Value: 0x1c (HTT_T2H_MSG_TYPE_EXT_STATS_CONF)
  16525. * - COOKIE_LSBS
  16526. * Bits 31:0
  16527. * Purpose: Provide a mechanism to match a target->host stats confirmation
  16528. * message with its preceding host->target stats request message.
  16529. * Value: LSBs of the opaque cookie specified by the host-side requestor
  16530. * - COOKIE_MSBS
  16531. * Bits 31:0
  16532. * Purpose: Provide a mechanism to match a target->host stats confirmation
  16533. * message with its preceding host->target stats request message.
  16534. * Value: MSBs of the opaque cookie specified by the host-side requestor
  16535. *
  16536. * Stats Information Element tag-length header fields:
  16537. * - STAT_TYPE
  16538. * Bits 7:0
  16539. * Purpose: identifies the type of statistics info held in the
  16540. * following information element
  16541. * Value: htt_dbg_ext_stats_type
  16542. * - STATUS
  16543. * Bits 10:8
  16544. * Purpose: indicate whether the requested stats are present
  16545. * Value: htt_dbg_ext_stats_status
  16546. * - DONE
  16547. * Bits 11
  16548. * Purpose:
  16549. * Indicates the completion of the stats entry, this will be the last
  16550. * stats conf HTT segment for the requested stats type.
  16551. * Value:
  16552. * 0 -> the stats retrieval is ongoing
  16553. * 1 -> the stats retrieval is complete
  16554. * - LENGTH
  16555. * Bits 31:16
  16556. * Purpose: indicate the stats information size
  16557. * Value: This field specifies the number of bytes of stats information
  16558. * that follows the element tag-length header.
  16559. * It is expected but not required that this length is a multiple of
  16560. * 4 bytes.
  16561. */
  16562. #define HTT_T2H_EXT_STATS_COOKIE_SIZE 8
  16563. #define HTT_T2H_EXT_STATS_CONF_HDR_SIZE 4
  16564. #define HTT_T2H_EXT_STATS_CONF_TLV_HDR_SIZE 4
  16565. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M 0x000000ff
  16566. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S 0
  16567. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M 0x00000700
  16568. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S 8
  16569. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_M 0x00000800
  16570. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_S 11
  16571. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M 0xffff0000
  16572. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S 16
  16573. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_SET(word, value) \
  16574. do { \
  16575. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_TYPE, value); \
  16576. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S; \
  16577. } while (0)
  16578. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_GET(word) \
  16579. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M) >> \
  16580. HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S)
  16581. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_SET(word, value) \
  16582. do { \
  16583. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_STATUS, value); \
  16584. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S; \
  16585. } while (0)
  16586. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_GET(word) \
  16587. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M) >> \
  16588. HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S)
  16589. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_SET(word, value) \
  16590. do { \
  16591. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_DONE, value); \
  16592. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_DONE_S; \
  16593. } while (0)
  16594. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_GET(word) \
  16595. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_DONE_M) >> \
  16596. HTT_T2H_EXT_STATS_CONF_TLV_DONE_S)
  16597. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_SET(word, value) \
  16598. do { \
  16599. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_LENGTH, value); \
  16600. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S; \
  16601. } while (0)
  16602. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_GET(word) \
  16603. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M) >> \
  16604. HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S)
  16605. /**
  16606. * @brief target -> host streaming statistics upload
  16607. *
  16608. * MSG_TYPE => HTT_T2H_MSG_TYPE_STREAMING_STATS_IND
  16609. *
  16610. * @details
  16611. * The following field definitions describe the format of the HTT target
  16612. * to host streaming stats upload indication message.
  16613. * The host can use a STREAMING_STATS_REQ message to enable the target to
  16614. * produce an ongoing series of STREAMING_STATS_IND messages, and can also
  16615. * use the STREAMING_STATS_REQ message to halt the target's production of
  16616. * STREAMING_STATS_IND messages.
  16617. * The STREAMING_STATS_IND message contains a payload of TLVs containing
  16618. * the stats enabled by the host's STREAMING_STATS_REQ message.
  16619. *
  16620. * |31 8|7 0|
  16621. * |--------------------------------------------------------------|
  16622. * | reserved | msg type |
  16623. * |--------------------------------------------------------------|
  16624. * | type-specific stats info |
  16625. * | (see htt_stats.h) |
  16626. * |--------------------------------------------------------------|
  16627. * Header fields:
  16628. * - MSG_TYPE
  16629. * Bits 7:0
  16630. * Purpose: Identifies this as a streaming statistics upload indication
  16631. * message.
  16632. * Value: 0x2f (HTT_T2H_MSG_TYPE_STREAMING_STATS_IND)
  16633. */
  16634. #define HTT_T2H_STREAMING_STATS_IND_HDR_SIZE 4
  16635. typedef enum {
  16636. HTT_PEER_TYPE_DEFAULT = 0, /* Generic/Non-BSS/Self Peer */
  16637. HTT_PEER_TYPE_BSS = 1, /* Peer is BSS Peer entry */
  16638. HTT_PEER_TYPE_TDLS = 2, /* Peer is a TDLS Peer */
  16639. HTT_PEER_TYPE_OCB = 3, /* Peer is a OCB Peer */
  16640. HTT_PEER_TYPE_NAN_DATA = 4, /* Peer is NAN DATA */
  16641. HTT_PEER_TYPE_HOST_MAX = 127, /* Host <-> Target Peer type is assigned up to 127 */
  16642. /* Reserved from 128 - 255 for target internal use.*/
  16643. HTT_PEER_TYPE_ROAMOFFLOAD_TEMP = 128, /* Temporarily created during offload roam */
  16644. } HTT_PEER_TYPE;
  16645. /** macro to convert MAC address from char array to HTT word format */
  16646. #define HTT_CHAR_ARRAY_TO_MAC_ADDR(c_macaddr, phtt_mac_addr) do { \
  16647. (phtt_mac_addr)->mac_addr31to0 = \
  16648. (((c_macaddr)[0] << 0) | \
  16649. ((c_macaddr)[1] << 8) | \
  16650. ((c_macaddr)[2] << 16) | \
  16651. ((c_macaddr)[3] << 24)); \
  16652. (phtt_mac_addr)->mac_addr47to32 = ((c_macaddr)[4] | ((c_macaddr)[5] << 8));\
  16653. } while (0)
  16654. /**
  16655. * @brief target -> host monitor mac header indication message
  16656. *
  16657. * MSG_TYPE => HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND
  16658. *
  16659. * @details
  16660. * The following diagram shows the format of the monitor mac header message
  16661. * sent from the target to the host.
  16662. * This message is primarily sent when promiscuous rx mode is enabled.
  16663. * One message is sent per rx PPDU.
  16664. *
  16665. * |31 24|23 16|15 8|7 0|
  16666. * |-------------------------------------------------------------|
  16667. * | peer_id | reserved0 | msg_type |
  16668. * |-------------------------------------------------------------|
  16669. * | reserved1 | num_mpdu |
  16670. * |-------------------------------------------------------------|
  16671. * | struct hw_rx_desc |
  16672. * | (see wal_rx_desc.h) |
  16673. * |-------------------------------------------------------------|
  16674. * | struct ieee80211_frame_addr4 |
  16675. * | (see ieee80211_defs.h) |
  16676. * |-------------------------------------------------------------|
  16677. * | struct ieee80211_frame_addr4 |
  16678. * | (see ieee80211_defs.h) |
  16679. * |-------------------------------------------------------------|
  16680. * | ...... |
  16681. * |-------------------------------------------------------------|
  16682. *
  16683. * Header fields:
  16684. * - msg_type
  16685. * Bits 7:0
  16686. * Purpose: Identifies this is a monitor mac header indication message.
  16687. * Value: 0x20 (HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND)
  16688. * - peer_id
  16689. * Bits 31:16
  16690. * Purpose: Software peer id given by host during association,
  16691. * During promiscuous mode, the peer ID will be invalid (0xFF)
  16692. * for rx PPDUs received from unassociated peers.
  16693. * Value: peer ID (for associated peers) or 0xFF (for unassociated peers)
  16694. * - num_mpdu
  16695. * Bits 15:0
  16696. * Purpose: The number of MPDU frame headers (struct ieee80211_frame_addr4)
  16697. * delivered within the message.
  16698. * Value: 1 to 32
  16699. * num_mpdu is limited to a maximum value of 32, due to buffer
  16700. * size limits. For PPDUs with more than 32 MPDUs, only the
  16701. * ieee80211_frame_addr4 headers from the first 32 MPDUs within
  16702. * the PPDU will be provided.
  16703. */
  16704. #define HTT_T2H_MONITOR_MAC_HEADER_IND_HDR_SIZE 8
  16705. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M 0xFFFF0000
  16706. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S 16
  16707. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M 0x0000FFFF
  16708. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S 0
  16709. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_SET(word, value) \
  16710. do { \
  16711. HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_PEER_ID, value); \
  16712. (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S; \
  16713. } while (0)
  16714. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_GET(word) \
  16715. (((word) & HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M) >> \
  16716. HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S)
  16717. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_SET(word, value) \
  16718. do { \
  16719. HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU, value); \
  16720. (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S; \
  16721. } while (0)
  16722. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_GET(word) \
  16723. (((word) & HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M) >> \
  16724. HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S)
  16725. /**
  16726. * @brief target -> host flow pool resize Message
  16727. *
  16728. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE
  16729. *
  16730. * @details
  16731. * HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE message is sent by the target when
  16732. * the flow pool associated with the specified ID is resized
  16733. *
  16734. * The message would appear as follows:
  16735. *
  16736. * |31 16|15 8|7 0|
  16737. * |---------------------------------+----------------+----------------|
  16738. * | reserved0 | Msg type |
  16739. * |-------------------------------------------------------------------|
  16740. * | flow pool new size | flow pool ID |
  16741. * |-------------------------------------------------------------------|
  16742. *
  16743. * The message is interpreted as follows:
  16744. * b'0:7 - msg_type: This will be set to 0x21
  16745. * (HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE)
  16746. *
  16747. * b'0:15 - flow pool ID: Existing flow pool ID
  16748. *
  16749. * b'16:31 - flow pool new size: new pool size for existing flow pool ID
  16750. *
  16751. */
  16752. PREPACK struct htt_flow_pool_resize_t {
  16753. A_UINT32 msg_type:8,
  16754. reserved0:24;
  16755. A_UINT32 flow_pool_id:16,
  16756. flow_pool_new_size:16;
  16757. } POSTPACK;
  16758. #define HTT_FLOW_POOL_RESIZE_SZ (sizeof(struct htt_flow_pool_resize_t))
  16759. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M 0x0000ffff
  16760. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S 0
  16761. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M 0xffff0000
  16762. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S 16
  16763. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_GET(_var) \
  16764. (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M) >> \
  16765. HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)
  16766. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_SET(_var, _val) \
  16767. do { \
  16768. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID, _val); \
  16769. ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)); \
  16770. } while (0)
  16771. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_GET(_var) \
  16772. (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M) >> \
  16773. HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)
  16774. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_SET(_var, _val) \
  16775. do { \
  16776. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE, _val); \
  16777. ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)); \
  16778. } while (0)
  16779. #define HTT_CFR_CAPTURE_MAGIC_PATTERN 0xCCCCCCCC
  16780. #define HTT_CFR_CAPTURE_READ_INDEX_OFFSET 0 /* bytes */
  16781. #define HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES 4
  16782. #define HTT_CFR_CAPTURE_WRITE_INDEX_OFFSET /* bytes */ \
  16783. (HTT_CFR_CAPTURE_READ_INDEX_OFFSET + HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES)
  16784. #define HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES 4
  16785. #define HTT_CFR_CAPTURE_SIZEOF_MAGIC_PATTERN_BYTES 4
  16786. /*
  16787. * The read and write indices point to the data within the host buffer.
  16788. * Because the first 4 bytes of the host buffer is used for the read index and
  16789. * the next 4 bytes for the write index, the data itself starts at offset 8.
  16790. * The read index and write index are the byte offsets from the base of the
  16791. * meta-data buffer, and thus have a minimum value of 8 rather than 0.
  16792. * Refer the ASCII text picture below.
  16793. */
  16794. #define HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX \
  16795. (HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES + \
  16796. HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES)
  16797. /*
  16798. ***************************************************************************
  16799. *
  16800. * Layout when CFR capture message type is 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
  16801. *
  16802. ***************************************************************************
  16803. *
  16804. * The memory allocated by WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID is used
  16805. * in the below format. The HTT message 'htt_cfr_dump_compl_ind' is sent by
  16806. * FW to Host whenever a CFR capture (CFR data1 or CFR data2 etc.,) is
  16807. * written into the Host memory region mentioned below.
  16808. *
  16809. * Read index is updated by the Host. At any point of time, the read index will
  16810. * indicate the index that will next be read by the Host. The read index is
  16811. * in units of bytes offset from the base of the meta-data buffer.
  16812. *
  16813. * Write index is updated by the FW. At any point of time, the write index will
  16814. * indicate from where the FW can start writing any new data. The write index is
  16815. * in units of bytes offset from the base of the meta-data buffer.
  16816. *
  16817. * If the Host is not fast enough in reading the CFR data, any new capture data
  16818. * would be dropped if there is no space left to write the new captures.
  16819. *
  16820. * The last 4 bytes of the memory region will have the magic pattern
  16821. * HTT_CFR_CAPTURE_MAGIC_PATTERN. This can be used to ensure that the FW does
  16822. * not overrun the host buffer.
  16823. *
  16824. * ,--------------------. read and write indices store the
  16825. * | | byte offset from the base of the
  16826. * | ,--------+--------. meta-data buffer to the next
  16827. * | | | | location within the data buffer
  16828. * | | v v that will be read / written
  16829. * ************************************************************************
  16830. * * Read * Write * * Magic *
  16831. * * index * index * CFR data1 ...... CFR data N * pattern *
  16832. * * (4 bytes) * (4 bytes) * * (4 bytes)*
  16833. * ************************************************************************
  16834. * |<---------- data buffer ---------->|
  16835. *
  16836. * |<----------------- meta-data buffer allocated in Host ----------------|
  16837. *
  16838. * Note:
  16839. * - Considering the 4 bytes needed to store the Read index (R) and the
  16840. * Write index (W), the initial value is as follows:
  16841. * R = W = HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX
  16842. * - Buffer empty condition:
  16843. * R = W
  16844. *
  16845. * Regarding CFR data format:
  16846. * --------------------------
  16847. *
  16848. * Each CFR tone is stored in HW as 16-bits with the following format:
  16849. * {bits[15:12], bits[11:6], bits[5:0]} =
  16850. * {unsigned exponent (4 bits),
  16851. * signed mantissa_real (6 bits),
  16852. * signed mantissa_imag (6 bits)}
  16853. *
  16854. * CFR_real = mantissa_real * 2^(exponent-5)
  16855. * CFR_imag = mantissa_imag * 2^(exponent-5)
  16856. *
  16857. *
  16858. * The CFR data is written to the 16-bit unsigned output array (buff) in
  16859. * ascending tone order. For example, the Legacy20 CFR is output as follows:
  16860. *
  16861. * buff[0]: [CFR_exp[-26], CFR_mant_real[-26], CFR_mant_imag[-26]]
  16862. * buff[1]: [CFR_exp[-25], CFR_mant_real[-25], CFR_mant_imag[-25]]
  16863. * .
  16864. * .
  16865. * .
  16866. * buff[N-2]: [CFR_exp[25], CFR_mant_real[25], CFR_mant_imag[25]]
  16867. * buff[N-1]: [CFR_exp[26], CFR_mant_real[26], CFR_mant_imag[26]]
  16868. */
  16869. /* Bandwidth of peer CFR captures */
  16870. typedef enum {
  16871. HTT_PEER_CFR_CAPTURE_BW_20MHZ = 0,
  16872. HTT_PEER_CFR_CAPTURE_BW_40MHZ = 1,
  16873. HTT_PEER_CFR_CAPTURE_BW_80MHZ = 2,
  16874. HTT_PEER_CFR_CAPTURE_BW_160MHZ = 3,
  16875. HTT_PEER_CFR_CAPTURE_BW_80_80MHZ = 4,
  16876. HTT_PEER_CFR_CAPTURE_BW_MAX,
  16877. } HTT_PEER_CFR_CAPTURE_BW;
  16878. /* Mode of the peer CFR captures. The type of RX frame for which the CFR
  16879. * was captured
  16880. */
  16881. typedef enum {
  16882. HTT_PEER_CFR_CAPTURE_MODE_LEGACY = 0,
  16883. HTT_PEER_CFR_CAPTURE_MODE_DUP_LEGACY = 1,
  16884. HTT_PEER_CFR_CAPTURE_MODE_HT = 2,
  16885. HTT_PEER_CFR_CAPTURE_MODE_VHT = 3,
  16886. HTT_PEER_CFR_CAPTURE_MODE_MAX,
  16887. } HTT_PEER_CFR_CAPTURE_MODE;
  16888. typedef enum {
  16889. /* This message type is currently used for the below purpose:
  16890. *
  16891. * - capture_method = WMI_PEER_CFR_CAPTURE_METHOD_NULL_FRAME in the
  16892. * wmi_peer_cfr_capture_cmd.
  16893. * If payload_present bit is set to 0 then the associated memory region
  16894. * gets allocated through WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID.
  16895. * If payload_present bit is set to 1 then CFR dump is part of the HTT
  16896. * message; the CFR dump will be present at the end of the message,
  16897. * after the chan_phy_mode.
  16898. */
  16899. HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 = 0x1,
  16900. /* Always keep this last */
  16901. HTT_PEER_CFR_CAPTURE_MSG_TYPE_MAX,
  16902. } HTT_PEER_CFR_CAPTURE_MSG_TYPE;
  16903. /**
  16904. * @brief target -> host CFR dump completion indication message definition
  16905. * htt_cfr_dump_compl_ind when the version is HTT_PEER_CFR_CAPTURE_MSG_TYPE_1.
  16906. *
  16907. * MSG_TYPE => HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
  16908. *
  16909. * @details
  16910. * The following diagram shows the format of the Channel Frequency Response
  16911. * (CFR) dump completion indication. This inidcation is sent to the Host when
  16912. * the channel capture of a peer is copied by Firmware into the Host memory
  16913. *
  16914. * **************************************************************************
  16915. *
  16916. * Message format when the CFR capture message type is
  16917. * 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
  16918. *
  16919. * **************************************************************************
  16920. *
  16921. * |31 16|15 |8|7 0|
  16922. * |----------------------------------------------------------------|
  16923. * header: | reserved |P| msg_type |
  16924. * word 0 | | | |
  16925. * |----------------------------------------------------------------|
  16926. * payload: | cfr_capture_msg_type |
  16927. * word 1 | |
  16928. * |----------------------------------------------------------------|
  16929. * | vdev_id | captype | chbw | sts | mode | capbw |S| req_id |
  16930. * word 2 | | | | | | | | |
  16931. * |----------------------------------------------------------------|
  16932. * | mac_addr31to0 |
  16933. * word 3 | |
  16934. * |----------------------------------------------------------------|
  16935. * | unused / reserved | mac_addr47to32 |
  16936. * word 4 | | |
  16937. * |----------------------------------------------------------------|
  16938. * | index |
  16939. * word 5 | |
  16940. * |----------------------------------------------------------------|
  16941. * | length |
  16942. * word 6 | |
  16943. * |----------------------------------------------------------------|
  16944. * | timestamp |
  16945. * word 7 | |
  16946. * |----------------------------------------------------------------|
  16947. * | counter |
  16948. * word 8 | |
  16949. * |----------------------------------------------------------------|
  16950. * | chan_mhz |
  16951. * word 9 | |
  16952. * |----------------------------------------------------------------|
  16953. * | band_center_freq1 |
  16954. * word 10 | |
  16955. * |----------------------------------------------------------------|
  16956. * | band_center_freq2 |
  16957. * word 11 | |
  16958. * |----------------------------------------------------------------|
  16959. * | chan_phy_mode |
  16960. * word 12 | |
  16961. * |----------------------------------------------------------------|
  16962. * where,
  16963. * P - payload present bit (payload_present explained below)
  16964. * req_id - memory request id (mem_req_id explained below)
  16965. * S - status field (status explained below)
  16966. * capbw - capture bandwidth (capture_bw explained below)
  16967. * mode - mode of capture (mode explained below)
  16968. * sts - space time streams (sts_count explained below)
  16969. * chbw - channel bandwidth (channel_bw explained below)
  16970. * captype - capture type (cap_type explained below)
  16971. *
  16972. * The following field definitions describe the format of the CFR dump
  16973. * completion indication sent from the target to the host
  16974. *
  16975. * Header fields:
  16976. *
  16977. * Word 0
  16978. * - msg_type
  16979. * Bits 7:0
  16980. * Purpose: Identifies this as CFR TX completion indication
  16981. * Value: 0x22 (HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND)
  16982. * - payload_present
  16983. * Bit 8
  16984. * Purpose: Identifies how CFR data is sent to host
  16985. * Value: 0 - If CFR Payload is written to host memory
  16986. * 1 - If CFR Payload is sent as part of HTT message
  16987. * (This is the requirement for SDIO/USB where it is
  16988. * not possible to write CFR data to host memory)
  16989. * - reserved
  16990. * Bits 31:9
  16991. * Purpose: Reserved
  16992. * Value: 0
  16993. *
  16994. * Payload fields:
  16995. *
  16996. * Word 1
  16997. * - cfr_capture_msg_type
  16998. * Bits 31:0
  16999. * Purpose: Contains the type of the message HTT_PEER_CFR_CAPTURE_MSG_TYPE
  17000. * to specify the format used for the remainder of the message
  17001. * Value: HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  17002. * (currently only MSG_TYPE_1 is defined)
  17003. *
  17004. * Word 2
  17005. * - mem_req_id
  17006. * Bits 6:0
  17007. * Purpose: Contain the mem request id of the region where the CFR capture
  17008. * has been stored - of type WMI_HOST_MEM_REQ_ID
  17009. * Value: WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID (if payload_present is 1,
  17010. this value is invalid)
  17011. * - status
  17012. * Bit 7
  17013. * Purpose: Boolean value carrying the status of the CFR capture of the peer
  17014. * Value: 1 (True) - Successful; 0 (False) - Not successful
  17015. * - capture_bw
  17016. * Bits 10:8
  17017. * Purpose: Carry the bandwidth of the CFR capture
  17018. * Value: Bandwidth of the CFR capture of type HTT_PEER_CFR_CAPTURE_BW
  17019. * - mode
  17020. * Bits 13:11
  17021. * Purpose: Carry the mode of the rx frame for which the CFR was captured
  17022. * Value: Mode of the CFR capture of type HTT_PEER_CFR_CAPTURE_MODE
  17023. * - sts_count
  17024. * Bits 16:14
  17025. * Purpose: Carry the number of space time streams
  17026. * Value: Number of space time streams
  17027. * - channel_bw
  17028. * Bits 19:17
  17029. * Purpose: Carry the bandwidth of the channel of the vdev performing the
  17030. * measurement
  17031. * Value: Bandwidth of the channel (of type HTT_PEER_CFR_CAPTURE_BW)
  17032. * - cap_type
  17033. * Bits 23:20
  17034. * Purpose: Carry the type of the capture
  17035. * Value: Capture type (of type WMI_PEER_CFR_CAPTURE_METHOD)
  17036. * - vdev_id
  17037. * Bits 31:24
  17038. * Purpose: Carry the virtual device id
  17039. * Value: vdev ID
  17040. *
  17041. * Word 3
  17042. * - mac_addr31to0
  17043. * Bits 31:0
  17044. * Purpose: Contain the bits 31:0 of the peer MAC address
  17045. * Value: Bits 31:0 of the peer MAC address
  17046. *
  17047. * Word 4
  17048. * - mac_addr47to32
  17049. * Bits 15:0
  17050. * Purpose: Contain the bits 47:32 of the peer MAC address
  17051. * Value: Bits 47:32 of the peer MAC address
  17052. *
  17053. * Word 5
  17054. * - index
  17055. * Bits 31:0
  17056. * Purpose: Contain the index at which this CFR dump was written in the Host
  17057. * allocated memory. This index is the number of bytes from the base address.
  17058. * Value: Index position
  17059. *
  17060. * Word 6
  17061. * - length
  17062. * Bits 31:0
  17063. * Purpose: Carry the length of the CFR capture of the peer, in bytes
  17064. * Value: Length of the CFR capture of the peer
  17065. *
  17066. * Word 7
  17067. * - timestamp
  17068. * Bits 31:0
  17069. * Purpose: Carry the time at which the CFR was captured in the hardware. The
  17070. * clock used for this timestamp is private to the target and not visible to
  17071. * the host i.e., Host can interpret only the relative timestamp deltas from
  17072. * one message to the next, but can't interpret the absolute timestamp from a
  17073. * single message.
  17074. * Value: Timestamp in microseconds
  17075. *
  17076. * Word 8
  17077. * - counter
  17078. * Bits 31:0
  17079. * Purpose: Carry the count of the current CFR capture from FW. This is
  17080. * helpful to identify any drops in FW in any scenario (e.g., lack of space
  17081. * in host memory)
  17082. * Value: Count of the current CFR capture
  17083. *
  17084. * Word 9
  17085. * - chan_mhz
  17086. * Bits 31:0
  17087. * Purpose: Carry the primary 20 MHz channel frequency in MHz of the VDEV
  17088. * Value: Primary 20 channel frequency
  17089. *
  17090. * Word 10
  17091. * - band_center_freq1
  17092. * Bits 31:0
  17093. * Purpose: Carry the center frequency 1 in MHz of the VDEV
  17094. * Value: Center frequency 1 in MHz
  17095. *
  17096. * Word 11
  17097. * - band_center_freq2
  17098. * Bits 31:0
  17099. * Purpose: Carry the center frequency 2 in MHz. valid only for 11acvht of
  17100. * the VDEV
  17101. * 80plus80 mode
  17102. * Value: Center frequency 2 in MHz
  17103. *
  17104. * Word 12
  17105. * - chan_phy_mode
  17106. * Bits 31:0
  17107. * Purpose: Carry the phy mode of the channel, of the VDEV
  17108. * Value: WLAN_PHY_MODE of the channel defined in wlan_defs.h
  17109. */
  17110. PREPACK struct htt_cfr_dump_ind_type_1 {
  17111. A_UINT32 mem_req_id:7,
  17112. status:1,
  17113. capture_bw:3,
  17114. mode:3,
  17115. sts_count:3,
  17116. channel_bw:3,
  17117. cap_type:4,
  17118. vdev_id:8;
  17119. htt_mac_addr addr;
  17120. A_UINT32 index;
  17121. A_UINT32 length;
  17122. A_UINT32 timestamp;
  17123. A_UINT32 counter;
  17124. struct htt_chan_change_msg chan;
  17125. } POSTPACK;
  17126. PREPACK struct htt_cfr_dump_compl_ind {
  17127. A_UINT32 msg_type; /* HTT_PEER_CFR_CAPTURE_MSG_TYPE */
  17128. union {
  17129. /* Message format when msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 */
  17130. struct htt_cfr_dump_ind_type_1 htt_cfr_dump_compl_ind_type_1;
  17131. /* If there is a need to change the memory layout and its associated
  17132. * HTT indication format, a new CFR capture message type can be
  17133. * introduced and added into this union.
  17134. */
  17135. };
  17136. } POSTPACK;
  17137. /*
  17138. * Get / set macros for the bit fields within WORD-1 of htt_cfr_dump_compl_ind,
  17139. * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  17140. */
  17141. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M 0x00000100
  17142. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S 8
  17143. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_SET(word, value) \
  17144. do { \
  17145. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID, value); \
  17146. (word) |= (value) << HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S; \
  17147. } while(0)
  17148. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_GET(word) \
  17149. (((word) & HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M) >> \
  17150. HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S)
  17151. /*
  17152. * Get / set macros for the bit fields within WORD-2 of htt_cfr_dump_compl_ind,
  17153. * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  17154. */
  17155. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M 0X0000007F
  17156. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S 0
  17157. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_M 0X00000080
  17158. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_S 7
  17159. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M 0X00000700
  17160. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S 8
  17161. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_M 0X00003800
  17162. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_S 11
  17163. #define HTT_T2H_CFR_DUMP_TYPE1_STS_M 0X0001C000
  17164. #define HTT_T2H_CFR_DUMP_TYPE1_STS_S 14
  17165. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M 0X000E0000
  17166. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S 17
  17167. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M 0X00F00000
  17168. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S 20
  17169. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M 0XFF000000
  17170. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S 24
  17171. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_SET(word, value) \
  17172. do { \
  17173. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID, value); \
  17174. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S; \
  17175. } while (0)
  17176. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_GET(word) \
  17177. (((word) & HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M) >> \
  17178. HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S)
  17179. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_SET(word, value) \
  17180. do { \
  17181. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STATUS, value); \
  17182. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STATUS_S; \
  17183. } while (0)
  17184. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_GET(word) \
  17185. (((word) & HTT_T2H_CFR_DUMP_TYPE1_STATUS_M) >> \
  17186. HTT_T2H_CFR_DUMP_TYPE1_STATUS_S)
  17187. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_SET(word, value) \
  17188. do { \
  17189. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_BW, value); \
  17190. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S; \
  17191. } while (0)
  17192. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_GET(word) \
  17193. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M) >> \
  17194. HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S)
  17195. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_SET(word, value) \
  17196. do { \
  17197. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MODE, value); \
  17198. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MODE_S; \
  17199. } while (0)
  17200. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_GET(word) \
  17201. (((word) & HTT_T2H_CFR_DUMP_TYPE1_MODE_M) >> \
  17202. HTT_T2H_CFR_DUMP_TYPE1_MODE_S)
  17203. #define HTT_T2H_CFR_DUMP_TYPE1_STS_SET(word, value) \
  17204. do { \
  17205. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STS, value); \
  17206. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STS_S; \
  17207. } while (0)
  17208. #define HTT_T2H_CFR_DUMP_TYPE1_STS_GET(word) \
  17209. (((word) & HTT_T2H_CFR_DUMP_TYPE1_STS_M) >> \
  17210. HTT_T2H_CFR_DUMP_TYPE1_STS_S)
  17211. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_SET(word, value) \
  17212. do { \
  17213. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW, value); \
  17214. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S; \
  17215. } while (0)
  17216. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_GET(word) \
  17217. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M) >> \
  17218. HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S)
  17219. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_SET(word, value) \
  17220. do { \
  17221. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE, value); \
  17222. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S; \
  17223. } while (0)
  17224. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_GET(word) \
  17225. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M) >> \
  17226. HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S)
  17227. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_SET(word, value) \
  17228. do { \
  17229. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID, value); \
  17230. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S; \
  17231. } while (0)
  17232. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_GET(word) \
  17233. (((word) & HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M) >> \
  17234. HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S)
  17235. /**
  17236. * @brief target -> host peer (PPDU) stats message
  17237. *
  17238. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_STATS_IND
  17239. *
  17240. * @details
  17241. * This message is generated by FW when FW is sending stats to host
  17242. * about one or more PPDUs that the FW has transmitted to one or more peers.
  17243. * This message is sent autonomously by the target rather than upon request
  17244. * by the host.
  17245. * The following field definitions describe the format of the HTT target
  17246. * to host peer stats indication message.
  17247. *
  17248. * The HTT_T2H PPDU_STATS_IND message has a header followed by one
  17249. * or more PPDU stats records.
  17250. * Each PPDU stats record uses a htt_tx_ppdu_stats_info TLV.
  17251. * If the details of N PPDUS are sent in one PEER_STATS_IND message,
  17252. * then the message would start with the
  17253. * header, followed by N htt_tx_ppdu_stats_info structures, as depicted
  17254. * below.
  17255. *
  17256. * |31 16|15|14|13 11|10 9|8|7 0|
  17257. * |-------------------------------------------------------------|
  17258. * | reserved |MSG_TYPE |
  17259. * |-------------------------------------------------------------|
  17260. * rec 0 | TLV header |
  17261. * rec 0 |-------------------------------------------------------------|
  17262. * rec 0 | ppdu successful bytes |
  17263. * rec 0 |-------------------------------------------------------------|
  17264. * rec 0 | ppdu retry bytes |
  17265. * rec 0 |-------------------------------------------------------------|
  17266. * rec 0 | ppdu failed bytes |
  17267. * rec 0 |-------------------------------------------------------------|
  17268. * rec 0 | peer id | S|SG| BW | BA |A|rate code|
  17269. * rec 0 |-------------------------------------------------------------|
  17270. * rec 0 | retried MSDUs | successful MSDUs |
  17271. * rec 0 |-------------------------------------------------------------|
  17272. * rec 0 | TX duration | failed MSDUs |
  17273. * rec 0 |-------------------------------------------------------------|
  17274. * ...
  17275. * |-------------------------------------------------------------|
  17276. * rec N | TLV header |
  17277. * rec N |-------------------------------------------------------------|
  17278. * rec N | ppdu successful bytes |
  17279. * rec N |-------------------------------------------------------------|
  17280. * rec N | ppdu retry bytes |
  17281. * rec N |-------------------------------------------------------------|
  17282. * rec N | ppdu failed bytes |
  17283. * rec N |-------------------------------------------------------------|
  17284. * rec N | peer id | S|SG| BW | BA |A|rate code|
  17285. * rec N |-------------------------------------------------------------|
  17286. * rec N | retried MSDUs | successful MSDUs |
  17287. * rec N |-------------------------------------------------------------|
  17288. * rec N | TX duration | failed MSDUs |
  17289. * rec N |-------------------------------------------------------------|
  17290. *
  17291. * where:
  17292. * A = is A-MPDU flag
  17293. * BA = block-ack failure flags
  17294. * BW = bandwidth spec
  17295. * SG = SGI enabled spec
  17296. * S = skipped rate ctrl
  17297. * One htt_tx_ppdu_stats_info instance will have stats for one PPDU
  17298. *
  17299. * Header
  17300. * ------
  17301. * dword0 - b'0:7 - msg_type : 0x23 (HTT_T2H_MSG_TYPE_PEER_STATS_IND)
  17302. * dword0 - b'8:31 - reserved : Reserved for future use
  17303. *
  17304. * payload include below peer_stats information
  17305. * --------------------------------------------
  17306. * @TLV : HTT_PPDU_STATS_INFO_TLV
  17307. * @tx_success_bytes : total successful bytes in the PPDU.
  17308. * @tx_retry_bytes : total retried bytes in the PPDU.
  17309. * @tx_failed_bytes : total failed bytes in the PPDU.
  17310. * @tx_ratecode : rate code used for the PPDU.
  17311. * @is_ampdu : Indicates PPDU is AMPDU or not.
  17312. * @ba_ack_failed : BA/ACK failed for this PPDU
  17313. * b00 -> BA received
  17314. * b01 -> BA failed once
  17315. * b10 -> BA failed twice, when HW retry is enabled.
  17316. * @bw : BW
  17317. * b00 -> 20 MHz
  17318. * b01 -> 40 MHz
  17319. * b10 -> 80 MHz
  17320. * b11 -> 160 MHz (or 80+80)
  17321. * @sg : SGI enabled
  17322. * @s : skipped ratectrl
  17323. * @peer_id : peer id
  17324. * @tx_success_msdus : successful MSDUs
  17325. * @tx_retry_msdus : retried MSDUs
  17326. * @tx_failed_msdus : MSDUs dropped in FW after max retry
  17327. * @tx_duration : Tx duration for the PPDU (microsecond units)
  17328. */
  17329. /**
  17330. * @brief target -> host backpressure event
  17331. *
  17332. * MSG_TYPE => HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND
  17333. *
  17334. * @details
  17335. * HTT_T2H_MSG_TYPE_BKPRESSURE_EVENTID message is sent by the target when
  17336. * continuous backpressure is seen in the LMAC/ UMAC rings software rings.
  17337. * This message will only be sent if the backpressure condition has existed
  17338. * continuously for an initial period (100 ms).
  17339. * Repeat messages with updated information will be sent after each
  17340. * subsequent period (100 ms) as long as the backpressure remains unabated.
  17341. * This message indicates the ring id along with current head and tail index
  17342. * locations (i.e. write and read indices).
  17343. * The backpressure time indicates the time in ms for which continuous
  17344. * backpressure has been observed in the ring.
  17345. *
  17346. * The message format is as follows:
  17347. *
  17348. * |31 24|23 16|15 8|7 0|
  17349. * |----------------+----------------+----------------+----------------|
  17350. * | ring_id | ring_type | pdev_id | msg_type |
  17351. * |-------------------------------------------------------------------|
  17352. * | tail_idx | head_idx |
  17353. * |-------------------------------------------------------------------|
  17354. * | backpressure_time_ms |
  17355. * |-------------------------------------------------------------------|
  17356. *
  17357. * The message is interpreted as follows:
  17358. * dword0 - b'0:7 - msg_type: This will be set to 0x24
  17359. * (HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND)
  17360. * b'8:15 - pdev_id: 0 indicates msg is for UMAC ring.
  17361. * 1, 2, 3 indicates pdev_id 0,1,2 and
  17362. * the msg is for LMAC ring.
  17363. * b'16:23 - ring_type: Refer to enum htt_backpressure_ring_type.
  17364. * b'24:31 - ring_id: Refer enum htt_backpressure_umac_ring_id/
  17365. * htt_backpressure_lmac_ring_id. This represents
  17366. * the ring id for which continuous backpressure
  17367. * is seen
  17368. *
  17369. * dword1 - b'0:15 - head_idx: This indicates the current head index of
  17370. * the ring indicated by the ring_id
  17371. *
  17372. * dword1 - b'16:31 - tail_idx: This indicates the current tail index of
  17373. * the ring indicated by the ring id
  17374. *
  17375. * dword2 - b'0:31 - backpressure_time_ms: Indicates how long continuous
  17376. * backpressure has been seen in the ring
  17377. * indicated by the ring_id.
  17378. * Units = milliseconds
  17379. */
  17380. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_M 0x0000ff00
  17381. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_S 8
  17382. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_M 0x00ff0000
  17383. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_S 16
  17384. #define HTT_T2H_RX_BKPRESSURE_RINGID_M 0xff000000
  17385. #define HTT_T2H_RX_BKPRESSURE_RINGID_S 24
  17386. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M 0x0000ffff
  17387. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S 0
  17388. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M 0xffff0000
  17389. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S 16
  17390. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_M 0xffffffff
  17391. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_S 0
  17392. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_SET(word, value) \
  17393. do { \
  17394. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_PDEV_ID, value); \
  17395. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_PDEV_ID_S; \
  17396. } while (0)
  17397. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_GET(word) \
  17398. (((word) & HTT_T2H_RX_BKPRESSURE_PDEV_ID_M) >> \
  17399. HTT_T2H_RX_BKPRESSURE_PDEV_ID_S)
  17400. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_SET(word, value) \
  17401. do { \
  17402. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RING_TYPE, value); \
  17403. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RING_TYPE_S; \
  17404. } while (0)
  17405. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_GET(word) \
  17406. (((word) & HTT_T2H_RX_BKPRESSURE_RING_TYPE_M) >> \
  17407. HTT_T2H_RX_BKPRESSURE_RING_TYPE_S)
  17408. #define HTT_T2H_RX_BKPRESSURE_RINGID_SET(word, value) \
  17409. do { \
  17410. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RINGID, value); \
  17411. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RINGID_S; \
  17412. } while (0)
  17413. #define HTT_T2H_RX_BKPRESSURE_RINGID_GET(word) \
  17414. (((word) & HTT_T2H_RX_BKPRESSURE_RINGID_M) >> \
  17415. HTT_T2H_RX_BKPRESSURE_RINGID_S)
  17416. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_SET(word, value) \
  17417. do { \
  17418. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_HEAD_IDX, value); \
  17419. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S; \
  17420. } while (0)
  17421. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_GET(word) \
  17422. (((word) & HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M) >> \
  17423. HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S)
  17424. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_SET(word, value) \
  17425. do { \
  17426. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TAIL_IDX, value); \
  17427. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S; \
  17428. } while (0)
  17429. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_GET(word) \
  17430. (((word) & HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M) >> \
  17431. HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S)
  17432. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_SET(word, value) \
  17433. do { \
  17434. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TIME_MS, value); \
  17435. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TIME_MS_S; \
  17436. } while (0)
  17437. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_GET(word) \
  17438. (((word) & HTT_T2H_RX_BKPRESSURE_TIME_MS_M) >> \
  17439. HTT_T2H_RX_BKPRESSURE_TIME_MS_S)
  17440. enum htt_backpressure_ring_type {
  17441. HTT_SW_RING_TYPE_UMAC,
  17442. HTT_SW_RING_TYPE_LMAC,
  17443. HTT_SW_RING_TYPE_MAX,
  17444. };
  17445. /* Ring id for which the message is sent to host */
  17446. enum htt_backpressure_umac_ringid {
  17447. HTT_SW_RING_IDX_REO_REO2SW1_RING,
  17448. HTT_SW_RING_IDX_REO_REO2SW2_RING,
  17449. HTT_SW_RING_IDX_REO_REO2SW3_RING,
  17450. HTT_SW_RING_IDX_REO_REO2SW4_RING,
  17451. HTT_SW_RING_IDX_REO_WBM2REO_LINK_RING,
  17452. HTT_SW_RING_IDX_REO_REO2TCL_RING,
  17453. HTT_SW_RING_IDX_REO_REO2FW_RING,
  17454. HTT_SW_RING_IDX_REO_REO_RELEASE_RING,
  17455. HTT_SW_RING_IDX_WBM_PPE_RELEASE_RING,
  17456. HTT_SW_RING_IDX_TCL_TCL2TQM_RING,
  17457. HTT_SW_RING_IDX_WBM_TQM_RELEASE_RING,
  17458. HTT_SW_RING_IDX_WBM_REO_RELEASE_RING,
  17459. HTT_SW_RING_IDX_WBM_WBM2SW0_RELEASE_RING,
  17460. HTT_SW_RING_IDX_WBM_WBM2SW1_RELEASE_RING,
  17461. HTT_SW_RING_IDX_WBM_WBM2SW2_RELEASE_RING,
  17462. HTT_SW_RING_IDX_WBM_WBM2SW3_RELEASE_RING,
  17463. HTT_SW_RING_IDX_REO_REO_CMD_RING,
  17464. HTT_SW_RING_IDX_REO_REO_STATUS_RING,
  17465. HTT_SW_UMAC_RING_IDX_MAX,
  17466. };
  17467. enum htt_backpressure_lmac_ringid {
  17468. HTT_SW_RING_IDX_FW2RXDMA_BUF_RING,
  17469. HTT_SW_RING_IDX_FW2RXDMA_STATUS_RING,
  17470. HTT_SW_RING_IDX_FW2RXDMA_LINK_RING,
  17471. HTT_SW_RING_IDX_SW2RXDMA_BUF_RING,
  17472. HTT_SW_RING_IDX_WBM2RXDMA_LINK_RING,
  17473. HTT_SW_RING_IDX_RXDMA2FW_RING,
  17474. HTT_SW_RING_IDX_RXDMA2SW_RING,
  17475. HTT_SW_RING_IDX_RXDMA2RELEASE_RING,
  17476. HTT_SW_RING_IDX_RXDMA2REO_RING,
  17477. HTT_SW_RING_IDX_MONITOR_STATUS_RING,
  17478. HTT_SW_RING_IDX_MONITOR_BUF_RING,
  17479. HTT_SW_RING_IDX_MONITOR_DESC_RING,
  17480. HTT_SW_RING_IDX_MONITOR_DEST_RING,
  17481. HTT_SW_LMAC_RING_IDX_MAX,
  17482. };
  17483. PREPACK struct htt_t2h_msg_bkpressure_event_ind_t {
  17484. A_UINT32 msg_type: 8, /* HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND */
  17485. pdev_id: 8,
  17486. ring_type: 8, /* htt_backpressure_ring_type */
  17487. /*
  17488. * ring_id holds an enum value from either
  17489. * htt_backpressure_umac_ringid or
  17490. * htt_backpressure_lmac_ringid, based on
  17491. * the ring_type setting.
  17492. */
  17493. ring_id: 8;
  17494. A_UINT16 head_idx;
  17495. A_UINT16 tail_idx;
  17496. A_UINT32 backpressure_time_ms; /* Time in milliseconds for which backpressure is seen continuously */
  17497. } POSTPACK;
  17498. /*
  17499. * Defines two 32 bit words that can be used by the target to indicate a per
  17500. * user RU allocation and rate information.
  17501. *
  17502. * This information is currently provided in the "sw_response_reference_ptr"
  17503. * (word 0) and "sw_response_reference_ptr_ext" (word 1) fields of the
  17504. * "rx_ppdu_end_user_stats" TLV.
  17505. *
  17506. * VALID:
  17507. * The consumer of these words must explicitly check the valid bit,
  17508. * and only attempt interpretation of any of the remaining fields if
  17509. * the valid bit is set to 1.
  17510. *
  17511. * VERSION:
  17512. * The consumer of these words must also explicitly check the version bit,
  17513. * and only use the V0 definition if the VERSION field is set to 0.
  17514. *
  17515. * Version 1 is currently undefined, with the exception of the VALID and
  17516. * VERSION fields.
  17517. *
  17518. * Version 0:
  17519. *
  17520. * The fields below are duplicated per BW.
  17521. *
  17522. * The consumer must determine which BW field to use, based on the UL OFDMA
  17523. * PPDU BW indicated by HW.
  17524. *
  17525. * RU_START: RU26 start index for the user.
  17526. * Note that this is always using the RU26 index, regardless
  17527. * of the actual RU assigned to the user
  17528. * (i.e. the second RU52 is RU_START 2, RU_SIZE
  17529. * HTT_UL_OFDMA_V0_RU_SIZE_RU_52)
  17530. *
  17531. * For example, 20MHz (the value in the top row is RU_START)
  17532. *
  17533. * RU Size 0 (26): |0|1|2|3|4|5|6|7|8|
  17534. * RU Size 1 (52): | | | | | |
  17535. * RU Size 2 (106): | | | |
  17536. * RU Size 3 (242): | |
  17537. *
  17538. * RU_SIZE: Indicates the RU size, as defined by enum
  17539. * htt_ul_ofdma_user_info_ru_size.
  17540. *
  17541. * LDPC: LDPC enabled (if 0, BCC is used)
  17542. *
  17543. * DCM: DCM enabled
  17544. *
  17545. * |31 | 30|29 23|22 19|18 16|15 9| 8 | 7 |6 3|2 0|
  17546. * |---------------------------------+--------------------------------|
  17547. * |Ver|Valid| FW internal |
  17548. * |---------------------------------+--------------------------------|
  17549. * | reserved |Trig Type|RU SIZE| RU START |DCM|LDPC|MCS |NSS|
  17550. * |---------------------------------+--------------------------------|
  17551. */
  17552. enum htt_ul_ofdma_user_info_ru_size {
  17553. HTT_UL_OFDMA_V0_RU_SIZE_RU_26,
  17554. HTT_UL_OFDMA_V0_RU_SIZE_RU_52,
  17555. HTT_UL_OFDMA_V0_RU_SIZE_RU_106,
  17556. HTT_UL_OFDMA_V0_RU_SIZE_RU_242,
  17557. HTT_UL_OFDMA_V0_RU_SIZE_RU_484,
  17558. HTT_UL_OFDMA_V0_RU_SIZE_RU_996,
  17559. HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  17560. };
  17561. /* htt_up_ofdma_user_info_v0 provides an abstract view of the info */
  17562. struct htt_ul_ofdma_user_info_v0 {
  17563. A_UINT32 word0;
  17564. A_UINT32 word1;
  17565. };
  17566. #define HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0 \
  17567. A_UINT32 w0_fw_rsvd:29; \
  17568. A_UINT32 w0_manual_ulofdma_trig:1; \
  17569. A_UINT32 w0_valid:1; \
  17570. A_UINT32 w0_version:1;
  17571. struct htt_ul_ofdma_user_info_v0_bitmap_w0 {
  17572. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0
  17573. };
  17574. #define HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1 \
  17575. A_UINT32 w1_nss:3; \
  17576. A_UINT32 w1_mcs:4; \
  17577. A_UINT32 w1_ldpc:1; \
  17578. A_UINT32 w1_dcm:1; \
  17579. A_UINT32 w1_ru_start:7; \
  17580. A_UINT32 w1_ru_size:3; \
  17581. A_UINT32 w1_trig_type:4; \
  17582. A_UINT32 w1_unused:9;
  17583. struct htt_ul_ofdma_user_info_v0_bitmap_w1 {
  17584. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1
  17585. };
  17586. #define HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0 \
  17587. A_UINT32 w0_fw_rsvd:27; \
  17588. A_UINT32 w0_sub_version:3; /* set to a value of "0" on WKK/Beryllium targets (future expansion) */ \
  17589. A_UINT32 w0_valid:1; /* field aligns with V0 definition */ \
  17590. A_UINT32 w0_version:1; /* set to a value of "1" to indicate picking htt_ul_ofdma_user_info_v1_bitmap (field aligns with V0 definition) */
  17591. struct htt_ul_ofdma_user_info_v1_bitmap_w0 {
  17592. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0
  17593. };
  17594. #define HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1 \
  17595. A_UINT32 w1_unused_0_to_18:19; /* Guaranteed to be set to 0, can be used for future expansion without bumping version again. */ \
  17596. A_UINT32 w1_trig_type:4; \
  17597. A_UINT32 w1_unused_23_to_31:9; /* Guaranteed to be set to 0, can be used for future expansion without bumping version again. */
  17598. struct htt_ul_ofdma_user_info_v1_bitmap_w1 {
  17599. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1
  17600. };
  17601. /* htt_ul_ofdma_user_info_v0_bitmap shows what bitfields are within the info */
  17602. PREPACK struct htt_ul_ofdma_user_info_v0_bitmap {
  17603. union {
  17604. A_UINT32 word0;
  17605. struct {
  17606. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0
  17607. };
  17608. };
  17609. union {
  17610. A_UINT32 word1;
  17611. struct {
  17612. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1
  17613. };
  17614. };
  17615. } POSTPACK;
  17616. /*
  17617. * htt_ul_ofdma_user_info_v1_bitmap bits are aligned to
  17618. * htt_ul_ofdma_user_info_v0_bitmap, based on the w0_version
  17619. * this should be picked.
  17620. */
  17621. PREPACK struct htt_ul_ofdma_user_info_v1_bitmap {
  17622. union {
  17623. A_UINT32 word0;
  17624. struct {
  17625. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0
  17626. };
  17627. };
  17628. union {
  17629. A_UINT32 word1;
  17630. struct {
  17631. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1
  17632. };
  17633. };
  17634. } POSTPACK;
  17635. enum HTT_UL_OFDMA_TRIG_TYPE {
  17636. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BASIC = 0,
  17637. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BFRP,
  17638. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_BAR,
  17639. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_RTS_CTS,
  17640. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BSR,
  17641. };
  17642. #define HTT_UL_OFDMA_USER_INFO_V0_SZ (sizeof(struct htt_ul_ofdma_user_info_v0))
  17643. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M 0x0000ffff
  17644. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S 0
  17645. #define HTT_UL_OFDMA_USER_INFO_V0_W0_MANUAL_ULOFDMA_TRIG_M 0x20000000
  17646. #define HTT_UL_OFDMA_USER_INFO_V0_W0_MANUAL_ULOFDMA_TRIG_S 29
  17647. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M 0x40000000
  17648. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S 30
  17649. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M 0x80000000
  17650. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S 31
  17651. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M 0x00000007
  17652. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S 0
  17653. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M 0x00000078
  17654. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S 3
  17655. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M 0x00000080
  17656. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S 7
  17657. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M 0x00000100
  17658. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S 8
  17659. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M 0x0000fe00
  17660. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S 9
  17661. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M 0x00070000
  17662. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S 16
  17663. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M 0x00780000
  17664. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S 19
  17665. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_M 0xff800000
  17666. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_S 23
  17667. /*--- word 0 ---*/
  17668. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_GET(word) \
  17669. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)
  17670. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_SET(word, _val) \
  17671. do { \
  17672. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL, _val); \
  17673. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)); \
  17674. } while (0)
  17675. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_GET(word) \
  17676. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)
  17677. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_SET(word, _val) \
  17678. do { \
  17679. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VALID, _val); \
  17680. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)); \
  17681. } while (0)
  17682. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_GET(word) \
  17683. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)
  17684. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_SET(word, _val) \
  17685. do { \
  17686. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VER, _val); \
  17687. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)); \
  17688. } while (0)
  17689. /*--- word 1 ---*/
  17690. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_GET(word) \
  17691. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)
  17692. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_SET(word, _val) \
  17693. do { \
  17694. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_NSS, _val); \
  17695. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)); \
  17696. } while (0)
  17697. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_GET(word) \
  17698. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)
  17699. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_SET(word, _val) \
  17700. do { \
  17701. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_MCS, _val); \
  17702. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)); \
  17703. } while (0)
  17704. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_GET(word) \
  17705. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)
  17706. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_SET(word, _val) \
  17707. do { \
  17708. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC, _val); \
  17709. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)); \
  17710. } while (0)
  17711. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_GET(word) \
  17712. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)
  17713. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_SET(word, _val) \
  17714. do { \
  17715. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_DCM, _val); \
  17716. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)); \
  17717. } while (0)
  17718. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_GET(word) \
  17719. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)
  17720. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_SET(word, _val) \
  17721. do { \
  17722. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START, _val); \
  17723. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)); \
  17724. } while (0)
  17725. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_GET(word) \
  17726. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)
  17727. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_SET(word, _val) \
  17728. do { \
  17729. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE, _val); \
  17730. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)); \
  17731. } while (0)
  17732. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_GET(word) \
  17733. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S)
  17734. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_SET(word, _val) \
  17735. do { \
  17736. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP, _val); \
  17737. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP_S)); \
  17738. } while (0)
  17739. /**
  17740. * @brief target -> host channel calibration data message
  17741. *
  17742. * MSG_TYPE => HTT_T2H_MSG_TYPE_CHAN_CALDATA
  17743. *
  17744. * @brief host -> target channel calibration data message
  17745. *
  17746. * MSG_TYPE => HTT_H2T_MSG_TYPE_CHAN_CALDATA
  17747. *
  17748. * @details
  17749. * The following field definitions describe the format of the channel
  17750. * calibration data message sent from the target to the host when
  17751. * MSG_TYPE is HTT_T2H_MSG_TYPE_CHAN_CALDATA, and sent from the host
  17752. * to the target when MSG_TYPE is HTT_H2T_MSG_TYPE_CHAN_CALDATA.
  17753. * The message is defined as htt_chan_caldata_msg followed by a variable
  17754. * number of 32-bit character values.
  17755. *
  17756. * |31 21|20|19 16|15 13| 12|11 8|7 0|
  17757. * |------------------------------------------------------------------|
  17758. * | rsv | A| frag | rsv |ck_v| sub_type| msg type |
  17759. * |------------------------------------------------------------------|
  17760. * | payload size | mhz |
  17761. * |------------------------------------------------------------------|
  17762. * | center frequency 2 | center frequency 1 |
  17763. * |------------------------------------------------------------------|
  17764. * | check sum |
  17765. * |------------------------------------------------------------------|
  17766. * | payload |
  17767. * |------------------------------------------------------------------|
  17768. * message info field:
  17769. * - MSG_TYPE
  17770. * Bits 7:0
  17771. * Purpose: identifies this as a channel calibration data message
  17772. * Value: 0x25 (HTT_T2H_MSG_TYPE_CHAN_CALDATA)
  17773. * 0x14 (HTT_H2T_MSG_TYPE_CHAN_CALDATA)
  17774. * - SUB_TYPE
  17775. * Bits 11:8
  17776. * Purpose: T2H: indicates whether target is providing chan cal data
  17777. * to the host to store, or requesting that the host
  17778. * download previously-stored data.
  17779. * H2T: indicates whether the host is providing the requested
  17780. * channel cal data, or if it is rejecting the data
  17781. * request because it does not have the requested data.
  17782. * Value: see HTT_T2H_MSG_CHAN_CALDATA_xxx defs
  17783. * - CHKSUM_VALID
  17784. * Bit 12
  17785. * Purpose: indicates if the checksum field is valid
  17786. * value:
  17787. * - FRAG
  17788. * Bit 19:16
  17789. * Purpose: indicates the fragment index for message
  17790. * value: 0 for first fragment, 1 for second fragment, ...
  17791. * - APPEND
  17792. * Bit 20
  17793. * Purpose: indicates if this is the last fragment
  17794. * value: 0 = final fragment, 1 = more fragments will be appended
  17795. *
  17796. * channel and payload size field
  17797. * - MHZ
  17798. * Bits 15:0
  17799. * Purpose: indicates the channel primary frequency
  17800. * Value:
  17801. * - PAYLOAD_SIZE
  17802. * Bits 31:16
  17803. * Purpose: indicates the bytes of calibration data in payload
  17804. * Value:
  17805. *
  17806. * center frequency field
  17807. * - CENTER FREQUENCY 1
  17808. * Bits 15:0
  17809. * Purpose: indicates the channel center frequency
  17810. * Value: channel center frequency, in MHz units
  17811. * - CENTER FREQUENCY 2
  17812. * Bits 31:16
  17813. * Purpose: indicates the secondary channel center frequency,
  17814. * only for 11acvht 80plus80 mode
  17815. * Value: secondary channel center frequency, in MHz units, if applicable
  17816. *
  17817. * checksum field
  17818. * - CHECK_SUM
  17819. * Bits 31:0
  17820. * Purpose: check the payload data, it is just for this fragment.
  17821. * This is intended for the target to check that the channel
  17822. * calibration data returned by the host is the unmodified data
  17823. * that was previously provided to the host by the target.
  17824. * value: checksum of fragment payload
  17825. */
  17826. PREPACK struct htt_chan_caldata_msg {
  17827. /* DWORD 0: message info */
  17828. A_UINT32
  17829. msg_type: 8,
  17830. sub_type: 4 ,
  17831. chksum_valid: 1, /** 1:valid, 0:invalid */
  17832. reserved1: 3,
  17833. frag_idx: 4, /** fragment index for calibration data */
  17834. appending: 1, /** 0: no fragment appending,
  17835. * 1: extra fragment appending */
  17836. reserved2: 11;
  17837. /* DWORD 1: channel and payload size */
  17838. A_UINT32
  17839. mhz: 16, /** primary 20 MHz channel frequency in mhz */
  17840. payload_size: 16; /** unit: bytes */
  17841. /* DWORD 2: center frequency */
  17842. A_UINT32
  17843. band_center_freq1: 16, /** Center frequency 1 in MHz */
  17844. band_center_freq2: 16; /** Center frequency 2 in MHz,
  17845. * valid only for 11acvht 80plus80 mode */
  17846. /* DWORD 3: check sum */
  17847. A_UINT32 chksum;
  17848. /* variable length for calibration data */
  17849. A_UINT32 payload[1/* or more */];
  17850. } POSTPACK;
  17851. /* T2H SUBTYPE */
  17852. #define HTT_T2H_MSG_CHAN_CALDATA_REQ 0
  17853. #define HTT_T2H_MSG_CHAN_CALDATA_UPLOAD 1
  17854. /* H2T SUBTYPE */
  17855. #define HTT_H2T_MSG_CHAN_CALDATA_REJ 0
  17856. #define HTT_H2T_MSG_CHAN_CALDATA_DOWNLOAD 1
  17857. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_S 8
  17858. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_M 0x00000f00
  17859. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_GET(_var) \
  17860. (((_var) & HTT_CHAN_CALDATA_MSG_SUB_TYPE_M) >> HTT_CHAN_CALDATA_MSG_SUB_TYPE_S)
  17861. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_SET(_var, _val) \
  17862. do { \
  17863. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_SUB_TYPE, _val); \
  17864. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_SUB_TYPE_S)); \
  17865. } while (0)
  17866. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_S 12
  17867. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_M 0x00001000
  17868. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_GET(_var) \
  17869. (((_var) & HTT_CHAN_CALDATA_MSG_CHKSUM_V_M) >> HTT_CHAN_CALDATA_MSG_CHKSUM_V_S)
  17870. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_SET(_var, _val) \
  17871. do { \
  17872. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_CHKSUM_V, _val); \
  17873. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_CHKSUM_V_S)); \
  17874. } while (0)
  17875. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_S 16
  17876. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_M 0x000f0000
  17877. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_GET(_var) \
  17878. (((_var) & HTT_CHAN_CALDATA_MSG_FRAG_IDX_M) >> HTT_CHAN_CALDATA_MSG_FRAG_IDX_S)
  17879. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_SET(_var, _val) \
  17880. do { \
  17881. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FRAG_IDX, _val); \
  17882. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FRAG_IDX_S)); \
  17883. } while (0)
  17884. #define HTT_CHAN_CALDATA_MSG_APPENDING_S 20
  17885. #define HTT_CHAN_CALDATA_MSG_APPENDING_M 0x00100000
  17886. #define HTT_CHAN_CALDATA_MSG_APPENDING_GET(_var) \
  17887. (((_var) & HTT_CHAN_CALDATA_MSG_APPENDING_M) >> HTT_CHAN_CALDATA_MSG_APPENDING_S)
  17888. #define HTT_CHAN_CALDATA_MSG_APPENDING_SET(_var, _val) \
  17889. do { \
  17890. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_APPENDING, _val); \
  17891. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_APPENDING_S)); \
  17892. } while (0)
  17893. #define HTT_CHAN_CALDATA_MSG_MHZ_S 0
  17894. #define HTT_CHAN_CALDATA_MSG_MHZ_M 0x0000ffff
  17895. #define HTT_CHAN_CALDATA_MSG_MHZ_GET(_var) \
  17896. (((_var) & HTT_CHAN_CALDATA_MSG_MHZ_M) >> HTT_CHAN_CALDATA_MSG_MHZ_S)
  17897. #define HTT_CHAN_CALDATA_MSG_MHZ_SET(_var, _val) \
  17898. do { \
  17899. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_MHZ, _val); \
  17900. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_MHZ_S)); \
  17901. } while (0)
  17902. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_S 16
  17903. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_M 0xffff0000
  17904. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_GET(_var) \
  17905. (((_var) & HTT_CHAN_CALDATA_MSG_PLD_SIZE_M) >> HTT_CHAN_CALDATA_MSG_PLD_SIZE_S)
  17906. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_SET(_var, _val) \
  17907. do { \
  17908. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_PLD_SIZE, _val); \
  17909. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_PLD_SIZE_S)); \
  17910. } while (0)
  17911. #define HTT_CHAN_CALDATA_MSG_FREQ1_S 0
  17912. #define HTT_CHAN_CALDATA_MSG_FREQ1_M 0x0000ffff
  17913. #define HTT_CHAN_CALDATA_MSG_FREQ1_GET(_var) \
  17914. (((_var) & HTT_CHAN_CALDATA_MSG_FREQ1_M) >> HTT_CHAN_CALDATA_MSG_FREQ1_S)
  17915. #define HTT_CHAN_CALDATA_MSG_FREQ1_SET(_var, _val) \
  17916. do { \
  17917. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FREQ1, _val); \
  17918. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FREQ1_S)); \
  17919. } while (0)
  17920. #define HTT_CHAN_CALDATA_MSG_FREQ2_S 16
  17921. #define HTT_CHAN_CALDATA_MSG_FREQ2_M 0xffff0000
  17922. #define HTT_CHAN_CALDATA_MSG_FREQ2_GET(_var) \
  17923. (((_var) & HTT_CHAN_CALDATA_MSG_FREQ2_M) >> HTT_CHAN_CALDATA_MSG_FREQ2_S)
  17924. #define HTT_CHAN_CALDATA_MSG_FREQ2_SET(_var, _val) \
  17925. do { \
  17926. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FREQ2, _val); \
  17927. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FREQ2_S)); \
  17928. } while (0)
  17929. /**
  17930. * @brief target -> host FSE CMEM based send
  17931. *
  17932. * MSG_TYPE => HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND
  17933. *
  17934. * @details
  17935. * HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND message is sent by the target when
  17936. * FSE placement in CMEM is enabled.
  17937. *
  17938. * This message sends the non-secure CMEM base address.
  17939. * It will be sent to host in response to message
  17940. * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG.
  17941. * The message would appear as follows:
  17942. *
  17943. * |31 24|23 16|15 8|7 0|
  17944. * |----------------+----------------+----------------+----------------|
  17945. * | reserved | num_entries | msg_type |
  17946. * |----------------+----------------+----------------+----------------|
  17947. * | base_address_lo |
  17948. * |----------------+----------------+----------------+----------------|
  17949. * | base_address_hi |
  17950. * |-------------------------------------------------------------------|
  17951. *
  17952. * The message is interpreted as follows:
  17953. * dword0 - b'0:7 - msg_type: This will be set to 0x27
  17954. * (HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND)
  17955. * b'8:15 - number_entries: Indicated the number of entries
  17956. * programmed.
  17957. * b'16:31 - reserved.
  17958. * dword1 - b'0:31 - base_address_lo: Indicate lower 32 bits of
  17959. * CMEM base address
  17960. * dword2 - b'0:31 - base_address_hi: Indicate upper 32 bits of
  17961. * CMEM base address
  17962. */
  17963. PREPACK struct htt_cmem_base_send_t {
  17964. A_UINT32 msg_type: 8,
  17965. num_entries: 8,
  17966. reserved: 16;
  17967. A_UINT32 base_address_lo;
  17968. A_UINT32 base_address_hi;
  17969. } POSTPACK;
  17970. #define HTT_CMEM_BASE_SEND_SIZE (sizeof(struct htt_cmem_base_send_t))
  17971. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_M 0x0000FF00
  17972. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_S 8
  17973. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_GET(_var) \
  17974. (((_var) & HTT_CMEM_BASE_SEND_NUM_ENTRIES_M) >> \
  17975. HTT_CMEM_BASE_SEND_NUM_ENTRIES_S)
  17976. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_SET(_var, _val) \
  17977. do { \
  17978. HTT_CHECK_SET_VAL(HTT_CMEM_BASE_SEND_NUM_ENTRIES, _val); \
  17979. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_PDEV_ID_S)); \
  17980. } while (0)
  17981. /**
  17982. * @brief - HTT PPDU ID format
  17983. *
  17984. * @details
  17985. * The following field definitions describe the format of the PPDU ID.
  17986. * The PPDU ID is truncated to 24 bits for TLVs from TQM.
  17987. *
  17988. * |31 30|29 24| 23|22 21|20 19|18 17|16 12|11 0|
  17989. * +--------------------------------------------------------------------------
  17990. * |rsvd |seq_cmd_type|tqm_cmd|rsvd |seq_idx|mac_id| hwq_ id | sch id |
  17991. * +--------------------------------------------------------------------------
  17992. *
  17993. * sch id :Schedule command id
  17994. * Bits [11 : 0] : monotonically increasing counter to track the
  17995. * PPDU posted to a specific transmit queue.
  17996. *
  17997. * hwq_id: Hardware Queue ID.
  17998. * Bits [16 : 12] : Indicates the queue id in the hardware transmit queue.
  17999. *
  18000. * mac_id: MAC ID
  18001. * Bits [18 : 17] : LMAC ID obtained from the whal_mac_struct
  18002. *
  18003. * seq_idx: Sequence index.
  18004. * Bits [21 : 19] : Sequence index indicates all the PPDU belonging to
  18005. * a particular TXOP.
  18006. *
  18007. * tqm_cmd: HWSCH/TQM flag.
  18008. * Bit [23] : Always set to 0.
  18009. *
  18010. * seq_cmd_type: Sequence command type.
  18011. * Bit [29 : 24] : Indicates the frame type for the current sequence.
  18012. * Refer to enum HTT_STATS_FTYPE for values.
  18013. */
  18014. PREPACK struct htt_ppdu_id {
  18015. A_UINT32
  18016. sch_id: 12,
  18017. hwq_id: 5,
  18018. mac_id: 2,
  18019. seq_idx: 2,
  18020. reserved1: 2,
  18021. tqm_cmd: 1,
  18022. seq_cmd_type: 6,
  18023. reserved2: 2;
  18024. } POSTPACK;
  18025. #define HTT_PPDU_ID_SCH_ID_S 0
  18026. #define HTT_PPDU_ID_SCH_ID_M 0x00000fff
  18027. #define HTT_PPDU_ID_SCH_ID_GET(_var) \
  18028. (((_var) & HTT_PPDU_ID_SCH_ID_M) >> HTT_PPDU_ID_SCH_ID_S)
  18029. #define HTT_PPDU_ID_SCH_ID_SET(_var, _val) \
  18030. do { \
  18031. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SCH_ID, _val); \
  18032. ((_var) |= ((_val) << HTT_PPDU_ID_SCH_ID_S)); \
  18033. } while (0)
  18034. #define HTT_PPDU_ID_HWQ_ID_S 12
  18035. #define HTT_PPDU_ID_HWQ_ID_M 0x0001f000
  18036. #define HTT_PPDU_ID_HWQ_ID_GET(_var) \
  18037. (((_var) & HTT_PPDU_ID_HWQ_ID_M) >> HTT_PPDU_ID_HWQ_ID_S)
  18038. #define HTT_PPDU_ID_HWQ_ID_SET(_var, _val) \
  18039. do { \
  18040. HTT_CHECK_SET_VAL(HTT_PPDU_ID_HWQ_ID, _val); \
  18041. ((_var) |= ((_val) << HTT_PPDU_ID_HWQ_ID_S)); \
  18042. } while (0)
  18043. #define HTT_PPDU_ID_MAC_ID_S 17
  18044. #define HTT_PPDU_ID_MAC_ID_M 0x00060000
  18045. #define HTT_PPDU_ID_MAC_ID_GET(_var) \
  18046. (((_var) & HTT_PPDU_ID_MAC_ID_M) >> HTT_PPDU_ID_MAC_ID_S)
  18047. #define HTT_PPDU_ID_MAC_ID_SET(_var, _val) \
  18048. do { \
  18049. HTT_CHECK_SET_VAL(HTT_PPDU_ID_MAC_ID, _val); \
  18050. ((_var) |= ((_val) << HTT_PPDU_ID_MAC_ID_S)); \
  18051. } while (0)
  18052. #define HTT_PPDU_ID_SEQ_IDX_S 19
  18053. #define HTT_PPDU_ID_SEQ_IDX_M 0x00180000
  18054. #define HTT_PPDU_ID_SEQ_IDX_GET(_var) \
  18055. (((_var) & HTT_PPDU_ID_SEQ_IDX_M) >> HTT_PPDU_ID_SEQ_IDX_S)
  18056. #define HTT_PPDU_ID_SEQ_IDX_SET(_var, _val) \
  18057. do { \
  18058. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SEQ_IDX, _val); \
  18059. ((_var) |= ((_val) << HTT_PPDU_ID_SEQ_IDX_S)); \
  18060. } while (0)
  18061. #define HTT_PPDU_ID_TQM_CMD_S 23
  18062. #define HTT_PPDU_ID_TQM_CMD_M 0x00800000
  18063. #define HTT_PPDU_ID_TQM_CMD_GET(_var) \
  18064. (((_var) & HTT_PPDU_ID_TQM_CMD_M) >> HTT_PPDU_ID_TQM_CMD_S)
  18065. #define HTT_PPDU_ID_TQM_CMD_SET(_var, _val) \
  18066. do { \
  18067. HTT_CHECK_SET_VAL(HTT_PPDU_ID_TQM_CMD, _val); \
  18068. ((_var) |= ((_val) << HTT_PPDU_ID_TQM_CMD_S)); \
  18069. } while (0)
  18070. #define HTT_PPDU_ID_SEQ_CMD_TYPE_S 24
  18071. #define HTT_PPDU_ID_SEQ_CMD_TYPE_M 0x3f000000
  18072. #define HTT_PPDU_ID_SEQ_CMD_TYPE_GET(_var) \
  18073. (((_var) & HTT_PPDU_ID_SEQ_CMD_TYPE_M) >> HTT_PPDU_ID_SEQ_CMD_TYPE_S)
  18074. #define HTT_PPDU_ID_SEQ_CMD_TYPE_SET(_var, _val) \
  18075. do { \
  18076. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SEQ_CMD_TYPE, _val); \
  18077. ((_var) |= ((_val) << HTT_PPDU_ID_SEQ_CMD_TYPE_S)); \
  18078. } while (0)
  18079. /**
  18080. * @brief target -> RX PEER METADATA V0 format
  18081. * Host will know the peer metadata version from the wmi_service_ready_ext2
  18082. * message from target, and will confirm to the target which peer metadata
  18083. * version to use in the wmi_init message.
  18084. *
  18085. * The following diagram shows the format of the RX PEER METADATA.
  18086. *
  18087. * |31 24|23 16|15 8|7 0|
  18088. * |-----------------------------------------------------------------------|
  18089. * | Reserved | VDEV ID | PEER ID |
  18090. * |-----------------------------------------------------------------------|
  18091. */
  18092. PREPACK struct htt_rx_peer_metadata_v0 {
  18093. A_UINT32
  18094. peer_id: 16,
  18095. vdev_id: 8,
  18096. reserved1: 8;
  18097. } POSTPACK;
  18098. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_S 0
  18099. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_M 0x0000ffff
  18100. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_GET(_var) \
  18101. (((_var) & HTT_RX_PEER_META_DATA_V0_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V0_PEER_ID_S)
  18102. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_SET(_var, _val) \
  18103. do { \
  18104. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V0_PEER_ID, _val); \
  18105. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V0_PEER_ID_S)); \
  18106. } while (0)
  18107. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_S 16
  18108. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_M 0x00ff0000
  18109. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_GET(_var) \
  18110. (((_var) & HTT_RX_PEER_META_DATA_V0_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V0_VDEV_ID_S)
  18111. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_SET(_var, _val) \
  18112. do { \
  18113. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V0_VDEV_ID, _val); \
  18114. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V0_VDEV_ID_S)); \
  18115. } while (0)
  18116. /**
  18117. * @brief target -> RX PEER METADATA V1 format
  18118. * Host will know the peer metadata version from the wmi_service_ready_ext2
  18119. * message from target, and will confirm to the target which peer metadata
  18120. * version to use in the wmi_init message.
  18121. *
  18122. * The following diagram shows the format of the RX PEER METADATA V1 format.
  18123. *
  18124. * |31 29|28 26|25 24|23 16|15 14| 13 |12 0|
  18125. * |---------------------------------------------------------------------------|
  18126. * |Rsvd2|CHIP ID|LMAC ID|VDEV ID|logical_link_id|ML PEER|SW PEER ID/ML PEER ID|
  18127. * |---------------------------------------------------------------------------|
  18128. */
  18129. PREPACK struct htt_rx_peer_metadata_v1 {
  18130. A_UINT32
  18131. peer_id: 13,
  18132. ml_peer_valid: 1,
  18133. logical_link_id: 2,
  18134. vdev_id: 8,
  18135. lmac_id: 2,
  18136. chip_id: 3,
  18137. reserved2: 3;
  18138. } POSTPACK;
  18139. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_S 0
  18140. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_M 0x00001fff
  18141. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_GET(_var) \
  18142. (((_var) & HTT_RX_PEER_META_DATA_V1_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V1_PEER_ID_S)
  18143. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_SET(_var, _val) \
  18144. do { \
  18145. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_PEER_ID, _val); \
  18146. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_PEER_ID_S)); \
  18147. } while (0)
  18148. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S 13
  18149. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_M 0x00002000
  18150. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_GET(_var) \
  18151. (((_var) & HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_M) >> HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S)
  18152. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_SET(_var, _val) \
  18153. do { \
  18154. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID, _val); \
  18155. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S)); \
  18156. } while (0)
  18157. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_S 16
  18158. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_M 0x00ff0000
  18159. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_GET(_var) \
  18160. (((_var) & HTT_RX_PEER_META_DATA_V1_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V1_VDEV_ID_S)
  18161. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_S 14
  18162. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_M 0x0000c000
  18163. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_GET(_var) \
  18164. (((_var) & HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_M) >> HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_S)
  18165. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_SET(_var, _val) \
  18166. do { \
  18167. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID, _val); \
  18168. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_S)); \
  18169. } while (0)
  18170. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_SET(_var, _val) \
  18171. do { \
  18172. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_VDEV_ID, _val); \
  18173. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_VDEV_ID_S)); \
  18174. } while (0)
  18175. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_S 24
  18176. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_M 0x03000000
  18177. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_GET(_var) \
  18178. (((_var) & HTT_RX_PEER_META_DATA_V1_LMAC_ID_M) >> HTT_RX_PEER_META_DATA_V1_LMAC_ID_S)
  18179. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_SET(_var, _val) \
  18180. do { \
  18181. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_LMAC_ID, _val); \
  18182. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_LMAC_ID_S)); \
  18183. } while (0)
  18184. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_S 26
  18185. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_M 0x1c000000
  18186. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_GET(_var) \
  18187. (((_var) & HTT_RX_PEER_META_DATA_V1_CHIP_ID_M) >> HTT_RX_PEER_META_DATA_V1_CHIP_ID_S)
  18188. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_SET(_var, _val) \
  18189. do { \
  18190. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_CHIP_ID, _val); \
  18191. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_CHIP_ID_S)); \
  18192. } while (0)
  18193. /**
  18194. * @brief target -> RX PEER METADATA V1A format
  18195. * Host will know the peer metadata version from the wmi_service_ready_ext2
  18196. * message from target, WMI_SERVICE_PEER_METADATA_V1A_V1B_SUPPORT WMI service,
  18197. * and will confirm to the target which peer metadata version to use in the
  18198. * wmi_init message.
  18199. *
  18200. * The following diagram shows the format of the RX PEER METADATA V1A format.
  18201. *
  18202. * |31 29|28 26|25 22|21 14| 13 |12 0|
  18203. * |-------------------------------------------------------------------|
  18204. * |Rsvd2|CHIP ID|logical_link_id|VDEV ID|ML PEER|SW PEER ID/ML PEER ID|
  18205. * |-------------------------------------------------------------------|
  18206. */
  18207. PREPACK struct htt_rx_peer_metadata_v1a {
  18208. A_UINT32
  18209. peer_id: 13,
  18210. ml_peer_valid: 1,
  18211. vdev_id: 8,
  18212. logical_link_id: 4,
  18213. chip_id: 3,
  18214. reserved2: 3;
  18215. } POSTPACK;
  18216. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_S 0
  18217. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_M 0x00001fff
  18218. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_GET(_var) \
  18219. (((_var) & HTT_RX_PEER_META_DATA_V1A_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V1A_PEER_ID_S)
  18220. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_SET(_var, _val) \
  18221. do { \
  18222. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_PEER_ID, _val); \
  18223. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_PEER_ID_S)); \
  18224. } while (0)
  18225. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_S 13
  18226. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_M 0x00002000
  18227. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_GET(_var) \
  18228. (((_var) & HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_M) >> HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_S)
  18229. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_SET(_var, _val) \
  18230. do { \
  18231. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID, _val); \
  18232. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_S)); \
  18233. } while (0)
  18234. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_S 14
  18235. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_M 0x003fc000
  18236. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_GET(_var) \
  18237. (((_var) & HTT_RX_PEER_META_DATA_V1A_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V1A_VDEV_ID_S)
  18238. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_SET(_var, _val) \
  18239. do { \
  18240. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_VDEV_ID, _val); \
  18241. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_VDEV_ID_S)); \
  18242. } while (0)
  18243. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_S 22
  18244. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_M 0x03C00000
  18245. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_GET(_var) \
  18246. (((_var) & HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_M) >> HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_S)
  18247. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_SET(_var, _val) \
  18248. do { \
  18249. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID, _val); \
  18250. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_S)); \
  18251. } while (0)
  18252. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_S 26
  18253. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_M 0x1c000000
  18254. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_GET(_var) \
  18255. (((_var) & HTT_RX_PEER_META_DATA_V1A_CHIP_ID_M) >> HTT_RX_PEER_META_DATA_V1A_CHIP_ID_S)
  18256. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_SET(_var, _val) \
  18257. do { \
  18258. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_CHIP_ID, _val); \
  18259. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_CHIP_ID_S)); \
  18260. } while (0)
  18261. /**
  18262. * @brief target -> RX PEER METADATA V1B format
  18263. * Host will know the peer metadata version from the wmi_service_ready_ext2
  18264. * message from target, WMI_SERVICE_PEER_METADATA_V1A_V1B_SUPPORT WMI service,
  18265. * and will confirm to the target which peer metadata version to use in the
  18266. * wmi_init message.
  18267. *
  18268. * The following diagram shows the format of the RX PEER METADATA V1B format.
  18269. *
  18270. * |31 29|28 26|25 22|21 14| 13 |12 0|
  18271. * |--------------------------------------------------------------|
  18272. * |Rsvd2|CHIP ID|hw_link_id|VDEV ID|ML PEER|SW PEER ID/ML PEER ID|
  18273. * |--------------------------------------------------------------|
  18274. */
  18275. PREPACK struct htt_rx_peer_metadata_v1b {
  18276. A_UINT32
  18277. peer_id: 13,
  18278. ml_peer_valid: 1,
  18279. vdev_id: 8,
  18280. hw_link_id: 4,
  18281. chip_id: 3,
  18282. reserved2: 3;
  18283. } POSTPACK;
  18284. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_S 0
  18285. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_M 0x00001fff
  18286. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_GET(_var) \
  18287. (((_var) & HTT_RX_PEER_META_DATA_V1B_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V1B_PEER_ID_S)
  18288. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_SET(_var, _val) \
  18289. do { \
  18290. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_PEER_ID, _val); \
  18291. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_PEER_ID_S)); \
  18292. } while (0)
  18293. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_S 13
  18294. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_M 0x00002000
  18295. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_GET(_var) \
  18296. (((_var) & HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_M) >> HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_S)
  18297. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_SET(_var, _val) \
  18298. do { \
  18299. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID, _val); \
  18300. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_S)); \
  18301. } while (0)
  18302. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_S 14
  18303. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_M 0x003fc000
  18304. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_GET(_var) \
  18305. (((_var) & HTT_RX_PEER_META_DATA_V1B_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V1B_VDEV_ID_S)
  18306. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_SET(_var, _val) \
  18307. do { \
  18308. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_VDEV_ID, _val); \
  18309. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_VDEV_ID_S)); \
  18310. } while (0)
  18311. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_S 22
  18312. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_M 0x03C00000
  18313. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_GET(_var) \
  18314. (((_var) & HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_M) >> HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_S)
  18315. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_SET(_var, _val) \
  18316. do { \
  18317. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID, _val); \
  18318. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_S)); \
  18319. } while (0)
  18320. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_S 26
  18321. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_M 0x1c000000
  18322. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_GET(_var) \
  18323. (((_var) & HTT_RX_PEER_META_DATA_V1B_CHIP_ID_M) >> HTT_RX_PEER_META_DATA_V1B_CHIP_ID_S)
  18324. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_SET(_var, _val) \
  18325. do { \
  18326. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_CHIP_ID, _val); \
  18327. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_CHIP_ID_S)); \
  18328. } while (0)
  18329. /* generic variables for masks and shifts for various fields */
  18330. extern A_UINT32 HTT_RX_PEER_META_DATA_PEER_ID_S;
  18331. extern A_UINT32 HTT_RX_PEER_META_DATA_PEER_ID_M;
  18332. extern A_UINT32 HTT_RX_PEER_META_DATA_ML_PEER_VALID_S;
  18333. extern A_UINT32 HTT_RX_PEER_META_DATA_ML_PEER_VALID_M;
  18334. /* generic function pointers to get/set values from rx peer metadata v0/v1/v1a/v1b */
  18335. extern A_UINT32 (*HTT_RX_PEER_META_DATA_PEER_ID_GET) (A_UINT32 var);
  18336. extern void (*HTT_RX_PEER_META_DATA_PEER_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18337. extern A_UINT32 (*HTT_RX_PEER_META_DATA_VDEV_ID_GET) (A_UINT32 var);
  18338. extern void (*HTT_RX_PEER_META_DATA_VDEV_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18339. extern A_UINT32 (*HTT_RX_PEER_META_DATA_ML_PEER_VALID_GET) (A_UINT32 var);
  18340. extern void (*HTT_RX_PEER_META_DATA_ML_PEER_VALID_SET) (A_UINT32 *var, A_UINT32 val);
  18341. extern A_UINT32 (*HTT_RX_PEER_META_DATA_LOGICAL_LINK_ID_GET) (A_UINT32 var);
  18342. extern void (*HTT_RX_PEER_META_DATA_LOGICAL_LINK_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18343. extern A_UINT32 (*HTT_RX_PEER_META_DATA_LMAC_ID_GET) (A_UINT32 var);
  18344. extern void (*HTT_RX_PEER_META_DATA_LMAC_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18345. extern A_UINT32 (*HTT_RX_PEER_META_DATA_CHIP_ID_GET) (A_UINT32 var);
  18346. extern void (*HTT_RX_PEER_META_DATA_CHIP_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18347. extern A_UINT32 (*HTT_RX_PEER_META_DATA_HW_LINK_ID_GET) (A_UINT32 var);
  18348. extern void (*HTT_RX_PEER_META_DATA_HW_LINK_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18349. /*
  18350. * In some systems, the host SW wants to specify priorities between
  18351. * different MSDU / flow queues within the same peer-TID.
  18352. * The below enums are used for the host to identify to the target
  18353. * which MSDU queue's priority it wants to adjust.
  18354. */
  18355. /*
  18356. * The MSDUQ index describe index of TCL HW, where each index is
  18357. * used for queuing particular types of MSDUs.
  18358. * The different MSDU queue types are defined in HTT_MSDU_QTYPE.
  18359. */
  18360. enum HTT_MSDUQ_INDEX {
  18361. HTT_MSDUQ_INDEX_NON_UDP, /* NON UDP MSDUQ index */
  18362. HTT_MSDUQ_INDEX_UDP, /* UDP MSDUQ index */
  18363. HTT_MSDUQ_INDEX_CUSTOM_PRIO_0, /* Latency priority 0 index */
  18364. HTT_MSDUQ_INDEX_CUSTOM_PRIO_1, /* Latency priority 1 index */
  18365. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_0, /* High num TID cases/ MLO dedicate link cases */
  18366. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_1, /* High num TID cases/ MLO dedicate link cases */
  18367. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_2, /* High num TID cases/ MLO dedicate link cases */
  18368. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_3, /* High num TID cases/ MLO dedicate link cases */
  18369. HTT_MSDUQ_MAX_INDEX,
  18370. };
  18371. /* MSDU qtype definition */
  18372. enum HTT_MSDU_QTYPE {
  18373. /*
  18374. * The LATENCY_CRIT_0 and LATENCY_CRIT_1 queue types don't have a fixed
  18375. * relative priority. Instead, the relative priority of CRIT_0 versus
  18376. * CRIT_1 is controlled by the FW, through the configuration parameters
  18377. * it applies to the queues.
  18378. */
  18379. HTT_MSDU_QTYPE_LATENCY_CRIT_0, /* Specified MSDUQ index used for latency critical 0 */
  18380. HTT_MSDU_QTYPE_LATENCY_CRIT_1, /* Specified MSDUQ index used for latency critical 1 */
  18381. HTT_MSDU_QTYPE_UDP, /* Specifies MSDUQ index used for UDP flow */
  18382. HTT_MSDU_QTYPE_NON_UDP, /* Specifies MSDUQ index used for non-udp flow */
  18383. HTT_MSDU_QTYPE_HOL, /* Specified MSDUQ index used for Head of Line */
  18384. HTT_MSDU_QTYPE_USER_SPECIFIED, /* Specifies MSDUQ index used for advertising changeable flow type */
  18385. HTT_MSDU_QTYPE_HI_PRIO, /* Specifies MSDUQ index used for high priority flow type */
  18386. HTT_MSDU_QTYPE_LO_PRIO, /* Specifies MSDUQ index used for low priority flow type */
  18387. /* New MSDU_QTYPE should be added above this line */
  18388. /*
  18389. * Below QTYPE_MAX will increase if additional QTYPEs are defined
  18390. * in the future. Hence HTT_MSDU_QTYPE_MAX can't be used in
  18391. * any host/target message definitions. The QTYPE_MAX value can
  18392. * only be used internally within the host or within the target.
  18393. * If host or target find a qtype value is >= HTT_MSDU_QTYPE_MAX
  18394. * it must regard the unexpected value as a default qtype value,
  18395. * or ignore it.
  18396. */
  18397. HTT_MSDU_QTYPE_MAX,
  18398. HTT_MSDU_QTYPE_NOT_IN_USE = 255, /* corresponding MSDU index is not in use */
  18399. };
  18400. enum HTT_MSDUQ_LEGACY_FLOW_INDEX {
  18401. HTT_MSDUQ_LEGACY_HI_PRI_FLOW_INDEX = 0,
  18402. HTT_MSDUQ_LEGACY_LO_PRI_FLOW_INDEX = 1,
  18403. HTT_MSDUQ_LEGACY_UDP_FLOW_INDEX = 2,
  18404. HTT_MSDUQ_LEGACY_NON_UDP_FLOW_INDEX = 3,
  18405. };
  18406. /**
  18407. * @brief target -> host mlo timestamp offset indication
  18408. *
  18409. * MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND
  18410. *
  18411. * @details
  18412. * The following field definitions describe the format of the HTT target
  18413. * to host mlo timestamp offset indication message.
  18414. *
  18415. *
  18416. * |31 16|15 12|11 10|9 8|7 0 |
  18417. * |----------------------------------------------------------------------|
  18418. * | mac_clk_freq_mhz | rsvd |chip_id|pdev_id| msg type |
  18419. * |----------------------------------------------------------------------|
  18420. * | Sync time stamp lo in us |
  18421. * |----------------------------------------------------------------------|
  18422. * | Sync time stamp hi in us |
  18423. * |----------------------------------------------------------------------|
  18424. * | mlo time stamp offset lo in us |
  18425. * |----------------------------------------------------------------------|
  18426. * | mlo time stamp offset hi in us |
  18427. * |----------------------------------------------------------------------|
  18428. * | mlo time stamp offset clocks in clock ticks |
  18429. * |----------------------------------------------------------------------|
  18430. * |31 26|25 16|15 0 |
  18431. * |rsvd2 | mlo time stamp | mlo time stamp compensation in us |
  18432. * | | compensation in clks | |
  18433. * |----------------------------------------------------------------------|
  18434. * |31 22|21 0 |
  18435. * | rsvd 3 | mlo time stamp comp timer period |
  18436. * |----------------------------------------------------------------------|
  18437. * The message is interpreted as follows:
  18438. *
  18439. * dword0 - b'0:7 - msg_type: This will be set to
  18440. * HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND
  18441. * value: 0x28
  18442. *
  18443. * dword0 - b'9:8 - pdev_id
  18444. *
  18445. * dword0 - b'11:10 - chip_id
  18446. *
  18447. * dword0 - b'15:12 - rsvd1: Reserved for future use
  18448. *
  18449. * dword0 - b'31:16 - mac clock frequency of the mac HW block in MHz
  18450. *
  18451. * dword1 - b'31:0 - lower 32 bits of the WLAN global time stamp (in us) at
  18452. * which last sync interrupt was received
  18453. *
  18454. * dword2 - b'31:0 - upper 32 bits of the WLAN global time stamp (in us) at
  18455. * which last sync interrupt was received
  18456. *
  18457. * dword3 - b'31:0 - lower 32 bits of the MLO time stamp offset in us
  18458. *
  18459. * dword4 - b'31:0 - upper 32 bits of the MLO time stamp offset in us
  18460. *
  18461. * dword5 - b'31:0 - MLO time stamp offset in clock ticks for sub us
  18462. *
  18463. * dword6 - b'15:0 - MLO time stamp compensation applied in us
  18464. *
  18465. * dword6 - b'25:16 - MLO time stamp compensation applied in clock ticks
  18466. * for sub us resolution
  18467. *
  18468. * dword6 - b'31:26 - rsvd2: Reserved for future use
  18469. *
  18470. * dword7 - b'21:0 - period of MLO compensation timer at which compensation
  18471. * is applied, in us
  18472. *
  18473. * dword7 - b'31:22 - rsvd3: Reserved for future use
  18474. */
  18475. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_M 0x000000FF
  18476. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S 0
  18477. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_M 0x00000300
  18478. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S 8
  18479. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_M 0x00000C00
  18480. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S 10
  18481. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_M 0xFFFF0000
  18482. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S 16
  18483. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_M 0x0000FFFF
  18484. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S 0
  18485. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_M 0x03FF0000
  18486. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S 16
  18487. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_M 0x003FFFFF
  18488. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S 0
  18489. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_GET(_var) \
  18490. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S)
  18491. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_SET(_var, _val) \
  18492. do { \
  18493. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE, _val); \
  18494. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S)); \
  18495. } while (0)
  18496. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_GET(_var) \
  18497. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S)
  18498. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_SET(_var, _val) \
  18499. do { \
  18500. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID, _val); \
  18501. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S)); \
  18502. } while (0)
  18503. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_GET(_var) \
  18504. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S)
  18505. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_SET(_var, _val) \
  18506. do { \
  18507. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID, _val); \
  18508. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S)); \
  18509. } while (0)
  18510. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_GET(_var) \
  18511. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_M) >> \
  18512. HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S)
  18513. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_SET(_var, _val) \
  18514. do { \
  18515. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ, _val); \
  18516. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S)); \
  18517. } while (0)
  18518. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_GET(_var) \
  18519. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_M) >> \
  18520. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S)
  18521. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_SET(_var, _val) \
  18522. do { \
  18523. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US, _val); \
  18524. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S)); \
  18525. } while (0)
  18526. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_GET(_var) \
  18527. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_M) >> \
  18528. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S)
  18529. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_SET(_var, _val) \
  18530. do { \
  18531. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS, _val); \
  18532. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S)); \
  18533. } while (0)
  18534. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_GET(_var) \
  18535. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_M) >> \
  18536. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S)
  18537. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_SET(_var, _val) \
  18538. do { \
  18539. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US, _val); \
  18540. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S)); \
  18541. } while (0)
  18542. typedef struct {
  18543. A_UINT32 msg_type: 8, /* bits 7:0 */
  18544. pdev_id: 2, /* bits 9:8 */
  18545. chip_id: 2, /* bits 11:10 */
  18546. reserved1: 4, /* bits 15:12 */
  18547. mac_clk_freq_mhz: 16; /* bits 31:16 */
  18548. A_UINT32 sync_timestamp_lo_us;
  18549. A_UINT32 sync_timestamp_hi_us;
  18550. A_UINT32 mlo_timestamp_offset_lo_us;
  18551. A_UINT32 mlo_timestamp_offset_hi_us;
  18552. A_UINT32 mlo_timestamp_offset_clks;
  18553. A_UINT32 mlo_timestamp_comp_us: 16, /* bits 15:0 */
  18554. mlo_timestamp_comp_clks: 10, /* bits 25:16 */
  18555. reserved2: 6; /* bits 31:26 */
  18556. A_UINT32 mlo_timestamp_comp_timer_period_us: 22, /* bits 21:0 */
  18557. reserved3: 10; /* bits 31:22 */
  18558. } htt_t2h_mlo_offset_ind_t;
  18559. /*
  18560. * @brief target -> host VDEV TX RX STATS
  18561. *
  18562. * MSG_TYPE => HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND
  18563. *
  18564. * @details
  18565. * HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND message is sent by the target
  18566. * every periodic interval programmed in HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG.
  18567. * After the host sends an initial HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG,
  18568. * this HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND message will be sent
  18569. * periodically by target even in the absence of any further HTT request
  18570. * messages from host.
  18571. *
  18572. * The message is formatted as follows:
  18573. *
  18574. * |31 16|15 8|7 0|
  18575. * |---------------------------------+----------------+----------------|
  18576. * | payload_size | pdev_id | msg_type |
  18577. * |---------------------------------+----------------+----------------|
  18578. * | reserved0 |
  18579. * |-------------------------------------------------------------------|
  18580. * | reserved1 |
  18581. * |-------------------------------------------------------------------|
  18582. * | reserved2 |
  18583. * |-------------------------------------------------------------------|
  18584. * | |
  18585. * | VDEV specific Tx Rx stats info |
  18586. * | |
  18587. * |-------------------------------------------------------------------|
  18588. *
  18589. * The message is interpreted as follows:
  18590. * dword0 - b'0:7 - msg_type: This will be set to 0x2c
  18591. * (HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND)
  18592. * b'8:15 - pdev_id
  18593. * b'16:31 - size in bytes of the payload that follows the 16-byte
  18594. * message header fields (msg_type through reserved2)
  18595. * dword1 - b'0:31 - reserved0.
  18596. * dword2 - b'0:31 - reserved1.
  18597. * dword3 - b'0:31 - reserved2.
  18598. */
  18599. typedef struct {
  18600. A_UINT32 msg_type: 8,
  18601. pdev_id: 8,
  18602. payload_size: 16;
  18603. A_UINT32 reserved0;
  18604. A_UINT32 reserved1;
  18605. A_UINT32 reserved2;
  18606. } htt_t2h_vdevs_txrx_stats_periodic_hdr_t;
  18607. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_HDR_SIZE 16
  18608. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_M 0x0000FF00
  18609. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S 8
  18610. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_GET(_var) \
  18611. (((_var) & HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_M) >> HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S)
  18612. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_SET(_var, _val) \
  18613. do { \
  18614. HTT_CHECK_SET_VAL(HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID, _val); \
  18615. ((_var) |= ((_val) << HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S)); \
  18616. } while (0)
  18617. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_M 0xFFFF0000
  18618. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S 16
  18619. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_GET(_var) \
  18620. (((_var) & HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_M) >> HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S)
  18621. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_SET(_var, _val) \
  18622. do { \
  18623. HTT_CHECK_SET_VAL(HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE, _val); \
  18624. ((_var) |= ((_val) << HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S)); \
  18625. } while (0)
  18626. /* SOC related stats */
  18627. typedef struct {
  18628. htt_tlv_hdr_t tlv_hdr;
  18629. /* When TQM is not able to find the peers during Tx, then it drops the packets
  18630. * This can be due to either the peer is deleted or deletion is ongoing
  18631. * */
  18632. A_UINT32 inv_peers_msdu_drop_count_lo;
  18633. A_UINT32 inv_peers_msdu_drop_count_hi;
  18634. } htt_t2h_soc_txrx_stats_common_tlv;
  18635. /* VDEV HW Tx/Rx stats */
  18636. typedef struct {
  18637. htt_tlv_hdr_t tlv_hdr;
  18638. A_UINT32 vdev_id;
  18639. /* Rx msdu byte cnt */
  18640. A_UINT32 rx_msdu_byte_cnt_lo;
  18641. A_UINT32 rx_msdu_byte_cnt_hi;
  18642. /* Rx msdu cnt */
  18643. A_UINT32 rx_msdu_cnt_lo;
  18644. A_UINT32 rx_msdu_cnt_hi;
  18645. /* tx msdu byte cnt */
  18646. A_UINT32 tx_msdu_byte_cnt_lo;
  18647. A_UINT32 tx_msdu_byte_cnt_hi;
  18648. /* tx msdu cnt */
  18649. A_UINT32 tx_msdu_cnt_lo;
  18650. A_UINT32 tx_msdu_cnt_hi;
  18651. /* tx excessive retry discarded msdu cnt */
  18652. A_UINT32 tx_msdu_excessive_retry_discard_cnt_lo;
  18653. A_UINT32 tx_msdu_excessive_retry_discard_cnt_hi;
  18654. /* TX congestion ctrl msdu drop cnt */
  18655. A_UINT32 tx_msdu_cong_ctrl_drop_cnt_lo;
  18656. A_UINT32 tx_msdu_cong_ctrl_drop_cnt_hi;
  18657. /* discarded tx msdus cnt coz of time to live expiry */
  18658. A_UINT32 tx_msdu_ttl_expire_drop_cnt_lo;
  18659. A_UINT32 tx_msdu_ttl_expire_drop_cnt_hi;
  18660. /* tx excessive retry discarded msdu byte cnt */
  18661. A_UINT32 tx_msdu_excessive_retry_discard_byte_cnt_lo;
  18662. A_UINT32 tx_msdu_excessive_retry_discard_byte_cnt_hi;
  18663. /* TX congestion ctrl msdu drop byte cnt */
  18664. A_UINT32 tx_msdu_cong_ctrl_drop_byte_cnt_lo;
  18665. A_UINT32 tx_msdu_cong_ctrl_drop_byte_cnt_hi;
  18666. /* discarded tx msdus byte cnt coz of time to live expiry */
  18667. A_UINT32 tx_msdu_ttl_expire_drop_byte_cnt_lo;
  18668. A_UINT32 tx_msdu_ttl_expire_drop_byte_cnt_hi;
  18669. /* TQM bypass frame cnt */
  18670. A_UINT32 tqm_bypass_frame_cnt_lo;
  18671. A_UINT32 tqm_bypass_frame_cnt_hi;
  18672. /* TQM bypass byte cnt */
  18673. A_UINT32 tqm_bypass_byte_cnt_lo;
  18674. A_UINT32 tqm_bypass_byte_cnt_hi;
  18675. } htt_t2h_vdev_txrx_stats_hw_stats_tlv;
  18676. /*
  18677. * MSG_TYPE => HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF
  18678. *
  18679. * @details
  18680. * The SAWF_DEF_QUEUES_MAP_REPORT_CONF message is sent by the target in
  18681. * response to a SAWF_DEF_QUEUES_MAP_REPORT_REQ from the host.
  18682. * The SAWF_DEF_QUEUES_MAP_REPORT_CONF will show which service class
  18683. * the default MSDU queues of each of the specified TIDs for the peer
  18684. * specified in the SAWF_DEF_QUEUES_MAP_REPORT_REQ message are linked to.
  18685. * If the default MSDU queues of a given TID within the peer are not linked
  18686. * to a service class, the svc_class_id field for that TID will have a
  18687. * 0xff HTT_SAWF_SVC_CLASS_INVALID_ID value to indicate the default MSDU
  18688. * queues for that TID are not mapped to any service class.
  18689. *
  18690. * |31 16|15 8|7 0|
  18691. * |------------------------------+--------------+--------------|
  18692. * | peer ID | reserved | msg type |
  18693. * |------------------------------+--------------+------+-------|
  18694. * | reserved | svc class ID | TID |
  18695. * |------------------------------------------------------------|
  18696. * ...
  18697. * |------------------------------------------------------------|
  18698. * | reserved | svc class ID | TID |
  18699. * |------------------------------------------------------------|
  18700. * Header fields:
  18701. * dword0 - b'7:0 - msg_type: This will be set to
  18702. * 0x2d (HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF)
  18703. * b'31:16 - peer ID
  18704. * dword1 - b'7:0 - TID
  18705. * b'15:8 - svc class ID
  18706. * (dword2, etc. same format as dword1)
  18707. */
  18708. #define HTT_SAWF_SVC_CLASS_INVALID_ID 0xff
  18709. PREPACK struct htt_t2h_sawf_def_queues_map_report_conf {
  18710. A_UINT32 msg_type :8,
  18711. reserved0 :8,
  18712. peer_id :16;
  18713. struct {
  18714. A_UINT32 tid :8,
  18715. svc_class_id :8,
  18716. reserved1 :16;
  18717. } tid_reports[1/*or more*/];
  18718. } POSTPACK;
  18719. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_CONF_HDR_BYTES 4 /* msg_type, peer_id */
  18720. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_CONF_ELEM_BYTES 4 /* TID, svc_class_id */
  18721. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_M 0xFFFF0000
  18722. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S 16
  18723. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_GET(_var) \
  18724. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_M) >> \
  18725. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S)
  18726. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_SET(_var, _val) \
  18727. do { \
  18728. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID, _val); \
  18729. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S)); \
  18730. } while (0)
  18731. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_M 0x000000FF
  18732. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S 0
  18733. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_GET(_var) \
  18734. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_M) >> \
  18735. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S)
  18736. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_SET(_var, _val) \
  18737. do { \
  18738. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID, _val); \
  18739. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S)); \
  18740. } while (0)
  18741. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_M 0x0000FF00
  18742. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S 8
  18743. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_GET(_var) \
  18744. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_M) >> \
  18745. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S)
  18746. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_SET(_var, _val) \
  18747. do { \
  18748. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID, _val); \
  18749. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S)); \
  18750. } while (0)
  18751. /*
  18752. * MSG_TYPE => HTT_T2H_SAWF_MSDUQ_INFO_IND
  18753. *
  18754. * @details
  18755. * When SAWF is enabled and a flow is mapped to a policy during the traffic
  18756. * flow if the flow is seen the associated service class is conveyed to the
  18757. * target via TCL Data Command. Target on the other hand internally creates the
  18758. * MSDUQ. Once the target creates the MSDUQ the target sends the information
  18759. * of the newly created MSDUQ and some other identifiers to uniquely identity
  18760. * the newly created MSDUQ
  18761. *
  18762. * |31 27| 24|23 16|15|14 11|10|9 8|7 4|3 0|
  18763. * |------------------------------+------------------------+--------------|
  18764. * | peer ID | HTT qtype | msg type |
  18765. * |---------------------------------+--------------+--+---+-------+------|
  18766. * | reserved |AST list index|FO|WC | HLOS | remap|
  18767. * | | | | | TID | TID |
  18768. * |---------------------+------------------------------------------------|
  18769. * | reserved1 | tgt_opaque_id |
  18770. * |---------------------+------------------------------------------------|
  18771. *
  18772. * Header fields:
  18773. *
  18774. * dword0 - b'7:0 - msg_type: This will be set to
  18775. * 0x2e (HTT_T2H_SAWF_MSDUQ_INFO_IND)
  18776. * b'15:8 - HTT qtype
  18777. * b'31:16 - peer ID
  18778. *
  18779. * dword1 - b'3:0 - remap TID, as assigned in firmware
  18780. * b'7:4 - HLOS TID, as sent by host in TCL Data Command
  18781. * hlos_tid : Common to Lithium and Beryllium
  18782. * b'9:8 - who_classify_info_sel (WC), as sent by host in
  18783. * TCL Data Command : Beryllium
  18784. * b10 - flow_override (FO), as sent by host in
  18785. * TCL Data Command: Beryllium
  18786. * b11:14 - ast_list_idx
  18787. * Array index into the list of extension AST entries
  18788. * (not the actual AST 16-bit index).
  18789. * The ast_list_idx is one-based, with the following
  18790. * range of values:
  18791. * - legacy targets supporting 16 user-defined
  18792. * MSDU queues: 1-2
  18793. * - legacy targets supporting 48 user-defined
  18794. * MSDU queues: 1-6
  18795. * - new targets: 0 (peer_id is used instead)
  18796. * Note that since ast_list_idx is one-based,
  18797. * the host will need to subtract 1 to use it as an
  18798. * index into a list of extension AST entries.
  18799. * b15:31 - reserved
  18800. *
  18801. * dword2 - b'23:0 - tgt_opaque_id Opaque Tx flow number which is a
  18802. * unique MSDUQ id in firmware
  18803. * b'24:31 - reserved1
  18804. */
  18805. PREPACK struct htt_t2h_sawf_msduq_event {
  18806. A_UINT32 msg_type : 8,
  18807. htt_qtype : 8,
  18808. peer_id :16;
  18809. A_UINT32 remap_tid : 4,
  18810. hlos_tid : 4,
  18811. who_classify_info_sel : 2,
  18812. flow_override : 1,
  18813. ast_list_idx : 4,
  18814. reserved :17;
  18815. A_UINT32 tgt_opaque_id :24,
  18816. reserved1 : 8;
  18817. } POSTPACK;
  18818. #define HTT_SAWF_MSDUQ_INFO_SIZE (sizeof(struct htt_t2h_sawf_msduq_event))
  18819. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_M 0x0000FF00
  18820. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S 8
  18821. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_GET(_var) \
  18822. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_M) >> \
  18823. HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S)
  18824. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_SET(_var, _val) \
  18825. do { \
  18826. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE, _val); \
  18827. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S));\
  18828. } while (0)
  18829. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_M 0xFFFF0000
  18830. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S 16
  18831. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_GET(_var) \
  18832. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_M) >> \
  18833. HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S)
  18834. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_SET(_var, _val) \
  18835. do { \
  18836. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID, _val); \
  18837. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S)); \
  18838. } while (0)
  18839. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_M 0x0000000F
  18840. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S 0
  18841. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_GET(_var) \
  18842. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_M) >> \
  18843. HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S)
  18844. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_SET(_var, _val) \
  18845. do { \
  18846. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID, _val); \
  18847. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S)); \
  18848. } while (0)
  18849. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_M 0x000000F0
  18850. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S 4
  18851. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_GET(_var) \
  18852. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_M) >> \
  18853. HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S)
  18854. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_SET(_var, _val) \
  18855. do { \
  18856. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID, _val); \
  18857. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S)); \
  18858. } while (0)
  18859. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_M 0x00000300
  18860. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S 8
  18861. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_GET(_var) \
  18862. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_M) >> \
  18863. HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S)
  18864. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_SET(_var, _val) \
  18865. do { \
  18866. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL, _val); \
  18867. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S)); \
  18868. } while (0)
  18869. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_M 0x00000400
  18870. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S 10
  18871. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_GET(_var) \
  18872. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_M) >> \
  18873. HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S)
  18874. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_SET(_var, _val) \
  18875. do { \
  18876. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE, _val); \
  18877. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S)); \
  18878. } while (0)
  18879. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_M 0x00007800
  18880. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S 11
  18881. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_GET(_var) \
  18882. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_M) >> \
  18883. HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S)
  18884. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_SET(_var, _val) \
  18885. do { \
  18886. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX, _val); \
  18887. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S)); \
  18888. } while (0)
  18889. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_M 0x00FFFFFF
  18890. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S 0
  18891. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_GET(_var) \
  18892. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID) >> \
  18893. HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S)
  18894. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_SET(_var, _val) \
  18895. do { \
  18896. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID, _val); \
  18897. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S)); \
  18898. } while (0)
  18899. /**
  18900. * @brief target -> PPDU id format indication
  18901. *
  18902. * MSG_TYPE => HTT_T2H_PPDU_ID_FMT_IND
  18903. *
  18904. * @details
  18905. * The following field definitions describe the format of the HTT target
  18906. * to host PPDU ID format indication message.
  18907. * hwsch_cmd_id :- A number per ring, increases by one with each HWSCH command.
  18908. * ring_id :- HWSCH ring id in which this PPDU was enqueued.
  18909. * seq_idx :- Sequence control index of this PPDU.
  18910. * link_id :- HW link ID of the link in which the PPDU was enqueued.
  18911. * seq_cmd_type:- WHAL_TXSEND_FTYPE (SU Data, MU Data, SGEN frames etc.)
  18912. * tqm_cmd:-
  18913. *
  18914. * |31 27|26 22|21 17| 16 |15 11|10 8|7 6|5 1| 0 |
  18915. * |--------------------------------------------------+------------------------|
  18916. * | rsvd0 | msg type |
  18917. * |-----+----------+----------+---------+-----+----------+----------+---------|
  18918. * |rsvd2|ring_id OF|ring_id NB|ring_id V|rsvd1|cmd_id OF |cmd_id NB |cmd_id V |
  18919. * |-----+----------+----------+---------+-----+----------+----------+---------|
  18920. * |rsvd4|link_id OF|link_id NB|link_id V|rsvd3|seq_idx OF|seq_idx NB|seq_idx V|
  18921. * |-----+----------+----------+---------+-----+----------+----------+---------|
  18922. * |rsvd6|tqm_cmd OF|tqm_cmd NB|tqm_cmd V|rsvd5|seq_cmd OF|seq_cmd NB|seq_cmd V|
  18923. * |-----+----------+----------+---------+-----+----------+----------+---------|
  18924. * |rsvd8| crc OF | crc NB | crc V |rsvd7|mac_id OF |mac_id NB |mac_id V |
  18925. * |-----+----------+----------+---------+-----+----------+----------+---------|
  18926. * Where: OF = bit offset, NB = number of bits, V = valid
  18927. * The message is interpreted as follows:
  18928. *
  18929. * dword0 - b'7:0 - msg_type: This will be set to
  18930. * HTT_T2H_PPDU_ID_FMT_IND
  18931. * value: 0x30
  18932. *
  18933. * dword0 - b'31:8 - reserved
  18934. *
  18935. * dword1 - b'0:0 - field to indicate whether hwsch_cmd_id is valid or not
  18936. *
  18937. * dword1 - b'5:1 - number of bits in hwsch_cmd_id
  18938. *
  18939. * dword1 - b'10:6 - offset of hwsch_cmd_id (in number of bits)
  18940. *
  18941. * dword1 - b'15:11 - reserved for future use
  18942. *
  18943. * dword1 - b'16:16 - field to indicate whether ring_id is valid or not
  18944. *
  18945. * dword1 - b'21:17 - number of bits in ring_id
  18946. *
  18947. * dword1 - b'26:22 - offset of ring_id (in number of bits)
  18948. *
  18949. * dword1 - b'31:27 - reserved for future use
  18950. *
  18951. * dword2 - b'0:0 - field to indicate whether sequence index is valid or not
  18952. *
  18953. * dword2 - b'5:1 - number of bits in sequence index
  18954. *
  18955. * dword2 - b'10:6 - offset of sequence index (in number of bits)
  18956. *
  18957. * dword2 - b'15:11 - reserved for future use
  18958. *
  18959. * dword2 - b'16:16 - field to indicate whether link_id is valid or not
  18960. *
  18961. * dword2 - b'21:17 - number of bits in link_id
  18962. *
  18963. * dword2 - b'26:22 - offset of link_id (in number of bits)
  18964. *
  18965. * dword2 - b'31:27 - reserved for future use
  18966. *
  18967. * dword3 - b'0:0 - field to indicate whether seq_cmd_type is valid or not
  18968. *
  18969. * dword3 - b'5:1 - number of bits in seq_cmd_type
  18970. *
  18971. * dword3 - b'10:6 - offset of seq_cmd_type (in number of bits)
  18972. *
  18973. * dword3 - b'15:11 - reserved for future use
  18974. *
  18975. * dword3 - b'16:16 - field to indicate whether tqm_cmd is valid or not
  18976. *
  18977. * dword3 - b'21:17 - number of bits in tqm_cmd
  18978. *
  18979. * dword3 - b'26:22 - offset of tqm_cmd (in number of bits)
  18980. *
  18981. * dword3 - b'31:27 - reserved for future use
  18982. *
  18983. * dword4 - b'0:0 - field to indicate whether mac_id is valid or not
  18984. *
  18985. * dword4 - b'5:1 - number of bits in mac_id
  18986. *
  18987. * dword4 - b'10:6 - offset of mac_id (in number of bits)
  18988. *
  18989. * dword4 - b'15:11 - reserved for future use
  18990. *
  18991. * dword4 - b'16:16 - field to indicate whether crc is valid or not
  18992. *
  18993. * dword4 - b'21:17 - number of bits in crc
  18994. *
  18995. * dword4 - b'26:22 - offset of crc (in number of bits)
  18996. *
  18997. * dword4 - b'31:27 - reserved for future use
  18998. *
  18999. */
  19000. #define HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_M 0x00000001
  19001. #define HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_S 0
  19002. #define HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_M 0x0000003E
  19003. #define HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_S 1
  19004. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_M 0x000007C0
  19005. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_S 6
  19006. #define HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_M 0x00010000
  19007. #define HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_S 16
  19008. #define HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_M 0x003E0000
  19009. #define HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_S 17
  19010. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_M 0x07C00000
  19011. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_S 22
  19012. /* macros for accessing lower 16 bits in dword */
  19013. #define HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0(word, value) \
  19014. do { \
  19015. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_VALID_BITS15_0, value); \
  19016. (word) |= (value) << HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_S; \
  19017. } while (0)
  19018. #define HTT_PPDU_ID_FMT_IND_VALID_GET_BITS15_0(word) \
  19019. (((word) & HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_M) >> HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_S)
  19020. #define HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0(word, value) \
  19021. do { \
  19022. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_BITS_BITS15_0, value); \
  19023. (word) |= (value) << HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_S; \
  19024. } while (0)
  19025. #define HTT_PPDU_ID_FMT_IND_BITS_GET_BITS15_0(word) \
  19026. (((word) & HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_M) >> HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_S)
  19027. #define HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0(word, value) \
  19028. do { \
  19029. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0, value); \
  19030. (word) |= (value) << HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_S; \
  19031. } while (0)
  19032. #define HTT_PPDU_ID_FMT_IND_OFFSET_GET_BITS15_0(word) \
  19033. (((word) & HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_M) >> HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_S)
  19034. /* macros for accessing upper 16 bits in dword */
  19035. #define HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16(word, value) \
  19036. do { \
  19037. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_VALID_BITS31_16, value); \
  19038. (word) |= (value) << HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_S; \
  19039. } while (0)
  19040. #define HTT_PPDU_ID_FMT_IND_VALID_GET_BITS31_16(word) \
  19041. (((word) & HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_M) >> HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_S)
  19042. #define HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16(word, value) \
  19043. do { \
  19044. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_BITS_BITS31_16, value); \
  19045. (word) |= (value) << HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_S; \
  19046. } while (0)
  19047. #define HTT_PPDU_ID_FMT_IND_BITS_GET_BITS31_16(word) \
  19048. (((word) & HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_M) >> HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_S)
  19049. #define HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16(word, value) \
  19050. do { \
  19051. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16, value); \
  19052. (word) |= (value) << HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_S; \
  19053. } while (0)
  19054. #define HTT_PPDU_ID_FMT_IND_OFFSET_GET_BITS31_16(word) \
  19055. (((word) & HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_M) >> HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_S)
  19056. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_VALID_SET \
  19057. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  19058. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_BITS_SET \
  19059. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  19060. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_OFFSET_SET \
  19061. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  19062. #define HTT_PPDU_ID_FMT_IND_RING_ID_VALID_SET \
  19063. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  19064. #define HTT_PPDU_ID_FMT_IND_RING_ID_BITS_SET \
  19065. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  19066. #define HTT_PPDU_ID_FMT_IND_RING_ID_OFFSET_SET \
  19067. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  19068. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_VALID_SET \
  19069. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  19070. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_BITS_SET \
  19071. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  19072. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_OFFSET_SET \
  19073. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  19074. #define HTT_PPDU_ID_FMT_IND_LINK_ID_VALID_SET \
  19075. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  19076. #define HTT_PPDU_ID_FMT_IND_LINK_ID_BITS_SET \
  19077. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  19078. #define HTT_PPDU_ID_FMT_IND_LINK_ID_OFFSET_SET \
  19079. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  19080. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_VALID_SET \
  19081. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  19082. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_BITS_SET \
  19083. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  19084. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_OFFSET_SET \
  19085. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  19086. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_VALID_SET \
  19087. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  19088. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_BITS_SET \
  19089. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  19090. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_OFFSET_SET \
  19091. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  19092. #define HTT_PPDU_ID_FMT_IND_MAC_ID_TYPE_VALID_SET \
  19093. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  19094. #define HTT_PPDU_ID_FMT_IND_MAC_ID_TYPE_BITS_SET \
  19095. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  19096. #define HTT_PPDU_ID_FMT_IND_MAC_ID_TYPE_OFFSET_SET \
  19097. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  19098. #define HTT_PPDU_ID_FMT_IND_CRC_VALID_SET \
  19099. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  19100. #define HTT_PPDU_ID_FMT_IND_CRC_BITS_SET \
  19101. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  19102. #define HTT_PPDU_ID_FMT_IND_CRC_OFFSET_SET \
  19103. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  19104. /* offsets in number dwords */
  19105. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_OFFSET 1
  19106. #define HTT_PPDU_ID_FMT_IND_RING_ID_OFFSET 1
  19107. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_OFFSET 2
  19108. #define HTT_PPDU_ID_FMT_IND_LINK_ID_OFFSET 2
  19109. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_OFFSET 3
  19110. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_OFFSET 3
  19111. #define HTT_PPDU_ID_FMT_IND_MAC_ID_OFFSET 4
  19112. #define HTT_PPDU_ID_FMT_IND_CRC_OFFSET 4
  19113. typedef struct {
  19114. A_UINT32 msg_type: 8, /* bits 7:0 */
  19115. rsvd0: 24;/* bits 31:8 */
  19116. A_UINT32 hwsch_cmd_id_valid: 1, /* bits 0:0 */
  19117. hwsch_cmd_id_bits: 5, /* bits 5:1 */
  19118. hwsch_cmd_id_offset: 5, /* bits 10:6 */
  19119. rsvd1: 5, /* bits 15:11 */
  19120. ring_id_valid: 1, /* bits 16:16 */
  19121. ring_id_bits: 5, /* bits 21:17 */
  19122. ring_id_offset: 5, /* bits 26:22 */
  19123. rsvd2: 5; /* bits 31:27 */
  19124. A_UINT32 seq_idx_valid: 1, /* bits 0:0 */
  19125. seq_idx_bits: 5, /* bits 5:1 */
  19126. seq_idx_offset: 5, /* bits 10:6 */
  19127. rsvd3: 5, /* bits 15:11 */
  19128. link_id_valid: 1, /* bits 16:16 */
  19129. link_id_bits: 5, /* bits 21:17 */
  19130. link_id_offset: 5, /* bits 26:22 */
  19131. rsvd4: 5; /* bits 31:27 */
  19132. A_UINT32 seq_cmd_type_valid: 1, /* bits 0:0 */
  19133. seq_cmd_type_bits: 5, /* bits 5:1 */
  19134. seq_cmd_type_offset: 5, /* bits 10:6 */
  19135. rsvd5: 5, /* bits 15:11 */
  19136. tqm_cmd_valid: 1, /* bits 16:16 */
  19137. tqm_cmd_bits: 5, /* bits 21:17 */
  19138. tqm_cmd_offset: 5, /* bits 26:12 */
  19139. rsvd6: 5; /* bits 31:27 */
  19140. A_UINT32 mac_id_valid: 1, /* bits 0:0 */
  19141. mac_id_bits: 5, /* bits 5:1 */
  19142. mac_id_offset: 5, /* bits 10:6 */
  19143. rsvd8: 5, /* bits 15:11 */
  19144. crc_valid: 1, /* bits 16:16 */
  19145. crc_bits: 5, /* bits 21:17 */
  19146. crc_offset: 5, /* bits 26:12 */
  19147. rsvd9: 5; /* bits 31:27 */
  19148. } htt_t2h_ppdu_id_fmt_ind_t;
  19149. /**
  19150. * @brief target -> host RX_CCE_SUPER_RULE setup done message
  19151. *
  19152. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE
  19153. *
  19154. * @details
  19155. * HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE message is sent by the target
  19156. * when RX_CCE_SUPER_RULE setup is done
  19157. *
  19158. * This message shows the configuration results after the setup operation.
  19159. * It will always be sent to host.
  19160. * The message would appear as follows:
  19161. *
  19162. * |31 24|23 16|15 8|7 0|
  19163. * |-----------------+-----------------+----------------+----------------|
  19164. * | result | response_type | pdev_id | msg_type |
  19165. * |---------------------------------------------------------------------|
  19166. *
  19167. * The message is interpreted as follows:
  19168. * dword0 - b'0:7 - msg_type: This will be set to 0x33
  19169. * (HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE)
  19170. * b'8:15 - pdev_id: Identify which pdev RX_CCE_SUPER_RULE is setup on
  19171. * b'16:23 - response_type: Indicate the response type of this setup
  19172. * done msg
  19173. * 0: HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE,
  19174. * response to HTT_RX_CCE_SUPER_RULE_SETUP_REQUEST
  19175. * 1: HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE,
  19176. * response to HTT_RX_CCE_SUPER_RULE_INSTALL
  19177. * 2: HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE,
  19178. * response to HTT_RX_CCE_SUPER_RULE_RELEASE
  19179. * b'24:31 - result: Indicate result of setup operation
  19180. * For HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE:
  19181. * b'24 - is_rule_enough: indicate if there are
  19182. * enough free cce rule slots
  19183. * 0: not enough
  19184. * 1: enough
  19185. * b'25:31 - avail_rule_num: indicate the number of
  19186. * remaining free cce rule slots, only makes sense
  19187. * when is_rule_enough = 0
  19188. * For HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE:
  19189. * b'24 - cfg_result_0: indicate the config result
  19190. * of RX_CCE_SUPER_RULE_0
  19191. * 0: Install/Uninstall fails
  19192. * 1: Install/Uninstall succeeds
  19193. * b'25 - cfg_result_1: indicate the config result
  19194. * of RX_CCE_SUPER_RULE_1
  19195. * 0: Install/Uninstall fails
  19196. * 1: Install/Uninstall succeeds
  19197. * b'26:31 - reserved
  19198. * For HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE:
  19199. * b'24 - cfg_result_0: indicate the config result
  19200. * of RX_CCE_SUPER_RULE_0
  19201. * 0: Release fails
  19202. * 1: Release succeeds
  19203. * b'25 - cfg_result_1: indicate the config result
  19204. * of RX_CCE_SUPER_RULE_1
  19205. * 0: Release fails
  19206. * 1: Release succeeds
  19207. * b'26:31 - reserved
  19208. */
  19209. enum htt_rx_cce_super_rule_setup_done_response_type {
  19210. HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE = 0,
  19211. HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE,
  19212. HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE,
  19213. /*All reply type should be before this*/
  19214. HTT_RX_CCE_SUPER_RULE_SETUP_INVALID_RESPONSE,
  19215. };
  19216. PREPACK struct htt_rx_cce_super_rule_setup_done_t {
  19217. A_UINT8 msg_type;
  19218. A_UINT8 pdev_id;
  19219. A_UINT8 response_type;
  19220. union {
  19221. struct {
  19222. /* For HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE */
  19223. A_UINT8 is_rule_enough: 1,
  19224. avail_rule_num: 7;
  19225. };
  19226. struct {
  19227. /*
  19228. * For HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE and
  19229. * HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE
  19230. */
  19231. A_UINT8 cfg_result_0: 1,
  19232. cfg_result_1: 1,
  19233. rsvd: 6;
  19234. };
  19235. } result;
  19236. } POSTPACK;
  19237. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_SZ (sizeof(struct htt_rx_cce_super_rule_setup_done_t))
  19238. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_M 0x0000ff00
  19239. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S 8
  19240. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_GET(_var) \
  19241. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_M) >> \
  19242. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S)
  19243. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_SET(_var, _val) \
  19244. do { \
  19245. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID, _val); \
  19246. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S)); \
  19247. } while (0)
  19248. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_M 0x00ff0000
  19249. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S 16
  19250. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_GET(_var) \
  19251. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_M) >> \
  19252. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S)
  19253. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_SET(_var, _val) \
  19254. do { \
  19255. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE, _val); \
  19256. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S)); \
  19257. } while (0)
  19258. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_M 0xff000000
  19259. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_S 24
  19260. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_GET(_var) \
  19261. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_M) >> \
  19262. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_S)
  19263. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_SET(_var, _val) \
  19264. do { \
  19265. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT, _val); \
  19266. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_S)); \
  19267. } while (0)
  19268. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_M 0x01000000
  19269. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_S 24
  19270. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_GET(_var) \
  19271. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_M) >> \
  19272. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_S)
  19273. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_SET(_var, _val) \
  19274. do { \
  19275. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH, _val); \
  19276. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_S)); \
  19277. } while (0)
  19278. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_M 0xFE000000
  19279. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_S 25
  19280. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_GET(_var) \
  19281. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_M) >> \
  19282. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_S)
  19283. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_SET(_var, _val) \
  19284. do { \
  19285. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM, _val); \
  19286. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_S)); \
  19287. } while (0)
  19288. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_M 0x01000000
  19289. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_S 24
  19290. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_GET(_var) \
  19291. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_M) >> \
  19292. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_S)
  19293. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_SET(_var, _val) \
  19294. do { \
  19295. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0, _val); \
  19296. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_S)); \
  19297. } while (0)
  19298. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_M 0x02000000
  19299. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_S 25
  19300. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_GET(_var) \
  19301. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_M) >> \
  19302. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_S)
  19303. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_SET(_var, _val) \
  19304. do { \
  19305. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1, _val); \
  19306. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_S)); \
  19307. } while (0)
  19308. /**
  19309. * THE BELOW MESSAGE HAS BEEN DEPRECATED
  19310. *======================================
  19311. * @brief target -> host CoDel MSDU queue latencies array configuration
  19312. *
  19313. * MSG_TYPE => HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND
  19314. *
  19315. * @details
  19316. * The HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND message is used
  19317. * by the target to inform the host of the location and size of the DDR array of
  19318. * per MSDU queue latency metrics. This array is updated by the host and
  19319. * read by the target. The target uses these metric values to determine
  19320. * which MSDU queues have latencies exceeding their CoDel latency target.
  19321. *
  19322. * |31 16|15 8|7 0|
  19323. * |-------------------------------------------+----------|
  19324. * | number of array elements | reserved | MSG_TYPE |
  19325. * |-------------------------------------------+----------|
  19326. * | array physical address, low bits |
  19327. * |------------------------------------------------------|
  19328. * | array physical address, high bits |
  19329. * |------------------------------------------------------|
  19330. * Header fields:
  19331. * - MSG_TYPE
  19332. * Bits 7:0
  19333. * Purpose: Identifies this as a CoDel MSDU queue latencies
  19334. * array configuration message.
  19335. * Value: (HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND)
  19336. * - NUM_ELEM
  19337. * Bits 31:16
  19338. * Purpose: Inform the host of the length of the MSDU queue latencies array.
  19339. * Value: Specifies the number of elements in the MSDU queue latency
  19340. * metrics array. This value is the same as the maximum number of
  19341. * MSDU queues supported by the target.
  19342. * Since each array element is 16 bits, the size in bytes of the
  19343. * MSDU queue latency metrics array is twice the number of elements.
  19344. * - PADDR_LOW
  19345. * Bits 31:0
  19346. * Purpose: Inform the host of the MSDU queue latencies array's location.
  19347. * Value: Lower 32 bits of the physical address of the MSDU queue latency
  19348. * metrics array.
  19349. * - PADDR_HIGH
  19350. * Bits 31:0
  19351. * Purpose: Inform the host of the MSDU queue latencies array's location.
  19352. * Value: Upper 32 bits of the physical address of the MSDU queue latency
  19353. * metrics array.
  19354. */
  19355. typedef struct {
  19356. A_UINT32 msg_type: 8, /* bits 7:0 */
  19357. reserved: 8, /* bits 15:8 */
  19358. num_elem: 16; /* bits 31:16 */
  19359. A_UINT32 paddr_low;
  19360. A_UINT32 paddr_high;
  19361. } htt_t2h_codel_msduq_latencies_array_cfg_int_t; /* DEPRECATED */
  19362. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_SIZE 12 /* bytes */
  19363. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_M 0xffff0000
  19364. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_S 16
  19365. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_GET(_var) \
  19366. (((_var) & HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_M) >> \
  19367. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_S)
  19368. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_SET(_var, _val) \
  19369. do { \
  19370. HTT_CHECK_SET_VAL( \
  19371. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM, _val); \
  19372. ((_var) |= ((_val) << \
  19373. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_S)); \
  19374. } while (0)
  19375. /*
  19376. * This CoDel MSDU queue latencies array whose location and number of
  19377. * elements are specified by this HTT_T2H message consists of 16-bit elements
  19378. * that each specify a statistical summary (min) of a MSDU queue's latency,
  19379. * using milliseconds units.
  19380. */
  19381. #define HTT_CODEL_MSDUQ_LATENCIES_ARRAY_ELEM_BYTES 2
  19382. /**
  19383. * @brief target -> host rx completion indication message definition
  19384. *
  19385. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_DATA_IND
  19386. *
  19387. * @details
  19388. * The following diagram shows the format of the Rx completion indication sent
  19389. * from the target to the host
  19390. *
  19391. * |31|29|28 24|23 12|11 9|8| 7|6|5|4|3|2|1|0|
  19392. * |---------------+----------------------------+----------------|
  19393. * | vdev_id | peer_id | msg_type |
  19394. * hdr: |---------------+--------------------------+-+----------------|
  19395. * | rsvd0 |F| msdu_cnt |
  19396. * pyld: |==========================================+=+================|
  19397. * MSDU 0 | buf addr lo (bits 31:0) |
  19398. * |-----+--------------------------------------+----------------|
  19399. * |rsvd1| SW buffer cookie | buf addr hi |
  19400. * |--+--+-----------------------------+--------+--+-+-+-+-+-+-+-|
  19401. * |R2| W| MSDU length | TID |MC|D|S|C|L|F|R|M|
  19402. * |-------------------------------------------------+---------+-|
  19403. * | rsvd3 | err info|E|
  19404. * |=================================================+=========+=|
  19405. * MSDU 1 | buf addr lo (bits 31:0) |
  19406. * : ... :
  19407. * | rsvd3 | err info|E|
  19408. * |-------------------------------------------------------------|
  19409. * Where:
  19410. * F = fragment
  19411. * M = MPDU retry bit
  19412. * R = raw MPDU frame
  19413. * F = first MSDU in MPDU
  19414. * L = last MSDU in MPDU
  19415. * C = MSDU continuation
  19416. * S = Souce Addr is valid
  19417. * D = Dest Addr is valid
  19418. * MC = Dest Addr is multicast / broadcast
  19419. * W = is first MSDU after WoW wakeup
  19420. * R2 = rsvd2
  19421. * E = error valid
  19422. */
  19423. /* htt_t2h_rx_data_msdu_err:
  19424. * To be filled in "htt_t2h_rx_data_msdu_info.error_info" field
  19425. * when FW forwards MSDU to host.
  19426. */
  19427. typedef enum htt_t2h_rx_data_msdu_err {
  19428. /* ERR_DECRYPT:
  19429. * FW sets this when rxdma_error_code = <enum 3 rxdma_decrypt_err>.
  19430. * host maintains error stats, recycles buffer.
  19431. */
  19432. HTT_RXDATA_ERR_DECRYPT = 0,
  19433. /* ERR_TKIP_MIC:
  19434. * FW sets this when rxdma_error_code = <enum 4 rxdma_tkip_mic_err>.
  19435. * Host maintains error stats, recycles buffer, sends notification to
  19436. * middleware.
  19437. */
  19438. HTT_RXDATA_ERR_TKIP_MIC = 1,
  19439. /* ERR_UNENCRYPTED:
  19440. * FW sets this when rxdma_error_code = <enum 5 rxdma_unecrypted_err>.
  19441. * Host maintains error stats, recycles buffer.
  19442. */
  19443. HTT_RXDATA_ERR_UNENCRYPTED = 2,
  19444. /* ERR_MSDU_LIMIT:
  19445. * FW sets this when rxdma_error_code = <enum 7 rxdma_msdu_limit_err>.
  19446. * Host maintains error stats, recycles buffer.
  19447. */
  19448. HTT_RXDATA_ERR_MSDU_LIMIT = 3,
  19449. /* ERR_FLUSH_REQUEST:
  19450. * FW sets this when rxdma_error_code = <enum 13 rxdma_flush_request>.
  19451. * Host maintains error stats, recycles buffer.
  19452. */
  19453. HTT_RXDATA_ERR_FLUSH_REQUEST = 4,
  19454. /* ERR_OOR:
  19455. * FW full reorder layer maps this error to <enum 7 regular_frame_OOR>.
  19456. * Host maintains error stats, recycles buffer mainly for low
  19457. * TCP KPI debugging.
  19458. */
  19459. HTT_RXDATA_ERR_OOR = 5,
  19460. /* ERR_2K_JUMP:
  19461. * FW full reorder layer maps this error to <enum 5 regular_frame_2k_jump>.
  19462. * Host maintains error stats, recycles buffer mainly for low
  19463. * TCP KPI debugging.
  19464. */
  19465. HTT_RXDATA_ERR_2K_JUMP = 6,
  19466. /* ERR_ZERO_LEN_MSDU:
  19467. * FW sets this error flag for a 0 length MSDU.
  19468. * Host maintains error stats, recycles buffer.
  19469. */
  19470. HTT_RXDATA_ERR_ZERO_LEN_MSDU = 7,
  19471. /* ERR_INVALID_PEER:
  19472. * FW sets this error flag when MSDU is recived from invalid PEER
  19473. * HOST decides to send DEAUTH or not, recyles buffer.
  19474. */
  19475. HTT_RXDATA_ERR_INVALID_PEER = 8,
  19476. /* add new error codes here */
  19477. HTT_RXDATA_ERR_MAX = 32
  19478. } htt_t2h_rx_data_msdu_err_e;
  19479. struct htt_t2h_rx_data_ind_t
  19480. {
  19481. A_UINT32 /* word 0 */
  19482. /* msg_type:
  19483. * Set to Rx data indication i.e. HTT_T2H_MSG_TYPE_RX_DATA_IND.
  19484. */
  19485. msg_type: 8,
  19486. peer_id: 16, /* This will provide peer data */
  19487. vdev_id: 8; /* This will provide vdev id info */
  19488. A_UINT32 /* word 1 */
  19489. /* msdu_cnt:
  19490. * Total number of MSDUs (htt_t2h_rx_data_msdu_info items) in message.
  19491. */
  19492. msdu_cnt: 8,
  19493. frag: 1, /* this bit will be set for 802.11 frag MPDU */
  19494. rsvd0: 23;
  19495. /* NOTE:
  19496. * To preserve backwards compatibility,
  19497. * no new fields can be added in this struct.
  19498. */
  19499. };
  19500. struct htt_t2h_rx_data_msdu_info
  19501. {
  19502. A_UINT32 /* word 0 */
  19503. buffer_addr_low : 32;
  19504. A_UINT32 /* word 1 */
  19505. buffer_addr_high : 8,
  19506. sw_buffer_cookie : 21,
  19507. /* fw_offloads_inspected:
  19508. * When reo_destination_indication is 6 in reo_entrance_ring
  19509. * of the RXDMA2REO MPDU upload, all the MSDUs that are part
  19510. * of the MPDU are inspected by FW offloads layer, subsequently
  19511. * the MSDUs are qualified to be host interested.
  19512. * In such case the fw_offloads_inspected is set to 1, else 0.
  19513. * This will assist host to not consider such MSDUs for FISA
  19514. * flow addition.
  19515. */
  19516. fw_offloads_inspected : 1,
  19517. rsvd1 : 2;
  19518. A_UINT32 /* word 2 */
  19519. mpdu_retry_bit : 1, /* used for stats maintenance */
  19520. raw_mpdu_frame : 1, /* used for pkt drop and processing */
  19521. first_msdu_in_mpdu_flag : 1, /* used for MSDU scatter/gather support */
  19522. last_msdu_in_mpdu_flag : 1, /* used for MSDU scatter/gather support */
  19523. msdu_continuation : 1, /* used for MSDU scatter/gather support */
  19524. sa_is_valid : 1, /* used for HW issue check in
  19525. * is_sa_da_idx_valid() */
  19526. da_is_valid : 1, /* used for HW issue check and
  19527. * intra-BSS forwarding */
  19528. da_is_mcbc : 1,
  19529. tid_info : 8, /* used for stats maintenance */
  19530. msdu_length : 14,
  19531. is_first_pkt_after_wkp : 1, /* indicates this is the first rx MSDU
  19532. * provided by fw after WoW exit */
  19533. rsvd2 : 1;
  19534. A_UINT32 /* word 3 */
  19535. error_valid : 1, /* Set if the MSDU has any error */
  19536. error_info : 5, /* If error_valid is TRUE, then refer to
  19537. * "htt_t2h_rx_data_msdu_err_e" for
  19538. * checking error reason. */
  19539. rsvd3 : 26;
  19540. /* NOTE:
  19541. * To preserve backwards compatibility,
  19542. * no new fields can be added in this struct.
  19543. */
  19544. };
  19545. /* HTT_RX_DATA_IND_HDR_SIZE: 2 4-byte words
  19546. * This is the size of htt_t2h_rx_data_ind_t alone which is fixed overhead
  19547. * for every Rx DATA IND sent by FW to host.
  19548. */
  19549. #define HTT_RX_DATA_IND_HDR_SIZE (2*4)
  19550. /* HTT_RX_DATA_MSDU_INFO_SIZE: 4 4-bytes words
  19551. * This is the size of each MSDU detail that will be piggybacked with the
  19552. * RX IND header.
  19553. */
  19554. #define HTT_RX_DATA_MSDU_INFO_SIZE (4*4)
  19555. /* member definitions of htt_t2h_rx_data_ind_t */
  19556. #define HTT_RX_DATA_IND_PEER_ID_M 0x00ffff00
  19557. #define HTT_RX_DATA_IND_PEER_ID_S 8
  19558. #define HTT_RX_DATA_IND_PEER_ID_SET(word, value) \
  19559. do { \
  19560. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_PEER_ID, value); \
  19561. (word) |= (value) << HTT_RX_DATA_IND_PEER_ID_S; \
  19562. } while (0)
  19563. #define HTT_RX_DATA_IND_PEER_ID_GET(word) \
  19564. (((word) & HTT_RX_DATA_IND_PEER_ID_M) >> HTT_RX_DATA_IND_PEER_ID_S)
  19565. #define HTT_RX_DATA_IND_VDEV_ID_M 0xff000000
  19566. #define HTT_RX_DATA_IND_VDEV_ID_S 24
  19567. #define HTT_RX_DATA_IND_VDEV_ID_SET(word, value) \
  19568. do { \
  19569. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_VDEV_ID, value); \
  19570. (word) |= (value) << HTT_RX_DATA_IND_VDEV_ID_S; \
  19571. } while (0)
  19572. #define HTT_RX_DATA_IND_VDEV_ID_GET(word) \
  19573. (((word) & HTT_RX_DATA_IND_VDEV_ID_M) >> HTT_RX_DATA_IND_VDEV_ID_S)
  19574. #define HTT_RX_DATA_IND_MSDU_CNT_M 0x000000ff
  19575. #define HTT_RX_DATA_IND_MSDU_CNT_S 0
  19576. #define HTT_RX_DATA_IND_MSDU_CNT_SET(word, value) \
  19577. do { \
  19578. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_MSDU_CNT, value); \
  19579. (word) |= (value) << HTT_RX_DATA_IND_MSDU_CNT_S; \
  19580. } while (0)
  19581. #define HTT_RX_DATA_IND_MSDU_CNT_GET(word) \
  19582. (((word) & HTT_RX_DATA_IND_MSDU_CNT_M) >> HTT_RX_DATA_IND_MSDU_CNT_S)
  19583. #define HTT_RX_DATA_IND_FRAG_M 0x00000100
  19584. #define HTT_RX_DATA_IND_FRAG_S 8
  19585. #define HTT_RX_DATA_IND_FRAG_SET(word, value) \
  19586. do { \
  19587. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_FRAG, value); \
  19588. (word) |= (value) << HTT_RX_DATA_IND_FRAG_S; \
  19589. } while (0)
  19590. #define HTT_RX_DATA_IND_FRAG_GET(word) \
  19591. (((word) & HTT_RX_DATA_IND_FRAG_M) >> HTT_RX_DATA_IND_FRAG_S)
  19592. /* member definitions of htt_t2h_rx_data_msdu_info */
  19593. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_M 0xFFFFFFFF
  19594. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_S 0
  19595. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_M 0x000000FF
  19596. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_S 0
  19597. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_SET(word, value) \
  19598. do { \
  19599. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW, value); \
  19600. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_S; \
  19601. } while (0)
  19602. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_GET(word) \
  19603. (((word) & HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_M) >> HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_S)
  19604. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_SET(word, value) \
  19605. do { \
  19606. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH, value); \
  19607. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_S; \
  19608. } while (0)
  19609. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_GET(word) \
  19610. (((word) & HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_M) >> HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_S)
  19611. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_M 0x1FFFFF00
  19612. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_S 8
  19613. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_SET(word, value) \
  19614. do { \
  19615. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE, value); \
  19616. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_S; \
  19617. } while (0)
  19618. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_GET(word) \
  19619. (((word) & HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_M) >> HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_S)
  19620. #define HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_M 0x20000000
  19621. #define HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_S 29
  19622. #define HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_SET(word, value) \
  19623. do { \
  19624. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED, value); \
  19625. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_S; \
  19626. } while (0)
  19627. #define HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_GET(word) \
  19628. (((word) & HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_M) >> HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_S)
  19629. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_M 0x00000001
  19630. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_S 0
  19631. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_SET(word, value) \
  19632. do { \
  19633. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT, value); \
  19634. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_S; \
  19635. } while (0)
  19636. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_GET(word) \
  19637. (((word) & HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_M) >> HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_S)
  19638. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_M 0x00000002
  19639. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_S 1
  19640. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_SET(word, value) \
  19641. do { \
  19642. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME, value); \
  19643. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_S; \
  19644. } while (0)
  19645. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_GET(word) \
  19646. (((word) & HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_M) >> HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_S)
  19647. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_M 0x00000004
  19648. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_S 2
  19649. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_SET(word, value) \
  19650. do { \
  19651. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU, value); \
  19652. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_S; \
  19653. } while (0)
  19654. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_GET(word) \
  19655. (((word) & HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_M) >> HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_S)
  19656. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_M 0x00000008
  19657. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_S 3
  19658. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_SET(word, value) \
  19659. do { \
  19660. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU, value); \
  19661. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_S; \
  19662. } while (0)
  19663. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_GET(word) \
  19664. (((word) & HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_M) >> HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_S)
  19665. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_M 0x00000010
  19666. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_S 4
  19667. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_SET(word, value) \
  19668. do { \
  19669. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION, value); \
  19670. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_S; \
  19671. } while (0)
  19672. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_GET(word) \
  19673. (((word) & HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_M) >> HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_S)
  19674. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_M 0x00000020
  19675. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_S 5
  19676. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_SET(word, value) \
  19677. do { \
  19678. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_SA_IS_VALID, value); \
  19679. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_S; \
  19680. } while (0)
  19681. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_GET(word) \
  19682. (((word) & HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_M) >> HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_S)
  19683. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_M 0x00000040
  19684. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_S 6
  19685. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_SET(word, value) \
  19686. do { \
  19687. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_DA_IS_VALID, value); \
  19688. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_S; \
  19689. } while (0)
  19690. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_GET(word) \
  19691. (((word) & HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_M) >> HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_S)
  19692. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_M 0x00000080
  19693. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_S 7
  19694. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_SET(word, value) \
  19695. do { \
  19696. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC, value); \
  19697. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_S; \
  19698. } while (0)
  19699. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_GET(word) \
  19700. (((word) & HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_M) >> HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_S)
  19701. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_M 0x0000FF00
  19702. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_S 8
  19703. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_SET(word, value) \
  19704. do { \
  19705. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_TID_INFO, value); \
  19706. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_TID_INFO_S; \
  19707. } while (0)
  19708. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_GET(word) \
  19709. (((word) & HTT_RX_DATA_MSDU_INFO_TID_INFO_M) >> HTT_RX_DATA_MSDU_INFO_TID_INFO_S)
  19710. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_M 0x3FFF0000
  19711. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_S 16
  19712. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_SET(word, value) \
  19713. do { \
  19714. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH, value); \
  19715. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_S; \
  19716. } while (0)
  19717. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_GET(word) \
  19718. (((word) & HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_M) >> HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_S)
  19719. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_M 0x40000000
  19720. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_S 30
  19721. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_SET(word, value) \
  19722. do { \
  19723. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP, value); \
  19724. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_S; \
  19725. } while (0)
  19726. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_GET(word) \
  19727. (((word) & HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_M) >> HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_S)
  19728. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_M 0x00000001
  19729. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_S 0
  19730. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_SET(word, value) \
  19731. do { \
  19732. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_ERROR_VALID, value); \
  19733. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_ERROR_VALID_S; \
  19734. } while (0)
  19735. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_GET(word) \
  19736. (((word) & HTT_RX_DATA_MSDU_INFO_ERROR_VALID_M) >> HTT_RX_DATA_MSDU_INFO_ERROR_VALID_S)
  19737. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_M 0x0000001E
  19738. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_S 1
  19739. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_SET(word, value) \
  19740. do { \
  19741. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_ERROR_INFO, value); \
  19742. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_ERROR_INFO_S; \
  19743. } while (0)
  19744. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_GET(word) \
  19745. (((word) & HTT_RX_DATA_MSDU_INFO_ERROR_INFO_M) >> HTT_RX_DATA_MSDU_INFO_ERROR_INFO_S)
  19746. /**
  19747. * @brief target -> Primary peer migration message to host
  19748. *
  19749. * MSG_TYPE => HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND
  19750. *
  19751. * @details
  19752. * HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND message is sent by target
  19753. * to host to flush & set-up the RX rings to new primary peer
  19754. *
  19755. * The message would appear as follows:
  19756. *
  19757. * |31 16|15 12|11 8|7 0|
  19758. * |-------------------------------+---------+---------+--------------|
  19759. * | vdev ID | pdev ID | chip ID | msg type |
  19760. * |-------------------------------+---------+---------+--------------|
  19761. * | ML peer ID | SW peer ID |
  19762. * |-------------------------------+----------------------------------|
  19763. *
  19764. * The message is interpreted as follows:
  19765. * dword0 - b'0:7 - msg_type: This will be set to 0x37
  19766. * (HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND)
  19767. * b'8:11 - chip_id: Indicate which chip has been chosen as primary
  19768. * b'12:15 - pdev_id: Indicate which pdev in the chip is chosen
  19769. * as primary
  19770. * b'16:31 - vdev_id: Indicate which vdev in the pdev is chosen
  19771. * as primary
  19772. *
  19773. * dword1 - b'0:15 - sw_link_peer_id: Indicate the sw_peer_id of the peer
  19774. * chosen as primary
  19775. * b'16:31 - ml_peer_id: Indicate the ml_peer_id to which the
  19776. * primary peer belongs.
  19777. */
  19778. typedef struct {
  19779. A_UINT32 msg_type: 8, /* bits 7:0 */
  19780. chip_id: 4, /* bits 11:8 */
  19781. pdev_id: 4, /* bits 15:12 */
  19782. vdev_id: 16; /* bits 31:16 */
  19783. A_UINT32 sw_link_peer_id: 16, /* bits 15:0 */
  19784. ml_peer_id: 16; /* bits 31:16 */
  19785. } htt_t2h_primary_link_peer_migrate_ind_t;
  19786. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M 0x00000F00
  19787. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S 8
  19788. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_GET(_var) \
  19789. (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M) >> \
  19790. HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S)
  19791. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_SET(_var, _val) \
  19792. do { \
  19793. HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID, _val); \
  19794. ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S));\
  19795. } while (0)
  19796. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M 0x0000F000
  19797. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S 12
  19798. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_GET(_var) \
  19799. (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M) >> \
  19800. HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S)
  19801. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_SET(_var, _val) \
  19802. do { \
  19803. HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID, _val); \
  19804. ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S));\
  19805. } while (0)
  19806. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M 0xFFFF0000
  19807. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S 16
  19808. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_GET(_var) \
  19809. (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M) >> \
  19810. HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S)
  19811. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_SET(_var, _val) \
  19812. do { \
  19813. HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID, _val); \
  19814. ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S));\
  19815. } while (0)
  19816. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M 0x0000FFFF
  19817. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S 0
  19818. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_GET(_var) \
  19819. (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M) >> \
  19820. HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S)
  19821. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_SET(_var, _val) \
  19822. do { \
  19823. HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID, _val); \
  19824. ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S));\
  19825. } while (0)
  19826. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M 0xFFFF0000
  19827. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S 16
  19828. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_GET(_var) \
  19829. (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M) >> \
  19830. HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S)
  19831. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_SET(_var, _val) \
  19832. do { \
  19833. HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID, _val); \
  19834. ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S));\
  19835. } while (0)
  19836. /**
  19837. * @brief target -> host rx peer AST override message defenition
  19838. *
  19839. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND
  19840. *
  19841. * @details
  19842. * Format inherits parts of the HTT_T2H_MSG_TYPE_PEER_MAP_V3 published above
  19843. * where in the dummy ast index is provided to the host.
  19844. * This new message below is sent to the host at run time from the TX_DE
  19845. * exception path when a SAWF flow is detected for a peer.
  19846. * This is sent up once per SAWF peer.
  19847. * This layout assumes the target operates as little-endian.
  19848. *
  19849. * |31 24|23 16|15 8|7 0|
  19850. * |--------------------------------------+-----------------+-----------------|
  19851. * | SW peer ID | vdev ID | msg type |
  19852. * |-----------------+--------------------+-----------------+-----------------|
  19853. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  19854. * |-----------------+--------------------+-----------------+-----------------|
  19855. * | dummy AST Index #1 | MAC addr 5 | MAC addr 4 |
  19856. * |--------------------------------------+-----------------+-----------------|
  19857. * | reserved | dummy AST Index #2 |
  19858. * |--------------------------------------+-----------------------------------|
  19859. *
  19860. * The following field definitions describe the format of the peer ast override
  19861. * index messages sent from the target to the host.
  19862. * - MSG_TYPE
  19863. * Bits 7:0
  19864. * Purpose: identifies this as a peer map v3 message
  19865. * Value: 0x38 (HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND)
  19866. * - VDEV_ID
  19867. * Bits 15:8
  19868. * Purpose: Indicates which virtual device the peer is associated with.
  19869. * - SW_PEER_ID
  19870. * Bits 31:16
  19871. * Purpose: The peer ID (index) that WAL has allocated for this peer.
  19872. * - MAC_ADDR_L32
  19873. * Bits 31:0
  19874. * Purpose: Identifies which peer node the peer ID is for.
  19875. * Value: lower 4 bytes of peer node's MAC address
  19876. * - MAC_ADDR_U16
  19877. * Bits 15:0
  19878. * Purpose: Identifies which peer node the peer ID is for.
  19879. * Value: upper 2 bytes of peer node's MAC address
  19880. * - AST_INDEX1
  19881. * Bits 31:16
  19882. * Purpose: The 1st extra AST index used to identify user defined MSDUQ
  19883. * - AST_INDEX2
  19884. * Bits 15:0
  19885. * Purpose: The 2nd extra AST index used to identify user defined MSDUQ
  19886. */
  19887. /* dword 0 */
  19888. #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_M 0xffff0000
  19889. #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_S 16
  19890. #define HTT_PEER_AST_OVERRIDE_VDEV_ID_M 0x0000ff00
  19891. #define HTT_PEER_AST_OVERRIDE_VDEV_ID_S 8
  19892. /* dword 1 */
  19893. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_M 0xffffffff
  19894. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_S 0
  19895. /* dword 2 */
  19896. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_M 0x0000ffff
  19897. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_S 0
  19898. #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_M 0xffff0000
  19899. #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_S 16
  19900. /* dword 3 */
  19901. #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_M 0x0000ffff
  19902. #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_S 0
  19903. #define HTT_PEER_AST_OVERRIDE_VDEV_ID_SET(word, value) \
  19904. do { \
  19905. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_VDEV_ID, value); \
  19906. (word) |= (value) << HTT_PEER_AST_OVERRIDE_VDEV_ID_S; \
  19907. } while (0)
  19908. #define HTT_PEER_AST_OVERRIDE_VDEV_ID_GET(word) \
  19909. (((word) & HTT_PEER_AST_OVERRIDE_VDEV_ID_M) >> HTT_PEER_AST_OVERRIDE_VDEV_ID_S)
  19910. #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_SET(word, value) \
  19911. do { \
  19912. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_SW_PEER_ID, value); \
  19913. (word) |= (value) << HTT_PEER_AST_OVERRIDE_SW_PEER_ID_S; \
  19914. } while (0)
  19915. #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_GET(word) \
  19916. (((word) & HTT_PEER_AST_OVERRIDE_SW_PEER_ID_M) >> HTT_PEER_AST_OVERRIDE_SW_PEER_ID_S)
  19917. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_SET(word, value) \
  19918. do { \
  19919. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32, value); \
  19920. (word) |= (value) << HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_S; \
  19921. } while (0)
  19922. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_GET(word) \
  19923. (((word) & HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_M) >> HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_S)
  19924. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_SET(word, value) \
  19925. do { \
  19926. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16, value); \
  19927. (word) |= (value) << HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_S; \
  19928. } while (0)
  19929. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_GET(word) \
  19930. (((word) & HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_M) >> HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_S)
  19931. #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_SET(word, value) \
  19932. do { \
  19933. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_AST_INDEX1, value); \
  19934. (word) |= (value) << HTT_PEER_AST_OVERRIDE_AST_INDEX1_S; \
  19935. } while (0)
  19936. #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_GET(word) \
  19937. (((word) & HTT_PEER_AST_OVERRIDE_AST_INDEX1_M) >> HTT_PEER_AST_OVERRIDE_AST_INDEX1_S)
  19938. #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_SET(word, value) \
  19939. do { \
  19940. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_AST_INDEX2, value); \
  19941. (word) |= (value) << HTT_PEER_AST_OVERRIDE_AST_INDEX2_S; \
  19942. } while (0)
  19943. #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_GET(word) \
  19944. (((word) & HTT_PEER_AST_OVERRIDE_AST_INDEX2_M) >> HTT_PEER_AST_OVERRIDE_AST_INDEX2_S)
  19945. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_WORD_BASE_OFFSET 4 /* bytes */
  19946. #define HTT_PEER_AST_OVERRIDE_DUMMY_AST1_WORD_BASE_OFFSET 8 /* bytes */
  19947. #define HTT_PEER_AST_OVERRIDE_DUMMY_AST2_WORD_BASE_OFFSET 12 /* bytes */
  19948. #define HTT_PEER_AST_OVERRIDE_INDEX_IND_BYTES 16
  19949. /**
  19950. * @brief target -> periodic report of tx latency to host
  19951. *
  19952. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_LATENCY_STATS_PERIODIC_IND
  19953. *
  19954. * @details
  19955. * The message starts with a message header followed by one or more
  19956. * htt_t2h_peer_tx_latency_stats structs, one for each peer within the vdev.
  19957. * After each upload, these tx latency stats will be reset.
  19958. *
  19959. * |31 24|23 16|15 14|13 10|9 8|7 0|
  19960. * +-------------------------+-----+-----+---+----------|
  19961. * hdr | |pyld elem sz| | GR | P | msg type |
  19962. *- -|=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-|
  19963. * pyld | peer ID |
  19964. * |----------------------------------------------------|
  19965. * | peer_tx_latency[0] |
  19966. * |----------------------------------------------------|
  19967. * 1st | peer_tx_latency[1] |
  19968. * peer |----------------------------------------------------|
  19969. * | peer_tx_latency[2] |
  19970. * |----------------------------------------------------|
  19971. * | peer_tx_latency[3] |
  19972. * |----------------------------------------------------|
  19973. * | avg latency |
  19974. * |=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-|
  19975. * | peer ID |
  19976. * |----------------------------------------------------|
  19977. * | peer_tx_latency[0] |
  19978. * |----------------------------------------------------|
  19979. * 2nd | peer_tx_latency[1] |
  19980. * peer |----------------------------------------------------|
  19981. * | peer_tx_latency[2] |
  19982. * |----------------------------------------------------|
  19983. * | peer_tx_latency[3] |
  19984. * |----------------------------------------------------|
  19985. * | avg latency |
  19986. * |=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-|
  19987. * Where:
  19988. * P = pdev ID
  19989. * GR = granularity
  19990. *
  19991. * @details
  19992. * htt_t2h_tx_latency_stats_periodic_hdr_t:
  19993. * - msg_type
  19994. * Bits 7:0
  19995. * Purpose: identifies this as a tx latency report message
  19996. * Value: 0x3a (HTT_T2H_MSG_TYPE_TX_LATENCY_STATS_PERIODIC_IND)
  19997. * - pdev_id
  19998. * Bits 9:8
  19999. * Purpose: Indicates which pdev this message is associated with.
  20000. * - granularity
  20001. * Bits 13:10
  20002. * Purpose: specifies the granulairty of each tx latency bucket in MS.
  20003. * There are 4 buckets in total. E.g. if granularity is set to 5 ms,
  20004. * then the ranges for the 4 latency histogram buckets will be
  20005. * 0-5ms, 5ms-10ms, 10ms-15ms, 15ms-max, respectively.
  20006. * - payload_elem_size
  20007. * Bits 23:16
  20008. * Purpose: specifies the size of each element within the msg's payload
  20009. * In other words, this field specified the value of
  20010. * sizeof(htt_t2h_peer_tx_latency_stats) based on the target's
  20011. * revision of the htt_t2h_peer_tx_latency_stats definition.
  20012. * If the payload_elem_size reported in the message exceeds the
  20013. * sizeof(htt_t2h_peer_tx_latency_stats) based on the host's
  20014. * revision of the htt_t2h_peer_tx_latency_stats definition,
  20015. * the host shall ignore the excess data.
  20016. * Conversely, if the payload_elem_size reported in the message is
  20017. * less than sizeof(htt_t2h_peer_tx_latency_stats) based on the host's
  20018. * revision of the htt_t2h_peer_tx_latency_stats definition,
  20019. * the host shall use 0x0 values for the portion of the data not
  20020. * provided by the target.
  20021. * The host can compare the payload_elem_size to the total size of
  20022. * the message minus the size of the message header to determine
  20023. * how many peer payload elements are present in the message.
  20024. * - sw_peer_id
  20025. * Purpose: The peer to which the following stats belong
  20026. * - peer_tx_latency
  20027. * Purpose: tx latency histogram for this peer, with 4 buckets whose
  20028. * size (in milliseconds) is specified by the granularity field
  20029. * - avg_latency
  20030. * Purpose: average tx latency (in ms) for this peer in this report interval
  20031. */
  20032. typedef struct {
  20033. A_UINT32 msg_type: 8,
  20034. pdev_id: 2,
  20035. granularity: 4,
  20036. reserved1: 2,
  20037. payload_elem_size: 8,
  20038. reserved2: 8;
  20039. } htt_t2h_tx_latency_stats_periodic_hdr_t;
  20040. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_HDR_SIZE \
  20041. (sizeof(htt_t2h_tx_latency_stats_periodic_hdr_t))
  20042. #define HTT_PEER_TX_LATENCY_REPORT_BINS 4
  20043. typedef struct _htt_tx_latency_stats {
  20044. A_UINT32 peer_id;
  20045. A_UINT32 peer_tx_latency[HTT_PEER_TX_LATENCY_REPORT_BINS];
  20046. A_UINT32 avg_latency;
  20047. } htt_t2h_peer_tx_latency_stats;
  20048. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_M 0x00000300
  20049. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_S 8
  20050. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_GET(_var) \
  20051. (((_var) & HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_M) >> HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_S)
  20052. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_SET(_var, _val) \
  20053. do { \
  20054. HTT_CHECK_SET_VAL(HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID, _val); \
  20055. ((_var) |= ((_val) << HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_S)); \
  20056. } while (0)
  20057. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_M 0x00003C00
  20058. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_S 10
  20059. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_GET(_var) \
  20060. (((_var) & HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_M) >> HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_S)
  20061. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_SET(_var, _val) \
  20062. do { \
  20063. HTT_CHECK_SET_VAL(HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY, _val); \
  20064. ((_var) |= ((_val) << HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_S)); \
  20065. } while (0)
  20066. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_M 0x00FF0000
  20067. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_S 16
  20068. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_GET(_var) \
  20069. (((_var) & HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_M) >> HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_S)
  20070. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_SET(_var, _val) \
  20071. do { \
  20072. HTT_CHECK_SET_VAL(HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE, _val); \
  20073. ((_var) |= ((_val) << HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_S)); \
  20074. } while (0)
  20075. #endif