hal_internal.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770
  1. /*
  2. * Copyright (c) 2016-2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_INTERNAL_H_
  19. #define _HAL_INTERNAL_H_
  20. #include "qdf_types.h"
  21. #include "qdf_atomic.h"
  22. #include "qdf_lock.h"
  23. #include "qdf_mem.h"
  24. #include "qdf_nbuf.h"
  25. #include "pld_common.h"
  26. #ifdef FEATURE_HAL_DELAYED_REG_WRITE
  27. #include "qdf_defer.h"
  28. #endif
  29. #define hal_alert(params...) QDF_TRACE_FATAL(QDF_MODULE_ID_TXRX, params)
  30. #define hal_err(params...) QDF_TRACE_ERROR(QDF_MODULE_ID_TXRX, params)
  31. #define hal_warn(params...) QDF_TRACE_WARN(QDF_MODULE_ID_TXRX, params)
  32. #define hal_info(params...) QDF_TRACE_INFO(QDF_MODULE_ID_TXRX, params)
  33. #define hal_debug(params...) QDF_TRACE_DEBUG(QDF_MODULE_ID_TXRX, params)
  34. #define hal_alert_rl(params...) QDF_TRACE_FATAL_RL(QDF_MODULE_ID_HAL, params)
  35. #define hal_err_rl(params...) QDF_TRACE_ERROR_RL(QDF_MODULE_ID_HAL, params)
  36. #define hal_warn_rl(params...) QDF_TRACE_WARN_RL(QDF_MODULE_ID_HAL, params)
  37. #define hal_info_rl(params...) QDF_TRACE_INFO_RL(QDF_MODULE_ID_HAL, params)
  38. #define hal_debug_rl(params...) QDF_TRACE_DEBUG_RL(QDF_MODULE_ID_HAL, params)
  39. #ifdef ENABLE_VERBOSE_DEBUG
  40. extern bool is_hal_verbose_debug_enabled;
  41. #define hal_verbose_debug(params...) \
  42. if (unlikely(is_hal_verbose_debug_enabled)) \
  43. do {\
  44. QDF_TRACE_DEBUG(QDF_MODULE_ID_TXRX, params); \
  45. } while (0)
  46. #define hal_verbose_hex_dump(params...) \
  47. if (unlikely(is_hal_verbose_debug_enabled)) \
  48. do {\
  49. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_TXRX, \
  50. QDF_TRACE_LEVEL_DEBUG, \
  51. params); \
  52. } while (0)
  53. #else
  54. #define hal_verbose_debug(params...) QDF_TRACE_DEBUG(QDF_MODULE_ID_TXRX, params)
  55. #define hal_verbose_hex_dump(params...) \
  56. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG, \
  57. params)
  58. #endif
  59. /*
  60. * dp_hal_soc - opaque handle for DP HAL soc
  61. */
  62. struct hal_soc_handle;
  63. typedef struct hal_soc_handle *hal_soc_handle_t;
  64. /**
  65. * hal_ring_desc - opaque handle for DP ring descriptor
  66. */
  67. struct hal_ring_desc;
  68. typedef struct hal_ring_desc *hal_ring_desc_t;
  69. /**
  70. * hal_link_desc - opaque handle for DP link descriptor
  71. */
  72. struct hal_link_desc;
  73. typedef struct hal_link_desc *hal_link_desc_t;
  74. /**
  75. * hal_rxdma_desc - opaque handle for DP rxdma dst ring descriptor
  76. */
  77. struct hal_rxdma_desc;
  78. typedef struct hal_rxdma_desc *hal_rxdma_desc_t;
  79. /**
  80. * hal_buff_addrinfo - opaque handle for DP buffer address info
  81. */
  82. struct hal_buff_addrinfo;
  83. typedef struct hal_buff_addrinfo *hal_buff_addrinfo_t;
  84. /**
  85. * hal_rx_mon_desc_info - opaque handle for sw monitor ring desc info
  86. */
  87. struct hal_rx_mon_desc_info;
  88. typedef struct hal_rx_mon_desc_info *hal_rx_mon_desc_info_t;
  89. /* TBD: This should be movded to shared HW header file */
  90. enum hal_srng_ring_id {
  91. /* UMAC rings */
  92. HAL_SRNG_REO2SW1 = 0,
  93. HAL_SRNG_REO2SW2 = 1,
  94. HAL_SRNG_REO2SW3 = 2,
  95. HAL_SRNG_REO2SW4 = 3,
  96. HAL_SRNG_REO2TCL = 4,
  97. HAL_SRNG_SW2REO = 5,
  98. /* 6-7 unused */
  99. HAL_SRNG_REO_CMD = 8,
  100. HAL_SRNG_REO_STATUS = 9,
  101. /* 10-15 unused */
  102. HAL_SRNG_SW2TCL1 = 16,
  103. HAL_SRNG_SW2TCL2 = 17,
  104. HAL_SRNG_SW2TCL3 = 18,
  105. HAL_SRNG_SW2TCL4 = 19, /* FW2TCL ring */
  106. /* 20-23 unused */
  107. HAL_SRNG_SW2TCL_CMD = 24,
  108. HAL_SRNG_TCL_STATUS = 25,
  109. /* 26-31 unused */
  110. HAL_SRNG_CE_0_SRC = 32,
  111. HAL_SRNG_CE_1_SRC = 33,
  112. HAL_SRNG_CE_2_SRC = 34,
  113. HAL_SRNG_CE_3_SRC = 35,
  114. HAL_SRNG_CE_4_SRC = 36,
  115. HAL_SRNG_CE_5_SRC = 37,
  116. HAL_SRNG_CE_6_SRC = 38,
  117. HAL_SRNG_CE_7_SRC = 39,
  118. HAL_SRNG_CE_8_SRC = 40,
  119. HAL_SRNG_CE_9_SRC = 41,
  120. HAL_SRNG_CE_10_SRC = 42,
  121. HAL_SRNG_CE_11_SRC = 43,
  122. /* 44-55 unused */
  123. HAL_SRNG_CE_0_DST = 56,
  124. HAL_SRNG_CE_1_DST = 57,
  125. HAL_SRNG_CE_2_DST = 58,
  126. HAL_SRNG_CE_3_DST = 59,
  127. HAL_SRNG_CE_4_DST = 60,
  128. HAL_SRNG_CE_5_DST = 61,
  129. HAL_SRNG_CE_6_DST = 62,
  130. HAL_SRNG_CE_7_DST = 63,
  131. HAL_SRNG_CE_8_DST = 64,
  132. HAL_SRNG_CE_9_DST = 65,
  133. HAL_SRNG_CE_10_DST = 66,
  134. HAL_SRNG_CE_11_DST = 67,
  135. /* 68-79 unused */
  136. HAL_SRNG_CE_0_DST_STATUS = 80,
  137. HAL_SRNG_CE_1_DST_STATUS = 81,
  138. HAL_SRNG_CE_2_DST_STATUS = 82,
  139. HAL_SRNG_CE_3_DST_STATUS = 83,
  140. HAL_SRNG_CE_4_DST_STATUS = 84,
  141. HAL_SRNG_CE_5_DST_STATUS = 85,
  142. HAL_SRNG_CE_6_DST_STATUS = 86,
  143. HAL_SRNG_CE_7_DST_STATUS = 87,
  144. HAL_SRNG_CE_8_DST_STATUS = 88,
  145. HAL_SRNG_CE_9_DST_STATUS = 89,
  146. HAL_SRNG_CE_10_DST_STATUS = 90,
  147. HAL_SRNG_CE_11_DST_STATUS = 91,
  148. /* 92-103 unused */
  149. HAL_SRNG_WBM_IDLE_LINK = 104,
  150. HAL_SRNG_WBM_SW_RELEASE = 105,
  151. HAL_SRNG_WBM2SW0_RELEASE = 106,
  152. HAL_SRNG_WBM2SW1_RELEASE = 107,
  153. HAL_SRNG_WBM2SW2_RELEASE = 108,
  154. HAL_SRNG_WBM2SW3_RELEASE = 109,
  155. /* 110-127 unused */
  156. HAL_SRNG_UMAC_ID_END = 127,
  157. /* LMAC rings - The following set will be replicated for each LMAC */
  158. HAL_SRNG_LMAC1_ID_START = 128,
  159. HAL_SRNG_WMAC1_SW2RXDMA0_BUF0 = HAL_SRNG_LMAC1_ID_START,
  160. #ifdef IPA_OFFLOAD
  161. HAL_SRNG_WMAC1_SW2RXDMA0_BUF1 = (HAL_SRNG_LMAC1_ID_START + 1),
  162. HAL_SRNG_WMAC1_SW2RXDMA0_BUF2 = (HAL_SRNG_LMAC1_ID_START + 2),
  163. HAL_SRNG_WMAC1_SW2RXDMA1_BUF = (HAL_SRNG_WMAC1_SW2RXDMA0_BUF2 + 1),
  164. #else
  165. HAL_SRNG_WMAC1_SW2RXDMA1_BUF = (HAL_SRNG_WMAC1_SW2RXDMA0_BUF0 + 1),
  166. #endif
  167. HAL_SRNG_WMAC1_SW2RXDMA2_BUF = (HAL_SRNG_WMAC1_SW2RXDMA1_BUF + 1),
  168. HAL_SRNG_WMAC1_SW2RXDMA0_STATBUF = (HAL_SRNG_WMAC1_SW2RXDMA2_BUF + 1),
  169. HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF =
  170. (HAL_SRNG_WMAC1_SW2RXDMA0_STATBUF + 1),
  171. HAL_SRNG_WMAC1_RXDMA2SW0 = (HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF + 1),
  172. HAL_SRNG_WMAC1_RXDMA2SW1 = (HAL_SRNG_WMAC1_RXDMA2SW0 + 1),
  173. HAL_SRNG_WMAC1_SW2RXDMA1_DESC = (HAL_SRNG_WMAC1_RXDMA2SW1 + 1),
  174. #ifdef WLAN_FEATURE_CIF_CFR
  175. HAL_SRNG_WIFI_POS_SRC_DMA_RING = (HAL_SRNG_WMAC1_SW2RXDMA1_DESC + 1),
  176. HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING = (HAL_SRNG_WIFI_POS_SRC_DMA_RING + 1),
  177. #else
  178. HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING = (HAL_SRNG_WMAC1_SW2RXDMA1_DESC + 1),
  179. #endif
  180. /* -142 unused */
  181. HAL_SRNG_LMAC1_ID_END = 143
  182. };
  183. #define HAL_RXDMA_MAX_RING_SIZE 0xFFFF
  184. #define HAL_MAX_LMACS 3
  185. #define HAL_MAX_RINGS_PER_LMAC (HAL_SRNG_LMAC1_ID_END - HAL_SRNG_LMAC1_ID_START)
  186. #define HAL_MAX_LMAC_RINGS (HAL_MAX_LMACS * HAL_MAX_RINGS_PER_LMAC)
  187. #define HAL_SRNG_ID_MAX (HAL_SRNG_UMAC_ID_END + HAL_MAX_LMAC_RINGS)
  188. enum hal_srng_dir {
  189. HAL_SRNG_SRC_RING,
  190. HAL_SRNG_DST_RING
  191. };
  192. /* Lock wrappers for SRNG */
  193. #define hal_srng_lock_t qdf_spinlock_t
  194. #define SRNG_LOCK_INIT(_lock) qdf_spinlock_create(_lock)
  195. #define SRNG_LOCK(_lock) qdf_spin_lock_bh(_lock)
  196. #define SRNG_UNLOCK(_lock) qdf_spin_unlock_bh(_lock)
  197. #define SRNG_LOCK_DESTROY(_lock) qdf_spinlock_destroy(_lock)
  198. struct hal_soc;
  199. /**
  200. * dp_hal_ring - opaque handle for DP HAL SRNG
  201. */
  202. struct hal_ring_handle;
  203. typedef struct hal_ring_handle *hal_ring_handle_t;
  204. #define MAX_SRNG_REG_GROUPS 2
  205. /* Hal Srng bit mask
  206. * HAL_SRNG_FLUSH_EVENT: SRNG HP TP flush in case of link down
  207. */
  208. #define HAL_SRNG_FLUSH_EVENT BIT(0)
  209. #ifdef FEATURE_HAL_DELAYED_REG_WRITE
  210. /**
  211. * struct hal_reg_write_q_elem - delayed register write queue element
  212. * @srng: hal_srng queued for a delayed write
  213. * @addr: iomem address of the register
  214. * @val: register value at the time of delayed write enqueue
  215. * @valid: whether this entry is valid or not
  216. * @enqueue_time: enqueue time (qdf_log_timestamp)
  217. * @dequeue_time: dequeue time (qdf_log_timestamp)
  218. */
  219. struct hal_reg_write_q_elem {
  220. struct hal_srng *srng;
  221. void __iomem *addr;
  222. uint32_t val;
  223. uint8_t valid;
  224. qdf_time_t enqueue_time;
  225. qdf_time_t dequeue_time;
  226. };
  227. /**
  228. * struct hal_reg_write_srng_stats - srng stats to keep track of register writes
  229. * @enqueues: writes enqueued to delayed work
  230. * @dequeues: writes dequeued from delayed work (not written yet)
  231. * @coalesces: writes not enqueued since srng is already queued up
  232. * @direct: writes not enqueued and written to register directly
  233. */
  234. struct hal_reg_write_srng_stats {
  235. uint32_t enqueues;
  236. uint32_t dequeues;
  237. uint32_t coalesces;
  238. uint32_t direct;
  239. };
  240. /**
  241. * enum hal_reg_sched_delay - ENUM for write sched delay histogram
  242. * @REG_WRITE_SCHED_DELAY_SUB_100us: index for delay < 100us
  243. * @REG_WRITE_SCHED_DELAY_SUB_1000us: index for delay < 1000us
  244. * @REG_WRITE_SCHED_DELAY_SUB_5000us: index for delay < 5000us
  245. * @REG_WRITE_SCHED_DELAY_GT_5000us: index for delay >= 5000us
  246. * @REG_WRITE_SCHED_DELAY_HIST_MAX: Max value (nnsize of histogram array)
  247. */
  248. enum hal_reg_sched_delay {
  249. REG_WRITE_SCHED_DELAY_SUB_100us,
  250. REG_WRITE_SCHED_DELAY_SUB_1000us,
  251. REG_WRITE_SCHED_DELAY_SUB_5000us,
  252. REG_WRITE_SCHED_DELAY_GT_5000us,
  253. REG_WRITE_SCHED_DELAY_HIST_MAX,
  254. };
  255. /**
  256. * struct hal_reg_write_soc_stats - soc stats to keep track of register writes
  257. * @enqueues: writes enqueued to delayed work
  258. * @dequeues: writes dequeued from delayed work (not written yet)
  259. * @coalesces: writes not enqueued since srng is already queued up
  260. * @direct: writes not enqueud and writted to register directly
  261. * @prevent_l1_fails: prevent l1 API failed
  262. * @q_depth: current queue depth in delayed register write queue
  263. * @max_q_depth: maximum queue for delayed register write queue
  264. * @sched_delay: = kernel work sched delay + bus wakeup delay, histogram
  265. */
  266. struct hal_reg_write_soc_stats {
  267. qdf_atomic_t enqueues;
  268. uint32_t dequeues;
  269. qdf_atomic_t coalesces;
  270. qdf_atomic_t direct;
  271. uint32_t prevent_l1_fails;
  272. qdf_atomic_t q_depth;
  273. uint32_t max_q_depth;
  274. uint32_t sched_delay[REG_WRITE_SCHED_DELAY_HIST_MAX];
  275. };
  276. #endif
  277. /* Common SRNG ring structure for source and destination rings */
  278. struct hal_srng {
  279. /* Unique SRNG ring ID */
  280. uint8_t ring_id;
  281. /* Ring initialization done */
  282. uint8_t initialized;
  283. /* Interrupt/MSI value assigned to this ring */
  284. int irq;
  285. /* Physical base address of the ring */
  286. qdf_dma_addr_t ring_base_paddr;
  287. /* Virtual base address of the ring */
  288. uint32_t *ring_base_vaddr;
  289. /* Number of entries in ring */
  290. uint32_t num_entries;
  291. /* Ring size */
  292. uint32_t ring_size;
  293. /* Ring size mask */
  294. uint32_t ring_size_mask;
  295. /* Size of ring entry */
  296. uint32_t entry_size;
  297. /* Interrupt timer threshold – in micro seconds */
  298. uint32_t intr_timer_thres_us;
  299. /* Interrupt batch counter threshold – in number of ring entries */
  300. uint32_t intr_batch_cntr_thres_entries;
  301. /* MSI Address */
  302. qdf_dma_addr_t msi_addr;
  303. /* MSI data */
  304. uint32_t msi_data;
  305. /* Misc flags */
  306. uint32_t flags;
  307. /* Lock for serializing ring index updates */
  308. hal_srng_lock_t lock;
  309. /* Start offset of SRNG register groups for this ring
  310. * TBD: See if this is required - register address can be derived
  311. * from ring ID
  312. */
  313. void *hwreg_base[MAX_SRNG_REG_GROUPS];
  314. /* Source or Destination ring */
  315. enum hal_srng_dir ring_dir;
  316. union {
  317. struct {
  318. /* SW tail pointer */
  319. uint32_t tp;
  320. /* Shadow head pointer location to be updated by HW */
  321. uint32_t *hp_addr;
  322. /* Cached head pointer */
  323. uint32_t cached_hp;
  324. /* Tail pointer location to be updated by SW – This
  325. * will be a register address and need not be
  326. * accessed through SW structure */
  327. uint32_t *tp_addr;
  328. /* Current SW loop cnt */
  329. uint32_t loop_cnt;
  330. /* max transfer size */
  331. uint16_t max_buffer_length;
  332. } dst_ring;
  333. struct {
  334. /* SW head pointer */
  335. uint32_t hp;
  336. /* SW reap head pointer */
  337. uint32_t reap_hp;
  338. /* Shadow tail pointer location to be updated by HW */
  339. uint32_t *tp_addr;
  340. /* Cached tail pointer */
  341. uint32_t cached_tp;
  342. /* Head pointer location to be updated by SW – This
  343. * will be a register address and need not be accessed
  344. * through SW structure */
  345. uint32_t *hp_addr;
  346. /* Low threshold – in number of ring entries */
  347. uint32_t low_threshold;
  348. } src_ring;
  349. } u;
  350. struct hal_soc *hal_soc;
  351. /* Number of times hp/tp updated in runtime resume */
  352. uint32_t flush_count;
  353. /* hal srng event flag*/
  354. unsigned long srng_event;
  355. /* last flushed time stamp */
  356. uint64_t last_flush_ts;
  357. #ifdef FEATURE_HAL_DELAYED_REG_WRITE
  358. /* flag to indicate whether srng is already queued for delayed write */
  359. uint8_t reg_write_in_progress;
  360. /* srng specific delayed write stats */
  361. struct hal_reg_write_srng_stats wstats;
  362. #endif
  363. };
  364. /* HW SRNG configuration table */
  365. struct hal_hw_srng_config {
  366. int start_ring_id;
  367. uint16_t max_rings;
  368. uint16_t entry_size;
  369. uint32_t reg_start[MAX_SRNG_REG_GROUPS];
  370. uint16_t reg_size[MAX_SRNG_REG_GROUPS];
  371. uint8_t lmac_ring;
  372. enum hal_srng_dir ring_dir;
  373. uint32_t max_size;
  374. };
  375. #define MAX_SHADOW_REGISTERS 36
  376. /* REO parameters to be passed to hal_reo_setup */
  377. struct hal_reo_params {
  378. /** rx hash steering enabled or disabled */
  379. bool rx_hash_enabled;
  380. /** reo remap 1 register */
  381. uint32_t remap1;
  382. /** reo remap 2 register */
  383. uint32_t remap2;
  384. /** fragment destination ring */
  385. uint8_t frag_dst_ring;
  386. /** padding */
  387. uint8_t padding[3];
  388. };
  389. struct hal_hw_txrx_ops {
  390. /* init and setup */
  391. void (*hal_srng_dst_hw_init)(struct hal_soc *hal,
  392. struct hal_srng *srng);
  393. void (*hal_srng_src_hw_init)(struct hal_soc *hal,
  394. struct hal_srng *srng);
  395. void (*hal_get_hw_hptp)(struct hal_soc *hal,
  396. hal_ring_handle_t hal_ring_hdl,
  397. uint32_t *headp, uint32_t *tailp,
  398. uint8_t ring_type);
  399. void (*hal_reo_setup)(struct hal_soc *hal_soc, void *reoparams);
  400. void (*hal_setup_link_idle_list)(
  401. struct hal_soc *hal_soc,
  402. qdf_dma_addr_t scatter_bufs_base_paddr[],
  403. void *scatter_bufs_base_vaddr[],
  404. uint32_t num_scatter_bufs,
  405. uint32_t scatter_buf_size,
  406. uint32_t last_buf_end_offset,
  407. uint32_t num_entries);
  408. qdf_iomem_t (*hal_get_window_address)(struct hal_soc *hal_soc,
  409. qdf_iomem_t addr);
  410. /* tx */
  411. void (*hal_tx_desc_set_dscp_tid_table_id)(void *desc, uint8_t id);
  412. void (*hal_tx_set_dscp_tid_map)(struct hal_soc *hal_soc, uint8_t *map,
  413. uint8_t id);
  414. void (*hal_tx_update_dscp_tid)(struct hal_soc *hal_soc, uint8_t tid,
  415. uint8_t id,
  416. uint8_t dscp);
  417. void (*hal_tx_desc_set_lmac_id)(void *desc, uint8_t lmac_id);
  418. void (*hal_tx_desc_set_buf_addr)(void *desc, dma_addr_t paddr,
  419. uint8_t pool_id, uint32_t desc_id, uint8_t type);
  420. void (*hal_tx_desc_set_search_type)(void *desc, uint8_t search_type);
  421. void (*hal_tx_desc_set_search_index)(void *desc, uint32_t search_index);
  422. void (*hal_tx_desc_set_cache_set_num)(void *desc, uint8_t search_index);
  423. void (*hal_tx_comp_get_status)(void *desc, void *ts,
  424. struct hal_soc *hal);
  425. uint8_t (*hal_tx_comp_get_release_reason)(void *hal_desc);
  426. uint8_t (*hal_get_wbm_internal_error)(void *hal_desc);
  427. void (*hal_tx_desc_set_mesh_en)(void *desc, uint8_t en);
  428. void (*hal_tx_init_cmd_credit_ring)(hal_soc_handle_t hal_soc_hdl,
  429. hal_ring_handle_t hal_ring_hdl);
  430. /* rx */
  431. uint32_t (*hal_rx_msdu_start_nss_get)(uint8_t *);
  432. void (*hal_rx_mon_hw_desc_get_mpdu_status)(void *hw_desc_addr,
  433. struct mon_rx_status *rs);
  434. uint8_t (*hal_rx_get_tlv)(void *rx_tlv);
  435. void (*hal_rx_proc_phyrx_other_receive_info_tlv)(void *rx_tlv_hdr,
  436. void *ppdu_info_handle);
  437. void (*hal_rx_dump_msdu_start_tlv)(void *msdu_start, uint8_t dbg_level);
  438. void (*hal_rx_dump_msdu_end_tlv)(void *msdu_end,
  439. uint8_t dbg_level);
  440. uint32_t (*hal_get_link_desc_size)(void);
  441. uint32_t (*hal_rx_mpdu_start_tid_get)(uint8_t *buf);
  442. uint32_t (*hal_rx_msdu_start_reception_type_get)(uint8_t *buf);
  443. uint16_t (*hal_rx_msdu_end_da_idx_get)(uint8_t *buf);
  444. void* (*hal_rx_msdu_desc_info_get_ptr)(void *msdu_details_ptr);
  445. void* (*hal_rx_link_desc_msdu0_ptr)(void *msdu_link_ptr);
  446. void (*hal_reo_status_get_header)(uint32_t *d, int b, void *h);
  447. uint32_t (*hal_rx_status_get_tlv_info)(void *rx_tlv_hdr,
  448. void *ppdu_info,
  449. hal_soc_handle_t hal_soc_hdl,
  450. qdf_nbuf_t nbuf);
  451. void (*hal_rx_wbm_err_info_get)(void *wbm_desc,
  452. void *wbm_er_info);
  453. void (*hal_rx_dump_mpdu_start_tlv)(void *mpdustart,
  454. uint8_t dbg_level);
  455. void (*hal_tx_set_pcp_tid_map)(struct hal_soc *hal_soc, uint8_t *map);
  456. void (*hal_tx_update_pcp_tid_map)(struct hal_soc *hal_soc, uint8_t pcp,
  457. uint8_t id);
  458. void (*hal_tx_set_tidmap_prty)(struct hal_soc *hal_soc, uint8_t prio);
  459. uint8_t (*hal_rx_get_rx_fragment_number)(uint8_t *buf);
  460. uint8_t (*hal_rx_msdu_end_da_is_mcbc_get)(uint8_t *buf);
  461. uint8_t (*hal_rx_msdu_end_sa_is_valid_get)(uint8_t *buf);
  462. uint16_t (*hal_rx_msdu_end_sa_idx_get)(uint8_t *buf);
  463. uint32_t (*hal_rx_desc_is_first_msdu)(void *hw_desc_addr);
  464. uint32_t (*hal_rx_msdu_end_l3_hdr_padding_get)(uint8_t *buf);
  465. uint32_t (*hal_rx_encryption_info_valid)(uint8_t *buf);
  466. void (*hal_rx_print_pn)(uint8_t *buf);
  467. uint8_t (*hal_rx_msdu_end_first_msdu_get)(uint8_t *buf);
  468. uint8_t (*hal_rx_msdu_end_da_is_valid_get)(uint8_t *buf);
  469. uint8_t (*hal_rx_msdu_end_last_msdu_get)(uint8_t *buf);
  470. bool (*hal_rx_get_mpdu_mac_ad4_valid)(uint8_t *buf);
  471. uint32_t (*hal_rx_mpdu_start_sw_peer_id_get)(uint8_t *buf);
  472. uint32_t (*hal_rx_mpdu_get_to_ds)(uint8_t *buf);
  473. uint32_t (*hal_rx_mpdu_get_fr_ds)(uint8_t *buf);
  474. uint8_t (*hal_rx_get_mpdu_frame_control_valid)(uint8_t *buf);
  475. QDF_STATUS
  476. (*hal_rx_mpdu_get_addr1)(uint8_t *buf, uint8_t *mac_addr);
  477. QDF_STATUS
  478. (*hal_rx_mpdu_get_addr2)(uint8_t *buf, uint8_t *mac_addr);
  479. QDF_STATUS
  480. (*hal_rx_mpdu_get_addr3)(uint8_t *buf, uint8_t *mac_addr);
  481. QDF_STATUS
  482. (*hal_rx_mpdu_get_addr4)(uint8_t *buf, uint8_t *mac_addr);
  483. uint8_t (*hal_rx_get_mpdu_sequence_control_valid)(uint8_t *buf);
  484. bool (*hal_rx_is_unicast)(uint8_t *buf);
  485. uint32_t (*hal_rx_tid_get)(hal_soc_handle_t hal_soc_hdl, uint8_t *buf);
  486. uint32_t (*hal_rx_hw_desc_get_ppduid_get)(void *rx_tlv_hdr,
  487. void *rxdma_dst_ring_desc);
  488. uint32_t (*hal_rx_mpdu_start_mpdu_qos_control_valid_get)(uint8_t *buf);
  489. uint32_t (*hal_rx_msdu_end_sa_sw_peer_id_get)(uint8_t *buf);
  490. void * (*hal_rx_msdu0_buffer_addr_lsb)(void *link_desc_addr);
  491. void * (*hal_rx_msdu_desc_info_ptr_get)(void *msdu0);
  492. void * (*hal_ent_mpdu_desc_info)(void *hw_addr);
  493. void * (*hal_dst_mpdu_desc_info)(void *hw_addr);
  494. uint8_t (*hal_rx_get_fc_valid)(uint8_t *buf);
  495. uint8_t (*hal_rx_get_to_ds_flag)(uint8_t *buf);
  496. uint8_t (*hal_rx_get_mac_addr2_valid)(uint8_t *buf);
  497. uint8_t (*hal_rx_get_filter_category)(uint8_t *buf);
  498. uint32_t (*hal_rx_get_ppdu_id)(uint8_t *buf);
  499. void (*hal_reo_config)(struct hal_soc *soc,
  500. uint32_t reg_val,
  501. struct hal_reo_params *reo_params);
  502. uint32_t (*hal_rx_msdu_flow_idx_get)(uint8_t *buf);
  503. bool (*hal_rx_msdu_flow_idx_invalid)(uint8_t *buf);
  504. bool (*hal_rx_msdu_flow_idx_timeout)(uint8_t *buf);
  505. uint32_t (*hal_rx_msdu_fse_metadata_get)(uint8_t *buf);
  506. uint16_t (*hal_rx_msdu_cce_metadata_get)(uint8_t *buf);
  507. void
  508. (*hal_rx_msdu_get_flow_params)(
  509. uint8_t *buf,
  510. bool *flow_invalid,
  511. bool *flow_timeout,
  512. uint32_t *flow_index);
  513. uint16_t (*hal_rx_tlv_get_tcp_chksum)(uint8_t *buf);
  514. uint16_t (*hal_rx_get_rx_sequence)(uint8_t *buf);
  515. void (*hal_rx_get_bb_info)(void *rx_tlv, void *ppdu_info_handle);
  516. void (*hal_rx_get_rtt_info)(void *rx_tlv, void *ppdu_info_handle);
  517. void (*hal_rx_msdu_packet_metadata_get)(uint8_t *buf,
  518. void *msdu_pkt_metadata);
  519. uint16_t (*hal_rx_get_fisa_cumulative_l4_checksum)(uint8_t *buf);
  520. uint16_t (*hal_rx_get_fisa_cumulative_ip_length)(uint8_t *buf);
  521. bool (*hal_rx_get_udp_proto)(uint8_t *buf);
  522. bool (*hal_rx_get_fisa_flow_agg_continuation)(uint8_t *buf);
  523. uint8_t (*hal_rx_get_fisa_flow_agg_count)(uint8_t *buf);
  524. bool (*hal_rx_get_fisa_timeout)(uint8_t *buf);
  525. uint8_t (*hal_rx_mpdu_start_tlv_tag_valid)(void *rx_tlv_hdr);
  526. void (*hal_rx_sw_mon_desc_info_get)(hal_ring_desc_t rxdma_dst_ring_desc,
  527. hal_rx_mon_desc_info_t mon_desc_info);
  528. };
  529. /**
  530. * struct hal_soc_stats - Hal layer stats
  531. * @reg_write_fail: number of failed register writes
  532. * @wstats: delayed register write stats
  533. *
  534. * This structure holds all the statistics at HAL layer.
  535. */
  536. struct hal_soc_stats {
  537. uint32_t reg_write_fail;
  538. #ifdef FEATURE_HAL_DELAYED_REG_WRITE
  539. struct hal_reg_write_soc_stats wstats;
  540. #endif
  541. };
  542. #ifdef ENABLE_HAL_REG_WR_HISTORY
  543. /* The history size should always be a power of 2 */
  544. #define HAL_REG_WRITE_HIST_SIZE 8
  545. /**
  546. * struct hal_reg_write_fail_entry - Record of
  547. * register write which failed.
  548. * @timestamp: timestamp of reg write failure
  549. * @reg_offset: offset of register where the write failed
  550. * @write_val: the value which was to be written
  551. * @read_val: the value read back from the register after write
  552. */
  553. struct hal_reg_write_fail_entry {
  554. uint64_t timestamp;
  555. uint32_t reg_offset;
  556. uint32_t write_val;
  557. uint32_t read_val;
  558. };
  559. /**
  560. * struct hal_reg_write_fail_history - Hal layer history
  561. * of all the register write failures.
  562. * @index: index to add the new record
  563. * @record: array of all the records in history
  564. *
  565. * This structure holds the history of register write
  566. * failures at HAL layer.
  567. */
  568. struct hal_reg_write_fail_history {
  569. qdf_atomic_t index;
  570. struct hal_reg_write_fail_entry record[HAL_REG_WRITE_HIST_SIZE];
  571. };
  572. #endif
  573. /**
  574. * HAL context to be used to access SRNG APIs (currently used by data path
  575. * and transport (CE) modules)
  576. */
  577. struct hal_soc {
  578. /* HIF handle to access HW registers */
  579. struct hif_opaque_softc *hif_handle;
  580. /* QDF device handle */
  581. qdf_device_t qdf_dev;
  582. /* Device base address */
  583. void *dev_base_addr;
  584. /* HAL internal state for all SRNG rings.
  585. * TODO: See if this is required
  586. */
  587. struct hal_srng srng_list[HAL_SRNG_ID_MAX];
  588. /* Remote pointer memory for HW/FW updates */
  589. uint32_t *shadow_rdptr_mem_vaddr;
  590. qdf_dma_addr_t shadow_rdptr_mem_paddr;
  591. /* Shared memory for ring pointer updates from host to FW */
  592. uint32_t *shadow_wrptr_mem_vaddr;
  593. qdf_dma_addr_t shadow_wrptr_mem_paddr;
  594. /* REO blocking resource index */
  595. uint8_t reo_res_bitmap;
  596. uint8_t index;
  597. uint32_t target_type;
  598. /* shadow register configuration */
  599. struct pld_shadow_reg_v2_cfg shadow_config[MAX_SHADOW_REGISTERS];
  600. int num_shadow_registers_configured;
  601. bool use_register_windowing;
  602. uint32_t register_window;
  603. qdf_spinlock_t register_access_lock;
  604. /* Static window map configuration for multiple window write*/
  605. bool static_window_map;
  606. /* srng table */
  607. struct hal_hw_srng_config *hw_srng_table;
  608. int32_t *hal_hw_reg_offset;
  609. struct hal_hw_txrx_ops *ops;
  610. /* Indicate srngs initialization */
  611. bool init_phase;
  612. /* Hal level stats */
  613. struct hal_soc_stats stats;
  614. #ifdef ENABLE_HAL_REG_WR_HISTORY
  615. struct hal_reg_write_fail_history *reg_wr_fail_hist;
  616. #endif
  617. #ifdef FEATURE_HAL_DELAYED_REG_WRITE
  618. /* queue(array) to hold register writes */
  619. struct hal_reg_write_q_elem *reg_write_queue;
  620. /* delayed work to be queued into workqueue */
  621. qdf_work_t reg_write_work;
  622. /* workqueue for delayed register writes */
  623. qdf_workqueue_t *reg_write_wq;
  624. /* write index used by caller to enqueue delayed work */
  625. qdf_atomic_t write_idx;
  626. /* read index used by worker thread to dequeue/write registers */
  627. uint32_t read_idx;
  628. #endif
  629. };
  630. #ifdef FEATURE_HAL_DELAYED_REG_WRITE
  631. /**
  632. * hal_delayed_reg_write() - delayed regiter write
  633. * @hal_soc: HAL soc handle
  634. * @srng: hal srng
  635. * @addr: iomem address
  636. * @value: value to be written
  637. *
  638. * Return: none
  639. */
  640. void hal_delayed_reg_write(struct hal_soc *hal_soc,
  641. struct hal_srng *srng,
  642. void __iomem *addr,
  643. uint32_t value);
  644. #endif
  645. void hal_qca6750_attach(struct hal_soc *hal_soc);
  646. void hal_qca6490_attach(struct hal_soc *hal_soc);
  647. void hal_qca6390_attach(struct hal_soc *hal_soc);
  648. void hal_qca6290_attach(struct hal_soc *hal_soc);
  649. void hal_qca8074_attach(struct hal_soc *hal_soc);
  650. /*
  651. * hal_soc_to_dp_hal_roc - API to convert hal_soc to opaque
  652. * dp_hal_soc handle type
  653. * @hal_soc - hal_soc type
  654. *
  655. * Return: hal_soc_handle_t type
  656. */
  657. static inline
  658. hal_soc_handle_t hal_soc_to_hal_soc_handle(struct hal_soc *hal_soc)
  659. {
  660. return (hal_soc_handle_t)hal_soc;
  661. }
  662. /*
  663. * hal_srng_to_hal_ring_handle - API to convert hal_srng to opaque
  664. * dp_hal_ring handle type
  665. * @hal_srng - hal_srng type
  666. *
  667. * Return: hal_ring_handle_t type
  668. */
  669. static inline
  670. hal_ring_handle_t hal_srng_to_hal_ring_handle(struct hal_srng *hal_srng)
  671. {
  672. return (hal_ring_handle_t)hal_srng;
  673. }
  674. /*
  675. * hal_ring_handle_to_hal_srng - API to convert dp_hal_ring to hal_srng handle
  676. * @hal_ring - hal_ring_handle_t type
  677. *
  678. * Return: hal_srng pointer type
  679. */
  680. static inline
  681. struct hal_srng *hal_ring_handle_to_hal_srng(hal_ring_handle_t hal_ring)
  682. {
  683. return (struct hal_srng *)hal_ring;
  684. }
  685. #endif /* _HAL_INTERNAL_H_ */