hal_api_mon.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723
  1. /*
  2. * Copyright (c) 2017-2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_API_MON_H_
  19. #define _HAL_API_MON_H_
  20. #include "qdf_types.h"
  21. #include "hal_internal.h"
  22. #include <target_type.h>
  23. #define HAL_RX_PHY_DATA_RADAR 0x01
  24. #define HAL_SU_MU_CODING_LDPC 0x01
  25. #define HAL_RX_FCS_LEN (4)
  26. #define KEY_EXTIV 0x20
  27. #define HAL_RX_USER_TLV32_TYPE_OFFSET 0x00000000
  28. #define HAL_RX_USER_TLV32_TYPE_LSB 1
  29. #define HAL_RX_USER_TLV32_TYPE_MASK 0x000003FE
  30. #define HAL_RX_USER_TLV32_LEN_OFFSET 0x00000000
  31. #define HAL_RX_USER_TLV32_LEN_LSB 10
  32. #define HAL_RX_USER_TLV32_LEN_MASK 0x003FFC00
  33. #define HAL_RX_USER_TLV32_USERID_OFFSET 0x00000000
  34. #define HAL_RX_USER_TLV32_USERID_LSB 26
  35. #define HAL_RX_USER_TLV32_USERID_MASK 0xFC000000
  36. #define HAL_ALIGN(x, a) HAL_ALIGN_MASK(x, (a)-1)
  37. #define HAL_ALIGN_MASK(x, mask) (typeof(x))(((uint32)(x) + (mask)) & ~(mask))
  38. #define HAL_RX_TLV32_HDR_SIZE 4
  39. #define HAL_RX_GET_USER_TLV32_TYPE(rx_status_tlv_ptr) \
  40. ((*((uint32_t *)(rx_status_tlv_ptr)) & \
  41. HAL_RX_USER_TLV32_TYPE_MASK) >> \
  42. HAL_RX_USER_TLV32_TYPE_LSB)
  43. #define HAL_RX_GET_USER_TLV32_LEN(rx_status_tlv_ptr) \
  44. ((*((uint32_t *)(rx_status_tlv_ptr)) & \
  45. HAL_RX_USER_TLV32_LEN_MASK) >> \
  46. HAL_RX_USER_TLV32_LEN_LSB)
  47. #define HAL_RX_GET_USER_TLV32_USERID(rx_status_tlv_ptr) \
  48. ((*((uint32_t *)(rx_status_tlv_ptr)) & \
  49. HAL_RX_USER_TLV32_USERID_MASK) >> \
  50. HAL_RX_USER_TLV32_USERID_LSB)
  51. #define HAL_TLV_STATUS_PPDU_NOT_DONE 0
  52. #define HAL_TLV_STATUS_PPDU_DONE 1
  53. #define HAL_TLV_STATUS_BUF_DONE 2
  54. #define HAL_TLV_STATUS_PPDU_NON_STD_DONE 3
  55. #define HAL_TLV_STATUS_PPDU_START 4
  56. #define HAL_TLV_STATUS_HEADER 5
  57. #define HAL_TLV_STATUS_MPDU_END 6
  58. #define HAL_TLV_STATUS_MSDU_START 7
  59. #define HAL_TLV_STATUS_MSDU_END 8
  60. #define HAL_MAX_UL_MU_USERS 37
  61. #define HAL_RX_PKT_TYPE_11A 0
  62. #define HAL_RX_PKT_TYPE_11B 1
  63. #define HAL_RX_PKT_TYPE_11N 2
  64. #define HAL_RX_PKT_TYPE_11AC 3
  65. #define HAL_RX_PKT_TYPE_11AX 4
  66. #define HAL_RX_RECEPTION_TYPE_SU 0
  67. #define HAL_RX_RECEPTION_TYPE_MU_MIMO 1
  68. #define HAL_RX_RECEPTION_TYPE_OFDMA 2
  69. #define HAL_RX_RECEPTION_TYPE_MU_OFDMA 3
  70. /* Multiply rate by 2 to avoid float point
  71. * and get rate in units of 500kbps
  72. */
  73. #define HAL_11B_RATE_0MCS 11*2
  74. #define HAL_11B_RATE_1MCS 5.5*2
  75. #define HAL_11B_RATE_2MCS 2*2
  76. #define HAL_11B_RATE_3MCS 1*2
  77. #define HAL_11B_RATE_4MCS 11*2
  78. #define HAL_11B_RATE_5MCS 5.5*2
  79. #define HAL_11B_RATE_6MCS 2*2
  80. #define HAL_11A_RATE_0MCS 48*2
  81. #define HAL_11A_RATE_1MCS 24*2
  82. #define HAL_11A_RATE_2MCS 12*2
  83. #define HAL_11A_RATE_3MCS 6*2
  84. #define HAL_11A_RATE_4MCS 54*2
  85. #define HAL_11A_RATE_5MCS 36*2
  86. #define HAL_11A_RATE_6MCS 18*2
  87. #define HAL_11A_RATE_7MCS 9*2
  88. #define HAL_LEGACY_MCS0 0
  89. #define HAL_LEGACY_MCS1 1
  90. #define HAL_LEGACY_MCS2 2
  91. #define HAL_LEGACY_MCS3 3
  92. #define HAL_LEGACY_MCS4 4
  93. #define HAL_LEGACY_MCS5 5
  94. #define HAL_LEGACY_MCS6 6
  95. #define HAL_LEGACY_MCS7 7
  96. #define HE_GI_0_8 0
  97. #define HE_GI_0_4 1
  98. #define HE_GI_1_6 2
  99. #define HE_GI_3_2 3
  100. #define HT_SGI_PRESENT 0x80
  101. #define HE_LTF_1_X 0
  102. #define HE_LTF_2_X 1
  103. #define HE_LTF_4_X 2
  104. #define HE_LTF_UNKNOWN 3
  105. #define VHT_SIG_SU_NSS_MASK 0x7
  106. #define HT_SIG_SU_NSS_SHIFT 0x3
  107. #define HAL_TID_INVALID 31
  108. #define HAL_AST_IDX_INVALID 0xFFFF
  109. #ifdef GET_MSDU_AGGREGATION
  110. #define HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs)\
  111. {\
  112. struct rx_msdu_end *rx_msdu_end;\
  113. bool first_msdu, last_msdu; \
  114. rx_msdu_end = &rx_desc->msdu_end_tlv.rx_msdu_end;\
  115. first_msdu = HAL_RX_GET(rx_msdu_end, RX_MSDU_END_5, FIRST_MSDU);\
  116. last_msdu = HAL_RX_GET(rx_msdu_end, RX_MSDU_END_5, LAST_MSDU);\
  117. if (first_msdu && last_msdu)\
  118. rs->rs_flags &= (~IEEE80211_AMSDU_FLAG);\
  119. else\
  120. rs->rs_flags |= (IEEE80211_AMSDU_FLAG); \
  121. } \
  122. #else
  123. #define HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs)
  124. #endif
  125. /* Max MPDUs per status buffer */
  126. #define HAL_RX_MAX_MPDU 256
  127. #define HAL_RX_NUM_WORDS_PER_PPDU_BITMAP (HAL_RX_MAX_MPDU >> 5)
  128. /* Max pilot count */
  129. #define HAL_RX_MAX_SU_EVM_COUNT 32
  130. /**
  131. * struct hal_rx_mon_desc_info () - HAL Rx Monitor descriptor info
  132. *
  133. * @ppdu_id: PHY ppdu id
  134. * @status_buf_count: number of status buffer count
  135. * @rxdma_push_reason: rxdma push reason
  136. * @rxdma_error_code: rxdma error code
  137. * @msdu_cnt: msdu count
  138. * @end_of_ppdu: end of ppdu
  139. * @link_desc: msdu link descriptor address
  140. * @status_buf: for a PPDU, status buffers can span acrosss
  141. * multiple buffers, status_buf points to first
  142. * status buffer address of PPDU
  143. */
  144. struct hal_rx_mon_desc_info {
  145. uint16_t ppdu_id;
  146. uint8_t status_buf_count;
  147. uint8_t rxdma_push_reason;
  148. uint8_t rxdma_error_code;
  149. uint8_t msdu_count;
  150. uint8_t end_of_ppdu;
  151. struct hal_buf_info link_desc;
  152. struct hal_buf_info status_buf;
  153. };
  154. /*
  155. * Struct hal_rx_su_evm_info - SU evm info
  156. * @number_of_symbols: number of symbols
  157. * @nss_count: nss count
  158. * @pilot_count: pilot count
  159. * @pilot_evm: Array of pilot evm values
  160. */
  161. struct hal_rx_su_evm_info {
  162. uint32_t number_of_symbols;
  163. uint8_t nss_count;
  164. uint8_t pilot_count;
  165. uint32_t pilot_evm[HAL_RX_MAX_SU_EVM_COUNT];
  166. };
  167. enum {
  168. DP_PPDU_STATUS_START,
  169. DP_PPDU_STATUS_DONE,
  170. };
  171. static inline
  172. uint8_t *HAL_RX_MON_DEST_GET_DESC(uint8_t *data)
  173. {
  174. return data;
  175. }
  176. static inline
  177. uint32_t HAL_RX_DESC_GET_MPDU_LENGTH_ERR(void *hw_desc_addr)
  178. {
  179. struct rx_attention *rx_attn;
  180. struct rx_mon_pkt_tlvs *rx_desc =
  181. (struct rx_mon_pkt_tlvs *)hw_desc_addr;
  182. rx_attn = &rx_desc->attn_tlv.rx_attn;
  183. return HAL_RX_GET(rx_attn, RX_ATTENTION_1, MPDU_LENGTH_ERR);
  184. }
  185. static inline
  186. uint32_t HAL_RX_DESC_GET_MPDU_FCS_ERR(void *hw_desc_addr)
  187. {
  188. struct rx_attention *rx_attn;
  189. struct rx_mon_pkt_tlvs *rx_desc =
  190. (struct rx_mon_pkt_tlvs *)hw_desc_addr;
  191. rx_attn = &rx_desc->attn_tlv.rx_attn;
  192. return HAL_RX_GET(rx_attn, RX_ATTENTION_1, FCS_ERR);
  193. }
  194. /*
  195. * HAL_RX_HW_DESC_MPDU_VALID() - check MPDU start TLV tag in MPDU
  196. * start TLV of Hardware TLV descriptor
  197. * @hw_desc_addr: Hardware desciptor address
  198. *
  199. * Return: bool: if TLV tag match
  200. */
  201. static inline
  202. bool HAL_RX_HW_DESC_MPDU_VALID(void *hw_desc_addr)
  203. {
  204. struct rx_mon_pkt_tlvs *rx_desc =
  205. (struct rx_mon_pkt_tlvs *)hw_desc_addr;
  206. uint32_t tlv_tag;
  207. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(
  208. &rx_desc->mpdu_start_tlv);
  209. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  210. }
  211. /*
  212. * HAL_RX_HW_DESC_MPDU_VALID() - check MPDU start TLV user id in MPDU
  213. * start TLV of Hardware TLV descriptor
  214. * @hw_desc_addr: Hardware desciptor address
  215. *
  216. * Return: unit32_t: user id
  217. */
  218. static inline
  219. uint32_t HAL_RX_HW_DESC_MPDU_USER_ID(void *hw_desc_addr)
  220. {
  221. struct rx_mon_pkt_tlvs *rx_desc =
  222. (struct rx_mon_pkt_tlvs *)hw_desc_addr;
  223. uint32_t user_id;
  224. user_id = HAL_RX_GET_USER_TLV32_USERID(
  225. &rx_desc->mpdu_start_tlv);
  226. return user_id;
  227. }
  228. /* TODO: Move all Rx descriptor functions to hal_rx.h to avoid duplication */
  229. #define HAL_RX_BUFFER_ADDR_31_0_GET(buff_addr_info) \
  230. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  231. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET)), \
  232. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK, \
  233. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB))
  234. #define HAL_RX_REO_ENT_BUFFER_ADDR_39_32_GET(reo_ent_desc) \
  235. (HAL_RX_BUFFER_ADDR_39_32_GET(& \
  236. (((struct reo_entrance_ring *)reo_ent_desc) \
  237. ->reo_level_mpdu_frame_info.msdu_link_desc_addr_info)))
  238. #define HAL_RX_REO_ENT_BUFFER_ADDR_31_0_GET(reo_ent_desc) \
  239. (HAL_RX_BUFFER_ADDR_31_0_GET(& \
  240. (((struct reo_entrance_ring *)reo_ent_desc) \
  241. ->reo_level_mpdu_frame_info.msdu_link_desc_addr_info)))
  242. #define HAL_RX_REO_ENT_BUF_COOKIE_GET(reo_ent_desc) \
  243. (HAL_RX_BUF_COOKIE_GET(& \
  244. (((struct reo_entrance_ring *)reo_ent_desc) \
  245. ->reo_level_mpdu_frame_info.msdu_link_desc_addr_info)))
  246. /**
  247. * hal_rx_reo_ent_buf_paddr_get: Gets the physical address and
  248. * cookie from the REO entrance ring element
  249. *
  250. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to
  251. * the current descriptor
  252. * @ buf_info: structure to return the buffer information
  253. * @ msdu_cnt: pointer to msdu count in MPDU
  254. * Return: void
  255. */
  256. static inline
  257. void hal_rx_reo_ent_buf_paddr_get(hal_rxdma_desc_t rx_desc,
  258. struct hal_buf_info *buf_info,
  259. uint32_t *msdu_cnt
  260. )
  261. {
  262. struct reo_entrance_ring *reo_ent_ring =
  263. (struct reo_entrance_ring *)rx_desc;
  264. struct buffer_addr_info *buf_addr_info;
  265. struct rx_mpdu_desc_info *rx_mpdu_desc_info_details;
  266. uint32_t loop_cnt;
  267. rx_mpdu_desc_info_details =
  268. &reo_ent_ring->reo_level_mpdu_frame_info.rx_mpdu_desc_info_details;
  269. *msdu_cnt = HAL_RX_GET(rx_mpdu_desc_info_details,
  270. RX_MPDU_DESC_INFO_0, MSDU_COUNT);
  271. loop_cnt = HAL_RX_GET(reo_ent_ring, REO_ENTRANCE_RING_7, LOOPING_COUNT);
  272. buf_addr_info =
  273. &reo_ent_ring->reo_level_mpdu_frame_info.msdu_link_desc_addr_info;
  274. buf_info->paddr =
  275. (HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info) |
  276. ((uint64_t)
  277. (HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32));
  278. buf_info->sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  279. buf_info->rbm = HAL_RX_BUF_RBM_GET(buf_addr_info);
  280. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  281. "[%s][%d] ReoAddr=%pK, addrInfo=%pK, paddr=0x%llx, loopcnt=%d",
  282. __func__, __LINE__, reo_ent_ring, buf_addr_info,
  283. (unsigned long long)buf_info->paddr, loop_cnt);
  284. }
  285. static inline
  286. void hal_rx_mon_next_link_desc_get(void *rx_msdu_link_desc,
  287. struct hal_buf_info *buf_info)
  288. {
  289. struct rx_msdu_link *msdu_link =
  290. (struct rx_msdu_link *)rx_msdu_link_desc;
  291. struct buffer_addr_info *buf_addr_info;
  292. buf_addr_info = &msdu_link->next_msdu_link_desc_addr_info;
  293. buf_info->paddr =
  294. (HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info) |
  295. ((uint64_t)
  296. (HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32));
  297. buf_info->sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  298. buf_info->rbm = HAL_RX_BUF_RBM_GET(buf_addr_info);
  299. }
  300. /**
  301. * hal_rx_msdu_link_desc_set: Retrieves MSDU Link Descriptor to WBM
  302. *
  303. * @ soc : HAL version of the SOC pointer
  304. * @ src_srng_desc : void pointer to the WBM Release Ring descriptor
  305. * @ buf_addr_info : void pointer to the buffer_addr_info
  306. *
  307. * Return: void
  308. */
  309. static inline
  310. void hal_rx_mon_msdu_link_desc_set(hal_soc_handle_t hal_soc_hdl,
  311. void *src_srng_desc,
  312. hal_buff_addrinfo_t buf_addr_info)
  313. {
  314. struct buffer_addr_info *wbm_srng_buffer_addr_info =
  315. (struct buffer_addr_info *)src_srng_desc;
  316. uint64_t paddr;
  317. struct buffer_addr_info *p_buffer_addr_info =
  318. (struct buffer_addr_info *)buf_addr_info;
  319. paddr =
  320. (HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info) |
  321. ((uint64_t)
  322. (HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32));
  323. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  324. "[%s][%d] src_srng_desc=%pK, buf_addr=0x%llx, cookie=0x%llx",
  325. __func__, __LINE__, src_srng_desc, (unsigned long long)paddr,
  326. (unsigned long long)p_buffer_addr_info->sw_buffer_cookie);
  327. /* Structure copy !!! */
  328. *wbm_srng_buffer_addr_info =
  329. *((struct buffer_addr_info *)buf_addr_info);
  330. }
  331. static inline
  332. uint32 hal_get_rx_msdu_link_desc_size(void)
  333. {
  334. return sizeof(struct rx_msdu_link);
  335. }
  336. enum {
  337. HAL_PKT_TYPE_OFDM = 0,
  338. HAL_PKT_TYPE_CCK,
  339. HAL_PKT_TYPE_HT,
  340. HAL_PKT_TYPE_VHT,
  341. HAL_PKT_TYPE_HE,
  342. };
  343. enum {
  344. HAL_SGI_0_8_US,
  345. HAL_SGI_0_4_US,
  346. HAL_SGI_1_6_US,
  347. HAL_SGI_3_2_US,
  348. };
  349. enum {
  350. HAL_FULL_RX_BW_20,
  351. HAL_FULL_RX_BW_40,
  352. HAL_FULL_RX_BW_80,
  353. HAL_FULL_RX_BW_160,
  354. };
  355. enum {
  356. HAL_RX_TYPE_SU,
  357. HAL_RX_TYPE_MU_MIMO,
  358. HAL_RX_TYPE_MU_OFDMA,
  359. HAL_RX_TYPE_MU_OFDMA_MIMO,
  360. };
  361. /**
  362. * enum
  363. * @HAL_RX_MON_PPDU_START: PPDU start TLV is decoded in HAL
  364. * @HAL_RX_MON_PPDU_END: PPDU end TLV is decided in HAL
  365. */
  366. enum {
  367. HAL_RX_MON_PPDU_START = 0,
  368. HAL_RX_MON_PPDU_END,
  369. };
  370. /* struct hal_rx_ppdu_common_info - common ppdu info
  371. * @ppdu_id - ppdu id number
  372. * @ppdu_timestamp - timestamp at ppdu received
  373. * @mpdu_cnt_fcs_ok - mpdu count in ppdu with fcs ok
  374. * @mpdu_cnt_fcs_err - mpdu count in ppdu with fcs err
  375. * @mpdu_fcs_ok_bitmap - fcs ok mpdu count in ppdu bitmap
  376. * @last_ppdu_id - last received ppdu id
  377. * @mpdu_cnt - total mpdu count
  378. * @num_users - num users
  379. */
  380. struct hal_rx_ppdu_common_info {
  381. uint32_t ppdu_id;
  382. uint32_t ppdu_timestamp;
  383. uint32_t mpdu_cnt_fcs_ok;
  384. uint32_t mpdu_cnt_fcs_err;
  385. uint32_t mpdu_fcs_ok_bitmap[HAL_RX_NUM_WORDS_PER_PPDU_BITMAP];
  386. uint32_t last_ppdu_id;
  387. uint32_t mpdu_cnt;
  388. uint8_t num_users;
  389. };
  390. /**
  391. * struct hal_rx_msdu_payload_info - msdu payload info
  392. * @first_msdu_payload: pointer to first msdu payload
  393. * @payload_len: payload len
  394. * @nbuf: status network buffer to which msdu belongs to
  395. */
  396. struct hal_rx_msdu_payload_info {
  397. uint8_t *first_msdu_payload;
  398. uint32_t payload_len;
  399. qdf_nbuf_t nbuf;
  400. };
  401. /**
  402. * struct hal_rx_nac_info - struct for neighbour info
  403. * @fc_valid: flag indicate if it has valid frame control information
  404. * @frame_control: frame control from each MPDU
  405. * @to_ds_flag: flag indicate to_ds bit
  406. * @mac_addr2_valid: flag indicate if mac_addr2 is valid
  407. * @mac_addr2: mac address2 in wh
  408. * @mcast_bcast: multicast/broadcast
  409. */
  410. struct hal_rx_nac_info {
  411. uint8_t fc_valid;
  412. uint16_t frame_control;
  413. uint8_t to_ds_flag;
  414. uint8_t mac_addr2_valid;
  415. uint8_t mac_addr2[QDF_MAC_ADDR_SIZE];
  416. uint8_t mcast_bcast;
  417. };
  418. /**
  419. * struct hal_rx_ppdu_msdu_info - struct for msdu info from HW TLVs
  420. * @cce_metadata: cached CCE metadata value received in the MSDU_END TLV
  421. * @is_flow_idx_timeout: flag to indicate if flow search timeout occurred
  422. * @is_flow_idx_invalid: flag to indicate if flow idx is valid or not
  423. * @fse_metadata: cached FSE metadata value received in the MSDU END TLV
  424. * @flow_idx: flow idx matched in FSE received in the MSDU END TLV
  425. */
  426. struct hal_rx_ppdu_msdu_info {
  427. uint16_t cce_metadata;
  428. bool is_flow_idx_timeout;
  429. bool is_flow_idx_invalid;
  430. uint32_t fse_metadata;
  431. uint32_t flow_idx;
  432. };
  433. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  434. /**
  435. * struct hal_rx_ppdu_cfr_user_info - struct for storing peer info extracted
  436. * from HW TLVs, this will be used for correlating CFR data with multiple peers
  437. * in MU PPDUs
  438. *
  439. * @peer_macaddr: macaddr of the peer
  440. * @ast_index: AST index of the peer
  441. */
  442. struct hal_rx_ppdu_cfr_user_info {
  443. uint8_t peer_macaddr[QDF_MAC_ADDR_SIZE];
  444. uint32_t ast_index;
  445. };
  446. /**
  447. * struct hal_rx_ppdu_cfr_info - struct for storing ppdu info extracted from HW
  448. * TLVs, this will be used for CFR correlation
  449. *
  450. * @bb_captured_channel : Set by RXPCU when MACRX_FREEZE_CAPTURE_CHANNEL TLV is
  451. * sent to PHY, SW checks it to correlate current PPDU TLVs with uploaded
  452. * channel information.
  453. *
  454. * @bb_captured_timeout : Set by RxPCU to indicate channel capture condition is
  455. * met, but MACRX_FREEZE_CAPTURE_CHANNEL is not sent to PHY due to AST delay,
  456. * which means the rx_frame_falling edge to FREEZE TLV ready time exceeds
  457. * the threshold time defined by RXPCU register FREEZE_TLV_DELAY_CNT_THRESH.
  458. * Bb_captured_reason is still valid in this case.
  459. *
  460. * @rx_location_info_valid: Indicates whether CFR DMA address in the PPDU TLV
  461. * is valid
  462. * <enum 0 rx_location_info_is_not_valid>
  463. * <enum 1 rx_location_info_is_valid>
  464. * <legal all>
  465. *
  466. * @bb_captured_reason : Copy capture_reason of MACRX_FREEZE_CAPTURE_CHANNEL
  467. * TLV to here for FW usage. Valid when bb_captured_channel or
  468. * bb_captured_timeout is set.
  469. * <enum 0 freeze_reason_TM>
  470. * <enum 1 freeze_reason_FTM>
  471. * <enum 2 freeze_reason_ACK_resp_to_TM_FTM>
  472. * <enum 3 freeze_reason_TA_RA_TYPE_FILTER>
  473. * <enum 4 freeze_reason_NDPA_NDP>
  474. * <enum 5 freeze_reason_ALL_PACKET>
  475. * <legal 0-5>
  476. *
  477. * @rtt_che_buffer_pointer_low32 : The low 32 bits of the 40 bits pointer to
  478. * external RTT channel information buffer
  479. *
  480. * @rtt_che_buffer_pointer_high8 : The high 8 bits of the 40 bits pointer to
  481. * external RTT channel information buffer
  482. *
  483. * @chan_capture_status : capture status reported by ucode
  484. * a. CAPTURE_IDLE: FW has disabled "REPETITIVE_CHE_CAPTURE_CTRL"
  485. * b. CAPTURE_BUSY: previous PPDU’s channel capture upload DMA ongoing. (Note
  486. * that this upload is triggered after receiving freeze_channel_capture TLV
  487. * after last PPDU is rx)
  488. * c. CAPTURE_ACTIVE: channel capture is enabled and no previous channel
  489. * capture ongoing
  490. * d. CAPTURE_NO_BUFFER: next buffer in IPC ring not available
  491. *
  492. * @cfr_user_info: Peer mac for upto 4 MU users
  493. */
  494. struct hal_rx_ppdu_cfr_info {
  495. bool bb_captured_channel;
  496. bool bb_captured_timeout;
  497. uint8_t bb_captured_reason;
  498. bool rx_location_info_valid;
  499. uint8_t chan_capture_status;
  500. uint8_t rtt_che_buffer_pointer_high8;
  501. uint32_t rtt_che_buffer_pointer_low32;
  502. struct hal_rx_ppdu_cfr_user_info cfr_user_info[HAL_MAX_UL_MU_USERS];
  503. };
  504. #else
  505. struct hal_rx_ppdu_cfr_info {};
  506. #endif
  507. struct mon_rx_info {
  508. uint8_t qos_control_info_valid;
  509. uint16_t qos_control;
  510. uint8_t mac_addr1_valid;
  511. uint8_t mac_addr1[QDF_MAC_ADDR_SIZE];
  512. uint32_t user_id;
  513. };
  514. struct mon_rx_user_info {
  515. uint16_t qos_control;
  516. uint8_t qos_control_info_valid;
  517. };
  518. struct hal_rx_ppdu_info {
  519. struct hal_rx_ppdu_common_info com_info;
  520. struct mon_rx_status rx_status;
  521. struct mon_rx_user_status rx_user_status[HAL_MAX_UL_MU_USERS];
  522. struct mon_rx_info rx_info;
  523. struct mon_rx_user_info rx_user_info[HAL_MAX_UL_MU_USERS];
  524. struct hal_rx_msdu_payload_info msdu_info;
  525. struct hal_rx_msdu_payload_info fcs_ok_msdu_info;
  526. struct hal_rx_nac_info nac_info;
  527. /* status ring PPDU start and end state */
  528. uint32_t rx_state;
  529. /* MU user id for status ring TLV */
  530. uint32_t user_id;
  531. /* MPDU/MSDU truncated to 128 bytes header start addr in status skb */
  532. unsigned char *data;
  533. /* MPDU/MSDU truncated to 128 bytes header real length */
  534. uint32_t hdr_len;
  535. /* MPDU FCS error */
  536. bool fcs_err;
  537. /* Id to indicate how to process mpdu */
  538. uint8_t sw_frame_group_id;
  539. struct hal_rx_ppdu_msdu_info rx_msdu_info[HAL_MAX_UL_MU_USERS];
  540. /* first msdu payload for all mpdus in ppdu */
  541. struct hal_rx_msdu_payload_info ppdu_msdu_info[HAL_RX_MAX_MPDU];
  542. /* evm info */
  543. struct hal_rx_su_evm_info evm_info;
  544. /**
  545. * Will be used to store ppdu info extracted from HW TLVs,
  546. * and for CFR correlation as well
  547. */
  548. struct hal_rx_ppdu_cfr_info cfr_info;
  549. };
  550. static inline uint32_t
  551. hal_get_rx_status_buf_size(void) {
  552. /* RX status buffer size is hard coded for now */
  553. return 2048;
  554. }
  555. static inline uint8_t*
  556. hal_rx_status_get_next_tlv(uint8_t *rx_tlv) {
  557. uint32_t tlv_len, tlv_tag;
  558. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv);
  559. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv);
  560. /* The actual length of PPDU_END is the combined length of many PHY
  561. * TLVs that follow. Skip the TLV header and
  562. * rx_rxpcu_classification_overview that follows the header to get to
  563. * next TLV.
  564. */
  565. if (tlv_tag == WIFIRX_PPDU_END_E)
  566. tlv_len = sizeof(struct rx_rxpcu_classification_overview);
  567. return (uint8_t *)(((unsigned long)(rx_tlv + tlv_len +
  568. HAL_RX_TLV32_HDR_SIZE + 3)) & (~((unsigned long)3)));
  569. }
  570. /**
  571. * hal_rx_proc_phyrx_other_receive_info_tlv()
  572. * - process other receive info TLV
  573. * @rx_tlv_hdr: pointer to TLV header
  574. * @ppdu_info: pointer to ppdu_info
  575. *
  576. * Return: None
  577. */
  578. static inline void hal_rx_proc_phyrx_other_receive_info_tlv(struct hal_soc *hal_soc,
  579. void *rx_tlv_hdr,
  580. struct hal_rx_ppdu_info
  581. *ppdu_info)
  582. {
  583. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv(rx_tlv_hdr,
  584. (void *)ppdu_info);
  585. }
  586. /**
  587. * hal_rx_status_get_tlv_info() - process receive info TLV
  588. * @rx_tlv_hdr: pointer to TLV header
  589. * @ppdu_info: pointer to ppdu_info
  590. * @hal_soc: HAL soc handle
  591. * @nbuf: PPDU status netowrk buffer
  592. *
  593. * Return: HAL_TLV_STATUS_PPDU_NOT_DONE or HAL_TLV_STATUS_PPDU_DONE from tlv
  594. */
  595. static inline uint32_t
  596. hal_rx_status_get_tlv_info(void *rx_tlv_hdr, void *ppdu_info,
  597. hal_soc_handle_t hal_soc_hdl,
  598. qdf_nbuf_t nbuf)
  599. {
  600. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  601. return hal_soc->ops->hal_rx_status_get_tlv_info(
  602. rx_tlv_hdr,
  603. ppdu_info,
  604. hal_soc_hdl,
  605. nbuf);
  606. }
  607. static inline
  608. uint32_t hal_get_rx_status_done_tlv_size(hal_soc_handle_t hal_soc_hdl)
  609. {
  610. return HAL_RX_TLV32_HDR_SIZE;
  611. }
  612. static inline QDF_STATUS
  613. hal_get_rx_status_done(uint8_t *rx_tlv)
  614. {
  615. uint32_t tlv_tag;
  616. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv);
  617. if (tlv_tag == WIFIRX_STATUS_BUFFER_DONE_E)
  618. return QDF_STATUS_SUCCESS;
  619. else
  620. return QDF_STATUS_E_EMPTY;
  621. }
  622. static inline QDF_STATUS
  623. hal_clear_rx_status_done(uint8_t *rx_tlv)
  624. {
  625. *(uint32_t *)rx_tlv = 0;
  626. return QDF_STATUS_SUCCESS;
  627. }
  628. #endif