wcd939x.c 130 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2022 Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include <linux/module.h>
  7. #include <linux/slab.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/device.h>
  10. #include <linux/delay.h>
  11. #include <linux/kernel.h>
  12. #include <linux/component.h>
  13. #include <sound/soc.h>
  14. #include <sound/tlv.h>
  15. #include <soc/soundwire.h>
  16. #include <linux/regmap.h>
  17. #include <sound/soc.h>
  18. #include <sound/soc-dapm.h>
  19. #include <asoc/wcdcal-hwdep.h>
  20. #include <asoc/msm-cdc-pinctrl.h>
  21. #include <asoc/msm-cdc-supply.h>
  22. #include <bindings/audio-codec-port-types.h>
  23. #include <linux/qti-regmap-debugfs.h>
  24. #include "wcd939x-registers.h"
  25. #include "wcd939x.h"
  26. #include "internal.h"
  27. #include "asoc/bolero-slave-internal.h"
  28. #include "wcd939x-reg-masks.h"
  29. #include "wcd939x-reg-shifts.h"
  30. #define NUM_SWRS_DT_PARAMS 5
  31. #define WCD939X_VARIANT_ENTRY_SIZE 32
  32. #define WCD939X_VERSION_1_0 1
  33. #define WCD939X_VERSION_ENTRY_SIZE 32
  34. #define ADC_MODE_VAL_HIFI 0x01
  35. #define ADC_MODE_VAL_LO_HIF 0x02
  36. #define ADC_MODE_VAL_NORMAL 0x03
  37. #define ADC_MODE_VAL_LP 0x05
  38. #define ADC_MODE_VAL_ULP1 0x09
  39. #define ADC_MODE_VAL_ULP2 0x0B
  40. #define NUM_ATTEMPTS 5
  41. #define DAPM_MICBIAS1_STANDALONE "MIC BIAS1 Standalone"
  42. #define DAPM_MICBIAS2_STANDALONE "MIC BIAS2 Standalone"
  43. #define DAPM_MICBIAS3_STANDALONE "MIC BIAS3 Standalone"
  44. #define DAPM_MICBIAS4_STANDALONE "MIC BIAS4 Standalone"
  45. #define WCD939X_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  46. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  47. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000 |\
  48. SNDRV_PCM_RATE_384000)
  49. /* Fractional Rates */
  50. #define WCD939X_FRAC_RATES (SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_88200 |\
  51. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800)
  52. #define WCD939X_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  53. SNDRV_PCM_FMTBIT_S24_LE |\
  54. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  55. #define REG_FIELD_VALUE(register_name, field_name, value) \
  56. WCD939X_##register_name, FIELD_MASK(register_name, field_name), \
  57. value << FIELD_SHIFT(register_name, field_name)
  58. enum {
  59. CODEC_TX = 0,
  60. CODEC_RX,
  61. };
  62. enum {
  63. WCD_ADC1 = 0,
  64. WCD_ADC2,
  65. WCD_ADC3,
  66. WCD_ADC4,
  67. ALLOW_BUCK_DISABLE,
  68. HPH_COMP_DELAY,
  69. HPH_PA_DELAY,
  70. AMIC2_BCS_ENABLE,
  71. WCD_SUPPLIES_LPM_MODE,
  72. WCD_ADC1_MODE,
  73. WCD_ADC2_MODE,
  74. WCD_ADC3_MODE,
  75. WCD_ADC4_MODE,
  76. };
  77. enum {
  78. ADC_MODE_INVALID = 0,
  79. ADC_MODE_HIFI,
  80. ADC_MODE_LO_HIF,
  81. ADC_MODE_NORMAL,
  82. ADC_MODE_LP,
  83. ADC_MODE_ULP1,
  84. ADC_MODE_ULP2,
  85. };
  86. static u8 tx_mode_bit[] = {
  87. [ADC_MODE_INVALID] = 0x00,
  88. [ADC_MODE_HIFI] = 0x01,
  89. [ADC_MODE_LO_HIF] = 0x02,
  90. [ADC_MODE_NORMAL] = 0x04,
  91. [ADC_MODE_LP] = 0x08,
  92. [ADC_MODE_ULP1] = 0x10,
  93. [ADC_MODE_ULP2] = 0x20,
  94. };
  95. static const DECLARE_TLV_DB_SCALE(line_gain, 0, 7, 1);
  96. static const DECLARE_TLV_DB_SCALE(analog_gain, 0, 25, 1);
  97. static int wcd939x_handle_post_irq(void *data);
  98. static int wcd939x_reset(struct device *dev);
  99. static int wcd939x_reset_low(struct device *dev);
  100. static int wcd939x_get_adc_mode(int val);
  101. static const struct regmap_irq wcd939x_irqs[WCD939X_NUM_IRQS] = {
  102. REGMAP_IRQ_REG(WCD939X_IRQ_MBHC_BUTTON_PRESS_DET, 0, 0x01),
  103. REGMAP_IRQ_REG(WCD939X_IRQ_MBHC_BUTTON_RELEASE_DET, 0, 0x02),
  104. REGMAP_IRQ_REG(WCD939X_IRQ_MBHC_ELECT_INS_REM_DET, 0, 0x04),
  105. REGMAP_IRQ_REG(WCD939X_IRQ_MBHC_ELECT_INS_REM_LEG_DET, 0, 0x08),
  106. REGMAP_IRQ_REG(WCD939X_IRQ_MBHC_SW_DET, 0, 0x10),
  107. REGMAP_IRQ_REG(WCD939X_IRQ_HPHR_OCP_INT, 0, 0x20),
  108. REGMAP_IRQ_REG(WCD939X_IRQ_HPHR_CNP_INT, 0, 0x40),
  109. REGMAP_IRQ_REG(WCD939X_IRQ_HPHL_OCP_INT, 0, 0x80),
  110. REGMAP_IRQ_REG(WCD939X_IRQ_HPHL_CNP_INT, 1, 0x01),
  111. REGMAP_IRQ_REG(WCD939X_IRQ_EAR_CNP_INT, 1, 0x02),
  112. REGMAP_IRQ_REG(WCD939X_IRQ_EAR_SCD_INT, 1, 0x04),
  113. REGMAP_IRQ_REG(WCD939X_IRQ_HPHL_PDM_WD_INT, 1, 0x20),
  114. REGMAP_IRQ_REG(WCD939X_IRQ_HPHR_PDM_WD_INT, 1, 0x40),
  115. REGMAP_IRQ_REG(WCD939X_IRQ_EAR_PDM_WD_INT, 1, 0x80),
  116. REGMAP_IRQ_REG(WCD939X_IRQ_LDORT_SCD_INT, 2, 0x01),
  117. REGMAP_IRQ_REG(WCD939X_IRQ_MBHC_MOISTURE_INT, 2, 0x02),
  118. REGMAP_IRQ_REG(WCD939X_IRQ_HPHL_SURGE_DET_INT, 2, 0x04),
  119. REGMAP_IRQ_REG(WCD939X_IRQ_HPHR_SURGE_DET_INT, 2, 0x08),
  120. };
  121. static struct regmap_irq_chip wcd939x_regmap_irq_chip = {
  122. .name = "wcd939x",
  123. .irqs = wcd939x_irqs,
  124. .num_irqs = ARRAY_SIZE(wcd939x_irqs),
  125. .num_regs = 3,
  126. .status_base = WCD939X_INTR_STATUS_0,
  127. .mask_base = WCD939X_INTR_MASK_0,
  128. .type_base = WCD939X_INTR_LEVEL_0,
  129. .ack_base = WCD939X_INTR_CLEAR_0,
  130. .use_ack = 1,
  131. .runtime_pm = false,
  132. .handle_post_irq = wcd939x_handle_post_irq,
  133. .irq_drv_data = NULL,
  134. };
  135. static int wcd939x_handle_post_irq(void *data)
  136. {
  137. struct wcd939x_priv *wcd939x = data;
  138. u32 sts1 = 0, sts2 = 0, sts3 = 0;
  139. regmap_read(wcd939x->regmap, WCD939X_INTR_STATUS_0, &sts1);
  140. regmap_read(wcd939x->regmap, WCD939X_INTR_STATUS_1, &sts2);
  141. regmap_read(wcd939x->regmap, WCD939X_INTR_STATUS_2, &sts3);
  142. wcd939x->tx_swr_dev->slave_irq_pending =
  143. ((sts1 || sts2 || sts3) ? true : false);
  144. return IRQ_HANDLED;
  145. }
  146. static int wcd939x_swr_slv_get_current_bank(struct swr_device *dev, u8 devnum)
  147. {
  148. int ret = 0;
  149. int bank = 0;
  150. ret = swr_read(dev, devnum, SWR_SCP_CONTROL, &bank, 1);
  151. if (ret)
  152. return -EINVAL;
  153. return ((bank & 0x40) ? 1: 0);
  154. }
  155. static int wcd939x_get_clk_rate(int mode)
  156. {
  157. int rate;
  158. switch (mode) {
  159. case ADC_MODE_ULP2:
  160. rate = SWR_CLK_RATE_0P6MHZ;
  161. break;
  162. case ADC_MODE_ULP1:
  163. rate = SWR_CLK_RATE_1P2MHZ;
  164. break;
  165. case ADC_MODE_LP:
  166. rate = SWR_CLK_RATE_4P8MHZ;
  167. break;
  168. case ADC_MODE_NORMAL:
  169. case ADC_MODE_LO_HIF:
  170. case ADC_MODE_HIFI:
  171. case ADC_MODE_INVALID:
  172. default:
  173. rate = SWR_CLK_RATE_9P6MHZ;
  174. break;
  175. }
  176. return rate;
  177. }
  178. static int wcd939x_set_swr_clk_rate(struct snd_soc_component *component,
  179. int rate, int bank)
  180. {
  181. u8 mask = (bank ? 0xF0 : 0x0F);
  182. u8 val = 0;
  183. switch (rate) {
  184. case SWR_CLK_RATE_0P6MHZ:
  185. val = (bank ? 0x60 : 0x06);
  186. break;
  187. case SWR_CLK_RATE_1P2MHZ:
  188. val = (bank ? 0x50 : 0x05);
  189. break;
  190. case SWR_CLK_RATE_2P4MHZ:
  191. val = (bank ? 0x30 : 0x03);
  192. break;
  193. case SWR_CLK_RATE_4P8MHZ:
  194. val = (bank ? 0x10 : 0x01);
  195. break;
  196. case SWR_CLK_RATE_9P6MHZ:
  197. default:
  198. val = 0x00;
  199. break;
  200. }
  201. snd_soc_component_update_bits(component,
  202. WCD939X_SWR_TX_CLK_RATE,
  203. mask, val);
  204. return 0;
  205. }
  206. static int wcd939x_init_reg(struct snd_soc_component *component)
  207. {
  208. snd_soc_component_update_bits(component,
  209. REG_FIELD_VALUE(VBG_FINE_ADJ, VBG_FINE_ADJ, 0x04));
  210. snd_soc_component_update_bits(component,
  211. REG_FIELD_VALUE(BIAS, ANALOG_BIAS_EN, 0x01));
  212. snd_soc_component_update_bits(component,
  213. REG_FIELD_VALUE(BIAS, PRECHRG_EN, 0x01));
  214. /* 10 msec delay as per HW requirement */
  215. usleep_range(10000, 10010);
  216. snd_soc_component_update_bits(component,
  217. REG_FIELD_VALUE(BIAS, PRECHRG_EN, 0x00));
  218. snd_soc_component_update_bits(component,
  219. REG_FIELD_VALUE(RDAC_HD2_CTL_L, HD2_RES_DIV_CTL_L, 0x15));
  220. snd_soc_component_update_bits(component,
  221. REG_FIELD_VALUE(RDAC_HD2_CTL_R, HD2_RES_DIV_CTL_R, 0x15));
  222. snd_soc_component_update_bits(component,
  223. REG_FIELD_VALUE(REFBUFF_UHQA_CTL, SPARE_BITS, 0x02));
  224. snd_soc_component_update_bits(component,
  225. REG_FIELD_VALUE(CDC_DMIC_CTL, CLK_SCALE_EN, 0x01));
  226. snd_soc_component_update_bits(component,
  227. REG_FIELD_VALUE(TXFE_ICTRL_STG2CASC_ULP, ICTRL_SCBIAS_ULP0P6M, 0x1));
  228. snd_soc_component_update_bits(component,
  229. REG_FIELD_VALUE(TXFE_ICTRL_STG2CASC_ULP, ICTRL_STG2CASC_ULP, 0x4));
  230. snd_soc_component_update_bits(component,
  231. REG_FIELD_VALUE(TXFE_ICTRL_STG2MAIN_ULP, ICTRL_STG2MAIN_ULP, 0x08));
  232. snd_soc_component_update_bits(component,
  233. REG_FIELD_VALUE(TEST_CTL_1, NOISE_FILT_RES_VAL, 0x07));
  234. snd_soc_component_update_bits(component,
  235. REG_FIELD_VALUE(MICB2_TEST_CTL_1, NOISE_FILT_RES_VAL, 0x07));
  236. snd_soc_component_update_bits(component,
  237. REG_FIELD_VALUE(MICB3_TEST_CTL_1, NOISE_FILT_RES_VAL, 0x07));
  238. snd_soc_component_update_bits(component,
  239. REG_FIELD_VALUE(MICB4_TEST_CTL_1, NOISE_FILT_RES_VAL, 0x07));
  240. snd_soc_component_update_bits(component,
  241. REG_FIELD_VALUE(TEST_BLK_EN2, TXFE2_MBHC_CLKRST_EN, 0x00));
  242. snd_soc_component_update_bits(component,
  243. REG_FIELD_VALUE(HPHLR_SURGE_EN, EN_SURGE_PROTECTION_HPHL, 0x01));
  244. snd_soc_component_update_bits(component,
  245. REG_FIELD_VALUE(HPHLR_SURGE_EN, EN_SURGE_PROTECTION_HPHR, 0x01));
  246. return 0;
  247. }
  248. static int wcd939x_set_port_params(struct snd_soc_component *component,
  249. u8 slv_prt_type, u8 *port_id, u8 *num_ch,
  250. u8 *ch_mask, u32 *ch_rate,
  251. u8 *port_type, u8 path)
  252. {
  253. int i, j;
  254. u8 num_ports = 0;
  255. struct codec_port_info (*map)[MAX_PORT][MAX_CH_PER_PORT];
  256. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  257. switch (path) {
  258. case CODEC_RX:
  259. map = &wcd939x->rx_port_mapping;
  260. num_ports = wcd939x->num_rx_ports;
  261. break;
  262. case CODEC_TX:
  263. map = &wcd939x->tx_port_mapping;
  264. num_ports = wcd939x->num_tx_ports;
  265. break;
  266. default:
  267. dev_err_ratelimited(component->dev, "%s Invalid path selected %u\n",
  268. __func__, path);
  269. return -EINVAL;
  270. }
  271. for (i = 0; i <= num_ports; i++) {
  272. for (j = 0; j < MAX_CH_PER_PORT; j++) {
  273. if ((*map)[i][j].slave_port_type == slv_prt_type)
  274. goto found;
  275. }
  276. }
  277. found:
  278. if (i > num_ports || j == MAX_CH_PER_PORT) {
  279. dev_err_ratelimited(component->dev, "%s Failed to find slave port for type %u\n",
  280. __func__, slv_prt_type);
  281. return -EINVAL;
  282. }
  283. *port_id = i;
  284. *num_ch = (*map)[i][j].num_ch;
  285. *ch_mask = (*map)[i][j].ch_mask;
  286. *ch_rate = (*map)[i][j].ch_rate;
  287. *port_type = (*map)[i][j].master_port_type;
  288. return 0;
  289. }
  290. /* qcom,swr-tx-port-params = <OFFSET1_VAL0 LANE1>, <OFFSET1_VAL5 LANE0>, <OFFSET1_VAL1 LANE0>, <OFFSET1_VAL1 LANE0>,*UC0*
  291. <OFFSET1_VAL0 LANE1>, <OFFSET1_VAL2 LANE0>, <OFFSET1_VAL1 LANE0>, <OFFSET1_VAL1 LANE0>, *UC1*
  292. <OFFSET1_VAL1 LANE0>, <OFFSET1_VAL1 LANE0>, <OFFSET1_VAL1 LANE0>, <OFFSET1_VAL1 LANE0>; *UC2*
  293. <OFFSET1_VAL1 LANE0>, <OFFSET1_VAL1 LANE0>, <OFFSET1_VAL1 LANE0>, <OFFSET1_VAL1 LANE0>; *UC3 */
  294. static int wcd939x_parse_port_params(struct device *dev,
  295. char *prop, u8 path)
  296. {
  297. u32 *dt_array, map_size, max_uc;
  298. int ret = 0;
  299. u32 cnt = 0;
  300. u32 i, j;
  301. struct swr_port_params (*map)[SWR_UC_MAX][SWR_NUM_PORTS];
  302. struct swr_dev_frame_config (*map_uc)[SWR_UC_MAX];
  303. struct wcd939x_priv *wcd939x = dev_get_drvdata(dev);
  304. switch (path) {
  305. case CODEC_TX:
  306. map = &wcd939x->tx_port_params;
  307. map_uc = &wcd939x->swr_tx_port_params;
  308. break;
  309. default:
  310. ret = -EINVAL;
  311. goto err_port_map;
  312. }
  313. if (!of_find_property(dev->of_node, prop,
  314. &map_size)) {
  315. dev_err(dev, "missing port mapping prop %s\n", prop);
  316. ret = -EINVAL;
  317. goto err_port_map;
  318. }
  319. max_uc = map_size / (SWR_NUM_PORTS * SWR_PORT_PARAMS * sizeof(u32));
  320. if (max_uc != SWR_UC_MAX) {
  321. dev_err(dev, "%s: port params not provided for all usecases\n",
  322. __func__);
  323. ret = -EINVAL;
  324. goto err_port_map;
  325. }
  326. dt_array = kzalloc(map_size, GFP_KERNEL);
  327. if (!dt_array) {
  328. ret = -ENOMEM;
  329. goto err_alloc;
  330. }
  331. ret = of_property_read_u32_array(dev->of_node, prop, dt_array,
  332. SWR_NUM_PORTS * SWR_PORT_PARAMS * max_uc);
  333. if (ret) {
  334. dev_err(dev, "%s: Failed to read port mapping from prop %s\n",
  335. __func__, prop);
  336. goto err_pdata_fail;
  337. }
  338. for (i = 0; i < max_uc; i++) {
  339. for (j = 0; j < SWR_NUM_PORTS; j++) {
  340. cnt = (i * SWR_NUM_PORTS + j) * SWR_PORT_PARAMS;
  341. (*map)[i][j].offset1 = dt_array[cnt];
  342. (*map)[i][j].lane_ctrl = dt_array[cnt + 1];
  343. }
  344. (*map_uc)[i].pp = &(*map)[i][0];
  345. }
  346. kfree(dt_array);
  347. return 0;
  348. err_pdata_fail:
  349. kfree(dt_array);
  350. err_alloc:
  351. err_port_map:
  352. return ret;
  353. }
  354. static int wcd939x_parse_port_mapping(struct device *dev,
  355. char *prop, u8 path)
  356. {
  357. u32 *dt_array, map_size, map_length;
  358. u32 port_num = 0, ch_mask, ch_rate, old_port_num = 0;
  359. u32 slave_port_type, master_port_type;
  360. u32 i, ch_iter = 0;
  361. int ret = 0;
  362. u8 *num_ports = NULL;
  363. struct codec_port_info (*map)[MAX_PORT][MAX_CH_PER_PORT];
  364. struct wcd939x_priv *wcd939x = dev_get_drvdata(dev);
  365. switch (path) {
  366. case CODEC_RX:
  367. map = &wcd939x->rx_port_mapping;
  368. num_ports = &wcd939x->num_rx_ports;
  369. break;
  370. case CODEC_TX:
  371. map = &wcd939x->tx_port_mapping;
  372. num_ports = &wcd939x->num_tx_ports;
  373. break;
  374. default:
  375. dev_err(dev, "%s Invalid path selected %u\n",
  376. __func__, path);
  377. return -EINVAL;
  378. }
  379. if (!of_find_property(dev->of_node, prop,
  380. &map_size)) {
  381. dev_err(dev, "missing port mapping prop %s\n", prop);
  382. ret = -EINVAL;
  383. goto err_port_map;
  384. }
  385. map_length = map_size / (NUM_SWRS_DT_PARAMS * sizeof(u32));
  386. dt_array = kzalloc(map_size, GFP_KERNEL);
  387. if (!dt_array) {
  388. ret = -ENOMEM;
  389. goto err_alloc;
  390. }
  391. ret = of_property_read_u32_array(dev->of_node, prop, dt_array,
  392. NUM_SWRS_DT_PARAMS * map_length);
  393. if (ret) {
  394. dev_err(dev, "%s: Failed to read port mapping from prop %s\n",
  395. __func__, prop);
  396. goto err_pdata_fail;
  397. }
  398. for (i = 0; i < map_length; i++) {
  399. port_num = dt_array[NUM_SWRS_DT_PARAMS * i];
  400. slave_port_type = dt_array[NUM_SWRS_DT_PARAMS * i + 1];
  401. ch_mask = dt_array[NUM_SWRS_DT_PARAMS * i + 2];
  402. ch_rate = dt_array[NUM_SWRS_DT_PARAMS * i + 3];
  403. master_port_type = dt_array[NUM_SWRS_DT_PARAMS * i + 4];
  404. if (port_num != old_port_num)
  405. ch_iter = 0;
  406. (*map)[port_num][ch_iter].slave_port_type = slave_port_type;
  407. (*map)[port_num][ch_iter].ch_mask = ch_mask;
  408. (*map)[port_num][ch_iter].master_port_type = master_port_type;
  409. (*map)[port_num][ch_iter].num_ch = __sw_hweight8(ch_mask);
  410. (*map)[port_num][ch_iter++].ch_rate = ch_rate;
  411. old_port_num = port_num;
  412. }
  413. *num_ports = port_num;
  414. kfree(dt_array);
  415. return 0;
  416. err_pdata_fail:
  417. kfree(dt_array);
  418. err_alloc:
  419. err_port_map:
  420. return ret;
  421. }
  422. static int wcd939x_tx_connect_port(struct snd_soc_component *component,
  423. u8 slv_port_type, int clk_rate,
  424. u8 enable)
  425. {
  426. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  427. u8 port_id, num_ch, ch_mask;
  428. u8 ch_type = 0;
  429. u32 ch_rate;
  430. int slave_ch_idx;
  431. u8 num_port = 1;
  432. int ret = 0;
  433. ret = wcd939x_set_port_params(component, slv_port_type, &port_id,
  434. &num_ch, &ch_mask, &ch_rate,
  435. &ch_type, CODEC_TX);
  436. if (ret)
  437. return ret;
  438. if (clk_rate)
  439. ch_rate = clk_rate;
  440. slave_ch_idx = wcd939x_slave_get_slave_ch_val(slv_port_type);
  441. if (slave_ch_idx != -EINVAL)
  442. ch_type = wcd939x->tx_master_ch_map[slave_ch_idx];
  443. dev_dbg(component->dev, "%s slv_ch_idx: %d, mstr_ch_type: %d\n",
  444. __func__, slave_ch_idx, ch_type);
  445. if (enable)
  446. ret = swr_connect_port(wcd939x->tx_swr_dev, &port_id,
  447. num_port, &ch_mask, &ch_rate,
  448. &num_ch, &ch_type);
  449. else
  450. ret = swr_disconnect_port(wcd939x->tx_swr_dev, &port_id,
  451. num_port, &ch_mask, &ch_type);
  452. return ret;
  453. }
  454. static int wcd939x_rx_connect_port(struct snd_soc_component *component,
  455. u8 slv_port_type, u8 enable)
  456. {
  457. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  458. u8 port_id, num_ch, ch_mask, port_type;
  459. u32 ch_rate;
  460. u8 num_port = 1;
  461. int ret = 0;
  462. ret = wcd939x_set_port_params(component, slv_port_type, &port_id,
  463. &num_ch, &ch_mask, &ch_rate,
  464. &port_type, CODEC_RX);
  465. if (ret)
  466. return ret;
  467. if (enable)
  468. ret = swr_connect_port(wcd939x->rx_swr_dev, &port_id,
  469. num_port, &ch_mask, &ch_rate,
  470. &num_ch, &port_type);
  471. else
  472. ret = swr_disconnect_port(wcd939x->rx_swr_dev, &port_id,
  473. num_port, &ch_mask, &port_type);
  474. return ret;
  475. }
  476. static int wcd939x_rx_clk_enable(struct snd_soc_component *component)
  477. {
  478. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  479. if (wcd939x->rx_clk_cnt == 0) {
  480. snd_soc_component_update_bits(component,
  481. REG_FIELD_VALUE(CDC_ANA_CLK_CTL, ANA_RX_CLK_EN, 0x01));
  482. snd_soc_component_update_bits(component,
  483. REG_FIELD_VALUE(RX_SUPPLIES, RX_BIAS_ENABLE, 0x01));
  484. snd_soc_component_update_bits(component,
  485. REG_FIELD_VALUE(CDC_RX0_CTL, DEM_DITHER_ENABLE, 0x00));
  486. snd_soc_component_update_bits(component,
  487. REG_FIELD_VALUE(CDC_RX1_CTL, DEM_DITHER_ENABLE, 0x00));
  488. snd_soc_component_update_bits(component,
  489. REG_FIELD_VALUE(CDC_RX2_CTL, DEM_DITHER_ENABLE, 0x00));
  490. snd_soc_component_update_bits(component,
  491. REG_FIELD_VALUE(CDC_ANA_CLK_CTL, ANA_RX_DIV2_CLK_EN, 0x01));
  492. }
  493. wcd939x->rx_clk_cnt++;
  494. return 0;
  495. }
  496. static int wcd939x_rx_clk_disable(struct snd_soc_component *component)
  497. {
  498. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  499. wcd939x->rx_clk_cnt--;
  500. if (wcd939x->rx_clk_cnt == 0) {
  501. snd_soc_component_update_bits(component,
  502. REG_FIELD_VALUE(RX_SUPPLIES, VNEG_EN, 0x00));
  503. snd_soc_component_update_bits(component,
  504. REG_FIELD_VALUE(RX_SUPPLIES, VPOS_EN, 0x00));
  505. snd_soc_component_update_bits(component,
  506. REG_FIELD_VALUE(RX_SUPPLIES, RX_BIAS_ENABLE, 0x00));
  507. snd_soc_component_update_bits(component,
  508. REG_FIELD_VALUE(CDC_ANA_CLK_CTL, ANA_RX_DIV2_CLK_EN, 0x00));
  509. snd_soc_component_update_bits(component,
  510. REG_FIELD_VALUE(CDC_ANA_CLK_CTL, ANA_RX_CLK_EN, 0x00));
  511. }
  512. return 0;
  513. }
  514. /*
  515. * wcd939x_soc_get_mbhc: get wcd939x_mbhc handle of corresponding component
  516. * @component: handle to snd_soc_component *
  517. *
  518. * return wcd939x_mbhc handle or error code in case of failure
  519. */
  520. struct wcd939x_mbhc *wcd939x_soc_get_mbhc(struct snd_soc_component *component)
  521. {
  522. struct wcd939x_priv *wcd939x;
  523. if (!component) {
  524. pr_err_ratelimited("%s: Invalid params, NULL component\n", __func__);
  525. return NULL;
  526. }
  527. wcd939x = snd_soc_component_get_drvdata(component);
  528. if (!wcd939x) {
  529. pr_err_ratelimited("%s: wcd939x is NULL\n", __func__);
  530. return NULL;
  531. }
  532. return wcd939x->mbhc;
  533. }
  534. EXPORT_SYMBOL(wcd939x_soc_get_mbhc);
  535. static int wcd939x_codec_hphl_dac_event(struct snd_soc_dapm_widget *w,
  536. struct snd_kcontrol *kcontrol,
  537. int event)
  538. {
  539. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  540. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  541. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  542. w->name, event);
  543. switch (event) {
  544. case SND_SOC_DAPM_PRE_PMU:
  545. wcd939x_rx_clk_enable(component);
  546. snd_soc_component_update_bits(component,
  547. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, RXD0_CLK_EN, 0x01));
  548. snd_soc_component_update_bits(component,
  549. REG_FIELD_VALUE(CDC_HPH_GAIN_CTL, HPHL_RX_EN, 0x01));
  550. snd_soc_component_update_bits(component,
  551. REG_FIELD_VALUE(RDAC_CLK_CTL1, OPAMP_CHOP_CLK_EN, 0x00));
  552. break;
  553. case SND_SOC_DAPM_POST_PMU:
  554. snd_soc_component_update_bits(component,
  555. REG_FIELD_VALUE(RDAC_HD2_CTL_L, HD2_RES_DIV_CTL_L, 0x0f));
  556. if (wcd939x->comp1_enable) {
  557. snd_soc_component_update_bits(component,
  558. REG_FIELD_VALUE(CDC_COMP_CTL_0, HPHL_COMP_EN, 0x01));
  559. /* 5msec compander delay as per HW requirement */
  560. if (!wcd939x->comp2_enable ||
  561. (snd_soc_component_read(component,
  562. WCD939X_CDC_COMP_CTL_0) & 0x01))
  563. usleep_range(5000, 5010);
  564. snd_soc_component_update_bits(component,
  565. REG_FIELD_VALUE(HPH_TIMER1, AUTOCHOP_TIMER_CTL_EN, 0x00));
  566. } else {
  567. snd_soc_component_update_bits(component,
  568. REG_FIELD_VALUE(CDC_COMP_CTL_0, HPHL_COMP_EN, 0x00));
  569. snd_soc_component_update_bits(component,
  570. REG_FIELD_VALUE(L_EN, GAIN_SOURCE_SEL, 0x01));
  571. }
  572. break;
  573. case SND_SOC_DAPM_POST_PMD:
  574. snd_soc_component_update_bits(component,
  575. REG_FIELD_VALUE(RDAC_HD2_CTL_R, HD2_RES_DIV_CTL_R, 0x01));
  576. break;
  577. }
  578. return 0;
  579. }
  580. static int wcd939x_codec_hphr_dac_event(struct snd_soc_dapm_widget *w,
  581. struct snd_kcontrol *kcontrol,
  582. int event)
  583. {
  584. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  585. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  586. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  587. w->name, event);
  588. switch (event) {
  589. case SND_SOC_DAPM_PRE_PMU:
  590. wcd939x_rx_clk_enable(component);
  591. snd_soc_component_update_bits(component,
  592. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, RXD1_CLK_EN, 0x01));
  593. snd_soc_component_update_bits(component,
  594. REG_FIELD_VALUE(CDC_HPH_GAIN_CTL, HPHR_RX_EN, 0x01));
  595. snd_soc_component_update_bits(component,
  596. REG_FIELD_VALUE(RDAC_CLK_CTL1, OPAMP_CHOP_CLK_EN, 0x00));
  597. break;
  598. case SND_SOC_DAPM_POST_PMU:
  599. snd_soc_component_update_bits(component,
  600. REG_FIELD_VALUE(RDAC_HD2_CTL_R, HD2_RES_DIV_CTL_R, 0x02));
  601. if (wcd939x->comp2_enable) {
  602. snd_soc_component_update_bits(component,
  603. REG_FIELD_VALUE(CDC_COMP_CTL_0, HPHR_COMP_EN, 0x01));
  604. /* 5msec compander delay as per HW requirement */
  605. if (!wcd939x->comp1_enable ||
  606. (snd_soc_component_read(component,
  607. WCD939X_CDC_COMP_CTL_0) & 0x02))
  608. usleep_range(5000, 5010);
  609. snd_soc_component_update_bits(component,
  610. REG_FIELD_VALUE(HPH_TIMER1, AUTOCHOP_TIMER_CTL_EN, 0x00));
  611. } else {
  612. snd_soc_component_update_bits(component,
  613. REG_FIELD_VALUE(CDC_COMP_CTL_0, HPHR_COMP_EN, 0x00));
  614. snd_soc_component_update_bits(component,
  615. REG_FIELD_VALUE(R_EN, GAIN_SOURCE_SEL, 0x01));
  616. }
  617. break;
  618. case SND_SOC_DAPM_POST_PMD:
  619. snd_soc_component_update_bits(component,
  620. REG_FIELD_VALUE(RDAC_HD2_CTL_R, HD2_RES_DIV_CTL_R, 0x01));
  621. break;
  622. }
  623. return 0;
  624. }
  625. static int wcd939x_codec_ear_dac_event(struct snd_soc_dapm_widget *w,
  626. struct snd_kcontrol *kcontrol,
  627. int event)
  628. {
  629. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  630. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  631. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  632. w->name, event);
  633. switch (event) {
  634. case SND_SOC_DAPM_PRE_PMU:
  635. wcd939x_rx_clk_enable(component);
  636. snd_soc_component_update_bits(component,
  637. REG_FIELD_VALUE(CDC_EAR_GAIN_CTL, EAR_EN, 0x01));
  638. snd_soc_component_update_bits(component,
  639. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, RXD0_CLK_EN, 0x01));
  640. if (wcd939x->comp1_enable)
  641. snd_soc_component_update_bits(component,
  642. REG_FIELD_VALUE(CDC_COMP_CTL_0, HPHL_COMP_EN, 0x01));
  643. /* 5 msec delay as per HW requirement */
  644. usleep_range(5000, 5010);
  645. if (wcd939x->flyback_cur_det_disable == 0)
  646. snd_soc_component_update_bits(component,
  647. REG_FIELD_VALUE(EN, EN_CUR_DET, 0x00));
  648. wcd939x->flyback_cur_det_disable++;
  649. wcd_cls_h_fsm(component, &wcd939x->clsh_info,
  650. WCD_CLSH_EVENT_PRE_DAC,
  651. WCD_CLSH_STATE_EAR,
  652. wcd939x->hph_mode);
  653. break;
  654. case SND_SOC_DAPM_POST_PMD:
  655. snd_soc_component_update_bits(component,
  656. REG_FIELD_VALUE(CDC_COMP_CTL_0, HPHL_COMP_EN, 0x01));
  657. snd_soc_component_update_bits(component,
  658. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, RXD0_CLK_EN, 0x00));
  659. if (wcd939x->comp1_enable)
  660. snd_soc_component_update_bits(component,
  661. REG_FIELD_VALUE(CDC_COMP_CTL_0, HPHL_COMP_EN, 0x00));
  662. snd_soc_component_update_bits(component,
  663. REG_FIELD_VALUE(EAR_COMPANDER_CTL, GAIN_OVRD_REG, 0x00));
  664. snd_soc_component_update_bits(component,
  665. REG_FIELD_VALUE(EAR_DAC_CON, DAC_SAMPLE_EDGE_SEL, 0x01));
  666. break;
  667. };
  668. return 0;
  669. }
  670. static int wcd939x_codec_enable_hphr_pa(struct snd_soc_dapm_widget *w,
  671. struct snd_kcontrol *kcontrol,
  672. int event)
  673. {
  674. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  675. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  676. int ret = 0;
  677. int hph_mode = wcd939x->hph_mode;
  678. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  679. w->name, event);
  680. switch (event) {
  681. case SND_SOC_DAPM_PRE_PMU:
  682. if (wcd939x->ldoh)
  683. snd_soc_component_update_bits(component,
  684. REG_FIELD_VALUE(MODE, LDOH_EN, 0x01));
  685. if (wcd939x->update_wcd_event)
  686. wcd939x->update_wcd_event(wcd939x->handle,
  687. SLV_BOLERO_EVT_RX_MUTE,
  688. (WCD_RX2 << 0x10 | 0x1));
  689. ret = swr_slvdev_datapath_control(wcd939x->rx_swr_dev,
  690. wcd939x->rx_swr_dev->dev_num,
  691. true);
  692. wcd_cls_h_fsm(component, &wcd939x->clsh_info,
  693. WCD_CLSH_EVENT_PRE_DAC,
  694. WCD_CLSH_STATE_HPHR,
  695. hph_mode);
  696. wcd_clsh_set_hph_mode(component, CLS_H_HIFI);
  697. if (hph_mode == CLS_H_LP || hph_mode == CLS_H_LOHIFI ||
  698. hph_mode == CLS_H_ULP) {
  699. snd_soc_component_update_bits(component,
  700. REG_FIELD_VALUE(REFBUFF_LP_CTL, PREREF_FILT_BYPASS, 0x01));
  701. }
  702. snd_soc_component_update_bits(component,
  703. REG_FIELD_VALUE(HPH, HPHR_REF_ENABLE, 0x01));
  704. wcd_clsh_set_hph_mode(component, hph_mode);
  705. /* 100 usec delay as per HW requirement */
  706. usleep_range(100, 110);
  707. set_bit(HPH_PA_DELAY, &wcd939x->status_mask);
  708. snd_soc_component_update_bits(component,
  709. REG_FIELD_VALUE(PDM_WD_CTL1, PDM_WD_EN, 0x03));
  710. break;
  711. case SND_SOC_DAPM_POST_PMU:
  712. /*
  713. * 7ms sleep is required if compander is enabled as per
  714. * HW requirement. If compander is disabled, then
  715. * 20ms delay is required.
  716. */
  717. if (test_bit(HPH_PA_DELAY, &wcd939x->status_mask)) {
  718. if (!wcd939x->comp2_enable)
  719. usleep_range(20000, 20100);
  720. else
  721. usleep_range(7000, 7100);
  722. if (hph_mode == CLS_H_LP ||
  723. hph_mode == CLS_H_LOHIFI ||
  724. hph_mode == CLS_H_ULP)
  725. snd_soc_component_update_bits(component,
  726. REG_FIELD_VALUE(REFBUFF_LP_CTL, PREREF_FILT_BYPASS, 0x00));
  727. clear_bit(HPH_PA_DELAY, &wcd939x->status_mask);
  728. }
  729. snd_soc_component_update_bits(component,
  730. REG_FIELD_VALUE(HPH_TIMER1, AUTOCHOP_TIMER_CTL_EN, 0x01));
  731. if (hph_mode == CLS_AB || hph_mode == CLS_AB_HIFI ||
  732. hph_mode == CLS_AB_LP || hph_mode == CLS_AB_LOHIFI)
  733. snd_soc_component_update_bits(component,
  734. REG_FIELD_VALUE(RX_SUPPLIES, REGULATOR_MODE, 0x01));
  735. if (wcd939x->update_wcd_event)
  736. wcd939x->update_wcd_event(wcd939x->handle,
  737. SLV_BOLERO_EVT_RX_MUTE,
  738. (WCD_RX2 << 0x10));
  739. wcd_enable_irq(&wcd939x->irq_info,
  740. WCD939X_IRQ_HPHR_PDM_WD_INT);
  741. break;
  742. case SND_SOC_DAPM_PRE_PMD:
  743. if (wcd939x->update_wcd_event)
  744. wcd939x->update_wcd_event(wcd939x->handle,
  745. SLV_BOLERO_EVT_RX_MUTE,
  746. (WCD_RX2 << 0x10 | 0x1));
  747. wcd_disable_irq(&wcd939x->irq_info,
  748. WCD939X_IRQ_HPHR_PDM_WD_INT);
  749. if (wcd939x->update_wcd_event && wcd939x->comp2_enable)
  750. wcd939x->update_wcd_event(wcd939x->handle,
  751. SLV_BOLERO_EVT_RX_COMPANDER_SOFT_RST,
  752. (WCD_RX2 << 0x10));
  753. /*
  754. * 7ms sleep is required if compander is enabled as per
  755. * HW requirement. If compander is disabled, then
  756. * 20ms delay is required.
  757. */
  758. if (!wcd939x->comp2_enable)
  759. usleep_range(20000, 20100);
  760. else
  761. usleep_range(7000, 7100);
  762. snd_soc_component_update_bits(component,
  763. REG_FIELD_VALUE(HPH, HPHR_ENABLE, 0x00));
  764. blocking_notifier_call_chain(&wcd939x->mbhc->notifier,
  765. WCD_EVENT_PRE_HPHR_PA_OFF,
  766. &wcd939x->mbhc->wcd_mbhc);
  767. set_bit(HPH_PA_DELAY, &wcd939x->status_mask);
  768. break;
  769. case SND_SOC_DAPM_POST_PMD:
  770. /*
  771. * 7ms sleep is required if compander is enabled as per
  772. * HW requirement. If compander is disabled, then
  773. * 20ms delay is required.
  774. */
  775. if (test_bit(HPH_PA_DELAY, &wcd939x->status_mask)) {
  776. if (!wcd939x->comp2_enable)
  777. usleep_range(20000, 20100);
  778. else
  779. usleep_range(7000, 7100);
  780. clear_bit(HPH_PA_DELAY, &wcd939x->status_mask);
  781. }
  782. blocking_notifier_call_chain(&wcd939x->mbhc->notifier,
  783. WCD_EVENT_POST_HPHR_PA_OFF,
  784. &wcd939x->mbhc->wcd_mbhc);
  785. snd_soc_component_update_bits(component,
  786. REG_FIELD_VALUE(HPH, HPHR_REF_ENABLE, 0x00));
  787. snd_soc_component_update_bits(component,
  788. REG_FIELD_VALUE(PDM_WD_CTL1, PDM_WD_EN, 0x00));
  789. wcd_cls_h_fsm(component, &wcd939x->clsh_info,
  790. WCD_CLSH_EVENT_POST_PA,
  791. WCD_CLSH_STATE_HPHR,
  792. hph_mode);
  793. if (wcd939x->ldoh)
  794. snd_soc_component_update_bits(component,
  795. REG_FIELD_VALUE(MODE, LDOH_EN, 0x00));
  796. break;
  797. };
  798. return ret;
  799. }
  800. static int wcd939x_codec_enable_hphl_pa(struct snd_soc_dapm_widget *w,
  801. struct snd_kcontrol *kcontrol,
  802. int event)
  803. {
  804. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  805. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  806. int ret = 0;
  807. int hph_mode = wcd939x->hph_mode;
  808. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  809. w->name, event);
  810. switch (event) {
  811. case SND_SOC_DAPM_PRE_PMU:
  812. if (wcd939x->ldoh)
  813. snd_soc_component_update_bits(component,
  814. REG_FIELD_VALUE(MODE, LDOH_EN, 0x01));
  815. if (wcd939x->update_wcd_event)
  816. wcd939x->update_wcd_event(wcd939x->handle,
  817. SLV_BOLERO_EVT_RX_MUTE,
  818. (WCD_RX1 << 0x10 | 0x01));
  819. ret = swr_slvdev_datapath_control(wcd939x->rx_swr_dev,
  820. wcd939x->rx_swr_dev->dev_num,
  821. true);
  822. wcd_cls_h_fsm(component, &wcd939x->clsh_info,
  823. WCD_CLSH_EVENT_PRE_DAC,
  824. WCD_CLSH_STATE_HPHL,
  825. hph_mode);
  826. wcd_clsh_set_hph_mode(component, CLS_H_HIFI);
  827. if (hph_mode == CLS_H_LP || hph_mode == CLS_H_LOHIFI ||
  828. hph_mode == CLS_H_ULP) {
  829. snd_soc_component_update_bits(component,
  830. REG_FIELD_VALUE(REFBUFF_LP_CTL, PREREF_FILT_BYPASS, 0x01));
  831. }
  832. snd_soc_component_update_bits(component,
  833. REG_FIELD_VALUE(HPH, HPHL_REF_ENABLE, 0x01));
  834. wcd_clsh_set_hph_mode(component, hph_mode);
  835. /* 100 usec delay as per HW requirement */
  836. usleep_range(100, 110);
  837. set_bit(HPH_PA_DELAY, &wcd939x->status_mask);
  838. snd_soc_component_update_bits(component,
  839. REG_FIELD_VALUE(PDM_WD_CTL0, PDM_WD_EN, 0x03));
  840. break;
  841. case SND_SOC_DAPM_POST_PMU:
  842. /*
  843. * 7ms sleep is required if compander is enabled as per
  844. * HW requirement. If compander is disabled, then
  845. * 20ms delay is required.
  846. */
  847. if (test_bit(HPH_PA_DELAY, &wcd939x->status_mask)) {
  848. if (!wcd939x->comp1_enable)
  849. usleep_range(20000, 20100);
  850. else
  851. usleep_range(7000, 7100);
  852. if (hph_mode == CLS_H_LP ||
  853. hph_mode == CLS_H_LOHIFI ||
  854. hph_mode == CLS_H_ULP)
  855. snd_soc_component_update_bits(component,
  856. REG_FIELD_VALUE(REFBUFF_LP_CTL, PREREF_FILT_BYPASS, 0x00));
  857. clear_bit(HPH_PA_DELAY, &wcd939x->status_mask);
  858. }
  859. snd_soc_component_update_bits(component,
  860. REG_FIELD_VALUE(HPH_TIMER1, AUTOCHOP_TIMER_CTL_EN, 0x01));
  861. if (hph_mode == CLS_AB || hph_mode == CLS_AB_HIFI ||
  862. hph_mode == CLS_AB_LP || hph_mode == CLS_AB_LOHIFI)
  863. snd_soc_component_update_bits(component,
  864. REG_FIELD_VALUE(RX_SUPPLIES, REGULATOR_MODE, 0x01));
  865. if (wcd939x->update_wcd_event)
  866. wcd939x->update_wcd_event(wcd939x->handle,
  867. SLV_BOLERO_EVT_RX_MUTE,
  868. (WCD_RX1 << 0x10));
  869. wcd_enable_irq(&wcd939x->irq_info,
  870. WCD939X_IRQ_HPHL_PDM_WD_INT);
  871. break;
  872. case SND_SOC_DAPM_PRE_PMD:
  873. if (wcd939x->update_wcd_event)
  874. wcd939x->update_wcd_event(wcd939x->handle,
  875. SLV_BOLERO_EVT_RX_MUTE,
  876. (WCD_RX1 << 0x10 | 0x1));
  877. wcd_disable_irq(&wcd939x->irq_info,
  878. WCD939X_IRQ_HPHL_PDM_WD_INT);
  879. if (wcd939x->update_wcd_event && wcd939x->comp1_enable)
  880. wcd939x->update_wcd_event(wcd939x->handle,
  881. SLV_BOLERO_EVT_RX_COMPANDER_SOFT_RST,
  882. (WCD_RX1 << 0x10));
  883. /*
  884. * 7ms sleep is required if compander is enabled as per
  885. * HW requirement. If compander is disabled, then
  886. * 20ms delay is required.
  887. */
  888. if (!wcd939x->comp1_enable)
  889. usleep_range(20000, 20100);
  890. else
  891. usleep_range(7000, 7100);
  892. snd_soc_component_update_bits(component,
  893. REG_FIELD_VALUE(HPH, HPHL_ENABLE, 0x00));
  894. blocking_notifier_call_chain(&wcd939x->mbhc->notifier,
  895. WCD_EVENT_PRE_HPHL_PA_OFF,
  896. &wcd939x->mbhc->wcd_mbhc);
  897. set_bit(HPH_PA_DELAY, &wcd939x->status_mask);
  898. break;
  899. case SND_SOC_DAPM_POST_PMD:
  900. /*
  901. * 7ms sleep is required if compander is enabled as per
  902. * HW requirement. If compander is disabled, then
  903. * 20ms delay is required.
  904. */
  905. if (test_bit(HPH_PA_DELAY, &wcd939x->status_mask)) {
  906. if (!wcd939x->comp1_enable)
  907. usleep_range(21000, 21100);
  908. else
  909. usleep_range(7000, 7100);
  910. clear_bit(HPH_PA_DELAY, &wcd939x->status_mask);
  911. }
  912. blocking_notifier_call_chain(&wcd939x->mbhc->notifier,
  913. WCD_EVENT_POST_HPHL_PA_OFF,
  914. &wcd939x->mbhc->wcd_mbhc);
  915. snd_soc_component_update_bits(component,
  916. REG_FIELD_VALUE(HPH, HPHL_REF_ENABLE, 0x00));
  917. snd_soc_component_update_bits(component,
  918. REG_FIELD_VALUE(PDM_WD_CTL0, PDM_WD_EN, 0x00));
  919. wcd_cls_h_fsm(component, &wcd939x->clsh_info,
  920. WCD_CLSH_EVENT_POST_PA,
  921. WCD_CLSH_STATE_HPHL,
  922. hph_mode);
  923. if (wcd939x->ldoh)
  924. snd_soc_component_update_bits(component,
  925. REG_FIELD_VALUE(MODE, LDOH_EN, 0x00));
  926. break;
  927. };
  928. return ret;
  929. }
  930. static int wcd939x_codec_enable_ear_pa(struct snd_soc_dapm_widget *w,
  931. struct snd_kcontrol *kcontrol,
  932. int event)
  933. {
  934. struct snd_soc_component *component =
  935. snd_soc_dapm_to_component(w->dapm);
  936. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  937. int hph_mode = wcd939x->hph_mode;
  938. int ret = 0;
  939. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  940. w->name, event);
  941. switch (event) {
  942. case SND_SOC_DAPM_PRE_PMU:
  943. ret = swr_slvdev_datapath_control(wcd939x->rx_swr_dev,
  944. wcd939x->rx_swr_dev->dev_num,
  945. true);
  946. /*
  947. * Enable watchdog interrupt for HPHL
  948. */
  949. snd_soc_component_update_bits(component,
  950. REG_FIELD_VALUE(PDM_WD_CTL0, PDM_WD_EN, 0x03));
  951. if (!wcd939x->comp1_enable)
  952. snd_soc_component_update_bits(component,
  953. REG_FIELD_VALUE(EAR_COMPANDER_CTL, GAIN_OVRD_REG, 0x01));
  954. break;
  955. case SND_SOC_DAPM_POST_PMU:
  956. /* 6 msec delay as per HW requirement */
  957. usleep_range(6000, 6010);
  958. if (hph_mode == CLS_AB || hph_mode == CLS_AB_HIFI ||
  959. hph_mode == CLS_AB_LP || hph_mode == CLS_AB_LOHIFI)
  960. snd_soc_component_update_bits(component,
  961. REG_FIELD_VALUE(RX_SUPPLIES, REGULATOR_MODE, 0x01));
  962. if (wcd939x->update_wcd_event)
  963. wcd939x->update_wcd_event(wcd939x->handle,
  964. SLV_BOLERO_EVT_RX_MUTE,
  965. (WCD_RX1 << 0x10));
  966. wcd_enable_irq(&wcd939x->irq_info,
  967. WCD939X_IRQ_EAR_PDM_WD_INT);
  968. break;
  969. case SND_SOC_DAPM_PRE_PMD:
  970. wcd_disable_irq(&wcd939x->irq_info,
  971. WCD939X_IRQ_EAR_PDM_WD_INT);
  972. if (wcd939x->update_wcd_event)
  973. wcd939x->update_wcd_event(wcd939x->handle,
  974. SLV_BOLERO_EVT_RX_MUTE,
  975. (WCD_RX1 << 0x10 | 0x1));
  976. break;
  977. case SND_SOC_DAPM_POST_PMD:
  978. if (!wcd939x->comp1_enable)
  979. snd_soc_component_update_bits(component,
  980. REG_FIELD_VALUE(EAR_COMPANDER_CTL, GAIN_OVRD_REG, 0x00));
  981. /* 7 msec delay as per HW requirement */
  982. usleep_range(7000, 7010);
  983. snd_soc_component_update_bits(component,
  984. REG_FIELD_VALUE(PDM_WD_CTL0, PDM_WD_EN, 0x00));
  985. wcd_cls_h_fsm(component, &wcd939x->clsh_info,
  986. WCD_CLSH_EVENT_POST_PA,
  987. WCD_CLSH_STATE_EAR,
  988. hph_mode);
  989. wcd939x->flyback_cur_det_disable--;
  990. if (wcd939x->flyback_cur_det_disable == 0)
  991. snd_soc_component_update_bits(component,
  992. REG_FIELD_VALUE(EN, EN_CUR_DET, 0x01));
  993. break;
  994. };
  995. return ret;
  996. }
  997. static int wcd939x_enable_clsh(struct snd_soc_dapm_widget *w,
  998. struct snd_kcontrol *kcontrol,
  999. int event)
  1000. {
  1001. struct snd_soc_component *component =
  1002. snd_soc_dapm_to_component(w->dapm);
  1003. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  1004. int mode = wcd939x->hph_mode;
  1005. int ret = 0;
  1006. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1007. w->name, event);
  1008. if (mode == CLS_H_LOHIFI || mode == CLS_H_ULP ||
  1009. mode == CLS_H_HIFI || mode == CLS_H_LP) {
  1010. wcd939x_rx_connect_port(component, CLSH,
  1011. SND_SOC_DAPM_EVENT_ON(event));
  1012. }
  1013. if (SND_SOC_DAPM_EVENT_OFF(event))
  1014. ret = swr_slvdev_datapath_control(
  1015. wcd939x->rx_swr_dev,
  1016. wcd939x->rx_swr_dev->dev_num,
  1017. false);
  1018. return ret;
  1019. }
  1020. static int wcd939x_enable_rx1(struct snd_soc_dapm_widget *w,
  1021. struct snd_kcontrol *kcontrol,
  1022. int event)
  1023. {
  1024. struct snd_soc_component *component =
  1025. snd_soc_dapm_to_component(w->dapm);
  1026. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  1027. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1028. w->name, event);
  1029. switch (event) {
  1030. case SND_SOC_DAPM_PRE_PMU:
  1031. wcd939x_rx_connect_port(component, HPH_L, true);
  1032. if (wcd939x->comp1_enable)
  1033. wcd939x_rx_connect_port(component, COMP_L, true);
  1034. break;
  1035. case SND_SOC_DAPM_POST_PMD:
  1036. wcd939x_rx_connect_port(component, HPH_L, false);
  1037. if (wcd939x->comp1_enable)
  1038. wcd939x_rx_connect_port(component, COMP_L, false);
  1039. wcd939x_rx_clk_disable(component);
  1040. snd_soc_component_update_bits(component,
  1041. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, RXD0_CLK_EN, 0x00));
  1042. break;
  1043. };
  1044. return 0;
  1045. }
  1046. static int wcd939x_enable_rx2(struct snd_soc_dapm_widget *w,
  1047. struct snd_kcontrol *kcontrol, int event)
  1048. {
  1049. struct snd_soc_component *component =
  1050. snd_soc_dapm_to_component(w->dapm);
  1051. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  1052. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1053. w->name, event);
  1054. switch (event) {
  1055. case SND_SOC_DAPM_PRE_PMU:
  1056. wcd939x_rx_connect_port(component, HPH_R, true);
  1057. if (wcd939x->comp2_enable)
  1058. wcd939x_rx_connect_port(component, COMP_R, true);
  1059. break;
  1060. case SND_SOC_DAPM_POST_PMD:
  1061. wcd939x_rx_connect_port(component, HPH_R, false);
  1062. if (wcd939x->comp2_enable)
  1063. wcd939x_rx_connect_port(component, COMP_R, false);
  1064. wcd939x_rx_clk_disable(component);
  1065. snd_soc_component_update_bits(component,
  1066. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, RXD1_CLK_EN, 0x00));
  1067. break;
  1068. };
  1069. return 0;
  1070. }
  1071. static int wcd939x_enable_rx3(struct snd_soc_dapm_widget *w,
  1072. struct snd_kcontrol *kcontrol,
  1073. int event)
  1074. {
  1075. struct snd_soc_component *component =
  1076. snd_soc_dapm_to_component(w->dapm);
  1077. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1078. w->name, event);
  1079. switch (event) {
  1080. case SND_SOC_DAPM_PRE_PMU:
  1081. wcd939x_rx_connect_port(component, LO, true);
  1082. break;
  1083. case SND_SOC_DAPM_POST_PMD:
  1084. wcd939x_rx_connect_port(component, LO, false);
  1085. /* 6 msec delay as per HW requirement */
  1086. usleep_range(6000, 6010);
  1087. wcd939x_rx_clk_disable(component);
  1088. snd_soc_component_update_bits(component,
  1089. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, RXD2_CLK_EN, 0x00));
  1090. break;
  1091. }
  1092. return 0;
  1093. }
  1094. static int wcd939x_codec_enable_dmic(struct snd_soc_dapm_widget *w,
  1095. struct snd_kcontrol *kcontrol,
  1096. int event)
  1097. {
  1098. struct snd_soc_component *component =
  1099. snd_soc_dapm_to_component(w->dapm);
  1100. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  1101. u16 dmic_clk_reg, dmic_clk_en_reg;
  1102. s32 *dmic_clk_cnt;
  1103. u8 dmic_ctl_shift = 0;
  1104. u8 dmic_clk_shift = 0;
  1105. u8 dmic_clk_mask = 0;
  1106. u16 dmic2_left_en = 0;
  1107. int ret = 0;
  1108. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1109. w->name, event);
  1110. switch (w->shift) {
  1111. case 0:
  1112. case 1:
  1113. dmic_clk_cnt = &(wcd939x->dmic_0_1_clk_cnt);
  1114. dmic_clk_reg = WCD939X_CDC_DMIC_RATE_1_2;
  1115. dmic_clk_en_reg = WCD939X_CDC_DMIC1_CTL;
  1116. dmic_clk_mask = 0x0F;
  1117. dmic_clk_shift = 0x00;
  1118. dmic_ctl_shift = 0x00;
  1119. break;
  1120. case 2:
  1121. dmic2_left_en = WCD939X_CDC_DMIC2_CTL;
  1122. fallthrough;
  1123. case 3:
  1124. dmic_clk_cnt = &(wcd939x->dmic_2_3_clk_cnt);
  1125. dmic_clk_reg = WCD939X_CDC_DMIC_RATE_1_2;
  1126. dmic_clk_en_reg = WCD939X_CDC_DMIC2_CTL;
  1127. dmic_clk_mask = 0xF0;
  1128. dmic_clk_shift = 0x04;
  1129. dmic_ctl_shift = 0x01;
  1130. break;
  1131. case 4:
  1132. case 5:
  1133. dmic_clk_cnt = &(wcd939x->dmic_4_5_clk_cnt);
  1134. dmic_clk_reg = WCD939X_CDC_DMIC_RATE_3_4;
  1135. dmic_clk_en_reg = WCD939X_CDC_DMIC3_CTL;
  1136. dmic_clk_mask = 0x0F;
  1137. dmic_clk_shift = 0x00;
  1138. dmic_ctl_shift = 0x02;
  1139. break;
  1140. case 6:
  1141. case 7:
  1142. dmic_clk_cnt = &(wcd939x->dmic_6_7_clk_cnt);
  1143. dmic_clk_reg = WCD939X_CDC_DMIC_RATE_3_4;
  1144. dmic_clk_en_reg = WCD939X_CDC_DMIC4_CTL;
  1145. dmic_clk_mask = 0xF0;
  1146. dmic_clk_shift = 0x04;
  1147. dmic_ctl_shift = 0x03;
  1148. break;
  1149. default:
  1150. dev_err_ratelimited(component->dev, "%s: Invalid DMIC Selection\n",
  1151. __func__);
  1152. return -EINVAL;
  1153. };
  1154. dev_dbg(component->dev, "%s: event %d DMIC%d dmic_clk_cnt %d\n",
  1155. __func__, event, (w->shift +1), *dmic_clk_cnt);
  1156. switch (event) {
  1157. case SND_SOC_DAPM_PRE_PMU:
  1158. snd_soc_component_update_bits(component,
  1159. WCD939X_CDC_AMIC_CTL,
  1160. (0x01 << dmic_ctl_shift), 0x00);
  1161. /* 250us sleep as per HW requirement */
  1162. usleep_range(250, 260);
  1163. if (dmic2_left_en)
  1164. snd_soc_component_update_bits(component,
  1165. dmic2_left_en, 0x80, 0x80);
  1166. /* Setting DMIC clock rate to 2.4MHz */
  1167. snd_soc_component_update_bits(component,
  1168. dmic_clk_reg, dmic_clk_mask,
  1169. (0x03 << dmic_clk_shift));
  1170. snd_soc_component_update_bits(component,
  1171. dmic_clk_en_reg, 0x08, 0x08);
  1172. /* enable clock scaling */
  1173. snd_soc_component_update_bits(component,
  1174. REG_FIELD_VALUE(CDC_DMIC_CTL, CLK_SCALE_EN, 0x01));
  1175. snd_soc_component_update_bits(component,
  1176. REG_FIELD_VALUE(CDC_DMIC_CTL, DMIC_DIV_BAK_EN, 0x01));
  1177. ret = swr_slvdev_datapath_control(wcd939x->tx_swr_dev,
  1178. wcd939x->tx_swr_dev->dev_num,
  1179. true);
  1180. break;
  1181. case SND_SOC_DAPM_POST_PMD:
  1182. wcd939x_tx_connect_port(component, DMIC0 + (w->shift), 0,
  1183. false);
  1184. snd_soc_component_update_bits(component,
  1185. WCD939X_CDC_AMIC_CTL,
  1186. (0x01 << dmic_ctl_shift),
  1187. (0x01 << dmic_ctl_shift));
  1188. if (dmic2_left_en)
  1189. snd_soc_component_update_bits(component,
  1190. dmic2_left_en, 0x80, 0x00);
  1191. snd_soc_component_update_bits(component,
  1192. dmic_clk_en_reg, 0x08, 0x00);
  1193. break;
  1194. };
  1195. return ret;
  1196. }
  1197. /*
  1198. * wcd939x_get_micb_vout_ctl_val: converts micbias from volts to register value
  1199. * @micb_mv: micbias in mv
  1200. *
  1201. * return register value converted
  1202. */
  1203. int wcd939x_get_micb_vout_ctl_val(u32 micb_mv)
  1204. {
  1205. /* min micbias voltage is 1V and maximum is 2.85V */
  1206. if (micb_mv < 1000 || micb_mv > 2850) {
  1207. pr_err_ratelimited("%s: unsupported micbias voltage\n", __func__);
  1208. return -EINVAL;
  1209. }
  1210. return (micb_mv - 1000) / 50;
  1211. }
  1212. EXPORT_SYMBOL(wcd939x_get_micb_vout_ctl_val);
  1213. /*
  1214. * wcd939x_mbhc_micb_adjust_voltage: adjust specific micbias voltage
  1215. * @component: handle to snd_soc_component *
  1216. * @req_volt: micbias voltage to be set
  1217. * @micb_num: micbias to be set, e.g. micbias1 or micbias2
  1218. *
  1219. * return 0 if adjustment is success or error code in case of failure
  1220. */
  1221. int wcd939x_mbhc_micb_adjust_voltage(struct snd_soc_component *component,
  1222. int req_volt, int micb_num)
  1223. {
  1224. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  1225. int cur_vout_ctl, req_vout_ctl;
  1226. int micb_reg, micb_val, micb_en;
  1227. int ret = 0;
  1228. switch (micb_num) {
  1229. case MIC_BIAS_1:
  1230. micb_reg = WCD939X_MICB1;
  1231. break;
  1232. case MIC_BIAS_2:
  1233. micb_reg = WCD939X_MICB2;
  1234. break;
  1235. case MIC_BIAS_3:
  1236. micb_reg = WCD939X_MICB3;
  1237. break;
  1238. case MIC_BIAS_4:
  1239. micb_reg = WCD939X_MICB4;
  1240. break;
  1241. default:
  1242. return -EINVAL;
  1243. }
  1244. mutex_lock(&wcd939x->micb_lock);
  1245. /*
  1246. * If requested micbias voltage is same as current micbias
  1247. * voltage, then just return. Otherwise, adjust voltage as
  1248. * per requested value. If micbias is already enabled, then
  1249. * to avoid slow micbias ramp-up or down enable pull-up
  1250. * momentarily, change the micbias value and then re-enable
  1251. * micbias.
  1252. */
  1253. micb_val = snd_soc_component_read(component, micb_reg);
  1254. micb_en = (micb_val & 0xC0) >> 6;
  1255. cur_vout_ctl = micb_val & 0x3F;
  1256. req_vout_ctl = wcd939x_get_micb_vout_ctl_val(req_volt);
  1257. if (req_vout_ctl < 0) {
  1258. ret = -EINVAL;
  1259. goto exit;
  1260. }
  1261. if (cur_vout_ctl == req_vout_ctl) {
  1262. ret = 0;
  1263. goto exit;
  1264. }
  1265. dev_dbg(component->dev, "%s: micb_num: %d, cur_mv: %d, req_mv: %d, micb_en: %d\n",
  1266. __func__, micb_num, WCD_VOUT_CTL_TO_MICB(cur_vout_ctl),
  1267. req_volt, micb_en);
  1268. if (micb_en == 0x1)
  1269. snd_soc_component_update_bits(component, micb_reg, 0xC0, 0x80);
  1270. snd_soc_component_update_bits(component, micb_reg, 0x3F, req_vout_ctl);
  1271. if (micb_en == 0x1) {
  1272. snd_soc_component_update_bits(component, micb_reg, 0xC0, 0x40);
  1273. /*
  1274. * Add 2ms delay as per HW requirement after enabling
  1275. * micbias
  1276. */
  1277. usleep_range(2000, 2100);
  1278. }
  1279. exit:
  1280. mutex_unlock(&wcd939x->micb_lock);
  1281. return ret;
  1282. }
  1283. EXPORT_SYMBOL(wcd939x_mbhc_micb_adjust_voltage);
  1284. static int wcd939x_tx_swr_ctrl(struct snd_soc_dapm_widget *w,
  1285. struct snd_kcontrol *kcontrol,
  1286. int event)
  1287. {
  1288. struct snd_soc_component *component =
  1289. snd_soc_dapm_to_component(w->dapm);
  1290. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  1291. int ret = 0;
  1292. int bank = 0;
  1293. u8 mode = 0;
  1294. int i = 0;
  1295. int rate = 0;
  1296. bank = (wcd939x_swr_slv_get_current_bank(wcd939x->tx_swr_dev,
  1297. wcd939x->tx_swr_dev->dev_num) ? 0 : 1);
  1298. /* power mode is applicable only to analog mics */
  1299. if (strnstr(w->name, "ADC", sizeof("ADC"))) {
  1300. /* Get channel rate */
  1301. rate = wcd939x_get_clk_rate(wcd939x->tx_mode[w->shift - ADC1]);
  1302. }
  1303. switch (event) {
  1304. case SND_SOC_DAPM_PRE_PMU:
  1305. /* Check AMIC2 is connected to ADC2 to take an action on BCS */
  1306. if (w->shift == ADC2 &&
  1307. (((snd_soc_component_read(component, WCD939X_TX_CH12_MUX) &
  1308. 0x38) >> 3) == 0x2)) {
  1309. if (!wcd939x->bcs_dis) {
  1310. wcd939x_tx_connect_port(component, MBHC,
  1311. SWR_CLK_RATE_4P8MHZ, true);
  1312. set_bit(AMIC2_BCS_ENABLE, &wcd939x->status_mask);
  1313. }
  1314. }
  1315. if (strnstr(w->name, "ADC", sizeof("ADC"))) {
  1316. set_bit(w->shift - ADC1, &wcd939x->status_mask);
  1317. wcd939x_tx_connect_port(component, w->shift, rate,
  1318. true);
  1319. } else {
  1320. wcd939x_tx_connect_port(component, w->shift,
  1321. SWR_CLK_RATE_2P4MHZ, true);
  1322. }
  1323. break;
  1324. case SND_SOC_DAPM_POST_PMD:
  1325. if (strnstr(w->name, "ADC", sizeof("ADC"))) {
  1326. if (strnstr(w->name, "ADC1", sizeof("ADC1"))) {
  1327. clear_bit(WCD_ADC1, &wcd939x->status_mask);
  1328. clear_bit(WCD_ADC1_MODE, &wcd939x->status_mask);
  1329. } else if (strnstr(w->name, "ADC2", sizeof("ADC2"))) {
  1330. clear_bit(WCD_ADC2, &wcd939x->status_mask);
  1331. clear_bit(WCD_ADC2_MODE, &wcd939x->status_mask);
  1332. } else if (strnstr(w->name, "ADC3", sizeof("ADC3"))) {
  1333. clear_bit(WCD_ADC3, &wcd939x->status_mask);
  1334. clear_bit(WCD_ADC3_MODE, &wcd939x->status_mask);
  1335. } else if (strnstr(w->name, "ADC4", sizeof("ADC4"))) {
  1336. clear_bit(WCD_ADC4, &wcd939x->status_mask);
  1337. clear_bit(WCD_ADC4_MODE, &wcd939x->status_mask);
  1338. }
  1339. }
  1340. if (strnstr(w->name, "ADC", sizeof("ADC"))) {
  1341. if (test_bit(WCD_ADC1, &wcd939x->status_mask) ||
  1342. test_bit(WCD_ADC1_MODE, &wcd939x->status_mask))
  1343. mode |= tx_mode_bit[wcd939x->tx_mode[WCD_ADC1]];
  1344. if (test_bit(WCD_ADC2, &wcd939x->status_mask) ||
  1345. test_bit(WCD_ADC2_MODE, &wcd939x->status_mask))
  1346. mode |= tx_mode_bit[wcd939x->tx_mode[WCD_ADC2]];
  1347. if (test_bit(WCD_ADC3, &wcd939x->status_mask) ||
  1348. test_bit(WCD_ADC3_MODE, &wcd939x->status_mask))
  1349. mode |= tx_mode_bit[wcd939x->tx_mode[WCD_ADC3]];
  1350. if (test_bit(WCD_ADC4, &wcd939x->status_mask) ||
  1351. test_bit(WCD_ADC4_MODE, &wcd939x->status_mask))
  1352. mode |= tx_mode_bit[wcd939x->tx_mode[WCD_ADC4]];
  1353. if (mode != 0) {
  1354. for (i = 0; i < ADC_MODE_ULP2; i++) {
  1355. if (mode & (1 << i)) {
  1356. i++;
  1357. break;
  1358. }
  1359. }
  1360. }
  1361. rate = wcd939x_get_clk_rate(i);
  1362. if (wcd939x->adc_count) {
  1363. rate = (wcd939x->adc_count * rate);
  1364. if (rate > SWR_CLK_RATE_9P6MHZ)
  1365. rate = SWR_CLK_RATE_9P6MHZ;
  1366. }
  1367. wcd939x_set_swr_clk_rate(component, rate, bank);
  1368. }
  1369. ret = swr_slvdev_datapath_control(wcd939x->tx_swr_dev,
  1370. wcd939x->tx_swr_dev->dev_num,
  1371. false);
  1372. if (strnstr(w->name, "ADC", sizeof("ADC")))
  1373. wcd939x_set_swr_clk_rate(component, rate, !bank);
  1374. break;
  1375. };
  1376. return ret;
  1377. }
  1378. static int wcd939x_get_adc_mode(int val)
  1379. {
  1380. int ret = 0;
  1381. switch (val) {
  1382. case ADC_MODE_INVALID:
  1383. ret = ADC_MODE_VAL_NORMAL;
  1384. break;
  1385. case ADC_MODE_HIFI:
  1386. ret = ADC_MODE_VAL_HIFI;
  1387. break;
  1388. case ADC_MODE_LO_HIF:
  1389. ret = ADC_MODE_VAL_LO_HIF;
  1390. break;
  1391. case ADC_MODE_NORMAL:
  1392. ret = ADC_MODE_VAL_NORMAL;
  1393. break;
  1394. case ADC_MODE_LP:
  1395. ret = ADC_MODE_VAL_LP;
  1396. break;
  1397. case ADC_MODE_ULP1:
  1398. ret = ADC_MODE_VAL_ULP1;
  1399. break;
  1400. case ADC_MODE_ULP2:
  1401. ret = ADC_MODE_VAL_ULP2;
  1402. break;
  1403. default:
  1404. ret = -EINVAL;
  1405. pr_err_ratelimited("%s: invalid ADC mode value %d\n", __func__, val);
  1406. break;
  1407. }
  1408. return ret;
  1409. }
  1410. int wcd939x_tx_channel_config(struct snd_soc_component *component,
  1411. int channel, int mode)
  1412. {
  1413. int reg = WCD939X_TX_CH2, mask = 0, val = 0;
  1414. int ret = 0;
  1415. switch (channel) {
  1416. case 0:
  1417. reg = WCD939X_TX_CH2;
  1418. mask = 0x40;
  1419. break;
  1420. case 1:
  1421. reg = WCD939X_TX_CH2;
  1422. mask = 0x20;
  1423. break;
  1424. case 2:
  1425. reg = WCD939X_TX_CH4;
  1426. mask = 0x40;
  1427. break;
  1428. case 3:
  1429. reg = WCD939X_TX_CH4;
  1430. mask = 0x20;
  1431. break;
  1432. default:
  1433. pr_err_ratelimited("%s: Invalid channel num %d\n", __func__, channel);
  1434. ret = -EINVAL;
  1435. break;
  1436. }
  1437. if (!mode)
  1438. val = 0x00;
  1439. else
  1440. val = mask;
  1441. if (!ret)
  1442. snd_soc_component_update_bits(component, reg, mask, val);
  1443. return ret;
  1444. }
  1445. static int wcd939x_codec_enable_adc(struct snd_soc_dapm_widget *w,
  1446. struct snd_kcontrol *kcontrol,
  1447. int event){
  1448. struct snd_soc_component *component =
  1449. snd_soc_dapm_to_component(w->dapm);
  1450. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  1451. int clk_rate = 0, ret = 0;
  1452. int mode = 0, i = 0, bank = 0;
  1453. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1454. w->name, event);
  1455. bank = (wcd939x_swr_slv_get_current_bank(wcd939x->tx_swr_dev,
  1456. wcd939x->tx_swr_dev->dev_num) ? 0 : 1);
  1457. switch (event) {
  1458. case SND_SOC_DAPM_PRE_PMU:
  1459. wcd939x->adc_count++;
  1460. if (test_bit(WCD_ADC1, &wcd939x->status_mask) ||
  1461. test_bit(WCD_ADC1_MODE, &wcd939x->status_mask))
  1462. mode |= tx_mode_bit[wcd939x->tx_mode[WCD_ADC1]];
  1463. if (test_bit(WCD_ADC2, &wcd939x->status_mask) ||
  1464. test_bit(WCD_ADC2_MODE, &wcd939x->status_mask))
  1465. mode |= tx_mode_bit[wcd939x->tx_mode[WCD_ADC2]];
  1466. if (test_bit(WCD_ADC3, &wcd939x->status_mask) ||
  1467. test_bit(WCD_ADC3_MODE, &wcd939x->status_mask))
  1468. mode |= tx_mode_bit[wcd939x->tx_mode[WCD_ADC3]];
  1469. if (test_bit(WCD_ADC4, &wcd939x->status_mask) ||
  1470. test_bit(WCD_ADC4_MODE, &wcd939x->status_mask))
  1471. mode |= tx_mode_bit[wcd939x->tx_mode[WCD_ADC4]];
  1472. if (mode != 0) {
  1473. for (i = 0; i < ADC_MODE_ULP2; i++) {
  1474. if (mode & (1 << i)) {
  1475. i++;
  1476. break;
  1477. }
  1478. }
  1479. }
  1480. clk_rate = wcd939x_get_clk_rate(i);
  1481. /* clk_rate depends on number of paths getting enabled */
  1482. clk_rate = (wcd939x->adc_count * clk_rate);
  1483. if (clk_rate > SWR_CLK_RATE_9P6MHZ)
  1484. clk_rate = SWR_CLK_RATE_9P6MHZ;
  1485. wcd939x_set_swr_clk_rate(component, clk_rate, bank);
  1486. ret = swr_slvdev_datapath_control(wcd939x->tx_swr_dev,
  1487. wcd939x->tx_swr_dev->dev_num,
  1488. true);
  1489. wcd939x_set_swr_clk_rate(component, clk_rate, !bank);
  1490. break;
  1491. case SND_SOC_DAPM_POST_PMD:
  1492. wcd939x->adc_count--;
  1493. if (wcd939x->adc_count < 0)
  1494. wcd939x->adc_count = 0;
  1495. wcd939x_tx_connect_port(component, ADC1 + w->shift, 0, false);
  1496. if (w->shift + ADC1 == ADC2 &&
  1497. test_bit(AMIC2_BCS_ENABLE, &wcd939x->status_mask)) {
  1498. wcd939x_tx_connect_port(component, MBHC, 0,
  1499. false);
  1500. clear_bit(AMIC2_BCS_ENABLE, &wcd939x->status_mask);
  1501. }
  1502. break;
  1503. };
  1504. return ret;
  1505. }
  1506. void wcd939x_disable_bcs_before_slow_insert(struct snd_soc_component *component,
  1507. bool bcs_disable)
  1508. {
  1509. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  1510. if (wcd939x->update_wcd_event) {
  1511. if (bcs_disable)
  1512. wcd939x->update_wcd_event(wcd939x->handle,
  1513. SLV_BOLERO_EVT_BCS_CLK_OFF, 0);
  1514. else
  1515. wcd939x->update_wcd_event(wcd939x->handle,
  1516. SLV_BOLERO_EVT_BCS_CLK_OFF, 1);
  1517. }
  1518. }
  1519. static int wcd939x_enable_req(struct snd_soc_dapm_widget *w,
  1520. struct snd_kcontrol *kcontrol, int event)
  1521. {
  1522. struct snd_soc_component *component =
  1523. snd_soc_dapm_to_component(w->dapm);
  1524. struct wcd939x_priv *wcd939x =
  1525. snd_soc_component_get_drvdata(component);
  1526. int ret = 0;
  1527. u8 mode = 0;
  1528. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  1529. w->name, event);
  1530. switch (event) {
  1531. case SND_SOC_DAPM_PRE_PMU:
  1532. snd_soc_component_update_bits(component,
  1533. REG_FIELD_VALUE(CDC_ANA_CLK_CTL, ANA_TX_CLK_EN, 0x01));
  1534. snd_soc_component_update_bits(component,
  1535. REG_FIELD_VALUE(CDC_ANA_CLK_CTL, ANA_TX_DIV2_CLK_EN, 0x01));
  1536. snd_soc_component_update_bits(component,
  1537. REG_FIELD_VALUE(CDC_REQ_CTL, FS_RATE_4P8, 0x01));
  1538. snd_soc_component_update_bits(component,
  1539. REG_FIELD_VALUE(CDC_REQ_CTL, NO_NOTCH, 0x00));
  1540. ret = wcd939x_tx_channel_config(component, w->shift, 1);
  1541. mode = wcd939x_get_adc_mode(wcd939x->tx_mode[w->shift]);
  1542. if (mode < 0) {
  1543. dev_info_ratelimited(component->dev,
  1544. "%s: invalid mode, setting to normal mode\n",
  1545. __func__);
  1546. mode = ADC_MODE_VAL_NORMAL;
  1547. }
  1548. switch (w->shift) {
  1549. case 0:
  1550. snd_soc_component_update_bits(component,
  1551. WCD939X_CDC_TX_ANA_MODE_0_1, 0x0F,
  1552. mode);
  1553. snd_soc_component_update_bits(component,
  1554. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, TXD0_CLK_EN, 0x01));
  1555. break;
  1556. case 1:
  1557. snd_soc_component_update_bits(component,
  1558. WCD939X_CDC_TX_ANA_MODE_0_1, 0xF0,
  1559. mode << 4);
  1560. snd_soc_component_update_bits(component,
  1561. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, TXD1_CLK_EN, 0x01));
  1562. break;
  1563. case 2:
  1564. snd_soc_component_update_bits(component,
  1565. WCD939X_CDC_TX_ANA_MODE_2_3, 0x0F,
  1566. mode);
  1567. snd_soc_component_update_bits(component,
  1568. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, TXD2_CLK_EN, 0x01));
  1569. break;
  1570. case 3:
  1571. snd_soc_component_update_bits(component,
  1572. WCD939X_CDC_TX_ANA_MODE_2_3, 0xF0,
  1573. mode << 4);
  1574. snd_soc_component_update_bits(component,
  1575. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, TXD3_CLK_EN, 0x01));
  1576. break;
  1577. default:
  1578. break;
  1579. }
  1580. ret |= wcd939x_tx_channel_config(component, w->shift, 0);
  1581. break;
  1582. case SND_SOC_DAPM_POST_PMD:
  1583. switch (w->shift) {
  1584. case 0:
  1585. snd_soc_component_update_bits(component,
  1586. REG_FIELD_VALUE(CDC_TX_ANA_MODE_0_1, TXD0_MODE, 0x00));
  1587. snd_soc_component_update_bits(component,
  1588. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, TXD0_CLK_EN, 0x00));
  1589. break;
  1590. case 1:
  1591. snd_soc_component_update_bits(component,
  1592. REG_FIELD_VALUE(CDC_TX_ANA_MODE_0_1, TXD1_MODE, 0x00));
  1593. snd_soc_component_update_bits(component,
  1594. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, TXD1_CLK_EN, 0x00));
  1595. break;
  1596. case 2:
  1597. snd_soc_component_update_bits(component,
  1598. REG_FIELD_VALUE(CDC_TX_ANA_MODE_2_3, TXD2_MODE, 0x00));
  1599. snd_soc_component_update_bits(component,
  1600. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, TXD2_CLK_EN, 0x00));
  1601. break;
  1602. case 3:
  1603. snd_soc_component_update_bits(component,
  1604. REG_FIELD_VALUE(CDC_TX_ANA_MODE_2_3, TXD3_MODE, 0x00));
  1605. snd_soc_component_update_bits(component,
  1606. REG_FIELD_VALUE(CDC_DIG_CLK_CTL, TXD3_CLK_EN, 0x00));
  1607. break;
  1608. default:
  1609. break;
  1610. }
  1611. if (wcd939x->adc_count == 0) {
  1612. snd_soc_component_update_bits(component,
  1613. REG_FIELD_VALUE(CDC_ANA_CLK_CTL, ANA_TX_DIV2_CLK_EN, 0x00));
  1614. snd_soc_component_update_bits(component,
  1615. REG_FIELD_VALUE(CDC_ANA_CLK_CTL, ANA_TX_CLK_EN, 0x00));
  1616. }
  1617. break;
  1618. };
  1619. return ret;
  1620. }
  1621. int wcd939x_micbias_control(struct snd_soc_component *component,
  1622. int micb_num, int req, bool is_dapm)
  1623. {
  1624. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  1625. int micb_index = micb_num - 1;
  1626. u16 micb_reg;
  1627. int pre_off_event = 0, post_off_event = 0;
  1628. int post_on_event = 0, post_dapm_off = 0;
  1629. int post_dapm_on = 0;
  1630. int ret = 0;
  1631. if ((micb_index < 0) || (micb_index > WCD939X_MAX_MICBIAS - 1)) {
  1632. dev_err_ratelimited(component->dev,
  1633. "%s: Invalid micbias index, micb_ind:%d\n",
  1634. __func__, micb_index);
  1635. return -EINVAL;
  1636. }
  1637. if (NULL == wcd939x) {
  1638. dev_err_ratelimited(component->dev,
  1639. "%s: wcd939x private data is NULL\n", __func__);
  1640. return -EINVAL;
  1641. }
  1642. switch (micb_num) {
  1643. case MIC_BIAS_1:
  1644. micb_reg = WCD939X_MICB1;
  1645. break;
  1646. case MIC_BIAS_2:
  1647. micb_reg = WCD939X_MICB2;
  1648. pre_off_event = WCD_EVENT_PRE_MICBIAS_2_OFF;
  1649. post_off_event = WCD_EVENT_POST_MICBIAS_2_OFF;
  1650. post_on_event = WCD_EVENT_POST_MICBIAS_2_ON;
  1651. post_dapm_on = WCD_EVENT_POST_DAPM_MICBIAS_2_ON;
  1652. post_dapm_off = WCD_EVENT_POST_DAPM_MICBIAS_2_OFF;
  1653. break;
  1654. case MIC_BIAS_3:
  1655. micb_reg = WCD939X_MICB3;
  1656. break;
  1657. case MIC_BIAS_4:
  1658. micb_reg = WCD939X_MICB4;
  1659. break;
  1660. default:
  1661. dev_err_ratelimited(component->dev, "%s: Invalid micbias number: %d\n",
  1662. __func__, micb_num);
  1663. return -EINVAL;
  1664. };
  1665. mutex_lock(&wcd939x->micb_lock);
  1666. switch (req) {
  1667. case MICB_PULLUP_ENABLE:
  1668. if (!wcd939x->dev_up) {
  1669. dev_dbg(component->dev, "%s: enable req %d wcd device down\n",
  1670. __func__, req);
  1671. ret = -ENODEV;
  1672. goto done;
  1673. }
  1674. wcd939x->pullup_ref[micb_index]++;
  1675. if ((wcd939x->pullup_ref[micb_index] == 1) &&
  1676. (wcd939x->micb_ref[micb_index] == 0))
  1677. snd_soc_component_update_bits(component, micb_reg,
  1678. 0xC0, 0x80);
  1679. break;
  1680. case MICB_PULLUP_DISABLE:
  1681. if (wcd939x->pullup_ref[micb_index] > 0)
  1682. wcd939x->pullup_ref[micb_index]--;
  1683. if (!wcd939x->dev_up) {
  1684. dev_dbg(component->dev, "%s: enable req %d wcd device down\n",
  1685. __func__, req);
  1686. ret = -ENODEV;
  1687. goto done;
  1688. }
  1689. if ((wcd939x->pullup_ref[micb_index] == 0) &&
  1690. (wcd939x->micb_ref[micb_index] == 0))
  1691. snd_soc_component_update_bits(component, micb_reg,
  1692. 0xC0, 0x00);
  1693. break;
  1694. case MICB_ENABLE:
  1695. if (!wcd939x->dev_up) {
  1696. dev_dbg(component->dev, "%s: enable req %d wcd device down\n",
  1697. __func__, req);
  1698. ret = -ENODEV;
  1699. goto done;
  1700. }
  1701. wcd939x->micb_ref[micb_index]++;
  1702. if (wcd939x->micb_ref[micb_index] == 1) {
  1703. snd_soc_component_update_bits(component,
  1704. REG_FIELD_VALUE(CDC_DIG_CLK_CTL,TXD3_CLK_EN, 0x01));
  1705. snd_soc_component_update_bits(component,
  1706. REG_FIELD_VALUE(CDC_DIG_CLK_CTL,TXD2_CLK_EN, 0x01));
  1707. snd_soc_component_update_bits(component,
  1708. REG_FIELD_VALUE(CDC_DIG_CLK_CTL,TXD1_CLK_EN, 0x01));
  1709. snd_soc_component_update_bits(component,
  1710. REG_FIELD_VALUE(CDC_DIG_CLK_CTL,TXD0_CLK_EN, 0x01));
  1711. snd_soc_component_update_bits(component,
  1712. REG_FIELD_VALUE(CDC_ANA_CLK_CTL, ANA_TX_DIV2_CLK_EN, 0x01));
  1713. snd_soc_component_update_bits(component,
  1714. REG_FIELD_VALUE(CDC_ANA_TX_CLK_CTL, ANA_TXSCBIAS_CLK_EN, 0x01));
  1715. snd_soc_component_update_bits(component,
  1716. REG_FIELD_VALUE(TEST_CTL_2, IBIAS_LDO_DRIVER, 0x01));
  1717. snd_soc_component_update_bits(component,
  1718. REG_FIELD_VALUE(MICB2_TEST_CTL_2, IBIAS_LDO_DRIVER, 0x01));
  1719. snd_soc_component_update_bits(component,
  1720. REG_FIELD_VALUE(MICB3_TEST_CTL_2, IBIAS_LDO_DRIVER, 0x01));
  1721. snd_soc_component_update_bits(component,
  1722. REG_FIELD_VALUE(MICB4_TEST_CTL_2, IBIAS_LDO_DRIVER, 0x01));
  1723. snd_soc_component_update_bits(component,
  1724. micb_reg, 0xC0, 0x40);
  1725. if (post_on_event)
  1726. blocking_notifier_call_chain(
  1727. &wcd939x->mbhc->notifier,
  1728. post_on_event,
  1729. &wcd939x->mbhc->wcd_mbhc);
  1730. }
  1731. if (is_dapm && post_dapm_on && wcd939x->mbhc)
  1732. blocking_notifier_call_chain(&wcd939x->mbhc->notifier,
  1733. post_dapm_on,
  1734. &wcd939x->mbhc->wcd_mbhc);
  1735. break;
  1736. case MICB_DISABLE:
  1737. if (wcd939x->micb_ref[micb_index] > 0)
  1738. wcd939x->micb_ref[micb_index]--;
  1739. if (!wcd939x->dev_up) {
  1740. dev_dbg(component->dev, "%s: enable req %d wcd device down\n",
  1741. __func__, req);
  1742. ret = -ENODEV;
  1743. goto done;
  1744. }
  1745. if ((wcd939x->micb_ref[micb_index] == 0) &&
  1746. (wcd939x->pullup_ref[micb_index] > 0))
  1747. snd_soc_component_update_bits(component, micb_reg,
  1748. 0xC0, 0x80);
  1749. else if ((wcd939x->micb_ref[micb_index] == 0) &&
  1750. (wcd939x->pullup_ref[micb_index] == 0)) {
  1751. if (pre_off_event && wcd939x->mbhc)
  1752. blocking_notifier_call_chain(
  1753. &wcd939x->mbhc->notifier,
  1754. pre_off_event,
  1755. &wcd939x->mbhc->wcd_mbhc);
  1756. snd_soc_component_update_bits(component, micb_reg,
  1757. 0xC0, 0x00);
  1758. if (post_off_event && wcd939x->mbhc)
  1759. blocking_notifier_call_chain(
  1760. &wcd939x->mbhc->notifier,
  1761. post_off_event,
  1762. &wcd939x->mbhc->wcd_mbhc);
  1763. }
  1764. if (is_dapm && post_dapm_off && wcd939x->mbhc)
  1765. blocking_notifier_call_chain(&wcd939x->mbhc->notifier,
  1766. post_dapm_off,
  1767. &wcd939x->mbhc->wcd_mbhc);
  1768. break;
  1769. };
  1770. dev_dbg(component->dev,
  1771. "%s: micb_num:%d, micb_ref: %d, pullup_ref: %d\n",
  1772. __func__, micb_num, wcd939x->micb_ref[micb_index],
  1773. wcd939x->pullup_ref[micb_index]);
  1774. done:
  1775. mutex_unlock(&wcd939x->micb_lock);
  1776. return ret;
  1777. }
  1778. EXPORT_SYMBOL(wcd939x_micbias_control);
  1779. static int wcd939x_get_logical_addr(struct swr_device *swr_dev)
  1780. {
  1781. int ret = 0;
  1782. uint8_t devnum = 0;
  1783. int num_retry = NUM_ATTEMPTS;
  1784. do {
  1785. /* retry after 1ms */
  1786. usleep_range(1000, 1010);
  1787. ret = swr_get_logical_dev_num(swr_dev, swr_dev->addr, &devnum);
  1788. } while (ret && --num_retry);
  1789. if (ret)
  1790. dev_err_ratelimited(&swr_dev->dev,
  1791. "%s get devnum %d for dev addr %llx failed\n",
  1792. __func__, devnum, swr_dev->addr);
  1793. swr_dev->dev_num = devnum;
  1794. return 0;
  1795. }
  1796. static bool get_usbc_hs_status(struct snd_soc_component *component,
  1797. struct wcd_mbhc_config *mbhc_cfg)
  1798. {
  1799. if (mbhc_cfg->enable_usbc_analog) {
  1800. if (!(snd_soc_component_read(component, WCD939X_MBHC_MECH)
  1801. & 0x20))
  1802. return true;
  1803. }
  1804. return false;
  1805. }
  1806. int wcd939x_swr_dmic_register_notifier(struct snd_soc_component *component,
  1807. struct notifier_block *nblock,
  1808. bool enable)
  1809. {
  1810. struct wcd939x_priv *wcd939x_priv;
  1811. if(NULL == component) {
  1812. pr_err_ratelimited("%s: wcd939x component is NULL\n", __func__);
  1813. return -EINVAL;
  1814. }
  1815. wcd939x_priv = snd_soc_component_get_drvdata(component);
  1816. wcd939x_priv->notify_swr_dmic = enable;
  1817. if (enable)
  1818. return blocking_notifier_chain_register(&wcd939x_priv->notifier,
  1819. nblock);
  1820. else
  1821. return blocking_notifier_chain_unregister(
  1822. &wcd939x_priv->notifier, nblock);
  1823. }
  1824. EXPORT_SYMBOL(wcd939x_swr_dmic_register_notifier);
  1825. static int wcd939x_event_notify(struct notifier_block *block,
  1826. unsigned long val,
  1827. void *data)
  1828. {
  1829. u16 event = (val & 0xffff);
  1830. int ret = 0;
  1831. struct wcd939x_priv *wcd939x = dev_get_drvdata((struct device *)data);
  1832. struct snd_soc_component *component = wcd939x->component;
  1833. struct wcd_mbhc *mbhc;
  1834. switch (event) {
  1835. case BOLERO_SLV_EVT_TX_CH_HOLD_CLEAR:
  1836. if (test_bit(WCD_ADC1, &wcd939x->status_mask)) {
  1837. snd_soc_component_update_bits(component,
  1838. REG_FIELD_VALUE(TX_CH2, HPF1_INIT, 0x00));
  1839. set_bit(WCD_ADC1_MODE, &wcd939x->status_mask);
  1840. clear_bit(WCD_ADC1, &wcd939x->status_mask);
  1841. }
  1842. if (test_bit(WCD_ADC2, &wcd939x->status_mask)) {
  1843. snd_soc_component_update_bits(component,
  1844. REG_FIELD_VALUE(TX_CH2, HPF2_INIT, 0x00));
  1845. set_bit(WCD_ADC2_MODE, &wcd939x->status_mask);
  1846. clear_bit(WCD_ADC2, &wcd939x->status_mask);
  1847. }
  1848. if (test_bit(WCD_ADC3, &wcd939x->status_mask)) {
  1849. snd_soc_component_update_bits(component,
  1850. REG_FIELD_VALUE(TX_CH4, HPF3_INIT, 0x00));
  1851. set_bit(WCD_ADC3_MODE, &wcd939x->status_mask);
  1852. clear_bit(WCD_ADC3, &wcd939x->status_mask);
  1853. }
  1854. if (test_bit(WCD_ADC4, &wcd939x->status_mask)) {
  1855. snd_soc_component_update_bits(component,
  1856. REG_FIELD_VALUE(TX_CH4, HPF4_INIT, 0x00));
  1857. set_bit(WCD_ADC4_MODE, &wcd939x->status_mask);
  1858. clear_bit(WCD_ADC4, &wcd939x->status_mask);
  1859. }
  1860. break;
  1861. case BOLERO_SLV_EVT_PA_OFF_PRE_SSR:
  1862. snd_soc_component_update_bits(component,
  1863. REG_FIELD_VALUE(HPH, HPHL_ENABLE, 0x00));
  1864. snd_soc_component_update_bits(component,
  1865. REG_FIELD_VALUE(HPH, HPHR_ENABLE , 0x00));
  1866. snd_soc_component_update_bits(component,
  1867. REG_FIELD_VALUE(EAR, ENABLE, 0x00));
  1868. break;
  1869. case BOLERO_SLV_EVT_SSR_DOWN:
  1870. wcd939x->dev_up = false;
  1871. if(wcd939x->notify_swr_dmic)
  1872. blocking_notifier_call_chain(&wcd939x->notifier,
  1873. WCD939X_EVT_SSR_DOWN,
  1874. NULL);
  1875. wcd939x->mbhc->wcd_mbhc.deinit_in_progress = true;
  1876. mbhc = &wcd939x->mbhc->wcd_mbhc;
  1877. wcd939x->usbc_hs_status = get_usbc_hs_status(component,
  1878. mbhc->mbhc_cfg);
  1879. wcd939x_mbhc_ssr_down(wcd939x->mbhc, component);
  1880. wcd939x_reset_low(wcd939x->dev);
  1881. break;
  1882. case BOLERO_SLV_EVT_SSR_UP:
  1883. wcd939x_reset(wcd939x->dev);
  1884. /* allow reset to take effect */
  1885. usleep_range(10000, 10010);
  1886. wcd939x_get_logical_addr(wcd939x->tx_swr_dev);
  1887. wcd939x_get_logical_addr(wcd939x->rx_swr_dev);
  1888. wcd939x_init_reg(component);
  1889. regcache_mark_dirty(wcd939x->regmap);
  1890. regcache_sync(wcd939x->regmap);
  1891. /* Initialize MBHC module */
  1892. mbhc = &wcd939x->mbhc->wcd_mbhc;
  1893. ret = wcd939x_mbhc_post_ssr_init(wcd939x->mbhc, component);
  1894. if (ret) {
  1895. dev_err_ratelimited(component->dev, "%s: mbhc initialization failed\n",
  1896. __func__);
  1897. } else {
  1898. wcd939x_mbhc_hs_detect(component, mbhc->mbhc_cfg);
  1899. }
  1900. wcd939x->mbhc->wcd_mbhc.deinit_in_progress = false;
  1901. wcd939x->dev_up = true;
  1902. if(wcd939x->notify_swr_dmic)
  1903. blocking_notifier_call_chain(&wcd939x->notifier,
  1904. WCD939X_EVT_SSR_UP,
  1905. NULL);
  1906. if (wcd939x->usbc_hs_status)
  1907. mdelay(500);
  1908. break;
  1909. case BOLERO_SLV_EVT_CLK_NOTIFY:
  1910. snd_soc_component_update_bits(component,
  1911. WCD939X_TOP_CLK_CFG, 0x06,
  1912. ((val >> 0x10) << 0x01));
  1913. break;
  1914. default:
  1915. dev_dbg(component->dev, "%s: invalid event %d\n", __func__, event);
  1916. break;
  1917. }
  1918. return 0;
  1919. }
  1920. static int __wcd939x_codec_enable_micbias(struct snd_soc_dapm_widget *w,
  1921. int event)
  1922. {
  1923. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  1924. int micb_num;
  1925. dev_dbg(component->dev, "%s: wname: %s, event: %d\n",
  1926. __func__, w->name, event);
  1927. if (strnstr(w->name, "MIC BIAS1", sizeof("MIC BIAS1")))
  1928. micb_num = MIC_BIAS_1;
  1929. else if (strnstr(w->name, "MIC BIAS2", sizeof("MIC BIAS2")))
  1930. micb_num = MIC_BIAS_2;
  1931. else if (strnstr(w->name, "MIC BIAS3", sizeof("MIC BIAS3")))
  1932. micb_num = MIC_BIAS_3;
  1933. else if (strnstr(w->name, "MIC BIAS4", sizeof("MIC BIAS4")))
  1934. micb_num = MIC_BIAS_4;
  1935. else
  1936. return -EINVAL;
  1937. switch (event) {
  1938. case SND_SOC_DAPM_PRE_PMU:
  1939. wcd939x_micbias_control(component, micb_num,
  1940. MICB_ENABLE, true);
  1941. break;
  1942. case SND_SOC_DAPM_POST_PMU:
  1943. /* 1 msec delay as per HW requirement */
  1944. usleep_range(1000, 1100);
  1945. break;
  1946. case SND_SOC_DAPM_POST_PMD:
  1947. wcd939x_micbias_control(component, micb_num,
  1948. MICB_DISABLE, true);
  1949. break;
  1950. };
  1951. return 0;
  1952. }
  1953. static int wcd939x_codec_enable_micbias(struct snd_soc_dapm_widget *w,
  1954. struct snd_kcontrol *kcontrol,
  1955. int event)
  1956. {
  1957. return __wcd939x_codec_enable_micbias(w, event);
  1958. }
  1959. static int __wcd939x_codec_enable_micbias_pullup(struct snd_soc_dapm_widget *w,
  1960. int event)
  1961. {
  1962. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  1963. int micb_num;
  1964. dev_dbg(component->dev, "%s: wname: %s, event: %d\n",
  1965. __func__, w->name, event);
  1966. if (strnstr(w->name, "VA MIC BIAS1", sizeof("VA MIC BIAS1")))
  1967. micb_num = MIC_BIAS_1;
  1968. else if (strnstr(w->name, "VA MIC BIAS2", sizeof("VA MIC BIAS2")))
  1969. micb_num = MIC_BIAS_2;
  1970. else if (strnstr(w->name, "VA MIC BIAS3", sizeof("VA MIC BIAS3")))
  1971. micb_num = MIC_BIAS_3;
  1972. else if (strnstr(w->name, "VA MIC BIAS4", sizeof("VA MIC BIAS4")))
  1973. micb_num = MIC_BIAS_4;
  1974. else
  1975. return -EINVAL;
  1976. switch (event) {
  1977. case SND_SOC_DAPM_PRE_PMU:
  1978. wcd939x_micbias_control(component, micb_num,
  1979. MICB_PULLUP_ENABLE, true);
  1980. break;
  1981. case SND_SOC_DAPM_POST_PMU:
  1982. /* 1 msec delay as per HW requirement */
  1983. usleep_range(1000, 1100);
  1984. break;
  1985. case SND_SOC_DAPM_POST_PMD:
  1986. wcd939x_micbias_control(component, micb_num,
  1987. MICB_PULLUP_DISABLE, true);
  1988. break;
  1989. };
  1990. return 0;
  1991. }
  1992. static int wcd939x_codec_enable_micbias_pullup(struct snd_soc_dapm_widget *w,
  1993. struct snd_kcontrol *kcontrol,
  1994. int event)
  1995. {
  1996. return __wcd939x_codec_enable_micbias_pullup(w, event);
  1997. }
  1998. static int wcd939x_wakeup(void *handle, bool enable)
  1999. {
  2000. struct wcd939x_priv *priv;
  2001. int ret = 0;
  2002. if (!handle) {
  2003. pr_err_ratelimited("%s: NULL handle\n", __func__);
  2004. return -EINVAL;
  2005. }
  2006. priv = (struct wcd939x_priv *)handle;
  2007. if (!priv->tx_swr_dev) {
  2008. pr_err_ratelimited("%s: tx swr dev is NULL\n", __func__);
  2009. return -EINVAL;
  2010. }
  2011. mutex_lock(&priv->wakeup_lock);
  2012. if (enable)
  2013. ret = swr_device_wakeup_vote(priv->tx_swr_dev);
  2014. else
  2015. ret = swr_device_wakeup_unvote(priv->tx_swr_dev);
  2016. mutex_unlock(&priv->wakeup_lock);
  2017. return ret;
  2018. }
  2019. static int wcd939x_codec_force_enable_micbias(struct snd_soc_dapm_widget *w,
  2020. struct snd_kcontrol *kcontrol,
  2021. int event)
  2022. {
  2023. int ret = 0;
  2024. struct snd_soc_component *component =
  2025. snd_soc_dapm_to_component(w->dapm);
  2026. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  2027. switch (event) {
  2028. case SND_SOC_DAPM_PRE_PMU:
  2029. wcd939x_wakeup(wcd939x, true);
  2030. ret = __wcd939x_codec_enable_micbias(w, SND_SOC_DAPM_PRE_PMU);
  2031. wcd939x_wakeup(wcd939x, false);
  2032. break;
  2033. case SND_SOC_DAPM_POST_PMD:
  2034. wcd939x_wakeup(wcd939x, true);
  2035. ret = __wcd939x_codec_enable_micbias(w, SND_SOC_DAPM_POST_PMD);
  2036. wcd939x_wakeup(wcd939x, false);
  2037. break;
  2038. }
  2039. return ret;
  2040. }
  2041. static int wcd939x_enable_micbias(struct wcd939x_priv *wcd939x,
  2042. int micb_num, int req)
  2043. {
  2044. int micb_index = micb_num - 1;
  2045. u16 micb_reg;
  2046. if (NULL == wcd939x) {
  2047. pr_err_ratelimited("%s: wcd939x private data is NULL\n", __func__);
  2048. return -EINVAL;
  2049. }
  2050. switch (micb_num) {
  2051. case MIC_BIAS_1:
  2052. micb_reg = WCD939X_MICB1;
  2053. break;
  2054. case MIC_BIAS_2:
  2055. micb_reg = WCD939X_MICB2;
  2056. break;
  2057. case MIC_BIAS_3:
  2058. micb_reg = WCD939X_MICB3;
  2059. break;
  2060. case MIC_BIAS_4:
  2061. micb_reg = WCD939X_MICB4;
  2062. break;
  2063. default:
  2064. pr_err_ratelimited("%s: Invalid micbias number: %d\n", __func__, micb_num);
  2065. return -EINVAL;
  2066. };
  2067. pr_debug("%s: req: %d micb_num: %d micb_ref: %d pullup_ref: %d\n",
  2068. __func__, req, micb_num, wcd939x->micb_ref[micb_index],
  2069. wcd939x->pullup_ref[micb_index]);
  2070. mutex_lock(&wcd939x->micb_lock);
  2071. switch (req) {
  2072. case MICB_ENABLE:
  2073. wcd939x->micb_ref[micb_index]++;
  2074. if (wcd939x->micb_ref[micb_index] == 1) {
  2075. regmap_update_bits(wcd939x->regmap,
  2076. WCD939X_CDC_DIG_CLK_CTL, 0xE0, 0xE0);
  2077. regmap_update_bits(wcd939x->regmap,
  2078. WCD939X_CDC_ANA_CLK_CTL, 0x10, 0x10);
  2079. regmap_update_bits(wcd939x->regmap,
  2080. WCD939X_CDC_ANA_TX_CLK_CTL, 0x01, 0x01);
  2081. regmap_update_bits(wcd939x->regmap,
  2082. WCD939X_TEST_CTL_2, 0x01, 0x01);
  2083. regmap_update_bits(wcd939x->regmap,
  2084. WCD939X_MICB2_TEST_CTL_2, 0x01, 0x01);
  2085. regmap_update_bits(wcd939x->regmap,
  2086. WCD939X_MICB3_TEST_CTL_2, 0x01, 0x01);
  2087. regmap_update_bits(wcd939x->regmap,
  2088. WCD939X_MICB4_TEST_CTL_2, 0x01, 0x01);
  2089. regmap_update_bits(wcd939x->regmap,
  2090. micb_reg, 0xC0, 0x40);
  2091. regmap_update_bits(wcd939x->regmap, micb_reg, 0x3F, 0x10);
  2092. }
  2093. break;
  2094. case MICB_PULLUP_ENABLE:
  2095. wcd939x->pullup_ref[micb_index]++;
  2096. if ((wcd939x->pullup_ref[micb_index] == 1) &&
  2097. (wcd939x->micb_ref[micb_index] == 0))
  2098. regmap_update_bits(wcd939x->regmap, micb_reg,
  2099. 0xC0, 0x80);
  2100. break;
  2101. case MICB_PULLUP_DISABLE:
  2102. if (wcd939x->pullup_ref[micb_index] > 0)
  2103. wcd939x->pullup_ref[micb_index]--;
  2104. if ((wcd939x->pullup_ref[micb_index] == 0) &&
  2105. (wcd939x->micb_ref[micb_index] == 0))
  2106. regmap_update_bits(wcd939x->regmap, micb_reg,
  2107. 0xC0, 0x00);
  2108. break;
  2109. case MICB_DISABLE:
  2110. if (wcd939x->micb_ref[micb_index] > 0)
  2111. wcd939x->micb_ref[micb_index]--;
  2112. if ((wcd939x->micb_ref[micb_index] == 0) &&
  2113. (wcd939x->pullup_ref[micb_index] > 0))
  2114. regmap_update_bits(wcd939x->regmap, micb_reg,
  2115. 0xC0, 0x80);
  2116. else if ((wcd939x->micb_ref[micb_index] == 0) &&
  2117. (wcd939x->pullup_ref[micb_index] == 0))
  2118. regmap_update_bits(wcd939x->regmap, micb_reg,
  2119. 0xC0, 0x00);
  2120. break;
  2121. };
  2122. mutex_unlock(&wcd939x->micb_lock);
  2123. return 0;
  2124. }
  2125. int wcd939x_codec_force_enable_micbias_v2(struct snd_soc_component *component,
  2126. int event, int micb_num)
  2127. {
  2128. struct wcd939x_priv *wcd939x_priv = NULL;
  2129. int ret = 0;
  2130. int micb_index = micb_num - 1;
  2131. if(NULL == component) {
  2132. pr_err_ratelimited("%s: wcd939x component is NULL\n", __func__);
  2133. return -EINVAL;
  2134. }
  2135. if(event != SND_SOC_DAPM_PRE_PMU && event != SND_SOC_DAPM_POST_PMD) {
  2136. pr_err_ratelimited("%s: invalid event: %d\n", __func__, event);
  2137. return -EINVAL;
  2138. }
  2139. if(micb_num < MIC_BIAS_1 || micb_num > MIC_BIAS_4) {
  2140. pr_err_ratelimited("%s: invalid mic bias num: %d\n", __func__, micb_num);
  2141. return -EINVAL;
  2142. }
  2143. wcd939x_priv = snd_soc_component_get_drvdata(component);
  2144. if (!wcd939x_priv->dev_up) {
  2145. if ((wcd939x_priv->pullup_ref[micb_index] > 0) &&
  2146. (event == SND_SOC_DAPM_POST_PMD)) {
  2147. wcd939x_priv->pullup_ref[micb_index]--;
  2148. ret = -ENODEV;
  2149. goto done;
  2150. }
  2151. }
  2152. switch (event) {
  2153. case SND_SOC_DAPM_PRE_PMU:
  2154. wcd939x_wakeup(wcd939x_priv, true);
  2155. wcd939x_enable_micbias(wcd939x_priv, micb_num, MICB_PULLUP_ENABLE);
  2156. wcd939x_wakeup(wcd939x_priv, false);
  2157. break;
  2158. case SND_SOC_DAPM_POST_PMD:
  2159. wcd939x_wakeup(wcd939x_priv, true);
  2160. wcd939x_enable_micbias(wcd939x_priv, micb_num, MICB_PULLUP_DISABLE);
  2161. wcd939x_wakeup(wcd939x_priv, false);
  2162. break;
  2163. }
  2164. done:
  2165. return ret;
  2166. }
  2167. EXPORT_SYMBOL(wcd939x_codec_force_enable_micbias_v2);
  2168. static inline int wcd939x_tx_path_get(const char *wname,
  2169. unsigned int *path_num)
  2170. {
  2171. int ret = 0;
  2172. char *widget_name = NULL;
  2173. char *w_name = NULL;
  2174. char *path_num_char = NULL;
  2175. char *path_name = NULL;
  2176. widget_name = kstrndup(wname, 9, GFP_KERNEL);
  2177. if (!widget_name)
  2178. return -EINVAL;
  2179. w_name = widget_name;
  2180. path_name = strsep(&widget_name, " ");
  2181. if (!path_name) {
  2182. pr_err_ratelimited("%s: Invalid widget name = %s\n",
  2183. __func__, widget_name);
  2184. ret = -EINVAL;
  2185. goto err;
  2186. }
  2187. path_num_char = strpbrk(path_name, "0123");
  2188. if (!path_num_char) {
  2189. pr_err_ratelimited("%s: tx path index not found\n",
  2190. __func__);
  2191. ret = -EINVAL;
  2192. goto err;
  2193. }
  2194. ret = kstrtouint(path_num_char, 10, path_num);
  2195. if (ret < 0)
  2196. pr_err_ratelimited("%s: Invalid tx path = %s\n",
  2197. __func__, w_name);
  2198. err:
  2199. kfree(w_name);
  2200. return ret;
  2201. }
  2202. static int wcd939x_tx_mode_get(struct snd_kcontrol *kcontrol,
  2203. struct snd_ctl_elem_value *ucontrol)
  2204. {
  2205. struct snd_soc_component *component =
  2206. snd_soc_kcontrol_component(kcontrol);
  2207. struct wcd939x_priv *wcd939x = NULL;
  2208. int ret = 0;
  2209. unsigned int path = 0;
  2210. if (!component)
  2211. return -EINVAL;
  2212. wcd939x = snd_soc_component_get_drvdata(component);
  2213. if (!wcd939x)
  2214. return -EINVAL;
  2215. ret = wcd939x_tx_path_get(kcontrol->id.name, &path);
  2216. if (ret < 0)
  2217. return ret;
  2218. ucontrol->value.integer.value[0] = wcd939x->tx_mode[path];
  2219. return 0;
  2220. }
  2221. static int wcd939x_tx_mode_put(struct snd_kcontrol *kcontrol,
  2222. struct snd_ctl_elem_value *ucontrol)
  2223. {
  2224. struct snd_soc_component *component =
  2225. snd_soc_kcontrol_component(kcontrol);
  2226. struct wcd939x_priv *wcd939x = NULL;
  2227. u32 mode_val;
  2228. unsigned int path = 0;
  2229. int ret = 0;
  2230. if (!component)
  2231. return -EINVAL;
  2232. wcd939x = snd_soc_component_get_drvdata(component);
  2233. if (!wcd939x)
  2234. return -EINVAL;
  2235. ret = wcd939x_tx_path_get(kcontrol->id.name, &path);
  2236. if (ret)
  2237. return ret;
  2238. mode_val = ucontrol->value.enumerated.item[0];
  2239. dev_dbg(component->dev, "%s: mode: %d\n", __func__, mode_val);
  2240. wcd939x->tx_mode[path] = mode_val;
  2241. return 0;
  2242. }
  2243. static int wcd939x_rx_hph_mode_get(struct snd_kcontrol *kcontrol,
  2244. struct snd_ctl_elem_value *ucontrol)
  2245. {
  2246. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  2247. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  2248. ucontrol->value.integer.value[0] = wcd939x->hph_mode;
  2249. return 0;
  2250. }
  2251. static int wcd939x_rx_hph_mode_put(struct snd_kcontrol *kcontrol,
  2252. struct snd_ctl_elem_value *ucontrol)
  2253. {
  2254. struct snd_soc_component *component = snd_soc_kcontrol_component(kcontrol);
  2255. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  2256. u32 mode_val;
  2257. mode_val = ucontrol->value.enumerated.item[0];
  2258. dev_dbg(component->dev, "%s: mode: %d\n", __func__, mode_val);
  2259. if (wcd939x->variant == WCD9390) {
  2260. if (mode_val == CLS_H_HIFI || mode_val == CLS_AB_HIFI) {
  2261. dev_info_ratelimited(component->dev,
  2262. "%s:Invalid HPH Mode, default to CLS_H_ULP\n",
  2263. __func__);
  2264. mode_val = CLS_H_ULP;
  2265. }
  2266. }
  2267. if (mode_val == CLS_H_NORMAL) {
  2268. dev_info_ratelimited(component->dev,
  2269. "%s:Invalid HPH Mode, default to class_AB\n",
  2270. __func__);
  2271. mode_val = CLS_H_ULP;
  2272. }
  2273. wcd939x->hph_mode = mode_val;
  2274. return 0;
  2275. }
  2276. static int wcd939x_ear_pa_gain_get(struct snd_kcontrol *kcontrol,
  2277. struct snd_ctl_elem_value *ucontrol)
  2278. {
  2279. u8 ear_pa_gain = 0;
  2280. struct snd_soc_component *component =
  2281. snd_soc_kcontrol_component(kcontrol);
  2282. ear_pa_gain = snd_soc_component_read(component,
  2283. WCD939X_EAR_COMPANDER_CTL);
  2284. ear_pa_gain = (ear_pa_gain & 0x7C) >> 2;
  2285. ucontrol->value.integer.value[0] = ear_pa_gain;
  2286. dev_dbg(component->dev, "%s: ear_pa_gain = 0x%x\n", __func__,
  2287. ear_pa_gain);
  2288. return 0;
  2289. }
  2290. static int wcd939x_ear_pa_gain_put(struct snd_kcontrol *kcontrol,
  2291. struct snd_ctl_elem_value *ucontrol)
  2292. {
  2293. u8 ear_pa_gain = 0;
  2294. struct snd_soc_component *component =
  2295. snd_soc_kcontrol_component(kcontrol);
  2296. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  2297. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  2298. __func__, ucontrol->value.integer.value[0]);
  2299. ear_pa_gain = ucontrol->value.integer.value[0] << 2;
  2300. if (!wcd939x->comp1_enable) {
  2301. snd_soc_component_update_bits(component,
  2302. WCD939X_EAR_COMPANDER_CTL,
  2303. 0x7C, ear_pa_gain);
  2304. }
  2305. return 0;
  2306. }
  2307. /* wcd939x_codec_get_dev_num - returns swr device number
  2308. * @component: Codec instance
  2309. *
  2310. * Return: swr device number on success or negative error
  2311. * code on failure.
  2312. */
  2313. int wcd939x_codec_get_dev_num(struct snd_soc_component *component)
  2314. {
  2315. struct wcd939x_priv *wcd939x;
  2316. if (!component)
  2317. return -EINVAL;
  2318. wcd939x = snd_soc_component_get_drvdata(component);
  2319. if (!wcd939x || !wcd939x->rx_swr_dev) {
  2320. pr_err_ratelimited("%s: wcd939x component is NULL\n", __func__);
  2321. return -EINVAL;
  2322. }
  2323. return wcd939x->rx_swr_dev->dev_num;
  2324. }
  2325. EXPORT_SYMBOL(wcd939x_codec_get_dev_num);
  2326. static int wcd939x_get_compander(struct snd_kcontrol *kcontrol,
  2327. struct snd_ctl_elem_value *ucontrol)
  2328. {
  2329. struct snd_soc_component *component =
  2330. snd_soc_kcontrol_component(kcontrol);
  2331. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  2332. bool hphr;
  2333. struct soc_multi_mixer_control *mc;
  2334. mc = (struct soc_multi_mixer_control *)(kcontrol->private_value);
  2335. hphr = mc->shift;
  2336. ucontrol->value.integer.value[0] = hphr ? wcd939x->comp2_enable :
  2337. wcd939x->comp1_enable;
  2338. return 0;
  2339. }
  2340. static int wcd939x_set_compander(struct snd_kcontrol *kcontrol,
  2341. struct snd_ctl_elem_value *ucontrol)
  2342. {
  2343. struct snd_soc_component *component =
  2344. snd_soc_kcontrol_component(kcontrol);
  2345. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  2346. int value = ucontrol->value.integer.value[0];
  2347. bool hphr;
  2348. struct soc_multi_mixer_control *mc;
  2349. mc = (struct soc_multi_mixer_control *)(kcontrol->private_value);
  2350. hphr = mc->shift;
  2351. if (hphr)
  2352. wcd939x->comp2_enable = value;
  2353. else
  2354. wcd939x->comp1_enable = value;
  2355. return 0;
  2356. }
  2357. static int wcd939x_codec_enable_vdd_buck(struct snd_soc_dapm_widget *w,
  2358. struct snd_kcontrol *kcontrol,
  2359. int event)
  2360. {
  2361. struct snd_soc_component *component =
  2362. snd_soc_dapm_to_component(w->dapm);
  2363. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  2364. struct wcd939x_pdata *pdata = NULL;
  2365. int ret = 0;
  2366. pdata = dev_get_platdata(wcd939x->dev);
  2367. if (!pdata) {
  2368. dev_err_ratelimited(component->dev, "%s: pdata is NULL\n", __func__);
  2369. return -EINVAL;
  2370. }
  2371. if (!msm_cdc_is_ondemand_supply(wcd939x->dev,
  2372. wcd939x->supplies,
  2373. pdata->regulator,
  2374. pdata->num_supplies,
  2375. "cdc-vdd-buck"))
  2376. return 0;
  2377. dev_dbg(component->dev, "%s wname: %s event: %d\n", __func__,
  2378. w->name, event);
  2379. switch (event) {
  2380. case SND_SOC_DAPM_PRE_PMU:
  2381. if (test_bit(ALLOW_BUCK_DISABLE, &wcd939x->status_mask)) {
  2382. dev_dbg(component->dev,
  2383. "%s: buck already in enabled state\n",
  2384. __func__);
  2385. clear_bit(ALLOW_BUCK_DISABLE, &wcd939x->status_mask);
  2386. return 0;
  2387. }
  2388. ret = msm_cdc_enable_ondemand_supply(wcd939x->dev,
  2389. wcd939x->supplies,
  2390. pdata->regulator,
  2391. pdata->num_supplies,
  2392. "cdc-vdd-buck");
  2393. if (ret == -EINVAL) {
  2394. dev_err_ratelimited(component->dev, "%s: vdd buck is not enabled\n",
  2395. __func__);
  2396. return ret;
  2397. }
  2398. clear_bit(ALLOW_BUCK_DISABLE, &wcd939x->status_mask);
  2399. /*
  2400. * 200us sleep is required after LDO is enabled as per
  2401. * HW requirement
  2402. */
  2403. usleep_range(200, 250);
  2404. break;
  2405. case SND_SOC_DAPM_POST_PMD:
  2406. set_bit(ALLOW_BUCK_DISABLE, &wcd939x->status_mask);
  2407. break;
  2408. }
  2409. return 0;
  2410. }
  2411. static int wcd939x_ldoh_get(struct snd_kcontrol *kcontrol,
  2412. struct snd_ctl_elem_value *ucontrol)
  2413. {
  2414. struct snd_soc_component *component =
  2415. snd_soc_kcontrol_component(kcontrol);
  2416. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  2417. ucontrol->value.integer.value[0] = wcd939x->ldoh;
  2418. return 0;
  2419. }
  2420. static int wcd939x_ldoh_put(struct snd_kcontrol *kcontrol,
  2421. struct snd_ctl_elem_value *ucontrol)
  2422. {
  2423. struct snd_soc_component *component =
  2424. snd_soc_kcontrol_component(kcontrol);
  2425. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  2426. wcd939x->ldoh = ucontrol->value.integer.value[0];
  2427. return 0;
  2428. }
  2429. const char * const tx_master_ch_text[] = {
  2430. "ZERO", "SWRM_PCM_OUT", "SWRM_TX1_CH1", "SWRM_TX1_CH2", "SWRM_TX1_CH3",
  2431. "SWRM_TX1_CH4", "SWRM_TX2_CH1", "SWRM_TX2_CH2", "SWRM_TX2_CH3",
  2432. "SWRM_TX2_CH4", "SWRM_TX3_CH1", "SWRM_TX3_CH2", "SWRM_TX3_CH3",
  2433. "SWRM_TX3_CH4", "SWRM_PCM_IN",
  2434. };
  2435. const struct soc_enum tx_master_ch_enum =
  2436. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tx_master_ch_text),
  2437. tx_master_ch_text);
  2438. static void wcd939x_tx_get_slave_ch_type_idx(const char *wname, int *ch_idx)
  2439. {
  2440. u8 ch_type = 0;
  2441. if (strnstr(wname, "ADC1", sizeof("ADC1")))
  2442. ch_type = ADC1;
  2443. else if (strnstr(wname, "ADC2", sizeof("ADC2")))
  2444. ch_type = ADC2;
  2445. else if (strnstr(wname, "ADC3", sizeof("ADC3")))
  2446. ch_type = ADC3;
  2447. else if (strnstr(wname, "ADC4", sizeof("ADC4")))
  2448. ch_type = ADC4;
  2449. else if (strnstr(wname, "DMIC0", sizeof("DMIC0")))
  2450. ch_type = DMIC0;
  2451. else if (strnstr(wname, "DMIC1", sizeof("DMIC1")))
  2452. ch_type = DMIC1;
  2453. else if (strnstr(wname, "MBHC", sizeof("MBHC")))
  2454. ch_type = MBHC;
  2455. else if (strnstr(wname, "DMIC2", sizeof("DMIC2")))
  2456. ch_type = DMIC2;
  2457. else if (strnstr(wname, "DMIC3", sizeof("DMIC3")))
  2458. ch_type = DMIC3;
  2459. else if (strnstr(wname, "DMIC4", sizeof("DMIC4")))
  2460. ch_type = DMIC4;
  2461. else if (strnstr(wname, "DMIC5", sizeof("DMIC5")))
  2462. ch_type = DMIC5;
  2463. else if (strnstr(wname, "DMIC6", sizeof("DMIC6")))
  2464. ch_type = DMIC6;
  2465. else if (strnstr(wname, "DMIC7", sizeof("DMIC7")))
  2466. ch_type = DMIC7;
  2467. else
  2468. pr_err_ratelimited("%s: port name: %s is not listed\n", __func__, wname);
  2469. if (ch_type)
  2470. *ch_idx = wcd939x_slave_get_slave_ch_val(ch_type);
  2471. else
  2472. *ch_idx = -EINVAL;
  2473. }
  2474. static int wcd939x_tx_master_ch_get(struct snd_kcontrol *kcontrol,
  2475. struct snd_ctl_elem_value *ucontrol)
  2476. {
  2477. struct snd_soc_component *component =
  2478. snd_soc_kcontrol_component(kcontrol);
  2479. struct wcd939x_priv *wcd939x = NULL;
  2480. int slave_ch_idx = -EINVAL;
  2481. if (component == NULL)
  2482. return -EINVAL;
  2483. wcd939x = snd_soc_component_get_drvdata(component);
  2484. if (wcd939x == NULL)
  2485. return -EINVAL;
  2486. wcd939x_tx_get_slave_ch_type_idx(kcontrol->id.name, &slave_ch_idx);
  2487. if (slave_ch_idx < 0 || slave_ch_idx >= WCD939X_MAX_SLAVE_CH_TYPES)
  2488. return -EINVAL;
  2489. ucontrol->value.integer.value[0] = wcd939x_slave_get_master_ch_val(
  2490. wcd939x->tx_master_ch_map[slave_ch_idx]);
  2491. return 0;
  2492. }
  2493. static int wcd939x_tx_master_ch_put(struct snd_kcontrol *kcontrol,
  2494. struct snd_ctl_elem_value *ucontrol)
  2495. {
  2496. struct snd_soc_component *component =
  2497. snd_soc_kcontrol_component(kcontrol);
  2498. struct wcd939x_priv *wcd939x = NULL;
  2499. int slave_ch_idx = -EINVAL, idx = 0;
  2500. if (component == NULL)
  2501. return -EINVAL;
  2502. wcd939x = snd_soc_component_get_drvdata(component);
  2503. if (wcd939x == NULL)
  2504. return -EINVAL;
  2505. wcd939x_tx_get_slave_ch_type_idx(kcontrol->id.name, &slave_ch_idx);
  2506. if (slave_ch_idx < 0 || slave_ch_idx >= WCD939X_MAX_SLAVE_CH_TYPES)
  2507. return -EINVAL;
  2508. dev_dbg(component->dev, "%s: slave_ch_idx: %d", __func__, slave_ch_idx);
  2509. dev_dbg(component->dev, "%s: ucontrol->value.enumerated.item[0] = %ld\n",
  2510. __func__, ucontrol->value.enumerated.item[0]);
  2511. idx = ucontrol->value.enumerated.item[0];
  2512. if (idx < 0 || idx >= ARRAY_SIZE(swr_master_ch_map))
  2513. return -EINVAL;
  2514. wcd939x->tx_master_ch_map[slave_ch_idx] = wcd939x_slave_get_master_ch(idx);
  2515. return 0;
  2516. }
  2517. static int wcd939x_bcs_get(struct snd_kcontrol *kcontrol,
  2518. struct snd_ctl_elem_value *ucontrol)
  2519. {
  2520. struct snd_soc_component *component =
  2521. snd_soc_kcontrol_component(kcontrol);
  2522. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  2523. ucontrol->value.integer.value[0] = wcd939x->bcs_dis;
  2524. return 0;
  2525. }
  2526. static int wcd939x_bcs_put(struct snd_kcontrol *kcontrol,
  2527. struct snd_ctl_elem_value *ucontrol)
  2528. {
  2529. struct snd_soc_component *component =
  2530. snd_soc_kcontrol_component(kcontrol);
  2531. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  2532. wcd939x->bcs_dis = ucontrol->value.integer.value[0];
  2533. return 0;
  2534. }
  2535. static const char * const tx_mode_mux_text_wcd9390[] = {
  2536. "ADC_INVALID", "ADC_HIFI", "ADC_LO_HIF", "ADC_NORMAL", "ADC_LP",
  2537. };
  2538. static const struct soc_enum tx_mode_mux_enum_wcd9390 =
  2539. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tx_mode_mux_text_wcd9390),
  2540. tx_mode_mux_text_wcd9390);
  2541. static const char * const tx_mode_mux_text[] = {
  2542. "ADC_INVALID", "ADC_HIFI", "ADC_LO_HIF", "ADC_NORMAL", "ADC_LP",
  2543. "ADC_ULP1", "ADC_ULP2",
  2544. };
  2545. static const struct soc_enum tx_mode_mux_enum =
  2546. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tx_mode_mux_text),
  2547. tx_mode_mux_text);
  2548. static const char * const rx_hph_mode_mux_text_wcd9390[] = {
  2549. "CLS_H_INVALID", "CLS_H_INVALID_1", "CLS_H_LP", "CLS_AB",
  2550. "CLS_H_LOHIFI", "CLS_H_ULP", "CLS_H_INVALID_2", "CLS_AB_LP",
  2551. "CLS_AB_LOHIFI",
  2552. };
  2553. static const char * const wcd939x_ear_pa_gain_text[] = {
  2554. "G_6_DB", "G_4P5_DB", "G_3_DB", "G_1P5_DB", "G_0_DB",
  2555. "G_M1P5_DB", "G_M3_DB", "G_M4P5_DB",
  2556. "G_M6_DB", "G_7P5_DB", "G_M9_DB",
  2557. "G_M10P5_DB", "G_M12_DB", "G_M13P5_DB",
  2558. "G_M15_DB", "G_M16P5_DB", "G_M18_DB",
  2559. };
  2560. static const struct soc_enum rx_hph_mode_mux_enum_wcd9390 =
  2561. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_hph_mode_mux_text_wcd9390),
  2562. rx_hph_mode_mux_text_wcd9390);
  2563. static SOC_ENUM_SINGLE_EXT_DECL(wcd939x_ear_pa_gain_enum,
  2564. wcd939x_ear_pa_gain_text);
  2565. static const char * const rx_hph_mode_mux_text[] = {
  2566. "CLS_H_INVALID", "CLS_H_HIFI", "CLS_H_LP", "CLS_AB", "CLS_H_LOHIFI",
  2567. "CLS_H_ULP", "CLS_AB_HIFI", "CLS_AB_LP", "CLS_AB_LOHIFI",
  2568. };
  2569. static const struct soc_enum rx_hph_mode_mux_enum =
  2570. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_hph_mode_mux_text),
  2571. rx_hph_mode_mux_text);
  2572. static const struct snd_kcontrol_new wcd9390_snd_controls[] = {
  2573. SOC_ENUM_EXT("EAR PA GAIN", wcd939x_ear_pa_gain_enum,
  2574. wcd939x_ear_pa_gain_get, wcd939x_ear_pa_gain_put),
  2575. SOC_ENUM_EXT("RX HPH Mode", rx_hph_mode_mux_enum_wcd9390,
  2576. wcd939x_rx_hph_mode_get, wcd939x_rx_hph_mode_put),
  2577. SOC_ENUM_EXT("TX0 MODE", tx_mode_mux_enum_wcd9390,
  2578. wcd939x_tx_mode_get, wcd939x_tx_mode_put),
  2579. SOC_ENUM_EXT("TX1 MODE", tx_mode_mux_enum_wcd9390,
  2580. wcd939x_tx_mode_get, wcd939x_tx_mode_put),
  2581. SOC_ENUM_EXT("TX2 MODE", tx_mode_mux_enum_wcd9390,
  2582. wcd939x_tx_mode_get, wcd939x_tx_mode_put),
  2583. SOC_ENUM_EXT("TX3 MODE", tx_mode_mux_enum_wcd9390,
  2584. wcd939x_tx_mode_get, wcd939x_tx_mode_put),
  2585. };
  2586. static const struct snd_kcontrol_new wcd9395_snd_controls[] = {
  2587. SOC_ENUM_EXT("RX HPH Mode", rx_hph_mode_mux_enum,
  2588. wcd939x_rx_hph_mode_get, wcd939x_rx_hph_mode_put),
  2589. SOC_ENUM_EXT("TX0 MODE", tx_mode_mux_enum,
  2590. wcd939x_tx_mode_get, wcd939x_tx_mode_put),
  2591. SOC_ENUM_EXT("TX1 MODE", tx_mode_mux_enum,
  2592. wcd939x_tx_mode_get, wcd939x_tx_mode_put),
  2593. SOC_ENUM_EXT("TX2 MODE", tx_mode_mux_enum,
  2594. wcd939x_tx_mode_get, wcd939x_tx_mode_put),
  2595. SOC_ENUM_EXT("TX3 MODE", tx_mode_mux_enum,
  2596. wcd939x_tx_mode_get, wcd939x_tx_mode_put),
  2597. };
  2598. static const struct snd_kcontrol_new wcd939x_snd_controls[] = {
  2599. SOC_SINGLE_EXT("HPHL_COMP Switch", SND_SOC_NOPM, 0, 1, 0,
  2600. wcd939x_get_compander, wcd939x_set_compander),
  2601. SOC_SINGLE_EXT("HPHR_COMP Switch", SND_SOC_NOPM, 1, 1, 0,
  2602. wcd939x_get_compander, wcd939x_set_compander),
  2603. SOC_SINGLE_EXT("LDOH Enable", SND_SOC_NOPM, 0, 1, 0,
  2604. wcd939x_ldoh_get, wcd939x_ldoh_put),
  2605. SOC_SINGLE_EXT("ADC2_BCS Disable", SND_SOC_NOPM, 0, 1, 0,
  2606. wcd939x_bcs_get, wcd939x_bcs_put),
  2607. SOC_SINGLE_TLV("HPHL Volume", WCD939X_L_EN, 0, 20, 1, line_gain),
  2608. SOC_SINGLE_TLV("HPHR Volume", WCD939X_R_EN, 0, 20, 1, line_gain),
  2609. SOC_SINGLE_TLV("ADC1 Volume", WCD939X_TX_CH1, 0, 20, 0,
  2610. analog_gain),
  2611. SOC_SINGLE_TLV("ADC2 Volume", WCD939X_TX_CH2, 0, 20, 0,
  2612. analog_gain),
  2613. SOC_SINGLE_TLV("ADC3 Volume", WCD939X_TX_CH3, 0, 20, 0,
  2614. analog_gain),
  2615. SOC_SINGLE_TLV("ADC4 Volume", WCD939X_TX_CH4, 0, 20, 0,
  2616. analog_gain),
  2617. SOC_ENUM_EXT("ADC1 ChMap", tx_master_ch_enum,
  2618. wcd939x_tx_master_ch_get, wcd939x_tx_master_ch_put),
  2619. SOC_ENUM_EXT("ADC2 ChMap", tx_master_ch_enum,
  2620. wcd939x_tx_master_ch_get, wcd939x_tx_master_ch_put),
  2621. SOC_ENUM_EXT("ADC3 ChMap", tx_master_ch_enum,
  2622. wcd939x_tx_master_ch_get, wcd939x_tx_master_ch_put),
  2623. SOC_ENUM_EXT("ADC4 ChMap", tx_master_ch_enum,
  2624. wcd939x_tx_master_ch_get, wcd939x_tx_master_ch_put),
  2625. SOC_ENUM_EXT("DMIC0 ChMap", tx_master_ch_enum,
  2626. wcd939x_tx_master_ch_get, wcd939x_tx_master_ch_put),
  2627. SOC_ENUM_EXT("DMIC1 ChMap", tx_master_ch_enum,
  2628. wcd939x_tx_master_ch_get, wcd939x_tx_master_ch_put),
  2629. SOC_ENUM_EXT("MBHC ChMap", tx_master_ch_enum,
  2630. wcd939x_tx_master_ch_get, wcd939x_tx_master_ch_put),
  2631. SOC_ENUM_EXT("DMIC2 ChMap", tx_master_ch_enum,
  2632. wcd939x_tx_master_ch_get, wcd939x_tx_master_ch_put),
  2633. SOC_ENUM_EXT("DMIC3 ChMap", tx_master_ch_enum,
  2634. wcd939x_tx_master_ch_get, wcd939x_tx_master_ch_put),
  2635. SOC_ENUM_EXT("DMIC4 ChMap", tx_master_ch_enum,
  2636. wcd939x_tx_master_ch_get, wcd939x_tx_master_ch_put),
  2637. SOC_ENUM_EXT("DMIC5 ChMap", tx_master_ch_enum,
  2638. wcd939x_tx_master_ch_get, wcd939x_tx_master_ch_put),
  2639. SOC_ENUM_EXT("DMIC6 ChMap", tx_master_ch_enum,
  2640. wcd939x_tx_master_ch_get, wcd939x_tx_master_ch_put),
  2641. SOC_ENUM_EXT("DMIC7 ChMap", tx_master_ch_enum,
  2642. wcd939x_tx_master_ch_get, wcd939x_tx_master_ch_put),
  2643. };
  2644. static const struct snd_kcontrol_new adc1_switch[] = {
  2645. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2646. };
  2647. static const struct snd_kcontrol_new adc2_switch[] = {
  2648. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2649. };
  2650. static const struct snd_kcontrol_new adc3_switch[] = {
  2651. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2652. };
  2653. static const struct snd_kcontrol_new adc4_switch[] = {
  2654. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2655. };
  2656. static const struct snd_kcontrol_new amic1_switch[] = {
  2657. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2658. };
  2659. static const struct snd_kcontrol_new amic2_switch[] = {
  2660. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2661. };
  2662. static const struct snd_kcontrol_new amic3_switch[] = {
  2663. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2664. };
  2665. static const struct snd_kcontrol_new amic4_switch[] = {
  2666. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2667. };
  2668. static const struct snd_kcontrol_new amic5_switch[] = {
  2669. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2670. };
  2671. static const struct snd_kcontrol_new va_amic1_switch[] = {
  2672. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2673. };
  2674. static const struct snd_kcontrol_new va_amic2_switch[] = {
  2675. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2676. };
  2677. static const struct snd_kcontrol_new va_amic3_switch[] = {
  2678. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2679. };
  2680. static const struct snd_kcontrol_new va_amic4_switch[] = {
  2681. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2682. };
  2683. static const struct snd_kcontrol_new va_amic5_switch[] = {
  2684. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2685. };
  2686. static const struct snd_kcontrol_new dmic1_switch[] = {
  2687. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2688. };
  2689. static const struct snd_kcontrol_new dmic2_switch[] = {
  2690. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2691. };
  2692. static const struct snd_kcontrol_new dmic3_switch[] = {
  2693. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2694. };
  2695. static const struct snd_kcontrol_new dmic4_switch[] = {
  2696. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2697. };
  2698. static const struct snd_kcontrol_new dmic5_switch[] = {
  2699. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2700. };
  2701. static const struct snd_kcontrol_new dmic6_switch[] = {
  2702. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2703. };
  2704. static const struct snd_kcontrol_new dmic7_switch[] = {
  2705. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2706. };
  2707. static const struct snd_kcontrol_new dmic8_switch[] = {
  2708. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2709. };
  2710. static const struct snd_kcontrol_new ear_rdac_switch[] = {
  2711. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2712. };
  2713. static const struct snd_kcontrol_new hphl_rdac_switch[] = {
  2714. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2715. };
  2716. static const struct snd_kcontrol_new hphr_rdac_switch[] = {
  2717. SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 1, 0)
  2718. };
  2719. static const char * const adc1_mux_text[] = {
  2720. "CH1_AMIC_DISABLE", "CH1_AMIC1", "CH1_AMIC2", "CH1_AMIC3", "CH1_AMIC4", "CH1_AMIC5"
  2721. };
  2722. static const struct soc_enum adc1_enum =
  2723. SOC_ENUM_SINGLE(WCD939X_TX_CH12_MUX, WCD939X_TX_CH12_MUX_CH1_SEL_SHIFT,
  2724. ARRAY_SIZE(adc1_mux_text), adc1_mux_text);
  2725. static const struct snd_kcontrol_new tx_adc1_mux =
  2726. SOC_DAPM_ENUM("ADC1 MUX Mux", adc1_enum);
  2727. static const char * const adc2_mux_text[] = {
  2728. "CH2_AMIC_DISABLE", "CH2_AMIC1", "CH2_AMIC2", "CH2_AMIC3", "CH2_AMIC4", "CH2_AMIC5"
  2729. };
  2730. static const struct soc_enum adc2_enum =
  2731. SOC_ENUM_SINGLE(WCD939X_TX_CH12_MUX, WCD939X_TX_CH12_MUX_CH2_SEL_SHIFT,
  2732. ARRAY_SIZE(adc2_mux_text), adc2_mux_text);
  2733. static const struct snd_kcontrol_new tx_adc2_mux =
  2734. SOC_DAPM_ENUM("ADC2 MUX Mux", adc2_enum);
  2735. static const char * const adc3_mux_text[] = {
  2736. "CH3_AMIC_DISABLE", "CH3_AMIC1", "CH3_AMIC3", "CH3_AMIC4", "CH3_AMIC5"
  2737. };
  2738. static const struct soc_enum adc3_enum =
  2739. SOC_ENUM_SINGLE(WCD939X_TX_CH34_MUX, WCD939X_TX_CH34_MUX_CH3_SEL_SHIFT,
  2740. ARRAY_SIZE(adc3_mux_text), adc3_mux_text);
  2741. static const struct snd_kcontrol_new tx_adc3_mux =
  2742. SOC_DAPM_ENUM("ADC3 MUX Mux", adc3_enum);
  2743. static const char * const adc4_mux_text[] = {
  2744. "CH4_AMIC_DISABLE", "CH4_AMIC1", "CH4_AMIC3", "CH4_AMIC4", "CH4_AMIC5"
  2745. };
  2746. static const struct soc_enum adc4_enum =
  2747. SOC_ENUM_SINGLE(WCD939X_TX_CH34_MUX, WCD939X_TX_CH34_MUX_CH4_SEL_SHIFT,
  2748. ARRAY_SIZE(adc4_mux_text), adc4_mux_text);
  2749. static const struct snd_kcontrol_new tx_adc4_mux =
  2750. SOC_DAPM_ENUM("ADC4 MUX Mux", adc4_enum);
  2751. static const char * const rdac3_mux_text[] = {
  2752. "RX1", "RX3"
  2753. };
  2754. static const struct soc_enum rdac3_enum =
  2755. SOC_ENUM_SINGLE(WCD939X_CDC_EAR_PATH_CTL, 0,
  2756. ARRAY_SIZE(rdac3_mux_text), rdac3_mux_text);
  2757. static const struct snd_kcontrol_new rx_rdac3_mux =
  2758. SOC_DAPM_ENUM("RDAC3_MUX Mux", rdac3_enum);
  2759. static const struct snd_soc_dapm_widget wcd939x_dapm_widgets[] = {
  2760. /*input widgets*/
  2761. SND_SOC_DAPM_INPUT("AMIC1"),
  2762. SND_SOC_DAPM_INPUT("AMIC2"),
  2763. SND_SOC_DAPM_INPUT("AMIC3"),
  2764. SND_SOC_DAPM_INPUT("AMIC4"),
  2765. SND_SOC_DAPM_INPUT("AMIC5"),
  2766. SND_SOC_DAPM_INPUT("VA AMIC1"),
  2767. SND_SOC_DAPM_INPUT("VA AMIC2"),
  2768. SND_SOC_DAPM_INPUT("VA AMIC3"),
  2769. SND_SOC_DAPM_INPUT("VA AMIC4"),
  2770. SND_SOC_DAPM_INPUT("VA AMIC5"),
  2771. SND_SOC_DAPM_INPUT("IN1_HPHL"),
  2772. SND_SOC_DAPM_INPUT("IN2_HPHR"),
  2773. SND_SOC_DAPM_INPUT("IN3_EAR"),
  2774. /*
  2775. * These dummy widgets are null connected to WCD939x dapm input and
  2776. * output widgets which are not actual path endpoints. This ensures
  2777. * dapm doesnt set these dapm input and output widgets as endpoints.
  2778. */
  2779. SND_SOC_DAPM_INPUT("WCD_TX_DUMMY"),
  2780. SND_SOC_DAPM_OUTPUT("WCD_RX_DUMMY"),
  2781. /*tx widgets*/
  2782. SND_SOC_DAPM_ADC_E("ADC1", NULL, SND_SOC_NOPM, 0, 0,
  2783. wcd939x_codec_enable_adc,
  2784. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2785. SND_SOC_DAPM_ADC_E("ADC2", NULL, SND_SOC_NOPM, 1, 0,
  2786. wcd939x_codec_enable_adc,
  2787. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2788. SND_SOC_DAPM_ADC_E("ADC3", NULL, SND_SOC_NOPM, 2, 0,
  2789. wcd939x_codec_enable_adc,
  2790. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2791. SND_SOC_DAPM_ADC_E("ADC4", NULL, SND_SOC_NOPM, 3, 0,
  2792. wcd939x_codec_enable_adc,
  2793. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2794. SND_SOC_DAPM_ADC_E("DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  2795. wcd939x_codec_enable_dmic,
  2796. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2797. SND_SOC_DAPM_ADC_E("DMIC2", NULL, SND_SOC_NOPM, 1, 0,
  2798. wcd939x_codec_enable_dmic,
  2799. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2800. SND_SOC_DAPM_ADC_E("DMIC3", NULL, SND_SOC_NOPM, 2, 0,
  2801. wcd939x_codec_enable_dmic,
  2802. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2803. SND_SOC_DAPM_ADC_E("DMIC4", NULL, SND_SOC_NOPM, 3, 0,
  2804. wcd939x_codec_enable_dmic,
  2805. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2806. SND_SOC_DAPM_ADC_E("DMIC5", NULL, SND_SOC_NOPM, 4, 0,
  2807. wcd939x_codec_enable_dmic,
  2808. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2809. SND_SOC_DAPM_ADC_E("DMIC6", NULL, SND_SOC_NOPM, 5, 0,
  2810. wcd939x_codec_enable_dmic,
  2811. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2812. SND_SOC_DAPM_ADC_E("DMIC7", NULL, SND_SOC_NOPM, 6, 0,
  2813. wcd939x_codec_enable_dmic,
  2814. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2815. SND_SOC_DAPM_ADC_E("DMIC8", NULL, SND_SOC_NOPM, 7, 0,
  2816. wcd939x_codec_enable_dmic,
  2817. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2818. SND_SOC_DAPM_MIXER_E("ADC1 REQ", SND_SOC_NOPM, 0, 0,
  2819. NULL, 0, wcd939x_enable_req,
  2820. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2821. SND_SOC_DAPM_MIXER_E("ADC2 REQ", SND_SOC_NOPM, 1, 0,
  2822. NULL, 0, wcd939x_enable_req,
  2823. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2824. SND_SOC_DAPM_MIXER_E("ADC3 REQ", SND_SOC_NOPM, 2, 0,
  2825. NULL, 0, wcd939x_enable_req,
  2826. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2827. SND_SOC_DAPM_MIXER_E("ADC4 REQ", SND_SOC_NOPM, 3, 0,
  2828. NULL, 0, wcd939x_enable_req,
  2829. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2830. SND_SOC_DAPM_MIXER_E("AMIC1_MIXER", SND_SOC_NOPM, 0, 0,
  2831. amic1_switch, ARRAY_SIZE(amic1_switch), NULL,
  2832. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2833. SND_SOC_DAPM_MIXER_E("AMIC2_MIXER", SND_SOC_NOPM, 0, 0,
  2834. amic2_switch, ARRAY_SIZE(amic2_switch), NULL,
  2835. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2836. SND_SOC_DAPM_MIXER_E("AMIC3_MIXER", SND_SOC_NOPM, 0, 0,
  2837. amic3_switch, ARRAY_SIZE(amic3_switch), NULL,
  2838. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2839. SND_SOC_DAPM_MIXER_E("AMIC4_MIXER", SND_SOC_NOPM, 0, 0,
  2840. amic4_switch, ARRAY_SIZE(amic4_switch), NULL,
  2841. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2842. SND_SOC_DAPM_MIXER_E("AMIC5_MIXER", SND_SOC_NOPM, 0, 0,
  2843. amic5_switch, ARRAY_SIZE(amic5_switch), NULL,
  2844. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2845. SND_SOC_DAPM_MIXER_E("VA_AMIC1_MIXER", SND_SOC_NOPM, 0, 0,
  2846. va_amic1_switch, ARRAY_SIZE(va_amic1_switch), NULL,
  2847. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2848. SND_SOC_DAPM_MIXER_E("VA_AMIC2_MIXER", SND_SOC_NOPM, 0, 0,
  2849. va_amic2_switch, ARRAY_SIZE(va_amic2_switch), NULL,
  2850. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2851. SND_SOC_DAPM_MIXER_E("VA_AMIC3_MIXER", SND_SOC_NOPM, 0, 0,
  2852. va_amic3_switch, ARRAY_SIZE(va_amic3_switch), NULL,
  2853. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2854. SND_SOC_DAPM_MIXER_E("VA_AMIC4_MIXER", SND_SOC_NOPM, 0, 0,
  2855. va_amic4_switch, ARRAY_SIZE(va_amic4_switch), NULL,
  2856. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2857. SND_SOC_DAPM_MIXER_E("VA_AMIC5_MIXER", SND_SOC_NOPM, 0, 0,
  2858. va_amic5_switch, ARRAY_SIZE(va_amic5_switch), NULL,
  2859. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2860. SND_SOC_DAPM_MUX("ADC1 MUX", SND_SOC_NOPM, 0, 0,
  2861. &tx_adc1_mux),
  2862. SND_SOC_DAPM_MUX("ADC2 MUX", SND_SOC_NOPM, 0, 0,
  2863. &tx_adc2_mux),
  2864. SND_SOC_DAPM_MUX("ADC3 MUX", SND_SOC_NOPM, 0, 0,
  2865. &tx_adc3_mux),
  2866. SND_SOC_DAPM_MUX("ADC4 MUX", SND_SOC_NOPM, 0, 0,
  2867. &tx_adc4_mux),
  2868. /*tx mixers*/
  2869. SND_SOC_DAPM_MIXER_E("ADC1_MIXER", SND_SOC_NOPM, ADC1, 0,
  2870. adc1_switch, ARRAY_SIZE(adc1_switch),
  2871. wcd939x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  2872. SND_SOC_DAPM_POST_PMD),
  2873. SND_SOC_DAPM_MIXER_E("ADC2_MIXER", SND_SOC_NOPM, ADC2, 0,
  2874. adc2_switch, ARRAY_SIZE(adc2_switch),
  2875. wcd939x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  2876. SND_SOC_DAPM_POST_PMD),
  2877. SND_SOC_DAPM_MIXER_E("ADC3_MIXER", SND_SOC_NOPM, ADC3, 0, adc3_switch,
  2878. ARRAY_SIZE(adc3_switch), wcd939x_tx_swr_ctrl,
  2879. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2880. SND_SOC_DAPM_MIXER_E("ADC4_MIXER", SND_SOC_NOPM, ADC4, 0, adc4_switch,
  2881. ARRAY_SIZE(adc4_switch), wcd939x_tx_swr_ctrl,
  2882. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2883. SND_SOC_DAPM_MIXER_E("DMIC1_MIXER", SND_SOC_NOPM, DMIC1,
  2884. 0, dmic1_switch, ARRAY_SIZE(dmic1_switch),
  2885. wcd939x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  2886. SND_SOC_DAPM_POST_PMD),
  2887. SND_SOC_DAPM_MIXER_E("DMIC2_MIXER", SND_SOC_NOPM, DMIC2,
  2888. 0, dmic2_switch, ARRAY_SIZE(dmic2_switch),
  2889. wcd939x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  2890. SND_SOC_DAPM_POST_PMD),
  2891. SND_SOC_DAPM_MIXER_E("DMIC3_MIXER", SND_SOC_NOPM, DMIC3,
  2892. 0, dmic3_switch, ARRAY_SIZE(dmic3_switch),
  2893. wcd939x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  2894. SND_SOC_DAPM_POST_PMD),
  2895. SND_SOC_DAPM_MIXER_E("DMIC4_MIXER", SND_SOC_NOPM, DMIC4,
  2896. 0, dmic4_switch, ARRAY_SIZE(dmic4_switch),
  2897. wcd939x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  2898. SND_SOC_DAPM_POST_PMD),
  2899. SND_SOC_DAPM_MIXER_E("DMIC5_MIXER", SND_SOC_NOPM, DMIC5,
  2900. 0, dmic5_switch, ARRAY_SIZE(dmic5_switch),
  2901. wcd939x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  2902. SND_SOC_DAPM_POST_PMD),
  2903. SND_SOC_DAPM_MIXER_E("DMIC6_MIXER", SND_SOC_NOPM, DMIC6,
  2904. 0, dmic6_switch, ARRAY_SIZE(dmic6_switch),
  2905. wcd939x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  2906. SND_SOC_DAPM_POST_PMD),
  2907. SND_SOC_DAPM_MIXER_E("DMIC7_MIXER", SND_SOC_NOPM, DMIC7,
  2908. 0, dmic7_switch, ARRAY_SIZE(dmic7_switch),
  2909. wcd939x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  2910. SND_SOC_DAPM_POST_PMD),
  2911. SND_SOC_DAPM_MIXER_E("DMIC8_MIXER", SND_SOC_NOPM, DMIC8,
  2912. 0, dmic8_switch, ARRAY_SIZE(dmic8_switch),
  2913. wcd939x_tx_swr_ctrl, SND_SOC_DAPM_PRE_PMU |
  2914. SND_SOC_DAPM_POST_PMD),
  2915. /* micbias widgets*/
  2916. SND_SOC_DAPM_SUPPLY("MIC BIAS1", SND_SOC_NOPM, 0, 0,
  2917. wcd939x_codec_enable_micbias,
  2918. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2919. SND_SOC_DAPM_POST_PMD),
  2920. SND_SOC_DAPM_SUPPLY("MIC BIAS2", SND_SOC_NOPM, 0, 0,
  2921. wcd939x_codec_enable_micbias,
  2922. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2923. SND_SOC_DAPM_POST_PMD),
  2924. SND_SOC_DAPM_SUPPLY("MIC BIAS3", SND_SOC_NOPM, 0, 0,
  2925. wcd939x_codec_enable_micbias,
  2926. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2927. SND_SOC_DAPM_POST_PMD),
  2928. SND_SOC_DAPM_SUPPLY("MIC BIAS4", SND_SOC_NOPM, 0, 0,
  2929. wcd939x_codec_enable_micbias,
  2930. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2931. SND_SOC_DAPM_POST_PMD),
  2932. SND_SOC_DAPM_SUPPLY(DAPM_MICBIAS1_STANDALONE, SND_SOC_NOPM, 0, 0,
  2933. wcd939x_codec_force_enable_micbias,
  2934. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2935. SND_SOC_DAPM_SUPPLY(DAPM_MICBIAS2_STANDALONE, SND_SOC_NOPM, 0, 0,
  2936. wcd939x_codec_force_enable_micbias,
  2937. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2938. SND_SOC_DAPM_SUPPLY(DAPM_MICBIAS3_STANDALONE, SND_SOC_NOPM, 0, 0,
  2939. wcd939x_codec_force_enable_micbias,
  2940. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2941. SND_SOC_DAPM_SUPPLY(DAPM_MICBIAS4_STANDALONE, SND_SOC_NOPM, 0, 0,
  2942. wcd939x_codec_force_enable_micbias,
  2943. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2944. SND_SOC_DAPM_SUPPLY("VDD_BUCK", SND_SOC_NOPM, 0, 0,
  2945. wcd939x_codec_enable_vdd_buck,
  2946. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2947. SND_SOC_DAPM_SUPPLY_S("CLS_H_PORT", 1, SND_SOC_NOPM, 0, 0,
  2948. wcd939x_enable_clsh,
  2949. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2950. /*rx widgets*/
  2951. SND_SOC_DAPM_PGA_E("EAR PGA", WCD939X_EAR, 7, 0, NULL, 0,
  2952. wcd939x_codec_enable_ear_pa,
  2953. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2954. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  2955. SND_SOC_DAPM_PGA_E("HPHL PGA", WCD939X_HPH, 7, 0, NULL, 0,
  2956. wcd939x_codec_enable_hphl_pa,
  2957. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2958. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  2959. SND_SOC_DAPM_PGA_E("HPHR PGA", WCD939X_HPH, 6, 0, NULL, 0,
  2960. wcd939x_codec_enable_hphr_pa,
  2961. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2962. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  2963. SND_SOC_DAPM_DAC_E("RDAC1", NULL, SND_SOC_NOPM, 0, 0,
  2964. wcd939x_codec_hphl_dac_event,
  2965. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2966. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  2967. SND_SOC_DAPM_DAC_E("RDAC2", NULL, SND_SOC_NOPM, 0, 0,
  2968. wcd939x_codec_hphr_dac_event,
  2969. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2970. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  2971. SND_SOC_DAPM_DAC_E("RDAC3", NULL, SND_SOC_NOPM, 0, 0,
  2972. wcd939x_codec_ear_dac_event,
  2973. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2974. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  2975. SND_SOC_DAPM_MUX("RDAC3_MUX", SND_SOC_NOPM, 0, 0, &rx_rdac3_mux),
  2976. SND_SOC_DAPM_MIXER_E("RX1", SND_SOC_NOPM, 0, 0, NULL, 0,
  2977. wcd939x_enable_rx1, SND_SOC_DAPM_PRE_PMU |
  2978. SND_SOC_DAPM_POST_PMD),
  2979. SND_SOC_DAPM_MIXER_E("RX2", SND_SOC_NOPM, 0, 0, NULL, 0,
  2980. wcd939x_enable_rx2, SND_SOC_DAPM_PRE_PMU |
  2981. SND_SOC_DAPM_POST_PMD),
  2982. SND_SOC_DAPM_MIXER_E("RX3", SND_SOC_NOPM, 0, 0, NULL, 0,
  2983. wcd939x_enable_rx3, SND_SOC_DAPM_PRE_PMU |
  2984. SND_SOC_DAPM_POST_PMD),
  2985. /* rx mixer widgets*/
  2986. SND_SOC_DAPM_MIXER("EAR_RDAC", SND_SOC_NOPM, 0, 0,
  2987. ear_rdac_switch, ARRAY_SIZE(ear_rdac_switch)),
  2988. SND_SOC_DAPM_MIXER("HPHL_RDAC", SND_SOC_NOPM, 0, 0,
  2989. hphl_rdac_switch, ARRAY_SIZE(hphl_rdac_switch)),
  2990. SND_SOC_DAPM_MIXER("HPHR_RDAC", SND_SOC_NOPM, 0, 0,
  2991. hphr_rdac_switch, ARRAY_SIZE(hphr_rdac_switch)),
  2992. /*output widgets tx*/
  2993. SND_SOC_DAPM_OUTPUT("WCD_TX_OUTPUT"),
  2994. /*output widgets rx*/
  2995. SND_SOC_DAPM_OUTPUT("EAR"),
  2996. SND_SOC_DAPM_OUTPUT("HPHL"),
  2997. SND_SOC_DAPM_OUTPUT("HPHR"),
  2998. /* micbias pull up widgets*/
  2999. SND_SOC_DAPM_SUPPLY("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  3000. wcd939x_codec_enable_micbias_pullup,
  3001. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3002. SND_SOC_DAPM_POST_PMD),
  3003. SND_SOC_DAPM_SUPPLY("VA MIC BIAS2", SND_SOC_NOPM, 0, 0,
  3004. wcd939x_codec_enable_micbias_pullup,
  3005. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3006. SND_SOC_DAPM_POST_PMD),
  3007. SND_SOC_DAPM_SUPPLY("VA MIC BIAS3", SND_SOC_NOPM, 0, 0,
  3008. wcd939x_codec_enable_micbias_pullup,
  3009. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3010. SND_SOC_DAPM_POST_PMD),
  3011. SND_SOC_DAPM_SUPPLY("VA MIC BIAS4", SND_SOC_NOPM, 0, 0,
  3012. wcd939x_codec_enable_micbias_pullup,
  3013. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3014. SND_SOC_DAPM_POST_PMD),
  3015. };
  3016. static const struct snd_soc_dapm_route wcd939x_audio_map[] = {
  3017. /*ADC-1 (channel-1)*/
  3018. {"WCD_TX_DUMMY", NULL, "WCD_TX_OUTPUT"},
  3019. {"WCD_TX_OUTPUT", NULL, "ADC1_MIXER"},
  3020. {"ADC1_MIXER", "Switch", "ADC1 REQ"},
  3021. {"ADC1 REQ", NULL, "ADC1"},
  3022. {"ADC1", NULL, "ADC1 MUX"},
  3023. {"ADC1 MUX", "CH1_AMIC1", "AMIC1_MIXER"},
  3024. {"ADC1 MUX", "CH1_AMIC2", "AMIC2_MIXER"},
  3025. {"ADC1 MUX", "CH1_AMIC3", "AMIC3_MIXER"},
  3026. {"ADC1 MUX", "CH1_AMIC4", "AMIC4_MIXER"},
  3027. {"ADC1 MUX", "CH1_AMIC5", "AMIC5_MIXER"},
  3028. {"AMIC1_MIXER", "Switch", "AMIC1"},
  3029. {"AMIC1_MIXER", NULL, "VA_AMIC1_MIXER"},
  3030. {"VA_AMIC1_MIXER", "Switch", "VA AMIC1"},
  3031. {"AMIC2_MIXER", "Switch", "AMIC2"},
  3032. {"AMIC2_MIXER", NULL, "VA_AMIC2_MIXER"},
  3033. {"VA_AMIC2_MIXER", "Switch", "VA AMIC2"},
  3034. {"AMIC3_MIXER", "Switch", "AMIC3"},
  3035. {"AMIC3_MIXER", NULL, "VA_AMIC3_MIXER"},
  3036. {"VA_AMIC3_MIXER", "Switch", "VA AMIC3"},
  3037. {"AMIC4_MIXER", "Switch", "AMIC4"},
  3038. {"AMIC4_MIXER", NULL, "VA_AMIC4_MIXER"},
  3039. {"VA_AMIC4_MIXER", "Switch", "VA AMIC4"},
  3040. {"AMIC5_MIXER", "Switch", "AMIC5"},
  3041. {"AMIC5_MIXER", NULL, "VA_AMIC5_MIXER"},
  3042. {"VA_AMIC5_MIXER", "Switch", "VA AMIC5"},
  3043. /*ADC-2 (channel-2)*/
  3044. {"WCD_TX_DUMMY", NULL, "WCD_TX_OUTPUT"},
  3045. {"WCD_TX_OUTPUT", NULL, "ADC2_MIXER"},
  3046. {"ADC2_MIXER", "Switch", "ADC2 REQ"},
  3047. {"ADC2 REQ", NULL, "ADC2"},
  3048. {"ADC2", NULL, "ADC2 MUX"},
  3049. {"ADC2 MUX", "CH2_AMIC1", "AMIC1_MIXER"},
  3050. {"ADC2 MUX", "CH2_AMIC2", "AMIC2_MIXER"},
  3051. {"ADC2 MUX", "CH2_AMIC3", "AMIC3_MIXER"},
  3052. {"ADC2 MUX", "CH2_AMIC4", "AMIC4_MIXER"},
  3053. {"ADC2 MUX", "CH2_AMIC5", "AMIC5_MIXER"},
  3054. /*ADC-3 (channel-3)*/
  3055. {"WCD_TX_DUMMY", NULL, "WCD_TX_OUTPUT"},
  3056. {"WCD_TX_OUTPUT", NULL, "ADC3_MIXER"},
  3057. {"ADC3_MIXER", "Switch", "ADC3 REQ"},
  3058. {"ADC3 REQ", NULL, "ADC3"},
  3059. {"ADC3", NULL, "ADC3 MUX"},
  3060. {"ADC3 MUX", "CH3_AMIC1", "AMIC1_MIXER"},
  3061. {"ADC3 MUX", "CH3_AMIC3", "AMIC3_MIXER"},
  3062. {"ADC3 MUX", "CH3_AMIC4", "AMIC4_MIXER"},
  3063. {"ADC3 MUX", "CH3_AMIC5", "AMIC5_MIXER"},
  3064. /*ADC-4 (channel-4)*/
  3065. {"WCD_TX_DUMMY", NULL, "WCD_TX_OUTPUT"},
  3066. {"WCD_TX_OUTPUT", NULL, "ADC4_MIXER"},
  3067. {"ADC4_MIXER", "Switch", "ADC4 REQ"},
  3068. {"ADC4 REQ", NULL, "ADC4"},
  3069. {"ADC4", NULL, "ADC4 MUX"},
  3070. {"ADC4 MUX", "CH4_AMIC1", "AMIC1_MIXER"},
  3071. {"ADC4 MUX", "CH4_AMIC3", "AMIC3_MIXER"},
  3072. {"ADC4 MUX", "CH4_AMIC4", "AMIC4_MIXER"},
  3073. {"ADC4 MUX", "CH4_AMIC5", "AMIC5_MIXER"},
  3074. {"WCD_TX_OUTPUT", NULL, "DMIC1_MIXER"},
  3075. {"DMIC1_MIXER", "Switch", "DMIC1"},
  3076. {"WCD_TX_OUTPUT", NULL, "DMIC2_MIXER"},
  3077. {"DMIC2_MIXER", "Switch", "DMIC2"},
  3078. {"WCD_TX_OUTPUT", NULL, "DMIC3_MIXER"},
  3079. {"DMIC3_MIXER", "Switch", "DMIC3"},
  3080. {"WCD_TX_OUTPUT", NULL, "DMIC4_MIXER"},
  3081. {"DMIC4_MIXER", "Switch", "DMIC4"},
  3082. {"WCD_TX_OUTPUT", NULL, "DMIC5_MIXER"},
  3083. {"DMIC5_MIXER", "Switch", "DMIC5"},
  3084. {"WCD_TX_OUTPUT", NULL, "DMIC6_MIXER"},
  3085. {"DMIC6_MIXER", "Switch", "DMIC6"},
  3086. {"WCD_TX_OUTPUT", NULL, "DMIC7_MIXER"},
  3087. {"DMIC7_MIXER", "Switch", "DMIC7"},
  3088. {"WCD_TX_OUTPUT", NULL, "DMIC8_MIXER"},
  3089. {"DMIC8_MIXER", "Switch", "DMIC8"},
  3090. {"IN1_HPHL", NULL, "WCD_RX_DUMMY"},
  3091. {"IN1_HPHL", NULL, "VDD_BUCK"},
  3092. {"IN1_HPHL", NULL, "CLS_H_PORT"},
  3093. {"RX1", NULL, "IN1_HPHL"},
  3094. {"RDAC1", NULL, "RX1"},
  3095. {"HPHL_RDAC", "Switch", "RDAC1"},
  3096. {"HPHL PGA", NULL, "HPHL_RDAC"},
  3097. {"HPHL", NULL, "HPHL PGA"},
  3098. {"IN2_HPHR", NULL, "WCD_RX_DUMMY"},
  3099. {"IN2_HPHR", NULL, "VDD_BUCK"},
  3100. {"IN2_HPHR", NULL, "CLS_H_PORT"},
  3101. {"RX2", NULL, "IN2_HPHR"},
  3102. {"RDAC2", NULL, "RX2"},
  3103. {"HPHR_RDAC", "Switch", "RDAC2"},
  3104. {"HPHR PGA", NULL, "HPHR_RDAC"},
  3105. {"HPHR", NULL, "HPHR PGA"},
  3106. {"IN3_EAR", NULL, "WCD_RX_DUMMY"},
  3107. {"IN3_EAR", NULL, "VDD_BUCK"},
  3108. {"IN3_EAR", NULL, "CLS_H_PORT"},
  3109. {"RX3", NULL, "IN3_EAR"},
  3110. {"RDAC3_MUX", "RX3", "RX3"},
  3111. {"RDAC3_MUX", "RX1", "RX1"},
  3112. {"RDAC3", NULL, "RDAC3_MUX"},
  3113. {"EAR_RDAC", "Switch", "RDAC3"},
  3114. {"EAR PGA", NULL, "EAR_RDAC"},
  3115. {"EAR", NULL, "EAR PGA"},
  3116. };
  3117. static ssize_t wcd939x_version_read(struct snd_info_entry *entry,
  3118. void *file_private_data,
  3119. struct file *file,
  3120. char __user *buf, size_t count,
  3121. loff_t pos)
  3122. {
  3123. struct wcd939x_priv *priv;
  3124. char buffer[WCD939X_VERSION_ENTRY_SIZE];
  3125. int len = 0;
  3126. priv = (struct wcd939x_priv *) entry->private_data;
  3127. if (!priv) {
  3128. pr_err_ratelimited("%s: wcd939x priv is null\n", __func__);
  3129. return -EINVAL;
  3130. }
  3131. switch (priv->version) {
  3132. case WCD939X_VERSION_1_0:
  3133. len = snprintf(buffer, sizeof(buffer), "WCD939X_1_0\n");
  3134. break;
  3135. default:
  3136. len = snprintf(buffer, sizeof(buffer), "VER_UNDEFINED\n");
  3137. }
  3138. return simple_read_from_buffer(buf, count, &pos, buffer, len);
  3139. }
  3140. static struct snd_info_entry_ops wcd939x_info_ops = {
  3141. .read = wcd939x_version_read,
  3142. };
  3143. static ssize_t wcd939x_variant_read(struct snd_info_entry *entry,
  3144. void *file_private_data,
  3145. struct file *file,
  3146. char __user *buf, size_t count,
  3147. loff_t pos)
  3148. {
  3149. struct wcd939x_priv *priv;
  3150. char buffer[WCD939X_VARIANT_ENTRY_SIZE];
  3151. int len = 0;
  3152. priv = (struct wcd939x_priv *) entry->private_data;
  3153. if (!priv) {
  3154. pr_err_ratelimited("%s: wcd939x priv is null\n", __func__);
  3155. return -EINVAL;
  3156. }
  3157. switch (priv->variant) {
  3158. case WCD9390:
  3159. len = snprintf(buffer, sizeof(buffer), "WCD9390\n");
  3160. break;
  3161. case WCD9395:
  3162. len = snprintf(buffer, sizeof(buffer), "WCD9395\n");
  3163. break;
  3164. default:
  3165. len = snprintf(buffer, sizeof(buffer), "VER_UNDEFINED\n");
  3166. }
  3167. return simple_read_from_buffer(buf, count, &pos, buffer, len);
  3168. }
  3169. static struct snd_info_entry_ops wcd939x_variant_ops = {
  3170. .read = wcd939x_variant_read,
  3171. };
  3172. /*
  3173. * wcd939x_get_codec_variant
  3174. * @component: component instance
  3175. *
  3176. * Return: codec variant or -EINVAL in error.
  3177. */
  3178. int wcd939x_get_codec_variant(struct snd_soc_component *component)
  3179. {
  3180. struct wcd939x_priv *priv = NULL;
  3181. if (!component)
  3182. return -EINVAL;
  3183. priv = snd_soc_component_get_drvdata(component);
  3184. if (!priv) {
  3185. dev_err(component->dev,
  3186. "%s:wcd939x not probed\n", __func__);
  3187. return 0;
  3188. }
  3189. return priv->variant;
  3190. }
  3191. EXPORT_SYMBOL(wcd939x_get_codec_variant);
  3192. /*
  3193. * wcd939x_info_create_codec_entry - creates wcd939x module
  3194. * @codec_root: The parent directory
  3195. * @component: component instance
  3196. *
  3197. * Creates wcd939x module, variant and version entry under the given
  3198. * parent directory.
  3199. *
  3200. * Return: 0 on success or negative error code on failure.
  3201. */
  3202. int wcd939x_info_create_codec_entry(struct snd_info_entry *codec_root,
  3203. struct snd_soc_component *component)
  3204. {
  3205. struct snd_info_entry *version_entry;
  3206. struct snd_info_entry *variant_entry;
  3207. struct wcd939x_priv *priv;
  3208. struct snd_soc_card *card;
  3209. if (!codec_root || !component)
  3210. return -EINVAL;
  3211. priv = snd_soc_component_get_drvdata(component);
  3212. if (priv->entry) {
  3213. dev_dbg(priv->dev,
  3214. "%s:wcd939x module already created\n", __func__);
  3215. return 0;
  3216. }
  3217. card = component->card;
  3218. priv->entry = snd_info_create_module_entry(codec_root->module,
  3219. "wcd939x", codec_root);
  3220. if (!priv->entry) {
  3221. dev_dbg(component->dev, "%s: failed to create wcd939x entry\n",
  3222. __func__);
  3223. return -ENOMEM;
  3224. }
  3225. priv->entry->mode = S_IFDIR | 0555;
  3226. if (snd_info_register(priv->entry) < 0) {
  3227. snd_info_free_entry(priv->entry);
  3228. return -ENOMEM;
  3229. }
  3230. version_entry = snd_info_create_card_entry(card->snd_card,
  3231. "version",
  3232. priv->entry);
  3233. if (!version_entry) {
  3234. dev_dbg(component->dev, "%s: failed to create wcd939x version entry\n",
  3235. __func__);
  3236. snd_info_free_entry(priv->entry);
  3237. return -ENOMEM;
  3238. }
  3239. version_entry->private_data = priv;
  3240. version_entry->size = WCD939X_VERSION_ENTRY_SIZE;
  3241. version_entry->content = SNDRV_INFO_CONTENT_DATA;
  3242. version_entry->c.ops = &wcd939x_info_ops;
  3243. if (snd_info_register(version_entry) < 0) {
  3244. snd_info_free_entry(version_entry);
  3245. snd_info_free_entry(priv->entry);
  3246. return -ENOMEM;
  3247. }
  3248. priv->version_entry = version_entry;
  3249. variant_entry = snd_info_create_card_entry(card->snd_card,
  3250. "variant",
  3251. priv->entry);
  3252. if (!variant_entry) {
  3253. dev_dbg(component->dev, "%s: failed to create wcd939x variant entry\n",
  3254. __func__);
  3255. snd_info_free_entry(version_entry);
  3256. snd_info_free_entry(priv->entry);
  3257. return -ENOMEM;
  3258. }
  3259. variant_entry->private_data = priv;
  3260. variant_entry->size = WCD939X_VARIANT_ENTRY_SIZE;
  3261. variant_entry->content = SNDRV_INFO_CONTENT_DATA;
  3262. variant_entry->c.ops = &wcd939x_variant_ops;
  3263. if (snd_info_register(variant_entry) < 0) {
  3264. snd_info_free_entry(variant_entry);
  3265. snd_info_free_entry(version_entry);
  3266. snd_info_free_entry(priv->entry);
  3267. return -ENOMEM;
  3268. }
  3269. priv->variant_entry = variant_entry;
  3270. return 0;
  3271. }
  3272. EXPORT_SYMBOL(wcd939x_info_create_codec_entry);
  3273. static int wcd939x_set_micbias_data(struct wcd939x_priv *wcd939x,
  3274. struct wcd939x_pdata *pdata)
  3275. {
  3276. int vout_ctl_1 = 0, vout_ctl_2 = 0, vout_ctl_3 = 0, vout_ctl_4 = 0;
  3277. int rc = 0;
  3278. if (!pdata) {
  3279. dev_err(wcd939x->dev, "%s: NULL pdata\n", __func__);
  3280. return -ENODEV;
  3281. }
  3282. /* set micbias voltage */
  3283. vout_ctl_1 = wcd939x_get_micb_vout_ctl_val(pdata->micbias.micb1_mv);
  3284. vout_ctl_2 = wcd939x_get_micb_vout_ctl_val(pdata->micbias.micb2_mv);
  3285. vout_ctl_3 = wcd939x_get_micb_vout_ctl_val(pdata->micbias.micb3_mv);
  3286. vout_ctl_4 = wcd939x_get_micb_vout_ctl_val(pdata->micbias.micb4_mv);
  3287. if (vout_ctl_1 < 0 || vout_ctl_2 < 0 || vout_ctl_3 < 0 ||
  3288. vout_ctl_4 < 0) {
  3289. rc = -EINVAL;
  3290. goto done;
  3291. }
  3292. regmap_update_bits(wcd939x->regmap, WCD939X_MICB1, 0x3F,
  3293. vout_ctl_1);
  3294. regmap_update_bits(wcd939x->regmap, WCD939X_MICB2, 0x3F,
  3295. vout_ctl_2);
  3296. regmap_update_bits(wcd939x->regmap, WCD939X_MICB3, 0x3F,
  3297. vout_ctl_3);
  3298. regmap_update_bits(wcd939x->regmap, WCD939X_MICB4, 0x3F,
  3299. vout_ctl_4);
  3300. done:
  3301. return rc;
  3302. }
  3303. static int wcd939x_soc_codec_probe(struct snd_soc_component *component)
  3304. {
  3305. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  3306. struct snd_soc_dapm_context *dapm =
  3307. snd_soc_component_get_dapm(component);
  3308. int variant;
  3309. int ret = -EINVAL;
  3310. dev_info(component->dev, "%s()\n", __func__);
  3311. wcd939x = snd_soc_component_get_drvdata(component);
  3312. if (!wcd939x)
  3313. return -EINVAL;
  3314. wcd939x->component = component;
  3315. snd_soc_component_init_regmap(component, wcd939x->regmap);
  3316. devm_regmap_qti_debugfs_register(&wcd939x->tx_swr_dev->dev, wcd939x->regmap);
  3317. variant = (snd_soc_component_read(component,
  3318. WCD939X_EFUSE_REG_0) & 0x1E) >> 1;
  3319. wcd939x->variant = variant;
  3320. wcd939x->fw_data = devm_kzalloc(component->dev,
  3321. sizeof(*(wcd939x->fw_data)),
  3322. GFP_KERNEL);
  3323. if (!wcd939x->fw_data) {
  3324. dev_err(component->dev, "Failed to allocate fw_data\n");
  3325. ret = -ENOMEM;
  3326. goto err;
  3327. }
  3328. set_bit(WCD9XXX_MBHC_CAL, wcd939x->fw_data->cal_bit);
  3329. ret = wcd_cal_create_hwdep(wcd939x->fw_data,
  3330. WCD9XXX_CODEC_HWDEP_NODE, component);
  3331. if (ret < 0) {
  3332. dev_err(component->dev, "%s hwdep failed %d\n", __func__, ret);
  3333. goto err_hwdep;
  3334. }
  3335. ret = wcd939x_mbhc_init(&wcd939x->mbhc, component, wcd939x->fw_data);
  3336. if (ret) {
  3337. pr_err("%s: mbhc initialization failed\n", __func__);
  3338. goto err_hwdep;
  3339. }
  3340. snd_soc_dapm_ignore_suspend(dapm, "WCD939X_AIF Playback");
  3341. snd_soc_dapm_ignore_suspend(dapm, "WCD939X_AIF Capture");
  3342. snd_soc_dapm_ignore_suspend(dapm, "AMIC1");
  3343. snd_soc_dapm_ignore_suspend(dapm, "AMIC2");
  3344. snd_soc_dapm_ignore_suspend(dapm, "AMIC3");
  3345. snd_soc_dapm_ignore_suspend(dapm, "AMIC4");
  3346. snd_soc_dapm_ignore_suspend(dapm, "AMIC5");
  3347. snd_soc_dapm_ignore_suspend(dapm, "VA AMIC1");
  3348. snd_soc_dapm_ignore_suspend(dapm, "VA AMIC2");
  3349. snd_soc_dapm_ignore_suspend(dapm, "VA AMIC3");
  3350. snd_soc_dapm_ignore_suspend(dapm, "VA AMIC4");
  3351. snd_soc_dapm_ignore_suspend(dapm, "VA AMIC5");
  3352. snd_soc_dapm_ignore_suspend(dapm, "WCD_TX_OUTPUT");
  3353. snd_soc_dapm_ignore_suspend(dapm, "IN1_HPHL");
  3354. snd_soc_dapm_ignore_suspend(dapm, "IN2_HPHR");
  3355. snd_soc_dapm_ignore_suspend(dapm, "IN3_EAR");
  3356. snd_soc_dapm_ignore_suspend(dapm, "EAR");
  3357. snd_soc_dapm_ignore_suspend(dapm, "HPHL");
  3358. snd_soc_dapm_ignore_suspend(dapm, "HPHR");
  3359. snd_soc_dapm_ignore_suspend(dapm, "WCD_TX_DUMMY");
  3360. snd_soc_dapm_ignore_suspend(dapm, "WCD_RX_DUMMY");
  3361. snd_soc_dapm_sync(dapm);
  3362. wcd_cls_h_init(&wcd939x->clsh_info);
  3363. wcd939x_init_reg(component);
  3364. if (wcd939x->variant == WCD9390) {
  3365. ret = snd_soc_add_component_controls(component, wcd9390_snd_controls,
  3366. ARRAY_SIZE(wcd9390_snd_controls));
  3367. if (ret < 0) {
  3368. dev_err(component->dev,
  3369. "%s: Failed to add snd ctrls for variant: %d\n",
  3370. __func__, wcd939x->variant);
  3371. goto err_hwdep;
  3372. }
  3373. }
  3374. if (wcd939x->variant == WCD9395) {
  3375. ret = snd_soc_add_component_controls(component, wcd9395_snd_controls,
  3376. ARRAY_SIZE(wcd9395_snd_controls));
  3377. if (ret < 0) {
  3378. dev_err(component->dev,
  3379. "%s: Failed to add snd ctrls for variant: %d\n",
  3380. __func__, wcd939x->variant);
  3381. goto err_hwdep;
  3382. }
  3383. }
  3384. wcd939x->version = WCD939X_VERSION_1_0;
  3385. /* Register event notifier */
  3386. wcd939x->nblock.notifier_call = wcd939x_event_notify;
  3387. if (wcd939x->register_notifier) {
  3388. ret = wcd939x->register_notifier(wcd939x->handle,
  3389. &wcd939x->nblock,
  3390. true);
  3391. if (ret) {
  3392. dev_err(component->dev,
  3393. "%s: Failed to register notifier %d\n",
  3394. __func__, ret);
  3395. return ret;
  3396. }
  3397. }
  3398. return ret;
  3399. err_hwdep:
  3400. wcd939x->fw_data = NULL;
  3401. err:
  3402. return ret;
  3403. }
  3404. static void wcd939x_soc_codec_remove(struct snd_soc_component *component)
  3405. {
  3406. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  3407. if (!wcd939x) {
  3408. dev_err(component->dev, "%s: wcd939x is already NULL\n",
  3409. __func__);
  3410. return;
  3411. }
  3412. if (wcd939x->register_notifier)
  3413. wcd939x->register_notifier(wcd939x->handle,
  3414. &wcd939x->nblock,
  3415. false);
  3416. }
  3417. static int wcd939x_soc_codec_suspend(struct snd_soc_component *component)
  3418. {
  3419. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  3420. if (!wcd939x)
  3421. return 0;
  3422. wcd939x->dapm_bias_off = true;
  3423. return 0;
  3424. }
  3425. static int wcd939x_soc_codec_resume(struct snd_soc_component *component)
  3426. {
  3427. struct wcd939x_priv *wcd939x = snd_soc_component_get_drvdata(component);
  3428. if (!wcd939x)
  3429. return 0;
  3430. wcd939x->dapm_bias_off = false;
  3431. return 0;
  3432. }
  3433. static struct snd_soc_component_driver soc_codec_dev_wcd939x = {
  3434. .name = WCD939X_DRV_NAME,
  3435. .probe = wcd939x_soc_codec_probe,
  3436. .remove = wcd939x_soc_codec_remove,
  3437. .controls = wcd939x_snd_controls,
  3438. .num_controls = ARRAY_SIZE(wcd939x_snd_controls),
  3439. .dapm_widgets = wcd939x_dapm_widgets,
  3440. .num_dapm_widgets = ARRAY_SIZE(wcd939x_dapm_widgets),
  3441. .dapm_routes = wcd939x_audio_map,
  3442. .num_dapm_routes = ARRAY_SIZE(wcd939x_audio_map),
  3443. .suspend = wcd939x_soc_codec_suspend,
  3444. .resume = wcd939x_soc_codec_resume,
  3445. };
  3446. static int wcd939x_reset(struct device *dev)
  3447. {
  3448. struct wcd939x_priv *wcd939x = NULL;
  3449. int rc = 0;
  3450. int value = 0;
  3451. if (!dev)
  3452. return -ENODEV;
  3453. wcd939x = dev_get_drvdata(dev);
  3454. if (!wcd939x)
  3455. return -EINVAL;
  3456. if (!wcd939x->rst_np) {
  3457. dev_err_ratelimited(dev, "%s: reset gpio device node not specified\n",
  3458. __func__);
  3459. return -EINVAL;
  3460. }
  3461. value = msm_cdc_pinctrl_get_state(wcd939x->rst_np);
  3462. if (value > 0)
  3463. return 0;
  3464. rc = msm_cdc_pinctrl_select_sleep_state(wcd939x->rst_np);
  3465. if (rc) {
  3466. dev_err_ratelimited(dev, "%s: wcd sleep state request fail!\n",
  3467. __func__);
  3468. return rc;
  3469. }
  3470. /* 20us sleep required after pulling the reset gpio to LOW */
  3471. usleep_range(20, 30);
  3472. rc = msm_cdc_pinctrl_select_active_state(wcd939x->rst_np);
  3473. if (rc) {
  3474. dev_err_ratelimited(dev, "%s: wcd active state request fail!\n",
  3475. __func__);
  3476. return rc;
  3477. }
  3478. /* 20us sleep required after pulling the reset gpio to HIGH */
  3479. usleep_range(20, 30);
  3480. return rc;
  3481. }
  3482. static int wcd939x_read_of_property_u32(struct device *dev, const char *name,
  3483. u32 *val)
  3484. {
  3485. int rc = 0;
  3486. rc = of_property_read_u32(dev->of_node, name, val);
  3487. if (rc)
  3488. dev_err(dev, "%s: Looking up %s property in node %s failed\n",
  3489. __func__, name, dev->of_node->full_name);
  3490. return rc;
  3491. }
  3492. static void wcd939x_dt_parse_micbias_info(struct device *dev,
  3493. struct wcd939x_micbias_setting *mb)
  3494. {
  3495. u32 prop_val = 0;
  3496. int rc = 0;
  3497. /* MB1 */
  3498. if (of_find_property(dev->of_node, "qcom,cdc-micbias1-mv",
  3499. NULL)) {
  3500. rc = wcd939x_read_of_property_u32(dev,
  3501. "qcom,cdc-micbias1-mv",
  3502. &prop_val);
  3503. if (!rc)
  3504. mb->micb1_mv = prop_val;
  3505. } else {
  3506. dev_info(dev, "%s: Micbias1 DT property not found\n",
  3507. __func__);
  3508. }
  3509. /* MB2 */
  3510. if (of_find_property(dev->of_node, "qcom,cdc-micbias2-mv",
  3511. NULL)) {
  3512. rc = wcd939x_read_of_property_u32(dev,
  3513. "qcom,cdc-micbias2-mv",
  3514. &prop_val);
  3515. if (!rc)
  3516. mb->micb2_mv = prop_val;
  3517. } else {
  3518. dev_info(dev, "%s: Micbias2 DT property not found\n",
  3519. __func__);
  3520. }
  3521. /* MB3 */
  3522. if (of_find_property(dev->of_node, "qcom,cdc-micbias3-mv",
  3523. NULL)) {
  3524. rc = wcd939x_read_of_property_u32(dev,
  3525. "qcom,cdc-micbias3-mv",
  3526. &prop_val);
  3527. if (!rc)
  3528. mb->micb3_mv = prop_val;
  3529. } else {
  3530. dev_info(dev, "%s: Micbias3 DT property not found\n",
  3531. __func__);
  3532. }
  3533. /* MB4 */
  3534. if (of_find_property(dev->of_node, "qcom,cdc-micbias4-mv",
  3535. NULL)) {
  3536. rc = wcd939x_read_of_property_u32(dev,
  3537. "qcom,cdc-micbias4-mv",
  3538. &prop_val);
  3539. if (!rc)
  3540. mb->micb4_mv = prop_val;
  3541. } else {
  3542. dev_info(dev, "%s: Micbias4 DT property not found\n",
  3543. __func__);
  3544. }
  3545. }
  3546. static int wcd939x_reset_low(struct device *dev)
  3547. {
  3548. struct wcd939x_priv *wcd939x = NULL;
  3549. int rc = 0;
  3550. if (!dev)
  3551. return -ENODEV;
  3552. wcd939x = dev_get_drvdata(dev);
  3553. if (!wcd939x)
  3554. return -EINVAL;
  3555. if (!wcd939x->rst_np) {
  3556. dev_err_ratelimited(dev, "%s: reset gpio device node not specified\n",
  3557. __func__);
  3558. return -EINVAL;
  3559. }
  3560. rc = msm_cdc_pinctrl_select_sleep_state(wcd939x->rst_np);
  3561. if (rc) {
  3562. dev_err_ratelimited(dev, "%s: wcd sleep state request fail!\n",
  3563. __func__);
  3564. return rc;
  3565. }
  3566. /* 20us sleep required after pulling the reset gpio to LOW */
  3567. usleep_range(20, 30);
  3568. return rc;
  3569. }
  3570. struct wcd939x_pdata *wcd939x_populate_dt_data(struct device *dev)
  3571. {
  3572. struct wcd939x_pdata *pdata = NULL;
  3573. pdata = devm_kzalloc(dev, sizeof(struct wcd939x_pdata),
  3574. GFP_KERNEL);
  3575. if (!pdata)
  3576. return NULL;
  3577. pdata->rst_np = of_parse_phandle(dev->of_node,
  3578. "qcom,wcd-rst-gpio-node", 0);
  3579. if (!pdata->rst_np) {
  3580. dev_err_ratelimited(dev, "%s: Looking up %s property in node %s failed\n",
  3581. __func__, "qcom,wcd-rst-gpio-node",
  3582. dev->of_node->full_name);
  3583. return NULL;
  3584. }
  3585. /* Parse power supplies */
  3586. msm_cdc_get_power_supplies(dev, &pdata->regulator,
  3587. &pdata->num_supplies);
  3588. if (!pdata->regulator || (pdata->num_supplies <= 0)) {
  3589. dev_err_ratelimited(dev, "%s: no power supplies defined for codec\n",
  3590. __func__);
  3591. return NULL;
  3592. }
  3593. pdata->rx_slave = of_parse_phandle(dev->of_node, "qcom,rx-slave", 0);
  3594. pdata->tx_slave = of_parse_phandle(dev->of_node, "qcom,tx-slave", 0);
  3595. wcd939x_dt_parse_micbias_info(dev, &pdata->micbias);
  3596. return pdata;
  3597. }
  3598. static irqreturn_t wcd939x_wd_handle_irq(int irq, void *data)
  3599. {
  3600. pr_err_ratelimited("%s: Watchdog interrupt for irq =%d triggered\n",
  3601. __func__, irq);
  3602. return IRQ_HANDLED;
  3603. }
  3604. static struct snd_soc_dai_driver wcd939x_dai[] = {
  3605. {
  3606. .name = "wcd939x_cdc",
  3607. .playback = {
  3608. .stream_name = "WCD939X_AIF Playback",
  3609. .rates = WCD939X_RATES | WCD939X_FRAC_RATES,
  3610. .formats = WCD939X_FORMATS,
  3611. .rate_max = 384000,
  3612. .rate_min = 8000,
  3613. .channels_min = 1,
  3614. .channels_max = 4,
  3615. },
  3616. .capture = {
  3617. .stream_name = "WCD939X_AIF Capture",
  3618. .rates = WCD939X_RATES | WCD939X_FRAC_RATES,
  3619. .formats = WCD939X_FORMATS,
  3620. .rate_max = 384000,
  3621. .rate_min = 8000,
  3622. .channels_min = 1,
  3623. .channels_max = 4,
  3624. },
  3625. },
  3626. };
  3627. static int wcd939x_bind(struct device *dev)
  3628. {
  3629. int ret = 0, i = 0;
  3630. struct wcd939x_pdata *pdata = dev_get_platdata(dev);
  3631. struct wcd939x_priv *wcd939x = dev_get_drvdata(dev);
  3632. /*
  3633. * Add 5msec delay to provide sufficient time for
  3634. * soundwire auto enumeration of slave devices as
  3635. * as per HW requirement.
  3636. */
  3637. usleep_range(5000, 5010);
  3638. ret = component_bind_all(dev, wcd939x);
  3639. if (ret) {
  3640. dev_err_ratelimited(dev, "%s: Slave bind failed, ret = %d\n",
  3641. __func__, ret);
  3642. return ret;
  3643. }
  3644. wcd939x->rx_swr_dev = get_matching_swr_slave_device(pdata->rx_slave);
  3645. if (!wcd939x->rx_swr_dev) {
  3646. dev_err_ratelimited(dev, "%s: Could not find RX swr slave device\n",
  3647. __func__);
  3648. ret = -ENODEV;
  3649. goto err;
  3650. }
  3651. wcd939x->tx_swr_dev = get_matching_swr_slave_device(pdata->tx_slave);
  3652. if (!wcd939x->tx_swr_dev) {
  3653. dev_err_ratelimited(dev, "%s: Could not find TX swr slave device\n",
  3654. __func__);
  3655. ret = -ENODEV;
  3656. goto err;
  3657. }
  3658. swr_init_port_params(wcd939x->tx_swr_dev, SWR_NUM_PORTS,
  3659. wcd939x->swr_tx_port_params);
  3660. wcd939x->regmap = devm_regmap_init_swr(wcd939x->tx_swr_dev,
  3661. &wcd939x_regmap_config);
  3662. if (!wcd939x->regmap) {
  3663. dev_err_ratelimited(dev, "%s: Regmap init failed\n",
  3664. __func__);
  3665. goto err;
  3666. }
  3667. /* Set all interupts as edge triggered */
  3668. for (i = 0; i < wcd939x_regmap_irq_chip.num_regs; i++)
  3669. regmap_write(wcd939x->regmap,
  3670. (WCD939X_INTR_LEVEL_0 + i), 0);
  3671. wcd939x_regmap_irq_chip.irq_drv_data = wcd939x;
  3672. wcd939x->irq_info.wcd_regmap_irq_chip = &wcd939x_regmap_irq_chip;
  3673. wcd939x->irq_info.codec_name = "WCD939X";
  3674. wcd939x->irq_info.regmap = wcd939x->regmap;
  3675. wcd939x->irq_info.dev = dev;
  3676. ret = wcd_irq_init(&wcd939x->irq_info, &wcd939x->virq);
  3677. if (ret) {
  3678. dev_err_ratelimited(wcd939x->dev, "%s: IRQ init failed: %d\n",
  3679. __func__, ret);
  3680. goto err;
  3681. }
  3682. wcd939x->tx_swr_dev->slave_irq = wcd939x->virq;
  3683. ret = wcd939x_set_micbias_data(wcd939x, pdata);
  3684. if (ret < 0) {
  3685. dev_err_ratelimited(dev, "%s: bad micbias pdata\n", __func__);
  3686. goto err_irq;
  3687. }
  3688. /* Request for watchdog interrupt */
  3689. wcd_request_irq(&wcd939x->irq_info, WCD939X_IRQ_HPHR_PDM_WD_INT,
  3690. "HPHR PDM WD INT", wcd939x_wd_handle_irq, NULL);
  3691. wcd_request_irq(&wcd939x->irq_info, WCD939X_IRQ_HPHL_PDM_WD_INT,
  3692. "HPHL PDM WD INT", wcd939x_wd_handle_irq, NULL);
  3693. wcd_request_irq(&wcd939x->irq_info, WCD939X_IRQ_EAR_PDM_WD_INT,
  3694. "EAR PDM WD INT", wcd939x_wd_handle_irq, NULL);
  3695. /* Disable watchdog interrupt for HPH and EAR */
  3696. wcd_disable_irq(&wcd939x->irq_info, WCD939X_IRQ_HPHR_PDM_WD_INT);
  3697. wcd_disable_irq(&wcd939x->irq_info, WCD939X_IRQ_HPHL_PDM_WD_INT);
  3698. wcd_disable_irq(&wcd939x->irq_info, WCD939X_IRQ_EAR_PDM_WD_INT);
  3699. ret = snd_soc_register_component(dev, &soc_codec_dev_wcd939x,
  3700. wcd939x_dai, ARRAY_SIZE(wcd939x_dai));
  3701. if (ret) {
  3702. dev_err_ratelimited(dev, "%s: Codec registration failed\n",
  3703. __func__);
  3704. goto err_irq;
  3705. }
  3706. wcd939x->dev_up = true;
  3707. return ret;
  3708. err_irq:
  3709. wcd_irq_exit(&wcd939x->irq_info, wcd939x->virq);
  3710. err:
  3711. component_unbind_all(dev, wcd939x);
  3712. return ret;
  3713. }
  3714. static void wcd939x_unbind(struct device *dev)
  3715. {
  3716. struct wcd939x_priv *wcd939x = dev_get_drvdata(dev);
  3717. wcd_free_irq(&wcd939x->irq_info, WCD939X_IRQ_HPHR_PDM_WD_INT, NULL);
  3718. wcd_free_irq(&wcd939x->irq_info, WCD939X_IRQ_HPHL_PDM_WD_INT, NULL);
  3719. wcd_free_irq(&wcd939x->irq_info, WCD939X_IRQ_EAR_PDM_WD_INT, NULL);
  3720. wcd_irq_exit(&wcd939x->irq_info, wcd939x->virq);
  3721. snd_soc_unregister_component(dev);
  3722. component_unbind_all(dev, wcd939x);
  3723. }
  3724. static const struct of_device_id wcd939x_dt_match[] = {
  3725. { .compatible = "qcom,wcd939x-codec", .data = "wcd939x"},
  3726. {}
  3727. };
  3728. static const struct component_master_ops wcd939x_comp_ops = {
  3729. .bind = wcd939x_bind,
  3730. .unbind = wcd939x_unbind,
  3731. };
  3732. static int wcd939x_compare_of(struct device *dev, void *data)
  3733. {
  3734. return dev->of_node == data;
  3735. }
  3736. static void wcd939x_release_of(struct device *dev, void *data)
  3737. {
  3738. of_node_put(data);
  3739. }
  3740. static int wcd939x_add_slave_components(struct device *dev,
  3741. struct component_match **matchptr)
  3742. {
  3743. struct device_node *np, *rx_node, *tx_node;
  3744. np = dev->of_node;
  3745. rx_node = of_parse_phandle(np, "qcom,rx-slave", 0);
  3746. if (!rx_node) {
  3747. dev_err_ratelimited(dev, "%s: Rx-slave node not defined\n", __func__);
  3748. return -ENODEV;
  3749. }
  3750. of_node_get(rx_node);
  3751. component_match_add_release(dev, matchptr,
  3752. wcd939x_release_of,
  3753. wcd939x_compare_of,
  3754. rx_node);
  3755. tx_node = of_parse_phandle(np, "qcom,tx-slave", 0);
  3756. if (!tx_node) {
  3757. dev_err_ratelimited(dev, "%s: Tx-slave node not defined\n", __func__);
  3758. return -ENODEV;
  3759. }
  3760. of_node_get(tx_node);
  3761. component_match_add_release(dev, matchptr,
  3762. wcd939x_release_of,
  3763. wcd939x_compare_of,
  3764. tx_node);
  3765. return 0;
  3766. }
  3767. static int wcd939x_probe(struct platform_device *pdev)
  3768. {
  3769. struct component_match *match = NULL;
  3770. struct wcd939x_priv *wcd939x = NULL;
  3771. struct wcd939x_pdata *pdata = NULL;
  3772. struct wcd_ctrl_platform_data *plat_data = NULL;
  3773. struct device *dev = &pdev->dev;
  3774. int ret;
  3775. wcd939x = devm_kzalloc(dev, sizeof(struct wcd939x_priv),
  3776. GFP_KERNEL);
  3777. if (!wcd939x)
  3778. return -ENOMEM;
  3779. dev_set_drvdata(dev, wcd939x);
  3780. wcd939x->dev = dev;
  3781. pdata = wcd939x_populate_dt_data(dev);
  3782. if (!pdata) {
  3783. dev_err(dev, "%s: Fail to obtain platform data\n", __func__);
  3784. return -EINVAL;
  3785. }
  3786. dev->platform_data = pdata;
  3787. wcd939x->rst_np = pdata->rst_np;
  3788. ret = msm_cdc_init_supplies(dev, &wcd939x->supplies,
  3789. pdata->regulator, pdata->num_supplies);
  3790. if (!wcd939x->supplies) {
  3791. dev_err(dev, "%s: Cannot init wcd supplies\n",
  3792. __func__);
  3793. return ret;
  3794. }
  3795. plat_data = dev_get_platdata(dev->parent);
  3796. if (!plat_data) {
  3797. dev_err(dev, "%s: platform data from parent is NULL\n",
  3798. __func__);
  3799. return -EINVAL;
  3800. }
  3801. wcd939x->handle = (void *)plat_data->handle;
  3802. if (!wcd939x->handle) {
  3803. dev_err(dev, "%s: handle is NULL\n", __func__);
  3804. return -EINVAL;
  3805. }
  3806. wcd939x->update_wcd_event = plat_data->update_wcd_event;
  3807. if (!wcd939x->update_wcd_event) {
  3808. dev_err(dev, "%s: update_wcd_event api is null!\n",
  3809. __func__);
  3810. return -EINVAL;
  3811. }
  3812. wcd939x->register_notifier = plat_data->register_notifier;
  3813. if (!wcd939x->register_notifier) {
  3814. dev_err(dev, "%s: register_notifier api is null!\n",
  3815. __func__);
  3816. return -EINVAL;
  3817. }
  3818. ret = msm_cdc_enable_static_supplies(&pdev->dev, wcd939x->supplies,
  3819. pdata->regulator,
  3820. pdata->num_supplies);
  3821. if (ret) {
  3822. dev_err(dev, "%s: wcd static supply enable failed!\n",
  3823. __func__);
  3824. return ret;
  3825. }
  3826. ret = wcd939x_parse_port_mapping(dev, "qcom,rx_swr_ch_map",
  3827. CODEC_RX);
  3828. ret |= wcd939x_parse_port_mapping(dev, "qcom,tx_swr_ch_map",
  3829. CODEC_TX);
  3830. if (ret) {
  3831. dev_err(dev, "Failed to read port mapping\n");
  3832. goto err;
  3833. }
  3834. ret = wcd939x_parse_port_params(dev, "qcom,swr-tx-port-params",
  3835. CODEC_TX);
  3836. if (ret) {
  3837. dev_err(dev, "Failed to read port params\n");
  3838. goto err;
  3839. }
  3840. mutex_init(&wcd939x->wakeup_lock);
  3841. mutex_init(&wcd939x->micb_lock);
  3842. ret = wcd939x_add_slave_components(dev, &match);
  3843. if (ret)
  3844. goto err_lock_init;
  3845. wcd939x_reset(dev);
  3846. wcd939x->wakeup = wcd939x_wakeup;
  3847. return component_master_add_with_match(dev,
  3848. &wcd939x_comp_ops, match);
  3849. err_lock_init:
  3850. mutex_destroy(&wcd939x->micb_lock);
  3851. mutex_destroy(&wcd939x->wakeup_lock);
  3852. err:
  3853. return ret;
  3854. }
  3855. static int wcd939x_remove(struct platform_device *pdev)
  3856. {
  3857. struct wcd939x_priv *wcd939x = NULL;
  3858. wcd939x = platform_get_drvdata(pdev);
  3859. component_master_del(&pdev->dev, &wcd939x_comp_ops);
  3860. mutex_destroy(&wcd939x->micb_lock);
  3861. mutex_destroy(&wcd939x->wakeup_lock);
  3862. dev_set_drvdata(&pdev->dev, NULL);
  3863. return 0;
  3864. }
  3865. #ifdef CONFIG_PM_SLEEP
  3866. static int wcd939x_suspend(struct device *dev)
  3867. {
  3868. struct wcd939x_priv *wcd939x = NULL;
  3869. int ret = 0;
  3870. struct wcd939x_pdata *pdata = NULL;
  3871. if (!dev)
  3872. return -ENODEV;
  3873. wcd939x = dev_get_drvdata(dev);
  3874. if (!wcd939x)
  3875. return -EINVAL;
  3876. pdata = dev_get_platdata(wcd939x->dev);
  3877. if (!pdata) {
  3878. dev_err_ratelimited(dev, "%s: pdata is NULL\n", __func__);
  3879. return -EINVAL;
  3880. }
  3881. if (test_bit(ALLOW_BUCK_DISABLE, &wcd939x->status_mask)) {
  3882. ret = msm_cdc_disable_ondemand_supply(wcd939x->dev,
  3883. wcd939x->supplies,
  3884. pdata->regulator,
  3885. pdata->num_supplies,
  3886. "cdc-vdd-buck");
  3887. if (ret == -EINVAL) {
  3888. dev_err_ratelimited(dev, "%s: vdd buck is not disabled\n",
  3889. __func__);
  3890. return 0;
  3891. }
  3892. clear_bit(ALLOW_BUCK_DISABLE, &wcd939x->status_mask);
  3893. }
  3894. if (wcd939x->dapm_bias_off) {
  3895. msm_cdc_set_supplies_lpm_mode(wcd939x->dev,
  3896. wcd939x->supplies,
  3897. pdata->regulator,
  3898. pdata->num_supplies,
  3899. true);
  3900. set_bit(WCD_SUPPLIES_LPM_MODE, &wcd939x->status_mask);
  3901. }
  3902. return 0;
  3903. }
  3904. static int wcd939x_resume(struct device *dev)
  3905. {
  3906. struct wcd939x_priv *wcd939x = NULL;
  3907. struct wcd939x_pdata *pdata = NULL;
  3908. if (!dev)
  3909. return -ENODEV;
  3910. wcd939x = dev_get_drvdata(dev);
  3911. if (!wcd939x)
  3912. return -EINVAL;
  3913. pdata = dev_get_platdata(wcd939x->dev);
  3914. if (!pdata) {
  3915. dev_err_ratelimited(dev, "%s: pdata is NULL\n", __func__);
  3916. return -EINVAL;
  3917. }
  3918. if (test_bit(WCD_SUPPLIES_LPM_MODE, &wcd939x->status_mask)) {
  3919. msm_cdc_set_supplies_lpm_mode(wcd939x->dev,
  3920. wcd939x->supplies,
  3921. pdata->regulator,
  3922. pdata->num_supplies,
  3923. false);
  3924. clear_bit(WCD_SUPPLIES_LPM_MODE, &wcd939x->status_mask);
  3925. }
  3926. return 0;
  3927. }
  3928. static const struct dev_pm_ops wcd939x_dev_pm_ops = {
  3929. .suspend_late = wcd939x_suspend,
  3930. .resume_early = wcd939x_resume,
  3931. };
  3932. #endif
  3933. static struct platform_driver wcd939x_codec_driver = {
  3934. .probe = wcd939x_probe,
  3935. .remove = wcd939x_remove,
  3936. .driver = {
  3937. .name = "wcd939x_codec",
  3938. .owner = THIS_MODULE,
  3939. .of_match_table = of_match_ptr(wcd939x_dt_match),
  3940. #ifdef CONFIG_PM_SLEEP
  3941. .pm = &wcd939x_dev_pm_ops,
  3942. #endif
  3943. .suppress_bind_attrs = true,
  3944. },
  3945. };
  3946. module_platform_driver(wcd939x_codec_driver);
  3947. MODULE_DESCRIPTION("WCD939X Codec driver");
  3948. MODULE_LICENSE("GPL v2");