msm_vidc_internal.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2020-2021,, The Linux Foundation. All rights reserved.
  4. */
  5. #ifndef _MSM_VIDC_INTERNAL_H_
  6. #define _MSM_VIDC_INTERNAL_H_
  7. #include <linux/bits.h>
  8. #include <linux/workqueue.h>
  9. #include <media/v4l2-dev.h>
  10. #include <media/v4l2-device.h>
  11. #include <media/v4l2-ioctl.h>
  12. #include <media/v4l2-event.h>
  13. #include <media/v4l2-ctrls.h>
  14. #include <media/videobuf2-core.h>
  15. #include <media/videobuf2-v4l2.h>
  16. #define MAX_NAME_LENGTH 128
  17. #define VENUS_VERSION_LENGTH 128
  18. #define MAX_MATRIX_COEFFS 9
  19. #define MAX_BIAS_COEFFS 3
  20. #define MAX_LIMIT_COEFFS 6
  21. #define MAX_DEBUGFS_NAME 50
  22. #define DEFAULT_TIMEOUT 3
  23. #define DEFAULT_HEIGHT 240
  24. #define DEFAULT_WIDTH 320
  25. #define MAX_HEIGHT 4320
  26. #define MAX_WIDTH 8192
  27. #define MIN_SUPPORTED_WIDTH 32
  28. #define MIN_SUPPORTED_HEIGHT 32
  29. #define DEFAULT_FPS 30
  30. #define MINIMUM_FPS 1
  31. #define MAXIMUM_FPS 960
  32. #define SINGLE_INPUT_BUFFER 1
  33. #define SINGLE_OUTPUT_BUFFER 1
  34. #define MAX_NUM_INPUT_BUFFERS VIDEO_MAX_FRAME // same as VB2_MAX_FRAME
  35. #define MAX_NUM_OUTPUT_BUFFERS VIDEO_MAX_FRAME // same as VB2_MAX_FRAME
  36. #define MAX_SUPPORTED_INSTANCES 16
  37. #define MAX_BSE_VPP_DELAY 6
  38. #define DEFAULT_BSE_VPP_DELAY 2
  39. #define MAX_CAP_PARENTS 16
  40. #define MAX_CAP_CHILDREN 16
  41. #define DEFAULT_BITSTREM_ALIGNMENT 16
  42. #define H265_BITSTREM_ALIGNMENT 32
  43. #define DEFAULT_MAX_HOST_BUF_COUNT 64
  44. #define DEFAULT_MAX_HOST_BURST_BUF_COUNT 256
  45. #define BIT_DEPTH_8 (8 << 16 | 8)
  46. #define BIT_DEPTH_10 (10 << 16 | 10)
  47. #define CODED_FRAMES_PROGRESSIVE 0x0
  48. #define CODED_FRAMES_INTERLACE 0x1
  49. /* TODO: move below macros to waipio.c */
  50. #define MAX_ENH_LAYER_HB 3
  51. #define MAX_HEVC_ENH_LAYER_SLIDING_WINDOW 5
  52. #define MAX_AVC_ENH_LAYER_SLIDING_WINDOW 3
  53. #define MAX_AVC_ENH_LAYER_HYBRID_HP 5
  54. #define PERCENT_PEAK_BITRATE_INCREASED 10
  55. #define INVALID_DEFAULT_MARK_OR_USE_LTR -1
  56. #define DCVS_WINDOW 16
  57. /* Superframe can have maximum of 32 frames */
  58. #define VIDC_SUPERFRAME_MAX 32
  59. #define COLOR_RANGE_UNSPECIFIED (-1)
  60. #define V4L2_EVENT_VIDC_BASE 10
  61. #define INPUT_MPLANE V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE
  62. #define OUTPUT_MPLANE V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE
  63. #define INPUT_META_PLANE V4L2_BUF_TYPE_META_OUTPUT
  64. #define OUTPUT_META_PLANE V4L2_BUF_TYPE_META_CAPTURE
  65. #define VIDC_IFACEQ_MAX_PKT_SIZE 1024
  66. #define VIDC_IFACEQ_MED_PKT_SIZE 768
  67. #define VIDC_IFACEQ_MIN_PKT_SIZE 8
  68. #define VIDC_IFACEQ_VAR_SMALL_PKT_SIZE 100
  69. #define VIDC_IFACEQ_VAR_LARGE_PKT_SIZE 512
  70. #define VIDC_IFACEQ_VAR_HUGE_PKT_SIZE (1024*12)
  71. #define NUM_MBS_PER_SEC(__height, __width, __fps) \
  72. (NUM_MBS_PER_FRAME(__height, __width) * __fps)
  73. #define NUM_MBS_PER_FRAME(__height, __width) \
  74. ((ALIGN(__height, 16) / 16) * (ALIGN(__width, 16) / 16))
  75. #define IS_PRIV_CTRL(idx) ( \
  76. (V4L2_CTRL_ID2WHICH(idx) == V4L2_CTRL_CLASS_MPEG) && \
  77. V4L2_CTRL_DRIVER_PRIV(idx))
  78. #define BUFFER_ALIGNMENT_SIZE(x) x
  79. #define NUM_MBS_720P (((1280 + 15) >> 4) * ((720 + 15) >> 4))
  80. #define NUM_MBS_4k (((4096 + 15) >> 4) * ((2304 + 15) >> 4))
  81. #define MB_SIZE_IN_PIXEL (16 * 16)
  82. #define DB_H264_DISABLE_SLICE_BOUNDARY \
  83. V4L2_MPEG_VIDEO_H264_LOOP_FILTER_MODE_DISABLED_AT_SLICE_BOUNDARY
  84. #define DB_HEVC_DISABLE_SLICE_BOUNDARY \
  85. V4L2_MPEG_VIDEO_HEVC_LOOP_FILTER_MODE_DISABLED_AT_SLICE_BOUNDARY
  86. /*
  87. * Convert Q16 number into Integer and Fractional part upto 2 places.
  88. * Ex : 105752 / 65536 = 1.61; 1.61 in Q16 = 105752;
  89. * Integer part = 105752 / 65536 = 1;
  90. * Reminder = 105752 * 0xFFFF = 40216; Last 16 bits.
  91. * Fractional part = 40216 * 100 / 65536 = 61;
  92. * Now convert to FP(1, 61, 100).
  93. */
  94. #define Q16_INT(q) ((q) >> 16)
  95. #define Q16_FRAC(q) ((((q) & 0xFFFF) * 100) >> 16)
  96. /* define timeout values */
  97. #define HW_RESPONSE_TIMEOUT_VALUE (1000)
  98. #define SW_PC_DELAY_VALUE (HW_RESPONSE_TIMEOUT_VALUE + 500)
  99. #define FW_UNLOAD_DELAY_VALUE (SW_PC_DELAY_VALUE + 1500)
  100. /*
  101. * MAX_MAPPED_OUTPUT_COUNT: maximum mappings which can
  102. * be present in output map list with refcount 1. These
  103. * mappings exist due to lazy unmap feature. Current
  104. * threshold is kept as 50 to handle vpp usecases
  105. * which might have many output buffers.
  106. */
  107. #define MAX_MAPPED_OUTPUT_COUNT 50
  108. /*
  109. * max dpb count = 16
  110. * each dpb: 4 words - <base_address, addr_offset, data_offset>
  111. * dpb list array size = 16 * 4
  112. * dpb payload size = 16 * 4 * 4
  113. */
  114. #define MAX_DPB_COUNT 16
  115. #define MAX_DPB_LIST_ARRAY_SIZE (MAX_DPB_COUNT * 4)
  116. #define MAX_DPB_LIST_PAYLOAD_SIZE (MAX_DPB_COUNT * 4 * 4)
  117. enum msm_vidc_domain_type {
  118. MSM_VIDC_ENCODER = BIT(0),
  119. MSM_VIDC_DECODER = BIT(1),
  120. };
  121. enum msm_vidc_codec_type {
  122. MSM_VIDC_H264 = BIT(0),
  123. MSM_VIDC_HEVC = BIT(1),
  124. MSM_VIDC_VP9 = BIT(2),
  125. MSM_VIDC_HEIC = BIT(3),
  126. };
  127. enum priority_level {
  128. MSM_VIDC_PRIORITY_LOW,
  129. MSM_VIDC_PRIORITY_HIGH,
  130. };
  131. enum msm_vidc_colorformat_type {
  132. MSM_VIDC_FMT_NONE = 0,
  133. MSM_VIDC_FMT_NV12 = BIT(0),
  134. MSM_VIDC_FMT_NV21 = BIT(1),
  135. MSM_VIDC_FMT_NV12C = BIT(2),
  136. MSM_VIDC_FMT_P010 = BIT(3),
  137. MSM_VIDC_FMT_TP10C = BIT(4),
  138. MSM_VIDC_FMT_RGBA8888 = BIT(5),
  139. MSM_VIDC_FMT_RGBA8888C = BIT(6),
  140. };
  141. enum msm_vidc_buffer_type {
  142. MSM_VIDC_BUF_INPUT = 1,
  143. MSM_VIDC_BUF_OUTPUT = 2,
  144. MSM_VIDC_BUF_INPUT_META = 3,
  145. MSM_VIDC_BUF_OUTPUT_META = 4,
  146. MSM_VIDC_BUF_READ_ONLY = 5,
  147. MSM_VIDC_BUF_QUEUE = 6,
  148. MSM_VIDC_BUF_BIN = 7,
  149. MSM_VIDC_BUF_ARP = 8,
  150. MSM_VIDC_BUF_COMV = 9,
  151. MSM_VIDC_BUF_NON_COMV = 10,
  152. MSM_VIDC_BUF_LINE = 11,
  153. MSM_VIDC_BUF_DPB = 12,
  154. MSM_VIDC_BUF_PERSIST = 13,
  155. MSM_VIDC_BUF_VPSS = 14,
  156. };
  157. /* always match with v4l2 flags V4L2_BUF_FLAG_* */
  158. enum msm_vidc_buffer_flags {
  159. MSM_VIDC_BUF_FLAG_KEYFRAME = 0x00000008,
  160. MSM_VIDC_BUF_FLAG_PFRAME = 0x00000010,
  161. MSM_VIDC_BUF_FLAG_BFRAME = 0x00000020,
  162. MSM_VIDC_BUF_FLAG_ERROR = 0x00000040,
  163. MSM_VIDC_BUF_FLAG_LAST = 0x00100000,
  164. MSM_VIDC_BUF_FLAG_CODECCONFIG = 0x01000000,
  165. MSM_VIDC_BUF_FLAG_SUBFRAME = 0x02000000,
  166. };
  167. enum msm_vidc_buffer_attributes {
  168. MSM_VIDC_ATTR_DEFERRED = BIT(0),
  169. MSM_VIDC_ATTR_READ_ONLY = BIT(1),
  170. MSM_VIDC_ATTR_PENDING_RELEASE = BIT(2),
  171. MSM_VIDC_ATTR_QUEUED = BIT(3),
  172. MSM_VIDC_ATTR_DEQUEUED = BIT(4),
  173. MSM_VIDC_ATTR_BUFFER_DONE = BIT(5),
  174. };
  175. enum msm_vidc_buffer_region {
  176. MSM_VIDC_REGION_NONE = 0,
  177. MSM_VIDC_NON_SECURE,
  178. MSM_VIDC_NON_SECURE_PIXEL,
  179. MSM_VIDC_SECURE_PIXEL,
  180. MSM_VIDC_SECURE_NONPIXEL,
  181. MSM_VIDC_SECURE_BITSTREAM,
  182. };
  183. enum msm_vidc_port_type {
  184. INPUT_PORT = 0,
  185. OUTPUT_PORT,
  186. INPUT_META_PORT,
  187. OUTPUT_META_PORT,
  188. MAX_PORT,
  189. };
  190. enum msm_vidc_stage_type {
  191. MSM_VIDC_STAGE_NONE = 0,
  192. MSM_VIDC_STAGE_1 = 1,
  193. MSM_VIDC_STAGE_2 = 2,
  194. };
  195. enum msm_vidc_pipe_type {
  196. MSM_VIDC_PIPE_NONE = 0,
  197. MSM_VIDC_PIPE_1 = 1,
  198. MSM_VIDC_PIPE_2 = 2,
  199. MSM_VIDC_PIPE_4 = 4,
  200. };
  201. enum msm_vidc_quality_mode {
  202. MSM_VIDC_MAX_QUALITY_MODE = 0x1,
  203. MSM_VIDC_POWER_SAVE_MODE = 0x2,
  204. };
  205. enum msm_vidc_color_primaries {
  206. MSM_VIDC_PRIMARIES_RESERVED = 0,
  207. MSM_VIDC_PRIMARIES_BT709 = 1,
  208. MSM_VIDC_PRIMARIES_UNSPECIFIED = 2,
  209. MSM_VIDC_PRIMARIES_BT470_SYSTEM_M = 4,
  210. MSM_VIDC_PRIMARIES_BT470_SYSTEM_BG = 5,
  211. MSM_VIDC_PRIMARIES_BT601_525 = 6,
  212. MSM_VIDC_PRIMARIES_SMPTE_ST240M = 7,
  213. MSM_VIDC_PRIMARIES_GENERIC_FILM = 8,
  214. MSM_VIDC_PRIMARIES_BT2020 = 9,
  215. MSM_VIDC_PRIMARIES_SMPTE_ST428_1 = 10,
  216. MSM_VIDC_PRIMARIES_SMPTE_RP431_2 = 11,
  217. MSM_VIDC_PRIMARIES_SMPTE_EG431_1 = 12,
  218. MSM_VIDC_PRIMARIES_SMPTE_EBU_TECH = 22,
  219. };
  220. enum msm_vidc_transfer_characteristics {
  221. MSM_VIDC_TRANSFER_RESERVED = 0,
  222. MSM_VIDC_TRANSFER_BT709 = 1,
  223. MSM_VIDC_TRANSFER_UNSPECIFIED = 2,
  224. MSM_VIDC_TRANSFER_BT470_SYSTEM_M = 4,
  225. MSM_VIDC_TRANSFER_BT470_SYSTEM_BG = 5,
  226. MSM_VIDC_TRANSFER_BT601_525_OR_625 = 6,
  227. MSM_VIDC_TRANSFER_SMPTE_ST240M = 7,
  228. MSM_VIDC_TRANSFER_LINEAR = 8,
  229. MSM_VIDC_TRANSFER_LOG_100_1 = 9,
  230. MSM_VIDC_TRANSFER_LOG_SQRT = 10,
  231. MSM_VIDC_TRANSFER_XVYCC = 11,
  232. MSM_VIDC_TRANSFER_BT1361_0 = 12,
  233. MSM_VIDC_TRANSFER_SRGB_SYCC = 13,
  234. MSM_VIDC_TRANSFER_BT2020_14 = 14,
  235. MSM_VIDC_TRANSFER_BT2020_15 = 15,
  236. MSM_VIDC_TRANSFER_SMPTE_ST2084_PQ = 16,
  237. MSM_VIDC_TRANSFER_SMPTE_ST428_1 = 17,
  238. MSM_VIDC_TRANSFER_BT2100_2_HLG = 18,
  239. };
  240. enum msm_vidc_matrix_coefficients {
  241. MSM_VIDC_MATRIX_COEFF_SRGB_SMPTE_ST428_1 = 0,
  242. MSM_VIDC_MATRIX_COEFF_BT709 = 1,
  243. MSM_VIDC_MATRIX_COEFF_UNSPECIFIED = 2,
  244. MSM_VIDC_MATRIX_COEFF_RESERVED = 3,
  245. MSM_VIDC_MATRIX_COEFF_FCC_TITLE_47 = 4,
  246. MSM_VIDC_MATRIX_COEFF_BT470_SYS_BG_OR_BT601_625 = 5,
  247. MSM_VIDC_MATRIX_COEFF_BT601_525_BT1358_525_OR_625 = 6,
  248. MSM_VIDC_MATRIX_COEFF_SMPTE_ST240 = 7,
  249. MSM_VIDC_MATRIX_COEFF_YCGCO = 8,
  250. MSM_VIDC_MATRIX_COEFF_BT2020_NON_CONSTANT = 9,
  251. MSM_VIDC_MATRIX_COEFF_BT2020_CONSTANT = 10,
  252. MSM_VIDC_MATRIX_COEFF_SMPTE_ST2085 = 11,
  253. MSM_VIDC_MATRIX_COEFF_SMPTE_CHROM_DERV_NON_CONSTANT = 12,
  254. MSM_VIDC_MATRIX_COEFF_SMPTE_CHROM_DERV_CONSTANT = 13,
  255. MSM_VIDC_MATRIX_COEFF_BT2100 = 14,
  256. };
  257. enum msm_vidc_core_capability_type {
  258. CORE_CAP_NONE = 0,
  259. ENC_CODECS,
  260. DEC_CODECS,
  261. MAX_SESSION_COUNT,
  262. MAX_SECURE_SESSION_COUNT,
  263. MAX_LOAD,
  264. MAX_MBPF,
  265. MAX_MBPS,
  266. MAX_MBPF_HQ,
  267. MAX_MBPS_HQ,
  268. MAX_MBPF_B_FRAME,
  269. MAX_MBPS_B_FRAME,
  270. MAX_ENH_LAYER_COUNT,
  271. NUM_VPP_PIPE,
  272. SW_PC,
  273. SW_PC_DELAY,
  274. FW_UNLOAD,
  275. FW_UNLOAD_DELAY,
  276. HW_RESPONSE_TIMEOUT,
  277. DEBUG_TIMEOUT,
  278. PREFIX_BUF_COUNT_PIX,
  279. PREFIX_BUF_SIZE_PIX,
  280. PREFIX_BUF_COUNT_NON_PIX,
  281. PREFIX_BUF_SIZE_NON_PIX,
  282. PAGEFAULT_NON_FATAL,
  283. PAGETABLE_CACHING,
  284. DCVS,
  285. DECODE_BATCH,
  286. DECODE_BATCH_TIMEOUT,
  287. AV_SYNC_WINDOW_SIZE,
  288. CLK_FREQ_THRESHOLD,
  289. NON_FATAL_FAULTS,
  290. CORE_CAP_MAX,
  291. };
  292. enum msm_vidc_inst_capability_type {
  293. INST_CAP_NONE = 0,
  294. FRAME_WIDTH,
  295. LOSSLESS_FRAME_WIDTH,
  296. SECURE_FRAME_WIDTH,
  297. FRAME_HEIGHT,
  298. LOSSLESS_FRAME_HEIGHT,
  299. SECURE_FRAME_HEIGHT,
  300. PIX_FMTS,
  301. MIN_BUFFERS_INPUT,
  302. MIN_BUFFERS_OUTPUT,
  303. MBPF,
  304. LOSSLESS_MBPF,
  305. BATCH_MBPF,
  306. BATCH_FPS,
  307. SECURE_MBPF,
  308. MBPS,
  309. POWER_SAVE_MBPS,
  310. FRAME_RATE,
  311. OPERATING_RATE,
  312. SCALE_X,
  313. SCALE_Y,
  314. MB_CYCLES_VSP,
  315. MB_CYCLES_VPP,
  316. MB_CYCLES_LP,
  317. MB_CYCLES_FW,
  318. MB_CYCLES_FW_VPP,
  319. SECURE_MODE,
  320. HFLIP,
  321. VFLIP,
  322. ROTATION,
  323. SUPER_FRAME,
  324. SLICE_INTERFACE,
  325. HEADER_MODE,
  326. PREPEND_SPSPPS_TO_IDR,
  327. META_SEQ_HDR_NAL,
  328. WITHOUT_STARTCODE,
  329. NAL_LENGTH_FIELD,
  330. REQUEST_I_FRAME,
  331. BIT_RATE,
  332. BITRATE_MODE,
  333. LOSSLESS,
  334. FRAME_SKIP_MODE,
  335. FRAME_RC_ENABLE,
  336. CONSTANT_QUALITY,
  337. GOP_SIZE,
  338. GOP_CLOSURE,
  339. B_FRAME,
  340. BLUR_TYPES,
  341. BLUR_RESOLUTION,
  342. CSC,
  343. CSC_CUSTOM_MATRIX,
  344. GRID,
  345. LOWLATENCY_MODE,
  346. LTR_COUNT,
  347. USE_LTR,
  348. MARK_LTR,
  349. BASELAYER_PRIORITY,
  350. IR_RANDOM,
  351. AU_DELIMITER,
  352. TIME_DELTA_BASED_RC,
  353. CONTENT_ADAPTIVE_CODING,
  354. BITRATE_BOOST,
  355. MIN_QUALITY,
  356. VBV_DELAY,
  357. PEAK_BITRATE,
  358. MIN_FRAME_QP,
  359. I_FRAME_MIN_QP,
  360. P_FRAME_MIN_QP,
  361. B_FRAME_MIN_QP,
  362. MAX_FRAME_QP,
  363. I_FRAME_MAX_QP,
  364. P_FRAME_MAX_QP,
  365. B_FRAME_MAX_QP,
  366. I_FRAME_QP,
  367. P_FRAME_QP,
  368. B_FRAME_QP,
  369. LAYER_TYPE,
  370. LAYER_ENABLE,
  371. ENH_LAYER_COUNT,
  372. L0_BR,
  373. L1_BR,
  374. L2_BR,
  375. L3_BR,
  376. L4_BR,
  377. L5_BR,
  378. ENTROPY_MODE,
  379. PROFILE,
  380. LEVEL,
  381. HEVC_TIER,
  382. LF_MODE,
  383. LF_ALPHA,
  384. LF_BETA,
  385. SLICE_MODE,
  386. SLICE_MAX_BYTES,
  387. SLICE_MAX_MB,
  388. MB_RC,
  389. TRANSFORM_8X8,
  390. CHROMA_QP_INDEX_OFFSET,
  391. DISPLAY_DELAY_ENABLE,
  392. DISPLAY_DELAY,
  393. CONCEAL_COLOR_8BIT,
  394. CONCEAL_COLOR_10BIT,
  395. STAGE,
  396. PIPE,
  397. POC,
  398. QUALITY_MODE,
  399. CODED_FRAMES,
  400. BIT_DEPTH,
  401. CODEC_CONFIG,
  402. BITSTREAM_SIZE_OVERWRITE,
  403. THUMBNAIL_MODE,
  404. DEFAULT_HEADER,
  405. RAP_FRAME,
  406. SEQ_CHANGE_AT_SYNC_FRAME,
  407. PRIORITY,
  408. ENC_IP_CR,
  409. DPB_LIST,
  410. META_LTR_MARK_USE,
  411. META_DPB_MISR,
  412. META_OPB_MISR,
  413. META_INTERLACE,
  414. META_TIMESTAMP,
  415. META_CONCEALED_MB_CNT,
  416. META_HIST_INFO,
  417. META_SEI_MASTERING_DISP,
  418. META_SEI_CLL,
  419. META_HDR10PLUS,
  420. META_EVA_STATS,
  421. META_BUF_TAG,
  422. META_DPB_TAG_LIST,
  423. META_OUTPUT_BUF_TAG,
  424. META_SUBFRAME_OUTPUT,
  425. META_ENC_QP_METADATA,
  426. META_ROI_INFO,
  427. INST_CAP_MAX,
  428. };
  429. enum msm_vidc_inst_capability_flags {
  430. CAP_FLAG_NONE = 0,
  431. CAP_FLAG_ROOT = BIT(0),
  432. CAP_FLAG_DYNAMIC_ALLOWED = BIT(1),
  433. CAP_FLAG_MENU = BIT(2),
  434. CAP_FLAG_INPUT_PORT = BIT(3),
  435. CAP_FLAG_OUTPUT_PORT = BIT(4),
  436. CAP_FLAG_CLIENT_SET = BIT(5),
  437. };
  438. struct msm_vidc_inst_cap {
  439. enum msm_vidc_inst_capability_type cap;
  440. s32 min;
  441. s32 max;
  442. u32 step_or_mask;
  443. s32 value;
  444. u32 v4l2_id;
  445. u32 hfi_id;
  446. enum msm_vidc_inst_capability_flags flags;
  447. enum msm_vidc_inst_capability_type parents[MAX_CAP_PARENTS];
  448. enum msm_vidc_inst_capability_type children[MAX_CAP_CHILDREN];
  449. int (*adjust)(void *inst,
  450. struct v4l2_ctrl *ctrl);
  451. int (*set)(void *inst,
  452. enum msm_vidc_inst_capability_type cap_id);
  453. };
  454. struct msm_vidc_inst_capability {
  455. enum msm_vidc_domain_type domain;
  456. enum msm_vidc_codec_type codec;
  457. struct msm_vidc_inst_cap cap[INST_CAP_MAX+1];
  458. };
  459. struct msm_vidc_core_capability {
  460. enum msm_vidc_core_capability_type type;
  461. u32 value;
  462. };
  463. struct msm_vidc_inst_cap_entry {
  464. /* list of struct msm_vidc_inst_cap_entry */
  465. struct list_head list;
  466. enum msm_vidc_inst_capability_type cap_id;
  467. };
  468. struct debug_buf_count {
  469. int etb;
  470. int ftb;
  471. int fbd;
  472. int ebd;
  473. };
  474. enum efuse_purpose {
  475. SKU_VERSION = 0,
  476. };
  477. enum sku_version {
  478. SKU_VERSION_0 = 0,
  479. SKU_VERSION_1,
  480. SKU_VERSION_2,
  481. };
  482. enum msm_vidc_ssr_trigger_type {
  483. SSR_ERR_FATAL = 1,
  484. SSR_SW_DIV_BY_ZERO,
  485. SSR_HW_WDOG_IRQ,
  486. };
  487. enum msm_vidc_cache_op {
  488. MSM_VIDC_CACHE_CLEAN,
  489. MSM_VIDC_CACHE_INVALIDATE,
  490. MSM_VIDC_CACHE_CLEAN_INVALIDATE,
  491. };
  492. enum msm_vidc_dcvs_flags {
  493. MSM_VIDC_DCVS_INCR = BIT(0),
  494. MSM_VIDC_DCVS_DECR = BIT(1),
  495. };
  496. enum msm_vidc_clock_properties {
  497. CLOCK_PROP_HAS_SCALING = BIT(0),
  498. CLOCK_PROP_HAS_MEM_RETENTION = BIT(1),
  499. };
  500. enum profiling_points {
  501. FRAME_PROCESSING = 0,
  502. MAX_PROFILING_POINTS,
  503. };
  504. enum signal_session_response {
  505. SIGNAL_CMD_STOP_INPUT = 0,
  506. SIGNAL_CMD_STOP_OUTPUT,
  507. SIGNAL_CMD_CLOSE,
  508. MAX_SIGNAL,
  509. };
  510. #define HFI_MASK_QHDR_TX_TYPE 0xFF000000
  511. #define HFI_MASK_QHDR_RX_TYPE 0x00FF0000
  512. #define HFI_MASK_QHDR_PRI_TYPE 0x0000FF00
  513. #define HFI_MASK_QHDR_Q_ID_TYPE 0x000000FF
  514. #define HFI_Q_ID_HOST_TO_CTRL_CMD_Q 0x00
  515. #define HFI_Q_ID_CTRL_TO_HOST_MSG_Q 0x01
  516. #define HFI_Q_ID_CTRL_TO_HOST_DEBUG_Q 0x02
  517. #define HFI_MASK_QHDR_STATUS 0x000000FF
  518. #define VIDC_IFACEQ_NUMQ 3
  519. #define VIDC_IFACEQ_CMDQ_IDX 0
  520. #define VIDC_IFACEQ_MSGQ_IDX 1
  521. #define VIDC_IFACEQ_DBGQ_IDX 2
  522. #define VIDC_IFACEQ_MAX_BUF_COUNT 50
  523. #define VIDC_IFACE_MAX_PARALLEL_CLNTS 16
  524. #define VIDC_IFACEQ_DFLT_QHDR 0x01010000
  525. struct hfi_queue_table_header {
  526. u32 qtbl_version;
  527. u32 qtbl_size;
  528. u32 qtbl_qhdr0_offset;
  529. u32 qtbl_qhdr_size;
  530. u32 qtbl_num_q;
  531. u32 qtbl_num_active_q;
  532. void *device_addr;
  533. char name[256];
  534. };
  535. struct hfi_queue_header {
  536. u32 qhdr_status;
  537. u32 qhdr_start_addr;
  538. u32 qhdr_type;
  539. u32 qhdr_q_size;
  540. u32 qhdr_pkt_size;
  541. u32 qhdr_pkt_drop_cnt;
  542. u32 qhdr_rx_wm;
  543. u32 qhdr_tx_wm;
  544. u32 qhdr_rx_req;
  545. u32 qhdr_tx_req;
  546. u32 qhdr_rx_irq_status;
  547. u32 qhdr_tx_irq_status;
  548. u32 qhdr_read_idx;
  549. u32 qhdr_write_idx;
  550. };
  551. #define VIDC_IFACEQ_TABLE_SIZE (sizeof(struct hfi_queue_table_header) \
  552. + sizeof(struct hfi_queue_header) * VIDC_IFACEQ_NUMQ)
  553. #define VIDC_IFACEQ_QUEUE_SIZE (VIDC_IFACEQ_MAX_PKT_SIZE * \
  554. VIDC_IFACEQ_MAX_BUF_COUNT * VIDC_IFACE_MAX_PARALLEL_CLNTS)
  555. #define VIDC_IFACEQ_GET_QHDR_START_ADDR(ptr, i) \
  556. (void *)((ptr + sizeof(struct hfi_queue_table_header)) + \
  557. (i * sizeof(struct hfi_queue_header)))
  558. #define QDSS_SIZE 4096
  559. #define SFR_SIZE 4096
  560. #define QUEUE_SIZE (VIDC_IFACEQ_TABLE_SIZE + \
  561. (VIDC_IFACEQ_QUEUE_SIZE * VIDC_IFACEQ_NUMQ))
  562. #define ALIGNED_QDSS_SIZE ALIGN(QDSS_SIZE, SZ_4K)
  563. #define ALIGNED_SFR_SIZE ALIGN(SFR_SIZE, SZ_4K)
  564. #define ALIGNED_QUEUE_SIZE ALIGN(QUEUE_SIZE, SZ_4K)
  565. #define SHARED_QSIZE ALIGN(ALIGNED_SFR_SIZE + ALIGNED_QUEUE_SIZE + \
  566. ALIGNED_QDSS_SIZE, SZ_1M)
  567. struct buf_count {
  568. u32 etb;
  569. u32 ftb;
  570. u32 fbd;
  571. u32 ebd;
  572. };
  573. struct profile_data {
  574. u32 start;
  575. u32 stop;
  576. u32 cumulative;
  577. char name[64];
  578. u32 sampling;
  579. u32 average;
  580. };
  581. struct msm_vidc_debug {
  582. struct profile_data pdata[MAX_PROFILING_POINTS];
  583. u32 profile;
  584. u32 samples;
  585. struct buf_count count;
  586. };
  587. struct msm_vidc_input_cr_data {
  588. struct list_head list;
  589. u32 index;
  590. u32 input_cr;
  591. };
  592. struct msm_vidc_timestamps {
  593. struct list_head list;
  594. u64 timestamp_us;
  595. u32 framerate;
  596. bool is_valid;
  597. };
  598. struct msm_vidc_session_idle {
  599. bool idle;
  600. u64 last_activity_time_ns;
  601. };
  602. struct msm_vidc_color_info {
  603. u32 colorspace;
  604. u32 ycbcr_enc;
  605. u32 xfer_func;
  606. u32 quantization;
  607. };
  608. struct msm_vidc_rectangle {
  609. u32 left;
  610. u32 top;
  611. u32 width;
  612. u32 height;
  613. };
  614. struct msm_vidc_subscription_params {
  615. u32 bitstream_resolution;
  616. u32 crop_offsets[2];
  617. u32 bit_depth;
  618. u32 coded_frames;
  619. u32 fw_min_count;
  620. u32 pic_order_cnt;
  621. u32 color_info;
  622. u32 profile;
  623. u32 level;
  624. u32 tier;
  625. };
  626. struct msm_vidc_hfi_frame_info {
  627. u32 picture_type;
  628. u32 no_output;
  629. u32 cr;
  630. u32 cf;
  631. u32 data_corrupt;
  632. u32 overflow;
  633. };
  634. struct msm_vidc_decode_vpp_delay {
  635. bool enable;
  636. u32 size;
  637. };
  638. struct msm_vidc_decode_batch {
  639. bool enable;
  640. u32 size;
  641. struct delayed_work work;
  642. };
  643. enum msm_vidc_power_mode {
  644. VIDC_POWER_NORMAL = 0,
  645. VIDC_POWER_LOW,
  646. VIDC_POWER_TURBO,
  647. };
  648. struct vidc_bus_vote_data {
  649. enum msm_vidc_domain_type domain;
  650. enum msm_vidc_codec_type codec;
  651. enum msm_vidc_power_mode power_mode;
  652. u32 color_formats[2];
  653. int num_formats; /* 1 = DPB-OPB unified; 2 = split */
  654. int input_height, input_width, bitrate;
  655. int output_height, output_width;
  656. int rotation;
  657. int compression_ratio;
  658. int complexity_factor;
  659. int input_cr;
  660. u32 lcu_size;
  661. u32 fps;
  662. u32 work_mode;
  663. bool use_sys_cache;
  664. bool b_frames_enabled;
  665. u64 calc_bw_ddr;
  666. u64 calc_bw_llcc;
  667. u32 num_vpp_pipes;
  668. };
  669. struct msm_vidc_power {
  670. enum msm_vidc_power_mode power_mode;
  671. u32 buffer_counter;
  672. u32 min_threshold;
  673. u32 nom_threshold;
  674. u32 max_threshold;
  675. bool dcvs_mode;
  676. u32 dcvs_window;
  677. u64 min_freq;
  678. u64 curr_freq;
  679. u32 ddr_bw;
  680. u32 sys_cache_bw;
  681. u32 dcvs_flags;
  682. u32 fw_cr;
  683. u32 fw_cf;
  684. };
  685. struct msm_vidc_alloc {
  686. struct list_head list;
  687. enum msm_vidc_buffer_type type;
  688. enum msm_vidc_buffer_region region;
  689. u32 size;
  690. u8 secure:1;
  691. u8 map_kernel:1;
  692. struct dma_buf *dmabuf;
  693. void *kvaddr;
  694. };
  695. struct msm_vidc_allocations {
  696. struct list_head list; // list of "struct msm_vidc_alloc"
  697. };
  698. struct msm_vidc_map {
  699. struct list_head list;
  700. enum msm_vidc_buffer_type type;
  701. enum msm_vidc_buffer_region region;
  702. struct dma_buf *dmabuf;
  703. u32 refcount;
  704. u64 device_addr;
  705. struct sg_table *table;
  706. struct dma_buf_attachment *attach;
  707. u32 skip_delayed_unmap:1;
  708. };
  709. struct msm_vidc_mappings {
  710. struct list_head list; // list of "struct msm_vidc_map"
  711. };
  712. struct msm_vidc_buffer {
  713. struct list_head list;
  714. enum msm_vidc_buffer_type type;
  715. u32 index;
  716. int fd;
  717. u32 buffer_size;
  718. u32 data_offset;
  719. u32 data_size;
  720. u64 device_addr;
  721. void *dmabuf;
  722. u32 flags;
  723. u64 timestamp;
  724. enum msm_vidc_buffer_attributes attr;
  725. };
  726. struct msm_vidc_buffers {
  727. struct list_head list; // list of "struct msm_vidc_buffer"
  728. u32 min_count;
  729. u32 extra_count;
  730. u32 actual_count;
  731. u32 size;
  732. bool reuse;
  733. };
  734. struct msm_vidc_pool {
  735. struct list_head list;
  736. u32 count;
  737. };
  738. enum msm_vidc_allow {
  739. MSM_VIDC_DISALLOW = 0,
  740. MSM_VIDC_ALLOW,
  741. MSM_VIDC_DEFER,
  742. MSM_VIDC_IGNORE,
  743. };
  744. enum response_work_type {
  745. RESP_WORK_INPUT_PSC = 1,
  746. RESP_WORK_OUTPUT_PSC,
  747. RESP_WORK_LAST_FLAG,
  748. };
  749. struct response_work {
  750. struct list_head list;
  751. enum response_work_type type;
  752. void *data;
  753. u32 data_size;
  754. };
  755. struct msm_vidc_ssr {
  756. bool trigger;
  757. enum msm_vidc_ssr_trigger_type ssr_type;
  758. u32 sub_client_id;
  759. u32 test_addr;
  760. };
  761. struct msm_vidc_sfr {
  762. u32 bufSize;
  763. u8 rg_data[1];
  764. };
  765. #define call_mem_op(c, op, ...) \
  766. (((c) && (c)->mem_ops && (c)->mem_ops->op) ? \
  767. ((c)->mem_ops->op(__VA_ARGS__)) : 0)
  768. struct msm_vidc_memory_ops {
  769. int (*allocate)(void *inst, struct msm_vidc_buffer *mbuf);
  770. int (*dma_map)(void *inst, struct msm_vidc_buffer *mbuf);
  771. int (*dma_unmap)(void *inst, struct msm_vidc_buffer *mbuf);
  772. int (*free)(void *inst, struct msm_vidc_buffer *mbuf);
  773. int (*cache_op)(void *inst, struct msm_vidc_buffer *mbuf,
  774. enum msm_vidc_cache_op cache_op);
  775. };
  776. #endif // _MSM_VIDC_INTERNAL_H_