sde_io_util.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2012-2015, 2017-2020 The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/clk.h>
  6. #include <linux/err.h>
  7. #include <linux/io.h>
  8. #include <linux/regulator/consumer.h>
  9. #include <linux/delay.h>
  10. #include <linux/sde_io_util.h>
  11. #define MAX_I2C_CMDS 16
  12. void dss_reg_w(struct dss_io_data *io, u32 offset, u32 value, u32 debug)
  13. {
  14. u32 in_val;
  15. if (!io || !io->base) {
  16. DEV_ERR("%pS->%s: invalid input\n",
  17. __builtin_return_address(0), __func__);
  18. return;
  19. }
  20. if (offset > io->len) {
  21. DEV_ERR("%pS->%s: offset out of range\n",
  22. __builtin_return_address(0), __func__);
  23. return;
  24. }
  25. writel_relaxed(value, io->base + offset);
  26. if (debug) {
  27. in_val = readl_relaxed(io->base + offset);
  28. DEV_DBG("[%08x] => %08x [%08x]\n",
  29. (u32)(unsigned long)(io->base + offset),
  30. value, in_val);
  31. }
  32. } /* dss_reg_w */
  33. EXPORT_SYMBOL(dss_reg_w);
  34. u32 dss_reg_r(struct dss_io_data *io, u32 offset, u32 debug)
  35. {
  36. u32 value;
  37. if (!io || !io->base) {
  38. DEV_ERR("%pS->%s: invalid input\n",
  39. __builtin_return_address(0), __func__);
  40. return -EINVAL;
  41. }
  42. if (offset > io->len) {
  43. DEV_ERR("%pS->%s: offset out of range\n",
  44. __builtin_return_address(0), __func__);
  45. return -EINVAL;
  46. }
  47. value = readl_relaxed(io->base + offset);
  48. if (debug)
  49. DEV_DBG("[%08x] <= %08x\n",
  50. (u32)(unsigned long)(io->base + offset), value);
  51. return value;
  52. } /* dss_reg_r */
  53. EXPORT_SYMBOL(dss_reg_r);
  54. void dss_reg_dump(void __iomem *base, u32 length, const char *prefix,
  55. u32 debug)
  56. {
  57. if (debug)
  58. print_hex_dump(KERN_INFO, prefix, DUMP_PREFIX_OFFSET, 32, 4,
  59. (void *)base, length, false);
  60. } /* dss_reg_dump */
  61. EXPORT_SYMBOL(dss_reg_dump);
  62. static struct resource *msm_dss_get_res_byname(struct platform_device *pdev,
  63. unsigned int type, const char *name)
  64. {
  65. struct resource *res = NULL;
  66. res = platform_get_resource_byname(pdev, type, name);
  67. if (!res)
  68. DEV_ERR("%s: '%s' resource not found\n", __func__, name);
  69. return res;
  70. } /* msm_dss_get_res_byname */
  71. EXPORT_SYMBOL(msm_dss_get_res_byname);
  72. int msm_dss_ioremap_byname(struct platform_device *pdev,
  73. struct dss_io_data *io_data, const char *name)
  74. {
  75. struct resource *res = NULL;
  76. if (!pdev || !io_data) {
  77. DEV_ERR("%pS->%s: invalid input\n",
  78. __builtin_return_address(0), __func__);
  79. return -EINVAL;
  80. }
  81. res = msm_dss_get_res_byname(pdev, IORESOURCE_MEM, name);
  82. if (!res) {
  83. DEV_ERR("%pS->%s: '%s' msm_dss_get_res_byname failed\n",
  84. __builtin_return_address(0), __func__, name);
  85. return -ENODEV;
  86. }
  87. io_data->len = (u32)resource_size(res);
  88. io_data->base = ioremap(res->start, io_data->len);
  89. if (!io_data->base) {
  90. DEV_ERR("%pS->%s: '%s' ioremap failed\n",
  91. __builtin_return_address(0), __func__, name);
  92. return -EIO;
  93. }
  94. return 0;
  95. } /* msm_dss_ioremap_byname */
  96. EXPORT_SYMBOL(msm_dss_ioremap_byname);
  97. void msm_dss_iounmap(struct dss_io_data *io_data)
  98. {
  99. if (!io_data) {
  100. DEV_ERR("%pS->%s: invalid input\n",
  101. __builtin_return_address(0), __func__);
  102. return;
  103. }
  104. if (io_data->base) {
  105. iounmap(io_data->base);
  106. io_data->base = NULL;
  107. }
  108. io_data->len = 0;
  109. } /* msm_dss_iounmap */
  110. EXPORT_SYMBOL(msm_dss_iounmap);
  111. int msm_dss_config_vreg(struct device *dev, struct dss_vreg *in_vreg,
  112. int num_vreg, int config)
  113. {
  114. int i = 0, rc = 0;
  115. struct dss_vreg *curr_vreg = NULL;
  116. enum dss_vreg_type type;
  117. if (!in_vreg || !num_vreg)
  118. return rc;
  119. if (config) {
  120. for (i = 0; i < num_vreg; i++) {
  121. curr_vreg = &in_vreg[i];
  122. curr_vreg->vreg = regulator_get(dev,
  123. curr_vreg->vreg_name);
  124. rc = PTR_RET(curr_vreg->vreg);
  125. if (rc) {
  126. DEV_ERR("%pS->%s: %s get failed. rc=%d\n",
  127. __builtin_return_address(0), __func__,
  128. curr_vreg->vreg_name, rc);
  129. curr_vreg->vreg = NULL;
  130. goto vreg_get_fail;
  131. }
  132. type = (regulator_count_voltages(curr_vreg->vreg) > 0)
  133. ? DSS_REG_LDO : DSS_REG_VS;
  134. if (type == DSS_REG_LDO) {
  135. rc = regulator_set_voltage(
  136. curr_vreg->vreg,
  137. curr_vreg->min_voltage,
  138. curr_vreg->max_voltage);
  139. if (rc < 0) {
  140. DEV_ERR("%pS->%s: %s set vltg fail\n",
  141. __builtin_return_address(0),
  142. __func__,
  143. curr_vreg->vreg_name);
  144. goto vreg_set_voltage_fail;
  145. }
  146. }
  147. }
  148. } else {
  149. for (i = num_vreg-1; i >= 0; i--) {
  150. curr_vreg = &in_vreg[i];
  151. if (curr_vreg->vreg) {
  152. type = (regulator_count_voltages(
  153. curr_vreg->vreg) > 0)
  154. ? DSS_REG_LDO : DSS_REG_VS;
  155. if (type == DSS_REG_LDO) {
  156. regulator_set_voltage(curr_vreg->vreg,
  157. 0, curr_vreg->max_voltage);
  158. }
  159. regulator_put(curr_vreg->vreg);
  160. curr_vreg->vreg = NULL;
  161. }
  162. }
  163. }
  164. return 0;
  165. vreg_unconfig:
  166. if (type == DSS_REG_LDO)
  167. regulator_set_load(curr_vreg->vreg, 0);
  168. vreg_set_voltage_fail:
  169. regulator_put(curr_vreg->vreg);
  170. curr_vreg->vreg = NULL;
  171. vreg_get_fail:
  172. for (i--; i >= 0; i--) {
  173. curr_vreg = &in_vreg[i];
  174. type = (regulator_count_voltages(curr_vreg->vreg) > 0)
  175. ? DSS_REG_LDO : DSS_REG_VS;
  176. goto vreg_unconfig;
  177. }
  178. return rc;
  179. } /* msm_dss_config_vreg */
  180. EXPORT_SYMBOL(msm_dss_config_vreg);
  181. static bool msm_dss_is_hw_controlled(struct dss_vreg in_vreg)
  182. {
  183. u32 mode = 0;
  184. char const *regulator_gdsc = "gdsc";
  185. /*
  186. * For gdsc-regulator devices only, REGULATOR_MODE_FAST specifies that
  187. * the GDSC is in HW controlled mode.
  188. */
  189. mode = regulator_get_mode(in_vreg.vreg);
  190. if (!strcmp(regulator_gdsc, in_vreg.vreg_name) &&
  191. mode == REGULATOR_MODE_FAST) {
  192. DEV_DBG("%pS->%s: %s is HW controlled\n",
  193. __builtin_return_address(0), __func__,
  194. in_vreg.vreg_name);
  195. return true;
  196. }
  197. return false;
  198. }
  199. int msm_dss_enable_vreg(struct dss_vreg *in_vreg, int num_vreg, int enable)
  200. {
  201. int i = 0, rc = 0;
  202. bool need_sleep;
  203. if (enable) {
  204. for (i = 0; i < num_vreg; i++) {
  205. rc = PTR_RET(in_vreg[i].vreg);
  206. if (rc) {
  207. DEV_ERR("%pS->%s: %s regulator error. rc=%d\n",
  208. __builtin_return_address(0), __func__,
  209. in_vreg[i].vreg_name, rc);
  210. goto vreg_set_opt_mode_fail;
  211. }
  212. if (msm_dss_is_hw_controlled(in_vreg[i]))
  213. continue;
  214. need_sleep = !regulator_is_enabled(in_vreg[i].vreg);
  215. if (in_vreg[i].pre_on_sleep && need_sleep)
  216. usleep_range(in_vreg[i].pre_on_sleep * 1000,
  217. (in_vreg[i].pre_on_sleep * 1000) + 10);
  218. rc = regulator_set_load(in_vreg[i].vreg,
  219. in_vreg[i].enable_load);
  220. if (rc < 0) {
  221. DEV_ERR("%pS->%s: %s set opt m fail\n",
  222. __builtin_return_address(0), __func__,
  223. in_vreg[i].vreg_name);
  224. goto vreg_set_opt_mode_fail;
  225. }
  226. rc = regulator_enable(in_vreg[i].vreg);
  227. if (in_vreg[i].post_on_sleep && need_sleep)
  228. usleep_range(in_vreg[i].post_on_sleep * 1000,
  229. (in_vreg[i].post_on_sleep * 1000) + 10);
  230. if (rc < 0) {
  231. DEV_ERR("%pS->%s: %s enable failed\n",
  232. __builtin_return_address(0), __func__,
  233. in_vreg[i].vreg_name);
  234. goto disable_vreg;
  235. }
  236. }
  237. } else {
  238. for (i = num_vreg-1; i >= 0; i--) {
  239. if (msm_dss_is_hw_controlled(in_vreg[i]))
  240. continue;
  241. if (in_vreg[i].pre_off_sleep)
  242. usleep_range(in_vreg[i].pre_off_sleep * 1000,
  243. (in_vreg[i].pre_off_sleep * 1000) + 10);
  244. regulator_set_load(in_vreg[i].vreg,
  245. in_vreg[i].disable_load);
  246. regulator_disable(in_vreg[i].vreg);
  247. if (in_vreg[i].post_off_sleep)
  248. usleep_range(in_vreg[i].post_off_sleep * 1000,
  249. (in_vreg[i].post_off_sleep * 1000) + 10);
  250. }
  251. }
  252. return rc;
  253. disable_vreg:
  254. regulator_set_load(in_vreg[i].vreg, in_vreg[i].disable_load);
  255. vreg_set_opt_mode_fail:
  256. for (i--; i >= 0; i--) {
  257. if (in_vreg[i].pre_off_sleep)
  258. usleep_range(in_vreg[i].pre_off_sleep * 1000,
  259. (in_vreg[i].pre_off_sleep * 1000) + 10);
  260. regulator_set_load(in_vreg[i].vreg,
  261. in_vreg[i].disable_load);
  262. regulator_disable(in_vreg[i].vreg);
  263. if (in_vreg[i].post_off_sleep)
  264. usleep_range(in_vreg[i].post_off_sleep * 1000,
  265. (in_vreg[i].post_off_sleep * 1000) + 10);
  266. }
  267. return rc;
  268. } /* msm_dss_enable_vreg */
  269. EXPORT_SYMBOL(msm_dss_enable_vreg);
  270. int msm_dss_enable_gpio(struct dss_gpio *in_gpio, int num_gpio, int enable)
  271. {
  272. int i = 0, rc = 0;
  273. if (enable) {
  274. for (i = 0; i < num_gpio; i++) {
  275. DEV_DBG("%pS->%s: %s enable\n",
  276. __builtin_return_address(0), __func__,
  277. in_gpio[i].gpio_name);
  278. rc = gpio_request(in_gpio[i].gpio,
  279. in_gpio[i].gpio_name);
  280. if (rc < 0) {
  281. DEV_ERR("%pS->%s: %s enable failed\n",
  282. __builtin_return_address(0), __func__,
  283. in_gpio[i].gpio_name);
  284. goto disable_gpio;
  285. }
  286. gpio_set_value(in_gpio[i].gpio, in_gpio[i].value);
  287. }
  288. } else {
  289. for (i = num_gpio-1; i >= 0; i--) {
  290. DEV_DBG("%pS->%s: %s disable\n",
  291. __builtin_return_address(0), __func__,
  292. in_gpio[i].gpio_name);
  293. if (in_gpio[i].gpio)
  294. gpio_free(in_gpio[i].gpio);
  295. }
  296. }
  297. return rc;
  298. disable_gpio:
  299. for (i--; i >= 0; i--)
  300. if (in_gpio[i].gpio)
  301. gpio_free(in_gpio[i].gpio);
  302. return rc;
  303. } /* msm_dss_enable_gpio */
  304. EXPORT_SYMBOL(msm_dss_enable_gpio);
  305. void msm_dss_put_clk(struct dss_clk *clk_arry, int num_clk)
  306. {
  307. int i;
  308. for (i = num_clk - 1; i >= 0; i--) {
  309. if (clk_arry[i].clk)
  310. clk_put(clk_arry[i].clk);
  311. clk_arry[i].clk = NULL;
  312. }
  313. } /* msm_dss_put_clk */
  314. EXPORT_SYMBOL(msm_dss_put_clk);
  315. int msm_dss_get_clk(struct device *dev, struct dss_clk *clk_arry, int num_clk)
  316. {
  317. int i, rc = 0;
  318. for (i = 0; i < num_clk; i++) {
  319. clk_arry[i].clk = clk_get(dev, clk_arry[i].clk_name);
  320. rc = PTR_RET(clk_arry[i].clk);
  321. if (rc) {
  322. DEV_ERR("%pS->%s: '%s' get failed. rc=%d\n",
  323. __builtin_return_address(0), __func__,
  324. clk_arry[i].clk_name, rc);
  325. goto error;
  326. }
  327. }
  328. return rc;
  329. error:
  330. for (i--; i >= 0; i--) {
  331. if (clk_arry[i].clk)
  332. clk_put(clk_arry[i].clk);
  333. clk_arry[i].clk = NULL;
  334. }
  335. return rc;
  336. } /* msm_dss_get_clk */
  337. EXPORT_SYMBOL(msm_dss_get_clk);
  338. int msm_dss_single_clk_set_rate(struct dss_clk *clk)
  339. {
  340. int rc = 0;
  341. if (!clk) {
  342. DEV_ERR("invalid clk struct\n");
  343. return -EINVAL;
  344. }
  345. DEV_DBG("%pS->%s: set_rate '%s'\n",
  346. __builtin_return_address(0), __func__,
  347. clk->clk_name);
  348. if (clk->type != DSS_CLK_AHB) {
  349. rc = clk_set_rate(clk->clk, clk->rate);
  350. if (rc)
  351. DEV_ERR("%pS->%s: %s failed. rc=%d\n",
  352. __builtin_return_address(0),
  353. __func__,
  354. clk->clk_name, rc);
  355. }
  356. return rc;
  357. } /* msm_dss_single_clk_set_rate */
  358. EXPORT_SYMBOL(msm_dss_single_clk_set_rate);
  359. int msm_dss_clk_set_rate(struct dss_clk *clk_arry, int num_clk)
  360. {
  361. int i, rc = 0;
  362. for (i = 0; i < num_clk; i++) {
  363. if (clk_arry[i].clk) {
  364. rc = msm_dss_single_clk_set_rate(&clk_arry[i]);
  365. if (rc)
  366. break;
  367. } else {
  368. DEV_ERR("%pS->%s: '%s' is not available\n",
  369. __builtin_return_address(0), __func__,
  370. clk_arry[i].clk_name);
  371. rc = -EPERM;
  372. break;
  373. }
  374. }
  375. return rc;
  376. } /* msm_dss_clk_set_rate */
  377. EXPORT_SYMBOL(msm_dss_clk_set_rate);
  378. int msm_dss_enable_clk(struct dss_clk *clk_arry, int num_clk, int enable)
  379. {
  380. int i, rc = 0;
  381. if (enable) {
  382. for (i = 0; i < num_clk; i++) {
  383. DEV_DBG("%pS->%s: enable '%s'\n",
  384. __builtin_return_address(0), __func__,
  385. clk_arry[i].clk_name);
  386. if (clk_arry[i].clk) {
  387. rc = clk_prepare_enable(clk_arry[i].clk);
  388. if (rc)
  389. DEV_ERR("%pS->%s: %s en fail. rc=%d\n",
  390. __builtin_return_address(0),
  391. __func__,
  392. clk_arry[i].clk_name, rc);
  393. } else {
  394. DEV_ERR("%pS->%s: '%s' is not available\n",
  395. __builtin_return_address(0), __func__,
  396. clk_arry[i].clk_name);
  397. rc = -EPERM;
  398. }
  399. if (rc) {
  400. msm_dss_enable_clk(clk_arry, i, false);
  401. break;
  402. }
  403. }
  404. } else {
  405. for (i = num_clk - 1; i >= 0; i--) {
  406. DEV_DBG("%pS->%s: disable '%s'\n",
  407. __builtin_return_address(0), __func__,
  408. clk_arry[i].clk_name);
  409. if (clk_arry[i].clk)
  410. clk_disable_unprepare(clk_arry[i].clk);
  411. else
  412. DEV_ERR("%pS->%s: '%s' is not available\n",
  413. __builtin_return_address(0), __func__,
  414. clk_arry[i].clk_name);
  415. }
  416. }
  417. return rc;
  418. } /* msm_dss_enable_clk */
  419. EXPORT_SYMBOL(msm_dss_enable_clk);
  420. int sde_i2c_byte_read(struct i2c_client *client, uint8_t slave_addr,
  421. uint8_t reg_offset, uint8_t *read_buf)
  422. {
  423. struct i2c_msg msgs[2];
  424. int ret = -1;
  425. pr_debug("%s: reading from slave_addr=[%x] and offset=[%x]\n",
  426. __func__, slave_addr, reg_offset);
  427. msgs[0].addr = slave_addr >> 1;
  428. msgs[0].flags = 0;
  429. msgs[0].buf = &reg_offset;
  430. msgs[0].len = 1;
  431. msgs[1].addr = slave_addr >> 1;
  432. msgs[1].flags = I2C_M_RD;
  433. msgs[1].buf = read_buf;
  434. msgs[1].len = 1;
  435. ret = i2c_transfer(client->adapter, msgs, 2);
  436. if (ret < 1) {
  437. pr_err("%s: I2C READ FAILED=[%d]\n", __func__, ret);
  438. return -EACCES;
  439. }
  440. pr_debug("%s: i2c buf is [%x]\n", __func__, *read_buf);
  441. return 0;
  442. }
  443. EXPORT_SYMBOL(sde_i2c_byte_read);
  444. int sde_i2c_byte_write(struct i2c_client *client, uint8_t slave_addr,
  445. uint8_t reg_offset, uint8_t *value)
  446. {
  447. struct i2c_msg msgs[1];
  448. uint8_t data[2];
  449. int status = -EACCES;
  450. pr_debug("%s: writing from slave_addr=[%x] and offset=[%x]\n",
  451. __func__, slave_addr, reg_offset);
  452. data[0] = reg_offset;
  453. data[1] = *value;
  454. msgs[0].addr = slave_addr >> 1;
  455. msgs[0].flags = 0;
  456. msgs[0].len = 2;
  457. msgs[0].buf = data;
  458. status = i2c_transfer(client->adapter, msgs, 1);
  459. if (status < 1) {
  460. pr_err("I2C WRITE FAILED=[%d]\n", status);
  461. return -EACCES;
  462. }
  463. pr_debug("%s: I2C write status=%x\n", __func__, status);
  464. return status;
  465. }
  466. EXPORT_SYMBOL(sde_i2c_byte_write);