sde_hw_vdc.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2020, The Linux Foundation. All rights reserved.
  4. */
  5. #include "sde_hw_mdss.h"
  6. #include "sde_hwio.h"
  7. #include "sde_hw_catalog.h"
  8. #include "sde_hw_dsc.h"
  9. #include "sde_hw_pingpong.h"
  10. #include "sde_dbg.h"
  11. #include "sde_kms.h"
  12. #include "sde_hw_vdc.h"
  13. #include "sde_vdc_helper.h"
  14. #define VDC_CMN_MAIN_CNF 0x00
  15. /* SDE_VDC_ENC register offsets */
  16. #define ENC_OUT_BF_CTRL 0x00
  17. #define ENC_GENERAL_STATUS 0x04
  18. #define ENC_HSLICE_STATUS 0x08
  19. #define ENC_OUT_STATUS 0x0C
  20. #define ENC_INT_STAT 0x10
  21. #define ENC_INT_CLR 0x14
  22. #define ENC_INT_ENABLE 0x18
  23. #define ENC_R2B_BUF_CTRL 0x1c
  24. #define ENC_ORIG_SLICE 0x40
  25. #define ENC_DF_CTRL 0x44
  26. #define ENC_VDC_VERSION 0x80
  27. #define ENC_VDC_FRAME_SIZE 0x84
  28. #define ENC_VDC_SLICE_SIZE 0x88
  29. #define ENC_VDC_SLICE_PX 0x8c
  30. #define ENC_VDC_MAIN_CONF 0x90
  31. #define ENC_VDC_CHUNK_SIZE 0x94
  32. #define ENC_VDC_RC_CONFIG_0 0x98
  33. #define ENC_VDC_RC_CONFIG_1 0x9c
  34. #define ENC_VDC_RC_CONFIG_2 0xa0
  35. #define ENC_VDC_RC_CONFIG_3 0xa4
  36. #define ENC_VDC_RC_CONFIG_4 0xa8
  37. #define ENC_VDC_FLAT_CONFIG 0xac
  38. #define ENC_VDC_FLAT_LUT_3_0 0xb0
  39. #define ENC_VDC_FLAT_LUT_7_4 0xb4
  40. #define ENC_VDC_MAX_QP_LUT_3_0 0xb8
  41. #define ENC_VDC_MAX_QP_LUT_7_4 0xbc
  42. #define ENC_VDC_TAR_RATE_LUT_3_0 0xc0
  43. #define ENC_VDC_TAR_RATE_LUT_7_4 0xc4
  44. #define ENC_VDC_TAR_RATE_LUT_11_8 0xc8
  45. #define ENC_VDC_TAR_RATE_LUT_15_12 0xcc
  46. #define ENC_VDC_MPPF_CONFIG 0xd0
  47. #define ENC_VDC_SSM_CONFIG 0xd4
  48. #define ENC_VDC_SLICE_NUM_BITS_0 0xd8
  49. #define ENC_VDC_SLICE_NUM_BITS_1 0xdc
  50. #define ENC_VDC_RC_PRECOMPUTE 0xe0
  51. #define ENC_VDC_MPP_CONFIG 0xe4
  52. #define ENC_VDC_LBDA_BRATE_LUT 0x100
  53. #define ENC_VDC_LBDA_BF_LUT 0x180
  54. #define ENC_VDC_OTHER_RC 0x1c0
  55. /* SDE_VDC_CTL register offsets */
  56. #define VDC_CTL 0x00
  57. #define VDC_CFG 0x04
  58. #define VDC_DATA_IN_SWAP 0x08
  59. #define VDC_CLK_CTRL 0x0C
  60. #define VDC_CTL_BLOCK_SIZE 0x300
  61. static inline _vdc_subblk_offset(struct sde_hw_vdc *hw_vdc, int s_id,
  62. u32 *idx)
  63. {
  64. int rc = 0;
  65. const struct sde_vdc_sub_blks *sblk;
  66. if (!hw_vdc)
  67. return -EINVAL;
  68. sblk = hw_vdc->caps->sblk;
  69. switch (s_id) {
  70. case SDE_VDC_ENC:
  71. *idx = sblk->enc.base;
  72. break;
  73. case SDE_VDC_CTL:
  74. *idx = sblk->ctl.base;
  75. break;
  76. default:
  77. rc = -EINVAL;
  78. }
  79. return rc;
  80. }
  81. static void sde_hw_vdc_disable(struct sde_hw_vdc *hw_vdc)
  82. {
  83. struct sde_hw_blk_reg_map *vdc_reg;
  84. u32 idx;
  85. if (!hw_vdc)
  86. return;
  87. if (_vdc_subblk_offset(hw_vdc, SDE_VDC_CTL, &idx))
  88. return;
  89. vdc_reg = &hw_vdc->hw;
  90. SDE_REG_WRITE(vdc_reg, VDC_CFG + idx, 0);
  91. /* common register */
  92. SDE_REG_WRITE(vdc_reg, VDC_CMN_MAIN_CNF, 0);
  93. }
  94. static void sde_hw_vdc_config(struct sde_hw_vdc *hw_vdc,
  95. struct msm_display_vdc_info *vdc)
  96. {
  97. struct sde_hw_blk_reg_map *vdc_reg = &hw_vdc->hw;
  98. u32 idx;
  99. u32 data = 0;
  100. int i = 0;
  101. u8 bits_per_component;
  102. int addr_off = 0;
  103. u32 slice_num_bits_ub, slice_num_bits_ldw;
  104. if (!hw_vdc)
  105. return;
  106. if (_vdc_subblk_offset(hw_vdc, SDE_VDC_ENC, &idx))
  107. return;
  108. data = ((vdc->ob1_max_addr & 0xffff) << 16);
  109. data |= (vdc->ob0_max_addr & 0xffff);
  110. SDE_REG_WRITE(vdc_reg, ENC_OUT_BF_CTRL + idx, data);
  111. data = ((vdc->r2b1_max_addr & 0xffff) << 16);
  112. data |= (vdc->r2b0_max_addr & 0xffff);
  113. SDE_REG_WRITE(vdc_reg, ENC_R2B_BUF_CTRL + idx, data);
  114. data = vdc->slice_width_orig;
  115. SDE_REG_WRITE(vdc_reg, ENC_ORIG_SLICE + idx, data);
  116. data = 0;
  117. if (vdc->panel_mode == VDC_VIDEO_MODE)
  118. data |= BIT(9);
  119. data |= ((vdc->num_of_active_ss - 1) << 12);
  120. data |= vdc->initial_lines;
  121. SDE_REG_WRITE(vdc_reg, ENC_DF_CTRL + idx, data);
  122. data = 0;
  123. data |= (vdc->version_major << 24);
  124. data |= (vdc->version_minor << 16);
  125. data |= (vdc->version_release << 8);
  126. SDE_REG_WRITE(vdc_reg, ENC_VDC_VERSION + idx, data);
  127. data = 0;
  128. data |= (vdc->frame_width << 16);
  129. data |= vdc->frame_height;
  130. SDE_REG_WRITE(vdc_reg, ENC_VDC_FRAME_SIZE + idx, data);
  131. data = 0;
  132. data |= (vdc->slice_width << 16);
  133. data |= vdc->slice_height;
  134. SDE_REG_WRITE(vdc_reg, ENC_VDC_SLICE_SIZE + idx, data);
  135. SDE_REG_WRITE(vdc_reg, ENC_VDC_SLICE_PX + idx,
  136. vdc->slice_num_px);
  137. data = 0;
  138. data |= (vdc->bits_per_pixel << 16);
  139. if (vdc->bits_per_component == 8)
  140. bits_per_component = 0;
  141. else if (vdc->bits_per_component == 10)
  142. bits_per_component = 1;
  143. else
  144. bits_per_component = 2;
  145. data |= (bits_per_component << 4);
  146. data |= (vdc->source_color_space << 2);
  147. data |= vdc->chroma_format;
  148. SDE_REG_WRITE(vdc_reg, ENC_VDC_MAIN_CONF + idx,
  149. data);
  150. SDE_REG_WRITE(vdc_reg, ENC_VDC_CHUNK_SIZE + idx,
  151. vdc->chunk_size);
  152. SDE_REG_WRITE(vdc_reg, ENC_VDC_RC_CONFIG_0 + idx,
  153. vdc->rc_buffer_init_size);
  154. data = 0;
  155. data |= (vdc->rc_stuffing_bits << 24);
  156. data |= (vdc->rc_init_tx_delay << 16);
  157. data |= vdc->rc_buffer_max_size;
  158. SDE_REG_WRITE(vdc_reg, ENC_VDC_RC_CONFIG_1 + idx, data);
  159. SDE_REG_WRITE(vdc_reg, ENC_VDC_RC_CONFIG_2 + idx,
  160. vdc->rc_target_rate_threshold);
  161. data = 0;
  162. data |= (vdc->rc_tar_rate_scale << 24);
  163. data |= (vdc->rc_buffer_fullness_scale << 16);
  164. data |= vdc->rc_fullness_offset_thresh;
  165. SDE_REG_WRITE(vdc_reg, ENC_VDC_RC_CONFIG_3 + idx, data);
  166. data = 0;
  167. data |= (vdc->rc_fullness_offset_slope << 8);
  168. data |= RC_TARGET_RATE_EXTRA_FTBLS;
  169. SDE_REG_WRITE(vdc_reg, ENC_VDC_RC_CONFIG_4 + idx, data);
  170. data = 0;
  171. data |= (vdc->flatqp_vf_fbls << 24);
  172. data |= (vdc->flatqp_vf_nbls << 16);
  173. data |= (vdc->flatqp_sw_fbls << 8);
  174. data |= vdc->flatqp_sw_nbls;
  175. SDE_REG_WRITE(vdc_reg, ENC_VDC_FLAT_CONFIG + idx, data);
  176. data = 0;
  177. data |= (vdc->flatness_qp_lut[0] << 24);
  178. data |= (vdc->flatness_qp_lut[1] << 16);
  179. data |= (vdc->flatness_qp_lut[2] << 8);
  180. data |= vdc->flatness_qp_lut[3];
  181. SDE_REG_WRITE(vdc_reg, ENC_VDC_FLAT_LUT_3_0 + idx, data);
  182. data = 0;
  183. data |= (vdc->flatness_qp_lut[4] << 24);
  184. data |= (vdc->flatness_qp_lut[5] << 16);
  185. data |= (vdc->flatness_qp_lut[6] << 8);
  186. data |= vdc->flatness_qp_lut[7];
  187. SDE_REG_WRITE(vdc_reg, ENC_VDC_FLAT_LUT_7_4 + idx, data);
  188. data = 0;
  189. data |= (vdc->max_qp_lut[0] << 24);
  190. data |= (vdc->max_qp_lut[1] << 16);
  191. data |= (vdc->max_qp_lut[2] << 8);
  192. data |= vdc->max_qp_lut[3];
  193. SDE_REG_WRITE(vdc_reg, ENC_VDC_MAX_QP_LUT_3_0 + idx, data);
  194. data = 0;
  195. data |= (vdc->max_qp_lut[4] << 24);
  196. data |= (vdc->max_qp_lut[5] << 16);
  197. data |= (vdc->max_qp_lut[6] << 8);
  198. data |= vdc->max_qp_lut[7];
  199. SDE_REG_WRITE(vdc_reg, ENC_VDC_MAX_QP_LUT_7_4 + idx, data);
  200. data = 0;
  201. data |= (vdc->tar_del_lut[0] << 24);
  202. data |= (vdc->tar_del_lut[1] << 16);
  203. data |= (vdc->tar_del_lut[2] << 8);
  204. data |= vdc->tar_del_lut[3];
  205. SDE_REG_WRITE(vdc_reg, ENC_VDC_TAR_RATE_LUT_3_0 + idx, data);
  206. data = 0;
  207. data |= (vdc->tar_del_lut[4] << 24);
  208. data |= (vdc->tar_del_lut[5] << 16);
  209. data |= (vdc->tar_del_lut[6] << 8);
  210. data |= vdc->tar_del_lut[7];
  211. SDE_REG_WRITE(vdc_reg, ENC_VDC_TAR_RATE_LUT_7_4 + idx, data);
  212. data = 0;
  213. data |= (vdc->tar_del_lut[8] << 24);
  214. data |= (vdc->tar_del_lut[9] << 16);
  215. data |= (vdc->tar_del_lut[10] << 8);
  216. data |= vdc->tar_del_lut[11];
  217. SDE_REG_WRITE(vdc_reg, ENC_VDC_TAR_RATE_LUT_11_8 + idx, data);
  218. data = 0;
  219. data |= (vdc->tar_del_lut[12] << 24);
  220. data |= (vdc->tar_del_lut[13] << 16);
  221. data |= (vdc->tar_del_lut[14] << 8);
  222. data |= vdc->tar_del_lut[15];
  223. SDE_REG_WRITE(vdc_reg, ENC_VDC_TAR_RATE_LUT_15_12 + idx, data);
  224. data = 0;
  225. data |= (vdc->mppf_bpc_r_y << 20);
  226. data |= (vdc->mppf_bpc_g_cb << 16);
  227. data |= (vdc->mppf_bpc_b_cr << 12);
  228. data |= (vdc->mppf_bpc_y << 8);
  229. data |= (vdc->mppf_bpc_co << 4);
  230. data |= vdc->mppf_bpc_cg;
  231. SDE_REG_WRITE(vdc_reg, ENC_VDC_MPPF_CONFIG + idx, data);
  232. SDE_REG_WRITE(vdc_reg, ENC_VDC_SSM_CONFIG + idx,
  233. SSM_MAX_SE_SIZE);
  234. slice_num_bits_ldw = (u32)vdc->slice_num_bits;
  235. slice_num_bits_ub = vdc->slice_num_bits >> 32;
  236. SDE_REG_WRITE(vdc_reg, ENC_VDC_SLICE_NUM_BITS_0 + idx,
  237. (slice_num_bits_ub & 0x0ff));
  238. SDE_REG_WRITE(vdc_reg, ENC_VDC_SLICE_NUM_BITS_1 + idx,
  239. slice_num_bits_ldw);
  240. data = 0;
  241. data |= (vdc->chunk_adj_bits << 16);
  242. data |= vdc->num_extra_mux_bits;
  243. SDE_REG_WRITE(vdc_reg, ENC_VDC_RC_PRECOMPUTE + idx, data);
  244. for (i = 0; i < VDC_LBDA_BRATE_REG_SIZE; i += 2) {
  245. data = 0;
  246. data |= (vdc->lbda_brate_lut_interp[i] << 16);
  247. data |= vdc->lbda_brate_lut_interp[i + 1];
  248. SDE_REG_WRITE(vdc_reg,
  249. ENC_VDC_LBDA_BRATE_LUT + idx +
  250. (addr_off * 4),
  251. data);
  252. addr_off++;
  253. }
  254. for (i = 0; i < VDC_LBDA_BRATE_REG_SIZE; i += 4) {
  255. data = 0;
  256. data |= (vdc->lbda_bf_lut_interp[i] << 24);
  257. data |= (vdc->lbda_bf_lut_interp[i + 1] << 16);
  258. data |= (vdc->lbda_bf_lut_interp[i + 2] << 8);
  259. data |= vdc->lbda_bf_lut_interp[i + 3];
  260. SDE_REG_WRITE(vdc_reg, ENC_VDC_LBDA_BF_LUT + idx + i,
  261. data);
  262. }
  263. data = 0;
  264. data |= (vdc->min_block_bits << 16);
  265. data |= vdc->rc_lambda_bitrate_scale;
  266. SDE_REG_WRITE(vdc_reg, ENC_VDC_OTHER_RC + idx,
  267. data);
  268. /* program the vdc wrapper */
  269. if (_vdc_subblk_offset(hw_vdc, SDE_VDC_CTL, &idx))
  270. return;
  271. data = 0;
  272. data = BIT(0); /* encoder enable */
  273. if (vdc->bits_per_component == 8)
  274. data |= BIT(11);
  275. if (vdc->chroma_format == MSM_CHROMA_422) {
  276. data |= BIT(8);
  277. data |= BIT(10);
  278. }
  279. SDE_REG_WRITE(vdc_reg, VDC_CFG + idx, data);
  280. }
  281. static void sde_hw_vdc_bind_pingpong_blk(
  282. struct sde_hw_vdc *hw_vdc,
  283. bool enable,
  284. const enum sde_pingpong pp)
  285. {
  286. struct sde_hw_blk_reg_map *vdc_reg;
  287. int idx;
  288. int mux_cfg = 0xF; /* Disabled */
  289. if (!hw_vdc)
  290. return;
  291. if (_vdc_subblk_offset(hw_vdc, SDE_VDC_CTL, &idx))
  292. return;
  293. vdc_reg = &hw_vdc->hw;
  294. if (enable)
  295. mux_cfg = (pp - PINGPONG_0) & 0xf;
  296. SDE_REG_WRITE(vdc_reg, VDC_CTL + idx, mux_cfg);
  297. }
  298. static struct sde_vdc_cfg *_vdc_offset(enum sde_vdc vdc,
  299. struct sde_mdss_cfg *m,
  300. void __iomem *addr,
  301. struct sde_hw_blk_reg_map *b)
  302. {
  303. int i;
  304. for (i = 0; i < m->vdc_count; i++) {
  305. if (vdc == m->vdc[i].id) {
  306. b->base_off = addr;
  307. b->blk_off = m->vdc[i].base;
  308. b->length = m->vdc[i].len;
  309. b->hwversion = m->hwversion;
  310. b->log_mask = SDE_DBG_MASK_VDC;
  311. return &m->vdc[i];
  312. }
  313. }
  314. return NULL;
  315. }
  316. static void _setup_vdc_ops(struct sde_hw_vdc_ops *ops,
  317. unsigned long features)
  318. {
  319. ops->vdc_disable = sde_hw_vdc_disable;
  320. ops->vdc_config = sde_hw_vdc_config;
  321. ops->bind_pingpong_blk = sde_hw_vdc_bind_pingpong_blk;
  322. }
  323. static struct sde_hw_blk_ops sde_hw_ops = {
  324. .start = NULL,
  325. .stop = NULL,
  326. };
  327. struct sde_hw_vdc *sde_hw_vdc_init(enum sde_vdc idx,
  328. void __iomem *addr,
  329. struct sde_mdss_cfg *m)
  330. {
  331. struct sde_hw_vdc *c;
  332. struct sde_vdc_cfg *cfg;
  333. int rc;
  334. u32 vdc_ctl_reg;
  335. char blk_name[32];
  336. c = kzalloc(sizeof(*c), GFP_KERNEL);
  337. if (!c)
  338. return ERR_PTR(-ENOMEM);
  339. cfg = _vdc_offset(idx, m, addr, &c->hw);
  340. if (IS_ERR_OR_NULL(cfg)) {
  341. kfree(c);
  342. return ERR_PTR(-EINVAL);
  343. }
  344. c->idx = idx;
  345. c->caps = cfg;
  346. _setup_vdc_ops(&c->ops, c->caps->features);
  347. rc = sde_hw_blk_init(&c->base, SDE_HW_BLK_VDC, idx, &sde_hw_ops);
  348. if (rc) {
  349. SDE_ERROR("failed to init hw blk %d\n", rc);
  350. goto blk_init_error;
  351. }
  352. if (_vdc_subblk_offset(c, SDE_VDC_CTL, &vdc_ctl_reg)) {
  353. SDE_ERROR("vdc ctl not found\n");
  354. kfree(c);
  355. return ERR_PTR(-EINVAL);
  356. }
  357. sde_dbg_reg_register_dump_range(SDE_DBG_NAME, cfg->name, c->hw.blk_off,
  358. c->hw.blk_off + c->hw.length, c->hw.xin_id);
  359. snprintf(blk_name, sizeof(blk_name), "vdc_enc_%u",
  360. c->idx - VDC_0);
  361. sde_dbg_reg_register_dump_range(SDE_DBG_NAME,
  362. blk_name,
  363. c->hw.blk_off + c->caps->sblk->enc.base,
  364. c->hw.blk_off + c->caps->sblk->enc.base +
  365. c->caps->sblk->enc.len,
  366. c->hw.xin_id);
  367. snprintf(blk_name, sizeof(blk_name), "vdc_ctl_%u",
  368. c->idx - VDC_0);
  369. sde_dbg_reg_register_dump_range(SDE_DBG_NAME,
  370. blk_name,
  371. c->hw.blk_off + c->caps->sblk->ctl.base,
  372. c->hw.blk_off + c->caps->sblk->ctl.base +
  373. c->caps->sblk->ctl.len,
  374. c->hw.xin_id);
  375. return c;
  376. blk_init_error:
  377. kfree(c);
  378. return ERR_PTR(rc);
  379. }
  380. void sde_hw_vdc_destroy(struct sde_hw_vdc *vdc)
  381. {
  382. if (vdc) {
  383. sde_hw_blk_destroy(&vdc->base);
  384. kfree(vdc);
  385. }
  386. }