sde_hw_rc.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2020, The Linux Foundation. All rights reserved.
  4. */
  5. #include <drm/msm_drm_pp.h>
  6. #include "sde_kms.h"
  7. #include "sde_reg_dma.h"
  8. #include "sde_hw_rc.h"
  9. #include "sde_hw_catalog.h"
  10. #include "sde_hw_util.h"
  11. #include "sde_hw_dspp.h"
  12. #include "sde_hw_reg_dma_v1_color_proc.h"
  13. /**
  14. * Hardware register set
  15. */
  16. #define SDE_HW_RC_REG0 0x00
  17. #define SDE_HW_RC_REG1 0x04
  18. #define SDE_HW_RC_REG2 0x08
  19. #define SDE_HW_RC_REG3 0x0C
  20. #define SDE_HW_RC_REG4 0x10
  21. #define SDE_HW_RC_REG5 0x14
  22. #define SDE_HW_RC_REG6 0x18
  23. #define SDE_HW_RC_REG7 0x1C
  24. #define SDE_HW_RC_REG8 0x20
  25. #define SDE_HW_RC_REG9 0x24
  26. #define SDE_HW_RC_REG10 0x28
  27. #define SDE_HW_RC_REG11 0x2C
  28. #define SDE_HW_RC_REG12 0x30
  29. #define SDE_HW_RC_REG13 0x34
  30. #define SDE_HW_RC_DATA_REG_SIZE 18
  31. #define SDE_HW_RC_SKIP_DATA_PROG 0x1
  32. #define SDE_HW_RC_DISABLE_R1 0x01E
  33. #define SDE_HW_RC_DISABLE_R2 0x1E0
  34. #define SDE_HW_RC_PU_SKIP_OP 0x1
  35. /**
  36. * struct sde_hw_rc_state - rounded corner cached state per RC instance
  37. *
  38. * @last_rc_mask_cfg: cached value of most recent programmed mask.
  39. * @mask_programmed: true if mask was programmed at least once to RC hardware.
  40. * @last_roi_list: cached value of most recent processed list of ROIs.
  41. * @roi_programmed: true if list of ROIs were processed at least once.
  42. */
  43. struct sde_hw_rc_state {
  44. struct drm_msm_rc_mask_cfg *last_rc_mask_cfg;
  45. bool mask_programmed;
  46. struct msm_roi_list *last_roi_list;
  47. bool roi_programmed;
  48. };
  49. static struct sde_hw_rc_state rc_state[RC_MAX - RC_0] = {
  50. {
  51. .last_rc_mask_cfg = NULL,
  52. .last_roi_list = NULL,
  53. .mask_programmed = false,
  54. .roi_programmed = false,
  55. },
  56. {
  57. .last_rc_mask_cfg = NULL,
  58. .last_roi_list = NULL,
  59. .mask_programmed = false,
  60. .roi_programmed = false,
  61. },
  62. };
  63. #define RC_STATE(hw_dspp) rc_state[hw_dspp->cap->sblk->rc.idx]
  64. enum rc_param_r {
  65. RC_PARAM_R0 = 0x0,
  66. RC_PARAM_R1 = 0x1,
  67. RC_PARAM_R2 = 0x2,
  68. RC_PARAM_R1R2 = (RC_PARAM_R1 | RC_PARAM_R2),
  69. };
  70. enum rc_param_a {
  71. RC_PARAM_A0 = 0x2,
  72. RC_PARAM_A1 = 0x4,
  73. };
  74. enum rc_param_b {
  75. RC_PARAM_B0 = 0x0,
  76. RC_PARAM_B1 = 0x1,
  77. RC_PARAM_B2 = 0x2,
  78. RC_PARAM_B1B2 = (RC_PARAM_B1 | RC_PARAM_B2),
  79. };
  80. enum rc_param_c {
  81. RC_PARAM_C0 = (BIT(8)),
  82. RC_PARAM_C1 = (BIT(10)),
  83. RC_PARAM_C2 = (BIT(10) | BIT(11)),
  84. RC_PARAM_C3 = (BIT(8) | BIT(10)),
  85. RC_PARAM_C4 = (BIT(8) | BIT(9)),
  86. RC_PARAM_C5 = (BIT(8) | BIT(9) | BIT(10) | BIT(11)),
  87. };
  88. enum rc_merge_mode {
  89. RC_MERGE_SINGLE_PIPE = 0x0,
  90. RC_MERGE_DUAL_PIPE = 0x1
  91. };
  92. struct rc_config_table {
  93. enum rc_param_a param_a;
  94. enum rc_param_b param_b;
  95. enum rc_param_c param_c;
  96. enum rc_merge_mode merge_mode;
  97. enum rc_merge_mode merge_mode_en;
  98. };
  99. static struct rc_config_table config_table[] = {
  100. /* RC_PARAM_A0 configurations */
  101. {
  102. .param_a = RC_PARAM_A0,
  103. .param_b = RC_PARAM_B1B2,
  104. .param_c = RC_PARAM_C3,
  105. .merge_mode = RC_MERGE_SINGLE_PIPE,
  106. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  107. },
  108. {
  109. .param_a = RC_PARAM_A0,
  110. .param_b = RC_PARAM_B1,
  111. .param_c = RC_PARAM_C0,
  112. .merge_mode = RC_MERGE_SINGLE_PIPE,
  113. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  114. },
  115. {
  116. .param_a = RC_PARAM_A0,
  117. .param_b = RC_PARAM_B2,
  118. .param_c = RC_PARAM_C1,
  119. .merge_mode = RC_MERGE_SINGLE_PIPE,
  120. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  121. },
  122. {
  123. .param_a = RC_PARAM_A0,
  124. .param_b = RC_PARAM_B1B2,
  125. .param_c = RC_PARAM_C3,
  126. .merge_mode = RC_MERGE_DUAL_PIPE,
  127. .merge_mode_en = RC_MERGE_DUAL_PIPE,
  128. },
  129. {
  130. .param_a = RC_PARAM_A0,
  131. .param_b = RC_PARAM_B1,
  132. .param_c = RC_PARAM_C0,
  133. .merge_mode = RC_MERGE_DUAL_PIPE,
  134. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  135. },
  136. {
  137. .param_a = RC_PARAM_A0,
  138. .param_b = RC_PARAM_B2,
  139. .param_c = RC_PARAM_C1,
  140. .merge_mode = RC_MERGE_DUAL_PIPE,
  141. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  142. },
  143. /* RC_PARAM_A1 configurations */
  144. {
  145. .param_a = RC_PARAM_A1,
  146. .param_b = RC_PARAM_B1B2,
  147. .param_c = RC_PARAM_C5,
  148. .merge_mode = RC_MERGE_SINGLE_PIPE,
  149. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  150. },
  151. {
  152. .param_a = RC_PARAM_A1,
  153. .param_b = RC_PARAM_B1,
  154. .param_c = RC_PARAM_C4,
  155. .merge_mode = RC_MERGE_SINGLE_PIPE,
  156. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  157. },
  158. {
  159. .param_a = RC_PARAM_A1,
  160. .param_b = RC_PARAM_B2,
  161. .param_c = RC_PARAM_C2,
  162. .merge_mode = RC_MERGE_SINGLE_PIPE,
  163. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  164. },
  165. {
  166. .param_a = RC_PARAM_A1,
  167. .param_b = RC_PARAM_B1B2,
  168. .param_c = RC_PARAM_C5,
  169. .merge_mode = RC_MERGE_DUAL_PIPE,
  170. .merge_mode_en = RC_MERGE_DUAL_PIPE,
  171. },
  172. {
  173. .param_a = RC_PARAM_A1,
  174. .param_b = RC_PARAM_B1,
  175. .param_c = RC_PARAM_C4,
  176. .merge_mode = RC_MERGE_DUAL_PIPE,
  177. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  178. },
  179. {
  180. .param_a = RC_PARAM_A1,
  181. .param_b = RC_PARAM_B2,
  182. .param_c = RC_PARAM_C2,
  183. .merge_mode = RC_MERGE_DUAL_PIPE,
  184. .merge_mode_en = RC_MERGE_SINGLE_PIPE,
  185. },
  186. };
  187. static inline void _sde_hw_rc_reg_write(
  188. struct sde_hw_dspp *hw_dspp,
  189. int offset,
  190. u32 value)
  191. {
  192. u32 address = hw_dspp->cap->sblk->rc.base + offset;
  193. SDE_DEBUG("rc:%u, address:0x%08X, value:0x%08X\n",
  194. hw_dspp->cap->sblk->rc.idx,
  195. hw_dspp->hw.blk_off + address, value);
  196. SDE_REG_WRITE(&hw_dspp->hw, address, value);
  197. }
  198. static int _sde_hw_rc_get_enable_bits(
  199. enum rc_param_a param_a,
  200. enum rc_param_b param_b,
  201. enum rc_param_c *param_c,
  202. u32 merge_mode,
  203. u32 *merge_mode_en)
  204. {
  205. int i = 0;
  206. if (!param_c || !merge_mode_en) {
  207. SDE_ERROR("invalid arguments\n");
  208. return -EINVAL;
  209. }
  210. for (i = 0; i < ARRAY_SIZE(config_table); i++) {
  211. if (merge_mode == config_table[i].merge_mode &&
  212. param_a == config_table[i].param_a &&
  213. param_b == config_table[i].param_b) {
  214. *param_c = config_table[i].param_c;
  215. *merge_mode_en = config_table[i].merge_mode_en;
  216. SDE_DEBUG("found param_c:0x%08X, merge_mode_en:%d\n",
  217. *param_c, *merge_mode_en);
  218. return 0;
  219. }
  220. }
  221. SDE_ERROR("configuration not supported");
  222. return -EINVAL;
  223. }
  224. static int _sde_hw_rc_get_merge_mode(
  225. const struct sde_hw_cp_cfg *hw_cfg,
  226. u32 *merge_mode)
  227. {
  228. int rc = 0;
  229. if (!hw_cfg || !merge_mode) {
  230. SDE_ERROR("invalid arguments\n");
  231. return -EINVAL;
  232. }
  233. if (hw_cfg->num_of_mixers == 1)
  234. *merge_mode = RC_MERGE_SINGLE_PIPE;
  235. else if (hw_cfg->num_of_mixers == 2)
  236. *merge_mode = RC_MERGE_DUAL_PIPE;
  237. else {
  238. SDE_ERROR("invalid number of mixers:%d\n",
  239. hw_cfg->num_of_mixers);
  240. return -EINVAL;
  241. }
  242. SDE_DEBUG("number mixers:%u, merge mode:%u\n",
  243. hw_cfg->num_of_mixers, *merge_mode);
  244. return rc;
  245. }
  246. static int _sde_hw_rc_get_ajusted_roi(
  247. const struct sde_hw_cp_cfg *hw_cfg,
  248. const struct sde_rect *pu_roi,
  249. struct sde_rect *rc_roi)
  250. {
  251. int rc = 0;
  252. if (!hw_cfg || !pu_roi || !rc_roi) {
  253. SDE_ERROR("invalid arguments\n");
  254. return -EINVAL;
  255. }
  256. /*when partial update is disabled, use full screen ROI*/
  257. if (pu_roi->w == 0 && pu_roi->h == 0) {
  258. rc_roi->x = pu_roi->x;
  259. rc_roi->y = pu_roi->y;
  260. rc_roi->w = hw_cfg->displayh;
  261. rc_roi->h = hw_cfg->displayv;
  262. } else {
  263. memcpy(rc_roi, pu_roi, sizeof(struct sde_rect));
  264. }
  265. SDE_DEBUG("displayh:%u, displayv:%u\n", hw_cfg->displayh,
  266. hw_cfg->displayv);
  267. SDE_DEBUG("pu_roi x:%u, y:%u, w:%u, h:%u\n", pu_roi->x, pu_roi->y,
  268. pu_roi->w, pu_roi->h);
  269. SDE_DEBUG("rc_roi x:%u, y:%u, w:%u, h:%u\n", rc_roi->x, rc_roi->y,
  270. rc_roi->w, rc_roi->h);
  271. return rc;
  272. }
  273. static int _sde_hw_rc_get_param_rb(
  274. const struct drm_msm_rc_mask_cfg *rc_mask_cfg,
  275. const struct sde_rect *rc_roi,
  276. enum rc_param_r *param_r,
  277. enum rc_param_b *param_b)
  278. {
  279. int rc = 0;
  280. int half_panel_x = 0, half_panel_w = 0;
  281. int cfg_param_01 = 0, cfg_param_02 = 0;
  282. int x1 = 0, x2 = 0, y1 = 0, y2 = 0;
  283. if (!rc_mask_cfg || !rc_roi || !param_r || !param_b) {
  284. SDE_ERROR("invalid arguments\n");
  285. return -EINVAL;
  286. }
  287. if (rc_mask_cfg->cfg_param_03 == RC_PARAM_A1)
  288. half_panel_w = rc_mask_cfg->cfg_param_04[0] +
  289. rc_mask_cfg->cfg_param_04[1];
  290. else if (rc_mask_cfg->cfg_param_03 == RC_PARAM_A0)
  291. half_panel_w = rc_mask_cfg->cfg_param_04[0];
  292. else {
  293. SDE_ERROR("invalid cfg_param_03:%u\n",
  294. rc_mask_cfg->cfg_param_03);
  295. return -EINVAL;
  296. }
  297. cfg_param_01 = rc_mask_cfg->cfg_param_01;
  298. cfg_param_02 = rc_mask_cfg->cfg_param_02;
  299. x1 = rc_roi->x;
  300. x2 = rc_roi->x + rc_roi->w - 1;
  301. y1 = rc_roi->y;
  302. y2 = rc_roi->y + rc_roi->h - 1;
  303. half_panel_x = half_panel_w - 1;
  304. SDE_DEBUG("x1:%u y1:%u x2:%u y2:%u\n", x1, y1, x2, y2);
  305. SDE_DEBUG("cfg_param_01:%u cfg_param_02:%u half_panel_x:%u",
  306. cfg_param_01, cfg_param_02, half_panel_x);
  307. SDE_DEBUG("param_r:0x%08X param_b:0x%08X\n",
  308. *param_r, *param_b);
  309. if (x1 < 0 || x2 < 0 || y1 < 0 || y2 < 0 || half_panel_x < 0 ||
  310. x1 >= x2 || y1 >= y2) {
  311. SDE_ERROR("invalid coordinates\n");
  312. return -EINVAL;
  313. }
  314. if (y1 <= cfg_param_01) {
  315. *param_r |= RC_PARAM_R1;
  316. if (x1 <= half_panel_x && x2 <= half_panel_x)
  317. *param_b |= RC_PARAM_B1;
  318. else if (x1 > half_panel_x && x2 > half_panel_x)
  319. *param_b |= RC_PARAM_B2;
  320. else
  321. *param_b |= RC_PARAM_B1B2;
  322. }
  323. if (y2 >= cfg_param_02) {
  324. *param_r |= RC_PARAM_R2;
  325. if (x1 <= half_panel_x && x2 <= half_panel_x)
  326. *param_b |= RC_PARAM_B1;
  327. else if (x1 > half_panel_x && x2 > half_panel_x)
  328. *param_b |= RC_PARAM_B2;
  329. else
  330. *param_b |= RC_PARAM_B1B2;
  331. }
  332. return rc;
  333. }
  334. static int _sde_hw_rc_program_enable_bits(
  335. struct sde_hw_dspp *hw_dspp,
  336. struct drm_msm_rc_mask_cfg *rc_mask_cfg,
  337. enum rc_param_r param_r,
  338. enum rc_param_a param_a,
  339. enum rc_param_b param_b,
  340. int merge_mode,
  341. struct sde_rect *rc_roi)
  342. {
  343. int rc = 0;
  344. u32 val = 0, param_c = 0, rc_merge_mode = 0, ystart = 0;
  345. if (!hw_dspp || !rc_mask_cfg || !rc_roi) {
  346. SDE_ERROR("invalid arguments\n");
  347. return -EINVAL;
  348. }
  349. rc = _sde_hw_rc_get_enable_bits(param_a, param_b, &param_c,
  350. merge_mode, &rc_merge_mode);
  351. if (rc) {
  352. SDE_ERROR("invalid enable bits, rc:%d\n", rc);
  353. return rc;
  354. }
  355. if (param_r & RC_PARAM_R1) {
  356. val |= BIT(0);
  357. SDE_DEBUG("enable R1\n");
  358. }
  359. if (param_r & RC_PARAM_R2) {
  360. val |= BIT(4);
  361. SDE_DEBUG("enable R2\n");
  362. }
  363. /*corner case for partial update*/
  364. if (param_r == RC_PARAM_R0) {
  365. ystart = rc_roi->y;
  366. SDE_DEBUG("set partial update ystart:%u\n", ystart);
  367. }
  368. if ((rc_mask_cfg->flags & SDE_HW_RC_DISABLE_R1)
  369. == SDE_HW_RC_DISABLE_R1) {
  370. val &= ~BIT(0);
  371. SDE_DEBUG("override disable R1\n");
  372. }
  373. if ((rc_mask_cfg->flags & SDE_HW_RC_DISABLE_R2)
  374. == SDE_HW_RC_DISABLE_R2) {
  375. val &= ~BIT(4);
  376. SDE_DEBUG("override disable R2\n");
  377. }
  378. val |= param_c;
  379. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG1, val);
  380. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG13, ystart);
  381. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG9, rc_merge_mode);
  382. return rc;
  383. }
  384. static int _sde_hw_rc_program_roi(
  385. struct sde_hw_dspp *hw_dspp,
  386. struct drm_msm_rc_mask_cfg *rc_mask_cfg,
  387. int merge_mode,
  388. struct sde_rect *rc_roi)
  389. {
  390. int rc = 0;
  391. u32 val2 = 0, val3 = 0, val4 = 0;
  392. enum rc_param_r param_r = RC_PARAM_R0;
  393. enum rc_param_a param_a = RC_PARAM_A0;
  394. enum rc_param_b param_b = RC_PARAM_B0;
  395. if (!hw_dspp || !rc_mask_cfg || !rc_roi) {
  396. SDE_ERROR("invalid arguments\n");
  397. return -EINVAL;
  398. }
  399. rc = _sde_hw_rc_get_param_rb(rc_mask_cfg, rc_roi, &param_r,
  400. &param_b);
  401. if (rc) {
  402. SDE_ERROR("invalid rc roi, rc:%d\n", rc);
  403. return rc;
  404. }
  405. param_a = rc_mask_cfg->cfg_param_03;
  406. rc = _sde_hw_rc_program_enable_bits(hw_dspp, rc_mask_cfg,
  407. param_r, param_a, param_b, merge_mode, rc_roi);
  408. if (rc) {
  409. SDE_ERROR("failed to program enable bits, rc:%d\n", rc);
  410. return rc;
  411. }
  412. val2 = ((rc_mask_cfg->cfg_param_01 & 0x0000FFFF) |
  413. ((rc_mask_cfg->cfg_param_02 << 16) & 0xFFFF0000));
  414. if (param_a == RC_PARAM_A1) {
  415. val3 = (rc_mask_cfg->cfg_param_04[0] |
  416. (rc_mask_cfg->cfg_param_04[1] << 16));
  417. val4 = (rc_mask_cfg->cfg_param_04[2] |
  418. (rc_mask_cfg->cfg_param_04[3] << 16));
  419. } else if (param_a == RC_PARAM_A0) {
  420. val3 = (rc_mask_cfg->cfg_param_04[0]);
  421. val4 = (rc_mask_cfg->cfg_param_04[1]);
  422. }
  423. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG2, val2);
  424. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG3, val3);
  425. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG4, val4);
  426. return 0;
  427. }
  428. static int _sde_hw_rc_program_data_offset(
  429. struct sde_hw_dspp *hw_dspp,
  430. struct drm_msm_rc_mask_cfg *rc_mask_cfg)
  431. {
  432. int rc = 0;
  433. u32 val5 = 0, val6 = 0, val7 = 0, val8 = 0;
  434. u32 cfg_param_07;
  435. if (!hw_dspp || !rc_mask_cfg) {
  436. SDE_ERROR("invalid arguments\n");
  437. return -EINVAL;
  438. }
  439. cfg_param_07 = rc_mask_cfg->cfg_param_07;
  440. if (rc_mask_cfg->cfg_param_03 == RC_PARAM_A1) {
  441. val5 = ((rc_mask_cfg->cfg_param_05[0] + cfg_param_07) |
  442. ((rc_mask_cfg->cfg_param_05[1] + cfg_param_07)
  443. << 16));
  444. val6 = ((rc_mask_cfg->cfg_param_05[2] + cfg_param_07)|
  445. ((rc_mask_cfg->cfg_param_05[3] + cfg_param_07)
  446. << 16));
  447. val7 = ((rc_mask_cfg->cfg_param_06[0] + cfg_param_07) |
  448. ((rc_mask_cfg->cfg_param_06[1] + cfg_param_07)
  449. << 16));
  450. val8 = ((rc_mask_cfg->cfg_param_06[2] + cfg_param_07) |
  451. ((rc_mask_cfg->cfg_param_06[3] + cfg_param_07)
  452. << 16));
  453. } else if (rc_mask_cfg->cfg_param_03 == RC_PARAM_A0) {
  454. val5 = (rc_mask_cfg->cfg_param_05[0] + cfg_param_07);
  455. val6 = (rc_mask_cfg->cfg_param_05[1] + cfg_param_07);
  456. val7 = (rc_mask_cfg->cfg_param_06[0] + cfg_param_07);
  457. val8 = (rc_mask_cfg->cfg_param_06[1] + cfg_param_07);
  458. }
  459. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG5, val5);
  460. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG6, val6);
  461. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG7, val7);
  462. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG8, val8);
  463. return rc;
  464. }
  465. static int sde_hw_rc_check_mask_cfg(
  466. struct sde_hw_dspp *hw_dspp,
  467. struct sde_hw_cp_cfg *hw_cfg,
  468. struct drm_msm_rc_mask_cfg *rc_mask_cfg)
  469. {
  470. int rc = 0;
  471. u32 i = 0;
  472. u32 half_panel_width;
  473. if (!hw_dspp || !hw_cfg || !rc_mask_cfg) {
  474. SDE_ERROR("invalid arguments\n");
  475. return -EINVAL;
  476. }
  477. if (!rc_mask_cfg->cfg_param_08 ||
  478. rc_mask_cfg->cfg_param_08 > RC_DATA_SIZE_MAX) {
  479. SDE_ERROR("invalid cfg_param_08:%d\n",
  480. rc_mask_cfg->cfg_param_08);
  481. return -EINVAL;
  482. }
  483. if (rc_mask_cfg->cfg_param_07 + rc_mask_cfg->cfg_param_08 >
  484. hw_dspp->cap->sblk->rc.mem_total_size) {
  485. SDE_ERROR("invalid cfg_param_08:%d, cfg_param_07:%d, max:%u\n",
  486. rc_mask_cfg->cfg_param_08,
  487. rc_mask_cfg->cfg_param_07,
  488. hw_dspp->cap->sblk->rc.mem_total_size);
  489. return -EINVAL;
  490. }
  491. if (!rc_mask_cfg->cfg_param_03 ||
  492. (rc_mask_cfg->cfg_param_03 != RC_PARAM_A1 &&
  493. rc_mask_cfg->cfg_param_03 != RC_PARAM_A0)) {
  494. SDE_ERROR("invalid cfg_param_03:%d\n",
  495. rc_mask_cfg->cfg_param_03);
  496. return -EINVAL;
  497. }
  498. if ((rc_mask_cfg->cfg_param_01 < 1) ||
  499. ((hw_cfg->displayv - rc_mask_cfg->cfg_param_02) < 1)) {
  500. SDE_ERROR("invalid min cfg_param_01:%d or cfg_param_02:%d\n",
  501. rc_mask_cfg->cfg_param_01,
  502. rc_mask_cfg->cfg_param_02);
  503. return -EINVAL;
  504. }
  505. if (rc_mask_cfg->cfg_param_01 > rc_mask_cfg->cfg_param_02) {
  506. SDE_ERROR("invalid cfg_param_01:%d or cfg_param_02:%d\n",
  507. rc_mask_cfg->cfg_param_01,
  508. rc_mask_cfg->cfg_param_02);
  509. return -EINVAL;
  510. }
  511. for (i = 0; i < rc_mask_cfg->cfg_param_03; i++) {
  512. if (rc_mask_cfg->cfg_param_04[i] < 4) {
  513. SDE_ERROR("invalid cfg_param_04[%d]:%d\n", i,
  514. rc_mask_cfg->cfg_param_04[i]);
  515. return -EINVAL;
  516. }
  517. }
  518. half_panel_width = hw_cfg->displayh / rc_mask_cfg->cfg_param_03 * 2;
  519. for (i = 0; i < rc_mask_cfg->cfg_param_03; i += 2) {
  520. if (rc_mask_cfg->cfg_param_04[i] +
  521. rc_mask_cfg->cfg_param_04[i+1] !=
  522. half_panel_width) {
  523. SDE_ERROR("invalid ratio [%d]:%d, [%d]:%d, %d\n",
  524. i,
  525. rc_mask_cfg->cfg_param_04[i],
  526. i+1,
  527. rc_mask_cfg->cfg_param_04[i+1],
  528. half_panel_width);
  529. return -EINVAL;
  530. }
  531. }
  532. for (i = 0; i < rc_mask_cfg->cfg_param_03 - 1; i++) {
  533. if (rc_mask_cfg->cfg_param_05[i] >=
  534. rc_mask_cfg->cfg_param_05[i+1]) {
  535. SDE_ERROR("invalid cfg_param_05 overlap %d, %d\n",
  536. rc_mask_cfg->cfg_param_05[i],
  537. rc_mask_cfg->cfg_param_05[i+1]);
  538. return -EINVAL;
  539. }
  540. }
  541. for (i = 0; i < rc_mask_cfg->cfg_param_03; i++) {
  542. if (rc_mask_cfg->cfg_param_05[i] >
  543. RC_DATA_SIZE_MAX) {
  544. SDE_ERROR("invalid cfg_param_05[%d]:%d\n", i,
  545. rc_mask_cfg->cfg_param_05[i]);
  546. return -EINVAL;
  547. }
  548. }
  549. return rc;
  550. }
  551. int sde_hw_rc_check_mask(struct sde_hw_dspp *hw_dspp, void *cfg)
  552. {
  553. int rc = 0;
  554. struct sde_hw_cp_cfg *hw_cfg = cfg;
  555. struct drm_msm_rc_mask_cfg *rc_mask_cfg;
  556. if (!hw_dspp || !hw_cfg) {
  557. SDE_ERROR("invalid arguments\n");
  558. return -EINVAL;
  559. }
  560. if ((hw_cfg->len == 0 && hw_cfg->payload == NULL)) {
  561. SDE_DEBUG("rc feature disabled, skip mask checks\n");
  562. return 0;
  563. }
  564. if (hw_cfg->len != sizeof(struct drm_msm_rc_mask_cfg) ||
  565. !hw_cfg->payload) {
  566. SDE_ERROR("invalid payload\n");
  567. return -EINVAL;
  568. }
  569. rc_mask_cfg = hw_cfg->payload;
  570. if (hw_cfg->num_of_mixers != 1 && hw_cfg->num_of_mixers != 2) {
  571. SDE_ERROR("invalid number of mixers:%d\n",
  572. hw_cfg->num_of_mixers);
  573. return -EINVAL;
  574. }
  575. rc = sde_hw_rc_check_mask_cfg(hw_dspp, hw_cfg, rc_mask_cfg);
  576. if (rc) {
  577. SDE_ERROR("invalid rc mask configuration, rc:%d\n", rc);
  578. return rc;
  579. }
  580. return 0;
  581. }
  582. int sde_hw_rc_check_pu_roi(struct sde_hw_dspp *hw_dspp, void *cfg)
  583. {
  584. int rc = 0;
  585. struct sde_hw_cp_cfg *hw_cfg = cfg;
  586. struct msm_roi_list *roi_list;
  587. struct sde_rect rc_roi, merged_roi;
  588. struct drm_msm_rc_mask_cfg *rc_mask_cfg;
  589. bool mask_programmed = false;
  590. enum rc_param_r param_r = RC_PARAM_R0;
  591. enum rc_param_b param_b = RC_PARAM_B0;
  592. if (!hw_dspp || !hw_cfg) {
  593. SDE_ERROR("invalid arguments\n");
  594. return -EINVAL;
  595. }
  596. if (hw_cfg->len != sizeof(struct sde_drm_roi_v1)) {
  597. SDE_ERROR("invalid payload size\n");
  598. return -EINVAL;
  599. }
  600. rc_mask_cfg = RC_STATE(hw_dspp).last_rc_mask_cfg;
  601. mask_programmed = RC_STATE(hw_dspp).mask_programmed;
  602. /* early return when there is no mask in memory */
  603. if (!mask_programmed || !rc_mask_cfg) {
  604. SDE_DEBUG("no previous rc mask programmed\n");
  605. return SDE_HW_RC_PU_SKIP_OP;
  606. }
  607. rc = sde_hw_rc_check_mask_cfg(hw_dspp, hw_cfg, rc_mask_cfg);
  608. if (rc) {
  609. SDE_ERROR("invalid rc mask configuration, rc:%d\n", rc);
  610. return rc;
  611. }
  612. roi_list = hw_cfg->payload;
  613. sde_kms_rect_merge_rectangles(roi_list, &merged_roi);
  614. rc = _sde_hw_rc_get_ajusted_roi(hw_cfg, &merged_roi, &rc_roi);
  615. if (rc) {
  616. SDE_ERROR("failed to get adjusted roi, rc:%d\n", rc);
  617. return rc;
  618. }
  619. rc = _sde_hw_rc_get_param_rb(rc_mask_cfg, &rc_roi,
  620. &param_r, &param_b);
  621. if (rc) {
  622. SDE_ERROR("invalid rc roi, rc:%d\n", rc);
  623. return rc;
  624. }
  625. return 0;
  626. }
  627. int sde_hw_rc_setup_pu_roi(struct sde_hw_dspp *hw_dspp, void *cfg)
  628. {
  629. int rc = 0;
  630. struct sde_hw_cp_cfg *hw_cfg = cfg;
  631. struct msm_roi_list *roi_list;
  632. struct sde_rect rc_roi, merged_roi;
  633. struct drm_msm_rc_mask_cfg *rc_mask_cfg;
  634. enum rc_param_r param_r = RC_PARAM_R0;
  635. enum rc_param_a param_a = RC_PARAM_A0;
  636. enum rc_param_b param_b = RC_PARAM_B0;
  637. u32 merge_mode = 0;
  638. bool mask_programmed = false;
  639. if (!hw_dspp || !hw_cfg) {
  640. SDE_ERROR("invalid arguments\n");
  641. return -EINVAL;
  642. }
  643. if (hw_cfg->len != sizeof(struct sde_drm_roi_v1)) {
  644. SDE_ERROR("invalid payload size\n");
  645. return -EINVAL;
  646. }
  647. rc_mask_cfg = RC_STATE(hw_dspp).last_rc_mask_cfg;
  648. mask_programmed = RC_STATE(hw_dspp).mask_programmed;
  649. /* early return when there is no mask in memory */
  650. if (!mask_programmed || !rc_mask_cfg) {
  651. SDE_DEBUG("no previous rc mask programmed\n");
  652. return SDE_HW_RC_PU_SKIP_OP;
  653. }
  654. roi_list = hw_cfg->payload;
  655. sde_kms_rect_merge_rectangles(roi_list, &merged_roi);
  656. rc = _sde_hw_rc_get_ajusted_roi(hw_cfg, &merged_roi, &rc_roi);
  657. if (rc) {
  658. SDE_ERROR("failed to get adjusted roi, rc:%d\n", rc);
  659. return rc;
  660. }
  661. rc = _sde_hw_rc_get_merge_mode(hw_cfg, &merge_mode);
  662. if (rc) {
  663. SDE_ERROR("invalid merge_mode, rc:%d\n");
  664. return rc;
  665. }
  666. rc = _sde_hw_rc_get_param_rb(rc_mask_cfg, &rc_roi, &param_r,
  667. &param_b);
  668. if (rc) {
  669. SDE_ERROR("invalid roi, rc:%d\n", rc);
  670. return rc;
  671. }
  672. param_a = rc_mask_cfg->cfg_param_03;
  673. rc = _sde_hw_rc_program_enable_bits(hw_dspp, rc_mask_cfg,
  674. param_r, param_a, param_b, merge_mode, &rc_roi);
  675. if (rc) {
  676. SDE_ERROR("failed to program enable bits, rc:%d\n", rc);
  677. return rc;
  678. }
  679. memcpy(RC_STATE(hw_dspp).last_roi_list,
  680. roi_list, sizeof(struct msm_roi_list));
  681. RC_STATE(hw_dspp).roi_programmed = true;
  682. return 0;
  683. }
  684. int sde_hw_rc_setup_mask(struct sde_hw_dspp *hw_dspp, void *cfg)
  685. {
  686. int rc = 0;
  687. struct sde_hw_cp_cfg *hw_cfg = cfg;
  688. struct drm_msm_rc_mask_cfg *rc_mask_cfg;
  689. struct sde_rect rc_roi, merged_roi;
  690. struct msm_roi_list *last_roi_list;
  691. u32 merge_mode = 0;
  692. bool roi_programmed = false;
  693. if (!hw_dspp || !hw_cfg) {
  694. SDE_ERROR("invalid arguments\n");
  695. return -EINVAL;
  696. }
  697. if ((hw_cfg->len == 0 && hw_cfg->payload == NULL)) {
  698. SDE_DEBUG("rc feature disabled\n");
  699. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG1, 0);
  700. memset(RC_STATE(hw_dspp).last_rc_mask_cfg, 0,
  701. sizeof(struct drm_msm_rc_mask_cfg));
  702. RC_STATE(hw_dspp).mask_programmed = false;
  703. return 0;
  704. }
  705. if (hw_cfg->len != sizeof(struct drm_msm_rc_mask_cfg) ||
  706. !hw_cfg->payload) {
  707. SDE_ERROR("invalid payload\n");
  708. return -EINVAL;
  709. }
  710. rc_mask_cfg = hw_cfg->payload;
  711. last_roi_list = RC_STATE(hw_dspp).last_roi_list;
  712. roi_programmed = RC_STATE(hw_dspp).roi_programmed;
  713. if (!roi_programmed) {
  714. SDE_DEBUG("no previously programmed partial update rois\n");
  715. memset(&merged_roi, 0, sizeof(struct sde_rect));
  716. } else {
  717. sde_kms_rect_merge_rectangles(last_roi_list, &merged_roi);
  718. }
  719. rc = _sde_hw_rc_get_ajusted_roi(hw_cfg, &merged_roi, &rc_roi);
  720. if (rc) {
  721. SDE_ERROR("failed to get adjusted roi, rc:%d\n", rc);
  722. return rc;
  723. }
  724. rc = _sde_hw_rc_get_merge_mode(hw_cfg, &merge_mode);
  725. if (rc) {
  726. SDE_ERROR("invalid merge_mode, rc:%d\n");
  727. return rc;
  728. }
  729. rc = _sde_hw_rc_program_roi(hw_dspp, rc_mask_cfg,
  730. merge_mode, &rc_roi);
  731. if (rc) {
  732. SDE_ERROR("unable to program rc roi, rc:%d\n", rc);
  733. return rc;
  734. }
  735. rc = _sde_hw_rc_program_data_offset(hw_dspp, rc_mask_cfg);
  736. if (rc) {
  737. SDE_ERROR("unable to program data offsets, rc:%d\n", rc);
  738. return rc;
  739. }
  740. memcpy(RC_STATE(hw_dspp).last_rc_mask_cfg, rc_mask_cfg,
  741. sizeof(struct drm_msm_rc_mask_cfg));
  742. RC_STATE(hw_dspp).mask_programmed = true;
  743. return 0;
  744. }
  745. int sde_hw_rc_setup_data_dma(struct sde_hw_dspp *hw_dspp, void *cfg)
  746. {
  747. int rc = 0;
  748. struct sde_hw_cp_cfg *hw_cfg = cfg;
  749. struct drm_msm_rc_mask_cfg *rc_mask_cfg;
  750. if (!hw_dspp || !hw_cfg) {
  751. SDE_ERROR("invalid arguments\n");
  752. return -EINVAL;
  753. }
  754. if ((hw_cfg->len == 0 && hw_cfg->payload == NULL)) {
  755. SDE_DEBUG("rc feature disabled, skip data programming\n");
  756. return 0;
  757. }
  758. if (hw_cfg->len != sizeof(struct drm_msm_rc_mask_cfg) ||
  759. !hw_cfg->payload) {
  760. SDE_ERROR("invalid payload\n");
  761. return -EINVAL;
  762. }
  763. rc_mask_cfg = hw_cfg->payload;
  764. if (rc_mask_cfg->flags & SDE_HW_RC_SKIP_DATA_PROG) {
  765. SDE_DEBUG("skip data programming\n");
  766. return 0;
  767. }
  768. rc = reg_dmav1_setup_rc_datav1(hw_dspp, cfg);
  769. if (rc) {
  770. SDE_ERROR("unable to setup rc with dma, rc:%d\n", rc);
  771. return rc;
  772. }
  773. return rc;
  774. }
  775. int sde_hw_rc_setup_data_ahb(struct sde_hw_dspp *hw_dspp, void *cfg)
  776. {
  777. int rc = 0, i = 0;
  778. u32 data = 0, cfg_param_07 = 0;
  779. struct sde_hw_cp_cfg *hw_cfg = cfg;
  780. struct drm_msm_rc_mask_cfg *rc_mask_cfg;
  781. if (!hw_dspp || !hw_cfg) {
  782. SDE_ERROR("invalid arguments\n");
  783. return -EINVAL;
  784. }
  785. if ((hw_cfg->len == 0 && hw_cfg->payload == NULL)) {
  786. SDE_DEBUG("rc feature disabled, skip data programming\n");
  787. return 0;
  788. }
  789. if (hw_cfg->len != sizeof(struct drm_msm_rc_mask_cfg) ||
  790. !hw_cfg->payload) {
  791. SDE_ERROR("invalid payload\n");
  792. return -EINVAL;
  793. }
  794. rc_mask_cfg = hw_cfg->payload;
  795. if (rc_mask_cfg->flags & SDE_HW_RC_SKIP_DATA_PROG) {
  796. SDE_DEBUG("skip data programming\n");
  797. return 0;
  798. }
  799. cfg_param_07 = rc_mask_cfg->cfg_param_07;
  800. SDE_DEBUG("cfg_param_07:%u\n", cfg_param_07);
  801. for (i = 0; i < rc_mask_cfg->cfg_param_08; i++) {
  802. SDE_DEBUG("cfg_param_09[%d] = 0x%016lX at %u\n", i,
  803. rc_mask_cfg->cfg_param_09[i], i + cfg_param_07);
  804. data = (i == 0) ? (BIT(30) | (cfg_param_07 << 18)) : 0;
  805. data |= (rc_mask_cfg->cfg_param_09[i] & 0x3FFFF);
  806. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG10, data);
  807. data = ((rc_mask_cfg->cfg_param_09[i] >>
  808. SDE_HW_RC_DATA_REG_SIZE) & 0x3FFFF);
  809. _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG10, data);
  810. }
  811. return rc;
  812. }
  813. int sde_hw_rc_init(struct sde_hw_dspp *hw_dspp)
  814. {
  815. int rc = 0;
  816. RC_STATE(hw_dspp).last_roi_list = kzalloc(
  817. sizeof(struct msm_roi_list), GFP_KERNEL);
  818. if (!RC_STATE(hw_dspp).last_roi_list)
  819. return -ENOMEM;
  820. RC_STATE(hw_dspp).last_rc_mask_cfg = kzalloc(
  821. sizeof(struct drm_msm_rc_mask_cfg), GFP_KERNEL);
  822. if (!RC_STATE(hw_dspp).last_rc_mask_cfg)
  823. return -ENOMEM;
  824. return rc;
  825. }