123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974 |
- // SPDX-License-Identifier: GPL-2.0-only
- /*
- * Copyright (c) 2020, The Linux Foundation. All rights reserved.
- */
- #include <drm/msm_drm_pp.h>
- #include "sde_kms.h"
- #include "sde_reg_dma.h"
- #include "sde_hw_rc.h"
- #include "sde_hw_catalog.h"
- #include "sde_hw_util.h"
- #include "sde_hw_dspp.h"
- #include "sde_hw_reg_dma_v1_color_proc.h"
- /**
- * Hardware register set
- */
- #define SDE_HW_RC_REG0 0x00
- #define SDE_HW_RC_REG1 0x04
- #define SDE_HW_RC_REG2 0x08
- #define SDE_HW_RC_REG3 0x0C
- #define SDE_HW_RC_REG4 0x10
- #define SDE_HW_RC_REG5 0x14
- #define SDE_HW_RC_REG6 0x18
- #define SDE_HW_RC_REG7 0x1C
- #define SDE_HW_RC_REG8 0x20
- #define SDE_HW_RC_REG9 0x24
- #define SDE_HW_RC_REG10 0x28
- #define SDE_HW_RC_REG11 0x2C
- #define SDE_HW_RC_REG12 0x30
- #define SDE_HW_RC_REG13 0x34
- #define SDE_HW_RC_DATA_REG_SIZE 18
- #define SDE_HW_RC_SKIP_DATA_PROG 0x1
- #define SDE_HW_RC_DISABLE_R1 0x01E
- #define SDE_HW_RC_DISABLE_R2 0x1E0
- #define SDE_HW_RC_PU_SKIP_OP 0x1
- /**
- * struct sde_hw_rc_state - rounded corner cached state per RC instance
- *
- * @last_rc_mask_cfg: cached value of most recent programmed mask.
- * @mask_programmed: true if mask was programmed at least once to RC hardware.
- * @last_roi_list: cached value of most recent processed list of ROIs.
- * @roi_programmed: true if list of ROIs were processed at least once.
- */
- struct sde_hw_rc_state {
- struct drm_msm_rc_mask_cfg *last_rc_mask_cfg;
- bool mask_programmed;
- struct msm_roi_list *last_roi_list;
- bool roi_programmed;
- };
- static struct sde_hw_rc_state rc_state[RC_MAX - RC_0] = {
- {
- .last_rc_mask_cfg = NULL,
- .last_roi_list = NULL,
- .mask_programmed = false,
- .roi_programmed = false,
- },
- {
- .last_rc_mask_cfg = NULL,
- .last_roi_list = NULL,
- .mask_programmed = false,
- .roi_programmed = false,
- },
- };
- #define RC_STATE(hw_dspp) rc_state[hw_dspp->cap->sblk->rc.idx]
- enum rc_param_r {
- RC_PARAM_R0 = 0x0,
- RC_PARAM_R1 = 0x1,
- RC_PARAM_R2 = 0x2,
- RC_PARAM_R1R2 = (RC_PARAM_R1 | RC_PARAM_R2),
- };
- enum rc_param_a {
- RC_PARAM_A0 = 0x2,
- RC_PARAM_A1 = 0x4,
- };
- enum rc_param_b {
- RC_PARAM_B0 = 0x0,
- RC_PARAM_B1 = 0x1,
- RC_PARAM_B2 = 0x2,
- RC_PARAM_B1B2 = (RC_PARAM_B1 | RC_PARAM_B2),
- };
- enum rc_param_c {
- RC_PARAM_C0 = (BIT(8)),
- RC_PARAM_C1 = (BIT(10)),
- RC_PARAM_C2 = (BIT(10) | BIT(11)),
- RC_PARAM_C3 = (BIT(8) | BIT(10)),
- RC_PARAM_C4 = (BIT(8) | BIT(9)),
- RC_PARAM_C5 = (BIT(8) | BIT(9) | BIT(10) | BIT(11)),
- };
- enum rc_merge_mode {
- RC_MERGE_SINGLE_PIPE = 0x0,
- RC_MERGE_DUAL_PIPE = 0x1
- };
- struct rc_config_table {
- enum rc_param_a param_a;
- enum rc_param_b param_b;
- enum rc_param_c param_c;
- enum rc_merge_mode merge_mode;
- enum rc_merge_mode merge_mode_en;
- };
- static struct rc_config_table config_table[] = {
- /* RC_PARAM_A0 configurations */
- {
- .param_a = RC_PARAM_A0,
- .param_b = RC_PARAM_B1B2,
- .param_c = RC_PARAM_C3,
- .merge_mode = RC_MERGE_SINGLE_PIPE,
- .merge_mode_en = RC_MERGE_SINGLE_PIPE,
- },
- {
- .param_a = RC_PARAM_A0,
- .param_b = RC_PARAM_B1,
- .param_c = RC_PARAM_C0,
- .merge_mode = RC_MERGE_SINGLE_PIPE,
- .merge_mode_en = RC_MERGE_SINGLE_PIPE,
- },
- {
- .param_a = RC_PARAM_A0,
- .param_b = RC_PARAM_B2,
- .param_c = RC_PARAM_C1,
- .merge_mode = RC_MERGE_SINGLE_PIPE,
- .merge_mode_en = RC_MERGE_SINGLE_PIPE,
- },
- {
- .param_a = RC_PARAM_A0,
- .param_b = RC_PARAM_B1B2,
- .param_c = RC_PARAM_C3,
- .merge_mode = RC_MERGE_DUAL_PIPE,
- .merge_mode_en = RC_MERGE_DUAL_PIPE,
- },
- {
- .param_a = RC_PARAM_A0,
- .param_b = RC_PARAM_B1,
- .param_c = RC_PARAM_C0,
- .merge_mode = RC_MERGE_DUAL_PIPE,
- .merge_mode_en = RC_MERGE_SINGLE_PIPE,
- },
- {
- .param_a = RC_PARAM_A0,
- .param_b = RC_PARAM_B2,
- .param_c = RC_PARAM_C1,
- .merge_mode = RC_MERGE_DUAL_PIPE,
- .merge_mode_en = RC_MERGE_SINGLE_PIPE,
- },
- /* RC_PARAM_A1 configurations */
- {
- .param_a = RC_PARAM_A1,
- .param_b = RC_PARAM_B1B2,
- .param_c = RC_PARAM_C5,
- .merge_mode = RC_MERGE_SINGLE_PIPE,
- .merge_mode_en = RC_MERGE_SINGLE_PIPE,
- },
- {
- .param_a = RC_PARAM_A1,
- .param_b = RC_PARAM_B1,
- .param_c = RC_PARAM_C4,
- .merge_mode = RC_MERGE_SINGLE_PIPE,
- .merge_mode_en = RC_MERGE_SINGLE_PIPE,
- },
- {
- .param_a = RC_PARAM_A1,
- .param_b = RC_PARAM_B2,
- .param_c = RC_PARAM_C2,
- .merge_mode = RC_MERGE_SINGLE_PIPE,
- .merge_mode_en = RC_MERGE_SINGLE_PIPE,
- },
- {
- .param_a = RC_PARAM_A1,
- .param_b = RC_PARAM_B1B2,
- .param_c = RC_PARAM_C5,
- .merge_mode = RC_MERGE_DUAL_PIPE,
- .merge_mode_en = RC_MERGE_DUAL_PIPE,
- },
- {
- .param_a = RC_PARAM_A1,
- .param_b = RC_PARAM_B1,
- .param_c = RC_PARAM_C4,
- .merge_mode = RC_MERGE_DUAL_PIPE,
- .merge_mode_en = RC_MERGE_SINGLE_PIPE,
- },
- {
- .param_a = RC_PARAM_A1,
- .param_b = RC_PARAM_B2,
- .param_c = RC_PARAM_C2,
- .merge_mode = RC_MERGE_DUAL_PIPE,
- .merge_mode_en = RC_MERGE_SINGLE_PIPE,
- },
- };
- static inline void _sde_hw_rc_reg_write(
- struct sde_hw_dspp *hw_dspp,
- int offset,
- u32 value)
- {
- u32 address = hw_dspp->cap->sblk->rc.base + offset;
- SDE_DEBUG("rc:%u, address:0x%08X, value:0x%08X\n",
- hw_dspp->cap->sblk->rc.idx,
- hw_dspp->hw.blk_off + address, value);
- SDE_REG_WRITE(&hw_dspp->hw, address, value);
- }
- static int _sde_hw_rc_get_enable_bits(
- enum rc_param_a param_a,
- enum rc_param_b param_b,
- enum rc_param_c *param_c,
- u32 merge_mode,
- u32 *merge_mode_en)
- {
- int i = 0;
- if (!param_c || !merge_mode_en) {
- SDE_ERROR("invalid arguments\n");
- return -EINVAL;
- }
- for (i = 0; i < ARRAY_SIZE(config_table); i++) {
- if (merge_mode == config_table[i].merge_mode &&
- param_a == config_table[i].param_a &&
- param_b == config_table[i].param_b) {
- *param_c = config_table[i].param_c;
- *merge_mode_en = config_table[i].merge_mode_en;
- SDE_DEBUG("found param_c:0x%08X, merge_mode_en:%d\n",
- *param_c, *merge_mode_en);
- return 0;
- }
- }
- SDE_ERROR("configuration not supported");
- return -EINVAL;
- }
- static int _sde_hw_rc_get_merge_mode(
- const struct sde_hw_cp_cfg *hw_cfg,
- u32 *merge_mode)
- {
- int rc = 0;
- if (!hw_cfg || !merge_mode) {
- SDE_ERROR("invalid arguments\n");
- return -EINVAL;
- }
- if (hw_cfg->num_of_mixers == 1)
- *merge_mode = RC_MERGE_SINGLE_PIPE;
- else if (hw_cfg->num_of_mixers == 2)
- *merge_mode = RC_MERGE_DUAL_PIPE;
- else {
- SDE_ERROR("invalid number of mixers:%d\n",
- hw_cfg->num_of_mixers);
- return -EINVAL;
- }
- SDE_DEBUG("number mixers:%u, merge mode:%u\n",
- hw_cfg->num_of_mixers, *merge_mode);
- return rc;
- }
- static int _sde_hw_rc_get_ajusted_roi(
- const struct sde_hw_cp_cfg *hw_cfg,
- const struct sde_rect *pu_roi,
- struct sde_rect *rc_roi)
- {
- int rc = 0;
- if (!hw_cfg || !pu_roi || !rc_roi) {
- SDE_ERROR("invalid arguments\n");
- return -EINVAL;
- }
- /*when partial update is disabled, use full screen ROI*/
- if (pu_roi->w == 0 && pu_roi->h == 0) {
- rc_roi->x = pu_roi->x;
- rc_roi->y = pu_roi->y;
- rc_roi->w = hw_cfg->displayh;
- rc_roi->h = hw_cfg->displayv;
- } else {
- memcpy(rc_roi, pu_roi, sizeof(struct sde_rect));
- }
- SDE_DEBUG("displayh:%u, displayv:%u\n", hw_cfg->displayh,
- hw_cfg->displayv);
- SDE_DEBUG("pu_roi x:%u, y:%u, w:%u, h:%u\n", pu_roi->x, pu_roi->y,
- pu_roi->w, pu_roi->h);
- SDE_DEBUG("rc_roi x:%u, y:%u, w:%u, h:%u\n", rc_roi->x, rc_roi->y,
- rc_roi->w, rc_roi->h);
- return rc;
- }
- static int _sde_hw_rc_get_param_rb(
- const struct drm_msm_rc_mask_cfg *rc_mask_cfg,
- const struct sde_rect *rc_roi,
- enum rc_param_r *param_r,
- enum rc_param_b *param_b)
- {
- int rc = 0;
- int half_panel_x = 0, half_panel_w = 0;
- int cfg_param_01 = 0, cfg_param_02 = 0;
- int x1 = 0, x2 = 0, y1 = 0, y2 = 0;
- if (!rc_mask_cfg || !rc_roi || !param_r || !param_b) {
- SDE_ERROR("invalid arguments\n");
- return -EINVAL;
- }
- if (rc_mask_cfg->cfg_param_03 == RC_PARAM_A1)
- half_panel_w = rc_mask_cfg->cfg_param_04[0] +
- rc_mask_cfg->cfg_param_04[1];
- else if (rc_mask_cfg->cfg_param_03 == RC_PARAM_A0)
- half_panel_w = rc_mask_cfg->cfg_param_04[0];
- else {
- SDE_ERROR("invalid cfg_param_03:%u\n",
- rc_mask_cfg->cfg_param_03);
- return -EINVAL;
- }
- cfg_param_01 = rc_mask_cfg->cfg_param_01;
- cfg_param_02 = rc_mask_cfg->cfg_param_02;
- x1 = rc_roi->x;
- x2 = rc_roi->x + rc_roi->w - 1;
- y1 = rc_roi->y;
- y2 = rc_roi->y + rc_roi->h - 1;
- half_panel_x = half_panel_w - 1;
- SDE_DEBUG("x1:%u y1:%u x2:%u y2:%u\n", x1, y1, x2, y2);
- SDE_DEBUG("cfg_param_01:%u cfg_param_02:%u half_panel_x:%u",
- cfg_param_01, cfg_param_02, half_panel_x);
- SDE_DEBUG("param_r:0x%08X param_b:0x%08X\n",
- *param_r, *param_b);
- if (x1 < 0 || x2 < 0 || y1 < 0 || y2 < 0 || half_panel_x < 0 ||
- x1 >= x2 || y1 >= y2) {
- SDE_ERROR("invalid coordinates\n");
- return -EINVAL;
- }
- if (y1 <= cfg_param_01) {
- *param_r |= RC_PARAM_R1;
- if (x1 <= half_panel_x && x2 <= half_panel_x)
- *param_b |= RC_PARAM_B1;
- else if (x1 > half_panel_x && x2 > half_panel_x)
- *param_b |= RC_PARAM_B2;
- else
- *param_b |= RC_PARAM_B1B2;
- }
- if (y2 >= cfg_param_02) {
- *param_r |= RC_PARAM_R2;
- if (x1 <= half_panel_x && x2 <= half_panel_x)
- *param_b |= RC_PARAM_B1;
- else if (x1 > half_panel_x && x2 > half_panel_x)
- *param_b |= RC_PARAM_B2;
- else
- *param_b |= RC_PARAM_B1B2;
- }
- return rc;
- }
- static int _sde_hw_rc_program_enable_bits(
- struct sde_hw_dspp *hw_dspp,
- struct drm_msm_rc_mask_cfg *rc_mask_cfg,
- enum rc_param_r param_r,
- enum rc_param_a param_a,
- enum rc_param_b param_b,
- int merge_mode,
- struct sde_rect *rc_roi)
- {
- int rc = 0;
- u32 val = 0, param_c = 0, rc_merge_mode = 0, ystart = 0;
- if (!hw_dspp || !rc_mask_cfg || !rc_roi) {
- SDE_ERROR("invalid arguments\n");
- return -EINVAL;
- }
- rc = _sde_hw_rc_get_enable_bits(param_a, param_b, ¶m_c,
- merge_mode, &rc_merge_mode);
- if (rc) {
- SDE_ERROR("invalid enable bits, rc:%d\n", rc);
- return rc;
- }
- if (param_r & RC_PARAM_R1) {
- val |= BIT(0);
- SDE_DEBUG("enable R1\n");
- }
- if (param_r & RC_PARAM_R2) {
- val |= BIT(4);
- SDE_DEBUG("enable R2\n");
- }
- /*corner case for partial update*/
- if (param_r == RC_PARAM_R0) {
- ystart = rc_roi->y;
- SDE_DEBUG("set partial update ystart:%u\n", ystart);
- }
- if ((rc_mask_cfg->flags & SDE_HW_RC_DISABLE_R1)
- == SDE_HW_RC_DISABLE_R1) {
- val &= ~BIT(0);
- SDE_DEBUG("override disable R1\n");
- }
- if ((rc_mask_cfg->flags & SDE_HW_RC_DISABLE_R2)
- == SDE_HW_RC_DISABLE_R2) {
- val &= ~BIT(4);
- SDE_DEBUG("override disable R2\n");
- }
- val |= param_c;
- _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG1, val);
- _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG13, ystart);
- _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG9, rc_merge_mode);
- return rc;
- }
- static int _sde_hw_rc_program_roi(
- struct sde_hw_dspp *hw_dspp,
- struct drm_msm_rc_mask_cfg *rc_mask_cfg,
- int merge_mode,
- struct sde_rect *rc_roi)
- {
- int rc = 0;
- u32 val2 = 0, val3 = 0, val4 = 0;
- enum rc_param_r param_r = RC_PARAM_R0;
- enum rc_param_a param_a = RC_PARAM_A0;
- enum rc_param_b param_b = RC_PARAM_B0;
- if (!hw_dspp || !rc_mask_cfg || !rc_roi) {
- SDE_ERROR("invalid arguments\n");
- return -EINVAL;
- }
- rc = _sde_hw_rc_get_param_rb(rc_mask_cfg, rc_roi, ¶m_r,
- ¶m_b);
- if (rc) {
- SDE_ERROR("invalid rc roi, rc:%d\n", rc);
- return rc;
- }
- param_a = rc_mask_cfg->cfg_param_03;
- rc = _sde_hw_rc_program_enable_bits(hw_dspp, rc_mask_cfg,
- param_r, param_a, param_b, merge_mode, rc_roi);
- if (rc) {
- SDE_ERROR("failed to program enable bits, rc:%d\n", rc);
- return rc;
- }
- val2 = ((rc_mask_cfg->cfg_param_01 & 0x0000FFFF) |
- ((rc_mask_cfg->cfg_param_02 << 16) & 0xFFFF0000));
- if (param_a == RC_PARAM_A1) {
- val3 = (rc_mask_cfg->cfg_param_04[0] |
- (rc_mask_cfg->cfg_param_04[1] << 16));
- val4 = (rc_mask_cfg->cfg_param_04[2] |
- (rc_mask_cfg->cfg_param_04[3] << 16));
- } else if (param_a == RC_PARAM_A0) {
- val3 = (rc_mask_cfg->cfg_param_04[0]);
- val4 = (rc_mask_cfg->cfg_param_04[1]);
- }
- _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG2, val2);
- _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG3, val3);
- _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG4, val4);
- return 0;
- }
- static int _sde_hw_rc_program_data_offset(
- struct sde_hw_dspp *hw_dspp,
- struct drm_msm_rc_mask_cfg *rc_mask_cfg)
- {
- int rc = 0;
- u32 val5 = 0, val6 = 0, val7 = 0, val8 = 0;
- u32 cfg_param_07;
- if (!hw_dspp || !rc_mask_cfg) {
- SDE_ERROR("invalid arguments\n");
- return -EINVAL;
- }
- cfg_param_07 = rc_mask_cfg->cfg_param_07;
- if (rc_mask_cfg->cfg_param_03 == RC_PARAM_A1) {
- val5 = ((rc_mask_cfg->cfg_param_05[0] + cfg_param_07) |
- ((rc_mask_cfg->cfg_param_05[1] + cfg_param_07)
- << 16));
- val6 = ((rc_mask_cfg->cfg_param_05[2] + cfg_param_07)|
- ((rc_mask_cfg->cfg_param_05[3] + cfg_param_07)
- << 16));
- val7 = ((rc_mask_cfg->cfg_param_06[0] + cfg_param_07) |
- ((rc_mask_cfg->cfg_param_06[1] + cfg_param_07)
- << 16));
- val8 = ((rc_mask_cfg->cfg_param_06[2] + cfg_param_07) |
- ((rc_mask_cfg->cfg_param_06[3] + cfg_param_07)
- << 16));
- } else if (rc_mask_cfg->cfg_param_03 == RC_PARAM_A0) {
- val5 = (rc_mask_cfg->cfg_param_05[0] + cfg_param_07);
- val6 = (rc_mask_cfg->cfg_param_05[1] + cfg_param_07);
- val7 = (rc_mask_cfg->cfg_param_06[0] + cfg_param_07);
- val8 = (rc_mask_cfg->cfg_param_06[1] + cfg_param_07);
- }
- _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG5, val5);
- _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG6, val6);
- _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG7, val7);
- _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG8, val8);
- return rc;
- }
- static int sde_hw_rc_check_mask_cfg(
- struct sde_hw_dspp *hw_dspp,
- struct sde_hw_cp_cfg *hw_cfg,
- struct drm_msm_rc_mask_cfg *rc_mask_cfg)
- {
- int rc = 0;
- u32 i = 0;
- u32 half_panel_width;
- if (!hw_dspp || !hw_cfg || !rc_mask_cfg) {
- SDE_ERROR("invalid arguments\n");
- return -EINVAL;
- }
- if (!rc_mask_cfg->cfg_param_08 ||
- rc_mask_cfg->cfg_param_08 > RC_DATA_SIZE_MAX) {
- SDE_ERROR("invalid cfg_param_08:%d\n",
- rc_mask_cfg->cfg_param_08);
- return -EINVAL;
- }
- if (rc_mask_cfg->cfg_param_07 + rc_mask_cfg->cfg_param_08 >
- hw_dspp->cap->sblk->rc.mem_total_size) {
- SDE_ERROR("invalid cfg_param_08:%d, cfg_param_07:%d, max:%u\n",
- rc_mask_cfg->cfg_param_08,
- rc_mask_cfg->cfg_param_07,
- hw_dspp->cap->sblk->rc.mem_total_size);
- return -EINVAL;
- }
- if (!rc_mask_cfg->cfg_param_03 ||
- (rc_mask_cfg->cfg_param_03 != RC_PARAM_A1 &&
- rc_mask_cfg->cfg_param_03 != RC_PARAM_A0)) {
- SDE_ERROR("invalid cfg_param_03:%d\n",
- rc_mask_cfg->cfg_param_03);
- return -EINVAL;
- }
- if ((rc_mask_cfg->cfg_param_01 < 1) ||
- ((hw_cfg->displayv - rc_mask_cfg->cfg_param_02) < 1)) {
- SDE_ERROR("invalid min cfg_param_01:%d or cfg_param_02:%d\n",
- rc_mask_cfg->cfg_param_01,
- rc_mask_cfg->cfg_param_02);
- return -EINVAL;
- }
- if (rc_mask_cfg->cfg_param_01 > rc_mask_cfg->cfg_param_02) {
- SDE_ERROR("invalid cfg_param_01:%d or cfg_param_02:%d\n",
- rc_mask_cfg->cfg_param_01,
- rc_mask_cfg->cfg_param_02);
- return -EINVAL;
- }
- for (i = 0; i < rc_mask_cfg->cfg_param_03; i++) {
- if (rc_mask_cfg->cfg_param_04[i] < 4) {
- SDE_ERROR("invalid cfg_param_04[%d]:%d\n", i,
- rc_mask_cfg->cfg_param_04[i]);
- return -EINVAL;
- }
- }
- half_panel_width = hw_cfg->displayh / rc_mask_cfg->cfg_param_03 * 2;
- for (i = 0; i < rc_mask_cfg->cfg_param_03; i += 2) {
- if (rc_mask_cfg->cfg_param_04[i] +
- rc_mask_cfg->cfg_param_04[i+1] !=
- half_panel_width) {
- SDE_ERROR("invalid ratio [%d]:%d, [%d]:%d, %d\n",
- i,
- rc_mask_cfg->cfg_param_04[i],
- i+1,
- rc_mask_cfg->cfg_param_04[i+1],
- half_panel_width);
- return -EINVAL;
- }
- }
- for (i = 0; i < rc_mask_cfg->cfg_param_03 - 1; i++) {
- if (rc_mask_cfg->cfg_param_05[i] >=
- rc_mask_cfg->cfg_param_05[i+1]) {
- SDE_ERROR("invalid cfg_param_05 overlap %d, %d\n",
- rc_mask_cfg->cfg_param_05[i],
- rc_mask_cfg->cfg_param_05[i+1]);
- return -EINVAL;
- }
- }
- for (i = 0; i < rc_mask_cfg->cfg_param_03; i++) {
- if (rc_mask_cfg->cfg_param_05[i] >
- RC_DATA_SIZE_MAX) {
- SDE_ERROR("invalid cfg_param_05[%d]:%d\n", i,
- rc_mask_cfg->cfg_param_05[i]);
- return -EINVAL;
- }
- }
- return rc;
- }
- int sde_hw_rc_check_mask(struct sde_hw_dspp *hw_dspp, void *cfg)
- {
- int rc = 0;
- struct sde_hw_cp_cfg *hw_cfg = cfg;
- struct drm_msm_rc_mask_cfg *rc_mask_cfg;
- if (!hw_dspp || !hw_cfg) {
- SDE_ERROR("invalid arguments\n");
- return -EINVAL;
- }
- if ((hw_cfg->len == 0 && hw_cfg->payload == NULL)) {
- SDE_DEBUG("rc feature disabled, skip mask checks\n");
- return 0;
- }
- if (hw_cfg->len != sizeof(struct drm_msm_rc_mask_cfg) ||
- !hw_cfg->payload) {
- SDE_ERROR("invalid payload\n");
- return -EINVAL;
- }
- rc_mask_cfg = hw_cfg->payload;
- if (hw_cfg->num_of_mixers != 1 && hw_cfg->num_of_mixers != 2) {
- SDE_ERROR("invalid number of mixers:%d\n",
- hw_cfg->num_of_mixers);
- return -EINVAL;
- }
- rc = sde_hw_rc_check_mask_cfg(hw_dspp, hw_cfg, rc_mask_cfg);
- if (rc) {
- SDE_ERROR("invalid rc mask configuration, rc:%d\n", rc);
- return rc;
- }
- return 0;
- }
- int sde_hw_rc_check_pu_roi(struct sde_hw_dspp *hw_dspp, void *cfg)
- {
- int rc = 0;
- struct sde_hw_cp_cfg *hw_cfg = cfg;
- struct msm_roi_list *roi_list;
- struct sde_rect rc_roi, merged_roi;
- struct drm_msm_rc_mask_cfg *rc_mask_cfg;
- bool mask_programmed = false;
- enum rc_param_r param_r = RC_PARAM_R0;
- enum rc_param_b param_b = RC_PARAM_B0;
- if (!hw_dspp || !hw_cfg) {
- SDE_ERROR("invalid arguments\n");
- return -EINVAL;
- }
- if (hw_cfg->len != sizeof(struct sde_drm_roi_v1)) {
- SDE_ERROR("invalid payload size\n");
- return -EINVAL;
- }
- rc_mask_cfg = RC_STATE(hw_dspp).last_rc_mask_cfg;
- mask_programmed = RC_STATE(hw_dspp).mask_programmed;
- /* early return when there is no mask in memory */
- if (!mask_programmed || !rc_mask_cfg) {
- SDE_DEBUG("no previous rc mask programmed\n");
- return SDE_HW_RC_PU_SKIP_OP;
- }
- rc = sde_hw_rc_check_mask_cfg(hw_dspp, hw_cfg, rc_mask_cfg);
- if (rc) {
- SDE_ERROR("invalid rc mask configuration, rc:%d\n", rc);
- return rc;
- }
- roi_list = hw_cfg->payload;
- sde_kms_rect_merge_rectangles(roi_list, &merged_roi);
- rc = _sde_hw_rc_get_ajusted_roi(hw_cfg, &merged_roi, &rc_roi);
- if (rc) {
- SDE_ERROR("failed to get adjusted roi, rc:%d\n", rc);
- return rc;
- }
- rc = _sde_hw_rc_get_param_rb(rc_mask_cfg, &rc_roi,
- ¶m_r, ¶m_b);
- if (rc) {
- SDE_ERROR("invalid rc roi, rc:%d\n", rc);
- return rc;
- }
- return 0;
- }
- int sde_hw_rc_setup_pu_roi(struct sde_hw_dspp *hw_dspp, void *cfg)
- {
- int rc = 0;
- struct sde_hw_cp_cfg *hw_cfg = cfg;
- struct msm_roi_list *roi_list;
- struct sde_rect rc_roi, merged_roi;
- struct drm_msm_rc_mask_cfg *rc_mask_cfg;
- enum rc_param_r param_r = RC_PARAM_R0;
- enum rc_param_a param_a = RC_PARAM_A0;
- enum rc_param_b param_b = RC_PARAM_B0;
- u32 merge_mode = 0;
- bool mask_programmed = false;
- if (!hw_dspp || !hw_cfg) {
- SDE_ERROR("invalid arguments\n");
- return -EINVAL;
- }
- if (hw_cfg->len != sizeof(struct sde_drm_roi_v1)) {
- SDE_ERROR("invalid payload size\n");
- return -EINVAL;
- }
- rc_mask_cfg = RC_STATE(hw_dspp).last_rc_mask_cfg;
- mask_programmed = RC_STATE(hw_dspp).mask_programmed;
- /* early return when there is no mask in memory */
- if (!mask_programmed || !rc_mask_cfg) {
- SDE_DEBUG("no previous rc mask programmed\n");
- return SDE_HW_RC_PU_SKIP_OP;
- }
- roi_list = hw_cfg->payload;
- sde_kms_rect_merge_rectangles(roi_list, &merged_roi);
- rc = _sde_hw_rc_get_ajusted_roi(hw_cfg, &merged_roi, &rc_roi);
- if (rc) {
- SDE_ERROR("failed to get adjusted roi, rc:%d\n", rc);
- return rc;
- }
- rc = _sde_hw_rc_get_merge_mode(hw_cfg, &merge_mode);
- if (rc) {
- SDE_ERROR("invalid merge_mode, rc:%d\n");
- return rc;
- }
- rc = _sde_hw_rc_get_param_rb(rc_mask_cfg, &rc_roi, ¶m_r,
- ¶m_b);
- if (rc) {
- SDE_ERROR("invalid roi, rc:%d\n", rc);
- return rc;
- }
- param_a = rc_mask_cfg->cfg_param_03;
- rc = _sde_hw_rc_program_enable_bits(hw_dspp, rc_mask_cfg,
- param_r, param_a, param_b, merge_mode, &rc_roi);
- if (rc) {
- SDE_ERROR("failed to program enable bits, rc:%d\n", rc);
- return rc;
- }
- memcpy(RC_STATE(hw_dspp).last_roi_list,
- roi_list, sizeof(struct msm_roi_list));
- RC_STATE(hw_dspp).roi_programmed = true;
- return 0;
- }
- int sde_hw_rc_setup_mask(struct sde_hw_dspp *hw_dspp, void *cfg)
- {
- int rc = 0;
- struct sde_hw_cp_cfg *hw_cfg = cfg;
- struct drm_msm_rc_mask_cfg *rc_mask_cfg;
- struct sde_rect rc_roi, merged_roi;
- struct msm_roi_list *last_roi_list;
- u32 merge_mode = 0;
- bool roi_programmed = false;
- if (!hw_dspp || !hw_cfg) {
- SDE_ERROR("invalid arguments\n");
- return -EINVAL;
- }
- if ((hw_cfg->len == 0 && hw_cfg->payload == NULL)) {
- SDE_DEBUG("rc feature disabled\n");
- _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG1, 0);
- memset(RC_STATE(hw_dspp).last_rc_mask_cfg, 0,
- sizeof(struct drm_msm_rc_mask_cfg));
- RC_STATE(hw_dspp).mask_programmed = false;
- return 0;
- }
- if (hw_cfg->len != sizeof(struct drm_msm_rc_mask_cfg) ||
- !hw_cfg->payload) {
- SDE_ERROR("invalid payload\n");
- return -EINVAL;
- }
- rc_mask_cfg = hw_cfg->payload;
- last_roi_list = RC_STATE(hw_dspp).last_roi_list;
- roi_programmed = RC_STATE(hw_dspp).roi_programmed;
- if (!roi_programmed) {
- SDE_DEBUG("no previously programmed partial update rois\n");
- memset(&merged_roi, 0, sizeof(struct sde_rect));
- } else {
- sde_kms_rect_merge_rectangles(last_roi_list, &merged_roi);
- }
- rc = _sde_hw_rc_get_ajusted_roi(hw_cfg, &merged_roi, &rc_roi);
- if (rc) {
- SDE_ERROR("failed to get adjusted roi, rc:%d\n", rc);
- return rc;
- }
- rc = _sde_hw_rc_get_merge_mode(hw_cfg, &merge_mode);
- if (rc) {
- SDE_ERROR("invalid merge_mode, rc:%d\n");
- return rc;
- }
- rc = _sde_hw_rc_program_roi(hw_dspp, rc_mask_cfg,
- merge_mode, &rc_roi);
- if (rc) {
- SDE_ERROR("unable to program rc roi, rc:%d\n", rc);
- return rc;
- }
- rc = _sde_hw_rc_program_data_offset(hw_dspp, rc_mask_cfg);
- if (rc) {
- SDE_ERROR("unable to program data offsets, rc:%d\n", rc);
- return rc;
- }
- memcpy(RC_STATE(hw_dspp).last_rc_mask_cfg, rc_mask_cfg,
- sizeof(struct drm_msm_rc_mask_cfg));
- RC_STATE(hw_dspp).mask_programmed = true;
- return 0;
- }
- int sde_hw_rc_setup_data_dma(struct sde_hw_dspp *hw_dspp, void *cfg)
- {
- int rc = 0;
- struct sde_hw_cp_cfg *hw_cfg = cfg;
- struct drm_msm_rc_mask_cfg *rc_mask_cfg;
- if (!hw_dspp || !hw_cfg) {
- SDE_ERROR("invalid arguments\n");
- return -EINVAL;
- }
- if ((hw_cfg->len == 0 && hw_cfg->payload == NULL)) {
- SDE_DEBUG("rc feature disabled, skip data programming\n");
- return 0;
- }
- if (hw_cfg->len != sizeof(struct drm_msm_rc_mask_cfg) ||
- !hw_cfg->payload) {
- SDE_ERROR("invalid payload\n");
- return -EINVAL;
- }
- rc_mask_cfg = hw_cfg->payload;
- if (rc_mask_cfg->flags & SDE_HW_RC_SKIP_DATA_PROG) {
- SDE_DEBUG("skip data programming\n");
- return 0;
- }
- rc = reg_dmav1_setup_rc_datav1(hw_dspp, cfg);
- if (rc) {
- SDE_ERROR("unable to setup rc with dma, rc:%d\n", rc);
- return rc;
- }
- return rc;
- }
- int sde_hw_rc_setup_data_ahb(struct sde_hw_dspp *hw_dspp, void *cfg)
- {
- int rc = 0, i = 0;
- u32 data = 0, cfg_param_07 = 0;
- struct sde_hw_cp_cfg *hw_cfg = cfg;
- struct drm_msm_rc_mask_cfg *rc_mask_cfg;
- if (!hw_dspp || !hw_cfg) {
- SDE_ERROR("invalid arguments\n");
- return -EINVAL;
- }
- if ((hw_cfg->len == 0 && hw_cfg->payload == NULL)) {
- SDE_DEBUG("rc feature disabled, skip data programming\n");
- return 0;
- }
- if (hw_cfg->len != sizeof(struct drm_msm_rc_mask_cfg) ||
- !hw_cfg->payload) {
- SDE_ERROR("invalid payload\n");
- return -EINVAL;
- }
- rc_mask_cfg = hw_cfg->payload;
- if (rc_mask_cfg->flags & SDE_HW_RC_SKIP_DATA_PROG) {
- SDE_DEBUG("skip data programming\n");
- return 0;
- }
- cfg_param_07 = rc_mask_cfg->cfg_param_07;
- SDE_DEBUG("cfg_param_07:%u\n", cfg_param_07);
- for (i = 0; i < rc_mask_cfg->cfg_param_08; i++) {
- SDE_DEBUG("cfg_param_09[%d] = 0x%016lX at %u\n", i,
- rc_mask_cfg->cfg_param_09[i], i + cfg_param_07);
- data = (i == 0) ? (BIT(30) | (cfg_param_07 << 18)) : 0;
- data |= (rc_mask_cfg->cfg_param_09[i] & 0x3FFFF);
- _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG10, data);
- data = ((rc_mask_cfg->cfg_param_09[i] >>
- SDE_HW_RC_DATA_REG_SIZE) & 0x3FFFF);
- _sde_hw_rc_reg_write(hw_dspp, SDE_HW_RC_REG10, data);
- }
- return rc;
- }
- int sde_hw_rc_init(struct sde_hw_dspp *hw_dspp)
- {
- int rc = 0;
- RC_STATE(hw_dspp).last_roi_list = kzalloc(
- sizeof(struct msm_roi_list), GFP_KERNEL);
- if (!RC_STATE(hw_dspp).last_roi_list)
- return -ENOMEM;
- RC_STATE(hw_dspp).last_rc_mask_cfg = kzalloc(
- sizeof(struct drm_msm_rc_mask_cfg), GFP_KERNEL);
- if (!RC_STATE(hw_dspp).last_rc_mask_cfg)
- return -ENOMEM;
- return rc;
- }
|