sde_encoder.c 142 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328
  1. /*
  2. * Copyright (c) 2014-2020, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/input.h>
  22. #include <linux/seq_file.h>
  23. #include <linux/sde_rsc.h>
  24. #include "msm_drv.h"
  25. #include "sde_kms.h"
  26. #include <drm/drm_crtc.h>
  27. #include <drm/drm_probe_helper.h>
  28. #include "sde_hwio.h"
  29. #include "sde_hw_catalog.h"
  30. #include "sde_hw_intf.h"
  31. #include "sde_hw_ctl.h"
  32. #include "sde_formats.h"
  33. #include "sde_encoder.h"
  34. #include "sde_encoder_phys.h"
  35. #include "sde_hw_dsc.h"
  36. #include "sde_crtc.h"
  37. #include "sde_trace.h"
  38. #include "sde_core_irq.h"
  39. #include "sde_hw_top.h"
  40. #include "sde_hw_qdss.h"
  41. #include "sde_encoder_dce.h"
  42. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  43. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  44. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  45. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  46. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  47. (p) ? (p)->parent->base.id : -1, \
  48. (p) ? (p)->intf_idx - INTF_0 : -1, \
  49. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  50. ##__VA_ARGS__)
  51. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  52. (p) ? (p)->parent->base.id : -1, \
  53. (p) ? (p)->intf_idx - INTF_0 : -1, \
  54. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  55. ##__VA_ARGS__)
  56. #define MISR_BUFF_SIZE 256
  57. #define IDLE_SHORT_TIMEOUT 1
  58. #define EVT_TIME_OUT_SPLIT 2
  59. /* Maximum number of VSYNC wait attempts for RSC state transition */
  60. #define MAX_RSC_WAIT 5
  61. #define TOPOLOGY_DUALPIPE_MERGE_MODE(x) \
  62. (((x) == SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE) || \
  63. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) || \
  64. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_VDC) || \
  65. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC))
  66. /**
  67. * enum sde_enc_rc_events - events for resource control state machine
  68. * @SDE_ENC_RC_EVENT_KICKOFF:
  69. * This event happens at NORMAL priority.
  70. * Event that signals the start of the transfer. When this event is
  71. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  72. * Regardless of the previous state, the resource should be in ON state
  73. * at the end of this event. At the end of this event, a delayed work is
  74. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  75. * ktime.
  76. * @SDE_ENC_RC_EVENT_PRE_STOP:
  77. * This event happens at NORMAL priority.
  78. * This event, when received during the ON state, set RSC to IDLE, and
  79. * and leave the RC STATE in the PRE_OFF state.
  80. * It should be followed by the STOP event as part of encoder disable.
  81. * If received during IDLE or OFF states, it will do nothing.
  82. * @SDE_ENC_RC_EVENT_STOP:
  83. * This event happens at NORMAL priority.
  84. * When this event is received, disable all the MDP/DSI core clocks, and
  85. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  86. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  87. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  88. * Resource state should be in OFF at the end of the event.
  89. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  90. * This event happens at NORMAL priority from a work item.
  91. * Event signals that there is a seamless mode switch is in prgoress. A
  92. * client needs to turn of only irq - leave clocks ON to reduce the mode
  93. * switch latency.
  94. * @SDE_ENC_RC_EVENT_POST_MODESET:
  95. * This event happens at NORMAL priority from a work item.
  96. * Event signals that seamless mode switch is complete and resources are
  97. * acquired. Clients wants to turn on the irq again and update the rsc
  98. * with new vtotal.
  99. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  100. * This event happens at NORMAL priority from a work item.
  101. * Event signals that there were no frame updates for
  102. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  103. * and request RSC with IDLE state and change the resource state to IDLE.
  104. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  105. * This event is triggered from the input event thread when touch event is
  106. * received from the input device. On receiving this event,
  107. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  108. clocks and enable RSC.
  109. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  110. * off work since a new commit is imminent.
  111. */
  112. enum sde_enc_rc_events {
  113. SDE_ENC_RC_EVENT_KICKOFF = 1,
  114. SDE_ENC_RC_EVENT_PRE_STOP,
  115. SDE_ENC_RC_EVENT_STOP,
  116. SDE_ENC_RC_EVENT_PRE_MODESET,
  117. SDE_ENC_RC_EVENT_POST_MODESET,
  118. SDE_ENC_RC_EVENT_ENTER_IDLE,
  119. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  120. };
  121. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  122. {
  123. struct sde_encoder_virt *sde_enc;
  124. int i;
  125. sde_enc = to_sde_encoder_virt(drm_enc);
  126. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  127. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  128. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  129. SDE_EVT32(DRMID(drm_enc), enable);
  130. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  131. }
  132. }
  133. }
  134. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  135. {
  136. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  137. struct msm_drm_private *priv;
  138. struct sde_kms *sde_kms;
  139. struct device *cpu_dev;
  140. struct cpumask *cpu_mask = NULL;
  141. int cpu = 0;
  142. u32 cpu_dma_latency;
  143. priv = drm_enc->dev->dev_private;
  144. sde_kms = to_sde_kms(priv->kms);
  145. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  146. return;
  147. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  148. cpumask_clear(&sde_enc->valid_cpu_mask);
  149. if (sde_enc->mode_info.frame_rate > FPS60)
  150. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  151. if (!cpu_mask &&
  152. sde_encoder_check_curr_mode(drm_enc,
  153. MSM_DISPLAY_CMD_MODE))
  154. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  155. if (!cpu_mask)
  156. return;
  157. for_each_cpu(cpu, cpu_mask) {
  158. cpu_dev = get_cpu_device(cpu);
  159. if (!cpu_dev) {
  160. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  161. cpu);
  162. return;
  163. }
  164. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  165. dev_pm_qos_add_request(cpu_dev,
  166. &sde_enc->pm_qos_cpu_req[cpu],
  167. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  168. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  169. }
  170. }
  171. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  172. {
  173. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  174. struct device *cpu_dev;
  175. int cpu = 0;
  176. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  177. cpu_dev = get_cpu_device(cpu);
  178. if (!cpu_dev) {
  179. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  180. cpu);
  181. continue;
  182. }
  183. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  184. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  185. }
  186. cpumask_clear(&sde_enc->valid_cpu_mask);
  187. }
  188. static bool _sde_encoder_is_autorefresh_enabled(
  189. struct sde_encoder_virt *sde_enc)
  190. {
  191. struct drm_connector *drm_conn;
  192. if (!sde_enc->cur_master ||
  193. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  194. return false;
  195. drm_conn = sde_enc->cur_master->connector;
  196. if (!drm_conn || !drm_conn->state)
  197. return false;
  198. return sde_connector_get_property(drm_conn->state,
  199. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  200. }
  201. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  202. struct sde_hw_qdss *hw_qdss,
  203. struct sde_encoder_phys *phys, bool enable)
  204. {
  205. if (sde_enc->qdss_status == enable)
  206. return;
  207. sde_enc->qdss_status = enable;
  208. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  209. sde_enc->qdss_status);
  210. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  211. }
  212. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  213. s64 timeout_ms, struct sde_encoder_wait_info *info)
  214. {
  215. int rc = 0;
  216. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  217. ktime_t cur_ktime;
  218. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  219. do {
  220. rc = wait_event_timeout(*(info->wq),
  221. atomic_read(info->atomic_cnt) == info->count_check,
  222. wait_time_jiffies);
  223. cur_ktime = ktime_get();
  224. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  225. timeout_ms, atomic_read(info->atomic_cnt),
  226. info->count_check);
  227. /* If we timed out, counter is valid and time is less, wait again */
  228. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  229. (rc == 0) &&
  230. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  231. return rc;
  232. }
  233. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  234. {
  235. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  236. return sde_enc &&
  237. (sde_enc->disp_info.display_type ==
  238. SDE_CONNECTOR_PRIMARY);
  239. }
  240. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  241. {
  242. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  243. return sde_enc &&
  244. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  245. }
  246. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  247. {
  248. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  249. return sde_enc && sde_enc->cur_master &&
  250. sde_enc->cur_master->cont_splash_enabled;
  251. }
  252. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  253. enum sde_intr_idx intr_idx)
  254. {
  255. SDE_EVT32(DRMID(phys_enc->parent),
  256. phys_enc->intf_idx - INTF_0,
  257. phys_enc->hw_pp->idx - PINGPONG_0,
  258. intr_idx);
  259. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  260. if (phys_enc->parent_ops.handle_frame_done)
  261. phys_enc->parent_ops.handle_frame_done(
  262. phys_enc->parent, phys_enc,
  263. SDE_ENCODER_FRAME_EVENT_ERROR);
  264. }
  265. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  266. enum sde_intr_idx intr_idx,
  267. struct sde_encoder_wait_info *wait_info)
  268. {
  269. struct sde_encoder_irq *irq;
  270. u32 irq_status;
  271. int ret, i;
  272. if (!phys_enc || !wait_info || intr_idx >= INTR_IDX_MAX) {
  273. SDE_ERROR("invalid params\n");
  274. return -EINVAL;
  275. }
  276. irq = &phys_enc->irq[intr_idx];
  277. /* note: do master / slave checking outside */
  278. /* return EWOULDBLOCK since we know the wait isn't necessary */
  279. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  280. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  281. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  282. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  283. return -EWOULDBLOCK;
  284. }
  285. if (irq->irq_idx < 0) {
  286. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  287. irq->name, irq->hw_idx);
  288. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  289. irq->irq_idx);
  290. return 0;
  291. }
  292. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  293. atomic_read(wait_info->atomic_cnt));
  294. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  295. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  296. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  297. /*
  298. * Some module X may disable interrupt for longer duration
  299. * and it may trigger all interrupts including timer interrupt
  300. * when module X again enable the interrupt.
  301. * That may cause interrupt wait timeout API in this API.
  302. * It is handled by split the wait timer in two halves.
  303. */
  304. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  305. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  306. irq->hw_idx,
  307. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  308. wait_info);
  309. if (ret)
  310. break;
  311. }
  312. if (ret <= 0) {
  313. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  314. irq->irq_idx, true);
  315. if (irq_status) {
  316. unsigned long flags;
  317. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  318. irq->hw_idx, irq->irq_idx,
  319. phys_enc->hw_pp->idx - PINGPONG_0,
  320. atomic_read(wait_info->atomic_cnt));
  321. SDE_DEBUG_PHYS(phys_enc,
  322. "done but irq %d not triggered\n",
  323. irq->irq_idx);
  324. local_irq_save(flags);
  325. irq->cb.func(phys_enc, irq->irq_idx);
  326. local_irq_restore(flags);
  327. ret = 0;
  328. } else {
  329. ret = -ETIMEDOUT;
  330. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  331. irq->hw_idx, irq->irq_idx,
  332. phys_enc->hw_pp->idx - PINGPONG_0,
  333. atomic_read(wait_info->atomic_cnt), irq_status,
  334. SDE_EVTLOG_ERROR);
  335. }
  336. } else {
  337. ret = 0;
  338. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  339. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  340. atomic_read(wait_info->atomic_cnt));
  341. }
  342. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  343. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  344. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  345. return ret;
  346. }
  347. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  348. enum sde_intr_idx intr_idx)
  349. {
  350. struct sde_encoder_irq *irq;
  351. int ret = 0;
  352. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  353. SDE_ERROR("invalid params\n");
  354. return -EINVAL;
  355. }
  356. irq = &phys_enc->irq[intr_idx];
  357. if (irq->irq_idx >= 0) {
  358. SDE_DEBUG_PHYS(phys_enc,
  359. "skipping already registered irq %s type %d\n",
  360. irq->name, irq->intr_type);
  361. return 0;
  362. }
  363. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  364. irq->intr_type, irq->hw_idx);
  365. if (irq->irq_idx < 0) {
  366. SDE_ERROR_PHYS(phys_enc,
  367. "failed to lookup IRQ index for %s type:%d\n",
  368. irq->name, irq->intr_type);
  369. return -EINVAL;
  370. }
  371. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  372. &irq->cb);
  373. if (ret) {
  374. SDE_ERROR_PHYS(phys_enc,
  375. "failed to register IRQ callback for %s\n",
  376. irq->name);
  377. irq->irq_idx = -EINVAL;
  378. return ret;
  379. }
  380. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  381. if (ret) {
  382. SDE_ERROR_PHYS(phys_enc,
  383. "enable IRQ for intr:%s failed, irq_idx %d\n",
  384. irq->name, irq->irq_idx);
  385. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  386. irq->irq_idx, &irq->cb);
  387. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  388. irq->irq_idx, SDE_EVTLOG_ERROR);
  389. irq->irq_idx = -EINVAL;
  390. return ret;
  391. }
  392. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  393. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  394. irq->name, irq->irq_idx);
  395. return ret;
  396. }
  397. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  398. enum sde_intr_idx intr_idx)
  399. {
  400. struct sde_encoder_irq *irq;
  401. int ret;
  402. if (!phys_enc) {
  403. SDE_ERROR("invalid encoder\n");
  404. return -EINVAL;
  405. }
  406. irq = &phys_enc->irq[intr_idx];
  407. /* silently skip irqs that weren't registered */
  408. if (irq->irq_idx < 0) {
  409. SDE_ERROR(
  410. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  411. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  412. irq->irq_idx);
  413. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  414. irq->irq_idx, SDE_EVTLOG_ERROR);
  415. return 0;
  416. }
  417. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  418. if (ret)
  419. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  420. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  421. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  422. &irq->cb);
  423. if (ret)
  424. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  425. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  426. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  427. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  428. irq->irq_idx = -EINVAL;
  429. return 0;
  430. }
  431. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  432. struct sde_encoder_hw_resources *hw_res,
  433. struct drm_connector_state *conn_state)
  434. {
  435. struct sde_encoder_virt *sde_enc = NULL;
  436. struct msm_mode_info mode_info;
  437. int i = 0;
  438. if (!hw_res || !drm_enc || !conn_state) {
  439. SDE_ERROR("invalid argument(s), drm_enc %d, res %d, state %d\n",
  440. !drm_enc, !hw_res, !conn_state);
  441. return;
  442. }
  443. sde_enc = to_sde_encoder_virt(drm_enc);
  444. SDE_DEBUG_ENC(sde_enc, "\n");
  445. /* Query resources used by phys encs, expected to be without overlap */
  446. memset(hw_res, 0, sizeof(*hw_res));
  447. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  448. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  449. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  450. if (phys && phys->ops.get_hw_resources)
  451. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  452. }
  453. /*
  454. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  455. * called from atomic_check phase. Use the below API to get mode
  456. * information of the temporary conn_state passed
  457. */
  458. sde_connector_state_get_mode_info(conn_state, &mode_info);
  459. hw_res->topology = mode_info.topology;
  460. hw_res->comp_info = &sde_enc->mode_info.comp_info;
  461. hw_res->display_type = sde_enc->disp_info.display_type;
  462. }
  463. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  464. {
  465. struct sde_encoder_virt *sde_enc = NULL;
  466. int i = 0;
  467. if (!drm_enc) {
  468. SDE_ERROR("invalid encoder\n");
  469. return;
  470. }
  471. sde_enc = to_sde_encoder_virt(drm_enc);
  472. SDE_DEBUG_ENC(sde_enc, "\n");
  473. mutex_lock(&sde_enc->enc_lock);
  474. sde_rsc_client_destroy(sde_enc->rsc_client);
  475. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  476. struct sde_encoder_phys *phys;
  477. phys = sde_enc->phys_vid_encs[i];
  478. if (phys && phys->ops.destroy) {
  479. phys->ops.destroy(phys);
  480. --sde_enc->num_phys_encs;
  481. sde_enc->phys_encs[i] = NULL;
  482. }
  483. phys = sde_enc->phys_cmd_encs[i];
  484. if (phys && phys->ops.destroy) {
  485. phys->ops.destroy(phys);
  486. --sde_enc->num_phys_encs;
  487. sde_enc->phys_encs[i] = NULL;
  488. }
  489. }
  490. if (sde_enc->num_phys_encs)
  491. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  492. sde_enc->num_phys_encs);
  493. sde_enc->num_phys_encs = 0;
  494. mutex_unlock(&sde_enc->enc_lock);
  495. drm_encoder_cleanup(drm_enc);
  496. mutex_destroy(&sde_enc->enc_lock);
  497. kfree(sde_enc->input_handler);
  498. sde_enc->input_handler = NULL;
  499. kfree(sde_enc);
  500. }
  501. void sde_encoder_helper_update_intf_cfg(
  502. struct sde_encoder_phys *phys_enc)
  503. {
  504. struct sde_encoder_virt *sde_enc;
  505. struct sde_hw_intf_cfg_v1 *intf_cfg;
  506. enum sde_3d_blend_mode mode_3d;
  507. if (!phys_enc || !phys_enc->hw_pp) {
  508. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  509. return;
  510. }
  511. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  512. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  513. SDE_DEBUG_ENC(sde_enc,
  514. "intf_cfg updated for %d at idx %d\n",
  515. phys_enc->intf_idx,
  516. intf_cfg->intf_count);
  517. /* setup interface configuration */
  518. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  519. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  520. return;
  521. }
  522. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  523. if (phys_enc == sde_enc->cur_master) {
  524. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  525. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  526. else
  527. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  528. }
  529. /* configure this interface as master for split display */
  530. if (phys_enc->split_role == ENC_ROLE_MASTER)
  531. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  532. /* setup which pp blk will connect to this intf */
  533. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  534. phys_enc->hw_intf->ops.bind_pingpong_blk(
  535. phys_enc->hw_intf,
  536. true,
  537. phys_enc->hw_pp->idx);
  538. /*setup merge_3d configuration */
  539. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  540. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  541. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  542. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  543. phys_enc->hw_pp->merge_3d->idx;
  544. if (phys_enc->hw_pp->ops.setup_3d_mode)
  545. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  546. mode_3d);
  547. }
  548. void sde_encoder_helper_split_config(
  549. struct sde_encoder_phys *phys_enc,
  550. enum sde_intf interface)
  551. {
  552. struct sde_encoder_virt *sde_enc;
  553. struct split_pipe_cfg *cfg;
  554. struct sde_hw_mdp *hw_mdptop;
  555. enum sde_rm_topology_name topology;
  556. struct msm_display_info *disp_info;
  557. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  558. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  559. return;
  560. }
  561. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  562. hw_mdptop = phys_enc->hw_mdptop;
  563. disp_info = &sde_enc->disp_info;
  564. cfg = &phys_enc->hw_intf->cfg;
  565. memset(cfg, 0, sizeof(*cfg));
  566. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  567. return;
  568. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  569. cfg->split_link_en = true;
  570. /**
  571. * disable split modes since encoder will be operating in as the only
  572. * encoder, either for the entire use case in the case of, for example,
  573. * single DSI, or for this frame in the case of left/right only partial
  574. * update.
  575. */
  576. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  577. if (hw_mdptop->ops.setup_split_pipe)
  578. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  579. if (hw_mdptop->ops.setup_pp_split)
  580. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  581. return;
  582. }
  583. cfg->en = true;
  584. cfg->mode = phys_enc->intf_mode;
  585. cfg->intf = interface;
  586. if (cfg->en && phys_enc->ops.needs_single_flush &&
  587. phys_enc->ops.needs_single_flush(phys_enc))
  588. cfg->split_flush_en = true;
  589. topology = sde_connector_get_topology_name(phys_enc->connector);
  590. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  591. cfg->pp_split_slave = cfg->intf;
  592. else
  593. cfg->pp_split_slave = INTF_MAX;
  594. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  595. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  596. if (hw_mdptop->ops.setup_split_pipe)
  597. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  598. } else if (sde_enc->hw_pp[0]) {
  599. /*
  600. * slave encoder
  601. * - determine split index from master index,
  602. * assume master is first pp
  603. */
  604. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  605. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  606. cfg->pp_split_index);
  607. if (hw_mdptop->ops.setup_pp_split)
  608. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  609. }
  610. }
  611. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  612. {
  613. struct sde_encoder_virt *sde_enc;
  614. int i = 0;
  615. if (!drm_enc)
  616. return false;
  617. sde_enc = to_sde_encoder_virt(drm_enc);
  618. if (!sde_enc)
  619. return false;
  620. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  621. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  622. if (phys && phys->in_clone_mode)
  623. return true;
  624. }
  625. return false;
  626. }
  627. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  628. struct drm_crtc_state *crtc_state,
  629. struct drm_connector_state *conn_state)
  630. {
  631. const struct drm_display_mode *mode;
  632. struct drm_display_mode *adj_mode;
  633. int i = 0;
  634. int ret = 0;
  635. mode = &crtc_state->mode;
  636. adj_mode = &crtc_state->adjusted_mode;
  637. /* perform atomic check on the first physical encoder (master) */
  638. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  639. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  640. if (phys && phys->ops.atomic_check)
  641. ret = phys->ops.atomic_check(phys, crtc_state,
  642. conn_state);
  643. else if (phys && phys->ops.mode_fixup)
  644. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  645. ret = -EINVAL;
  646. if (ret) {
  647. SDE_ERROR_ENC(sde_enc,
  648. "mode unsupported, phys idx %d\n", i);
  649. break;
  650. }
  651. }
  652. return ret;
  653. }
  654. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  655. struct drm_crtc_state *crtc_state,
  656. struct drm_connector_state *conn_state,
  657. struct sde_connector_state *sde_conn_state,
  658. struct sde_crtc_state *sde_crtc_state)
  659. {
  660. int ret = 0;
  661. if (crtc_state->mode_changed || crtc_state->active_changed) {
  662. struct sde_rect mode_roi, roi;
  663. mode_roi.x = 0;
  664. mode_roi.y = 0;
  665. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  666. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  667. if (sde_conn_state->rois.num_rects) {
  668. sde_kms_rect_merge_rectangles(
  669. &sde_conn_state->rois, &roi);
  670. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  671. SDE_ERROR_ENC(sde_enc,
  672. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  673. roi.x, roi.y, roi.w, roi.h);
  674. ret = -EINVAL;
  675. }
  676. }
  677. if (sde_crtc_state->user_roi_list.num_rects) {
  678. sde_kms_rect_merge_rectangles(
  679. &sde_crtc_state->user_roi_list, &roi);
  680. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  681. SDE_ERROR_ENC(sde_enc,
  682. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  683. roi.x, roi.y, roi.w, roi.h);
  684. ret = -EINVAL;
  685. }
  686. }
  687. }
  688. return ret;
  689. }
  690. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  691. struct drm_crtc_state *crtc_state,
  692. struct drm_connector_state *conn_state,
  693. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  694. struct sde_connector *sde_conn,
  695. struct sde_connector_state *sde_conn_state)
  696. {
  697. int ret = 0;
  698. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  699. if (sde_conn && drm_atomic_crtc_needs_modeset(crtc_state)) {
  700. struct msm_display_topology *topology = NULL;
  701. ret = sde_connector_get_mode_info(&sde_conn->base,
  702. adj_mode, &sde_conn_state->mode_info);
  703. if (ret) {
  704. SDE_ERROR_ENC(sde_enc,
  705. "failed to get mode info, rc = %d\n", ret);
  706. return ret;
  707. }
  708. if (sde_conn_state->mode_info.comp_info.comp_type &&
  709. sde_conn_state->mode_info.comp_info.comp_ratio >=
  710. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  711. SDE_ERROR_ENC(sde_enc,
  712. "invalid compression ratio: %d\n",
  713. sde_conn_state->mode_info.comp_info.comp_ratio);
  714. ret = -EINVAL;
  715. return ret;
  716. }
  717. /* Reserve dynamic resources, indicating atomic_check phase */
  718. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  719. conn_state, true);
  720. if (ret) {
  721. SDE_ERROR_ENC(sde_enc,
  722. "RM failed to reserve resources, rc = %d\n",
  723. ret);
  724. return ret;
  725. }
  726. /**
  727. * Update connector state with the topology selected for the
  728. * resource set validated. Reset the topology if we are
  729. * de-activating crtc.
  730. */
  731. if (crtc_state->active)
  732. topology = &sde_conn_state->mode_info.topology;
  733. ret = sde_rm_update_topology(conn_state, topology);
  734. if (ret) {
  735. SDE_ERROR_ENC(sde_enc,
  736. "RM failed to update topology, rc: %d\n", ret);
  737. return ret;
  738. }
  739. ret = sde_connector_set_blob_data(conn_state->connector,
  740. conn_state,
  741. CONNECTOR_PROP_SDE_INFO);
  742. if (ret) {
  743. SDE_ERROR_ENC(sde_enc,
  744. "connector failed to update info, rc: %d\n",
  745. ret);
  746. return ret;
  747. }
  748. }
  749. return ret;
  750. }
  751. static int sde_encoder_virt_atomic_check(
  752. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  753. struct drm_connector_state *conn_state)
  754. {
  755. struct sde_encoder_virt *sde_enc;
  756. struct sde_kms *sde_kms;
  757. const struct drm_display_mode *mode;
  758. struct drm_display_mode *adj_mode;
  759. struct sde_connector *sde_conn = NULL;
  760. struct sde_connector_state *sde_conn_state = NULL;
  761. struct sde_crtc_state *sde_crtc_state = NULL;
  762. enum sde_rm_topology_name old_top;
  763. int ret = 0;
  764. if (!drm_enc || !crtc_state || !conn_state) {
  765. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  766. !drm_enc, !crtc_state, !conn_state);
  767. return -EINVAL;
  768. }
  769. sde_enc = to_sde_encoder_virt(drm_enc);
  770. SDE_DEBUG_ENC(sde_enc, "\n");
  771. sde_kms = sde_encoder_get_kms(drm_enc);
  772. if (!sde_kms)
  773. return -EINVAL;
  774. mode = &crtc_state->mode;
  775. adj_mode = &crtc_state->adjusted_mode;
  776. sde_conn = to_sde_connector(conn_state->connector);
  777. sde_conn_state = to_sde_connector_state(conn_state);
  778. sde_crtc_state = to_sde_crtc_state(crtc_state);
  779. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  780. crtc_state->active_changed, crtc_state->connectors_changed);
  781. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  782. conn_state);
  783. if (ret)
  784. return ret;
  785. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  786. conn_state, sde_conn_state, sde_crtc_state);
  787. if (ret)
  788. return ret;
  789. /**
  790. * record topology in previous atomic state to be able to handle
  791. * topology transitions correctly.
  792. */
  793. old_top = sde_connector_get_property(conn_state,
  794. CONNECTOR_PROP_TOPOLOGY_NAME);
  795. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  796. if (ret)
  797. return ret;
  798. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  799. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  800. if (ret)
  801. return ret;
  802. ret = sde_connector_roi_v1_check_roi(conn_state);
  803. if (ret) {
  804. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  805. ret);
  806. return ret;
  807. }
  808. drm_mode_set_crtcinfo(adj_mode, 0);
  809. SDE_EVT32(DRMID(drm_enc), adj_mode->flags, adj_mode->private_flags);
  810. return ret;
  811. }
  812. static void _sde_encoder_get_connector_roi(
  813. struct sde_encoder_virt *sde_enc,
  814. struct sde_rect *merged_conn_roi)
  815. {
  816. struct drm_connector *drm_conn;
  817. struct sde_connector_state *c_state;
  818. if (!sde_enc || !merged_conn_roi)
  819. return;
  820. drm_conn = sde_enc->phys_encs[0]->connector;
  821. if (!drm_conn || !drm_conn->state)
  822. return;
  823. c_state = to_sde_connector_state(drm_conn->state);
  824. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  825. }
  826. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  827. {
  828. struct sde_encoder_virt *sde_enc;
  829. struct drm_connector *drm_conn;
  830. struct drm_display_mode *adj_mode;
  831. struct sde_rect roi;
  832. if (!drm_enc) {
  833. SDE_ERROR("invalid encoder parameter\n");
  834. return -EINVAL;
  835. }
  836. sde_enc = to_sde_encoder_virt(drm_enc);
  837. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  838. SDE_ERROR("invalid crtc parameter\n");
  839. return -EINVAL;
  840. }
  841. if (!sde_enc->cur_master) {
  842. SDE_ERROR("invalid cur_master parameter\n");
  843. return -EINVAL;
  844. }
  845. adj_mode = &sde_enc->cur_master->cached_mode;
  846. drm_conn = sde_enc->cur_master->connector;
  847. _sde_encoder_get_connector_roi(sde_enc, &roi);
  848. if (sde_kms_rect_is_null(&roi)) {
  849. roi.w = adj_mode->hdisplay;
  850. roi.h = adj_mode->vdisplay;
  851. }
  852. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  853. sizeof(sde_enc->prv_conn_roi));
  854. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  855. return 0;
  856. }
  857. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc,
  858. u32 vsync_source, bool is_dummy)
  859. {
  860. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  861. struct sde_kms *sde_kms;
  862. struct sde_hw_mdp *hw_mdptop;
  863. struct sde_encoder_virt *sde_enc;
  864. int i;
  865. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  866. if (!sde_enc) {
  867. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  868. return;
  869. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  870. SDE_ERROR("invalid num phys enc %d/%d\n",
  871. sde_enc->num_phys_encs,
  872. (int) ARRAY_SIZE(sde_enc->hw_pp));
  873. return;
  874. }
  875. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  876. if (!sde_kms) {
  877. SDE_ERROR("invalid sde_kms\n");
  878. return;
  879. }
  880. hw_mdptop = sde_kms->hw_mdp;
  881. if (!hw_mdptop) {
  882. SDE_ERROR("invalid mdptop\n");
  883. return;
  884. }
  885. if (hw_mdptop->ops.setup_vsync_source) {
  886. for (i = 0; i < sde_enc->num_phys_encs; i++)
  887. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  888. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  889. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  890. vsync_cfg.vsync_source = vsync_source;
  891. vsync_cfg.is_dummy = is_dummy;
  892. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  893. }
  894. }
  895. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  896. struct msm_display_info *disp_info, bool is_dummy)
  897. {
  898. struct sde_encoder_phys *phys;
  899. int i;
  900. u32 vsync_source;
  901. if (!sde_enc || !disp_info) {
  902. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  903. sde_enc != NULL, disp_info != NULL);
  904. return;
  905. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  906. SDE_ERROR("invalid num phys enc %d/%d\n",
  907. sde_enc->num_phys_encs,
  908. (int) ARRAY_SIZE(sde_enc->hw_pp));
  909. return;
  910. }
  911. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  912. if (is_dummy)
  913. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_0 -
  914. sde_enc->te_source;
  915. else if (disp_info->is_te_using_watchdog_timer)
  916. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4;
  917. else
  918. vsync_source = sde_enc->te_source;
  919. SDE_EVT32(DRMID(&sde_enc->base), vsync_source, is_dummy,
  920. disp_info->is_te_using_watchdog_timer);
  921. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  922. phys = sde_enc->phys_encs[i];
  923. if (phys && phys->ops.setup_vsync_source)
  924. phys->ops.setup_vsync_source(phys,
  925. vsync_source, is_dummy);
  926. }
  927. }
  928. }
  929. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  930. bool watchdog_te)
  931. {
  932. struct sde_encoder_virt *sde_enc;
  933. struct msm_display_info disp_info;
  934. if (!drm_enc) {
  935. pr_err("invalid drm encoder\n");
  936. return -EINVAL;
  937. }
  938. sde_enc = to_sde_encoder_virt(drm_enc);
  939. sde_encoder_control_te(drm_enc, false);
  940. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  941. disp_info.is_te_using_watchdog_timer = watchdog_te;
  942. _sde_encoder_update_vsync_source(sde_enc, &disp_info, false);
  943. sde_encoder_control_te(drm_enc, true);
  944. return 0;
  945. }
  946. static int _sde_encoder_rsc_client_update_vsync_wait(
  947. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  948. int wait_vblank_crtc_id)
  949. {
  950. int wait_refcount = 0, ret = 0;
  951. int pipe = -1;
  952. int wait_count = 0;
  953. struct drm_crtc *primary_crtc;
  954. struct drm_crtc *crtc;
  955. crtc = sde_enc->crtc;
  956. if (wait_vblank_crtc_id)
  957. wait_refcount =
  958. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  959. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  960. SDE_EVTLOG_FUNC_ENTRY);
  961. if (crtc->base.id != wait_vblank_crtc_id) {
  962. primary_crtc = drm_crtc_find(drm_enc->dev,
  963. NULL, wait_vblank_crtc_id);
  964. if (!primary_crtc) {
  965. SDE_ERROR_ENC(sde_enc,
  966. "failed to find primary crtc id %d\n",
  967. wait_vblank_crtc_id);
  968. return -EINVAL;
  969. }
  970. pipe = drm_crtc_index(primary_crtc);
  971. }
  972. /**
  973. * note: VBLANK is expected to be enabled at this point in
  974. * resource control state machine if on primary CRTC
  975. */
  976. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  977. if (sde_rsc_client_is_state_update_complete(
  978. sde_enc->rsc_client))
  979. break;
  980. if (crtc->base.id == wait_vblank_crtc_id)
  981. ret = sde_encoder_wait_for_event(drm_enc,
  982. MSM_ENC_VBLANK);
  983. else
  984. drm_wait_one_vblank(drm_enc->dev, pipe);
  985. if (ret) {
  986. SDE_ERROR_ENC(sde_enc,
  987. "wait for vblank failed ret:%d\n", ret);
  988. /**
  989. * rsc hardware may hang without vsync. avoid rsc hang
  990. * by generating the vsync from watchdog timer.
  991. */
  992. if (crtc->base.id == wait_vblank_crtc_id)
  993. sde_encoder_helper_switch_vsync(drm_enc, true);
  994. }
  995. }
  996. if (wait_count >= MAX_RSC_WAIT)
  997. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  998. SDE_EVTLOG_ERROR);
  999. if (wait_refcount)
  1000. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1001. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1002. SDE_EVTLOG_FUNC_EXIT);
  1003. return ret;
  1004. }
  1005. static int _sde_encoder_update_rsc_client(
  1006. struct drm_encoder *drm_enc, bool enable)
  1007. {
  1008. struct sde_encoder_virt *sde_enc;
  1009. struct drm_crtc *crtc;
  1010. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1011. struct sde_rsc_cmd_config *rsc_config;
  1012. int ret;
  1013. struct msm_display_info *disp_info;
  1014. struct msm_mode_info *mode_info;
  1015. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1016. u32 qsync_mode = 0, v_front_porch;
  1017. struct drm_display_mode *mode;
  1018. bool is_vid_mode;
  1019. struct drm_encoder *enc;
  1020. if (!drm_enc || !drm_enc->dev) {
  1021. SDE_ERROR("invalid encoder arguments\n");
  1022. return -EINVAL;
  1023. }
  1024. sde_enc = to_sde_encoder_virt(drm_enc);
  1025. mode_info = &sde_enc->mode_info;
  1026. crtc = sde_enc->crtc;
  1027. if (!sde_enc->crtc) {
  1028. SDE_ERROR("invalid crtc parameter\n");
  1029. return -EINVAL;
  1030. }
  1031. disp_info = &sde_enc->disp_info;
  1032. rsc_config = &sde_enc->rsc_config;
  1033. if (!sde_enc->rsc_client) {
  1034. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1035. return 0;
  1036. }
  1037. /**
  1038. * only primary command mode panel without Qsync can request CMD state.
  1039. * all other panels/displays can request for VID state including
  1040. * secondary command mode panel.
  1041. * Clone mode encoder can request CLK STATE only.
  1042. */
  1043. if (sde_enc->cur_master)
  1044. qsync_mode = sde_connector_get_qsync_mode(
  1045. sde_enc->cur_master->connector);
  1046. if (sde_encoder_in_clone_mode(drm_enc) ||
  1047. (disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1048. (disp_info->display_type && qsync_mode))
  1049. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1050. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1051. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1052. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1053. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1054. drm_for_each_encoder(enc, drm_enc->dev) {
  1055. if (enc->base.id != drm_enc->base.id &&
  1056. sde_encoder_in_cont_splash(enc))
  1057. rsc_state = SDE_RSC_CLK_STATE;
  1058. }
  1059. SDE_EVT32(rsc_state, qsync_mode);
  1060. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1061. MSM_DISPLAY_VIDEO_MODE);
  1062. mode = &sde_enc->crtc->state->mode;
  1063. v_front_porch = mode->vsync_start - mode->vdisplay;
  1064. /* compare specific items and reconfigure the rsc */
  1065. if ((rsc_config->fps != mode_info->frame_rate) ||
  1066. (rsc_config->vtotal != mode_info->vtotal) ||
  1067. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1068. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1069. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1070. rsc_config->fps = mode_info->frame_rate;
  1071. rsc_config->vtotal = mode_info->vtotal;
  1072. /*
  1073. * for video mode, prefill lines should not go beyond vertical
  1074. * front porch for RSCC configuration. This will ensure bw
  1075. * downvotes are not sent within the active region. Additional
  1076. * -1 is to give one line time for rscc mode min_threshold.
  1077. */
  1078. if (is_vid_mode && (mode_info->prefill_lines >= v_front_porch))
  1079. rsc_config->prefill_lines = v_front_porch - 1;
  1080. else
  1081. rsc_config->prefill_lines = mode_info->prefill_lines;
  1082. rsc_config->jitter_numer = mode_info->jitter_numer;
  1083. rsc_config->jitter_denom = mode_info->jitter_denom;
  1084. sde_enc->rsc_state_init = false;
  1085. }
  1086. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1087. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1088. /* update it only once */
  1089. sde_enc->rsc_state_init = true;
  1090. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1091. rsc_state, rsc_config, crtc->base.id,
  1092. &wait_vblank_crtc_id);
  1093. } else {
  1094. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1095. rsc_state, NULL, crtc->base.id,
  1096. &wait_vblank_crtc_id);
  1097. }
  1098. /**
  1099. * if RSC performed a state change that requires a VBLANK wait, it will
  1100. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1101. *
  1102. * if we are the primary display, we will need to enable and wait
  1103. * locally since we hold the commit thread
  1104. *
  1105. * if we are an external display, we must send a signal to the primary
  1106. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1107. * by the primary panel's VBLANK signals
  1108. */
  1109. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1110. if (ret) {
  1111. SDE_ERROR_ENC(sde_enc,
  1112. "sde rsc client update failed ret:%d\n", ret);
  1113. return ret;
  1114. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1115. return ret;
  1116. }
  1117. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1118. sde_enc, wait_vblank_crtc_id);
  1119. return ret;
  1120. }
  1121. static void _sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1122. {
  1123. struct sde_encoder_virt *sde_enc;
  1124. int i;
  1125. if (!drm_enc) {
  1126. SDE_ERROR("invalid encoder\n");
  1127. return;
  1128. }
  1129. sde_enc = to_sde_encoder_virt(drm_enc);
  1130. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1131. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1132. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1133. if (phys && phys->ops.irq_control)
  1134. phys->ops.irq_control(phys, enable);
  1135. }
  1136. }
  1137. /* keep track of the userspace vblank during modeset */
  1138. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1139. u32 sw_event)
  1140. {
  1141. struct sde_encoder_virt *sde_enc;
  1142. bool enable;
  1143. int i;
  1144. if (!drm_enc) {
  1145. SDE_ERROR("invalid encoder\n");
  1146. return;
  1147. }
  1148. sde_enc = to_sde_encoder_virt(drm_enc);
  1149. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1150. sw_event, sde_enc->vblank_enabled);
  1151. /* nothing to do if vblank not enabled by userspace */
  1152. if (!sde_enc->vblank_enabled)
  1153. return;
  1154. /* disable vblank on pre_modeset */
  1155. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1156. enable = false;
  1157. /* enable vblank on post_modeset */
  1158. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1159. enable = true;
  1160. else
  1161. return;
  1162. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1163. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1164. if (phys && phys->ops.control_vblank_irq)
  1165. phys->ops.control_vblank_irq(phys, enable);
  1166. }
  1167. }
  1168. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1169. {
  1170. struct sde_encoder_virt *sde_enc;
  1171. if (!drm_enc)
  1172. return NULL;
  1173. sde_enc = to_sde_encoder_virt(drm_enc);
  1174. return sde_enc->rsc_client;
  1175. }
  1176. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1177. bool enable)
  1178. {
  1179. struct sde_kms *sde_kms;
  1180. struct sde_encoder_virt *sde_enc;
  1181. int rc;
  1182. sde_enc = to_sde_encoder_virt(drm_enc);
  1183. sde_kms = sde_encoder_get_kms(drm_enc);
  1184. if (!sde_kms)
  1185. return -EINVAL;
  1186. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1187. SDE_EVT32(DRMID(drm_enc), enable);
  1188. if (!sde_enc->cur_master) {
  1189. SDE_ERROR("encoder master not set\n");
  1190. return -EINVAL;
  1191. }
  1192. if (enable) {
  1193. /* enable SDE core clks */
  1194. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1195. if (rc < 0) {
  1196. SDE_ERROR("failed to enable power resource %d\n", rc);
  1197. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1198. return rc;
  1199. }
  1200. sde_enc->elevated_ahb_vote = true;
  1201. /* enable DSI clks */
  1202. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1203. true);
  1204. if (rc) {
  1205. SDE_ERROR("failed to enable clk control %d\n", rc);
  1206. pm_runtime_put_sync(drm_enc->dev->dev);
  1207. return rc;
  1208. }
  1209. /* enable all the irq */
  1210. _sde_encoder_irq_control(drm_enc, true);
  1211. _sde_encoder_pm_qos_add_request(drm_enc);
  1212. } else {
  1213. _sde_encoder_pm_qos_remove_request(drm_enc);
  1214. /* disable all the irq */
  1215. _sde_encoder_irq_control(drm_enc, false);
  1216. /* disable DSI clks */
  1217. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1218. /* disable SDE core clks */
  1219. pm_runtime_put_sync(drm_enc->dev->dev);
  1220. }
  1221. return 0;
  1222. }
  1223. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1224. bool enable, u32 frame_count)
  1225. {
  1226. struct sde_encoder_virt *sde_enc;
  1227. int i;
  1228. if (!drm_enc) {
  1229. SDE_ERROR("invalid encoder\n");
  1230. return;
  1231. }
  1232. sde_enc = to_sde_encoder_virt(drm_enc);
  1233. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1234. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1235. if (!phys || !phys->ops.setup_misr)
  1236. continue;
  1237. phys->ops.setup_misr(phys, enable, frame_count);
  1238. }
  1239. }
  1240. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1241. unsigned int type, unsigned int code, int value)
  1242. {
  1243. struct drm_encoder *drm_enc = NULL;
  1244. struct sde_encoder_virt *sde_enc = NULL;
  1245. struct msm_drm_thread *disp_thread = NULL;
  1246. struct msm_drm_private *priv = NULL;
  1247. if (!handle || !handle->handler || !handle->handler->private) {
  1248. SDE_ERROR("invalid encoder for the input event\n");
  1249. return;
  1250. }
  1251. drm_enc = (struct drm_encoder *)handle->handler->private;
  1252. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1253. SDE_ERROR("invalid parameters\n");
  1254. return;
  1255. }
  1256. priv = drm_enc->dev->dev_private;
  1257. sde_enc = to_sde_encoder_virt(drm_enc);
  1258. if (!sde_enc->crtc || (sde_enc->crtc->index
  1259. >= ARRAY_SIZE(priv->disp_thread))) {
  1260. SDE_DEBUG_ENC(sde_enc,
  1261. "invalid cached CRTC: %d or crtc index: %d\n",
  1262. sde_enc->crtc == NULL,
  1263. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1264. return;
  1265. }
  1266. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1267. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1268. kthread_queue_work(&disp_thread->worker,
  1269. &sde_enc->input_event_work);
  1270. }
  1271. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1272. {
  1273. struct sde_encoder_virt *sde_enc;
  1274. if (!drm_enc) {
  1275. SDE_ERROR("invalid encoder\n");
  1276. return;
  1277. }
  1278. sde_enc = to_sde_encoder_virt(drm_enc);
  1279. /* return early if there is no state change */
  1280. if (sde_enc->idle_pc_enabled == enable)
  1281. return;
  1282. sde_enc->idle_pc_enabled = enable;
  1283. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1284. SDE_EVT32(sde_enc->idle_pc_enabled);
  1285. }
  1286. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1287. u32 sw_event)
  1288. {
  1289. struct drm_encoder *drm_enc = &sde_enc->base;
  1290. struct msm_drm_private *priv;
  1291. unsigned int lp, idle_pc_duration;
  1292. struct msm_drm_thread *disp_thread;
  1293. bool autorefresh_enabled = false;
  1294. autorefresh_enabled = _sde_encoder_is_autorefresh_enabled(sde_enc);
  1295. if (autorefresh_enabled)
  1296. return;
  1297. /* set idle timeout based on master connector's lp value */
  1298. if (sde_enc->cur_master)
  1299. lp = sde_connector_get_lp(
  1300. sde_enc->cur_master->connector);
  1301. else
  1302. lp = SDE_MODE_DPMS_ON;
  1303. if (lp == SDE_MODE_DPMS_LP2)
  1304. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1305. else
  1306. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1307. priv = drm_enc->dev->dev_private;
  1308. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1309. kthread_mod_delayed_work(
  1310. &disp_thread->worker,
  1311. &sde_enc->delayed_off_work,
  1312. msecs_to_jiffies(idle_pc_duration));
  1313. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1314. autorefresh_enabled,
  1315. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1316. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1317. sw_event);
  1318. }
  1319. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1320. u32 sw_event)
  1321. {
  1322. if (kthread_cancel_delayed_work_sync(
  1323. &sde_enc->delayed_off_work))
  1324. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1325. sw_event);
  1326. }
  1327. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1328. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1329. {
  1330. int ret = 0;
  1331. mutex_lock(&sde_enc->rc_lock);
  1332. /* return if the resource control is already in ON state */
  1333. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1334. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1335. sw_event);
  1336. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1337. SDE_EVTLOG_FUNC_CASE1);
  1338. goto end;
  1339. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1340. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1341. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1342. sw_event, sde_enc->rc_state);
  1343. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1344. SDE_EVTLOG_ERROR);
  1345. goto end;
  1346. }
  1347. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1348. _sde_encoder_irq_control(drm_enc, true);
  1349. } else {
  1350. /* enable all the clks and resources */
  1351. ret = _sde_encoder_resource_control_helper(drm_enc,
  1352. true);
  1353. if (ret) {
  1354. SDE_ERROR_ENC(sde_enc,
  1355. "sw_event:%d, rc in state %d\n",
  1356. sw_event, sde_enc->rc_state);
  1357. SDE_EVT32(DRMID(drm_enc), sw_event,
  1358. sde_enc->rc_state,
  1359. SDE_EVTLOG_ERROR);
  1360. goto end;
  1361. }
  1362. _sde_encoder_update_rsc_client(drm_enc, true);
  1363. }
  1364. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1365. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1366. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1367. /* restart delayed off work, if required */
  1368. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1369. end:
  1370. mutex_unlock(&sde_enc->rc_lock);
  1371. return ret;
  1372. }
  1373. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1374. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1375. {
  1376. /* cancel delayed off work, if any */
  1377. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1378. mutex_lock(&sde_enc->rc_lock);
  1379. if (is_vid_mode &&
  1380. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1381. _sde_encoder_irq_control(drm_enc, true);
  1382. }
  1383. /* skip if is already OFF or IDLE, resources are off already */
  1384. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1385. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1386. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1387. sw_event, sde_enc->rc_state);
  1388. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1389. SDE_EVTLOG_FUNC_CASE3);
  1390. goto end;
  1391. }
  1392. /**
  1393. * IRQs are still enabled currently, which allows wait for
  1394. * VBLANK which RSC may require to correctly transition to OFF
  1395. */
  1396. _sde_encoder_update_rsc_client(drm_enc, false);
  1397. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1398. SDE_ENC_RC_STATE_PRE_OFF,
  1399. SDE_EVTLOG_FUNC_CASE3);
  1400. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1401. end:
  1402. mutex_unlock(&sde_enc->rc_lock);
  1403. return 0;
  1404. }
  1405. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1406. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1407. {
  1408. int ret = 0;
  1409. /* cancel vsync event work and timer */
  1410. kthread_cancel_work_sync(&sde_enc->vsync_event_work);
  1411. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI)
  1412. del_timer_sync(&sde_enc->vsync_event_timer);
  1413. mutex_lock(&sde_enc->rc_lock);
  1414. /* return if the resource control is already in OFF state */
  1415. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1416. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1417. sw_event);
  1418. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1419. SDE_EVTLOG_FUNC_CASE4);
  1420. goto end;
  1421. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1422. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1423. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1424. sw_event, sde_enc->rc_state);
  1425. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1426. SDE_EVTLOG_ERROR);
  1427. ret = -EINVAL;
  1428. goto end;
  1429. }
  1430. /**
  1431. * expect to arrive here only if in either idle state or pre-off
  1432. * and in IDLE state the resources are already disabled
  1433. */
  1434. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1435. _sde_encoder_resource_control_helper(drm_enc, false);
  1436. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1437. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1438. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1439. end:
  1440. mutex_unlock(&sde_enc->rc_lock);
  1441. return ret;
  1442. }
  1443. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1444. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1445. {
  1446. int ret = 0;
  1447. /* cancel delayed off work, if any */
  1448. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1449. mutex_lock(&sde_enc->rc_lock);
  1450. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1451. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1452. sw_event);
  1453. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1454. SDE_EVTLOG_FUNC_CASE5);
  1455. goto end;
  1456. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1457. /* enable all the clks and resources */
  1458. ret = _sde_encoder_resource_control_helper(drm_enc,
  1459. true);
  1460. if (ret) {
  1461. SDE_ERROR_ENC(sde_enc,
  1462. "sw_event:%d, rc in state %d\n",
  1463. sw_event, sde_enc->rc_state);
  1464. SDE_EVT32(DRMID(drm_enc), sw_event,
  1465. sde_enc->rc_state,
  1466. SDE_EVTLOG_ERROR);
  1467. goto end;
  1468. }
  1469. _sde_encoder_update_rsc_client(drm_enc, true);
  1470. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1471. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1472. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1473. }
  1474. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  1475. if (ret && ret != -EWOULDBLOCK) {
  1476. SDE_ERROR_ENC(sde_enc,
  1477. "wait for commit done returned %d\n",
  1478. ret);
  1479. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1480. ret, SDE_EVTLOG_ERROR);
  1481. ret = -EINVAL;
  1482. goto end;
  1483. }
  1484. _sde_encoder_irq_control(drm_enc, false);
  1485. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  1486. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1487. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1488. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1489. _sde_encoder_pm_qos_remove_request(drm_enc);
  1490. end:
  1491. mutex_unlock(&sde_enc->rc_lock);
  1492. return ret;
  1493. }
  1494. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1495. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1496. {
  1497. int ret = 0;
  1498. mutex_lock(&sde_enc->rc_lock);
  1499. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1500. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1501. sw_event);
  1502. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1503. SDE_EVTLOG_FUNC_CASE5);
  1504. goto end;
  1505. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1506. SDE_ERROR_ENC(sde_enc,
  1507. "sw_event:%d, rc:%d !MODESET state\n",
  1508. sw_event, sde_enc->rc_state);
  1509. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1510. SDE_EVTLOG_ERROR);
  1511. ret = -EINVAL;
  1512. goto end;
  1513. }
  1514. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  1515. _sde_encoder_irq_control(drm_enc, true);
  1516. _sde_encoder_update_rsc_client(drm_enc, true);
  1517. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1518. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1519. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1520. _sde_encoder_pm_qos_add_request(drm_enc);
  1521. end:
  1522. mutex_unlock(&sde_enc->rc_lock);
  1523. return ret;
  1524. }
  1525. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1526. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1527. {
  1528. struct msm_drm_private *priv;
  1529. struct sde_kms *sde_kms;
  1530. struct drm_crtc *crtc = drm_enc->crtc;
  1531. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1532. priv = drm_enc->dev->dev_private;
  1533. sde_kms = to_sde_kms(priv->kms);
  1534. mutex_lock(&sde_enc->rc_lock);
  1535. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1536. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1537. sw_event, sde_enc->rc_state);
  1538. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1539. SDE_EVTLOG_ERROR);
  1540. goto end;
  1541. } else if (sde_crtc_frame_pending(sde_enc->crtc)) {
  1542. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1543. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1544. sde_crtc_frame_pending(sde_enc->crtc),
  1545. SDE_EVTLOG_ERROR);
  1546. _sde_encoder_rc_restart_delayed(sde_enc,
  1547. SDE_ENC_RC_EVENT_ENTER_IDLE);
  1548. goto end;
  1549. }
  1550. if (is_vid_mode) {
  1551. _sde_encoder_irq_control(drm_enc, false);
  1552. } else {
  1553. /* disable all the clks and resources */
  1554. _sde_encoder_update_rsc_client(drm_enc, false);
  1555. _sde_encoder_resource_control_helper(drm_enc, false);
  1556. if (!sde_kms->perf.bw_vote_mode)
  1557. memset(&sde_crtc->cur_perf, 0,
  1558. sizeof(struct sde_core_perf_params));
  1559. }
  1560. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1561. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1562. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1563. end:
  1564. mutex_unlock(&sde_enc->rc_lock);
  1565. return 0;
  1566. }
  1567. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1568. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1569. struct msm_drm_private *priv, bool is_vid_mode)
  1570. {
  1571. bool autorefresh_enabled = false;
  1572. struct msm_drm_thread *disp_thread;
  1573. int ret = 0;
  1574. if (!sde_enc->crtc ||
  1575. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1576. SDE_DEBUG_ENC(sde_enc,
  1577. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1578. sde_enc->crtc == NULL,
  1579. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1580. sw_event);
  1581. return -EINVAL;
  1582. }
  1583. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1584. mutex_lock(&sde_enc->rc_lock);
  1585. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1586. if (sde_enc->cur_master &&
  1587. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1588. autorefresh_enabled =
  1589. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1590. sde_enc->cur_master);
  1591. if (autorefresh_enabled) {
  1592. SDE_DEBUG_ENC(sde_enc,
  1593. "not handling early wakeup since auto refresh is enabled\n");
  1594. goto end;
  1595. }
  1596. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1597. kthread_mod_delayed_work(&disp_thread->worker,
  1598. &sde_enc->delayed_off_work,
  1599. msecs_to_jiffies(
  1600. IDLE_POWERCOLLAPSE_DURATION));
  1601. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1602. /* enable all the clks and resources */
  1603. ret = _sde_encoder_resource_control_helper(drm_enc,
  1604. true);
  1605. if (ret) {
  1606. SDE_ERROR_ENC(sde_enc,
  1607. "sw_event:%d, rc in state %d\n",
  1608. sw_event, sde_enc->rc_state);
  1609. SDE_EVT32(DRMID(drm_enc), sw_event,
  1610. sde_enc->rc_state,
  1611. SDE_EVTLOG_ERROR);
  1612. goto end;
  1613. }
  1614. _sde_encoder_update_rsc_client(drm_enc, true);
  1615. /*
  1616. * In some cases, commit comes with slight delay
  1617. * (> 80 ms)after early wake up, prevent clock switch
  1618. * off to avoid jank in next update. So, increase the
  1619. * command mode idle timeout sufficiently to prevent
  1620. * such case.
  1621. */
  1622. kthread_mod_delayed_work(&disp_thread->worker,
  1623. &sde_enc->delayed_off_work,
  1624. msecs_to_jiffies(
  1625. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1626. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1627. }
  1628. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1629. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1630. end:
  1631. mutex_unlock(&sde_enc->rc_lock);
  1632. return ret;
  1633. }
  1634. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1635. u32 sw_event)
  1636. {
  1637. struct sde_encoder_virt *sde_enc;
  1638. struct msm_drm_private *priv;
  1639. int ret = 0;
  1640. bool is_vid_mode = false;
  1641. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1642. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1643. sw_event);
  1644. return -EINVAL;
  1645. }
  1646. sde_enc = to_sde_encoder_virt(drm_enc);
  1647. priv = drm_enc->dev->dev_private;
  1648. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1649. is_vid_mode = true;
  1650. /*
  1651. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1652. * events and return early for other events (ie wb display).
  1653. */
  1654. if (!sde_enc->idle_pc_enabled &&
  1655. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1656. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1657. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1658. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1659. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1660. return 0;
  1661. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1662. sw_event, sde_enc->idle_pc_enabled);
  1663. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1664. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1665. switch (sw_event) {
  1666. case SDE_ENC_RC_EVENT_KICKOFF:
  1667. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1668. is_vid_mode);
  1669. break;
  1670. case SDE_ENC_RC_EVENT_PRE_STOP:
  1671. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1672. is_vid_mode);
  1673. break;
  1674. case SDE_ENC_RC_EVENT_STOP:
  1675. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1676. break;
  1677. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1678. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1679. break;
  1680. case SDE_ENC_RC_EVENT_POST_MODESET:
  1681. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1682. break;
  1683. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1684. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1685. is_vid_mode);
  1686. break;
  1687. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1688. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1689. priv, is_vid_mode);
  1690. break;
  1691. default:
  1692. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1693. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1694. break;
  1695. }
  1696. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1697. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1698. return ret;
  1699. }
  1700. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1701. enum sde_intf_mode intf_mode, struct drm_display_mode *adj_mode)
  1702. {
  1703. int i = 0;
  1704. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1705. if (intf_mode == INTF_MODE_CMD)
  1706. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1707. else if (intf_mode == INTF_MODE_VIDEO)
  1708. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1709. _sde_encoder_update_rsc_client(drm_enc, true);
  1710. if (intf_mode == INTF_MODE_CMD) {
  1711. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1712. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1713. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1714. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  1715. msm_is_mode_seamless_poms(adj_mode),
  1716. SDE_EVTLOG_FUNC_CASE1);
  1717. } else if (intf_mode == INTF_MODE_VIDEO) {
  1718. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1719. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1720. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  1721. msm_is_mode_seamless_poms(adj_mode),
  1722. SDE_EVTLOG_FUNC_CASE2);
  1723. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1724. }
  1725. }
  1726. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  1727. struct drm_display_mode *mode,
  1728. struct drm_display_mode *adj_mode)
  1729. {
  1730. struct sde_encoder_virt *sde_enc;
  1731. struct sde_kms *sde_kms;
  1732. struct drm_connector_list_iter conn_iter;
  1733. struct drm_connector *conn = NULL, *conn_search;
  1734. struct sde_rm_hw_iter dsc_iter, pp_iter, qdss_iter;
  1735. struct sde_rm_hw_iter vdc_iter;
  1736. struct sde_rm_hw_request request_hw;
  1737. enum sde_intf_mode intf_mode;
  1738. bool is_cmd_mode = false;
  1739. int i = 0, ret;
  1740. if (!drm_enc) {
  1741. SDE_ERROR("invalid encoder\n");
  1742. return;
  1743. }
  1744. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  1745. SDE_ERROR("power resource is not enabled\n");
  1746. return;
  1747. }
  1748. sde_enc = to_sde_encoder_virt(drm_enc);
  1749. SDE_DEBUG_ENC(sde_enc, "\n");
  1750. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1751. is_cmd_mode = true;
  1752. sde_kms = sde_encoder_get_kms(drm_enc);
  1753. if (!sde_kms)
  1754. return;
  1755. SDE_EVT32(DRMID(drm_enc));
  1756. /*
  1757. * cache the crtc in sde_enc on enable for duration of use case
  1758. * for correctly servicing asynchronous irq events and timers
  1759. */
  1760. if (!drm_enc->crtc) {
  1761. SDE_ERROR("invalid crtc\n");
  1762. return;
  1763. }
  1764. sde_enc->crtc = drm_enc->crtc;
  1765. drm_connector_list_iter_begin(sde_kms->dev, &conn_iter);
  1766. drm_for_each_connector_iter(conn_search, &conn_iter) {
  1767. if (conn_search->encoder == drm_enc) {
  1768. conn = conn_search;
  1769. break;
  1770. }
  1771. }
  1772. drm_connector_list_iter_end(&conn_iter);
  1773. if (!conn) {
  1774. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  1775. return;
  1776. } else if (!conn->state) {
  1777. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  1778. return;
  1779. }
  1780. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  1781. /* store the mode_info */
  1782. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  1783. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  1784. /* release resources before seamless mode change */
  1785. if (msm_is_mode_seamless_dms(adj_mode) ||
  1786. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1787. is_cmd_mode)) {
  1788. /* restore resource state before releasing them */
  1789. ret = sde_encoder_resource_control(drm_enc,
  1790. SDE_ENC_RC_EVENT_PRE_MODESET);
  1791. if (ret) {
  1792. SDE_ERROR_ENC(sde_enc,
  1793. "sde resource control failed: %d\n",
  1794. ret);
  1795. return;
  1796. }
  1797. /*
  1798. * Disable dce before switch the mode and after pre_modeset,
  1799. * to guarantee that previous kickoff finished.
  1800. */
  1801. sde_encoder_dce_disable(sde_enc);
  1802. } else if (msm_is_mode_seamless_poms(adj_mode)) {
  1803. _sde_encoder_modeset_helper_locked(drm_enc,
  1804. SDE_ENC_RC_EVENT_PRE_MODESET);
  1805. sde_encoder_virt_mode_switch(drm_enc, intf_mode, adj_mode);
  1806. }
  1807. /* Reserve dynamic resources now. Indicating non-AtomicTest phase */
  1808. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state,
  1809. conn->state, false);
  1810. if (ret) {
  1811. SDE_ERROR_ENC(sde_enc,
  1812. "failed to reserve hw resources, %d\n", ret);
  1813. return;
  1814. }
  1815. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  1816. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1817. sde_enc->hw_pp[i] = NULL;
  1818. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  1819. break;
  1820. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  1821. }
  1822. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1823. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1824. if (phys) {
  1825. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  1826. SDE_HW_BLK_QDSS);
  1827. for (i = 0; i < QDSS_MAX; i++) {
  1828. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  1829. phys->hw_qdss =
  1830. (struct sde_hw_qdss *)qdss_iter.hw;
  1831. break;
  1832. }
  1833. }
  1834. }
  1835. }
  1836. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  1837. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1838. sde_enc->hw_dsc[i] = NULL;
  1839. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  1840. break;
  1841. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  1842. }
  1843. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  1844. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1845. sde_enc->hw_vdc[i] = NULL;
  1846. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  1847. break;
  1848. sde_enc->hw_vdc[i] = (struct sde_hw_vdc *) vdc_iter.hw;
  1849. }
  1850. /* Get PP for DSC configuration */
  1851. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1852. struct sde_hw_pingpong *pp = NULL;
  1853. unsigned long features = 0;
  1854. if (!sde_enc->hw_dsc[i])
  1855. continue;
  1856. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  1857. request_hw.type = SDE_HW_BLK_PINGPONG;
  1858. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  1859. break;
  1860. pp = (struct sde_hw_pingpong *) request_hw.hw;
  1861. features = pp->ops.get_hw_caps(pp);
  1862. if (test_bit(SDE_PINGPONG_DSC, &features))
  1863. sde_enc->hw_dsc_pp[i] = pp;
  1864. else
  1865. sde_enc->hw_dsc_pp[i] = NULL;
  1866. }
  1867. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1868. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1869. if (phys) {
  1870. if (!sde_enc->hw_pp[i] && sde_enc->topology.num_intf) {
  1871. SDE_ERROR_ENC(sde_enc,
  1872. "invalid pingpong block for the encoder\n");
  1873. return;
  1874. }
  1875. phys->hw_pp = sde_enc->hw_pp[i];
  1876. phys->connector = conn->state->connector;
  1877. if (phys->ops.mode_set)
  1878. phys->ops.mode_set(phys, mode, adj_mode);
  1879. }
  1880. }
  1881. /* update resources after seamless mode change */
  1882. if (msm_is_mode_seamless_dms(adj_mode) ||
  1883. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1884. is_cmd_mode))
  1885. sde_encoder_resource_control(&sde_enc->base,
  1886. SDE_ENC_RC_EVENT_POST_MODESET);
  1887. else if (msm_is_mode_seamless_poms(adj_mode))
  1888. _sde_encoder_modeset_helper_locked(drm_enc,
  1889. SDE_ENC_RC_EVENT_POST_MODESET);
  1890. }
  1891. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  1892. {
  1893. struct sde_encoder_virt *sde_enc;
  1894. struct sde_encoder_phys *phys;
  1895. int i;
  1896. if (!drm_enc) {
  1897. SDE_ERROR("invalid parameters\n");
  1898. return;
  1899. }
  1900. sde_enc = to_sde_encoder_virt(drm_enc);
  1901. if (!sde_enc) {
  1902. SDE_ERROR("invalid sde encoder\n");
  1903. return;
  1904. }
  1905. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1906. phys = sde_enc->phys_encs[i];
  1907. if (phys && phys->ops.control_te)
  1908. phys->ops.control_te(phys, enable);
  1909. }
  1910. }
  1911. static int _sde_encoder_input_connect(struct input_handler *handler,
  1912. struct input_dev *dev, const struct input_device_id *id)
  1913. {
  1914. struct input_handle *handle;
  1915. int rc = 0;
  1916. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  1917. if (!handle)
  1918. return -ENOMEM;
  1919. handle->dev = dev;
  1920. handle->handler = handler;
  1921. handle->name = handler->name;
  1922. rc = input_register_handle(handle);
  1923. if (rc) {
  1924. pr_err("failed to register input handle\n");
  1925. goto error;
  1926. }
  1927. rc = input_open_device(handle);
  1928. if (rc) {
  1929. pr_err("failed to open input device\n");
  1930. goto error_unregister;
  1931. }
  1932. return 0;
  1933. error_unregister:
  1934. input_unregister_handle(handle);
  1935. error:
  1936. kfree(handle);
  1937. return rc;
  1938. }
  1939. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  1940. {
  1941. input_close_device(handle);
  1942. input_unregister_handle(handle);
  1943. kfree(handle);
  1944. }
  1945. /**
  1946. * Structure for specifying event parameters on which to receive callbacks.
  1947. * This structure will trigger a callback in case of a touch event (specified by
  1948. * EV_ABS) where there is a change in X and Y coordinates,
  1949. */
  1950. static const struct input_device_id sde_input_ids[] = {
  1951. {
  1952. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  1953. .evbit = { BIT_MASK(EV_ABS) },
  1954. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  1955. BIT_MASK(ABS_MT_POSITION_X) |
  1956. BIT_MASK(ABS_MT_POSITION_Y) },
  1957. },
  1958. { },
  1959. };
  1960. static void _sde_encoder_input_handler_register(
  1961. struct drm_encoder *drm_enc)
  1962. {
  1963. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1964. int rc;
  1965. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1966. return;
  1967. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  1968. sde_enc->input_handler->private = sde_enc;
  1969. /* register input handler if not already registered */
  1970. rc = input_register_handler(sde_enc->input_handler);
  1971. if (rc) {
  1972. SDE_ERROR("input_handler_register failed, rc= %d\n",
  1973. rc);
  1974. kfree(sde_enc->input_handler);
  1975. }
  1976. }
  1977. }
  1978. static void _sde_encoder_input_handler_unregister(
  1979. struct drm_encoder *drm_enc)
  1980. {
  1981. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1982. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1983. return;
  1984. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  1985. input_unregister_handler(sde_enc->input_handler);
  1986. sde_enc->input_handler->private = NULL;
  1987. }
  1988. }
  1989. static int _sde_encoder_input_handler(
  1990. struct sde_encoder_virt *sde_enc)
  1991. {
  1992. struct input_handler *input_handler = NULL;
  1993. int rc = 0;
  1994. if (sde_enc->input_handler) {
  1995. SDE_ERROR_ENC(sde_enc,
  1996. "input_handle is active. unexpected\n");
  1997. return -EINVAL;
  1998. }
  1999. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2000. if (!input_handler)
  2001. return -ENOMEM;
  2002. input_handler->event = sde_encoder_input_event_handler;
  2003. input_handler->connect = _sde_encoder_input_connect;
  2004. input_handler->disconnect = _sde_encoder_input_disconnect;
  2005. input_handler->name = "sde";
  2006. input_handler->id_table = sde_input_ids;
  2007. sde_enc->input_handler = input_handler;
  2008. return rc;
  2009. }
  2010. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2011. {
  2012. struct sde_encoder_virt *sde_enc = NULL;
  2013. struct sde_kms *sde_kms;
  2014. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2015. SDE_ERROR("invalid parameters\n");
  2016. return;
  2017. }
  2018. sde_kms = sde_encoder_get_kms(drm_enc);
  2019. if (!sde_kms)
  2020. return;
  2021. sde_enc = to_sde_encoder_virt(drm_enc);
  2022. if (!sde_enc || !sde_enc->cur_master) {
  2023. SDE_DEBUG("invalid sde encoder/master\n");
  2024. return;
  2025. }
  2026. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2027. sde_enc->cur_master->hw_mdptop &&
  2028. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2029. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2030. sde_enc->cur_master->hw_mdptop);
  2031. if (sde_enc->cur_master->hw_mdptop &&
  2032. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc)
  2033. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2034. sde_enc->cur_master->hw_mdptop,
  2035. sde_kms->catalog);
  2036. if (sde_enc->cur_master->hw_ctl &&
  2037. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2038. !sde_enc->cur_master->cont_splash_enabled)
  2039. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2040. sde_enc->cur_master->hw_ctl,
  2041. &sde_enc->cur_master->intf_cfg_v1);
  2042. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info, false);
  2043. sde_encoder_control_te(drm_enc, true);
  2044. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2045. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2046. }
  2047. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2048. {
  2049. void *dither_cfg = NULL;
  2050. int ret = 0, i = 0;
  2051. size_t len = 0;
  2052. enum sde_rm_topology_name topology;
  2053. struct drm_encoder *drm_enc;
  2054. struct msm_display_dsc_info *dsc = NULL;
  2055. struct sde_encoder_virt *sde_enc;
  2056. struct sde_hw_pingpong *hw_pp;
  2057. u32 bpp, bpc;
  2058. if (!phys || !phys->connector || !phys->hw_pp ||
  2059. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2060. return;
  2061. topology = sde_connector_get_topology_name(phys->connector);
  2062. if ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2063. (phys->split_role == ENC_ROLE_SLAVE))
  2064. return;
  2065. drm_enc = phys->parent;
  2066. sde_enc = to_sde_encoder_virt(drm_enc);
  2067. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2068. bpc = dsc->config.bits_per_component;
  2069. bpp = dsc->config.bits_per_pixel;
  2070. /* disable dither for 10 bpp or 10bpc dsc config */
  2071. if (bpp == 10 || bpc == 10) {
  2072. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2073. return;
  2074. }
  2075. ret = sde_connector_get_dither_cfg(phys->connector,
  2076. phys->connector->state, &dither_cfg,
  2077. &len, sde_enc->idle_pc_restore);
  2078. /* skip reg writes when return values are invalid or no data */
  2079. if (ret && ret == -ENODATA)
  2080. return;
  2081. if (TOPOLOGY_DUALPIPE_MERGE_MODE(topology)) {
  2082. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2083. hw_pp = sde_enc->hw_pp[i];
  2084. phys->hw_pp->ops.setup_dither(hw_pp,
  2085. dither_cfg, len);
  2086. }
  2087. } else {
  2088. phys->hw_pp->ops.setup_dither(phys->hw_pp,
  2089. dither_cfg, len);
  2090. }
  2091. }
  2092. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2093. {
  2094. struct sde_encoder_virt *sde_enc = NULL;
  2095. int i;
  2096. if (!drm_enc) {
  2097. SDE_ERROR("invalid encoder\n");
  2098. return;
  2099. }
  2100. sde_enc = to_sde_encoder_virt(drm_enc);
  2101. if (!sde_enc->cur_master) {
  2102. SDE_DEBUG("virt encoder has no master\n");
  2103. return;
  2104. }
  2105. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2106. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2107. sde_enc->idle_pc_restore = true;
  2108. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2109. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2110. if (!phys)
  2111. continue;
  2112. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2113. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2114. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2115. phys->ops.restore(phys);
  2116. _sde_encoder_setup_dither(phys);
  2117. }
  2118. if (sde_enc->cur_master->ops.restore)
  2119. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2120. _sde_encoder_virt_enable_helper(drm_enc);
  2121. }
  2122. static void sde_encoder_off_work(struct kthread_work *work)
  2123. {
  2124. struct sde_encoder_virt *sde_enc = container_of(work,
  2125. struct sde_encoder_virt, delayed_off_work.work);
  2126. struct drm_encoder *drm_enc;
  2127. if (!sde_enc) {
  2128. SDE_ERROR("invalid sde encoder\n");
  2129. return;
  2130. }
  2131. drm_enc = &sde_enc->base;
  2132. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2133. sde_encoder_idle_request(drm_enc);
  2134. SDE_ATRACE_END("sde_encoder_off_work");
  2135. }
  2136. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2137. {
  2138. struct sde_encoder_virt *sde_enc = NULL;
  2139. int i, ret = 0;
  2140. struct msm_compression_info *comp_info = NULL;
  2141. struct drm_display_mode *cur_mode = NULL;
  2142. struct msm_display_info *disp_info;
  2143. if (!drm_enc) {
  2144. SDE_ERROR("invalid encoder\n");
  2145. return;
  2146. }
  2147. sde_enc = to_sde_encoder_virt(drm_enc);
  2148. disp_info = &sde_enc->disp_info;
  2149. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2150. SDE_ERROR("power resource is not enabled\n");
  2151. return;
  2152. }
  2153. if (drm_enc->crtc && !sde_enc->crtc)
  2154. sde_enc->crtc = drm_enc->crtc;
  2155. comp_info = &sde_enc->mode_info.comp_info;
  2156. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2157. SDE_DEBUG_ENC(sde_enc, "\n");
  2158. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2159. sde_enc->cur_master = NULL;
  2160. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2161. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2162. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2163. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2164. sde_enc->cur_master = phys;
  2165. break;
  2166. }
  2167. }
  2168. if (!sde_enc->cur_master) {
  2169. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2170. return;
  2171. }
  2172. _sde_encoder_input_handler_register(drm_enc);
  2173. if (!(msm_is_mode_seamless_vrr(cur_mode)
  2174. || msm_is_mode_seamless_dms(cur_mode)
  2175. || msm_is_mode_seamless_dyn_clk(cur_mode)))
  2176. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2177. sde_encoder_off_work);
  2178. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2179. if (ret) {
  2180. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2181. ret);
  2182. return;
  2183. }
  2184. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2185. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2186. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2187. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2188. if (!phys)
  2189. continue;
  2190. phys->comp_type = comp_info->comp_type;
  2191. phys->comp_ratio = comp_info->comp_ratio;
  2192. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2193. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2194. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2195. phys->dsc_extra_pclk_cycle_cnt =
  2196. comp_info->dsc_info.pclk_per_line;
  2197. phys->dsc_extra_disp_width =
  2198. comp_info->dsc_info.extra_width;
  2199. phys->dce_bytes_per_line =
  2200. comp_info->dsc_info.bytes_per_pkt *
  2201. comp_info->dsc_info.pkt_per_line;
  2202. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2203. phys->dce_bytes_per_line =
  2204. comp_info->vdc_info.bytes_per_pkt *
  2205. comp_info->vdc_info.pkt_per_line;
  2206. }
  2207. if (phys != sde_enc->cur_master) {
  2208. /**
  2209. * on DMS request, the encoder will be enabled
  2210. * already. Invoke restore to reconfigure the
  2211. * new mode.
  2212. */
  2213. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2214. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2215. phys->ops.restore)
  2216. phys->ops.restore(phys);
  2217. else if (phys->ops.enable)
  2218. phys->ops.enable(phys);
  2219. }
  2220. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2221. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2222. phys->ops.setup_misr(phys, true,
  2223. sde_enc->misr_frame_count);
  2224. }
  2225. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2226. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2227. sde_enc->cur_master->ops.restore)
  2228. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2229. else if (sde_enc->cur_master->ops.enable)
  2230. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2231. _sde_encoder_virt_enable_helper(drm_enc);
  2232. }
  2233. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2234. {
  2235. struct sde_encoder_virt *sde_enc = NULL;
  2236. struct sde_kms *sde_kms;
  2237. enum sde_intf_mode intf_mode;
  2238. int i = 0;
  2239. if (!drm_enc) {
  2240. SDE_ERROR("invalid encoder\n");
  2241. return;
  2242. } else if (!drm_enc->dev) {
  2243. SDE_ERROR("invalid dev\n");
  2244. return;
  2245. } else if (!drm_enc->dev->dev_private) {
  2246. SDE_ERROR("invalid dev_private\n");
  2247. return;
  2248. }
  2249. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2250. SDE_ERROR("power resource is not enabled\n");
  2251. return;
  2252. }
  2253. sde_enc = to_sde_encoder_virt(drm_enc);
  2254. SDE_DEBUG_ENC(sde_enc, "\n");
  2255. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2256. if (!sde_kms)
  2257. return;
  2258. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2259. SDE_EVT32(DRMID(drm_enc));
  2260. /* wait for idle */
  2261. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2262. _sde_encoder_input_handler_unregister(drm_enc);
  2263. /*
  2264. * For primary command mode and video mode encoders, execute the
  2265. * resource control pre-stop operations before the physical encoders
  2266. * are disabled, to allow the rsc to transition its states properly.
  2267. *
  2268. * For other encoder types, rsc should not be enabled until after
  2269. * they have been fully disabled, so delay the pre-stop operations
  2270. * until after the physical disable calls have returned.
  2271. */
  2272. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2273. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2274. sde_encoder_resource_control(drm_enc,
  2275. SDE_ENC_RC_EVENT_PRE_STOP);
  2276. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2277. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2278. if (phys && phys->ops.disable)
  2279. phys->ops.disable(phys);
  2280. }
  2281. } else {
  2282. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2283. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2284. if (phys && phys->ops.disable)
  2285. phys->ops.disable(phys);
  2286. }
  2287. sde_encoder_resource_control(drm_enc,
  2288. SDE_ENC_RC_EVENT_PRE_STOP);
  2289. }
  2290. /*
  2291. * disable dce after the transfer is complete (for command mode)
  2292. * and after physical encoder is disabled, to make sure timing
  2293. * engine is already disabled (for video mode).
  2294. */
  2295. sde_encoder_dce_disable(sde_enc);
  2296. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2297. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2298. if (sde_enc->phys_encs[i]) {
  2299. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2300. sde_enc->phys_encs[i]->connector = NULL;
  2301. }
  2302. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2303. }
  2304. sde_enc->cur_master = NULL;
  2305. /*
  2306. * clear the cached crtc in sde_enc on use case finish, after all the
  2307. * outstanding events and timers have been completed
  2308. */
  2309. sde_enc->crtc = NULL;
  2310. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2311. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2312. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2313. }
  2314. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2315. struct sde_encoder_phys_wb *wb_enc)
  2316. {
  2317. struct sde_encoder_virt *sde_enc;
  2318. phys_enc->hw_ctl->ops.reset(phys_enc->hw_ctl);
  2319. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2320. if (wb_enc) {
  2321. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2322. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2323. false, phys_enc->hw_pp->idx);
  2324. if (phys_enc->hw_ctl->ops.update_bitmask)
  2325. phys_enc->hw_ctl->ops.update_bitmask(
  2326. phys_enc->hw_ctl,
  2327. SDE_HW_FLUSH_WB,
  2328. wb_enc->hw_wb->idx, true);
  2329. }
  2330. } else {
  2331. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2332. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2333. phys_enc->hw_intf, false,
  2334. phys_enc->hw_pp->idx);
  2335. if (phys_enc->hw_ctl->ops.update_bitmask)
  2336. phys_enc->hw_ctl->ops.update_bitmask(
  2337. phys_enc->hw_ctl,
  2338. SDE_HW_FLUSH_INTF,
  2339. phys_enc->hw_intf->idx, true);
  2340. }
  2341. }
  2342. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2343. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2344. if (phys_enc->hw_ctl->ops.update_bitmask &&
  2345. phys_enc->hw_pp->merge_3d)
  2346. phys_enc->hw_ctl->ops.update_bitmask(
  2347. phys_enc->hw_ctl, SDE_HW_FLUSH_MERGE_3D,
  2348. phys_enc->hw_pp->merge_3d->idx, true);
  2349. }
  2350. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2351. phys_enc->hw_pp) {
  2352. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2353. false, phys_enc->hw_pp->idx);
  2354. if (phys_enc->hw_ctl->ops.update_bitmask)
  2355. phys_enc->hw_ctl->ops.update_bitmask(
  2356. phys_enc->hw_ctl, SDE_HW_FLUSH_CDM,
  2357. phys_enc->hw_cdm->idx, true);
  2358. }
  2359. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2360. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2361. phys_enc->hw_ctl->ops.reset_post_disable)
  2362. phys_enc->hw_ctl->ops.reset_post_disable(
  2363. phys_enc->hw_ctl, &phys_enc->intf_cfg_v1,
  2364. phys_enc->hw_pp->merge_3d ?
  2365. phys_enc->hw_pp->merge_3d->idx : 0);
  2366. phys_enc->hw_ctl->ops.trigger_flush(phys_enc->hw_ctl);
  2367. phys_enc->hw_ctl->ops.trigger_start(phys_enc->hw_ctl);
  2368. }
  2369. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2370. enum sde_intf_type type, u32 controller_id)
  2371. {
  2372. int i = 0;
  2373. for (i = 0; i < catalog->intf_count; i++) {
  2374. if (catalog->intf[i].type == type
  2375. && catalog->intf[i].controller_id == controller_id) {
  2376. return catalog->intf[i].id;
  2377. }
  2378. }
  2379. return INTF_MAX;
  2380. }
  2381. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2382. enum sde_intf_type type, u32 controller_id)
  2383. {
  2384. if (controller_id < catalog->wb_count)
  2385. return catalog->wb[controller_id].id;
  2386. return WB_MAX;
  2387. }
  2388. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2389. struct drm_crtc *crtc)
  2390. {
  2391. struct sde_hw_uidle *uidle;
  2392. struct sde_uidle_cntr cntr;
  2393. struct sde_uidle_status status;
  2394. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2395. pr_err("invalid params %d %d\n",
  2396. !sde_kms, !crtc);
  2397. return;
  2398. }
  2399. /* check if perf counters are enabled and setup */
  2400. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2401. return;
  2402. uidle = sde_kms->hw_uidle;
  2403. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2404. && uidle->ops.uidle_get_status) {
  2405. uidle->ops.uidle_get_status(uidle, &status);
  2406. trace_sde_perf_uidle_status(
  2407. crtc->base.id,
  2408. status.uidle_danger_status_0,
  2409. status.uidle_danger_status_1,
  2410. status.uidle_safe_status_0,
  2411. status.uidle_safe_status_1,
  2412. status.uidle_idle_status_0,
  2413. status.uidle_idle_status_1,
  2414. status.uidle_fal_status_0,
  2415. status.uidle_fal_status_1,
  2416. status.uidle_status,
  2417. status.uidle_en_fal10);
  2418. }
  2419. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2420. && uidle->ops.uidle_get_cntr) {
  2421. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2422. trace_sde_perf_uidle_cntr(
  2423. crtc->base.id,
  2424. cntr.fal1_gate_cntr,
  2425. cntr.fal10_gate_cntr,
  2426. cntr.fal_wait_gate_cntr,
  2427. cntr.fal1_num_transitions_cntr,
  2428. cntr.fal10_num_transitions_cntr,
  2429. cntr.min_gate_cntr,
  2430. cntr.max_gate_cntr);
  2431. }
  2432. }
  2433. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2434. struct sde_encoder_phys *phy_enc)
  2435. {
  2436. struct sde_encoder_virt *sde_enc = NULL;
  2437. unsigned long lock_flags;
  2438. if (!drm_enc || !phy_enc)
  2439. return;
  2440. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2441. sde_enc = to_sde_encoder_virt(drm_enc);
  2442. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2443. if (sde_enc->crtc_vblank_cb)
  2444. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data);
  2445. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2446. if (phy_enc->sde_kms &&
  2447. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2448. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2449. atomic_inc(&phy_enc->vsync_cnt);
  2450. SDE_ATRACE_END("encoder_vblank_callback");
  2451. }
  2452. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2453. struct sde_encoder_phys *phy_enc)
  2454. {
  2455. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2456. if (!phy_enc)
  2457. return;
  2458. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2459. atomic_inc(&phy_enc->underrun_cnt);
  2460. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2461. if (sde_enc->cur_master->ops.get_underrun_line_count)
  2462. sde_enc->cur_master->ops.get_underrun_line_count(
  2463. sde_enc->cur_master);
  2464. trace_sde_encoder_underrun(DRMID(drm_enc),
  2465. atomic_read(&phy_enc->underrun_cnt));
  2466. SDE_DBG_CTRL("stop_ftrace");
  2467. SDE_DBG_CTRL("panic_underrun");
  2468. SDE_ATRACE_END("encoder_underrun_callback");
  2469. }
  2470. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2471. void (*vbl_cb)(void *), void *vbl_data)
  2472. {
  2473. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2474. unsigned long lock_flags;
  2475. bool enable;
  2476. int i;
  2477. enable = vbl_cb ? true : false;
  2478. if (!drm_enc) {
  2479. SDE_ERROR("invalid encoder\n");
  2480. return;
  2481. }
  2482. SDE_DEBUG_ENC(sde_enc, "\n");
  2483. SDE_EVT32(DRMID(drm_enc), enable);
  2484. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2485. sde_enc->crtc_vblank_cb = vbl_cb;
  2486. sde_enc->crtc_vblank_cb_data = vbl_data;
  2487. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2488. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2489. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2490. if (phys && phys->ops.control_vblank_irq)
  2491. phys->ops.control_vblank_irq(phys, enable);
  2492. }
  2493. sde_enc->vblank_enabled = enable;
  2494. }
  2495. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2496. void (*frame_event_cb)(void *, u32 event),
  2497. struct drm_crtc *crtc)
  2498. {
  2499. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2500. unsigned long lock_flags;
  2501. bool enable;
  2502. enable = frame_event_cb ? true : false;
  2503. if (!drm_enc) {
  2504. SDE_ERROR("invalid encoder\n");
  2505. return;
  2506. }
  2507. SDE_DEBUG_ENC(sde_enc, "\n");
  2508. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2509. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2510. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2511. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2512. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2513. }
  2514. static void sde_encoder_frame_done_callback(
  2515. struct drm_encoder *drm_enc,
  2516. struct sde_encoder_phys *ready_phys, u32 event)
  2517. {
  2518. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2519. unsigned int i;
  2520. bool trigger = true;
  2521. bool is_cmd_mode = false;
  2522. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2523. if (!drm_enc || !sde_enc->cur_master) {
  2524. SDE_ERROR("invalid param: drm_enc %pK, cur_master %pK\n",
  2525. drm_enc, drm_enc ? sde_enc->cur_master : 0);
  2526. return;
  2527. }
  2528. sde_enc->crtc_frame_event_cb_data.connector =
  2529. sde_enc->cur_master->connector;
  2530. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2531. is_cmd_mode = true;
  2532. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2533. | SDE_ENCODER_FRAME_EVENT_ERROR
  2534. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2535. if (ready_phys->connector)
  2536. topology = sde_connector_get_topology_name(
  2537. ready_phys->connector);
  2538. /* One of the physical encoders has become idle */
  2539. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2540. if (sde_enc->phys_encs[i] == ready_phys) {
  2541. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2542. atomic_read(&sde_enc->frame_done_cnt[i]));
  2543. if (!atomic_add_unless(
  2544. &sde_enc->frame_done_cnt[i], 1, 1)) {
  2545. SDE_EVT32(DRMID(drm_enc), event,
  2546. ready_phys->intf_idx,
  2547. SDE_EVTLOG_ERROR);
  2548. SDE_ERROR_ENC(sde_enc,
  2549. "intf idx:%d, event:%d\n",
  2550. ready_phys->intf_idx, event);
  2551. return;
  2552. }
  2553. }
  2554. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2555. atomic_read(&sde_enc->frame_done_cnt[i]) != 1)
  2556. trigger = false;
  2557. }
  2558. if (trigger) {
  2559. if (sde_enc->crtc_frame_event_cb)
  2560. sde_enc->crtc_frame_event_cb(
  2561. &sde_enc->crtc_frame_event_cb_data,
  2562. event);
  2563. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2564. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2565. }
  2566. } else if (sde_enc->crtc_frame_event_cb) {
  2567. sde_enc->crtc_frame_event_cb(
  2568. &sde_enc->crtc_frame_event_cb_data, event);
  2569. }
  2570. }
  2571. static void sde_encoder_get_qsync_fps_callback(
  2572. struct drm_encoder *drm_enc,
  2573. u32 *qsync_fps)
  2574. {
  2575. struct msm_display_info *disp_info;
  2576. struct sde_encoder_virt *sde_enc;
  2577. if (!qsync_fps)
  2578. return;
  2579. *qsync_fps = 0;
  2580. if (!drm_enc) {
  2581. SDE_ERROR("invalid drm encoder\n");
  2582. return;
  2583. }
  2584. sde_enc = to_sde_encoder_virt(drm_enc);
  2585. disp_info = &sde_enc->disp_info;
  2586. *qsync_fps = disp_info->qsync_min_fps;
  2587. }
  2588. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2589. {
  2590. struct sde_encoder_virt *sde_enc;
  2591. if (!drm_enc) {
  2592. SDE_ERROR("invalid drm encoder\n");
  2593. return -EINVAL;
  2594. }
  2595. sde_enc = to_sde_encoder_virt(drm_enc);
  2596. sde_encoder_resource_control(&sde_enc->base,
  2597. SDE_ENC_RC_EVENT_ENTER_IDLE);
  2598. return 0;
  2599. }
  2600. /**
  2601. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  2602. * drm_enc: Pointer to drm encoder structure
  2603. * phys: Pointer to physical encoder structure
  2604. * extra_flush: Additional bit mask to include in flush trigger
  2605. */
  2606. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  2607. struct sde_encoder_phys *phys,
  2608. struct sde_ctl_flush_cfg *extra_flush)
  2609. {
  2610. struct sde_hw_ctl *ctl;
  2611. unsigned long lock_flags;
  2612. struct sde_encoder_virt *sde_enc;
  2613. int pend_ret_fence_cnt;
  2614. struct sde_connector *c_conn;
  2615. if (!drm_enc || !phys) {
  2616. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  2617. !drm_enc, !phys);
  2618. return;
  2619. }
  2620. sde_enc = to_sde_encoder_virt(drm_enc);
  2621. c_conn = to_sde_connector(phys->connector);
  2622. if (!phys->hw_pp) {
  2623. SDE_ERROR("invalid pingpong hw\n");
  2624. return;
  2625. }
  2626. ctl = phys->hw_ctl;
  2627. if (!ctl || !phys->ops.trigger_flush) {
  2628. SDE_ERROR("missing ctl/trigger cb\n");
  2629. return;
  2630. }
  2631. if (phys->split_role == ENC_ROLE_SKIP) {
  2632. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  2633. "skip flush pp%d ctl%d\n",
  2634. phys->hw_pp->idx - PINGPONG_0,
  2635. ctl->idx - CTL_0);
  2636. return;
  2637. }
  2638. /* update pending counts and trigger kickoff ctl flush atomically */
  2639. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2640. if (phys->ops.is_master && phys->ops.is_master(phys))
  2641. atomic_inc(&phys->pending_retire_fence_cnt);
  2642. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  2643. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  2644. ctl->ops.update_bitmask) {
  2645. /* perform peripheral flush on every frame update for dp dsc */
  2646. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  2647. phys->comp_ratio && c_conn->ops.update_pps) {
  2648. c_conn->ops.update_pps(phys->connector, NULL,
  2649. c_conn->display);
  2650. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2651. phys->hw_intf->idx, 1);
  2652. }
  2653. if (sde_enc->dynamic_hdr_updated)
  2654. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2655. phys->hw_intf->idx, 1);
  2656. }
  2657. if ((extra_flush && extra_flush->pending_flush_mask)
  2658. && ctl->ops.update_pending_flush)
  2659. ctl->ops.update_pending_flush(ctl, extra_flush);
  2660. phys->ops.trigger_flush(phys);
  2661. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2662. if (ctl->ops.get_pending_flush) {
  2663. struct sde_ctl_flush_cfg pending_flush = {0,};
  2664. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2665. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2666. ctl->idx - CTL_0,
  2667. pending_flush.pending_flush_mask,
  2668. pend_ret_fence_cnt);
  2669. } else {
  2670. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2671. ctl->idx - CTL_0,
  2672. pend_ret_fence_cnt);
  2673. }
  2674. }
  2675. /**
  2676. * _sde_encoder_trigger_start - trigger start for a physical encoder
  2677. * phys: Pointer to physical encoder structure
  2678. */
  2679. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  2680. {
  2681. struct sde_hw_ctl *ctl;
  2682. struct sde_encoder_virt *sde_enc;
  2683. if (!phys) {
  2684. SDE_ERROR("invalid argument(s)\n");
  2685. return;
  2686. }
  2687. if (!phys->hw_pp) {
  2688. SDE_ERROR("invalid pingpong hw\n");
  2689. return;
  2690. }
  2691. if (!phys->parent) {
  2692. SDE_ERROR("invalid parent\n");
  2693. return;
  2694. }
  2695. /* avoid ctrl start for encoder in clone mode */
  2696. if (phys->in_clone_mode)
  2697. return;
  2698. ctl = phys->hw_ctl;
  2699. sde_enc = to_sde_encoder_virt(phys->parent);
  2700. if (phys->split_role == ENC_ROLE_SKIP) {
  2701. SDE_DEBUG_ENC(sde_enc,
  2702. "skip start pp%d ctl%d\n",
  2703. phys->hw_pp->idx - PINGPONG_0,
  2704. ctl->idx - CTL_0);
  2705. return;
  2706. }
  2707. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  2708. phys->ops.trigger_start(phys);
  2709. }
  2710. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  2711. {
  2712. struct sde_hw_ctl *ctl;
  2713. if (!phys_enc) {
  2714. SDE_ERROR("invalid encoder\n");
  2715. return;
  2716. }
  2717. ctl = phys_enc->hw_ctl;
  2718. if (ctl && ctl->ops.trigger_flush)
  2719. ctl->ops.trigger_flush(ctl);
  2720. }
  2721. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  2722. {
  2723. struct sde_hw_ctl *ctl;
  2724. if (!phys_enc) {
  2725. SDE_ERROR("invalid encoder\n");
  2726. return;
  2727. }
  2728. ctl = phys_enc->hw_ctl;
  2729. if (ctl && ctl->ops.trigger_start) {
  2730. ctl->ops.trigger_start(ctl);
  2731. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  2732. }
  2733. }
  2734. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  2735. {
  2736. struct sde_encoder_virt *sde_enc;
  2737. struct sde_connector *sde_con;
  2738. void *sde_con_disp;
  2739. struct sde_hw_ctl *ctl;
  2740. int rc;
  2741. if (!phys_enc) {
  2742. SDE_ERROR("invalid encoder\n");
  2743. return;
  2744. }
  2745. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2746. ctl = phys_enc->hw_ctl;
  2747. if (!ctl || !ctl->ops.reset)
  2748. return;
  2749. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  2750. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  2751. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  2752. phys_enc->connector) {
  2753. sde_con = to_sde_connector(phys_enc->connector);
  2754. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  2755. if (sde_con->ops.soft_reset) {
  2756. rc = sde_con->ops.soft_reset(sde_con_disp);
  2757. if (rc) {
  2758. SDE_ERROR_ENC(sde_enc,
  2759. "connector soft reset failure\n");
  2760. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus",
  2761. "panic");
  2762. }
  2763. }
  2764. }
  2765. phys_enc->enable_state = SDE_ENC_ENABLED;
  2766. }
  2767. /**
  2768. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  2769. * Iterate through the physical encoders and perform consolidated flush
  2770. * and/or control start triggering as needed. This is done in the virtual
  2771. * encoder rather than the individual physical ones in order to handle
  2772. * use cases that require visibility into multiple physical encoders at
  2773. * a time.
  2774. * sde_enc: Pointer to virtual encoder structure
  2775. */
  2776. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc)
  2777. {
  2778. struct sde_hw_ctl *ctl;
  2779. uint32_t i;
  2780. struct sde_ctl_flush_cfg pending_flush = {0,};
  2781. u32 pending_kickoff_cnt;
  2782. struct msm_drm_private *priv = NULL;
  2783. struct sde_kms *sde_kms = NULL;
  2784. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  2785. bool is_regdma_blocking = false, is_vid_mode = false;
  2786. if (!sde_enc) {
  2787. SDE_ERROR("invalid encoder\n");
  2788. return;
  2789. }
  2790. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  2791. is_vid_mode = true;
  2792. is_regdma_blocking = (is_vid_mode ||
  2793. _sde_encoder_is_autorefresh_enabled(sde_enc));
  2794. /* don't perform flush/start operations for slave encoders */
  2795. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2796. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2797. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2798. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2799. continue;
  2800. ctl = phys->hw_ctl;
  2801. if (!ctl)
  2802. continue;
  2803. if (phys->connector)
  2804. topology = sde_connector_get_topology_name(
  2805. phys->connector);
  2806. if (!phys->ops.needs_single_flush ||
  2807. !phys->ops.needs_single_flush(phys)) {
  2808. if (ctl->ops.reg_dma_flush)
  2809. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2810. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0);
  2811. } else if (ctl->ops.get_pending_flush) {
  2812. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2813. }
  2814. }
  2815. /* for split flush, combine pending flush masks and send to master */
  2816. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  2817. ctl = sde_enc->cur_master->hw_ctl;
  2818. if (ctl->ops.reg_dma_flush)
  2819. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2820. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  2821. &pending_flush);
  2822. }
  2823. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  2824. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2825. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2826. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2827. continue;
  2828. if (!phys->ops.needs_single_flush ||
  2829. !phys->ops.needs_single_flush(phys)) {
  2830. pending_kickoff_cnt =
  2831. sde_encoder_phys_inc_pending(phys);
  2832. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  2833. } else {
  2834. pending_kickoff_cnt =
  2835. sde_encoder_phys_inc_pending(phys);
  2836. SDE_EVT32(pending_kickoff_cnt,
  2837. pending_flush.pending_flush_mask,
  2838. SDE_EVTLOG_FUNC_CASE2);
  2839. }
  2840. }
  2841. if (sde_enc->misr_enable)
  2842. sde_encoder_misr_configure(&sde_enc->base, true,
  2843. sde_enc->misr_frame_count);
  2844. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  2845. if (crtc_misr_info.misr_enable)
  2846. sde_crtc_misr_setup(sde_enc->crtc, true,
  2847. crtc_misr_info.misr_frame_count);
  2848. _sde_encoder_trigger_start(sde_enc->cur_master);
  2849. if (sde_enc->elevated_ahb_vote) {
  2850. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2851. priv = sde_enc->base.dev->dev_private;
  2852. if (sde_kms != NULL) {
  2853. sde_power_scale_reg_bus(&priv->phandle,
  2854. VOTE_INDEX_LOW,
  2855. false);
  2856. }
  2857. sde_enc->elevated_ahb_vote = false;
  2858. }
  2859. }
  2860. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  2861. struct drm_encoder *drm_enc,
  2862. unsigned long *affected_displays,
  2863. int num_active_phys)
  2864. {
  2865. struct sde_encoder_virt *sde_enc;
  2866. struct sde_encoder_phys *master;
  2867. enum sde_rm_topology_name topology;
  2868. bool is_right_only;
  2869. if (!drm_enc || !affected_displays)
  2870. return;
  2871. sde_enc = to_sde_encoder_virt(drm_enc);
  2872. master = sde_enc->cur_master;
  2873. if (!master || !master->connector)
  2874. return;
  2875. topology = sde_connector_get_topology_name(master->connector);
  2876. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  2877. return;
  2878. /*
  2879. * For pingpong split, the slave pingpong won't generate IRQs. For
  2880. * right-only updates, we can't swap pingpongs, or simply swap the
  2881. * master/slave assignment, we actually have to swap the interfaces
  2882. * so that the master physical encoder will use a pingpong/interface
  2883. * that generates irqs on which to wait.
  2884. */
  2885. is_right_only = !test_bit(0, affected_displays) &&
  2886. test_bit(1, affected_displays);
  2887. if (is_right_only && !sde_enc->intfs_swapped) {
  2888. /* right-only update swap interfaces */
  2889. swap(sde_enc->phys_encs[0]->intf_idx,
  2890. sde_enc->phys_encs[1]->intf_idx);
  2891. sde_enc->intfs_swapped = true;
  2892. } else if (!is_right_only && sde_enc->intfs_swapped) {
  2893. /* left-only or full update, swap back */
  2894. swap(sde_enc->phys_encs[0]->intf_idx,
  2895. sde_enc->phys_encs[1]->intf_idx);
  2896. sde_enc->intfs_swapped = false;
  2897. }
  2898. SDE_DEBUG_ENC(sde_enc,
  2899. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  2900. is_right_only, sde_enc->intfs_swapped,
  2901. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  2902. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  2903. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  2904. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  2905. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  2906. *affected_displays);
  2907. /* ppsplit always uses master since ppslave invalid for irqs*/
  2908. if (num_active_phys == 1)
  2909. *affected_displays = BIT(0);
  2910. }
  2911. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  2912. struct sde_encoder_kickoff_params *params)
  2913. {
  2914. struct sde_encoder_virt *sde_enc;
  2915. struct sde_encoder_phys *phys;
  2916. int i, num_active_phys;
  2917. bool master_assigned = false;
  2918. if (!drm_enc || !params)
  2919. return;
  2920. sde_enc = to_sde_encoder_virt(drm_enc);
  2921. if (sde_enc->num_phys_encs <= 1)
  2922. return;
  2923. /* count bits set */
  2924. num_active_phys = hweight_long(params->affected_displays);
  2925. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  2926. params->affected_displays, num_active_phys);
  2927. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  2928. num_active_phys);
  2929. /* for left/right only update, ppsplit master switches interface */
  2930. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  2931. &params->affected_displays, num_active_phys);
  2932. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2933. enum sde_enc_split_role prv_role, new_role;
  2934. bool active = false;
  2935. phys = sde_enc->phys_encs[i];
  2936. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  2937. continue;
  2938. active = test_bit(i, &params->affected_displays);
  2939. prv_role = phys->split_role;
  2940. if (active && num_active_phys == 1)
  2941. new_role = ENC_ROLE_SOLO;
  2942. else if (active && !master_assigned)
  2943. new_role = ENC_ROLE_MASTER;
  2944. else if (active)
  2945. new_role = ENC_ROLE_SLAVE;
  2946. else
  2947. new_role = ENC_ROLE_SKIP;
  2948. phys->ops.update_split_role(phys, new_role);
  2949. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  2950. sde_enc->cur_master = phys;
  2951. master_assigned = true;
  2952. }
  2953. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  2954. phys->hw_pp->idx - PINGPONG_0, prv_role,
  2955. phys->split_role, active);
  2956. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  2957. phys->hw_pp->idx - PINGPONG_0, prv_role,
  2958. phys->split_role, active, num_active_phys);
  2959. }
  2960. }
  2961. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  2962. {
  2963. struct sde_encoder_virt *sde_enc;
  2964. struct msm_display_info *disp_info;
  2965. if (!drm_enc) {
  2966. SDE_ERROR("invalid encoder\n");
  2967. return false;
  2968. }
  2969. sde_enc = to_sde_encoder_virt(drm_enc);
  2970. disp_info = &sde_enc->disp_info;
  2971. return (disp_info->curr_panel_mode == mode);
  2972. }
  2973. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  2974. {
  2975. struct sde_encoder_virt *sde_enc;
  2976. struct sde_encoder_phys *phys;
  2977. unsigned int i;
  2978. struct sde_hw_ctl *ctl;
  2979. if (!drm_enc) {
  2980. SDE_ERROR("invalid encoder\n");
  2981. return;
  2982. }
  2983. sde_enc = to_sde_encoder_virt(drm_enc);
  2984. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2985. phys = sde_enc->phys_encs[i];
  2986. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  2987. sde_encoder_check_curr_mode(drm_enc,
  2988. MSM_DISPLAY_CMD_MODE)) {
  2989. ctl = phys->hw_ctl;
  2990. if (ctl->ops.trigger_pending)
  2991. /* update only for command mode primary ctl */
  2992. ctl->ops.trigger_pending(ctl);
  2993. }
  2994. }
  2995. sde_enc->idle_pc_restore = false;
  2996. }
  2997. static int _sde_encoder_wakeup_time(struct drm_encoder *drm_enc,
  2998. ktime_t *wakeup_time)
  2999. {
  3000. struct drm_display_mode *mode;
  3001. struct sde_encoder_virt *sde_enc;
  3002. u32 cur_line, lines_left;
  3003. u32 line_time, mdp_transfer_time_us;
  3004. u32 vtotal, time_to_vsync_us, threshold_time_us = 0;
  3005. ktime_t cur_time;
  3006. sde_enc = to_sde_encoder_virt(drm_enc);
  3007. if (!sde_enc || !sde_enc->cur_master) {
  3008. SDE_ERROR("invalid sde encoder/master\n");
  3009. return -EINVAL;
  3010. }
  3011. mode = &sde_enc->cur_master->cached_mode;
  3012. mdp_transfer_time_us = sde_enc->mode_info.mdp_transfer_time_us;
  3013. vtotal = mode->vtotal;
  3014. if (!mdp_transfer_time_us) {
  3015. /* mdp_transfer_time set to 0 for video mode */
  3016. line_time = (1000000 / sde_enc->mode_info.frame_rate) / vtotal;
  3017. } else {
  3018. line_time = mdp_transfer_time_us / vtotal;
  3019. threshold_time_us = ((1000000 / sde_enc->mode_info.frame_rate)
  3020. - mdp_transfer_time_us);
  3021. }
  3022. if (!sde_enc->cur_master->ops.get_line_count) {
  3023. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3024. return -EINVAL;
  3025. }
  3026. cur_line = sde_enc->cur_master->ops.get_line_count(sde_enc->cur_master);
  3027. lines_left = (cur_line >= vtotal) ? vtotal : (vtotal - cur_line);
  3028. time_to_vsync_us = line_time * lines_left;
  3029. if (!time_to_vsync_us) {
  3030. SDE_ERROR("time to vsync should not be zero, vtotal=%d\n",
  3031. vtotal);
  3032. return -EINVAL;
  3033. }
  3034. cur_time = ktime_get();
  3035. *wakeup_time = ktime_add_us(cur_time, time_to_vsync_us);
  3036. if (threshold_time_us)
  3037. *wakeup_time = ktime_add_us(*wakeup_time, threshold_time_us);
  3038. SDE_DEBUG_ENC(sde_enc,
  3039. "cur_line=%u vtotal=%u time_to_vsync=%u, cur_time=%lld, wakeup_time=%lld\n",
  3040. cur_line, vtotal, time_to_vsync_us,
  3041. ktime_to_ms(cur_time),
  3042. ktime_to_ms(*wakeup_time));
  3043. return 0;
  3044. }
  3045. static void sde_encoder_vsync_event_handler(struct timer_list *t)
  3046. {
  3047. struct drm_encoder *drm_enc;
  3048. struct sde_encoder_virt *sde_enc =
  3049. from_timer(sde_enc, t, vsync_event_timer);
  3050. struct msm_drm_private *priv;
  3051. struct msm_drm_thread *event_thread;
  3052. if (!sde_enc || !sde_enc->crtc) {
  3053. SDE_ERROR("invalid encoder parameters %d\n", !sde_enc);
  3054. return;
  3055. }
  3056. drm_enc = &sde_enc->base;
  3057. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  3058. SDE_ERROR("invalid encoder parameters\n");
  3059. return;
  3060. }
  3061. priv = drm_enc->dev->dev_private;
  3062. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->event_thread)) {
  3063. SDE_ERROR("invalid crtc index:%u\n",
  3064. sde_enc->crtc->index);
  3065. return;
  3066. }
  3067. event_thread = &priv->event_thread[sde_enc->crtc->index];
  3068. if (!event_thread) {
  3069. SDE_ERROR("event_thread not found for crtc:%d\n",
  3070. sde_enc->crtc->index);
  3071. return;
  3072. }
  3073. kthread_queue_work(&event_thread->worker,
  3074. &sde_enc->vsync_event_work);
  3075. }
  3076. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3077. {
  3078. struct sde_encoder_virt *sde_enc = container_of(work,
  3079. struct sde_encoder_virt, esd_trigger_work);
  3080. if (!sde_enc) {
  3081. SDE_ERROR("invalid sde encoder\n");
  3082. return;
  3083. }
  3084. sde_encoder_resource_control(&sde_enc->base,
  3085. SDE_ENC_RC_EVENT_KICKOFF);
  3086. }
  3087. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3088. {
  3089. struct sde_encoder_virt *sde_enc = container_of(work,
  3090. struct sde_encoder_virt, input_event_work);
  3091. if (!sde_enc) {
  3092. SDE_ERROR("invalid sde encoder\n");
  3093. return;
  3094. }
  3095. sde_encoder_resource_control(&sde_enc->base,
  3096. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3097. }
  3098. static void sde_encoder_vsync_event_work_handler(struct kthread_work *work)
  3099. {
  3100. struct sde_encoder_virt *sde_enc = container_of(work,
  3101. struct sde_encoder_virt, vsync_event_work);
  3102. bool autorefresh_enabled = false;
  3103. int rc = 0;
  3104. ktime_t wakeup_time;
  3105. struct drm_encoder *drm_enc;
  3106. if (!sde_enc) {
  3107. SDE_ERROR("invalid sde encoder\n");
  3108. return;
  3109. }
  3110. drm_enc = &sde_enc->base;
  3111. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3112. if (rc < 0) {
  3113. SDE_ERROR_ENC(sde_enc, "sde enc power enabled failed:%d\n", rc);
  3114. return;
  3115. }
  3116. if (sde_enc->cur_master &&
  3117. sde_enc->cur_master->ops.is_autorefresh_enabled)
  3118. autorefresh_enabled =
  3119. sde_enc->cur_master->ops.is_autorefresh_enabled(
  3120. sde_enc->cur_master);
  3121. /* Update timer if autorefresh is enabled else return */
  3122. if (!autorefresh_enabled)
  3123. goto exit;
  3124. rc = _sde_encoder_wakeup_time(&sde_enc->base, &wakeup_time);
  3125. if (rc)
  3126. goto exit;
  3127. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  3128. mod_timer(&sde_enc->vsync_event_timer,
  3129. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  3130. exit:
  3131. pm_runtime_put_sync(drm_enc->dev->dev);
  3132. }
  3133. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3134. {
  3135. static const uint64_t timeout_us = 50000;
  3136. static const uint64_t sleep_us = 20;
  3137. struct sde_encoder_virt *sde_enc;
  3138. ktime_t cur_ktime, exp_ktime;
  3139. uint32_t line_count, tmp, i;
  3140. if (!drm_enc) {
  3141. SDE_ERROR("invalid encoder\n");
  3142. return -EINVAL;
  3143. }
  3144. sde_enc = to_sde_encoder_virt(drm_enc);
  3145. if (!sde_enc->cur_master ||
  3146. !sde_enc->cur_master->ops.get_line_count) {
  3147. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3148. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3149. return -EINVAL;
  3150. }
  3151. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3152. line_count = sde_enc->cur_master->ops.get_line_count(
  3153. sde_enc->cur_master);
  3154. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3155. tmp = line_count;
  3156. line_count = sde_enc->cur_master->ops.get_line_count(
  3157. sde_enc->cur_master);
  3158. if (line_count < tmp) {
  3159. SDE_EVT32(DRMID(drm_enc), line_count);
  3160. return 0;
  3161. }
  3162. cur_ktime = ktime_get();
  3163. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3164. break;
  3165. usleep_range(sleep_us / 2, sleep_us);
  3166. }
  3167. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3168. return -ETIMEDOUT;
  3169. }
  3170. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3171. {
  3172. struct drm_encoder *drm_enc;
  3173. struct sde_rm_hw_iter rm_iter;
  3174. bool lm_valid = false;
  3175. bool intf_valid = false;
  3176. if (!phys_enc || !phys_enc->parent) {
  3177. SDE_ERROR("invalid encoder\n");
  3178. return -EINVAL;
  3179. }
  3180. drm_enc = phys_enc->parent;
  3181. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3182. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3183. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3184. phys_enc->has_intf_te)) {
  3185. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3186. SDE_HW_BLK_INTF);
  3187. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3188. struct sde_hw_intf *hw_intf =
  3189. (struct sde_hw_intf *)rm_iter.hw;
  3190. if (!hw_intf)
  3191. continue;
  3192. if (phys_enc->hw_ctl->ops.update_bitmask)
  3193. phys_enc->hw_ctl->ops.update_bitmask(
  3194. phys_enc->hw_ctl,
  3195. SDE_HW_FLUSH_INTF,
  3196. hw_intf->idx, 1);
  3197. intf_valid = true;
  3198. }
  3199. if (!intf_valid) {
  3200. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3201. "intf not found to flush\n");
  3202. return -EFAULT;
  3203. }
  3204. } else {
  3205. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3206. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3207. struct sde_hw_mixer *hw_lm =
  3208. (struct sde_hw_mixer *)rm_iter.hw;
  3209. if (!hw_lm)
  3210. continue;
  3211. /* update LM flush for HW without INTF TE */
  3212. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3213. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3214. phys_enc->hw_ctl,
  3215. hw_lm->idx, 1);
  3216. lm_valid = true;
  3217. }
  3218. if (!lm_valid) {
  3219. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3220. "lm not found to flush\n");
  3221. return -EFAULT;
  3222. }
  3223. }
  3224. return 0;
  3225. }
  3226. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3227. struct sde_encoder_virt *sde_enc)
  3228. {
  3229. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3230. struct sde_hw_mdp *mdptop = NULL;
  3231. sde_enc->dynamic_hdr_updated = false;
  3232. if (sde_enc->cur_master) {
  3233. mdptop = sde_enc->cur_master->hw_mdptop;
  3234. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3235. sde_enc->cur_master->connector);
  3236. }
  3237. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3238. return;
  3239. if (mdptop->ops.set_hdr_plus_metadata) {
  3240. sde_enc->dynamic_hdr_updated = true;
  3241. mdptop->ops.set_hdr_plus_metadata(
  3242. mdptop, dhdr_meta->dynamic_hdr_payload,
  3243. dhdr_meta->dynamic_hdr_payload_size,
  3244. sde_enc->cur_master->intf_idx == INTF_0 ?
  3245. 0 : 1);
  3246. }
  3247. }
  3248. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3249. {
  3250. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3251. struct sde_encoder_phys *phys;
  3252. int i;
  3253. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3254. phys = sde_enc->phys_encs[i];
  3255. if (phys && phys->ops.hw_reset)
  3256. phys->ops.hw_reset(phys);
  3257. }
  3258. }
  3259. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3260. struct sde_encoder_kickoff_params *params)
  3261. {
  3262. struct sde_encoder_virt *sde_enc;
  3263. struct sde_encoder_phys *phys;
  3264. struct sde_kms *sde_kms = NULL;
  3265. struct sde_crtc *sde_crtc;
  3266. bool needs_hw_reset = false, is_cmd_mode;
  3267. int i, rc, ret = 0;
  3268. struct msm_display_info *disp_info;
  3269. if (!drm_enc || !params || !drm_enc->dev ||
  3270. !drm_enc->dev->dev_private) {
  3271. SDE_ERROR("invalid args\n");
  3272. return -EINVAL;
  3273. }
  3274. sde_enc = to_sde_encoder_virt(drm_enc);
  3275. sde_kms = sde_encoder_get_kms(drm_enc);
  3276. if (!sde_kms)
  3277. return -EINVAL;
  3278. disp_info = &sde_enc->disp_info;
  3279. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3280. SDE_DEBUG_ENC(sde_enc, "\n");
  3281. SDE_EVT32(DRMID(drm_enc));
  3282. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3283. MSM_DISPLAY_CMD_MODE);
  3284. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3285. && is_cmd_mode)
  3286. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3287. sde_enc->cur_master->connector->state,
  3288. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3289. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3290. /* prepare for next kickoff, may include waiting on previous kickoff */
  3291. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3292. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3293. phys = sde_enc->phys_encs[i];
  3294. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3295. params->recovery_events_enabled =
  3296. sde_enc->recovery_events_enabled;
  3297. if (phys) {
  3298. if (phys->ops.prepare_for_kickoff) {
  3299. rc = phys->ops.prepare_for_kickoff(
  3300. phys, params);
  3301. if (rc)
  3302. ret = rc;
  3303. }
  3304. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3305. needs_hw_reset = true;
  3306. _sde_encoder_setup_dither(phys);
  3307. if (sde_enc->cur_master &&
  3308. sde_connector_is_qsync_updated(
  3309. sde_enc->cur_master->connector)) {
  3310. _helper_flush_qsync(phys);
  3311. }
  3312. }
  3313. }
  3314. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3315. if (rc) {
  3316. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3317. ret = rc;
  3318. goto end;
  3319. }
  3320. /* if any phys needs reset, reset all phys, in-order */
  3321. if (needs_hw_reset)
  3322. sde_encoder_needs_hw_reset(drm_enc);
  3323. _sde_encoder_update_master(drm_enc, params);
  3324. _sde_encoder_update_roi(drm_enc);
  3325. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3326. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3327. if (rc) {
  3328. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3329. sde_enc->cur_master->connector->base.id,
  3330. rc);
  3331. ret = rc;
  3332. }
  3333. }
  3334. if (sde_enc->cur_master &&
  3335. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3336. !sde_enc->cur_master->cont_splash_enabled)) {
  3337. rc = sde_encoder_dce_setup(sde_enc, params);
  3338. if (rc) {
  3339. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3340. ret = rc;
  3341. }
  3342. }
  3343. sde_encoder_dce_flush(sde_enc);
  3344. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3345. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3346. sde_enc->cur_master, sde_kms->qdss_enabled);
  3347. end:
  3348. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3349. return ret;
  3350. }
  3351. /**
  3352. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3353. * with the specified encoder, and unstage all pipes from it
  3354. * @encoder: encoder pointer
  3355. * Returns: 0 on success
  3356. */
  3357. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3358. {
  3359. struct sde_encoder_virt *sde_enc;
  3360. struct sde_encoder_phys *phys;
  3361. unsigned int i;
  3362. int rc = 0;
  3363. if (!drm_enc) {
  3364. SDE_ERROR("invalid encoder\n");
  3365. return -EINVAL;
  3366. }
  3367. sde_enc = to_sde_encoder_virt(drm_enc);
  3368. SDE_ATRACE_BEGIN("encoder_release_lm");
  3369. SDE_DEBUG_ENC(sde_enc, "\n");
  3370. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3371. phys = sde_enc->phys_encs[i];
  3372. if (!phys)
  3373. continue;
  3374. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3375. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3376. if (rc)
  3377. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  3378. }
  3379. SDE_ATRACE_END("encoder_release_lm");
  3380. return rc;
  3381. }
  3382. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error)
  3383. {
  3384. struct sde_encoder_virt *sde_enc;
  3385. struct sde_encoder_phys *phys;
  3386. ktime_t wakeup_time;
  3387. unsigned int i;
  3388. if (!drm_enc) {
  3389. SDE_ERROR("invalid encoder\n");
  3390. return;
  3391. }
  3392. SDE_ATRACE_BEGIN("encoder_kickoff");
  3393. sde_enc = to_sde_encoder_virt(drm_enc);
  3394. SDE_DEBUG_ENC(sde_enc, "\n");
  3395. /* create a 'no pipes' commit to release buffers on errors */
  3396. if (is_error)
  3397. _sde_encoder_reset_ctl_hw(drm_enc);
  3398. /* All phys encs are ready to go, trigger the kickoff */
  3399. _sde_encoder_kickoff_phys(sde_enc);
  3400. /* allow phys encs to handle any post-kickoff business */
  3401. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3402. phys = sde_enc->phys_encs[i];
  3403. if (phys && phys->ops.handle_post_kickoff)
  3404. phys->ops.handle_post_kickoff(phys);
  3405. }
  3406. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI &&
  3407. !_sde_encoder_wakeup_time(drm_enc, &wakeup_time)) {
  3408. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  3409. mod_timer(&sde_enc->vsync_event_timer,
  3410. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  3411. }
  3412. SDE_ATRACE_END("encoder_kickoff");
  3413. }
  3414. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3415. struct sde_hw_pp_vsync_info *info)
  3416. {
  3417. struct sde_encoder_virt *sde_enc;
  3418. struct sde_encoder_phys *phys;
  3419. int i, ret;
  3420. if (!drm_enc || !info)
  3421. return;
  3422. sde_enc = to_sde_encoder_virt(drm_enc);
  3423. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3424. phys = sde_enc->phys_encs[i];
  3425. if (phys && phys->hw_intf && phys->hw_pp
  3426. && phys->hw_intf->ops.get_vsync_info) {
  3427. ret = phys->hw_intf->ops.get_vsync_info(
  3428. phys->hw_intf, &info[i]);
  3429. if (!ret) {
  3430. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3431. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3432. }
  3433. }
  3434. }
  3435. }
  3436. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3437. struct drm_framebuffer *fb)
  3438. {
  3439. struct drm_encoder *drm_enc;
  3440. struct sde_hw_mixer_cfg mixer;
  3441. struct sde_rm_hw_iter lm_iter;
  3442. bool lm_valid = false;
  3443. if (!phys_enc || !phys_enc->parent) {
  3444. SDE_ERROR("invalid encoder\n");
  3445. return -EINVAL;
  3446. }
  3447. drm_enc = phys_enc->parent;
  3448. memset(&mixer, 0, sizeof(mixer));
  3449. /* reset associated CTL/LMs */
  3450. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3451. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3452. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3453. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3454. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  3455. if (!hw_lm)
  3456. continue;
  3457. /* need to flush LM to remove it */
  3458. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3459. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3460. phys_enc->hw_ctl,
  3461. hw_lm->idx, 1);
  3462. if (fb) {
  3463. /* assume a single LM if targeting a frame buffer */
  3464. if (lm_valid)
  3465. continue;
  3466. mixer.out_height = fb->height;
  3467. mixer.out_width = fb->width;
  3468. if (hw_lm->ops.setup_mixer_out)
  3469. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3470. }
  3471. lm_valid = true;
  3472. /* only enable border color on LM */
  3473. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3474. phys_enc->hw_ctl->ops.setup_blendstage(
  3475. phys_enc->hw_ctl, hw_lm->idx, NULL, NULL);
  3476. }
  3477. if (!lm_valid) {
  3478. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3479. return -EFAULT;
  3480. }
  3481. return 0;
  3482. }
  3483. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3484. {
  3485. struct sde_encoder_virt *sde_enc;
  3486. struct sde_encoder_phys *phys;
  3487. int i, rc = 0, ret = 0;
  3488. struct sde_hw_ctl *ctl;
  3489. if (!drm_enc) {
  3490. SDE_ERROR("invalid encoder\n");
  3491. return -EINVAL;
  3492. }
  3493. sde_enc = to_sde_encoder_virt(drm_enc);
  3494. /* update the qsync parameters for the current frame */
  3495. if (sde_enc->cur_master)
  3496. sde_connector_set_qsync_params(
  3497. sde_enc->cur_master->connector);
  3498. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3499. phys = sde_enc->phys_encs[i];
  3500. if (phys && phys->ops.prepare_commit)
  3501. phys->ops.prepare_commit(phys);
  3502. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3503. ret = -ETIMEDOUT;
  3504. if (phys && phys->hw_ctl) {
  3505. ctl = phys->hw_ctl;
  3506. /*
  3507. * avoid clearing the pending flush during the first
  3508. * frame update after idle power collpase as the
  3509. * restore path would have updated the pending flush
  3510. */
  3511. if (!sde_enc->idle_pc_restore &&
  3512. ctl->ops.clear_pending_flush)
  3513. ctl->ops.clear_pending_flush(ctl);
  3514. }
  3515. }
  3516. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3517. rc = sde_connector_prepare_commit(
  3518. sde_enc->cur_master->connector);
  3519. if (rc)
  3520. SDE_ERROR_ENC(sde_enc,
  3521. "prepare commit failed conn %d rc %d\n",
  3522. sde_enc->cur_master->connector->base.id,
  3523. rc);
  3524. }
  3525. return ret;
  3526. }
  3527. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3528. bool enable, u32 frame_count)
  3529. {
  3530. if (!phys_enc)
  3531. return;
  3532. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3533. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3534. enable, frame_count);
  3535. }
  3536. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3537. bool nonblock, u32 *misr_value)
  3538. {
  3539. if (!phys_enc)
  3540. return -EINVAL;
  3541. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3542. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3543. nonblock, misr_value) : -ENOTSUPP;
  3544. }
  3545. #ifdef CONFIG_DEBUG_FS
  3546. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3547. {
  3548. struct sde_encoder_virt *sde_enc;
  3549. int i;
  3550. if (!s || !s->private)
  3551. return -EINVAL;
  3552. sde_enc = s->private;
  3553. mutex_lock(&sde_enc->enc_lock);
  3554. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3555. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3556. if (!phys)
  3557. continue;
  3558. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3559. phys->intf_idx - INTF_0,
  3560. atomic_read(&phys->vsync_cnt),
  3561. atomic_read(&phys->underrun_cnt));
  3562. switch (phys->intf_mode) {
  3563. case INTF_MODE_VIDEO:
  3564. seq_puts(s, "mode: video\n");
  3565. break;
  3566. case INTF_MODE_CMD:
  3567. seq_puts(s, "mode: command\n");
  3568. break;
  3569. case INTF_MODE_WB_BLOCK:
  3570. seq_puts(s, "mode: wb block\n");
  3571. break;
  3572. case INTF_MODE_WB_LINE:
  3573. seq_puts(s, "mode: wb line\n");
  3574. break;
  3575. default:
  3576. seq_puts(s, "mode: ???\n");
  3577. break;
  3578. }
  3579. }
  3580. mutex_unlock(&sde_enc->enc_lock);
  3581. return 0;
  3582. }
  3583. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3584. struct file *file)
  3585. {
  3586. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3587. }
  3588. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3589. const char __user *user_buf, size_t count, loff_t *ppos)
  3590. {
  3591. struct sde_encoder_virt *sde_enc;
  3592. int rc;
  3593. char buf[MISR_BUFF_SIZE + 1];
  3594. size_t buff_copy;
  3595. u32 frame_count, enable;
  3596. struct sde_kms *sde_kms = NULL;
  3597. struct drm_encoder *drm_enc;
  3598. if (!file || !file->private_data)
  3599. return -EINVAL;
  3600. sde_enc = file->private_data;
  3601. if (!sde_enc)
  3602. return -EINVAL;
  3603. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3604. if (!sde_kms)
  3605. return -EINVAL;
  3606. drm_enc = &sde_enc->base;
  3607. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3608. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  3609. return -ENOTSUPP;
  3610. }
  3611. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  3612. if (copy_from_user(buf, user_buf, buff_copy))
  3613. return -EINVAL;
  3614. buf[buff_copy] = 0; /* end of string */
  3615. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  3616. return -EINVAL;
  3617. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3618. if (rc < 0)
  3619. return rc;
  3620. sde_enc->misr_enable = enable;
  3621. sde_enc->misr_frame_count = frame_count;
  3622. sde_encoder_misr_configure(&sde_enc->base, enable, frame_count);
  3623. pm_runtime_put_sync(drm_enc->dev->dev);
  3624. return count;
  3625. }
  3626. static ssize_t _sde_encoder_misr_read(struct file *file,
  3627. char __user *user_buff, size_t count, loff_t *ppos)
  3628. {
  3629. struct sde_encoder_virt *sde_enc;
  3630. struct sde_kms *sde_kms = NULL;
  3631. struct drm_encoder *drm_enc;
  3632. int i = 0, len = 0;
  3633. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  3634. int rc;
  3635. if (*ppos)
  3636. return 0;
  3637. if (!file || !file->private_data)
  3638. return -EINVAL;
  3639. sde_enc = file->private_data;
  3640. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3641. if (!sde_kms)
  3642. return -EINVAL;
  3643. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3644. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  3645. return -ENOTSUPP;
  3646. }
  3647. drm_enc = &sde_enc->base;
  3648. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3649. if (rc < 0)
  3650. return rc;
  3651. if (!sde_enc->misr_enable) {
  3652. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3653. "disabled\n");
  3654. goto buff_check;
  3655. }
  3656. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3657. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3658. u32 misr_value = 0;
  3659. if (!phys || !phys->ops.collect_misr) {
  3660. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3661. "invalid\n");
  3662. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  3663. continue;
  3664. }
  3665. rc = phys->ops.collect_misr(phys, false, &misr_value);
  3666. if (rc) {
  3667. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3668. "invalid\n");
  3669. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  3670. rc);
  3671. continue;
  3672. } else {
  3673. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3674. "Intf idx:%d\n",
  3675. phys->intf_idx - INTF_0);
  3676. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3677. "0x%x\n", misr_value);
  3678. }
  3679. }
  3680. buff_check:
  3681. if (count <= len) {
  3682. len = 0;
  3683. goto end;
  3684. }
  3685. if (copy_to_user(user_buff, buf, len)) {
  3686. len = -EFAULT;
  3687. goto end;
  3688. }
  3689. *ppos += len; /* increase offset */
  3690. end:
  3691. pm_runtime_put_sync(drm_enc->dev->dev);
  3692. return len;
  3693. }
  3694. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3695. {
  3696. struct sde_encoder_virt *sde_enc;
  3697. struct sde_kms *sde_kms;
  3698. int i;
  3699. static const struct file_operations debugfs_status_fops = {
  3700. .open = _sde_encoder_debugfs_status_open,
  3701. .read = seq_read,
  3702. .llseek = seq_lseek,
  3703. .release = single_release,
  3704. };
  3705. static const struct file_operations debugfs_misr_fops = {
  3706. .open = simple_open,
  3707. .read = _sde_encoder_misr_read,
  3708. .write = _sde_encoder_misr_setup,
  3709. };
  3710. char name[SDE_NAME_SIZE];
  3711. if (!drm_enc) {
  3712. SDE_ERROR("invalid encoder\n");
  3713. return -EINVAL;
  3714. }
  3715. sde_enc = to_sde_encoder_virt(drm_enc);
  3716. sde_kms = sde_encoder_get_kms(drm_enc);
  3717. if (!sde_kms) {
  3718. SDE_ERROR("invalid sde_kms\n");
  3719. return -EINVAL;
  3720. }
  3721. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  3722. /* create overall sub-directory for the encoder */
  3723. sde_enc->debugfs_root = debugfs_create_dir(name,
  3724. drm_enc->dev->primary->debugfs_root);
  3725. if (!sde_enc->debugfs_root)
  3726. return -ENOMEM;
  3727. /* don't error check these */
  3728. debugfs_create_file("status", 0400,
  3729. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  3730. debugfs_create_file("misr_data", 0600,
  3731. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  3732. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  3733. &sde_enc->idle_pc_enabled);
  3734. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  3735. &sde_enc->frame_trigger_mode);
  3736. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3737. if (sde_enc->phys_encs[i] &&
  3738. sde_enc->phys_encs[i]->ops.late_register)
  3739. sde_enc->phys_encs[i]->ops.late_register(
  3740. sde_enc->phys_encs[i],
  3741. sde_enc->debugfs_root);
  3742. return 0;
  3743. }
  3744. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3745. {
  3746. struct sde_encoder_virt *sde_enc;
  3747. if (!drm_enc)
  3748. return;
  3749. sde_enc = to_sde_encoder_virt(drm_enc);
  3750. debugfs_remove_recursive(sde_enc->debugfs_root);
  3751. }
  3752. #else
  3753. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3754. {
  3755. return 0;
  3756. }
  3757. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3758. {
  3759. }
  3760. #endif
  3761. static int sde_encoder_late_register(struct drm_encoder *encoder)
  3762. {
  3763. return _sde_encoder_init_debugfs(encoder);
  3764. }
  3765. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  3766. {
  3767. _sde_encoder_destroy_debugfs(encoder);
  3768. }
  3769. static int sde_encoder_virt_add_phys_encs(
  3770. struct msm_display_info *disp_info,
  3771. struct sde_encoder_virt *sde_enc,
  3772. struct sde_enc_phys_init_params *params)
  3773. {
  3774. struct sde_encoder_phys *enc = NULL;
  3775. u32 display_caps = disp_info->capabilities;
  3776. SDE_DEBUG_ENC(sde_enc, "\n");
  3777. /*
  3778. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  3779. * in this function, check up-front.
  3780. */
  3781. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  3782. ARRAY_SIZE(sde_enc->phys_encs)) {
  3783. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3784. sde_enc->num_phys_encs);
  3785. return -EINVAL;
  3786. }
  3787. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  3788. enc = sde_encoder_phys_vid_init(params);
  3789. if (IS_ERR_OR_NULL(enc)) {
  3790. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  3791. PTR_ERR(enc));
  3792. return !enc ? -EINVAL : PTR_ERR(enc);
  3793. }
  3794. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  3795. }
  3796. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  3797. enc = sde_encoder_phys_cmd_init(params);
  3798. if (IS_ERR_OR_NULL(enc)) {
  3799. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  3800. PTR_ERR(enc));
  3801. return !enc ? -EINVAL : PTR_ERR(enc);
  3802. }
  3803. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  3804. }
  3805. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  3806. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3807. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  3808. else
  3809. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3810. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  3811. ++sde_enc->num_phys_encs;
  3812. return 0;
  3813. }
  3814. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  3815. struct sde_enc_phys_init_params *params)
  3816. {
  3817. struct sde_encoder_phys *enc = NULL;
  3818. if (!sde_enc) {
  3819. SDE_ERROR("invalid encoder\n");
  3820. return -EINVAL;
  3821. }
  3822. SDE_DEBUG_ENC(sde_enc, "\n");
  3823. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  3824. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3825. sde_enc->num_phys_encs);
  3826. return -EINVAL;
  3827. }
  3828. enc = sde_encoder_phys_wb_init(params);
  3829. if (IS_ERR_OR_NULL(enc)) {
  3830. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  3831. PTR_ERR(enc));
  3832. return !enc ? -EINVAL : PTR_ERR(enc);
  3833. }
  3834. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  3835. ++sde_enc->num_phys_encs;
  3836. return 0;
  3837. }
  3838. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  3839. struct sde_kms *sde_kms,
  3840. struct msm_display_info *disp_info,
  3841. int *drm_enc_mode)
  3842. {
  3843. int ret = 0;
  3844. int i = 0;
  3845. enum sde_intf_type intf_type;
  3846. struct sde_encoder_virt_ops parent_ops = {
  3847. sde_encoder_vblank_callback,
  3848. sde_encoder_underrun_callback,
  3849. sde_encoder_frame_done_callback,
  3850. sde_encoder_get_qsync_fps_callback,
  3851. };
  3852. struct sde_enc_phys_init_params phys_params;
  3853. if (!sde_enc || !sde_kms) {
  3854. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  3855. !sde_enc, !sde_kms);
  3856. return -EINVAL;
  3857. }
  3858. memset(&phys_params, 0, sizeof(phys_params));
  3859. phys_params.sde_kms = sde_kms;
  3860. phys_params.parent = &sde_enc->base;
  3861. phys_params.parent_ops = parent_ops;
  3862. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  3863. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  3864. SDE_DEBUG("\n");
  3865. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  3866. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  3867. intf_type = INTF_DSI;
  3868. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  3869. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3870. intf_type = INTF_HDMI;
  3871. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  3872. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  3873. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  3874. else
  3875. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3876. intf_type = INTF_DP;
  3877. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  3878. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  3879. intf_type = INTF_WB;
  3880. } else {
  3881. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  3882. return -EINVAL;
  3883. }
  3884. WARN_ON(disp_info->num_of_h_tiles < 1);
  3885. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  3886. sde_enc->te_source = disp_info->te_source;
  3887. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  3888. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  3889. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  3890. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  3891. mutex_lock(&sde_enc->enc_lock);
  3892. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  3893. /*
  3894. * Left-most tile is at index 0, content is controller id
  3895. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  3896. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  3897. */
  3898. u32 controller_id = disp_info->h_tile_instance[i];
  3899. if (disp_info->num_of_h_tiles > 1) {
  3900. if (i == 0)
  3901. phys_params.split_role = ENC_ROLE_MASTER;
  3902. else
  3903. phys_params.split_role = ENC_ROLE_SLAVE;
  3904. } else {
  3905. phys_params.split_role = ENC_ROLE_SOLO;
  3906. }
  3907. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  3908. i, controller_id, phys_params.split_role);
  3909. if (sde_enc->ops.phys_init) {
  3910. struct sde_encoder_phys *enc;
  3911. enc = sde_enc->ops.phys_init(intf_type,
  3912. controller_id,
  3913. &phys_params);
  3914. if (enc) {
  3915. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3916. enc;
  3917. ++sde_enc->num_phys_encs;
  3918. } else
  3919. SDE_ERROR_ENC(sde_enc,
  3920. "failed to add phys encs\n");
  3921. continue;
  3922. }
  3923. if (intf_type == INTF_WB) {
  3924. phys_params.intf_idx = INTF_MAX;
  3925. phys_params.wb_idx = sde_encoder_get_wb(
  3926. sde_kms->catalog,
  3927. intf_type, controller_id);
  3928. if (phys_params.wb_idx == WB_MAX) {
  3929. SDE_ERROR_ENC(sde_enc,
  3930. "could not get wb: type %d, id %d\n",
  3931. intf_type, controller_id);
  3932. ret = -EINVAL;
  3933. }
  3934. } else {
  3935. phys_params.wb_idx = WB_MAX;
  3936. phys_params.intf_idx = sde_encoder_get_intf(
  3937. sde_kms->catalog, intf_type,
  3938. controller_id);
  3939. if (phys_params.intf_idx == INTF_MAX) {
  3940. SDE_ERROR_ENC(sde_enc,
  3941. "could not get wb: type %d, id %d\n",
  3942. intf_type, controller_id);
  3943. ret = -EINVAL;
  3944. }
  3945. }
  3946. if (!ret) {
  3947. if (intf_type == INTF_WB)
  3948. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  3949. &phys_params);
  3950. else
  3951. ret = sde_encoder_virt_add_phys_encs(
  3952. disp_info,
  3953. sde_enc,
  3954. &phys_params);
  3955. if (ret)
  3956. SDE_ERROR_ENC(sde_enc,
  3957. "failed to add phys encs\n");
  3958. }
  3959. }
  3960. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3961. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  3962. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  3963. if (vid_phys) {
  3964. atomic_set(&vid_phys->vsync_cnt, 0);
  3965. atomic_set(&vid_phys->underrun_cnt, 0);
  3966. }
  3967. if (cmd_phys) {
  3968. atomic_set(&cmd_phys->vsync_cnt, 0);
  3969. atomic_set(&cmd_phys->underrun_cnt, 0);
  3970. }
  3971. }
  3972. mutex_unlock(&sde_enc->enc_lock);
  3973. return ret;
  3974. }
  3975. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  3976. .mode_set = sde_encoder_virt_mode_set,
  3977. .disable = sde_encoder_virt_disable,
  3978. .enable = sde_encoder_virt_enable,
  3979. .atomic_check = sde_encoder_virt_atomic_check,
  3980. };
  3981. static const struct drm_encoder_funcs sde_encoder_funcs = {
  3982. .destroy = sde_encoder_destroy,
  3983. .late_register = sde_encoder_late_register,
  3984. .early_unregister = sde_encoder_early_unregister,
  3985. };
  3986. struct drm_encoder *sde_encoder_init_with_ops(
  3987. struct drm_device *dev,
  3988. struct msm_display_info *disp_info,
  3989. const struct sde_encoder_ops *ops)
  3990. {
  3991. struct msm_drm_private *priv = dev->dev_private;
  3992. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  3993. struct drm_encoder *drm_enc = NULL;
  3994. struct sde_encoder_virt *sde_enc = NULL;
  3995. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  3996. char name[SDE_NAME_SIZE];
  3997. int ret = 0, i, intf_index = INTF_MAX;
  3998. struct sde_encoder_phys *phys = NULL;
  3999. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4000. if (!sde_enc) {
  4001. ret = -ENOMEM;
  4002. goto fail;
  4003. }
  4004. if (ops)
  4005. sde_enc->ops = *ops;
  4006. mutex_init(&sde_enc->enc_lock);
  4007. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4008. &drm_enc_mode);
  4009. if (ret)
  4010. goto fail;
  4011. sde_enc->cur_master = NULL;
  4012. spin_lock_init(&sde_enc->enc_spinlock);
  4013. mutex_init(&sde_enc->vblank_ctl_lock);
  4014. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4015. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4016. drm_enc = &sde_enc->base;
  4017. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4018. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4019. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI)
  4020. timer_setup(&sde_enc->vsync_event_timer,
  4021. sde_encoder_vsync_event_handler, 0);
  4022. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4023. phys = sde_enc->phys_encs[i];
  4024. if (!phys)
  4025. continue;
  4026. if (phys->ops.is_master && phys->ops.is_master(phys))
  4027. intf_index = phys->intf_idx - INTF_0;
  4028. }
  4029. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4030. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4031. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4032. SDE_RSC_PRIMARY_DISP_CLIENT :
  4033. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4034. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4035. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4036. PTR_ERR(sde_enc->rsc_client));
  4037. sde_enc->rsc_client = NULL;
  4038. }
  4039. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) {
  4040. ret = _sde_encoder_input_handler(sde_enc);
  4041. if (ret)
  4042. SDE_ERROR(
  4043. "input handler registration failed, rc = %d\n", ret);
  4044. }
  4045. mutex_init(&sde_enc->rc_lock);
  4046. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4047. sde_encoder_off_work);
  4048. sde_enc->vblank_enabled = false;
  4049. sde_enc->qdss_status = false;
  4050. kthread_init_work(&sde_enc->vsync_event_work,
  4051. sde_encoder_vsync_event_work_handler);
  4052. kthread_init_work(&sde_enc->input_event_work,
  4053. sde_encoder_input_event_work_handler);
  4054. kthread_init_work(&sde_enc->esd_trigger_work,
  4055. sde_encoder_esd_trigger_work_handler);
  4056. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4057. SDE_DEBUG_ENC(sde_enc, "created\n");
  4058. return drm_enc;
  4059. fail:
  4060. SDE_ERROR("failed to create encoder\n");
  4061. if (drm_enc)
  4062. sde_encoder_destroy(drm_enc);
  4063. return ERR_PTR(ret);
  4064. }
  4065. struct drm_encoder *sde_encoder_init(
  4066. struct drm_device *dev,
  4067. struct msm_display_info *disp_info)
  4068. {
  4069. return sde_encoder_init_with_ops(dev, disp_info, NULL);
  4070. }
  4071. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4072. enum msm_event_wait event)
  4073. {
  4074. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4075. struct sde_encoder_virt *sde_enc = NULL;
  4076. int i, ret = 0;
  4077. char atrace_buf[32];
  4078. if (!drm_enc) {
  4079. SDE_ERROR("invalid encoder\n");
  4080. return -EINVAL;
  4081. }
  4082. sde_enc = to_sde_encoder_virt(drm_enc);
  4083. SDE_DEBUG_ENC(sde_enc, "\n");
  4084. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4085. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4086. switch (event) {
  4087. case MSM_ENC_COMMIT_DONE:
  4088. fn_wait = phys->ops.wait_for_commit_done;
  4089. break;
  4090. case MSM_ENC_TX_COMPLETE:
  4091. fn_wait = phys->ops.wait_for_tx_complete;
  4092. break;
  4093. case MSM_ENC_VBLANK:
  4094. fn_wait = phys->ops.wait_for_vblank;
  4095. break;
  4096. case MSM_ENC_ACTIVE_REGION:
  4097. fn_wait = phys->ops.wait_for_active;
  4098. break;
  4099. default:
  4100. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4101. event);
  4102. return -EINVAL;
  4103. }
  4104. if (phys && fn_wait) {
  4105. snprintf(atrace_buf, sizeof(atrace_buf),
  4106. "wait_completion_event_%d", event);
  4107. SDE_ATRACE_BEGIN(atrace_buf);
  4108. ret = fn_wait(phys);
  4109. SDE_ATRACE_END(atrace_buf);
  4110. if (ret)
  4111. return ret;
  4112. }
  4113. }
  4114. return ret;
  4115. }
  4116. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4117. u64 *l_bound, u64 *u_bound)
  4118. {
  4119. struct sde_encoder_virt *sde_enc;
  4120. u64 jitter_ns, frametime_ns;
  4121. struct msm_mode_info *info;
  4122. if (!drm_enc) {
  4123. SDE_ERROR("invalid encoder\n");
  4124. return;
  4125. }
  4126. sde_enc = to_sde_encoder_virt(drm_enc);
  4127. info = &sde_enc->mode_info;
  4128. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4129. jitter_ns = info->jitter_numer * frametime_ns;
  4130. do_div(jitter_ns, info->jitter_denom * 100);
  4131. *l_bound = frametime_ns - jitter_ns;
  4132. *u_bound = frametime_ns + jitter_ns;
  4133. }
  4134. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4135. {
  4136. struct sde_encoder_virt *sde_enc;
  4137. if (!drm_enc) {
  4138. SDE_ERROR("invalid encoder\n");
  4139. return 0;
  4140. }
  4141. sde_enc = to_sde_encoder_virt(drm_enc);
  4142. return sde_enc->mode_info.frame_rate;
  4143. }
  4144. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4145. {
  4146. struct sde_encoder_virt *sde_enc = NULL;
  4147. int i;
  4148. if (!encoder) {
  4149. SDE_ERROR("invalid encoder\n");
  4150. return INTF_MODE_NONE;
  4151. }
  4152. sde_enc = to_sde_encoder_virt(encoder);
  4153. if (sde_enc->cur_master)
  4154. return sde_enc->cur_master->intf_mode;
  4155. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4156. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4157. if (phys)
  4158. return phys->intf_mode;
  4159. }
  4160. return INTF_MODE_NONE;
  4161. }
  4162. static void _sde_encoder_cache_hw_res_cont_splash(
  4163. struct drm_encoder *encoder,
  4164. struct sde_kms *sde_kms)
  4165. {
  4166. int i, idx;
  4167. struct sde_encoder_virt *sde_enc;
  4168. struct sde_encoder_phys *phys_enc;
  4169. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4170. sde_enc = to_sde_encoder_virt(encoder);
  4171. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4172. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4173. sde_enc->hw_pp[i] = NULL;
  4174. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4175. break;
  4176. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4177. }
  4178. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4179. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4180. sde_enc->hw_dsc[i] = NULL;
  4181. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4182. break;
  4183. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4184. }
  4185. /*
  4186. * If we have multiple phys encoders with one controller, make
  4187. * sure to populate the controller pointer in both phys encoders.
  4188. */
  4189. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4190. phys_enc = sde_enc->phys_encs[idx];
  4191. phys_enc->hw_ctl = NULL;
  4192. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4193. SDE_HW_BLK_CTL);
  4194. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4195. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4196. phys_enc->hw_ctl =
  4197. (struct sde_hw_ctl *) ctl_iter.hw;
  4198. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4199. phys_enc->intf_idx, phys_enc->hw_ctl);
  4200. }
  4201. }
  4202. }
  4203. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4204. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4205. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4206. phys->hw_intf = NULL;
  4207. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4208. break;
  4209. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4210. }
  4211. }
  4212. /**
  4213. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4214. * device bootup when cont_splash is enabled
  4215. * @drm_enc: Pointer to drm encoder structure
  4216. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4217. * @enable: boolean indicates enable or displae state of splash
  4218. * @Return: true if successful in updating the encoder structure
  4219. */
  4220. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4221. struct sde_splash_display *splash_display, bool enable)
  4222. {
  4223. struct sde_encoder_virt *sde_enc;
  4224. struct msm_drm_private *priv;
  4225. struct sde_kms *sde_kms;
  4226. struct drm_connector *conn = NULL;
  4227. struct sde_connector *sde_conn = NULL;
  4228. struct sde_connector_state *sde_conn_state = NULL;
  4229. struct drm_display_mode *drm_mode = NULL;
  4230. struct sde_encoder_phys *phys_enc;
  4231. int ret = 0, i;
  4232. if (!encoder) {
  4233. SDE_ERROR("invalid drm enc\n");
  4234. return -EINVAL;
  4235. }
  4236. sde_enc = to_sde_encoder_virt(encoder);
  4237. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4238. if (!sde_kms) {
  4239. SDE_ERROR("invalid sde_kms\n");
  4240. return -EINVAL;
  4241. }
  4242. priv = encoder->dev->dev_private;
  4243. if (!priv->num_connectors) {
  4244. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4245. return -EINVAL;
  4246. }
  4247. SDE_DEBUG_ENC(sde_enc,
  4248. "num of connectors: %d\n", priv->num_connectors);
  4249. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4250. if (!enable) {
  4251. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4252. phys_enc = sde_enc->phys_encs[i];
  4253. if (phys_enc)
  4254. phys_enc->cont_splash_enabled = false;
  4255. }
  4256. return ret;
  4257. }
  4258. if (!splash_display) {
  4259. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4260. return -EINVAL;
  4261. }
  4262. for (i = 0; i < priv->num_connectors; i++) {
  4263. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4264. priv->connectors[i]->base.id);
  4265. sde_conn = to_sde_connector(priv->connectors[i]);
  4266. if (!sde_conn->encoder) {
  4267. SDE_DEBUG_ENC(sde_enc,
  4268. "encoder not attached to connector\n");
  4269. continue;
  4270. }
  4271. if (sde_conn->encoder->base.id
  4272. == encoder->base.id) {
  4273. conn = (priv->connectors[i]);
  4274. break;
  4275. }
  4276. }
  4277. if (!conn || !conn->state) {
  4278. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4279. return -EINVAL;
  4280. }
  4281. sde_conn_state = to_sde_connector_state(conn->state);
  4282. if (!sde_conn->ops.get_mode_info) {
  4283. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4284. return -EINVAL;
  4285. }
  4286. ret = sde_connector_get_mode_info(&sde_conn->base,
  4287. &encoder->crtc->state->adjusted_mode,
  4288. &sde_conn_state->mode_info);
  4289. if (ret) {
  4290. SDE_ERROR_ENC(sde_enc,
  4291. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4292. return ret;
  4293. }
  4294. if (sde_conn->encoder) {
  4295. conn->state->best_encoder = sde_conn->encoder;
  4296. SDE_DEBUG_ENC(sde_enc,
  4297. "configured cstate->best_encoder to ID = %d\n",
  4298. conn->state->best_encoder->base.id);
  4299. } else {
  4300. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4301. conn->base.id);
  4302. }
  4303. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4304. conn->state, false);
  4305. if (ret) {
  4306. SDE_ERROR_ENC(sde_enc,
  4307. "failed to reserve hw resources, %d\n", ret);
  4308. return ret;
  4309. }
  4310. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4311. sde_connector_get_topology_name(conn));
  4312. drm_mode = &encoder->crtc->state->adjusted_mode;
  4313. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4314. drm_mode->hdisplay, drm_mode->vdisplay);
  4315. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4316. if (encoder->bridge) {
  4317. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4318. /*
  4319. * For cont-splash use case, we update the mode
  4320. * configurations manually. This will skip the
  4321. * usually mode set call when actual frame is
  4322. * pushed from framework. The bridge needs to
  4323. * be updated with the current drm mode by
  4324. * calling the bridge mode set ops.
  4325. */
  4326. if (encoder->bridge->funcs) {
  4327. SDE_DEBUG_ENC(sde_enc, "calling mode_set\n");
  4328. encoder->bridge->funcs->mode_set(encoder->bridge,
  4329. drm_mode, drm_mode);
  4330. }
  4331. } else {
  4332. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4333. }
  4334. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4335. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4336. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4337. if (!phys) {
  4338. SDE_ERROR_ENC(sde_enc,
  4339. "phys encoders not initialized\n");
  4340. return -EINVAL;
  4341. }
  4342. /* update connector for master and slave phys encoders */
  4343. phys->connector = conn;
  4344. phys->cont_splash_enabled = true;
  4345. phys->hw_pp = sde_enc->hw_pp[i];
  4346. if (phys->ops.cont_splash_mode_set)
  4347. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4348. if (phys->ops.is_master && phys->ops.is_master(phys))
  4349. sde_enc->cur_master = phys;
  4350. }
  4351. return ret;
  4352. }
  4353. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4354. bool skip_pre_kickoff)
  4355. {
  4356. struct msm_drm_thread *event_thread = NULL;
  4357. struct msm_drm_private *priv = NULL;
  4358. struct sde_encoder_virt *sde_enc = NULL;
  4359. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4360. SDE_ERROR("invalid parameters\n");
  4361. return -EINVAL;
  4362. }
  4363. priv = enc->dev->dev_private;
  4364. sde_enc = to_sde_encoder_virt(enc);
  4365. if (!sde_enc->crtc || (sde_enc->crtc->index
  4366. >= ARRAY_SIZE(priv->event_thread))) {
  4367. SDE_DEBUG_ENC(sde_enc,
  4368. "invalid cached CRTC: %d or crtc index: %d\n",
  4369. sde_enc->crtc == NULL,
  4370. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4371. return -EINVAL;
  4372. }
  4373. SDE_EVT32_VERBOSE(DRMID(enc));
  4374. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4375. if (!skip_pre_kickoff) {
  4376. kthread_queue_work(&event_thread->worker,
  4377. &sde_enc->esd_trigger_work);
  4378. kthread_flush_work(&sde_enc->esd_trigger_work);
  4379. }
  4380. /*
  4381. * panel may stop generating te signal (vsync) during esd failure. rsc
  4382. * hardware may hang without vsync. Avoid rsc hang by generating the
  4383. * vsync from watchdog timer instead of panel.
  4384. */
  4385. sde_encoder_helper_switch_vsync(enc, true);
  4386. if (!skip_pre_kickoff)
  4387. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4388. return 0;
  4389. }
  4390. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4391. {
  4392. struct sde_encoder_virt *sde_enc;
  4393. if (!encoder) {
  4394. SDE_ERROR("invalid drm enc\n");
  4395. return false;
  4396. }
  4397. sde_enc = to_sde_encoder_virt(encoder);
  4398. return sde_enc->recovery_events_enabled;
  4399. }
  4400. void sde_encoder_recovery_events_handler(struct drm_encoder *encoder,
  4401. bool enabled)
  4402. {
  4403. struct sde_encoder_virt *sde_enc;
  4404. if (!encoder) {
  4405. SDE_ERROR("invalid drm enc\n");
  4406. return;
  4407. }
  4408. sde_enc = to_sde_encoder_virt(encoder);
  4409. sde_enc->recovery_events_enabled = enabled;
  4410. }