sde_encoder.c 168 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155
  1. /*
  2. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/kthread.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/input.h>
  23. #include <linux/seq_file.h>
  24. #include <linux/sde_rsc.h>
  25. #include "msm_drv.h"
  26. #include "sde_kms.h"
  27. #include <drm/drm_crtc.h>
  28. #include <drm/drm_probe_helper.h>
  29. #include <drm/drm_edid.h>
  30. #include "sde_hwio.h"
  31. #include "sde_hw_catalog.h"
  32. #include "sde_hw_intf.h"
  33. #include "sde_hw_ctl.h"
  34. #include "sde_formats.h"
  35. #include "sde_encoder.h"
  36. #include "sde_encoder_phys.h"
  37. #include "sde_hw_dsc.h"
  38. #include "sde_hw_vdc.h"
  39. #include "sde_crtc.h"
  40. #include "sde_trace.h"
  41. #include "sde_core_irq.h"
  42. #include "sde_hw_top.h"
  43. #include "sde_hw_qdss.h"
  44. #include "sde_encoder_dce.h"
  45. #include "sde_vm.h"
  46. #include "sde_fence.h"
  47. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  48. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  49. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  50. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  51. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  52. (p) ? (p)->parent->base.id : -1, \
  53. (p) ? (p)->intf_idx - INTF_0 : -1, \
  54. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  55. ##__VA_ARGS__)
  56. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  57. (p) ? (p)->parent->base.id : -1, \
  58. (p) ? (p)->intf_idx - INTF_0 : -1, \
  59. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  60. ##__VA_ARGS__)
  61. #define SEC_TO_MILLI_SEC 1000
  62. #define MISR_BUFF_SIZE 256
  63. #define IDLE_SHORT_TIMEOUT 1
  64. #define EVT_TIME_OUT_SPLIT 2
  65. /* worst case poll time for delay_kickoff to be cleared */
  66. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  67. /* Maximum number of VSYNC wait attempts for RSC state transition */
  68. #define MAX_RSC_WAIT 5
  69. #define IS_ROI_UPDATED(a, b) (a.x1 != b.x1 || a.x2 != b.x2 || \
  70. a.y1 != b.y1 || a.y2 != b.y2)
  71. /**
  72. * enum sde_enc_rc_events - events for resource control state machine
  73. * @SDE_ENC_RC_EVENT_KICKOFF:
  74. * This event happens at NORMAL priority.
  75. * Event that signals the start of the transfer. When this event is
  76. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  77. * Regardless of the previous state, the resource should be in ON state
  78. * at the end of this event. At the end of this event, a delayed work is
  79. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  80. * ktime.
  81. * @SDE_ENC_RC_EVENT_PRE_STOP:
  82. * This event happens at NORMAL priority.
  83. * This event, when received during the ON state, set RSC to IDLE, and
  84. * and leave the RC STATE in the PRE_OFF state.
  85. * It should be followed by the STOP event as part of encoder disable.
  86. * If received during IDLE or OFF states, it will do nothing.
  87. * @SDE_ENC_RC_EVENT_STOP:
  88. * This event happens at NORMAL priority.
  89. * When this event is received, disable all the MDP/DSI core clocks, and
  90. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  91. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  92. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  93. * Resource state should be in OFF at the end of the event.
  94. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  95. * This event happens at NORMAL priority from a work item.
  96. * Event signals that there is a seamless mode switch is in prgoress. A
  97. * client needs to leave clocks ON to reduce the mode switch latency.
  98. * @SDE_ENC_RC_EVENT_POST_MODESET:
  99. * This event happens at NORMAL priority from a work item.
  100. * Event signals that seamless mode switch is complete and resources are
  101. * acquired. Clients wants to update the rsc with new vtotal and update
  102. * pm_qos vote.
  103. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  104. * This event happens at NORMAL priority from a work item.
  105. * Event signals that there were no frame updates for
  106. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  107. * and request RSC with IDLE state and change the resource state to IDLE.
  108. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  109. * This event is triggered from the input event thread when touch event is
  110. * received from the input device. On receiving this event,
  111. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  112. clocks and enable RSC.
  113. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  114. * off work since a new commit is imminent.
  115. */
  116. enum sde_enc_rc_events {
  117. SDE_ENC_RC_EVENT_KICKOFF = 1,
  118. SDE_ENC_RC_EVENT_PRE_STOP,
  119. SDE_ENC_RC_EVENT_STOP,
  120. SDE_ENC_RC_EVENT_PRE_MODESET,
  121. SDE_ENC_RC_EVENT_POST_MODESET,
  122. SDE_ENC_RC_EVENT_ENTER_IDLE,
  123. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  124. };
  125. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  126. {
  127. struct sde_encoder_virt *sde_enc;
  128. int i;
  129. sde_enc = to_sde_encoder_virt(drm_enc);
  130. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  131. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  132. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable &&
  133. phys->split_role != ENC_ROLE_SLAVE) {
  134. if (enable)
  135. SDE_EVT32(DRMID(drm_enc), enable);
  136. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  137. }
  138. }
  139. }
  140. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  141. {
  142. struct sde_encoder_virt *sde_enc;
  143. struct sde_encoder_phys *cur_master;
  144. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  145. ktime_t tvblank, cur_time;
  146. struct intf_status intf_status = {0};
  147. unsigned long features;
  148. u32 fps;
  149. bool is_cmd, is_vid;
  150. sde_enc = to_sde_encoder_virt(drm_enc);
  151. cur_master = sde_enc->cur_master;
  152. fps = sde_encoder_get_fps(drm_enc);
  153. is_cmd = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  154. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  155. if (!cur_master || !cur_master->hw_intf || !fps
  156. || !cur_master->hw_intf->ops.get_vsync_timestamp || (!is_cmd && !is_vid))
  157. return 0;
  158. features = cur_master->hw_intf->cap->features;
  159. /*
  160. * if MDP VSYNC HW timestamp is not supported and if programmable fetch is enabled,
  161. * avoid calculation and rely on ktime_get, as the HW vsync timestamp will be updated
  162. * at panel vsync and not at MDP VSYNC
  163. */
  164. if (!test_bit(SDE_INTF_MDP_VSYNC_TS, &features) && cur_master->hw_intf->ops.get_status) {
  165. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  166. if (intf_status.is_prog_fetch_en)
  167. return 0;
  168. }
  169. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf, is_vid);
  170. qtmr_counter = arch_timer_read_counter();
  171. cur_time = ktime_get_ns();
  172. /* check for counter rollover between the two timestamps [56 bits] */
  173. if (qtmr_counter < vsync_counter) {
  174. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  175. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  176. qtmr_counter >> 32, qtmr_counter, hw_diff,
  177. fps, SDE_EVTLOG_FUNC_CASE1);
  178. } else {
  179. hw_diff = qtmr_counter - vsync_counter;
  180. }
  181. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  182. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  183. /* avoid setting timestamp, if diff is more than one vsync */
  184. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  185. tvblank = 0;
  186. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  187. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  188. fps, SDE_EVTLOG_ERROR);
  189. } else {
  190. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  191. }
  192. SDE_DEBUG_ENC(sde_enc,
  193. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  194. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  195. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  196. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  197. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  198. return tvblank;
  199. }
  200. static void _sde_encoder_control_fal10_veto(struct drm_encoder *drm_enc, bool veto)
  201. {
  202. bool clone_mode;
  203. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  204. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  205. if (!sde_kms || !sde_kms->hw_uidle || !sde_kms->hw_uidle->ops.uidle_fal10_override)
  206. return;
  207. /*
  208. * clone mode is the only scenario where we want to enable software override
  209. * of fal10 veto.
  210. */
  211. clone_mode = sde_encoder_in_clone_mode(drm_enc);
  212. SDE_EVT32(DRMID(drm_enc), clone_mode, veto);
  213. if (clone_mode && veto) {
  214. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  215. sde_enc->fal10_veto_override = true;
  216. } else if (sde_enc->fal10_veto_override && !veto) {
  217. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  218. sde_enc->fal10_veto_override = false;
  219. }
  220. }
  221. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  222. {
  223. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  224. struct msm_drm_private *priv;
  225. struct sde_kms *sde_kms;
  226. struct device *cpu_dev;
  227. struct cpumask *cpu_mask = NULL;
  228. int cpu = 0;
  229. u32 cpu_dma_latency;
  230. priv = drm_enc->dev->dev_private;
  231. sde_kms = to_sde_kms(priv->kms);
  232. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  233. return;
  234. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  235. cpumask_clear(&sde_enc->valid_cpu_mask);
  236. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  237. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  238. if (!cpu_mask &&
  239. sde_encoder_check_curr_mode(drm_enc,
  240. MSM_DISPLAY_CMD_MODE))
  241. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  242. if (!cpu_mask)
  243. return;
  244. for_each_cpu(cpu, cpu_mask) {
  245. cpu_dev = get_cpu_device(cpu);
  246. if (!cpu_dev) {
  247. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  248. cpu);
  249. return;
  250. }
  251. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  252. dev_pm_qos_add_request(cpu_dev,
  253. &sde_enc->pm_qos_cpu_req[cpu],
  254. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  255. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  256. }
  257. }
  258. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  259. {
  260. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  261. struct device *cpu_dev;
  262. int cpu = 0;
  263. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  264. cpu_dev = get_cpu_device(cpu);
  265. if (!cpu_dev) {
  266. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  267. cpu);
  268. continue;
  269. }
  270. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  271. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  272. }
  273. cpumask_clear(&sde_enc->valid_cpu_mask);
  274. }
  275. static bool _sde_encoder_is_autorefresh_enabled(
  276. struct sde_encoder_virt *sde_enc)
  277. {
  278. struct drm_connector *drm_conn;
  279. if (!sde_enc->cur_master ||
  280. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  281. return false;
  282. drm_conn = sde_enc->cur_master->connector;
  283. if (!drm_conn || !drm_conn->state)
  284. return false;
  285. return sde_connector_get_property(drm_conn->state,
  286. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  287. }
  288. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  289. struct sde_hw_qdss *hw_qdss,
  290. struct sde_encoder_phys *phys, bool enable)
  291. {
  292. if (sde_enc->qdss_status == enable)
  293. return;
  294. sde_enc->qdss_status = enable;
  295. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  296. sde_enc->qdss_status);
  297. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  298. }
  299. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  300. s64 timeout_ms, struct sde_encoder_wait_info *info)
  301. {
  302. int rc = 0;
  303. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  304. ktime_t cur_ktime;
  305. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  306. u32 curr_atomic_cnt = atomic_read(info->atomic_cnt);
  307. do {
  308. rc = wait_event_timeout(*(info->wq),
  309. atomic_read(info->atomic_cnt) == info->count_check,
  310. wait_time_jiffies);
  311. cur_ktime = ktime_get();
  312. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  313. timeout_ms, atomic_read(info->atomic_cnt),
  314. info->count_check);
  315. /* Make an early exit if the condition is already satisfied */
  316. if ((atomic_read(info->atomic_cnt) < info->count_check) &&
  317. (info->count_check < curr_atomic_cnt)) {
  318. rc = true;
  319. break;
  320. }
  321. /* If we timed out, counter is valid and time is less, wait again */
  322. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  323. (rc == 0) &&
  324. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  325. return rc;
  326. }
  327. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  328. {
  329. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  330. return sde_enc &&
  331. (sde_enc->disp_info.display_type ==
  332. SDE_CONNECTOR_PRIMARY);
  333. }
  334. bool sde_encoder_is_built_in_display(struct drm_encoder *drm_enc)
  335. {
  336. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  337. return sde_enc &&
  338. (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY ||
  339. sde_enc->disp_info.display_type == SDE_CONNECTOR_SECONDARY);
  340. }
  341. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  342. {
  343. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  344. return sde_enc &&
  345. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  346. }
  347. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  348. {
  349. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  350. return sde_enc && sde_enc->cur_master &&
  351. sde_enc->cur_master->cont_splash_enabled;
  352. }
  353. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  354. enum sde_intr_idx intr_idx)
  355. {
  356. SDE_EVT32(DRMID(phys_enc->parent),
  357. phys_enc->intf_idx - INTF_0,
  358. phys_enc->hw_pp->idx - PINGPONG_0,
  359. intr_idx);
  360. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  361. if (phys_enc->parent_ops.handle_frame_done)
  362. phys_enc->parent_ops.handle_frame_done(
  363. phys_enc->parent, phys_enc,
  364. SDE_ENCODER_FRAME_EVENT_ERROR);
  365. }
  366. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  367. enum sde_intr_idx intr_idx,
  368. struct sde_encoder_wait_info *wait_info)
  369. {
  370. struct sde_encoder_irq *irq;
  371. u32 irq_status;
  372. int ret, i;
  373. if (!phys_enc || !phys_enc->hw_pp || !wait_info || intr_idx >= INTR_IDX_MAX) {
  374. SDE_ERROR("invalid params\n");
  375. return -EINVAL;
  376. }
  377. irq = &phys_enc->irq[intr_idx];
  378. /* note: do master / slave checking outside */
  379. /* return EWOULDBLOCK since we know the wait isn't necessary */
  380. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  381. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  382. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  383. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  384. return -EWOULDBLOCK;
  385. }
  386. if (irq->irq_idx < 0) {
  387. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  388. irq->name, irq->hw_idx);
  389. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  390. irq->irq_idx);
  391. return 0;
  392. }
  393. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  394. atomic_read(wait_info->atomic_cnt));
  395. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  396. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  397. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  398. /*
  399. * Some module X may disable interrupt for longer duration
  400. * and it may trigger all interrupts including timer interrupt
  401. * when module X again enable the interrupt.
  402. * That may cause interrupt wait timeout API in this API.
  403. * It is handled by split the wait timer in two halves.
  404. */
  405. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  406. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  407. irq->hw_idx,
  408. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  409. wait_info);
  410. if (ret)
  411. break;
  412. }
  413. if (ret <= 0) {
  414. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  415. irq->irq_idx, true);
  416. if (irq_status) {
  417. unsigned long flags;
  418. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  419. irq->hw_idx, irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  420. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE1);
  421. SDE_DEBUG_PHYS(phys_enc, "done but irq %d not triggered\n", irq->irq_idx);
  422. local_irq_save(flags);
  423. irq->cb.func(phys_enc, irq->irq_idx);
  424. local_irq_restore(flags);
  425. ret = 0;
  426. } else {
  427. ret = -ETIMEDOUT;
  428. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  429. irq->hw_idx, irq->irq_idx,
  430. phys_enc->hw_pp->idx - PINGPONG_0,
  431. atomic_read(wait_info->atomic_cnt), irq_status,
  432. SDE_EVTLOG_ERROR);
  433. }
  434. } else {
  435. ret = 0;
  436. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  437. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  438. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE2);
  439. }
  440. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  441. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  442. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  443. return ret;
  444. }
  445. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  446. enum sde_intr_idx intr_idx)
  447. {
  448. struct sde_encoder_irq *irq;
  449. int ret = 0;
  450. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  451. SDE_ERROR("invalid params\n");
  452. return -EINVAL;
  453. }
  454. irq = &phys_enc->irq[intr_idx];
  455. if (irq->irq_idx >= 0) {
  456. SDE_DEBUG_PHYS(phys_enc,
  457. "skipping already registered irq %s type %d\n",
  458. irq->name, irq->intr_type);
  459. return 0;
  460. }
  461. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  462. irq->intr_type, irq->hw_idx);
  463. if (irq->irq_idx < 0) {
  464. SDE_ERROR_PHYS(phys_enc,
  465. "failed to lookup IRQ index for %s type:%d\n",
  466. irq->name, irq->intr_type);
  467. return -EINVAL;
  468. }
  469. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  470. &irq->cb);
  471. if (ret) {
  472. SDE_ERROR_PHYS(phys_enc,
  473. "failed to register IRQ callback for %s\n",
  474. irq->name);
  475. irq->irq_idx = -EINVAL;
  476. return ret;
  477. }
  478. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  479. if (ret) {
  480. SDE_ERROR_PHYS(phys_enc,
  481. "enable IRQ for intr:%s failed, irq_idx %d\n",
  482. irq->name, irq->irq_idx);
  483. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  484. irq->irq_idx, &irq->cb);
  485. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  486. irq->irq_idx, SDE_EVTLOG_ERROR);
  487. irq->irq_idx = -EINVAL;
  488. return ret;
  489. }
  490. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  491. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  492. irq->name, irq->irq_idx);
  493. return ret;
  494. }
  495. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  496. enum sde_intr_idx intr_idx)
  497. {
  498. struct sde_encoder_irq *irq;
  499. int ret;
  500. if (!phys_enc) {
  501. SDE_ERROR("invalid encoder\n");
  502. return -EINVAL;
  503. }
  504. irq = &phys_enc->irq[intr_idx];
  505. /* silently skip irqs that weren't registered */
  506. if (irq->irq_idx < 0) {
  507. SDE_ERROR(
  508. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  509. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  510. irq->irq_idx);
  511. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  512. irq->irq_idx, SDE_EVTLOG_ERROR);
  513. return 0;
  514. }
  515. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  516. if (ret)
  517. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  518. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  519. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  520. &irq->cb);
  521. if (ret)
  522. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  523. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  524. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  525. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  526. irq->irq_idx = -EINVAL;
  527. return 0;
  528. }
  529. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  530. struct sde_encoder_hw_resources *hw_res,
  531. struct drm_connector_state *conn_state)
  532. {
  533. struct sde_encoder_virt *sde_enc = NULL;
  534. int ret, i = 0;
  535. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  536. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  537. -EINVAL, !drm_enc, !hw_res, !conn_state,
  538. hw_res ? !hw_res->comp_info : 0);
  539. return;
  540. }
  541. sde_enc = to_sde_encoder_virt(drm_enc);
  542. SDE_DEBUG_ENC(sde_enc, "\n");
  543. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  544. hw_res->display_type = sde_enc->disp_info.display_type;
  545. /* Query resources used by phys encs, expected to be without overlap */
  546. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  547. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  548. if (phys && phys->ops.get_hw_resources)
  549. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  550. }
  551. /*
  552. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  553. * called from atomic_check phase. Use the below API to get mode
  554. * information of the temporary conn_state passed
  555. */
  556. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  557. if (ret)
  558. SDE_ERROR("failed to get topology ret %d\n", ret);
  559. ret = sde_connector_state_get_compression_info(conn_state,
  560. hw_res->comp_info);
  561. if (ret)
  562. SDE_ERROR("failed to get compression info ret %d\n", ret);
  563. }
  564. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  565. {
  566. struct sde_encoder_virt *sde_enc = NULL;
  567. int i = 0;
  568. unsigned int num_encs;
  569. if (!drm_enc) {
  570. SDE_ERROR("invalid encoder\n");
  571. return;
  572. }
  573. sde_enc = to_sde_encoder_virt(drm_enc);
  574. SDE_DEBUG_ENC(sde_enc, "\n");
  575. num_encs = sde_enc->num_phys_encs;
  576. mutex_lock(&sde_enc->enc_lock);
  577. sde_rsc_client_destroy(sde_enc->rsc_client);
  578. for (i = 0; i < num_encs; i++) {
  579. struct sde_encoder_phys *phys;
  580. phys = sde_enc->phys_vid_encs[i];
  581. if (phys && phys->ops.destroy) {
  582. phys->ops.destroy(phys);
  583. --sde_enc->num_phys_encs;
  584. sde_enc->phys_vid_encs[i] = NULL;
  585. }
  586. phys = sde_enc->phys_cmd_encs[i];
  587. if (phys && phys->ops.destroy) {
  588. phys->ops.destroy(phys);
  589. --sde_enc->num_phys_encs;
  590. sde_enc->phys_cmd_encs[i] = NULL;
  591. }
  592. phys = sde_enc->phys_encs[i];
  593. if (phys && phys->ops.destroy) {
  594. phys->ops.destroy(phys);
  595. --sde_enc->num_phys_encs;
  596. sde_enc->phys_encs[i] = NULL;
  597. }
  598. }
  599. if (sde_enc->num_phys_encs)
  600. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  601. sde_enc->num_phys_encs);
  602. sde_enc->num_phys_encs = 0;
  603. mutex_unlock(&sde_enc->enc_lock);
  604. drm_encoder_cleanup(drm_enc);
  605. mutex_destroy(&sde_enc->enc_lock);
  606. kfree(sde_enc->input_handler);
  607. sde_enc->input_handler = NULL;
  608. kfree(sde_enc);
  609. }
  610. void sde_encoder_helper_update_intf_cfg(
  611. struct sde_encoder_phys *phys_enc)
  612. {
  613. struct sde_encoder_virt *sde_enc;
  614. struct sde_hw_intf_cfg_v1 *intf_cfg;
  615. enum sde_3d_blend_mode mode_3d;
  616. if (!phys_enc || !phys_enc->hw_pp) {
  617. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  618. return;
  619. }
  620. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  621. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  622. SDE_DEBUG_ENC(sde_enc,
  623. "intf_cfg updated for %d at idx %d\n",
  624. phys_enc->intf_idx,
  625. intf_cfg->intf_count);
  626. /* setup interface configuration */
  627. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  628. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  629. return;
  630. }
  631. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  632. if (phys_enc == sde_enc->cur_master) {
  633. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  634. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  635. else
  636. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  637. }
  638. /* configure this interface as master for split display */
  639. if (phys_enc->split_role == ENC_ROLE_MASTER)
  640. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  641. /* setup which pp blk will connect to this intf */
  642. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  643. phys_enc->hw_intf->ops.bind_pingpong_blk(
  644. phys_enc->hw_intf,
  645. true,
  646. phys_enc->hw_pp->idx);
  647. /*setup merge_3d configuration */
  648. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  649. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  650. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  651. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  652. phys_enc->hw_pp->merge_3d->idx;
  653. if (phys_enc->hw_pp->ops.setup_3d_mode)
  654. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  655. mode_3d);
  656. }
  657. void sde_encoder_helper_split_config(
  658. struct sde_encoder_phys *phys_enc,
  659. enum sde_intf interface)
  660. {
  661. struct sde_encoder_virt *sde_enc;
  662. struct split_pipe_cfg *cfg;
  663. struct sde_hw_mdp *hw_mdptop;
  664. enum sde_rm_topology_name topology;
  665. struct msm_display_info *disp_info;
  666. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  667. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  668. return;
  669. }
  670. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  671. hw_mdptop = phys_enc->hw_mdptop;
  672. disp_info = &sde_enc->disp_info;
  673. cfg = &phys_enc->hw_intf->cfg;
  674. memset(cfg, 0, sizeof(*cfg));
  675. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  676. return;
  677. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  678. cfg->split_link_en = true;
  679. /**
  680. * disable split modes since encoder will be operating in as the only
  681. * encoder, either for the entire use case in the case of, for example,
  682. * single DSI, or for this frame in the case of left/right only partial
  683. * update.
  684. */
  685. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  686. if (hw_mdptop->ops.setup_split_pipe)
  687. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  688. if (hw_mdptop->ops.setup_pp_split)
  689. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  690. return;
  691. }
  692. cfg->en = true;
  693. cfg->mode = phys_enc->intf_mode;
  694. cfg->intf = interface;
  695. if (cfg->en && phys_enc->ops.needs_single_flush &&
  696. phys_enc->ops.needs_single_flush(phys_enc))
  697. cfg->split_flush_en = true;
  698. topology = sde_connector_get_topology_name(phys_enc->connector);
  699. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  700. cfg->pp_split_slave = cfg->intf;
  701. else
  702. cfg->pp_split_slave = INTF_MAX;
  703. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  704. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  705. if (hw_mdptop->ops.setup_split_pipe)
  706. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  707. } else if (sde_enc->hw_pp[0]) {
  708. /*
  709. * slave encoder
  710. * - determine split index from master index,
  711. * assume master is first pp
  712. */
  713. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  714. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  715. cfg->pp_split_index);
  716. if (hw_mdptop->ops.setup_pp_split)
  717. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  718. }
  719. }
  720. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  721. {
  722. struct sde_encoder_virt *sde_enc;
  723. int i = 0;
  724. if (!drm_enc)
  725. return false;
  726. sde_enc = to_sde_encoder_virt(drm_enc);
  727. if (!sde_enc)
  728. return false;
  729. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  730. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  731. if (phys && phys->in_clone_mode)
  732. return true;
  733. }
  734. return false;
  735. }
  736. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  737. struct drm_crtc *crtc)
  738. {
  739. struct sde_encoder_virt *sde_enc;
  740. int i;
  741. if (!drm_enc)
  742. return false;
  743. sde_enc = to_sde_encoder_virt(drm_enc);
  744. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  745. return false;
  746. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  747. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  748. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  749. return true;
  750. }
  751. return false;
  752. }
  753. void sde_encoder_set_clone_mode(struct drm_encoder *drm_enc,
  754. struct drm_crtc_state *crtc_state)
  755. {
  756. struct sde_encoder_virt *sde_enc;
  757. struct sde_crtc_state *sde_crtc_state;
  758. int i = 0;
  759. if (!drm_enc || !crtc_state) {
  760. SDE_DEBUG("invalid params\n");
  761. return;
  762. }
  763. sde_enc = to_sde_encoder_virt(drm_enc);
  764. sde_crtc_state = to_sde_crtc_state(crtc_state);
  765. if ((sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL) ||
  766. (!(sde_crtc_state->cwb_enc_mask & drm_encoder_mask(drm_enc))))
  767. return;
  768. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  769. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  770. if (phys) {
  771. phys->in_clone_mode = true;
  772. SDE_DEBUG("enc:%d phys state:%d\n", DRMID(drm_enc), phys->enable_state);
  773. }
  774. }
  775. sde_crtc_state->cwb_enc_mask = 0;
  776. }
  777. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  778. struct drm_crtc_state *crtc_state,
  779. struct drm_connector_state *conn_state)
  780. {
  781. const struct drm_display_mode *mode;
  782. struct drm_display_mode *adj_mode;
  783. int i = 0;
  784. int ret = 0;
  785. mode = &crtc_state->mode;
  786. adj_mode = &crtc_state->adjusted_mode;
  787. /* perform atomic check on the first physical encoder (master) */
  788. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  789. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  790. if (phys && phys->ops.atomic_check)
  791. ret = phys->ops.atomic_check(phys, crtc_state,
  792. conn_state);
  793. else if (phys && phys->ops.mode_fixup)
  794. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  795. ret = -EINVAL;
  796. if (ret) {
  797. SDE_ERROR_ENC(sde_enc,
  798. "mode unsupported, phys idx %d\n", i);
  799. break;
  800. }
  801. }
  802. return ret;
  803. }
  804. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  805. struct drm_crtc_state *crtc_state, struct drm_connector_state *conn_state,
  806. struct sde_connector_state *sde_conn_state, struct sde_crtc_state *sde_crtc_state)
  807. {
  808. struct drm_display_mode *mode = &crtc_state->adjusted_mode;
  809. int ret = 0;
  810. if (crtc_state->mode_changed || crtc_state->active_changed) {
  811. struct sde_rect mode_roi, roi;
  812. u32 width, height;
  813. sde_crtc_get_resolution(crtc_state->crtc, crtc_state, mode, &width, &height);
  814. mode_roi.x = 0;
  815. mode_roi.y = 0;
  816. mode_roi.w = width;
  817. mode_roi.h = height;
  818. if (sde_conn_state->rois.num_rects) {
  819. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &roi);
  820. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  821. SDE_ERROR_ENC(sde_enc,
  822. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  823. roi.x, roi.y, roi.w, roi.h);
  824. ret = -EINVAL;
  825. }
  826. }
  827. if (sde_crtc_state->user_roi_list.num_rects) {
  828. sde_kms_rect_merge_rectangles(&sde_crtc_state->user_roi_list, &roi);
  829. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  830. SDE_ERROR_ENC(sde_enc,
  831. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  832. roi.x, roi.y, roi.w, roi.h);
  833. ret = -EINVAL;
  834. }
  835. }
  836. }
  837. return ret;
  838. }
  839. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  840. struct drm_crtc_state *crtc_state,
  841. struct drm_connector_state *conn_state,
  842. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  843. struct sde_connector *sde_conn,
  844. struct sde_connector_state *sde_conn_state)
  845. {
  846. int ret = 0;
  847. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  848. struct msm_sub_mode sub_mode;
  849. if (sde_conn && msm_atomic_needs_modeset(crtc_state, conn_state)) {
  850. struct msm_display_topology *topology = NULL;
  851. sub_mode.dsc_mode = sde_connector_get_property(conn_state,
  852. CONNECTOR_PROP_DSC_MODE);
  853. ret = sde_connector_get_mode_info(&sde_conn->base,
  854. adj_mode, &sub_mode, &sde_conn_state->mode_info);
  855. if (ret) {
  856. SDE_ERROR_ENC(sde_enc,
  857. "failed to get mode info, rc = %d\n", ret);
  858. return ret;
  859. }
  860. if (sde_conn_state->mode_info.comp_info.comp_type &&
  861. sde_conn_state->mode_info.comp_info.comp_ratio >=
  862. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  863. SDE_ERROR_ENC(sde_enc,
  864. "invalid compression ratio: %d\n",
  865. sde_conn_state->mode_info.comp_info.comp_ratio);
  866. ret = -EINVAL;
  867. return ret;
  868. }
  869. /* Reserve dynamic resources, indicating atomic_check phase */
  870. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  871. conn_state, true);
  872. if (ret) {
  873. if (ret != -EAGAIN)
  874. SDE_ERROR_ENC(sde_enc,
  875. "RM failed to reserve resources, rc = %d\n", ret);
  876. return ret;
  877. }
  878. /**
  879. * Update connector state with the topology selected for the
  880. * resource set validated. Reset the topology if we are
  881. * de-activating crtc.
  882. */
  883. if (crtc_state->active) {
  884. topology = &sde_conn_state->mode_info.topology;
  885. ret = sde_rm_update_topology(&sde_kms->rm,
  886. conn_state, topology);
  887. if (ret) {
  888. SDE_ERROR_ENC(sde_enc,
  889. "RM failed to update topology, rc: %d\n", ret);
  890. return ret;
  891. }
  892. }
  893. ret = sde_connector_set_blob_data(conn_state->connector,
  894. conn_state,
  895. CONNECTOR_PROP_SDE_INFO);
  896. if (ret) {
  897. SDE_ERROR_ENC(sde_enc,
  898. "connector failed to update info, rc: %d\n",
  899. ret);
  900. return ret;
  901. }
  902. }
  903. return ret;
  904. }
  905. bool sde_encoder_is_line_insertion_supported(struct drm_encoder *drm_enc)
  906. {
  907. struct sde_connector *sde_conn = NULL;
  908. struct sde_kms *sde_kms = NULL;
  909. struct drm_connector *conn = NULL;
  910. if (!drm_enc) {
  911. SDE_ERROR("invalid drm encoder\n");
  912. return false;
  913. }
  914. sde_kms = sde_encoder_get_kms(drm_enc);
  915. if (!sde_kms)
  916. return false;
  917. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  918. if (!conn || !conn->state)
  919. return false;
  920. sde_conn = to_sde_connector(conn);
  921. if (!sde_conn)
  922. return false;
  923. return sde_connector_is_line_insertion_supported(sde_conn);
  924. }
  925. static void _sde_encoder_get_qsync_fps_callback(struct drm_encoder *drm_enc,
  926. u32 *qsync_fps, struct drm_connector_state *conn_state)
  927. {
  928. struct sde_encoder_virt *sde_enc;
  929. int rc = 0;
  930. struct sde_connector *sde_conn;
  931. if (!qsync_fps)
  932. return;
  933. *qsync_fps = 0;
  934. if (!drm_enc) {
  935. SDE_ERROR("invalid drm encoder\n");
  936. return;
  937. }
  938. sde_enc = to_sde_encoder_virt(drm_enc);
  939. if (!sde_enc->cur_master) {
  940. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  941. return;
  942. }
  943. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  944. if (sde_conn->ops.get_qsync_min_fps)
  945. rc = sde_conn->ops.get_qsync_min_fps(conn_state);
  946. if (rc < 0) {
  947. SDE_ERROR("invalid qsync min fps %d\n", rc);
  948. return;
  949. }
  950. *qsync_fps = rc;
  951. }
  952. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  953. struct sde_connector_state *sde_conn_state, u32 step)
  954. {
  955. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(sde_conn_state->base.best_encoder);
  956. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  957. u32 min_fps, req_fps = 0;
  958. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  959. bool has_panel_req = sde_enc->disp_info.has_avr_step_req;
  960. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  961. CONNECTOR_PROP_QSYNC_MODE);
  962. if (has_panel_req) {
  963. if (!sde_conn->ops.get_avr_step_req) {
  964. SDE_ERROR("unable to retrieve required step rate\n");
  965. return -EINVAL;
  966. }
  967. req_fps = sde_conn->ops.get_avr_step_req(sde_conn->display, nom_fps);
  968. /* when qsync is enabled, the step fps *must* be set to the panel requirement */
  969. if (qsync_mode && req_fps != step) {
  970. SDE_ERROR("invalid avr_step %u, panel requires %u at nominal %u fps\n",
  971. step, req_fps, nom_fps);
  972. return -EINVAL;
  973. }
  974. }
  975. if (!step)
  976. return 0;
  977. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps,
  978. &sde_conn_state->base);
  979. if (!min_fps || !nom_fps || step % nom_fps || step % min_fps || step < nom_fps ||
  980. (vtotal * nom_fps) % step) {
  981. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  982. min_fps, step, vtotal);
  983. return -EINVAL;
  984. }
  985. return 0;
  986. }
  987. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  988. struct sde_connector_state *sde_conn_state)
  989. {
  990. int rc = 0;
  991. u32 avr_step;
  992. bool qsync_dirty, has_modeset;
  993. struct drm_connector_state *conn_state = &sde_conn_state->base;
  994. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  995. CONNECTOR_PROP_QSYNC_MODE);
  996. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  997. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  998. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  999. if (has_modeset && qsync_dirty && (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  1000. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  1001. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  1002. sde_conn_state->msm_mode.private_flags);
  1003. return -EINVAL;
  1004. }
  1005. avr_step = sde_connector_get_property(conn_state, CONNECTOR_PROP_AVR_STEP);
  1006. if (qsync_dirty || (avr_step != sde_conn->avr_step) || (qsync_mode && has_modeset))
  1007. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state, avr_step);
  1008. return rc;
  1009. }
  1010. static int sde_encoder_virt_atomic_check(
  1011. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  1012. struct drm_connector_state *conn_state)
  1013. {
  1014. struct sde_encoder_virt *sde_enc;
  1015. struct sde_kms *sde_kms;
  1016. const struct drm_display_mode *mode;
  1017. struct drm_display_mode *adj_mode;
  1018. struct sde_connector *sde_conn = NULL;
  1019. struct sde_connector_state *sde_conn_state = NULL;
  1020. struct sde_crtc_state *sde_crtc_state = NULL;
  1021. enum sde_rm_topology_name old_top;
  1022. enum sde_rm_topology_name top_name;
  1023. struct msm_display_info *disp_info;
  1024. int ret = 0;
  1025. if (!drm_enc || !crtc_state || !conn_state) {
  1026. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  1027. !drm_enc, !crtc_state, !conn_state);
  1028. return -EINVAL;
  1029. }
  1030. sde_enc = to_sde_encoder_virt(drm_enc);
  1031. disp_info = &sde_enc->disp_info;
  1032. SDE_DEBUG_ENC(sde_enc, "\n");
  1033. sde_kms = sde_encoder_get_kms(drm_enc);
  1034. if (!sde_kms)
  1035. return -EINVAL;
  1036. mode = &crtc_state->mode;
  1037. adj_mode = &crtc_state->adjusted_mode;
  1038. sde_conn = to_sde_connector(conn_state->connector);
  1039. sde_conn_state = to_sde_connector_state(conn_state);
  1040. sde_crtc_state = to_sde_crtc_state(crtc_state);
  1041. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  1042. if (ret)
  1043. return ret;
  1044. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  1045. crtc_state->active_changed, crtc_state->connectors_changed);
  1046. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  1047. conn_state);
  1048. if (ret)
  1049. return ret;
  1050. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  1051. conn_state, sde_conn_state, sde_crtc_state);
  1052. if (ret)
  1053. return ret;
  1054. /**
  1055. * record topology in previous atomic state to be able to handle
  1056. * topology transitions correctly.
  1057. */
  1058. old_top = sde_connector_get_property(conn_state,
  1059. CONNECTOR_PROP_TOPOLOGY_NAME);
  1060. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  1061. if (ret)
  1062. return ret;
  1063. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  1064. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  1065. if (ret)
  1066. return ret;
  1067. top_name = sde_connector_get_property(conn_state,
  1068. CONNECTOR_PROP_TOPOLOGY_NAME);
  1069. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  1070. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  1071. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  1072. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  1073. top_name);
  1074. return -EINVAL;
  1075. }
  1076. }
  1077. ret = sde_connector_roi_v1_check_roi(conn_state);
  1078. if (ret) {
  1079. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  1080. ret);
  1081. return ret;
  1082. }
  1083. drm_mode_set_crtcinfo(adj_mode, 0);
  1084. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1085. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1086. sde_conn_state->msm_mode.private_flags,
  1087. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1088. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1089. return ret;
  1090. }
  1091. static void _sde_encoder_get_connector_roi(
  1092. struct sde_encoder_virt *sde_enc,
  1093. struct sde_rect *merged_conn_roi)
  1094. {
  1095. struct drm_connector *drm_conn;
  1096. struct sde_connector_state *c_state;
  1097. if (!sde_enc || !merged_conn_roi)
  1098. return;
  1099. drm_conn = sde_enc->phys_encs[0]->connector;
  1100. if (!drm_conn || !drm_conn->state)
  1101. return;
  1102. c_state = to_sde_connector_state(drm_conn->state);
  1103. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1104. }
  1105. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1106. {
  1107. struct sde_encoder_virt *sde_enc;
  1108. struct drm_connector *drm_conn;
  1109. struct drm_display_mode *adj_mode;
  1110. struct sde_rect roi;
  1111. if (!drm_enc) {
  1112. SDE_ERROR("invalid encoder parameter\n");
  1113. return -EINVAL;
  1114. }
  1115. sde_enc = to_sde_encoder_virt(drm_enc);
  1116. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1117. SDE_ERROR("invalid crtc parameter\n");
  1118. return -EINVAL;
  1119. }
  1120. if (!sde_enc->cur_master) {
  1121. SDE_ERROR("invalid cur_master parameter\n");
  1122. return -EINVAL;
  1123. }
  1124. adj_mode = &sde_enc->cur_master->cached_mode;
  1125. drm_conn = sde_enc->cur_master->connector;
  1126. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1127. if (sde_kms_rect_is_null(&roi)) {
  1128. roi.w = adj_mode->hdisplay;
  1129. roi.h = adj_mode->vdisplay;
  1130. }
  1131. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1132. sizeof(sde_enc->prv_conn_roi));
  1133. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1134. return 0;
  1135. }
  1136. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1137. {
  1138. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1139. struct sde_kms *sde_kms;
  1140. struct sde_hw_mdp *hw_mdptop;
  1141. struct sde_encoder_virt *sde_enc;
  1142. int i;
  1143. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1144. if (!sde_enc) {
  1145. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1146. return;
  1147. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1148. SDE_ERROR("invalid num phys enc %d/%d\n",
  1149. sde_enc->num_phys_encs,
  1150. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1151. return;
  1152. }
  1153. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1154. if (!sde_kms) {
  1155. SDE_ERROR("invalid sde_kms\n");
  1156. return;
  1157. }
  1158. hw_mdptop = sde_kms->hw_mdp;
  1159. if (!hw_mdptop) {
  1160. SDE_ERROR("invalid mdptop\n");
  1161. return;
  1162. }
  1163. if (hw_mdptop->ops.setup_vsync_source) {
  1164. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1165. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1166. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1167. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1168. vsync_cfg.vsync_source = vsync_source;
  1169. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1170. }
  1171. }
  1172. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1173. struct msm_display_info *disp_info)
  1174. {
  1175. struct sde_encoder_phys *phys;
  1176. struct sde_connector *sde_conn;
  1177. int i;
  1178. u32 vsync_source;
  1179. if (!sde_enc || !disp_info) {
  1180. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1181. sde_enc != NULL, disp_info != NULL);
  1182. return;
  1183. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1184. SDE_ERROR("invalid num phys enc %d/%d\n",
  1185. sde_enc->num_phys_encs,
  1186. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1187. return;
  1188. }
  1189. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1190. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1191. if (disp_info->is_te_using_watchdog_timer || sde_conn->panel_dead)
  1192. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1193. else
  1194. vsync_source = sde_enc->te_source;
  1195. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1196. disp_info->is_te_using_watchdog_timer);
  1197. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1198. phys = sde_enc->phys_encs[i];
  1199. if (phys && phys->ops.setup_vsync_source)
  1200. phys->ops.setup_vsync_source(phys, vsync_source, disp_info);
  1201. }
  1202. }
  1203. }
  1204. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1205. bool watchdog_te)
  1206. {
  1207. struct sde_encoder_virt *sde_enc;
  1208. struct msm_display_info disp_info;
  1209. if (!drm_enc) {
  1210. pr_err("invalid drm encoder\n");
  1211. return -EINVAL;
  1212. }
  1213. sde_enc = to_sde_encoder_virt(drm_enc);
  1214. sde_encoder_control_te(drm_enc, false);
  1215. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1216. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1217. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1218. sde_encoder_control_te(drm_enc, true);
  1219. return 0;
  1220. }
  1221. static int _sde_encoder_rsc_client_update_vsync_wait(
  1222. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1223. int wait_vblank_crtc_id)
  1224. {
  1225. int wait_refcount = 0, ret = 0;
  1226. int pipe = -1;
  1227. int wait_count = 0;
  1228. struct drm_crtc *primary_crtc;
  1229. struct drm_crtc *crtc;
  1230. crtc = sde_enc->crtc;
  1231. if (wait_vblank_crtc_id)
  1232. wait_refcount =
  1233. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1234. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1235. SDE_EVTLOG_FUNC_ENTRY);
  1236. if (crtc->base.id != wait_vblank_crtc_id) {
  1237. primary_crtc = drm_crtc_find(drm_enc->dev,
  1238. NULL, wait_vblank_crtc_id);
  1239. if (!primary_crtc) {
  1240. SDE_ERROR_ENC(sde_enc,
  1241. "failed to find primary crtc id %d\n",
  1242. wait_vblank_crtc_id);
  1243. return -EINVAL;
  1244. }
  1245. pipe = drm_crtc_index(primary_crtc);
  1246. }
  1247. /**
  1248. * note: VBLANK is expected to be enabled at this point in
  1249. * resource control state machine if on primary CRTC
  1250. */
  1251. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1252. if (sde_rsc_client_is_state_update_complete(
  1253. sde_enc->rsc_client))
  1254. break;
  1255. if (crtc->base.id == wait_vblank_crtc_id)
  1256. ret = sde_encoder_wait_for_event(drm_enc,
  1257. MSM_ENC_VBLANK);
  1258. else
  1259. drm_wait_one_vblank(drm_enc->dev, pipe);
  1260. if (ret) {
  1261. SDE_ERROR_ENC(sde_enc,
  1262. "wait for vblank failed ret:%d\n", ret);
  1263. /**
  1264. * rsc hardware may hang without vsync. avoid rsc hang
  1265. * by generating the vsync from watchdog timer.
  1266. */
  1267. if (crtc->base.id == wait_vblank_crtc_id)
  1268. sde_encoder_helper_switch_vsync(drm_enc, true);
  1269. }
  1270. }
  1271. if (wait_count >= MAX_RSC_WAIT)
  1272. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1273. SDE_EVTLOG_ERROR);
  1274. if (wait_refcount)
  1275. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1276. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1277. SDE_EVTLOG_FUNC_EXIT);
  1278. return ret;
  1279. }
  1280. static int _sde_encoder_rsc_state_trigger(struct drm_encoder *drm_enc, enum sde_rsc_state rsc_state)
  1281. {
  1282. struct sde_encoder_virt *sde_enc;
  1283. struct msm_display_info *disp_info;
  1284. struct sde_rsc_cmd_config *rsc_config;
  1285. struct drm_crtc *crtc;
  1286. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1287. int ret;
  1288. /**
  1289. * Already checked drm_enc, sde_enc is valid in function
  1290. * _sde_encoder_update_rsc_client() which pass the parameters
  1291. * to this function.
  1292. */
  1293. sde_enc = to_sde_encoder_virt(drm_enc);
  1294. crtc = sde_enc->crtc;
  1295. disp_info = &sde_enc->disp_info;
  1296. rsc_config = &sde_enc->rsc_config;
  1297. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1298. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1299. /* update it only once */
  1300. sde_enc->rsc_state_init = true;
  1301. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1302. rsc_state, rsc_config, crtc->base.id,
  1303. &wait_vblank_crtc_id);
  1304. } else {
  1305. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1306. rsc_state, NULL, crtc->base.id,
  1307. &wait_vblank_crtc_id);
  1308. }
  1309. /**
  1310. * if RSC performed a state change that requires a VBLANK wait, it will
  1311. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1312. *
  1313. * if we are the primary display, we will need to enable and wait
  1314. * locally since we hold the commit thread
  1315. *
  1316. * if we are an external display, we must send a signal to the primary
  1317. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1318. * by the primary panel's VBLANK signals
  1319. */
  1320. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1321. if (ret) {
  1322. SDE_ERROR_ENC(sde_enc, "sde rsc client update failed ret:%d\n", ret);
  1323. } else if (wait_vblank_crtc_id != SDE_RSC_INVALID_CRTC_ID) {
  1324. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1325. sde_enc, wait_vblank_crtc_id);
  1326. }
  1327. return ret;
  1328. }
  1329. static int _sde_encoder_update_rsc_client(
  1330. struct drm_encoder *drm_enc, bool enable)
  1331. {
  1332. struct sde_encoder_virt *sde_enc;
  1333. struct drm_crtc *crtc;
  1334. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1335. struct sde_rsc_cmd_config *rsc_config;
  1336. int ret;
  1337. struct msm_display_info *disp_info;
  1338. struct msm_mode_info *mode_info;
  1339. u32 qsync_mode = 0, v_front_porch;
  1340. struct drm_display_mode *mode;
  1341. bool is_vid_mode;
  1342. struct drm_encoder *enc;
  1343. if (!drm_enc || !drm_enc->dev) {
  1344. SDE_ERROR("invalid encoder arguments\n");
  1345. return -EINVAL;
  1346. }
  1347. sde_enc = to_sde_encoder_virt(drm_enc);
  1348. mode_info = &sde_enc->mode_info;
  1349. crtc = sde_enc->crtc;
  1350. if (!sde_enc->crtc) {
  1351. SDE_ERROR("invalid crtc parameter\n");
  1352. return -EINVAL;
  1353. }
  1354. disp_info = &sde_enc->disp_info;
  1355. rsc_config = &sde_enc->rsc_config;
  1356. if (!sde_enc->rsc_client) {
  1357. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1358. return 0;
  1359. }
  1360. /**
  1361. * only primary command mode panel without Qsync can request CMD state.
  1362. * all other panels/displays can request for VID state including
  1363. * secondary command mode panel.
  1364. * Clone mode encoder can request CLK STATE only.
  1365. */
  1366. if (sde_enc->cur_master) {
  1367. qsync_mode = sde_connector_get_qsync_mode(
  1368. sde_enc->cur_master->connector);
  1369. sde_enc->autorefresh_solver_disable =
  1370. _sde_encoder_is_autorefresh_enabled(sde_enc) ? true : false;
  1371. }
  1372. /* left primary encoder keep vote */
  1373. if (sde_encoder_in_clone_mode(drm_enc)) {
  1374. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1375. return 0;
  1376. }
  1377. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1378. (disp_info->display_type && qsync_mode) ||
  1379. sde_enc->autorefresh_solver_disable || mode_info->disable_rsc_solver)
  1380. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1381. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1382. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1383. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1384. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1385. drm_for_each_encoder(enc, drm_enc->dev) {
  1386. if (enc->base.id != drm_enc->base.id &&
  1387. sde_encoder_in_cont_splash(enc))
  1388. rsc_state = SDE_RSC_CLK_STATE;
  1389. }
  1390. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1391. MSM_DISPLAY_VIDEO_MODE);
  1392. mode = &sde_enc->crtc->state->mode;
  1393. v_front_porch = mode->vsync_start - mode->vdisplay;
  1394. /* compare specific items and reconfigure the rsc */
  1395. if ((rsc_config->fps != mode_info->frame_rate) ||
  1396. (rsc_config->vtotal != mode_info->vtotal) ||
  1397. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1398. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1399. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1400. rsc_config->fps = mode_info->frame_rate;
  1401. rsc_config->vtotal = mode_info->vtotal;
  1402. rsc_config->prefill_lines = mode_info->prefill_lines;
  1403. rsc_config->jitter_numer = mode_info->jitter_numer;
  1404. rsc_config->jitter_denom = mode_info->jitter_denom;
  1405. sde_enc->rsc_state_init = false;
  1406. }
  1407. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1408. rsc_config->fps, sde_enc->rsc_state_init);
  1409. ret = _sde_encoder_rsc_state_trigger(drm_enc, rsc_state);
  1410. return ret;
  1411. }
  1412. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1413. {
  1414. struct sde_encoder_virt *sde_enc;
  1415. int i;
  1416. if (!drm_enc) {
  1417. SDE_ERROR("invalid encoder\n");
  1418. return;
  1419. }
  1420. sde_enc = to_sde_encoder_virt(drm_enc);
  1421. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1422. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1423. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1424. if (phys && phys->ops.irq_control)
  1425. phys->ops.irq_control(phys, enable);
  1426. }
  1427. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1428. }
  1429. /* keep track of the userspace vblank during modeset */
  1430. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1431. u32 sw_event)
  1432. {
  1433. struct sde_encoder_virt *sde_enc;
  1434. bool enable;
  1435. int i;
  1436. if (!drm_enc) {
  1437. SDE_ERROR("invalid encoder\n");
  1438. return;
  1439. }
  1440. sde_enc = to_sde_encoder_virt(drm_enc);
  1441. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1442. sw_event, sde_enc->vblank_enabled);
  1443. /* nothing to do if vblank not enabled by userspace */
  1444. if (!sde_enc->vblank_enabled)
  1445. return;
  1446. /* disable vblank on pre_modeset */
  1447. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1448. enable = false;
  1449. /* enable vblank on post_modeset */
  1450. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1451. enable = true;
  1452. else
  1453. return;
  1454. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1455. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1456. if (phys && phys->ops.control_vblank_irq)
  1457. phys->ops.control_vblank_irq(phys, enable);
  1458. }
  1459. }
  1460. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1461. {
  1462. struct sde_encoder_virt *sde_enc;
  1463. if (!drm_enc)
  1464. return NULL;
  1465. sde_enc = to_sde_encoder_virt(drm_enc);
  1466. return sde_enc->rsc_client;
  1467. }
  1468. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1469. bool enable)
  1470. {
  1471. struct sde_kms *sde_kms;
  1472. struct sde_encoder_virt *sde_enc;
  1473. int rc;
  1474. sde_enc = to_sde_encoder_virt(drm_enc);
  1475. sde_kms = sde_encoder_get_kms(drm_enc);
  1476. if (!sde_kms)
  1477. return -EINVAL;
  1478. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1479. SDE_EVT32(DRMID(drm_enc), enable);
  1480. if (!sde_enc->cur_master) {
  1481. SDE_ERROR("encoder master not set\n");
  1482. return -EINVAL;
  1483. }
  1484. if (enable) {
  1485. /* enable SDE core clks */
  1486. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  1487. if (rc < 0) {
  1488. SDE_ERROR("failed to enable power resource %d\n", rc);
  1489. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1490. return rc;
  1491. }
  1492. sde_enc->elevated_ahb_vote = true;
  1493. /* enable DSI clks */
  1494. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1495. true);
  1496. if (rc) {
  1497. SDE_ERROR("failed to enable clk control %d\n", rc);
  1498. pm_runtime_put_sync(drm_enc->dev->dev);
  1499. return rc;
  1500. }
  1501. /* enable all the irq */
  1502. sde_encoder_irq_control(drm_enc, true);
  1503. _sde_encoder_pm_qos_add_request(drm_enc);
  1504. } else {
  1505. _sde_encoder_pm_qos_remove_request(drm_enc);
  1506. /* disable all the irq */
  1507. sde_encoder_irq_control(drm_enc, false);
  1508. /* disable DSI clks */
  1509. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1510. /* disable SDE core clks */
  1511. pm_runtime_put_sync(drm_enc->dev->dev);
  1512. }
  1513. return 0;
  1514. }
  1515. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1516. bool enable, u32 frame_count)
  1517. {
  1518. struct sde_encoder_virt *sde_enc;
  1519. int i;
  1520. if (!drm_enc) {
  1521. SDE_ERROR("invalid encoder\n");
  1522. return;
  1523. }
  1524. sde_enc = to_sde_encoder_virt(drm_enc);
  1525. if (!sde_enc->misr_reconfigure)
  1526. return;
  1527. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1528. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1529. if (!phys || !phys->ops.setup_misr)
  1530. continue;
  1531. phys->ops.setup_misr(phys, enable, frame_count);
  1532. }
  1533. sde_enc->misr_reconfigure = false;
  1534. }
  1535. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1536. unsigned int type, unsigned int code, int value)
  1537. {
  1538. struct drm_encoder *drm_enc = NULL;
  1539. struct sde_encoder_virt *sde_enc = NULL;
  1540. struct msm_drm_thread *disp_thread = NULL;
  1541. struct msm_drm_private *priv = NULL;
  1542. if (!handle || !handle->handler || !handle->handler->private) {
  1543. SDE_ERROR("invalid encoder for the input event\n");
  1544. return;
  1545. }
  1546. drm_enc = (struct drm_encoder *)handle->handler->private;
  1547. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1548. SDE_ERROR("invalid parameters\n");
  1549. return;
  1550. }
  1551. priv = drm_enc->dev->dev_private;
  1552. sde_enc = to_sde_encoder_virt(drm_enc);
  1553. if (!sde_enc->crtc || (sde_enc->crtc->index
  1554. >= ARRAY_SIZE(priv->disp_thread))) {
  1555. SDE_DEBUG_ENC(sde_enc,
  1556. "invalid cached CRTC: %d or crtc index: %d\n",
  1557. sde_enc->crtc == NULL,
  1558. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1559. return;
  1560. }
  1561. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1562. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1563. kthread_queue_work(&disp_thread->worker,
  1564. &sde_enc->input_event_work);
  1565. }
  1566. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1567. {
  1568. struct sde_encoder_virt *sde_enc;
  1569. if (!drm_enc) {
  1570. SDE_ERROR("invalid encoder\n");
  1571. return;
  1572. }
  1573. sde_enc = to_sde_encoder_virt(drm_enc);
  1574. /* return early if there is no state change */
  1575. if (sde_enc->idle_pc_enabled == enable)
  1576. return;
  1577. sde_enc->idle_pc_enabled = enable;
  1578. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1579. SDE_EVT32(sde_enc->idle_pc_enabled);
  1580. }
  1581. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1582. u32 sw_event)
  1583. {
  1584. struct drm_encoder *drm_enc = &sde_enc->base;
  1585. struct msm_drm_private *priv;
  1586. unsigned int lp, idle_pc_duration;
  1587. struct msm_drm_thread *disp_thread;
  1588. /* return early if called from esd thread */
  1589. if (sde_enc->delay_kickoff)
  1590. return;
  1591. /* set idle timeout based on master connector's lp value */
  1592. if (sde_enc->cur_master)
  1593. lp = sde_connector_get_lp(
  1594. sde_enc->cur_master->connector);
  1595. else
  1596. lp = SDE_MODE_DPMS_ON;
  1597. if ((lp == SDE_MODE_DPMS_LP1) || (lp == SDE_MODE_DPMS_LP2))
  1598. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1599. else
  1600. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1601. priv = drm_enc->dev->dev_private;
  1602. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1603. kthread_mod_delayed_work(
  1604. &disp_thread->worker,
  1605. &sde_enc->delayed_off_work,
  1606. msecs_to_jiffies(idle_pc_duration));
  1607. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1608. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1609. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1610. sw_event);
  1611. }
  1612. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1613. u32 sw_event)
  1614. {
  1615. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1616. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1617. sw_event);
  1618. }
  1619. void sde_encoder_cancel_delayed_work(struct drm_encoder *encoder)
  1620. {
  1621. struct sde_encoder_virt *sde_enc;
  1622. if (!encoder)
  1623. return;
  1624. sde_enc = to_sde_encoder_virt(encoder);
  1625. _sde_encoder_rc_cancel_delayed(sde_enc, 0);
  1626. }
  1627. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1628. u32 sw_event)
  1629. {
  1630. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1631. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1632. else
  1633. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1634. }
  1635. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1636. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1637. {
  1638. int ret = 0;
  1639. mutex_lock(&sde_enc->rc_lock);
  1640. /* return if the resource control is already in ON state */
  1641. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1642. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1643. sw_event);
  1644. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1645. SDE_EVTLOG_FUNC_CASE1);
  1646. goto end;
  1647. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1648. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1649. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1650. sw_event, sde_enc->rc_state);
  1651. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1652. SDE_EVTLOG_ERROR);
  1653. goto end;
  1654. }
  1655. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1656. sde_encoder_irq_control(drm_enc, true);
  1657. _sde_encoder_pm_qos_add_request(drm_enc);
  1658. } else {
  1659. /* enable all the clks and resources */
  1660. ret = _sde_encoder_resource_control_helper(drm_enc,
  1661. true);
  1662. if (ret) {
  1663. SDE_ERROR_ENC(sde_enc,
  1664. "sw_event:%d, rc in state %d\n",
  1665. sw_event, sde_enc->rc_state);
  1666. SDE_EVT32(DRMID(drm_enc), sw_event,
  1667. sde_enc->rc_state,
  1668. SDE_EVTLOG_ERROR);
  1669. goto end;
  1670. }
  1671. _sde_encoder_update_rsc_client(drm_enc, true);
  1672. }
  1673. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1674. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1675. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1676. end:
  1677. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1678. mutex_unlock(&sde_enc->rc_lock);
  1679. return ret;
  1680. }
  1681. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1682. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1683. {
  1684. /* cancel delayed off work, if any */
  1685. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1686. mutex_lock(&sde_enc->rc_lock);
  1687. if (is_vid_mode &&
  1688. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1689. sde_encoder_irq_control(drm_enc, true);
  1690. }
  1691. /* skip if is already OFF or IDLE, resources are off already */
  1692. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1693. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1694. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1695. sw_event, sde_enc->rc_state);
  1696. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1697. SDE_EVTLOG_FUNC_CASE3);
  1698. goto end;
  1699. }
  1700. /**
  1701. * IRQs are still enabled currently, which allows wait for
  1702. * VBLANK which RSC may require to correctly transition to OFF
  1703. */
  1704. _sde_encoder_update_rsc_client(drm_enc, false);
  1705. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1706. SDE_ENC_RC_STATE_PRE_OFF,
  1707. SDE_EVTLOG_FUNC_CASE3);
  1708. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1709. end:
  1710. mutex_unlock(&sde_enc->rc_lock);
  1711. return 0;
  1712. }
  1713. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1714. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1715. {
  1716. int ret = 0;
  1717. mutex_lock(&sde_enc->rc_lock);
  1718. /* return if the resource control is already in OFF state */
  1719. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1720. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1721. sw_event);
  1722. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1723. SDE_EVTLOG_FUNC_CASE4);
  1724. goto end;
  1725. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1726. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1727. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1728. sw_event, sde_enc->rc_state);
  1729. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1730. SDE_EVTLOG_ERROR);
  1731. ret = -EINVAL;
  1732. goto end;
  1733. }
  1734. /**
  1735. * expect to arrive here only if in either idle state or pre-off
  1736. * and in IDLE state the resources are already disabled
  1737. */
  1738. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1739. _sde_encoder_resource_control_helper(drm_enc, false);
  1740. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1741. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1742. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1743. end:
  1744. mutex_unlock(&sde_enc->rc_lock);
  1745. return ret;
  1746. }
  1747. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1748. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1749. {
  1750. int ret = 0;
  1751. mutex_lock(&sde_enc->rc_lock);
  1752. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1753. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1754. sw_event);
  1755. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1756. SDE_EVTLOG_FUNC_CASE5);
  1757. goto end;
  1758. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1759. /* enable all the clks and resources */
  1760. ret = _sde_encoder_resource_control_helper(drm_enc,
  1761. true);
  1762. if (ret) {
  1763. SDE_ERROR_ENC(sde_enc,
  1764. "sw_event:%d, rc in state %d\n",
  1765. sw_event, sde_enc->rc_state);
  1766. SDE_EVT32(DRMID(drm_enc), sw_event,
  1767. sde_enc->rc_state,
  1768. SDE_EVTLOG_ERROR);
  1769. goto end;
  1770. }
  1771. _sde_encoder_update_rsc_client(drm_enc, true);
  1772. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1773. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1774. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1775. }
  1776. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1777. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1778. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1779. _sde_encoder_pm_qos_remove_request(drm_enc);
  1780. end:
  1781. mutex_unlock(&sde_enc->rc_lock);
  1782. return ret;
  1783. }
  1784. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1785. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1786. {
  1787. int ret = 0;
  1788. mutex_lock(&sde_enc->rc_lock);
  1789. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1790. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1791. sw_event);
  1792. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1793. SDE_EVTLOG_FUNC_CASE5);
  1794. goto end;
  1795. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1796. SDE_ERROR_ENC(sde_enc,
  1797. "sw_event:%d, rc:%d !MODESET state\n",
  1798. sw_event, sde_enc->rc_state);
  1799. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1800. SDE_EVTLOG_ERROR);
  1801. ret = -EINVAL;
  1802. goto end;
  1803. }
  1804. /* toggle te bit to update vsync source for sim cmd mode panels */
  1805. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)
  1806. && sde_enc->disp_info.is_te_using_watchdog_timer) {
  1807. sde_encoder_control_te(drm_enc, false);
  1808. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  1809. sde_encoder_control_te(drm_enc, true);
  1810. }
  1811. _sde_encoder_update_rsc_client(drm_enc, true);
  1812. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1813. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1814. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1815. _sde_encoder_pm_qos_add_request(drm_enc);
  1816. end:
  1817. mutex_unlock(&sde_enc->rc_lock);
  1818. return ret;
  1819. }
  1820. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1821. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1822. {
  1823. struct msm_drm_private *priv;
  1824. struct sde_kms *sde_kms;
  1825. struct drm_crtc *crtc = drm_enc->crtc;
  1826. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1827. struct sde_connector *sde_conn;
  1828. int crtc_id = 0;
  1829. priv = drm_enc->dev->dev_private;
  1830. sde_kms = to_sde_kms(priv->kms);
  1831. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1832. mutex_lock(&sde_enc->rc_lock);
  1833. if (sde_conn->panel_dead) {
  1834. SDE_DEBUG_ENC(sde_enc, "skip idle. Panel in dead state\n");
  1835. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1836. goto end;
  1837. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1838. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1839. sw_event, sde_enc->rc_state);
  1840. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1841. goto end;
  1842. } else if (sde_crtc_frame_pending(sde_enc->crtc) ||
  1843. sde_crtc->kickoff_in_progress) {
  1844. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1845. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1846. sde_crtc_frame_pending(sde_enc->crtc), SDE_EVTLOG_ERROR);
  1847. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1848. goto end;
  1849. }
  1850. crtc_id = drm_crtc_index(crtc);
  1851. if (is_vid_mode) {
  1852. sde_encoder_irq_control(drm_enc, false);
  1853. _sde_encoder_pm_qos_remove_request(drm_enc);
  1854. } else {
  1855. if (priv->event_thread[crtc_id].thread)
  1856. kthread_flush_worker(&priv->event_thread[crtc_id].worker);
  1857. /* disable all the clks and resources */
  1858. _sde_encoder_update_rsc_client(drm_enc, false);
  1859. _sde_encoder_resource_control_helper(drm_enc, false);
  1860. if (!sde_kms->perf.bw_vote_mode)
  1861. memset(&sde_crtc->cur_perf, 0,
  1862. sizeof(struct sde_core_perf_params));
  1863. }
  1864. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1865. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1866. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1867. end:
  1868. mutex_unlock(&sde_enc->rc_lock);
  1869. return 0;
  1870. }
  1871. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1872. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1873. struct msm_drm_private *priv, bool is_vid_mode)
  1874. {
  1875. bool autorefresh_enabled = false;
  1876. struct msm_drm_thread *disp_thread;
  1877. int ret = 0;
  1878. if (!sde_enc->crtc ||
  1879. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1880. SDE_DEBUG_ENC(sde_enc,
  1881. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1882. sde_enc->crtc == NULL,
  1883. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1884. sw_event);
  1885. return -EINVAL;
  1886. }
  1887. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1888. mutex_lock(&sde_enc->rc_lock);
  1889. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1890. if (sde_enc->cur_master &&
  1891. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1892. autorefresh_enabled =
  1893. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1894. sde_enc->cur_master);
  1895. if (autorefresh_enabled) {
  1896. SDE_DEBUG_ENC(sde_enc,
  1897. "not handling early wakeup since auto refresh is enabled\n");
  1898. goto end;
  1899. }
  1900. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1901. kthread_mod_delayed_work(&disp_thread->worker,
  1902. &sde_enc->delayed_off_work,
  1903. msecs_to_jiffies(
  1904. IDLE_POWERCOLLAPSE_DURATION));
  1905. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1906. /* enable all the clks and resources */
  1907. ret = _sde_encoder_resource_control_helper(drm_enc,
  1908. true);
  1909. if (ret) {
  1910. SDE_ERROR_ENC(sde_enc,
  1911. "sw_event:%d, rc in state %d\n",
  1912. sw_event, sde_enc->rc_state);
  1913. SDE_EVT32(DRMID(drm_enc), sw_event,
  1914. sde_enc->rc_state,
  1915. SDE_EVTLOG_ERROR);
  1916. goto end;
  1917. }
  1918. _sde_encoder_update_rsc_client(drm_enc, true);
  1919. /*
  1920. * In some cases, commit comes with slight delay
  1921. * (> 80 ms)after early wake up, prevent clock switch
  1922. * off to avoid jank in next update. So, increase the
  1923. * command mode idle timeout sufficiently to prevent
  1924. * such case.
  1925. */
  1926. kthread_mod_delayed_work(&disp_thread->worker,
  1927. &sde_enc->delayed_off_work,
  1928. msecs_to_jiffies(
  1929. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1930. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1931. }
  1932. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1933. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1934. end:
  1935. mutex_unlock(&sde_enc->rc_lock);
  1936. return ret;
  1937. }
  1938. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1939. u32 sw_event)
  1940. {
  1941. struct sde_encoder_virt *sde_enc;
  1942. struct msm_drm_private *priv;
  1943. int ret = 0;
  1944. bool is_vid_mode = false;
  1945. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1946. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1947. sw_event);
  1948. return -EINVAL;
  1949. }
  1950. sde_enc = to_sde_encoder_virt(drm_enc);
  1951. priv = drm_enc->dev->dev_private;
  1952. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1953. is_vid_mode = true;
  1954. /*
  1955. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1956. * events and return early for other events (ie wb display).
  1957. */
  1958. if (!sde_enc->idle_pc_enabled &&
  1959. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1960. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1961. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1962. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1963. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1964. return 0;
  1965. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1966. sw_event, sde_enc->idle_pc_enabled);
  1967. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1968. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1969. switch (sw_event) {
  1970. case SDE_ENC_RC_EVENT_KICKOFF:
  1971. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1972. is_vid_mode);
  1973. break;
  1974. case SDE_ENC_RC_EVENT_PRE_STOP:
  1975. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1976. is_vid_mode);
  1977. break;
  1978. case SDE_ENC_RC_EVENT_STOP:
  1979. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1980. break;
  1981. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1982. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1983. break;
  1984. case SDE_ENC_RC_EVENT_POST_MODESET:
  1985. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1986. break;
  1987. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1988. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1989. is_vid_mode);
  1990. break;
  1991. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1992. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1993. priv, is_vid_mode);
  1994. break;
  1995. default:
  1996. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1997. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1998. break;
  1999. }
  2000. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2001. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  2002. return ret;
  2003. }
  2004. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  2005. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  2006. {
  2007. int i = 0;
  2008. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2009. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  2010. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  2011. if (poms_to_vid)
  2012. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  2013. else if (poms_to_cmd)
  2014. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  2015. _sde_encoder_update_rsc_client(drm_enc, true);
  2016. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  2017. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2018. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  2019. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  2020. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2021. SDE_EVTLOG_FUNC_CASE1);
  2022. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  2023. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2024. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  2025. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  2026. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2027. SDE_EVTLOG_FUNC_CASE2);
  2028. }
  2029. }
  2030. struct drm_connector *sde_encoder_get_connector(
  2031. struct drm_device *dev, struct drm_encoder *drm_enc)
  2032. {
  2033. struct drm_connector_list_iter conn_iter;
  2034. struct drm_connector *conn = NULL, *conn_search;
  2035. drm_connector_list_iter_begin(dev, &conn_iter);
  2036. drm_for_each_connector_iter(conn_search, &conn_iter) {
  2037. if (conn_search->encoder == drm_enc) {
  2038. conn = conn_search;
  2039. break;
  2040. }
  2041. }
  2042. drm_connector_list_iter_end(&conn_iter);
  2043. return conn;
  2044. }
  2045. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  2046. {
  2047. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2048. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2049. struct sde_rm_hw_iter pp_iter, qdss_iter;
  2050. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  2051. struct sde_rm_hw_request request_hw;
  2052. int i, j;
  2053. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  2054. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2055. sde_enc->hw_pp[i] = NULL;
  2056. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  2057. break;
  2058. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  2059. }
  2060. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2061. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2062. if (phys) {
  2063. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  2064. SDE_HW_BLK_QDSS);
  2065. for (j = 0; j < QDSS_MAX; j++) {
  2066. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  2067. phys->hw_qdss = to_sde_hw_qdss(qdss_iter.hw);
  2068. break;
  2069. }
  2070. }
  2071. }
  2072. }
  2073. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2074. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2075. sde_enc->hw_dsc[i] = NULL;
  2076. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2077. continue;
  2078. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  2079. }
  2080. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  2081. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2082. sde_enc->hw_vdc[i] = NULL;
  2083. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  2084. continue;
  2085. sde_enc->hw_vdc[i] = to_sde_hw_vdc(vdc_iter.hw);
  2086. }
  2087. /* Get PP for DSC configuration */
  2088. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2089. struct sde_hw_pingpong *pp = NULL;
  2090. unsigned long features = 0;
  2091. if (!sde_enc->hw_dsc[i])
  2092. continue;
  2093. request_hw.id = sde_enc->hw_dsc[i]->idx;
  2094. request_hw.type = SDE_HW_BLK_PINGPONG;
  2095. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2096. break;
  2097. pp = to_sde_hw_pingpong(request_hw.hw);
  2098. features = pp->ops.get_hw_caps(pp);
  2099. if (test_bit(SDE_PINGPONG_DSC, &features))
  2100. sde_enc->hw_dsc_pp[i] = pp;
  2101. else
  2102. sde_enc->hw_dsc_pp[i] = NULL;
  2103. }
  2104. }
  2105. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  2106. struct drm_display_mode *adj_mode, struct msm_display_mode *msm_mode, bool pre_modeset)
  2107. {
  2108. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2109. enum sde_intf_mode intf_mode;
  2110. struct drm_display_mode *old_adj_mode = NULL;
  2111. int ret;
  2112. bool is_cmd_mode = false, res_switch = false;
  2113. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2114. is_cmd_mode = true;
  2115. if (pre_modeset) {
  2116. if (sde_enc->cur_master)
  2117. old_adj_mode = &sde_enc->cur_master->cached_mode;
  2118. if (old_adj_mode && is_cmd_mode)
  2119. res_switch = !drm_mode_match(old_adj_mode, adj_mode,
  2120. DRM_MODE_MATCH_TIMINGS);
  2121. if ((res_switch && sde_enc->disp_info.is_te_using_watchdog_timer) ||
  2122. sde_encoder_is_cwb_disabling(drm_enc, drm_enc->crtc)) {
  2123. /*
  2124. * add tx wait for sim panel to avoid wd timer getting
  2125. * updated in middle of frame to avoid early vsync
  2126. */
  2127. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2128. if (ret && ret != -EWOULDBLOCK) {
  2129. SDE_ERROR_ENC(sde_enc, "wait for idle failed %d\n", ret);
  2130. SDE_EVT32(DRMID(drm_enc), ret, SDE_EVTLOG_ERROR);
  2131. return ret;
  2132. }
  2133. }
  2134. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2135. if (msm_is_mode_seamless_dms(msm_mode) ||
  2136. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2137. is_cmd_mode)) {
  2138. /* restore resource state before releasing them */
  2139. ret = sde_encoder_resource_control(drm_enc,
  2140. SDE_ENC_RC_EVENT_PRE_MODESET);
  2141. if (ret) {
  2142. SDE_ERROR_ENC(sde_enc,
  2143. "sde resource control failed: %d\n",
  2144. ret);
  2145. return ret;
  2146. }
  2147. /*
  2148. * Disable dce before switching the mode and after pre-
  2149. * modeset to guarantee previous kickoff has finished.
  2150. */
  2151. sde_encoder_dce_disable(sde_enc);
  2152. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2153. _sde_encoder_modeset_helper_locked(drm_enc,
  2154. SDE_ENC_RC_EVENT_PRE_MODESET);
  2155. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2156. msm_mode);
  2157. }
  2158. } else {
  2159. if (msm_is_mode_seamless_dms(msm_mode) ||
  2160. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2161. is_cmd_mode))
  2162. sde_encoder_resource_control(&sde_enc->base,
  2163. SDE_ENC_RC_EVENT_POST_MODESET);
  2164. else if (msm_is_mode_seamless_poms(msm_mode))
  2165. _sde_encoder_modeset_helper_locked(drm_enc,
  2166. SDE_ENC_RC_EVENT_POST_MODESET);
  2167. }
  2168. return 0;
  2169. }
  2170. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2171. struct drm_display_mode *mode,
  2172. struct drm_display_mode *adj_mode)
  2173. {
  2174. struct sde_encoder_virt *sde_enc;
  2175. struct sde_kms *sde_kms;
  2176. struct drm_connector *conn;
  2177. struct sde_connector_state *c_state;
  2178. struct msm_display_mode *msm_mode;
  2179. struct sde_crtc *sde_crtc;
  2180. int i = 0, ret;
  2181. int num_lm, num_intf, num_pp_per_intf;
  2182. if (!drm_enc) {
  2183. SDE_ERROR("invalid encoder\n");
  2184. return;
  2185. }
  2186. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2187. SDE_ERROR("power resource is not enabled\n");
  2188. return;
  2189. }
  2190. sde_kms = sde_encoder_get_kms(drm_enc);
  2191. if (!sde_kms)
  2192. return;
  2193. sde_enc = to_sde_encoder_virt(drm_enc);
  2194. SDE_DEBUG_ENC(sde_enc, "\n");
  2195. SDE_EVT32(DRMID(drm_enc));
  2196. /*
  2197. * cache the crtc in sde_enc on enable for duration of use case
  2198. * for correctly servicing asynchronous irq events and timers
  2199. */
  2200. if (!drm_enc->crtc) {
  2201. SDE_ERROR("invalid crtc\n");
  2202. return;
  2203. }
  2204. sde_enc->crtc = drm_enc->crtc;
  2205. sde_crtc = to_sde_crtc(drm_enc->crtc);
  2206. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2207. /* get and store the mode_info */
  2208. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2209. if (!conn) {
  2210. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2211. return;
  2212. } else if (!conn->state) {
  2213. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2214. return;
  2215. }
  2216. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2217. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2218. c_state = to_sde_connector_state(conn->state);
  2219. if (!c_state) {
  2220. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2221. return;
  2222. }
  2223. /* cancel delayed off work, if any */
  2224. kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work);
  2225. /* release resources before seamless mode change */
  2226. msm_mode = &c_state->msm_mode;
  2227. ret = sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, true);
  2228. if (ret)
  2229. return;
  2230. /* reserve dynamic resources now, indicating non test-only */
  2231. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state, conn->state, false);
  2232. if (ret) {
  2233. SDE_ERROR_ENC(sde_enc, "failed to reserve hw resources, %d\n", ret);
  2234. return;
  2235. }
  2236. /* assign the reserved HW blocks to this encoder */
  2237. _sde_encoder_virt_populate_hw_res(drm_enc);
  2238. /* determine left HW PP block to map to INTF */
  2239. num_lm = sde_enc->mode_info.topology.num_lm;
  2240. num_intf = sde_enc->mode_info.topology.num_intf;
  2241. num_pp_per_intf = num_lm / num_intf;
  2242. if (!num_pp_per_intf)
  2243. num_pp_per_intf = 1;
  2244. /* perform mode_set on phys_encs */
  2245. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2246. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2247. if (phys) {
  2248. if (!sde_enc->hw_pp[i * num_pp_per_intf]) {
  2249. SDE_ERROR_ENC(sde_enc, "invalid phys %d pp_per_intf %d",
  2250. i, num_pp_per_intf);
  2251. return;
  2252. }
  2253. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2254. phys->connector = conn;
  2255. if (phys->ops.mode_set)
  2256. phys->ops.mode_set(phys, mode, adj_mode,
  2257. &sde_crtc->reinit_crtc_mixers);
  2258. }
  2259. }
  2260. /* update resources after seamless mode change */
  2261. sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, false);
  2262. }
  2263. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2264. {
  2265. struct sde_encoder_virt *sde_enc;
  2266. struct sde_encoder_phys *phys;
  2267. int i;
  2268. if (!drm_enc) {
  2269. SDE_ERROR("invalid parameters\n");
  2270. return;
  2271. }
  2272. sde_enc = to_sde_encoder_virt(drm_enc);
  2273. if (!sde_enc) {
  2274. SDE_ERROR("invalid sde encoder\n");
  2275. return;
  2276. }
  2277. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2278. phys = sde_enc->phys_encs[i];
  2279. if (phys && phys->ops.control_te)
  2280. phys->ops.control_te(phys, enable);
  2281. }
  2282. }
  2283. static int _sde_encoder_input_connect(struct input_handler *handler,
  2284. struct input_dev *dev, const struct input_device_id *id)
  2285. {
  2286. struct input_handle *handle;
  2287. int rc = 0;
  2288. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2289. if (!handle)
  2290. return -ENOMEM;
  2291. handle->dev = dev;
  2292. handle->handler = handler;
  2293. handle->name = handler->name;
  2294. rc = input_register_handle(handle);
  2295. if (rc) {
  2296. pr_err("failed to register input handle\n");
  2297. goto error;
  2298. }
  2299. rc = input_open_device(handle);
  2300. if (rc) {
  2301. pr_err("failed to open input device\n");
  2302. goto error_unregister;
  2303. }
  2304. return 0;
  2305. error_unregister:
  2306. input_unregister_handle(handle);
  2307. error:
  2308. kfree(handle);
  2309. return rc;
  2310. }
  2311. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2312. {
  2313. input_close_device(handle);
  2314. input_unregister_handle(handle);
  2315. kfree(handle);
  2316. }
  2317. /**
  2318. * Structure for specifying event parameters on which to receive callbacks.
  2319. * This structure will trigger a callback in case of a touch event (specified by
  2320. * EV_ABS) where there is a change in X and Y coordinates,
  2321. */
  2322. static const struct input_device_id sde_input_ids[] = {
  2323. {
  2324. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2325. .evbit = { BIT_MASK(EV_ABS) },
  2326. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2327. BIT_MASK(ABS_MT_POSITION_X) |
  2328. BIT_MASK(ABS_MT_POSITION_Y) },
  2329. },
  2330. { },
  2331. };
  2332. static void _sde_encoder_input_handler_register(
  2333. struct drm_encoder *drm_enc)
  2334. {
  2335. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2336. int rc;
  2337. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2338. !sde_enc->input_event_enabled)
  2339. return;
  2340. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2341. sde_enc->input_handler->private = sde_enc;
  2342. /* register input handler if not already registered */
  2343. rc = input_register_handler(sde_enc->input_handler);
  2344. if (rc) {
  2345. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2346. rc);
  2347. kfree(sde_enc->input_handler);
  2348. }
  2349. }
  2350. }
  2351. static void _sde_encoder_input_handler_unregister(
  2352. struct drm_encoder *drm_enc)
  2353. {
  2354. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2355. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2356. !sde_enc->input_event_enabled)
  2357. return;
  2358. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2359. input_unregister_handler(sde_enc->input_handler);
  2360. sde_enc->input_handler->private = NULL;
  2361. }
  2362. }
  2363. static int _sde_encoder_input_handler(
  2364. struct sde_encoder_virt *sde_enc)
  2365. {
  2366. struct input_handler *input_handler = NULL;
  2367. int rc = 0;
  2368. if (sde_enc->input_handler) {
  2369. SDE_ERROR_ENC(sde_enc,
  2370. "input_handle is active. unexpected\n");
  2371. return -EINVAL;
  2372. }
  2373. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2374. if (!input_handler)
  2375. return -ENOMEM;
  2376. input_handler->event = sde_encoder_input_event_handler;
  2377. input_handler->connect = _sde_encoder_input_connect;
  2378. input_handler->disconnect = _sde_encoder_input_disconnect;
  2379. input_handler->name = "sde";
  2380. input_handler->id_table = sde_input_ids;
  2381. sde_enc->input_handler = input_handler;
  2382. return rc;
  2383. }
  2384. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2385. {
  2386. struct sde_encoder_virt *sde_enc = NULL;
  2387. struct sde_kms *sde_kms;
  2388. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2389. SDE_ERROR("invalid parameters\n");
  2390. return;
  2391. }
  2392. sde_kms = sde_encoder_get_kms(drm_enc);
  2393. if (!sde_kms)
  2394. return;
  2395. sde_enc = to_sde_encoder_virt(drm_enc);
  2396. if (!sde_enc || !sde_enc->cur_master) {
  2397. SDE_DEBUG("invalid sde encoder/master\n");
  2398. return;
  2399. }
  2400. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2401. sde_enc->cur_master->hw_mdptop &&
  2402. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2403. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2404. sde_enc->cur_master->hw_mdptop);
  2405. if (sde_enc->cur_master->hw_mdptop &&
  2406. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2407. !sde_in_trusted_vm(sde_kms))
  2408. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2409. sde_enc->cur_master->hw_mdptop,
  2410. sde_kms->catalog);
  2411. if (sde_enc->cur_master->hw_ctl &&
  2412. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2413. !sde_enc->cur_master->cont_splash_enabled)
  2414. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2415. sde_enc->cur_master->hw_ctl,
  2416. &sde_enc->cur_master->intf_cfg_v1);
  2417. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2418. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2419. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2420. _sde_encoder_control_fal10_veto(drm_enc, true);
  2421. }
  2422. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2423. {
  2424. struct sde_kms *sde_kms;
  2425. void *dither_cfg = NULL;
  2426. int ret = 0, i = 0;
  2427. size_t len = 0;
  2428. enum sde_rm_topology_name topology;
  2429. struct drm_encoder *drm_enc;
  2430. struct msm_display_dsc_info *dsc = NULL;
  2431. struct sde_encoder_virt *sde_enc;
  2432. struct sde_hw_pingpong *hw_pp;
  2433. u32 bpp, bpc;
  2434. int num_lm;
  2435. if (!phys || !phys->connector || !phys->hw_pp ||
  2436. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2437. return;
  2438. sde_kms = sde_encoder_get_kms(phys->parent);
  2439. if (!sde_kms)
  2440. return;
  2441. topology = sde_connector_get_topology_name(phys->connector);
  2442. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2443. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2444. (phys->split_role == ENC_ROLE_SLAVE)))
  2445. return;
  2446. drm_enc = phys->parent;
  2447. sde_enc = to_sde_encoder_virt(drm_enc);
  2448. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2449. bpc = dsc->config.bits_per_component;
  2450. bpp = dsc->config.bits_per_pixel;
  2451. /* disable dither for 10 bpp or 10bpc dsc config */
  2452. if (bpp == 10 || bpc == 10) {
  2453. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2454. return;
  2455. }
  2456. ret = sde_connector_get_dither_cfg(phys->connector,
  2457. phys->connector->state, &dither_cfg,
  2458. &len, sde_enc->idle_pc_restore);
  2459. /* skip reg writes when return values are invalid or no data */
  2460. if (ret && ret == -ENODATA)
  2461. return;
  2462. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2463. for (i = 0; i < num_lm; i++) {
  2464. hw_pp = sde_enc->hw_pp[i];
  2465. phys->hw_pp->ops.setup_dither(hw_pp,
  2466. dither_cfg, len);
  2467. }
  2468. }
  2469. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2470. {
  2471. struct sde_encoder_virt *sde_enc = NULL;
  2472. int i;
  2473. if (!drm_enc) {
  2474. SDE_ERROR("invalid encoder\n");
  2475. return;
  2476. }
  2477. sde_enc = to_sde_encoder_virt(drm_enc);
  2478. if (!sde_enc->cur_master) {
  2479. SDE_DEBUG("virt encoder has no master\n");
  2480. return;
  2481. }
  2482. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2483. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2484. sde_enc->idle_pc_restore = true;
  2485. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2486. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2487. if (!phys)
  2488. continue;
  2489. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2490. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2491. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2492. phys->ops.restore(phys);
  2493. _sde_encoder_setup_dither(phys);
  2494. }
  2495. if (sde_enc->cur_master->ops.restore)
  2496. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2497. _sde_encoder_virt_enable_helper(drm_enc);
  2498. sde_encoder_control_te(drm_enc, true);
  2499. /*
  2500. * During IPC misr ctl register is reset.
  2501. * Need to reconfigure misr after every IPC.
  2502. */
  2503. if (atomic_read(&sde_enc->misr_enable))
  2504. sde_enc->misr_reconfigure = true;
  2505. }
  2506. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2507. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2508. {
  2509. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2510. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2511. int i;
  2512. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2513. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2514. if (!phys)
  2515. continue;
  2516. phys->comp_type = comp_info->comp_type;
  2517. phys->comp_ratio = comp_info->comp_ratio;
  2518. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2519. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2520. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2521. phys->dsc_extra_pclk_cycle_cnt =
  2522. comp_info->dsc_info.pclk_per_line;
  2523. phys->dsc_extra_disp_width =
  2524. comp_info->dsc_info.extra_width;
  2525. phys->dce_bytes_per_line =
  2526. comp_info->dsc_info.bytes_per_pkt *
  2527. comp_info->dsc_info.pkt_per_line;
  2528. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2529. phys->dce_bytes_per_line =
  2530. comp_info->vdc_info.bytes_per_pkt *
  2531. comp_info->vdc_info.pkt_per_line;
  2532. }
  2533. if (phys != sde_enc->cur_master) {
  2534. /**
  2535. * on DMS request, the encoder will be enabled
  2536. * already. Invoke restore to reconfigure the
  2537. * new mode.
  2538. */
  2539. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2540. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2541. phys->ops.restore)
  2542. phys->ops.restore(phys);
  2543. else if (phys->ops.enable)
  2544. phys->ops.enable(phys);
  2545. }
  2546. if (atomic_read(&sde_enc->misr_enable) && phys->ops.setup_misr &&
  2547. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2548. phys->ops.setup_misr(phys, true,
  2549. sde_enc->misr_frame_count);
  2550. }
  2551. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2552. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2553. sde_enc->cur_master->ops.restore)
  2554. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2555. else if (sde_enc->cur_master->ops.enable)
  2556. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2557. }
  2558. static void sde_encoder_off_work(struct kthread_work *work)
  2559. {
  2560. struct sde_encoder_virt *sde_enc = container_of(work,
  2561. struct sde_encoder_virt, delayed_off_work.work);
  2562. struct drm_encoder *drm_enc;
  2563. if (!sde_enc) {
  2564. SDE_ERROR("invalid sde encoder\n");
  2565. return;
  2566. }
  2567. drm_enc = &sde_enc->base;
  2568. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2569. sde_encoder_idle_request(drm_enc);
  2570. SDE_ATRACE_END("sde_encoder_off_work");
  2571. }
  2572. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2573. {
  2574. struct sde_encoder_virt *sde_enc = NULL;
  2575. bool has_master_enc = false;
  2576. int i, ret = 0;
  2577. struct sde_connector_state *c_state;
  2578. struct drm_display_mode *cur_mode = NULL;
  2579. struct msm_display_mode *msm_mode;
  2580. if (!drm_enc || !drm_enc->crtc) {
  2581. SDE_ERROR("invalid encoder\n");
  2582. return;
  2583. }
  2584. sde_enc = to_sde_encoder_virt(drm_enc);
  2585. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2586. SDE_ERROR("power resource is not enabled\n");
  2587. return;
  2588. }
  2589. if (!sde_enc->crtc)
  2590. sde_enc->crtc = drm_enc->crtc;
  2591. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2592. SDE_DEBUG_ENC(sde_enc, "\n");
  2593. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2594. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2595. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2596. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2597. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2598. sde_enc->cur_master = phys;
  2599. has_master_enc = true;
  2600. break;
  2601. }
  2602. }
  2603. if (!has_master_enc) {
  2604. sde_enc->cur_master = NULL;
  2605. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2606. return;
  2607. }
  2608. _sde_encoder_input_handler_register(drm_enc);
  2609. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2610. if (!c_state) {
  2611. SDE_ERROR("invalid connector state\n");
  2612. return;
  2613. }
  2614. msm_mode = &c_state->msm_mode;
  2615. if ((drm_enc->crtc->state->connectors_changed &&
  2616. sde_encoder_in_clone_mode(drm_enc)) ||
  2617. !(msm_is_mode_seamless_vrr(msm_mode)
  2618. || msm_is_mode_seamless_dms(msm_mode)
  2619. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2620. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2621. sde_encoder_off_work);
  2622. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2623. if (ret) {
  2624. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2625. ret);
  2626. return;
  2627. }
  2628. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2629. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2630. /* turn off vsync_in to update tear check configuration */
  2631. sde_encoder_control_te(drm_enc, false);
  2632. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  2633. _sde_encoder_virt_enable_helper(drm_enc);
  2634. sde_encoder_control_te(drm_enc, true);
  2635. }
  2636. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2637. {
  2638. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2639. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2640. int i = 0;
  2641. _sde_encoder_control_fal10_veto(drm_enc, false);
  2642. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2643. if (sde_enc->phys_encs[i]) {
  2644. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2645. sde_enc->phys_encs[i]->connector = NULL;
  2646. sde_enc->phys_encs[i]->hw_ctl = NULL;
  2647. }
  2648. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2649. }
  2650. sde_enc->cur_master = NULL;
  2651. /*
  2652. * clear the cached crtc in sde_enc on use case finish, after all the
  2653. * outstanding events and timers have been completed
  2654. */
  2655. sde_enc->crtc = NULL;
  2656. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2657. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2658. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2659. }
  2660. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2661. {
  2662. struct sde_encoder_virt *sde_enc = NULL;
  2663. struct sde_connector *sde_conn;
  2664. struct sde_kms *sde_kms;
  2665. enum sde_intf_mode intf_mode;
  2666. int ret, i = 0;
  2667. if (!drm_enc) {
  2668. SDE_ERROR("invalid encoder\n");
  2669. return;
  2670. } else if (!drm_enc->dev) {
  2671. SDE_ERROR("invalid dev\n");
  2672. return;
  2673. } else if (!drm_enc->dev->dev_private) {
  2674. SDE_ERROR("invalid dev_private\n");
  2675. return;
  2676. }
  2677. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2678. SDE_ERROR("power resource is not enabled\n");
  2679. return;
  2680. }
  2681. sde_enc = to_sde_encoder_virt(drm_enc);
  2682. if (!sde_enc->cur_master) {
  2683. SDE_ERROR("Invalid cur_master\n");
  2684. return;
  2685. }
  2686. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  2687. SDE_DEBUG_ENC(sde_enc, "\n");
  2688. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2689. if (!sde_kms)
  2690. return;
  2691. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2692. SDE_EVT32(DRMID(drm_enc));
  2693. if (!sde_encoder_in_clone_mode(drm_enc)) {
  2694. /* disable autorefresh */
  2695. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2696. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2697. if (phys && phys->ops.disable_autorefresh)
  2698. phys->ops.disable_autorefresh(phys);
  2699. }
  2700. /* wait for idle */
  2701. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2702. }
  2703. _sde_encoder_input_handler_unregister(drm_enc);
  2704. flush_delayed_work(&sde_conn->status_work);
  2705. /*
  2706. * For primary command mode and video mode encoders, execute the
  2707. * resource control pre-stop operations before the physical encoders
  2708. * are disabled, to allow the rsc to transition its states properly.
  2709. *
  2710. * For other encoder types, rsc should not be enabled until after
  2711. * they have been fully disabled, so delay the pre-stop operations
  2712. * until after the physical disable calls have returned.
  2713. */
  2714. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2715. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2716. sde_encoder_resource_control(drm_enc,
  2717. SDE_ENC_RC_EVENT_PRE_STOP);
  2718. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2719. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2720. if (phys && phys->ops.disable)
  2721. phys->ops.disable(phys);
  2722. }
  2723. } else {
  2724. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2725. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2726. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2727. if (phys && phys->ops.disable)
  2728. phys->ops.disable(phys);
  2729. }
  2730. sde_encoder_resource_control(drm_enc,
  2731. SDE_ENC_RC_EVENT_PRE_STOP);
  2732. }
  2733. /*
  2734. * disable dce after the transfer is complete (for command mode)
  2735. * and after physical encoder is disabled, to make sure timing
  2736. * engine is already disabled (for video mode).
  2737. */
  2738. if (!sde_in_trusted_vm(sde_kms))
  2739. sde_encoder_dce_disable(sde_enc);
  2740. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2741. /* reset connector topology name property */
  2742. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  2743. sde_enc->crtc && sde_enc->crtc->state->active_changed) {
  2744. ret = sde_rm_update_topology(&sde_kms->rm,
  2745. sde_enc->cur_master->connector->state, NULL);
  2746. if (ret) {
  2747. SDE_ERROR_ENC(sde_enc, "RM failed to update topology, rc: %d\n", ret);
  2748. return;
  2749. }
  2750. }
  2751. if (!sde_encoder_in_clone_mode(drm_enc))
  2752. sde_encoder_virt_reset(drm_enc);
  2753. }
  2754. static void _trigger_encoder_hw_fences_override(struct sde_kms *sde_kms, struct sde_hw_ctl *ctl)
  2755. {
  2756. /* trigger hw-fences override signal */
  2757. if (sde_kms && sde_kms->catalog->hw_fence_rev && ctl->ops.hw_fence_trigger_sw_override)
  2758. ctl->ops.hw_fence_trigger_sw_override(ctl);
  2759. }
  2760. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2761. struct sde_encoder_phys_wb *wb_enc)
  2762. {
  2763. struct sde_encoder_virt *sde_enc;
  2764. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2765. struct sde_ctl_flush_cfg cfg;
  2766. struct sde_hw_dsc *hw_dsc = NULL;
  2767. int i;
  2768. ctl->ops.reset(ctl);
  2769. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2770. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2771. if (wb_enc) {
  2772. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2773. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2774. false, phys_enc->hw_pp->idx);
  2775. if (ctl->ops.update_bitmask)
  2776. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  2777. wb_enc->hw_wb->idx, true);
  2778. }
  2779. } else {
  2780. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2781. if (sde_enc->phys_encs[i] && phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2782. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2783. sde_enc->phys_encs[i]->hw_intf, false,
  2784. sde_enc->phys_encs[i]->hw_pp->idx);
  2785. if (ctl->ops.update_bitmask)
  2786. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  2787. sde_enc->phys_encs[i]->hw_intf->idx, true);
  2788. }
  2789. }
  2790. }
  2791. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2792. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2793. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  2794. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  2795. phys_enc->hw_pp->merge_3d->idx, true);
  2796. }
  2797. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2798. phys_enc->hw_pp) {
  2799. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2800. false, phys_enc->hw_pp->idx);
  2801. if (ctl->ops.update_bitmask)
  2802. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  2803. phys_enc->hw_cdm->idx, true);
  2804. }
  2805. if (phys_enc->hw_dnsc_blur && phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk &&
  2806. phys_enc->hw_pp) {
  2807. phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk(phys_enc->hw_dnsc_blur,
  2808. false, phys_enc->hw_pp->idx, phys_enc->in_clone_mode);
  2809. if (ctl->ops.update_dnsc_blur_bitmask)
  2810. ctl->ops.update_dnsc_blur_bitmask(ctl, phys_enc->hw_dnsc_blur->idx, true);
  2811. }
  2812. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2813. ctl->ops.reset_post_disable)
  2814. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  2815. phys_enc->hw_pp->merge_3d ?
  2816. phys_enc->hw_pp->merge_3d->idx : 0);
  2817. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2818. hw_dsc = sde_enc->hw_dsc[i];
  2819. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk) {
  2820. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false, PINGPONG_MAX);
  2821. if (ctl->ops.update_bitmask)
  2822. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_DSC, hw_dsc->idx, true);
  2823. }
  2824. }
  2825. _trigger_encoder_hw_fences_override(phys_enc->sde_kms, ctl);
  2826. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  2827. ctl->ops.get_pending_flush(ctl, &cfg);
  2828. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2829. ctl->ops.trigger_flush(ctl);
  2830. ctl->ops.trigger_start(ctl);
  2831. ctl->ops.clear_pending_flush(ctl);
  2832. }
  2833. void sde_encoder_helper_phys_reset(struct sde_encoder_phys *phys_enc)
  2834. {
  2835. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2836. struct sde_ctl_flush_cfg cfg;
  2837. ctl->ops.reset(ctl);
  2838. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2839. ctl->ops.get_pending_flush(ctl, &cfg);
  2840. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2841. ctl->ops.trigger_flush(ctl);
  2842. ctl->ops.trigger_start(ctl);
  2843. }
  2844. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2845. enum sde_intf_type type, u32 controller_id)
  2846. {
  2847. int i = 0;
  2848. for (i = 0; i < catalog->intf_count; i++) {
  2849. if (catalog->intf[i].type == type
  2850. && catalog->intf[i].controller_id == controller_id) {
  2851. return catalog->intf[i].id;
  2852. }
  2853. }
  2854. return INTF_MAX;
  2855. }
  2856. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2857. enum sde_intf_type type, u32 controller_id)
  2858. {
  2859. if (controller_id < catalog->wb_count)
  2860. return catalog->wb[controller_id].id;
  2861. return WB_MAX;
  2862. }
  2863. void sde_encoder_hw_fence_status(struct sde_kms *sde_kms,
  2864. struct drm_crtc *crtc, struct sde_hw_ctl *hw_ctl)
  2865. {
  2866. u64 start_timestamp, end_timestamp;
  2867. if (!sde_kms || !hw_ctl || !sde_kms->hw_mdp) {
  2868. SDE_ERROR("invalid inputs\n");
  2869. return;
  2870. }
  2871. if ((sde_kms->debugfs_hw_fence & SDE_INPUT_HW_FENCE_TIMESTAMP)
  2872. && sde_kms->hw_mdp->ops.hw_fence_input_status) {
  2873. sde_kms->hw_mdp->ops.hw_fence_input_status(sde_kms->hw_mdp,
  2874. &start_timestamp, &end_timestamp);
  2875. trace_sde_hw_fence_status(crtc->base.id, "input",
  2876. start_timestamp, end_timestamp);
  2877. }
  2878. if ((sde_kms->debugfs_hw_fence & SDE_OUTPUT_HW_FENCE_TIMESTAMP)
  2879. && hw_ctl->ops.hw_fence_output_status) {
  2880. hw_ctl->ops.hw_fence_output_status(hw_ctl,
  2881. &start_timestamp, &end_timestamp);
  2882. trace_sde_hw_fence_status(crtc->base.id, "output",
  2883. start_timestamp, end_timestamp);
  2884. }
  2885. }
  2886. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2887. struct drm_crtc *crtc)
  2888. {
  2889. struct sde_hw_uidle *uidle;
  2890. struct sde_uidle_cntr cntr;
  2891. struct sde_uidle_status status;
  2892. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2893. pr_err("invalid params %d %d\n",
  2894. !sde_kms, !crtc);
  2895. return;
  2896. }
  2897. /* check if perf counters are enabled and setup */
  2898. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2899. return;
  2900. uidle = sde_kms->hw_uidle;
  2901. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2902. && uidle->ops.uidle_get_status) {
  2903. uidle->ops.uidle_get_status(uidle, &status);
  2904. trace_sde_perf_uidle_status(
  2905. crtc->base.id,
  2906. status.uidle_danger_status_0,
  2907. status.uidle_danger_status_1,
  2908. status.uidle_safe_status_0,
  2909. status.uidle_safe_status_1,
  2910. status.uidle_idle_status_0,
  2911. status.uidle_idle_status_1,
  2912. status.uidle_fal_status_0,
  2913. status.uidle_fal_status_1,
  2914. status.uidle_status,
  2915. status.uidle_en_fal10);
  2916. }
  2917. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2918. && uidle->ops.uidle_get_cntr) {
  2919. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2920. trace_sde_perf_uidle_cntr(
  2921. crtc->base.id,
  2922. cntr.fal1_gate_cntr,
  2923. cntr.fal10_gate_cntr,
  2924. cntr.fal_wait_gate_cntr,
  2925. cntr.fal1_num_transitions_cntr,
  2926. cntr.fal10_num_transitions_cntr,
  2927. cntr.min_gate_cntr,
  2928. cntr.max_gate_cntr);
  2929. }
  2930. }
  2931. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2932. struct sde_encoder_phys *phy_enc)
  2933. {
  2934. struct sde_encoder_virt *sde_enc = NULL;
  2935. unsigned long lock_flags;
  2936. ktime_t ts = 0;
  2937. if (!drm_enc || !phy_enc || !phy_enc->sde_kms)
  2938. return;
  2939. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2940. sde_enc = to_sde_encoder_virt(drm_enc);
  2941. /*
  2942. * calculate accurate vsync timestamp when available
  2943. * set current time otherwise
  2944. */
  2945. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, phy_enc->sde_kms->catalog->features))
  2946. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2947. if (!ts)
  2948. ts = ktime_get();
  2949. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2950. phy_enc->last_vsync_timestamp = ts;
  2951. atomic_inc(&phy_enc->vsync_cnt);
  2952. if (sde_enc->crtc_vblank_cb)
  2953. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  2954. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2955. if (phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2956. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2957. if (phy_enc->sde_kms->debugfs_hw_fence)
  2958. sde_encoder_hw_fence_status(phy_enc->sde_kms, sde_enc->crtc, phy_enc->hw_ctl);
  2959. SDE_EVT32(DRMID(drm_enc), ktime_to_us(ts), atomic_read(&phy_enc->vsync_cnt));
  2960. SDE_ATRACE_END("encoder_vblank_callback");
  2961. }
  2962. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2963. struct sde_encoder_phys *phy_enc)
  2964. {
  2965. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2966. if (!phy_enc)
  2967. return;
  2968. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2969. atomic_inc(&phy_enc->underrun_cnt);
  2970. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2971. if (sde_enc->cur_master &&
  2972. sde_enc->cur_master->ops.get_underrun_line_count)
  2973. sde_enc->cur_master->ops.get_underrun_line_count(
  2974. sde_enc->cur_master);
  2975. trace_sde_encoder_underrun(DRMID(drm_enc),
  2976. atomic_read(&phy_enc->underrun_cnt));
  2977. if (phy_enc->sde_kms &&
  2978. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2979. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2980. SDE_DBG_CTRL("stop_ftrace");
  2981. SDE_DBG_CTRL("panic_underrun");
  2982. SDE_ATRACE_END("encoder_underrun_callback");
  2983. }
  2984. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2985. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  2986. {
  2987. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2988. unsigned long lock_flags;
  2989. bool enable;
  2990. int i;
  2991. enable = vbl_cb ? true : false;
  2992. if (!drm_enc) {
  2993. SDE_ERROR("invalid encoder\n");
  2994. return;
  2995. }
  2996. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  2997. SDE_EVT32(DRMID(drm_enc), enable);
  2998. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2999. sde_enc->crtc_vblank_cb = vbl_cb;
  3000. sde_enc->crtc_vblank_cb_data = vbl_data;
  3001. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3002. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3003. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3004. if (phys && phys->ops.control_vblank_irq)
  3005. phys->ops.control_vblank_irq(phys, enable);
  3006. }
  3007. sde_enc->vblank_enabled = enable;
  3008. }
  3009. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  3010. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  3011. struct drm_crtc *crtc)
  3012. {
  3013. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3014. unsigned long lock_flags;
  3015. bool enable;
  3016. enable = frame_event_cb ? true : false;
  3017. if (!drm_enc) {
  3018. SDE_ERROR("invalid encoder\n");
  3019. return;
  3020. }
  3021. SDE_DEBUG_ENC(sde_enc, "\n");
  3022. SDE_EVT32(DRMID(drm_enc), enable, 0);
  3023. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3024. sde_enc->crtc_frame_event_cb = frame_event_cb;
  3025. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  3026. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3027. }
  3028. static void sde_encoder_frame_done_callback(
  3029. struct drm_encoder *drm_enc,
  3030. struct sde_encoder_phys *ready_phys, u32 event)
  3031. {
  3032. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3033. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3034. unsigned int i;
  3035. bool trigger = true;
  3036. bool is_cmd_mode = false;
  3037. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3038. ktime_t ts = 0;
  3039. if (!sde_kms || !sde_enc->cur_master) {
  3040. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  3041. sde_kms, sde_enc->cur_master);
  3042. return;
  3043. }
  3044. sde_enc->crtc_frame_event_cb_data.connector =
  3045. sde_enc->cur_master->connector;
  3046. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  3047. is_cmd_mode = true;
  3048. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  3049. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, sde_kms->catalog->features) &&
  3050. (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  3051. (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  3052. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  3053. /*
  3054. * get current ktime for other events and when precise timestamp is not
  3055. * available for retire-fence
  3056. */
  3057. if (!ts)
  3058. ts = ktime_get();
  3059. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  3060. | SDE_ENCODER_FRAME_EVENT_ERROR
  3061. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode
  3062. && !sde_encoder_check_ctl_done_support(drm_enc)) {
  3063. if (ready_phys->connector)
  3064. topology = sde_connector_get_topology_name(
  3065. ready_phys->connector);
  3066. /* One of the physical encoders has become idle */
  3067. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3068. if (sde_enc->phys_encs[i] == ready_phys) {
  3069. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  3070. atomic_read(&sde_enc->frame_done_cnt[i]));
  3071. if (!atomic_add_unless(
  3072. &sde_enc->frame_done_cnt[i], 1, 2)) {
  3073. SDE_EVT32(DRMID(drm_enc), event,
  3074. ready_phys->intf_idx,
  3075. SDE_EVTLOG_ERROR);
  3076. SDE_ERROR_ENC(sde_enc,
  3077. "intf idx:%d, event:%d\n",
  3078. ready_phys->intf_idx, event);
  3079. return;
  3080. }
  3081. }
  3082. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  3083. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  3084. trigger = false;
  3085. }
  3086. if (trigger) {
  3087. if (sde_enc->crtc_frame_event_cb)
  3088. sde_enc->crtc_frame_event_cb(
  3089. &sde_enc->crtc_frame_event_cb_data, event, ts);
  3090. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3091. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  3092. -1, 0);
  3093. }
  3094. } else if (sde_enc->crtc_frame_event_cb) {
  3095. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  3096. }
  3097. }
  3098. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  3099. {
  3100. struct sde_encoder_virt *sde_enc;
  3101. if (!drm_enc) {
  3102. SDE_ERROR("invalid drm encoder\n");
  3103. return -EINVAL;
  3104. }
  3105. sde_enc = to_sde_encoder_virt(drm_enc);
  3106. sde_encoder_resource_control(&sde_enc->base,
  3107. SDE_ENC_RC_EVENT_ENTER_IDLE);
  3108. return 0;
  3109. }
  3110. /**
  3111. * _sde_encoder_update_retire_txq - update tx queue for a retire hw fence
  3112. * phys: Pointer to physical encoder structure
  3113. *
  3114. */
  3115. static inline void _sde_encoder_update_retire_txq(struct sde_encoder_phys *phys,
  3116. struct sde_kms *sde_kms)
  3117. {
  3118. struct sde_connector *c_conn;
  3119. int line_count;
  3120. c_conn = to_sde_connector(phys->connector);
  3121. if (!c_conn) {
  3122. SDE_ERROR("invalid connector");
  3123. return;
  3124. }
  3125. line_count = sde_connector_get_property(phys->connector->state,
  3126. CONNECTOR_PROP_EARLY_FENCE_LINE);
  3127. if (c_conn->hwfence_wb_retire_fences_enable)
  3128. sde_fence_update_hw_fences_txq(c_conn->retire_fence, false, line_count,
  3129. sde_kms->debugfs_hw_fence);
  3130. }
  3131. /**
  3132. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  3133. * drm_enc: Pointer to drm encoder structure
  3134. * phys: Pointer to physical encoder structure
  3135. * extra_flush: Additional bit mask to include in flush trigger
  3136. * config_changed: if true new config is applied, avoid increment of retire
  3137. * count if false
  3138. */
  3139. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  3140. struct sde_encoder_phys *phys,
  3141. struct sde_ctl_flush_cfg *extra_flush,
  3142. bool config_changed)
  3143. {
  3144. struct sde_hw_ctl *ctl;
  3145. unsigned long lock_flags;
  3146. struct sde_encoder_virt *sde_enc;
  3147. int pend_ret_fence_cnt;
  3148. struct sde_connector *c_conn;
  3149. if (!drm_enc || !phys) {
  3150. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  3151. !drm_enc, !phys);
  3152. return;
  3153. }
  3154. sde_enc = to_sde_encoder_virt(drm_enc);
  3155. c_conn = to_sde_connector(phys->connector);
  3156. if (!phys->hw_pp) {
  3157. SDE_ERROR("invalid pingpong hw\n");
  3158. return;
  3159. }
  3160. ctl = phys->hw_ctl;
  3161. if (!ctl || !phys->ops.trigger_flush) {
  3162. SDE_ERROR("missing ctl/trigger cb\n");
  3163. return;
  3164. }
  3165. if (phys->split_role == ENC_ROLE_SKIP) {
  3166. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3167. "skip flush pp%d ctl%d\n",
  3168. phys->hw_pp->idx - PINGPONG_0,
  3169. ctl->idx - CTL_0);
  3170. return;
  3171. }
  3172. /* update pending counts and trigger kickoff ctl flush atomically */
  3173. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3174. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed) {
  3175. atomic_inc(&phys->pending_retire_fence_cnt);
  3176. atomic_inc(&phys->pending_ctl_start_cnt);
  3177. }
  3178. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3179. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3180. ctl->ops.update_bitmask) {
  3181. /* perform peripheral flush on every frame update for dp dsc */
  3182. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3183. phys->comp_ratio && c_conn->ops.update_pps) {
  3184. c_conn->ops.update_pps(phys->connector, NULL,
  3185. c_conn->display);
  3186. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3187. phys->hw_intf->idx, 1);
  3188. }
  3189. if (sde_enc->dynamic_hdr_updated)
  3190. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3191. phys->hw_intf->idx, 1);
  3192. }
  3193. if ((extra_flush && extra_flush->pending_flush_mask)
  3194. && ctl->ops.update_pending_flush)
  3195. ctl->ops.update_pending_flush(ctl, extra_flush);
  3196. phys->ops.trigger_flush(phys);
  3197. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3198. if (ctl->ops.get_pending_flush) {
  3199. struct sde_ctl_flush_cfg pending_flush = {0,};
  3200. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3201. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3202. ctl->idx - CTL_0,
  3203. pending_flush.pending_flush_mask,
  3204. pend_ret_fence_cnt);
  3205. } else {
  3206. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3207. ctl->idx - CTL_0,
  3208. pend_ret_fence_cnt);
  3209. }
  3210. }
  3211. /**
  3212. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3213. * phys: Pointer to physical encoder structure
  3214. */
  3215. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3216. {
  3217. struct sde_hw_ctl *ctl;
  3218. struct sde_encoder_virt *sde_enc;
  3219. if (!phys) {
  3220. SDE_ERROR("invalid argument(s)\n");
  3221. return;
  3222. }
  3223. if (!phys->hw_pp) {
  3224. SDE_ERROR("invalid pingpong hw\n");
  3225. return;
  3226. }
  3227. if (!phys->parent) {
  3228. SDE_ERROR("invalid parent\n");
  3229. return;
  3230. }
  3231. /* avoid ctrl start for encoder in clone mode */
  3232. if (phys->in_clone_mode)
  3233. return;
  3234. ctl = phys->hw_ctl;
  3235. sde_enc = to_sde_encoder_virt(phys->parent);
  3236. if (phys->split_role == ENC_ROLE_SKIP) {
  3237. SDE_DEBUG_ENC(sde_enc,
  3238. "skip start pp%d ctl%d\n",
  3239. phys->hw_pp->idx - PINGPONG_0,
  3240. ctl->idx - CTL_0);
  3241. return;
  3242. }
  3243. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3244. phys->ops.trigger_start(phys);
  3245. }
  3246. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3247. {
  3248. struct sde_hw_ctl *ctl;
  3249. if (!phys_enc) {
  3250. SDE_ERROR("invalid encoder\n");
  3251. return;
  3252. }
  3253. ctl = phys_enc->hw_ctl;
  3254. if (ctl && ctl->ops.trigger_flush)
  3255. ctl->ops.trigger_flush(ctl);
  3256. }
  3257. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3258. {
  3259. struct sde_hw_ctl *ctl;
  3260. if (!phys_enc) {
  3261. SDE_ERROR("invalid encoder\n");
  3262. return;
  3263. }
  3264. ctl = phys_enc->hw_ctl;
  3265. if (ctl && ctl->ops.trigger_start) {
  3266. ctl->ops.trigger_start(ctl);
  3267. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3268. }
  3269. }
  3270. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3271. {
  3272. struct sde_encoder_virt *sde_enc;
  3273. struct sde_connector *sde_con;
  3274. void *sde_con_disp;
  3275. struct sde_hw_ctl *ctl;
  3276. int rc;
  3277. if (!phys_enc) {
  3278. SDE_ERROR("invalid encoder\n");
  3279. return;
  3280. }
  3281. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3282. ctl = phys_enc->hw_ctl;
  3283. if (!ctl || !ctl->ops.reset)
  3284. return;
  3285. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3286. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3287. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3288. phys_enc->connector) {
  3289. sde_con = to_sde_connector(phys_enc->connector);
  3290. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3291. if (sde_con->ops.soft_reset) {
  3292. rc = sde_con->ops.soft_reset(sde_con_disp);
  3293. if (rc) {
  3294. SDE_ERROR_ENC(sde_enc,
  3295. "connector soft reset failure\n");
  3296. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3297. }
  3298. }
  3299. }
  3300. phys_enc->enable_state = SDE_ENC_ENABLED;
  3301. }
  3302. void sde_encoder_helper_update_out_fence_txq(struct sde_encoder_virt *sde_enc, bool is_vid)
  3303. {
  3304. struct sde_crtc *sde_crtc;
  3305. struct sde_kms *sde_kms = NULL;
  3306. if (!sde_enc || !sde_enc->crtc) {
  3307. SDE_ERROR("invalid encoder %d\n", !sde_enc);
  3308. return;
  3309. }
  3310. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3311. if (!sde_kms) {
  3312. SDE_ERROR("invalid kms\n");
  3313. return;
  3314. }
  3315. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3316. SDE_EVT32(DRMID(sde_enc->crtc), is_vid);
  3317. sde_fence_update_hw_fences_txq(sde_crtc->output_fence, is_vid, 0, sde_kms ?
  3318. sde_kms->debugfs_hw_fence : 0);
  3319. }
  3320. /**
  3321. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3322. * Iterate through the physical encoders and perform consolidated flush
  3323. * and/or control start triggering as needed. This is done in the virtual
  3324. * encoder rather than the individual physical ones in order to handle
  3325. * use cases that require visibility into multiple physical encoders at
  3326. * a time.
  3327. * sde_enc: Pointer to virtual encoder structure
  3328. * config_changed: if true new config is applied. Avoid regdma_flush and
  3329. * incrementing the retire count if false.
  3330. */
  3331. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3332. bool config_changed)
  3333. {
  3334. struct sde_hw_ctl *ctl;
  3335. uint32_t i;
  3336. struct sde_ctl_flush_cfg pending_flush = {0,};
  3337. u32 pending_kickoff_cnt;
  3338. struct msm_drm_private *priv = NULL;
  3339. struct sde_kms *sde_kms = NULL;
  3340. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3341. bool is_regdma_blocking = false, is_vid_mode = false;
  3342. struct sde_crtc *sde_crtc;
  3343. if (!sde_enc) {
  3344. SDE_ERROR("invalid encoder\n");
  3345. return;
  3346. }
  3347. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3348. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3349. is_vid_mode = true;
  3350. is_regdma_blocking = (is_vid_mode ||
  3351. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3352. /* don't perform flush/start operations for slave encoders */
  3353. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3354. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3355. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3356. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3357. continue;
  3358. ctl = phys->hw_ctl;
  3359. if (!ctl)
  3360. continue;
  3361. if (phys->connector)
  3362. topology = sde_connector_get_topology_name(
  3363. phys->connector);
  3364. if (!phys->ops.needs_single_flush ||
  3365. !phys->ops.needs_single_flush(phys)) {
  3366. if (config_changed && ctl->ops.reg_dma_flush)
  3367. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3368. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3369. config_changed);
  3370. } else if (ctl->ops.get_pending_flush) {
  3371. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3372. }
  3373. }
  3374. /* for split flush, combine pending flush masks and send to master */
  3375. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3376. ctl = sde_enc->cur_master->hw_ctl;
  3377. if (config_changed && ctl->ops.reg_dma_flush)
  3378. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3379. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3380. &pending_flush,
  3381. config_changed);
  3382. }
  3383. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3384. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3385. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3386. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3387. continue;
  3388. if (!phys->ops.needs_single_flush ||
  3389. !phys->ops.needs_single_flush(phys)) {
  3390. pending_kickoff_cnt =
  3391. sde_encoder_phys_inc_pending(phys);
  3392. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3393. } else {
  3394. pending_kickoff_cnt =
  3395. sde_encoder_phys_inc_pending(phys);
  3396. SDE_EVT32(pending_kickoff_cnt,
  3397. pending_flush.pending_flush_mask, SDE_EVTLOG_FUNC_CASE2);
  3398. }
  3399. }
  3400. if (atomic_read(&sde_enc->misr_enable))
  3401. sde_encoder_misr_configure(&sde_enc->base, true,
  3402. sde_enc->misr_frame_count);
  3403. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3404. if (crtc_misr_info.misr_enable && sde_crtc &&
  3405. sde_crtc->misr_reconfigure) {
  3406. sde_crtc_misr_setup(sde_enc->crtc, true,
  3407. crtc_misr_info.misr_frame_count);
  3408. sde_crtc->misr_reconfigure = false;
  3409. }
  3410. _sde_encoder_trigger_start(sde_enc->cur_master);
  3411. if (sde_enc->elevated_ahb_vote) {
  3412. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3413. priv = sde_enc->base.dev->dev_private;
  3414. if (sde_kms != NULL) {
  3415. sde_power_scale_reg_bus(&priv->phandle,
  3416. VOTE_INDEX_LOW,
  3417. false);
  3418. }
  3419. sde_enc->elevated_ahb_vote = false;
  3420. }
  3421. }
  3422. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3423. struct drm_encoder *drm_enc,
  3424. unsigned long *affected_displays,
  3425. int num_active_phys)
  3426. {
  3427. struct sde_encoder_virt *sde_enc;
  3428. struct sde_encoder_phys *master;
  3429. enum sde_rm_topology_name topology;
  3430. bool is_right_only;
  3431. if (!drm_enc || !affected_displays)
  3432. return;
  3433. sde_enc = to_sde_encoder_virt(drm_enc);
  3434. master = sde_enc->cur_master;
  3435. if (!master || !master->connector)
  3436. return;
  3437. topology = sde_connector_get_topology_name(master->connector);
  3438. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3439. return;
  3440. /*
  3441. * For pingpong split, the slave pingpong won't generate IRQs. For
  3442. * right-only updates, we can't swap pingpongs, or simply swap the
  3443. * master/slave assignment, we actually have to swap the interfaces
  3444. * so that the master physical encoder will use a pingpong/interface
  3445. * that generates irqs on which to wait.
  3446. */
  3447. is_right_only = !test_bit(0, affected_displays) &&
  3448. test_bit(1, affected_displays);
  3449. if (is_right_only && !sde_enc->intfs_swapped) {
  3450. /* right-only update swap interfaces */
  3451. swap(sde_enc->phys_encs[0]->intf_idx,
  3452. sde_enc->phys_encs[1]->intf_idx);
  3453. sde_enc->intfs_swapped = true;
  3454. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3455. /* left-only or full update, swap back */
  3456. swap(sde_enc->phys_encs[0]->intf_idx,
  3457. sde_enc->phys_encs[1]->intf_idx);
  3458. sde_enc->intfs_swapped = false;
  3459. }
  3460. SDE_DEBUG_ENC(sde_enc,
  3461. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3462. is_right_only, sde_enc->intfs_swapped,
  3463. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3464. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3465. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3466. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3467. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3468. *affected_displays);
  3469. /* ppsplit always uses master since ppslave invalid for irqs*/
  3470. if (num_active_phys == 1)
  3471. *affected_displays = BIT(0);
  3472. }
  3473. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3474. struct sde_encoder_kickoff_params *params)
  3475. {
  3476. struct sde_encoder_virt *sde_enc;
  3477. struct sde_encoder_phys *phys;
  3478. int i, num_active_phys;
  3479. bool master_assigned = false;
  3480. if (!drm_enc || !params)
  3481. return;
  3482. sde_enc = to_sde_encoder_virt(drm_enc);
  3483. if (sde_enc->num_phys_encs <= 1)
  3484. return;
  3485. /* count bits set */
  3486. num_active_phys = hweight_long(params->affected_displays);
  3487. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3488. params->affected_displays, num_active_phys);
  3489. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3490. num_active_phys);
  3491. /* for left/right only update, ppsplit master switches interface */
  3492. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3493. &params->affected_displays, num_active_phys);
  3494. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3495. enum sde_enc_split_role prv_role, new_role;
  3496. bool active = false;
  3497. phys = sde_enc->phys_encs[i];
  3498. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3499. continue;
  3500. active = test_bit(i, &params->affected_displays);
  3501. prv_role = phys->split_role;
  3502. if (active && num_active_phys == 1)
  3503. new_role = ENC_ROLE_SOLO;
  3504. else if (active && !master_assigned)
  3505. new_role = ENC_ROLE_MASTER;
  3506. else if (active)
  3507. new_role = ENC_ROLE_SLAVE;
  3508. else
  3509. new_role = ENC_ROLE_SKIP;
  3510. phys->ops.update_split_role(phys, new_role);
  3511. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3512. sde_enc->cur_master = phys;
  3513. master_assigned = true;
  3514. }
  3515. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3516. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3517. phys->split_role, active);
  3518. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3519. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3520. phys->split_role, active, num_active_phys);
  3521. }
  3522. }
  3523. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3524. {
  3525. struct sde_encoder_virt *sde_enc;
  3526. struct msm_display_info *disp_info;
  3527. if (!drm_enc) {
  3528. SDE_ERROR("invalid encoder\n");
  3529. return false;
  3530. }
  3531. sde_enc = to_sde_encoder_virt(drm_enc);
  3532. disp_info = &sde_enc->disp_info;
  3533. return (disp_info->curr_panel_mode == mode);
  3534. }
  3535. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3536. {
  3537. struct sde_encoder_virt *sde_enc;
  3538. struct sde_encoder_phys *phys;
  3539. unsigned int i;
  3540. struct sde_hw_ctl *ctl;
  3541. if (!drm_enc) {
  3542. SDE_ERROR("invalid encoder\n");
  3543. return;
  3544. }
  3545. sde_enc = to_sde_encoder_virt(drm_enc);
  3546. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3547. phys = sde_enc->phys_encs[i];
  3548. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3549. sde_encoder_check_curr_mode(drm_enc,
  3550. MSM_DISPLAY_CMD_MODE)) {
  3551. ctl = phys->hw_ctl;
  3552. if (ctl->ops.trigger_pending)
  3553. /* update only for command mode primary ctl */
  3554. ctl->ops.trigger_pending(ctl);
  3555. }
  3556. }
  3557. sde_enc->idle_pc_restore = false;
  3558. }
  3559. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3560. {
  3561. struct sde_encoder_virt *sde_enc = container_of(work,
  3562. struct sde_encoder_virt, esd_trigger_work);
  3563. if (!sde_enc) {
  3564. SDE_ERROR("invalid sde encoder\n");
  3565. return;
  3566. }
  3567. sde_encoder_resource_control(&sde_enc->base,
  3568. SDE_ENC_RC_EVENT_KICKOFF);
  3569. }
  3570. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3571. {
  3572. struct sde_encoder_virt *sde_enc = container_of(work,
  3573. struct sde_encoder_virt, input_event_work);
  3574. if (!sde_enc) {
  3575. SDE_ERROR("invalid sde encoder\n");
  3576. return;
  3577. }
  3578. sde_encoder_resource_control(&sde_enc->base,
  3579. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3580. }
  3581. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3582. {
  3583. struct sde_encoder_virt *sde_enc = container_of(work,
  3584. struct sde_encoder_virt, early_wakeup_work);
  3585. struct sde_kms *sde_kms = to_sde_kms(ddev_to_msm_kms(sde_enc->base.dev));
  3586. if (!sde_kms)
  3587. return;
  3588. sde_vm_lock(sde_kms);
  3589. if (!sde_vm_owns_hw(sde_kms)) {
  3590. sde_vm_unlock(sde_kms);
  3591. SDE_DEBUG("skip early wakeup for ENC-%d, HW is owned by other VM\n",
  3592. DRMID(&sde_enc->base));
  3593. return;
  3594. }
  3595. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3596. sde_encoder_resource_control(&sde_enc->base,
  3597. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3598. SDE_ATRACE_END("encoder_early_wakeup");
  3599. sde_vm_unlock(sde_kms);
  3600. }
  3601. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3602. {
  3603. struct sde_encoder_virt *sde_enc = NULL;
  3604. struct msm_drm_thread *disp_thread = NULL;
  3605. struct msm_drm_private *priv = NULL;
  3606. priv = drm_enc->dev->dev_private;
  3607. sde_enc = to_sde_encoder_virt(drm_enc);
  3608. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3609. SDE_DEBUG_ENC(sde_enc,
  3610. "should only early wake up command mode display\n");
  3611. return;
  3612. }
  3613. if (!sde_enc->crtc || (sde_enc->crtc->index
  3614. >= ARRAY_SIZE(priv->event_thread))) {
  3615. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3616. sde_enc->crtc == NULL,
  3617. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3618. return;
  3619. }
  3620. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3621. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3622. kthread_queue_work(&disp_thread->worker,
  3623. &sde_enc->early_wakeup_work);
  3624. SDE_ATRACE_END("queue_early_wakeup_work");
  3625. }
  3626. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3627. {
  3628. static const uint64_t timeout_us = 50000;
  3629. static const uint64_t sleep_us = 20;
  3630. struct sde_encoder_virt *sde_enc;
  3631. ktime_t cur_ktime, exp_ktime;
  3632. uint32_t line_count, tmp, i;
  3633. if (!drm_enc) {
  3634. SDE_ERROR("invalid encoder\n");
  3635. return -EINVAL;
  3636. }
  3637. sde_enc = to_sde_encoder_virt(drm_enc);
  3638. if (!sde_enc->cur_master ||
  3639. !sde_enc->cur_master->ops.get_line_count) {
  3640. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3641. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3642. return -EINVAL;
  3643. }
  3644. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3645. line_count = sde_enc->cur_master->ops.get_line_count(
  3646. sde_enc->cur_master);
  3647. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3648. tmp = line_count;
  3649. line_count = sde_enc->cur_master->ops.get_line_count(
  3650. sde_enc->cur_master);
  3651. if (line_count < tmp) {
  3652. SDE_EVT32(DRMID(drm_enc), line_count);
  3653. return 0;
  3654. }
  3655. cur_ktime = ktime_get();
  3656. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3657. break;
  3658. usleep_range(sleep_us / 2, sleep_us);
  3659. }
  3660. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3661. return -ETIMEDOUT;
  3662. }
  3663. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3664. {
  3665. struct drm_encoder *drm_enc;
  3666. struct sde_rm_hw_iter rm_iter;
  3667. bool lm_valid = false;
  3668. bool intf_valid = false;
  3669. if (!phys_enc || !phys_enc->parent) {
  3670. SDE_ERROR("invalid encoder\n");
  3671. return -EINVAL;
  3672. }
  3673. drm_enc = phys_enc->parent;
  3674. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3675. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3676. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3677. phys_enc->has_intf_te)) {
  3678. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3679. SDE_HW_BLK_INTF);
  3680. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3681. struct sde_hw_intf *hw_intf = to_sde_hw_intf(rm_iter.hw);
  3682. if (!hw_intf)
  3683. continue;
  3684. if (phys_enc->hw_ctl->ops.update_bitmask)
  3685. phys_enc->hw_ctl->ops.update_bitmask(
  3686. phys_enc->hw_ctl,
  3687. SDE_HW_FLUSH_INTF,
  3688. hw_intf->idx, 1);
  3689. intf_valid = true;
  3690. }
  3691. if (!intf_valid) {
  3692. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3693. "intf not found to flush\n");
  3694. return -EFAULT;
  3695. }
  3696. } else {
  3697. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3698. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3699. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(rm_iter.hw);
  3700. if (!hw_lm)
  3701. continue;
  3702. /* update LM flush for HW without INTF TE */
  3703. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3704. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3705. phys_enc->hw_ctl,
  3706. hw_lm->idx, 1);
  3707. lm_valid = true;
  3708. }
  3709. if (!lm_valid) {
  3710. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3711. "lm not found to flush\n");
  3712. return -EFAULT;
  3713. }
  3714. }
  3715. return 0;
  3716. }
  3717. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3718. struct sde_encoder_virt *sde_enc)
  3719. {
  3720. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3721. struct sde_hw_mdp *mdptop = NULL;
  3722. sde_enc->dynamic_hdr_updated = false;
  3723. if (sde_enc->cur_master) {
  3724. mdptop = sde_enc->cur_master->hw_mdptop;
  3725. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3726. sde_enc->cur_master->connector);
  3727. }
  3728. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3729. return;
  3730. if (mdptop->ops.set_hdr_plus_metadata) {
  3731. sde_enc->dynamic_hdr_updated = true;
  3732. mdptop->ops.set_hdr_plus_metadata(
  3733. mdptop, dhdr_meta->dynamic_hdr_payload,
  3734. dhdr_meta->dynamic_hdr_payload_size,
  3735. sde_enc->cur_master->intf_idx == INTF_0 ?
  3736. 0 : 1);
  3737. }
  3738. }
  3739. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3740. {
  3741. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3742. struct sde_encoder_phys *phys;
  3743. int i;
  3744. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3745. phys = sde_enc->phys_encs[i];
  3746. if (phys && phys->ops.hw_reset)
  3747. phys->ops.hw_reset(phys);
  3748. }
  3749. }
  3750. static int _sde_encoder_prepare_for_kickoff_processing(struct drm_encoder *drm_enc,
  3751. struct sde_encoder_kickoff_params *params,
  3752. struct sde_encoder_virt *sde_enc,
  3753. struct sde_kms *sde_kms,
  3754. bool needs_hw_reset, bool is_cmd_mode)
  3755. {
  3756. int rc, ret = 0;
  3757. /* if any phys needs reset, reset all phys, in-order */
  3758. if (needs_hw_reset)
  3759. sde_encoder_needs_hw_reset(drm_enc);
  3760. _sde_encoder_update_master(drm_enc, params);
  3761. _sde_encoder_update_roi(drm_enc);
  3762. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3763. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3764. if (rc) {
  3765. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3766. sde_enc->cur_master->connector->base.id, rc);
  3767. ret = rc;
  3768. }
  3769. }
  3770. if (sde_enc->cur_master &&
  3771. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3772. !sde_enc->cur_master->cont_splash_enabled)) {
  3773. rc = sde_encoder_dce_setup(sde_enc, params);
  3774. if (rc) {
  3775. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3776. ret = rc;
  3777. }
  3778. }
  3779. sde_encoder_dce_flush(sde_enc);
  3780. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3781. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3782. sde_enc->cur_master, sde_kms->qdss_enabled);
  3783. return ret;
  3784. }
  3785. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3786. struct sde_encoder_kickoff_params *params)
  3787. {
  3788. struct sde_encoder_virt *sde_enc;
  3789. struct sde_encoder_phys *phys, *cur_master;
  3790. struct sde_kms *sde_kms = NULL;
  3791. struct sde_crtc *sde_crtc;
  3792. bool needs_hw_reset = false, is_cmd_mode;
  3793. int i, rc, ret = 0;
  3794. struct msm_display_info *disp_info;
  3795. if (!drm_enc || !params || !drm_enc->dev ||
  3796. !drm_enc->dev->dev_private) {
  3797. SDE_ERROR("invalid args\n");
  3798. return -EINVAL;
  3799. }
  3800. sde_enc = to_sde_encoder_virt(drm_enc);
  3801. sde_kms = sde_encoder_get_kms(drm_enc);
  3802. if (!sde_kms)
  3803. return -EINVAL;
  3804. disp_info = &sde_enc->disp_info;
  3805. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3806. SDE_DEBUG_ENC(sde_enc, "\n");
  3807. SDE_EVT32(DRMID(drm_enc));
  3808. cur_master = sde_enc->cur_master;
  3809. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  3810. if (cur_master && cur_master->connector)
  3811. sde_enc->frame_trigger_mode =
  3812. sde_connector_get_property(cur_master->connector->state,
  3813. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3814. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3815. /* prepare for next kickoff, may include waiting on previous kickoff */
  3816. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3817. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3818. phys = sde_enc->phys_encs[i];
  3819. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3820. params->recovery_events_enabled =
  3821. sde_enc->recovery_events_enabled;
  3822. if (phys) {
  3823. if (phys->ops.prepare_for_kickoff) {
  3824. rc = phys->ops.prepare_for_kickoff(
  3825. phys, params);
  3826. if (rc)
  3827. ret = rc;
  3828. }
  3829. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3830. needs_hw_reset = true;
  3831. _sde_encoder_setup_dither(phys);
  3832. if (sde_enc->cur_master &&
  3833. sde_connector_is_qsync_updated(
  3834. sde_enc->cur_master->connector))
  3835. _helper_flush_qsync(phys);
  3836. }
  3837. }
  3838. if (is_cmd_mode && sde_enc->cur_master &&
  3839. (sde_connector_is_qsync_updated(sde_enc->cur_master->connector) ||
  3840. _sde_encoder_is_autorefresh_enabled(sde_enc)))
  3841. _sde_encoder_update_rsc_client(drm_enc, true);
  3842. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3843. if (rc) {
  3844. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3845. ret = rc;
  3846. goto end;
  3847. }
  3848. ret = _sde_encoder_prepare_for_kickoff_processing(drm_enc, params, sde_enc, sde_kms,
  3849. needs_hw_reset, is_cmd_mode);
  3850. end:
  3851. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3852. return ret;
  3853. }
  3854. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool config_changed)
  3855. {
  3856. struct sde_encoder_virt *sde_enc;
  3857. struct sde_encoder_phys *phys;
  3858. struct sde_kms *sde_kms;
  3859. unsigned int i;
  3860. if (!drm_enc) {
  3861. SDE_ERROR("invalid encoder\n");
  3862. return;
  3863. }
  3864. SDE_ATRACE_BEGIN("encoder_kickoff");
  3865. sde_enc = to_sde_encoder_virt(drm_enc);
  3866. SDE_DEBUG_ENC(sde_enc, "\n");
  3867. if (sde_enc->delay_kickoff) {
  3868. u32 loop_count = 20;
  3869. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  3870. for (i = 0; i < loop_count; i++) {
  3871. usleep_range(sleep, sleep * 2);
  3872. if (!sde_enc->delay_kickoff)
  3873. break;
  3874. }
  3875. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  3876. }
  3877. /* update txq for any output retire hw-fence (wb-path) */
  3878. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3879. if (!sde_kms) {
  3880. SDE_ERROR("invalid sde_kms\n");
  3881. return;
  3882. }
  3883. if (sde_enc->cur_master)
  3884. _sde_encoder_update_retire_txq(sde_enc->cur_master, sde_kms);
  3885. /* All phys encs are ready to go, trigger the kickoff */
  3886. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  3887. /* allow phys encs to handle any post-kickoff business */
  3888. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3889. phys = sde_enc->phys_encs[i];
  3890. if (phys && phys->ops.handle_post_kickoff)
  3891. phys->ops.handle_post_kickoff(phys);
  3892. }
  3893. if (sde_enc->autorefresh_solver_disable &&
  3894. !_sde_encoder_is_autorefresh_enabled(sde_enc))
  3895. _sde_encoder_update_rsc_client(drm_enc, true);
  3896. SDE_ATRACE_END("encoder_kickoff");
  3897. }
  3898. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3899. struct sde_hw_pp_vsync_info *info)
  3900. {
  3901. struct sde_encoder_virt *sde_enc;
  3902. struct sde_encoder_phys *phys;
  3903. int i, ret;
  3904. if (!drm_enc || !info)
  3905. return;
  3906. sde_enc = to_sde_encoder_virt(drm_enc);
  3907. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3908. phys = sde_enc->phys_encs[i];
  3909. if (phys && phys->hw_intf && phys->hw_pp
  3910. && phys->hw_intf->ops.get_vsync_info) {
  3911. ret = phys->hw_intf->ops.get_vsync_info(
  3912. phys->hw_intf, &info[i]);
  3913. if (!ret) {
  3914. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3915. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3916. }
  3917. }
  3918. }
  3919. }
  3920. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  3921. u32 *transfer_time_us)
  3922. {
  3923. struct sde_encoder_virt *sde_enc;
  3924. struct msm_mode_info *info;
  3925. if (!drm_enc || !transfer_time_us) {
  3926. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3927. !transfer_time_us);
  3928. return;
  3929. }
  3930. sde_enc = to_sde_encoder_virt(drm_enc);
  3931. info = &sde_enc->mode_info;
  3932. *transfer_time_us = info->mdp_transfer_time_us;
  3933. }
  3934. u32 sde_encoder_helper_get_kickoff_timeout_ms(struct drm_encoder *drm_enc)
  3935. {
  3936. struct drm_encoder *src_enc = drm_enc;
  3937. struct sde_encoder_virt *sde_enc;
  3938. struct sde_kms *sde_kms;
  3939. u32 fps;
  3940. if (!drm_enc) {
  3941. SDE_ERROR("invalid encoder\n");
  3942. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3943. }
  3944. sde_kms = sde_encoder_get_kms(drm_enc);
  3945. if (!sde_kms)
  3946. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3947. if (sde_encoder_in_clone_mode(drm_enc))
  3948. src_enc = sde_crtc_get_src_encoder_of_clone(drm_enc->crtc);
  3949. if (!src_enc)
  3950. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3951. if (test_bit(SDE_FEATURE_EMULATED_ENV, sde_kms->catalog->features))
  3952. return MAX_KICKOFF_TIMEOUT_MS;
  3953. sde_enc = to_sde_encoder_virt(src_enc);
  3954. fps = sde_enc->mode_info.frame_rate;
  3955. if (!fps || fps >= DEFAULT_TIMEOUT_FPS_THRESHOLD)
  3956. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3957. else
  3958. return (SEC_TO_MILLI_SEC / fps) * 2;
  3959. }
  3960. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  3961. {
  3962. struct sde_encoder_virt *sde_enc;
  3963. struct sde_encoder_phys *master;
  3964. bool is_vid_mode;
  3965. if (!drm_enc)
  3966. return -EINVAL;
  3967. sde_enc = to_sde_encoder_virt(drm_enc);
  3968. master = sde_enc->cur_master;
  3969. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  3970. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  3971. return -ENODATA;
  3972. if (!master->hw_intf->ops.get_avr_status)
  3973. return -EOPNOTSUPP;
  3974. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  3975. }
  3976. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3977. struct drm_framebuffer *fb)
  3978. {
  3979. struct drm_encoder *drm_enc;
  3980. struct sde_hw_mixer_cfg mixer;
  3981. struct sde_rm_hw_iter lm_iter;
  3982. bool lm_valid = false;
  3983. if (!phys_enc || !phys_enc->parent) {
  3984. SDE_ERROR("invalid encoder\n");
  3985. return -EINVAL;
  3986. }
  3987. drm_enc = phys_enc->parent;
  3988. memset(&mixer, 0, sizeof(mixer));
  3989. /* reset associated CTL/LMs */
  3990. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3991. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3992. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3993. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3994. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(lm_iter.hw);
  3995. if (!hw_lm)
  3996. continue;
  3997. /* need to flush LM to remove it */
  3998. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3999. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  4000. phys_enc->hw_ctl,
  4001. hw_lm->idx, 1);
  4002. if (fb) {
  4003. /* assume a single LM if targeting a frame buffer */
  4004. if (lm_valid)
  4005. continue;
  4006. mixer.out_height = fb->height;
  4007. mixer.out_width = fb->width;
  4008. if (hw_lm->ops.setup_mixer_out)
  4009. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  4010. }
  4011. lm_valid = true;
  4012. /* only enable border color on LM */
  4013. if (phys_enc->hw_ctl->ops.setup_blendstage)
  4014. phys_enc->hw_ctl->ops.setup_blendstage(
  4015. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  4016. }
  4017. if (!lm_valid) {
  4018. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  4019. return -EFAULT;
  4020. }
  4021. return 0;
  4022. }
  4023. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  4024. {
  4025. struct sde_encoder_virt *sde_enc;
  4026. struct sde_encoder_phys *phys;
  4027. int i, rc = 0, ret = 0;
  4028. struct sde_hw_ctl *ctl;
  4029. if (!drm_enc) {
  4030. SDE_ERROR("invalid encoder\n");
  4031. return -EINVAL;
  4032. }
  4033. sde_enc = to_sde_encoder_virt(drm_enc);
  4034. /* update the qsync parameters for the current frame */
  4035. if (sde_enc->cur_master)
  4036. sde_connector_set_qsync_params(
  4037. sde_enc->cur_master->connector);
  4038. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4039. phys = sde_enc->phys_encs[i];
  4040. if (phys && phys->ops.prepare_commit)
  4041. phys->ops.prepare_commit(phys);
  4042. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  4043. ret = -ETIMEDOUT;
  4044. if (phys && phys->hw_ctl) {
  4045. ctl = phys->hw_ctl;
  4046. /*
  4047. * avoid clearing the pending flush during the first
  4048. * frame update after idle power collpase as the
  4049. * restore path would have updated the pending flush
  4050. */
  4051. if (!sde_enc->idle_pc_restore &&
  4052. ctl->ops.clear_pending_flush)
  4053. ctl->ops.clear_pending_flush(ctl);
  4054. }
  4055. }
  4056. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  4057. rc = sde_connector_prepare_commit(
  4058. sde_enc->cur_master->connector);
  4059. if (rc)
  4060. SDE_ERROR_ENC(sde_enc,
  4061. "prepare commit failed conn %d rc %d\n",
  4062. sde_enc->cur_master->connector->base.id,
  4063. rc);
  4064. }
  4065. return ret;
  4066. }
  4067. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  4068. bool enable, u32 frame_count)
  4069. {
  4070. if (!phys_enc)
  4071. return;
  4072. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  4073. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  4074. enable, frame_count);
  4075. }
  4076. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  4077. bool nonblock, u32 *misr_value)
  4078. {
  4079. if (!phys_enc)
  4080. return -EINVAL;
  4081. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  4082. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  4083. nonblock, misr_value) : -ENOTSUPP;
  4084. }
  4085. #if IS_ENABLED(CONFIG_DEBUG_FS)
  4086. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  4087. {
  4088. struct sde_encoder_virt *sde_enc;
  4089. int i;
  4090. if (!s || !s->private)
  4091. return -EINVAL;
  4092. sde_enc = s->private;
  4093. mutex_lock(&sde_enc->enc_lock);
  4094. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4095. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4096. if (!phys)
  4097. continue;
  4098. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  4099. phys->intf_idx - INTF_0,
  4100. atomic_read(&phys->vsync_cnt),
  4101. atomic_read(&phys->underrun_cnt));
  4102. switch (phys->intf_mode) {
  4103. case INTF_MODE_VIDEO:
  4104. seq_puts(s, "mode: video\n");
  4105. break;
  4106. case INTF_MODE_CMD:
  4107. seq_puts(s, "mode: command\n");
  4108. break;
  4109. case INTF_MODE_WB_BLOCK:
  4110. seq_puts(s, "mode: wb block\n");
  4111. break;
  4112. case INTF_MODE_WB_LINE:
  4113. seq_puts(s, "mode: wb line\n");
  4114. break;
  4115. default:
  4116. seq_puts(s, "mode: ???\n");
  4117. break;
  4118. }
  4119. }
  4120. mutex_unlock(&sde_enc->enc_lock);
  4121. return 0;
  4122. }
  4123. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  4124. struct file *file)
  4125. {
  4126. return single_open(file, _sde_encoder_status_show, inode->i_private);
  4127. }
  4128. static ssize_t _sde_encoder_misr_setup(struct file *file,
  4129. const char __user *user_buf, size_t count, loff_t *ppos)
  4130. {
  4131. struct sde_encoder_virt *sde_enc;
  4132. char buf[MISR_BUFF_SIZE + 1];
  4133. size_t buff_copy;
  4134. u32 frame_count, enable;
  4135. struct sde_kms *sde_kms = NULL;
  4136. struct drm_encoder *drm_enc;
  4137. if (!file || !file->private_data)
  4138. return -EINVAL;
  4139. sde_enc = file->private_data;
  4140. if (!sde_enc)
  4141. return -EINVAL;
  4142. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4143. if (!sde_kms)
  4144. return -EINVAL;
  4145. drm_enc = &sde_enc->base;
  4146. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4147. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  4148. return -ENOTSUPP;
  4149. }
  4150. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4151. if (copy_from_user(buf, user_buf, buff_copy))
  4152. return -EINVAL;
  4153. buf[buff_copy] = 0; /* end of string */
  4154. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4155. return -EINVAL;
  4156. atomic_set(&sde_enc->misr_enable, enable);
  4157. sde_enc->misr_reconfigure = true;
  4158. sde_enc->misr_frame_count = frame_count;
  4159. return count;
  4160. }
  4161. static ssize_t _sde_encoder_misr_read(struct file *file,
  4162. char __user *user_buff, size_t count, loff_t *ppos)
  4163. {
  4164. struct sde_encoder_virt *sde_enc;
  4165. struct sde_kms *sde_kms = NULL;
  4166. struct drm_encoder *drm_enc;
  4167. int i = 0, len = 0;
  4168. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4169. int rc;
  4170. if (*ppos)
  4171. return 0;
  4172. if (!file || !file->private_data)
  4173. return -EINVAL;
  4174. sde_enc = file->private_data;
  4175. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4176. if (!sde_kms)
  4177. return -EINVAL;
  4178. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4179. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  4180. return -ENOTSUPP;
  4181. }
  4182. drm_enc = &sde_enc->base;
  4183. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  4184. if (rc < 0) {
  4185. SDE_ERROR("failed to enable power resource %d\n", rc);
  4186. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  4187. return rc;
  4188. }
  4189. sde_vm_lock(sde_kms);
  4190. if (!sde_vm_owns_hw(sde_kms)) {
  4191. SDE_DEBUG("op not supported due to HW unavailablity\n");
  4192. rc = -EOPNOTSUPP;
  4193. goto end;
  4194. }
  4195. if (!atomic_read(&sde_enc->misr_enable)) {
  4196. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4197. "disabled\n");
  4198. goto buff_check;
  4199. }
  4200. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4201. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4202. u32 misr_value = 0;
  4203. if (!phys || !phys->ops.collect_misr) {
  4204. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4205. "invalid\n");
  4206. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  4207. continue;
  4208. }
  4209. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4210. if (rc) {
  4211. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4212. "invalid\n");
  4213. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4214. rc);
  4215. continue;
  4216. } else {
  4217. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4218. "Intf idx:%d\n",
  4219. phys->intf_idx - INTF_0);
  4220. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4221. "0x%x\n", misr_value);
  4222. }
  4223. }
  4224. buff_check:
  4225. if (count <= len) {
  4226. len = 0;
  4227. goto end;
  4228. }
  4229. if (copy_to_user(user_buff, buf, len)) {
  4230. len = -EFAULT;
  4231. goto end;
  4232. }
  4233. *ppos += len; /* increase offset */
  4234. end:
  4235. sde_vm_unlock(sde_kms);
  4236. pm_runtime_put_sync(drm_enc->dev->dev);
  4237. return len;
  4238. }
  4239. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4240. {
  4241. struct sde_encoder_virt *sde_enc;
  4242. struct sde_kms *sde_kms;
  4243. int i;
  4244. static const struct file_operations debugfs_status_fops = {
  4245. .open = _sde_encoder_debugfs_status_open,
  4246. .read = seq_read,
  4247. .llseek = seq_lseek,
  4248. .release = single_release,
  4249. };
  4250. static const struct file_operations debugfs_misr_fops = {
  4251. .open = simple_open,
  4252. .read = _sde_encoder_misr_read,
  4253. .write = _sde_encoder_misr_setup,
  4254. };
  4255. char name[SDE_NAME_SIZE];
  4256. if (!drm_enc) {
  4257. SDE_ERROR("invalid encoder\n");
  4258. return -EINVAL;
  4259. }
  4260. sde_enc = to_sde_encoder_virt(drm_enc);
  4261. sde_kms = sde_encoder_get_kms(drm_enc);
  4262. if (!sde_kms) {
  4263. SDE_ERROR("invalid sde_kms\n");
  4264. return -EINVAL;
  4265. }
  4266. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4267. /* create overall sub-directory for the encoder */
  4268. sde_enc->debugfs_root = debugfs_create_dir(name,
  4269. drm_enc->dev->primary->debugfs_root);
  4270. if (!sde_enc->debugfs_root)
  4271. return -ENOMEM;
  4272. /* don't error check these */
  4273. debugfs_create_file("status", 0400,
  4274. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4275. debugfs_create_file("misr_data", 0600,
  4276. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4277. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4278. &sde_enc->idle_pc_enabled);
  4279. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4280. &sde_enc->frame_trigger_mode);
  4281. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4282. if (sde_enc->phys_encs[i] &&
  4283. sde_enc->phys_encs[i]->ops.late_register)
  4284. sde_enc->phys_encs[i]->ops.late_register(
  4285. sde_enc->phys_encs[i],
  4286. sde_enc->debugfs_root);
  4287. return 0;
  4288. }
  4289. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4290. {
  4291. struct sde_encoder_virt *sde_enc;
  4292. if (!drm_enc)
  4293. return;
  4294. sde_enc = to_sde_encoder_virt(drm_enc);
  4295. debugfs_remove_recursive(sde_enc->debugfs_root);
  4296. }
  4297. #else
  4298. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4299. {
  4300. return 0;
  4301. }
  4302. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4303. {
  4304. }
  4305. #endif /* CONFIG_DEBUG_FS */
  4306. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4307. {
  4308. return _sde_encoder_init_debugfs(encoder);
  4309. }
  4310. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4311. {
  4312. _sde_encoder_destroy_debugfs(encoder);
  4313. }
  4314. static int sde_encoder_virt_add_phys_encs(
  4315. struct msm_display_info *disp_info,
  4316. struct sde_encoder_virt *sde_enc,
  4317. struct sde_enc_phys_init_params *params)
  4318. {
  4319. struct sde_encoder_phys *enc = NULL;
  4320. u32 display_caps = disp_info->capabilities;
  4321. SDE_DEBUG_ENC(sde_enc, "\n");
  4322. /*
  4323. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4324. * in this function, check up-front.
  4325. */
  4326. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4327. ARRAY_SIZE(sde_enc->phys_encs)) {
  4328. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4329. sde_enc->num_phys_encs);
  4330. return -EINVAL;
  4331. }
  4332. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4333. enc = sde_encoder_phys_vid_init(params);
  4334. if (IS_ERR_OR_NULL(enc)) {
  4335. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4336. PTR_ERR(enc));
  4337. return !enc ? -EINVAL : PTR_ERR(enc);
  4338. }
  4339. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4340. }
  4341. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4342. enc = sde_encoder_phys_cmd_init(params);
  4343. if (IS_ERR_OR_NULL(enc)) {
  4344. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4345. PTR_ERR(enc));
  4346. return !enc ? -EINVAL : PTR_ERR(enc);
  4347. }
  4348. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4349. }
  4350. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4351. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4352. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4353. else
  4354. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4355. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4356. ++sde_enc->num_phys_encs;
  4357. return 0;
  4358. }
  4359. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4360. struct sde_enc_phys_init_params *params)
  4361. {
  4362. struct sde_encoder_phys *enc = NULL;
  4363. if (!sde_enc) {
  4364. SDE_ERROR("invalid encoder\n");
  4365. return -EINVAL;
  4366. }
  4367. SDE_DEBUG_ENC(sde_enc, "\n");
  4368. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4369. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4370. sde_enc->num_phys_encs);
  4371. return -EINVAL;
  4372. }
  4373. enc = sde_encoder_phys_wb_init(params);
  4374. if (IS_ERR_OR_NULL(enc)) {
  4375. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4376. PTR_ERR(enc));
  4377. return !enc ? -EINVAL : PTR_ERR(enc);
  4378. }
  4379. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4380. ++sde_enc->num_phys_encs;
  4381. return 0;
  4382. }
  4383. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4384. struct sde_kms *sde_kms,
  4385. struct msm_display_info *disp_info,
  4386. int *drm_enc_mode)
  4387. {
  4388. int ret = 0;
  4389. int i = 0;
  4390. enum sde_intf_type intf_type;
  4391. struct sde_encoder_virt_ops parent_ops = {
  4392. sde_encoder_vblank_callback,
  4393. sde_encoder_underrun_callback,
  4394. sde_encoder_frame_done_callback,
  4395. _sde_encoder_get_qsync_fps_callback,
  4396. };
  4397. struct sde_enc_phys_init_params phys_params;
  4398. if (!sde_enc || !sde_kms) {
  4399. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4400. !sde_enc, !sde_kms);
  4401. return -EINVAL;
  4402. }
  4403. memset(&phys_params, 0, sizeof(phys_params));
  4404. phys_params.sde_kms = sde_kms;
  4405. phys_params.parent = &sde_enc->base;
  4406. phys_params.parent_ops = parent_ops;
  4407. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4408. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4409. SDE_DEBUG("\n");
  4410. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4411. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4412. intf_type = INTF_DSI;
  4413. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4414. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4415. intf_type = INTF_HDMI;
  4416. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4417. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4418. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4419. else
  4420. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4421. intf_type = INTF_DP;
  4422. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4423. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4424. intf_type = INTF_WB;
  4425. } else {
  4426. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4427. return -EINVAL;
  4428. }
  4429. WARN_ON(disp_info->num_of_h_tiles < 1);
  4430. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4431. sde_enc->te_source = disp_info->te_source;
  4432. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4433. sde_enc->idle_pc_enabled = test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features);
  4434. sde_enc->input_event_enabled = test_bit(SDE_FEATURE_TOUCH_WAKEUP,
  4435. sde_kms->catalog->features);
  4436. sde_enc->ctl_done_supported = test_bit(SDE_FEATURE_CTL_DONE,
  4437. sde_kms->catalog->features);
  4438. mutex_lock(&sde_enc->enc_lock);
  4439. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4440. /*
  4441. * Left-most tile is at index 0, content is controller id
  4442. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4443. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4444. */
  4445. u32 controller_id = disp_info->h_tile_instance[i];
  4446. if (disp_info->num_of_h_tiles > 1) {
  4447. if (i == 0)
  4448. phys_params.split_role = ENC_ROLE_MASTER;
  4449. else
  4450. phys_params.split_role = ENC_ROLE_SLAVE;
  4451. } else {
  4452. phys_params.split_role = ENC_ROLE_SOLO;
  4453. }
  4454. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4455. i, controller_id, phys_params.split_role);
  4456. if (intf_type == INTF_WB) {
  4457. phys_params.intf_idx = INTF_MAX;
  4458. phys_params.wb_idx = sde_encoder_get_wb(
  4459. sde_kms->catalog,
  4460. intf_type, controller_id);
  4461. if (phys_params.wb_idx == WB_MAX) {
  4462. SDE_ERROR_ENC(sde_enc,
  4463. "could not get wb: type %d, id %d\n",
  4464. intf_type, controller_id);
  4465. ret = -EINVAL;
  4466. }
  4467. } else {
  4468. phys_params.wb_idx = WB_MAX;
  4469. phys_params.intf_idx = sde_encoder_get_intf(
  4470. sde_kms->catalog, intf_type,
  4471. controller_id);
  4472. if (phys_params.intf_idx == INTF_MAX) {
  4473. SDE_ERROR_ENC(sde_enc,
  4474. "could not get wb: type %d, id %d\n",
  4475. intf_type, controller_id);
  4476. ret = -EINVAL;
  4477. }
  4478. }
  4479. if (!ret) {
  4480. if (intf_type == INTF_WB)
  4481. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4482. &phys_params);
  4483. else
  4484. ret = sde_encoder_virt_add_phys_encs(
  4485. disp_info,
  4486. sde_enc,
  4487. &phys_params);
  4488. if (ret)
  4489. SDE_ERROR_ENC(sde_enc,
  4490. "failed to add phys encs\n");
  4491. }
  4492. }
  4493. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4494. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4495. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4496. if (vid_phys) {
  4497. atomic_set(&vid_phys->vsync_cnt, 0);
  4498. atomic_set(&vid_phys->underrun_cnt, 0);
  4499. }
  4500. if (cmd_phys) {
  4501. atomic_set(&cmd_phys->vsync_cnt, 0);
  4502. atomic_set(&cmd_phys->underrun_cnt, 0);
  4503. }
  4504. }
  4505. mutex_unlock(&sde_enc->enc_lock);
  4506. return ret;
  4507. }
  4508. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4509. .mode_set = sde_encoder_virt_mode_set,
  4510. .disable = sde_encoder_virt_disable,
  4511. .enable = sde_encoder_virt_enable,
  4512. .atomic_check = sde_encoder_virt_atomic_check,
  4513. };
  4514. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4515. .destroy = sde_encoder_destroy,
  4516. .late_register = sde_encoder_late_register,
  4517. .early_unregister = sde_encoder_early_unregister,
  4518. };
  4519. struct drm_encoder *sde_encoder_init(struct drm_device *dev, struct msm_display_info *disp_info)
  4520. {
  4521. struct msm_drm_private *priv = dev->dev_private;
  4522. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4523. struct drm_encoder *drm_enc = NULL;
  4524. struct sde_encoder_virt *sde_enc = NULL;
  4525. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4526. char name[SDE_NAME_SIZE];
  4527. int ret = 0, i, intf_index = INTF_MAX;
  4528. struct sde_encoder_phys *phys = NULL;
  4529. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4530. if (!sde_enc) {
  4531. ret = -ENOMEM;
  4532. goto fail;
  4533. }
  4534. mutex_init(&sde_enc->enc_lock);
  4535. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4536. &drm_enc_mode);
  4537. if (ret)
  4538. goto fail;
  4539. sde_enc->cur_master = NULL;
  4540. spin_lock_init(&sde_enc->enc_spinlock);
  4541. mutex_init(&sde_enc->vblank_ctl_lock);
  4542. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4543. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4544. drm_enc = &sde_enc->base;
  4545. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4546. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4547. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4548. phys = sde_enc->phys_encs[i];
  4549. if (!phys)
  4550. continue;
  4551. if (phys->ops.is_master && phys->ops.is_master(phys))
  4552. intf_index = phys->intf_idx - INTF_0;
  4553. }
  4554. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4555. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4556. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4557. SDE_RSC_PRIMARY_DISP_CLIENT :
  4558. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4559. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4560. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4561. PTR_ERR(sde_enc->rsc_client));
  4562. sde_enc->rsc_client = NULL;
  4563. }
  4564. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4565. sde_enc->input_event_enabled) {
  4566. ret = _sde_encoder_input_handler(sde_enc);
  4567. if (ret)
  4568. SDE_ERROR(
  4569. "input handler registration failed, rc = %d\n", ret);
  4570. }
  4571. /* Keep posted start as default configuration in driver
  4572. if SBLUT is supported on target. Do not allow HAL to
  4573. override driver's default frame trigger mode.
  4574. */
  4575. if(sde_kms->catalog->dma_cfg.reg_dma_blks[REG_DMA_TYPE_SB].valid)
  4576. sde_enc->frame_trigger_mode = FRAME_DONE_WAIT_POSTED_START;
  4577. mutex_init(&sde_enc->rc_lock);
  4578. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4579. sde_encoder_off_work);
  4580. sde_enc->vblank_enabled = false;
  4581. sde_enc->qdss_status = false;
  4582. kthread_init_work(&sde_enc->input_event_work,
  4583. sde_encoder_input_event_work_handler);
  4584. kthread_init_work(&sde_enc->early_wakeup_work,
  4585. sde_encoder_early_wakeup_work_handler);
  4586. kthread_init_work(&sde_enc->esd_trigger_work,
  4587. sde_encoder_esd_trigger_work_handler);
  4588. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4589. SDE_DEBUG_ENC(sde_enc, "created\n");
  4590. return drm_enc;
  4591. fail:
  4592. SDE_ERROR("failed to create encoder\n");
  4593. if (drm_enc)
  4594. sde_encoder_destroy(drm_enc);
  4595. return ERR_PTR(ret);
  4596. }
  4597. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4598. enum msm_event_wait event)
  4599. {
  4600. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4601. struct sde_encoder_virt *sde_enc = NULL;
  4602. int i, ret = 0;
  4603. char atrace_buf[32];
  4604. if (!drm_enc) {
  4605. SDE_ERROR("invalid encoder\n");
  4606. return -EINVAL;
  4607. }
  4608. sde_enc = to_sde_encoder_virt(drm_enc);
  4609. SDE_DEBUG_ENC(sde_enc, "\n");
  4610. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4611. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4612. switch (event) {
  4613. case MSM_ENC_COMMIT_DONE:
  4614. fn_wait = phys->ops.wait_for_commit_done;
  4615. break;
  4616. case MSM_ENC_TX_COMPLETE:
  4617. fn_wait = phys->ops.wait_for_tx_complete;
  4618. break;
  4619. case MSM_ENC_VBLANK:
  4620. fn_wait = phys->ops.wait_for_vblank;
  4621. break;
  4622. case MSM_ENC_ACTIVE_REGION:
  4623. fn_wait = phys->ops.wait_for_active;
  4624. break;
  4625. default:
  4626. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4627. event);
  4628. return -EINVAL;
  4629. }
  4630. if (phys && fn_wait) {
  4631. snprintf(atrace_buf, sizeof(atrace_buf),
  4632. "wait_completion_event_%d", event);
  4633. SDE_ATRACE_BEGIN(atrace_buf);
  4634. ret = fn_wait(phys);
  4635. SDE_ATRACE_END(atrace_buf);
  4636. if (ret) {
  4637. SDE_ERROR_ENC(sde_enc, "intf_type:%d, event:%d i:%d, failed:%d\n",
  4638. sde_enc->disp_info.intf_type, event, i, ret);
  4639. SDE_EVT32(DRMID(drm_enc), sde_enc->disp_info.intf_type, event,
  4640. i, ret, SDE_EVTLOG_ERROR);
  4641. return ret;
  4642. }
  4643. }
  4644. }
  4645. return ret;
  4646. }
  4647. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4648. u64 *l_bound, u64 *u_bound)
  4649. {
  4650. struct sde_encoder_virt *sde_enc;
  4651. u64 jitter_ns, frametime_ns;
  4652. struct msm_mode_info *info;
  4653. if (!drm_enc) {
  4654. SDE_ERROR("invalid encoder\n");
  4655. return;
  4656. }
  4657. sde_enc = to_sde_encoder_virt(drm_enc);
  4658. info = &sde_enc->mode_info;
  4659. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4660. jitter_ns = info->jitter_numer * frametime_ns;
  4661. do_div(jitter_ns, info->jitter_denom * 100);
  4662. *l_bound = frametime_ns - jitter_ns;
  4663. *u_bound = frametime_ns + jitter_ns;
  4664. }
  4665. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4666. {
  4667. struct sde_encoder_virt *sde_enc;
  4668. if (!drm_enc) {
  4669. SDE_ERROR("invalid encoder\n");
  4670. return 0;
  4671. }
  4672. sde_enc = to_sde_encoder_virt(drm_enc);
  4673. return sde_enc->mode_info.frame_rate;
  4674. }
  4675. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4676. {
  4677. struct sde_encoder_virt *sde_enc = NULL;
  4678. int i;
  4679. if (!encoder) {
  4680. SDE_ERROR("invalid encoder\n");
  4681. return INTF_MODE_NONE;
  4682. }
  4683. sde_enc = to_sde_encoder_virt(encoder);
  4684. if (sde_enc->cur_master)
  4685. return sde_enc->cur_master->intf_mode;
  4686. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4687. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4688. if (phys)
  4689. return phys->intf_mode;
  4690. }
  4691. return INTF_MODE_NONE;
  4692. }
  4693. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  4694. {
  4695. struct sde_encoder_virt *sde_enc = NULL;
  4696. struct sde_encoder_phys *phys;
  4697. if (!encoder) {
  4698. SDE_ERROR("invalid encoder\n");
  4699. return 0;
  4700. }
  4701. sde_enc = to_sde_encoder_virt(encoder);
  4702. phys = sde_enc->cur_master;
  4703. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  4704. }
  4705. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  4706. ktime_t *tvblank)
  4707. {
  4708. struct sde_encoder_virt *sde_enc = NULL;
  4709. struct sde_encoder_phys *phys;
  4710. if (!encoder) {
  4711. SDE_ERROR("invalid encoder\n");
  4712. return false;
  4713. }
  4714. sde_enc = to_sde_encoder_virt(encoder);
  4715. phys = sde_enc->cur_master;
  4716. if (!phys)
  4717. return false;
  4718. *tvblank = phys->last_vsync_timestamp;
  4719. return *tvblank ? true : false;
  4720. }
  4721. static void _sde_encoder_cache_hw_res_cont_splash(
  4722. struct drm_encoder *encoder,
  4723. struct sde_kms *sde_kms)
  4724. {
  4725. int i, idx;
  4726. struct sde_encoder_virt *sde_enc;
  4727. struct sde_encoder_phys *phys_enc;
  4728. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4729. sde_enc = to_sde_encoder_virt(encoder);
  4730. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4731. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4732. sde_enc->hw_pp[i] = NULL;
  4733. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4734. break;
  4735. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  4736. }
  4737. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4738. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4739. sde_enc->hw_dsc[i] = NULL;
  4740. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4741. break;
  4742. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  4743. }
  4744. /*
  4745. * If we have multiple phys encoders with one controller, make
  4746. * sure to populate the controller pointer in both phys encoders.
  4747. */
  4748. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4749. phys_enc = sde_enc->phys_encs[idx];
  4750. phys_enc->hw_ctl = NULL;
  4751. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4752. SDE_HW_BLK_CTL);
  4753. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4754. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4755. phys_enc->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  4756. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4757. phys_enc->intf_idx, phys_enc->hw_ctl);
  4758. }
  4759. }
  4760. }
  4761. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4762. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4763. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4764. phys->hw_intf = NULL;
  4765. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4766. break;
  4767. phys->hw_intf = to_sde_hw_intf(intf_iter.hw);
  4768. }
  4769. }
  4770. /**
  4771. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4772. * device bootup when cont_splash is enabled
  4773. * @drm_enc: Pointer to drm encoder structure
  4774. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4775. * @enable: boolean indicates enable or displae state of splash
  4776. * @Return: true if successful in updating the encoder structure
  4777. */
  4778. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4779. struct sde_splash_display *splash_display, bool enable)
  4780. {
  4781. struct sde_encoder_virt *sde_enc;
  4782. struct msm_drm_private *priv;
  4783. struct sde_kms *sde_kms;
  4784. struct drm_connector *conn = NULL;
  4785. struct sde_connector *sde_conn = NULL;
  4786. struct sde_connector_state *sde_conn_state = NULL;
  4787. struct drm_display_mode *drm_mode = NULL;
  4788. struct sde_encoder_phys *phys_enc;
  4789. struct drm_bridge *bridge;
  4790. int ret = 0, i;
  4791. struct msm_sub_mode sub_mode;
  4792. if (!encoder) {
  4793. SDE_ERROR("invalid drm enc\n");
  4794. return -EINVAL;
  4795. }
  4796. sde_enc = to_sde_encoder_virt(encoder);
  4797. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4798. if (!sde_kms) {
  4799. SDE_ERROR("invalid sde_kms\n");
  4800. return -EINVAL;
  4801. }
  4802. priv = encoder->dev->dev_private;
  4803. if (!priv->num_connectors) {
  4804. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4805. return -EINVAL;
  4806. }
  4807. SDE_DEBUG_ENC(sde_enc,
  4808. "num of connectors: %d\n", priv->num_connectors);
  4809. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4810. if (!enable) {
  4811. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4812. phys_enc = sde_enc->phys_encs[i];
  4813. if (phys_enc)
  4814. phys_enc->cont_splash_enabled = false;
  4815. }
  4816. return ret;
  4817. }
  4818. if (!splash_display) {
  4819. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4820. return -EINVAL;
  4821. }
  4822. for (i = 0; i < priv->num_connectors; i++) {
  4823. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4824. priv->connectors[i]->base.id);
  4825. sde_conn = to_sde_connector(priv->connectors[i]);
  4826. if (!sde_conn->encoder) {
  4827. SDE_DEBUG_ENC(sde_enc,
  4828. "encoder not attached to connector\n");
  4829. continue;
  4830. }
  4831. if (sde_conn->encoder->base.id
  4832. == encoder->base.id) {
  4833. conn = (priv->connectors[i]);
  4834. break;
  4835. }
  4836. }
  4837. if (!conn || !conn->state) {
  4838. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4839. return -EINVAL;
  4840. }
  4841. sde_conn_state = to_sde_connector_state(conn->state);
  4842. if (!sde_conn->ops.get_mode_info) {
  4843. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4844. return -EINVAL;
  4845. }
  4846. sub_mode.dsc_mode = splash_display->dsc_cnt ? MSM_DISPLAY_DSC_MODE_ENABLED :
  4847. MSM_DISPLAY_DSC_MODE_DISABLED;
  4848. drm_mode = &encoder->crtc->state->adjusted_mode;
  4849. ret = sde_connector_get_mode_info(&sde_conn->base,
  4850. drm_mode, &sub_mode, &sde_conn_state->mode_info);
  4851. if (ret) {
  4852. SDE_ERROR_ENC(sde_enc,
  4853. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4854. return ret;
  4855. }
  4856. if (sde_conn->encoder) {
  4857. conn->state->best_encoder = sde_conn->encoder;
  4858. SDE_DEBUG_ENC(sde_enc,
  4859. "configured cstate->best_encoder to ID = %d\n",
  4860. conn->state->best_encoder->base.id);
  4861. } else {
  4862. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4863. conn->base.id);
  4864. }
  4865. sde_enc->crtc = encoder->crtc;
  4866. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4867. conn->state, false);
  4868. if (ret) {
  4869. SDE_ERROR_ENC(sde_enc,
  4870. "failed to reserve hw resources, %d\n", ret);
  4871. return ret;
  4872. }
  4873. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4874. sde_connector_get_topology_name(conn));
  4875. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4876. drm_mode->hdisplay, drm_mode->vdisplay);
  4877. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4878. bridge = drm_bridge_chain_get_first_bridge(encoder);
  4879. if (bridge) {
  4880. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4881. /*
  4882. * For cont-splash use case, we update the mode
  4883. * configurations manually. This will skip the
  4884. * usually mode set call when actual frame is
  4885. * pushed from framework. The bridge needs to
  4886. * be updated with the current drm mode by
  4887. * calling the bridge mode set ops.
  4888. */
  4889. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  4890. } else {
  4891. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4892. }
  4893. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4894. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4895. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4896. if (!phys) {
  4897. SDE_ERROR_ENC(sde_enc,
  4898. "phys encoders not initialized\n");
  4899. return -EINVAL;
  4900. }
  4901. /* update connector for master and slave phys encoders */
  4902. phys->connector = conn;
  4903. phys->cont_splash_enabled = true;
  4904. phys->hw_pp = sde_enc->hw_pp[i];
  4905. if (phys->ops.cont_splash_mode_set)
  4906. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4907. if (phys->ops.is_master && phys->ops.is_master(phys))
  4908. sde_enc->cur_master = phys;
  4909. }
  4910. return ret;
  4911. }
  4912. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4913. bool skip_pre_kickoff)
  4914. {
  4915. struct msm_drm_thread *event_thread = NULL;
  4916. struct msm_drm_private *priv = NULL;
  4917. struct sde_encoder_virt *sde_enc = NULL;
  4918. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4919. SDE_ERROR("invalid parameters\n");
  4920. return -EINVAL;
  4921. }
  4922. priv = enc->dev->dev_private;
  4923. sde_enc = to_sde_encoder_virt(enc);
  4924. if (!sde_enc->crtc || (sde_enc->crtc->index
  4925. >= ARRAY_SIZE(priv->event_thread))) {
  4926. SDE_DEBUG_ENC(sde_enc,
  4927. "invalid cached CRTC: %d or crtc index: %d\n",
  4928. sde_enc->crtc == NULL,
  4929. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4930. return -EINVAL;
  4931. }
  4932. SDE_EVT32_VERBOSE(DRMID(enc));
  4933. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4934. if (!skip_pre_kickoff) {
  4935. sde_enc->delay_kickoff = true;
  4936. kthread_queue_work(&event_thread->worker,
  4937. &sde_enc->esd_trigger_work);
  4938. kthread_flush_work(&sde_enc->esd_trigger_work);
  4939. }
  4940. /*
  4941. * panel may stop generating te signal (vsync) during esd failure. rsc
  4942. * hardware may hang without vsync. Avoid rsc hang by generating the
  4943. * vsync from watchdog timer instead of panel.
  4944. */
  4945. sde_encoder_helper_switch_vsync(enc, true);
  4946. if (!skip_pre_kickoff) {
  4947. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4948. sde_enc->delay_kickoff = false;
  4949. }
  4950. return 0;
  4951. }
  4952. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4953. {
  4954. struct sde_encoder_virt *sde_enc;
  4955. if (!encoder) {
  4956. SDE_ERROR("invalid drm enc\n");
  4957. return false;
  4958. }
  4959. sde_enc = to_sde_encoder_virt(encoder);
  4960. return sde_enc->recovery_events_enabled;
  4961. }
  4962. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  4963. {
  4964. struct sde_encoder_virt *sde_enc;
  4965. if (!encoder) {
  4966. SDE_ERROR("invalid drm enc\n");
  4967. return;
  4968. }
  4969. sde_enc = to_sde_encoder_virt(encoder);
  4970. sde_enc->recovery_events_enabled = true;
  4971. }
  4972. bool sde_encoder_needs_dsc_disable(struct drm_encoder *drm_enc)
  4973. {
  4974. struct sde_kms *sde_kms;
  4975. struct drm_connector *conn;
  4976. struct sde_connector_state *conn_state;
  4977. if (!drm_enc)
  4978. return false;
  4979. sde_kms = sde_encoder_get_kms(drm_enc);
  4980. if (!sde_kms)
  4981. return false;
  4982. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  4983. if (!conn || !conn->state)
  4984. return false;
  4985. conn_state = to_sde_connector_state(conn->state);
  4986. return TOPOLOGY_DSC_MODE(conn_state->old_topology_name);
  4987. }
  4988. struct sde_hw_ctl *sde_encoder_get_hw_ctl(struct sde_connector *c_conn)
  4989. {
  4990. struct drm_encoder *drm_enc;
  4991. struct sde_encoder_virt *sde_enc;
  4992. struct sde_encoder_phys *cur_master;
  4993. struct sde_hw_ctl *hw_ctl = NULL;
  4994. if (!c_conn || !c_conn->hwfence_wb_retire_fences_enable)
  4995. goto exit;
  4996. /* get encoder to find the hw_ctl for this connector */
  4997. drm_enc = c_conn->encoder;
  4998. if (!drm_enc)
  4999. goto exit;
  5000. sde_enc = to_sde_encoder_virt(drm_enc);
  5001. cur_master = sde_enc->phys_encs[0];
  5002. if (!cur_master || !cur_master->hw_ctl)
  5003. goto exit;
  5004. hw_ctl = cur_master->hw_ctl;
  5005. SDE_DEBUG("conn hw_ctl idx:%d intf_mode:%d\n", hw_ctl->idx, cur_master->intf_mode);
  5006. exit:
  5007. return hw_ctl;
  5008. }
  5009. void sde_encoder_add_data_to_minidump_va(struct drm_encoder *drm_enc)
  5010. {
  5011. struct sde_encoder_virt *sde_enc;
  5012. struct sde_encoder_phys *phys_enc;
  5013. u32 i;
  5014. sde_enc = to_sde_encoder_virt(drm_enc);
  5015. for( i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  5016. {
  5017. phys_enc = sde_enc->phys_encs[i];
  5018. if(phys_enc && phys_enc->ops.add_to_minidump)
  5019. phys_enc->ops.add_to_minidump(phys_enc);
  5020. phys_enc = sde_enc->phys_cmd_encs[i];
  5021. if(phys_enc && phys_enc->ops.add_to_minidump)
  5022. phys_enc->ops.add_to_minidump(phys_enc);
  5023. phys_enc = sde_enc->phys_vid_encs[i];
  5024. if(phys_enc && phys_enc->ops.add_to_minidump)
  5025. phys_enc->ops.add_to_minidump(phys_enc);
  5026. }
  5027. }
  5028. void sde_encoder_misr_sign_event_notify(struct drm_encoder *drm_enc)
  5029. {
  5030. struct drm_event event;
  5031. struct drm_connector *connector;
  5032. struct sde_connector *c_conn = NULL;
  5033. struct sde_connector_state *c_state = NULL;
  5034. struct sde_encoder_virt *sde_enc = NULL;
  5035. struct sde_encoder_phys *phys = NULL;
  5036. u32 current_misr_value[MAX_DSI_DISPLAYS] = {0};
  5037. int rc = 0, i = 0;
  5038. bool misr_updated = false, roi_updated = false;
  5039. struct msm_roi_list *prev_roi, *c_state_roi;
  5040. if (!drm_enc)
  5041. return;
  5042. sde_enc = to_sde_encoder_virt(drm_enc);
  5043. if (!atomic_read(&sde_enc->misr_enable)) {
  5044. SDE_DEBUG("MISR is disabled\n");
  5045. return;
  5046. }
  5047. connector = sde_enc->cur_master->connector;
  5048. if (!connector)
  5049. return;
  5050. c_conn = to_sde_connector(connector);
  5051. c_state = to_sde_connector_state(connector->state);
  5052. atomic64_set(&c_conn->previous_misr_sign.num_valid_misr, 0);
  5053. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5054. phys = sde_enc->phys_encs[i];
  5055. if (!phys || !phys->ops.collect_misr) {
  5056. SDE_DEBUG("invalid misr ops\n", i);
  5057. continue;
  5058. }
  5059. rc = phys->ops.collect_misr(phys, true, &current_misr_value[i]);
  5060. if (rc) {
  5061. SDE_ERROR("failed to collect misr %d\n", rc);
  5062. return;
  5063. }
  5064. atomic64_inc(&c_conn->previous_misr_sign.num_valid_misr);
  5065. }
  5066. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5067. if (current_misr_value[i] != c_conn->previous_misr_sign.misr_sign_value[i]) {
  5068. c_conn->previous_misr_sign.misr_sign_value[i] = current_misr_value[i];
  5069. misr_updated = true;
  5070. }
  5071. }
  5072. prev_roi = &c_conn->previous_misr_sign.roi_list;
  5073. c_state_roi = &c_state->rois;
  5074. if (prev_roi->num_rects != c_state_roi->num_rects) {
  5075. roi_updated = true;
  5076. } else {
  5077. for (i = 0; i < prev_roi->num_rects; i++) {
  5078. if (IS_ROI_UPDATED(prev_roi->roi[i], c_state_roi->roi[i]))
  5079. roi_updated = true;
  5080. }
  5081. }
  5082. if (roi_updated)
  5083. memcpy(&c_conn->previous_misr_sign.roi_list, &c_state->rois, sizeof(c_state->rois));
  5084. if (misr_updated || roi_updated) {
  5085. event.type = DRM_EVENT_MISR_SIGN;
  5086. event.length = sizeof(c_conn->previous_misr_sign);
  5087. msm_mode_object_event_notify(&connector->base, connector->dev, &event,
  5088. (u8 *)&c_conn->previous_misr_sign);
  5089. }
  5090. }