dsi_drm.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  5. */
  6. #include <drm/drm_atomic_helper.h>
  7. #include <drm/drm_atomic.h>
  8. #include <drm/drm_edid.h>
  9. #include "msm_kms.h"
  10. #include "sde_connector.h"
  11. #include "dsi_drm.h"
  12. #include "sde_trace.h"
  13. #include "sde_dbg.h"
  14. #include "msm_drv.h"
  15. #include "sde_encoder.h"
  16. #define to_dsi_bridge(x) container_of((x), struct dsi_bridge, base)
  17. #define to_dsi_state(x) container_of((x), struct dsi_connector_state, base)
  18. #define DEFAULT_PANEL_JITTER_NUMERATOR 2
  19. #define DEFAULT_PANEL_JITTER_DENOMINATOR 1
  20. #define DEFAULT_PANEL_JITTER_ARRAY_SIZE 2
  21. #define DEFAULT_PANEL_PREFILL_LINES 25
  22. static struct dsi_display_mode_priv_info default_priv_info = {
  23. .panel_jitter_numer = DEFAULT_PANEL_JITTER_NUMERATOR,
  24. .panel_jitter_denom = DEFAULT_PANEL_JITTER_DENOMINATOR,
  25. .panel_prefill_lines = DEFAULT_PANEL_PREFILL_LINES,
  26. .dsc_enabled = false,
  27. };
  28. static void convert_to_dsi_mode(const struct drm_display_mode *drm_mode,
  29. struct dsi_display_mode *dsi_mode)
  30. {
  31. memset(dsi_mode, 0, sizeof(*dsi_mode));
  32. dsi_mode->timing.h_active = drm_mode->hdisplay;
  33. dsi_mode->timing.h_back_porch = drm_mode->htotal - drm_mode->hsync_end;
  34. dsi_mode->timing.h_sync_width = drm_mode->htotal -
  35. (drm_mode->hsync_start + dsi_mode->timing.h_back_porch);
  36. dsi_mode->timing.h_front_porch = drm_mode->hsync_start -
  37. drm_mode->hdisplay;
  38. dsi_mode->timing.h_skew = drm_mode->hskew;
  39. dsi_mode->timing.v_active = drm_mode->vdisplay;
  40. dsi_mode->timing.v_back_porch = drm_mode->vtotal - drm_mode->vsync_end;
  41. dsi_mode->timing.v_sync_width = drm_mode->vtotal -
  42. (drm_mode->vsync_start + dsi_mode->timing.v_back_porch);
  43. dsi_mode->timing.v_front_porch = drm_mode->vsync_start -
  44. drm_mode->vdisplay;
  45. dsi_mode->timing.refresh_rate = drm_mode_vrefresh(drm_mode);
  46. dsi_mode->timing.h_sync_polarity =
  47. !!(drm_mode->flags & DRM_MODE_FLAG_PHSYNC);
  48. dsi_mode->timing.v_sync_polarity =
  49. !!(drm_mode->flags & DRM_MODE_FLAG_PVSYNC);
  50. }
  51. static void msm_parse_mode_priv_info(const struct msm_display_mode *msm_mode,
  52. struct dsi_display_mode *dsi_mode)
  53. {
  54. dsi_mode->priv_info =
  55. (struct dsi_display_mode_priv_info *)msm_mode->private;
  56. if (dsi_mode->priv_info) {
  57. dsi_mode->timing.dsc_enabled = dsi_mode->priv_info->dsc_enabled;
  58. dsi_mode->timing.dsc = &dsi_mode->priv_info->dsc;
  59. dsi_mode->timing.vdc_enabled = dsi_mode->priv_info->vdc_enabled;
  60. dsi_mode->timing.vdc = &dsi_mode->priv_info->vdc;
  61. dsi_mode->timing.pclk_scale = dsi_mode->priv_info->pclk_scale;
  62. dsi_mode->timing.clk_rate_hz = dsi_mode->priv_info->clk_rate_hz;
  63. }
  64. if (msm_is_mode_seamless(msm_mode))
  65. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_SEAMLESS;
  66. if (msm_is_mode_dynamic_fps(msm_mode))
  67. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_DFPS;
  68. if (msm_needs_vblank_pre_modeset(msm_mode))
  69. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_VBLANK_PRE_MODESET;
  70. if (msm_is_mode_seamless_dms(msm_mode))
  71. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_DMS;
  72. if (msm_is_mode_seamless_vrr(msm_mode))
  73. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_VRR;
  74. if (msm_is_mode_seamless_poms_to_vid(msm_mode))
  75. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_POMS_TO_VID;
  76. if (msm_is_mode_seamless_poms_to_cmd(msm_mode))
  77. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_POMS_TO_CMD;
  78. if (msm_is_mode_seamless_dyn_clk(msm_mode))
  79. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_DYN_CLK;
  80. }
  81. void dsi_convert_to_drm_mode(const struct dsi_display_mode *dsi_mode,
  82. struct drm_display_mode *drm_mode)
  83. {
  84. char *panel_caps = "vid";
  85. if ((dsi_mode->panel_mode_caps & DSI_OP_VIDEO_MODE) &&
  86. (dsi_mode->panel_mode_caps & DSI_OP_CMD_MODE))
  87. panel_caps = "vid_cmd";
  88. else if (dsi_mode->panel_mode_caps & DSI_OP_VIDEO_MODE)
  89. panel_caps = "vid";
  90. else if (dsi_mode->panel_mode_caps & DSI_OP_CMD_MODE)
  91. panel_caps = "cmd";
  92. memset(drm_mode, 0, sizeof(*drm_mode));
  93. drm_mode->hdisplay = dsi_mode->timing.h_active;
  94. drm_mode->hsync_start = drm_mode->hdisplay +
  95. dsi_mode->timing.h_front_porch;
  96. drm_mode->hsync_end = drm_mode->hsync_start +
  97. dsi_mode->timing.h_sync_width;
  98. drm_mode->htotal = drm_mode->hsync_end + dsi_mode->timing.h_back_porch;
  99. drm_mode->hskew = dsi_mode->timing.h_skew;
  100. drm_mode->vdisplay = dsi_mode->timing.v_active;
  101. drm_mode->vsync_start = drm_mode->vdisplay +
  102. dsi_mode->timing.v_front_porch;
  103. drm_mode->vsync_end = drm_mode->vsync_start +
  104. dsi_mode->timing.v_sync_width;
  105. drm_mode->vtotal = drm_mode->vsync_end + dsi_mode->timing.v_back_porch;
  106. drm_mode->clock = drm_mode->htotal * drm_mode->vtotal * dsi_mode->timing.refresh_rate;
  107. drm_mode->clock /= 1000;
  108. if (dsi_mode->timing.h_sync_polarity)
  109. drm_mode->flags |= DRM_MODE_FLAG_PHSYNC;
  110. if (dsi_mode->timing.v_sync_polarity)
  111. drm_mode->flags |= DRM_MODE_FLAG_PVSYNC;
  112. /* set mode name */
  113. snprintf(drm_mode->name, DRM_DISPLAY_MODE_LEN, "%dx%dx%d%s",
  114. drm_mode->hdisplay, drm_mode->vdisplay,
  115. drm_mode_vrefresh(drm_mode), panel_caps);
  116. }
  117. static void dsi_convert_to_msm_mode(const struct dsi_display_mode *dsi_mode,
  118. struct msm_display_mode *msm_mode)
  119. {
  120. msm_mode->private_flags = 0;
  121. msm_mode->private = (int *)dsi_mode->priv_info;
  122. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_SEAMLESS)
  123. msm_mode->private_flags |= DRM_MODE_FLAG_SEAMLESS;
  124. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_DFPS)
  125. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_DYNAMIC_FPS;
  126. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_VBLANK_PRE_MODESET)
  127. msm_mode->private_flags |= MSM_MODE_FLAG_VBLANK_PRE_MODESET;
  128. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_DMS)
  129. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_DMS;
  130. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_VRR)
  131. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_VRR;
  132. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_VID)
  133. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_POMS_VID;
  134. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_CMD)
  135. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_POMS_CMD;
  136. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK)
  137. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_DYN_CLK;
  138. }
  139. static int dsi_bridge_attach(struct drm_bridge *bridge,
  140. enum drm_bridge_attach_flags flags)
  141. {
  142. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  143. if (!bridge) {
  144. DSI_ERR("Invalid params\n");
  145. return -EINVAL;
  146. }
  147. DSI_DEBUG("[%d] attached\n", c_bridge->id);
  148. return 0;
  149. }
  150. static void dsi_bridge_pre_enable(struct drm_bridge *bridge)
  151. {
  152. int rc = 0;
  153. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  154. if (!bridge) {
  155. DSI_ERR("Invalid params\n");
  156. return;
  157. }
  158. if (!c_bridge || !c_bridge->display || !c_bridge->display->panel) {
  159. DSI_ERR("Incorrect bridge details\n");
  160. return;
  161. }
  162. atomic_set(&c_bridge->display->panel->esd_recovery_pending, 0);
  163. /* By this point mode should have been validated through mode_fixup */
  164. rc = dsi_display_set_mode(c_bridge->display,
  165. &(c_bridge->dsi_mode), 0x0);
  166. if (rc) {
  167. DSI_ERR("[%d] failed to perform a mode set, rc=%d\n",
  168. c_bridge->id, rc);
  169. return;
  170. }
  171. if (c_bridge->dsi_mode.dsi_mode_flags &
  172. (DSI_MODE_FLAG_SEAMLESS | DSI_MODE_FLAG_VRR |
  173. DSI_MODE_FLAG_DYN_CLK)) {
  174. DSI_DEBUG("[%d] seamless pre-enable\n", c_bridge->id);
  175. return;
  176. }
  177. SDE_ATRACE_BEGIN("dsi_display_prepare");
  178. rc = dsi_display_prepare(c_bridge->display);
  179. if (rc) {
  180. DSI_ERR("[%d] DSI display prepare failed, rc=%d\n",
  181. c_bridge->id, rc);
  182. SDE_ATRACE_END("dsi_display_prepare");
  183. return;
  184. }
  185. SDE_ATRACE_END("dsi_display_prepare");
  186. SDE_ATRACE_BEGIN("dsi_display_enable");
  187. rc = dsi_display_enable(c_bridge->display);
  188. if (rc) {
  189. DSI_ERR("[%d] DSI display enable failed, rc=%d\n",
  190. c_bridge->id, rc);
  191. (void)dsi_display_unprepare(c_bridge->display);
  192. }
  193. SDE_ATRACE_END("dsi_display_enable");
  194. rc = dsi_display_splash_res_cleanup(c_bridge->display);
  195. if (rc)
  196. DSI_ERR("Continuous splash pipeline cleanup failed, rc=%d\n",
  197. rc);
  198. }
  199. static void dsi_bridge_enable(struct drm_bridge *bridge)
  200. {
  201. int rc = 0;
  202. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  203. struct dsi_display *display;
  204. if (!bridge) {
  205. DSI_ERR("Invalid params\n");
  206. return;
  207. }
  208. if (c_bridge->dsi_mode.dsi_mode_flags &
  209. (DSI_MODE_FLAG_SEAMLESS | DSI_MODE_FLAG_VRR |
  210. DSI_MODE_FLAG_DYN_CLK)) {
  211. DSI_DEBUG("[%d] seamless enable\n", c_bridge->id);
  212. return;
  213. }
  214. display = c_bridge->display;
  215. rc = dsi_display_post_enable(display);
  216. if (rc)
  217. DSI_ERR("[%d] DSI display post enabled failed, rc=%d\n",
  218. c_bridge->id, rc);
  219. if (display)
  220. display->enabled = true;
  221. if (display && display->drm_conn) {
  222. sde_connector_helper_bridge_enable(display->drm_conn);
  223. if (display->poms_pending) {
  224. display->poms_pending = false;
  225. sde_connector_schedule_status_work(display->drm_conn,
  226. true);
  227. }
  228. }
  229. }
  230. static void dsi_bridge_disable(struct drm_bridge *bridge)
  231. {
  232. int rc = 0;
  233. struct dsi_display *display;
  234. struct sde_connector_state *conn_state;
  235. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  236. if (!bridge) {
  237. DSI_ERR("Invalid params\n");
  238. return;
  239. }
  240. display = c_bridge->display;
  241. if (display)
  242. display->enabled = false;
  243. if (display && display->drm_conn) {
  244. conn_state = to_sde_connector_state(display->drm_conn->state);
  245. if (!conn_state) {
  246. DSI_ERR("invalid params\n");
  247. return;
  248. }
  249. display->poms_pending = msm_is_mode_seamless_poms(
  250. &conn_state->msm_mode);
  251. sde_connector_helper_bridge_disable(display->drm_conn);
  252. }
  253. rc = dsi_display_pre_disable(c_bridge->display);
  254. if (rc) {
  255. DSI_ERR("[%d] DSI display pre disable failed, rc=%d\n",
  256. c_bridge->id, rc);
  257. }
  258. }
  259. static void dsi_bridge_post_disable(struct drm_bridge *bridge)
  260. {
  261. int rc = 0;
  262. struct dsi_display *display;
  263. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  264. if (!bridge) {
  265. DSI_ERR("Invalid params\n");
  266. return;
  267. }
  268. display = c_bridge->display;
  269. SDE_ATRACE_BEGIN("dsi_bridge_post_disable");
  270. SDE_ATRACE_BEGIN("dsi_display_disable");
  271. rc = dsi_display_disable(c_bridge->display);
  272. if (rc) {
  273. DSI_ERR("[%d] DSI display disable failed, rc=%d\n",
  274. c_bridge->id, rc);
  275. SDE_ATRACE_END("dsi_display_disable");
  276. return;
  277. }
  278. SDE_ATRACE_END("dsi_display_disable");
  279. if (display && display->drm_conn)
  280. sde_connector_helper_bridge_post_disable(display->drm_conn);
  281. rc = dsi_display_unprepare(c_bridge->display);
  282. if (rc) {
  283. DSI_ERR("[%d] DSI display unprepare failed, rc=%d\n",
  284. c_bridge->id, rc);
  285. SDE_ATRACE_END("dsi_bridge_post_disable");
  286. return;
  287. }
  288. SDE_ATRACE_END("dsi_bridge_post_disable");
  289. }
  290. static void dsi_bridge_mode_set(struct drm_bridge *bridge,
  291. const struct drm_display_mode *mode,
  292. const struct drm_display_mode *adjusted_mode)
  293. {
  294. int rc = 0;
  295. struct dsi_bridge *c_bridge = NULL;
  296. struct dsi_display *display;
  297. struct drm_connector *conn;
  298. struct sde_connector_state *conn_state;
  299. if (!bridge || !mode || !adjusted_mode) {
  300. DSI_ERR("Invalid params\n");
  301. return;
  302. }
  303. c_bridge = to_dsi_bridge(bridge);
  304. if (!c_bridge) {
  305. DSI_ERR("invalid dsi bridge\n");
  306. return;
  307. }
  308. display = c_bridge->display;
  309. if (!display || !display->drm_conn || !display->drm_conn->state) {
  310. DSI_ERR("invalid display\n");
  311. return;
  312. }
  313. memset(&(c_bridge->dsi_mode), 0x0, sizeof(struct dsi_display_mode));
  314. convert_to_dsi_mode(adjusted_mode, &(c_bridge->dsi_mode));
  315. conn = sde_encoder_get_connector(bridge->dev, bridge->encoder);
  316. if (!conn)
  317. return;
  318. conn_state = to_sde_connector_state(conn->state);
  319. if (!conn_state) {
  320. DSI_ERR("invalid connector state\n");
  321. return;
  322. }
  323. msm_parse_mode_priv_info(&conn_state->msm_mode,
  324. &(c_bridge->dsi_mode));
  325. rc = dsi_display_restore_bit_clk(display, &c_bridge->dsi_mode);
  326. if (rc) {
  327. DSI_ERR("[%s] bit clk rate cannot be restored\n", display->name);
  328. return;
  329. }
  330. DSI_DEBUG("clk_rate: %llu\n", c_bridge->dsi_mode.timing.clk_rate_hz);
  331. }
  332. static bool _dsi_bridge_mode_validate_and_fixup(struct drm_bridge *bridge,
  333. struct drm_crtc_state *crtc_state, struct dsi_display *display,
  334. struct dsi_display_mode *adj_mode)
  335. {
  336. int rc = 0;
  337. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  338. struct dsi_display_mode cur_dsi_mode;
  339. struct sde_connector_state *old_conn_state;
  340. struct drm_display_mode *cur_mode;
  341. if (!bridge->encoder || !bridge->encoder->crtc || !crtc_state->crtc)
  342. return 0;
  343. cur_mode = &crtc_state->crtc->state->mode;
  344. old_conn_state = to_sde_connector_state(display->drm_conn->state);
  345. convert_to_dsi_mode(cur_mode, &cur_dsi_mode);
  346. msm_parse_mode_priv_info(&old_conn_state->msm_mode, &cur_dsi_mode);
  347. rc = dsi_display_validate_mode_change(c_bridge->display, &cur_dsi_mode, adj_mode);
  348. if (rc) {
  349. DSI_ERR("[%s] seamless mode mismatch failure rc=%d\n", c_bridge->display->name, rc);
  350. return rc;
  351. }
  352. /*
  353. * DMS Flag if set during active changed condition cannot be
  354. * treated as seamless. Hence, removing DMS flag in such cases.
  355. */
  356. if ((adj_mode->dsi_mode_flags & DSI_MODE_FLAG_DMS) &&
  357. crtc_state->active_changed)
  358. adj_mode->dsi_mode_flags &= ~DSI_MODE_FLAG_DMS;
  359. /* No DMS/VRR when drm pipeline is changing */
  360. if (!dsi_display_mode_match(&cur_dsi_mode, adj_mode,
  361. DSI_MODE_MATCH_FULL_TIMINGS) &&
  362. (!(adj_mode->dsi_mode_flags & DSI_MODE_FLAG_VRR)) &&
  363. (!(adj_mode->dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK)) &&
  364. (!(adj_mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_VID)) &&
  365. (!(adj_mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_CMD)) &&
  366. (!crtc_state->active_changed ||
  367. display->is_cont_splash_enabled)) {
  368. adj_mode->dsi_mode_flags |= DSI_MODE_FLAG_DMS;
  369. SDE_EVT32(SDE_EVTLOG_FUNC_CASE2,
  370. adj_mode->timing.h_active,
  371. adj_mode->timing.v_active,
  372. adj_mode->timing.refresh_rate,
  373. adj_mode->pixel_clk_khz,
  374. adj_mode->panel_mode_caps);
  375. }
  376. return rc;
  377. }
  378. static bool dsi_bridge_mode_fixup(struct drm_bridge *bridge,
  379. const struct drm_display_mode *mode,
  380. struct drm_display_mode *adjusted_mode)
  381. {
  382. int rc = 0;
  383. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  384. struct dsi_display *display;
  385. struct dsi_display_mode dsi_mode, *panel_dsi_mode;
  386. struct drm_crtc_state *crtc_state;
  387. struct drm_connector_state *drm_conn_state;
  388. struct sde_connector_state *conn_state;
  389. struct msm_sub_mode new_sub_mode;
  390. crtc_state = container_of(mode, struct drm_crtc_state, mode);
  391. if (!bridge || !mode || !adjusted_mode) {
  392. DSI_ERR("invalid params\n");
  393. return false;
  394. }
  395. display = c_bridge->display;
  396. if (!display || !display->drm_conn || !display->drm_conn->state) {
  397. DSI_ERR("invalid params\n");
  398. return false;
  399. }
  400. drm_conn_state = drm_atomic_get_new_connector_state(crtc_state->state,
  401. display->drm_conn);
  402. conn_state = to_sde_connector_state(drm_conn_state);
  403. if (!conn_state) {
  404. DSI_ERR("invalid params\n");
  405. return false;
  406. }
  407. /*
  408. * if no timing defined in panel, it must be external mode
  409. * and we'll use empty priv info to populate the mode
  410. */
  411. if (display->panel && !display->panel->num_timing_nodes) {
  412. *adjusted_mode = *mode;
  413. conn_state->msm_mode.base = adjusted_mode;
  414. conn_state->msm_mode.private = (int *)&default_priv_info;
  415. conn_state->msm_mode.private_flags = 0;
  416. return true;
  417. }
  418. convert_to_dsi_mode(mode, &dsi_mode);
  419. msm_parse_mode_priv_info(&conn_state->msm_mode, &dsi_mode);
  420. new_sub_mode.dsc_mode = sde_connector_get_property(drm_conn_state,
  421. CONNECTOR_PROP_DSC_MODE);
  422. /*
  423. * retrieve dsi mode from dsi driver's cache since not safe to take
  424. * the drm mode config mutex in all paths
  425. */
  426. rc = dsi_display_find_mode(display, &dsi_mode, &new_sub_mode,
  427. &panel_dsi_mode);
  428. if (rc)
  429. return rc;
  430. /* propagate the private info to the adjusted_mode derived dsi mode */
  431. dsi_mode.priv_info = panel_dsi_mode->priv_info;
  432. dsi_mode.dsi_mode_flags = panel_dsi_mode->dsi_mode_flags;
  433. dsi_mode.panel_mode_caps = panel_dsi_mode->panel_mode_caps;
  434. dsi_mode.timing.dsc_enabled = dsi_mode.priv_info->dsc_enabled;
  435. dsi_mode.timing.dsc = &dsi_mode.priv_info->dsc;
  436. rc = dsi_display_restore_bit_clk(display, &dsi_mode);
  437. if (rc) {
  438. DSI_ERR("[%s] bit clk rate cannot be restored\n", display->name);
  439. return false;
  440. }
  441. rc = dsi_display_update_dyn_bit_clk(display, &dsi_mode);
  442. if (rc) {
  443. DSI_ERR("[%s] failed to update bit clock\n", display->name);
  444. return false;
  445. }
  446. rc = dsi_display_validate_mode(c_bridge->display, &dsi_mode,
  447. DSI_VALIDATE_FLAG_ALLOW_ADJUST);
  448. if (rc) {
  449. DSI_ERR("[%d] mode is not valid, rc=%d\n", c_bridge->id, rc);
  450. return false;
  451. }
  452. rc = _dsi_bridge_mode_validate_and_fixup(bridge, crtc_state, display, &dsi_mode);
  453. if (rc) {
  454. DSI_ERR("[%s] failed to validate dsi bridge mode.\n", display->name);
  455. return false;
  456. }
  457. /* Reject seamless transition when active changed */
  458. if (crtc_state->active_changed &&
  459. ((dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_VRR) ||
  460. (dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK) ||
  461. (dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_VID) ||
  462. (dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_CMD))) {
  463. DSI_INFO("seamless upon active changed 0x%x %d\n",
  464. dsi_mode.dsi_mode_flags, crtc_state->active_changed);
  465. return false;
  466. }
  467. /* convert back to drm mode, propagating the private info & flags */
  468. dsi_convert_to_drm_mode(&dsi_mode, adjusted_mode);
  469. dsi_convert_to_msm_mode(&dsi_mode, &conn_state->msm_mode);
  470. return true;
  471. }
  472. u32 dsi_drm_get_dfps_maxfps(void *display)
  473. {
  474. u32 dfps_maxfps = 0;
  475. struct dsi_display *dsi_display = display;
  476. /*
  477. * The time of SDE transmitting one frame active data
  478. * will not be changed, if frame rate is adjusted with
  479. * VFP method.
  480. * So only return max fps of DFPS for UIDLE update, if DFPS
  481. * is enabled with VFP.
  482. */
  483. if (dsi_display && dsi_display->panel &&
  484. dsi_display->panel->panel_mode == DSI_OP_VIDEO_MODE &&
  485. dsi_display->panel->dfps_caps.type ==
  486. DSI_DFPS_IMMEDIATE_VFP)
  487. dfps_maxfps =
  488. dsi_display->panel->dfps_caps.max_refresh_rate;
  489. return dfps_maxfps;
  490. }
  491. int dsi_conn_get_lm_from_mode(void *display, const struct drm_display_mode *drm_mode)
  492. {
  493. struct dsi_display *dsi_display = display;
  494. struct dsi_display_mode dsi_mode, *panel_dsi_mode;
  495. int rc = -EINVAL;
  496. if (!dsi_display || !drm_mode) {
  497. DSI_ERR("Invalid params %d %d\n", !display, !drm_mode);
  498. return rc;
  499. }
  500. convert_to_dsi_mode(drm_mode, &dsi_mode);
  501. rc = dsi_display_find_mode(dsi_display, &dsi_mode, NULL, &panel_dsi_mode);
  502. if (rc) {
  503. DSI_ERR("mode not found %d\n", rc);
  504. drm_mode_debug_printmodeline(drm_mode);
  505. return rc;
  506. }
  507. return panel_dsi_mode->priv_info->topology.num_lm;
  508. }
  509. int dsi_conn_get_mode_info(struct drm_connector *connector,
  510. const struct drm_display_mode *drm_mode,
  511. struct msm_sub_mode *sub_mode,
  512. struct msm_mode_info *mode_info,
  513. void *display, const struct msm_resource_caps_info *avail_res)
  514. {
  515. struct dsi_display_mode partial_dsi_mode, *dsi_mode = NULL;
  516. struct dsi_mode_info *timing;
  517. int src_bpp, tar_bpp, rc = 0;
  518. struct dsi_display *dsi_display = (struct dsi_display *) display;
  519. if (!drm_mode || !mode_info)
  520. return -EINVAL;
  521. convert_to_dsi_mode(drm_mode, &partial_dsi_mode);
  522. rc = dsi_display_find_mode(dsi_display, &partial_dsi_mode, sub_mode, &dsi_mode);
  523. if (rc || !dsi_mode->priv_info || !dsi_display || !dsi_display->panel)
  524. return -EINVAL;
  525. memset(mode_info, 0, sizeof(*mode_info));
  526. timing = &dsi_mode->timing;
  527. mode_info->frame_rate = dsi_mode->timing.refresh_rate;
  528. mode_info->vtotal = DSI_V_TOTAL(timing);
  529. mode_info->prefill_lines = dsi_mode->priv_info->panel_prefill_lines;
  530. mode_info->jitter_numer = dsi_mode->priv_info->panel_jitter_numer;
  531. mode_info->jitter_denom = dsi_mode->priv_info->panel_jitter_denom;
  532. mode_info->dfps_maxfps = dsi_drm_get_dfps_maxfps(display);
  533. mode_info->panel_mode_caps = dsi_mode->panel_mode_caps;
  534. mode_info->mdp_transfer_time_us = dsi_mode->priv_info->mdp_transfer_time_us;
  535. mode_info->mdp_transfer_time_us_min = dsi_mode->priv_info->mdp_transfer_time_us_min;
  536. mode_info->mdp_transfer_time_us_max = dsi_mode->priv_info->mdp_transfer_time_us_max;
  537. mode_info->disable_rsc_solver = dsi_mode->priv_info->disable_rsc_solver;
  538. mode_info->qsync_min_fps = dsi_mode->timing.qsync_min_fps;
  539. mode_info->wd_jitter = dsi_mode->priv_info->wd_jitter;
  540. mode_info->vpadding = dsi_display->panel->host_config.vpadding;
  541. if (mode_info->vpadding < drm_mode->vdisplay) {
  542. mode_info->vpadding = 0;
  543. dsi_display->panel->host_config.line_insertion_enable = 0;
  544. }
  545. memcpy(&mode_info->topology, &dsi_mode->priv_info->topology,
  546. sizeof(struct msm_display_topology));
  547. if (dsi_mode->priv_info->bit_clk_list.count) {
  548. struct msm_dyn_clk_list *dyn_clk_list = &mode_info->dyn_clk_list;
  549. dyn_clk_list->rates = dsi_mode->priv_info->bit_clk_list.rates;
  550. dyn_clk_list->count = dsi_mode->priv_info->bit_clk_list.count;
  551. dyn_clk_list->type = dsi_display->panel->dyn_clk_caps.type;
  552. dyn_clk_list->front_porches = dsi_mode->priv_info->bit_clk_list.front_porches;
  553. dyn_clk_list->pixel_clks_khz = dsi_mode->priv_info->bit_clk_list.pixel_clks_khz;
  554. rc = dsi_display_restore_bit_clk(dsi_display, dsi_mode);
  555. if (rc) {
  556. DSI_ERR("[%s] bit clk rate cannot be restored\n", dsi_display->name);
  557. return rc;
  558. }
  559. }
  560. mode_info->clk_rate = dsi_mode->timing.clk_rate_hz;
  561. if (dsi_mode->priv_info->dsc_enabled) {
  562. mode_info->comp_info.comp_type = MSM_DISPLAY_COMPRESSION_DSC;
  563. mode_info->topology.comp_type = MSM_DISPLAY_COMPRESSION_DSC;
  564. memcpy(&mode_info->comp_info.dsc_info, &dsi_mode->priv_info->dsc,
  565. sizeof(dsi_mode->priv_info->dsc));
  566. } else if (dsi_mode->priv_info->vdc_enabled) {
  567. mode_info->comp_info.comp_type = MSM_DISPLAY_COMPRESSION_VDC;
  568. mode_info->topology.comp_type = MSM_DISPLAY_COMPRESSION_VDC;
  569. memcpy(&mode_info->comp_info.vdc_info, &dsi_mode->priv_info->vdc,
  570. sizeof(dsi_mode->priv_info->vdc));
  571. }
  572. if (mode_info->comp_info.comp_type) {
  573. tar_bpp = dsi_mode->priv_info->pclk_scale.numer;
  574. src_bpp = dsi_mode->priv_info->pclk_scale.denom;
  575. mode_info->comp_info.comp_ratio = mult_frac(1, src_bpp,
  576. tar_bpp);
  577. mode_info->wide_bus_en = dsi_mode->priv_info->widebus_support;
  578. }
  579. if (dsi_mode->priv_info->roi_caps.enabled) {
  580. memcpy(&mode_info->roi_caps, &dsi_mode->priv_info->roi_caps,
  581. sizeof(dsi_mode->priv_info->roi_caps));
  582. }
  583. mode_info->allowed_mode_switches =
  584. dsi_mode->priv_info->allowed_mode_switch;
  585. return 0;
  586. }
  587. static const struct drm_bridge_funcs dsi_bridge_ops = {
  588. .attach = dsi_bridge_attach,
  589. .mode_fixup = dsi_bridge_mode_fixup,
  590. .pre_enable = dsi_bridge_pre_enable,
  591. .enable = dsi_bridge_enable,
  592. .disable = dsi_bridge_disable,
  593. .post_disable = dsi_bridge_post_disable,
  594. .mode_set = dsi_bridge_mode_set,
  595. };
  596. int dsi_conn_set_avr_step_info(struct dsi_panel *panel, void *info)
  597. {
  598. u32 i;
  599. int idx = 0;
  600. size_t buff_sz = PAGE_SIZE;
  601. char *buff;
  602. buff = kzalloc(buff_sz, GFP_KERNEL);
  603. if (!buff)
  604. return -ENOMEM;
  605. for (i = 0; i < panel->avr_caps.avr_step_fps_list_len && (idx < (buff_sz - 1)); i++)
  606. idx += scnprintf(&buff[idx], buff_sz - idx, "%u@%u ",
  607. panel->avr_caps.avr_step_fps_list[i],
  608. panel->dfps_caps.dfps_list[i]);
  609. sde_kms_info_add_keystr(info, "avr step requirement", buff);
  610. kfree(buff);
  611. return 0;
  612. }
  613. int dsi_conn_get_qsync_min_fps(struct drm_connector_state *conn_state)
  614. {
  615. struct sde_connector_state *sde_conn_state = to_sde_connector_state(conn_state);
  616. struct msm_display_mode *msm_mode;
  617. struct dsi_display_mode_priv_info *priv_info;
  618. if (!sde_conn_state)
  619. return -EINVAL;
  620. msm_mode = &sde_conn_state->msm_mode;
  621. if (!msm_mode || !msm_mode->private)
  622. return -EINVAL;
  623. priv_info = (struct dsi_display_mode_priv_info *)(msm_mode->private);
  624. return priv_info->qsync_min_fps;
  625. }
  626. int dsi_conn_set_info_blob(struct drm_connector *connector,
  627. void *info, void *display, struct msm_mode_info *mode_info)
  628. {
  629. struct dsi_display *dsi_display = display;
  630. struct dsi_panel *panel;
  631. enum dsi_pixel_format fmt;
  632. u32 bpp;
  633. if (!info || !dsi_display)
  634. return -EINVAL;
  635. dsi_display->drm_conn = connector;
  636. sde_kms_info_add_keystr(info,
  637. "display type", dsi_display->display_type);
  638. switch (dsi_display->type) {
  639. case DSI_DISPLAY_SINGLE:
  640. sde_kms_info_add_keystr(info, "display config",
  641. "single display");
  642. break;
  643. case DSI_DISPLAY_EXT_BRIDGE:
  644. sde_kms_info_add_keystr(info, "display config", "ext bridge");
  645. break;
  646. case DSI_DISPLAY_SPLIT:
  647. sde_kms_info_add_keystr(info, "display config",
  648. "split display");
  649. break;
  650. case DSI_DISPLAY_SPLIT_EXT_BRIDGE:
  651. sde_kms_info_add_keystr(info, "display config",
  652. "split ext bridge");
  653. break;
  654. default:
  655. DSI_DEBUG("invalid display type:%d\n", dsi_display->type);
  656. break;
  657. }
  658. if (!dsi_display->panel) {
  659. DSI_DEBUG("invalid panel data\n");
  660. goto end;
  661. }
  662. panel = dsi_display->panel;
  663. sde_kms_info_add_keystr(info, "panel name", panel->name);
  664. switch (panel->panel_mode) {
  665. case DSI_OP_VIDEO_MODE:
  666. sde_kms_info_add_keystr(info, "panel mode", "video");
  667. if (panel->avr_caps.avr_step_fps_list_len)
  668. dsi_conn_set_avr_step_info(panel, info);
  669. break;
  670. case DSI_OP_CMD_MODE:
  671. sde_kms_info_add_keystr(info, "panel mode", "command");
  672. sde_kms_info_add_keyint(info, "mdp_transfer_time_us",
  673. mode_info->mdp_transfer_time_us);
  674. break;
  675. default:
  676. DSI_DEBUG("invalid panel type:%d\n", panel->panel_mode);
  677. break;
  678. }
  679. sde_kms_info_add_keystr(info, "qsync support",
  680. panel->qsync_caps.qsync_support ?
  681. "true" : "false");
  682. if (panel->qsync_caps.qsync_min_fps)
  683. sde_kms_info_add_keyint(info, "qsync_fps",
  684. panel->qsync_caps.qsync_min_fps);
  685. sde_kms_info_add_keystr(info, "dfps support",
  686. panel->dfps_caps.dfps_support ? "true" : "false");
  687. if (panel->dfps_caps.dfps_support) {
  688. sde_kms_info_add_keyint(info, "min_fps",
  689. panel->dfps_caps.min_refresh_rate);
  690. sde_kms_info_add_keyint(info, "max_fps",
  691. panel->dfps_caps.max_refresh_rate);
  692. }
  693. sde_kms_info_add_keystr(info, "dyn bitclk support",
  694. panel->dyn_clk_caps.dyn_clk_support ? "true" : "false");
  695. switch (panel->phy_props.rotation) {
  696. case DSI_PANEL_ROTATE_NONE:
  697. sde_kms_info_add_keystr(info, "panel orientation", "none");
  698. break;
  699. case DSI_PANEL_ROTATE_H_FLIP:
  700. sde_kms_info_add_keystr(info, "panel orientation", "horz flip");
  701. break;
  702. case DSI_PANEL_ROTATE_V_FLIP:
  703. sde_kms_info_add_keystr(info, "panel orientation", "vert flip");
  704. break;
  705. case DSI_PANEL_ROTATE_HV_FLIP:
  706. sde_kms_info_add_keystr(info, "panel orientation",
  707. "horz & vert flip");
  708. break;
  709. default:
  710. DSI_DEBUG("invalid panel rotation:%d\n",
  711. panel->phy_props.rotation);
  712. break;
  713. }
  714. switch (panel->bl_config.type) {
  715. case DSI_BACKLIGHT_PWM:
  716. sde_kms_info_add_keystr(info, "backlight type", "pwm");
  717. break;
  718. case DSI_BACKLIGHT_WLED:
  719. sde_kms_info_add_keystr(info, "backlight type", "wled");
  720. break;
  721. case DSI_BACKLIGHT_DCS:
  722. sde_kms_info_add_keystr(info, "backlight type", "dcs");
  723. break;
  724. default:
  725. DSI_DEBUG("invalid panel backlight type:%d\n",
  726. panel->bl_config.type);
  727. break;
  728. }
  729. sde_kms_info_add_keyint(info, "max os brightness", panel->bl_config.brightness_max_level);
  730. sde_kms_info_add_keyint(info, "max panel backlight", panel->bl_config.bl_max_level);
  731. if (panel->spr_info.enable)
  732. sde_kms_info_add_keystr(info, "spr_pack_type",
  733. msm_spr_pack_type_str[panel->spr_info.pack_type]);
  734. if (mode_info && mode_info->roi_caps.enabled) {
  735. sde_kms_info_add_keyint(info, "partial_update_num_roi",
  736. mode_info->roi_caps.num_roi);
  737. sde_kms_info_add_keyint(info, "partial_update_xstart",
  738. mode_info->roi_caps.align.xstart_pix_align);
  739. sde_kms_info_add_keyint(info, "partial_update_walign",
  740. mode_info->roi_caps.align.width_pix_align);
  741. sde_kms_info_add_keyint(info, "partial_update_wmin",
  742. mode_info->roi_caps.align.min_width);
  743. sde_kms_info_add_keyint(info, "partial_update_ystart",
  744. mode_info->roi_caps.align.ystart_pix_align);
  745. sde_kms_info_add_keyint(info, "partial_update_halign",
  746. mode_info->roi_caps.align.height_pix_align);
  747. sde_kms_info_add_keyint(info, "partial_update_hmin",
  748. mode_info->roi_caps.align.min_height);
  749. sde_kms_info_add_keyint(info, "partial_update_roimerge",
  750. mode_info->roi_caps.merge_rois);
  751. }
  752. fmt = dsi_display->config.common_config.dst_format;
  753. bpp = dsi_ctrl_pixel_format_to_bpp(fmt);
  754. sde_kms_info_add_keyint(info, "bit_depth", bpp);
  755. end:
  756. return 0;
  757. }
  758. void dsi_conn_set_submode_blob_info(struct drm_connector *conn,
  759. void *info, void *display, struct drm_display_mode *drm_mode)
  760. {
  761. struct dsi_display *dsi_display = display;
  762. struct dsi_display_mode partial_dsi_mode;
  763. int count, i;
  764. int preferred_submode_idx = -EINVAL;
  765. enum dsi_dyn_clk_feature_type dyn_clk_type;
  766. char *dyn_clk_types[DSI_DYN_CLK_TYPE_MAX] = {
  767. [DSI_DYN_CLK_TYPE_LEGACY] = "none",
  768. [DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_HFP] = "hfp",
  769. [DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_VFP] = "vfp",
  770. };
  771. if (!conn || !display || !drm_mode) {
  772. DSI_ERR("Invalid params\n");
  773. return;
  774. }
  775. convert_to_dsi_mode(drm_mode, &partial_dsi_mode);
  776. mutex_lock(&dsi_display->display_lock);
  777. count = dsi_display->panel->num_display_modes;
  778. for (i = 0; i < count; i++) {
  779. struct dsi_display_mode *dsi_mode = &dsi_display->modes[i];
  780. u32 panel_mode_caps = 0;
  781. const char *topo_name = NULL;
  782. if (!dsi_display_mode_match(&partial_dsi_mode, dsi_mode,
  783. DSI_MODE_MATCH_FULL_TIMINGS))
  784. continue;
  785. sde_kms_info_add_keyint(info, "submode_idx", i);
  786. if (dsi_mode->is_preferred)
  787. preferred_submode_idx = i;
  788. if (dsi_mode->panel_mode_caps & DSI_OP_CMD_MODE)
  789. panel_mode_caps |= DRM_MODE_FLAG_CMD_MODE_PANEL;
  790. if (dsi_mode->panel_mode_caps & DSI_OP_VIDEO_MODE)
  791. panel_mode_caps |= DRM_MODE_FLAG_VID_MODE_PANEL;
  792. sde_kms_info_add_keyint(info, "panel_mode_capabilities",
  793. panel_mode_caps);
  794. sde_kms_info_add_keyint(info, "dsc_mode",
  795. dsi_mode->priv_info->dsc_enabled ? MSM_DISPLAY_DSC_MODE_ENABLED :
  796. MSM_DISPLAY_DSC_MODE_DISABLED);
  797. topo_name = sde_conn_get_topology_name(conn,
  798. dsi_mode->priv_info->topology);
  799. if (topo_name)
  800. sde_kms_info_add_keystr(info, "topology", topo_name);
  801. if (!dsi_mode->priv_info->bit_clk_list.count)
  802. continue;
  803. dyn_clk_type = dsi_display->panel->dyn_clk_caps.type;
  804. sde_kms_info_add_list(info, "dyn_bitclk_list",
  805. dsi_mode->priv_info->bit_clk_list.rates,
  806. dsi_mode->priv_info->bit_clk_list.count);
  807. sde_kms_info_add_keystr(info, "dyn_fp_type",
  808. dyn_clk_types[dyn_clk_type]);
  809. sde_kms_info_add_list(info, "dyn_fp_list",
  810. dsi_mode->priv_info->bit_clk_list.front_porches,
  811. dsi_mode->priv_info->bit_clk_list.count);
  812. sde_kms_info_add_list(info, "dyn_pclk_list",
  813. dsi_mode->priv_info->bit_clk_list.pixel_clks_khz,
  814. dsi_mode->priv_info->bit_clk_list.count);
  815. }
  816. if (preferred_submode_idx >= 0)
  817. sde_kms_info_add_keyint(info, "preferred_submode_idx",
  818. preferred_submode_idx);
  819. mutex_unlock(&dsi_display->display_lock);
  820. }
  821. enum drm_connector_status dsi_conn_detect(struct drm_connector *conn,
  822. bool force,
  823. void *display)
  824. {
  825. enum drm_connector_status status = connector_status_unknown;
  826. struct msm_display_info info;
  827. int rc;
  828. if (!conn || !display)
  829. return status;
  830. /* get display dsi_info */
  831. memset(&info, 0x0, sizeof(info));
  832. rc = dsi_display_get_info(conn, &info, display);
  833. if (rc) {
  834. DSI_ERR("failed to get display info, rc=%d\n", rc);
  835. return connector_status_disconnected;
  836. }
  837. if (info.capabilities & MSM_DISPLAY_CAP_HOT_PLUG)
  838. status = (info.is_connected ? connector_status_connected :
  839. connector_status_disconnected);
  840. else
  841. status = connector_status_connected;
  842. conn->display_info.width_mm = info.width_mm;
  843. conn->display_info.height_mm = info.height_mm;
  844. return status;
  845. }
  846. void dsi_connector_put_modes(struct drm_connector *connector,
  847. void *display)
  848. {
  849. struct dsi_display *dsi_display;
  850. int count, i;
  851. if (!connector || !display)
  852. return;
  853. dsi_display = display;
  854. count = dsi_display->panel->num_display_modes;
  855. for (i = 0; i < count; i++) {
  856. struct dsi_display_mode *dsi_mode = &dsi_display->modes[i];
  857. dsi_display_put_mode(dsi_display, dsi_mode);
  858. }
  859. /* free the display structure modes also */
  860. kfree(dsi_display->modes);
  861. dsi_display->modes = NULL;
  862. }
  863. static int dsi_drm_update_edid_name(struct edid *edid, const char *name)
  864. {
  865. u8 *dtd = (u8 *)&edid->detailed_timings[3];
  866. u8 standard_header[] = {0x00, 0x00, 0x00, 0xFE, 0x00};
  867. u32 dtd_size = 18;
  868. u32 header_size = sizeof(standard_header);
  869. if (!name)
  870. return -EINVAL;
  871. /* Fill standard header */
  872. memcpy(dtd, standard_header, header_size);
  873. dtd_size -= header_size;
  874. dtd_size = min_t(u32, dtd_size, strlen(name));
  875. memcpy(dtd + header_size, name, dtd_size);
  876. return 0;
  877. }
  878. static void dsi_drm_update_dtd(struct edid *edid,
  879. struct dsi_display_mode *modes, u32 modes_count)
  880. {
  881. u32 i;
  882. u32 count = min_t(u32, modes_count, 3);
  883. for (i = 0; i < count; i++) {
  884. struct detailed_timing *dtd = &edid->detailed_timings[i];
  885. struct dsi_display_mode *mode = &modes[i];
  886. struct dsi_mode_info *timing = &mode->timing;
  887. struct detailed_pixel_timing *pd = &dtd->data.pixel_data;
  888. u32 h_blank = timing->h_front_porch + timing->h_sync_width +
  889. timing->h_back_porch;
  890. u32 v_blank = timing->v_front_porch + timing->v_sync_width +
  891. timing->v_back_porch;
  892. u32 h_img = 0, v_img = 0;
  893. dtd->pixel_clock = mode->pixel_clk_khz / 10;
  894. pd->hactive_lo = timing->h_active & 0xFF;
  895. pd->hblank_lo = h_blank & 0xFF;
  896. pd->hactive_hblank_hi = ((h_blank >> 8) & 0xF) |
  897. ((timing->h_active >> 8) & 0xF) << 4;
  898. pd->vactive_lo = timing->v_active & 0xFF;
  899. pd->vblank_lo = v_blank & 0xFF;
  900. pd->vactive_vblank_hi = ((v_blank >> 8) & 0xF) |
  901. ((timing->v_active >> 8) & 0xF) << 4;
  902. pd->hsync_offset_lo = timing->h_front_porch & 0xFF;
  903. pd->hsync_pulse_width_lo = timing->h_sync_width & 0xFF;
  904. pd->vsync_offset_pulse_width_lo =
  905. ((timing->v_front_porch & 0xF) << 4) |
  906. (timing->v_sync_width & 0xF);
  907. pd->hsync_vsync_offset_pulse_width_hi =
  908. (((timing->h_front_porch >> 8) & 0x3) << 6) |
  909. (((timing->h_sync_width >> 8) & 0x3) << 4) |
  910. (((timing->v_front_porch >> 4) & 0x3) << 2) |
  911. (((timing->v_sync_width >> 4) & 0x3) << 0);
  912. pd->width_mm_lo = h_img & 0xFF;
  913. pd->height_mm_lo = v_img & 0xFF;
  914. pd->width_height_mm_hi = (((h_img >> 8) & 0xF) << 4) |
  915. ((v_img >> 8) & 0xF);
  916. pd->hborder = 0;
  917. pd->vborder = 0;
  918. pd->misc = 0;
  919. }
  920. }
  921. static void dsi_drm_update_checksum(struct edid *edid)
  922. {
  923. u8 *data = (u8 *)edid;
  924. u32 i, sum = 0;
  925. for (i = 0; i < EDID_LENGTH - 1; i++)
  926. sum += data[i];
  927. edid->checksum = 0x100 - (sum & 0xFF);
  928. }
  929. int dsi_connector_get_modes(struct drm_connector *connector, void *data,
  930. const struct msm_resource_caps_info *avail_res)
  931. {
  932. int rc, i;
  933. u32 count = 0, edid_size;
  934. struct dsi_display_mode *modes = NULL;
  935. struct drm_display_mode drm_mode;
  936. struct dsi_display *display = data;
  937. struct edid edid;
  938. unsigned int width_mm = connector->display_info.width_mm;
  939. unsigned int height_mm = connector->display_info.height_mm;
  940. const u8 edid_buf[EDID_LENGTH] = {
  941. 0x00, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0x00, 0x44, 0x6D,
  942. 0x01, 0x00, 0x01, 0x00, 0x00, 0x00, 0x1B, 0x10, 0x01, 0x03,
  943. 0x80, 0x00, 0x00, 0x78, 0x0A, 0x0D, 0xC9, 0xA0, 0x57, 0x47,
  944. 0x98, 0x27, 0x12, 0x48, 0x4C, 0x00, 0x00, 0x00, 0x01, 0x01,
  945. 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01,
  946. 0x01, 0x01, 0x01, 0x01,
  947. };
  948. edid_size = min_t(u32, sizeof(edid), EDID_LENGTH);
  949. memcpy(&edid, edid_buf, edid_size);
  950. rc = dsi_display_get_mode_count(display, &count);
  951. if (rc) {
  952. DSI_ERR("failed to get num of modes, rc=%d\n", rc);
  953. goto end;
  954. }
  955. rc = dsi_display_get_modes(display, &modes);
  956. if (rc) {
  957. DSI_ERR("failed to get modes, rc=%d\n", rc);
  958. count = 0;
  959. goto end;
  960. }
  961. for (i = 0; i < count; i++) {
  962. struct drm_display_mode *m;
  963. memset(&drm_mode, 0x0, sizeof(drm_mode));
  964. dsi_convert_to_drm_mode(&modes[i], &drm_mode);
  965. m = drm_mode_duplicate(connector->dev, &drm_mode);
  966. if (!m) {
  967. DSI_ERR("failed to add mode %ux%u\n",
  968. drm_mode.hdisplay,
  969. drm_mode.vdisplay);
  970. count = -ENOMEM;
  971. goto end;
  972. }
  973. m->width_mm = connector->display_info.width_mm;
  974. m->height_mm = connector->display_info.height_mm;
  975. if (display->cmdline_timing != NO_OVERRIDE) {
  976. /* get the preferred mode from dsi display mode */
  977. if (modes[i].is_preferred)
  978. m->type |= DRM_MODE_TYPE_PREFERRED;
  979. } else if (modes[i].mode_idx == 0) {
  980. /* set the first mode in device tree list as preferred */
  981. m->type |= DRM_MODE_TYPE_PREFERRED;
  982. }
  983. drm_mode_probed_add(connector, m);
  984. }
  985. rc = dsi_drm_update_edid_name(&edid, display->panel->name);
  986. if (rc) {
  987. count = 0;
  988. goto end;
  989. }
  990. edid.width_cm = (connector->display_info.width_mm) / 10;
  991. edid.height_cm = (connector->display_info.height_mm) / 10;
  992. dsi_drm_update_dtd(&edid, modes, count);
  993. dsi_drm_update_checksum(&edid);
  994. rc = drm_connector_update_edid_property(connector, &edid);
  995. if (rc)
  996. count = 0;
  997. /*
  998. * DRM EDID structure maintains panel physical dimensions in
  999. * centimeters, we will be losing the precision anything below cm.
  1000. * Changing DRM framework will effect other clients at this
  1001. * moment, overriding the values back to millimeter.
  1002. */
  1003. connector->display_info.width_mm = width_mm;
  1004. connector->display_info.height_mm = height_mm;
  1005. end:
  1006. DSI_DEBUG("MODE COUNT =%d\n\n", count);
  1007. return count;
  1008. }
  1009. enum drm_mode_status dsi_conn_mode_valid(struct drm_connector *connector,
  1010. struct drm_display_mode *mode,
  1011. void *display, const struct msm_resource_caps_info *avail_res)
  1012. {
  1013. struct dsi_display_mode dsi_mode;
  1014. struct dsi_display_mode *full_dsi_mode = NULL;
  1015. struct sde_connector_state *conn_state;
  1016. int rc;
  1017. if (!connector || !mode) {
  1018. DSI_ERR("Invalid params\n");
  1019. return MODE_ERROR;
  1020. }
  1021. convert_to_dsi_mode(mode, &dsi_mode);
  1022. conn_state = to_sde_connector_state(connector->state);
  1023. if (conn_state)
  1024. msm_parse_mode_priv_info(&conn_state->msm_mode, &dsi_mode);
  1025. rc = dsi_display_find_mode(display, &dsi_mode, NULL, &full_dsi_mode);
  1026. if (rc) {
  1027. DSI_ERR("could not find mode %s\n", mode->name);
  1028. return MODE_ERROR;
  1029. }
  1030. rc = dsi_display_validate_mode(display, full_dsi_mode,
  1031. DSI_VALIDATE_FLAG_ALLOW_ADJUST);
  1032. if (rc) {
  1033. DSI_ERR("mode not supported, rc=%d\n", rc);
  1034. return MODE_BAD;
  1035. }
  1036. return MODE_OK;
  1037. }
  1038. int dsi_conn_pre_kickoff(struct drm_connector *connector,
  1039. void *display,
  1040. struct msm_display_kickoff_params *params)
  1041. {
  1042. if (!connector || !display || !params) {
  1043. DSI_ERR("Invalid params\n");
  1044. return -EINVAL;
  1045. }
  1046. return dsi_display_pre_kickoff(connector, display, params);
  1047. }
  1048. int dsi_conn_prepare_commit(void *display,
  1049. struct msm_display_conn_params *params)
  1050. {
  1051. if (!display || !params) {
  1052. pr_err("Invalid params\n");
  1053. return -EINVAL;
  1054. }
  1055. return dsi_display_pre_commit(display, params);
  1056. }
  1057. void dsi_conn_enable_event(struct drm_connector *connector,
  1058. uint32_t event_idx, bool enable, void *display)
  1059. {
  1060. struct dsi_event_cb_info event_info;
  1061. memset(&event_info, 0, sizeof(event_info));
  1062. event_info.event_cb = sde_connector_trigger_event;
  1063. event_info.event_usr_ptr = connector;
  1064. dsi_display_enable_event(connector, display,
  1065. event_idx, &event_info, enable);
  1066. }
  1067. int dsi_conn_post_kickoff(struct drm_connector *connector,
  1068. struct msm_display_conn_params *params)
  1069. {
  1070. struct drm_encoder *encoder;
  1071. struct drm_bridge *bridge;
  1072. struct dsi_bridge *c_bridge;
  1073. struct dsi_display_mode adj_mode;
  1074. struct dsi_display *display;
  1075. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1076. int i, rc = 0, ctrl_version;
  1077. bool enable;
  1078. struct dsi_dyn_clk_caps *dyn_clk_caps;
  1079. if (!connector || !connector->state) {
  1080. DSI_ERR("invalid connector or connector state\n");
  1081. return -EINVAL;
  1082. }
  1083. encoder = connector->state->best_encoder;
  1084. if (!encoder) {
  1085. DSI_DEBUG("best encoder is not available\n");
  1086. return 0;
  1087. }
  1088. bridge = drm_bridge_chain_get_first_bridge(encoder);
  1089. if (!bridge) {
  1090. DSI_DEBUG("bridge is not available\n");
  1091. return 0;
  1092. }
  1093. c_bridge = to_dsi_bridge(bridge);
  1094. adj_mode = c_bridge->dsi_mode;
  1095. display = c_bridge->display;
  1096. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  1097. if (adj_mode.dsi_mode_flags & DSI_MODE_FLAG_VRR) {
  1098. m_ctrl = &display->ctrl[display->clk_master_idx];
  1099. ctrl_version = m_ctrl->ctrl->version;
  1100. rc = dsi_ctrl_timing_db_update(m_ctrl->ctrl, false);
  1101. if (rc) {
  1102. DSI_ERR("[%s] failed to dfps update rc=%d\n",
  1103. display->name, rc);
  1104. return -EINVAL;
  1105. }
  1106. /*
  1107. * When both DFPS and dynamic clock switch with constant
  1108. * fps features are enabled, wait for dynamic refresh done
  1109. * only in case of clock switch.
  1110. * In case where only fps changes, clock remains same.
  1111. * So, wait for dynamic refresh done is not required.
  1112. */
  1113. if ((ctrl_version >= DSI_CTRL_VERSION_2_5) &&
  1114. (dyn_clk_caps->maintain_const_fps) &&
  1115. (adj_mode.dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK)) {
  1116. display_for_each_ctrl(i, display) {
  1117. ctrl = &display->ctrl[i];
  1118. rc = dsi_ctrl_wait4dynamic_refresh_done(
  1119. ctrl->ctrl);
  1120. if (rc)
  1121. DSI_ERR("wait4dfps refresh failed\n");
  1122. dsi_phy_dynamic_refresh_clear(ctrl->phy);
  1123. dsi_clk_disable_unprepare(&display->clock_info.pll_clks);
  1124. }
  1125. }
  1126. /* Update the rest of the controllers */
  1127. display_for_each_ctrl(i, display) {
  1128. ctrl = &display->ctrl[i];
  1129. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1130. continue;
  1131. rc = dsi_ctrl_timing_db_update(ctrl->ctrl, false);
  1132. if (rc) {
  1133. DSI_ERR("[%s] failed to dfps update rc=%d\n",
  1134. display->name, rc);
  1135. return -EINVAL;
  1136. }
  1137. }
  1138. c_bridge->dsi_mode.dsi_mode_flags &= ~DSI_MODE_FLAG_VRR;
  1139. }
  1140. /* ensure dynamic clk switch flag is reset */
  1141. c_bridge->dsi_mode.dsi_mode_flags &= ~DSI_MODE_FLAG_DYN_CLK;
  1142. if (params->qsync_update) {
  1143. enable = (params->qsync_mode > 0) ? true : false;
  1144. display_for_each_ctrl(i, display)
  1145. dsi_ctrl_setup_avr(display->ctrl[i].ctrl, enable);
  1146. }
  1147. return 0;
  1148. }
  1149. struct dsi_bridge *dsi_drm_bridge_init(struct dsi_display *display,
  1150. struct drm_device *dev,
  1151. struct drm_encoder *encoder)
  1152. {
  1153. int rc = 0;
  1154. struct dsi_bridge *bridge;
  1155. bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
  1156. if (!bridge) {
  1157. rc = -ENOMEM;
  1158. goto error;
  1159. }
  1160. bridge->display = display;
  1161. bridge->base.funcs = &dsi_bridge_ops;
  1162. bridge->base.encoder = encoder;
  1163. rc = drm_bridge_attach(encoder, &bridge->base, NULL,
  1164. DRM_BRIDGE_ATTACH_NO_CONNECTOR);
  1165. if (rc) {
  1166. DSI_ERR("failed to attach bridge, rc=%d\n", rc);
  1167. goto error_free_bridge;
  1168. }
  1169. return bridge;
  1170. error_free_bridge:
  1171. kfree(bridge);
  1172. error:
  1173. return ERR_PTR(rc);
  1174. }
  1175. void dsi_drm_bridge_cleanup(struct dsi_bridge *bridge)
  1176. {
  1177. kfree(bridge);
  1178. }
  1179. static bool is_valid_poms_switch(struct dsi_display_mode *mode_a,
  1180. struct dsi_display_mode *mode_b)
  1181. {
  1182. /*
  1183. * POMS cannot happen in conjunction with any other type of mode set.
  1184. * Check to ensure FPS remains same between the modes and also
  1185. * resolution.
  1186. */
  1187. return((mode_a->timing.refresh_rate == mode_b->timing.refresh_rate) &&
  1188. (mode_a->timing.v_active == mode_b->timing.v_active) &&
  1189. (mode_a->timing.h_active == mode_b->timing.h_active));
  1190. }
  1191. void dsi_conn_set_allowed_mode_switch(struct drm_connector *connector,
  1192. void *display)
  1193. {
  1194. u32 mode_idx = 0, cmp_mode_idx = 0;
  1195. u32 common_mode_caps = 0;
  1196. struct drm_display_mode *drm_mode, *cmp_drm_mode;
  1197. struct dsi_display_mode dsi_mode, *panel_dsi_mode, *cmp_panel_dsi_mode;
  1198. struct list_head *mode_list = &connector->modes;
  1199. struct dsi_display *disp = display;
  1200. struct dsi_panel *panel;
  1201. int mode_count = 0, rc = 0;
  1202. struct dsi_display_mode_priv_info *dsi_mode_info, *cmp_dsi_mode_info;
  1203. bool allow_switch = false;
  1204. if (!disp || !disp->panel) {
  1205. DSI_ERR("invalid parameters");
  1206. return;
  1207. }
  1208. panel = disp->panel;
  1209. list_for_each_entry(drm_mode, &connector->modes, head)
  1210. mode_count++;
  1211. list_for_each_entry(drm_mode, &connector->modes, head) {
  1212. convert_to_dsi_mode(drm_mode, &dsi_mode);
  1213. rc = dsi_display_find_mode(display, &dsi_mode, NULL, &panel_dsi_mode);
  1214. if (rc)
  1215. return;
  1216. dsi_mode_info = panel_dsi_mode->priv_info;
  1217. dsi_mode_info->allowed_mode_switch |= BIT(mode_idx);
  1218. if (mode_idx == mode_count - 1)
  1219. break;
  1220. mode_list = mode_list->next;
  1221. cmp_mode_idx = 1;
  1222. list_for_each_entry(cmp_drm_mode, mode_list, head) {
  1223. if (&cmp_drm_mode->head == &connector->modes)
  1224. continue;
  1225. convert_to_dsi_mode(cmp_drm_mode, &dsi_mode);
  1226. rc = dsi_display_find_mode(display, &dsi_mode,
  1227. NULL, &cmp_panel_dsi_mode);
  1228. if (rc)
  1229. return;
  1230. cmp_dsi_mode_info = cmp_panel_dsi_mode->priv_info;
  1231. allow_switch = false;
  1232. common_mode_caps = (panel_dsi_mode->panel_mode_caps &
  1233. cmp_panel_dsi_mode->panel_mode_caps);
  1234. /*
  1235. * FPS switch among video modes, is only supported
  1236. * if DFPS or dynamic clocks are specified.
  1237. * Reject any mode switches between video mode timing
  1238. * nodes if support for those features is not present.
  1239. */
  1240. if (common_mode_caps & DSI_OP_CMD_MODE) {
  1241. allow_switch = true;
  1242. } else if ((common_mode_caps & DSI_OP_VIDEO_MODE) &&
  1243. (panel->dfps_caps.dfps_support ||
  1244. panel->dyn_clk_caps.dyn_clk_support)) {
  1245. allow_switch = true;
  1246. } else {
  1247. if (is_valid_poms_switch(panel_dsi_mode,
  1248. cmp_panel_dsi_mode))
  1249. allow_switch = true;
  1250. }
  1251. if (allow_switch) {
  1252. dsi_mode_info->allowed_mode_switch |=
  1253. BIT(mode_idx + cmp_mode_idx);
  1254. cmp_dsi_mode_info->allowed_mode_switch |=
  1255. BIT(mode_idx);
  1256. }
  1257. if ((mode_idx + cmp_mode_idx) >= mode_count - 1)
  1258. break;
  1259. cmp_mode_idx++;
  1260. }
  1261. mode_idx++;
  1262. }
  1263. }
  1264. int dsi_conn_set_dyn_bit_clk(struct drm_connector *connector, uint64_t value)
  1265. {
  1266. struct sde_connector *c_conn = NULL;
  1267. struct dsi_display *display;
  1268. if (!connector) {
  1269. DSI_ERR("invalid connector\n");
  1270. return -EINVAL;
  1271. }
  1272. c_conn = to_sde_connector(connector);
  1273. display = (struct dsi_display *) c_conn->display;
  1274. display->dyn_bit_clk = value;
  1275. display->dyn_bit_clk_pending = true;
  1276. SDE_EVT32(display->dyn_bit_clk);
  1277. DSI_DEBUG("update dynamic bit clock rate to %llu\n", display->dyn_bit_clk);
  1278. return 0;
  1279. }