lpass-cdc-wsa2-macro.c 126 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. */
  5. #include <linux/module.h>
  6. #include <linux/init.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/clk.h>
  10. #include <linux/thermal.h>
  11. #include <linux/pm_runtime.h>
  12. #include <sound/soc.h>
  13. #include <sound/soc-dapm.h>
  14. #include <sound/pcm_params.h>
  15. #include <sound/tlv.h>
  16. #include <soc/swr-common.h>
  17. #include <soc/swr-wcd.h>
  18. #include <asoc/msm-cdc-pinctrl.h>
  19. #include "lpass-cdc.h"
  20. #include "lpass-cdc-comp.h"
  21. #include "lpass-cdc-registers.h"
  22. #include "lpass-cdc-wsa2-macro.h"
  23. #include "lpass-cdc-clk-rsc.h"
  24. #define AUTO_SUSPEND_DELAY 50 /* delay in msec */
  25. #define LPASS_CDC_WSA2_MACRO_MAX_OFFSET 0x1000
  26. #define LPASS_CDC_WSA2_MACRO_RX_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  27. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  28. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  29. #define LPASS_CDC_WSA2_MACRO_RX_MIX_RATES (SNDRV_PCM_RATE_48000 |\
  30. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  31. #define LPASS_CDC_WSA2_MACRO_RX_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  32. SNDRV_PCM_FMTBIT_S24_LE |\
  33. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  34. #define LPASS_CDC_WSA2_MACRO_ECHO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  35. SNDRV_PCM_RATE_48000)
  36. #define LPASS_CDC_WSA2_MACRO_ECHO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  37. SNDRV_PCM_FMTBIT_S24_LE |\
  38. SNDRV_PCM_FMTBIT_S24_3LE)
  39. #define LPASS_CDC_WSA2_MACRO_CPS_RATES (SNDRV_PCM_RATE_48000)
  40. #define LPASS_CDC_WSA2_MACRO_CPS_FORMATS (SNDRV_PCM_FMTBIT_S32_LE)
  41. #define NUM_INTERPOLATORS 2
  42. #define LPASS_CDC_WSA2_MACRO_MUX_INP_SHFT 0x3
  43. #define LPASS_CDC_WSA2_MACRO_MUX_INP_MASK1 0x07
  44. #define LPASS_CDC_WSA2_MACRO_MUX_INP_MASK2 0x38
  45. #define LPASS_CDC_WSA2_MACRO_MUX_CFG_OFFSET 0x8
  46. #define LPASS_CDC_WSA2_MACRO_MUX_CFG1_OFFSET 0x4
  47. #define LPASS_CDC_WSA2_MACRO_RX_COMP_OFFSET \
  48. (LPASS_CDC_WSA2_COMPANDER1_CTL0 - LPASS_CDC_WSA2_COMPANDER0_CTL0)
  49. #define LPASS_CDC_WSA2_MACRO_RX_SOFTCLIP_OFFSET \
  50. (LPASS_CDC_WSA2_SOFTCLIP1_CRC - LPASS_CDC_WSA2_SOFTCLIP0_CRC)
  51. #define LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET \
  52. (LPASS_CDC_WSA2_RX1_RX_PATH_CTL - LPASS_CDC_WSA2_RX0_RX_PATH_CTL)
  53. #define LPASS_CDC_WSA2_MACRO_RX_PATH_CFG3_OFFSET 0x10
  54. #define LPASS_CDC_WSA2_MACRO_RX_PATH_DSMDEM_OFFSET 0x4C
  55. #define LPASS_CDC_WSA2_MACRO_FS_RATE_MASK 0x0F
  56. #define LPASS_CDC_WSA2_MACRO_EC_MIX_TX0_MASK 0x03
  57. #define LPASS_CDC_WSA2_MACRO_EC_MIX_TX1_MASK 0x18
  58. #define LPASS_CDC_WSA2_MACRO_MAX_DMA_CH_PER_PORT 0x2
  59. #define LPASS_CDC_WSA2_MACRO_THERMAL_MAX_STATE 11
  60. enum {
  61. LPASS_CDC_WSA2_MACRO_RX0 = 0,
  62. LPASS_CDC_WSA2_MACRO_RX1,
  63. LPASS_CDC_WSA2_MACRO_RX_MIX,
  64. LPASS_CDC_WSA2_MACRO_RX_MIX0 = LPASS_CDC_WSA2_MACRO_RX_MIX,
  65. LPASS_CDC_WSA2_MACRO_RX_MIX1,
  66. LPASS_CDC_WSA2_MACRO_RX4,
  67. LPASS_CDC_WSA2_MACRO_RX5,
  68. LPASS_CDC_WSA2_MACRO_RX6,
  69. LPASS_CDC_WSA2_MACRO_RX7,
  70. LPASS_CDC_WSA2_MACRO_RX8,
  71. LPASS_CDC_WSA2_MACRO_RX_MAX,
  72. };
  73. enum {
  74. LPASS_CDC_WSA2_MACRO_TX0 = 0,
  75. LPASS_CDC_WSA2_MACRO_TX1,
  76. LPASS_CDC_WSA2_MACRO_TX_MAX,
  77. };
  78. enum {
  79. LPASS_CDC_WSA2_MACRO_EC0_MUX = 0,
  80. LPASS_CDC_WSA2_MACRO_EC1_MUX,
  81. LPASS_CDC_WSA2_MACRO_EC_MUX_MAX,
  82. };
  83. enum {
  84. LPASS_CDC_WSA2_MACRO_COMP1, /* SPK_L */
  85. LPASS_CDC_WSA2_MACRO_COMP2, /* SPK_R */
  86. LPASS_CDC_WSA2_MACRO_COMP_MAX
  87. };
  88. enum {
  89. LPASS_CDC_WSA2_MACRO_SOFTCLIP0, /* RX0 */
  90. LPASS_CDC_WSA2_MACRO_SOFTCLIP1, /* RX1 */
  91. LPASS_CDC_WSA2_MACRO_SOFTCLIP_MAX
  92. };
  93. enum {
  94. INTn_1_INP_SEL_ZERO = 0,
  95. INTn_1_INP_SEL_RX0,
  96. INTn_1_INP_SEL_RX1,
  97. INTn_1_INP_SEL_RX2,
  98. INTn_1_INP_SEL_RX3,
  99. INTn_1_INP_SEL_RX4,
  100. INTn_1_INP_SEL_RX5,
  101. INTn_1_INP_SEL_RX6,
  102. INTn_1_INP_SEL_RX7,
  103. INTn_1_INP_SEL_RX8,
  104. INTn_1_INP_SEL_DEC0,
  105. INTn_1_INP_SEL_DEC1,
  106. };
  107. enum {
  108. INTn_2_INP_SEL_ZERO = 0,
  109. INTn_2_INP_SEL_RX0,
  110. INTn_2_INP_SEL_RX1,
  111. INTn_2_INP_SEL_RX2,
  112. INTn_2_INP_SEL_RX3,
  113. INTn_2_INP_SEL_RX4,
  114. INTn_2_INP_SEL_RX5,
  115. INTn_2_INP_SEL_RX6,
  116. INTn_2_INP_SEL_RX7,
  117. INTn_2_INP_SEL_RX8,
  118. };
  119. enum {
  120. IDLE_DETECT,
  121. NG1,
  122. NG2,
  123. NG3,
  124. };
  125. static struct lpass_cdc_comp_setting comp_setting_table[G_MAX_DB] = {
  126. {42, 0, 42},
  127. {39, 0, 42},
  128. {36, 0, 42},
  129. {33, 0, 42},
  130. {30, 0, 42},
  131. {27, 0, 42},
  132. {24, 0, 42},
  133. {21, 0, 42},
  134. {18, 0, 42},
  135. };
  136. struct interp_sample_rate {
  137. int sample_rate;
  138. int rate_val;
  139. };
  140. /*
  141. * Structure used to update codec
  142. * register defaults after reset
  143. */
  144. struct lpass_cdc_wsa2_macro_reg_mask_val {
  145. u16 reg;
  146. u8 mask;
  147. u8 val;
  148. };
  149. static struct interp_sample_rate int_prim_sample_rate_val[] = {
  150. {8000, 0x0}, /* 8K */
  151. {16000, 0x1}, /* 16K */
  152. {24000, -EINVAL},/* 24K */
  153. {32000, 0x3}, /* 32K */
  154. {48000, 0x4}, /* 48K */
  155. {96000, 0x5}, /* 96K */
  156. {192000, 0x6}, /* 192K */
  157. {384000, 0x7}, /* 384K */
  158. {44100, 0x8}, /* 44.1K */
  159. };
  160. static struct interp_sample_rate int_mix_sample_rate_val[] = {
  161. {48000, 0x4}, /* 48K */
  162. {96000, 0x5}, /* 96K */
  163. {192000, 0x6}, /* 192K */
  164. };
  165. #define LPASS_CDC_WSA2_MACRO_SWR_STRING_LEN 80
  166. static int lpass_cdc_wsa2_macro_core_vote(void *handle, bool enable);
  167. static int lpass_cdc_wsa2_macro_hw_params(struct snd_pcm_substream *substream,
  168. struct snd_pcm_hw_params *params,
  169. struct snd_soc_dai *dai);
  170. static int lpass_cdc_wsa2_macro_get_channel_map(struct snd_soc_dai *dai,
  171. unsigned int *tx_num, unsigned int *tx_slot,
  172. unsigned int *rx_num, unsigned int *rx_slot);
  173. static int lpass_cdc_wsa2_macro_mute_stream(struct snd_soc_dai *dai, int mute, int stream);
  174. #define LPASS_CDC_WSA2_MACRO_VTH_TO_REG(vth) ((vth) == 0 ? 255 : (vth))
  175. /* Hold instance to soundwire platform device */
  176. struct lpass_cdc_wsa2_macro_swr_ctrl_data {
  177. struct platform_device *wsa2_swr_pdev;
  178. };
  179. #define LPASS_CDC_WSA2_MACRO_SET_VOLUME_TLV(xname, xreg, xmin, xmax, tlv_array) \
  180. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  181. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ | \
  182. SNDRV_CTL_ELEM_ACCESS_READWRITE, \
  183. .tlv.p = (tlv_array), \
  184. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  185. .put = lpass_cdc_wsa2_macro_set_digital_volume, \
  186. .private_value = (unsigned long)&(struct soc_mixer_control) \
  187. {.reg = xreg, .rreg = xreg, \
  188. .min = xmin, .max = xmax, .platform_max = xmax, \
  189. .sign_bit = 7,} }
  190. struct lpass_cdc_wsa2_macro_swr_ctrl_platform_data {
  191. void *handle; /* holds codec private data */
  192. int (*read)(void *handle, int reg);
  193. int (*write)(void *handle, int reg, int val);
  194. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  195. int (*clk)(void *handle, bool enable);
  196. int (*core_vote)(void *handle, bool enable);
  197. int (*handle_irq)(void *handle,
  198. irqreturn_t (*swrm_irq_handler)(int irq,
  199. void *data),
  200. void *swrm_handle,
  201. int action);
  202. };
  203. enum {
  204. LPASS_CDC_WSA2_MACRO_AIF_INVALID = 0,
  205. LPASS_CDC_WSA2_MACRO_AIF1_PB,
  206. LPASS_CDC_WSA2_MACRO_AIF_MIX1_PB,
  207. LPASS_CDC_WSA2_MACRO_AIF_VI,
  208. LPASS_CDC_WSA2_MACRO_AIF_ECHO,
  209. LPASS_CDC_WSA2_MACRO_AIF_CPS,
  210. LPASS_CDC_WSA2_MACRO_MAX_DAIS,
  211. };
  212. #define LPASS_CDC_WSA2_MACRO_CHILD_DEVICES_MAX 3
  213. /*
  214. * @dev: wsa2 macro device pointer
  215. * @comp_enabled: compander enable mixer value set
  216. * @ec_hq: echo HQ enable mixer value set
  217. * @prim_int_users: Users of interpolator
  218. * @wsa2_mclk_users: WSA2 MCLK users count
  219. * @swr_clk_users: SWR clk users count
  220. * @vi_feed_value: VI sense mask
  221. * @mclk_lock: to lock mclk operations
  222. * @swr_clk_lock: to lock swr master clock operations
  223. * @swr_ctrl_data: SoundWire data structure
  224. * @swr_plat_data: Soundwire platform data
  225. * @lpass_cdc_wsa2_macro_add_child_devices_work: work for adding child devices
  226. * @wsa2_swr_gpio_p: used by pinctrl API
  227. * @component: codec handle
  228. * @rx_0_count: RX0 interpolation users
  229. * @rx_1_count: RX1 interpolation users
  230. * @active_ch_mask: channel mask for all AIF DAIs
  231. * @active_ch_cnt: channel count of all AIF DAIs
  232. * @rx_port_value: mixer ctl value of WSA2 RX MUXes
  233. * @wsa2_io_base: Base address of WSA2 macro addr space
  234. * @wsa2_sys_gain System gain value, see wsa2 driver
  235. * @wsa2_bat_cfg Battery Configuration value, see wsa2 driver
  236. * @wsa2_rload Resistor load value for WSA2 Speaker, see wsa2 driver
  237. */
  238. struct lpass_cdc_wsa2_macro_priv {
  239. struct device *dev;
  240. int comp_enabled[LPASS_CDC_WSA2_MACRO_COMP_MAX];
  241. int comp_mode[LPASS_CDC_WSA2_MACRO_COMP_MAX];
  242. int ec_hq[LPASS_CDC_WSA2_MACRO_RX1 + 1];
  243. u16 prim_int_users[LPASS_CDC_WSA2_MACRO_RX1 + 1];
  244. u16 wsa2_mclk_users;
  245. u16 swr_clk_users;
  246. bool dapm_mclk_enable;
  247. bool reset_swr;
  248. unsigned int vi_feed_value;
  249. struct mutex mclk_lock;
  250. struct mutex swr_clk_lock;
  251. struct lpass_cdc_wsa2_macro_swr_ctrl_data *swr_ctrl_data;
  252. struct lpass_cdc_wsa2_macro_swr_ctrl_platform_data swr_plat_data;
  253. struct work_struct lpass_cdc_wsa2_macro_add_child_devices_work;
  254. struct device_node *wsa2_swr_gpio_p;
  255. struct snd_soc_component *component;
  256. int rx_0_count;
  257. int rx_1_count;
  258. unsigned long active_ch_mask[LPASS_CDC_WSA2_MACRO_MAX_DAIS];
  259. unsigned long active_ch_cnt[LPASS_CDC_WSA2_MACRO_MAX_DAIS];
  260. u16 bit_width[LPASS_CDC_WSA2_MACRO_MAX_DAIS];
  261. int rx_port_value[LPASS_CDC_WSA2_MACRO_RX_MAX];
  262. char __iomem *wsa2_io_base;
  263. struct platform_device *pdev_child_devices
  264. [LPASS_CDC_WSA2_MACRO_CHILD_DEVICES_MAX];
  265. int child_count;
  266. int wsa2_spkrrecv;
  267. int spkr_gain_offset;
  268. int spkr_mode;
  269. int is_softclip_on[LPASS_CDC_WSA2_MACRO_SOFTCLIP_MAX];
  270. int softclip_clk_users[LPASS_CDC_WSA2_MACRO_SOFTCLIP_MAX];
  271. char __iomem *mclk_mode_muxsel;
  272. u16 default_clk_id;
  273. u32 pcm_rate_vi;
  274. int wsa2_digital_mute_status[LPASS_CDC_WSA2_MACRO_RX_MAX];
  275. u8 rx0_origin_gain;
  276. u8 rx1_origin_gain;
  277. struct thermal_cooling_device *tcdev;
  278. uint32_t thermal_cur_state;
  279. uint32_t thermal_max_state;
  280. struct work_struct lpass_cdc_wsa2_macro_cooling_work;
  281. bool pbr_enable;
  282. u32 wsa2_sys_gain[2 * (LPASS_CDC_WSA2_MACRO_RX1 + 1)];
  283. u32 wsa2_bat_cfg[LPASS_CDC_WSA2_MACRO_RX1 + 1];
  284. u32 wsa2_rload[LPASS_CDC_WSA2_MACRO_RX1 + 1];
  285. u8 idle_detect_en;
  286. int noise_gate_mode;
  287. };
  288. static struct snd_soc_dai_driver lpass_cdc_wsa2_macro_dai[];
  289. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  290. static const char *const rx_text[] = {
  291. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1", "RX4",
  292. "RX5", "RX6", "RX7", "RX8", "DEC0", "DEC1"
  293. };
  294. static const char *const rx_mix_text[] = {
  295. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1", "RX4", "RX5", "RX6", "RX7", "RX8"
  296. };
  297. static const char *const rx_mix_ec_text[] = {
  298. "ZERO", "RX_MIX_TX0", "RX_MIX_TX1"
  299. };
  300. static const char *const rx_mux_text[] = {
  301. "ZERO", "AIF1_PB", "AIF_MIX1_PB"
  302. };
  303. static const char *const rx_sidetone_mix_text[] = {
  304. "ZERO", "SRC0"
  305. };
  306. static const char * const lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_text[] = {
  307. "OFF", "ON"
  308. };
  309. static const char * const lpass_cdc_wsa2_macro_comp_mode_text[] = {
  310. "G_21_DB", "G_19P5_DB", "G_18_DB", "G_16P5_DB", "G_15_DB",
  311. "G_13P5_DB", "G_12_DB", "G_10P5_DB", "G_9_DB"
  312. };
  313. static const struct snd_kcontrol_new wsa2_int0_vbat_mix_switch[] = {
  314. SOC_DAPM_SINGLE("WSA2 RX0 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  315. };
  316. static const struct snd_kcontrol_new wsa2_int1_vbat_mix_switch[] = {
  317. SOC_DAPM_SINGLE("WSA2 RX1 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  318. };
  319. static SOC_ENUM_SINGLE_EXT_DECL(lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_enum,
  320. lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_text);
  321. static SOC_ENUM_SINGLE_EXT_DECL(lpass_cdc_wsa2_macro_comp_mode_enum,
  322. lpass_cdc_wsa2_macro_comp_mode_text);
  323. /* RX INT0 */
  324. static const struct soc_enum rx0_prim_inp0_chain_enum =
  325. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG0,
  326. 0, 12, rx_text);
  327. static const struct soc_enum rx0_prim_inp1_chain_enum =
  328. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG0,
  329. 3, 12, rx_text);
  330. static const struct soc_enum rx0_prim_inp2_chain_enum =
  331. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG1,
  332. 3, 12, rx_text);
  333. static const struct soc_enum rx0_mix_chain_enum =
  334. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG1,
  335. 0, 10, rx_mix_text);
  336. static const struct soc_enum rx0_sidetone_mix_enum =
  337. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, 2, rx_sidetone_mix_text);
  338. static const struct snd_kcontrol_new rx0_prim_inp0_mux =
  339. SOC_DAPM_ENUM("WSA2_RX0 INP0 Mux", rx0_prim_inp0_chain_enum);
  340. static const struct snd_kcontrol_new rx0_prim_inp1_mux =
  341. SOC_DAPM_ENUM("WSA2_RX0 INP1 Mux", rx0_prim_inp1_chain_enum);
  342. static const struct snd_kcontrol_new rx0_prim_inp2_mux =
  343. SOC_DAPM_ENUM("WSA2_RX0 INP2 Mux", rx0_prim_inp2_chain_enum);
  344. static const struct snd_kcontrol_new rx0_mix_mux =
  345. SOC_DAPM_ENUM("WSA2_RX0 MIX Mux", rx0_mix_chain_enum);
  346. static const struct snd_kcontrol_new rx0_sidetone_mix_mux =
  347. SOC_DAPM_ENUM("WSA2_RX0 SIDETONE MIX Mux", rx0_sidetone_mix_enum);
  348. /* RX INT1 */
  349. static const struct soc_enum rx1_prim_inp0_chain_enum =
  350. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT1_CFG0,
  351. 0, 12, rx_text);
  352. static const struct soc_enum rx1_prim_inp1_chain_enum =
  353. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT1_CFG0,
  354. 3, 12, rx_text);
  355. static const struct soc_enum rx1_prim_inp2_chain_enum =
  356. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT1_CFG1,
  357. 3, 12, rx_text);
  358. static const struct soc_enum rx1_mix_chain_enum =
  359. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_INT1_CFG1,
  360. 0, 10, rx_mix_text);
  361. static const struct snd_kcontrol_new rx1_prim_inp0_mux =
  362. SOC_DAPM_ENUM("WSA2_RX1 INP0 Mux", rx1_prim_inp0_chain_enum);
  363. static const struct snd_kcontrol_new rx1_prim_inp1_mux =
  364. SOC_DAPM_ENUM("WSA2_RX1 INP1 Mux", rx1_prim_inp1_chain_enum);
  365. static const struct snd_kcontrol_new rx1_prim_inp2_mux =
  366. SOC_DAPM_ENUM("WSA2_RX1 INP2 Mux", rx1_prim_inp2_chain_enum);
  367. static const struct snd_kcontrol_new rx1_mix_mux =
  368. SOC_DAPM_ENUM("WSA2_RX1 MIX Mux", rx1_mix_chain_enum);
  369. static const struct soc_enum rx_mix_ec0_enum =
  370. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_MIX_CFG0,
  371. 0, 3, rx_mix_ec_text);
  372. static const struct soc_enum rx_mix_ec1_enum =
  373. SOC_ENUM_SINGLE(LPASS_CDC_WSA2_RX_INP_MUX_RX_MIX_CFG0,
  374. 3, 3, rx_mix_ec_text);
  375. static const struct snd_kcontrol_new rx_mix_ec0_mux =
  376. SOC_DAPM_ENUM("WSA2 RX_MIX EC0_Mux", rx_mix_ec0_enum);
  377. static const struct snd_kcontrol_new rx_mix_ec1_mux =
  378. SOC_DAPM_ENUM("WSA2 RX_MIX EC1_Mux", rx_mix_ec1_enum);
  379. static struct snd_soc_dai_ops lpass_cdc_wsa2_macro_dai_ops = {
  380. .hw_params = lpass_cdc_wsa2_macro_hw_params,
  381. .get_channel_map = lpass_cdc_wsa2_macro_get_channel_map,
  382. .mute_stream = lpass_cdc_wsa2_macro_mute_stream,
  383. };
  384. static struct snd_soc_dai_driver lpass_cdc_wsa2_macro_dai[] = {
  385. {
  386. .name = "wsa2_macro_rx1",
  387. .id = LPASS_CDC_WSA2_MACRO_AIF1_PB,
  388. .playback = {
  389. .stream_name = "WSA2_AIF1 Playback",
  390. .rates = LPASS_CDC_WSA2_MACRO_RX_RATES,
  391. .formats = LPASS_CDC_WSA2_MACRO_RX_FORMATS,
  392. .rate_max = 384000,
  393. .rate_min = 8000,
  394. .channels_min = 1,
  395. .channels_max = 2,
  396. },
  397. .ops = &lpass_cdc_wsa2_macro_dai_ops,
  398. },
  399. {
  400. .name = "wsa2_macro_rx_mix",
  401. .id = LPASS_CDC_WSA2_MACRO_AIF_MIX1_PB,
  402. .playback = {
  403. .stream_name = "WSA2_AIF_MIX1 Playback",
  404. .rates = LPASS_CDC_WSA2_MACRO_RX_MIX_RATES,
  405. .formats = LPASS_CDC_WSA2_MACRO_RX_FORMATS,
  406. .rate_max = 192000,
  407. .rate_min = 48000,
  408. .channels_min = 1,
  409. .channels_max = 2,
  410. },
  411. .ops = &lpass_cdc_wsa2_macro_dai_ops,
  412. },
  413. {
  414. .name = "wsa2_macro_vifeedback",
  415. .id = LPASS_CDC_WSA2_MACRO_AIF_VI,
  416. .capture = {
  417. .stream_name = "WSA2_AIF_VI Capture",
  418. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_48000,
  419. .formats = LPASS_CDC_WSA2_MACRO_RX_FORMATS,
  420. .rate_max = 48000,
  421. .rate_min = 8000,
  422. .channels_min = 1,
  423. .channels_max = 4,
  424. },
  425. .ops = &lpass_cdc_wsa2_macro_dai_ops,
  426. },
  427. {
  428. .name = "wsa2_macro_echo",
  429. .id = LPASS_CDC_WSA2_MACRO_AIF_ECHO,
  430. .capture = {
  431. .stream_name = "WSA2_AIF_ECHO Capture",
  432. .rates = LPASS_CDC_WSA2_MACRO_ECHO_RATES,
  433. .formats = LPASS_CDC_WSA2_MACRO_ECHO_FORMATS,
  434. .rate_max = 48000,
  435. .rate_min = 8000,
  436. .channels_min = 1,
  437. .channels_max = 2,
  438. },
  439. .ops = &lpass_cdc_wsa2_macro_dai_ops,
  440. },
  441. {
  442. .name = "wsa2_macro_cpsfeedback",
  443. .id = LPASS_CDC_WSA2_MACRO_AIF_CPS,
  444. .capture = {
  445. .stream_name = "WSA2_AIF_CPS Capture",
  446. .rates = LPASS_CDC_WSA2_MACRO_CPS_RATES,
  447. .formats = LPASS_CDC_WSA2_MACRO_CPS_FORMATS,
  448. .rate_max = 48000,
  449. .rate_min = 48000,
  450. .channels_min = 1,
  451. .channels_max = 2,
  452. },
  453. .ops = &lpass_cdc_wsa2_macro_dai_ops,
  454. },
  455. };
  456. static bool lpass_cdc_wsa2_macro_get_data(struct snd_soc_component *component,
  457. struct device **wsa2_dev,
  458. struct lpass_cdc_wsa2_macro_priv **wsa2_priv,
  459. const char *func_name)
  460. {
  461. *wsa2_dev = lpass_cdc_get_device_ptr(component->dev,
  462. WSA2_MACRO);
  463. if (!(*wsa2_dev)) {
  464. dev_err_ratelimited(component->dev,
  465. "%s: null device for macro!\n", func_name);
  466. return false;
  467. }
  468. *wsa2_priv = dev_get_drvdata((*wsa2_dev));
  469. if (!(*wsa2_priv) || !(*wsa2_priv)->component) {
  470. dev_err_ratelimited(component->dev,
  471. "%s: priv is null for macro!\n", func_name);
  472. return false;
  473. }
  474. return true;
  475. }
  476. static int lpass_cdc_wsa2_macro_set_port_map(struct snd_soc_component *component,
  477. u32 usecase, u32 size, void *data)
  478. {
  479. struct device *wsa2_dev = NULL;
  480. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  481. struct swrm_port_config port_cfg;
  482. int ret = 0;
  483. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  484. return -EINVAL;
  485. memset(&port_cfg, 0, sizeof(port_cfg));
  486. port_cfg.uc = usecase;
  487. port_cfg.size = size;
  488. port_cfg.params = data;
  489. if (wsa2_priv->swr_ctrl_data)
  490. ret = swrm_wcd_notify(
  491. wsa2_priv->swr_ctrl_data[0].wsa2_swr_pdev,
  492. SWR_SET_PORT_MAP, &port_cfg);
  493. return ret;
  494. }
  495. static int lpass_cdc_wsa2_macro_set_prim_interpolator_rate(struct snd_soc_dai *dai,
  496. u8 int_prim_fs_rate_reg_val,
  497. u32 sample_rate)
  498. {
  499. u8 int_1_mix1_inp;
  500. u32 j, port;
  501. u16 int_mux_cfg0, int_mux_cfg1;
  502. u16 int_fs_reg;
  503. u8 int_mux_cfg0_val, int_mux_cfg1_val;
  504. u8 inp0_sel, inp1_sel, inp2_sel;
  505. struct snd_soc_component *component = dai->component;
  506. struct device *wsa2_dev = NULL;
  507. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  508. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  509. return -EINVAL;
  510. for_each_set_bit(port, &wsa2_priv->active_ch_mask[dai->id],
  511. LPASS_CDC_WSA2_MACRO_RX_MAX) {
  512. int_1_mix1_inp = port;
  513. if ((int_1_mix1_inp < LPASS_CDC_WSA2_MACRO_RX0) ||
  514. (int_1_mix1_inp > LPASS_CDC_WSA2_MACRO_RX_MIX1)) {
  515. dev_err_ratelimited(wsa2_dev,
  516. "%s: Invalid RX port, Dai ID is %d\n",
  517. __func__, dai->id);
  518. return -EINVAL;
  519. }
  520. int_mux_cfg0 = LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG0;
  521. /*
  522. * Loop through all interpolator MUX inputs and find out
  523. * to which interpolator input, the cdc_dma rx port
  524. * is connected
  525. */
  526. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  527. int_mux_cfg1 = int_mux_cfg0 + LPASS_CDC_WSA2_MACRO_MUX_CFG1_OFFSET;
  528. int_mux_cfg0_val = snd_soc_component_read(component,
  529. int_mux_cfg0);
  530. int_mux_cfg1_val = snd_soc_component_read(component,
  531. int_mux_cfg1);
  532. inp0_sel = int_mux_cfg0_val & LPASS_CDC_WSA2_MACRO_MUX_INP_MASK1;
  533. inp1_sel = (int_mux_cfg0_val >>
  534. LPASS_CDC_WSA2_MACRO_MUX_INP_SHFT) &
  535. LPASS_CDC_WSA2_MACRO_MUX_INP_MASK1;
  536. inp2_sel = (int_mux_cfg1_val >>
  537. LPASS_CDC_WSA2_MACRO_MUX_INP_SHFT) &
  538. LPASS_CDC_WSA2_MACRO_MUX_INP_MASK1;
  539. if ((inp0_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0) ||
  540. (inp1_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0) ||
  541. (inp2_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0)) {
  542. int_fs_reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL +
  543. LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET * j;
  544. dev_dbg(wsa2_dev,
  545. "%s: AIF_PB DAI(%d) connected to INT%u_1\n",
  546. __func__, dai->id, j);
  547. dev_dbg(wsa2_dev,
  548. "%s: set INT%u_1 sample rate to %u\n",
  549. __func__, j, sample_rate);
  550. /* sample_rate is in Hz */
  551. snd_soc_component_update_bits(component,
  552. int_fs_reg,
  553. LPASS_CDC_WSA2_MACRO_FS_RATE_MASK,
  554. int_prim_fs_rate_reg_val);
  555. }
  556. int_mux_cfg0 += LPASS_CDC_WSA2_MACRO_MUX_CFG_OFFSET;
  557. }
  558. }
  559. return 0;
  560. }
  561. static int lpass_cdc_wsa2_macro_set_mix_interpolator_rate(struct snd_soc_dai *dai,
  562. u8 int_mix_fs_rate_reg_val,
  563. u32 sample_rate)
  564. {
  565. u8 int_2_inp;
  566. u32 j, port;
  567. u16 int_mux_cfg1, int_fs_reg;
  568. u8 int_mux_cfg1_val;
  569. struct snd_soc_component *component = dai->component;
  570. struct device *wsa2_dev = NULL;
  571. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  572. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  573. return -EINVAL;
  574. for_each_set_bit(port, &wsa2_priv->active_ch_mask[dai->id],
  575. LPASS_CDC_WSA2_MACRO_RX_MAX) {
  576. int_2_inp = port;
  577. if ((int_2_inp < LPASS_CDC_WSA2_MACRO_RX0) ||
  578. (int_2_inp > LPASS_CDC_WSA2_MACRO_RX_MIX1)) {
  579. dev_err_ratelimited(wsa2_dev,
  580. "%s: Invalid RX port, Dai ID is %d\n",
  581. __func__, dai->id);
  582. return -EINVAL;
  583. }
  584. int_mux_cfg1 = LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG1;
  585. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  586. int_mux_cfg1_val = snd_soc_component_read(component,
  587. int_mux_cfg1) &
  588. LPASS_CDC_WSA2_MACRO_MUX_INP_MASK1;
  589. if (int_mux_cfg1_val == int_2_inp +
  590. INTn_2_INP_SEL_RX0) {
  591. int_fs_reg =
  592. LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CTL +
  593. LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET * j;
  594. dev_dbg(wsa2_dev,
  595. "%s: AIF_PB DAI(%d) connected to INT%u_2\n",
  596. __func__, dai->id, j);
  597. dev_dbg(wsa2_dev,
  598. "%s: set INT%u_2 sample rate to %u\n",
  599. __func__, j, sample_rate);
  600. snd_soc_component_update_bits(component,
  601. int_fs_reg,
  602. LPASS_CDC_WSA2_MACRO_FS_RATE_MASK,
  603. int_mix_fs_rate_reg_val);
  604. }
  605. int_mux_cfg1 += LPASS_CDC_WSA2_MACRO_MUX_CFG_OFFSET;
  606. }
  607. }
  608. return 0;
  609. }
  610. static int lpass_cdc_wsa2_macro_set_interpolator_rate(struct snd_soc_dai *dai,
  611. u32 sample_rate)
  612. {
  613. int rate_val = 0;
  614. int i, ret;
  615. /* set mixing path rate */
  616. for (i = 0; i < ARRAY_SIZE(int_mix_sample_rate_val); i++) {
  617. if (sample_rate ==
  618. int_mix_sample_rate_val[i].sample_rate) {
  619. rate_val =
  620. int_mix_sample_rate_val[i].rate_val;
  621. break;
  622. }
  623. }
  624. if ((i == ARRAY_SIZE(int_mix_sample_rate_val)) ||
  625. (rate_val < 0))
  626. goto prim_rate;
  627. ret = lpass_cdc_wsa2_macro_set_mix_interpolator_rate(dai,
  628. (u8) rate_val, sample_rate);
  629. prim_rate:
  630. /* set primary path sample rate */
  631. for (i = 0; i < ARRAY_SIZE(int_prim_sample_rate_val); i++) {
  632. if (sample_rate ==
  633. int_prim_sample_rate_val[i].sample_rate) {
  634. rate_val =
  635. int_prim_sample_rate_val[i].rate_val;
  636. break;
  637. }
  638. }
  639. if ((i == ARRAY_SIZE(int_prim_sample_rate_val)) ||
  640. (rate_val < 0))
  641. return -EINVAL;
  642. ret = lpass_cdc_wsa2_macro_set_prim_interpolator_rate(dai,
  643. (u8) rate_val, sample_rate);
  644. return ret;
  645. }
  646. static int lpass_cdc_wsa2_macro_hw_params(struct snd_pcm_substream *substream,
  647. struct snd_pcm_hw_params *params,
  648. struct snd_soc_dai *dai)
  649. {
  650. struct snd_soc_component *component = dai->component;
  651. int ret;
  652. struct device *wsa2_dev = NULL;
  653. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  654. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  655. return -EINVAL;
  656. wsa2_priv = dev_get_drvdata(wsa2_dev);
  657. if (!wsa2_priv)
  658. return -EINVAL;
  659. dev_dbg(component->dev,
  660. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  661. dai->name, dai->id, params_rate(params),
  662. params_channels(params));
  663. switch (substream->stream) {
  664. case SNDRV_PCM_STREAM_PLAYBACK:
  665. ret = lpass_cdc_wsa2_macro_set_interpolator_rate(dai, params_rate(params));
  666. if (ret) {
  667. dev_err_ratelimited(component->dev,
  668. "%s: cannot set sample rate: %u\n",
  669. __func__, params_rate(params));
  670. return ret;
  671. }
  672. switch (params_width(params)) {
  673. case 16:
  674. wsa2_priv->bit_width[dai->id] = 16;
  675. break;
  676. case 24:
  677. wsa2_priv->bit_width[dai->id] = 24;
  678. break;
  679. case 32:
  680. wsa2_priv->bit_width[dai->id] = 32;
  681. break;
  682. default:
  683. dev_err_ratelimited(component->dev, "%s: Invalid format 0x%x\n",
  684. __func__, params_width(params));
  685. return -EINVAL;
  686. }
  687. break;
  688. case SNDRV_PCM_STREAM_CAPTURE:
  689. if (dai->id == LPASS_CDC_WSA2_MACRO_AIF_VI)
  690. wsa2_priv->pcm_rate_vi = params_rate(params);
  691. switch (params_width(params)) {
  692. case 16:
  693. wsa2_priv->bit_width[dai->id] = 16;
  694. break;
  695. case 24:
  696. wsa2_priv->bit_width[dai->id] = 24;
  697. break;
  698. default:
  699. dev_err_ratelimited(component->dev, "%s: Invalid format 0x%x\n",
  700. __func__, params_width(params));
  701. return -EINVAL;
  702. }
  703. default:
  704. break;
  705. }
  706. return 0;
  707. }
  708. static int lpass_cdc_wsa2_macro_get_channel_map(struct snd_soc_dai *dai,
  709. unsigned int *tx_num, unsigned int *tx_slot,
  710. unsigned int *rx_num, unsigned int *rx_slot)
  711. {
  712. struct snd_soc_component *component = dai->component;
  713. struct device *wsa2_dev = NULL;
  714. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  715. u16 val = 0, mask = 0, cnt = 0, temp = 0;
  716. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  717. return -EINVAL;
  718. wsa2_priv = dev_get_drvdata(wsa2_dev);
  719. if (!wsa2_priv)
  720. return -EINVAL;
  721. switch (dai->id) {
  722. case LPASS_CDC_WSA2_MACRO_AIF_VI:
  723. case LPASS_CDC_WSA2_MACRO_AIF_CPS:
  724. *tx_slot = wsa2_priv->active_ch_mask[dai->id];
  725. *tx_num = wsa2_priv->active_ch_cnt[dai->id];
  726. break;
  727. case LPASS_CDC_WSA2_MACRO_AIF1_PB:
  728. case LPASS_CDC_WSA2_MACRO_AIF_MIX1_PB:
  729. for_each_set_bit(temp, &wsa2_priv->active_ch_mask[dai->id],
  730. LPASS_CDC_WSA2_MACRO_RX_MAX) {
  731. mask |= (1 << temp);
  732. if (++cnt == LPASS_CDC_WSA2_MACRO_MAX_DMA_CH_PER_PORT)
  733. break;
  734. }
  735. if (mask & 0x30)
  736. mask = mask >> 0x4;
  737. if (mask & 0x03)
  738. mask = mask << 0x2;
  739. *rx_slot = mask;
  740. *rx_num = cnt;
  741. break;
  742. case LPASS_CDC_WSA2_MACRO_AIF_ECHO:
  743. val = snd_soc_component_read(component,
  744. LPASS_CDC_WSA2_RX_INP_MUX_RX_MIX_CFG0);
  745. if (val & LPASS_CDC_WSA2_MACRO_EC_MIX_TX1_MASK) {
  746. mask |= 0x2;
  747. cnt++;
  748. }
  749. if (val & LPASS_CDC_WSA2_MACRO_EC_MIX_TX0_MASK) {
  750. mask |= 0x1;
  751. cnt++;
  752. }
  753. *tx_slot = mask;
  754. *tx_num = cnt;
  755. break;
  756. default:
  757. dev_err_ratelimited(wsa2_dev, "%s: Invalid AIF\n", __func__);
  758. break;
  759. }
  760. return 0;
  761. }
  762. static int lpass_cdc_wsa2_macro_mute_stream(struct snd_soc_dai *dai, int mute, int stream)
  763. {
  764. struct snd_soc_component *component = dai->component;
  765. struct device *wsa2_dev = NULL;
  766. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  767. uint16_t j = 0, reg = 0, mix_reg = 0, dsm_reg = 0;
  768. u16 int_mux_cfg0 = 0, int_mux_cfg1 = 0;
  769. u8 int_mux_cfg0_val = 0, int_mux_cfg1_val = 0;
  770. bool adie_lb = false;
  771. if (mute)
  772. return 0;
  773. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  774. return -EINVAL;
  775. switch (dai->id) {
  776. case LPASS_CDC_WSA2_MACRO_AIF1_PB:
  777. case LPASS_CDC_WSA2_MACRO_AIF_MIX1_PB:
  778. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  779. reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL +
  780. (j * LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET);
  781. mix_reg = LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CTL +
  782. (j * LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET);
  783. dsm_reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL +
  784. (j * LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET) +
  785. LPASS_CDC_WSA2_MACRO_RX_PATH_DSMDEM_OFFSET;
  786. int_mux_cfg0 = LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG0 + j * 8;
  787. int_mux_cfg1 = int_mux_cfg0 + 4;
  788. int_mux_cfg0_val = snd_soc_component_read(component,
  789. int_mux_cfg0);
  790. int_mux_cfg1_val = snd_soc_component_read(component,
  791. int_mux_cfg1);
  792. if (snd_soc_component_read(component, dsm_reg) & 0x01) {
  793. if (int_mux_cfg0_val || (int_mux_cfg1_val & 0x38))
  794. snd_soc_component_update_bits(component, reg,
  795. 0x20, 0x20);
  796. if (int_mux_cfg1_val & 0x07) {
  797. snd_soc_component_update_bits(component, reg,
  798. 0x20, 0x20);
  799. snd_soc_component_update_bits(component,
  800. mix_reg, 0x20, 0x20);
  801. }
  802. }
  803. }
  804. lpass_cdc_wsa_pa_on(wsa2_dev, adie_lb);
  805. break;
  806. default:
  807. break;
  808. }
  809. return 0;
  810. }
  811. static int lpass_cdc_wsa2_macro_mclk_enable(
  812. struct lpass_cdc_wsa2_macro_priv *wsa2_priv,
  813. bool mclk_enable, bool dapm)
  814. {
  815. struct regmap *regmap = dev_get_regmap(wsa2_priv->dev->parent, NULL);
  816. int ret = 0;
  817. if (regmap == NULL) {
  818. dev_err_ratelimited(wsa2_priv->dev, "%s: regmap is NULL\n", __func__);
  819. return -EINVAL;
  820. }
  821. dev_dbg(wsa2_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  822. __func__, mclk_enable, dapm, wsa2_priv->wsa2_mclk_users);
  823. mutex_lock(&wsa2_priv->mclk_lock);
  824. if (mclk_enable) {
  825. if (wsa2_priv->wsa2_mclk_users == 0) {
  826. ret = lpass_cdc_clk_rsc_request_clock(wsa2_priv->dev,
  827. wsa2_priv->default_clk_id,
  828. wsa2_priv->default_clk_id,
  829. true);
  830. if (ret < 0) {
  831. dev_err_ratelimited(wsa2_priv->dev,
  832. "%s: wsa2 request clock enable failed\n",
  833. __func__);
  834. goto exit;
  835. }
  836. lpass_cdc_clk_rsc_fs_gen_request(wsa2_priv->dev,
  837. true);
  838. regcache_mark_dirty(regmap);
  839. regcache_sync_region(regmap,
  840. WSA2_START_OFFSET,
  841. WSA2_MAX_OFFSET);
  842. /* 9.6MHz MCLK, set value 0x00 if other frequency */
  843. regmap_update_bits(regmap,
  844. LPASS_CDC_WSA2_TOP_FREQ_MCLK, 0x01, 0x01);
  845. regmap_update_bits(regmap,
  846. LPASS_CDC_WSA2_CLK_RST_CTRL_MCLK_CONTROL,
  847. 0x01, 0x01);
  848. regmap_update_bits(regmap,
  849. LPASS_CDC_WSA2_CLK_RST_CTRL_FS_CNT_CONTROL,
  850. 0x01, 0x01);
  851. }
  852. wsa2_priv->wsa2_mclk_users++;
  853. } else {
  854. if (wsa2_priv->wsa2_mclk_users <= 0) {
  855. dev_err_ratelimited(wsa2_priv->dev, "%s: clock already disabled\n",
  856. __func__);
  857. wsa2_priv->wsa2_mclk_users = 0;
  858. goto exit;
  859. }
  860. wsa2_priv->wsa2_mclk_users--;
  861. if (wsa2_priv->wsa2_mclk_users == 0) {
  862. regmap_update_bits(regmap,
  863. LPASS_CDC_WSA2_CLK_RST_CTRL_FS_CNT_CONTROL,
  864. 0x01, 0x00);
  865. regmap_update_bits(regmap,
  866. LPASS_CDC_WSA2_CLK_RST_CTRL_MCLK_CONTROL,
  867. 0x01, 0x00);
  868. lpass_cdc_clk_rsc_fs_gen_request(wsa2_priv->dev,
  869. false);
  870. lpass_cdc_clk_rsc_request_clock(wsa2_priv->dev,
  871. wsa2_priv->default_clk_id,
  872. wsa2_priv->default_clk_id,
  873. false);
  874. }
  875. }
  876. exit:
  877. mutex_unlock(&wsa2_priv->mclk_lock);
  878. return ret;
  879. }
  880. static int lpass_cdc_wsa2_macro_mclk_event(struct snd_soc_dapm_widget *w,
  881. struct snd_kcontrol *kcontrol, int event)
  882. {
  883. struct snd_soc_component *component =
  884. snd_soc_dapm_to_component(w->dapm);
  885. int ret = 0;
  886. struct device *wsa2_dev = NULL;
  887. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  888. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  889. return -EINVAL;
  890. dev_dbg(wsa2_dev, "%s: event = %d\n", __func__, event);
  891. switch (event) {
  892. case SND_SOC_DAPM_PRE_PMU:
  893. ret = lpass_cdc_wsa2_macro_mclk_enable(wsa2_priv, 1, true);
  894. if (ret)
  895. wsa2_priv->dapm_mclk_enable = false;
  896. else
  897. wsa2_priv->dapm_mclk_enable = true;
  898. break;
  899. case SND_SOC_DAPM_POST_PMD:
  900. if (wsa2_priv->dapm_mclk_enable) {
  901. lpass_cdc_wsa2_macro_mclk_enable(wsa2_priv, 0, true);
  902. wsa2_priv->dapm_mclk_enable = false;
  903. }
  904. break;
  905. default:
  906. dev_err_ratelimited(wsa2_priv->dev,
  907. "%s: invalid DAPM event %d\n", __func__, event);
  908. ret = -EINVAL;
  909. }
  910. return ret;
  911. }
  912. static int lpass_cdc_wsa2_macro_event_handler(struct snd_soc_component *component,
  913. u16 event, u32 data)
  914. {
  915. struct device *wsa2_dev = NULL;
  916. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  917. int ret = 0;
  918. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  919. return -EINVAL;
  920. switch (event) {
  921. case LPASS_CDC_MACRO_EVT_SSR_DOWN:
  922. trace_printk("%s, enter SSR down\n", __func__);
  923. if (wsa2_priv->swr_ctrl_data) {
  924. swrm_wcd_notify(
  925. wsa2_priv->swr_ctrl_data[0].wsa2_swr_pdev,
  926. SWR_DEVICE_SSR_DOWN, NULL);
  927. }
  928. if ((!pm_runtime_enabled(wsa2_dev) ||
  929. !pm_runtime_suspended(wsa2_dev))) {
  930. ret = lpass_cdc_runtime_suspend(wsa2_dev);
  931. if (!ret) {
  932. pm_runtime_disable(wsa2_dev);
  933. pm_runtime_set_suspended(wsa2_dev);
  934. pm_runtime_enable(wsa2_dev);
  935. }
  936. }
  937. break;
  938. case LPASS_CDC_MACRO_EVT_PRE_SSR_UP:
  939. break;
  940. case LPASS_CDC_MACRO_EVT_SSR_UP:
  941. trace_printk("%s, enter SSR up\n", __func__);
  942. /* reset swr after ssr/pdr */
  943. wsa2_priv->reset_swr = true;
  944. if (wsa2_priv->swr_ctrl_data)
  945. swrm_wcd_notify(
  946. wsa2_priv->swr_ctrl_data[0].wsa2_swr_pdev,
  947. SWR_DEVICE_SSR_UP, NULL);
  948. break;
  949. case LPASS_CDC_MACRO_EVT_CLK_RESET:
  950. lpass_cdc_rsc_clk_reset(wsa2_dev, WSA2_CORE_CLK);
  951. lpass_cdc_rsc_clk_reset(wsa2_dev, WSA2_TX_CORE_CLK);
  952. break;
  953. }
  954. return 0;
  955. }
  956. static int lpass_cdc_wsa2_macro_enable_vi_feedback(struct snd_soc_dapm_widget *w,
  957. struct snd_kcontrol *kcontrol,
  958. int event)
  959. {
  960. struct snd_soc_component *component =
  961. snd_soc_dapm_to_component(w->dapm);
  962. struct device *wsa2_dev = NULL;
  963. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  964. u8 val = 0x0;
  965. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  966. return -EINVAL;
  967. switch (wsa2_priv->pcm_rate_vi) {
  968. case 48000:
  969. val = 0x04;
  970. break;
  971. case 24000:
  972. val = 0x02;
  973. break;
  974. case 8000:
  975. default:
  976. val = 0x00;
  977. break;
  978. }
  979. switch (event) {
  980. case SND_SOC_DAPM_POST_PMU:
  981. if (test_bit(LPASS_CDC_WSA2_MACRO_TX0,
  982. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  983. dev_dbg(wsa2_dev, "%s: spkr1 enabled\n", __func__);
  984. /* Enable V&I sensing */
  985. snd_soc_component_update_bits(component,
  986. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  987. 0x20, 0x20);
  988. snd_soc_component_update_bits(component,
  989. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  990. 0x20, 0x20);
  991. snd_soc_component_update_bits(component,
  992. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  993. 0x0F, val);
  994. snd_soc_component_update_bits(component,
  995. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  996. 0x0F, val);
  997. snd_soc_component_update_bits(component,
  998. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  999. 0x10, 0x10);
  1000. snd_soc_component_update_bits(component,
  1001. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  1002. 0x10, 0x10);
  1003. snd_soc_component_update_bits(component,
  1004. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  1005. 0x20, 0x00);
  1006. snd_soc_component_update_bits(component,
  1007. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  1008. 0x20, 0x00);
  1009. }
  1010. if (test_bit(LPASS_CDC_WSA2_MACRO_TX1,
  1011. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  1012. dev_dbg(wsa2_dev, "%s: spkr2 enabled\n", __func__);
  1013. /* Enable V&I sensing */
  1014. snd_soc_component_update_bits(component,
  1015. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  1016. 0x20, 0x20);
  1017. snd_soc_component_update_bits(component,
  1018. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  1019. 0x20, 0x20);
  1020. snd_soc_component_update_bits(component,
  1021. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  1022. 0x0F, val);
  1023. snd_soc_component_update_bits(component,
  1024. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  1025. 0x0F, val);
  1026. snd_soc_component_update_bits(component,
  1027. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  1028. 0x10, 0x10);
  1029. snd_soc_component_update_bits(component,
  1030. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  1031. 0x10, 0x10);
  1032. snd_soc_component_update_bits(component,
  1033. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  1034. 0x20, 0x00);
  1035. snd_soc_component_update_bits(component,
  1036. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  1037. 0x20, 0x00);
  1038. }
  1039. break;
  1040. case SND_SOC_DAPM_POST_PMD:
  1041. if (test_bit(LPASS_CDC_WSA2_MACRO_TX0,
  1042. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  1043. /* Disable V&I sensing */
  1044. snd_soc_component_update_bits(component,
  1045. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  1046. 0x20, 0x20);
  1047. snd_soc_component_update_bits(component,
  1048. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  1049. 0x20, 0x20);
  1050. dev_dbg(wsa2_dev, "%s: spkr1 disabled\n", __func__);
  1051. snd_soc_component_update_bits(component,
  1052. LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CTL,
  1053. 0x10, 0x00);
  1054. snd_soc_component_update_bits(component,
  1055. LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CTL,
  1056. 0x10, 0x00);
  1057. }
  1058. if (test_bit(LPASS_CDC_WSA2_MACRO_TX1,
  1059. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  1060. /* Disable V&I sensing */
  1061. dev_dbg(wsa2_dev, "%s: spkr2 disabled\n", __func__);
  1062. snd_soc_component_update_bits(component,
  1063. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  1064. 0x20, 0x20);
  1065. snd_soc_component_update_bits(component,
  1066. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  1067. 0x20, 0x20);
  1068. snd_soc_component_update_bits(component,
  1069. LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CTL,
  1070. 0x10, 0x00);
  1071. snd_soc_component_update_bits(component,
  1072. LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CTL,
  1073. 0x10, 0x00);
  1074. }
  1075. break;
  1076. }
  1077. return 0;
  1078. }
  1079. static void lpass_cdc_wsa2_macro_hd2_control(struct snd_soc_component *component,
  1080. u16 reg, int event)
  1081. {
  1082. u16 hd2_scale_reg;
  1083. u16 hd2_enable_reg = 0;
  1084. if (reg == LPASS_CDC_WSA2_RX0_RX_PATH_CTL) {
  1085. hd2_scale_reg = LPASS_CDC_WSA2_RX0_RX_PATH_SEC3;
  1086. hd2_enable_reg = LPASS_CDC_WSA2_RX0_RX_PATH_CFG0;
  1087. }
  1088. if (reg == LPASS_CDC_WSA2_RX1_RX_PATH_CTL) {
  1089. hd2_scale_reg = LPASS_CDC_WSA2_RX1_RX_PATH_SEC3;
  1090. hd2_enable_reg = LPASS_CDC_WSA2_RX1_RX_PATH_CFG0;
  1091. }
  1092. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  1093. snd_soc_component_update_bits(component, hd2_scale_reg,
  1094. 0x3C, 0x10);
  1095. snd_soc_component_update_bits(component, hd2_scale_reg,
  1096. 0x03, 0x01);
  1097. snd_soc_component_update_bits(component, hd2_enable_reg,
  1098. 0x04, 0x04);
  1099. }
  1100. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  1101. snd_soc_component_update_bits(component, hd2_enable_reg,
  1102. 0x04, 0x00);
  1103. snd_soc_component_update_bits(component, hd2_scale_reg,
  1104. 0x03, 0x00);
  1105. snd_soc_component_update_bits(component, hd2_scale_reg,
  1106. 0x3C, 0x00);
  1107. }
  1108. }
  1109. static int lpass_cdc_wsa2_macro_enable_swr(struct snd_soc_dapm_widget *w,
  1110. struct snd_kcontrol *kcontrol, int event)
  1111. {
  1112. struct snd_soc_component *component =
  1113. snd_soc_dapm_to_component(w->dapm);
  1114. int ch_cnt;
  1115. struct device *wsa2_dev = NULL;
  1116. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1117. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1118. return -EINVAL;
  1119. switch (event) {
  1120. case SND_SOC_DAPM_PRE_PMU:
  1121. if (!(strnstr(w->name, "RX0", sizeof("WSA2_RX0"))) &&
  1122. !wsa2_priv->rx_0_count)
  1123. wsa2_priv->rx_0_count++;
  1124. if (!(strnstr(w->name, "RX1", sizeof("WSA2_RX1"))) &&
  1125. !wsa2_priv->rx_1_count)
  1126. wsa2_priv->rx_1_count++;
  1127. ch_cnt = wsa2_priv->rx_0_count + wsa2_priv->rx_1_count;
  1128. if (wsa2_priv->swr_ctrl_data) {
  1129. swrm_wcd_notify(
  1130. wsa2_priv->swr_ctrl_data[0].wsa2_swr_pdev,
  1131. SWR_DEVICE_UP, NULL);
  1132. }
  1133. break;
  1134. case SND_SOC_DAPM_POST_PMD:
  1135. if (!(strnstr(w->name, "RX0", sizeof("WSA2_RX0"))) &&
  1136. wsa2_priv->rx_0_count)
  1137. wsa2_priv->rx_0_count--;
  1138. if (!(strnstr(w->name, "RX1", sizeof("WSA2_RX1"))) &&
  1139. wsa2_priv->rx_1_count)
  1140. wsa2_priv->rx_1_count--;
  1141. ch_cnt = wsa2_priv->rx_0_count + wsa2_priv->rx_1_count;
  1142. break;
  1143. }
  1144. dev_dbg(wsa2_priv->dev, "%s: current swr ch cnt: %d\n",
  1145. __func__, wsa2_priv->rx_0_count + wsa2_priv->rx_1_count);
  1146. return 0;
  1147. }
  1148. static int lpass_cdc_wsa2_macro_enable_mix_path(struct snd_soc_dapm_widget *w,
  1149. struct snd_kcontrol *kcontrol, int event)
  1150. {
  1151. struct snd_soc_component *component =
  1152. snd_soc_dapm_to_component(w->dapm);
  1153. u16 gain_reg;
  1154. int offset_val = 0;
  1155. int val = 0;
  1156. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1157. if (!(strcmp(w->name, "WSA2_RX0 MIX INP"))) {
  1158. gain_reg = LPASS_CDC_WSA2_RX0_RX_VOL_MIX_CTL;
  1159. } else if (!(strcmp(w->name, "WSA2_RX1 MIX INP"))) {
  1160. gain_reg = LPASS_CDC_WSA2_RX1_RX_VOL_MIX_CTL;
  1161. } else {
  1162. dev_err_ratelimited(component->dev, "%s: No gain register avail for %s\n",
  1163. __func__, w->name);
  1164. return 0;
  1165. }
  1166. switch (event) {
  1167. case SND_SOC_DAPM_PRE_PMU:
  1168. lpass_cdc_wsa2_macro_enable_swr(w, kcontrol, event);
  1169. val = snd_soc_component_read(component, gain_reg);
  1170. val += offset_val;
  1171. snd_soc_component_write(component, gain_reg, val);
  1172. break;
  1173. case SND_SOC_DAPM_POST_PMD:
  1174. snd_soc_component_update_bits(component,
  1175. w->reg, 0x20, 0x00);
  1176. lpass_cdc_wsa2_macro_enable_swr(w, kcontrol, event);
  1177. break;
  1178. }
  1179. return 0;
  1180. }
  1181. static int lpass_cdc_wsa2_macro_config_compander(struct snd_soc_component *component,
  1182. int comp, int event)
  1183. {
  1184. u16 comp_ctl0_reg, comp_ctl8_reg, rx_path_cfg0_reg;
  1185. struct device *wsa2_dev = NULL;
  1186. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1187. struct lpass_cdc_comp_setting *comp_settings = NULL;
  1188. u16 mode = 0;
  1189. int sys_gain, bat_cfg, sys_gain_int, upper_gain, lower_gain;
  1190. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1191. return -EINVAL;
  1192. dev_dbg(component->dev, "%s: event %d compander %d, enabled %d\n",
  1193. __func__, event, comp + 1, wsa2_priv->comp_enabled[comp]);
  1194. if (!wsa2_priv->comp_enabled[comp])
  1195. return 0;
  1196. mode = wsa2_priv->comp_mode[comp];
  1197. comp_ctl0_reg = LPASS_CDC_WSA2_COMPANDER0_CTL0 +
  1198. (comp * LPASS_CDC_WSA2_MACRO_RX_COMP_OFFSET);
  1199. comp_ctl8_reg = LPASS_CDC_WSA2_COMPANDER0_CTL8 +
  1200. (comp * LPASS_CDC_WSA2_MACRO_RX_COMP_OFFSET);
  1201. rx_path_cfg0_reg = LPASS_CDC_WSA2_RX0_RX_PATH_CFG0 +
  1202. (comp * LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET);
  1203. comp_settings = &comp_setting_table[mode];
  1204. /* If System has battery configuration */
  1205. if (wsa2_priv->wsa2_bat_cfg[comp]) {
  1206. sys_gain = wsa2_priv->wsa2_sys_gain[comp * 2 + wsa2_priv->wsa2_spkrrecv];
  1207. bat_cfg = wsa2_priv->wsa2_bat_cfg[comp];
  1208. /* Convert enum to value and
  1209. * multiply all values by 10 to avoid float
  1210. */
  1211. sys_gain_int = -15 * sys_gain + 210;
  1212. switch (bat_cfg) {
  1213. case CONFIG_1S:
  1214. case EXT_1S:
  1215. if (sys_gain > G_13P5_DB) {
  1216. upper_gain = sys_gain_int + 60;
  1217. lower_gain = 0;
  1218. } else {
  1219. upper_gain = 210;
  1220. lower_gain = 0;
  1221. }
  1222. break;
  1223. case CONFIG_3S:
  1224. case EXT_3S:
  1225. upper_gain = sys_gain_int;
  1226. lower_gain = 75;
  1227. case EXT_ABOVE_3S:
  1228. upper_gain = sys_gain_int;
  1229. lower_gain = 120;
  1230. break;
  1231. default:
  1232. upper_gain = sys_gain_int;
  1233. lower_gain = 0;
  1234. break;
  1235. }
  1236. /* Truncate after calculation */
  1237. comp_settings->lower_gain_int = (lower_gain * 2) / 10;
  1238. comp_settings->upper_gain_int = (upper_gain * 2) / 10;
  1239. }
  1240. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1241. lpass_cdc_update_compander_setting(component,
  1242. comp_ctl8_reg,
  1243. comp_settings);
  1244. /* Enable Compander Clock */
  1245. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1246. 0x01, 0x01);
  1247. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1248. 0x02, 0x02);
  1249. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1250. 0x02, 0x00);
  1251. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1252. 0x02, 0x02);
  1253. }
  1254. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1255. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1256. 0x04, 0x04);
  1257. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1258. 0x02, 0x00);
  1259. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1260. 0x02, 0x02);
  1261. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1262. 0x02, 0x00);
  1263. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1264. 0x01, 0x00);
  1265. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1266. 0x04, 0x00);
  1267. }
  1268. return 0;
  1269. }
  1270. static void lpass_cdc_wsa2_macro_enable_softclip_clk(struct snd_soc_component *component,
  1271. struct lpass_cdc_wsa2_macro_priv *wsa2_priv,
  1272. int path,
  1273. bool enable)
  1274. {
  1275. u16 softclip_clk_reg = LPASS_CDC_WSA2_SOFTCLIP0_CRC +
  1276. (path * LPASS_CDC_WSA2_MACRO_RX_SOFTCLIP_OFFSET);
  1277. u8 softclip_mux_mask = (1 << path);
  1278. u8 softclip_mux_value = (1 << path);
  1279. dev_dbg(component->dev, "%s: path %d, enable %d\n",
  1280. __func__, path, enable);
  1281. if (enable) {
  1282. if (wsa2_priv->softclip_clk_users[path] == 0) {
  1283. snd_soc_component_update_bits(component,
  1284. softclip_clk_reg, 0x01, 0x01);
  1285. snd_soc_component_update_bits(component,
  1286. LPASS_CDC_WSA2_RX_INP_MUX_SOFTCLIP_CFG0,
  1287. softclip_mux_mask, softclip_mux_value);
  1288. }
  1289. wsa2_priv->softclip_clk_users[path]++;
  1290. } else {
  1291. wsa2_priv->softclip_clk_users[path]--;
  1292. if (wsa2_priv->softclip_clk_users[path] == 0) {
  1293. snd_soc_component_update_bits(component,
  1294. softclip_clk_reg, 0x01, 0x00);
  1295. snd_soc_component_update_bits(component,
  1296. LPASS_CDC_WSA2_RX_INP_MUX_SOFTCLIP_CFG0,
  1297. softclip_mux_mask, 0x00);
  1298. }
  1299. }
  1300. }
  1301. static int lpass_cdc_wsa2_macro_config_softclip(struct snd_soc_component *component,
  1302. int path, int event)
  1303. {
  1304. u16 softclip_ctrl_reg = 0;
  1305. struct device *wsa2_dev = NULL;
  1306. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1307. int softclip_path = 0;
  1308. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1309. return -EINVAL;
  1310. if (path == LPASS_CDC_WSA2_MACRO_COMP1)
  1311. softclip_path = LPASS_CDC_WSA2_MACRO_SOFTCLIP0;
  1312. else if (path == LPASS_CDC_WSA2_MACRO_COMP2)
  1313. softclip_path = LPASS_CDC_WSA2_MACRO_SOFTCLIP1;
  1314. dev_dbg(component->dev, "%s: event %d path %d, enabled %d\n",
  1315. __func__, event, softclip_path,
  1316. wsa2_priv->is_softclip_on[softclip_path]);
  1317. if (!wsa2_priv->is_softclip_on[softclip_path])
  1318. return 0;
  1319. softclip_ctrl_reg = LPASS_CDC_WSA2_SOFTCLIP0_SOFTCLIP_CTRL +
  1320. (softclip_path * LPASS_CDC_WSA2_MACRO_RX_SOFTCLIP_OFFSET);
  1321. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1322. /* Enable Softclip clock and mux */
  1323. lpass_cdc_wsa2_macro_enable_softclip_clk(component, wsa2_priv,
  1324. softclip_path, true);
  1325. /* Enable Softclip control */
  1326. snd_soc_component_update_bits(component, softclip_ctrl_reg,
  1327. 0x01, 0x01);
  1328. }
  1329. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1330. snd_soc_component_update_bits(component, softclip_ctrl_reg,
  1331. 0x01, 0x00);
  1332. lpass_cdc_wsa2_macro_enable_softclip_clk(component, wsa2_priv,
  1333. softclip_path, false);
  1334. }
  1335. return 0;
  1336. }
  1337. static int lpass_cdc_was_macro_config_pbr(struct snd_soc_component *component,
  1338. int path, int event)
  1339. {
  1340. struct device *wsa2_dev = NULL;
  1341. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1342. u16 reg1 = 0, reg2 = 0, reg3 = 0;
  1343. int softclip_path = 0;
  1344. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1345. return -EINVAL;
  1346. if (path == LPASS_CDC_WSA2_MACRO_COMP1) {
  1347. reg1 = LPASS_CDC_WSA2_COMPANDER0_CTL0;
  1348. reg2 = LPASS_CDC_WSA2_RX0_RX_PATH_CFG3;
  1349. reg3 = LPASS_CDC_WSA2_RX0_RX_PATH_CFG1;
  1350. softclip_path = LPASS_CDC_WSA2_MACRO_SOFTCLIP0;
  1351. } else if (path == LPASS_CDC_WSA2_MACRO_COMP2) {
  1352. reg1 = LPASS_CDC_WSA2_COMPANDER1_CTL0;
  1353. reg2 = LPASS_CDC_WSA2_RX1_RX_PATH_CFG3;
  1354. reg3 = LPASS_CDC_WSA2_RX1_RX_PATH_CFG1;
  1355. softclip_path = LPASS_CDC_WSA2_MACRO_SOFTCLIP1;
  1356. }
  1357. if (!wsa2_priv->pbr_enable || wsa2_priv->wsa2_bat_cfg[path] >= EXT_1S ||
  1358. wsa2_priv->wsa2_sys_gain[path * 2] > G_12_DB ||
  1359. wsa2_priv->wsa2_spkrrecv || !reg1 || !reg2 || !reg3)
  1360. return 0;
  1361. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1362. snd_soc_component_update_bits(component,
  1363. reg1, 0x08, 0x08);
  1364. snd_soc_component_update_bits(component,
  1365. reg2, 0x40, 0x40);
  1366. snd_soc_component_update_bits(component,
  1367. reg3, 0x80, 0x80);
  1368. lpass_cdc_wsa2_macro_enable_softclip_clk(component, wsa2_priv,
  1369. softclip_path, true);
  1370. snd_soc_component_update_bits(component,
  1371. LPASS_CDC_WSA2_PBR_PATH_CTL,
  1372. 0x01, 0x01);
  1373. }
  1374. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1375. snd_soc_component_update_bits(component,
  1376. LPASS_CDC_WSA2_PBR_PATH_CTL,
  1377. 0x01, 0x00);
  1378. lpass_cdc_wsa2_macro_enable_softclip_clk(component, wsa2_priv,
  1379. softclip_path, false);
  1380. snd_soc_component_update_bits(component,
  1381. reg1, 0x08, 0x00);
  1382. snd_soc_component_update_bits(component,
  1383. reg2, 0x40, 0x00);
  1384. snd_soc_component_update_bits(component,
  1385. reg3, 0x80, 0x00);
  1386. }
  1387. return 0;
  1388. }
  1389. static bool lpass_cdc_wsa2_macro_adie_lb(struct snd_soc_component *component,
  1390. int interp_idx)
  1391. {
  1392. u16 int_mux_cfg0 = 0, int_mux_cfg1 = 0;
  1393. u8 int_mux_cfg0_val = 0, int_mux_cfg1_val = 0;
  1394. u8 int_n_inp0 = 0, int_n_inp1 = 0, int_n_inp2 = 0;
  1395. int_mux_cfg0 = LPASS_CDC_WSA2_RX_INP_MUX_RX_INT0_CFG0 + interp_idx * 8;
  1396. int_mux_cfg1 = int_mux_cfg0 + 4;
  1397. int_mux_cfg0_val = snd_soc_component_read(component, int_mux_cfg0);
  1398. int_mux_cfg1_val = snd_soc_component_read(component, int_mux_cfg1);
  1399. int_n_inp0 = int_mux_cfg0_val & 0x0F;
  1400. if (int_n_inp0 == INTn_1_INP_SEL_DEC0 ||
  1401. int_n_inp0 == INTn_1_INP_SEL_DEC1)
  1402. return true;
  1403. int_n_inp1 = int_mux_cfg0_val >> 4;
  1404. if (int_n_inp1 == INTn_1_INP_SEL_DEC0 ||
  1405. int_n_inp1 == INTn_1_INP_SEL_DEC1)
  1406. return true;
  1407. int_n_inp2 = int_mux_cfg1_val >> 4;
  1408. if (int_n_inp2 == INTn_1_INP_SEL_DEC0 ||
  1409. int_n_inp2 == INTn_1_INP_SEL_DEC1)
  1410. return true;
  1411. return false;
  1412. }
  1413. static int lpass_cdc_wsa2_macro_enable_main_path(struct snd_soc_dapm_widget *w,
  1414. struct snd_kcontrol *kcontrol,
  1415. int event)
  1416. {
  1417. struct snd_soc_component *component =
  1418. snd_soc_dapm_to_component(w->dapm);
  1419. u16 reg = 0;
  1420. struct device *wsa2_dev = NULL;
  1421. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1422. bool adie_lb = false;
  1423. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1424. return -EINVAL;
  1425. reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL +
  1426. LPASS_CDC_WSA2_MACRO_RX_PATH_OFFSET * w->shift;
  1427. switch (event) {
  1428. case SND_SOC_DAPM_PRE_PMU:
  1429. if (lpass_cdc_wsa2_macro_adie_lb(component, w->shift)) {
  1430. adie_lb = true;
  1431. snd_soc_component_update_bits(component,
  1432. reg, 0x20, 0x20);
  1433. lpass_cdc_wsa_pa_on(wsa2_dev, adie_lb);
  1434. }
  1435. break;
  1436. default:
  1437. break;
  1438. }
  1439. return 0;
  1440. }
  1441. static int lpass_cdc_wsa2_macro_interp_get_primary_reg(u16 reg, u16 *ind)
  1442. {
  1443. u16 prim_int_reg = 0;
  1444. switch (reg) {
  1445. case LPASS_CDC_WSA2_RX0_RX_PATH_CTL:
  1446. case LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CTL:
  1447. prim_int_reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL;
  1448. *ind = 0;
  1449. break;
  1450. case LPASS_CDC_WSA2_RX1_RX_PATH_CTL:
  1451. case LPASS_CDC_WSA2_RX1_RX_PATH_MIX_CTL:
  1452. prim_int_reg = LPASS_CDC_WSA2_RX1_RX_PATH_CTL;
  1453. *ind = 1;
  1454. break;
  1455. }
  1456. return prim_int_reg;
  1457. }
  1458. static int lpass_cdc_wsa2_macro_enable_prim_interpolator(
  1459. struct snd_soc_component *component,
  1460. u16 reg, int event)
  1461. {
  1462. u16 prim_int_reg;
  1463. u16 ind = 0;
  1464. struct device *wsa2_dev = NULL;
  1465. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1466. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1467. return -EINVAL;
  1468. prim_int_reg = lpass_cdc_wsa2_macro_interp_get_primary_reg(reg, &ind);
  1469. switch (event) {
  1470. case SND_SOC_DAPM_PRE_PMU:
  1471. wsa2_priv->prim_int_users[ind]++;
  1472. if (wsa2_priv->prim_int_users[ind] == 1) {
  1473. snd_soc_component_update_bits(component,
  1474. prim_int_reg + LPASS_CDC_WSA2_MACRO_RX_PATH_CFG3_OFFSET,
  1475. 0x03, 0x03);
  1476. snd_soc_component_update_bits(component, prim_int_reg,
  1477. 0x10, 0x10);
  1478. lpass_cdc_wsa2_macro_hd2_control(component, prim_int_reg, event);
  1479. snd_soc_component_update_bits(component,
  1480. prim_int_reg + LPASS_CDC_WSA2_MACRO_RX_PATH_DSMDEM_OFFSET,
  1481. 0x1, 0x1);
  1482. }
  1483. if ((reg != prim_int_reg) &&
  1484. ((snd_soc_component_read(
  1485. component, prim_int_reg)) & 0x10))
  1486. snd_soc_component_update_bits(component, reg,
  1487. 0x10, 0x10);
  1488. break;
  1489. case SND_SOC_DAPM_POST_PMD:
  1490. wsa2_priv->prim_int_users[ind]--;
  1491. if (wsa2_priv->prim_int_users[ind] == 0) {
  1492. snd_soc_component_update_bits(component, prim_int_reg,
  1493. 1 << 0x5, 0 << 0x5);
  1494. snd_soc_component_update_bits(component,
  1495. prim_int_reg + LPASS_CDC_WSA2_MACRO_RX_PATH_DSMDEM_OFFSET,
  1496. 0x1, 0x0);
  1497. snd_soc_component_update_bits(component, prim_int_reg,
  1498. 0x40, 0x40);
  1499. snd_soc_component_update_bits(component, prim_int_reg,
  1500. 0x40, 0x00);
  1501. lpass_cdc_wsa2_macro_hd2_control(component, prim_int_reg, event);
  1502. }
  1503. break;
  1504. }
  1505. dev_dbg(component->dev, "%s: primary interpolator: INT%d, users: %d\n",
  1506. __func__, ind, wsa2_priv->prim_int_users[ind]);
  1507. return 0;
  1508. }
  1509. static void lpass_cdc_macro_idle_detect_control(struct snd_soc_component *component,
  1510. struct lpass_cdc_wsa2_macro_priv *wsa2_priv,
  1511. int interp, int event)
  1512. {
  1513. int reg = 0, mask = 0, val = 0, source_reg = 0;
  1514. u16 mode = 0;
  1515. dev_dbg(component->dev, "%s: Idle_detect_en value: %d\n", __func__,
  1516. wsa2_priv->idle_detect_en);
  1517. if (!wsa2_priv->idle_detect_en)
  1518. return;
  1519. if (interp == LPASS_CDC_WSA2_MACRO_COMP1) {
  1520. source_reg = LPASS_CDC_WSA2_RX0_RX_PATH_CFG3;
  1521. reg = LPASS_CDC_WSA2_IDLE_DETECT_PATH_CTL;
  1522. mask = 0x01;
  1523. val = 0x01;
  1524. }
  1525. if (interp == LPASS_CDC_WSA2_MACRO_COMP2) {
  1526. source_reg = LPASS_CDC_WSA2_RX1_RX_PATH_CFG3;
  1527. reg = LPASS_CDC_WSA2_IDLE_DETECT_PATH_CTL;
  1528. mask = 0x02;
  1529. val = 0x02;
  1530. }
  1531. mode = wsa2_priv->comp_mode[interp];
  1532. if ((wsa2_priv->noise_gate_mode == NG2 && mode >= G_13P5_DB) ||
  1533. wsa2_priv->noise_gate_mode == IDLE_DETECT || !wsa2_priv->pbr_enable ||
  1534. wsa2_priv->wsa2_spkrrecv) {
  1535. snd_soc_component_update_bits(component, source_reg, 0x80, 0x00);
  1536. dev_dbg(component->dev, "%s: Idle detect source: Legacy\n", __func__);
  1537. } else {
  1538. snd_soc_component_update_bits(component, source_reg, 0x80, 0x80);
  1539. dev_dbg(component->dev, "%s: Idle detect source: PRE-LA\n", __func__);
  1540. }
  1541. if (reg && SND_SOC_DAPM_EVENT_ON(event)) {
  1542. snd_soc_component_update_bits(component, reg, mask, val);
  1543. dev_dbg(component->dev, "%s: Idle detect clks ON\n", __func__);
  1544. }
  1545. if (reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  1546. snd_soc_component_update_bits(component, reg, mask, 0x00);
  1547. snd_soc_component_write(component,
  1548. LPASS_CDC_WSA2_IDLE_DETECT_CFG3, 0x0);
  1549. dev_dbg(component->dev, "%s: Idle detect clks OFF\n", __func__);
  1550. }
  1551. }
  1552. static int lpass_cdc_wsa2_macro_enable_interpolator(struct snd_soc_dapm_widget *w,
  1553. struct snd_kcontrol *kcontrol,
  1554. int event)
  1555. {
  1556. struct snd_soc_component *component =
  1557. snd_soc_dapm_to_component(w->dapm);
  1558. struct device *wsa2_dev = NULL;
  1559. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1560. u8 gain = 0;
  1561. u16 reg = 0;
  1562. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1563. return -EINVAL;
  1564. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1565. return -EINVAL;
  1566. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1567. if (!(strcmp(w->name, "WSA2_RX INT0 INTERP"))) {
  1568. reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL;
  1569. } else if (!(strcmp(w->name, "WSA2_RX INT1 INTERP"))) {
  1570. reg = LPASS_CDC_WSA2_RX1_RX_PATH_CTL;
  1571. } else {
  1572. dev_err_ratelimited(component->dev, "%s: Interpolator reg not found\n",
  1573. __func__);
  1574. return -EINVAL;
  1575. }
  1576. switch (event) {
  1577. case SND_SOC_DAPM_PRE_PMU:
  1578. /* Reset if needed */
  1579. lpass_cdc_wsa2_macro_enable_prim_interpolator(component, reg, event);
  1580. break;
  1581. case SND_SOC_DAPM_POST_PMU:
  1582. if (!strcmp(w->name, "WSA2_RX INT0 INTERP")) {
  1583. gain = (u8)(wsa2_priv->rx0_origin_gain -
  1584. wsa2_priv->thermal_cur_state);
  1585. if (snd_soc_component_read(wsa2_priv->component,
  1586. LPASS_CDC_WSA2_RX0_RX_VOL_CTL) != gain) {
  1587. snd_soc_component_update_bits(wsa2_priv->component,
  1588. LPASS_CDC_WSA2_RX0_RX_VOL_CTL, 0xFF, gain);
  1589. dev_dbg(wsa2_priv->dev,
  1590. "%s: RX0 current thermal state: %d, "
  1591. "adjusted gain: %#x\n",
  1592. __func__, wsa2_priv->thermal_cur_state, gain);
  1593. }
  1594. }
  1595. if (!strcmp(w->name, "WSA2_RX INT1 INTERP")) {
  1596. gain = (u8)(wsa2_priv->rx1_origin_gain -
  1597. wsa2_priv->thermal_cur_state);
  1598. if (snd_soc_component_read(wsa2_priv->component,
  1599. LPASS_CDC_WSA2_RX1_RX_VOL_CTL) != gain) {
  1600. snd_soc_component_update_bits(wsa2_priv->component,
  1601. LPASS_CDC_WSA2_RX1_RX_VOL_CTL, 0xFF, gain);
  1602. dev_dbg(wsa2_priv->dev,
  1603. "%s: RX1 current thermal state: %d, "
  1604. "adjusted gain: %#x\n",
  1605. __func__, wsa2_priv->thermal_cur_state, gain);
  1606. }
  1607. }
  1608. lpass_cdc_wsa2_macro_config_compander(component, w->shift, event);
  1609. lpass_cdc_macro_idle_detect_control(component, wsa2_priv,
  1610. w->shift, event);
  1611. lpass_cdc_wsa2_macro_config_softclip(component, w->shift, event);
  1612. lpass_cdc_was_macro_config_pbr(component, w->shift, event);
  1613. if (wsa2_priv->wsa2_spkrrecv)
  1614. snd_soc_component_update_bits(component,
  1615. LPASS_CDC_WSA2_RX0_RX_PATH_CFG1,
  1616. 0x08, 0x00);
  1617. break;
  1618. case SND_SOC_DAPM_POST_PMD:
  1619. snd_soc_component_update_bits(component,
  1620. LPASS_CDC_WSA2_RX0_RX_PATH_CFG1, 0x08, 0x08);
  1621. lpass_cdc_wsa2_macro_config_compander(component, w->shift, event);
  1622. lpass_cdc_macro_idle_detect_control(component, wsa2_priv,
  1623. w->shift, event);
  1624. lpass_cdc_wsa2_macro_config_softclip(component, w->shift, event);
  1625. lpass_cdc_was_macro_config_pbr(component, w->shift, event);
  1626. lpass_cdc_wsa2_macro_enable_prim_interpolator(component, reg, event);
  1627. break;
  1628. }
  1629. return 0;
  1630. }
  1631. static int lpass_cdc_wsa2_macro_spk_boost_event(struct snd_soc_dapm_widget *w,
  1632. struct snd_kcontrol *kcontrol,
  1633. int event)
  1634. {
  1635. struct snd_soc_component *component =
  1636. snd_soc_dapm_to_component(w->dapm);
  1637. u16 boost_path_ctl, boost_path_cfg1;
  1638. u16 reg, reg_mix;
  1639. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  1640. if (!strcmp(w->name, "WSA2_RX INT0 CHAIN")) {
  1641. boost_path_ctl = LPASS_CDC_WSA2_BOOST0_BOOST_PATH_CTL;
  1642. boost_path_cfg1 = LPASS_CDC_WSA2_RX0_RX_PATH_CFG1;
  1643. reg = LPASS_CDC_WSA2_RX0_RX_PATH_CTL;
  1644. reg_mix = LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CTL;
  1645. } else if (!strcmp(w->name, "WSA2_RX INT1 CHAIN")) {
  1646. boost_path_ctl = LPASS_CDC_WSA2_BOOST1_BOOST_PATH_CTL;
  1647. boost_path_cfg1 = LPASS_CDC_WSA2_RX1_RX_PATH_CFG1;
  1648. reg = LPASS_CDC_WSA2_RX1_RX_PATH_CTL;
  1649. reg_mix = LPASS_CDC_WSA2_RX1_RX_PATH_MIX_CTL;
  1650. } else {
  1651. dev_err_ratelimited(component->dev, "%s: unknown widget: %s\n",
  1652. __func__, w->name);
  1653. return -EINVAL;
  1654. }
  1655. switch (event) {
  1656. case SND_SOC_DAPM_PRE_PMU:
  1657. snd_soc_component_update_bits(component, boost_path_cfg1,
  1658. 0x01, 0x01);
  1659. snd_soc_component_update_bits(component, boost_path_ctl,
  1660. 0x10, 0x10);
  1661. if ((snd_soc_component_read(component, reg_mix)) & 0x10)
  1662. snd_soc_component_update_bits(component, reg_mix,
  1663. 0x10, 0x00);
  1664. break;
  1665. case SND_SOC_DAPM_POST_PMU:
  1666. snd_soc_component_update_bits(component, reg, 0x10, 0x00);
  1667. break;
  1668. case SND_SOC_DAPM_POST_PMD:
  1669. snd_soc_component_update_bits(component, boost_path_ctl,
  1670. 0x10, 0x00);
  1671. snd_soc_component_update_bits(component, boost_path_cfg1,
  1672. 0x01, 0x00);
  1673. break;
  1674. }
  1675. return 0;
  1676. }
  1677. static int lpass_cdc_wsa2_macro_enable_vbat(struct snd_soc_dapm_widget *w,
  1678. struct snd_kcontrol *kcontrol,
  1679. int event)
  1680. {
  1681. struct snd_soc_component *component =
  1682. snd_soc_dapm_to_component(w->dapm);
  1683. struct device *wsa2_dev = NULL;
  1684. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1685. u16 vbat_path_cfg = 0;
  1686. int softclip_path = 0;
  1687. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1688. return -EINVAL;
  1689. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  1690. if (!strcmp(w->name, "WSA2_RX INT0 VBAT")) {
  1691. vbat_path_cfg = LPASS_CDC_WSA2_RX0_RX_PATH_CFG1;
  1692. softclip_path = LPASS_CDC_WSA2_MACRO_SOFTCLIP0;
  1693. } else if (!strcmp(w->name, "WSA2_RX INT1 VBAT")) {
  1694. vbat_path_cfg = LPASS_CDC_WSA2_RX1_RX_PATH_CFG1;
  1695. softclip_path = LPASS_CDC_WSA2_MACRO_SOFTCLIP1;
  1696. }
  1697. switch (event) {
  1698. case SND_SOC_DAPM_PRE_PMU:
  1699. /* Enable clock for VBAT block */
  1700. snd_soc_component_update_bits(component,
  1701. LPASS_CDC_WSA2_VBAT_BCL_VBAT_PATH_CTL, 0x10, 0x10);
  1702. /* Enable VBAT block */
  1703. snd_soc_component_update_bits(component,
  1704. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG, 0x01, 0x01);
  1705. /* Update interpolator with 384K path */
  1706. snd_soc_component_update_bits(component, vbat_path_cfg,
  1707. 0x80, 0x80);
  1708. /* Use attenuation mode */
  1709. snd_soc_component_update_bits(component,
  1710. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG, 0x02, 0x00);
  1711. /*
  1712. * BCL block needs softclip clock and mux config to be enabled
  1713. */
  1714. lpass_cdc_wsa2_macro_enable_softclip_clk(component, wsa2_priv,
  1715. softclip_path, true);
  1716. /* Enable VBAT at channel level */
  1717. snd_soc_component_update_bits(component, vbat_path_cfg,
  1718. 0x02, 0x02);
  1719. /* Set the ATTK1 gain */
  1720. snd_soc_component_update_bits(component,
  1721. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD1,
  1722. 0xFF, 0xFF);
  1723. snd_soc_component_update_bits(component,
  1724. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD2,
  1725. 0xFF, 0x03);
  1726. snd_soc_component_update_bits(component,
  1727. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD3,
  1728. 0xFF, 0x00);
  1729. /* Set the ATTK2 gain */
  1730. snd_soc_component_update_bits(component,
  1731. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD4,
  1732. 0xFF, 0xFF);
  1733. snd_soc_component_update_bits(component,
  1734. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD5,
  1735. 0xFF, 0x03);
  1736. snd_soc_component_update_bits(component,
  1737. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD6,
  1738. 0xFF, 0x00);
  1739. /* Set the ATTK3 gain */
  1740. snd_soc_component_update_bits(component,
  1741. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD7,
  1742. 0xFF, 0xFF);
  1743. snd_soc_component_update_bits(component,
  1744. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD8,
  1745. 0xFF, 0x03);
  1746. snd_soc_component_update_bits(component,
  1747. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD9,
  1748. 0xFF, 0x00);
  1749. /* Enable CB decode block clock */
  1750. snd_soc_component_update_bits(component,
  1751. LPASS_CDC_WSA2_CB_DECODE_CB_DECODE_CTL1, 0x01, 0x01);
  1752. /* Enable BCL path */
  1753. snd_soc_component_update_bits(component,
  1754. LPASS_CDC_WSA2_CB_DECODE_CB_DECODE_CTL2, 0x01, 0x01);
  1755. /* Request for BCL data */
  1756. snd_soc_component_update_bits(component,
  1757. LPASS_CDC_WSA2_CB_DECODE_CB_DECODE_CTL3, 0x01, 0x01);
  1758. break;
  1759. case SND_SOC_DAPM_POST_PMD:
  1760. snd_soc_component_update_bits(component,
  1761. LPASS_CDC_WSA2_CB_DECODE_CB_DECODE_CTL3, 0x01, 0x00);
  1762. snd_soc_component_update_bits(component,
  1763. LPASS_CDC_WSA2_CB_DECODE_CB_DECODE_CTL2, 0x01, 0x00);
  1764. snd_soc_component_update_bits(component,
  1765. LPASS_CDC_WSA2_CB_DECODE_CB_DECODE_CTL1, 0x01, 0x00);
  1766. snd_soc_component_update_bits(component, vbat_path_cfg,
  1767. 0x80, 0x00);
  1768. snd_soc_component_update_bits(component,
  1769. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG,
  1770. 0x02, 0x02);
  1771. snd_soc_component_update_bits(component, vbat_path_cfg,
  1772. 0x02, 0x00);
  1773. snd_soc_component_update_bits(component,
  1774. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD1,
  1775. 0xFF, 0x00);
  1776. snd_soc_component_update_bits(component,
  1777. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD2,
  1778. 0xFF, 0x00);
  1779. snd_soc_component_update_bits(component,
  1780. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD3,
  1781. 0xFF, 0x00);
  1782. snd_soc_component_update_bits(component,
  1783. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD4,
  1784. 0xFF, 0x00);
  1785. snd_soc_component_update_bits(component,
  1786. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD5,
  1787. 0xFF, 0x00);
  1788. snd_soc_component_update_bits(component,
  1789. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD6,
  1790. 0xFF, 0x00);
  1791. snd_soc_component_update_bits(component,
  1792. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD7,
  1793. 0xFF, 0x00);
  1794. snd_soc_component_update_bits(component,
  1795. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD8,
  1796. 0xFF, 0x00);
  1797. snd_soc_component_update_bits(component,
  1798. LPASS_CDC_WSA2_VBAT_BCL_VBAT_BCL_GAIN_UPD9,
  1799. 0xFF, 0x00);
  1800. lpass_cdc_wsa2_macro_enable_softclip_clk(component, wsa2_priv,
  1801. softclip_path, false);
  1802. snd_soc_component_update_bits(component,
  1803. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG, 0x01, 0x00);
  1804. snd_soc_component_update_bits(component,
  1805. LPASS_CDC_WSA2_VBAT_BCL_VBAT_PATH_CTL, 0x10, 0x00);
  1806. break;
  1807. default:
  1808. dev_err_ratelimited(wsa2_dev, "%s: Invalid event %d\n", __func__, event);
  1809. break;
  1810. }
  1811. return 0;
  1812. }
  1813. static int lpass_cdc_wsa2_macro_enable_echo(struct snd_soc_dapm_widget *w,
  1814. struct snd_kcontrol *kcontrol,
  1815. int event)
  1816. {
  1817. struct snd_soc_component *component =
  1818. snd_soc_dapm_to_component(w->dapm);
  1819. struct device *wsa2_dev = NULL;
  1820. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1821. u16 val, ec_tx = 0, ec_hq_reg;
  1822. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1823. return -EINVAL;
  1824. dev_dbg(wsa2_dev, "%s %d %s\n", __func__, event, w->name);
  1825. val = snd_soc_component_read(component,
  1826. LPASS_CDC_WSA2_RX_INP_MUX_RX_MIX_CFG0);
  1827. if (!(strcmp(w->name, "WSA2 RX_MIX EC0_MUX")))
  1828. ec_tx = (val & 0x07) - 1;
  1829. else
  1830. ec_tx = ((val & 0x38) >> 0x3) - 1;
  1831. if (ec_tx < 0 || ec_tx >= (LPASS_CDC_WSA2_MACRO_RX1 + 1)) {
  1832. dev_err_ratelimited(wsa2_dev, "%s: EC mix control not set correctly\n",
  1833. __func__);
  1834. return -EINVAL;
  1835. }
  1836. if (wsa2_priv->ec_hq[ec_tx]) {
  1837. snd_soc_component_update_bits(component,
  1838. LPASS_CDC_WSA2_RX_INP_MUX_RX_MIX_CFG0,
  1839. 0x1 << ec_tx, 0x1 << ec_tx);
  1840. ec_hq_reg = LPASS_CDC_WSA2_EC_HQ0_EC_REF_HQ_PATH_CTL +
  1841. 0x40 * ec_tx;
  1842. snd_soc_component_update_bits(component, ec_hq_reg, 0x01, 0x01);
  1843. ec_hq_reg = LPASS_CDC_WSA2_EC_HQ0_EC_REF_HQ_CFG0 +
  1844. 0x40 * ec_tx;
  1845. /* default set to 48k */
  1846. snd_soc_component_update_bits(component, ec_hq_reg, 0x1E, 0x08);
  1847. }
  1848. return 0;
  1849. }
  1850. static int lpass_cdc_wsa2_macro_get_ec_hq(struct snd_kcontrol *kcontrol,
  1851. struct snd_ctl_elem_value *ucontrol)
  1852. {
  1853. struct snd_soc_component *component =
  1854. snd_soc_kcontrol_component(kcontrol);
  1855. int ec_tx = ((struct soc_multi_mixer_control *)
  1856. kcontrol->private_value)->shift;
  1857. struct device *wsa2_dev = NULL;
  1858. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1859. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1860. return -EINVAL;
  1861. ucontrol->value.integer.value[0] = wsa2_priv->ec_hq[ec_tx];
  1862. return 0;
  1863. }
  1864. static int lpass_cdc_wsa2_macro_set_ec_hq(struct snd_kcontrol *kcontrol,
  1865. struct snd_ctl_elem_value *ucontrol)
  1866. {
  1867. struct snd_soc_component *component =
  1868. snd_soc_kcontrol_component(kcontrol);
  1869. int ec_tx = ((struct soc_multi_mixer_control *)
  1870. kcontrol->private_value)->shift;
  1871. int value = ucontrol->value.integer.value[0];
  1872. struct device *wsa2_dev = NULL;
  1873. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1874. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1875. return -EINVAL;
  1876. dev_dbg(wsa2_dev, "%s: enable current %d, new %d\n",
  1877. __func__, wsa2_priv->ec_hq[ec_tx], value);
  1878. wsa2_priv->ec_hq[ec_tx] = value;
  1879. return 0;
  1880. }
  1881. static int lpass_cdc_wsa2_macro_get_rx_mute_status(struct snd_kcontrol *kcontrol,
  1882. struct snd_ctl_elem_value *ucontrol)
  1883. {
  1884. struct snd_soc_component *component =
  1885. snd_soc_kcontrol_component(kcontrol);
  1886. struct device *wsa2_dev = NULL;
  1887. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1888. int wsa2_rx_shift = ((struct soc_multi_mixer_control *)
  1889. kcontrol->private_value)->shift;
  1890. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1891. return -EINVAL;
  1892. ucontrol->value.integer.value[0] =
  1893. wsa2_priv->wsa2_digital_mute_status[wsa2_rx_shift];
  1894. return 0;
  1895. }
  1896. static int lpass_cdc_wsa2_macro_set_rx_mute_status(struct snd_kcontrol *kcontrol,
  1897. struct snd_ctl_elem_value *ucontrol)
  1898. {
  1899. struct snd_soc_component *component =
  1900. snd_soc_kcontrol_component(kcontrol);
  1901. struct device *wsa2_dev = NULL;
  1902. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1903. int value = ucontrol->value.integer.value[0];
  1904. int wsa2_rx_shift = ((struct soc_multi_mixer_control *)
  1905. kcontrol->private_value)->shift;
  1906. int ret = 0;
  1907. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1908. return -EINVAL;
  1909. pm_runtime_get_sync(wsa2_priv->dev);
  1910. switch (wsa2_rx_shift) {
  1911. case 0:
  1912. snd_soc_component_update_bits(component,
  1913. LPASS_CDC_WSA2_RX0_RX_PATH_CTL,
  1914. 0x10, value << 4);
  1915. break;
  1916. case 1:
  1917. snd_soc_component_update_bits(component,
  1918. LPASS_CDC_WSA2_RX1_RX_PATH_CTL,
  1919. 0x10, value << 4);
  1920. break;
  1921. case 2:
  1922. snd_soc_component_update_bits(component,
  1923. LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CTL,
  1924. 0x10, value << 4);
  1925. break;
  1926. case 3:
  1927. snd_soc_component_update_bits(component,
  1928. LPASS_CDC_WSA2_RX1_RX_PATH_MIX_CTL,
  1929. 0x10, value << 4);
  1930. break;
  1931. default:
  1932. pr_err_ratelimited("%s: invalid argument rx_shift = %d\n", __func__,
  1933. wsa2_rx_shift);
  1934. ret = -EINVAL;
  1935. }
  1936. pm_runtime_mark_last_busy(wsa2_priv->dev);
  1937. pm_runtime_put_autosuspend(wsa2_priv->dev);
  1938. dev_dbg(component->dev, "%s: WSA2 Digital Mute RX %d Enable %d\n",
  1939. __func__, wsa2_rx_shift, value);
  1940. wsa2_priv->wsa2_digital_mute_status[wsa2_rx_shift] = value;
  1941. return ret;
  1942. }
  1943. static int lpass_cdc_wsa2_macro_set_digital_volume(struct snd_kcontrol *kcontrol,
  1944. struct snd_ctl_elem_value *ucontrol)
  1945. {
  1946. struct snd_soc_component *component =
  1947. snd_soc_kcontrol_component(kcontrol);
  1948. struct device *wsa2_dev = NULL;
  1949. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1950. struct soc_mixer_control *mc =
  1951. (struct soc_mixer_control *)kcontrol->private_value;
  1952. u8 gain = 0;
  1953. int ret = 0;
  1954. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  1955. return -EINVAL;
  1956. if (!wsa2_priv) {
  1957. pr_err_ratelimited("%s: priv is null for macro!\n",
  1958. __func__);
  1959. return -EINVAL;
  1960. }
  1961. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  1962. if (mc->reg == LPASS_CDC_WSA2_RX0_RX_VOL_CTL) {
  1963. wsa2_priv->rx0_origin_gain =
  1964. (u8)snd_soc_component_read(wsa2_priv->component,
  1965. mc->reg);
  1966. gain = (u8)(wsa2_priv->rx0_origin_gain -
  1967. wsa2_priv->thermal_cur_state);
  1968. } else if (mc->reg == LPASS_CDC_WSA2_RX1_RX_VOL_CTL) {
  1969. wsa2_priv->rx1_origin_gain =
  1970. (u8)snd_soc_component_read(wsa2_priv->component,
  1971. mc->reg);
  1972. gain = (u8)(wsa2_priv->rx1_origin_gain -
  1973. wsa2_priv->thermal_cur_state);
  1974. } else {
  1975. dev_err_ratelimited(wsa2_priv->dev,
  1976. "%s: Incorrect RX Path selected\n", __func__);
  1977. return -EINVAL;
  1978. }
  1979. /* only adjust gain if thermal state is positive */
  1980. if (wsa2_priv->dapm_mclk_enable &&
  1981. wsa2_priv->thermal_cur_state > 0) {
  1982. snd_soc_component_update_bits(wsa2_priv->component,
  1983. mc->reg, 0xFF, gain);
  1984. dev_dbg(wsa2_priv->dev,
  1985. "%s: Current thermal state: %d, adjusted gain: %x\n",
  1986. __func__, wsa2_priv->thermal_cur_state, gain);
  1987. }
  1988. return ret;
  1989. }
  1990. static int lpass_cdc_wsa2_macro_get_compander(struct snd_kcontrol *kcontrol,
  1991. struct snd_ctl_elem_value *ucontrol)
  1992. {
  1993. struct snd_soc_component *component =
  1994. snd_soc_kcontrol_component(kcontrol);
  1995. int comp = ((struct soc_multi_mixer_control *)
  1996. kcontrol->private_value)->shift;
  1997. struct device *wsa2_dev = NULL;
  1998. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  1999. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2000. return -EINVAL;
  2001. ucontrol->value.integer.value[0] = wsa2_priv->comp_enabled[comp];
  2002. return 0;
  2003. }
  2004. static int lpass_cdc_wsa2_macro_set_compander(struct snd_kcontrol *kcontrol,
  2005. struct snd_ctl_elem_value *ucontrol)
  2006. {
  2007. struct snd_soc_component *component =
  2008. snd_soc_kcontrol_component(kcontrol);
  2009. int comp = ((struct soc_multi_mixer_control *)
  2010. kcontrol->private_value)->shift;
  2011. int value = ucontrol->value.integer.value[0];
  2012. struct device *wsa2_dev = NULL;
  2013. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2014. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2015. return -EINVAL;
  2016. dev_dbg(component->dev, "%s: Compander %d enable current %d, new %d\n",
  2017. __func__, comp + 1, wsa2_priv->comp_enabled[comp], value);
  2018. wsa2_priv->comp_enabled[comp] = value;
  2019. return 0;
  2020. }
  2021. static int lpass_cdc_wsa2_macro_ear_spkrrecv_get(struct snd_kcontrol *kcontrol,
  2022. struct snd_ctl_elem_value *ucontrol)
  2023. {
  2024. struct snd_soc_component *component =
  2025. snd_soc_kcontrol_component(kcontrol);
  2026. struct device *wsa2_dev = NULL;
  2027. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2028. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2029. return -EINVAL;
  2030. ucontrol->value.integer.value[0] = wsa2_priv->wsa2_spkrrecv;
  2031. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  2032. __func__, ucontrol->value.integer.value[0]);
  2033. return 0;
  2034. }
  2035. static int lpass_cdc_wsa2_macro_ear_spkrrecv_put(struct snd_kcontrol *kcontrol,
  2036. struct snd_ctl_elem_value *ucontrol)
  2037. {
  2038. struct snd_soc_component *component =
  2039. snd_soc_kcontrol_component(kcontrol);
  2040. struct device *wsa2_dev = NULL;
  2041. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2042. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2043. return -EINVAL;
  2044. wsa2_priv->wsa2_spkrrecv = ucontrol->value.integer.value[0];
  2045. dev_dbg(component->dev, "%s:spkrrecv status = %d\n",
  2046. __func__, wsa2_priv->wsa2_spkrrecv);
  2047. return 0;
  2048. }
  2049. static int lpass_cdc_wsa2_macro_idle_detect_get(struct snd_kcontrol *kcontrol,
  2050. struct snd_ctl_elem_value *ucontrol)
  2051. {
  2052. struct snd_soc_component *component =
  2053. snd_soc_kcontrol_component(kcontrol);
  2054. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2055. struct device *wsa2_dev = NULL;
  2056. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2057. return -EINVAL;
  2058. ucontrol->value.integer.value[0] = wsa2_priv->idle_detect_en;
  2059. return 0;
  2060. }
  2061. static int lpass_cdc_wsa2_macro_idle_detect_put(struct snd_kcontrol *kcontrol,
  2062. struct snd_ctl_elem_value *ucontrol)
  2063. {
  2064. struct snd_soc_component *component =
  2065. snd_soc_kcontrol_component(kcontrol);
  2066. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2067. struct device *wsa2_dev = NULL;
  2068. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2069. return -EINVAL;
  2070. wsa2_priv->idle_detect_en = ucontrol->value.integer.value[0];
  2071. return 0;
  2072. }
  2073. static int lpass_cdc_wsa2_macro_comp_mode_get(struct snd_kcontrol *kcontrol,
  2074. struct snd_ctl_elem_value *ucontrol)
  2075. {
  2076. struct snd_soc_component *component =
  2077. snd_soc_kcontrol_component(kcontrol);
  2078. struct device *wsa2_dev = NULL;
  2079. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2080. u16 idx = 0;
  2081. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2082. return -EINVAL;
  2083. if (strnstr(kcontrol->id.name, "RX0", sizeof("WSA2_RX0")))
  2084. idx = LPASS_CDC_WSA2_MACRO_COMP1;
  2085. if (strnstr(kcontrol->id.name, "RX1", sizeof("WSA2_RX1")))
  2086. idx = LPASS_CDC_WSA2_MACRO_COMP2;
  2087. ucontrol->value.integer.value[0] = wsa2_priv->comp_mode[idx];
  2088. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  2089. __func__, ucontrol->value.integer.value[0]);
  2090. return 0;
  2091. }
  2092. static int lpass_cdc_wsa2_macro_comp_mode_put(struct snd_kcontrol *kcontrol,
  2093. struct snd_ctl_elem_value *ucontrol)
  2094. {
  2095. struct snd_soc_component *component =
  2096. snd_soc_kcontrol_component(kcontrol);
  2097. struct device *wsa2_dev = NULL;
  2098. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2099. u16 idx = 0;
  2100. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2101. return -EINVAL;
  2102. if (strnstr(kcontrol->id.name, "RX0", sizeof("WSA2_RX0")))
  2103. idx = LPASS_CDC_WSA2_MACRO_COMP1;
  2104. if (strnstr(kcontrol->id.name, "RX1", sizeof("WSA2_RX1")))
  2105. idx = LPASS_CDC_WSA2_MACRO_COMP2;
  2106. wsa2_priv->comp_mode[idx] = ucontrol->value.integer.value[0];
  2107. dev_dbg(component->dev, "%s: comp_mode = %d\n", __func__,
  2108. wsa2_priv->comp_mode[idx]);
  2109. return 0;
  2110. }
  2111. static int lpass_cdc_wsa2_macro_rx_mux_get(struct snd_kcontrol *kcontrol,
  2112. struct snd_ctl_elem_value *ucontrol)
  2113. {
  2114. struct snd_soc_dapm_widget *widget =
  2115. snd_soc_dapm_kcontrol_widget(kcontrol);
  2116. struct snd_soc_component *component =
  2117. snd_soc_dapm_to_component(widget->dapm);
  2118. struct device *wsa2_dev = NULL;
  2119. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2120. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2121. return -EINVAL;
  2122. ucontrol->value.integer.value[0] =
  2123. wsa2_priv->rx_port_value[widget->shift];
  2124. return 0;
  2125. }
  2126. static int lpass_cdc_wsa2_macro_rx_mux_put(struct snd_kcontrol *kcontrol,
  2127. struct snd_ctl_elem_value *ucontrol)
  2128. {
  2129. struct snd_soc_dapm_widget *widget =
  2130. snd_soc_dapm_kcontrol_widget(kcontrol);
  2131. struct snd_soc_component *component =
  2132. snd_soc_dapm_to_component(widget->dapm);
  2133. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  2134. struct snd_soc_dapm_update *update = NULL;
  2135. u32 rx_port_value = ucontrol->value.integer.value[0];
  2136. u32 bit_input = 0;
  2137. u32 aif_rst;
  2138. struct device *wsa2_dev = NULL;
  2139. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2140. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2141. return -EINVAL;
  2142. aif_rst = wsa2_priv->rx_port_value[widget->shift];
  2143. if (!rx_port_value) {
  2144. if (aif_rst == 0) {
  2145. dev_err_ratelimited(wsa2_dev, "%s: AIF reset already\n", __func__);
  2146. return 0;
  2147. }
  2148. if (aif_rst >= LPASS_CDC_WSA2_MACRO_MAX_DAIS) {
  2149. dev_err_ratelimited(wsa2_dev, "%s: Invalid AIF reset\n", __func__);
  2150. return 0;
  2151. }
  2152. }
  2153. wsa2_priv->rx_port_value[widget->shift] = rx_port_value;
  2154. bit_input = widget->shift;
  2155. dev_dbg(wsa2_dev,
  2156. "%s: mux input: %d, mux output: %d, bit: %d\n",
  2157. __func__, rx_port_value, widget->shift, bit_input);
  2158. switch (rx_port_value) {
  2159. case 0:
  2160. if (wsa2_priv->active_ch_cnt[aif_rst]) {
  2161. clear_bit(bit_input,
  2162. &wsa2_priv->active_ch_mask[aif_rst]);
  2163. wsa2_priv->active_ch_cnt[aif_rst]--;
  2164. }
  2165. break;
  2166. case 1:
  2167. case 2:
  2168. set_bit(bit_input,
  2169. &wsa2_priv->active_ch_mask[rx_port_value]);
  2170. wsa2_priv->active_ch_cnt[rx_port_value]++;
  2171. break;
  2172. default:
  2173. dev_err_ratelimited(wsa2_dev,
  2174. "%s: Invalid AIF_ID for WSA2 RX MUX %d\n",
  2175. __func__, rx_port_value);
  2176. return -EINVAL;
  2177. }
  2178. snd_soc_dapm_mux_update_power(widget->dapm, kcontrol,
  2179. rx_port_value, e, update);
  2180. return 0;
  2181. }
  2182. static int lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_func_get(struct snd_kcontrol *kcontrol,
  2183. struct snd_ctl_elem_value *ucontrol)
  2184. {
  2185. struct snd_soc_component *component =
  2186. snd_soc_kcontrol_component(kcontrol);
  2187. ucontrol->value.integer.value[0] =
  2188. ((snd_soc_component_read(
  2189. component, LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG) & 0x04) ?
  2190. 1 : 0);
  2191. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  2192. ucontrol->value.integer.value[0]);
  2193. return 0;
  2194. }
  2195. static int lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_func_put(struct snd_kcontrol *kcontrol,
  2196. struct snd_ctl_elem_value *ucontrol)
  2197. {
  2198. struct snd_soc_component *component =
  2199. snd_soc_kcontrol_component(kcontrol);
  2200. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  2201. ucontrol->value.integer.value[0]);
  2202. /* Set Vbat register configuration for GSM mode bit based on value */
  2203. if (ucontrol->value.integer.value[0])
  2204. snd_soc_component_update_bits(component,
  2205. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG,
  2206. 0x04, 0x04);
  2207. else
  2208. snd_soc_component_update_bits(component,
  2209. LPASS_CDC_WSA2_VBAT_BCL_VBAT_CFG,
  2210. 0x04, 0x00);
  2211. return 0;
  2212. }
  2213. static int lpass_cdc_wsa2_macro_soft_clip_enable_get(struct snd_kcontrol *kcontrol,
  2214. struct snd_ctl_elem_value *ucontrol)
  2215. {
  2216. struct snd_soc_component *component =
  2217. snd_soc_kcontrol_component(kcontrol);
  2218. struct device *wsa2_dev = NULL;
  2219. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2220. int path = ((struct soc_multi_mixer_control *)
  2221. kcontrol->private_value)->shift;
  2222. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2223. return -EINVAL;
  2224. ucontrol->value.integer.value[0] = wsa2_priv->is_softclip_on[path];
  2225. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  2226. __func__, ucontrol->value.integer.value[0]);
  2227. return 0;
  2228. }
  2229. static int lpass_cdc_wsa2_macro_soft_clip_enable_put(struct snd_kcontrol *kcontrol,
  2230. struct snd_ctl_elem_value *ucontrol)
  2231. {
  2232. struct snd_soc_component *component =
  2233. snd_soc_kcontrol_component(kcontrol);
  2234. struct device *wsa2_dev = NULL;
  2235. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2236. int path = ((struct soc_multi_mixer_control *)
  2237. kcontrol->private_value)->shift;
  2238. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2239. return -EINVAL;
  2240. wsa2_priv->is_softclip_on[path] = ucontrol->value.integer.value[0];
  2241. dev_dbg(component->dev, "%s: soft clip enable for %d: %d\n", __func__,
  2242. path, wsa2_priv->is_softclip_on[path]);
  2243. return 0;
  2244. }
  2245. static int lpass_cdc_wsa2_macro_pbr_enable_get(struct snd_kcontrol *kcontrol,
  2246. struct snd_ctl_elem_value *ucontrol)
  2247. {
  2248. struct snd_soc_component *component =
  2249. snd_soc_kcontrol_component(kcontrol);
  2250. struct device *wsa2_dev = NULL;
  2251. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2252. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2253. return -EINVAL;
  2254. ucontrol->value.integer.value[0] = wsa2_priv->pbr_enable;
  2255. return 0;
  2256. }
  2257. static int lpass_cdc_wsa2_macro_pbr_enable_put(struct snd_kcontrol *kcontrol,
  2258. struct snd_ctl_elem_value *ucontrol)
  2259. {
  2260. struct snd_soc_component *component =
  2261. snd_soc_kcontrol_component(kcontrol);
  2262. struct device *wsa2_dev = NULL;
  2263. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2264. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2265. return -EINVAL;
  2266. wsa2_priv->pbr_enable = ucontrol->value.integer.value[0];
  2267. return 0;
  2268. }
  2269. static const struct snd_kcontrol_new lpass_cdc_wsa2_macro_snd_controls[] = {
  2270. SOC_ENUM_EXT("WSA2_GSM mode Enable", lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_enum,
  2271. lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_func_get,
  2272. lpass_cdc_wsa2_macro_vbat_bcl_gsm_mode_func_put),
  2273. SOC_ENUM_EXT("WSA2_RX0 comp_mode", lpass_cdc_wsa2_macro_comp_mode_enum,
  2274. lpass_cdc_wsa2_macro_comp_mode_get,
  2275. lpass_cdc_wsa2_macro_comp_mode_put),
  2276. SOC_ENUM_EXT("WSA2_RX1 comp_mode", lpass_cdc_wsa2_macro_comp_mode_enum,
  2277. lpass_cdc_wsa2_macro_comp_mode_get,
  2278. lpass_cdc_wsa2_macro_comp_mode_put),
  2279. SOC_SINGLE_EXT("WSA2 SPKRRECV", SND_SOC_NOPM, 0, 1, 0,
  2280. lpass_cdc_wsa2_macro_ear_spkrrecv_get,
  2281. lpass_cdc_wsa2_macro_ear_spkrrecv_put),
  2282. SOC_SINGLE_EXT("WSA2 Idle Detect", SND_SOC_NOPM, 0, 1,
  2283. 0, lpass_cdc_wsa2_macro_idle_detect_get,
  2284. lpass_cdc_wsa2_macro_idle_detect_put),
  2285. SOC_SINGLE_EXT("WSA2_Softclip0 Enable", SND_SOC_NOPM,
  2286. LPASS_CDC_WSA2_MACRO_SOFTCLIP0, 1, 0,
  2287. lpass_cdc_wsa2_macro_soft_clip_enable_get,
  2288. lpass_cdc_wsa2_macro_soft_clip_enable_put),
  2289. SOC_SINGLE_EXT("WSA2_Softclip1 Enable", SND_SOC_NOPM,
  2290. LPASS_CDC_WSA2_MACRO_SOFTCLIP1, 1, 0,
  2291. lpass_cdc_wsa2_macro_soft_clip_enable_get,
  2292. lpass_cdc_wsa2_macro_soft_clip_enable_put),
  2293. LPASS_CDC_WSA2_MACRO_SET_VOLUME_TLV("WSA2_RX0 Digital Volume",
  2294. LPASS_CDC_WSA2_RX0_RX_VOL_CTL,
  2295. -84, 40, digital_gain),
  2296. LPASS_CDC_WSA2_MACRO_SET_VOLUME_TLV("WSA2_RX1 Digital Volume",
  2297. LPASS_CDC_WSA2_RX1_RX_VOL_CTL,
  2298. -84, 40, digital_gain),
  2299. SOC_SINGLE_EXT("WSA2_RX0 Digital Mute", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX0, 1,
  2300. 0, lpass_cdc_wsa2_macro_get_rx_mute_status,
  2301. lpass_cdc_wsa2_macro_set_rx_mute_status),
  2302. SOC_SINGLE_EXT("WSA2_RX1 Digital Mute", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX1, 1,
  2303. 0, lpass_cdc_wsa2_macro_get_rx_mute_status,
  2304. lpass_cdc_wsa2_macro_set_rx_mute_status),
  2305. SOC_SINGLE_EXT("WSA2_RX0_MIX Digital Mute", SND_SOC_NOPM,
  2306. LPASS_CDC_WSA2_MACRO_RX_MIX0, 1, 0, lpass_cdc_wsa2_macro_get_rx_mute_status,
  2307. lpass_cdc_wsa2_macro_set_rx_mute_status),
  2308. SOC_SINGLE_EXT("WSA2_RX1_MIX Digital Mute", SND_SOC_NOPM,
  2309. LPASS_CDC_WSA2_MACRO_RX_MIX1, 1, 0, lpass_cdc_wsa2_macro_get_rx_mute_status,
  2310. lpass_cdc_wsa2_macro_set_rx_mute_status),
  2311. SOC_SINGLE_EXT("WSA2_COMP1 Switch", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_COMP1, 1, 0,
  2312. lpass_cdc_wsa2_macro_get_compander, lpass_cdc_wsa2_macro_set_compander),
  2313. SOC_SINGLE_EXT("WSA2_COMP2 Switch", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_COMP2, 1, 0,
  2314. lpass_cdc_wsa2_macro_get_compander, lpass_cdc_wsa2_macro_set_compander),
  2315. SOC_SINGLE_EXT("WSA2_RX0 EC_HQ Switch", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX0,
  2316. 1, 0, lpass_cdc_wsa2_macro_get_ec_hq, lpass_cdc_wsa2_macro_set_ec_hq),
  2317. SOC_SINGLE_EXT("WSA2_RX1 EC_HQ Switch", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX1,
  2318. 1, 0, lpass_cdc_wsa2_macro_get_ec_hq, lpass_cdc_wsa2_macro_set_ec_hq),
  2319. SOC_SINGLE_EXT("WSA2 PBR Enable", SND_SOC_NOPM, 0, 1,
  2320. 0, lpass_cdc_wsa2_macro_pbr_enable_get,
  2321. lpass_cdc_wsa2_macro_pbr_enable_put),
  2322. };
  2323. static const struct soc_enum rx_mux_enum =
  2324. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_mux_text), rx_mux_text);
  2325. static const struct snd_kcontrol_new rx_mux[LPASS_CDC_WSA2_MACRO_RX_MAX] = {
  2326. SOC_DAPM_ENUM_EXT("WSA2 RX0 Mux", rx_mux_enum,
  2327. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  2328. SOC_DAPM_ENUM_EXT("WSA2 RX1 Mux", rx_mux_enum,
  2329. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  2330. SOC_DAPM_ENUM_EXT("WSA2 RX_MIX0 Mux", rx_mux_enum,
  2331. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  2332. SOC_DAPM_ENUM_EXT("WSA2 RX_MIX1 Mux", rx_mux_enum,
  2333. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  2334. SOC_DAPM_ENUM_EXT("WSA2 RX4 Mux", rx_mux_enum,
  2335. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  2336. SOC_DAPM_ENUM_EXT("WSA2 RX5 Mux", rx_mux_enum,
  2337. lpass_cdc_wsa2_macro_rx_mux_get, lpass_cdc_wsa2_macro_rx_mux_put),
  2338. };
  2339. static int lpass_cdc_wsa2_macro_vi_feed_mixer_get(struct snd_kcontrol *kcontrol,
  2340. struct snd_ctl_elem_value *ucontrol)
  2341. {
  2342. struct snd_soc_dapm_widget *widget =
  2343. snd_soc_dapm_kcontrol_widget(kcontrol);
  2344. struct snd_soc_component *component =
  2345. snd_soc_dapm_to_component(widget->dapm);
  2346. struct soc_multi_mixer_control *mixer =
  2347. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  2348. u32 dai_id = widget->shift;
  2349. u32 spk_tx_id = mixer->shift;
  2350. struct device *wsa2_dev = NULL;
  2351. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2352. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2353. return -EINVAL;
  2354. if (test_bit(spk_tx_id, &wsa2_priv->active_ch_mask[dai_id]))
  2355. ucontrol->value.integer.value[0] = 1;
  2356. else
  2357. ucontrol->value.integer.value[0] = 0;
  2358. return 0;
  2359. }
  2360. static int lpass_cdc_wsa2_macro_vi_feed_mixer_put(struct snd_kcontrol *kcontrol,
  2361. struct snd_ctl_elem_value *ucontrol)
  2362. {
  2363. struct snd_soc_dapm_widget *widget =
  2364. snd_soc_dapm_kcontrol_widget(kcontrol);
  2365. struct snd_soc_component *component =
  2366. snd_soc_dapm_to_component(widget->dapm);
  2367. struct soc_multi_mixer_control *mixer =
  2368. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  2369. u32 spk_tx_id = mixer->shift;
  2370. u32 enable = ucontrol->value.integer.value[0];
  2371. struct device *wsa2_dev = NULL;
  2372. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2373. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2374. return -EINVAL;
  2375. wsa2_priv->vi_feed_value = ucontrol->value.integer.value[0];
  2376. if (enable) {
  2377. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX0 &&
  2378. !test_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2379. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  2380. set_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2381. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI]);
  2382. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_VI]++;
  2383. }
  2384. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX1 &&
  2385. !test_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2386. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  2387. set_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2388. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI]);
  2389. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_VI]++;
  2390. }
  2391. } else {
  2392. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX0 &&
  2393. test_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2394. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  2395. clear_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2396. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI]);
  2397. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_VI]--;
  2398. }
  2399. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX1 &&
  2400. test_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2401. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI])) {
  2402. clear_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2403. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_VI]);
  2404. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_VI]--;
  2405. }
  2406. }
  2407. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, NULL);
  2408. return 0;
  2409. }
  2410. static const struct snd_kcontrol_new aif_vi_mixer[] = {
  2411. SOC_SINGLE_EXT("WSA2_SPKR_VI_1", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_TX0, 1, 0,
  2412. lpass_cdc_wsa2_macro_vi_feed_mixer_get,
  2413. lpass_cdc_wsa2_macro_vi_feed_mixer_put),
  2414. SOC_SINGLE_EXT("WSA2_SPKR_VI_2", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_TX1, 1, 0,
  2415. lpass_cdc_wsa2_macro_vi_feed_mixer_get,
  2416. lpass_cdc_wsa2_macro_vi_feed_mixer_put),
  2417. };
  2418. static int lpass_cdc_wsa2_macro_cps_feed_mixer_get(struct snd_kcontrol *kcontrol,
  2419. struct snd_ctl_elem_value *ucontrol)
  2420. {
  2421. struct snd_soc_dapm_widget *widget =
  2422. snd_soc_dapm_kcontrol_widget(kcontrol);
  2423. struct snd_soc_component *component =
  2424. snd_soc_dapm_to_component(widget->dapm);
  2425. struct soc_multi_mixer_control *mixer =
  2426. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  2427. u32 dai_id = widget->shift;
  2428. u32 spk_tx_id = mixer->shift;
  2429. struct device *wsa2_dev = NULL;
  2430. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2431. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2432. return -EINVAL;
  2433. if (test_bit(spk_tx_id, &wsa2_priv->active_ch_mask[dai_id]))
  2434. ucontrol->value.integer.value[0] = 1;
  2435. else
  2436. ucontrol->value.integer.value[0] = 0;
  2437. return 0;
  2438. }
  2439. static int lpass_cdc_wsa2_macro_cps_feed_mixer_put(struct snd_kcontrol *kcontrol,
  2440. struct snd_ctl_elem_value *ucontrol)
  2441. {
  2442. struct snd_soc_dapm_widget *widget =
  2443. snd_soc_dapm_kcontrol_widget(kcontrol);
  2444. struct snd_soc_component *component =
  2445. snd_soc_dapm_to_component(widget->dapm);
  2446. struct soc_multi_mixer_control *mixer =
  2447. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  2448. u32 spk_tx_id = mixer->shift;
  2449. u32 enable = ucontrol->value.integer.value[0];
  2450. struct device *wsa2_dev = NULL;
  2451. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2452. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2453. return -EINVAL;
  2454. if (enable) {
  2455. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX0 &&
  2456. !test_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2457. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_CPS])) {
  2458. set_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2459. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_CPS]);
  2460. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_CPS]++;
  2461. }
  2462. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX1 &&
  2463. !test_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2464. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_CPS])) {
  2465. set_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2466. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_CPS]);
  2467. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_CPS]++;
  2468. }
  2469. } else {
  2470. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX0 &&
  2471. test_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2472. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_CPS])) {
  2473. clear_bit(LPASS_CDC_WSA2_MACRO_TX0,
  2474. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_CPS]);
  2475. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_CPS]--;
  2476. }
  2477. if (spk_tx_id == LPASS_CDC_WSA2_MACRO_TX1 &&
  2478. test_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2479. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_CPS])) {
  2480. clear_bit(LPASS_CDC_WSA2_MACRO_TX1,
  2481. &wsa2_priv->active_ch_mask[LPASS_CDC_WSA2_MACRO_AIF_CPS]);
  2482. wsa2_priv->active_ch_cnt[LPASS_CDC_WSA2_MACRO_AIF_CPS]--;
  2483. }
  2484. }
  2485. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, NULL);
  2486. return 0;
  2487. }
  2488. static const struct snd_kcontrol_new aif_cps_mixer[] = {
  2489. SOC_SINGLE_EXT("WSA2_SPKR_CPS_1", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_TX0, 1, 0,
  2490. lpass_cdc_wsa2_macro_cps_feed_mixer_get,
  2491. lpass_cdc_wsa2_macro_cps_feed_mixer_put),
  2492. SOC_SINGLE_EXT("WSA2_SPKR_CPS_2", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_TX1, 1, 0,
  2493. lpass_cdc_wsa2_macro_cps_feed_mixer_get,
  2494. lpass_cdc_wsa2_macro_cps_feed_mixer_put),
  2495. };
  2496. static const struct snd_soc_dapm_widget lpass_cdc_wsa2_macro_dapm_widgets[] = {
  2497. SND_SOC_DAPM_AIF_IN("WSA2 AIF1 PB", "WSA2_AIF1 Playback", 0,
  2498. SND_SOC_NOPM, 0, 0),
  2499. SND_SOC_DAPM_AIF_IN("WSA2 AIF_MIX1 PB", "WSA2_AIF_MIX1 Playback", 0,
  2500. SND_SOC_NOPM, 0, 0),
  2501. SND_SOC_DAPM_AIF_OUT_E("WSA2 AIF_VI", "WSA2_AIF_VI Capture", 0,
  2502. SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_AIF_VI, 0,
  2503. lpass_cdc_wsa2_macro_enable_vi_feedback,
  2504. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  2505. SND_SOC_DAPM_AIF_OUT("WSA2 AIF_ECHO", "WSA2_AIF_ECHO Capture", 0,
  2506. SND_SOC_NOPM, 0, 0),
  2507. SND_SOC_DAPM_MIXER("WSA2_AIF_VI Mixer", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_AIF_VI,
  2508. 0, aif_vi_mixer, ARRAY_SIZE(aif_vi_mixer)),
  2509. SND_SOC_DAPM_MIXER("WSA2_AIF_CPS Mixer", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_AIF_CPS,
  2510. 0, aif_cps_mixer, ARRAY_SIZE(aif_cps_mixer)),
  2511. SND_SOC_DAPM_MUX_E("WSA2 RX_MIX EC0_MUX", SND_SOC_NOPM,
  2512. LPASS_CDC_WSA2_MACRO_EC0_MUX, 0,
  2513. &rx_mix_ec0_mux, lpass_cdc_wsa2_macro_enable_echo,
  2514. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2515. SND_SOC_DAPM_MUX_E("WSA2 RX_MIX EC1_MUX", SND_SOC_NOPM,
  2516. LPASS_CDC_WSA2_MACRO_EC1_MUX, 0,
  2517. &rx_mix_ec1_mux, lpass_cdc_wsa2_macro_enable_echo,
  2518. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2519. SND_SOC_DAPM_MUX("WSA2 RX0 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX0, 0,
  2520. &rx_mux[LPASS_CDC_WSA2_MACRO_RX0]),
  2521. SND_SOC_DAPM_MUX("WSA2 RX1 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX1, 0,
  2522. &rx_mux[LPASS_CDC_WSA2_MACRO_RX1]),
  2523. SND_SOC_DAPM_MUX("WSA2 RX_MIX0 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX_MIX0, 0,
  2524. &rx_mux[LPASS_CDC_WSA2_MACRO_RX_MIX0]),
  2525. SND_SOC_DAPM_MUX("WSA2 RX_MIX1 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX_MIX1, 0,
  2526. &rx_mux[LPASS_CDC_WSA2_MACRO_RX_MIX1]),
  2527. SND_SOC_DAPM_MUX("WSA2 RX4 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX4, 0,
  2528. &rx_mux[LPASS_CDC_WSA2_MACRO_RX4]),
  2529. SND_SOC_DAPM_MUX("WSA2 RX5 MUX", SND_SOC_NOPM, LPASS_CDC_WSA2_MACRO_RX5, 0,
  2530. &rx_mux[LPASS_CDC_WSA2_MACRO_RX5]),
  2531. SND_SOC_DAPM_MIXER("WSA2 RX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  2532. SND_SOC_DAPM_MIXER("WSA2 RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2533. SND_SOC_DAPM_MIXER("WSA2 RX_MIX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  2534. SND_SOC_DAPM_MIXER("WSA2 RX_MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2535. SND_SOC_DAPM_MIXER("WSA2 RX4", SND_SOC_NOPM, 0, 0, NULL, 0),
  2536. SND_SOC_DAPM_MIXER("WSA2 RX5", SND_SOC_NOPM, 0, 0, NULL, 0),
  2537. SND_SOC_DAPM_MUX_E("WSA2_RX0 INP0", SND_SOC_NOPM, 0, 0,
  2538. &rx0_prim_inp0_mux, lpass_cdc_wsa2_macro_enable_swr,
  2539. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2540. SND_SOC_DAPM_MUX_E("WSA2_RX0 INP1", SND_SOC_NOPM, 0, 0,
  2541. &rx0_prim_inp1_mux, lpass_cdc_wsa2_macro_enable_swr,
  2542. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2543. SND_SOC_DAPM_MUX_E("WSA2_RX0 INP2", SND_SOC_NOPM, 0, 0,
  2544. &rx0_prim_inp2_mux, lpass_cdc_wsa2_macro_enable_swr,
  2545. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2546. SND_SOC_DAPM_MUX_E("WSA2_RX0 MIX INP", SND_SOC_NOPM,
  2547. 0, 0, &rx0_mix_mux, lpass_cdc_wsa2_macro_enable_mix_path,
  2548. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2549. SND_SOC_DAPM_MUX_E("WSA2_RX1 INP0", SND_SOC_NOPM, 0, 0,
  2550. &rx1_prim_inp0_mux, lpass_cdc_wsa2_macro_enable_swr,
  2551. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2552. SND_SOC_DAPM_MUX_E("WSA2_RX1 INP1", SND_SOC_NOPM, 0, 0,
  2553. &rx1_prim_inp1_mux, lpass_cdc_wsa2_macro_enable_swr,
  2554. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2555. SND_SOC_DAPM_MUX_E("WSA2_RX1 INP2", SND_SOC_NOPM, 0, 0,
  2556. &rx1_prim_inp2_mux, lpass_cdc_wsa2_macro_enable_swr,
  2557. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2558. SND_SOC_DAPM_MUX_E("WSA2_RX1 MIX INP", SND_SOC_NOPM,
  2559. 0, 0, &rx1_mix_mux, lpass_cdc_wsa2_macro_enable_mix_path,
  2560. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2561. SND_SOC_DAPM_PGA_E("WSA2_RX INT0 MIX", SND_SOC_NOPM,
  2562. 0, 0, NULL, 0, lpass_cdc_wsa2_macro_enable_main_path,
  2563. SND_SOC_DAPM_PRE_PMU),
  2564. SND_SOC_DAPM_PGA_E("WSA2_RX INT1 MIX", SND_SOC_NOPM,
  2565. 1, 0, NULL, 0, lpass_cdc_wsa2_macro_enable_main_path,
  2566. SND_SOC_DAPM_PRE_PMU),
  2567. SND_SOC_DAPM_MIXER("WSA2_RX INT0 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2568. SND_SOC_DAPM_MIXER("WSA2_RX INT1 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2569. SND_SOC_DAPM_MUX_E("WSA2_RX0 INT0 SIDETONE MIX",
  2570. LPASS_CDC_WSA2_RX0_RX_PATH_CFG1, 4, 0,
  2571. &rx0_sidetone_mix_mux, lpass_cdc_wsa2_macro_enable_swr,
  2572. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2573. SND_SOC_DAPM_INPUT("WSA2 SRC0_INP"),
  2574. SND_SOC_DAPM_INPUT("WSA2_TX DEC0_INP"),
  2575. SND_SOC_DAPM_INPUT("WSA2_TX DEC1_INP"),
  2576. SND_SOC_DAPM_MIXER_E("WSA2_RX INT0 INTERP", SND_SOC_NOPM,
  2577. LPASS_CDC_WSA2_MACRO_COMP1, 0, NULL, 0, lpass_cdc_wsa2_macro_enable_interpolator,
  2578. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2579. SND_SOC_DAPM_POST_PMD),
  2580. SND_SOC_DAPM_MIXER_E("WSA2_RX INT1 INTERP", SND_SOC_NOPM,
  2581. LPASS_CDC_WSA2_MACRO_COMP2, 0, NULL, 0, lpass_cdc_wsa2_macro_enable_interpolator,
  2582. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2583. SND_SOC_DAPM_POST_PMD),
  2584. SND_SOC_DAPM_MIXER_E("WSA2_RX INT0 CHAIN", SND_SOC_NOPM, 0, 0,
  2585. NULL, 0, lpass_cdc_wsa2_macro_spk_boost_event,
  2586. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2587. SND_SOC_DAPM_POST_PMD),
  2588. SND_SOC_DAPM_MIXER_E("WSA2_RX INT1 CHAIN", SND_SOC_NOPM, 0, 0,
  2589. NULL, 0, lpass_cdc_wsa2_macro_spk_boost_event,
  2590. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2591. SND_SOC_DAPM_POST_PMD),
  2592. SND_SOC_DAPM_MIXER_E("WSA2_RX INT0 VBAT", SND_SOC_NOPM,
  2593. 0, 0, wsa2_int0_vbat_mix_switch,
  2594. ARRAY_SIZE(wsa2_int0_vbat_mix_switch),
  2595. lpass_cdc_wsa2_macro_enable_vbat,
  2596. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2597. SND_SOC_DAPM_MIXER_E("WSA2_RX INT1 VBAT", SND_SOC_NOPM,
  2598. 0, 0, wsa2_int1_vbat_mix_switch,
  2599. ARRAY_SIZE(wsa2_int1_vbat_mix_switch),
  2600. lpass_cdc_wsa2_macro_enable_vbat,
  2601. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2602. SND_SOC_DAPM_INPUT("VIINPUT_WSA2"),
  2603. SND_SOC_DAPM_INPUT("CPSINPUT_WSA2"),
  2604. SND_SOC_DAPM_OUTPUT("WSA2_SPK1 OUT"),
  2605. SND_SOC_DAPM_OUTPUT("WSA2_SPK2 OUT"),
  2606. SND_SOC_DAPM_SUPPLY_S("WSA2_MCLK", 0, SND_SOC_NOPM, 0, 0,
  2607. lpass_cdc_wsa2_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2608. };
  2609. static const struct snd_soc_dapm_route wsa2_audio_map[] = {
  2610. /* VI Feedback */
  2611. {"WSA2_AIF_VI Mixer", "WSA2_SPKR_VI_1", "VIINPUT_WSA2"},
  2612. {"WSA2_AIF_VI Mixer", "WSA2_SPKR_VI_2", "VIINPUT_WSA2"},
  2613. {"WSA2 AIF_VI", NULL, "WSA2_AIF_VI Mixer"},
  2614. {"WSA2 AIF_VI", NULL, "WSA2_MCLK"},
  2615. /* VI Feedback */
  2616. {"WSA2_AIF_CPS Mixer", "WSA2_SPKR_CPS_1", "CPSINPUT_WSA2"},
  2617. {"WSA2_AIF_CPS Mixer", "WSA2_SPKR_CPS_2", "CPSINPUT_WSA2"},
  2618. {"WSA2 AIF_CPS", NULL, "WSA2_AIF_CPS Mixer"},
  2619. {"WSA2 AIF_CPS", NULL, "WSA2_MCLK"},
  2620. {"WSA2 RX_MIX EC0_MUX", "RX_MIX_TX0", "WSA2_RX INT0 SEC MIX"},
  2621. {"WSA2 RX_MIX EC1_MUX", "RX_MIX_TX0", "WSA2_RX INT0 SEC MIX"},
  2622. {"WSA2 RX_MIX EC0_MUX", "RX_MIX_TX1", "WSA2_RX INT1 SEC MIX"},
  2623. {"WSA2 RX_MIX EC1_MUX", "RX_MIX_TX1", "WSA2_RX INT1 SEC MIX"},
  2624. {"WSA2 AIF_ECHO", NULL, "WSA2 RX_MIX EC0_MUX"},
  2625. {"WSA2 AIF_ECHO", NULL, "WSA2 RX_MIX EC1_MUX"},
  2626. {"WSA2 AIF_ECHO", NULL, "WSA2_MCLK"},
  2627. {"WSA2 AIF1 PB", NULL, "WSA2_MCLK"},
  2628. {"WSA2 AIF_MIX1 PB", NULL, "WSA2_MCLK"},
  2629. {"WSA2 RX0 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2630. {"WSA2 RX1 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2631. {"WSA2 RX_MIX0 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2632. {"WSA2 RX_MIX1 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2633. {"WSA2 RX4 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2634. {"WSA2 RX5 MUX", "AIF1_PB", "WSA2 AIF1 PB"},
  2635. {"WSA2 RX0 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2636. {"WSA2 RX1 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2637. {"WSA2 RX_MIX0 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2638. {"WSA2 RX_MIX1 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2639. {"WSA2 RX4 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2640. {"WSA2 RX5 MUX", "AIF_MIX1_PB", "WSA2 AIF_MIX1 PB"},
  2641. {"WSA2 RX0", NULL, "WSA2 RX0 MUX"},
  2642. {"WSA2 RX1", NULL, "WSA2 RX1 MUX"},
  2643. {"WSA2 RX_MIX0", NULL, "WSA2 RX_MIX0 MUX"},
  2644. {"WSA2 RX_MIX1", NULL, "WSA2 RX_MIX1 MUX"},
  2645. {"WSA2 RX4", NULL, "WSA2 RX4 MUX"},
  2646. {"WSA2 RX5", NULL, "WSA2 RX5 MUX"},
  2647. {"WSA2_RX0 INP0", "RX0", "WSA2 RX0"},
  2648. {"WSA2_RX0 INP0", "RX1", "WSA2 RX1"},
  2649. {"WSA2_RX0 INP0", "RX_MIX0", "WSA2 RX_MIX0"},
  2650. {"WSA2_RX0 INP0", "RX_MIX1", "WSA2 RX_MIX1"},
  2651. {"WSA2_RX0 INP0", "RX4", "WSA2 RX4"},
  2652. {"WSA2_RX0 INP0", "RX5", "WSA2 RX5"},
  2653. {"WSA2_RX0 INP0", "DEC0", "WSA2_TX DEC0_INP"},
  2654. {"WSA2_RX0 INP0", "DEC1", "WSA2_TX DEC1_INP"},
  2655. {"WSA2_RX INT0 MIX", NULL, "WSA2_RX0 INP0"},
  2656. {"WSA2_RX0 INP1", "RX0", "WSA2 RX0"},
  2657. {"WSA2_RX0 INP1", "RX1", "WSA2 RX1"},
  2658. {"WSA2_RX0 INP1", "RX_MIX0", "WSA2 RX_MIX0"},
  2659. {"WSA2_RX0 INP1", "RX_MIX1", "WSA2 RX_MIX1"},
  2660. {"WSA2_RX0 INP1", "RX4", "WSA2 RX4"},
  2661. {"WSA2_RX0 INP1", "RX5", "WSA2 RX5"},
  2662. {"WSA2_RX0 INP1", "DEC0", "WSA2_TX DEC0_INP"},
  2663. {"WSA2_RX0 INP1", "DEC1", "WSA2_TX DEC1_INP"},
  2664. {"WSA2_RX INT0 MIX", NULL, "WSA2_RX0 INP1"},
  2665. {"WSA2_RX0 INP2", "RX0", "WSA2 RX0"},
  2666. {"WSA2_RX0 INP2", "RX1", "WSA2 RX1"},
  2667. {"WSA2_RX0 INP2", "RX_MIX0", "WSA2 RX_MIX0"},
  2668. {"WSA2_RX0 INP2", "RX_MIX1", "WSA2 RX_MIX1"},
  2669. {"WSA2_RX0 INP2", "RX4", "WSA2 RX4"},
  2670. {"WSA2_RX0 INP2", "RX5", "WSA2 RX5"},
  2671. {"WSA2_RX0 INP2", "DEC0", "WSA2_TX DEC0_INP"},
  2672. {"WSA2_RX0 INP2", "DEC1", "WSA2_TX DEC1_INP"},
  2673. {"WSA2_RX INT0 MIX", NULL, "WSA2_RX0 INP2"},
  2674. {"WSA2_RX0 MIX INP", "RX0", "WSA2 RX0"},
  2675. {"WSA2_RX0 MIX INP", "RX1", "WSA2 RX1"},
  2676. {"WSA2_RX0 MIX INP", "RX_MIX0", "WSA2 RX_MIX0"},
  2677. {"WSA2_RX0 MIX INP", "RX_MIX1", "WSA2 RX_MIX1"},
  2678. {"WSA2_RX0 MIX INP", "RX4", "WSA2 RX4"},
  2679. {"WSA2_RX0 MIX INP", "RX5", "WSA2 RX5"},
  2680. {"WSA2_RX INT0 SEC MIX", NULL, "WSA2_RX0 MIX INP"},
  2681. {"WSA2_RX INT0 SEC MIX", NULL, "WSA2_RX INT0 MIX"},
  2682. {"WSA2_RX INT0 INTERP", NULL, "WSA2_RX INT0 SEC MIX"},
  2683. {"WSA2_RX0 INT0 SIDETONE MIX", "SRC0", "WSA2 SRC0_INP"},
  2684. {"WSA2_RX INT0 INTERP", NULL, "WSA2_RX0 INT0 SIDETONE MIX"},
  2685. {"WSA2_RX INT0 CHAIN", NULL, "WSA2_RX INT0 INTERP"},
  2686. {"WSA2_RX INT0 VBAT", "WSA2 RX0 VBAT Enable", "WSA2_RX INT0 INTERP"},
  2687. {"WSA2_RX INT0 CHAIN", NULL, "WSA2_RX INT0 VBAT"},
  2688. {"WSA2_SPK1 OUT", NULL, "WSA2_RX INT0 CHAIN"},
  2689. {"WSA2_SPK1 OUT", NULL, "WSA2_MCLK"},
  2690. {"WSA2_RX1 INP0", "RX0", "WSA2 RX0"},
  2691. {"WSA2_RX1 INP0", "RX1", "WSA2 RX1"},
  2692. {"WSA2_RX1 INP0", "RX_MIX0", "WSA2 RX_MIX0"},
  2693. {"WSA2_RX1 INP0", "RX_MIX1", "WSA2 RX_MIX1"},
  2694. {"WSA2_RX1 INP0", "RX4", "WSA2 RX4"},
  2695. {"WSA2_RX1 INP0", "RX5", "WSA2 RX5"},
  2696. {"WSA2_RX1 INP0", "DEC0", "WSA2_TX DEC0_INP"},
  2697. {"WSA2_RX1 INP0", "DEC1", "WSA2_TX DEC1_INP"},
  2698. {"WSA2_RX INT1 MIX", NULL, "WSA2_RX1 INP0"},
  2699. {"WSA2_RX1 INP1", "RX0", "WSA2 RX0"},
  2700. {"WSA2_RX1 INP1", "RX1", "WSA2 RX1"},
  2701. {"WSA2_RX1 INP1", "RX_MIX0", "WSA2 RX_MIX0"},
  2702. {"WSA2_RX1 INP1", "RX_MIX1", "WSA2 RX_MIX1"},
  2703. {"WSA2_RX1 INP1", "RX4", "WSA2 RX4"},
  2704. {"WSA2_RX1 INP1", "RX5", "WSA2 RX5"},
  2705. {"WSA2_RX1 INP1", "DEC0", "WSA2_TX DEC0_INP"},
  2706. {"WSA2_RX1 INP1", "DEC1", "WSA2_TX DEC1_INP"},
  2707. {"WSA2_RX INT1 MIX", NULL, "WSA2_RX1 INP1"},
  2708. {"WSA2_RX1 INP2", "RX0", "WSA2 RX0"},
  2709. {"WSA2_RX1 INP2", "RX1", "WSA2 RX1"},
  2710. {"WSA2_RX1 INP2", "RX_MIX0", "WSA2 RX_MIX0"},
  2711. {"WSA2_RX1 INP2", "RX_MIX1", "WSA2 RX_MIX1"},
  2712. {"WSA2_RX1 INP2", "RX4", "WSA2 RX4"},
  2713. {"WSA2_RX1 INP2", "RX5", "WSA2 RX5"},
  2714. {"WSA2_RX1 INP2", "DEC0", "WSA2_TX DEC0_INP"},
  2715. {"WSA2_RX1 INP2", "DEC1", "WSA2_TX DEC1_INP"},
  2716. {"WSA2_RX INT1 MIX", NULL, "WSA2_RX1 INP2"},
  2717. {"WSA2_RX1 MIX INP", "RX0", "WSA2 RX0"},
  2718. {"WSA2_RX1 MIX INP", "RX1", "WSA2 RX1"},
  2719. {"WSA2_RX1 MIX INP", "RX_MIX0", "WSA2 RX_MIX0"},
  2720. {"WSA2_RX1 MIX INP", "RX_MIX1", "WSA2 RX_MIX1"},
  2721. {"WSA2_RX1 MIX INP", "RX4", "WSA2 RX4"},
  2722. {"WSA2_RX1 MIX INP", "RX5", "WSA2 RX5"},
  2723. {"WSA2_RX INT1 SEC MIX", NULL, "WSA2_RX1 MIX INP"},
  2724. {"WSA2_RX INT1 SEC MIX", NULL, "WSA2_RX INT1 MIX"},
  2725. {"WSA2_RX INT1 INTERP", NULL, "WSA2_RX INT1 SEC MIX"},
  2726. {"WSA2_RX INT1 VBAT", "WSA2 RX1 VBAT Enable", "WSA2_RX INT1 INTERP"},
  2727. {"WSA2_RX INT1 CHAIN", NULL, "WSA2_RX INT1 VBAT"},
  2728. {"WSA2_RX INT1 CHAIN", NULL, "WSA2_RX INT1 INTERP"},
  2729. {"WSA2_SPK2 OUT", NULL, "WSA2_RX INT1 CHAIN"},
  2730. {"WSA2_SPK2 OUT", NULL, "WSA2_MCLK"},
  2731. };
  2732. static void lpass_cdc_wsa2_macro_init_pbr(struct snd_soc_component *component)
  2733. {
  2734. int sys_gain, bat_cfg, rload;
  2735. int vth1, vth2, vth3, vth4, vth5, vth6, vth7, vth8, vth9;
  2736. int vth10, vth11, vth12, vth13, vth14, vth15;
  2737. struct device *wsa2_dev = NULL;
  2738. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  2739. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  2740. return;
  2741. /* RX0 */
  2742. sys_gain = wsa2_priv->wsa2_sys_gain[0];
  2743. bat_cfg = wsa2_priv->wsa2_bat_cfg[0];
  2744. rload = wsa2_priv->wsa2_rload[0];
  2745. /* ILIM */
  2746. switch (rload) {
  2747. case WSA_4_OHMS:
  2748. snd_soc_component_update_bits(component,
  2749. LPASS_CDC_WSA2_ILIM_CFG0, 0xE0, 0x40);
  2750. break;
  2751. case WSA_6_OHMS:
  2752. snd_soc_component_update_bits(component,
  2753. LPASS_CDC_WSA2_ILIM_CFG0, 0xE0, 0x80);
  2754. break;
  2755. case WSA_8_OHMS:
  2756. snd_soc_component_update_bits(component,
  2757. LPASS_CDC_WSA2_ILIM_CFG0, 0xE0, 0xC0);
  2758. break;
  2759. case WSA_32_OHMS:
  2760. snd_soc_component_update_bits(component,
  2761. LPASS_CDC_WSA2_ILIM_CFG0, 0xE0, 0xE0);
  2762. break;
  2763. default:
  2764. break;
  2765. }
  2766. snd_soc_component_update_bits(component,
  2767. LPASS_CDC_WSA2_ILIM_CFG1, 0x0F, sys_gain);
  2768. snd_soc_component_update_bits(component,
  2769. LPASS_CDC_WSA2_ILIM_CFG9, 0xC0, (bat_cfg - 1) << 0x6);
  2770. /* Thesh */
  2771. vth1 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth1_data[sys_gain][bat_cfg][rload]);
  2772. vth2 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth2_data[sys_gain][bat_cfg][rload]);
  2773. vth3 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth3_data[sys_gain][bat_cfg][rload]);
  2774. vth4 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth4_data[sys_gain][bat_cfg][rload]);
  2775. vth5 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth5_data[sys_gain][bat_cfg][rload]);
  2776. vth6 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth6_data[sys_gain][bat_cfg][rload]);
  2777. vth7 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth7_data[sys_gain][bat_cfg][rload]);
  2778. vth8 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth8_data[sys_gain][bat_cfg][rload]);
  2779. vth9 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth9_data[sys_gain][bat_cfg][rload]);
  2780. vth10 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth10_data[sys_gain][bat_cfg][rload]);
  2781. vth11 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth11_data[sys_gain][bat_cfg][rload]);
  2782. vth12 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth12_data[sys_gain][bat_cfg][rload]);
  2783. vth13 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth13_data[sys_gain][bat_cfg][rload]);
  2784. vth14 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth14_data[sys_gain][bat_cfg][rload]);
  2785. vth15 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth15_data[sys_gain][bat_cfg][rload]);
  2786. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG1, vth1);
  2787. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG2, vth2);
  2788. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG3, vth3);
  2789. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG4, vth4);
  2790. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG5, vth5);
  2791. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG6, vth6);
  2792. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG7, vth7);
  2793. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG8, vth8);
  2794. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG9, vth9);
  2795. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG10, vth10);
  2796. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG11, vth11);
  2797. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG12, vth12);
  2798. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG13, vth13);
  2799. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG14, vth14);
  2800. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG15, vth15);
  2801. /* RX1 */
  2802. sys_gain = wsa2_priv->wsa2_sys_gain[2];
  2803. bat_cfg = wsa2_priv->wsa2_bat_cfg[1];
  2804. rload = wsa2_priv->wsa2_rload[1];
  2805. /* ILIM */
  2806. switch (rload) {
  2807. case WSA_4_OHMS:
  2808. snd_soc_component_update_bits(component,
  2809. LPASS_CDC_WSA2_ILIM_CFG0_1, 0xE0, 0x40);
  2810. break;
  2811. case WSA_6_OHMS:
  2812. snd_soc_component_update_bits(component,
  2813. LPASS_CDC_WSA2_ILIM_CFG0_1, 0xE0, 0x80);
  2814. break;
  2815. case WSA_8_OHMS:
  2816. snd_soc_component_update_bits(component,
  2817. LPASS_CDC_WSA2_ILIM_CFG0_1, 0xE0, 0xC0);
  2818. break;
  2819. case WSA_32_OHMS:
  2820. snd_soc_component_update_bits(component,
  2821. LPASS_CDC_WSA2_ILIM_CFG0_1, 0xE0, 0xE0);
  2822. break;
  2823. default:
  2824. break;
  2825. }
  2826. snd_soc_component_update_bits(component,
  2827. LPASS_CDC_WSA2_ILIM_CFG1_1, 0x0F, sys_gain);
  2828. snd_soc_component_update_bits(component,
  2829. LPASS_CDC_WSA2_ILIM_CFG9, 0x30, (bat_cfg - 1) << 0x4);
  2830. /* Thesh */
  2831. vth1 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth1_data[sys_gain][bat_cfg][rload]);
  2832. vth2 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth2_data[sys_gain][bat_cfg][rload]);
  2833. vth3 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth3_data[sys_gain][bat_cfg][rload]);
  2834. vth4 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth4_data[sys_gain][bat_cfg][rload]);
  2835. vth5 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth5_data[sys_gain][bat_cfg][rload]);
  2836. vth6 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth6_data[sys_gain][bat_cfg][rload]);
  2837. vth7 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth7_data[sys_gain][bat_cfg][rload]);
  2838. vth8 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth8_data[sys_gain][bat_cfg][rload]);
  2839. vth9 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth9_data[sys_gain][bat_cfg][rload]);
  2840. vth10 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth10_data[sys_gain][bat_cfg][rload]);
  2841. vth11 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth11_data[sys_gain][bat_cfg][rload]);
  2842. vth12 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth12_data[sys_gain][bat_cfg][rload]);
  2843. vth13 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth13_data[sys_gain][bat_cfg][rload]);
  2844. vth14 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth14_data[sys_gain][bat_cfg][rload]);
  2845. vth15 = LPASS_CDC_WSA2_MACRO_VTH_TO_REG(pbr_vth15_data[sys_gain][bat_cfg][rload]);
  2846. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG1_1, vth1);
  2847. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG2_1, vth2);
  2848. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG3_1, vth3);
  2849. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG4_1, vth4);
  2850. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG5_1, vth5);
  2851. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG6_1, vth6);
  2852. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG7_1, vth7);
  2853. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG8_1, vth8);
  2854. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG9_1, vth9);
  2855. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG10_1, vth10);
  2856. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG11_1, vth11);
  2857. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG12_1, vth12);
  2858. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG13_1, vth13);
  2859. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG14_1, vth14);
  2860. snd_soc_component_write(component, LPASS_CDC_WSA2_PBR_CFG15_1, vth15);
  2861. }
  2862. static const struct lpass_cdc_wsa2_macro_reg_mask_val
  2863. lpass_cdc_wsa2_macro_reg_init[] = {
  2864. {LPASS_CDC_WSA2_BOOST0_BOOST_CFG1, 0x3F, 0x12},
  2865. {LPASS_CDC_WSA2_BOOST0_BOOST_CFG2, 0x1C, 0x08},
  2866. {LPASS_CDC_WSA2_COMPANDER0_CTL7, 0x3E, 0x2e},
  2867. {LPASS_CDC_WSA2_BOOST1_BOOST_CFG1, 0x3F, 0x12},
  2868. {LPASS_CDC_WSA2_BOOST1_BOOST_CFG2, 0x1C, 0x08},
  2869. {LPASS_CDC_WSA2_COMPANDER1_CTL7, 0x3E, 0x2e},
  2870. {LPASS_CDC_WSA2_BOOST0_BOOST_CTL, 0x70, 0x58},
  2871. {LPASS_CDC_WSA2_BOOST1_BOOST_CTL, 0x70, 0x58},
  2872. {LPASS_CDC_WSA2_RX0_RX_PATH_CFG1, 0x08, 0x08},
  2873. {LPASS_CDC_WSA2_RX1_RX_PATH_CFG1, 0x08, 0x08},
  2874. {LPASS_CDC_WSA2_TOP_TOP_CFG1, 0x02, 0x02},
  2875. {LPASS_CDC_WSA2_TOP_TOP_CFG1, 0x01, 0x01},
  2876. {LPASS_CDC_WSA2_TX0_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2877. {LPASS_CDC_WSA2_TX1_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2878. {LPASS_CDC_WSA2_TX2_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2879. {LPASS_CDC_WSA2_TX3_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2880. {LPASS_CDC_WSA2_RX0_RX_PATH_CFG0, 0x01, 0x01},
  2881. {LPASS_CDC_WSA2_RX1_RX_PATH_CFG0, 0x01, 0x01},
  2882. {LPASS_CDC_WSA2_RX0_RX_PATH_MIX_CFG, 0x01, 0x01},
  2883. {LPASS_CDC_WSA2_RX1_RX_PATH_MIX_CFG, 0x01, 0x01},
  2884. {LPASS_CDC_WSA2_LA_CFG, 0x3F, 0xF},
  2885. {LPASS_CDC_WSA2_PBR_CFG16, 0xFF, 0x42},
  2886. {LPASS_CDC_WSA2_PBR_CFG19, 0xFF, 0xFC},
  2887. {LPASS_CDC_WSA2_PBR_CFG20, 0xF0, 0x60},
  2888. {LPASS_CDC_WSA2_ILIM_CFG1, 0x70, 0x40},
  2889. {LPASS_CDC_WSA2_ILIM_CFG0, 0x03, 0x01},
  2890. {LPASS_CDC_WSA2_ILIM_CFG3, 0x1F, 0x15},
  2891. {LPASS_CDC_WSA2_LA_CFG_1, 0x3F, 0x0F},
  2892. {LPASS_CDC_WSA2_PBR_CFG16_1, 0xFF, 0x42},
  2893. {LPASS_CDC_WSA2_PBR_CFG21, 0xFF, 0xFC},
  2894. {LPASS_CDC_WSA2_PBR_CFG22, 0xF0, 0x60},
  2895. {LPASS_CDC_WSA2_ILIM_CFG1_1, 0x70, 0x40},
  2896. {LPASS_CDC_WSA2_ILIM_CFG0_1, 0x03, 0x01},
  2897. {LPASS_CDC_WSA2_ILIM_CFG4, 0x1F, 0x15},
  2898. {LPASS_CDC_WSA2_ILIM_CFG2_1, 0xFF, 0x2A},
  2899. {LPASS_CDC_WSA2_ILIM_CFG2, 0x3F, 0x1B},
  2900. {LPASS_CDC_WSA2_ILIM_CFG9, 0x0F, 0x05},
  2901. {LPASS_CDC_WSA2_IDLE_DETECT_CFG1, 0xFF, 0x1D},
  2902. };
  2903. static void lpass_cdc_wsa2_macro_init_reg(struct snd_soc_component *component)
  2904. {
  2905. int i;
  2906. for (i = 0; i < ARRAY_SIZE(lpass_cdc_wsa2_macro_reg_init); i++)
  2907. snd_soc_component_update_bits(component,
  2908. lpass_cdc_wsa2_macro_reg_init[i].reg,
  2909. lpass_cdc_wsa2_macro_reg_init[i].mask,
  2910. lpass_cdc_wsa2_macro_reg_init[i].val);
  2911. lpass_cdc_wsa2_macro_init_pbr(component);
  2912. }
  2913. static int lpass_cdc_wsa2_macro_core_vote(void *handle, bool enable)
  2914. {
  2915. int rc = 0;
  2916. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = (struct lpass_cdc_wsa2_macro_priv *) handle;
  2917. if (wsa2_priv == NULL) {
  2918. pr_err_ratelimited("%s: wsa2 priv data is NULL\n", __func__);
  2919. return -EINVAL;
  2920. }
  2921. if (enable) {
  2922. pm_runtime_get_sync(wsa2_priv->dev);
  2923. if (lpass_cdc_check_core_votes(wsa2_priv->dev))
  2924. rc = 0;
  2925. else
  2926. rc = -ENOTSYNC;
  2927. } else {
  2928. pm_runtime_put_autosuspend(wsa2_priv->dev);
  2929. pm_runtime_mark_last_busy(wsa2_priv->dev);
  2930. }
  2931. return rc;
  2932. }
  2933. static int wsa2_swrm_clock(void *handle, bool enable)
  2934. {
  2935. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = (struct lpass_cdc_wsa2_macro_priv *) handle;
  2936. struct regmap *regmap = dev_get_regmap(wsa2_priv->dev->parent, NULL);
  2937. int ret = 0;
  2938. if (regmap == NULL) {
  2939. dev_err_ratelimited(wsa2_priv->dev, "%s: regmap is NULL\n", __func__);
  2940. return -EINVAL;
  2941. }
  2942. mutex_lock(&wsa2_priv->swr_clk_lock);
  2943. trace_printk("%s: %s swrm clock %s\n",
  2944. dev_name(wsa2_priv->dev), __func__,
  2945. (enable ? "enable" : "disable"));
  2946. dev_dbg(wsa2_priv->dev, "%s: swrm clock %s\n",
  2947. __func__, (enable ? "enable" : "disable"));
  2948. if (enable) {
  2949. pm_runtime_get_sync(wsa2_priv->dev);
  2950. if (wsa2_priv->swr_clk_users == 0) {
  2951. ret = msm_cdc_pinctrl_select_active_state(
  2952. wsa2_priv->wsa2_swr_gpio_p);
  2953. if (ret < 0) {
  2954. dev_err_ratelimited(wsa2_priv->dev,
  2955. "%s: wsa2 swr pinctrl enable failed\n",
  2956. __func__);
  2957. pm_runtime_mark_last_busy(wsa2_priv->dev);
  2958. pm_runtime_put_autosuspend(wsa2_priv->dev);
  2959. goto exit;
  2960. }
  2961. ret = lpass_cdc_wsa2_macro_mclk_enable(wsa2_priv, 1, true);
  2962. if (ret < 0) {
  2963. msm_cdc_pinctrl_select_sleep_state(
  2964. wsa2_priv->wsa2_swr_gpio_p);
  2965. dev_err_ratelimited(wsa2_priv->dev,
  2966. "%s: wsa2 request clock enable failed\n",
  2967. __func__);
  2968. pm_runtime_mark_last_busy(wsa2_priv->dev);
  2969. pm_runtime_put_autosuspend(wsa2_priv->dev);
  2970. goto exit;
  2971. }
  2972. if (wsa2_priv->reset_swr)
  2973. regmap_update_bits(regmap,
  2974. LPASS_CDC_WSA2_CLK_RST_CTRL_SWR_CONTROL,
  2975. 0x02, 0x02);
  2976. regmap_update_bits(regmap,
  2977. LPASS_CDC_WSA2_CLK_RST_CTRL_SWR_CONTROL,
  2978. 0x01, 0x01);
  2979. if (wsa2_priv->reset_swr)
  2980. regmap_update_bits(regmap,
  2981. LPASS_CDC_WSA2_CLK_RST_CTRL_SWR_CONTROL,
  2982. 0x02, 0x00);
  2983. regmap_update_bits(regmap,
  2984. LPASS_CDC_WSA2_CLK_RST_CTRL_SWR_CONTROL,
  2985. 0x1C, 0x0C);
  2986. wsa2_priv->reset_swr = false;
  2987. }
  2988. wsa2_priv->swr_clk_users++;
  2989. pm_runtime_mark_last_busy(wsa2_priv->dev);
  2990. pm_runtime_put_autosuspend(wsa2_priv->dev);
  2991. } else {
  2992. if (wsa2_priv->swr_clk_users <= 0) {
  2993. dev_err_ratelimited(wsa2_priv->dev, "%s: clock already disabled\n",
  2994. __func__);
  2995. wsa2_priv->swr_clk_users = 0;
  2996. goto exit;
  2997. }
  2998. wsa2_priv->swr_clk_users--;
  2999. if (wsa2_priv->swr_clk_users == 0) {
  3000. regmap_update_bits(regmap,
  3001. LPASS_CDC_WSA2_CLK_RST_CTRL_SWR_CONTROL,
  3002. 0x01, 0x00);
  3003. lpass_cdc_wsa2_macro_mclk_enable(wsa2_priv, 0, true);
  3004. ret = msm_cdc_pinctrl_select_sleep_state(
  3005. wsa2_priv->wsa2_swr_gpio_p);
  3006. if (ret < 0) {
  3007. dev_err_ratelimited(wsa2_priv->dev,
  3008. "%s: wsa2 swr pinctrl disable failed\n",
  3009. __func__);
  3010. goto exit;
  3011. }
  3012. }
  3013. }
  3014. trace_printk("%s: %s swrm clock users: %d\n",
  3015. dev_name(wsa2_priv->dev), __func__,
  3016. wsa2_priv->swr_clk_users);
  3017. dev_dbg(wsa2_priv->dev, "%s: swrm clock users %d\n",
  3018. __func__, wsa2_priv->swr_clk_users);
  3019. exit:
  3020. mutex_unlock(&wsa2_priv->swr_clk_lock);
  3021. return ret;
  3022. }
  3023. /* Thermal Functions */
  3024. static int lpass_cdc_wsa2_macro_get_max_state(
  3025. struct thermal_cooling_device *cdev,
  3026. unsigned long *state)
  3027. {
  3028. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = cdev->devdata;
  3029. if (!wsa2_priv) {
  3030. pr_err_ratelimited("%s: cdev->devdata is NULL\n", __func__);
  3031. return -EINVAL;
  3032. }
  3033. *state = wsa2_priv->thermal_max_state;
  3034. return 0;
  3035. }
  3036. static int lpass_cdc_wsa2_macro_get_cur_state(
  3037. struct thermal_cooling_device *cdev,
  3038. unsigned long *state)
  3039. {
  3040. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = cdev->devdata;
  3041. if (!wsa2_priv) {
  3042. pr_err_ratelimited("%s: cdev->devdata is NULL\n", __func__);
  3043. return -EINVAL;
  3044. }
  3045. *state = wsa2_priv->thermal_cur_state;
  3046. pr_debug("%s: thermal current state:%lu\n", __func__, *state);
  3047. return 0;
  3048. }
  3049. static int lpass_cdc_wsa2_macro_set_cur_state(
  3050. struct thermal_cooling_device *cdev,
  3051. unsigned long state)
  3052. {
  3053. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = cdev->devdata;
  3054. if (!wsa2_priv || !wsa2_priv->dev) {
  3055. pr_err_ratelimited("%s: cdev->devdata is NULL\n", __func__);
  3056. return -EINVAL;
  3057. }
  3058. if (state <= wsa2_priv->thermal_max_state) {
  3059. wsa2_priv->thermal_cur_state = state;
  3060. } else {
  3061. dev_err_ratelimited(wsa2_priv->dev,
  3062. "%s: incorrect requested state:%d\n",
  3063. __func__, state);
  3064. return -EINVAL;
  3065. }
  3066. dev_dbg(wsa2_priv->dev,
  3067. "%s: set the thermal current state to %d\n",
  3068. __func__, wsa2_priv->thermal_cur_state);
  3069. schedule_work(&wsa2_priv->lpass_cdc_wsa2_macro_cooling_work);
  3070. return 0;
  3071. }
  3072. static struct thermal_cooling_device_ops wsa2_cooling_ops = {
  3073. .get_max_state = lpass_cdc_wsa2_macro_get_max_state,
  3074. .get_cur_state = lpass_cdc_wsa2_macro_get_cur_state,
  3075. .set_cur_state = lpass_cdc_wsa2_macro_set_cur_state,
  3076. };
  3077. static int lpass_cdc_wsa2_macro_init(struct snd_soc_component *component)
  3078. {
  3079. struct snd_soc_dapm_context *dapm =
  3080. snd_soc_component_get_dapm(component);
  3081. int ret;
  3082. struct device *wsa2_dev = NULL;
  3083. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  3084. wsa2_dev = lpass_cdc_get_device_ptr(component->dev, WSA2_MACRO);
  3085. if (!wsa2_dev) {
  3086. dev_err(component->dev,
  3087. "%s: null device for macro!\n", __func__);
  3088. return -EINVAL;
  3089. }
  3090. wsa2_priv = dev_get_drvdata(wsa2_dev);
  3091. if (!wsa2_priv) {
  3092. dev_err(component->dev,
  3093. "%s: priv is null for macro!\n", __func__);
  3094. return -EINVAL;
  3095. }
  3096. ret = snd_soc_dapm_new_controls(dapm, lpass_cdc_wsa2_macro_dapm_widgets,
  3097. ARRAY_SIZE(lpass_cdc_wsa2_macro_dapm_widgets));
  3098. if (ret < 0) {
  3099. dev_err(wsa2_dev, "%s: Failed to add controls\n", __func__);
  3100. return ret;
  3101. }
  3102. ret = snd_soc_dapm_add_routes(dapm, wsa2_audio_map,
  3103. ARRAY_SIZE(wsa2_audio_map));
  3104. if (ret < 0) {
  3105. dev_err(wsa2_dev, "%s: Failed to add routes\n", __func__);
  3106. return ret;
  3107. }
  3108. ret = snd_soc_dapm_new_widgets(dapm->card);
  3109. if (ret < 0) {
  3110. dev_err(wsa2_dev, "%s: Failed to add widgets\n", __func__);
  3111. return ret;
  3112. }
  3113. ret = snd_soc_add_component_controls(component, lpass_cdc_wsa2_macro_snd_controls,
  3114. ARRAY_SIZE(lpass_cdc_wsa2_macro_snd_controls));
  3115. if (ret < 0) {
  3116. dev_err(wsa2_dev, "%s: Failed to add snd_ctls\n", __func__);
  3117. return ret;
  3118. }
  3119. snd_soc_dapm_ignore_suspend(dapm, "WSA2_AIF1 Playback");
  3120. snd_soc_dapm_ignore_suspend(dapm, "WSA2_AIF_MIX1 Playback");
  3121. snd_soc_dapm_ignore_suspend(dapm, "WSA2_AIF_VI Capture");
  3122. snd_soc_dapm_ignore_suspend(dapm, "WSA2_AIF_ECHO Capture");
  3123. snd_soc_dapm_ignore_suspend(dapm, "WSA2_SPK1 OUT");
  3124. snd_soc_dapm_ignore_suspend(dapm, "WSA2_SPK2 OUT");
  3125. snd_soc_dapm_ignore_suspend(dapm, "VIINPUT_WSA2");
  3126. snd_soc_dapm_ignore_suspend(dapm, "WSA2 SRC0_INP");
  3127. snd_soc_dapm_ignore_suspend(dapm, "WSA2_TX DEC0_INP");
  3128. snd_soc_dapm_ignore_suspend(dapm, "WSA2_TX DEC1_INP");
  3129. snd_soc_dapm_sync(dapm);
  3130. wsa2_priv->component = component;
  3131. wsa2_priv->spkr_gain_offset = LPASS_CDC_WSA2_MACRO_GAIN_OFFSET_0_DB;
  3132. lpass_cdc_wsa2_macro_init_reg(component);
  3133. return 0;
  3134. }
  3135. static int lpass_cdc_wsa2_macro_deinit(struct snd_soc_component *component)
  3136. {
  3137. struct device *wsa2_dev = NULL;
  3138. struct lpass_cdc_wsa2_macro_priv *wsa2_priv = NULL;
  3139. if (!lpass_cdc_wsa2_macro_get_data(component, &wsa2_dev, &wsa2_priv, __func__))
  3140. return -EINVAL;
  3141. wsa2_priv->component = NULL;
  3142. return 0;
  3143. }
  3144. static void lpass_cdc_wsa2_macro_add_child_devices(struct work_struct *work)
  3145. {
  3146. struct lpass_cdc_wsa2_macro_priv *wsa2_priv;
  3147. struct platform_device *pdev;
  3148. struct device_node *node;
  3149. struct lpass_cdc_wsa2_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp;
  3150. int ret;
  3151. u16 count = 0, ctrl_num = 0;
  3152. struct lpass_cdc_wsa2_macro_swr_ctrl_platform_data *platdata;
  3153. char plat_dev_name[LPASS_CDC_WSA2_MACRO_SWR_STRING_LEN];
  3154. wsa2_priv = container_of(work, struct lpass_cdc_wsa2_macro_priv,
  3155. lpass_cdc_wsa2_macro_add_child_devices_work);
  3156. if (!wsa2_priv) {
  3157. pr_err("%s: Memory for wsa2_priv does not exist\n",
  3158. __func__);
  3159. return;
  3160. }
  3161. if (!wsa2_priv->dev || !wsa2_priv->dev->of_node) {
  3162. dev_err(wsa2_priv->dev,
  3163. "%s: DT node for wsa2_priv does not exist\n", __func__);
  3164. return;
  3165. }
  3166. platdata = &wsa2_priv->swr_plat_data;
  3167. wsa2_priv->child_count = 0;
  3168. for_each_available_child_of_node(wsa2_priv->dev->of_node, node) {
  3169. if (strnstr(node->name, "wsa2_swr_master",
  3170. strlen("wsa2_swr_master")) != NULL)
  3171. strlcpy(plat_dev_name, "wsa2_swr_ctrl",
  3172. (LPASS_CDC_WSA2_MACRO_SWR_STRING_LEN - 1));
  3173. else if (strnstr(node->name, "msm_cdc_pinctrl",
  3174. strlen("msm_cdc_pinctrl")) != NULL)
  3175. strlcpy(plat_dev_name, node->name,
  3176. (LPASS_CDC_WSA2_MACRO_SWR_STRING_LEN - 1));
  3177. else
  3178. continue;
  3179. pdev = platform_device_alloc(plat_dev_name, -1);
  3180. if (!pdev) {
  3181. dev_err(wsa2_priv->dev, "%s: pdev memory alloc failed\n",
  3182. __func__);
  3183. ret = -ENOMEM;
  3184. goto err;
  3185. }
  3186. pdev->dev.parent = wsa2_priv->dev;
  3187. pdev->dev.of_node = node;
  3188. if (strnstr(node->name, "wsa2_swr_master",
  3189. strlen("wsa2_swr_master")) != NULL) {
  3190. ret = platform_device_add_data(pdev, platdata,
  3191. sizeof(*platdata));
  3192. if (ret) {
  3193. dev_err(&pdev->dev,
  3194. "%s: cannot add plat data ctrl:%d\n",
  3195. __func__, ctrl_num);
  3196. goto fail_pdev_add;
  3197. }
  3198. temp = krealloc(swr_ctrl_data,
  3199. (ctrl_num + 1) * sizeof(
  3200. struct lpass_cdc_wsa2_macro_swr_ctrl_data),
  3201. GFP_KERNEL);
  3202. if (!temp) {
  3203. dev_err(&pdev->dev, "out of memory\n");
  3204. ret = -ENOMEM;
  3205. goto fail_pdev_add;
  3206. }
  3207. swr_ctrl_data = temp;
  3208. swr_ctrl_data[ctrl_num].wsa2_swr_pdev = pdev;
  3209. ctrl_num++;
  3210. dev_dbg(&pdev->dev,
  3211. "%s: Adding soundwire ctrl device(s)\n",
  3212. __func__);
  3213. wsa2_priv->swr_ctrl_data = swr_ctrl_data;
  3214. }
  3215. ret = platform_device_add(pdev);
  3216. if (ret) {
  3217. dev_err(&pdev->dev,
  3218. "%s: Cannot add platform device\n",
  3219. __func__);
  3220. goto fail_pdev_add;
  3221. }
  3222. if (wsa2_priv->child_count < LPASS_CDC_WSA2_MACRO_CHILD_DEVICES_MAX)
  3223. wsa2_priv->pdev_child_devices[
  3224. wsa2_priv->child_count++] = pdev;
  3225. else
  3226. goto err;
  3227. }
  3228. return;
  3229. fail_pdev_add:
  3230. for (count = 0; count < wsa2_priv->child_count; count++)
  3231. platform_device_put(wsa2_priv->pdev_child_devices[count]);
  3232. err:
  3233. return;
  3234. }
  3235. static void lpass_cdc_wsa2_macro_cooling_adjust_gain(struct work_struct *work)
  3236. {
  3237. struct lpass_cdc_wsa2_macro_priv *wsa2_priv;
  3238. u8 gain = 0;
  3239. wsa2_priv = container_of(work, struct lpass_cdc_wsa2_macro_priv,
  3240. lpass_cdc_wsa2_macro_cooling_work);
  3241. if (!wsa2_priv) {
  3242. pr_err("%s: priv is null for macro!\n",
  3243. __func__);
  3244. return;
  3245. }
  3246. if (!wsa2_priv->dev || !wsa2_priv->dev->of_node) {
  3247. dev_err(wsa2_priv->dev,
  3248. "%s: DT node for wsa2_priv does not exist\n", __func__);
  3249. return;
  3250. }
  3251. /* Only adjust the volume when WSA2 clock is enabled */
  3252. if (wsa2_priv->dapm_mclk_enable) {
  3253. gain = (u8)(wsa2_priv->rx0_origin_gain -
  3254. wsa2_priv->thermal_cur_state);
  3255. snd_soc_component_update_bits(wsa2_priv->component,
  3256. LPASS_CDC_WSA2_RX0_RX_VOL_CTL, 0xFF, gain);
  3257. dev_dbg(wsa2_priv->dev,
  3258. "%s: RX0 current thermal state: %d, "
  3259. "adjusted gain: %#x\n",
  3260. __func__, wsa2_priv->thermal_cur_state, gain);
  3261. gain = (u8)(wsa2_priv->rx1_origin_gain -
  3262. wsa2_priv->thermal_cur_state);
  3263. snd_soc_component_update_bits(wsa2_priv->component,
  3264. LPASS_CDC_WSA2_RX1_RX_VOL_CTL, 0xFF, gain);
  3265. dev_dbg(wsa2_priv->dev,
  3266. "%s: RX1 current thermal state: %d, "
  3267. "adjusted gain: %#x\n",
  3268. __func__, wsa2_priv->thermal_cur_state, gain);
  3269. }
  3270. return;
  3271. }
  3272. static int lpass_cdc_wsa2_macro_read_array(struct platform_device *pdev,
  3273. const char *name, int num_values,
  3274. u32 *output)
  3275. {
  3276. u32 len, ret, size;
  3277. if (!of_find_property(pdev->dev.of_node, name, &size)) {
  3278. dev_info(&pdev->dev, "%s: missing %s\n", __func__, name);
  3279. return 0;
  3280. }
  3281. len = size / sizeof(u32);
  3282. if (len != num_values) {
  3283. dev_info(&pdev->dev, "%s: invalid number of %s\n", __func__, name);
  3284. return -EINVAL;
  3285. }
  3286. ret = of_property_read_u32_array(pdev->dev.of_node, name, output, len);
  3287. if (ret)
  3288. dev_info(&pdev->dev, "%s: Failed to read %s\n", __func__, name);
  3289. return 0;
  3290. }
  3291. static void lpass_cdc_wsa2_macro_init_ops(struct macro_ops *ops,
  3292. char __iomem *wsa2_io_base)
  3293. {
  3294. memset(ops, 0, sizeof(struct macro_ops));
  3295. ops->init = lpass_cdc_wsa2_macro_init;
  3296. ops->exit = lpass_cdc_wsa2_macro_deinit;
  3297. ops->io_base = wsa2_io_base;
  3298. ops->dai_ptr = lpass_cdc_wsa2_macro_dai;
  3299. ops->num_dais = ARRAY_SIZE(lpass_cdc_wsa2_macro_dai);
  3300. ops->event_handler = lpass_cdc_wsa2_macro_event_handler;
  3301. ops->set_port_map = lpass_cdc_wsa2_macro_set_port_map;
  3302. }
  3303. static int lpass_cdc_wsa2_macro_probe(struct platform_device *pdev)
  3304. {
  3305. struct macro_ops ops;
  3306. struct lpass_cdc_wsa2_macro_priv *wsa2_priv;
  3307. u32 wsa2_base_addr, default_clk_id, thermal_max_state;
  3308. char __iomem *wsa2_io_base;
  3309. int ret = 0;
  3310. u32 is_used_wsa2_swr_gpio = 1;
  3311. u32 noise_gate_mode;
  3312. const char *is_used_wsa2_swr_gpio_dt = "qcom,is-used-swr-gpio";
  3313. if (!lpass_cdc_is_va_macro_registered(&pdev->dev)) {
  3314. dev_err(&pdev->dev,
  3315. "%s: va-macro not registered yet, defer\n", __func__);
  3316. return -EPROBE_DEFER;
  3317. }
  3318. wsa2_priv = devm_kzalloc(&pdev->dev, sizeof(struct lpass_cdc_wsa2_macro_priv),
  3319. GFP_KERNEL);
  3320. if (!wsa2_priv)
  3321. return -ENOMEM;
  3322. wsa2_priv->dev = &pdev->dev;
  3323. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  3324. &wsa2_base_addr);
  3325. if (ret) {
  3326. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  3327. __func__, "reg");
  3328. return ret;
  3329. }
  3330. if (of_find_property(pdev->dev.of_node, is_used_wsa2_swr_gpio_dt,
  3331. NULL)) {
  3332. ret = of_property_read_u32(pdev->dev.of_node,
  3333. is_used_wsa2_swr_gpio_dt,
  3334. &is_used_wsa2_swr_gpio);
  3335. if (ret) {
  3336. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  3337. __func__, is_used_wsa2_swr_gpio_dt);
  3338. is_used_wsa2_swr_gpio = 1;
  3339. }
  3340. }
  3341. wsa2_priv->wsa2_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  3342. "qcom,wsa2-swr-gpios", 0);
  3343. if (!wsa2_priv->wsa2_swr_gpio_p && is_used_wsa2_swr_gpio) {
  3344. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  3345. __func__);
  3346. return -EINVAL;
  3347. }
  3348. if (msm_cdc_pinctrl_get_state(wsa2_priv->wsa2_swr_gpio_p) < 0 &&
  3349. is_used_wsa2_swr_gpio) {
  3350. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  3351. __func__);
  3352. return -EPROBE_DEFER;
  3353. }
  3354. msm_cdc_pinctrl_set_wakeup_capable(
  3355. wsa2_priv->wsa2_swr_gpio_p, false);
  3356. wsa2_io_base = devm_ioremap(&pdev->dev,
  3357. wsa2_base_addr, LPASS_CDC_WSA2_MACRO_MAX_OFFSET);
  3358. if (!wsa2_io_base) {
  3359. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  3360. return -EINVAL;
  3361. }
  3362. lpass_cdc_wsa2_macro_read_array(pdev, "qcom,wsa2-rloads",
  3363. LPASS_CDC_WSA2_MACRO_RX1 + 1, wsa2_priv->wsa2_rload);
  3364. lpass_cdc_wsa2_macro_read_array(pdev, "qcom,wsa2-system-gains",
  3365. 2 * (LPASS_CDC_WSA2_MACRO_RX1 + 1), wsa2_priv->wsa2_sys_gain);
  3366. lpass_cdc_wsa2_macro_read_array(pdev, "qcom,wsa2-bat-cfgs",
  3367. LPASS_CDC_WSA2_MACRO_RX1 + 1, wsa2_priv->wsa2_bat_cfg);
  3368. wsa2_priv->wsa2_io_base = wsa2_io_base;
  3369. wsa2_priv->reset_swr = true;
  3370. INIT_WORK(&wsa2_priv->lpass_cdc_wsa2_macro_add_child_devices_work,
  3371. lpass_cdc_wsa2_macro_add_child_devices);
  3372. INIT_WORK(&wsa2_priv->lpass_cdc_wsa2_macro_cooling_work,
  3373. lpass_cdc_wsa2_macro_cooling_adjust_gain);
  3374. wsa2_priv->swr_plat_data.handle = (void *) wsa2_priv;
  3375. wsa2_priv->swr_plat_data.read = NULL;
  3376. wsa2_priv->swr_plat_data.write = NULL;
  3377. wsa2_priv->swr_plat_data.bulk_write = NULL;
  3378. wsa2_priv->swr_plat_data.clk = wsa2_swrm_clock;
  3379. wsa2_priv->swr_plat_data.core_vote = lpass_cdc_wsa2_macro_core_vote;
  3380. wsa2_priv->swr_plat_data.handle_irq = NULL;
  3381. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  3382. &default_clk_id);
  3383. if (ret) {
  3384. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  3385. __func__, "qcom,mux0-clk-id");
  3386. default_clk_id = WSA2_CORE_CLK;
  3387. }
  3388. wsa2_priv->default_clk_id = default_clk_id;
  3389. dev_set_drvdata(&pdev->dev, wsa2_priv);
  3390. mutex_init(&wsa2_priv->mclk_lock);
  3391. mutex_init(&wsa2_priv->swr_clk_lock);
  3392. lpass_cdc_wsa2_macro_init_ops(&ops, wsa2_io_base);
  3393. ops.clk_id_req = wsa2_priv->default_clk_id;
  3394. ops.default_clk_id = wsa2_priv->default_clk_id;
  3395. ret = lpass_cdc_register_macro(&pdev->dev, WSA2_MACRO, &ops);
  3396. if (ret < 0) {
  3397. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  3398. goto reg_macro_fail;
  3399. }
  3400. if (of_find_property(wsa2_priv->dev->of_node, "#cooling-cells", NULL)) {
  3401. ret = of_property_read_u32(pdev->dev.of_node,
  3402. "qcom,thermal-max-state",
  3403. &thermal_max_state);
  3404. if (ret) {
  3405. dev_info(&pdev->dev, "%s: could not find %s entry in dt\n",
  3406. __func__, "qcom,thermal-max-state");
  3407. wsa2_priv->thermal_max_state =
  3408. LPASS_CDC_WSA2_MACRO_THERMAL_MAX_STATE;
  3409. } else {
  3410. wsa2_priv->thermal_max_state = thermal_max_state;
  3411. }
  3412. wsa2_priv->tcdev = devm_thermal_of_cooling_device_register(
  3413. &pdev->dev,
  3414. wsa2_priv->dev->of_node,
  3415. "wsa2", wsa2_priv,
  3416. &wsa2_cooling_ops);
  3417. if (IS_ERR(wsa2_priv->tcdev)) {
  3418. dev_err(&pdev->dev,
  3419. "%s: failed to register wsa2 macro as cooling device\n",
  3420. __func__);
  3421. wsa2_priv->tcdev = NULL;
  3422. }
  3423. }
  3424. ret = of_property_read_u32(pdev->dev.of_node,
  3425. "qcom,noise-gate-mode", &noise_gate_mode);
  3426. if (ret) {
  3427. dev_info(&pdev->dev, "%s: could not find %s entry in dt\n",
  3428. __func__, "qcom,noise-gate-mode");
  3429. wsa2_priv->noise_gate_mode = IDLE_DETECT;
  3430. } else {
  3431. if (noise_gate_mode >= IDLE_DETECT && noise_gate_mode <= NG3)
  3432. wsa2_priv->noise_gate_mode = noise_gate_mode;
  3433. else
  3434. wsa2_priv->noise_gate_mode = IDLE_DETECT;
  3435. }
  3436. pm_runtime_set_autosuspend_delay(&pdev->dev, AUTO_SUSPEND_DELAY);
  3437. pm_runtime_use_autosuspend(&pdev->dev);
  3438. pm_runtime_set_suspended(&pdev->dev);
  3439. pm_suspend_ignore_children(&pdev->dev, true);
  3440. pm_runtime_enable(&pdev->dev);
  3441. schedule_work(&wsa2_priv->lpass_cdc_wsa2_macro_add_child_devices_work);
  3442. return ret;
  3443. reg_macro_fail:
  3444. mutex_destroy(&wsa2_priv->mclk_lock);
  3445. mutex_destroy(&wsa2_priv->swr_clk_lock);
  3446. return ret;
  3447. }
  3448. static int lpass_cdc_wsa2_macro_remove(struct platform_device *pdev)
  3449. {
  3450. struct lpass_cdc_wsa2_macro_priv *wsa2_priv;
  3451. u16 count = 0;
  3452. wsa2_priv = dev_get_drvdata(&pdev->dev);
  3453. if (!wsa2_priv)
  3454. return -EINVAL;
  3455. if (wsa2_priv->tcdev)
  3456. thermal_cooling_device_unregister(wsa2_priv->tcdev);
  3457. for (count = 0; count < wsa2_priv->child_count &&
  3458. count < LPASS_CDC_WSA2_MACRO_CHILD_DEVICES_MAX; count++)
  3459. platform_device_unregister(wsa2_priv->pdev_child_devices[count]);
  3460. pm_runtime_disable(&pdev->dev);
  3461. pm_runtime_set_suspended(&pdev->dev);
  3462. lpass_cdc_unregister_macro(&pdev->dev, WSA2_MACRO);
  3463. mutex_destroy(&wsa2_priv->mclk_lock);
  3464. mutex_destroy(&wsa2_priv->swr_clk_lock);
  3465. return 0;
  3466. }
  3467. static const struct of_device_id lpass_cdc_wsa2_macro_dt_match[] = {
  3468. {.compatible = "qcom,lpass-cdc-wsa2-macro"},
  3469. {}
  3470. };
  3471. static const struct dev_pm_ops lpass_cdc_dev_pm_ops = {
  3472. SET_SYSTEM_SLEEP_PM_OPS(
  3473. pm_runtime_force_suspend,
  3474. pm_runtime_force_resume
  3475. )
  3476. SET_RUNTIME_PM_OPS(
  3477. lpass_cdc_runtime_suspend,
  3478. lpass_cdc_runtime_resume,
  3479. NULL
  3480. )
  3481. };
  3482. static struct platform_driver lpass_cdc_wsa2_macro_driver = {
  3483. .driver = {
  3484. .name = "lpass_cdc_wsa2_macro",
  3485. .owner = THIS_MODULE,
  3486. .pm = &lpass_cdc_dev_pm_ops,
  3487. .of_match_table = lpass_cdc_wsa2_macro_dt_match,
  3488. .suppress_bind_attrs = true,
  3489. },
  3490. .probe = lpass_cdc_wsa2_macro_probe,
  3491. .remove = lpass_cdc_wsa2_macro_remove,
  3492. };
  3493. module_platform_driver(lpass_cdc_wsa2_macro_driver);
  3494. MODULE_DESCRIPTION("WSA2 macro driver");
  3495. MODULE_LICENSE("GPL v2");