sde_crtc.c 230 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447
  1. /*
  2. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021 The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/sort.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/ktime.h>
  23. #include <drm/sde_drm.h>
  24. #include <drm/drm_mode.h>
  25. #include <drm/drm_crtc.h>
  26. #include <drm/drm_probe_helper.h>
  27. #include <drm/drm_flip_work.h>
  28. #include <soc/qcom/of_common.h>
  29. #include <linux/version.h>
  30. #include "sde_kms.h"
  31. #include "sde_hw_lm.h"
  32. #include "sde_hw_ctl.h"
  33. #include "sde_hw_dspp.h"
  34. #include "sde_crtc.h"
  35. #include "sde_plane.h"
  36. #include "sde_hw_util.h"
  37. #include "sde_hw_catalog.h"
  38. #include "sde_color_processing.h"
  39. #include "sde_encoder.h"
  40. #include "sde_connector.h"
  41. #include "sde_vbif.h"
  42. #include "sde_power_handle.h"
  43. #include "sde_core_perf.h"
  44. #include "sde_trace.h"
  45. #include "msm_drv.h"
  46. #include "sde_vm.h"
  47. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  48. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  49. /* Max number of planes with hw fences within one commit */
  50. #define MAX_HW_FENCES SDE_MULTIRECT_PLANE_MAX
  51. struct sde_crtc_custom_events {
  52. u32 event;
  53. int (*func)(struct drm_crtc *crtc, bool en,
  54. struct sde_irq_callback *irq);
  55. };
  56. struct vblank_work {
  57. struct kthread_work work;
  58. int crtc_id;
  59. bool enable;
  60. struct msm_drm_private *priv;
  61. };
  62. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  63. bool en, struct sde_irq_callback *ad_irq);
  64. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  65. bool en, struct sde_irq_callback *idle_irq);
  66. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  67. bool en, struct sde_irq_callback *idle_irq);
  68. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  69. struct sde_irq_callback *noirq);
  70. static int sde_crtc_frame_data_interrupt_handler(struct drm_crtc *crtc_drm,
  71. bool en, struct sde_irq_callback *idle_irq);
  72. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  73. struct sde_crtc_state *cstate,
  74. void __user *usr_ptr);
  75. static int sde_crtc_vm_release_handler(struct drm_crtc *crtc_drm,
  76. bool en, struct sde_irq_callback *irq);
  77. static int sde_crtc_opr_event_handler(struct drm_crtc *crtc_drm,
  78. bool en, struct sde_irq_callback *irq);
  79. static struct sde_crtc_custom_events custom_events[] = {
  80. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  81. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  82. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  83. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  84. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  85. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  86. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  87. {DRM_EVENT_LTM_OFF, sde_cp_ltm_off_event_handler},
  88. {DRM_EVENT_MMRM_CB, sde_crtc_mmrm_interrupt_handler},
  89. {DRM_EVENT_VM_RELEASE, sde_crtc_vm_release_handler},
  90. {DRM_EVENT_FRAME_DATA, sde_crtc_frame_data_interrupt_handler},
  91. {DRM_EVENT_OPR_VALUE, sde_crtc_opr_event_handler},
  92. };
  93. /* default input fence timeout, in ms */
  94. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  95. /*
  96. * The default input fence timeout is 2 seconds while max allowed
  97. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  98. * tolerance limit.
  99. */
  100. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  101. /* layer mixer index on sde_crtc */
  102. #define LEFT_MIXER 0
  103. #define RIGHT_MIXER 1
  104. #define MISR_BUFF_SIZE 256
  105. /*
  106. * Time period for fps calculation in micro seconds.
  107. * Default value is set to 1 sec.
  108. */
  109. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  110. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  111. #define MAX_FRAME_COUNT 1000
  112. #define MILI_TO_MICRO 1000
  113. #define SKIP_STAGING_PIPE_ZPOS 255
  114. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  115. struct sde_mdss_cfg *catalog, struct sde_kms_info *info);
  116. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  117. struct drm_crtc_state *state);
  118. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  119. {
  120. struct msm_drm_private *priv;
  121. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  122. SDE_ERROR("invalid crtc\n");
  123. return NULL;
  124. }
  125. priv = crtc->dev->dev_private;
  126. if (!priv || !priv->kms) {
  127. SDE_ERROR("invalid kms\n");
  128. return NULL;
  129. }
  130. return to_sde_kms(priv->kms);
  131. }
  132. enum sde_wb_usage_type sde_crtc_get_wb_usage_type(struct drm_crtc *crtc)
  133. {
  134. struct drm_connector *conn;
  135. struct drm_connector_list_iter conn_iter;
  136. enum sde_wb_usage_type usage_type = 0;
  137. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  138. drm_for_each_connector_iter(conn, &conn_iter) {
  139. if (conn->state && (conn->state->crtc == crtc)
  140. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  141. usage_type = sde_connector_get_property(conn->state,
  142. CONNECTOR_PROP_WB_USAGE_TYPE);
  143. break;
  144. }
  145. }
  146. drm_connector_list_iter_end(&conn_iter);
  147. return usage_type;
  148. }
  149. static inline struct drm_connector_state *_sde_crtc_get_virt_conn_state(
  150. struct drm_crtc *crtc, struct drm_crtc_state *crtc_state)
  151. {
  152. struct drm_connector *conn;
  153. struct drm_connector_state *conn_state, *virt_conn_state = NULL;
  154. struct drm_connector_list_iter conn_iter;
  155. int i;
  156. if (crtc_state->state) {
  157. for_each_new_connector_in_state(crtc_state->state, conn, conn_state, i) {
  158. if (conn_state && (conn_state->crtc == crtc)
  159. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  160. virt_conn_state = conn_state;
  161. break;
  162. }
  163. }
  164. } else {
  165. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  166. drm_for_each_connector_iter(conn, &conn_iter) {
  167. if (conn->state && (conn->state->crtc == crtc)
  168. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  169. virt_conn_state = conn->state;
  170. break;
  171. }
  172. }
  173. drm_connector_list_iter_end(&conn_iter);
  174. }
  175. return virt_conn_state;
  176. }
  177. void sde_crtc_get_mixer_resolution(struct drm_crtc *crtc, struct drm_crtc_state *crtc_state,
  178. struct drm_display_mode *mode, u32 *width, u32 *height)
  179. {
  180. struct sde_crtc *sde_crtc;
  181. struct sde_crtc_state *cstate;
  182. struct drm_connector_state *virt_conn_state;
  183. struct sde_connector_state *virt_cstate;
  184. *width = 0;
  185. *height = 0;
  186. if (!crtc || !crtc_state || !mode)
  187. return;
  188. sde_crtc = to_sde_crtc(crtc);
  189. cstate = to_sde_crtc_state(crtc_state);
  190. virt_conn_state = _sde_crtc_get_virt_conn_state(crtc, crtc_state);
  191. virt_cstate = virt_conn_state ? to_sde_connector_state(virt_conn_state) : NULL;
  192. if (cstate->num_ds_enabled) {
  193. *width = cstate->ds_cfg[0].lm_width;
  194. *height = cstate->ds_cfg[0].lm_height;
  195. } else if (virt_cstate && virt_cstate->dnsc_blur_count) {
  196. *width = (virt_cstate->dnsc_blur_cfg[0].src_width
  197. * virt_cstate->dnsc_blur_count) / sde_crtc->num_mixers;
  198. *height = virt_cstate->dnsc_blur_cfg[0].src_height;
  199. } else {
  200. *width = mode->hdisplay / sde_crtc->num_mixers;
  201. *height = mode->vdisplay;
  202. }
  203. }
  204. void sde_crtc_get_resolution(struct drm_crtc *crtc, struct drm_crtc_state *crtc_state,
  205. struct drm_display_mode *mode, u32 *width, u32 *height)
  206. {
  207. struct sde_crtc *sde_crtc;
  208. struct sde_crtc_state *cstate;
  209. struct drm_connector_state *virt_conn_state;
  210. struct sde_connector_state *virt_cstate;
  211. *width = 0;
  212. *height = 0;
  213. if (!crtc || !crtc_state || !mode)
  214. return;
  215. sde_crtc = to_sde_crtc(crtc);
  216. cstate = to_sde_crtc_state(crtc_state);
  217. virt_conn_state = _sde_crtc_get_virt_conn_state(crtc, crtc_state);
  218. virt_cstate = virt_conn_state ? to_sde_connector_state(virt_conn_state) : NULL;
  219. if (cstate->num_ds_enabled) {
  220. *width = cstate->ds_cfg[0].lm_width * cstate->num_ds_enabled;
  221. *height = cstate->ds_cfg[0].lm_height;
  222. } else if (virt_cstate && virt_cstate->dnsc_blur_count) {
  223. *width = virt_cstate->dnsc_blur_cfg[0].src_width * virt_cstate->dnsc_blur_count;
  224. *height = virt_cstate->dnsc_blur_cfg[0].src_height;
  225. } else {
  226. *width = mode->hdisplay;
  227. *height = mode->vdisplay;
  228. }
  229. }
  230. /**
  231. * sde_crtc_calc_fps() - Calculates fps value.
  232. * @sde_crtc : CRTC structure
  233. *
  234. * This function is called at frame done. It counts the number
  235. * of frames done for every 1 sec. Stores the value in measured_fps.
  236. * measured_fps value is 10 times the calculated fps value.
  237. * For example, measured_fps= 594 for calculated fps of 59.4
  238. */
  239. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  240. {
  241. ktime_t current_time_us;
  242. u64 fps, diff_us;
  243. current_time_us = ktime_get();
  244. diff_us = (u64)ktime_us_delta(current_time_us,
  245. sde_crtc->fps_info.last_sampled_time_us);
  246. sde_crtc->fps_info.frame_count++;
  247. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  248. /* Multiplying with 10 to get fps in floating point */
  249. fps = ((u64)sde_crtc->fps_info.frame_count)
  250. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  251. do_div(fps, diff_us);
  252. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  253. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  254. sde_crtc->base.base.id, (unsigned int)fps/10,
  255. (unsigned int)fps%10);
  256. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  257. sde_crtc->fps_info.frame_count = 0;
  258. }
  259. if (!sde_crtc->fps_info.time_buf)
  260. return;
  261. /**
  262. * Array indexing is based on sliding window algorithm.
  263. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  264. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  265. * counter loops around and comes back to the first index to store
  266. * the next ktime.
  267. */
  268. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  269. ktime_get();
  270. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  271. }
  272. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  273. {
  274. if (!sde_crtc)
  275. return;
  276. }
  277. #if IS_ENABLED(CONFIG_DEBUG_FS)
  278. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  279. {
  280. struct sde_crtc *sde_crtc;
  281. u64 fps_int, fps_float;
  282. ktime_t current_time_us;
  283. u64 fps, diff_us;
  284. if (!s || !s->private) {
  285. SDE_ERROR("invalid input param(s)\n");
  286. return -EAGAIN;
  287. }
  288. sde_crtc = s->private;
  289. current_time_us = ktime_get();
  290. diff_us = (u64)ktime_us_delta(current_time_us,
  291. sde_crtc->fps_info.last_sampled_time_us);
  292. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  293. /* Multiplying with 10 to get fps in floating point */
  294. fps = ((u64)sde_crtc->fps_info.frame_count)
  295. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  296. do_div(fps, diff_us);
  297. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  298. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  299. sde_crtc->fps_info.frame_count = 0;
  300. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  301. sde_crtc->base.base.id, (unsigned int)fps/10,
  302. (unsigned int)fps%10);
  303. }
  304. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  305. fps_float = do_div(fps_int, 10);
  306. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  307. return 0;
  308. }
  309. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  310. {
  311. return single_open(file, _sde_debugfs_fps_status_show,
  312. inode->i_private);
  313. }
  314. #endif /* CONFIG_DEBUG_FS */
  315. static ssize_t fps_periodicity_ms_store(struct device *device,
  316. struct device_attribute *attr, const char *buf, size_t count)
  317. {
  318. struct drm_crtc *crtc;
  319. struct sde_crtc *sde_crtc;
  320. int res;
  321. /* Base of the input */
  322. int cnt = 10;
  323. if (!device || !buf) {
  324. SDE_ERROR("invalid input param(s)\n");
  325. return -EAGAIN;
  326. }
  327. crtc = dev_get_drvdata(device);
  328. if (!crtc)
  329. return -EINVAL;
  330. sde_crtc = to_sde_crtc(crtc);
  331. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  332. if (res < 0)
  333. return res;
  334. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  335. sde_crtc->fps_info.fps_periodic_duration =
  336. DEFAULT_FPS_PERIOD_1_SEC;
  337. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  338. MAX_FPS_PERIOD_5_SECONDS)
  339. sde_crtc->fps_info.fps_periodic_duration =
  340. MAX_FPS_PERIOD_5_SECONDS;
  341. else
  342. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  343. return count;
  344. }
  345. static ssize_t fps_periodicity_ms_show(struct device *device,
  346. struct device_attribute *attr, char *buf)
  347. {
  348. struct drm_crtc *crtc;
  349. struct sde_crtc *sde_crtc;
  350. if (!device || !buf) {
  351. SDE_ERROR("invalid input param(s)\n");
  352. return -EAGAIN;
  353. }
  354. crtc = dev_get_drvdata(device);
  355. if (!crtc)
  356. return -EINVAL;
  357. sde_crtc = to_sde_crtc(crtc);
  358. return scnprintf(buf, PAGE_SIZE, "%d\n",
  359. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  360. }
  361. static ssize_t measured_fps_show(struct device *device,
  362. struct device_attribute *attr, char *buf)
  363. {
  364. struct drm_crtc *crtc;
  365. struct sde_crtc *sde_crtc;
  366. uint64_t fps_int, fps_decimal;
  367. u64 fps = 0, frame_count = 0;
  368. ktime_t current_time;
  369. int i = 0, current_time_index;
  370. u64 diff_us;
  371. if (!device || !buf) {
  372. SDE_ERROR("invalid input param(s)\n");
  373. return -EAGAIN;
  374. }
  375. crtc = dev_get_drvdata(device);
  376. if (!crtc) {
  377. scnprintf(buf, PAGE_SIZE, "fps information not available");
  378. return -EINVAL;
  379. }
  380. sde_crtc = to_sde_crtc(crtc);
  381. if (!sde_crtc->fps_info.time_buf) {
  382. scnprintf(buf, PAGE_SIZE,
  383. "timebuf null - fps information not available");
  384. return -EINVAL;
  385. }
  386. /**
  387. * Whenever the time_index counter comes to zero upon decrementing,
  388. * it is set to the last index since it is the next index that we
  389. * should check for calculating the buftime.
  390. */
  391. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  392. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  393. current_time = ktime_get();
  394. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  395. u64 ptime = (u64)ktime_to_us(current_time);
  396. u64 buftime = (u64)ktime_to_us(
  397. sde_crtc->fps_info.time_buf[current_time_index]);
  398. diff_us = (u64)ktime_us_delta(current_time,
  399. sde_crtc->fps_info.time_buf[current_time_index]);
  400. if (ptime > buftime && diff_us >= (u64)
  401. sde_crtc->fps_info.fps_periodic_duration) {
  402. /* Multiplying with 10 to get fps in floating point */
  403. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  404. do_div(fps, diff_us);
  405. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  406. SDE_DEBUG("measured fps: %d\n",
  407. sde_crtc->fps_info.measured_fps);
  408. break;
  409. }
  410. current_time_index = (current_time_index == 0) ?
  411. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  412. SDE_DEBUG("current time index: %d\n", current_time_index);
  413. frame_count++;
  414. }
  415. if (i == MAX_FRAME_COUNT) {
  416. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  417. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  418. diff_us = (u64)ktime_us_delta(current_time,
  419. sde_crtc->fps_info.time_buf[current_time_index]);
  420. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  421. /* Multiplying with 10 to get fps in floating point */
  422. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  423. do_div(fps, diff_us);
  424. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  425. }
  426. }
  427. fps_int = (uint64_t) sde_crtc->fps_info.measured_fps;
  428. fps_decimal = do_div(fps_int, 10);
  429. return scnprintf(buf, PAGE_SIZE,
  430. "fps: %lld.%lld duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  431. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  432. }
  433. static ssize_t vsync_event_show(struct device *device,
  434. struct device_attribute *attr, char *buf)
  435. {
  436. struct drm_crtc *crtc;
  437. struct sde_crtc *sde_crtc;
  438. struct drm_encoder *encoder;
  439. int avr_status = -EPIPE;
  440. if (!device || !buf) {
  441. SDE_ERROR("invalid input param(s)\n");
  442. return -EAGAIN;
  443. }
  444. crtc = dev_get_drvdata(device);
  445. sde_crtc = to_sde_crtc(crtc);
  446. mutex_lock(&sde_crtc->crtc_lock);
  447. if (sde_crtc->enabled) {
  448. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  449. if (sde_encoder_in_clone_mode(encoder))
  450. continue;
  451. avr_status = sde_encoder_get_avr_status(encoder);
  452. break;
  453. }
  454. }
  455. mutex_unlock(&sde_crtc->crtc_lock);
  456. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\nAVR_STATUS=%d\n",
  457. ktime_to_ns(sde_crtc->vblank_last_cb_time), avr_status);
  458. }
  459. static ssize_t retire_frame_event_show(struct device *device,
  460. struct device_attribute *attr, char *buf)
  461. {
  462. struct drm_crtc *crtc;
  463. struct sde_crtc *sde_crtc;
  464. if (!device || !buf) {
  465. SDE_ERROR("invalid input param(s)\n");
  466. return -EAGAIN;
  467. }
  468. crtc = dev_get_drvdata(device);
  469. sde_crtc = to_sde_crtc(crtc);
  470. return scnprintf(buf, PAGE_SIZE, "RETIRE_FRAME_TIME=%llu\n",
  471. ktime_to_ns(sde_crtc->retire_frame_event_time));
  472. }
  473. static DEVICE_ATTR_RO(vsync_event);
  474. static DEVICE_ATTR_RO(measured_fps);
  475. static DEVICE_ATTR_RW(fps_periodicity_ms);
  476. static DEVICE_ATTR_RO(retire_frame_event);
  477. static struct attribute *sde_crtc_dev_attrs[] = {
  478. &dev_attr_vsync_event.attr,
  479. &dev_attr_measured_fps.attr,
  480. &dev_attr_fps_periodicity_ms.attr,
  481. &dev_attr_retire_frame_event.attr,
  482. NULL
  483. };
  484. static const struct attribute_group sde_crtc_attr_group = {
  485. .attrs = sde_crtc_dev_attrs,
  486. };
  487. static const struct attribute_group *sde_crtc_attr_groups[] = {
  488. &sde_crtc_attr_group,
  489. NULL,
  490. };
  491. static void sde_crtc_event_notify(struct drm_crtc *crtc, uint32_t type, void *payload, uint32_t len)
  492. {
  493. struct drm_event event;
  494. uint32_t *data = (uint32_t *)payload;
  495. if (!crtc) {
  496. SDE_ERROR("invalid crtc\n");
  497. return;
  498. }
  499. event.type = type;
  500. event.length = len;
  501. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event, (u8 *)payload);
  502. SDE_EVT32(DRMID(crtc), type, len, *data,
  503. ((uint64_t)payload) >> 32, ((uint64_t)payload) & 0xFFFFFFFF);
  504. SDE_DEBUG("crtc:%d event(%lu) ptr(%pK) value(%lu) notified\n",
  505. DRMID(crtc), type, payload, *data);
  506. }
  507. static void sde_crtc_destroy(struct drm_crtc *crtc)
  508. {
  509. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  510. SDE_DEBUG("\n");
  511. if (!crtc)
  512. return;
  513. if (sde_crtc->vsync_event_sf)
  514. sysfs_put(sde_crtc->vsync_event_sf);
  515. if (sde_crtc->retire_frame_event_sf)
  516. sysfs_put(sde_crtc->retire_frame_event_sf);
  517. if (sde_crtc->sysfs_dev)
  518. device_unregister(sde_crtc->sysfs_dev);
  519. if (sde_crtc->blob_info)
  520. drm_property_blob_put(sde_crtc->blob_info);
  521. msm_property_destroy(&sde_crtc->property_info);
  522. sde_cp_crtc_destroy_properties(crtc);
  523. sde_fence_deinit(sde_crtc->output_fence);
  524. _sde_crtc_deinit_events(sde_crtc);
  525. drm_crtc_cleanup(crtc);
  526. mutex_destroy(&sde_crtc->crtc_lock);
  527. kfree(sde_crtc);
  528. }
  529. struct sde_connector_state *_sde_crtc_get_sde_connector_state(struct drm_crtc *crtc,
  530. struct drm_atomic_state *state)
  531. {
  532. struct drm_connector *conn;
  533. struct drm_connector_state *conn_state;
  534. int i;
  535. for_each_new_connector_in_state(state, conn, conn_state, i) {
  536. if (!conn_state || conn_state->crtc != crtc)
  537. continue;
  538. return to_sde_connector_state(conn_state);
  539. }
  540. return NULL;
  541. }
  542. struct msm_display_mode *sde_crtc_get_msm_mode(struct drm_crtc_state *c_state)
  543. {
  544. struct drm_connector *connector;
  545. struct drm_encoder *encoder;
  546. struct sde_connector_state *conn_state;
  547. bool encoder_valid = false;
  548. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  549. c_state->encoder_mask) {
  550. if (!sde_encoder_in_clone_mode(encoder)) {
  551. encoder_valid = true;
  552. break;
  553. }
  554. }
  555. if (!encoder_valid)
  556. return NULL;
  557. connector = sde_encoder_get_connector(c_state->crtc->dev, encoder);
  558. if (!connector)
  559. return NULL;
  560. conn_state = to_sde_connector_state(connector->state);
  561. if (!conn_state)
  562. return NULL;
  563. return &conn_state->msm_mode;
  564. }
  565. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  566. const struct drm_display_mode *mode,
  567. struct drm_display_mode *adjusted_mode)
  568. {
  569. struct msm_display_mode *msm_mode;
  570. struct drm_crtc_state *c_state;
  571. struct drm_connector *connector;
  572. struct drm_encoder *encoder;
  573. struct drm_connector_state *new_conn_state;
  574. struct sde_connector_state *c_conn_state = NULL;
  575. bool encoder_valid = false;
  576. int i;
  577. SDE_DEBUG("\n");
  578. c_state = container_of(adjusted_mode, struct drm_crtc_state,
  579. adjusted_mode);
  580. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  581. c_state->encoder_mask) {
  582. if (!sde_crtc_state_in_clone_mode(encoder, c_state)) {
  583. encoder_valid = true;
  584. break;
  585. }
  586. }
  587. if (!encoder_valid) {
  588. SDE_ERROR("encoder not found\n");
  589. return true;
  590. }
  591. for_each_new_connector_in_state(c_state->state, connector,
  592. new_conn_state, i) {
  593. if (new_conn_state->best_encoder == encoder) {
  594. c_conn_state = to_sde_connector_state(new_conn_state);
  595. break;
  596. }
  597. }
  598. if (!c_conn_state) {
  599. SDE_ERROR("could not get connector state\n");
  600. return true;
  601. }
  602. msm_mode = &c_conn_state->msm_mode;
  603. if ((msm_is_mode_seamless(msm_mode) ||
  604. (msm_is_mode_seamless_vrr(msm_mode) ||
  605. msm_is_mode_seamless_dyn_clk(msm_mode))) &&
  606. (!crtc->enabled)) {
  607. SDE_ERROR("crtc state prevents seamless transition\n");
  608. return false;
  609. }
  610. return true;
  611. }
  612. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  613. struct sde_plane_state *pstate, struct sde_format *format)
  614. {
  615. uint32_t blend_op, fg_alpha, bg_alpha;
  616. uint32_t blend_type;
  617. struct sde_hw_mixer *lm = mixer->hw_lm;
  618. /* default to opaque blending */
  619. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  620. bg_alpha = 0xFF - fg_alpha;
  621. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  622. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  623. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  624. switch (blend_type) {
  625. case SDE_DRM_BLEND_OP_OPAQUE:
  626. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  627. SDE_BLEND_BG_ALPHA_BG_CONST;
  628. break;
  629. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  630. if (format->alpha_enable) {
  631. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  632. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  633. if (fg_alpha != 0xff) {
  634. bg_alpha = fg_alpha;
  635. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  636. SDE_BLEND_BG_INV_MOD_ALPHA;
  637. } else {
  638. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  639. }
  640. }
  641. break;
  642. case SDE_DRM_BLEND_OP_COVERAGE:
  643. if (format->alpha_enable) {
  644. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  645. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  646. if (fg_alpha != 0xff) {
  647. bg_alpha = fg_alpha;
  648. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  649. SDE_BLEND_BG_MOD_ALPHA |
  650. SDE_BLEND_BG_INV_MOD_ALPHA;
  651. } else {
  652. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  653. }
  654. }
  655. break;
  656. default:
  657. /* do nothing */
  658. break;
  659. }
  660. if (lm->ops.setup_blend_config)
  661. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha, bg_alpha, blend_op);
  662. SDE_DEBUG(
  663. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  664. (char *) &format->base.pixel_format,
  665. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  666. }
  667. static void _sde_crtc_calc_split_dim_layer_yh_param(struct drm_crtc *crtc, u16 *y, u16 *h)
  668. {
  669. u32 padding_y = 0, padding_start = 0, padding_height = 0;
  670. struct sde_crtc_state *cstate;
  671. cstate = to_sde_crtc_state(crtc->state);
  672. if (!cstate->line_insertion.panel_line_insertion_enable)
  673. return;
  674. sde_crtc_calc_vpadding_param(crtc->state, *y, *h, &padding_y,
  675. &padding_start, &padding_height);
  676. *y = padding_y;
  677. *h = padding_height;
  678. }
  679. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  680. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  681. struct sde_hw_dim_layer *dim_layer)
  682. {
  683. struct sde_crtc_state *cstate;
  684. struct sde_hw_mixer *lm;
  685. struct sde_hw_dim_layer split_dim_layer;
  686. int i;
  687. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  688. SDE_DEBUG("empty dim_layer\n");
  689. return;
  690. }
  691. cstate = to_sde_crtc_state(crtc->state);
  692. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  693. dim_layer->flags, dim_layer->stage);
  694. split_dim_layer.stage = dim_layer->stage;
  695. split_dim_layer.color_fill = dim_layer->color_fill;
  696. /*
  697. * traverse through the layer mixers attached to crtc and find the
  698. * intersecting dim layer rect in each LM and program accordingly.
  699. */
  700. for (i = 0; i < sde_crtc->num_mixers; i++) {
  701. split_dim_layer.flags = dim_layer->flags;
  702. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  703. &split_dim_layer.rect);
  704. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  705. /*
  706. * no extra programming required for non-intersecting
  707. * layer mixers with INCLUSIVE dim layer
  708. */
  709. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  710. continue;
  711. /*
  712. * program the other non-intersecting layer mixers with
  713. * INCLUSIVE dim layer of full size for uniformity
  714. * with EXCLUSIVE dim layer config.
  715. */
  716. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  717. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  718. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  719. sizeof(split_dim_layer.rect));
  720. } else {
  721. split_dim_layer.rect.x =
  722. split_dim_layer.rect.x -
  723. cstate->lm_roi[i].x;
  724. split_dim_layer.rect.y =
  725. split_dim_layer.rect.y -
  726. cstate->lm_roi[i].y;
  727. }
  728. /* update dim layer rect for panel stacking crtc */
  729. if (cstate->line_insertion.padding_height)
  730. _sde_crtc_calc_split_dim_layer_yh_param(crtc, &split_dim_layer.rect.y,
  731. &split_dim_layer.rect.h);
  732. SDE_EVT32(DRMID(crtc), dim_layer->stage,
  733. cstate->lm_roi[i].x,
  734. cstate->lm_roi[i].y,
  735. cstate->lm_roi[i].w,
  736. cstate->lm_roi[i].h,
  737. dim_layer->rect.x,
  738. dim_layer->rect.y,
  739. dim_layer->rect.w,
  740. dim_layer->rect.h,
  741. split_dim_layer.rect.x,
  742. split_dim_layer.rect.y,
  743. split_dim_layer.rect.w,
  744. split_dim_layer.rect.h);
  745. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  746. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  747. split_dim_layer.rect.w, split_dim_layer.rect.h);
  748. lm = mixer[i].hw_lm;
  749. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  750. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  751. }
  752. }
  753. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  754. const struct sde_rect **crtc_roi)
  755. {
  756. struct sde_crtc_state *crtc_state;
  757. if (!state || !crtc_roi)
  758. return;
  759. crtc_state = to_sde_crtc_state(state);
  760. *crtc_roi = &crtc_state->crtc_roi;
  761. }
  762. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  763. {
  764. struct sde_crtc_state *cstate;
  765. struct sde_crtc *sde_crtc;
  766. if (!state || !state->crtc)
  767. return false;
  768. sde_crtc = to_sde_crtc(state->crtc);
  769. cstate = to_sde_crtc_state(state);
  770. return msm_property_is_dirty(&sde_crtc->property_info,
  771. &cstate->property_state, CRTC_PROP_ROI_V1);
  772. }
  773. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  774. void __user *usr_ptr)
  775. {
  776. struct drm_crtc *crtc;
  777. struct sde_crtc_state *cstate;
  778. struct sde_drm_roi_v1 roi_v1;
  779. int i;
  780. if (!state) {
  781. SDE_ERROR("invalid args\n");
  782. return -EINVAL;
  783. }
  784. cstate = to_sde_crtc_state(state);
  785. crtc = cstate->base.crtc;
  786. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  787. if (!usr_ptr) {
  788. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  789. return 0;
  790. }
  791. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  792. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  793. return -EINVAL;
  794. }
  795. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  796. if (roi_v1.num_rects == 0) {
  797. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  798. return 0;
  799. }
  800. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  801. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  802. roi_v1.num_rects);
  803. return -EINVAL;
  804. }
  805. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  806. for (i = 0; i < roi_v1.num_rects; ++i) {
  807. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  808. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  809. DRMID(crtc), i,
  810. cstate->user_roi_list.roi[i].x1,
  811. cstate->user_roi_list.roi[i].y1,
  812. cstate->user_roi_list.roi[i].x2,
  813. cstate->user_roi_list.roi[i].y2);
  814. SDE_EVT32_VERBOSE(DRMID(crtc),
  815. cstate->user_roi_list.roi[i].x1,
  816. cstate->user_roi_list.roi[i].y1,
  817. cstate->user_roi_list.roi[i].x2,
  818. cstate->user_roi_list.roi[i].y2);
  819. }
  820. return 0;
  821. }
  822. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  823. struct drm_crtc_state *state)
  824. {
  825. struct drm_connector *conn;
  826. struct drm_connector_state *conn_state;
  827. struct sde_crtc *sde_crtc;
  828. struct sde_crtc_state *crtc_state;
  829. struct sde_rect *crtc_roi;
  830. struct msm_mode_info mode_info;
  831. int i = 0, rc;
  832. bool is_crtc_roi_dirty, is_conn_roi_dirty;
  833. u32 crtc_width, crtc_height;
  834. struct drm_display_mode *adj_mode;
  835. if (!crtc || !state)
  836. return -EINVAL;
  837. sde_crtc = to_sde_crtc(crtc);
  838. crtc_state = to_sde_crtc_state(state);
  839. crtc_roi = &crtc_state->crtc_roi;
  840. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  841. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  842. struct sde_connector *sde_conn;
  843. struct sde_connector_state *sde_conn_state;
  844. struct sde_rect conn_roi;
  845. if (!conn_state || conn_state->crtc != crtc)
  846. continue;
  847. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  848. if (rc) {
  849. SDE_ERROR("failed to get mode info\n");
  850. return -EINVAL;
  851. }
  852. sde_conn = to_sde_connector(conn_state->connector);
  853. sde_conn_state = to_sde_connector_state(conn_state);
  854. is_conn_roi_dirty = msm_property_is_dirty(&sde_conn->property_info,
  855. &sde_conn_state->property_state,
  856. CONNECTOR_PROP_ROI_V1);
  857. /*
  858. * Check against CRTC ROI and Connector ROI not being updated together.
  859. * This restriction should be relaxed when Connector ROI scaling is
  860. * supported and while in clone mode.
  861. */
  862. if (!sde_crtc_state_in_clone_mode(sde_conn->encoder, state) &&
  863. is_conn_roi_dirty != is_crtc_roi_dirty) {
  864. SDE_ERROR("connector/crtc rois not updated together\n");
  865. return -EINVAL;
  866. }
  867. if (!mode_info.roi_caps.enabled)
  868. continue;
  869. /*
  870. * current driver only supports same connector and crtc size,
  871. * but if support for different sizes is added, driver needs
  872. * to check the connector roi here to make sure is full screen
  873. * for dsc 3d-mux topology that doesn't support partial update.
  874. */
  875. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  876. sizeof(crtc_state->user_roi_list))) {
  877. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  878. sde_crtc->name);
  879. return -EINVAL;
  880. }
  881. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  882. SDE_DEBUG("conn_roi x:%u, y:%u, w:%u, h:%u\n",
  883. conn_roi.x, conn_roi.y,
  884. conn_roi.w, conn_roi.h);
  885. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  886. conn_roi.x, conn_roi.y,
  887. conn_roi.w, conn_roi.h);
  888. }
  889. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  890. /* clear the ROI to null if it matches full screen anyways */
  891. adj_mode = &state->adjusted_mode;
  892. sde_crtc_get_resolution(crtc, state, adj_mode, &crtc_width, &crtc_height);
  893. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  894. crtc_roi->w == crtc_width && crtc_roi->h == crtc_height)
  895. memset(crtc_roi, 0, sizeof(*crtc_roi));
  896. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  897. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  898. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  899. return 0;
  900. }
  901. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  902. struct drm_crtc_state *state)
  903. {
  904. struct sde_crtc *sde_crtc;
  905. struct sde_crtc_state *crtc_state;
  906. struct drm_connector *conn;
  907. struct drm_connector_state *conn_state;
  908. int i;
  909. if (!crtc || !state)
  910. return -EINVAL;
  911. sde_crtc = to_sde_crtc(crtc);
  912. crtc_state = to_sde_crtc_state(state);
  913. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  914. return 0;
  915. /* partial update active, check if autorefresh is also requested */
  916. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  917. uint64_t autorefresh;
  918. if (!conn_state || conn_state->crtc != crtc)
  919. continue;
  920. autorefresh = sde_connector_get_property(conn_state,
  921. CONNECTOR_PROP_AUTOREFRESH);
  922. if (autorefresh) {
  923. SDE_ERROR(
  924. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  925. sde_crtc->name, autorefresh);
  926. return -EINVAL;
  927. }
  928. }
  929. return 0;
  930. }
  931. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  932. struct drm_crtc_state *state, int lm_idx)
  933. {
  934. struct sde_kms *sde_kms;
  935. struct sde_crtc *sde_crtc;
  936. struct sde_crtc_state *crtc_state;
  937. const struct sde_rect *crtc_roi;
  938. const struct sde_rect *lm_bounds;
  939. struct sde_rect *lm_roi;
  940. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  941. return -EINVAL;
  942. sde_kms = _sde_crtc_get_kms(crtc);
  943. if (!sde_kms || !sde_kms->catalog) {
  944. SDE_ERROR("invalid parameters\n");
  945. return -EINVAL;
  946. }
  947. sde_crtc = to_sde_crtc(crtc);
  948. crtc_state = to_sde_crtc_state(state);
  949. crtc_roi = &crtc_state->crtc_roi;
  950. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  951. lm_roi = &crtc_state->lm_roi[lm_idx];
  952. if (sde_kms_rect_is_null(crtc_roi))
  953. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  954. else
  955. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  956. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  957. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  958. /*
  959. * partial update is not supported with 3dmux dsc or dest scaler.
  960. * hence, crtc roi must match the mixer dimensions.
  961. */
  962. if (crtc_state->num_ds_enabled ||
  963. sde_rm_topology_is_group(&sde_kms->rm, state,
  964. SDE_RM_TOPOLOGY_GROUP_3DMERGE_DSC)) {
  965. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  966. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  967. return -EINVAL;
  968. }
  969. }
  970. /* if any dimension is zero, clear all dimensions for clarity */
  971. if (sde_kms_rect_is_null(lm_roi))
  972. memset(lm_roi, 0, sizeof(*lm_roi));
  973. return 0;
  974. }
  975. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  976. struct drm_crtc_state *state)
  977. {
  978. struct sde_crtc *sde_crtc;
  979. struct sde_crtc_state *crtc_state;
  980. u32 disp_bitmask = 0;
  981. int i;
  982. if (!crtc || !state) {
  983. pr_err("Invalid crtc or state\n");
  984. return 0;
  985. }
  986. sde_crtc = to_sde_crtc(crtc);
  987. crtc_state = to_sde_crtc_state(state);
  988. /* pingpong split: one ROI, one LM, two physical displays */
  989. if (crtc_state->is_ppsplit) {
  990. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  991. struct sde_rect *roi = &crtc_state->lm_roi[0];
  992. if (sde_kms_rect_is_null(roi))
  993. disp_bitmask = 0;
  994. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  995. disp_bitmask = BIT(0); /* left only */
  996. else if (roi->x >= lm_split_width)
  997. disp_bitmask = BIT(1); /* right only */
  998. else
  999. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  1000. } else if (sde_crtc->mixers_swapped) {
  1001. disp_bitmask = BIT(0);
  1002. } else {
  1003. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1004. if (!sde_kms_rect_is_null(
  1005. &crtc_state->lm_roi[i]))
  1006. disp_bitmask |= BIT(i);
  1007. }
  1008. }
  1009. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  1010. return disp_bitmask;
  1011. }
  1012. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  1013. struct drm_crtc_state *state)
  1014. {
  1015. struct sde_crtc *sde_crtc;
  1016. struct sde_crtc_state *crtc_state;
  1017. const struct sde_rect *roi[MAX_MIXERS_PER_CRTC];
  1018. if (!crtc || !state)
  1019. return -EINVAL;
  1020. sde_crtc = to_sde_crtc(crtc);
  1021. crtc_state = to_sde_crtc_state(state);
  1022. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1023. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  1024. sde_crtc->name, sde_crtc->num_mixers);
  1025. return -EINVAL;
  1026. }
  1027. /*
  1028. * If using pingpong split: one ROI, one LM, two physical displays
  1029. * then the ROI must be centered on the panel split boundary and
  1030. * be of equal width across the split.
  1031. */
  1032. if (crtc_state->is_ppsplit) {
  1033. u16 panel_split_width;
  1034. u32 display_mask;
  1035. roi[0] = &crtc_state->lm_roi[0];
  1036. if (sde_kms_rect_is_null(roi[0]))
  1037. return 0;
  1038. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  1039. if (display_mask != (BIT(0) | BIT(1)))
  1040. return 0;
  1041. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  1042. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  1043. SDE_ERROR("%s: roi x %d w %d split %d\n",
  1044. sde_crtc->name, roi[0]->x, roi[0]->w,
  1045. panel_split_width);
  1046. return -EINVAL;
  1047. }
  1048. return 0;
  1049. }
  1050. /*
  1051. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  1052. * LMs and be of equal width.
  1053. */
  1054. if (sde_crtc->num_mixers < CRTC_DUAL_MIXERS_ONLY)
  1055. return 0;
  1056. roi[0] = &crtc_state->lm_roi[0];
  1057. roi[1] = &crtc_state->lm_roi[1];
  1058. /* if one of the roi is null it's a left/right-only update */
  1059. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  1060. return 0;
  1061. /* check lm rois are equal width & first roi ends at 2nd roi */
  1062. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  1063. SDE_ERROR(
  1064. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  1065. sde_crtc->name, roi[0]->x, roi[0]->w,
  1066. roi[1]->x, roi[1]->w);
  1067. return -EINVAL;
  1068. }
  1069. return 0;
  1070. }
  1071. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  1072. struct drm_crtc_state *state)
  1073. {
  1074. struct sde_crtc *sde_crtc;
  1075. struct sde_crtc_state *crtc_state;
  1076. const struct sde_rect *crtc_roi;
  1077. const struct drm_plane_state *pstate;
  1078. struct drm_plane *plane;
  1079. if (!crtc || !state)
  1080. return -EINVAL;
  1081. /*
  1082. * Reject commit if a Plane CRTC destination coordinates fall outside
  1083. * the partial CRTC ROI. LM output is determined via connector ROIs,
  1084. * if they are specified, not Plane CRTC ROIs.
  1085. */
  1086. sde_crtc = to_sde_crtc(crtc);
  1087. crtc_state = to_sde_crtc_state(state);
  1088. crtc_roi = &crtc_state->crtc_roi;
  1089. if (sde_kms_rect_is_null(crtc_roi))
  1090. return 0;
  1091. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1092. struct sde_rect plane_roi, intersection;
  1093. if (IS_ERR_OR_NULL(pstate)) {
  1094. int rc = PTR_ERR(pstate);
  1095. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  1096. sde_crtc->name, plane->base.id, rc);
  1097. return rc;
  1098. }
  1099. plane_roi.x = pstate->crtc_x;
  1100. plane_roi.y = pstate->crtc_y;
  1101. plane_roi.w = pstate->crtc_w;
  1102. plane_roi.h = pstate->crtc_h;
  1103. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  1104. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  1105. SDE_ERROR(
  1106. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  1107. sde_crtc->name, plane->base.id,
  1108. plane_roi.x, plane_roi.y,
  1109. plane_roi.w, plane_roi.h,
  1110. crtc_roi->x, crtc_roi->y,
  1111. crtc_roi->w, crtc_roi->h);
  1112. return -E2BIG;
  1113. }
  1114. }
  1115. return 0;
  1116. }
  1117. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  1118. struct drm_crtc_state *state)
  1119. {
  1120. struct sde_crtc *sde_crtc;
  1121. struct sde_crtc_state *sde_crtc_state;
  1122. struct msm_mode_info mode_info;
  1123. int rc, lm_idx, i;
  1124. if (!crtc || !state)
  1125. return -EINVAL;
  1126. memset(&mode_info, 0, sizeof(mode_info));
  1127. sde_crtc = to_sde_crtc(crtc);
  1128. sde_crtc_state = to_sde_crtc_state(state);
  1129. /*
  1130. * check connector array cached at modeset time since incoming atomic
  1131. * state may not include any connectors if they aren't modified
  1132. */
  1133. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  1134. struct drm_connector *conn = sde_crtc_state->connectors[i];
  1135. if (!conn || !conn->state)
  1136. continue;
  1137. rc = sde_connector_state_get_mode_info(conn->state, &mode_info);
  1138. if (rc) {
  1139. SDE_ERROR("failed to get mode info\n");
  1140. return -EINVAL;
  1141. }
  1142. if (!mode_info.roi_caps.enabled)
  1143. continue;
  1144. if (sde_crtc_state->user_roi_list.num_rects >
  1145. mode_info.roi_caps.num_roi) {
  1146. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  1147. sde_crtc_state->user_roi_list.num_rects,
  1148. mode_info.roi_caps.num_roi);
  1149. return -E2BIG;
  1150. }
  1151. rc = _sde_crtc_set_crtc_roi(crtc, state);
  1152. if (rc)
  1153. return rc;
  1154. rc = _sde_crtc_check_autorefresh(crtc, state);
  1155. if (rc)
  1156. return rc;
  1157. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1158. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  1159. if (rc)
  1160. return rc;
  1161. }
  1162. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  1163. if (rc)
  1164. return rc;
  1165. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  1166. if (rc)
  1167. return rc;
  1168. }
  1169. return 0;
  1170. }
  1171. static u32 _sde_crtc_calc_gcd(u32 a, u32 b)
  1172. {
  1173. if (b == 0)
  1174. return a;
  1175. return _sde_crtc_calc_gcd(b, a % b);
  1176. }
  1177. static int _sde_crtc_check_panel_stacking(struct drm_crtc *crtc, struct drm_crtc_state *state)
  1178. {
  1179. struct sde_kms *kms;
  1180. struct sde_crtc *sde_crtc;
  1181. struct sde_crtc_state *sde_crtc_state;
  1182. struct drm_connector *conn;
  1183. struct msm_mode_info mode_info;
  1184. struct drm_display_mode *adj_mode = &state->adjusted_mode;
  1185. struct msm_sub_mode sub_mode;
  1186. u32 gcd = 0, num_of_active_lines = 0, num_of_dummy_lines = 0;
  1187. int rc;
  1188. struct drm_encoder *encoder;
  1189. const u32 max_encoder_cnt = 1;
  1190. u32 encoder_cnt = 0;
  1191. kms = _sde_crtc_get_kms(crtc);
  1192. if (!kms || !kms->catalog) {
  1193. SDE_ERROR("invalid kms\n");
  1194. return -EINVAL;
  1195. }
  1196. sde_crtc = to_sde_crtc(crtc);
  1197. sde_crtc_state = to_sde_crtc_state(state);
  1198. /* panel stacking only support single connector */
  1199. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask)
  1200. encoder_cnt++;
  1201. if (!kms->catalog->has_line_insertion || !state->mode_changed ||
  1202. encoder_cnt > max_encoder_cnt) {
  1203. SDE_DEBUG("no line insertion support mode change %d enc cnt %d\n",
  1204. state->mode_changed, encoder_cnt);
  1205. sde_crtc_state->line_insertion.padding_height = 0;
  1206. return 0;
  1207. }
  1208. conn = sde_crtc_state->connectors[0];
  1209. rc = sde_connector_get_mode_info(conn, adj_mode, &sub_mode, &mode_info);
  1210. if (rc) {
  1211. SDE_ERROR("failed to get mode info %d\n", rc);
  1212. return -EINVAL;
  1213. }
  1214. if (!mode_info.vpadding) {
  1215. sde_crtc_state->line_insertion.padding_height = 0;
  1216. return 0;
  1217. }
  1218. if (mode_info.vpadding < state->mode.vdisplay) {
  1219. SDE_ERROR("padding height %d is less than vdisplay %d\n",
  1220. mode_info.vpadding, state->mode.vdisplay);
  1221. return -EINVAL;
  1222. } else if (mode_info.vpadding == state->mode.vdisplay) {
  1223. SDE_DEBUG("padding height %d is equal to the vdisplay %d\n",
  1224. mode_info.vpadding, state->mode.vdisplay);
  1225. sde_crtc_state->line_insertion.padding_height = 0;
  1226. return 0;
  1227. } else if (mode_info.vpadding == sde_crtc_state->line_insertion.padding_height) {
  1228. return 0; /* skip calculation if already cached */
  1229. }
  1230. gcd = _sde_crtc_calc_gcd(mode_info.vpadding, state->mode.vdisplay);
  1231. if (!gcd) {
  1232. SDE_ERROR("zero gcd found for padding height %d %d\n",
  1233. mode_info.vpadding, state->mode.vdisplay);
  1234. return -EINVAL;
  1235. }
  1236. num_of_active_lines = state->mode.vdisplay;
  1237. do_div(num_of_active_lines, gcd);
  1238. num_of_dummy_lines = mode_info.vpadding;
  1239. do_div(num_of_dummy_lines, gcd);
  1240. num_of_dummy_lines = num_of_dummy_lines - num_of_active_lines;
  1241. if (num_of_active_lines > MAX_VPADDING_RATIO_M ||
  1242. num_of_dummy_lines > MAX_VPADDING_RATIO_N) {
  1243. SDE_ERROR("unsupported panel stacking pattern %d:%d", num_of_active_lines,
  1244. num_of_dummy_lines);
  1245. return -EINVAL;
  1246. }
  1247. sde_crtc_state->line_insertion.padding_active = num_of_active_lines;
  1248. sde_crtc_state->line_insertion.padding_dummy = num_of_dummy_lines;
  1249. sde_crtc_state->line_insertion.padding_height = mode_info.vpadding;
  1250. return 0;
  1251. }
  1252. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  1253. {
  1254. struct sde_crtc *sde_crtc;
  1255. struct sde_crtc_state *cstate;
  1256. const struct sde_rect *lm_roi;
  1257. struct sde_hw_mixer *hw_lm;
  1258. bool right_mixer = false;
  1259. bool lm_updated = false;
  1260. int lm_idx;
  1261. if (!crtc)
  1262. return;
  1263. sde_crtc = to_sde_crtc(crtc);
  1264. cstate = to_sde_crtc_state(crtc->state);
  1265. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1266. struct sde_hw_mixer_cfg cfg;
  1267. lm_roi = &cstate->lm_roi[lm_idx];
  1268. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1269. if (!sde_crtc->mixers_swapped)
  1270. right_mixer = lm_idx % MAX_MIXERS_PER_LAYOUT;
  1271. if (lm_roi->w != hw_lm->cfg.out_width ||
  1272. lm_roi->h != hw_lm->cfg.out_height ||
  1273. right_mixer != hw_lm->cfg.right_mixer) {
  1274. hw_lm->cfg.out_width = lm_roi->w;
  1275. hw_lm->cfg.out_height = lm_roi->h;
  1276. hw_lm->cfg.right_mixer = right_mixer;
  1277. cfg.out_width = lm_roi->w;
  1278. cfg.out_height = lm_roi->h;
  1279. cfg.right_mixer = right_mixer;
  1280. cfg.flags = 0;
  1281. if (hw_lm->ops.setup_mixer_out)
  1282. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  1283. lm_updated = true;
  1284. }
  1285. SDE_EVT32(DRMID(crtc), lm_idx, lm_roi->x, lm_roi->y, lm_roi->w,
  1286. lm_roi->h, right_mixer, lm_updated);
  1287. }
  1288. if (lm_updated)
  1289. sde_cp_crtc_res_change(crtc);
  1290. }
  1291. struct plane_state {
  1292. struct sde_plane_state *sde_pstate;
  1293. const struct drm_plane_state *drm_pstate;
  1294. int stage;
  1295. u32 pipe_id;
  1296. };
  1297. static int pstate_cmp(const void *a, const void *b)
  1298. {
  1299. struct plane_state *pa = (struct plane_state *)a;
  1300. struct plane_state *pb = (struct plane_state *)b;
  1301. int rc = 0;
  1302. int pa_zpos, pb_zpos;
  1303. enum sde_layout pa_layout, pb_layout;
  1304. if ((!pa || !pa->sde_pstate) || (!pb || !pb->sde_pstate))
  1305. return rc;
  1306. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  1307. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  1308. pa_layout = pa->sde_pstate->layout;
  1309. pb_layout = pb->sde_pstate->layout;
  1310. if (pa_zpos != pb_zpos)
  1311. rc = pa_zpos - pb_zpos;
  1312. else if (pa_layout != pb_layout)
  1313. rc = pa_layout - pb_layout;
  1314. else
  1315. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  1316. return rc;
  1317. }
  1318. /*
  1319. * validate and set source split:
  1320. * use pstates sorted by stage to check planes on same stage
  1321. * we assume that all pipes are in source split so its valid to compare
  1322. * without taking into account left/right mixer placement
  1323. */
  1324. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  1325. struct plane_state *pstates, int cnt)
  1326. {
  1327. struct plane_state *prv_pstate, *cur_pstate;
  1328. enum sde_layout prev_layout, cur_layout;
  1329. struct sde_rect left_rect, right_rect;
  1330. struct sde_kms *sde_kms;
  1331. int32_t left_pid, right_pid;
  1332. int32_t stage;
  1333. int i, rc = 0;
  1334. sde_kms = _sde_crtc_get_kms(crtc);
  1335. if (!sde_kms || !sde_kms->catalog) {
  1336. SDE_ERROR("invalid parameters\n");
  1337. return -EINVAL;
  1338. }
  1339. for (i = 1; i < cnt; i++) {
  1340. prv_pstate = &pstates[i - 1];
  1341. cur_pstate = &pstates[i];
  1342. prev_layout = prv_pstate->sde_pstate->layout;
  1343. cur_layout = cur_pstate->sde_pstate->layout;
  1344. if (prv_pstate->stage != cur_pstate->stage ||
  1345. prev_layout != cur_layout)
  1346. continue;
  1347. stage = cur_pstate->stage;
  1348. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1349. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1350. prv_pstate->drm_pstate->crtc_y,
  1351. prv_pstate->drm_pstate->crtc_w,
  1352. prv_pstate->drm_pstate->crtc_h, false);
  1353. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1354. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1355. cur_pstate->drm_pstate->crtc_y,
  1356. cur_pstate->drm_pstate->crtc_w,
  1357. cur_pstate->drm_pstate->crtc_h, false);
  1358. if (right_rect.x < left_rect.x) {
  1359. swap(left_pid, right_pid);
  1360. swap(left_rect, right_rect);
  1361. swap(prv_pstate, cur_pstate);
  1362. }
  1363. /*
  1364. * - planes are enumerated in pipe-priority order such that
  1365. * planes with lower drm_id must be left-most in a shared
  1366. * blend-stage when using source split.
  1367. * - planes in source split must be contiguous in width
  1368. * - planes in source split must have same dest yoff and height
  1369. */
  1370. if ((right_pid < left_pid) &&
  1371. !sde_kms->catalog->pipe_order_type) {
  1372. SDE_ERROR(
  1373. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1374. stage, left_pid, right_pid);
  1375. return -EINVAL;
  1376. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1377. SDE_ERROR(
  1378. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1379. stage, left_rect.x, left_rect.w,
  1380. right_rect.x, right_rect.w);
  1381. return -EINVAL;
  1382. } else if ((left_rect.y != right_rect.y) ||
  1383. (left_rect.h != right_rect.h)) {
  1384. SDE_ERROR(
  1385. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1386. stage, left_rect.y, left_rect.h,
  1387. right_rect.y, right_rect.h);
  1388. return -EINVAL;
  1389. }
  1390. }
  1391. return rc;
  1392. }
  1393. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1394. struct plane_state *pstates, int cnt)
  1395. {
  1396. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1397. enum sde_layout prev_layout, cur_layout;
  1398. struct sde_kms *sde_kms;
  1399. struct sde_rect left_rect, right_rect;
  1400. int32_t left_pid, right_pid;
  1401. int32_t stage;
  1402. int i;
  1403. sde_kms = _sde_crtc_get_kms(crtc);
  1404. if (!sde_kms || !sde_kms->catalog) {
  1405. SDE_ERROR("invalid parameters\n");
  1406. return;
  1407. }
  1408. if (!sde_kms->catalog->pipe_order_type)
  1409. return;
  1410. for (i = 0; i < cnt; i++) {
  1411. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1412. cur_pstate = &pstates[i];
  1413. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1414. prev_layout = prv_pstate ? prv_pstate->sde_pstate->layout :
  1415. SDE_LAYOUT_NONE;
  1416. cur_layout = cur_pstate->sde_pstate->layout;
  1417. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)
  1418. || (prev_layout != cur_layout)) {
  1419. /*
  1420. * reset if prv or nxt pipes are not in the same stage
  1421. * as the cur pipe
  1422. */
  1423. if ((!nxt_pstate)
  1424. || (nxt_pstate->stage != cur_pstate->stage)
  1425. || (nxt_pstate->sde_pstate->layout !=
  1426. cur_pstate->sde_pstate->layout))
  1427. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1428. continue;
  1429. }
  1430. stage = cur_pstate->stage;
  1431. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1432. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1433. prv_pstate->drm_pstate->crtc_y,
  1434. prv_pstate->drm_pstate->crtc_w,
  1435. prv_pstate->drm_pstate->crtc_h, false);
  1436. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1437. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1438. cur_pstate->drm_pstate->crtc_y,
  1439. cur_pstate->drm_pstate->crtc_w,
  1440. cur_pstate->drm_pstate->crtc_h, false);
  1441. if (right_rect.x < left_rect.x) {
  1442. swap(left_pid, right_pid);
  1443. swap(left_rect, right_rect);
  1444. swap(prv_pstate, cur_pstate);
  1445. }
  1446. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1447. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1448. }
  1449. for (i = 0; i < cnt; i++) {
  1450. cur_pstate = &pstates[i];
  1451. sde_plane_setup_src_split_order(
  1452. cur_pstate->drm_pstate->plane,
  1453. cur_pstate->sde_pstate->multirect_index,
  1454. cur_pstate->sde_pstate->pipe_order_flags);
  1455. }
  1456. }
  1457. static void _sde_crtc_setup_blend_cfg_by_stage(struct sde_crtc_mixer *mixer,
  1458. int num_mixers, struct plane_state *pstates, int cnt)
  1459. {
  1460. int i, lm_idx;
  1461. struct sde_format *format;
  1462. bool blend_stage[SDE_STAGE_MAX] = { false };
  1463. u32 blend_type;
  1464. for (i = cnt - 1; i >= 0; i--) {
  1465. blend_type = sde_plane_get_property(pstates[i].sde_pstate,
  1466. PLANE_PROP_BLEND_OP);
  1467. /* stage has already been programmed or BLEND_OP_SKIP type */
  1468. if (blend_stage[pstates[i].sde_pstate->stage] ||
  1469. blend_type == SDE_DRM_BLEND_OP_SKIP)
  1470. continue;
  1471. for (lm_idx = 0; lm_idx < num_mixers; lm_idx++) {
  1472. format = to_sde_format(msm_framebuffer_format(
  1473. pstates[i].sde_pstate->base.fb));
  1474. if (!format) {
  1475. SDE_ERROR("invalid format\n");
  1476. return;
  1477. }
  1478. _sde_crtc_setup_blend_cfg(mixer + lm_idx,
  1479. pstates[i].sde_pstate, format);
  1480. blend_stage[pstates[i].sde_pstate->stage] = true;
  1481. }
  1482. }
  1483. }
  1484. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1485. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1486. struct sde_crtc_mixer *mixer)
  1487. {
  1488. struct drm_plane *plane;
  1489. struct drm_framebuffer *fb;
  1490. struct drm_plane_state *state;
  1491. struct sde_crtc_state *cstate;
  1492. struct sde_plane_state *pstate = NULL;
  1493. struct plane_state *pstates = NULL;
  1494. struct sde_format *format;
  1495. struct sde_hw_ctl *ctl;
  1496. struct sde_hw_mixer *lm;
  1497. struct sde_hw_stage_cfg *stage_cfg;
  1498. struct sde_rect plane_crtc_roi;
  1499. uint32_t stage_idx, lm_idx, layout_idx;
  1500. int zpos_cnt[MAX_LAYOUTS_PER_CRTC][SDE_STAGE_MAX + 1];
  1501. int i, mode, cnt = 0;
  1502. bool bg_alpha_enable = false;
  1503. u32 blend_type;
  1504. struct sde_cp_crtc_skip_blend_plane skip_blend_plane;
  1505. DECLARE_BITMAP(fetch_active, SSPP_MAX);
  1506. if (!sde_crtc || !crtc->state || !mixer) {
  1507. SDE_ERROR("invalid sde_crtc or mixer\n");
  1508. return;
  1509. }
  1510. ctl = mixer->hw_ctl;
  1511. lm = mixer->hw_lm;
  1512. cstate = to_sde_crtc_state(crtc->state);
  1513. pstates = kcalloc(SDE_PSTATES_MAX,
  1514. sizeof(struct plane_state), GFP_KERNEL);
  1515. if (!pstates)
  1516. return;
  1517. memset(fetch_active, 0, sizeof(fetch_active));
  1518. memset(zpos_cnt, 0, sizeof(zpos_cnt));
  1519. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1520. state = plane->state;
  1521. if (!state)
  1522. continue;
  1523. plane_crtc_roi.x = state->crtc_x;
  1524. plane_crtc_roi.y = state->crtc_y;
  1525. plane_crtc_roi.w = state->crtc_w;
  1526. plane_crtc_roi.h = state->crtc_h;
  1527. pstate = to_sde_plane_state(state);
  1528. fb = state->fb;
  1529. mode = sde_plane_get_property(pstate,
  1530. PLANE_PROP_FB_TRANSLATION_MODE);
  1531. set_bit(sde_plane_pipe(plane), fetch_active);
  1532. sde_plane_ctl_flush(plane, ctl, true);
  1533. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1534. crtc->base.id,
  1535. pstate->stage,
  1536. plane->base.id,
  1537. sde_plane_pipe(plane) - SSPP_VIG0,
  1538. state->fb ? state->fb->base.id : -1);
  1539. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1540. if (!format) {
  1541. SDE_ERROR("invalid format\n");
  1542. goto end;
  1543. }
  1544. blend_type = sde_plane_get_property(pstate,
  1545. PLANE_PROP_BLEND_OP);
  1546. if (blend_type == SDE_DRM_BLEND_OP_SKIP) {
  1547. skip_blend_plane.valid_plane = true;
  1548. skip_blend_plane.plane = sde_plane_pipe(plane);
  1549. skip_blend_plane.height = plane_crtc_roi.h;
  1550. skip_blend_plane.width = plane_crtc_roi.w;
  1551. sde_cp_set_skip_blend_plane_info(crtc, &skip_blend_plane);
  1552. }
  1553. if (blend_type != SDE_DRM_BLEND_OP_SKIP) {
  1554. if (pstate->stage == SDE_STAGE_BASE &&
  1555. format->alpha_enable)
  1556. bg_alpha_enable = true;
  1557. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1558. state->fb ? state->fb->base.id : -1,
  1559. state->src_x >> 16, state->src_y >> 16,
  1560. state->src_w >> 16, state->src_h >> 16,
  1561. state->crtc_x, state->crtc_y,
  1562. state->crtc_w, state->crtc_h,
  1563. pstate->rotation, mode);
  1564. /*
  1565. * none or left layout will program to layer mixer
  1566. * group 0, right layout will program to layer mixer
  1567. * group 1.
  1568. */
  1569. if (pstate->layout <= SDE_LAYOUT_LEFT)
  1570. layout_idx = 0;
  1571. else
  1572. layout_idx = 1;
  1573. stage_cfg = &sde_crtc->stage_cfg[layout_idx];
  1574. stage_idx = zpos_cnt[layout_idx][pstate->stage]++;
  1575. stage_cfg->stage[pstate->stage][stage_idx] =
  1576. sde_plane_pipe(plane);
  1577. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1578. pstate->multirect_index;
  1579. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1580. sde_plane_pipe(plane) - SSPP_VIG0,
  1581. pstate->stage,
  1582. pstate->multirect_index,
  1583. pstate->multirect_mode,
  1584. format->base.pixel_format,
  1585. fb ? fb->modifier : 0,
  1586. layout_idx);
  1587. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers;
  1588. lm_idx++) {
  1589. if (bg_alpha_enable && !format->alpha_enable)
  1590. mixer[lm_idx].mixer_op_mode = 0;
  1591. else
  1592. mixer[lm_idx].mixer_op_mode |=
  1593. 1 << pstate->stage;
  1594. }
  1595. }
  1596. if (cnt >= SDE_PSTATES_MAX)
  1597. continue;
  1598. pstates[cnt].sde_pstate = pstate;
  1599. pstates[cnt].drm_pstate = state;
  1600. if (blend_type == SDE_DRM_BLEND_OP_SKIP)
  1601. pstates[cnt].stage = SKIP_STAGING_PIPE_ZPOS;
  1602. else
  1603. pstates[cnt].stage = sde_plane_get_property(
  1604. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1605. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1606. cnt++;
  1607. }
  1608. /* blend config update */
  1609. _sde_crtc_setup_blend_cfg_by_stage(mixer, sde_crtc->num_mixers,
  1610. pstates, cnt);
  1611. if (ctl->ops.set_active_pipes)
  1612. ctl->ops.set_active_pipes(ctl, fetch_active);
  1613. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1614. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1615. if (lm && lm->ops.setup_dim_layer) {
  1616. cstate = to_sde_crtc_state(crtc->state);
  1617. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty)) {
  1618. for (i = 0; i < cstate->num_dim_layers; i++)
  1619. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1620. mixer, &cstate->dim_layer[i]);
  1621. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  1622. }
  1623. }
  1624. end:
  1625. kfree(pstates);
  1626. }
  1627. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1628. struct drm_crtc *crtc)
  1629. {
  1630. struct sde_crtc *sde_crtc;
  1631. struct sde_crtc_state *cstate;
  1632. struct drm_encoder *drm_enc;
  1633. bool is_right_only;
  1634. bool encoder_in_dsc_merge = false;
  1635. if (!crtc || !crtc->state)
  1636. return;
  1637. sde_crtc = to_sde_crtc(crtc);
  1638. cstate = to_sde_crtc_state(crtc->state);
  1639. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS_ONLY)
  1640. return;
  1641. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1642. crtc->state->encoder_mask) {
  1643. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1644. encoder_in_dsc_merge = true;
  1645. break;
  1646. }
  1647. }
  1648. /**
  1649. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1650. * This is due to two reasons:
  1651. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1652. * the left DSC must be used, right DSC cannot be used alone.
  1653. * For right-only partial update, this means swap layer mixers to map
  1654. * Left LM to Right INTF. On later HW this was relaxed.
  1655. * - In DSC Merge mode, the physical encoder has already registered
  1656. * PP0 as the master, to switch to right-only we would have to
  1657. * reprogram to be driven by PP1 instead.
  1658. * To support both cases, we prefer to support the mixer swap solution.
  1659. */
  1660. if (!encoder_in_dsc_merge) {
  1661. if (sde_crtc->mixers_swapped) {
  1662. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1663. sde_crtc->mixers_swapped = false;
  1664. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1);
  1665. }
  1666. return;
  1667. }
  1668. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1669. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1670. if (is_right_only && !sde_crtc->mixers_swapped) {
  1671. /* right-only update swap mixers */
  1672. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1673. sde_crtc->mixers_swapped = true;
  1674. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1675. /* left-only or full update, swap back */
  1676. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1677. sde_crtc->mixers_swapped = false;
  1678. }
  1679. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1680. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1681. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1682. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1683. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1684. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1685. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1686. }
  1687. /**
  1688. * _sde_crtc_blend_setup - configure crtc mixers
  1689. * @crtc: Pointer to drm crtc structure
  1690. * @old_state: Pointer to old crtc state
  1691. * @add_planes: Whether or not to add planes to mixers
  1692. */
  1693. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1694. struct drm_crtc_state *old_state, bool add_planes)
  1695. {
  1696. struct sde_crtc *sde_crtc;
  1697. struct sde_crtc_state *sde_crtc_state;
  1698. struct sde_crtc_mixer *mixer;
  1699. struct sde_hw_ctl *ctl;
  1700. struct sde_hw_mixer *lm;
  1701. struct sde_ctl_flush_cfg cfg = {0,};
  1702. int i;
  1703. if (!crtc)
  1704. return;
  1705. sde_crtc = to_sde_crtc(crtc);
  1706. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1707. mixer = sde_crtc->mixers;
  1708. SDE_DEBUG("%s\n", sde_crtc->name);
  1709. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1710. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1711. return;
  1712. }
  1713. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask)) {
  1714. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, sde_crtc_state->dirty);
  1715. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask);
  1716. }
  1717. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1718. if (!mixer[i].hw_lm) {
  1719. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1720. return;
  1721. }
  1722. mixer[i].mixer_op_mode = 0;
  1723. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS,
  1724. sde_crtc_state->dirty)) {
  1725. /* clear dim_layer settings */
  1726. lm = mixer[i].hw_lm;
  1727. if (lm->ops.clear_dim_layer)
  1728. lm->ops.clear_dim_layer(lm);
  1729. }
  1730. }
  1731. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1732. /* initialize stage cfg */
  1733. memset(&sde_crtc->stage_cfg, 0, sizeof(sde_crtc->stage_cfg));
  1734. if (add_planes)
  1735. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1736. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1737. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1738. int lm_layout = i / MAX_MIXERS_PER_LAYOUT;
  1739. ctl = mixer[i].hw_ctl;
  1740. lm = mixer[i].hw_lm;
  1741. if (sde_kms_rect_is_null(lm_roi))
  1742. sde_crtc->mixers[i].mixer_op_mode = 0;
  1743. if (lm->ops.setup_alpha_out)
  1744. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1745. /* stage config flush mask */
  1746. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1747. ctl->ops.get_pending_flush(ctl, &cfg);
  1748. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1749. mixer[i].hw_lm->idx - LM_0,
  1750. mixer[i].mixer_op_mode,
  1751. ctl->idx - CTL_0,
  1752. cfg.pending_flush_mask);
  1753. if (sde_kms_rect_is_null(lm_roi)) {
  1754. SDE_DEBUG(
  1755. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1756. sde_crtc->name, lm->idx - LM_0,
  1757. ctl->idx - CTL_0);
  1758. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1759. NULL, true);
  1760. } else {
  1761. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1762. &sde_crtc->stage_cfg[lm_layout],
  1763. false);
  1764. }
  1765. }
  1766. _sde_crtc_program_lm_output_roi(crtc);
  1767. }
  1768. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1769. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1770. {
  1771. struct drm_plane *plane;
  1772. struct sde_plane_state *sde_pstate;
  1773. uint32_t mode = 0;
  1774. int rc;
  1775. if (!crtc) {
  1776. SDE_ERROR("invalid state\n");
  1777. return -EINVAL;
  1778. }
  1779. *fb_ns = 0;
  1780. *fb_sec = 0;
  1781. *fb_sec_dir = 0;
  1782. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1783. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1784. rc = PTR_ERR(plane);
  1785. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1786. DRMID(crtc), DRMID(plane), rc);
  1787. return rc;
  1788. }
  1789. sde_pstate = to_sde_plane_state(plane->state);
  1790. mode = sde_plane_get_property(sde_pstate,
  1791. PLANE_PROP_FB_TRANSLATION_MODE);
  1792. switch (mode) {
  1793. case SDE_DRM_FB_NON_SEC:
  1794. (*fb_ns)++;
  1795. break;
  1796. case SDE_DRM_FB_SEC:
  1797. (*fb_sec)++;
  1798. break;
  1799. case SDE_DRM_FB_SEC_DIR_TRANS:
  1800. (*fb_sec_dir)++;
  1801. break;
  1802. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1803. break;
  1804. default:
  1805. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1806. DRMID(plane), mode);
  1807. return -EINVAL;
  1808. }
  1809. }
  1810. return 0;
  1811. }
  1812. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1813. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1814. {
  1815. struct drm_plane *plane;
  1816. const struct drm_plane_state *pstate;
  1817. struct sde_plane_state *sde_pstate;
  1818. uint32_t mode = 0;
  1819. int rc;
  1820. if (!state) {
  1821. SDE_ERROR("invalid state\n");
  1822. return -EINVAL;
  1823. }
  1824. *fb_ns = 0;
  1825. *fb_sec = 0;
  1826. *fb_sec_dir = 0;
  1827. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1828. if (IS_ERR_OR_NULL(pstate)) {
  1829. rc = PTR_ERR(pstate);
  1830. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1831. DRMID(state->crtc), DRMID(plane), rc);
  1832. return rc;
  1833. }
  1834. sde_pstate = to_sde_plane_state(pstate);
  1835. mode = sde_plane_get_property(sde_pstate,
  1836. PLANE_PROP_FB_TRANSLATION_MODE);
  1837. switch (mode) {
  1838. case SDE_DRM_FB_NON_SEC:
  1839. (*fb_ns)++;
  1840. break;
  1841. case SDE_DRM_FB_SEC:
  1842. (*fb_sec)++;
  1843. break;
  1844. case SDE_DRM_FB_SEC_DIR_TRANS:
  1845. (*fb_sec_dir)++;
  1846. break;
  1847. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1848. break;
  1849. default:
  1850. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1851. DRMID(plane), mode);
  1852. return -EINVAL;
  1853. }
  1854. }
  1855. return 0;
  1856. }
  1857. static void _sde_drm_fb_sec_dir_trans(
  1858. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1859. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1860. {
  1861. /* secure display usecase */
  1862. if ((smmu_state->state == ATTACHED) && (secure_level == SDE_DRM_SEC_ONLY)) {
  1863. smmu_state->state = (test_bit(SDE_FEATURE_SUI_NS_ALLOWED, catalog->features)) ?
  1864. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1865. smmu_state->secure_level = secure_level;
  1866. smmu_state->transition_type = PRE_COMMIT;
  1867. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1868. if (old_valid_fb)
  1869. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE | SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1870. if (test_bit(SDE_FEATURE_SUI_MISR, catalog->features))
  1871. smmu_state->sui_misr_state = SUI_MISR_ENABLE_REQ;
  1872. /* secure camera usecase */
  1873. } else if (smmu_state->state == ATTACHED) {
  1874. smmu_state->state = DETACH_SEC_REQ;
  1875. smmu_state->secure_level = secure_level;
  1876. smmu_state->transition_type = PRE_COMMIT;
  1877. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1878. }
  1879. }
  1880. static void _sde_drm_fb_transactions(
  1881. struct sde_kms_smmu_state_data *smmu_state,
  1882. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1883. int *ops)
  1884. {
  1885. if (((smmu_state->state == DETACHED)
  1886. || (smmu_state->state == DETACH_ALL_REQ))
  1887. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1888. && ((smmu_state->state == DETACHED_SEC)
  1889. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1890. smmu_state->state = (test_bit(SDE_FEATURE_SUI_NS_ALLOWED, catalog->features)) ?
  1891. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1892. smmu_state->transition_type = post_commit ?
  1893. POST_COMMIT : PRE_COMMIT;
  1894. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1895. if (old_valid_fb)
  1896. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1897. if (test_bit(SDE_FEATURE_SUI_MISR, catalog->features))
  1898. smmu_state->sui_misr_state = SUI_MISR_DISABLE_REQ;
  1899. } else if ((smmu_state->state == DETACHED_SEC)
  1900. || (smmu_state->state == DETACH_SEC_REQ)) {
  1901. smmu_state->state = ATTACH_SEC_REQ;
  1902. smmu_state->transition_type = post_commit ?
  1903. POST_COMMIT : PRE_COMMIT;
  1904. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1905. if (old_valid_fb)
  1906. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1907. }
  1908. }
  1909. /**
  1910. * sde_crtc_get_secure_transition_ops - determines the operations that
  1911. * need to be performed before transitioning to secure state
  1912. * This function should be called after swapping the new state
  1913. * @crtc: Pointer to drm crtc structure
  1914. * Returns the bitmask of operations need to be performed, -Error in
  1915. * case of error cases
  1916. */
  1917. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1918. struct drm_crtc_state *old_crtc_state,
  1919. bool old_valid_fb)
  1920. {
  1921. struct drm_plane *plane;
  1922. struct drm_encoder *encoder;
  1923. struct sde_crtc *sde_crtc;
  1924. struct sde_kms *sde_kms;
  1925. struct sde_mdss_cfg *catalog;
  1926. struct sde_kms_smmu_state_data *smmu_state;
  1927. uint32_t translation_mode = 0, secure_level;
  1928. int ops = 0;
  1929. bool post_commit = false;
  1930. if (!crtc || !crtc->state) {
  1931. SDE_ERROR("invalid crtc\n");
  1932. return -EINVAL;
  1933. }
  1934. sde_kms = _sde_crtc_get_kms(crtc);
  1935. if (!sde_kms)
  1936. return -EINVAL;
  1937. smmu_state = &sde_kms->smmu_state;
  1938. smmu_state->prev_state = smmu_state->state;
  1939. smmu_state->prev_secure_level = smmu_state->secure_level;
  1940. sde_crtc = to_sde_crtc(crtc);
  1941. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1942. catalog = sde_kms->catalog;
  1943. /*
  1944. * SMMU operations need to be delayed in case of video mode panels
  1945. * when switching back to non_secure mode
  1946. */
  1947. drm_for_each_encoder_mask(encoder, crtc->dev,
  1948. crtc->state->encoder_mask) {
  1949. if (sde_encoder_is_dsi_display(encoder))
  1950. post_commit |= sde_encoder_check_curr_mode(encoder,
  1951. MSM_DISPLAY_VIDEO_MODE);
  1952. }
  1953. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  1954. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  1955. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  1956. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  1957. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1958. if (!plane->state)
  1959. continue;
  1960. translation_mode = sde_plane_get_property(
  1961. to_sde_plane_state(plane->state),
  1962. PLANE_PROP_FB_TRANSLATION_MODE);
  1963. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  1964. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  1965. DRMID(crtc), translation_mode);
  1966. return -EINVAL;
  1967. }
  1968. /* we can break if we find sec_dir plane */
  1969. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  1970. break;
  1971. }
  1972. mutex_lock(&sde_kms->secure_transition_lock);
  1973. switch (translation_mode) {
  1974. case SDE_DRM_FB_SEC_DIR_TRANS:
  1975. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  1976. catalog, old_valid_fb, &ops);
  1977. break;
  1978. case SDE_DRM_FB_SEC:
  1979. case SDE_DRM_FB_NON_SEC:
  1980. _sde_drm_fb_transactions(smmu_state, catalog,
  1981. old_valid_fb, post_commit, &ops);
  1982. break;
  1983. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1984. ops = 0;
  1985. break;
  1986. default:
  1987. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  1988. DRMID(crtc), translation_mode);
  1989. ops = -EINVAL;
  1990. }
  1991. /* log only during actual transition times */
  1992. if (ops) {
  1993. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  1994. DRMID(crtc), smmu_state->state,
  1995. secure_level, smmu_state->secure_level,
  1996. smmu_state->transition_type, ops);
  1997. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  1998. smmu_state->state, smmu_state->transition_type,
  1999. smmu_state->secure_level, old_valid_fb,
  2000. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  2001. }
  2002. mutex_unlock(&sde_kms->secure_transition_lock);
  2003. return ops;
  2004. }
  2005. /**
  2006. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  2007. * LUTs are configured only once during boot
  2008. * @sde_crtc: Pointer to sde crtc
  2009. * @cstate: Pointer to sde crtc state
  2010. */
  2011. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  2012. struct sde_crtc_state *cstate, uint32_t lut_idx)
  2013. {
  2014. struct sde_hw_scaler3_lut_cfg *cfg;
  2015. struct sde_kms *sde_kms;
  2016. u32 *lut_data = NULL;
  2017. size_t len = 0;
  2018. int ret = 0;
  2019. if (!sde_crtc || !cstate) {
  2020. SDE_ERROR("invalid args\n");
  2021. return -EINVAL;
  2022. }
  2023. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  2024. if (!sde_kms)
  2025. return -EINVAL;
  2026. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  2027. return 0;
  2028. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  2029. &cstate->property_state, &len, lut_idx);
  2030. if (!lut_data || !len) {
  2031. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  2032. lut_idx, lut_data, len);
  2033. lut_data = NULL;
  2034. len = 0;
  2035. }
  2036. cfg = &cstate->scl3_lut_cfg;
  2037. switch (lut_idx) {
  2038. case CRTC_PROP_DEST_SCALER_LUT_ED:
  2039. cfg->dir_lut = lut_data;
  2040. cfg->dir_len = len;
  2041. break;
  2042. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  2043. cfg->cir_lut = lut_data;
  2044. cfg->cir_len = len;
  2045. break;
  2046. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  2047. cfg->sep_lut = lut_data;
  2048. cfg->sep_len = len;
  2049. break;
  2050. default:
  2051. ret = -EINVAL;
  2052. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  2053. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  2054. break;
  2055. }
  2056. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  2057. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  2058. cfg->is_configured);
  2059. return ret;
  2060. }
  2061. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  2062. {
  2063. struct sde_crtc *sde_crtc;
  2064. if (!crtc) {
  2065. SDE_ERROR("invalid crtc\n");
  2066. return;
  2067. }
  2068. sde_crtc = to_sde_crtc(crtc);
  2069. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  2070. }
  2071. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  2072. {
  2073. int i;
  2074. /**
  2075. * Check if sufficient hw resources are
  2076. * available as per target caps & topology
  2077. */
  2078. if (!sde_crtc) {
  2079. SDE_ERROR("invalid argument\n");
  2080. return -EINVAL;
  2081. }
  2082. if (!sde_crtc->num_mixers ||
  2083. sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  2084. SDE_ERROR("%s: invalid number mixers: %d\n",
  2085. sde_crtc->name, sde_crtc->num_mixers);
  2086. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  2087. SDE_EVTLOG_ERROR);
  2088. return -EINVAL;
  2089. }
  2090. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2091. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  2092. || !sde_crtc->mixers[i].hw_ds) {
  2093. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  2094. sde_crtc->name, i);
  2095. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  2096. i, sde_crtc->mixers[i].hw_lm,
  2097. sde_crtc->mixers[i].hw_ctl,
  2098. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  2099. return -EINVAL;
  2100. }
  2101. }
  2102. return 0;
  2103. }
  2104. /**
  2105. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  2106. * @crtc: Pointer to drm crtc
  2107. */
  2108. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  2109. {
  2110. struct sde_crtc *sde_crtc;
  2111. struct sde_crtc_state *cstate;
  2112. struct sde_hw_mixer *hw_lm;
  2113. struct sde_hw_ctl *hw_ctl;
  2114. struct sde_hw_ds *hw_ds;
  2115. struct sde_hw_ds_cfg *cfg;
  2116. struct sde_kms *kms;
  2117. u32 op_mode = 0;
  2118. u32 lm_idx = 0, num_mixers = 0;
  2119. int i, count = 0;
  2120. if (!crtc)
  2121. return;
  2122. sde_crtc = to_sde_crtc(crtc);
  2123. cstate = to_sde_crtc_state(crtc->state);
  2124. kms = _sde_crtc_get_kms(crtc);
  2125. num_mixers = sde_crtc->num_mixers;
  2126. count = cstate->num_ds;
  2127. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2128. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->dirty[0],
  2129. cstate->num_ds_enabled);
  2130. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  2131. SDE_DEBUG("no change in settings, skip commit\n");
  2132. } else if (!kms || !kms->catalog) {
  2133. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  2134. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  2135. SDE_DEBUG("dest scaler feature not supported\n");
  2136. } else if (_sde_validate_hw_resources(sde_crtc)) {
  2137. //do nothing
  2138. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  2139. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  2140. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  2141. } else {
  2142. for (i = 0; i < count; i++) {
  2143. cfg = &cstate->ds_cfg[i];
  2144. if (!cfg->flags)
  2145. continue;
  2146. lm_idx = cfg->idx;
  2147. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  2148. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  2149. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2150. /* Setup op mode - Dual/single */
  2151. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2152. op_mode |= BIT(hw_ds->idx - DS_0);
  2153. if (hw_ds->ops.setup_opmode) {
  2154. op_mode |= (cstate->num_ds_enabled ==
  2155. CRTC_DUAL_MIXERS_ONLY) ?
  2156. SDE_DS_OP_MODE_DUAL : 0;
  2157. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  2158. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  2159. }
  2160. /* Setup scaler */
  2161. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  2162. (cfg->flags &
  2163. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  2164. if (hw_ds->ops.setup_scaler)
  2165. hw_ds->ops.setup_scaler(hw_ds,
  2166. &cfg->scl3_cfg,
  2167. &cstate->scl3_lut_cfg);
  2168. }
  2169. /*
  2170. * Dest scaler shares the flush bit of the LM in control
  2171. */
  2172. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  2173. hw_ctl->ops.update_bitmask_mixer(
  2174. hw_ctl, hw_lm->idx, 1);
  2175. }
  2176. }
  2177. }
  2178. static void _sde_crtc_put_frame_data_buffer(struct sde_frame_data_buffer *buf)
  2179. {
  2180. if (!buf)
  2181. return;
  2182. msm_gem_put_buffer(buf->gem);
  2183. kfree(buf);
  2184. buf = NULL;
  2185. }
  2186. static int _sde_crtc_get_frame_data_buffer(struct drm_crtc *crtc, uint32_t fd)
  2187. {
  2188. struct sde_crtc *sde_crtc;
  2189. struct sde_frame_data_buffer *buf;
  2190. uint32_t cur_buf;
  2191. sde_crtc = to_sde_crtc(crtc);
  2192. cur_buf = sde_crtc->frame_data.cnt;
  2193. buf = kzalloc(sizeof(struct sde_frame_data_buffer), GFP_KERNEL);
  2194. if (!buf)
  2195. return -ENOMEM;
  2196. sde_crtc->frame_data.buf[cur_buf] = buf;
  2197. buf->fd = fd;
  2198. buf->fb = drm_framebuffer_lookup(crtc->dev, NULL, fd);
  2199. if (!buf->fb) {
  2200. SDE_ERROR("unable to get fb");
  2201. return -EINVAL;
  2202. }
  2203. buf->gem = msm_framebuffer_bo(buf->fb, 0);
  2204. if (!buf->gem) {
  2205. SDE_ERROR("unable to get drm gem");
  2206. return -EINVAL;
  2207. }
  2208. return msm_gem_get_buffer(buf->gem, crtc->dev, buf->fb,
  2209. sizeof(struct sde_drm_frame_data_packet));
  2210. }
  2211. static void _sde_crtc_set_frame_data_buffers(struct drm_crtc *crtc,
  2212. struct sde_crtc_state *cstate, void __user *usr)
  2213. {
  2214. struct sde_crtc *sde_crtc;
  2215. struct sde_drm_frame_data_buffers_ctrl ctrl;
  2216. int i, ret;
  2217. if (!crtc || !cstate || !usr)
  2218. return;
  2219. sde_crtc = to_sde_crtc(crtc);
  2220. ret = copy_from_user(&ctrl, usr, sizeof(ctrl));
  2221. if (ret) {
  2222. SDE_ERROR("failed to copy frame data ctrl, ret %d\n", ret);
  2223. return;
  2224. }
  2225. if (!ctrl.num_buffers) {
  2226. SDE_DEBUG("clearing frame data buffers");
  2227. goto exit;
  2228. } else if (ctrl.num_buffers > SDE_FRAME_DATA_BUFFER_MAX) {
  2229. SDE_ERROR("invalid number of buffers %d", ctrl.num_buffers);
  2230. return;
  2231. }
  2232. for (i = 0; i < ctrl.num_buffers; i++) {
  2233. if (_sde_crtc_get_frame_data_buffer(crtc, ctrl.fds[i])) {
  2234. SDE_ERROR("unable to set buffer for fd %d", ctrl.fds[i]);
  2235. goto exit;
  2236. }
  2237. sde_crtc->frame_data.cnt++;
  2238. }
  2239. return;
  2240. exit:
  2241. while (sde_crtc->frame_data.cnt--)
  2242. _sde_crtc_put_frame_data_buffer(
  2243. sde_crtc->frame_data.buf[sde_crtc->frame_data.cnt]);
  2244. sde_crtc->frame_data.cnt = 0;
  2245. }
  2246. static void _sde_crtc_frame_data_notify(struct drm_crtc *crtc,
  2247. struct sde_drm_frame_data_packet *frame_data_packet)
  2248. {
  2249. struct sde_crtc *sde_crtc;
  2250. struct sde_drm_frame_data_buf buf;
  2251. struct msm_gem_object *msm_gem;
  2252. u32 cur_buf;
  2253. sde_crtc = to_sde_crtc(crtc);
  2254. cur_buf = sde_crtc->frame_data.idx;
  2255. msm_gem = to_msm_bo(sde_crtc->frame_data.buf[cur_buf]->gem);
  2256. buf.fd = sde_crtc->frame_data.buf[cur_buf]->fd;
  2257. buf.offset = msm_gem->offset;
  2258. sde_crtc_event_notify(crtc, DRM_EVENT_FRAME_DATA, &buf,
  2259. sizeof(struct sde_drm_frame_data_buf));
  2260. sde_crtc->frame_data.idx = ++sde_crtc->frame_data.idx % sde_crtc->frame_data.cnt;
  2261. }
  2262. void sde_crtc_get_frame_data(struct drm_crtc *crtc)
  2263. {
  2264. struct sde_crtc *sde_crtc;
  2265. struct drm_plane *plane;
  2266. struct sde_drm_frame_data_packet frame_data_packet = {0, 0};
  2267. struct sde_drm_frame_data_packet *data;
  2268. struct sde_frame_data *frame_data;
  2269. int i = 0;
  2270. if (!crtc || !crtc->state)
  2271. return;
  2272. sde_crtc = to_sde_crtc(crtc);
  2273. frame_data = &sde_crtc->frame_data;
  2274. if (frame_data->cnt) {
  2275. struct msm_gem_object *msm_gem;
  2276. msm_gem = to_msm_bo(frame_data->buf[frame_data->idx]->gem);
  2277. data = (struct sde_drm_frame_data_packet *)
  2278. (((u8 *)msm_gem->vaddr) + msm_gem->offset);
  2279. } else {
  2280. data = &frame_data_packet;
  2281. }
  2282. data->commit_count = sde_crtc->play_count;
  2283. data->frame_count = sde_crtc->fps_info.frame_count;
  2284. /* Collect plane specific data */
  2285. drm_for_each_plane_mask(plane, crtc->dev, sde_crtc->plane_mask_old)
  2286. sde_plane_get_frame_data(plane, &data->plane_frame_data[i]);
  2287. if (frame_data->cnt)
  2288. _sde_crtc_frame_data_notify(crtc, data);
  2289. }
  2290. static void sde_crtc_frame_event_cb(void *data, u32 event, ktime_t ts)
  2291. {
  2292. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2293. struct sde_crtc *sde_crtc;
  2294. struct msm_drm_private *priv;
  2295. struct sde_crtc_frame_event *fevent;
  2296. struct sde_kms_frame_event_cb_data *cb_data;
  2297. unsigned long flags;
  2298. u32 crtc_id;
  2299. cb_data = (struct sde_kms_frame_event_cb_data *)data;
  2300. if (!data) {
  2301. SDE_ERROR("invalid parameters\n");
  2302. return;
  2303. }
  2304. crtc = cb_data->crtc;
  2305. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2306. SDE_ERROR("invalid parameters\n");
  2307. return;
  2308. }
  2309. sde_crtc = to_sde_crtc(crtc);
  2310. priv = crtc->dev->dev_private;
  2311. crtc_id = drm_crtc_index(crtc);
  2312. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2313. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  2314. spin_lock_irqsave(&sde_crtc->fevent_spin_lock, flags);
  2315. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  2316. struct sde_crtc_frame_event, list);
  2317. if (fevent)
  2318. list_del_init(&fevent->list);
  2319. spin_unlock_irqrestore(&sde_crtc->fevent_spin_lock, flags);
  2320. if (!fevent) {
  2321. SDE_ERROR("crtc%d event %d overflow\n",
  2322. crtc->base.id, event);
  2323. SDE_EVT32(DRMID(crtc), event);
  2324. return;
  2325. }
  2326. /* log and clear plane ubwc errors if any */
  2327. if (event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2328. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2329. | SDE_ENCODER_FRAME_EVENT_DONE))
  2330. sde_crtc_get_frame_data(crtc);
  2331. if ((event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  2332. (sde_crtc && sde_crtc->retire_frame_event_sf)) {
  2333. sde_crtc->retire_frame_event_time = ktime_get();
  2334. sysfs_notify_dirent(sde_crtc->retire_frame_event_sf);
  2335. }
  2336. fevent->event = event;
  2337. fevent->ts = ts;
  2338. fevent->crtc = crtc;
  2339. fevent->connector = cb_data->connector;
  2340. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  2341. }
  2342. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  2343. struct drm_crtc_state *old_state)
  2344. {
  2345. struct drm_device *dev;
  2346. struct sde_crtc *sde_crtc;
  2347. struct sde_crtc_state *cstate;
  2348. struct drm_connector *conn;
  2349. struct drm_encoder *encoder;
  2350. struct drm_connector_list_iter conn_iter;
  2351. if (!crtc || !crtc->state) {
  2352. SDE_ERROR("invalid crtc\n");
  2353. return;
  2354. }
  2355. dev = crtc->dev;
  2356. sde_crtc = to_sde_crtc(crtc);
  2357. cstate = to_sde_crtc_state(crtc->state);
  2358. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->cwb_enc_mask);
  2359. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  2360. /* identify connectors attached to this crtc */
  2361. cstate->num_connectors = 0;
  2362. drm_connector_list_iter_begin(dev, &conn_iter);
  2363. drm_for_each_connector_iter(conn, &conn_iter)
  2364. if (conn->state && conn->state->crtc == crtc &&
  2365. cstate->num_connectors < MAX_CONNECTORS) {
  2366. encoder = conn->state->best_encoder;
  2367. if (encoder)
  2368. sde_encoder_register_frame_event_callback(
  2369. encoder,
  2370. sde_crtc_frame_event_cb,
  2371. crtc);
  2372. cstate->connectors[cstate->num_connectors++] = conn;
  2373. sde_connector_prepare_fence(conn);
  2374. sde_encoder_set_clone_mode(encoder, crtc->state);
  2375. }
  2376. drm_connector_list_iter_end(&conn_iter);
  2377. /* prepare main output fence */
  2378. sde_fence_prepare(sde_crtc->output_fence);
  2379. SDE_ATRACE_END("sde_crtc_prepare_commit");
  2380. }
  2381. /**
  2382. * sde_crtc_complete_flip - signal pending page_flip events
  2383. * Any pending vblank events are added to the vblank_event_list
  2384. * so that the next vblank interrupt shall signal them.
  2385. * However PAGE_FLIP events are not handled through the vblank_event_list.
  2386. * This API signals any pending PAGE_FLIP events requested through
  2387. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  2388. * if file!=NULL, this is preclose potential cancel-flip path
  2389. * @crtc: Pointer to drm crtc structure
  2390. * @file: Pointer to drm file
  2391. */
  2392. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  2393. struct drm_file *file)
  2394. {
  2395. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2396. struct drm_device *dev = crtc->dev;
  2397. struct drm_pending_vblank_event *event;
  2398. unsigned long flags;
  2399. spin_lock_irqsave(&dev->event_lock, flags);
  2400. event = sde_crtc->event;
  2401. if (!event)
  2402. goto end;
  2403. /*
  2404. * if regular vblank case (!file) or if cancel-flip from
  2405. * preclose on file that requested flip, then send the
  2406. * event:
  2407. */
  2408. if (!file || (event->base.file_priv == file)) {
  2409. sde_crtc->event = NULL;
  2410. DRM_DEBUG_VBL("%s: send event: %pK\n",
  2411. sde_crtc->name, event);
  2412. SDE_EVT32_VERBOSE(DRMID(crtc));
  2413. drm_crtc_send_vblank_event(crtc, event);
  2414. }
  2415. end:
  2416. spin_unlock_irqrestore(&dev->event_lock, flags);
  2417. }
  2418. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc,
  2419. struct drm_crtc_state *cstate)
  2420. {
  2421. struct drm_encoder *encoder;
  2422. if (!crtc || !crtc->dev || !cstate) {
  2423. SDE_ERROR("invalid crtc\n");
  2424. return INTF_MODE_NONE;
  2425. }
  2426. drm_for_each_encoder_mask(encoder, crtc->dev,
  2427. cstate->encoder_mask) {
  2428. /* continue if copy encoder is encountered */
  2429. if (sde_crtc_state_in_clone_mode(encoder, cstate))
  2430. continue;
  2431. return sde_encoder_get_intf_mode(encoder);
  2432. }
  2433. return INTF_MODE_NONE;
  2434. }
  2435. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  2436. {
  2437. struct drm_encoder *encoder;
  2438. if (!crtc || !crtc->dev) {
  2439. SDE_ERROR("invalid crtc\n");
  2440. return INTF_MODE_NONE;
  2441. }
  2442. drm_for_each_encoder(encoder, crtc->dev)
  2443. if ((encoder->crtc == crtc)
  2444. && !sde_encoder_in_cont_splash(encoder))
  2445. return sde_encoder_get_fps(encoder);
  2446. return 0;
  2447. }
  2448. u32 sde_crtc_get_dfps_maxfps(struct drm_crtc *crtc)
  2449. {
  2450. struct drm_encoder *encoder;
  2451. if (!crtc || !crtc->dev) {
  2452. SDE_ERROR("invalid crtc\n");
  2453. return 0;
  2454. }
  2455. drm_for_each_encoder_mask(encoder, crtc->dev,
  2456. crtc->state->encoder_mask) {
  2457. if (!sde_encoder_in_cont_splash(encoder))
  2458. return sde_encoder_get_dfps_maxfps(encoder);
  2459. }
  2460. return 0;
  2461. }
  2462. struct drm_encoder *sde_crtc_get_src_encoder_of_clone(struct drm_crtc *crtc)
  2463. {
  2464. struct drm_encoder *enc;
  2465. struct sde_crtc *sde_crtc;
  2466. if (!crtc || !crtc->dev)
  2467. return NULL;
  2468. sde_crtc = to_sde_crtc(crtc);
  2469. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  2470. if (sde_encoder_in_clone_mode(enc))
  2471. continue;
  2472. return enc;
  2473. }
  2474. return NULL;
  2475. }
  2476. static void sde_crtc_vblank_cb(void *data, ktime_t ts)
  2477. {
  2478. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2479. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2480. /* keep statistics on vblank callback - with auto reset via debugfs */
  2481. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  2482. sde_crtc->vblank_cb_time = ts;
  2483. else
  2484. sde_crtc->vblank_cb_count++;
  2485. sde_crtc->vblank_last_cb_time = ts;
  2486. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  2487. drm_crtc_handle_vblank(crtc);
  2488. DRM_DEBUG_VBL("crtc%d, ts:%llu\n", crtc->base.id, ktime_to_us(ts));
  2489. SDE_EVT32_VERBOSE(DRMID(crtc), ktime_to_us(ts));
  2490. }
  2491. static void _sde_crtc_retire_event(struct drm_connector *connector,
  2492. ktime_t ts, enum sde_fence_event fence_event)
  2493. {
  2494. if (!connector) {
  2495. SDE_ERROR("invalid param\n");
  2496. return;
  2497. }
  2498. SDE_ATRACE_BEGIN("signal_retire_fence");
  2499. sde_connector_complete_commit(connector, ts, fence_event);
  2500. SDE_ATRACE_END("signal_retire_fence");
  2501. }
  2502. void sde_crtc_opr_event_notify(struct drm_crtc *crtc)
  2503. {
  2504. struct sde_crtc *sde_crtc;
  2505. uint32_t current_opr_value[MAX_DSI_DISPLAYS] = {0};
  2506. int i, rc;
  2507. bool updated = false;
  2508. struct drm_event event;
  2509. sde_crtc = to_sde_crtc(crtc);
  2510. atomic_set(&sde_crtc->previous_opr_value.num_valid_opr, 0);
  2511. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2512. rc = sde_dspp_spr_read_opr_value(sde_crtc->mixers[i].hw_dspp,
  2513. &current_opr_value[i]);
  2514. if (rc) {
  2515. SDE_ERROR("failed to collect OPR %d", i, rc);
  2516. continue;
  2517. }
  2518. atomic_inc(&sde_crtc->previous_opr_value.num_valid_opr);
  2519. if (current_opr_value[i] == sde_crtc->previous_opr_value.opr_value[i])
  2520. continue;
  2521. sde_crtc->previous_opr_value.opr_value[i] = current_opr_value[i];
  2522. updated = true;
  2523. }
  2524. if (updated) {
  2525. event.type = DRM_EVENT_OPR_VALUE;
  2526. event.length = sizeof(sde_crtc->previous_opr_value);
  2527. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  2528. (u8 *)&sde_crtc->previous_opr_value);
  2529. }
  2530. }
  2531. static void _sde_crtc_frame_done_notify(struct drm_crtc *crtc,
  2532. struct sde_crtc_frame_event *fevent)
  2533. {
  2534. struct sde_crtc *sde_crtc;
  2535. struct sde_connector *sde_conn;
  2536. sde_crtc = to_sde_crtc(crtc);
  2537. if (sde_crtc->opr_event_notify_enabled)
  2538. sde_crtc_opr_event_notify(crtc);
  2539. sde_conn = to_sde_connector(fevent->connector);
  2540. if (sde_conn && sde_conn->misr_event_notify_enabled)
  2541. sde_encoder_misr_sign_event_notify(fevent->connector->encoder);
  2542. }
  2543. static void sde_crtc_frame_event_work(struct kthread_work *work)
  2544. {
  2545. struct msm_drm_private *priv;
  2546. struct sde_crtc_frame_event *fevent;
  2547. struct drm_crtc *crtc;
  2548. struct sde_crtc *sde_crtc;
  2549. struct sde_kms *sde_kms;
  2550. unsigned long flags;
  2551. bool in_clone_mode = false;
  2552. if (!work) {
  2553. SDE_ERROR("invalid work handle\n");
  2554. return;
  2555. }
  2556. fevent = container_of(work, struct sde_crtc_frame_event, work);
  2557. if (!fevent->crtc || !fevent->crtc->state) {
  2558. SDE_ERROR("invalid crtc\n");
  2559. return;
  2560. }
  2561. crtc = fevent->crtc;
  2562. sde_crtc = to_sde_crtc(crtc);
  2563. sde_kms = _sde_crtc_get_kms(crtc);
  2564. if (!sde_kms) {
  2565. SDE_ERROR("invalid kms handle\n");
  2566. return;
  2567. }
  2568. priv = sde_kms->dev->dev_private;
  2569. SDE_ATRACE_BEGIN("crtc_frame_event");
  2570. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  2571. ktime_to_ns(fevent->ts));
  2572. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  2573. in_clone_mode = (fevent->event & SDE_ENCODER_FRAME_EVENT_CWB_DONE) ?
  2574. true : false;
  2575. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2576. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2577. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  2578. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  2579. /* this should not happen */
  2580. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  2581. crtc->base.id,
  2582. ktime_to_ns(fevent->ts),
  2583. atomic_read(&sde_crtc->frame_pending));
  2584. SDE_EVT32(DRMID(crtc), fevent->event,
  2585. SDE_EVTLOG_FUNC_CASE1);
  2586. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  2587. /* release bandwidth and other resources */
  2588. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  2589. crtc->base.id,
  2590. ktime_to_ns(fevent->ts));
  2591. SDE_EVT32(DRMID(crtc), fevent->event,
  2592. SDE_EVTLOG_FUNC_CASE2);
  2593. sde_core_perf_crtc_release_bw(crtc);
  2594. } else {
  2595. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  2596. SDE_EVTLOG_FUNC_CASE3);
  2597. }
  2598. }
  2599. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  2600. SDE_ATRACE_BEGIN("signal_release_fence");
  2601. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  2602. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2603. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL, NULL);
  2604. _sde_crtc_frame_done_notify(crtc, fevent);
  2605. SDE_ATRACE_END("signal_release_fence");
  2606. }
  2607. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2608. /* this api should be called without spin_lock */
  2609. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  2610. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2611. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2612. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  2613. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  2614. crtc->base.id, ktime_to_ns(fevent->ts));
  2615. spin_lock_irqsave(&sde_crtc->fevent_spin_lock, flags);
  2616. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  2617. spin_unlock_irqrestore(&sde_crtc->fevent_spin_lock, flags);
  2618. SDE_ATRACE_END("crtc_frame_event");
  2619. }
  2620. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  2621. struct drm_crtc_state *old_state)
  2622. {
  2623. struct sde_crtc *sde_crtc;
  2624. struct sde_splash_display *splash_display = NULL;
  2625. struct sde_kms *sde_kms;
  2626. bool cont_splash_enabled = false;
  2627. int i;
  2628. u32 power_on = 1;
  2629. if (!crtc || !crtc->state) {
  2630. SDE_ERROR("invalid crtc\n");
  2631. return;
  2632. }
  2633. sde_crtc = to_sde_crtc(crtc);
  2634. SDE_EVT32_VERBOSE(DRMID(crtc));
  2635. sde_kms = _sde_crtc_get_kms(crtc);
  2636. if (!sde_kms)
  2637. return;
  2638. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  2639. splash_display = &sde_kms->splash_data.splash_display[i];
  2640. if (splash_display->cont_splash_enabled &&
  2641. crtc == splash_display->encoder->crtc)
  2642. cont_splash_enabled = true;
  2643. }
  2644. if ((crtc->state->active_changed || cont_splash_enabled) && crtc->state->active)
  2645. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, &power_on, sizeof(u32));
  2646. sde_core_perf_crtc_update(crtc, 0, false);
  2647. }
  2648. /**
  2649. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2650. * @cstate: Pointer to sde crtc state
  2651. */
  2652. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2653. {
  2654. if (!cstate) {
  2655. SDE_ERROR("invalid cstate\n");
  2656. return;
  2657. }
  2658. cstate->input_fence_timeout_ns =
  2659. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2660. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2661. }
  2662. void _sde_crtc_clear_dim_layers_v1(struct drm_crtc_state *state)
  2663. {
  2664. u32 i;
  2665. struct sde_crtc_state *cstate;
  2666. if (!state)
  2667. return;
  2668. cstate = to_sde_crtc_state(state);
  2669. for (i = 0; i < cstate->num_dim_layers; i++)
  2670. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2671. cstate->num_dim_layers = 0;
  2672. }
  2673. /**
  2674. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2675. * @cstate: Pointer to sde crtc state
  2676. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2677. */
  2678. static void _sde_crtc_set_dim_layer_v1(struct drm_crtc *crtc,
  2679. struct sde_crtc_state *cstate, void __user *usr_ptr)
  2680. {
  2681. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2682. struct sde_drm_dim_layer_cfg *user_cfg;
  2683. struct sde_hw_dim_layer *dim_layer;
  2684. u32 count, i;
  2685. struct sde_kms *kms;
  2686. if (!crtc || !cstate) {
  2687. SDE_ERROR("invalid crtc or cstate\n");
  2688. return;
  2689. }
  2690. dim_layer = cstate->dim_layer;
  2691. if (!usr_ptr) {
  2692. /* usr_ptr is null when setting the default property value */
  2693. _sde_crtc_clear_dim_layers_v1(&cstate->base);
  2694. SDE_DEBUG("dim_layer data removed\n");
  2695. goto clear;
  2696. }
  2697. kms = _sde_crtc_get_kms(crtc);
  2698. if (!kms || !kms->catalog) {
  2699. SDE_ERROR("invalid kms\n");
  2700. return;
  2701. }
  2702. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2703. SDE_ERROR("failed to copy dim_layer data\n");
  2704. return;
  2705. }
  2706. count = dim_layer_v1.num_layers;
  2707. if (count > SDE_MAX_DIM_LAYERS) {
  2708. SDE_ERROR("invalid number of dim_layers:%d", count);
  2709. return;
  2710. }
  2711. /* populate from user space */
  2712. cstate->num_dim_layers = count;
  2713. for (i = 0; i < count; i++) {
  2714. user_cfg = &dim_layer_v1.layer_cfg[i];
  2715. dim_layer[i].flags = user_cfg->flags;
  2716. dim_layer[i].stage = test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features) ?
  2717. user_cfg->stage : user_cfg->stage + SDE_STAGE_0;
  2718. dim_layer[i].rect.x = user_cfg->rect.x1;
  2719. dim_layer[i].rect.y = user_cfg->rect.y1;
  2720. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2721. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2722. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2723. user_cfg->color_fill.color_0,
  2724. user_cfg->color_fill.color_1,
  2725. user_cfg->color_fill.color_2,
  2726. user_cfg->color_fill.color_3,
  2727. };
  2728. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2729. i, dim_layer[i].flags, dim_layer[i].stage);
  2730. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2731. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2732. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2733. dim_layer[i].color_fill.color_0,
  2734. dim_layer[i].color_fill.color_1,
  2735. dim_layer[i].color_fill.color_2,
  2736. dim_layer[i].color_fill.color_3);
  2737. }
  2738. clear:
  2739. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  2740. }
  2741. /**
  2742. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2743. * @sde_crtc : Pointer to sde crtc
  2744. * @cstate : Pointer to sde crtc state
  2745. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2746. */
  2747. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2748. struct sde_crtc_state *cstate,
  2749. void __user *usr_ptr)
  2750. {
  2751. struct sde_drm_dest_scaler_data ds_data;
  2752. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2753. struct sde_drm_scaler_v2 scaler_v2;
  2754. void __user *scaler_v2_usr;
  2755. int i, count;
  2756. if (!sde_crtc || !cstate) {
  2757. SDE_ERROR("invalid sde_crtc/state\n");
  2758. return -EINVAL;
  2759. }
  2760. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2761. if (!usr_ptr) {
  2762. SDE_DEBUG("ds data removed\n");
  2763. return 0;
  2764. }
  2765. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2766. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2767. sde_crtc->name);
  2768. return -EINVAL;
  2769. }
  2770. count = ds_data.num_dest_scaler;
  2771. if (!count) {
  2772. SDE_DEBUG("no ds data available\n");
  2773. return 0;
  2774. }
  2775. if (count > SDE_MAX_DS_COUNT) {
  2776. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2777. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2778. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2779. return -EINVAL;
  2780. }
  2781. /* Populate from user space */
  2782. for (i = 0; i < count; i++) {
  2783. ds_cfg_usr = &ds_data.ds_cfg[i];
  2784. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2785. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2786. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2787. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2788. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2789. if (ds_cfg_usr->scaler_cfg) {
  2790. scaler_v2_usr =
  2791. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2792. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2793. sizeof(scaler_v2))) {
  2794. SDE_ERROR("%s:scaler: copy from user failed\n",
  2795. sde_crtc->name);
  2796. return -EINVAL;
  2797. }
  2798. }
  2799. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2800. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2801. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2802. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2803. scaler_v2.dst_width, scaler_v2.dst_height);
  2804. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2805. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2806. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2807. scaler_v2.dst_width, scaler_v2.dst_height);
  2808. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2809. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2810. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2811. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2812. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2813. ds_cfg_usr->lm_height);
  2814. }
  2815. cstate->num_ds = count;
  2816. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2817. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count);
  2818. return 0;
  2819. }
  2820. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2821. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2822. struct sde_hw_ds_cfg *prev_cfg)
  2823. {
  2824. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2825. || !cfg->lm_width || !cfg->lm_height) {
  2826. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2827. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2828. hdisplay, mode->vdisplay);
  2829. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2830. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2831. return -E2BIG;
  2832. }
  2833. if (prev_cfg && (cfg->lm_width != prev_cfg->lm_width ||
  2834. cfg->lm_height != prev_cfg->lm_height)) {
  2835. SDE_ERROR("crtc%d: uneven lm split [%d,%d], [%d %d]\n",
  2836. crtc->base.id, cfg->lm_width,
  2837. cfg->lm_height, prev_cfg->lm_width,
  2838. prev_cfg->lm_height);
  2839. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2840. prev_cfg->lm_width, prev_cfg->lm_height,
  2841. SDE_EVTLOG_ERROR);
  2842. return -EINVAL;
  2843. }
  2844. return 0;
  2845. }
  2846. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2847. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2848. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2849. u32 max_in_width, u32 max_out_width)
  2850. {
  2851. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2852. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2853. /**
  2854. * Scaler src and dst width shouldn't exceed the maximum
  2855. * width limitation. Also, if there is no partial update
  2856. * dst width and height must match display resolution.
  2857. */
  2858. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2859. cfg->scl3_cfg.dst_width > max_out_width ||
  2860. !cfg->scl3_cfg.src_width[0] ||
  2861. !cfg->scl3_cfg.dst_width ||
  2862. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2863. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2864. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2865. SDE_ERROR("crtc%d: ", crtc->base.id);
  2866. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2867. cfg->scl3_cfg.src_width[0],
  2868. cfg->scl3_cfg.dst_width,
  2869. cfg->scl3_cfg.dst_height,
  2870. hdisplay, mode->vdisplay);
  2871. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2872. sde_crtc->num_mixers, cfg->flags,
  2873. hw_ds->idx - DS_0);
  2874. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2875. cfg->scl3_cfg.enable,
  2876. cfg->scl3_cfg.de.enable);
  2877. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2878. cfg->scl3_cfg.de.enable, cfg->flags,
  2879. max_in_width, max_out_width,
  2880. cfg->scl3_cfg.src_width[0],
  2881. cfg->scl3_cfg.dst_width,
  2882. cfg->scl3_cfg.dst_height, hdisplay,
  2883. mode->vdisplay, sde_crtc->num_mixers,
  2884. SDE_EVTLOG_ERROR);
  2885. cfg->flags &=
  2886. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2887. cfg->flags &=
  2888. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2889. return -EINVAL;
  2890. }
  2891. }
  2892. return 0;
  2893. }
  2894. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2895. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2896. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2897. u32 hdisplay, u32 *num_ds_enable, u32 max_in_width, u32 max_out_width)
  2898. {
  2899. int i, ret;
  2900. u32 lm_idx;
  2901. struct sde_hw_ds_cfg *cfg, *prev_cfg;
  2902. for (i = 0; i < cstate->num_ds; i++) {
  2903. cfg = &cstate->ds_cfg[i];
  2904. prev_cfg = (i > 0) ? &cstate->ds_cfg[i - 1] : NULL;
  2905. lm_idx = cfg->idx;
  2906. /**
  2907. * Validate against topology
  2908. * No of dest scalers should match the num of mixers
  2909. * unless it is partial update left only/right only use case
  2910. */
  2911. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2912. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2913. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2914. crtc->base.id, i, lm_idx, cfg->flags);
  2915. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2916. SDE_EVTLOG_ERROR);
  2917. return -EINVAL;
  2918. }
  2919. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2920. if (!max_in_width && !max_out_width) {
  2921. max_in_width = hw_ds->scl->top->maxinputwidth;
  2922. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2923. if (cstate->num_ds == CRTC_DUAL_MIXERS_ONLY)
  2924. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2925. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2926. max_in_width, max_out_width, cstate->num_ds);
  2927. }
  2928. /* Check LM width and height */
  2929. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2930. prev_cfg);
  2931. if (ret)
  2932. return ret;
  2933. /* Check scaler data */
  2934. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2935. hw_ds, cfg, hdisplay,
  2936. max_in_width, max_out_width);
  2937. if (ret)
  2938. return ret;
  2939. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2940. (*num_ds_enable)++;
  2941. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2942. hw_ds->idx - DS_0, cfg->flags);
  2943. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2944. }
  2945. return 0;
  2946. }
  2947. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  2948. struct sde_crtc_state *cstate, u32 num_ds_enable)
  2949. {
  2950. struct sde_hw_ds_cfg *cfg;
  2951. int i;
  2952. SDE_DEBUG("dest scaler status : %d -> %d\n",
  2953. cstate->num_ds_enabled, num_ds_enable);
  2954. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  2955. cstate->num_ds, cstate->dirty[0]);
  2956. if (cstate->num_ds_enabled != num_ds_enable) {
  2957. /* Disabling destination scaler */
  2958. if (!num_ds_enable) {
  2959. for (i = 0; i < cstate->num_ds; i++) {
  2960. cfg = &cstate->ds_cfg[i];
  2961. cfg->idx = i;
  2962. /* Update scaler settings in disable case */
  2963. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2964. cfg->scl3_cfg.enable = 0;
  2965. cfg->scl3_cfg.de.enable = 0;
  2966. }
  2967. }
  2968. cstate->num_ds_enabled = num_ds_enable;
  2969. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2970. } else {
  2971. if (!cstate->num_ds_enabled)
  2972. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2973. }
  2974. }
  2975. /**
  2976. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  2977. * @crtc : Pointer to drm crtc
  2978. * @state : Pointer to drm crtc state
  2979. */
  2980. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  2981. struct drm_crtc_state *state)
  2982. {
  2983. struct sde_crtc *sde_crtc;
  2984. struct sde_crtc_state *cstate;
  2985. struct drm_display_mode *mode;
  2986. struct sde_kms *kms;
  2987. struct sde_hw_ds *hw_ds = NULL;
  2988. u32 ret = 0;
  2989. u32 num_ds_enable = 0, hdisplay = 0;
  2990. u32 max_in_width = 0, max_out_width = 0;
  2991. if (!crtc || !state)
  2992. return -EINVAL;
  2993. sde_crtc = to_sde_crtc(crtc);
  2994. cstate = to_sde_crtc_state(state);
  2995. kms = _sde_crtc_get_kms(crtc);
  2996. mode = &state->adjusted_mode;
  2997. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2998. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  2999. SDE_DEBUG("dest scaler property not set, skip validation\n");
  3000. return 0;
  3001. }
  3002. if (!kms || !kms->catalog) {
  3003. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  3004. return -EINVAL;
  3005. }
  3006. if (!kms->catalog->mdp[0].has_dest_scaler) {
  3007. SDE_DEBUG("dest scaler feature not supported\n");
  3008. return 0;
  3009. }
  3010. if (!sde_crtc->num_mixers) {
  3011. SDE_DEBUG("mixers not allocated\n");
  3012. return 0;
  3013. }
  3014. ret = _sde_validate_hw_resources(sde_crtc);
  3015. if (ret)
  3016. goto err;
  3017. /**
  3018. * No of dest scalers shouldn't exceed hw ds block count and
  3019. * also, match the num of mixers unless it is partial update
  3020. * left only/right only use case - currently PU + DS is not supported
  3021. */
  3022. if (cstate->num_ds > kms->catalog->ds_count ||
  3023. ((cstate->num_ds != sde_crtc->num_mixers) &&
  3024. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  3025. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  3026. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  3027. cstate->ds_cfg[0].flags);
  3028. ret = -EINVAL;
  3029. goto err;
  3030. }
  3031. /**
  3032. * Check if DS needs to be enabled or disabled
  3033. * In case of enable, validate the data
  3034. */
  3035. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  3036. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  3037. cstate->num_ds, cstate->ds_cfg[0].flags);
  3038. goto disable;
  3039. }
  3040. /* Display resolution */
  3041. hdisplay = mode->hdisplay / sde_crtc->num_mixers;
  3042. /* Validate the DS data */
  3043. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  3044. mode, hw_ds, hdisplay, &num_ds_enable,
  3045. max_in_width, max_out_width);
  3046. if (ret)
  3047. goto err;
  3048. disable:
  3049. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, num_ds_enable);
  3050. return 0;
  3051. err:
  3052. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3053. return ret;
  3054. }
  3055. static struct sde_hw_ctl *_sde_crtc_get_hw_ctl(struct drm_crtc *drm_crtc)
  3056. {
  3057. struct sde_crtc *sde_crtc = to_sde_crtc(drm_crtc);
  3058. if (!sde_crtc || !sde_crtc->mixers[0].hw_ctl) {
  3059. DRM_ERROR("invalid crtc params %d\n", !sde_crtc);
  3060. return NULL;
  3061. }
  3062. /* it will always return the first mixer and single CTL */
  3063. return sde_crtc->mixers[0].hw_ctl;
  3064. }
  3065. static struct dma_fence *_sde_plane_get_input_hw_fence(struct drm_plane *plane)
  3066. {
  3067. struct dma_fence *fence;
  3068. struct sde_plane *psde;
  3069. struct sde_plane_state *pstate;
  3070. void *input_fence;
  3071. struct dma_fence *input_hw_fence = NULL;
  3072. if (!plane || !plane->state) {
  3073. SDE_ERROR("invalid input %d\n", !plane);
  3074. return NULL;
  3075. }
  3076. psde = to_sde_plane(plane);
  3077. pstate = to_sde_plane_state(plane->state);
  3078. input_fence = pstate->input_fence;
  3079. if (input_fence) {
  3080. fence = (struct dma_fence *)pstate->input_fence;
  3081. if (fence->flags & BIT(MSM_HW_FENCE_FLAG_ENABLED_BIT)) {
  3082. input_hw_fence = fence;
  3083. SDE_DEBUG("input hwfence ctx:%llu seqno:%llu f:0x%lx timeline:%s\n",
  3084. fence->context, fence->seqno, fence->flags,
  3085. fence->ops->get_timeline_name(fence));
  3086. }
  3087. SDE_EVT32_VERBOSE(DRMID(plane), fence->flags);
  3088. }
  3089. return input_hw_fence;
  3090. }
  3091. /**
  3092. * _sde_crtc_fences_wait_list - wait for input sw-fences and return any hw-fences
  3093. * @crtc: Pointer to CRTC object.
  3094. * @use_hw_fences: Boolean to indicate if function should use hw-fences and skip hw-fences sw-wait.
  3095. * @dma_hw_fences: List of available hw-fences, this is populated by this function.
  3096. * @max_hw_fences: Max number of hw-fences that can be added to the dma_hw_fences list
  3097. *
  3098. * This function iterates through all crtc planes, if 'use_hw_fences' is set, for each fence:
  3099. * - If the fence is a hw-fence, it will get its dma-fence object and add it to the 'dma_hw_fences'
  3100. * list, skipping any sw-wait, since wait will happen in hw.
  3101. * - If the fence is not a hw-fence, it will wait for the sw-fence to be signaled before proceed.
  3102. * If 'use_hw_fences' is not set, function will wait on the sw-fences for all fences
  3103. * regardless if they support or not hw-fence.
  3104. * Return value is the number of hw-fences added to the 'dma_hw_fences' list.
  3105. */
  3106. static int _sde_crtc_fences_wait_list(struct drm_crtc *crtc, bool use_hw_fences,
  3107. struct dma_fence **dma_hw_fences, int max_hw_fences)
  3108. {
  3109. struct drm_plane *plane = NULL;
  3110. u32 num_hw_fences = 0;
  3111. ktime_t kt_end, kt_wait;
  3112. uint32_t wait_ms = 1;
  3113. struct msm_display_mode *msm_mode;
  3114. bool mode_switch;
  3115. int i, rc = 0;
  3116. msm_mode = sde_crtc_get_msm_mode(crtc->state);
  3117. mode_switch = msm_is_mode_seamless_poms(msm_mode);
  3118. /* use monotonic timer to limit total fence wait time */
  3119. kt_end = ktime_add_ns(ktime_get(),
  3120. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  3121. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3122. /* check if input-fences are hw fences and if they are, add them to the list */
  3123. if (use_hw_fences && !mode_switch) {
  3124. dma_hw_fences[num_hw_fences] = _sde_plane_get_input_hw_fence(plane);
  3125. if (dma_hw_fences[num_hw_fences] && (num_hw_fences < max_hw_fences)) {
  3126. bool repeated_fence = false;
  3127. /* check if this fence already in the hw-fences list */
  3128. for (i = num_hw_fences - 1; i >= 0; i--) {
  3129. if (dma_hw_fences[i] == dma_hw_fences[num_hw_fences]) {
  3130. repeated_fence = true;
  3131. break;
  3132. }
  3133. }
  3134. if (repeated_fence)
  3135. dma_hw_fences[num_hw_fences] = NULL; /* cleanup from list */
  3136. else
  3137. num_hw_fences++; /* keep fence in the list */
  3138. /* go to next, to skip sw-wait */
  3139. continue;
  3140. }
  3141. }
  3142. /*
  3143. * This was not a hw-fence, therefore, wait for this sw-fence to be signaled
  3144. * before proceed.
  3145. *
  3146. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  3147. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  3148. * that each plane can check its fence status and react appropriately
  3149. * if its fence has timed out. Call input fence wait multiple times if
  3150. * fence wait is interrupted due to interrupt call.
  3151. */
  3152. do {
  3153. kt_wait = ktime_sub(kt_end, ktime_get());
  3154. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  3155. wait_ms = ktime_to_ms(kt_wait);
  3156. else
  3157. wait_ms = 0;
  3158. rc = sde_plane_wait_input_fence(plane, wait_ms);
  3159. } while (wait_ms && rc == -ERESTARTSYS);
  3160. }
  3161. return num_hw_fences;
  3162. }
  3163. static inline bool _is_vid_power_on_frame(struct drm_crtc *crtc)
  3164. {
  3165. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3166. bool is_vid_mode = sde_encoder_check_curr_mode(sde_crtc->mixers[0].encoder,
  3167. MSM_DISPLAY_VIDEO_MODE);
  3168. return is_vid_mode && crtc->state->active_changed && crtc->state->active;
  3169. }
  3170. /**
  3171. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences or register hw-fences
  3172. * @crtc: Pointer to CRTC object
  3173. *
  3174. * Returns true if hw fences are used, otherwise returns false
  3175. */
  3176. static bool _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  3177. {
  3178. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3179. bool ipcc_input_signal_wait = false;
  3180. struct dma_fence *dma_hw_fences[MAX_HW_FENCES] = {0};
  3181. int num_hw_fences = 0;
  3182. struct sde_hw_ctl *hw_ctl;
  3183. bool input_hw_fences_enable;
  3184. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  3185. int ret;
  3186. SDE_DEBUG("\n");
  3187. if (!crtc || !crtc->state || !sde_kms) {
  3188. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  3189. return false;
  3190. }
  3191. hw_ctl = _sde_crtc_get_hw_ctl(crtc);
  3192. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  3193. /* update ctl hw to wait for ipcc input signal before fetch */
  3194. if (test_bit(HW_FENCE_IN_FENCES_ENABLE, sde_crtc->hwfence_features_mask) &&
  3195. !sde_fence_update_input_hw_fence_signal(hw_ctl, sde_kms->debugfs_hw_fence,
  3196. sde_kms->hw_mdp))
  3197. ipcc_input_signal_wait = true;
  3198. /* avoid hw-fences in first frame after timing engine enable */
  3199. input_hw_fences_enable = (ipcc_input_signal_wait && !_is_vid_power_on_frame(crtc));
  3200. /* wait for sw fences and get hw fences list (if any) */
  3201. num_hw_fences = _sde_crtc_fences_wait_list(crtc, input_hw_fences_enable, &dma_hw_fences[0],
  3202. MAX_HW_FENCES);
  3203. /* register the hw-fences for hw-wait */
  3204. if (num_hw_fences) {
  3205. ret = sde_fence_register_hw_fences_wait(hw_ctl, dma_hw_fences, num_hw_fences);
  3206. if (ret) {
  3207. SDE_ERROR("failed to register for hw-fence wait, will wait in sw\n");
  3208. SDE_EVT32(SDE_EVTLOG_ERROR, num_hw_fences,
  3209. hw_ctl ? hw_ctl->idx - CTL_0 : -1);
  3210. /* we failed to register hw-fences, wait for all fences as 'sw-fences' */
  3211. num_hw_fences = _sde_crtc_fences_wait_list(crtc, false, &dma_hw_fences[0],
  3212. MAX_HW_FENCES);
  3213. }
  3214. }
  3215. SDE_DEBUG("hfence_enable:%d no_override:%d ctl:%d wait_ipcc:%d num_hfences:%d\n",
  3216. input_hw_fences_enable,
  3217. test_bit(HW_FENCE_IN_FENCES_NO_OVERRIDE, sde_crtc->hwfence_features_mask),
  3218. hw_ctl ? hw_ctl->idx - CTL_0 : -1, ipcc_input_signal_wait, num_hw_fences);
  3219. SDE_EVT32(input_hw_fences_enable,
  3220. test_bit(HW_FENCE_IN_FENCES_NO_OVERRIDE, sde_crtc->hwfence_features_mask),
  3221. ipcc_input_signal_wait, num_hw_fences, hw_ctl ? hw_ctl->idx - CTL_0 : -1);
  3222. /* if hw is waiting for ipcc signal and no hw-fences, override signal */
  3223. if (ipcc_input_signal_wait && !num_hw_fences && hw_ctl->ops.hw_fence_trigger_sw_override &&
  3224. !test_bit(HW_FENCE_IN_FENCES_NO_OVERRIDE, sde_crtc->hwfence_features_mask))
  3225. hw_ctl->ops.hw_fence_trigger_sw_override(hw_ctl);
  3226. SDE_ATRACE_END("plane_wait_input_fence");
  3227. return num_hw_fences ? true : false;
  3228. }
  3229. static void _sde_crtc_setup_mixer_for_encoder(
  3230. struct drm_crtc *crtc,
  3231. struct drm_encoder *enc)
  3232. {
  3233. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3234. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  3235. struct sde_rm *rm = &sde_kms->rm;
  3236. struct sde_crtc_mixer *mixer;
  3237. struct sde_hw_ctl *last_valid_ctl = NULL;
  3238. int i;
  3239. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  3240. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  3241. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  3242. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  3243. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  3244. /* Set up all the mixers and ctls reserved by this encoder */
  3245. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  3246. mixer = &sde_crtc->mixers[i];
  3247. if (!sde_rm_get_hw(rm, &lm_iter))
  3248. break;
  3249. mixer->hw_lm = to_sde_hw_mixer(lm_iter.hw);
  3250. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  3251. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  3252. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  3253. mixer->hw_lm->idx - LM_0);
  3254. mixer->hw_ctl = last_valid_ctl;
  3255. } else {
  3256. mixer->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  3257. last_valid_ctl = mixer->hw_ctl;
  3258. sde_crtc->num_ctls++;
  3259. }
  3260. /* Shouldn't happen, mixers are always >= ctls */
  3261. if (!mixer->hw_ctl) {
  3262. SDE_ERROR("no valid ctls found for lm %d\n",
  3263. mixer->hw_lm->idx - LM_0);
  3264. return;
  3265. }
  3266. /* Dspp may be null */
  3267. (void) sde_rm_get_hw(rm, &dspp_iter);
  3268. mixer->hw_dspp = to_sde_hw_dspp(dspp_iter.hw);
  3269. /* DS may be null */
  3270. (void) sde_rm_get_hw(rm, &ds_iter);
  3271. mixer->hw_ds = to_sde_hw_ds(ds_iter.hw);
  3272. mixer->encoder = enc;
  3273. sde_crtc->num_mixers++;
  3274. SDE_DEBUG("setup mixer %d: lm %d\n",
  3275. i, mixer->hw_lm->idx - LM_0);
  3276. SDE_DEBUG("setup mixer %d: ctl %d\n",
  3277. i, mixer->hw_ctl->idx - CTL_0);
  3278. if (mixer->hw_ds)
  3279. SDE_DEBUG("setup mixer %d: ds %d\n",
  3280. i, mixer->hw_ds->idx - DS_0);
  3281. }
  3282. }
  3283. bool sde_crtc_is_line_insertion_supported(struct drm_crtc *crtc)
  3284. {
  3285. struct drm_encoder *enc = NULL;
  3286. struct sde_kms *kms;
  3287. if (!crtc)
  3288. return false;
  3289. kms = _sde_crtc_get_kms(crtc);
  3290. if (!kms || !kms->catalog || !kms->catalog->has_line_insertion)
  3291. return false;
  3292. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  3293. if (enc->crtc == crtc)
  3294. return sde_encoder_is_line_insertion_supported(enc);
  3295. }
  3296. return false;
  3297. }
  3298. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  3299. {
  3300. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3301. struct drm_encoder *enc;
  3302. sde_crtc->num_ctls = 0;
  3303. sde_crtc->num_mixers = 0;
  3304. sde_crtc->mixers_swapped = false;
  3305. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3306. mutex_lock(&sde_crtc->crtc_lock);
  3307. /* Check for mixers on all encoders attached to this crtc */
  3308. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  3309. if (enc->crtc != crtc)
  3310. continue;
  3311. /* avoid overwriting mixers info from a copy encoder */
  3312. if (sde_encoder_in_clone_mode(enc))
  3313. continue;
  3314. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  3315. }
  3316. mutex_unlock(&sde_crtc->crtc_lock);
  3317. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  3318. }
  3319. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  3320. {
  3321. int i;
  3322. struct sde_crtc_state *cstate;
  3323. cstate = to_sde_crtc_state(state);
  3324. cstate->is_ppsplit = false;
  3325. for (i = 0; i < cstate->num_connectors; i++) {
  3326. struct drm_connector *conn = cstate->connectors[i];
  3327. if (sde_connector_get_topology_name(conn) ==
  3328. SDE_RM_TOPOLOGY_PPSPLIT)
  3329. cstate->is_ppsplit = true;
  3330. }
  3331. }
  3332. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc, struct drm_crtc_state *state)
  3333. {
  3334. struct sde_crtc *sde_crtc;
  3335. struct sde_crtc_state *cstate;
  3336. struct drm_display_mode *adj_mode;
  3337. u32 mixer_width, mixer_height;
  3338. int i;
  3339. if (!crtc || !state) {
  3340. SDE_ERROR("invalid args\n");
  3341. return;
  3342. }
  3343. sde_crtc = to_sde_crtc(crtc);
  3344. cstate = to_sde_crtc_state(state);
  3345. adj_mode = &state->adjusted_mode;
  3346. sde_crtc_get_mixer_resolution(crtc, state, adj_mode, &mixer_width, &mixer_height);
  3347. for (i = 0; i < sde_crtc->num_mixers; i++) {
  3348. cstate->lm_bounds[i].x = mixer_width * i;
  3349. cstate->lm_bounds[i].y = 0;
  3350. cstate->lm_bounds[i].w = mixer_width;
  3351. cstate->lm_bounds[i].h = mixer_height;
  3352. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i], sizeof(cstate->lm_roi[i]));
  3353. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  3354. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  3355. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  3356. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  3357. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  3358. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  3359. }
  3360. drm_mode_debug_printmodeline(adj_mode);
  3361. }
  3362. static void _sde_crtc_clear_all_blend_stages(struct sde_crtc *sde_crtc)
  3363. {
  3364. struct sde_crtc_mixer mixer;
  3365. /*
  3366. * Use mixer[0] to get hw_ctl which will use ops to clear
  3367. * all blendstages. Clear all blendstages will iterate through
  3368. * all mixers.
  3369. */
  3370. if (sde_crtc->num_mixers) {
  3371. mixer = sde_crtc->mixers[0];
  3372. if (mixer.hw_ctl && mixer.hw_ctl->ops.clear_all_blendstages)
  3373. mixer.hw_ctl->ops.clear_all_blendstages(mixer.hw_ctl);
  3374. if (mixer.hw_ctl && mixer.hw_ctl->ops.set_active_pipes)
  3375. mixer.hw_ctl->ops.set_active_pipes(mixer.hw_ctl, NULL);
  3376. }
  3377. }
  3378. static void _sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3379. struct drm_crtc_state *old_state)
  3380. {
  3381. struct sde_crtc *sde_crtc;
  3382. struct drm_encoder *encoder;
  3383. struct drm_device *dev;
  3384. struct sde_kms *sde_kms;
  3385. struct sde_splash_display *splash_display;
  3386. bool cont_splash_enabled = false;
  3387. size_t i;
  3388. if (!crtc->state->enable) {
  3389. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  3390. crtc->base.id, crtc->state->enable);
  3391. return;
  3392. }
  3393. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3394. SDE_ERROR("power resource is not enabled\n");
  3395. return;
  3396. }
  3397. sde_kms = _sde_crtc_get_kms(crtc);
  3398. if (!sde_kms)
  3399. return;
  3400. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  3401. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3402. sde_crtc = to_sde_crtc(crtc);
  3403. dev = crtc->dev;
  3404. if (!sde_crtc->num_mixers) {
  3405. _sde_crtc_setup_mixers(crtc);
  3406. _sde_crtc_setup_is_ppsplit(crtc->state);
  3407. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  3408. _sde_crtc_clear_all_blend_stages(sde_crtc);
  3409. } else if (sde_crtc->num_mixers && sde_crtc->reinit_crtc_mixers) {
  3410. _sde_crtc_setup_mixers(crtc);
  3411. sde_crtc->reinit_crtc_mixers = false;
  3412. }
  3413. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3414. if (encoder->crtc != crtc)
  3415. continue;
  3416. /* encoder will trigger pending mask now */
  3417. sde_encoder_trigger_kickoff_pending(encoder);
  3418. }
  3419. /* update performance setting */
  3420. sde_core_perf_crtc_update(crtc, 1, false);
  3421. /*
  3422. * If no mixers have been allocated in sde_crtc_atomic_check(),
  3423. * it means we are trying to flush a CRTC whose state is disabled:
  3424. * nothing else needs to be done.
  3425. */
  3426. if (unlikely(!sde_crtc->num_mixers))
  3427. goto end;
  3428. _sde_crtc_blend_setup(crtc, old_state, true);
  3429. _sde_crtc_dest_scaler_setup(crtc);
  3430. sde_cp_crtc_apply_noise(crtc, old_state);
  3431. if (crtc->state->mode_changed || sde_kms->perf.catalog->uidle_cfg.dirty)
  3432. sde_core_perf_crtc_update_uidle(crtc, true);
  3433. /* update cached_encoder_mask if new conn is added or removed */
  3434. if (crtc->state->connectors_changed)
  3435. sde_crtc->cached_encoder_mask = crtc->state->encoder_mask;
  3436. /*
  3437. * Since CP properties use AXI buffer to program the
  3438. * HW, check if context bank is in attached state,
  3439. * apply color processing properties only if
  3440. * smmu state is attached,
  3441. */
  3442. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  3443. splash_display = &sde_kms->splash_data.splash_display[i];
  3444. if (splash_display->cont_splash_enabled &&
  3445. splash_display->encoder &&
  3446. crtc == splash_display->encoder->crtc)
  3447. cont_splash_enabled = true;
  3448. }
  3449. if (sde_kms_is_cp_operation_allowed(sde_kms))
  3450. sde_cp_crtc_apply_properties(crtc);
  3451. if (!sde_crtc->enabled)
  3452. sde_cp_crtc_mark_features_dirty(crtc);
  3453. /*
  3454. * PP_DONE irq is only used by command mode for now.
  3455. * It is better to request pending before FLUSH and START trigger
  3456. * to make sure no pp_done irq missed.
  3457. * This is safe because no pp_done will happen before SW trigger
  3458. * in command mode.
  3459. */
  3460. end:
  3461. SDE_ATRACE_END("crtc_atomic_begin");
  3462. }
  3463. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3464. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3465. struct drm_atomic_state *state)
  3466. {
  3467. struct drm_crtc_state *old_state = NULL;
  3468. if (!crtc) {
  3469. SDE_ERROR("invalid crtc\n");
  3470. return;
  3471. }
  3472. old_state = drm_atomic_get_old_crtc_state(state, crtc);
  3473. _sde_crtc_atomic_begin(crtc, old_state);
  3474. }
  3475. #else
  3476. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3477. struct drm_crtc_state *old_state)
  3478. {
  3479. if (!crtc) {
  3480. SDE_ERROR("invalid crtc\n");
  3481. return;
  3482. }
  3483. _sde_crtc_atomic_begin(crtc, old_state);
  3484. }
  3485. #endif
  3486. static void sde_crtc_atomic_flush_common(struct drm_crtc *crtc,
  3487. struct drm_atomic_state *state)
  3488. {
  3489. struct drm_encoder *encoder;
  3490. struct sde_crtc *sde_crtc;
  3491. struct drm_device *dev;
  3492. struct drm_plane *plane;
  3493. struct msm_drm_private *priv;
  3494. struct sde_crtc_state *cstate;
  3495. struct sde_kms *sde_kms;
  3496. struct drm_connector *conn;
  3497. struct drm_connector_state *conn_state;
  3498. struct sde_connector *sde_conn = NULL;
  3499. int i;
  3500. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3501. SDE_ERROR("invalid crtc\n");
  3502. return;
  3503. }
  3504. if (!crtc->state->enable) {
  3505. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  3506. crtc->base.id, crtc->state->enable);
  3507. return;
  3508. }
  3509. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3510. SDE_ERROR("power resource is not enabled\n");
  3511. return;
  3512. }
  3513. sde_kms = _sde_crtc_get_kms(crtc);
  3514. if (!sde_kms) {
  3515. SDE_ERROR("invalid kms\n");
  3516. return;
  3517. }
  3518. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3519. sde_crtc = to_sde_crtc(crtc);
  3520. cstate = to_sde_crtc_state(crtc->state);
  3521. dev = crtc->dev;
  3522. priv = dev->dev_private;
  3523. for_each_new_connector_in_state(state, conn, conn_state, i) {
  3524. if (!conn_state || conn_state->crtc != crtc)
  3525. continue;
  3526. sde_conn = to_sde_connector(conn_state->connector);
  3527. }
  3528. /* When doze is requested, switch first to normal mode */
  3529. if (sde_conn && sde_conn->lp_mode && sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  3530. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  3531. if ((sde_crtc->cache_state == CACHE_STATE_NORMAL) &&
  3532. sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  3533. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_WRITE,
  3534. false);
  3535. else
  3536. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  3537. /*
  3538. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3539. * it means we are trying to flush a CRTC whose state is disabled:
  3540. * nothing else needs to be done.
  3541. */
  3542. if (unlikely(!sde_crtc->num_mixers))
  3543. return;
  3544. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  3545. /*
  3546. * For planes without commit update, drm framework will not add
  3547. * those planes to current state since hardware update is not
  3548. * required. However, if those planes were power collapsed since
  3549. * last commit cycle, driver has to restore the hardware state
  3550. * of those planes explicitly here prior to plane flush.
  3551. * Also use this iteration to see if any plane requires cache,
  3552. * so during the perf update driver can activate/deactivate
  3553. * the cache accordingly.
  3554. */
  3555. for (i = 0; i < SDE_SYS_CACHE_MAX; i++)
  3556. sde_crtc->new_perf.llcc_active[i] = false;
  3557. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3558. sde_plane_restore(plane);
  3559. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  3560. if (sde_plane_is_cache_required(plane, i))
  3561. sde_crtc->new_perf.llcc_active[i] = true;
  3562. }
  3563. }
  3564. sde_core_perf_crtc_update_llcc(crtc);
  3565. /* wait for acquire fences before anything else is done */
  3566. cstate->hwfence_in_fences_set = _sde_crtc_wait_for_fences(crtc);
  3567. if (!cstate->rsc_update) {
  3568. drm_for_each_encoder_mask(encoder, dev,
  3569. crtc->state->encoder_mask) {
  3570. cstate->rsc_client =
  3571. sde_encoder_get_rsc_client(encoder);
  3572. }
  3573. cstate->rsc_update = true;
  3574. }
  3575. /*
  3576. * Final plane updates: Give each plane a chance to complete all
  3577. * required writes/flushing before crtc's "flush
  3578. * everything" call below.
  3579. */
  3580. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3581. if (sde_kms->smmu_state.transition_error)
  3582. sde_plane_set_error(plane, true);
  3583. sde_plane_flush(plane);
  3584. }
  3585. /* Kickoff will be scheduled by outer layer */
  3586. SDE_ATRACE_END("sde_crtc_atomic_flush");
  3587. }
  3588. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3589. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  3590. struct drm_atomic_state *state)
  3591. {
  3592. return sde_crtc_atomic_flush_common(crtc, state);
  3593. }
  3594. #else
  3595. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  3596. struct drm_crtc_state *old_crtc_state)
  3597. {
  3598. return sde_crtc_atomic_flush_common(crtc, old_crtc_state->state);
  3599. }
  3600. #endif
  3601. /**
  3602. * sde_crtc_destroy_state - state destroy hook
  3603. * @crtc: drm CRTC
  3604. * @state: CRTC state object to release
  3605. */
  3606. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  3607. struct drm_crtc_state *state)
  3608. {
  3609. struct sde_crtc *sde_crtc;
  3610. struct sde_crtc_state *cstate;
  3611. struct drm_encoder *enc;
  3612. struct sde_kms *sde_kms;
  3613. if (!crtc || !state) {
  3614. SDE_ERROR("invalid argument(s)\n");
  3615. return;
  3616. }
  3617. sde_crtc = to_sde_crtc(crtc);
  3618. cstate = to_sde_crtc_state(state);
  3619. sde_kms = _sde_crtc_get_kms(crtc);
  3620. if (!sde_kms) {
  3621. SDE_ERROR("invalid sde_kms\n");
  3622. return;
  3623. }
  3624. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3625. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  3626. sde_rm_release(&sde_kms->rm, enc, true);
  3627. sde_cp_clear_state_info(state);
  3628. __drm_atomic_helper_crtc_destroy_state(state);
  3629. /* destroy value helper */
  3630. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  3631. &cstate->property_state);
  3632. }
  3633. static int _sde_crtc_flush_frame_events(struct drm_crtc *crtc)
  3634. {
  3635. struct sde_crtc *sde_crtc;
  3636. int i;
  3637. if (!crtc) {
  3638. SDE_ERROR("invalid argument\n");
  3639. return -EINVAL;
  3640. }
  3641. sde_crtc = to_sde_crtc(crtc);
  3642. if (!atomic_read(&sde_crtc->frame_pending)) {
  3643. SDE_DEBUG("no frames pending\n");
  3644. return 0;
  3645. }
  3646. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  3647. /*
  3648. * flush all the event thread work to make sure all the
  3649. * FRAME_EVENTS from encoder are propagated to crtc
  3650. */
  3651. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  3652. if (list_empty(&sde_crtc->frame_events[i].list))
  3653. kthread_flush_work(&sde_crtc->frame_events[i].work);
  3654. }
  3655. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  3656. return 0;
  3657. }
  3658. /**
  3659. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  3660. * @crtc: Pointer to crtc structure
  3661. */
  3662. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  3663. {
  3664. struct drm_plane *plane;
  3665. struct drm_plane_state *state;
  3666. struct sde_crtc *sde_crtc;
  3667. struct sde_crtc_mixer *mixer;
  3668. struct sde_hw_ctl *ctl;
  3669. if (!crtc)
  3670. return;
  3671. sde_crtc = to_sde_crtc(crtc);
  3672. mixer = sde_crtc->mixers;
  3673. if (!mixer)
  3674. return;
  3675. ctl = mixer->hw_ctl;
  3676. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3677. state = plane->state;
  3678. if (!state)
  3679. continue;
  3680. /* clear plane flush bitmask */
  3681. sde_plane_ctl_flush(plane, ctl, false);
  3682. }
  3683. }
  3684. /**
  3685. * sde_crtc_reset_hw - attempt hardware reset on errors
  3686. * @crtc: Pointer to DRM crtc instance
  3687. * @old_state: Pointer to crtc state for previous commit
  3688. * @recovery_events: Whether or not recovery events are enabled
  3689. * Returns: Zero if current commit should still be attempted
  3690. */
  3691. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  3692. bool recovery_events)
  3693. {
  3694. struct drm_plane *plane_halt[MAX_PLANES];
  3695. struct drm_plane *plane;
  3696. struct drm_encoder *encoder;
  3697. struct sde_crtc *sde_crtc;
  3698. struct sde_crtc_state *cstate;
  3699. struct sde_hw_ctl *ctl;
  3700. signed int i, plane_count;
  3701. int rc;
  3702. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  3703. return -EINVAL;
  3704. sde_crtc = to_sde_crtc(crtc);
  3705. cstate = to_sde_crtc_state(crtc->state);
  3706. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  3707. /* optionally generate a panic instead of performing a h/w reset */
  3708. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  3709. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3710. ctl = sde_crtc->mixers[i].hw_ctl;
  3711. if (!ctl || !ctl->ops.reset)
  3712. continue;
  3713. rc = ctl->ops.reset(ctl);
  3714. if (rc) {
  3715. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  3716. crtc->base.id, ctl->idx - CTL_0);
  3717. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  3718. SDE_EVTLOG_ERROR);
  3719. break;
  3720. }
  3721. }
  3722. /*
  3723. * Early out if simple ctl reset succeeded or reset is
  3724. * being performed after timeout
  3725. */
  3726. if (i == sde_crtc->num_ctls || crtc->state == old_state)
  3727. return 0;
  3728. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  3729. /* force all components in the system into reset at the same time */
  3730. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3731. ctl = sde_crtc->mixers[i].hw_ctl;
  3732. if (!ctl || !ctl->ops.hard_reset)
  3733. continue;
  3734. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  3735. ctl->ops.hard_reset(ctl, true);
  3736. }
  3737. plane_count = 0;
  3738. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  3739. if (plane_count >= ARRAY_SIZE(plane_halt))
  3740. break;
  3741. plane_halt[plane_count++] = plane;
  3742. sde_plane_halt_requests(plane, true);
  3743. sde_plane_set_revalidate(plane, true);
  3744. }
  3745. /* provide safe "border color only" commit configuration for later */
  3746. _sde_crtc_remove_pipe_flush(crtc);
  3747. _sde_crtc_blend_setup(crtc, old_state, false);
  3748. /* take h/w components out of reset */
  3749. for (i = plane_count - 1; i >= 0; --i)
  3750. sde_plane_halt_requests(plane_halt[i], false);
  3751. /* attempt to poll for start of frame cycle before reset release */
  3752. list_for_each_entry(encoder,
  3753. &crtc->dev->mode_config.encoder_list, head) {
  3754. if (encoder->crtc != crtc)
  3755. continue;
  3756. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3757. sde_encoder_poll_line_counts(encoder);
  3758. }
  3759. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3760. ctl = sde_crtc->mixers[i].hw_ctl;
  3761. if (!ctl || !ctl->ops.hard_reset)
  3762. continue;
  3763. ctl->ops.hard_reset(ctl, false);
  3764. }
  3765. list_for_each_entry(encoder,
  3766. &crtc->dev->mode_config.encoder_list, head) {
  3767. if (encoder->crtc != crtc)
  3768. continue;
  3769. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3770. sde_encoder_kickoff(encoder, true);
  3771. }
  3772. /* panic the device if VBIF is not in good state */
  3773. return !recovery_events ? 0 : -EAGAIN;
  3774. }
  3775. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  3776. struct drm_crtc_state *old_state)
  3777. {
  3778. struct drm_encoder *encoder;
  3779. struct drm_device *dev;
  3780. struct sde_crtc *sde_crtc;
  3781. struct sde_kms *sde_kms;
  3782. struct sde_crtc_state *cstate;
  3783. bool is_error = false;
  3784. unsigned long flags;
  3785. enum sde_crtc_idle_pc_state idle_pc_state;
  3786. struct sde_encoder_kickoff_params params = { 0 };
  3787. bool is_vid = false;
  3788. if (!crtc) {
  3789. SDE_ERROR("invalid argument\n");
  3790. return;
  3791. }
  3792. dev = crtc->dev;
  3793. sde_crtc = to_sde_crtc(crtc);
  3794. sde_kms = _sde_crtc_get_kms(crtc);
  3795. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3796. SDE_ERROR("invalid argument\n");
  3797. return;
  3798. }
  3799. cstate = to_sde_crtc_state(crtc->state);
  3800. /*
  3801. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3802. * it means we are trying to start a CRTC whose state is disabled:
  3803. * nothing else needs to be done.
  3804. */
  3805. if (unlikely(!sde_crtc->num_mixers))
  3806. return;
  3807. SDE_ATRACE_BEGIN("crtc_commit");
  3808. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  3809. sde_crtc->kickoff_in_progress = true;
  3810. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3811. if (encoder->crtc != crtc)
  3812. continue;
  3813. /*
  3814. * Encoder will flush/start now, unless it has a tx pending.
  3815. * If so, it may delay and flush at an irq event (e.g. ppdone)
  3816. */
  3817. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  3818. crtc->state);
  3819. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  3820. sde_crtc->needs_hw_reset = true;
  3821. if (idle_pc_state != IDLE_PC_NONE)
  3822. sde_encoder_control_idle_pc(encoder,
  3823. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  3824. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3825. is_vid = true;
  3826. }
  3827. /*
  3828. * Optionally attempt h/w recovery if any errors were detected while
  3829. * preparing for the kickoff
  3830. */
  3831. if (sde_crtc->needs_hw_reset) {
  3832. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  3833. if (sde_crtc->frame_trigger_mode
  3834. != FRAME_DONE_WAIT_POSTED_START &&
  3835. sde_crtc_reset_hw(crtc, old_state,
  3836. params.recovery_events_enabled))
  3837. is_error = true;
  3838. sde_crtc->needs_hw_reset = false;
  3839. }
  3840. sde_crtc_calc_fps(sde_crtc);
  3841. SDE_ATRACE_BEGIN("flush_event_thread");
  3842. _sde_crtc_flush_frame_events(crtc);
  3843. SDE_ATRACE_END("flush_event_thread");
  3844. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  3845. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  3846. /* acquire bandwidth and other resources */
  3847. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  3848. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  3849. } else {
  3850. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  3851. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3852. }
  3853. sde_crtc->play_count++;
  3854. sde_vbif_clear_errors(sde_kms);
  3855. if (is_error) {
  3856. _sde_crtc_remove_pipe_flush(crtc);
  3857. _sde_crtc_blend_setup(crtc, old_state, false);
  3858. }
  3859. /*
  3860. * for cmd and wb modes, update the txq for incoming fences before flush to avoid race
  3861. * condition between txq update and the hw signal during ctl-done for partial updates
  3862. */
  3863. if (test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask) && !is_vid)
  3864. sde_fence_update_hw_fences_txq(sde_crtc->output_fence, false, 0,
  3865. sde_kms->debugfs_hw_fence);
  3866. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3867. if (encoder->crtc != crtc)
  3868. continue;
  3869. sde_encoder_kickoff(encoder, true);
  3870. }
  3871. sde_crtc->kickoff_in_progress = false;
  3872. /* store the event after frame trigger */
  3873. if (sde_crtc->event) {
  3874. WARN_ON(sde_crtc->event);
  3875. } else {
  3876. spin_lock_irqsave(&dev->event_lock, flags);
  3877. sde_crtc->event = crtc->state->event;
  3878. spin_unlock_irqrestore(&dev->event_lock, flags);
  3879. }
  3880. SDE_ATRACE_END("crtc_commit");
  3881. }
  3882. /**
  3883. * _sde_crtc_vblank_enable - update power resource and vblank request
  3884. * @sde_crtc: Pointer to sde crtc structure
  3885. * @enable: Whether to enable/disable vblanks
  3886. *
  3887. * @Return: error code
  3888. */
  3889. static int _sde_crtc_vblank_enable(
  3890. struct sde_crtc *sde_crtc, bool enable)
  3891. {
  3892. struct drm_crtc *crtc;
  3893. struct drm_encoder *enc;
  3894. if (!sde_crtc) {
  3895. SDE_ERROR("invalid crtc\n");
  3896. return -EINVAL;
  3897. }
  3898. crtc = &sde_crtc->base;
  3899. SDE_EVT32(DRMID(crtc), enable, sde_crtc->enabled,
  3900. crtc->state->encoder_mask,
  3901. sde_crtc->cached_encoder_mask);
  3902. if (enable) {
  3903. int ret;
  3904. ret = pm_runtime_resume_and_get(crtc->dev->dev);
  3905. if (ret < 0) {
  3906. SDE_ERROR("failed to enable power resource %d\n", ret);
  3907. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  3908. return ret;
  3909. }
  3910. mutex_lock(&sde_crtc->crtc_lock);
  3911. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  3912. if (sde_encoder_in_clone_mode(enc))
  3913. continue;
  3914. sde_encoder_register_vblank_callback(enc, sde_crtc_vblank_cb, (void *)crtc);
  3915. }
  3916. mutex_unlock(&sde_crtc->crtc_lock);
  3917. } else {
  3918. mutex_lock(&sde_crtc->crtc_lock);
  3919. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  3920. if (sde_encoder_in_clone_mode(enc))
  3921. continue;
  3922. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  3923. }
  3924. mutex_unlock(&sde_crtc->crtc_lock);
  3925. pm_runtime_put_sync(crtc->dev->dev);
  3926. }
  3927. return 0;
  3928. }
  3929. static void _sde_crtc_reserve_resource(struct drm_crtc *crtc, struct drm_connector *conn)
  3930. {
  3931. u32 min_transfer_time = 0, lm_count = 1;
  3932. u64 mode_clock_hz = 0, updated_fps = 0, topology_id;
  3933. struct drm_encoder *encoder;
  3934. if (!crtc || !conn)
  3935. return;
  3936. encoder = conn->state->best_encoder;
  3937. if (!sde_encoder_is_built_in_display(encoder))
  3938. return;
  3939. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_CMD_MODE))
  3940. sde_encoder_get_transfer_time(encoder, &min_transfer_time);
  3941. if (min_transfer_time)
  3942. updated_fps = DIV_ROUND_UP(1000000, min_transfer_time);
  3943. else
  3944. updated_fps = drm_mode_vrefresh(&crtc->mode);
  3945. topology_id = sde_connector_get_topology_name(conn);
  3946. if (TOPOLOGY_DUALPIPE_MODE(topology_id))
  3947. lm_count = 2;
  3948. else if (TOPOLOGY_QUADPIPE_MODE(topology_id))
  3949. lm_count = 4;
  3950. /* mode clock = [(h * v * fps * 1.05) / (num_lm)] */
  3951. mode_clock_hz = mult_frac(crtc->mode.htotal * crtc->mode.vtotal * updated_fps, 105, 100);
  3952. mode_clock_hz = div_u64(mode_clock_hz, lm_count);
  3953. SDE_DEBUG("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u\n",
  3954. crtc->mode.name, crtc->mode.htotal, crtc->mode.vtotal,
  3955. updated_fps, lm_count, mode_clock_hz);
  3956. sde_core_perf_crtc_reserve_res(crtc, mode_clock_hz);
  3957. }
  3958. /**
  3959. * sde_crtc_duplicate_state - state duplicate hook
  3960. * @crtc: Pointer to drm crtc structure
  3961. * @Returns: Pointer to new drm_crtc_state structure
  3962. */
  3963. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  3964. {
  3965. struct sde_crtc *sde_crtc;
  3966. struct sde_crtc_state *cstate, *old_cstate;
  3967. if (!crtc || !crtc->state) {
  3968. SDE_ERROR("invalid argument(s)\n");
  3969. return NULL;
  3970. }
  3971. sde_crtc = to_sde_crtc(crtc);
  3972. old_cstate = to_sde_crtc_state(crtc->state);
  3973. if (old_cstate->cont_splash_populated) {
  3974. crtc->state->plane_mask = 0;
  3975. crtc->state->connector_mask = 0;
  3976. crtc->state->encoder_mask = 0;
  3977. crtc->state->enable = false;
  3978. old_cstate->cont_splash_populated = false;
  3979. }
  3980. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3981. if (!cstate) {
  3982. SDE_ERROR("failed to allocate state\n");
  3983. return NULL;
  3984. }
  3985. /* duplicate value helper */
  3986. msm_property_duplicate_state(&sde_crtc->property_info,
  3987. old_cstate, cstate,
  3988. &cstate->property_state, cstate->property_values);
  3989. sde_cp_duplicate_state_info(&old_cstate->base, &cstate->base);
  3990. /* duplicate base helper */
  3991. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  3992. return &cstate->base;
  3993. }
  3994. /**
  3995. * sde_crtc_reset - reset hook for CRTCs
  3996. * Resets the atomic state for @crtc by freeing the state pointer (which might
  3997. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  3998. * @crtc: Pointer to drm crtc structure
  3999. */
  4000. static void sde_crtc_reset(struct drm_crtc *crtc)
  4001. {
  4002. struct sde_crtc *sde_crtc;
  4003. struct sde_crtc_state *cstate;
  4004. if (!crtc) {
  4005. SDE_ERROR("invalid crtc\n");
  4006. return;
  4007. }
  4008. /* revert suspend actions, if necessary */
  4009. if (!sde_crtc_is_reset_required(crtc)) {
  4010. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  4011. return;
  4012. }
  4013. /* remove previous state, if present */
  4014. if (crtc->state) {
  4015. sde_crtc_destroy_state(crtc, crtc->state);
  4016. crtc->state = 0;
  4017. }
  4018. sde_crtc = to_sde_crtc(crtc);
  4019. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  4020. if (!cstate) {
  4021. SDE_ERROR("failed to allocate state\n");
  4022. return;
  4023. }
  4024. /* reset value helper */
  4025. msm_property_reset_state(&sde_crtc->property_info, cstate,
  4026. &cstate->property_state,
  4027. cstate->property_values);
  4028. _sde_crtc_set_input_fence_timeout(cstate);
  4029. cstate->base.crtc = crtc;
  4030. crtc->state = &cstate->base;
  4031. }
  4032. static void sde_crtc_clear_cached_mixer_cfg(struct drm_crtc *crtc)
  4033. {
  4034. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4035. struct sde_hw_mixer *hw_lm;
  4036. int lm_idx;
  4037. /* clearing lm cfg marks it dirty to force reprogramming next update */
  4038. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  4039. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  4040. hw_lm->cfg.out_width = 0;
  4041. hw_lm->cfg.out_height = 0;
  4042. }
  4043. SDE_EVT32(DRMID(crtc));
  4044. }
  4045. void sde_crtc_reset_sw_state(struct drm_crtc *crtc)
  4046. {
  4047. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  4048. struct drm_plane *plane;
  4049. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4050. /* mark planes, mixers, and other blocks dirty for next update */
  4051. drm_atomic_crtc_for_each_plane(plane, crtc)
  4052. sde_plane_set_revalidate(plane, true);
  4053. /* mark mixers dirty for next update */
  4054. sde_crtc_clear_cached_mixer_cfg(crtc);
  4055. /* mark other properties which need to be dirty for next update */
  4056. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask);
  4057. if (cstate->num_ds_enabled)
  4058. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  4059. }
  4060. static void sde_crtc_post_ipc(struct drm_crtc *crtc)
  4061. {
  4062. struct sde_crtc *sde_crtc;
  4063. struct sde_crtc_state *cstate;
  4064. struct drm_encoder *encoder;
  4065. sde_crtc = to_sde_crtc(crtc);
  4066. cstate = to_sde_crtc_state(crtc->state);
  4067. /* restore encoder; crtc will be programmed during commit */
  4068. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask)
  4069. sde_encoder_virt_restore(encoder);
  4070. /* restore UIDLE */
  4071. sde_core_perf_crtc_update_uidle(crtc, true);
  4072. sde_cp_crtc_post_ipc(crtc);
  4073. }
  4074. static void sde_crtc_mmrm_cb_notification(struct drm_crtc *crtc)
  4075. {
  4076. struct msm_drm_private *priv;
  4077. unsigned long requested_clk;
  4078. struct sde_kms *kms = NULL;
  4079. if (!crtc->dev->dev_private) {
  4080. pr_err("invalid crtc priv\n");
  4081. return;
  4082. }
  4083. priv = crtc->dev->dev_private;
  4084. kms = to_sde_kms(priv->kms);
  4085. if (!kms) {
  4086. SDE_ERROR("invalid parameters\n");
  4087. return;
  4088. }
  4089. requested_clk = sde_power_mmrm_get_requested_clk(&priv->phandle,
  4090. kms->perf.clk_name);
  4091. /* notify user space the reduced clk rate */
  4092. sde_crtc_event_notify(crtc, DRM_EVENT_MMRM_CB, &requested_clk, sizeof(unsigned long));
  4093. SDE_DEBUG("crtc[%d]: MMRM cb notified clk:%d\n",
  4094. crtc->base.id, requested_clk);
  4095. }
  4096. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  4097. {
  4098. struct drm_crtc *crtc = arg;
  4099. struct sde_crtc *sde_crtc;
  4100. struct drm_encoder *encoder;
  4101. u32 power_on;
  4102. unsigned long flags;
  4103. struct sde_crtc_irq_info *node = NULL;
  4104. int ret = 0;
  4105. if (!crtc) {
  4106. SDE_ERROR("invalid crtc\n");
  4107. return;
  4108. }
  4109. sde_crtc = to_sde_crtc(crtc);
  4110. mutex_lock(&sde_crtc->crtc_lock);
  4111. SDE_EVT32(DRMID(crtc), event_type);
  4112. switch (event_type) {
  4113. case SDE_POWER_EVENT_POST_ENABLE:
  4114. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4115. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4116. ret = 0;
  4117. if (node->func)
  4118. ret = node->func(crtc, true, &node->irq);
  4119. if (ret)
  4120. SDE_ERROR("%s failed to enable event %x\n",
  4121. sde_crtc->name, node->event);
  4122. }
  4123. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4124. sde_crtc_post_ipc(crtc);
  4125. break;
  4126. case SDE_POWER_EVENT_PRE_DISABLE:
  4127. drm_for_each_encoder_mask(encoder, crtc->dev,
  4128. crtc->state->encoder_mask) {
  4129. /*
  4130. * disable the vsync source after updating the
  4131. * rsc state. rsc state update might have vsync wait
  4132. * and vsync source must be disabled after it.
  4133. * It will avoid generating any vsync from this point
  4134. * till mode-2 entry. It is SW workaround for HW
  4135. * limitation and should not be removed without
  4136. * checking the updated design.
  4137. */
  4138. sde_encoder_control_te(encoder, false);
  4139. }
  4140. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4141. node = NULL;
  4142. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4143. ret = 0;
  4144. if (node->func)
  4145. ret = node->func(crtc, false, &node->irq);
  4146. if (ret)
  4147. SDE_ERROR("%s failed to disable event %x\n",
  4148. sde_crtc->name, node->event);
  4149. }
  4150. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4151. sde_cp_crtc_pre_ipc(crtc);
  4152. break;
  4153. case SDE_POWER_EVENT_POST_DISABLE:
  4154. sde_crtc_reset_sw_state(crtc);
  4155. sde_cp_crtc_suspend(crtc);
  4156. power_on = 0;
  4157. sde_crtc_event_notify(crtc, DRM_EVENT_SDE_POWER, &power_on, sizeof(u32));
  4158. break;
  4159. case SDE_POWER_EVENT_MMRM_CALLBACK:
  4160. sde_crtc_mmrm_cb_notification(crtc);
  4161. break;
  4162. default:
  4163. SDE_DEBUG("event:%d not handled\n", event_type);
  4164. break;
  4165. }
  4166. mutex_unlock(&sde_crtc->crtc_lock);
  4167. }
  4168. static void _sde_crtc_reset(struct drm_crtc *crtc)
  4169. {
  4170. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4171. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  4172. /* mark mixer cfgs dirty before wiping them */
  4173. sde_crtc_clear_cached_mixer_cfg(crtc);
  4174. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  4175. sde_crtc->num_mixers = 0;
  4176. sde_crtc->mixers_swapped = false;
  4177. /* disable clk & bw control until clk & bw properties are set */
  4178. cstate->bw_control = false;
  4179. cstate->bw_split_vote = false;
  4180. cstate->hwfence_in_fences_set = false;
  4181. sde_crtc_static_img_control(crtc, CACHE_STATE_DISABLED, false);
  4182. }
  4183. static void sde_crtc_disable(struct drm_crtc *crtc)
  4184. {
  4185. struct sde_kms *sde_kms;
  4186. struct sde_crtc *sde_crtc;
  4187. struct sde_crtc_state *cstate;
  4188. struct drm_encoder *encoder;
  4189. struct msm_drm_private *priv;
  4190. unsigned long flags;
  4191. struct sde_crtc_irq_info *node = NULL;
  4192. u32 power_on;
  4193. bool in_cont_splash = false;
  4194. int ret, i;
  4195. enum sde_intf_mode intf_mode;
  4196. struct sde_hw_ctl *hw_ctl = NULL;
  4197. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  4198. SDE_ERROR("invalid crtc\n");
  4199. return;
  4200. }
  4201. sde_kms = _sde_crtc_get_kms(crtc);
  4202. if (!sde_kms) {
  4203. SDE_ERROR("invalid kms\n");
  4204. return;
  4205. }
  4206. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  4207. SDE_ERROR("power resource is not enabled\n");
  4208. return;
  4209. }
  4210. sde_crtc = to_sde_crtc(crtc);
  4211. cstate = to_sde_crtc_state(crtc->state);
  4212. priv = crtc->dev->dev_private;
  4213. SDE_DEBUG("crtc%d\n", crtc->base.id);
  4214. /* avoid vblank on/off for virtual display */
  4215. intf_mode = sde_crtc_get_intf_mode(crtc, crtc->state);
  4216. if ((intf_mode != INTF_MODE_WB_BLOCK) && (intf_mode != INTF_MODE_WB_LINE))
  4217. drm_crtc_vblank_off(crtc);
  4218. mutex_lock(&sde_crtc->crtc_lock);
  4219. SDE_EVT32_VERBOSE(DRMID(crtc));
  4220. /* update color processing on suspend */
  4221. sde_cp_crtc_suspend(crtc);
  4222. mutex_unlock(&sde_crtc->crtc_lock);
  4223. kthread_flush_worker(&priv->event_thread[crtc->index].worker);
  4224. mutex_lock(&sde_crtc->crtc_lock);
  4225. kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  4226. SDE_EVT32(DRMID(crtc), sde_crtc->enabled, crtc->state->active,
  4227. crtc->state->enable, sde_crtc->cached_encoder_mask);
  4228. sde_crtc->enabled = false;
  4229. sde_crtc->cached_encoder_mask = 0;
  4230. /* Try to disable uidle */
  4231. sde_core_perf_crtc_update_uidle(crtc, false);
  4232. if (atomic_read(&sde_crtc->frame_pending)) {
  4233. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  4234. atomic_read(&sde_crtc->frame_pending));
  4235. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  4236. SDE_EVTLOG_FUNC_CASE2);
  4237. sde_core_perf_crtc_release_bw(crtc);
  4238. atomic_set(&sde_crtc->frame_pending, 0);
  4239. }
  4240. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4241. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4242. ret = 0;
  4243. if (node->func)
  4244. ret = node->func(crtc, false, &node->irq);
  4245. if (ret)
  4246. SDE_ERROR("%s failed to disable event %x\n",
  4247. sde_crtc->name, node->event);
  4248. }
  4249. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4250. drm_for_each_encoder_mask(encoder, crtc->dev,
  4251. crtc->state->encoder_mask) {
  4252. if (sde_encoder_in_cont_splash(encoder)) {
  4253. in_cont_splash = true;
  4254. break;
  4255. }
  4256. }
  4257. /* avoid clk/bw downvote if cont-splash is enabled */
  4258. if (!in_cont_splash)
  4259. sde_core_perf_crtc_update(crtc, 0, true);
  4260. drm_for_each_encoder_mask(encoder, crtc->dev,
  4261. crtc->state->encoder_mask) {
  4262. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  4263. cstate->rsc_client = NULL;
  4264. cstate->rsc_update = false;
  4265. /*
  4266. * reset idle power-collapse to original state during suspend;
  4267. * user-mode will change the state on resume, if required
  4268. */
  4269. if (test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features))
  4270. sde_encoder_control_idle_pc(encoder, true);
  4271. }
  4272. if (sde_crtc->power_event) {
  4273. sde_power_handle_unregister_event(&priv->phandle,
  4274. sde_crtc->power_event);
  4275. sde_crtc->power_event = NULL;
  4276. }
  4277. /**
  4278. * All callbacks are unregistered and frame done waits are complete
  4279. * at this point. No buffers are accessed by hardware.
  4280. * reset the fence timeline if crtc will not be enabled for this commit
  4281. */
  4282. if (!crtc->state->active || !crtc->state->enable) {
  4283. if (test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask))
  4284. hw_ctl = _sde_crtc_get_hw_ctl(crtc);
  4285. sde_fence_signal(sde_crtc->output_fence,
  4286. ktime_get(), SDE_FENCE_RESET_TIMELINE, hw_ctl);
  4287. for (i = 0; i < cstate->num_connectors; ++i)
  4288. sde_connector_commit_reset(cstate->connectors[i],
  4289. ktime_get());
  4290. }
  4291. _sde_crtc_reset(crtc);
  4292. sde_cp_crtc_disable(crtc);
  4293. power_on = 0;
  4294. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, &power_on, sizeof(u32));
  4295. /* suspend case: clear stale OPR value */
  4296. if (sde_crtc->opr_event_notify_enabled)
  4297. memset(&sde_crtc->previous_opr_value, 0, sizeof(struct sde_opr_value));
  4298. mutex_unlock(&sde_crtc->crtc_lock);
  4299. }
  4300. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  4301. static void sde_crtc_enable(struct drm_crtc *crtc,
  4302. struct drm_atomic_state *old_state)
  4303. #else
  4304. static void sde_crtc_enable(struct drm_crtc *crtc,
  4305. struct drm_crtc_state *old_crtc_state)
  4306. #endif
  4307. {
  4308. struct sde_crtc *sde_crtc;
  4309. struct drm_encoder *encoder;
  4310. struct msm_drm_private *priv;
  4311. unsigned long flags;
  4312. struct sde_crtc_irq_info *node = NULL;
  4313. int ret, i;
  4314. struct sde_crtc_state *cstate;
  4315. struct msm_display_mode *msm_mode;
  4316. enum sde_intf_mode intf_mode;
  4317. struct sde_kms *kms;
  4318. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  4319. SDE_ERROR("invalid crtc\n");
  4320. return;
  4321. }
  4322. kms = _sde_crtc_get_kms(crtc);
  4323. if (!kms || !kms->catalog) {
  4324. SDE_ERROR("invalid kms handle\n");
  4325. return;
  4326. }
  4327. priv = crtc->dev->dev_private;
  4328. cstate = to_sde_crtc_state(crtc->state);
  4329. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  4330. SDE_ERROR("power resource is not enabled\n");
  4331. return;
  4332. }
  4333. SDE_DEBUG("crtc%d\n", crtc->base.id);
  4334. SDE_EVT32_VERBOSE(DRMID(crtc));
  4335. sde_crtc = to_sde_crtc(crtc);
  4336. cstate->line_insertion.panel_line_insertion_enable =
  4337. sde_crtc_is_line_insertion_supported(crtc);
  4338. /*
  4339. * Avoid drm_crtc_vblank_on during seamless DMS case
  4340. * when CRTC is already in enabled state
  4341. */
  4342. if (!sde_crtc->enabled) {
  4343. /* cache the encoder mask now for vblank work */
  4344. sde_crtc->cached_encoder_mask = crtc->state->encoder_mask;
  4345. /* avoid vblank on/off for virtual display */
  4346. intf_mode = sde_crtc_get_intf_mode(crtc, crtc->state);
  4347. if ((intf_mode != INTF_MODE_WB_BLOCK) && (intf_mode != INTF_MODE_WB_LINE)) {
  4348. /* max possible vsync_cnt(atomic_t) soft counter */
  4349. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, kms->catalog->features))
  4350. drm_crtc_set_max_vblank_count(crtc, INT_MAX);
  4351. drm_crtc_vblank_on(crtc);
  4352. }
  4353. }
  4354. mutex_lock(&sde_crtc->crtc_lock);
  4355. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  4356. /*
  4357. * Try to enable uidle (if possible), we do this before the call
  4358. * to return early during seamless dms mode, so any fps
  4359. * change is also consider to enable/disable UIDLE
  4360. */
  4361. sde_core_perf_crtc_update_uidle(crtc, true);
  4362. msm_mode = sde_crtc_get_msm_mode(crtc->state);
  4363. if (!msm_mode){
  4364. SDE_ERROR("invalid msm mode, %s\n",
  4365. crtc->state->adjusted_mode.name);
  4366. return;
  4367. }
  4368. /* return early if crtc is already enabled, do this after UIDLE check */
  4369. if (sde_crtc->enabled) {
  4370. if (msm_is_mode_seamless_dms(msm_mode) ||
  4371. msm_is_mode_seamless_dyn_clk(msm_mode))
  4372. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  4373. sde_crtc->name);
  4374. else
  4375. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  4376. mutex_unlock(&sde_crtc->crtc_lock);
  4377. return;
  4378. }
  4379. drm_for_each_encoder_mask(encoder, crtc->dev,
  4380. crtc->state->encoder_mask) {
  4381. sde_encoder_register_frame_event_callback(encoder,
  4382. sde_crtc_frame_event_cb, crtc);
  4383. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL,
  4384. sde_encoder_check_curr_mode(encoder,
  4385. MSM_DISPLAY_VIDEO_MODE));
  4386. }
  4387. sde_crtc->enabled = true;
  4388. sde_cp_crtc_enable(crtc);
  4389. /* update color processing on resume */
  4390. sde_cp_crtc_resume(crtc);
  4391. mutex_unlock(&sde_crtc->crtc_lock);
  4392. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4393. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4394. ret = 0;
  4395. if (node->func)
  4396. ret = node->func(crtc, true, &node->irq);
  4397. if (ret)
  4398. SDE_ERROR("%s failed to enable event %x\n",
  4399. sde_crtc->name, node->event);
  4400. }
  4401. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4402. sde_crtc->power_event = sde_power_handle_register_event(
  4403. &priv->phandle,
  4404. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  4405. SDE_POWER_EVENT_PRE_DISABLE | SDE_POWER_EVENT_MMRM_CALLBACK,
  4406. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  4407. /* Enable ESD thread */
  4408. for (i = 0; i < cstate->num_connectors; i++) {
  4409. sde_connector_schedule_status_work(cstate->connectors[i], true);
  4410. _sde_crtc_reserve_resource(crtc, cstate->connectors[i]);
  4411. }
  4412. }
  4413. /* no input validation - caller API has all the checks */
  4414. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc *crtc, struct drm_crtc_state *state,
  4415. struct plane_state pstates[], int cnt)
  4416. {
  4417. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  4418. struct drm_display_mode *mode = &state->adjusted_mode;
  4419. const struct drm_plane_state *pstate;
  4420. struct sde_plane_state *sde_pstate;
  4421. int rc = 0, i;
  4422. struct sde_rect *rect;
  4423. u32 crtc_width, crtc_height;
  4424. sde_crtc_get_resolution(crtc, state, mode, &crtc_width, &crtc_height);
  4425. /* Check dim layer rect bounds and stage */
  4426. for (i = 0; i < cstate->num_dim_layers; i++) {
  4427. rect = &cstate->dim_layer[i].rect;
  4428. if ((CHECK_LAYER_BOUNDS(rect->y, rect->h, crtc_height)) ||
  4429. (CHECK_LAYER_BOUNDS(rect->x, rect->w, crtc_width)) ||
  4430. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) || (!rect->w) || (!rect->h)) {
  4431. SDE_ERROR("crtc:%d wxh:%dx%d, invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  4432. DRMID(state->crtc), crtc_width, crtc_height,
  4433. rect->x, rect->y, rect->w, rect->h,
  4434. cstate->dim_layer[i].stage);
  4435. rc = -E2BIG;
  4436. goto end;
  4437. }
  4438. }
  4439. /* log all src and excl_rect, useful for debugging */
  4440. for (i = 0; i < cnt; i++) {
  4441. pstate = pstates[i].drm_pstate;
  4442. sde_pstate = to_sde_plane_state(pstate);
  4443. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  4444. DRMID(pstate->plane), pstates[i].stage,
  4445. pstate->crtc_x, pstate->crtc_y, pstate->crtc_w, pstate->crtc_h,
  4446. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  4447. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  4448. }
  4449. end:
  4450. return rc;
  4451. }
  4452. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  4453. struct drm_crtc_state *state, struct plane_state pstates[],
  4454. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  4455. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  4456. {
  4457. struct drm_plane *plane;
  4458. int i;
  4459. if (secure == SDE_DRM_SEC_ONLY) {
  4460. /*
  4461. * validate planes - only fb_sec_dir is allowed during sec_crtc
  4462. * - fb_sec_dir is for secure camera preview and
  4463. * secure display use case
  4464. * - fb_sec is for secure video playback
  4465. * - fb_ns is for normal non secure use cases
  4466. */
  4467. if (fb_ns || fb_sec) {
  4468. SDE_ERROR(
  4469. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  4470. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  4471. return -EINVAL;
  4472. }
  4473. /*
  4474. * - only one blending stage is allowed in sec_crtc
  4475. * - validate if pipe is allowed for sec-ui updates
  4476. */
  4477. for (i = 1; i < cnt; i++) {
  4478. if (!pstates[i].drm_pstate
  4479. || !pstates[i].drm_pstate->plane) {
  4480. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  4481. DRMID(crtc), i);
  4482. return -EINVAL;
  4483. }
  4484. plane = pstates[i].drm_pstate->plane;
  4485. if (!sde_plane_is_sec_ui_allowed(plane)) {
  4486. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  4487. DRMID(crtc), plane->base.id);
  4488. return -EINVAL;
  4489. } else if (pstates[i].stage != pstates[i-1].stage) {
  4490. SDE_ERROR(
  4491. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  4492. DRMID(crtc), i, pstates[i].stage,
  4493. i-1, pstates[i-1].stage);
  4494. return -EINVAL;
  4495. }
  4496. }
  4497. /* check if all the dim_layers are in the same stage */
  4498. for (i = 1; i < cstate->num_dim_layers; i++) {
  4499. if (cstate->dim_layer[i].stage !=
  4500. cstate->dim_layer[i-1].stage) {
  4501. SDE_ERROR(
  4502. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  4503. DRMID(crtc),
  4504. i, cstate->dim_layer[i].stage,
  4505. i-1, cstate->dim_layer[i-1].stage);
  4506. return -EINVAL;
  4507. }
  4508. }
  4509. /*
  4510. * if secure-ui supported blendstage is specified,
  4511. * - fail empty commit
  4512. * - validate dim_layer or plane is staged in the supported
  4513. * blendstage
  4514. */
  4515. if (sde_kms->catalog->sui_supported_blendstage) {
  4516. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  4517. cstate->dim_layer[0].stage;
  4518. if (!test_bit(SDE_FEATURE_BASE_LAYER, sde_kms->catalog->features))
  4519. sec_stage -= SDE_STAGE_0;
  4520. if ((!cnt && !cstate->num_dim_layers) ||
  4521. (sde_kms->catalog->sui_supported_blendstage
  4522. != sec_stage)) {
  4523. SDE_ERROR(
  4524. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  4525. DRMID(crtc), cnt,
  4526. cstate->num_dim_layers, sec_stage);
  4527. return -EINVAL;
  4528. }
  4529. }
  4530. }
  4531. return 0;
  4532. }
  4533. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  4534. struct drm_crtc_state *state, int fb_sec_dir)
  4535. {
  4536. struct drm_encoder *encoder;
  4537. int encoder_cnt = 0;
  4538. if (fb_sec_dir) {
  4539. drm_for_each_encoder_mask(encoder, crtc->dev,
  4540. state->encoder_mask)
  4541. encoder_cnt++;
  4542. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  4543. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  4544. DRMID(crtc), encoder_cnt);
  4545. return -EINVAL;
  4546. }
  4547. }
  4548. return 0;
  4549. }
  4550. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  4551. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  4552. int fb_ns, int fb_sec, int fb_sec_dir)
  4553. {
  4554. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  4555. struct drm_encoder *encoder;
  4556. int is_video_mode = false;
  4557. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4558. if (sde_encoder_is_dsi_display(encoder))
  4559. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  4560. MSM_DISPLAY_VIDEO_MODE);
  4561. }
  4562. /*
  4563. * Secure display to secure camera needs without direct
  4564. * transition is currently not allowed
  4565. */
  4566. if (fb_sec_dir && secure == SDE_DRM_SEC_NON_SEC &&
  4567. smmu_state->state != ATTACHED &&
  4568. smmu_state->secure_level == SDE_DRM_SEC_ONLY) {
  4569. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  4570. smmu_state->state, smmu_state->secure_level,
  4571. secure);
  4572. goto sec_err;
  4573. }
  4574. /*
  4575. * In video mode check for null commit before transition
  4576. * from secure to non secure and vice versa
  4577. */
  4578. if (is_video_mode && smmu_state &&
  4579. state->plane_mask && crtc->state->plane_mask &&
  4580. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  4581. (secure == SDE_DRM_SEC_ONLY))) ||
  4582. (fb_ns && ((smmu_state->state == DETACHED) ||
  4583. (smmu_state->state == DETACH_ALL_REQ))) ||
  4584. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  4585. (smmu_state->state == DETACH_SEC_REQ)) &&
  4586. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  4587. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  4588. smmu_state->state, smmu_state->secure_level,
  4589. secure, crtc->state->plane_mask, state->plane_mask);
  4590. goto sec_err;
  4591. }
  4592. return 0;
  4593. sec_err:
  4594. SDE_ERROR(
  4595. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  4596. DRMID(crtc), secure, smmu_state->state,
  4597. smmu_state->secure_level, fb_ns, fb_sec_dir);
  4598. return -EINVAL;
  4599. }
  4600. static int _sde_crtc_check_secure_conn(struct drm_crtc *crtc,
  4601. struct drm_crtc_state *state, uint32_t fb_sec)
  4602. {
  4603. bool conn_secure = false, is_wb = false;
  4604. struct drm_connector *conn;
  4605. struct drm_connector_state *conn_state;
  4606. int i;
  4607. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  4608. if (conn_state && conn_state->crtc == crtc) {
  4609. if (conn->connector_type ==
  4610. DRM_MODE_CONNECTOR_VIRTUAL)
  4611. is_wb = true;
  4612. if (sde_connector_get_property(conn_state,
  4613. CONNECTOR_PROP_FB_TRANSLATION_MODE) ==
  4614. SDE_DRM_FB_SEC)
  4615. conn_secure = true;
  4616. }
  4617. }
  4618. /*
  4619. * If any input buffers are secure for wb,
  4620. * the output buffer must also be secure.
  4621. */
  4622. if (is_wb && fb_sec && !conn_secure) {
  4623. SDE_ERROR("crtc%d: input fb sec %d, output fb secure %d\n",
  4624. DRMID(crtc), fb_sec, conn_secure);
  4625. return -EINVAL;
  4626. }
  4627. return 0;
  4628. }
  4629. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  4630. struct drm_crtc_state *state, struct plane_state pstates[],
  4631. int cnt)
  4632. {
  4633. struct sde_crtc_state *cstate;
  4634. struct sde_kms *sde_kms;
  4635. uint32_t secure;
  4636. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  4637. int rc;
  4638. if (!crtc || !state) {
  4639. SDE_ERROR("invalid arguments\n");
  4640. return -EINVAL;
  4641. }
  4642. sde_kms = _sde_crtc_get_kms(crtc);
  4643. if (!sde_kms || !sde_kms->catalog) {
  4644. SDE_ERROR("invalid kms\n");
  4645. return -EINVAL;
  4646. }
  4647. cstate = to_sde_crtc_state(state);
  4648. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  4649. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  4650. &fb_sec, &fb_sec_dir);
  4651. if (rc)
  4652. return rc;
  4653. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  4654. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  4655. if (rc)
  4656. return rc;
  4657. rc = _sde_crtc_check_secure_conn(crtc, state, fb_sec);
  4658. if (rc)
  4659. return rc;
  4660. /*
  4661. * secure_crtc is not allowed in a shared toppolgy
  4662. * across different encoders.
  4663. */
  4664. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  4665. if (rc)
  4666. return rc;
  4667. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  4668. secure, fb_ns, fb_sec, fb_sec_dir);
  4669. if (rc)
  4670. return rc;
  4671. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  4672. return 0;
  4673. }
  4674. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  4675. struct drm_crtc_state *state,
  4676. struct drm_display_mode *mode,
  4677. struct plane_state *pstates,
  4678. struct drm_plane *plane,
  4679. struct sde_multirect_plane_states *multirect_plane,
  4680. int *cnt)
  4681. {
  4682. struct sde_crtc *sde_crtc;
  4683. struct sde_crtc_state *cstate;
  4684. const struct drm_plane_state *pstate;
  4685. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  4686. int rc = 0, multirect_count = 0, i, crtc_width, crtc_height;
  4687. int inc_sde_stage = 0;
  4688. struct sde_kms *kms;
  4689. u32 blend_type;
  4690. sde_crtc = to_sde_crtc(crtc);
  4691. cstate = to_sde_crtc_state(state);
  4692. kms = _sde_crtc_get_kms(crtc);
  4693. if (!kms || !kms->catalog) {
  4694. SDE_ERROR("invalid kms\n");
  4695. return -EINVAL;
  4696. }
  4697. memset(pipe_staged, 0, sizeof(pipe_staged));
  4698. sde_crtc_get_resolution(crtc, state, mode, &crtc_width, &crtc_height);
  4699. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  4700. if (IS_ERR_OR_NULL(pstate)) {
  4701. rc = PTR_ERR(pstate);
  4702. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  4703. sde_crtc->name, plane->base.id, rc);
  4704. return rc;
  4705. }
  4706. if (*cnt >= SDE_PSTATES_MAX)
  4707. continue;
  4708. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  4709. pstates[*cnt].drm_pstate = pstate;
  4710. pstates[*cnt].stage = sde_plane_get_property(
  4711. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  4712. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  4713. blend_type = sde_plane_get_property(pstates[*cnt].sde_pstate,
  4714. PLANE_PROP_BLEND_OP);
  4715. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features))
  4716. inc_sde_stage = SDE_STAGE_0;
  4717. /* check dim layer stage with every plane */
  4718. for (i = 0; i < cstate->num_dim_layers; i++) {
  4719. if (cstate->dim_layer[i].stage ==
  4720. (pstates[*cnt].stage + inc_sde_stage)) {
  4721. SDE_ERROR(
  4722. "plane:%d/dim_layer:%i-same stage:%d\n",
  4723. plane->base.id, i,
  4724. cstate->dim_layer[i].stage);
  4725. return -EINVAL;
  4726. }
  4727. }
  4728. if (pipe_staged[pstates[*cnt].pipe_id]) {
  4729. multirect_plane[multirect_count].r0 =
  4730. pipe_staged[pstates[*cnt].pipe_id];
  4731. multirect_plane[multirect_count].r1 = pstate;
  4732. multirect_count++;
  4733. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  4734. } else {
  4735. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  4736. }
  4737. (*cnt)++;
  4738. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h, crtc_height) ||
  4739. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w, crtc_width)) {
  4740. SDE_ERROR("invalid dest - y:%d h:%d crtc_h:%d x:%d w:%d crtc_w:%d\n",
  4741. pstate->crtc_y, pstate->crtc_h, crtc_height,
  4742. pstate->crtc_x, pstate->crtc_w, crtc_width);
  4743. return -E2BIG;
  4744. }
  4745. if (blend_type != SDE_DRM_BLEND_OP_SKIP && cstate->num_ds_enabled &&
  4746. ((pstate->crtc_h > crtc_height) || (pstate->crtc_w > crtc_width))) {
  4747. SDE_ERROR("plane w/h:%x*%x > mixer w/h:%x*%x\n",
  4748. pstate->crtc_w, pstate->crtc_h, crtc_width, crtc_height);
  4749. return -E2BIG;
  4750. }
  4751. }
  4752. for (i = 1; i < SSPP_MAX; i++) {
  4753. if (pipe_staged[i]) {
  4754. sde_plane_clear_multirect(pipe_staged[i]);
  4755. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  4756. struct sde_plane_state *psde_state;
  4757. SDE_DEBUG("r1 only virt plane:%d staged\n",
  4758. pipe_staged[i]->plane->base.id);
  4759. psde_state = to_sde_plane_state(
  4760. pipe_staged[i]);
  4761. psde_state->multirect_index = SDE_SSPP_RECT_1;
  4762. }
  4763. }
  4764. }
  4765. for (i = 0; i < multirect_count; i++) {
  4766. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  4767. SDE_ERROR(
  4768. "multirect validation failed for planes (%d - %d)\n",
  4769. multirect_plane[i].r0->plane->base.id,
  4770. multirect_plane[i].r1->plane->base.id);
  4771. return -EINVAL;
  4772. }
  4773. }
  4774. return rc;
  4775. }
  4776. static int _sde_crtc_noise_layer_check_zpos(struct sde_crtc_state *cstate,
  4777. u32 zpos) {
  4778. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty) ||
  4779. !cstate->noise_layer_en) {
  4780. SDE_DEBUG("noise layer not enabled %d\n", cstate->noise_layer_en);
  4781. return 0;
  4782. }
  4783. if (cstate->layer_cfg.zposn == zpos ||
  4784. cstate->layer_cfg.zposattn == zpos) {
  4785. SDE_ERROR("invalid zpos %d zposn %d zposattn %d\n", zpos,
  4786. cstate->layer_cfg.zposn, cstate->layer_cfg.zposattn);
  4787. return -EINVAL;
  4788. }
  4789. return 0;
  4790. }
  4791. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  4792. struct sde_crtc *sde_crtc,
  4793. struct plane_state *pstates,
  4794. struct sde_crtc_state *cstate,
  4795. struct drm_display_mode *mode,
  4796. int cnt)
  4797. {
  4798. int rc = 0, i, z_pos;
  4799. u32 zpos_cnt = 0;
  4800. struct drm_crtc *crtc;
  4801. struct sde_kms *kms;
  4802. enum sde_layout layout;
  4803. crtc = &sde_crtc->base;
  4804. kms = _sde_crtc_get_kms(crtc);
  4805. if (!kms || !kms->catalog) {
  4806. SDE_ERROR("Invalid kms\n");
  4807. return -EINVAL;
  4808. }
  4809. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  4810. rc = _sde_crtc_excl_dim_layer_check(crtc, state, pstates, cnt);
  4811. if (rc)
  4812. return rc;
  4813. if (!sde_is_custom_client()) {
  4814. int stage_old = pstates[0].stage;
  4815. z_pos = 0;
  4816. for (i = 0; i < cnt; i++) {
  4817. if (stage_old != pstates[i].stage)
  4818. ++z_pos;
  4819. stage_old = pstates[i].stage;
  4820. pstates[i].stage = z_pos;
  4821. }
  4822. }
  4823. z_pos = -1;
  4824. layout = SDE_LAYOUT_NONE;
  4825. for (i = 0; i < cnt; i++) {
  4826. /* reset counts at every new blend stage */
  4827. if (pstates[i].stage != z_pos ||
  4828. pstates[i].sde_pstate->layout != layout) {
  4829. zpos_cnt = 0;
  4830. z_pos = pstates[i].stage;
  4831. layout = pstates[i].sde_pstate->layout;
  4832. }
  4833. /* verify z_pos setting before using it */
  4834. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  4835. SDE_ERROR("> %d plane stages assigned\n",
  4836. SDE_STAGE_MAX - SDE_STAGE_0);
  4837. return -EINVAL;
  4838. } else if (zpos_cnt == 2) {
  4839. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  4840. return -EINVAL;
  4841. } else {
  4842. zpos_cnt++;
  4843. }
  4844. rc = _sde_crtc_noise_layer_check_zpos(cstate, z_pos);
  4845. if (rc)
  4846. break;
  4847. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features))
  4848. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  4849. else
  4850. pstates[i].sde_pstate->stage = z_pos;
  4851. SDE_DEBUG("%s: layout %d, zpos %d", sde_crtc->name, layout,
  4852. z_pos);
  4853. }
  4854. return rc;
  4855. }
  4856. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  4857. struct drm_crtc_state *state,
  4858. struct plane_state *pstates,
  4859. struct sde_multirect_plane_states *multirect_plane)
  4860. {
  4861. struct sde_crtc *sde_crtc;
  4862. struct sde_crtc_state *cstate;
  4863. struct sde_kms *kms;
  4864. struct drm_plane *plane = NULL;
  4865. struct drm_display_mode *mode;
  4866. int rc = 0, cnt = 0;
  4867. kms = _sde_crtc_get_kms(crtc);
  4868. if (!kms || !kms->catalog) {
  4869. SDE_ERROR("invalid parameters\n");
  4870. return -EINVAL;
  4871. }
  4872. sde_crtc = to_sde_crtc(crtc);
  4873. cstate = to_sde_crtc_state(state);
  4874. mode = &state->adjusted_mode;
  4875. /* get plane state for all drm planes associated with crtc state */
  4876. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  4877. plane, multirect_plane, &cnt);
  4878. if (rc)
  4879. return rc;
  4880. /* assign mixer stages based on sorted zpos property */
  4881. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  4882. if (rc)
  4883. return rc;
  4884. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  4885. if (rc)
  4886. return rc;
  4887. /*
  4888. * validate and set source split:
  4889. * use pstates sorted by stage to check planes on same stage
  4890. * we assume that all pipes are in source split so its valid to compare
  4891. * without taking into account left/right mixer placement
  4892. */
  4893. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  4894. if (rc)
  4895. return rc;
  4896. return 0;
  4897. }
  4898. static int _sde_crtc_check_plane_layout(struct drm_crtc *crtc,
  4899. struct drm_crtc_state *crtc_state)
  4900. {
  4901. struct sde_kms *kms;
  4902. struct drm_plane *plane;
  4903. struct drm_plane_state *plane_state;
  4904. struct sde_plane_state *pstate;
  4905. struct drm_display_mode *mode;
  4906. int layout_split;
  4907. u32 crtc_width, crtc_height;
  4908. kms = _sde_crtc_get_kms(crtc);
  4909. if (!kms || !kms->catalog) {
  4910. SDE_ERROR("invalid parameters\n");
  4911. return -EINVAL;
  4912. }
  4913. if (!sde_rm_topology_is_group(&kms->rm, crtc_state,
  4914. SDE_RM_TOPOLOGY_GROUP_QUADPIPE))
  4915. return 0;
  4916. mode = &crtc->state->adjusted_mode;
  4917. sde_crtc_get_resolution(crtc, crtc_state, mode, &crtc_width, &crtc_height);
  4918. drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
  4919. plane_state = drm_atomic_get_existing_plane_state(
  4920. crtc_state->state, plane);
  4921. if (!plane_state)
  4922. continue;
  4923. pstate = to_sde_plane_state(plane_state);
  4924. layout_split = crtc_width >> 1;
  4925. if (plane_state->crtc_x >= layout_split) {
  4926. plane_state->crtc_x -= layout_split;
  4927. pstate->layout_offset = layout_split;
  4928. pstate->layout = SDE_LAYOUT_RIGHT;
  4929. } else {
  4930. pstate->layout_offset = -1;
  4931. pstate->layout = SDE_LAYOUT_LEFT;
  4932. }
  4933. SDE_DEBUG("plane%d updated: crtc_x=%d layout=%d\n",
  4934. DRMID(plane), plane_state->crtc_x,
  4935. pstate->layout);
  4936. /* check layout boundary */
  4937. if (CHECK_LAYER_BOUNDS(plane_state->crtc_x,
  4938. plane_state->crtc_w, layout_split)) {
  4939. SDE_ERROR("invalid horizontal destination\n");
  4940. SDE_ERROR("x:%d w:%d hdisp:%d layout:%d\n",
  4941. plane_state->crtc_x,
  4942. plane_state->crtc_w,
  4943. layout_split, pstate->layout);
  4944. return -E2BIG;
  4945. }
  4946. }
  4947. return 0;
  4948. }
  4949. static int _sde_crtc_atomic_check(struct drm_crtc *crtc,
  4950. struct drm_crtc_state *state)
  4951. {
  4952. struct drm_device *dev;
  4953. struct sde_crtc *sde_crtc;
  4954. struct plane_state *pstates = NULL;
  4955. struct sde_crtc_state *cstate;
  4956. struct drm_display_mode *mode;
  4957. int rc = 0;
  4958. struct sde_multirect_plane_states *multirect_plane = NULL;
  4959. struct drm_connector *conn;
  4960. struct drm_connector_list_iter conn_iter;
  4961. if (!crtc) {
  4962. SDE_ERROR("invalid crtc\n");
  4963. return -EINVAL;
  4964. }
  4965. dev = crtc->dev;
  4966. sde_crtc = to_sde_crtc(crtc);
  4967. cstate = to_sde_crtc_state(state);
  4968. if (!state->enable || !state->active) {
  4969. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  4970. crtc->base.id, state->enable, state->active);
  4971. goto end;
  4972. }
  4973. pstates = kcalloc(SDE_PSTATES_MAX,
  4974. sizeof(struct plane_state), GFP_KERNEL);
  4975. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  4976. sizeof(struct sde_multirect_plane_states),
  4977. GFP_KERNEL);
  4978. if (!pstates || !multirect_plane) {
  4979. rc = -ENOMEM;
  4980. goto end;
  4981. }
  4982. mode = &state->adjusted_mode;
  4983. SDE_DEBUG("%s: check", sde_crtc->name);
  4984. /* force a full mode set if active state changed */
  4985. if (state->active_changed)
  4986. state->mode_changed = true;
  4987. /* identify connectors attached to this crtc */
  4988. cstate->num_connectors = 0;
  4989. drm_connector_list_iter_begin(dev, &conn_iter);
  4990. drm_for_each_connector_iter(conn, &conn_iter)
  4991. if ((state->connector_mask & (1 << drm_connector_index(conn)))
  4992. && cstate->num_connectors < MAX_CONNECTORS) {
  4993. cstate->connectors[cstate->num_connectors++] = conn;
  4994. }
  4995. drm_connector_list_iter_end(&conn_iter);
  4996. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  4997. if (rc) {
  4998. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  4999. crtc->base.id, rc);
  5000. goto end;
  5001. }
  5002. rc = _sde_crtc_check_plane_layout(crtc, state);
  5003. if (rc) {
  5004. SDE_ERROR("crtc%d failed plane layout check %d\n",
  5005. crtc->base.id, rc);
  5006. goto end;
  5007. }
  5008. _sde_crtc_setup_is_ppsplit(state);
  5009. _sde_crtc_setup_lm_bounds(crtc, state);
  5010. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  5011. multirect_plane);
  5012. if (rc) {
  5013. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  5014. goto end;
  5015. }
  5016. rc = sde_core_perf_crtc_check(crtc, state);
  5017. if (rc) {
  5018. SDE_ERROR("crtc%d failed performance check %d\n",
  5019. crtc->base.id, rc);
  5020. goto end;
  5021. }
  5022. rc = _sde_crtc_check_rois(crtc, state);
  5023. if (rc) {
  5024. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  5025. goto end;
  5026. }
  5027. rc = sde_cp_crtc_check_properties(crtc, state);
  5028. if (rc) {
  5029. SDE_ERROR("crtc%d failed cp properties check %d\n",
  5030. crtc->base.id, rc);
  5031. goto end;
  5032. }
  5033. rc = _sde_crtc_check_panel_stacking(crtc, state);
  5034. if (rc) {
  5035. SDE_ERROR("crtc%d failed panel stacking check %d\n",
  5036. crtc->base.id, rc);
  5037. goto end;
  5038. }
  5039. end:
  5040. kfree(pstates);
  5041. kfree(multirect_plane);
  5042. return rc;
  5043. }
  5044. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  5045. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  5046. struct drm_atomic_state *atomic_state)
  5047. {
  5048. struct drm_crtc_state *state = NULL;
  5049. if (!crtc) {
  5050. SDE_ERROR("invalid crtc\n");
  5051. return -EINVAL;
  5052. }
  5053. state = drm_atomic_get_new_crtc_state(atomic_state, crtc);
  5054. return _sde_crtc_atomic_check(crtc, state);
  5055. }
  5056. #else
  5057. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  5058. struct drm_crtc_state *state)
  5059. {
  5060. if (!crtc) {
  5061. SDE_ERROR("invalid crtc\n");
  5062. return -EINVAL;
  5063. }
  5064. return _sde_crtc_atomic_check(crtc, state);
  5065. }
  5066. #endif
  5067. /**
  5068. * sde_crtc_get_num_datapath - get the number of layermixers active
  5069. * on primary connector
  5070. * @crtc: Pointer to DRM crtc object
  5071. * @virtual_conn: Pointer to DRM connector object of WB in CWB case
  5072. * @crtc_state: Pointer to DRM crtc state
  5073. */
  5074. int sde_crtc_get_num_datapath(struct drm_crtc *crtc,
  5075. struct drm_connector *virtual_conn, struct drm_crtc_state *crtc_state)
  5076. {
  5077. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5078. struct drm_connector *conn, *primary_conn = NULL;
  5079. struct sde_connector_state *sde_conn_state = NULL;
  5080. struct drm_connector_list_iter conn_iter;
  5081. int num_lm = 0;
  5082. if (!sde_crtc || !virtual_conn || !crtc_state) {
  5083. SDE_DEBUG("Invalid argument\n");
  5084. return 0;
  5085. }
  5086. /* return num_mixers used for primary when available in sde_crtc */
  5087. if (sde_crtc->num_mixers)
  5088. return sde_crtc->num_mixers;
  5089. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  5090. drm_for_each_connector_iter(conn, &conn_iter) {
  5091. if ((drm_connector_mask(conn) & crtc_state->connector_mask)
  5092. && conn != virtual_conn) {
  5093. sde_conn_state = to_sde_connector_state(conn->state);
  5094. primary_conn = conn;
  5095. break;
  5096. }
  5097. }
  5098. drm_connector_list_iter_end(&conn_iter);
  5099. /* if primary sde_conn_state has mode info available, return num_lm from here */
  5100. if (sde_conn_state)
  5101. num_lm = sde_conn_state->mode_info.topology.num_lm;
  5102. /* if PM resume occurs with CWB enabled, retrieve num_lm from primary dsi panel mode */
  5103. if (primary_conn && !num_lm) {
  5104. num_lm = sde_connector_get_lm_cnt_from_topology(primary_conn,
  5105. &crtc_state->adjusted_mode);
  5106. if (num_lm < 0) {
  5107. SDE_DEBUG("lm cnt fail for conn:%d num_lm:%d\n",
  5108. primary_conn->base.id, num_lm);
  5109. num_lm = 0;
  5110. }
  5111. }
  5112. return num_lm;
  5113. }
  5114. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  5115. {
  5116. struct sde_crtc *sde_crtc;
  5117. int ret;
  5118. if (!crtc) {
  5119. SDE_ERROR("invalid crtc\n");
  5120. return -EINVAL;
  5121. }
  5122. sde_crtc = to_sde_crtc(crtc);
  5123. ret = _sde_crtc_vblank_enable(sde_crtc, en);
  5124. if (ret)
  5125. SDE_ERROR("%s vblank enable failed: %d\n",
  5126. sde_crtc->name, ret);
  5127. return 0;
  5128. }
  5129. static u32 sde_crtc_get_vblank_counter(struct drm_crtc *crtc)
  5130. {
  5131. struct drm_encoder *encoder;
  5132. struct sde_crtc *sde_crtc;
  5133. bool is_built_in;
  5134. u32 vblank_cnt;
  5135. if (!crtc)
  5136. return 0;
  5137. sde_crtc = to_sde_crtc(crtc);
  5138. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  5139. if (sde_encoder_in_clone_mode(encoder))
  5140. continue;
  5141. is_built_in = sde_encoder_is_built_in_display(encoder);
  5142. vblank_cnt = sde_encoder_get_frame_count(encoder);
  5143. SDE_EVT32(DRMID(crtc), DRMID(encoder), is_built_in, vblank_cnt);
  5144. SDE_DEBUG("crtc:%d enc:%d is_built_in:%d vblank_cnt:%d\n",
  5145. DRMID(crtc), DRMID(encoder), is_built_in, vblank_cnt);
  5146. return vblank_cnt;
  5147. }
  5148. return 0;
  5149. }
  5150. static bool sde_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error,
  5151. ktime_t *tvblank, bool in_vblank_irq)
  5152. {
  5153. struct drm_encoder *encoder;
  5154. struct sde_crtc *sde_crtc;
  5155. if (!crtc)
  5156. return false;
  5157. sde_crtc = to_sde_crtc(crtc);
  5158. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  5159. if (sde_encoder_in_clone_mode(encoder))
  5160. continue;
  5161. return sde_encoder_get_vblank_timestamp(encoder, tvblank);
  5162. }
  5163. return false;
  5164. }
  5165. static void sde_crtc_install_dest_scale_properties(struct sde_crtc *sde_crtc,
  5166. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  5167. {
  5168. sde_kms_info_add_keyint(info, "has_dest_scaler",
  5169. catalog->mdp[0].has_dest_scaler);
  5170. sde_kms_info_add_keyint(info, "dest_scaler_count",
  5171. catalog->ds_count);
  5172. if (catalog->ds[0].top) {
  5173. sde_kms_info_add_keyint(info,
  5174. "max_dest_scaler_input_width",
  5175. catalog->ds[0].top->maxinputwidth);
  5176. sde_kms_info_add_keyint(info,
  5177. "max_dest_scaler_output_width",
  5178. catalog->ds[0].top->maxoutputwidth);
  5179. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  5180. catalog->ds[0].top->maxupscale);
  5181. }
  5182. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  5183. msm_property_install_volatile_range(
  5184. &sde_crtc->property_info, "dest_scaler",
  5185. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  5186. msm_property_install_blob(&sde_crtc->property_info,
  5187. "ds_lut_ed", 0,
  5188. CRTC_PROP_DEST_SCALER_LUT_ED);
  5189. msm_property_install_blob(&sde_crtc->property_info,
  5190. "ds_lut_cir", 0,
  5191. CRTC_PROP_DEST_SCALER_LUT_CIR);
  5192. msm_property_install_blob(&sde_crtc->property_info,
  5193. "ds_lut_sep", 0,
  5194. CRTC_PROP_DEST_SCALER_LUT_SEP);
  5195. } else if (catalog->ds[0].features
  5196. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  5197. msm_property_install_volatile_range(
  5198. &sde_crtc->property_info, "dest_scaler",
  5199. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  5200. }
  5201. }
  5202. static void sde_crtc_install_perf_properties(struct sde_crtc *sde_crtc,
  5203. struct sde_kms *sde_kms, struct sde_mdss_cfg *catalog,
  5204. struct sde_kms_info *info)
  5205. {
  5206. msm_property_install_range(&sde_crtc->property_info,
  5207. "core_clk", 0x0, 0, U64_MAX,
  5208. sde_kms->perf.max_core_clk_rate,
  5209. CRTC_PROP_CORE_CLK);
  5210. msm_property_install_range(&sde_crtc->property_info,
  5211. "core_ab", 0x0, 0, U64_MAX,
  5212. catalog->perf.max_bw_high * 1000ULL,
  5213. CRTC_PROP_CORE_AB);
  5214. msm_property_install_range(&sde_crtc->property_info,
  5215. "core_ib", 0x0, 0, U64_MAX,
  5216. catalog->perf.max_bw_high * 1000ULL,
  5217. CRTC_PROP_CORE_IB);
  5218. msm_property_install_range(&sde_crtc->property_info,
  5219. "llcc_ab", 0x0, 0, U64_MAX,
  5220. catalog->perf.max_bw_high * 1000ULL,
  5221. CRTC_PROP_LLCC_AB);
  5222. msm_property_install_range(&sde_crtc->property_info,
  5223. "llcc_ib", 0x0, 0, U64_MAX,
  5224. catalog->perf.max_bw_high * 1000ULL,
  5225. CRTC_PROP_LLCC_IB);
  5226. msm_property_install_range(&sde_crtc->property_info,
  5227. "dram_ab", 0x0, 0, U64_MAX,
  5228. catalog->perf.max_bw_high * 1000ULL,
  5229. CRTC_PROP_DRAM_AB);
  5230. msm_property_install_range(&sde_crtc->property_info,
  5231. "dram_ib", 0x0, 0, U64_MAX,
  5232. catalog->perf.max_bw_high * 1000ULL,
  5233. CRTC_PROP_DRAM_IB);
  5234. msm_property_install_range(&sde_crtc->property_info,
  5235. "rot_prefill_bw", 0, 0, U64_MAX,
  5236. catalog->perf.max_bw_high * 1000ULL,
  5237. CRTC_PROP_ROT_PREFILL_BW);
  5238. msm_property_install_range(&sde_crtc->property_info,
  5239. "rot_clk", 0, 0, U64_MAX,
  5240. sde_kms->perf.max_core_clk_rate,
  5241. CRTC_PROP_ROT_CLK);
  5242. if (catalog->perf.max_bw_low)
  5243. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  5244. catalog->perf.max_bw_low * 1000LL);
  5245. if (catalog->perf.max_bw_high)
  5246. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  5247. catalog->perf.max_bw_high * 1000LL);
  5248. if (catalog->perf.min_core_ib)
  5249. sde_kms_info_add_keyint(info, "min_core_ib",
  5250. catalog->perf.min_core_ib * 1000LL);
  5251. if (catalog->perf.min_llcc_ib)
  5252. sde_kms_info_add_keyint(info, "min_llcc_ib",
  5253. catalog->perf.min_llcc_ib * 1000LL);
  5254. if (catalog->perf.min_dram_ib)
  5255. sde_kms_info_add_keyint(info, "min_dram_ib",
  5256. catalog->perf.min_dram_ib * 1000LL);
  5257. if (sde_kms->perf.max_core_clk_rate)
  5258. sde_kms_info_add_keyint(info, "max_mdp_clk",
  5259. sde_kms->perf.max_core_clk_rate);
  5260. }
  5261. static void sde_crtc_setup_capabilities_blob(struct sde_kms_info *info,
  5262. struct sde_mdss_cfg *catalog)
  5263. {
  5264. sde_kms_info_reset(info);
  5265. sde_kms_info_add_keyint(info, "hw_version", catalog->hw_rev);
  5266. sde_kms_info_add_keyint(info, "max_linewidth",
  5267. catalog->max_mixer_width);
  5268. sde_kms_info_add_keyint(info, "max_blendstages",
  5269. catalog->max_mixer_blendstages);
  5270. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED2)
  5271. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  5272. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3)
  5273. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  5274. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3LITE)
  5275. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  5276. if (catalog->ubwc_rev) {
  5277. sde_kms_info_add_keyint(info, "UBWC version", catalog->ubwc_rev);
  5278. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  5279. catalog->macrotile_mode);
  5280. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  5281. catalog->mdp[0].highest_bank_bit);
  5282. sde_kms_info_add_keyint(info, "UBWC swizzle",
  5283. catalog->mdp[0].ubwc_swizzle);
  5284. }
  5285. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  5286. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  5287. else
  5288. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  5289. if (sde_is_custom_client()) {
  5290. /* No support for SMART_DMA_V1 yet */
  5291. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  5292. sde_kms_info_add_keystr(info,
  5293. "smart_dma_rev", "smart_dma_v2");
  5294. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  5295. sde_kms_info_add_keystr(info,
  5296. "smart_dma_rev", "smart_dma_v2p5");
  5297. }
  5298. sde_kms_info_add_keyint(info, "has_src_split", test_bit(SDE_FEATURE_SRC_SPLIT,
  5299. catalog->features));
  5300. sde_kms_info_add_keyint(info, "has_hdr", test_bit(SDE_FEATURE_HDR, catalog->features));
  5301. sde_kms_info_add_keyint(info, "has_hdr_plus", test_bit(SDE_FEATURE_HDR_PLUS,
  5302. catalog->features));
  5303. sde_kms_info_add_keyint(info, "skip_inline_rot_threshold",
  5304. test_bit(SDE_FEATURE_INLINE_SKIP_THRESHOLD, catalog->features));
  5305. if (catalog->allowed_dsc_reservation_switch)
  5306. sde_kms_info_add_keyint(info, "allowed_dsc_reservation_switch",
  5307. catalog->allowed_dsc_reservation_switch);
  5308. if (catalog->uidle_cfg.uidle_rev)
  5309. sde_kms_info_add_keyint(info, "has_uidle",
  5310. true);
  5311. sde_kms_info_add_keystr(info, "core_ib_ff",
  5312. catalog->perf.core_ib_ff);
  5313. sde_kms_info_add_keystr(info, "core_clk_ff",
  5314. catalog->perf.core_clk_ff);
  5315. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  5316. catalog->perf.comp_ratio_rt);
  5317. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  5318. catalog->perf.comp_ratio_nrt);
  5319. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  5320. catalog->perf.dest_scale_prefill_lines);
  5321. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  5322. catalog->perf.undersized_prefill_lines);
  5323. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  5324. catalog->perf.macrotile_prefill_lines);
  5325. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  5326. catalog->perf.yuv_nv12_prefill_lines);
  5327. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  5328. catalog->perf.linear_prefill_lines);
  5329. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  5330. catalog->perf.downscaling_prefill_lines);
  5331. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  5332. catalog->perf.xtra_prefill_lines);
  5333. sde_kms_info_add_keyint(info, "amortizable_threshold",
  5334. catalog->perf.amortizable_threshold);
  5335. sde_kms_info_add_keyint(info, "min_prefill_lines",
  5336. catalog->perf.min_prefill_lines);
  5337. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  5338. catalog->perf.num_mnoc_ports);
  5339. sde_kms_info_add_keyint(info, "axi_bus_width",
  5340. catalog->perf.axi_bus_width);
  5341. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  5342. catalog->sui_supported_blendstage);
  5343. if (catalog->ubwc_bw_calc_rev)
  5344. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver", catalog->ubwc_bw_calc_rev);
  5345. }
  5346. /**
  5347. * sde_crtc_install_properties - install all drm properties for crtc
  5348. * @crtc: Pointer to drm crtc structure
  5349. */
  5350. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  5351. struct sde_mdss_cfg *catalog)
  5352. {
  5353. struct sde_crtc *sde_crtc;
  5354. struct sde_kms_info *info;
  5355. struct sde_kms *sde_kms;
  5356. static const struct drm_prop_enum_list e_secure_level[] = {
  5357. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  5358. {SDE_DRM_SEC_ONLY, "sec_only"},
  5359. };
  5360. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  5361. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  5362. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  5363. };
  5364. static const struct drm_prop_enum_list e_dcwb_data_points[] = {
  5365. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  5366. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  5367. {CAPTURE_DEMURA_OUT, "capture_demura_out"},
  5368. };
  5369. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  5370. {IDLE_PC_NONE, "idle_pc_none"},
  5371. {IDLE_PC_ENABLE, "idle_pc_enable"},
  5372. {IDLE_PC_DISABLE, "idle_pc_disable"},
  5373. };
  5374. static const struct drm_prop_enum_list e_cache_state[] = {
  5375. {CACHE_STATE_DISABLED, "cache_state_disabled"},
  5376. {CACHE_STATE_ENABLED, "cache_state_enabled"},
  5377. };
  5378. static const struct drm_prop_enum_list e_vm_req_state[] = {
  5379. {VM_REQ_NONE, "vm_req_none"},
  5380. {VM_REQ_RELEASE, "vm_req_release"},
  5381. {VM_REQ_ACQUIRE, "vm_req_acquire"},
  5382. };
  5383. SDE_DEBUG("\n");
  5384. if (!crtc || !catalog) {
  5385. SDE_ERROR("invalid crtc or catalog\n");
  5386. return;
  5387. }
  5388. sde_crtc = to_sde_crtc(crtc);
  5389. sde_kms = _sde_crtc_get_kms(crtc);
  5390. if (!sde_kms) {
  5391. SDE_ERROR("invalid argument\n");
  5392. return;
  5393. }
  5394. info = vzalloc(sizeof(struct sde_kms_info));
  5395. if (!info) {
  5396. SDE_ERROR("failed to allocate info memory\n");
  5397. return;
  5398. }
  5399. sde_crtc_setup_capabilities_blob(info, catalog);
  5400. msm_property_install_range(&sde_crtc->property_info,
  5401. "input_fence_timeout", 0x0, 0,
  5402. SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT, SDE_CRTC_INPUT_FENCE_TIMEOUT,
  5403. CRTC_PROP_INPUT_FENCE_TIMEOUT);
  5404. msm_property_install_volatile_range(&sde_crtc->property_info,
  5405. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  5406. msm_property_install_range(&sde_crtc->property_info,
  5407. "output_fence_offset", 0x0, 0, 1, 0,
  5408. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  5409. sde_crtc_install_perf_properties(sde_crtc, sde_kms, catalog, info);
  5410. if (test_bit(SDE_FEATURE_TRUSTED_VM, catalog->features)) {
  5411. int init_idx = sde_in_trusted_vm(sde_kms) ? 1 : 0;
  5412. msm_property_install_enum(&sde_crtc->property_info,
  5413. "vm_request_state", 0x0, 0, e_vm_req_state,
  5414. ARRAY_SIZE(e_vm_req_state), init_idx,
  5415. CRTC_PROP_VM_REQ_STATE);
  5416. }
  5417. if (test_bit(SDE_FEATURE_IDLE_PC, catalog->features))
  5418. msm_property_install_enum(&sde_crtc->property_info,
  5419. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  5420. ARRAY_SIZE(e_idle_pc_state), 0,
  5421. CRTC_PROP_IDLE_PC_STATE);
  5422. if (test_bit(SDE_FEATURE_DEDICATED_CWB, catalog->features))
  5423. msm_property_install_enum(&sde_crtc->property_info,
  5424. "capture_mode", 0, 0, e_dcwb_data_points,
  5425. ARRAY_SIZE(e_dcwb_data_points), 0,
  5426. CRTC_PROP_CAPTURE_OUTPUT);
  5427. else if (test_bit(SDE_FEATURE_CWB, catalog->features))
  5428. msm_property_install_enum(&sde_crtc->property_info,
  5429. "capture_mode", 0, 0, e_cwb_data_points,
  5430. ARRAY_SIZE(e_cwb_data_points), 0,
  5431. CRTC_PROP_CAPTURE_OUTPUT);
  5432. msm_property_install_volatile_range(&sde_crtc->property_info,
  5433. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  5434. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  5435. 0x0, 0, e_secure_level,
  5436. ARRAY_SIZE(e_secure_level), 0,
  5437. CRTC_PROP_SECURITY_LEVEL);
  5438. if (test_bit(SDE_SYS_CACHE_DISP, catalog->sde_sys_cache_type_map))
  5439. msm_property_install_enum(&sde_crtc->property_info, "cache_state",
  5440. 0x0, 0, e_cache_state,
  5441. ARRAY_SIZE(e_cache_state), 0,
  5442. CRTC_PROP_CACHE_STATE);
  5443. if (test_bit(SDE_FEATURE_DIM_LAYER, catalog->features)) {
  5444. msm_property_install_volatile_range(&sde_crtc->property_info,
  5445. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  5446. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  5447. SDE_MAX_DIM_LAYERS);
  5448. }
  5449. if (catalog->mdp[0].has_dest_scaler)
  5450. sde_crtc_install_dest_scale_properties(sde_crtc, catalog,
  5451. info);
  5452. if (catalog->dspp_count) {
  5453. sde_kms_info_add_keyint(info, "dspp_count",
  5454. catalog->dspp_count);
  5455. if (catalog->rc_count) {
  5456. sde_kms_info_add_keyint(info, "rc_count", catalog->rc_count);
  5457. sde_kms_info_add_keyint(info, "rc_mem_size",
  5458. catalog->dspp[0].sblk->rc.mem_total_size);
  5459. }
  5460. if (catalog->demura_count)
  5461. sde_kms_info_add_keyint(info, "demura_count",
  5462. catalog->demura_count);
  5463. }
  5464. sde_kms_info_add_keyint(info, "dsc_block_count", catalog->dsc_count);
  5465. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  5466. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  5467. sde_kms_info_add_keyint(info, "use_baselayer_for_stage",
  5468. test_bit(SDE_FEATURE_BASE_LAYER, catalog->features));
  5469. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  5470. info->data, SDE_KMS_INFO_DATALEN(info),
  5471. CRTC_PROP_INFO);
  5472. sde_crtc_install_noise_layer_properties(sde_crtc, catalog, info);
  5473. if (test_bit(SDE_FEATURE_UBWC_STATS, catalog->features))
  5474. msm_property_install_range(&sde_crtc->property_info, "frame_data",
  5475. 0x0, 0, ~0, 0, CRTC_PROP_FRAME_DATA_BUF);
  5476. vfree(info);
  5477. }
  5478. static bool _is_crtc_intf_mode_wb(struct drm_crtc *crtc)
  5479. {
  5480. enum sde_intf_mode intf_mode = sde_crtc_get_intf_mode(crtc, crtc->state);
  5481. if ((intf_mode != INTF_MODE_WB_BLOCK) && (intf_mode != INTF_MODE_WB_LINE))
  5482. return false;
  5483. return true;
  5484. }
  5485. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  5486. const struct drm_crtc_state *state, uint64_t *val)
  5487. {
  5488. struct sde_crtc *sde_crtc;
  5489. struct sde_crtc_state *cstate;
  5490. uint32_t offset;
  5491. bool is_vid = false;
  5492. bool is_wb = false;
  5493. struct drm_encoder *encoder;
  5494. struct sde_hw_ctl *hw_ctl = NULL;
  5495. static u32 count;
  5496. sde_crtc = to_sde_crtc(crtc);
  5497. cstate = to_sde_crtc_state(state);
  5498. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  5499. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_VIDEO_MODE))
  5500. is_vid = true;
  5501. else if (_is_crtc_intf_mode_wb(crtc))
  5502. is_wb = true;
  5503. if (is_vid || is_wb)
  5504. break;
  5505. }
  5506. /*
  5507. * If hw-fence is enabled, find hw_ctl and pass it to sde_fence_create, this will attempt
  5508. * to create a hw-fence for this ctl, whereas if hw_ctl is not passed to sde_fence, this
  5509. * won't use hw-fences for this output-fence.
  5510. */
  5511. if (!is_wb && test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask) &&
  5512. (count++ % sde_crtc->hwfence_out_fences_skip))
  5513. hw_ctl = _sde_crtc_get_hw_ctl(crtc);
  5514. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  5515. /*
  5516. * Increment trigger offset for vidoe mode alone as its release fence
  5517. * can be triggered only after the next frame-update. For cmd mode &
  5518. * virtual displays the release fence for the current frame can be
  5519. * triggered right after PP_DONE/WB_DONE interrupt
  5520. */
  5521. if (is_vid)
  5522. offset++;
  5523. /*
  5524. * Hwcomposer now queries the fences using the commit list in atomic
  5525. * commit ioctl. The offset should be set to next timeline
  5526. * which will be incremented during the prepare commit phase
  5527. */
  5528. offset++;
  5529. return sde_fence_create(sde_crtc->output_fence, val, offset, hw_ctl);
  5530. }
  5531. /**
  5532. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  5533. * @crtc: Pointer to drm crtc structure
  5534. * @state: Pointer to drm crtc state structure
  5535. * @property: Pointer to targeted drm property
  5536. * @val: Updated property value
  5537. * @Returns: Zero on success
  5538. */
  5539. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  5540. struct drm_crtc_state *state,
  5541. struct drm_property *property,
  5542. uint64_t val)
  5543. {
  5544. struct sde_crtc *sde_crtc;
  5545. struct sde_crtc_state *cstate;
  5546. int idx, ret;
  5547. uint64_t fence_user_fd;
  5548. uint64_t __user prev_user_fd;
  5549. if (!crtc || !state || !property) {
  5550. SDE_ERROR("invalid argument(s)\n");
  5551. return -EINVAL;
  5552. }
  5553. sde_crtc = to_sde_crtc(crtc);
  5554. cstate = to_sde_crtc_state(state);
  5555. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  5556. /* check with cp property system first */
  5557. ret = sde_cp_crtc_set_property(crtc, state, property, val);
  5558. if (ret != -ENOENT)
  5559. goto exit;
  5560. /* if not handled by cp, check msm_property system */
  5561. ret = msm_property_atomic_set(&sde_crtc->property_info,
  5562. &cstate->property_state, property, val);
  5563. if (ret)
  5564. goto exit;
  5565. idx = msm_property_index(&sde_crtc->property_info, property);
  5566. switch (idx) {
  5567. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  5568. _sde_crtc_set_input_fence_timeout(cstate);
  5569. break;
  5570. case CRTC_PROP_DIM_LAYER_V1:
  5571. _sde_crtc_set_dim_layer_v1(crtc, cstate,
  5572. (void __user *)(uintptr_t)val);
  5573. break;
  5574. case CRTC_PROP_ROI_V1:
  5575. ret = _sde_crtc_set_roi_v1(state,
  5576. (void __user *)(uintptr_t)val);
  5577. break;
  5578. case CRTC_PROP_DEST_SCALER:
  5579. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  5580. (void __user *)(uintptr_t)val);
  5581. break;
  5582. case CRTC_PROP_DEST_SCALER_LUT_ED:
  5583. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  5584. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  5585. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  5586. break;
  5587. case CRTC_PROP_CORE_CLK:
  5588. case CRTC_PROP_CORE_AB:
  5589. case CRTC_PROP_CORE_IB:
  5590. cstate->bw_control = true;
  5591. break;
  5592. case CRTC_PROP_LLCC_AB:
  5593. case CRTC_PROP_LLCC_IB:
  5594. case CRTC_PROP_DRAM_AB:
  5595. case CRTC_PROP_DRAM_IB:
  5596. cstate->bw_control = true;
  5597. cstate->bw_split_vote = true;
  5598. break;
  5599. case CRTC_PROP_OUTPUT_FENCE:
  5600. if (!val)
  5601. goto exit;
  5602. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  5603. sizeof(uint64_t));
  5604. if (ret) {
  5605. SDE_ERROR("copy from user failed rc:%d\n", ret);
  5606. ret = -EFAULT;
  5607. goto exit;
  5608. }
  5609. /*
  5610. * client is expected to reset the property to -1 before
  5611. * requesting for the release fence
  5612. */
  5613. if (prev_user_fd == -1) {
  5614. ret = _sde_crtc_get_output_fence(crtc, state,
  5615. &fence_user_fd);
  5616. if (ret) {
  5617. SDE_ERROR("fence create failed rc:%d\n", ret);
  5618. goto exit;
  5619. }
  5620. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  5621. &fence_user_fd, sizeof(uint64_t));
  5622. if (ret) {
  5623. SDE_ERROR("copy to user failed rc:%d\n", ret);
  5624. put_unused_fd(fence_user_fd);
  5625. ret = -EFAULT;
  5626. goto exit;
  5627. }
  5628. }
  5629. break;
  5630. case CRTC_PROP_NOISE_LAYER_V1:
  5631. _sde_crtc_set_noise_layer(sde_crtc, cstate,
  5632. (void __user *)(uintptr_t)val);
  5633. break;
  5634. case CRTC_PROP_FRAME_DATA_BUF:
  5635. _sde_crtc_set_frame_data_buffers(crtc, cstate, (void __user *)(uintptr_t)val);
  5636. break;
  5637. default:
  5638. /* nothing to do */
  5639. break;
  5640. }
  5641. exit:
  5642. if (ret) {
  5643. if (ret != -EPERM)
  5644. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  5645. crtc->name, DRMID(property),
  5646. property->name, ret);
  5647. else
  5648. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  5649. crtc->name, DRMID(property),
  5650. property->name, ret);
  5651. } else {
  5652. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  5653. property->base.id, val);
  5654. }
  5655. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  5656. return ret;
  5657. }
  5658. static void sde_crtc_update_line_time(struct drm_crtc *crtc)
  5659. {
  5660. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5661. struct drm_encoder *encoder;
  5662. u32 min_transfer_time = 0, updated_fps = 0;
  5663. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  5664. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_CMD_MODE))
  5665. sde_encoder_get_transfer_time(encoder, &min_transfer_time);
  5666. }
  5667. if (min_transfer_time) {
  5668. /* get fps by doing 1000 ms / transfer_time */
  5669. updated_fps = DIV_ROUND_UP(1000000, min_transfer_time);
  5670. /* get line time by doing 1000ns / (fps * vactive) */
  5671. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  5672. updated_fps * crtc->mode.vdisplay);
  5673. } else {
  5674. /* get line time by doing 1000ns / (fps * vtotal) */
  5675. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  5676. drm_mode_vrefresh(&crtc->mode) * crtc->mode.vtotal);
  5677. }
  5678. SDE_EVT32(min_transfer_time, updated_fps, crtc->mode.vdisplay, crtc->mode.vtotal,
  5679. drm_mode_vrefresh(&crtc->mode), sde_crtc->line_time_in_ns);
  5680. }
  5681. void sde_crtc_set_qos_dirty(struct drm_crtc *crtc)
  5682. {
  5683. struct drm_plane *plane;
  5684. struct drm_plane_state *state;
  5685. struct sde_plane_state *pstate;
  5686. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5687. state = plane->state;
  5688. if (!state)
  5689. continue;
  5690. pstate = to_sde_plane_state(state);
  5691. pstate->dirty |= SDE_PLANE_DIRTY_QOS;
  5692. }
  5693. sde_crtc_update_line_time(crtc);
  5694. }
  5695. /**
  5696. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  5697. * @crtc: Pointer to drm crtc structure
  5698. * @state: Pointer to drm crtc state structure
  5699. * @property: Pointer to targeted drm property
  5700. * @val: Pointer to variable for receiving property value
  5701. * @Returns: Zero on success
  5702. */
  5703. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  5704. const struct drm_crtc_state *state,
  5705. struct drm_property *property,
  5706. uint64_t *val)
  5707. {
  5708. struct sde_crtc *sde_crtc;
  5709. struct sde_crtc_state *cstate;
  5710. int ret = -EINVAL, i;
  5711. if (!crtc || !state) {
  5712. SDE_ERROR("invalid argument(s)\n");
  5713. goto end;
  5714. }
  5715. sde_crtc = to_sde_crtc(crtc);
  5716. cstate = to_sde_crtc_state(state);
  5717. i = msm_property_index(&sde_crtc->property_info, property);
  5718. if (i == CRTC_PROP_OUTPUT_FENCE) {
  5719. *val = ~0;
  5720. ret = 0;
  5721. } else {
  5722. ret = msm_property_atomic_get(&sde_crtc->property_info,
  5723. &cstate->property_state, property, val);
  5724. if (ret)
  5725. ret = sde_cp_crtc_get_property(crtc, property, val);
  5726. }
  5727. if (ret)
  5728. DRM_ERROR("get property failed\n");
  5729. end:
  5730. return ret;
  5731. }
  5732. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  5733. struct drm_crtc_state *crtc_state)
  5734. {
  5735. struct sde_crtc *sde_crtc;
  5736. struct sde_crtc_state *cstate;
  5737. struct drm_property *drm_prop;
  5738. enum msm_mdp_crtc_property prop_idx;
  5739. if (!crtc || !crtc_state) {
  5740. SDE_ERROR("invalid params\n");
  5741. return -EINVAL;
  5742. }
  5743. sde_crtc = to_sde_crtc(crtc);
  5744. cstate = to_sde_crtc_state(crtc_state);
  5745. sde_cp_crtc_clear(crtc);
  5746. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  5747. uint64_t val = cstate->property_values[prop_idx].value;
  5748. uint64_t def;
  5749. int ret;
  5750. drm_prop = msm_property_index_to_drm_property(
  5751. &sde_crtc->property_info, prop_idx);
  5752. if (!drm_prop) {
  5753. /* not all props will be installed, based on caps */
  5754. SDE_DEBUG("%s: invalid property index %d\n",
  5755. sde_crtc->name, prop_idx);
  5756. continue;
  5757. }
  5758. def = msm_property_get_default(&sde_crtc->property_info,
  5759. prop_idx);
  5760. if (val == def)
  5761. continue;
  5762. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  5763. sde_crtc->name, drm_prop->name, prop_idx, val,
  5764. def);
  5765. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  5766. def);
  5767. if (ret) {
  5768. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  5769. sde_crtc->name, prop_idx, ret);
  5770. continue;
  5771. }
  5772. }
  5773. /* disable clk and bw control until clk & bw properties are set */
  5774. cstate->bw_control = false;
  5775. cstate->bw_split_vote = false;
  5776. return 0;
  5777. }
  5778. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  5779. {
  5780. struct sde_crtc *sde_crtc;
  5781. struct sde_crtc_mixer *m;
  5782. int i;
  5783. if (!crtc) {
  5784. SDE_ERROR("invalid argument\n");
  5785. return;
  5786. }
  5787. sde_crtc = to_sde_crtc(crtc);
  5788. sde_crtc->misr_enable_sui = enable;
  5789. sde_crtc->misr_frame_count = frame_count;
  5790. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5791. m = &sde_crtc->mixers[i];
  5792. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  5793. continue;
  5794. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  5795. }
  5796. }
  5797. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  5798. struct sde_crtc_misr_info *crtc_misr_info)
  5799. {
  5800. struct sde_crtc *sde_crtc;
  5801. struct sde_kms *sde_kms;
  5802. if (!crtc_misr_info) {
  5803. SDE_ERROR("invalid misr info\n");
  5804. return;
  5805. }
  5806. crtc_misr_info->misr_enable = false;
  5807. crtc_misr_info->misr_frame_count = 0;
  5808. if (!crtc) {
  5809. SDE_ERROR("invalid crtc\n");
  5810. return;
  5811. }
  5812. sde_kms = _sde_crtc_get_kms(crtc);
  5813. if (!sde_kms) {
  5814. SDE_ERROR("invalid sde_kms\n");
  5815. return;
  5816. }
  5817. if (sde_kms_is_secure_session_inprogress(sde_kms))
  5818. return;
  5819. sde_crtc = to_sde_crtc(crtc);
  5820. crtc_misr_info->misr_enable =
  5821. sde_crtc->misr_enable_debugfs ? true : false;
  5822. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  5823. }
  5824. #if IS_ENABLED(CONFIG_DEBUG_FS)
  5825. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  5826. {
  5827. struct sde_crtc *sde_crtc;
  5828. struct sde_plane_state *pstate = NULL;
  5829. struct sde_crtc_mixer *m;
  5830. struct drm_crtc *crtc;
  5831. struct drm_plane *plane;
  5832. struct drm_display_mode *mode;
  5833. struct drm_framebuffer *fb;
  5834. struct drm_plane_state *state;
  5835. struct sde_crtc_state *cstate;
  5836. int i, mixer_width, mixer_height;
  5837. if (!s || !s->private)
  5838. return -EINVAL;
  5839. sde_crtc = s->private;
  5840. crtc = &sde_crtc->base;
  5841. cstate = to_sde_crtc_state(crtc->state);
  5842. mutex_lock(&sde_crtc->crtc_lock);
  5843. mode = &crtc->state->adjusted_mode;
  5844. sde_crtc_get_mixer_resolution(crtc, crtc->state, mode, &mixer_width, &mixer_height);
  5845. seq_printf(s, "crtc:%d width:%d height:%d\n", DRMID(crtc),
  5846. mixer_width * sde_crtc->num_mixers, mixer_height);
  5847. seq_puts(s, "\n");
  5848. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5849. m = &sde_crtc->mixers[i];
  5850. if (!m->hw_lm)
  5851. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  5852. else if (!m->hw_ctl)
  5853. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  5854. else
  5855. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  5856. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  5857. mixer_width, mixer_height);
  5858. }
  5859. seq_puts(s, "\n");
  5860. for (i = 0; i < cstate->num_dim_layers; i++) {
  5861. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  5862. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  5863. i, dim_layer->stage, dim_layer->flags);
  5864. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  5865. dim_layer->rect.x, dim_layer->rect.y,
  5866. dim_layer->rect.w, dim_layer->rect.h);
  5867. seq_printf(s,
  5868. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  5869. dim_layer->color_fill.color_0,
  5870. dim_layer->color_fill.color_1,
  5871. dim_layer->color_fill.color_2,
  5872. dim_layer->color_fill.color_3);
  5873. seq_puts(s, "\n");
  5874. }
  5875. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5876. pstate = to_sde_plane_state(plane->state);
  5877. state = plane->state;
  5878. if (!pstate || !state)
  5879. continue;
  5880. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  5881. plane->base.id, pstate->stage, pstate->rotation);
  5882. if (plane->state->fb) {
  5883. fb = plane->state->fb;
  5884. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  5885. fb->base.id, (char *) &fb->format->format,
  5886. fb->width, fb->height);
  5887. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  5888. seq_printf(s, "cpp[%d]:%u ",
  5889. i, fb->format->cpp[i]);
  5890. seq_puts(s, "\n\t");
  5891. seq_printf(s, "modifier:%8llu ", fb->modifier);
  5892. seq_puts(s, "\n");
  5893. seq_puts(s, "\t");
  5894. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  5895. seq_printf(s, "pitches[%d]:%8u ", i,
  5896. fb->pitches[i]);
  5897. seq_puts(s, "\n");
  5898. seq_puts(s, "\t");
  5899. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  5900. seq_printf(s, "offsets[%d]:%8u ", i,
  5901. fb->offsets[i]);
  5902. seq_puts(s, "\n");
  5903. }
  5904. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  5905. state->src_x >> 16, state->src_y >> 16,
  5906. state->src_w >> 16, state->src_h >> 16);
  5907. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  5908. state->crtc_x, state->crtc_y, state->crtc_w,
  5909. state->crtc_h);
  5910. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  5911. pstate->multirect_mode, pstate->multirect_index);
  5912. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  5913. pstate->excl_rect.x, pstate->excl_rect.y,
  5914. pstate->excl_rect.w, pstate->excl_rect.h);
  5915. seq_puts(s, "\n");
  5916. }
  5917. if (sde_crtc->vblank_cb_count) {
  5918. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  5919. u32 diff_ms = ktime_to_ms(diff);
  5920. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  5921. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  5922. seq_printf(s,
  5923. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  5924. fps, sde_crtc->vblank_cb_count,
  5925. ktime_to_ms(diff), sde_crtc->play_count);
  5926. /* reset time & count for next measurement */
  5927. sde_crtc->vblank_cb_count = 0;
  5928. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  5929. }
  5930. mutex_unlock(&sde_crtc->crtc_lock);
  5931. return 0;
  5932. }
  5933. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  5934. {
  5935. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  5936. }
  5937. static ssize_t _sde_debugfs_hw_fence_features_mask_wr(struct file *file,
  5938. const char __user *user_buf, size_t count, loff_t *ppos)
  5939. {
  5940. struct sde_crtc *sde_crtc;
  5941. u32 bit, enable;
  5942. char buf[10];
  5943. if (!file || !file->private_data)
  5944. return -EINVAL;
  5945. if (count >= sizeof(buf))
  5946. return -EINVAL;
  5947. if (copy_from_user(buf, user_buf, count)) {
  5948. SDE_ERROR("buffer copy failed\n");
  5949. return -EINVAL;
  5950. }
  5951. buf[count] = 0; /* end of string */
  5952. sde_crtc = file->private_data;
  5953. if (sscanf(buf, "%u %u", &bit, &enable) != 2) {
  5954. SDE_ERROR("incorrect usage: expected 2 parameters, bit and enable\n");
  5955. return -EINVAL;
  5956. }
  5957. if (enable)
  5958. set_bit(bit, sde_crtc->hwfence_features_mask);
  5959. else
  5960. clear_bit(bit, sde_crtc->hwfence_features_mask);
  5961. return count;
  5962. }
  5963. static ssize_t _sde_debugfs_hw_fence_features_mask_rd(struct file *file,
  5964. char __user *user_buff, size_t count, loff_t *ppos)
  5965. {
  5966. struct sde_crtc *sde_crtc;
  5967. ssize_t len = 0;
  5968. char buf[256] = {'\0'};
  5969. int i;
  5970. if (*ppos)
  5971. return 0;
  5972. if (!file || !file->private_data)
  5973. return -EINVAL;
  5974. sde_crtc = file->private_data;
  5975. for (i = HW_FENCE_OUT_FENCES_ENABLE; i < HW_FENCE_FEATURES_MAX; i++) {
  5976. len += scnprintf(buf + len, 256 - len,
  5977. "bit %d: %d\n", i, test_bit(i, sde_crtc->hwfence_features_mask));
  5978. }
  5979. if (count <= len)
  5980. return 0;
  5981. if (copy_to_user(user_buff, buf, len))
  5982. return -EFAULT;
  5983. *ppos += len; /* increase offset */
  5984. return len;
  5985. }
  5986. static ssize_t _sde_crtc_misr_setup(struct file *file,
  5987. const char __user *user_buf, size_t count, loff_t *ppos)
  5988. {
  5989. struct drm_crtc *crtc;
  5990. struct sde_crtc *sde_crtc;
  5991. char buf[MISR_BUFF_SIZE + 1];
  5992. u32 frame_count, enable;
  5993. size_t buff_copy;
  5994. struct sde_kms *sde_kms;
  5995. if (!file || !file->private_data)
  5996. return -EINVAL;
  5997. sde_crtc = file->private_data;
  5998. crtc = &sde_crtc->base;
  5999. sde_kms = _sde_crtc_get_kms(crtc);
  6000. if (!sde_kms) {
  6001. SDE_ERROR("invalid sde_kms\n");
  6002. return -EINVAL;
  6003. }
  6004. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  6005. if (copy_from_user(buf, user_buf, buff_copy)) {
  6006. SDE_ERROR("buffer copy failed\n");
  6007. return -EINVAL;
  6008. }
  6009. buf[buff_copy] = 0; /* end of string */
  6010. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  6011. return -EINVAL;
  6012. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  6013. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  6014. DRMID(crtc));
  6015. return -EINVAL;
  6016. }
  6017. sde_crtc->misr_enable_debugfs = enable;
  6018. sde_crtc->misr_frame_count = frame_count;
  6019. sde_crtc->misr_reconfigure = true;
  6020. return count;
  6021. }
  6022. static ssize_t _sde_crtc_misr_read(struct file *file,
  6023. char __user *user_buff, size_t count, loff_t *ppos)
  6024. {
  6025. struct drm_crtc *crtc;
  6026. struct sde_crtc *sde_crtc;
  6027. struct sde_kms *sde_kms;
  6028. struct sde_crtc_mixer *m;
  6029. int i = 0, rc;
  6030. ssize_t len = 0;
  6031. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  6032. if (*ppos)
  6033. return 0;
  6034. if (!file || !file->private_data)
  6035. return -EINVAL;
  6036. sde_crtc = file->private_data;
  6037. crtc = &sde_crtc->base;
  6038. sde_kms = _sde_crtc_get_kms(crtc);
  6039. if (!sde_kms)
  6040. return -EINVAL;
  6041. rc = pm_runtime_resume_and_get(crtc->dev->dev);
  6042. if (rc < 0) {
  6043. SDE_ERROR("failed to enable power resource %d\n", rc);
  6044. return rc;
  6045. }
  6046. sde_vm_lock(sde_kms);
  6047. if (!sde_vm_owns_hw(sde_kms)) {
  6048. SDE_DEBUG("op not supported due to HW unavailability\n");
  6049. rc = -EOPNOTSUPP;
  6050. goto end;
  6051. }
  6052. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  6053. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  6054. rc = -EOPNOTSUPP;
  6055. goto end;
  6056. }
  6057. if (!sde_crtc->misr_enable_debugfs) {
  6058. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  6059. "disabled\n");
  6060. goto buff_check;
  6061. }
  6062. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  6063. u32 misr_value = 0;
  6064. m = &sde_crtc->mixers[i];
  6065. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  6066. if (!m->hw_lm || !m->hw_lm->cap->dummy_mixer) {
  6067. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "invalid\n");
  6068. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  6069. }
  6070. continue;
  6071. }
  6072. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  6073. if (rc) {
  6074. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "invalid\n");
  6075. SDE_ERROR("crtc:%d failed to collect misr %d\n", DRMID(crtc), rc);
  6076. continue;
  6077. } else {
  6078. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  6079. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  6080. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "0x%x\n", misr_value);
  6081. }
  6082. }
  6083. buff_check:
  6084. if (count <= len) {
  6085. len = 0;
  6086. goto end;
  6087. }
  6088. if (copy_to_user(user_buff, buf, len)) {
  6089. len = -EFAULT;
  6090. goto end;
  6091. }
  6092. *ppos += len; /* increase offset */
  6093. end:
  6094. sde_vm_unlock(sde_kms);
  6095. pm_runtime_put_sync(crtc->dev->dev);
  6096. return len;
  6097. }
  6098. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  6099. static int __prefix ## _open(struct inode *inode, struct file *file) \
  6100. { \
  6101. return single_open(file, __prefix ## _show, inode->i_private); \
  6102. } \
  6103. static const struct file_operations __prefix ## _fops = { \
  6104. .owner = THIS_MODULE, \
  6105. .open = __prefix ## _open, \
  6106. .release = single_release, \
  6107. .read = seq_read, \
  6108. .llseek = seq_lseek, \
  6109. }
  6110. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  6111. {
  6112. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  6113. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  6114. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  6115. int i;
  6116. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  6117. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  6118. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc,
  6119. crtc->state));
  6120. seq_printf(s, "core_clk_rate: %llu\n",
  6121. sde_crtc->cur_perf.core_clk_rate);
  6122. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  6123. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  6124. seq_printf(s, "bw_ctl[%s]: %llu\n",
  6125. sde_power_handle_get_dbus_name(i),
  6126. sde_crtc->cur_perf.bw_ctl[i]);
  6127. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  6128. sde_power_handle_get_dbus_name(i),
  6129. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  6130. }
  6131. return 0;
  6132. }
  6133. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  6134. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  6135. {
  6136. struct drm_crtc *crtc;
  6137. struct drm_plane *plane;
  6138. struct drm_connector *conn;
  6139. struct drm_mode_object *drm_obj;
  6140. struct sde_crtc *sde_crtc;
  6141. struct sde_crtc_state *cstate;
  6142. struct sde_fence_context *ctx;
  6143. struct drm_connector_list_iter conn_iter;
  6144. struct drm_device *dev;
  6145. if (!s || !s->private)
  6146. return -EINVAL;
  6147. sde_crtc = s->private;
  6148. crtc = &sde_crtc->base;
  6149. dev = crtc->dev;
  6150. cstate = to_sde_crtc_state(crtc->state);
  6151. if (!sde_crtc->kickoff_in_progress)
  6152. goto skip_input_fence;
  6153. /* Dump input fence info */
  6154. seq_puts(s, "===Input fence===\n");
  6155. drm_atomic_crtc_for_each_plane(plane, crtc) {
  6156. struct sde_plane_state *pstate;
  6157. struct dma_fence *fence;
  6158. pstate = to_sde_plane_state(plane->state);
  6159. if (!pstate)
  6160. continue;
  6161. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  6162. pstate->stage);
  6163. SDE_EVT32(DRMID(crtc), plane->base.id, pstate->input_fence);
  6164. if (pstate->input_fence) {
  6165. rcu_read_lock();
  6166. fence = dma_fence_get_rcu(pstate->input_fence);
  6167. rcu_read_unlock();
  6168. if (fence) {
  6169. sde_fence_list_dump(fence, &s);
  6170. dma_fence_put(fence);
  6171. }
  6172. }
  6173. }
  6174. skip_input_fence:
  6175. /* Dump release fence info */
  6176. seq_puts(s, "\n");
  6177. seq_puts(s, "===Release fence===\n");
  6178. ctx = sde_crtc->output_fence;
  6179. drm_obj = &crtc->base;
  6180. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  6181. seq_puts(s, "\n");
  6182. /* Dump retire fence info */
  6183. seq_puts(s, "===Retire fence===\n");
  6184. drm_connector_list_iter_begin(dev, &conn_iter);
  6185. drm_for_each_connector_iter(conn, &conn_iter)
  6186. if (conn->state && conn->state->crtc == crtc &&
  6187. cstate->num_connectors < MAX_CONNECTORS) {
  6188. struct sde_connector *c_conn;
  6189. c_conn = to_sde_connector(conn);
  6190. ctx = c_conn->retire_fence;
  6191. drm_obj = &conn->base;
  6192. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  6193. }
  6194. drm_connector_list_iter_end(&conn_iter);
  6195. seq_puts(s, "\n");
  6196. return 0;
  6197. }
  6198. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  6199. {
  6200. return single_open(file, _sde_debugfs_fence_status_show,
  6201. inode->i_private);
  6202. }
  6203. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  6204. {
  6205. struct sde_crtc *sde_crtc;
  6206. struct sde_kms *sde_kms;
  6207. static const struct file_operations debugfs_status_fops = {
  6208. .open = _sde_debugfs_status_open,
  6209. .read = seq_read,
  6210. .llseek = seq_lseek,
  6211. .release = single_release,
  6212. };
  6213. static const struct file_operations debugfs_misr_fops = {
  6214. .open = simple_open,
  6215. .read = _sde_crtc_misr_read,
  6216. .write = _sde_crtc_misr_setup,
  6217. };
  6218. static const struct file_operations debugfs_fps_fops = {
  6219. .open = _sde_debugfs_fps_status,
  6220. .read = seq_read,
  6221. };
  6222. static const struct file_operations debugfs_fence_fops = {
  6223. .open = _sde_debugfs_fence_status,
  6224. .read = seq_read,
  6225. };
  6226. static const struct file_operations debugfs_hw_fence_features_fops = {
  6227. .open = simple_open,
  6228. .read = _sde_debugfs_hw_fence_features_mask_rd,
  6229. .write = _sde_debugfs_hw_fence_features_mask_wr,
  6230. };
  6231. if (!crtc)
  6232. return -EINVAL;
  6233. sde_crtc = to_sde_crtc(crtc);
  6234. sde_kms = _sde_crtc_get_kms(crtc);
  6235. if (!sde_kms)
  6236. return -EINVAL;
  6237. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  6238. crtc->dev->primary->debugfs_root);
  6239. if (!sde_crtc->debugfs_root)
  6240. return -ENOMEM;
  6241. /* don't error check these */
  6242. debugfs_create_file("status", 0400,
  6243. sde_crtc->debugfs_root,
  6244. sde_crtc, &debugfs_status_fops);
  6245. debugfs_create_file("state", 0400,
  6246. sde_crtc->debugfs_root,
  6247. &sde_crtc->base,
  6248. &sde_crtc_debugfs_state_fops);
  6249. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  6250. sde_crtc, &debugfs_misr_fops);
  6251. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  6252. sde_crtc, &debugfs_fps_fops);
  6253. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  6254. sde_crtc, &debugfs_fence_fops);
  6255. if (sde_kms->catalog->hw_fence_rev) {
  6256. debugfs_create_file("hwfence_features_mask", 0600, sde_crtc->debugfs_root,
  6257. &sde_crtc->base, &debugfs_hw_fence_features_fops);
  6258. debugfs_create_u32("hwfence_out_fences_skip", 0600, sde_crtc->debugfs_root,
  6259. &sde_crtc->hwfence_out_fences_skip);
  6260. }
  6261. return 0;
  6262. }
  6263. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  6264. {
  6265. struct sde_crtc *sde_crtc;
  6266. if (!crtc)
  6267. return;
  6268. sde_crtc = to_sde_crtc(crtc);
  6269. debugfs_remove_recursive(sde_crtc->debugfs_root);
  6270. }
  6271. #else
  6272. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  6273. {
  6274. return 0;
  6275. }
  6276. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  6277. {
  6278. }
  6279. #endif /* CONFIG_DEBUG_FS */
  6280. static void vblank_ctrl_worker(struct kthread_work *work)
  6281. {
  6282. struct vblank_work *cur_work = container_of(work,
  6283. struct vblank_work, work);
  6284. struct msm_drm_private *priv = cur_work->priv;
  6285. sde_crtc_vblank(priv->crtcs[cur_work->crtc_id], cur_work->enable);
  6286. kfree(cur_work);
  6287. }
  6288. static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
  6289. int crtc_id, bool enable)
  6290. {
  6291. struct vblank_work *cur_work;
  6292. struct drm_crtc *crtc;
  6293. struct kthread_worker *worker;
  6294. if (!priv || crtc_id >= priv->num_crtcs)
  6295. return -EINVAL;
  6296. cur_work = kzalloc(sizeof(*cur_work), GFP_ATOMIC);
  6297. if (!cur_work)
  6298. return -ENOMEM;
  6299. crtc = priv->crtcs[crtc_id];
  6300. kthread_init_work(&cur_work->work, vblank_ctrl_worker);
  6301. cur_work->crtc_id = crtc_id;
  6302. cur_work->enable = enable;
  6303. cur_work->priv = priv;
  6304. worker = &priv->event_thread[crtc_id].worker;
  6305. kthread_queue_work(worker, &cur_work->work);
  6306. return 0;
  6307. }
  6308. static int sde_crtc_enable_vblank(struct drm_crtc *crtc)
  6309. {
  6310. struct drm_device *dev = crtc->dev;
  6311. unsigned int pipe = crtc->index;
  6312. struct msm_drm_private *priv = dev->dev_private;
  6313. struct msm_kms *kms = priv->kms;
  6314. if (!kms)
  6315. return -ENXIO;
  6316. DBG("dev=%pK, crtc=%u", dev, pipe);
  6317. return vblank_ctrl_queue_work(priv, pipe, true);
  6318. }
  6319. static void sde_crtc_disable_vblank(struct drm_crtc *crtc)
  6320. {
  6321. struct drm_device *dev = crtc->dev;
  6322. unsigned int pipe = crtc->index;
  6323. struct msm_drm_private *priv = dev->dev_private;
  6324. struct msm_kms *kms = priv->kms;
  6325. if (!kms)
  6326. return;
  6327. DBG("dev=%pK, crtc=%u", dev, pipe);
  6328. vblank_ctrl_queue_work(priv, pipe, false);
  6329. }
  6330. static int sde_crtc_late_register(struct drm_crtc *crtc)
  6331. {
  6332. return _sde_crtc_init_debugfs(crtc);
  6333. }
  6334. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  6335. {
  6336. _sde_crtc_destroy_debugfs(crtc);
  6337. }
  6338. static const struct drm_crtc_funcs sde_crtc_funcs = {
  6339. .set_config = drm_atomic_helper_set_config,
  6340. .destroy = sde_crtc_destroy,
  6341. .enable_vblank = sde_crtc_enable_vblank,
  6342. .disable_vblank = sde_crtc_disable_vblank,
  6343. .page_flip = drm_atomic_helper_page_flip,
  6344. .atomic_set_property = sde_crtc_atomic_set_property,
  6345. .atomic_get_property = sde_crtc_atomic_get_property,
  6346. .reset = sde_crtc_reset,
  6347. .atomic_duplicate_state = sde_crtc_duplicate_state,
  6348. .atomic_destroy_state = sde_crtc_destroy_state,
  6349. .late_register = sde_crtc_late_register,
  6350. .early_unregister = sde_crtc_early_unregister,
  6351. };
  6352. static const struct drm_crtc_funcs sde_crtc_funcs_v1 = {
  6353. .set_config = drm_atomic_helper_set_config,
  6354. .destroy = sde_crtc_destroy,
  6355. .enable_vblank = sde_crtc_enable_vblank,
  6356. .disable_vblank = sde_crtc_disable_vblank,
  6357. .page_flip = drm_atomic_helper_page_flip,
  6358. .atomic_set_property = sde_crtc_atomic_set_property,
  6359. .atomic_get_property = sde_crtc_atomic_get_property,
  6360. .reset = sde_crtc_reset,
  6361. .atomic_duplicate_state = sde_crtc_duplicate_state,
  6362. .atomic_destroy_state = sde_crtc_destroy_state,
  6363. .late_register = sde_crtc_late_register,
  6364. .early_unregister = sde_crtc_early_unregister,
  6365. .get_vblank_timestamp = sde_crtc_get_vblank_timestamp,
  6366. .get_vblank_counter = sde_crtc_get_vblank_counter,
  6367. };
  6368. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  6369. .mode_fixup = sde_crtc_mode_fixup,
  6370. .disable = sde_crtc_disable,
  6371. .atomic_enable = sde_crtc_enable,
  6372. .atomic_check = sde_crtc_atomic_check,
  6373. .atomic_begin = sde_crtc_atomic_begin,
  6374. .atomic_flush = sde_crtc_atomic_flush,
  6375. };
  6376. static void _sde_crtc_event_cb(struct kthread_work *work)
  6377. {
  6378. struct sde_crtc_event *event;
  6379. struct sde_crtc *sde_crtc;
  6380. unsigned long irq_flags;
  6381. if (!work) {
  6382. SDE_ERROR("invalid work item\n");
  6383. return;
  6384. }
  6385. event = container_of(work, struct sde_crtc_event, kt_work);
  6386. /* set sde_crtc to NULL for static work structures */
  6387. sde_crtc = event->sde_crtc;
  6388. if (!sde_crtc)
  6389. return;
  6390. if (event->cb_func)
  6391. event->cb_func(&sde_crtc->base, event->usr);
  6392. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  6393. list_add_tail(&event->list, &sde_crtc->event_free_list);
  6394. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  6395. }
  6396. int sde_crtc_event_queue(struct drm_crtc *crtc,
  6397. void (*func)(struct drm_crtc *crtc, void *usr),
  6398. void *usr, bool color_processing_event)
  6399. {
  6400. unsigned long irq_flags;
  6401. struct sde_crtc *sde_crtc;
  6402. struct msm_drm_private *priv;
  6403. struct sde_crtc_event *event = NULL;
  6404. u32 crtc_id;
  6405. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  6406. SDE_ERROR("invalid parameters\n");
  6407. return -EINVAL;
  6408. }
  6409. sde_crtc = to_sde_crtc(crtc);
  6410. priv = crtc->dev->dev_private;
  6411. crtc_id = drm_crtc_index(crtc);
  6412. /*
  6413. * Obtain an event struct from the private cache. This event
  6414. * queue may be called from ISR contexts, so use a private
  6415. * cache to avoid calling any memory allocation functions.
  6416. */
  6417. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  6418. if (!list_empty(&sde_crtc->event_free_list)) {
  6419. event = list_first_entry(&sde_crtc->event_free_list,
  6420. struct sde_crtc_event, list);
  6421. list_del_init(&event->list);
  6422. }
  6423. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  6424. if (!event)
  6425. return -ENOMEM;
  6426. /* populate event node */
  6427. event->sde_crtc = sde_crtc;
  6428. event->cb_func = func;
  6429. event->usr = usr;
  6430. /* queue new event request */
  6431. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  6432. if (color_processing_event)
  6433. kthread_queue_work(&priv->pp_event_worker,
  6434. &event->kt_work);
  6435. else
  6436. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  6437. &event->kt_work);
  6438. return 0;
  6439. }
  6440. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  6441. {
  6442. int i, rc = 0;
  6443. if (!sde_crtc) {
  6444. SDE_ERROR("invalid crtc\n");
  6445. return -EINVAL;
  6446. }
  6447. spin_lock_init(&sde_crtc->event_lock);
  6448. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  6449. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  6450. list_add_tail(&sde_crtc->event_cache[i].list,
  6451. &sde_crtc->event_free_list);
  6452. return rc;
  6453. }
  6454. void sde_crtc_static_img_control(struct drm_crtc *crtc,
  6455. enum sde_sys_cache_state state,
  6456. bool is_vidmode)
  6457. {
  6458. struct drm_plane *plane;
  6459. struct sde_crtc *sde_crtc;
  6460. struct sde_kms *sde_kms;
  6461. if (!crtc || !crtc->dev)
  6462. return;
  6463. sde_kms = _sde_crtc_get_kms(crtc);
  6464. if (!sde_kms || !sde_kms->catalog) {
  6465. SDE_ERROR("invalid params\n");
  6466. return;
  6467. }
  6468. if (!test_bit(SDE_SYS_CACHE_DISP, sde_kms->catalog->sde_sys_cache_type_map)) {
  6469. SDE_DEBUG("DISP syscache not supported\n");
  6470. return;
  6471. }
  6472. sde_crtc = to_sde_crtc(crtc);
  6473. if (sde_crtc->cache_state == state)
  6474. return;
  6475. switch (state) {
  6476. case CACHE_STATE_NORMAL:
  6477. if (sde_crtc->cache_state == CACHE_STATE_DISABLED
  6478. && !is_vidmode)
  6479. return;
  6480. kthread_cancel_delayed_work_sync(
  6481. &sde_crtc->static_cache_read_work);
  6482. break;
  6483. case CACHE_STATE_FRAME_WRITE:
  6484. if (sde_crtc->cache_state != CACHE_STATE_NORMAL)
  6485. return;
  6486. break;
  6487. case CACHE_STATE_FRAME_READ:
  6488. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6489. return;
  6490. break;
  6491. case CACHE_STATE_DISABLED:
  6492. break;
  6493. default:
  6494. return;
  6495. }
  6496. if (test_bit(SDE_SYS_CACHE_DISP_1, sde_kms->catalog->sde_sys_cache_type_map)) {
  6497. if (state == CACHE_STATE_FRAME_WRITE)
  6498. sde_crtc->cache_type = (sde_crtc->cache_type == SDE_SYS_CACHE_DISP) ?
  6499. SDE_SYS_CACHE_DISP_1 : SDE_SYS_CACHE_DISP;
  6500. } else {
  6501. sde_crtc->cache_type = SDE_SYS_CACHE_DISP;
  6502. }
  6503. SDE_EVT32(DRMID(crtc), state, sde_crtc->cache_state, sde_crtc->cache_type);
  6504. sde_crtc->cache_state = state;
  6505. drm_atomic_crtc_for_each_plane(plane, crtc)
  6506. sde_plane_static_img_control(plane, sde_crtc->cache_state, sde_crtc->cache_type);
  6507. }
  6508. /*
  6509. * __sde_crtc_static_cache_read_work - transition to cache read
  6510. */
  6511. void __sde_crtc_static_cache_read_work(struct kthread_work *work)
  6512. {
  6513. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  6514. static_cache_read_work.work);
  6515. struct drm_crtc *crtc = &sde_crtc->base;
  6516. struct sde_hw_ctl *ctl = sde_crtc->mixers[0].hw_ctl;
  6517. struct drm_encoder *enc, *drm_enc = NULL;
  6518. struct drm_plane *plane;
  6519. struct sde_encoder_kickoff_params params = { 0 };
  6520. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6521. return;
  6522. drm_for_each_encoder_mask(enc, crtc->dev, crtc->state->encoder_mask) {
  6523. drm_enc = enc;
  6524. if (sde_encoder_in_clone_mode(drm_enc))
  6525. return;
  6526. }
  6527. if (!drm_enc || !ctl || !sde_crtc->num_mixers) {
  6528. SDE_ERROR("invalid object, drm_enc:%d, ctl:%d\n", !drm_enc,
  6529. !ctl);
  6530. return;
  6531. }
  6532. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  6533. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_READ, false);
  6534. /* flush only the sys-cache enabled SSPPs */
  6535. if (ctl->ops.clear_pending_flush)
  6536. ctl->ops.clear_pending_flush(ctl);
  6537. drm_atomic_crtc_for_each_plane(plane, crtc)
  6538. sde_plane_ctl_flush(plane, ctl, true);
  6539. /* Enable clocks and IRQ and wait for VBLANK */
  6540. params.affected_displays = _sde_crtc_get_displays_affected(crtc, crtc->state);
  6541. sde_encoder_prepare_for_kickoff(drm_enc, &params);
  6542. sde_encoder_kickoff(drm_enc, false);
  6543. sde_encoder_wait_for_event(drm_enc, MSM_ENC_VBLANK);
  6544. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  6545. }
  6546. void sde_crtc_static_cache_read_kickoff(struct drm_crtc *crtc)
  6547. {
  6548. struct drm_device *dev;
  6549. struct msm_drm_private *priv;
  6550. struct msm_drm_thread *disp_thread;
  6551. struct sde_crtc *sde_crtc;
  6552. struct sde_crtc_state *cstate;
  6553. u32 msecs_fps = 0;
  6554. if (!crtc)
  6555. return;
  6556. dev = crtc->dev;
  6557. sde_crtc = to_sde_crtc(crtc);
  6558. cstate = to_sde_crtc_state(crtc->state);
  6559. if (!dev || !dev->dev_private || !sde_crtc)
  6560. return;
  6561. priv = dev->dev_private;
  6562. disp_thread = &priv->disp_thread[crtc->index];
  6563. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6564. return;
  6565. msecs_fps = DIV_ROUND_UP((1 * 1000), sde_crtc_get_fps_mode(crtc));
  6566. /* Kickoff transition to read state after next vblank */
  6567. kthread_queue_delayed_work(&disp_thread->worker,
  6568. &sde_crtc->static_cache_read_work,
  6569. msecs_to_jiffies(msecs_fps));
  6570. SDE_EVT32(DRMID(crtc), sde_crtc->cache_state, msecs_fps);
  6571. }
  6572. void sde_crtc_cancel_delayed_work(struct drm_crtc *crtc)
  6573. {
  6574. struct sde_crtc *sde_crtc;
  6575. struct sde_crtc_state *cstate;
  6576. bool cache_status;
  6577. if (!crtc || !crtc->state)
  6578. return;
  6579. sde_crtc = to_sde_crtc(crtc);
  6580. cstate = to_sde_crtc_state(crtc->state);
  6581. cache_status = kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  6582. SDE_EVT32(DRMID(crtc), cache_status);
  6583. }
  6584. /* initialize crtc */
  6585. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  6586. {
  6587. struct drm_crtc *crtc = NULL;
  6588. struct sde_crtc *sde_crtc = NULL;
  6589. struct msm_drm_private *priv = NULL;
  6590. struct sde_kms *kms = NULL;
  6591. const struct drm_crtc_funcs *crtc_funcs;
  6592. int i, rc;
  6593. priv = dev->dev_private;
  6594. kms = to_sde_kms(priv->kms);
  6595. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  6596. if (!sde_crtc)
  6597. return ERR_PTR(-ENOMEM);
  6598. crtc = &sde_crtc->base;
  6599. crtc->dev = dev;
  6600. mutex_init(&sde_crtc->crtc_lock);
  6601. spin_lock_init(&sde_crtc->spin_lock);
  6602. spin_lock_init(&sde_crtc->fevent_spin_lock);
  6603. atomic_set(&sde_crtc->frame_pending, 0);
  6604. sde_crtc->enabled = false;
  6605. sde_crtc->kickoff_in_progress = false;
  6606. /* Below parameters are for fps calculation for sysfs node */
  6607. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  6608. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  6609. sizeof(ktime_t), GFP_KERNEL);
  6610. if (!sde_crtc->fps_info.time_buf)
  6611. SDE_ERROR("invalid buffer\n");
  6612. else
  6613. memset(sde_crtc->fps_info.time_buf, 0,
  6614. sizeof(*(sde_crtc->fps_info.time_buf)));
  6615. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  6616. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  6617. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  6618. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  6619. list_add(&sde_crtc->frame_events[i].list,
  6620. &sde_crtc->frame_event_list);
  6621. kthread_init_work(&sde_crtc->frame_events[i].work,
  6622. sde_crtc_frame_event_work);
  6623. }
  6624. crtc_funcs = test_bit(SDE_FEATURE_HW_VSYNC_TS, kms->catalog->features) ?
  6625. &sde_crtc_funcs_v1 : &sde_crtc_funcs;
  6626. drm_crtc_init_with_planes(dev, crtc, plane, NULL, crtc_funcs, NULL);
  6627. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  6628. if (kms->catalog->hw_fence_rev) {
  6629. set_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask);
  6630. set_bit(HW_FENCE_IN_FENCES_ENABLE, sde_crtc->hwfence_features_mask);
  6631. }
  6632. /* save user friendly CRTC name for later */
  6633. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  6634. /* initialize event handling */
  6635. rc = _sde_crtc_init_events(sde_crtc);
  6636. if (rc) {
  6637. drm_crtc_cleanup(crtc);
  6638. kfree(sde_crtc);
  6639. return ERR_PTR(rc);
  6640. }
  6641. /* initialize output fence support */
  6642. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  6643. if (IS_ERR(sde_crtc->output_fence)) {
  6644. rc = PTR_ERR(sde_crtc->output_fence);
  6645. SDE_ERROR("failed to init fence, %d\n", rc);
  6646. drm_crtc_cleanup(crtc);
  6647. kfree(sde_crtc);
  6648. return ERR_PTR(rc);
  6649. }
  6650. /* create CRTC properties */
  6651. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  6652. priv->crtc_property, sde_crtc->property_data,
  6653. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  6654. sizeof(struct sde_crtc_state));
  6655. sde_crtc_install_properties(crtc, kms->catalog);
  6656. /* Install color processing properties */
  6657. sde_cp_crtc_init(crtc);
  6658. sde_cp_crtc_install_properties(crtc);
  6659. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  6660. sde_crtc->cur_perf.llcc_active[i] = false;
  6661. sde_crtc->new_perf.llcc_active[i] = false;
  6662. }
  6663. kthread_init_delayed_work(&sde_crtc->static_cache_read_work,
  6664. __sde_crtc_static_cache_read_work);
  6665. SDE_DEBUG("%s: successfully initialized crtc, hwfence_out:%d, hwfence_in:%d\n",
  6666. sde_crtc->name,
  6667. test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask),
  6668. test_bit(HW_FENCE_IN_FENCES_ENABLE, sde_crtc->hwfence_features_mask));
  6669. return crtc;
  6670. }
  6671. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  6672. {
  6673. struct sde_crtc *sde_crtc;
  6674. int rc = 0;
  6675. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  6676. SDE_ERROR("invalid input param(s)\n");
  6677. rc = -EINVAL;
  6678. goto end;
  6679. }
  6680. sde_crtc = to_sde_crtc(crtc);
  6681. sde_crtc->sysfs_dev = device_create_with_groups(
  6682. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  6683. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  6684. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  6685. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  6686. PTR_ERR(sde_crtc->sysfs_dev));
  6687. if (!sde_crtc->sysfs_dev)
  6688. rc = -EINVAL;
  6689. else
  6690. rc = PTR_ERR(sde_crtc->sysfs_dev);
  6691. goto end;
  6692. }
  6693. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  6694. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  6695. if (!sde_crtc->vsync_event_sf)
  6696. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  6697. crtc->base.id);
  6698. sde_crtc->retire_frame_event_sf = sysfs_get_dirent(
  6699. sde_crtc->sysfs_dev->kobj.sd, "retire_frame_event");
  6700. if (!sde_crtc->retire_frame_event_sf)
  6701. SDE_ERROR("crtc:%d retire frame event sysfs create failed\n",
  6702. crtc->base.id);
  6703. end:
  6704. return rc;
  6705. }
  6706. static int _sde_crtc_event_enable(struct sde_kms *kms,
  6707. struct drm_crtc *crtc_drm, u32 event)
  6708. {
  6709. struct sde_crtc *crtc = NULL;
  6710. struct sde_crtc_irq_info *node;
  6711. unsigned long flags;
  6712. bool found = false;
  6713. int ret, i = 0;
  6714. bool add_event = false;
  6715. crtc = to_sde_crtc(crtc_drm);
  6716. spin_lock_irqsave(&crtc->spin_lock, flags);
  6717. list_for_each_entry(node, &crtc->user_event_list, list) {
  6718. if (node->event == event) {
  6719. found = true;
  6720. break;
  6721. }
  6722. }
  6723. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6724. /* event already enabled */
  6725. if (found)
  6726. return 0;
  6727. node = NULL;
  6728. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  6729. if (custom_events[i].event == event &&
  6730. custom_events[i].func) {
  6731. node = kzalloc(sizeof(*node), GFP_KERNEL);
  6732. if (!node)
  6733. return -ENOMEM;
  6734. INIT_LIST_HEAD(&node->list);
  6735. INIT_LIST_HEAD(&node->irq.list);
  6736. node->func = custom_events[i].func;
  6737. node->event = event;
  6738. node->state = IRQ_NOINIT;
  6739. spin_lock_init(&node->state_lock);
  6740. break;
  6741. }
  6742. }
  6743. if (!node) {
  6744. SDE_ERROR("unsupported event %x\n", event);
  6745. return -EINVAL;
  6746. }
  6747. ret = 0;
  6748. if (crtc_drm->enabled) {
  6749. ret = pm_runtime_resume_and_get(crtc_drm->dev->dev);
  6750. if (ret < 0) {
  6751. SDE_ERROR("failed to enable power resource %d\n", ret);
  6752. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  6753. kfree(node);
  6754. return ret;
  6755. }
  6756. INIT_LIST_HEAD(&node->irq.list);
  6757. mutex_lock(&crtc->crtc_lock);
  6758. ret = node->func(crtc_drm, true, &node->irq);
  6759. if (!ret) {
  6760. spin_lock_irqsave(&crtc->spin_lock, flags);
  6761. list_add_tail(&node->list, &crtc->user_event_list);
  6762. add_event = true;
  6763. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6764. }
  6765. mutex_unlock(&crtc->crtc_lock);
  6766. pm_runtime_put_sync(crtc_drm->dev->dev);
  6767. }
  6768. if (add_event)
  6769. return 0;
  6770. if (!ret) {
  6771. spin_lock_irqsave(&crtc->spin_lock, flags);
  6772. list_add_tail(&node->list, &crtc->user_event_list);
  6773. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6774. } else {
  6775. kfree(node);
  6776. }
  6777. return ret;
  6778. }
  6779. static int _sde_crtc_event_disable(struct sde_kms *kms,
  6780. struct drm_crtc *crtc_drm, u32 event)
  6781. {
  6782. struct sde_crtc *crtc = NULL;
  6783. struct sde_crtc_irq_info *node = NULL;
  6784. unsigned long flags;
  6785. bool found = false;
  6786. int ret;
  6787. crtc = to_sde_crtc(crtc_drm);
  6788. spin_lock_irqsave(&crtc->spin_lock, flags);
  6789. list_for_each_entry(node, &crtc->user_event_list, list) {
  6790. if (node->event == event) {
  6791. list_del_init(&node->list);
  6792. found = true;
  6793. break;
  6794. }
  6795. }
  6796. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6797. /* event already disabled */
  6798. if (!found)
  6799. return 0;
  6800. /**
  6801. * crtc is disabled interrupts are cleared remove from the list,
  6802. * no need to disable/de-register.
  6803. */
  6804. if (!crtc_drm->enabled) {
  6805. kfree(node);
  6806. return 0;
  6807. }
  6808. ret = pm_runtime_resume_and_get(crtc_drm->dev->dev);
  6809. if (ret < 0) {
  6810. SDE_ERROR("failed to enable power resource %d\n", ret);
  6811. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  6812. kfree(node);
  6813. return ret;
  6814. }
  6815. ret = node->func(crtc_drm, false, &node->irq);
  6816. if (ret) {
  6817. spin_lock_irqsave(&crtc->spin_lock, flags);
  6818. list_add_tail(&node->list, &crtc->user_event_list);
  6819. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6820. } else {
  6821. kfree(node);
  6822. }
  6823. pm_runtime_put_sync(crtc_drm->dev->dev);
  6824. return ret;
  6825. }
  6826. int sde_crtc_register_custom_event(struct sde_kms *kms,
  6827. struct drm_crtc *crtc_drm, u32 event, bool en)
  6828. {
  6829. struct sde_crtc *crtc = NULL;
  6830. int ret;
  6831. crtc = to_sde_crtc(crtc_drm);
  6832. if (!crtc || !kms || !kms->dev) {
  6833. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  6834. kms, ((kms) ? (kms->dev) : NULL));
  6835. return -EINVAL;
  6836. }
  6837. if (en)
  6838. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  6839. else
  6840. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  6841. return ret;
  6842. }
  6843. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  6844. bool en, struct sde_irq_callback *irq)
  6845. {
  6846. return 0;
  6847. }
  6848. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  6849. struct sde_irq_callback *noirq)
  6850. {
  6851. /*
  6852. * IRQ object noirq is not being used here since there is
  6853. * no crtc irq from pm event.
  6854. */
  6855. return 0;
  6856. }
  6857. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  6858. bool en, struct sde_irq_callback *irq)
  6859. {
  6860. return 0;
  6861. }
  6862. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  6863. bool en, struct sde_irq_callback *irq)
  6864. {
  6865. return 0;
  6866. }
  6867. static int sde_crtc_opr_event_handler(struct drm_crtc *crtc_drm,
  6868. bool en, struct sde_irq_callback *irq)
  6869. {
  6870. struct sde_crtc *sde_crtc;
  6871. sde_crtc = to_sde_crtc(crtc_drm);
  6872. if (!sde_crtc)
  6873. return -EINVAL;
  6874. sde_crtc->opr_event_notify_enabled = en;
  6875. return 0;
  6876. }
  6877. static int sde_crtc_vm_release_handler(struct drm_crtc *crtc_drm,
  6878. bool en, struct sde_irq_callback *irq)
  6879. {
  6880. return 0;
  6881. }
  6882. static int sde_crtc_frame_data_interrupt_handler(struct drm_crtc *crtc_drm,
  6883. bool en, struct sde_irq_callback *irq)
  6884. {
  6885. return 0;
  6886. }
  6887. /**
  6888. * sde_crtc_update_cont_splash_settings - update mixer settings
  6889. * and initial clk during device bootup for cont_splash use case
  6890. * @crtc: Pointer to drm crtc structure
  6891. */
  6892. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  6893. {
  6894. struct sde_kms *kms = NULL;
  6895. struct msm_drm_private *priv;
  6896. struct sde_crtc *sde_crtc;
  6897. u64 rate;
  6898. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  6899. SDE_ERROR("invalid crtc\n");
  6900. return;
  6901. }
  6902. priv = crtc->dev->dev_private;
  6903. kms = to_sde_kms(priv->kms);
  6904. if (!kms || !kms->catalog) {
  6905. SDE_ERROR("invalid parameters\n");
  6906. return;
  6907. }
  6908. _sde_crtc_setup_mixers(crtc);
  6909. sde_cp_crtc_refresh_status_properties(crtc);
  6910. crtc->enabled = true;
  6911. /* update core clk value for initial state with cont-splash */
  6912. sde_crtc = to_sde_crtc(crtc);
  6913. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  6914. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  6915. rate : kms->perf.max_core_clk_rate;
  6916. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  6917. }
  6918. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  6919. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  6920. {
  6921. struct sde_lm_cfg *lm;
  6922. char feature_name[256];
  6923. u32 version;
  6924. if (!catalog->mixer_count)
  6925. return;
  6926. lm = &catalog->mixer[0];
  6927. if (!(lm->features & BIT(SDE_MIXER_NOISE_LAYER)))
  6928. return;
  6929. version = lm->sblk->nlayer.version >> 16;
  6930. snprintf(feature_name, ARRAY_SIZE(feature_name), "%s%d", "noise_layer_v", version);
  6931. switch (version) {
  6932. case 1:
  6933. sde_kms_info_add_keyint(info, "has_noise_layer", 1);
  6934. msm_property_install_volatile_range(&sde_crtc->property_info,
  6935. feature_name, 0x0, 0, ~0, 0, CRTC_PROP_NOISE_LAYER_V1);
  6936. break;
  6937. default:
  6938. SDE_ERROR("unsupported noise layer version %d\n", version);
  6939. break;
  6940. }
  6941. }
  6942. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  6943. struct sde_crtc_state *cstate,
  6944. void __user *usr_ptr)
  6945. {
  6946. int ret;
  6947. if (!sde_crtc || !cstate) {
  6948. SDE_ERROR("invalid sde_crtc/state\n");
  6949. return -EINVAL;
  6950. }
  6951. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  6952. if (!usr_ptr) {
  6953. SDE_DEBUG("noise layer removed\n");
  6954. cstate->noise_layer_en = false;
  6955. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6956. return 0;
  6957. }
  6958. ret = copy_from_user(&cstate->layer_cfg, usr_ptr,
  6959. sizeof(cstate->layer_cfg));
  6960. if (ret) {
  6961. SDE_ERROR("failed to copy noise layer %d\n", ret);
  6962. return -EFAULT;
  6963. }
  6964. if (cstate->layer_cfg.zposn != cstate->layer_cfg.zposattn - 1 ||
  6965. cstate->layer_cfg.zposattn >= SDE_STAGE_MAX ||
  6966. !cstate->layer_cfg.attn_factor ||
  6967. cstate->layer_cfg.attn_factor > DRM_NOISE_ATTN_MAX ||
  6968. cstate->layer_cfg.strength > DRM_NOISE_STREN_MAX ||
  6969. !cstate->layer_cfg.alpha_noise ||
  6970. cstate->layer_cfg.alpha_noise > DRM_NOISE_ATTN_MAX) {
  6971. SDE_ERROR("invalid param zposn %d zposattn %d attn_factor %d \
  6972. strength %d alpha noise %d\n", cstate->layer_cfg.zposn,
  6973. cstate->layer_cfg.zposattn, cstate->layer_cfg.attn_factor,
  6974. cstate->layer_cfg.strength, cstate->layer_cfg.alpha_noise);
  6975. return -EINVAL;
  6976. }
  6977. cstate->noise_layer_en = true;
  6978. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6979. return 0;
  6980. }
  6981. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  6982. struct drm_crtc_state *state)
  6983. {
  6984. struct sde_crtc *scrtc = to_sde_crtc(crtc);
  6985. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  6986. struct sde_hw_mixer *lm;
  6987. int i;
  6988. struct sde_hw_noise_layer_cfg cfg;
  6989. struct sde_kms *kms;
  6990. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty))
  6991. return;
  6992. kms = _sde_crtc_get_kms(crtc);
  6993. if (!kms || !kms->catalog) {
  6994. SDE_ERROR("Invalid kms\n");
  6995. return;
  6996. }
  6997. cfg.flags = cstate->layer_cfg.flags;
  6998. cfg.alpha_noise = cstate->layer_cfg.alpha_noise;
  6999. cfg.attn_factor = cstate->layer_cfg.attn_factor;
  7000. cfg.strength = cstate->layer_cfg.strength;
  7001. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features)) {
  7002. cfg.noise_blend_stage = cstate->layer_cfg.zposn + SDE_STAGE_0;
  7003. cfg.attn_blend_stage = cstate->layer_cfg.zposattn + SDE_STAGE_0;
  7004. } else {
  7005. cfg.noise_blend_stage = cstate->layer_cfg.zposn;
  7006. cfg.attn_blend_stage = cstate->layer_cfg.zposattn;
  7007. }
  7008. for (i = 0; i < scrtc->num_mixers; i++) {
  7009. lm = scrtc->mixers[i].hw_lm;
  7010. if (!lm->ops.setup_noise_layer)
  7011. break;
  7012. if (!cstate->noise_layer_en)
  7013. lm->ops.setup_noise_layer(lm, NULL);
  7014. else
  7015. lm->ops.setup_noise_layer(lm, &cfg);
  7016. }
  7017. if (!cstate->noise_layer_en)
  7018. clear_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  7019. }
  7020. void sde_crtc_disable_cp_features(struct drm_crtc *crtc)
  7021. {
  7022. sde_cp_disable_features(crtc);
  7023. }
  7024. void _sde_crtc_vm_release_notify(struct drm_crtc *crtc)
  7025. {
  7026. uint32_t val = 1;
  7027. sde_crtc_event_notify(crtc, DRM_EVENT_VM_RELEASE, &val, sizeof(uint32_t));
  7028. }
  7029. void sde_crtc_calc_vpadding_param(struct drm_crtc_state *state, u32 crtc_y, uint32_t crtc_h,
  7030. u32 *padding_y, u32 *padding_start, u32 *padding_height)
  7031. {
  7032. struct sde_kms *kms;
  7033. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  7034. u32 y_remain, y_start, y_end;
  7035. u32 m, n;
  7036. kms = _sde_crtc_get_kms(state->crtc);
  7037. if (!kms || !kms->catalog) {
  7038. SDE_ERROR("invalid kms or catalog\n");
  7039. return;
  7040. }
  7041. if (!kms->catalog->has_line_insertion)
  7042. return;
  7043. if (!cstate->line_insertion.padding_active) {
  7044. SDE_ERROR("zero padding active value\n");
  7045. return;
  7046. }
  7047. /*
  7048. * Computation logic to add number of dummy and active line at
  7049. * precise position on display
  7050. */
  7051. m = cstate->line_insertion.padding_active;
  7052. n = m + cstate->line_insertion.padding_dummy;
  7053. if (m == 0)
  7054. return;
  7055. y_remain = crtc_y % m;
  7056. y_start = y_remain + crtc_y / m * n;
  7057. y_end = (((crtc_y + crtc_h - 1) / m) * n) + ((crtc_y + crtc_h - 1) % m);
  7058. *padding_y = y_start;
  7059. *padding_start = m - y_remain;
  7060. *padding_height = y_end - y_start + 1;
  7061. SDE_EVT32(DRMID(cstate->base.crtc), y_remain, y_start, y_end, *padding_y, *padding_start,
  7062. *padding_height);
  7063. SDE_DEBUG("crtc:%d padding_y:%d padding_start:%d padding_height:%d\n",
  7064. DRMID(cstate->base.crtc), *padding_y, *padding_start, *padding_height);
  7065. }