dp_be.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871
  1. /*
  2. * Copyright (c) 2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #ifndef __DP_BE_H
  20. #define __DP_BE_H
  21. #include <dp_types.h>
  22. #include <hal_be_tx.h>
  23. #ifdef WLAN_MLO_MULTI_CHIP
  24. #include "mlo/dp_mlo.h"
  25. #else
  26. #include <dp_peer.h>
  27. #endif
  28. #ifdef WIFI_MONITOR_SUPPORT
  29. #include <dp_mon.h>
  30. #endif
  31. enum CMEM_MEM_CLIENTS {
  32. COOKIE_CONVERSION,
  33. FISA_FST,
  34. };
  35. /* maximum number of entries in one page of secondary page table */
  36. #define DP_CC_SPT_PAGE_MAX_ENTRIES 512
  37. /* maximum number of entries in one page of secondary page table */
  38. #define DP_CC_SPT_PAGE_MAX_ENTRIES_MASK (DP_CC_SPT_PAGE_MAX_ENTRIES - 1)
  39. /* maximum number of entries in primary page table */
  40. #define DP_CC_PPT_MAX_ENTRIES 1024
  41. /* cookie conversion required CMEM offset from CMEM pool */
  42. #define DP_CC_MEM_OFFSET_IN_CMEM 0
  43. /* cookie conversion primary page table size 4K */
  44. #define DP_CC_PPT_MEM_SIZE 4096
  45. /* FST required CMEM offset from CMEM pool */
  46. #define DP_FST_MEM_OFFSET_IN_CMEM \
  47. (DP_CC_MEM_OFFSET_IN_CMEM + DP_CC_PPT_MEM_SIZE)
  48. /* CMEM size for FISA FST 16K */
  49. #define DP_CMEM_FST_SIZE 16384
  50. /* lower 9 bits in Desc ID for offset in page of SPT */
  51. #define DP_CC_DESC_ID_SPT_VA_OS_SHIFT 0
  52. #define DP_CC_DESC_ID_SPT_VA_OS_MASK 0x1FF
  53. #define DP_CC_DESC_ID_SPT_VA_OS_LSB 0
  54. #define DP_CC_DESC_ID_SPT_VA_OS_MSB 8
  55. /* higher 11 bits in Desc ID for offset in CMEM of PPT */
  56. #define DP_CC_DESC_ID_PPT_PAGE_OS_LSB 9
  57. #define DP_CC_DESC_ID_PPT_PAGE_OS_MSB 19
  58. #define DP_CC_DESC_ID_PPT_PAGE_OS_SHIFT 9
  59. #define DP_CC_DESC_ID_PPT_PAGE_OS_MASK 0xFFE00
  60. /*
  61. * page 4K unaligned case, single SPT page physical address
  62. * need 8 bytes in PPT
  63. */
  64. #define DP_CC_PPT_ENTRY_SIZE_4K_UNALIGNED 8
  65. /*
  66. * page 4K aligned case, single SPT page physical address
  67. * need 4 bytes in PPT
  68. */
  69. #define DP_CC_PPT_ENTRY_SIZE_4K_ALIGNED 4
  70. /* 4K aligned case, number of bits HW append for one PPT entry value */
  71. #define DP_CC_PPT_ENTRY_HW_APEND_BITS_4K_ALIGNED 12
  72. #if defined(WLAN_MAX_PDEVS) && (WLAN_MAX_PDEVS == 1)
  73. /* WBM2SW ring id for rx release */
  74. #define WBM2SW_REL_ERR_RING_NUM 3
  75. #else
  76. /* WBM2SW ring id for rx release */
  77. #define WBM2SW_REL_ERR_RING_NUM 5
  78. #endif
  79. #ifdef WLAN_SUPPORT_PPEDS
  80. #define DP_PPEDS_STAMODE_ASTIDX_MAP_REG_IDX 1
  81. /* The MAX PPE PRI2TID */
  82. #define DP_TX_INT_PRI2TID_MAX 15
  83. #define DP_TX_PPEDS_POOL_ID 0
  84. /* size of CMEM needed for a ppeds tx desc pool */
  85. #define DP_TX_PPEDS_DESC_POOL_CMEM_SIZE \
  86. ((WLAN_CFG_NUM_PPEDS_TX_DESC_MAX / DP_CC_SPT_PAGE_MAX_ENTRIES) * \
  87. DP_CC_PPT_ENTRY_SIZE_4K_ALIGNED)
  88. /* Offset of ppeds tx descripotor pool */
  89. #define DP_TX_PPEDS_DESC_CMEM_OFFSET 0
  90. #define PEER_ROUTING_USE_PPE 1
  91. #define PEER_ROUTING_ENABLED 1
  92. #define DP_PPE_INTR_STRNG_LEN 32
  93. #define DP_PPE_INTR_MAX 3
  94. #else
  95. #define DP_TX_PPEDS_DESC_CMEM_OFFSET 0
  96. #define DP_TX_PPEDS_DESC_POOL_CMEM_SIZE 0
  97. #define DP_PPE_INTR_STRNG_LEN 0
  98. #define DP_PPE_INTR_MAX 0
  99. #endif
  100. /* tx descriptor are programmed at start of CMEM region*/
  101. #define DP_TX_DESC_CMEM_OFFSET \
  102. (DP_TX_PPEDS_DESC_CMEM_OFFSET + DP_TX_PPEDS_DESC_POOL_CMEM_SIZE)
  103. /* size of CMEM needed for a tx desc pool*/
  104. #define DP_TX_DESC_POOL_CMEM_SIZE \
  105. ((WLAN_CFG_NUM_TX_DESC_MAX / DP_CC_SPT_PAGE_MAX_ENTRIES) * \
  106. DP_CC_PPT_ENTRY_SIZE_4K_ALIGNED)
  107. /* Offset of rx descripotor pool */
  108. #define DP_RX_DESC_CMEM_OFFSET \
  109. DP_TX_DESC_CMEM_OFFSET + (MAX_TXDESC_POOLS * DP_TX_DESC_POOL_CMEM_SIZE)
  110. /* size of CMEM needed for a rx desc pool */
  111. #define DP_RX_DESC_POOL_CMEM_SIZE \
  112. ((WLAN_CFG_RX_SW_DESC_NUM_SIZE_MAX / DP_CC_SPT_PAGE_MAX_ENTRIES) * \
  113. DP_CC_PPT_ENTRY_SIZE_4K_ALIGNED)
  114. /* get ppt_id from CMEM_OFFSET */
  115. #define DP_CMEM_OFFSET_TO_PPT_ID(offset) \
  116. ((offset) / DP_CC_PPT_ENTRY_SIZE_4K_ALIGNED)
  117. /**
  118. * struct dp_spt_page_desc - secondary page table page descriptors
  119. * @next: pointer to next linked SPT page Desc
  120. * @page_v_addr: page virtual address
  121. * @page_p_addr: page physical address
  122. * @ppt_index: entry index in primary page table where this page physical
  123. address stored
  124. * @avail_entry_index: index for available entry that store TX/RX Desc VA
  125. */
  126. struct dp_spt_page_desc {
  127. uint8_t *page_v_addr;
  128. qdf_dma_addr_t page_p_addr;
  129. uint32_t ppt_index;
  130. };
  131. /**
  132. * struct dp_hw_cookie_conversion_t - main context for HW cookie conversion
  133. * @cmem_offset: CMEM offset from base address for primary page table setup
  134. * @total_page_num: total DDR page allocated
  135. * @page_desc_freelist: available page Desc list
  136. * @page_desc_base: page Desc buffer base address.
  137. * @page_pool: DDR pages pool
  138. * @cc_lock: locks for page acquiring/free
  139. */
  140. struct dp_hw_cookie_conversion_t {
  141. uint32_t cmem_offset;
  142. uint32_t total_page_num;
  143. struct dp_spt_page_desc *page_desc_base;
  144. struct qdf_mem_multi_page_t page_pool;
  145. qdf_spinlock_t cc_lock;
  146. };
  147. /**
  148. * struct dp_spt_page_desc_list - containor of SPT page desc list info
  149. * @spt_page_list_head: head of SPT page descriptor list
  150. * @spt_page_list_tail: tail of SPT page descriptor list
  151. * @num_spt_pages: number of SPT page descriptor allocated
  152. */
  153. struct dp_spt_page_desc_list {
  154. struct dp_spt_page_desc *spt_page_list_head;
  155. struct dp_spt_page_desc *spt_page_list_tail;
  156. uint16_t num_spt_pages;
  157. };
  158. /* HW reading 8 bytes for VA */
  159. #define DP_CC_HW_READ_BYTES 8
  160. #define DP_CC_SPT_PAGE_UPDATE_VA(_page_base_va, _index, _desc_va) \
  161. { *((uintptr_t *)((_page_base_va) + (_index) * DP_CC_HW_READ_BYTES)) \
  162. = (uintptr_t)(_desc_va); }
  163. /**
  164. * struct dp_tx_bank_profile - DP wrapper for TCL banks
  165. * @is_configured: flag indicating if this bank is configured
  166. * @ref_count: ref count indicating number of users of the bank
  167. * @bank_config: HAL TX bank configuration
  168. */
  169. struct dp_tx_bank_profile {
  170. uint8_t is_configured;
  171. qdf_atomic_t ref_count;
  172. union hal_tx_bank_config bank_config;
  173. };
  174. #ifdef WLAN_SUPPORT_PPEDS
  175. /**
  176. * struct dp_ppe_vp_tbl_entry - PPE Virtual table entry
  177. * @is_configured: Boolean that the entry is configured.
  178. */
  179. struct dp_ppe_vp_tbl_entry {
  180. bool is_configured;
  181. };
  182. /**
  183. * struct dp_ppe_vp_search_idx_tbl_entry - PPE Virtual search table entry
  184. * @is_configured: Boolean that the entry is configured.
  185. */
  186. struct dp_ppe_vp_search_idx_tbl_entry {
  187. bool is_configured;
  188. };
  189. /**
  190. * struct dp_ppe_vp_profile - PPE direct switch profiler per vdev
  191. * @vp_num: Virtual port number
  192. * @ppe_vp_num_idx: Index to the PPE VP table entry
  193. * @search_idx_reg_num: Address search Index register number
  194. * @drop_prec_enable: Drop precedance enable
  195. * @to_fw: To FW exception enable/disable.
  196. * @use_ppe_int_pri: Use PPE INT_PRI to TID mapping table
  197. */
  198. struct dp_ppe_vp_profile {
  199. uint8_t vp_num;
  200. uint8_t ppe_vp_num_idx;
  201. uint8_t search_idx_reg_num;
  202. uint8_t drop_prec_enable;
  203. uint8_t to_fw;
  204. uint8_t use_ppe_int_pri;
  205. };
  206. /**
  207. * struct dp_ppeds_tx_desc_pool_s - PPEDS Tx Descriptor Pool
  208. * @elem_size: Size of each descriptor
  209. * @num_allocated: Number of used descriptors
  210. * @freelist: Chain of free descriptors
  211. * @desc_pages: multiple page allocation information for actual descriptors
  212. * @elem_count: Number of descriptors in the pool
  213. * @num_free: Number of free descriptors
  214. * @lock- Lock for descriptor allocation/free from/to the pool
  215. */
  216. struct dp_ppeds_tx_desc_pool_s {
  217. uint16_t elem_size;
  218. uint32_t num_allocated;
  219. struct dp_tx_desc_s *freelist;
  220. struct qdf_mem_multi_page_t desc_pages;
  221. uint16_t elem_count;
  222. uint32_t num_free;
  223. qdf_spinlock_t lock;
  224. };
  225. #endif
  226. /**
  227. * struct dp_ppeds_napi - napi parameters for ppe ds
  228. * @napi: napi structure to register with napi infra
  229. * @ndev: net_dev structure
  230. */
  231. struct dp_ppeds_napi {
  232. struct napi_struct napi;
  233. struct net_device ndev;
  234. };
  235. /**
  236. * struct dp_soc_be - Extended DP soc for BE targets
  237. * @soc: dp soc structure
  238. * @num_bank_profiles: num TX bank profiles
  239. * @bank_profiles: bank profiles for various TX banks
  240. * @cc_cmem_base: cmem offset reserved for CC
  241. * @tx_cc_ctx: Cookie conversion context for tx desc pools
  242. * @rx_cc_ctx: Cookie conversion context for rx desc pools
  243. * @monitor_soc_be: BE specific monitor object
  244. * @mlo_enabled: Flag to indicate MLO is enabled or not
  245. * @mlo_chip_id: MLO chip_id
  246. * @ml_ctxt: pointer to global ml_context
  247. * @delta_tqm: delta_tqm
  248. * @mlo_tstamp_offset: mlo timestamp offset
  249. * @mld_peer_hash: peer hash table for ML peers
  250. * Associated peer with this MAC address)
  251. * @mld_peer_hash_lock: lock to protect mld_peer_hash
  252. * @ppe_ds_int_mode_enabled: PPE DS interrupt mode enabled
  253. * @reo2ppe_ring: REO2PPE ring
  254. * @ppe2tcl_ring: PPE2TCL ring
  255. * @ppe_vp_tbl: PPE VP table
  256. * @ppe_vp_search_idx_tbl: PPE VP search idx table
  257. * @ppe_vp_tbl_lock: PPE VP table lock
  258. * @num_ppe_vp_entries : Number of PPE VP entries
  259. * @ipa_bank_id: TCL bank id used by IPA
  260. * @ppeds_tx_cc_ctx: Cookie conversion context for ppeds tx desc pool
  261. * @ppeds_tx_desc: PPEDS tx desc pool
  262. * @ppeds_handle: PPEDS soc instance handle
  263. * @ppe_vp_tbl_lock: PPEDS VP table lock
  264. * @num_ppe_vp_entries: PPEDS number of VP entries
  265. * @num_ppe_vp_search_idx_entries: PPEDS VP search idx entries
  266. * @irq_name: PPEDS VP irq names
  267. */
  268. struct dp_soc_be {
  269. struct dp_soc soc;
  270. uint8_t num_bank_profiles;
  271. #if defined(WLAN_MAX_PDEVS) && (WLAN_MAX_PDEVS == 1)
  272. qdf_mutex_t tx_bank_lock;
  273. #else
  274. qdf_spinlock_t tx_bank_lock;
  275. #endif
  276. struct dp_tx_bank_profile *bank_profiles;
  277. struct dp_spt_page_desc *page_desc_base;
  278. uint32_t cc_cmem_base;
  279. struct dp_hw_cookie_conversion_t tx_cc_ctx[MAX_TXDESC_POOLS];
  280. struct dp_hw_cookie_conversion_t rx_cc_ctx[MAX_RXDESC_POOLS];
  281. #ifdef WLAN_SUPPORT_PPEDS
  282. uint8_t ppeds_int_mode_enabled:1,
  283. ppeds_stopped:1;
  284. struct dp_srng reo2ppe_ring;
  285. struct dp_srng ppe2tcl_ring;
  286. struct dp_srng ppeds_wbm_release_ring;
  287. struct dp_ppe_vp_tbl_entry *ppe_vp_tbl;
  288. struct dp_ppe_vp_search_idx_tbl_entry *ppe_vp_search_idx_tbl;
  289. struct dp_hw_cookie_conversion_t ppeds_tx_cc_ctx;
  290. struct dp_ppeds_tx_desc_pool_s ppeds_tx_desc;
  291. struct dp_ppeds_napi ppeds_napi_ctxt;
  292. void *ppeds_handle;
  293. qdf_mutex_t ppe_vp_tbl_lock;
  294. uint8_t num_ppe_vp_entries;
  295. uint8_t num_ppe_vp_search_idx_entries;
  296. char irq_name[DP_PPE_INTR_MAX][DP_PPE_INTR_STRNG_LEN];
  297. #endif
  298. #ifdef WLAN_FEATURE_11BE_MLO
  299. #ifdef WLAN_MLO_MULTI_CHIP
  300. uint8_t mlo_enabled;
  301. uint8_t mlo_chip_id;
  302. struct dp_mlo_ctxt *ml_ctxt;
  303. uint64_t delta_tqm;
  304. uint64_t mlo_tstamp_offset;
  305. #else
  306. /* Protect mld peer hash table */
  307. DP_MUTEX_TYPE mld_peer_hash_lock;
  308. struct {
  309. uint32_t mask;
  310. uint32_t idx_bits;
  311. TAILQ_HEAD(, dp_peer) * bins;
  312. } mld_peer_hash;
  313. #endif
  314. #endif
  315. #ifdef IPA_OFFLOAD
  316. int8_t ipa_bank_id;
  317. #endif
  318. };
  319. /* convert struct dp_soc_be pointer to struct dp_soc pointer */
  320. #define DP_SOC_BE_GET_SOC(be_soc) ((struct dp_soc *)be_soc)
  321. /**
  322. * struct dp_pdev_be - Extended DP pdev for BE targets
  323. * @pdev: dp pdev structure
  324. * @monitor_pdev_be: BE specific monitor object
  325. * @mlo_link_id: MLO link id for PDEV
  326. * @delta_tsf2: delta_tsf2
  327. */
  328. struct dp_pdev_be {
  329. struct dp_pdev pdev;
  330. #ifdef WLAN_MLO_MULTI_CHIP
  331. uint8_t mlo_link_id;
  332. uint64_t delta_tsf2;
  333. #endif
  334. };
  335. /**
  336. * struct dp_vdev_be - Extended DP vdev for BE targets
  337. * @vdev: dp vdev structure
  338. * @bank_id: bank_id to be used for TX
  339. * @vdev_id_check_en: flag if HW vdev_id check is enabled for vdev
  340. * @ppe_vp_enabled: flag to check if PPE VP is enabled for vdev
  341. * @ppe_vp_profile: PPE VP profile
  342. */
  343. struct dp_vdev_be {
  344. struct dp_vdev vdev;
  345. int8_t bank_id;
  346. uint8_t vdev_id_check_en;
  347. #ifdef WLAN_MLO_MULTI_CHIP
  348. /* partner list used for Intra-BSS */
  349. uint8_t partner_vdev_list[WLAN_MAX_MLO_CHIPS][WLAN_MAX_MLO_LINKS_PER_SOC];
  350. #ifdef WLAN_FEATURE_11BE_MLO
  351. #ifdef WLAN_MCAST_MLO
  352. /* DP MLO seq number */
  353. uint16_t seq_num;
  354. /* MLO Mcast primary vdev */
  355. bool mcast_primary;
  356. #endif
  357. #endif
  358. #endif
  359. unsigned long ppe_vp_enabled;
  360. #ifdef WLAN_SUPPORT_PPEDS
  361. struct dp_ppe_vp_profile ppe_vp_profile;
  362. #endif
  363. };
  364. /**
  365. * struct dp_peer_be - Extended DP peer for BE targets
  366. * @dp_peer: dp peer structure
  367. */
  368. struct dp_peer_be {
  369. struct dp_peer peer;
  370. #ifdef WLAN_SUPPORT_PPEDS
  371. uint8_t priority_valid;
  372. #endif
  373. };
  374. /**
  375. * dp_get_soc_context_size_be() - get context size for target specific DP soc
  376. *
  377. * Return: value in bytes for BE specific soc structure
  378. */
  379. qdf_size_t dp_get_soc_context_size_be(void);
  380. /**
  381. * dp_initialize_arch_ops_be() - initialize BE specific arch ops
  382. * @arch_ops: arch ops pointer
  383. *
  384. * Return: none
  385. */
  386. void dp_initialize_arch_ops_be(struct dp_arch_ops *arch_ops);
  387. /**
  388. * dp_get_context_size_be() - get BE specific size for peer/vdev/pdev/soc
  389. * @arch_ops: arch ops pointer
  390. *
  391. * Return: size in bytes for the context_type
  392. */
  393. qdf_size_t dp_get_context_size_be(enum dp_context_type context_type);
  394. /**
  395. * dp_get_be_soc_from_dp_soc() - get dp_soc_be from dp_soc
  396. * @soc: dp_soc pointer
  397. *
  398. * Return: dp_soc_be pointer
  399. */
  400. static inline struct dp_soc_be *dp_get_be_soc_from_dp_soc(struct dp_soc *soc)
  401. {
  402. return (struct dp_soc_be *)soc;
  403. }
  404. #ifdef WLAN_MLO_MULTI_CHIP
  405. typedef struct dp_mlo_ctxt *dp_mld_peer_hash_obj_t;
  406. /*
  407. * dp_mlo_get_peer_hash_obj() - return the container struct of MLO hash table
  408. *
  409. * @soc: soc handle
  410. *
  411. * return: MLD peer hash object
  412. */
  413. static inline dp_mld_peer_hash_obj_t
  414. dp_mlo_get_peer_hash_obj(struct dp_soc *soc)
  415. {
  416. struct dp_soc_be *be_soc = dp_get_be_soc_from_dp_soc(soc);
  417. return be_soc->ml_ctxt;
  418. }
  419. void dp_clr_mlo_ptnr_list(struct dp_soc *soc, struct dp_vdev *vdev);
  420. #if defined(WLAN_FEATURE_11BE_MLO)
  421. /**
  422. * dp_mlo_partner_chips_map() - Map MLO peers to partner SOCs
  423. * @soc: Soc handle
  424. * @peer: DP peer handle for ML peer
  425. * @peer_id: peer_id
  426. * Return: None
  427. */
  428. void dp_mlo_partner_chips_map(struct dp_soc *soc,
  429. struct dp_peer *peer,
  430. uint16_t peer_id);
  431. /**
  432. * dp_mlo_partner_chips_unmap() - Unmap MLO peers to partner SOCs
  433. * @soc: Soc handle
  434. * @peer_id: peer_id
  435. * Return: None
  436. */
  437. void dp_mlo_partner_chips_unmap(struct dp_soc *soc,
  438. uint16_t peer_id);
  439. #ifdef WLAN_MCAST_MLO
  440. typedef void dp_ptnr_vdev_iter_func(struct dp_vdev_be *be_vdev,
  441. struct dp_vdev *ptnr_vdev,
  442. void *arg);
  443. typedef void dp_ptnr_soc_iter_func(struct dp_soc *ptnr_soc,
  444. void *arg);
  445. /*
  446. * dp_mcast_mlo_iter_ptnr_vdev - API to iterate through ptnr vdev list
  447. * @be_soc: dp_soc_be pointer
  448. * @be_vdev: dp_vdev_be pointer
  449. * @func : function to be called for each peer
  450. * @arg : argument need to be passed to func
  451. * @mod_id: module id
  452. *
  453. * Return: None
  454. */
  455. void dp_mcast_mlo_iter_ptnr_vdev(struct dp_soc_be *be_soc,
  456. struct dp_vdev_be *be_vdev,
  457. dp_ptnr_vdev_iter_func func,
  458. void *arg,
  459. enum dp_mod_id mod_id);
  460. /*
  461. * dp_mcast_mlo_iter_ptnr_soc - API to iterate through ptnr soc list
  462. * @be_soc: dp_soc_be pointer
  463. * @func : function to be called for each peer
  464. * @arg : argument need to be passed to func
  465. *
  466. * Return: None
  467. */
  468. void dp_mcast_mlo_iter_ptnr_soc(struct dp_soc_be *be_soc,
  469. dp_ptnr_soc_iter_func func,
  470. void *arg);
  471. /*
  472. * dp_mlo_get_mcast_primary_vdev- get ref to mcast primary vdev
  473. * @be_soc: dp_soc_be pointer
  474. * @be_vdev: dp_vdev_be pointer
  475. * @mod_id: module id
  476. *
  477. * Return: mcast primary DP VDEV handle on success, NULL on failure
  478. */
  479. struct dp_vdev *dp_mlo_get_mcast_primary_vdev(struct dp_soc_be *be_soc,
  480. struct dp_vdev_be *be_vdev,
  481. enum dp_mod_id mod_id);
  482. #endif
  483. #endif
  484. #else
  485. typedef struct dp_soc_be *dp_mld_peer_hash_obj_t;
  486. static inline dp_mld_peer_hash_obj_t
  487. dp_mlo_get_peer_hash_obj(struct dp_soc *soc)
  488. {
  489. return dp_get_be_soc_from_dp_soc(soc);
  490. }
  491. static inline void dp_clr_mlo_ptnr_list(struct dp_soc *soc,
  492. struct dp_vdev *vdev)
  493. {
  494. }
  495. #endif
  496. /*
  497. * dp_mlo_peer_find_hash_attach_be() - API to initialize ML peer hash table
  498. *
  499. * @mld_hash_obj: Peer has object
  500. * @hash_elems: number of entries in hash table
  501. *
  502. * return: QDF_STATUS_SUCCESS when attach is success else QDF_STATUS_FAILURE
  503. */
  504. QDF_STATUS
  505. dp_mlo_peer_find_hash_attach_be(dp_mld_peer_hash_obj_t mld_hash_obj,
  506. int hash_elems);
  507. /*
  508. * dp_mlo_peer_find_hash_detach_be() - API to de-initialize ML peer hash table
  509. *
  510. * @mld_hash_obj: Peer has object
  511. *
  512. * return: void
  513. */
  514. void dp_mlo_peer_find_hash_detach_be(dp_mld_peer_hash_obj_t mld_hash_obj);
  515. /**
  516. * dp_get_be_pdev_from_dp_pdev() - get dp_pdev_be from dp_pdev
  517. * @pdev: dp_pdev pointer
  518. *
  519. * Return: dp_pdev_be pointer
  520. */
  521. static inline
  522. struct dp_pdev_be *dp_get_be_pdev_from_dp_pdev(struct dp_pdev *pdev)
  523. {
  524. return (struct dp_pdev_be *)pdev;
  525. }
  526. /**
  527. * dp_get_be_vdev_from_dp_vdev() - get dp_vdev_be from dp_vdev
  528. * @vdev: dp_vdev pointer
  529. *
  530. * Return: dp_vdev_be pointer
  531. */
  532. static inline
  533. struct dp_vdev_be *dp_get_be_vdev_from_dp_vdev(struct dp_vdev *vdev)
  534. {
  535. return (struct dp_vdev_be *)vdev;
  536. }
  537. /**
  538. * dp_get_be_peer_from_dp_peer() - get dp_peer_be from dp_peer
  539. * @peer: dp_peer pointer
  540. *
  541. * Return: dp_peer_be pointer
  542. */
  543. static inline
  544. struct dp_peer_be *dp_get_be_peer_from_dp_peer(struct dp_peer *peer)
  545. {
  546. return (struct dp_peer_be *)peer;
  547. }
  548. void dp_ppeds_disable_irq(struct dp_soc *soc, struct dp_srng *srng);
  549. void dp_ppeds_enable_irq(struct dp_soc *soc, struct dp_srng *srng);
  550. QDF_STATUS
  551. dp_hw_cookie_conversion_attach(struct dp_soc_be *be_soc,
  552. struct dp_hw_cookie_conversion_t *cc_ctx,
  553. uint32_t num_descs,
  554. enum dp_desc_type desc_type,
  555. uint8_t desc_pool_id);
  556. QDF_STATUS
  557. dp_hw_cookie_conversion_detach(struct dp_soc_be *be_soc,
  558. struct dp_hw_cookie_conversion_t *cc_ctx);
  559. QDF_STATUS
  560. dp_hw_cookie_conversion_init(struct dp_soc_be *be_soc,
  561. struct dp_hw_cookie_conversion_t *cc_ctx);
  562. QDF_STATUS
  563. dp_hw_cookie_conversion_deinit(struct dp_soc_be *be_soc,
  564. struct dp_hw_cookie_conversion_t *cc_ctx);
  565. /**
  566. * dp_cc_spt_page_desc_alloc() - allocate SPT DDR page descriptor from pool
  567. * @be_soc: beryllium soc handler
  568. * @list_head: pointer to page desc head
  569. * @list_tail: pointer to page desc tail
  570. * @num_desc: number of TX/RX Descs required for SPT pages
  571. *
  572. * Return: number of SPT page Desc allocated
  573. */
  574. uint16_t dp_cc_spt_page_desc_alloc(struct dp_soc_be *be_soc,
  575. struct dp_spt_page_desc **list_head,
  576. struct dp_spt_page_desc **list_tail,
  577. uint16_t num_desc);
  578. /**
  579. * dp_cc_spt_page_desc_free() - free SPT DDR page descriptor to pool
  580. * @be_soc: beryllium soc handler
  581. * @list_head: pointer to page desc head
  582. * @list_tail: pointer to page desc tail
  583. * @page_nums: number of page desc freed back to pool
  584. */
  585. void dp_cc_spt_page_desc_free(struct dp_soc_be *be_soc,
  586. struct dp_spt_page_desc **list_head,
  587. struct dp_spt_page_desc **list_tail,
  588. uint16_t page_nums);
  589. /**
  590. * dp_cc_desc_id_generate() - generate SW cookie ID according to
  591. DDR page 4K aligned or not
  592. * @ppt_index: offset index in primary page table
  593. * @spt_index: offset index in sceondary DDR page
  594. *
  595. * Generate SW cookie ID to match as HW expected
  596. *
  597. * Return: cookie ID
  598. */
  599. static inline uint32_t dp_cc_desc_id_generate(uint32_t ppt_index,
  600. uint16_t spt_index)
  601. {
  602. /*
  603. * for 4k aligned case, cmem entry size is 4 bytes,
  604. * HW index from bit19~bit10 value = ppt_index / 2, high 32bits flag
  605. * from bit9 value = ppt_index % 2, then bit 19 ~ bit9 value is
  606. * exactly same with original ppt_index value.
  607. * for 4k un-aligned case, cmem entry size is 8 bytes.
  608. * bit19 ~ bit9 will be HW index value, same as ppt_index value.
  609. */
  610. return ((((uint32_t)ppt_index) << DP_CC_DESC_ID_PPT_PAGE_OS_SHIFT) |
  611. spt_index);
  612. }
  613. /**
  614. * dp_cc_desc_va_find() - find TX/RX Descs virtual address by ID
  615. * @be_soc: be soc handle
  616. * @desc_id: TX/RX Dess ID
  617. *
  618. * Return: TX/RX Desc virtual address
  619. */
  620. static inline uintptr_t dp_cc_desc_find(struct dp_soc *soc,
  621. uint32_t desc_id)
  622. {
  623. struct dp_soc_be *be_soc;
  624. uint16_t ppt_page_id, spt_va_id;
  625. uint8_t *spt_page_va;
  626. be_soc = dp_get_be_soc_from_dp_soc(soc);
  627. ppt_page_id = (desc_id & DP_CC_DESC_ID_PPT_PAGE_OS_MASK) >>
  628. DP_CC_DESC_ID_PPT_PAGE_OS_SHIFT;
  629. spt_va_id = (desc_id & DP_CC_DESC_ID_SPT_VA_OS_MASK) >>
  630. DP_CC_DESC_ID_SPT_VA_OS_SHIFT;
  631. /*
  632. * ppt index in cmem is same order where the page in the
  633. * page desc array during initialization.
  634. * entry size in DDR page is 64 bits, for 32 bits system,
  635. * only lower 32 bits VA value is needed.
  636. */
  637. spt_page_va = be_soc->page_desc_base[ppt_page_id].page_v_addr;
  638. return (*((uintptr_t *)(spt_page_va +
  639. spt_va_id * DP_CC_HW_READ_BYTES)));
  640. }
  641. #ifdef WLAN_FEATURE_NEAR_FULL_IRQ
  642. /**
  643. * enum dp_srng_near_full_levels - SRNG Near FULL levels
  644. * @DP_SRNG_THRESH_SAFE: SRNG level safe for yielding the near full mode
  645. * of processing the entries in SRNG
  646. * @DP_SRNG_THRESH_NEAR_FULL: SRNG level enters the near full mode
  647. * of processing the entries in SRNG
  648. * @DP_SRNG_THRESH_CRITICAL: SRNG level enters the critical level of full
  649. * condition and drastic steps need to be taken for processing
  650. * the entries in SRNG
  651. */
  652. enum dp_srng_near_full_levels {
  653. DP_SRNG_THRESH_SAFE,
  654. DP_SRNG_THRESH_NEAR_FULL,
  655. DP_SRNG_THRESH_CRITICAL,
  656. };
  657. /**
  658. * dp_srng_check_ring_near_full() - Check if SRNG is marked as near-full from
  659. * its corresponding near-full irq handler
  660. * @soc: Datapath SoC handle
  661. * @dp_srng: datapath handle for this SRNG
  662. *
  663. * Return: 1, if the srng was marked as near-full
  664. * 0, if the srng was not marked as near-full
  665. */
  666. static inline int dp_srng_check_ring_near_full(struct dp_soc *soc,
  667. struct dp_srng *dp_srng)
  668. {
  669. return qdf_atomic_read(&dp_srng->near_full);
  670. }
  671. /**
  672. * dp_srng_get_near_full_level() - Check the num available entries in the
  673. * consumer srng and return the level of the srng
  674. * near full state.
  675. * @soc: Datapath SoC Handle [To be validated by the caller]
  676. * @hal_ring_hdl: SRNG handle
  677. *
  678. * Return: near-full level
  679. */
  680. static inline int
  681. dp_srng_get_near_full_level(struct dp_soc *soc, struct dp_srng *dp_srng)
  682. {
  683. uint32_t num_valid;
  684. num_valid = hal_srng_dst_num_valid_nolock(soc->hal_soc,
  685. dp_srng->hal_srng,
  686. true);
  687. if (num_valid > dp_srng->crit_thresh)
  688. return DP_SRNG_THRESH_CRITICAL;
  689. else if (num_valid < dp_srng->safe_thresh)
  690. return DP_SRNG_THRESH_SAFE;
  691. else
  692. return DP_SRNG_THRESH_NEAR_FULL;
  693. }
  694. #define DP_SRNG_PER_LOOP_NF_REAP_MULTIPLIER 2
  695. /**
  696. * dp_srng_test_and_update_nf_params() - Test the near full level and update
  697. * the reap_limit and flags to reflect the state.
  698. * @soc: Datapath soc handle
  699. * @srng: Datapath handle for the srng
  700. * @max_reap_limit: [Output Param] Buffer to set the map_reap_limit as
  701. * per the near-full state
  702. *
  703. * Return: 1, if the srng is near full
  704. * 0, if the srng is not near full
  705. */
  706. static inline int
  707. _dp_srng_test_and_update_nf_params(struct dp_soc *soc,
  708. struct dp_srng *srng,
  709. int *max_reap_limit)
  710. {
  711. int ring_near_full = 0, near_full_level;
  712. if (dp_srng_check_ring_near_full(soc, srng)) {
  713. near_full_level = dp_srng_get_near_full_level(soc, srng);
  714. switch (near_full_level) {
  715. case DP_SRNG_THRESH_CRITICAL:
  716. /* Currently not doing anything special here */
  717. fallthrough;
  718. case DP_SRNG_THRESH_NEAR_FULL:
  719. ring_near_full = 1;
  720. *max_reap_limit *= DP_SRNG_PER_LOOP_NF_REAP_MULTIPLIER;
  721. break;
  722. case DP_SRNG_THRESH_SAFE:
  723. qdf_atomic_set(&srng->near_full, 0);
  724. ring_near_full = 0;
  725. break;
  726. default:
  727. qdf_assert(0);
  728. break;
  729. }
  730. }
  731. return ring_near_full;
  732. }
  733. #else
  734. static inline int
  735. _dp_srng_test_and_update_nf_params(struct dp_soc *soc,
  736. struct dp_srng *srng,
  737. int *max_reap_limit)
  738. {
  739. return 0;
  740. }
  741. #endif
  742. static inline
  743. uint32_t dp_desc_pool_get_cmem_base(uint8_t chip_id, uint8_t desc_pool_id,
  744. enum dp_desc_type desc_type)
  745. {
  746. switch (desc_type) {
  747. case DP_TX_DESC_TYPE:
  748. return (DP_TX_DESC_CMEM_OFFSET +
  749. (desc_pool_id * DP_TX_DESC_POOL_CMEM_SIZE));
  750. case DP_RX_DESC_BUF_TYPE:
  751. return (DP_RX_DESC_CMEM_OFFSET +
  752. ((chip_id * MAX_RXDESC_POOLS) + desc_pool_id) *
  753. DP_RX_DESC_POOL_CMEM_SIZE);
  754. case DP_TX_PPEDS_DESC_TYPE:
  755. return DP_TX_PPEDS_DESC_CMEM_OFFSET;
  756. default:
  757. QDF_BUG(0);
  758. }
  759. return 0;
  760. }
  761. #ifndef WLAN_MLO_MULTI_CHIP
  762. static inline
  763. void dp_soc_mlo_fill_params(struct dp_soc *soc,
  764. struct cdp_soc_attach_params *params)
  765. {
  766. }
  767. static inline
  768. void dp_pdev_mlo_fill_params(struct dp_pdev *pdev,
  769. struct cdp_pdev_attach_params *params)
  770. {
  771. }
  772. static inline
  773. void dp_mlo_update_link_to_pdev_map(struct dp_soc *soc, struct dp_pdev *pdev)
  774. {
  775. }
  776. static inline
  777. void dp_mlo_update_link_to_pdev_unmap(struct dp_soc *soc, struct dp_pdev *pdev)
  778. {
  779. }
  780. #endif
  781. #endif