hal_rx.h 113 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960
  1. /*
  2. * Copyright (c) 2016-2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_RX_H_
  19. #define _HAL_RX_H_
  20. #include <hal_api.h>
  21. #define HAL_INVALID_PPDU_ID 0xFFFFFFFF
  22. #define HAL_RX_OFFSET(block, field) block##_##field##_OFFSET
  23. #define HAL_RX_LSB(block, field) block##_##field##_LSB
  24. #define HAL_RX_MASk(block, field) block##_##field##_MASK
  25. #define HAL_RX_GET(_ptr, block, field) \
  26. (((*((volatile uint32_t *)_ptr + (HAL_RX_OFFSET(block, field)>>2))) & \
  27. HAL_RX_MASk(block, field)) >> \
  28. HAL_RX_LSB(block, field))
  29. /* BUFFER_SIZE = 1536 data bytes + 384 RX TLV bytes + some spare bytes */
  30. #ifndef RX_DATA_BUFFER_SIZE
  31. #define RX_DATA_BUFFER_SIZE 2048
  32. #endif
  33. #ifndef RX_MONITOR_BUFFER_SIZE
  34. #define RX_MONITOR_BUFFER_SIZE 2048
  35. #endif
  36. /* HAL_RX_NON_QOS_TID = NON_QOS_TID which is 16 */
  37. #define HAL_RX_NON_QOS_TID 16
  38. enum {
  39. HAL_HW_RX_DECAP_FORMAT_RAW = 0,
  40. HAL_HW_RX_DECAP_FORMAT_NWIFI,
  41. HAL_HW_RX_DECAP_FORMAT_ETH2,
  42. HAL_HW_RX_DECAP_FORMAT_8023,
  43. };
  44. /**
  45. * struct hal_wbm_err_desc_info: structure to hold wbm error codes and reasons
  46. *
  47. * @reo_psh_rsn: REO push reason
  48. * @reo_err_code: REO Error code
  49. * @rxdma_psh_rsn: RXDMA push reason
  50. * @rxdma_err_code: RXDMA Error code
  51. * @reserved_1: Reserved bits
  52. * @wbm_err_src: WBM error source
  53. * @pool_id: pool ID, indicates which rxdma pool
  54. * @reserved_2: Reserved bits
  55. */
  56. struct hal_wbm_err_desc_info {
  57. uint16_t reo_psh_rsn:2,
  58. reo_err_code:5,
  59. rxdma_psh_rsn:2,
  60. rxdma_err_code:5,
  61. reserved_1:2;
  62. uint8_t wbm_err_src:3,
  63. pool_id:2,
  64. msdu_continued:1,
  65. reserved_2:2;
  66. };
  67. /**
  68. * hal_rx_mon_dest_buf_info: Structure to hold rx mon dest buffer info
  69. * @first_buffer: First buffer of MSDU
  70. * @last_buffer: Last buffer of MSDU
  71. * @is_decap_raw: Is RAW Frame
  72. * @reserved_1: Reserved
  73. *
  74. * MSDU with continuation:
  75. * -----------------------------------------------------------
  76. * | first_buffer:1 | first_buffer: 0 | ... | first_buffer: 0 |
  77. * | last_buffer :0 | last_buffer : 0 | ... | last_buffer : 0 |
  78. * | is_decap_raw:1/0 | Same as earlier | Same as earlier|
  79. * -----------------------------------------------------------
  80. *
  81. * Single buffer MSDU:
  82. * ------------------
  83. * | first_buffer:1 |
  84. * | last_buffer :1 |
  85. * | is_decap_raw:1/0 |
  86. * ------------------
  87. */
  88. struct hal_rx_mon_dest_buf_info {
  89. uint8_t first_buffer:1,
  90. last_buffer:1,
  91. is_decap_raw:1,
  92. reserved_1:5;
  93. };
  94. /**
  95. * struct hal_rx_msdu_metadata:Structure to hold rx fast path information.
  96. *
  97. * @l3_hdr_pad: l3 header padding
  98. * @reserved: Reserved bits
  99. * @sa_sw_peer_id: sa sw peer id
  100. * @sa_idx: sa index
  101. * @da_idx: da index
  102. */
  103. struct hal_rx_msdu_metadata {
  104. uint32_t l3_hdr_pad:16,
  105. sa_sw_peer_id:16;
  106. uint32_t sa_idx:16,
  107. da_idx:16;
  108. };
  109. /**
  110. * enum hal_reo_error_code: Enum which encapsulates "reo_push_reason"
  111. *
  112. * @ HAL_REO_ERROR_DETECTED: Packets arrived because of an error detected
  113. * @ HAL_REO_ROUTING_INSTRUCTION: Packets arrived because of REO routing
  114. */
  115. enum hal_reo_error_status {
  116. HAL_REO_ERROR_DETECTED = 0,
  117. HAL_REO_ROUTING_INSTRUCTION = 1,
  118. };
  119. /**
  120. * @msdu_flags: [0] first_msdu_in_mpdu
  121. * [1] last_msdu_in_mpdu
  122. * [2] msdu_continuation - MSDU spread across buffers
  123. * [23] sa_is_valid - SA match in peer table
  124. * [24] sa_idx_timeout - Timeout while searching for SA match
  125. * [25] da_is_valid - Used to identtify intra-bss forwarding
  126. * [26] da_is_MCBC
  127. * [27] da_idx_timeout - Timeout while searching for DA match
  128. *
  129. */
  130. struct hal_rx_msdu_desc_info {
  131. uint32_t msdu_flags;
  132. uint16_t msdu_len; /* 14 bits for length */
  133. };
  134. /**
  135. * enum hal_rx_msdu_desc_flags: Enum for flags in MSDU_DESC_INFO
  136. *
  137. * @ HAL_MSDU_F_FIRST_MSDU_IN_MPDU: First MSDU in MPDU
  138. * @ HAL_MSDU_F_LAST_MSDU_IN_MPDU: Last MSDU in MPDU
  139. * @ HAL_MSDU_F_MSDU_CONTINUATION: MSDU continuation
  140. * @ HAL_MSDU_F_SA_IS_VALID: Found match for SA in AST
  141. * @ HAL_MSDU_F_SA_IDX_TIMEOUT: AST search for SA timed out
  142. * @ HAL_MSDU_F_DA_IS_VALID: Found match for DA in AST
  143. * @ HAL_MSDU_F_DA_IS_MCBC: DA is MC/BC address
  144. * @ HAL_MSDU_F_DA_IDX_TIMEOUT: AST search for DA timed out
  145. */
  146. enum hal_rx_msdu_desc_flags {
  147. HAL_MSDU_F_FIRST_MSDU_IN_MPDU = (0x1 << 0),
  148. HAL_MSDU_F_LAST_MSDU_IN_MPDU = (0x1 << 1),
  149. HAL_MSDU_F_MSDU_CONTINUATION = (0x1 << 2),
  150. HAL_MSDU_F_SA_IS_VALID = (0x1 << 23),
  151. HAL_MSDU_F_SA_IDX_TIMEOUT = (0x1 << 24),
  152. HAL_MSDU_F_DA_IS_VALID = (0x1 << 25),
  153. HAL_MSDU_F_DA_IS_MCBC = (0x1 << 26),
  154. HAL_MSDU_F_DA_IDX_TIMEOUT = (0x1 << 27)
  155. };
  156. /*
  157. * @msdu_count: no. of msdus in the MPDU
  158. * @mpdu_seq: MPDU sequence number
  159. * @mpdu_flags [0] Fragment flag
  160. * [1] MPDU_retry_bit
  161. * [2] AMPDU flag
  162. * [3] raw_ampdu
  163. * @peer_meta_data: Upper bits containing peer id, vdev id
  164. */
  165. struct hal_rx_mpdu_desc_info {
  166. uint16_t msdu_count;
  167. uint16_t mpdu_seq; /* 12 bits for length */
  168. uint32_t mpdu_flags;
  169. uint32_t peer_meta_data; /* sw progamed meta-data:MAC Id & peer Id */
  170. };
  171. /**
  172. * enum hal_rx_mpdu_desc_flags: Enum for flags in MPDU_DESC_INFO
  173. *
  174. * @ HAL_MPDU_F_FRAGMENT: Fragmented MPDU (802.11 fragemtation)
  175. * @ HAL_MPDU_F_RETRY_BIT: Retry bit is set in FC of MPDU
  176. * @ HAL_MPDU_F_AMPDU_FLAG: MPDU received as part of A-MPDU
  177. * @ HAL_MPDU_F_RAW_AMPDU: MPDU is a Raw MDPU
  178. */
  179. enum hal_rx_mpdu_desc_flags {
  180. HAL_MPDU_F_FRAGMENT = (0x1 << 20),
  181. HAL_MPDU_F_RETRY_BIT = (0x1 << 21),
  182. HAL_MPDU_F_AMPDU_FLAG = (0x1 << 22),
  183. HAL_MPDU_F_RAW_AMPDU = (0x1 << 30)
  184. };
  185. /**
  186. * enum hal_rx_ret_buf_manager: Enum for return_buffer_manager field in
  187. * BUFFER_ADDR_INFO structure
  188. *
  189. * @ HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST: Buffer returned to WBM idle buffer list
  190. * @ HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST: Descriptor returned to WBM idle
  191. * descriptor list
  192. * @ HAL_RX_BUF_RBM_FW_BM: Buffer returned to FW
  193. * @ HAL_RX_BUF_RBM_SW0_BM: For Tx completion -- returned to host
  194. * @ HAL_RX_BUF_RBM_SW1_BM: For Tx completion -- returned to host
  195. * @ HAL_RX_BUF_RBM_SW2_BM: For Tx completion -- returned to host
  196. * @ HAL_RX_BUF_RBM_SW3_BM: For Rx release -- returned to host
  197. */
  198. enum hal_rx_ret_buf_manager {
  199. HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST = 0,
  200. HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST = 1,
  201. HAL_RX_BUF_RBM_FW_BM = 2,
  202. HAL_RX_BUF_RBM_SW0_BM = 3,
  203. HAL_RX_BUF_RBM_SW1_BM = 4,
  204. HAL_RX_BUF_RBM_SW2_BM = 5,
  205. HAL_RX_BUF_RBM_SW3_BM = 6,
  206. };
  207. /*
  208. * Given the offset of a field in bytes, returns uint8_t *
  209. */
  210. #define _OFFSET_TO_BYTE_PTR(_ptr, _off_in_bytes) \
  211. (((uint8_t *)(_ptr)) + (_off_in_bytes))
  212. /*
  213. * Given the offset of a field in bytes, returns uint32_t *
  214. */
  215. #define _OFFSET_TO_WORD_PTR(_ptr, _off_in_bytes) \
  216. (((uint32_t *)(_ptr)) + ((_off_in_bytes) >> 2))
  217. #define _HAL_MS(_word, _mask, _shift) \
  218. (((_word) & (_mask)) >> (_shift))
  219. /*
  220. * macro to set the LSW of the nbuf data physical address
  221. * to the rxdma ring entry
  222. */
  223. #define HAL_RXDMA_PADDR_LO_SET(buff_addr_info, paddr_lo) \
  224. ((*(((unsigned int *) buff_addr_info) + \
  225. (BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET >> 2))) = \
  226. (paddr_lo << BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB) & \
  227. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK)
  228. /*
  229. * macro to set the LSB of MSW of the nbuf data physical address
  230. * to the rxdma ring entry
  231. */
  232. #define HAL_RXDMA_PADDR_HI_SET(buff_addr_info, paddr_hi) \
  233. ((*(((unsigned int *) buff_addr_info) + \
  234. (BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET >> 2))) = \
  235. (paddr_hi << BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB) & \
  236. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK)
  237. #define HAL_RX_COOKIE_INVALID_MASK 0x80000000
  238. /*
  239. * macro to get the invalid bit for sw cookie
  240. */
  241. #define HAL_RX_BUF_COOKIE_INVALID_GET(buff_addr_info) \
  242. ((*(((unsigned int *)buff_addr_info) + \
  243. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) & \
  244. HAL_RX_COOKIE_INVALID_MASK)
  245. /*
  246. * macro to set the invalid bit for sw cookie
  247. */
  248. #define HAL_RX_BUF_COOKIE_INVALID_SET(buff_addr_info) \
  249. ((*(((unsigned int *)buff_addr_info) + \
  250. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) |= \
  251. HAL_RX_COOKIE_INVALID_MASK)
  252. /*
  253. * macro to set the cookie into the rxdma ring entry
  254. */
  255. #define HAL_RXDMA_COOKIE_SET(buff_addr_info, cookie) \
  256. ((*(((unsigned int *) buff_addr_info) + \
  257. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) &= \
  258. ~BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK); \
  259. ((*(((unsigned int *) buff_addr_info) + \
  260. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) |= \
  261. (cookie << BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB) & \
  262. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK)
  263. /*
  264. * macro to set the manager into the rxdma ring entry
  265. */
  266. #define HAL_RXDMA_MANAGER_SET(buff_addr_info, manager) \
  267. ((*(((unsigned int *) buff_addr_info) + \
  268. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) &= \
  269. ~BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK); \
  270. ((*(((unsigned int *) buff_addr_info) + \
  271. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) |= \
  272. (manager << BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB) & \
  273. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK)
  274. #define HAL_RX_ERROR_STATUS_GET(reo_desc) \
  275. (_HAL_MS((*_OFFSET_TO_WORD_PTR(reo_desc, \
  276. REO_DESTINATION_RING_7_REO_PUSH_REASON_OFFSET)),\
  277. REO_DESTINATION_RING_7_REO_PUSH_REASON_MASK, \
  278. REO_DESTINATION_RING_7_REO_PUSH_REASON_LSB))
  279. #define HAL_RX_BUF_COOKIE_GET(buff_addr_info) \
  280. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  281. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET)), \
  282. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK, \
  283. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB))
  284. #define HAL_RX_BUFFER_ADDR_39_32_GET(buff_addr_info) \
  285. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  286. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET)), \
  287. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK, \
  288. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB))
  289. #define HAL_RX_BUFFER_ADDR_31_0_GET(buff_addr_info) \
  290. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  291. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET)), \
  292. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK, \
  293. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB))
  294. #define HAL_RX_BUF_RBM_GET(buff_addr_info) \
  295. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  296. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET)),\
  297. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK, \
  298. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB))
  299. #define HAL_RX_LINK_COOKIE_INVALID_MASK 0x40000000
  300. #define HAL_RX_BUF_LINK_COOKIE_INVALID_GET(buff_addr_info) \
  301. ((*(((unsigned int *)buff_addr_info) + \
  302. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) & \
  303. HAL_RX_LINK_COOKIE_INVALID_MASK)
  304. #define HAL_RX_BUF_LINK_COOKIE_INVALID_SET(buff_addr_info) \
  305. ((*(((unsigned int *)buff_addr_info) + \
  306. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) |= \
  307. HAL_RX_LINK_COOKIE_INVALID_MASK)
  308. #define HAL_RX_REO_BUF_LINK_COOKIE_INVALID_GET(reo_desc) \
  309. (HAL_RX_BUF_LINK_COOKIE_INVALID_GET(& \
  310. (((struct reo_destination_ring *) \
  311. reo_desc)->buf_or_link_desc_addr_info)))
  312. #define HAL_RX_REO_BUF_LINK_COOKIE_INVALID_SET(reo_desc) \
  313. (HAL_RX_BUF_LINK_COOKIE_INVALID_SET(& \
  314. (((struct reo_destination_ring *) \
  315. reo_desc)->buf_or_link_desc_addr_info)))
  316. /* TODO: Convert the following structure fields accesseses to offsets */
  317. #define HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_desc) \
  318. (HAL_RX_BUFFER_ADDR_39_32_GET(& \
  319. (((struct reo_destination_ring *) \
  320. reo_desc)->buf_or_link_desc_addr_info)))
  321. #define HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_desc) \
  322. (HAL_RX_BUFFER_ADDR_31_0_GET(& \
  323. (((struct reo_destination_ring *) \
  324. reo_desc)->buf_or_link_desc_addr_info)))
  325. #define HAL_RX_REO_BUF_COOKIE_INVALID_GET(reo_desc) \
  326. (HAL_RX_BUF_COOKIE_INVALID_GET(& \
  327. (((struct reo_destination_ring *) \
  328. reo_desc)->buf_or_link_desc_addr_info)))
  329. #define HAL_RX_REO_BUF_COOKIE_INVALID_SET(reo_desc) \
  330. (HAL_RX_BUF_COOKIE_INVALID_SET(& \
  331. (((struct reo_destination_ring *) \
  332. reo_desc)->buf_or_link_desc_addr_info)))
  333. #define HAL_RX_REO_BUF_COOKIE_GET(reo_desc) \
  334. (HAL_RX_BUF_COOKIE_GET(& \
  335. (((struct reo_destination_ring *) \
  336. reo_desc)->buf_or_link_desc_addr_info)))
  337. #define HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info_ptr) \
  338. ((mpdu_info_ptr \
  339. [RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_OFFSET >> 2] & \
  340. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_MASK) >> \
  341. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_LSB)
  342. #define HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info_ptr) \
  343. ((mpdu_info_ptr \
  344. [RX_MPDU_DESC_INFO_1_PEER_META_DATA_OFFSET >> 2] & \
  345. RX_MPDU_DESC_INFO_1_PEER_META_DATA_MASK) >> \
  346. RX_MPDU_DESC_INFO_1_PEER_META_DATA_LSB)
  347. #define HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info_ptr) \
  348. ((mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MSDU_COUNT_OFFSET >> 2] & \
  349. RX_MPDU_DESC_INFO_0_MSDU_COUNT_MASK) >> \
  350. RX_MPDU_DESC_INFO_0_MSDU_COUNT_LSB)
  351. #define HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) \
  352. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_OFFSET >> 2] & \
  353. RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_MASK)
  354. #define HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) \
  355. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_OFFSET >> 2] & \
  356. RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_MASK)
  357. #define HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) \
  358. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_AMPDU_FLAG_OFFSET >> 2] & \
  359. RX_MPDU_DESC_INFO_0_AMPDU_FLAG_MASK)
  360. #define HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr) \
  361. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_RAW_MPDU_OFFSET >> 2] & \
  362. RX_MPDU_DESC_INFO_0_RAW_MPDU_MASK)
  363. #define HAL_RX_MPDU_FLAGS_GET(mpdu_info_ptr) \
  364. (HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) | \
  365. HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) | \
  366. HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) | \
  367. HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr))
  368. #define HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info_ptr) \
  369. (_HAL_MS((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  370. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_OFFSET)), \
  371. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_MASK, \
  372. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_LSB))
  373. /*
  374. * NOTE: None of the following _GET macros need a right
  375. * shift by the corresponding _LSB. This is because, they are
  376. * finally taken and "OR'ed" into a single word again.
  377. */
  378. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_SET(msdu_info_ptr, val) \
  379. ((*(((uint32_t *)msdu_info_ptr) + \
  380. (RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET >> 2))) |= \
  381. (val << RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_LSB) & \
  382. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  383. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_info_ptr, val) \
  384. ((*(((uint32_t *)msdu_info_ptr) + \
  385. (RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET >> 2))) |= \
  386. (val << RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_LSB) & \
  387. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  388. #define HAL_RX_MSDU_CONTINUATION_FLAG_SET(msdu_info_ptr, val) \
  389. ((*(((uint32_t *)msdu_info_ptr) + \
  390. (RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET >> 2))) |= \
  391. (val << RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_LSB) & \
  392. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  393. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  394. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  395. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  396. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  397. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  398. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  399. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  400. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  401. #define HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) \
  402. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  403. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET)) & \
  404. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  405. #define HAL_RX_MSDU_REO_DST_IND_GET(msdu_info_ptr) \
  406. (_HAL_MS((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  407. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_OFFSET)), \
  408. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_MASK, \
  409. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_LSB))
  410. #define HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  411. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  412. RX_MSDU_DESC_INFO_0_SA_IS_VALID_OFFSET)) & \
  413. RX_MSDU_DESC_INFO_0_SA_IS_VALID_MASK)
  414. #define HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  415. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  416. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_OFFSET)) & \
  417. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_MASK)
  418. #define HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  419. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  420. RX_MSDU_DESC_INFO_0_DA_IS_VALID_OFFSET)) & \
  421. RX_MSDU_DESC_INFO_0_DA_IS_VALID_MASK)
  422. #define HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) \
  423. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  424. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_OFFSET)) & \
  425. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_MASK)
  426. #define HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  427. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  428. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_OFFSET)) & \
  429. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_MASK)
  430. #define HAL_RX_MSDU_FLAGS_GET(msdu_info_ptr) \
  431. (HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  432. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  433. HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) | \
  434. HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  435. HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) | \
  436. HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  437. HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) | \
  438. HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr))
  439. #define HAL_RX_MPDU_ENCRYPT_TYPE_GET(_rx_mpdu_info) \
  440. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  441. RX_MPDU_INFO_3_ENCRYPT_TYPE_OFFSET)), \
  442. RX_MPDU_INFO_3_ENCRYPT_TYPE_MASK, \
  443. RX_MPDU_INFO_3_ENCRYPT_TYPE_LSB))
  444. #define HAL_RX_FLD_SET(_ptr, _wrd, _field, _val) \
  445. (*(uint32_t *)(((uint8_t *)_ptr) + \
  446. _wrd ## _ ## _field ## _OFFSET) |= \
  447. ((_val << _wrd ## _ ## _field ## _LSB) & \
  448. _wrd ## _ ## _field ## _MASK))
  449. #define HAL_RX_UNIFORM_HDR_SET(_rx_msdu_link, _field, _val) \
  450. HAL_RX_FLD_SET(_rx_msdu_link, UNIFORM_DESCRIPTOR_HEADER_0, \
  451. _field, _val)
  452. #define HAL_RX_MSDU_DESC_INFO_SET(_msdu_info_ptr, _field, _val) \
  453. HAL_RX_FLD_SET(_msdu_info_ptr, RX_MSDU_DESC_INFO_0, \
  454. _field, _val)
  455. #define HAL_RX_MPDU_DESC_INFO_SET(_mpdu_info_ptr, _field, _val) \
  456. HAL_RX_FLD_SET(_mpdu_info_ptr, RX_MPDU_DESC_INFO_0, \
  457. _field, _val)
  458. static inline void hal_rx_mpdu_desc_info_get(void *desc_addr,
  459. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  460. {
  461. struct reo_destination_ring *reo_dst_ring;
  462. uint32_t *mpdu_info;
  463. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  464. mpdu_info = (uint32_t *)&reo_dst_ring->rx_mpdu_desc_info_details;
  465. mpdu_desc_info->msdu_count = HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info);
  466. mpdu_desc_info->mpdu_seq = HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info);
  467. mpdu_desc_info->mpdu_flags = HAL_RX_MPDU_FLAGS_GET(mpdu_info);
  468. mpdu_desc_info->peer_meta_data =
  469. HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info);
  470. }
  471. /*
  472. * @ hal_rx_msdu_desc_info_get: Gets the flags related to MSDU desciptor.
  473. * @ Specifically flags needed are:
  474. * @ first_msdu_in_mpdu, last_msdu_in_mpdu,
  475. * @ msdu_continuation, sa_is_valid,
  476. * @ sa_idx_timeout, da_is_valid, da_idx_timeout,
  477. * @ da_is_MCBC
  478. *
  479. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to the current
  480. * @ descriptor
  481. * @ msdu_desc_info: Holds MSDU descriptor info from HAL Rx descriptor
  482. * @ Return: void
  483. */
  484. static inline void hal_rx_msdu_desc_info_get(void *desc_addr,
  485. struct hal_rx_msdu_desc_info *msdu_desc_info)
  486. {
  487. struct reo_destination_ring *reo_dst_ring;
  488. uint32_t *msdu_info;
  489. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  490. msdu_info = (uint32_t *)&reo_dst_ring->rx_msdu_desc_info_details;
  491. msdu_desc_info->msdu_flags = HAL_RX_MSDU_FLAGS_GET(msdu_info);
  492. msdu_desc_info->msdu_len = HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info);
  493. }
  494. /*
  495. * hal_rxdma_buff_addr_info_set() - set the buffer_addr_info of the
  496. * rxdma ring entry.
  497. * @rxdma_entry: descriptor entry
  498. * @paddr: physical address of nbuf data pointer.
  499. * @cookie: SW cookie used as a index to SW rx desc.
  500. * @manager: who owns the nbuf (host, NSS, etc...).
  501. *
  502. */
  503. static inline void hal_rxdma_buff_addr_info_set(void *rxdma_entry,
  504. qdf_dma_addr_t paddr, uint32_t cookie, uint8_t manager)
  505. {
  506. uint32_t paddr_lo = ((u64)paddr & 0x00000000ffffffff);
  507. uint32_t paddr_hi = ((u64)paddr & 0xffffffff00000000) >> 32;
  508. HAL_RXDMA_PADDR_LO_SET(rxdma_entry, paddr_lo);
  509. HAL_RXDMA_PADDR_HI_SET(rxdma_entry, paddr_hi);
  510. HAL_RXDMA_COOKIE_SET(rxdma_entry, cookie);
  511. HAL_RXDMA_MANAGER_SET(rxdma_entry, manager);
  512. }
  513. /*
  514. * Structures & Macros to obtain fields from the TLV's in the Rx packet
  515. * pre-header.
  516. */
  517. /*
  518. * Every Rx packet starts at an offset from the top of the buffer.
  519. * If the host hasn't subscribed to any specific TLV, there is
  520. * still space reserved for the following TLV's from the start of
  521. * the buffer:
  522. * -- RX ATTENTION
  523. * -- RX MPDU START
  524. * -- RX MSDU START
  525. * -- RX MSDU END
  526. * -- RX MPDU END
  527. * -- RX PACKET HEADER (802.11)
  528. * If the host subscribes to any of the TLV's above, that TLV
  529. * if populated by the HW
  530. */
  531. #define NUM_DWORDS_TAG 1
  532. /* By default the packet header TLV is 128 bytes */
  533. #define NUM_OF_BYTES_RX_802_11_HDR_TLV 128
  534. #define NUM_OF_DWORDS_RX_802_11_HDR_TLV \
  535. (NUM_OF_BYTES_RX_802_11_HDR_TLV >> 2)
  536. #define RX_PKT_OFFSET_WORDS \
  537. ( \
  538. NUM_OF_DWORDS_RX_ATTENTION + NUM_DWORDS_TAG \
  539. NUM_OF_DWORDS_RX_MPDU_START + NUM_DWORDS_TAG \
  540. NUM_OF_DWORDS_RX_MSDU_START + NUM_DWORDS_TAG \
  541. NUM_OF_DWORDS_RX_MSDU_END + NUM_DWORDS_TAG \
  542. NUM_OF_DWORDS_RX_MPDU_END + NUM_DWORDS_TAG \
  543. NUM_OF_DWORDS_RX_802_11_HDR_TLV + NUM_DWORDS_TAG \
  544. )
  545. #define RX_PKT_OFFSET_BYTES \
  546. (RX_PKT_OFFSET_WORDS << 2)
  547. #define RX_PKT_HDR_TLV_LEN 120
  548. /*
  549. * Each RX descriptor TLV is preceded by 1 DWORD "tag"
  550. */
  551. struct rx_attention_tlv {
  552. uint32_t tag;
  553. struct rx_attention rx_attn;
  554. };
  555. struct rx_mpdu_start_tlv {
  556. uint32_t tag;
  557. struct rx_mpdu_start rx_mpdu_start;
  558. };
  559. struct rx_msdu_start_tlv {
  560. uint32_t tag;
  561. struct rx_msdu_start rx_msdu_start;
  562. };
  563. struct rx_msdu_end_tlv {
  564. uint32_t tag;
  565. struct rx_msdu_end rx_msdu_end;
  566. };
  567. struct rx_mpdu_end_tlv {
  568. uint32_t tag;
  569. struct rx_mpdu_end rx_mpdu_end;
  570. };
  571. struct rx_pkt_hdr_tlv {
  572. uint32_t tag; /* 4 B */
  573. uint32_t phy_ppdu_id; /* 4 B */
  574. char rx_pkt_hdr[RX_PKT_HDR_TLV_LEN]; /* 120 B */
  575. };
  576. #define RXDMA_OPTIMIZATION
  577. /* rx_pkt_tlvs structure should be used to process Data buffers, monitor status
  578. * buffers, monitor destination buffers and monitor descriptor buffers.
  579. */
  580. #ifdef RXDMA_OPTIMIZATION
  581. /*
  582. * The RX_PADDING_BYTES is required so that the TLV's don't
  583. * spread across the 128 byte boundary
  584. * RXDMA optimization requires:
  585. * 1) MSDU_END & ATTENTION TLV's follow in that order
  586. * 2) TLV's don't span across 128 byte lines
  587. * 3) Rx Buffer is nicely aligned on the 128 byte boundary
  588. */
  589. #define RX_PADDING0_BYTES 4
  590. #define RX_PADDING1_BYTES 16
  591. struct rx_pkt_tlvs {
  592. struct rx_msdu_end_tlv msdu_end_tlv; /* 72 bytes */
  593. struct rx_attention_tlv attn_tlv; /* 16 bytes */
  594. struct rx_msdu_start_tlv msdu_start_tlv;/* 40 bytes */
  595. uint8_t rx_padding0[RX_PADDING0_BYTES]; /* 4 bytes */
  596. struct rx_mpdu_start_tlv mpdu_start_tlv;/* 96 bytes */
  597. struct rx_mpdu_end_tlv mpdu_end_tlv; /* 12 bytes */
  598. uint8_t rx_padding1[RX_PADDING1_BYTES]; /* 16 bytes */
  599. #ifndef NO_RX_PKT_HDR_TLV
  600. struct rx_pkt_hdr_tlv pkt_hdr_tlv; /* 128 bytes */
  601. #endif
  602. };
  603. #else /* RXDMA_OPTIMIZATION */
  604. struct rx_pkt_tlvs {
  605. struct rx_attention_tlv attn_tlv;
  606. struct rx_mpdu_start_tlv mpdu_start_tlv;
  607. struct rx_msdu_start_tlv msdu_start_tlv;
  608. struct rx_msdu_end_tlv msdu_end_tlv;
  609. struct rx_mpdu_end_tlv mpdu_end_tlv;
  610. struct rx_pkt_hdr_tlv pkt_hdr_tlv;
  611. };
  612. #endif /* RXDMA_OPTIMIZATION */
  613. /* rx_mon_pkt_tlvs structure should be used to process monitor data buffers */
  614. #ifdef RXDMA_OPTIMIZATION
  615. struct rx_mon_pkt_tlvs {
  616. struct rx_msdu_end_tlv msdu_end_tlv; /* 72 bytes */
  617. struct rx_attention_tlv attn_tlv; /* 16 bytes */
  618. struct rx_msdu_start_tlv msdu_start_tlv;/* 40 bytes */
  619. uint8_t rx_padding0[RX_PADDING0_BYTES]; /* 4 bytes */
  620. struct rx_mpdu_start_tlv mpdu_start_tlv;/* 96 bytes */
  621. struct rx_mpdu_end_tlv mpdu_end_tlv; /* 12 bytes */
  622. uint8_t rx_padding1[RX_PADDING1_BYTES]; /* 16 bytes */
  623. struct rx_pkt_hdr_tlv pkt_hdr_tlv; /* 128 bytes */
  624. };
  625. #else /* RXDMA_OPTIMIZATION */
  626. struct rx_mon_pkt_tlvs {
  627. struct rx_attention_tlv attn_tlv;
  628. struct rx_mpdu_start_tlv mpdu_start_tlv;
  629. struct rx_msdu_start_tlv msdu_start_tlv;
  630. struct rx_msdu_end_tlv msdu_end_tlv;
  631. struct rx_mpdu_end_tlv mpdu_end_tlv;
  632. struct rx_pkt_hdr_tlv pkt_hdr_tlv;
  633. };
  634. #endif
  635. #define SIZE_OF_MONITOR_TLV sizeof(struct rx_mon_pkt_tlvs)
  636. #define SIZE_OF_DATA_RX_TLV sizeof(struct rx_pkt_tlvs)
  637. #define RX_PKT_TLVS_LEN SIZE_OF_DATA_RX_TLV
  638. #ifdef NO_RX_PKT_HDR_TLV
  639. static inline uint8_t
  640. *hal_rx_pkt_hdr_get(uint8_t *buf)
  641. {
  642. return buf + RX_PKT_TLVS_LEN;
  643. }
  644. #else
  645. static inline uint8_t
  646. *hal_rx_pkt_hdr_get(uint8_t *buf)
  647. {
  648. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  649. return pkt_tlvs->pkt_hdr_tlv.rx_pkt_hdr;
  650. }
  651. #endif
  652. #define RX_PKT_TLV_OFFSET(field) qdf_offsetof(struct rx_pkt_tlvs, field)
  653. #define HAL_RX_PKT_TLV_MPDU_START_OFFSET(hal_soc) \
  654. RX_PKT_TLV_OFFSET(mpdu_start_tlv)
  655. #define HAL_RX_PKT_TLV_MPDU_END_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(mpdu_end_tlv)
  656. #define HAL_RX_PKT_TLV_MSDU_START_OFFSET(hal_soc) \
  657. RX_PKT_TLV_OFFSET(msdu_start_tlv)
  658. #define HAL_RX_PKT_TLV_MSDU_END_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(msdu_end_tlv)
  659. #define HAL_RX_PKT_TLV_ATTN_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(attn_tlv)
  660. #define HAL_RX_PKT_TLV_PKT_HDR_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(pkt_hdr_tlv)
  661. static inline uint8_t
  662. *hal_rx_padding0_get(uint8_t *buf)
  663. {
  664. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  665. return pkt_tlvs->rx_padding0;
  666. }
  667. /*
  668. * hal_rx_encryption_info_valid(): Returns encryption type.
  669. *
  670. * @hal_soc_hdl: hal soc handle
  671. * @buf: rx_tlv_hdr of the received packet
  672. *
  673. * Return: encryption type
  674. */
  675. static inline uint32_t
  676. hal_rx_encryption_info_valid(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  677. {
  678. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  679. return hal_soc->ops->hal_rx_encryption_info_valid(buf);
  680. }
  681. /*
  682. * hal_rx_print_pn: Prints the PN of rx packet.
  683. * @hal_soc_hdl: hal soc handle
  684. * @buf: rx_tlv_hdr of the received packet
  685. *
  686. * Return: void
  687. */
  688. static inline void
  689. hal_rx_print_pn(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  690. {
  691. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  692. hal_soc->ops->hal_rx_print_pn(buf);
  693. }
  694. /*
  695. * Get msdu_done bit from the RX_ATTENTION TLV
  696. */
  697. #define HAL_RX_ATTN_MSDU_DONE_GET(_rx_attn) \
  698. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  699. RX_ATTENTION_2_MSDU_DONE_OFFSET)), \
  700. RX_ATTENTION_2_MSDU_DONE_MASK, \
  701. RX_ATTENTION_2_MSDU_DONE_LSB))
  702. static inline uint32_t
  703. hal_rx_attn_msdu_done_get(uint8_t *buf)
  704. {
  705. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  706. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  707. uint32_t msdu_done;
  708. msdu_done = HAL_RX_ATTN_MSDU_DONE_GET(rx_attn);
  709. return msdu_done;
  710. }
  711. #define HAL_RX_ATTN_FIRST_MPDU_GET(_rx_attn) \
  712. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  713. RX_ATTENTION_1_FIRST_MPDU_OFFSET)), \
  714. RX_ATTENTION_1_FIRST_MPDU_MASK, \
  715. RX_ATTENTION_1_FIRST_MPDU_LSB))
  716. /*
  717. * hal_rx_attn_first_mpdu_get(): get fist_mpdu bit from rx attention
  718. * @buf: pointer to rx_pkt_tlvs
  719. *
  720. * reutm: uint32_t(first_msdu)
  721. */
  722. static inline uint32_t
  723. hal_rx_attn_first_mpdu_get(uint8_t *buf)
  724. {
  725. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  726. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  727. uint32_t first_mpdu;
  728. first_mpdu = HAL_RX_ATTN_FIRST_MPDU_GET(rx_attn);
  729. return first_mpdu;
  730. }
  731. #define HAL_RX_ATTN_TCP_UDP_CKSUM_FAIL_GET(_rx_attn) \
  732. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  733. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_OFFSET)), \
  734. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_MASK, \
  735. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_LSB))
  736. /*
  737. * hal_rx_attn_tcp_udp_cksum_fail_get(): get tcp_udp cksum fail bit
  738. * from rx attention
  739. * @buf: pointer to rx_pkt_tlvs
  740. *
  741. * Return: tcp_udp_cksum_fail
  742. */
  743. static inline bool
  744. hal_rx_attn_tcp_udp_cksum_fail_get(uint8_t *buf)
  745. {
  746. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  747. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  748. bool tcp_udp_cksum_fail;
  749. tcp_udp_cksum_fail = HAL_RX_ATTN_TCP_UDP_CKSUM_FAIL_GET(rx_attn);
  750. return tcp_udp_cksum_fail;
  751. }
  752. #define HAL_RX_ATTN_IP_CKSUM_FAIL_GET(_rx_attn) \
  753. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  754. RX_ATTENTION_1_IP_CHKSUM_FAIL_OFFSET)), \
  755. RX_ATTENTION_1_IP_CHKSUM_FAIL_MASK, \
  756. RX_ATTENTION_1_IP_CHKSUM_FAIL_LSB))
  757. /*
  758. * hal_rx_attn_ip_cksum_fail_get(): get ip cksum fail bit
  759. * from rx attention
  760. * @buf: pointer to rx_pkt_tlvs
  761. *
  762. * Return: ip_cksum_fail
  763. */
  764. static inline bool
  765. hal_rx_attn_ip_cksum_fail_get(uint8_t *buf)
  766. {
  767. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  768. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  769. bool ip_cksum_fail;
  770. ip_cksum_fail = HAL_RX_ATTN_IP_CKSUM_FAIL_GET(rx_attn);
  771. return ip_cksum_fail;
  772. }
  773. #define HAL_RX_ATTN_PHY_PPDU_ID_GET(_rx_attn) \
  774. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  775. RX_ATTENTION_0_PHY_PPDU_ID_OFFSET)), \
  776. RX_ATTENTION_0_PHY_PPDU_ID_MASK, \
  777. RX_ATTENTION_0_PHY_PPDU_ID_LSB))
  778. /*
  779. * hal_rx_attn_phy_ppdu_id_get(): get phy_ppdu_id value
  780. * from rx attention
  781. * @buf: pointer to rx_pkt_tlvs
  782. *
  783. * Return: phy_ppdu_id
  784. */
  785. static inline uint16_t
  786. hal_rx_attn_phy_ppdu_id_get(uint8_t *buf)
  787. {
  788. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  789. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  790. uint16_t phy_ppdu_id;
  791. phy_ppdu_id = HAL_RX_ATTN_PHY_PPDU_ID_GET(rx_attn);
  792. return phy_ppdu_id;
  793. }
  794. #define HAL_RX_ATTN_CCE_MATCH_GET(_rx_attn) \
  795. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  796. RX_ATTENTION_1_CCE_MATCH_OFFSET)), \
  797. RX_ATTENTION_1_CCE_MATCH_MASK, \
  798. RX_ATTENTION_1_CCE_MATCH_LSB))
  799. /*
  800. * hal_rx_msdu_cce_match_get(): get CCE match bit
  801. * from rx attention
  802. * @buf: pointer to rx_pkt_tlvs
  803. * Return: CCE match value
  804. */
  805. static inline bool
  806. hal_rx_msdu_cce_match_get(uint8_t *buf)
  807. {
  808. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  809. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  810. bool cce_match_val;
  811. cce_match_val = HAL_RX_ATTN_CCE_MATCH_GET(rx_attn);
  812. return cce_match_val;
  813. }
  814. /*
  815. * Get peer_meta_data from RX_MPDU_INFO within RX_MPDU_START
  816. */
  817. #define HAL_RX_MPDU_PEER_META_DATA_GET(_rx_mpdu_info) \
  818. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  819. RX_MPDU_INFO_8_PEER_META_DATA_OFFSET)), \
  820. RX_MPDU_INFO_8_PEER_META_DATA_MASK, \
  821. RX_MPDU_INFO_8_PEER_META_DATA_LSB))
  822. static inline uint32_t
  823. hal_rx_mpdu_peer_meta_data_get(uint8_t *buf)
  824. {
  825. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  826. struct rx_mpdu_start *mpdu_start =
  827. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  828. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  829. uint32_t peer_meta_data;
  830. peer_meta_data = HAL_RX_MPDU_PEER_META_DATA_GET(mpdu_info);
  831. return peer_meta_data;
  832. }
  833. #define HAL_RX_MPDU_INFO_AMPDU_FLAG_GET(_rx_mpdu_info) \
  834. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  835. RX_MPDU_INFO_12_AMPDU_FLAG_OFFSET)), \
  836. RX_MPDU_INFO_12_AMPDU_FLAG_MASK, \
  837. RX_MPDU_INFO_12_AMPDU_FLAG_LSB))
  838. /**
  839. * hal_rx_mpdu_info_ampdu_flag_get(): get ampdu flag bit
  840. * from rx mpdu info
  841. * @buf: pointer to rx_pkt_tlvs
  842. *
  843. * Return: ampdu flag
  844. */
  845. static inline bool
  846. hal_rx_mpdu_info_ampdu_flag_get(uint8_t *buf)
  847. {
  848. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  849. struct rx_mpdu_start *mpdu_start =
  850. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  851. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  852. bool ampdu_flag;
  853. ampdu_flag = HAL_RX_MPDU_INFO_AMPDU_FLAG_GET(mpdu_info);
  854. return ampdu_flag;
  855. }
  856. #define HAL_RX_MPDU_PEER_META_DATA_SET(_rx_mpdu_info, peer_mdata) \
  857. ((*(((uint32_t *)_rx_mpdu_info) + \
  858. (RX_MPDU_INFO_8_PEER_META_DATA_OFFSET >> 2))) = \
  859. (peer_mdata << RX_MPDU_INFO_8_PEER_META_DATA_LSB) & \
  860. RX_MPDU_INFO_8_PEER_META_DATA_MASK)
  861. /*
  862. * @ hal_rx_mpdu_peer_meta_data_set: set peer meta data in RX mpdu start tlv
  863. *
  864. * @ buf: rx_tlv_hdr of the received packet
  865. * @ peer_mdata: peer meta data to be set.
  866. * @ Return: void
  867. */
  868. static inline void
  869. hal_rx_mpdu_peer_meta_data_set(uint8_t *buf, uint32_t peer_mdata)
  870. {
  871. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  872. struct rx_mpdu_start *mpdu_start =
  873. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  874. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  875. HAL_RX_MPDU_PEER_META_DATA_SET(mpdu_info, peer_mdata);
  876. }
  877. /**
  878. * LRO information needed from the TLVs
  879. */
  880. #define HAL_RX_TLV_GET_LRO_ELIGIBLE(buf) \
  881. (_HAL_MS( \
  882. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  883. msdu_end_tlv.rx_msdu_end), \
  884. RX_MSDU_END_9_LRO_ELIGIBLE_OFFSET)), \
  885. RX_MSDU_END_9_LRO_ELIGIBLE_MASK, \
  886. RX_MSDU_END_9_LRO_ELIGIBLE_LSB))
  887. #define HAL_RX_TLV_GET_TCP_ACK(buf) \
  888. (_HAL_MS( \
  889. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  890. msdu_end_tlv.rx_msdu_end), \
  891. RX_MSDU_END_8_TCP_ACK_NUMBER_OFFSET)), \
  892. RX_MSDU_END_8_TCP_ACK_NUMBER_MASK, \
  893. RX_MSDU_END_8_TCP_ACK_NUMBER_LSB))
  894. #define HAL_RX_TLV_GET_TCP_SEQ(buf) \
  895. (_HAL_MS( \
  896. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  897. msdu_end_tlv.rx_msdu_end), \
  898. RX_MSDU_END_7_TCP_SEQ_NUMBER_OFFSET)), \
  899. RX_MSDU_END_7_TCP_SEQ_NUMBER_MASK, \
  900. RX_MSDU_END_7_TCP_SEQ_NUMBER_LSB))
  901. #define HAL_RX_TLV_GET_TCP_WIN(buf) \
  902. (_HAL_MS( \
  903. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  904. msdu_end_tlv.rx_msdu_end), \
  905. RX_MSDU_END_9_WINDOW_SIZE_OFFSET)), \
  906. RX_MSDU_END_9_WINDOW_SIZE_MASK, \
  907. RX_MSDU_END_9_WINDOW_SIZE_LSB))
  908. #define HAL_RX_TLV_GET_TCP_PURE_ACK(buf) \
  909. (_HAL_MS( \
  910. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  911. msdu_start_tlv.rx_msdu_start), \
  912. RX_MSDU_START_2_TCP_ONLY_ACK_OFFSET)), \
  913. RX_MSDU_START_2_TCP_ONLY_ACK_MASK, \
  914. RX_MSDU_START_2_TCP_ONLY_ACK_LSB))
  915. #define HAL_RX_TLV_GET_TCP_PROTO(buf) \
  916. (_HAL_MS( \
  917. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  918. msdu_start_tlv.rx_msdu_start), \
  919. RX_MSDU_START_2_TCP_PROTO_OFFSET)), \
  920. RX_MSDU_START_2_TCP_PROTO_MASK, \
  921. RX_MSDU_START_2_TCP_PROTO_LSB))
  922. #define HAL_RX_TLV_GET_UDP_PROTO(buf) \
  923. (_HAL_MS( \
  924. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  925. msdu_start_tlv.rx_msdu_start), \
  926. RX_MSDU_START_2_UDP_PROTO_OFFSET)), \
  927. RX_MSDU_START_2_UDP_PROTO_MASK, \
  928. RX_MSDU_START_2_UDP_PROTO_LSB))
  929. #define HAL_RX_TLV_GET_IPV6(buf) \
  930. (_HAL_MS( \
  931. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  932. msdu_start_tlv.rx_msdu_start), \
  933. RX_MSDU_START_2_IPV6_PROTO_OFFSET)), \
  934. RX_MSDU_START_2_IPV6_PROTO_MASK, \
  935. RX_MSDU_START_2_IPV6_PROTO_LSB))
  936. #define HAL_RX_TLV_GET_IP_OFFSET(buf) \
  937. (_HAL_MS( \
  938. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  939. msdu_start_tlv.rx_msdu_start), \
  940. RX_MSDU_START_1_L3_OFFSET_OFFSET)), \
  941. RX_MSDU_START_1_L3_OFFSET_MASK, \
  942. RX_MSDU_START_1_L3_OFFSET_LSB))
  943. #define HAL_RX_TLV_GET_TCP_OFFSET(buf) \
  944. (_HAL_MS( \
  945. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  946. msdu_start_tlv.rx_msdu_start), \
  947. RX_MSDU_START_1_L4_OFFSET_OFFSET)), \
  948. RX_MSDU_START_1_L4_OFFSET_MASK, \
  949. RX_MSDU_START_1_L4_OFFSET_LSB))
  950. #define HAL_RX_TLV_GET_FLOW_ID_TOEPLITZ(buf) \
  951. (_HAL_MS( \
  952. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  953. msdu_start_tlv.rx_msdu_start), \
  954. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  955. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  956. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  957. /**
  958. * hal_rx_msdu_end_l3_hdr_padding_get(): API to get the
  959. * l3_header padding from rx_msdu_end TLV
  960. *
  961. * @buf: pointer to the start of RX PKT TLV headers
  962. * Return: number of l3 header padding bytes
  963. */
  964. static inline uint32_t
  965. hal_rx_msdu_end_l3_hdr_padding_get(hal_soc_handle_t hal_soc_hdl,
  966. uint8_t *buf)
  967. {
  968. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  969. return hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get(buf);
  970. }
  971. /**
  972. * hal_rx_msdu_end_sa_idx_get(): API to get the
  973. * sa_idx from rx_msdu_end TLV
  974. *
  975. * @ buf: pointer to the start of RX PKT TLV headers
  976. * Return: sa_idx (SA AST index)
  977. */
  978. static inline uint16_t
  979. hal_rx_msdu_end_sa_idx_get(hal_soc_handle_t hal_soc_hdl,
  980. uint8_t *buf)
  981. {
  982. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  983. return hal_soc->ops->hal_rx_msdu_end_sa_idx_get(buf);
  984. }
  985. /**
  986. * hal_rx_msdu_end_sa_is_valid_get(): API to get the
  987. * sa_is_valid bit from rx_msdu_end TLV
  988. *
  989. * @ buf: pointer to the start of RX PKT TLV headers
  990. * Return: sa_is_valid bit
  991. */
  992. static inline uint8_t
  993. hal_rx_msdu_end_sa_is_valid_get(hal_soc_handle_t hal_soc_hdl,
  994. uint8_t *buf)
  995. {
  996. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  997. return hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get(buf);
  998. }
  999. #define HAL_RX_MSDU_START_MSDU_LEN_GET(_rx_msdu_start) \
  1000. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1001. RX_MSDU_START_1_MSDU_LENGTH_OFFSET)), \
  1002. RX_MSDU_START_1_MSDU_LENGTH_MASK, \
  1003. RX_MSDU_START_1_MSDU_LENGTH_LSB))
  1004. /**
  1005. * hal_rx_msdu_start_msdu_len_get(): API to get the MSDU length
  1006. * from rx_msdu_start TLV
  1007. *
  1008. * @ buf: pointer to the start of RX PKT TLV headers
  1009. * Return: msdu length
  1010. */
  1011. static inline uint32_t
  1012. hal_rx_msdu_start_msdu_len_get(uint8_t *buf)
  1013. {
  1014. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1015. struct rx_msdu_start *msdu_start =
  1016. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1017. uint32_t msdu_len;
  1018. msdu_len = HAL_RX_MSDU_START_MSDU_LEN_GET(msdu_start);
  1019. return msdu_len;
  1020. }
  1021. /**
  1022. * hal_rx_msdu_start_msdu_len_set(): API to set the MSDU length
  1023. * from rx_msdu_start TLV
  1024. *
  1025. * @buf: pointer to the start of RX PKT TLV headers
  1026. * @len: msdu length
  1027. *
  1028. * Return: none
  1029. */
  1030. static inline void
  1031. hal_rx_msdu_start_msdu_len_set(uint8_t *buf, uint32_t len)
  1032. {
  1033. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1034. struct rx_msdu_start *msdu_start =
  1035. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1036. void *wrd1;
  1037. wrd1 = (uint8_t *)msdu_start + RX_MSDU_START_1_MSDU_LENGTH_OFFSET;
  1038. *(uint32_t *)wrd1 &= (~RX_MSDU_START_1_MSDU_LENGTH_MASK);
  1039. *(uint32_t *)wrd1 |= len;
  1040. }
  1041. #define HAL_RX_MSDU_START_BW_GET(_rx_msdu_start) \
  1042. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1043. RX_MSDU_START_5_RECEIVE_BANDWIDTH_OFFSET)), \
  1044. RX_MSDU_START_5_RECEIVE_BANDWIDTH_MASK, \
  1045. RX_MSDU_START_5_RECEIVE_BANDWIDTH_LSB))
  1046. /*
  1047. * hal_rx_msdu_start_bw_get(): API to get the Bandwidth
  1048. * Interval from rx_msdu_start
  1049. *
  1050. * @buf: pointer to the start of RX PKT TLV header
  1051. * Return: uint32_t(bw)
  1052. */
  1053. static inline uint32_t
  1054. hal_rx_msdu_start_bw_get(uint8_t *buf)
  1055. {
  1056. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1057. struct rx_msdu_start *msdu_start =
  1058. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1059. uint32_t bw;
  1060. bw = HAL_RX_MSDU_START_BW_GET(msdu_start);
  1061. return bw;
  1062. }
  1063. #define HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(_rx_msdu_start) \
  1064. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1065. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  1066. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  1067. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  1068. /**
  1069. * hal_rx_msdu_start_toeplitz_get: API to get the toeplitz hash
  1070. * from rx_msdu_start TLV
  1071. *
  1072. * @ buf: pointer to the start of RX PKT TLV headers
  1073. * Return: toeplitz hash
  1074. */
  1075. static inline uint32_t
  1076. hal_rx_msdu_start_toeplitz_get(uint8_t *buf)
  1077. {
  1078. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1079. struct rx_msdu_start *msdu_start =
  1080. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1081. return HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(msdu_start);
  1082. }
  1083. /**
  1084. * enum hal_rx_mpdu_info_sw_frame_group_id_type: Enum for group id in MPDU_INFO
  1085. *
  1086. * @ HAL_MPDU_SW_FRAME_GROUP_NDP_FRAME: NDP frame
  1087. * @ HAL_MPDU_SW_FRAME_GROUP_MULTICAST_DATA: multicast data frame
  1088. * @ HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA: unicast data frame
  1089. * @ HAL_MPDU_SW_FRAME_GROUP_NULL_DATA: NULL data frame
  1090. * @ HAL_MPDU_SW_FRAME_GROUP_MGMT: management frame
  1091. * @ HAL_MPDU_SW_FRAME_GROUP_MGMT_PROBE_REQ: probe req frame
  1092. * @ HAL_MPDU_SW_FRAME_GROUP_CTRL: control frame
  1093. * @ HAL_MPDU_SW_FRAME_GROUP_CTRL_NDPA: NDPA frame
  1094. * @ HAL_MPDU_SW_FRAME_GROUP_CTRL_BAR: BAR frame
  1095. * @ HAL_MPDU_SW_FRAME_GROUP_CTRL_RTS: RTS frame
  1096. * @ HAL_MPDU_SW_FRAME_GROUP_UNSUPPORTED: unsupported
  1097. * @ HAL_MPDU_SW_FRAME_GROUP_MAX: max limit
  1098. */
  1099. enum hal_rx_mpdu_info_sw_frame_group_id_type {
  1100. HAL_MPDU_SW_FRAME_GROUP_NDP_FRAME = 0,
  1101. HAL_MPDU_SW_FRAME_GROUP_MULTICAST_DATA,
  1102. HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA,
  1103. HAL_MPDU_SW_FRAME_GROUP_NULL_DATA,
  1104. HAL_MPDU_SW_FRAME_GROUP_MGMT,
  1105. HAL_MPDU_SW_FRAME_GROUP_MGMT_PROBE_REQ = 8,
  1106. HAL_MPDU_SW_FRAME_GROUP_MGMT_BEACON = 12,
  1107. HAL_MPDU_SW_FRAME_GROUP_CTRL = 20,
  1108. HAL_MPDU_SW_FRAME_GROUP_CTRL_NDPA = 25,
  1109. HAL_MPDU_SW_FRAME_GROUP_CTRL_BAR = 28,
  1110. HAL_MPDU_SW_FRAME_GROUP_CTRL_RTS = 31,
  1111. HAL_MPDU_SW_FRAME_GROUP_UNSUPPORTED = 36,
  1112. HAL_MPDU_SW_FRAME_GROUP_MAX = 37,
  1113. };
  1114. /**
  1115. * hal_rx_mpdu_start_mpdu_qos_control_valid_get():
  1116. * Retrieve qos control valid bit from the tlv.
  1117. * @hal_soc_hdl: hal_soc handle
  1118. * @buf: pointer to rx pkt TLV.
  1119. *
  1120. * Return: qos control value.
  1121. */
  1122. static inline uint32_t
  1123. hal_rx_mpdu_start_mpdu_qos_control_valid_get(
  1124. hal_soc_handle_t hal_soc_hdl,
  1125. uint8_t *buf)
  1126. {
  1127. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1128. if ((!hal_soc) || (!hal_soc->ops)) {
  1129. hal_err("hal handle is NULL");
  1130. QDF_BUG(0);
  1131. return QDF_STATUS_E_INVAL;
  1132. }
  1133. if (hal_soc->ops->hal_rx_mpdu_start_mpdu_qos_control_valid_get)
  1134. return hal_soc->ops->
  1135. hal_rx_mpdu_start_mpdu_qos_control_valid_get(buf);
  1136. return QDF_STATUS_E_INVAL;
  1137. }
  1138. /**
  1139. * hal_rx_is_unicast: check packet is unicast frame or not.
  1140. * @hal_soc_hdl: hal_soc handle
  1141. * @buf: pointer to rx pkt TLV.
  1142. *
  1143. * Return: true on unicast.
  1144. */
  1145. static inline bool
  1146. hal_rx_is_unicast(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1147. {
  1148. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1149. return hal_soc->ops->hal_rx_is_unicast(buf);
  1150. }
  1151. /**
  1152. * hal_rx_tid_get: get tid based on qos control valid.
  1153. * @hal_soc_hdl: hal soc handle
  1154. * @buf: pointer to rx pkt TLV.
  1155. *
  1156. * Return: tid
  1157. */
  1158. static inline uint32_t
  1159. hal_rx_tid_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1160. {
  1161. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1162. return hal_soc->ops->hal_rx_tid_get(hal_soc_hdl, buf);
  1163. }
  1164. /**
  1165. * hal_rx_mpdu_start_sw_peer_id_get() - Retrieve sw peer id
  1166. * @hal_soc_hdl: hal soc handle
  1167. * @buf: pointer to rx pkt TLV.
  1168. *
  1169. * Return: sw peer_id
  1170. */
  1171. static inline uint32_t
  1172. hal_rx_mpdu_start_sw_peer_id_get(hal_soc_handle_t hal_soc_hdl,
  1173. uint8_t *buf)
  1174. {
  1175. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1176. return hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get(buf);
  1177. }
  1178. #define HAL_RX_MSDU_START_SGI_GET(_rx_msdu_start) \
  1179. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1180. RX_MSDU_START_5_SGI_OFFSET)), \
  1181. RX_MSDU_START_5_SGI_MASK, \
  1182. RX_MSDU_START_5_SGI_LSB))
  1183. /**
  1184. * hal_rx_msdu_start_msdu_sgi_get(): API to get the Short Gaurd
  1185. * Interval from rx_msdu_start TLV
  1186. *
  1187. * @buf: pointer to the start of RX PKT TLV headers
  1188. * Return: uint32_t(sgi)
  1189. */
  1190. static inline uint32_t
  1191. hal_rx_msdu_start_sgi_get(uint8_t *buf)
  1192. {
  1193. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1194. struct rx_msdu_start *msdu_start =
  1195. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1196. uint32_t sgi;
  1197. sgi = HAL_RX_MSDU_START_SGI_GET(msdu_start);
  1198. return sgi;
  1199. }
  1200. #define HAL_RX_MSDU_START_RATE_MCS_GET(_rx_msdu_start) \
  1201. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1202. RX_MSDU_START_5_RATE_MCS_OFFSET)), \
  1203. RX_MSDU_START_5_RATE_MCS_MASK, \
  1204. RX_MSDU_START_5_RATE_MCS_LSB))
  1205. /**
  1206. * hal_rx_msdu_start_msdu_rate_mcs_get(): API to get the MCS rate
  1207. * from rx_msdu_start TLV
  1208. *
  1209. * @buf: pointer to the start of RX PKT TLV headers
  1210. * Return: uint32_t(rate_mcs)
  1211. */
  1212. static inline uint32_t
  1213. hal_rx_msdu_start_rate_mcs_get(uint8_t *buf)
  1214. {
  1215. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1216. struct rx_msdu_start *msdu_start =
  1217. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1218. uint32_t rate_mcs;
  1219. rate_mcs = HAL_RX_MSDU_START_RATE_MCS_GET(msdu_start);
  1220. return rate_mcs;
  1221. }
  1222. #define HAL_RX_ATTN_DECRYPT_STATUS_GET(_rx_attn) \
  1223. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  1224. RX_ATTENTION_2_DECRYPT_STATUS_CODE_OFFSET)), \
  1225. RX_ATTENTION_2_DECRYPT_STATUS_CODE_MASK, \
  1226. RX_ATTENTION_2_DECRYPT_STATUS_CODE_LSB))
  1227. /*
  1228. * hal_rx_attn_msdu_get_is_decrypted(): API to get the decrypt status of the
  1229. * packet from rx_attention
  1230. *
  1231. * @buf: pointer to the start of RX PKT TLV header
  1232. * Return: uint32_t(decryt status)
  1233. */
  1234. static inline uint32_t
  1235. hal_rx_attn_msdu_get_is_decrypted(uint8_t *buf)
  1236. {
  1237. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1238. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  1239. uint32_t is_decrypt = 0;
  1240. uint32_t decrypt_status;
  1241. decrypt_status = HAL_RX_ATTN_DECRYPT_STATUS_GET(rx_attn);
  1242. if (!decrypt_status)
  1243. is_decrypt = 1;
  1244. return is_decrypt;
  1245. }
  1246. /*
  1247. * Get key index from RX_MSDU_END
  1248. */
  1249. #define HAL_RX_MSDU_END_KEYID_OCTET_GET(_rx_msdu_end) \
  1250. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1251. RX_MSDU_END_2_KEY_ID_OCTET_OFFSET)), \
  1252. RX_MSDU_END_2_KEY_ID_OCTET_MASK, \
  1253. RX_MSDU_END_2_KEY_ID_OCTET_LSB))
  1254. /*
  1255. * hal_rx_msdu_get_keyid(): API to get the key id if the decrypted packet
  1256. * from rx_msdu_end
  1257. *
  1258. * @buf: pointer to the start of RX PKT TLV header
  1259. * Return: uint32_t(key id)
  1260. */
  1261. static inline uint32_t
  1262. hal_rx_msdu_get_keyid(uint8_t *buf)
  1263. {
  1264. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1265. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1266. uint32_t keyid_octet;
  1267. keyid_octet = HAL_RX_MSDU_END_KEYID_OCTET_GET(msdu_end);
  1268. return keyid_octet & 0x3;
  1269. }
  1270. #define HAL_RX_MSDU_START_RSSI_GET(_rx_msdu_start) \
  1271. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1272. RX_MSDU_START_5_USER_RSSI_OFFSET)), \
  1273. RX_MSDU_START_5_USER_RSSI_MASK, \
  1274. RX_MSDU_START_5_USER_RSSI_LSB))
  1275. /*
  1276. * hal_rx_msdu_start_get_rssi(): API to get the rssi of received pkt
  1277. * from rx_msdu_start
  1278. *
  1279. * @buf: pointer to the start of RX PKT TLV header
  1280. * Return: uint32_t(rssi)
  1281. */
  1282. static inline uint32_t
  1283. hal_rx_msdu_start_get_rssi(uint8_t *buf)
  1284. {
  1285. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1286. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1287. uint32_t rssi;
  1288. rssi = HAL_RX_MSDU_START_RSSI_GET(msdu_start);
  1289. return rssi;
  1290. }
  1291. #define HAL_RX_MSDU_START_FREQ_GET(_rx_msdu_start) \
  1292. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1293. RX_MSDU_START_7_SW_PHY_META_DATA_OFFSET)), \
  1294. RX_MSDU_START_7_SW_PHY_META_DATA_MASK, \
  1295. RX_MSDU_START_7_SW_PHY_META_DATA_LSB))
  1296. /*
  1297. * hal_rx_msdu_start_get_freq(): API to get the frequency of operating channel
  1298. * from rx_msdu_start
  1299. *
  1300. * @buf: pointer to the start of RX PKT TLV header
  1301. * Return: uint32_t(frequency)
  1302. */
  1303. static inline uint32_t
  1304. hal_rx_msdu_start_get_freq(uint8_t *buf)
  1305. {
  1306. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1307. struct rx_msdu_start *msdu_start =
  1308. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1309. uint32_t freq;
  1310. freq = HAL_RX_MSDU_START_FREQ_GET(msdu_start);
  1311. return freq;
  1312. }
  1313. #define HAL_RX_MSDU_START_PKT_TYPE_GET(_rx_msdu_start) \
  1314. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1315. RX_MSDU_START_5_PKT_TYPE_OFFSET)), \
  1316. RX_MSDU_START_5_PKT_TYPE_MASK, \
  1317. RX_MSDU_START_5_PKT_TYPE_LSB))
  1318. /*
  1319. * hal_rx_msdu_start_get_pkt_type(): API to get the pkt type
  1320. * from rx_msdu_start
  1321. *
  1322. * @buf: pointer to the start of RX PKT TLV header
  1323. * Return: uint32_t(pkt type)
  1324. */
  1325. static inline uint32_t
  1326. hal_rx_msdu_start_get_pkt_type(uint8_t *buf)
  1327. {
  1328. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1329. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1330. uint32_t pkt_type;
  1331. pkt_type = HAL_RX_MSDU_START_PKT_TYPE_GET(msdu_start);
  1332. return pkt_type;
  1333. }
  1334. /*
  1335. * hal_rx_mpdu_get_tods(): API to get the tods info
  1336. * from rx_mpdu_start
  1337. *
  1338. * @buf: pointer to the start of RX PKT TLV header
  1339. * Return: uint32_t(to_ds)
  1340. */
  1341. static inline uint32_t
  1342. hal_rx_mpdu_get_to_ds(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1343. {
  1344. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1345. return hal_soc->ops->hal_rx_mpdu_get_to_ds(buf);
  1346. }
  1347. /*
  1348. * hal_rx_mpdu_get_fr_ds(): API to get the from ds info
  1349. * from rx_mpdu_start
  1350. * @hal_soc_hdl: hal soc handle
  1351. * @buf: pointer to the start of RX PKT TLV header
  1352. *
  1353. * Return: uint32_t(fr_ds)
  1354. */
  1355. static inline uint32_t
  1356. hal_rx_mpdu_get_fr_ds(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1357. {
  1358. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1359. return hal_soc->ops->hal_rx_mpdu_get_fr_ds(buf);
  1360. }
  1361. #define HAL_RX_MPDU_AD4_31_0_GET(_rx_mpdu_info) \
  1362. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1363. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_OFFSET)), \
  1364. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_MASK, \
  1365. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_LSB))
  1366. #define HAL_RX_MPDU_AD4_47_32_GET(_rx_mpdu_info) \
  1367. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1368. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_OFFSET)), \
  1369. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_MASK, \
  1370. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_LSB))
  1371. /*
  1372. * hal_rx_mpdu_get_addr1(): API to check get address1 of the mpdu
  1373. * @hal_soc_hdl: hal soc handle
  1374. * @buf: pointer to the start of RX PKT TLV headera
  1375. * @mac_addr: pointer to mac address
  1376. *
  1377. * Return: success/failure
  1378. */
  1379. static inline
  1380. QDF_STATUS hal_rx_mpdu_get_addr1(hal_soc_handle_t hal_soc_hdl,
  1381. uint8_t *buf, uint8_t *mac_addr)
  1382. {
  1383. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1384. return hal_soc->ops->hal_rx_mpdu_get_addr1(buf, mac_addr);
  1385. }
  1386. /*
  1387. * hal_rx_mpdu_get_addr2(): API to check get address2 of the mpdu
  1388. * in the packet
  1389. * @hal_soc_hdl: hal soc handle
  1390. * @buf: pointer to the start of RX PKT TLV header
  1391. * @mac_addr: pointer to mac address
  1392. *
  1393. * Return: success/failure
  1394. */
  1395. static inline
  1396. QDF_STATUS hal_rx_mpdu_get_addr2(hal_soc_handle_t hal_soc_hdl,
  1397. uint8_t *buf, uint8_t *mac_addr)
  1398. {
  1399. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1400. return hal_soc->ops->hal_rx_mpdu_get_addr2(buf, mac_addr);
  1401. }
  1402. /*
  1403. * hal_rx_mpdu_get_addr3(): API to get address3 of the mpdu
  1404. * in the packet
  1405. * @hal_soc_hdl: hal soc handle
  1406. * @buf: pointer to the start of RX PKT TLV header
  1407. * @mac_addr: pointer to mac address
  1408. *
  1409. * Return: success/failure
  1410. */
  1411. static inline
  1412. QDF_STATUS hal_rx_mpdu_get_addr3(hal_soc_handle_t hal_soc_hdl,
  1413. uint8_t *buf, uint8_t *mac_addr)
  1414. {
  1415. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1416. return hal_soc->ops->hal_rx_mpdu_get_addr3(buf, mac_addr);
  1417. }
  1418. /*
  1419. * hal_rx_mpdu_get_addr4(): API to get address4 of the mpdu
  1420. * in the packet
  1421. * @hal_soc_hdl: hal_soc handle
  1422. * @buf: pointer to the start of RX PKT TLV header
  1423. * @mac_addr: pointer to mac address
  1424. * Return: success/failure
  1425. */
  1426. static inline
  1427. QDF_STATUS hal_rx_mpdu_get_addr4(hal_soc_handle_t hal_soc_hdl,
  1428. uint8_t *buf, uint8_t *mac_addr)
  1429. {
  1430. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1431. return hal_soc->ops->hal_rx_mpdu_get_addr4(buf, mac_addr);
  1432. }
  1433. /**
  1434. * hal_rx_msdu_end_da_idx_get: API to get da_idx
  1435. * from rx_msdu_end TLV
  1436. *
  1437. * @ buf: pointer to the start of RX PKT TLV headers
  1438. * Return: da index
  1439. */
  1440. static inline uint16_t
  1441. hal_rx_msdu_end_da_idx_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1442. {
  1443. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1444. return hal_soc->ops->hal_rx_msdu_end_da_idx_get(buf);
  1445. }
  1446. /**
  1447. * hal_rx_msdu_end_da_is_valid_get: API to check if da is valid
  1448. * from rx_msdu_end TLV
  1449. * @hal_soc_hdl: hal soc handle
  1450. * @ buf: pointer to the start of RX PKT TLV headers
  1451. *
  1452. * Return: da_is_valid
  1453. */
  1454. static inline uint8_t
  1455. hal_rx_msdu_end_da_is_valid_get(hal_soc_handle_t hal_soc_hdl,
  1456. uint8_t *buf)
  1457. {
  1458. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1459. return hal_soc->ops->hal_rx_msdu_end_da_is_valid_get(buf);
  1460. }
  1461. /**
  1462. * hal_rx_msdu_end_da_is_mcbc_get: API to check if pkt is MCBC
  1463. * from rx_msdu_end TLV
  1464. *
  1465. * @buf: pointer to the start of RX PKT TLV headers
  1466. *
  1467. * Return: da_is_mcbc
  1468. */
  1469. static inline uint8_t
  1470. hal_rx_msdu_end_da_is_mcbc_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1471. {
  1472. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1473. return hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get(buf);
  1474. }
  1475. /**
  1476. * hal_rx_msdu_end_first_msdu_get: API to get first msdu status
  1477. * from rx_msdu_end TLV
  1478. * @hal_soc_hdl: hal soc handle
  1479. * @buf: pointer to the start of RX PKT TLV headers
  1480. *
  1481. * Return: first_msdu
  1482. */
  1483. static inline uint8_t
  1484. hal_rx_msdu_end_first_msdu_get(hal_soc_handle_t hal_soc_hdl,
  1485. uint8_t *buf)
  1486. {
  1487. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1488. return hal_soc->ops->hal_rx_msdu_end_first_msdu_get(buf);
  1489. }
  1490. /**
  1491. * hal_rx_msdu_end_last_msdu_get: API to get last msdu status
  1492. * from rx_msdu_end TLV
  1493. * @hal_soc_hdl: hal soc handle
  1494. * @buf: pointer to the start of RX PKT TLV headers
  1495. *
  1496. * Return: last_msdu
  1497. */
  1498. static inline uint8_t
  1499. hal_rx_msdu_end_last_msdu_get(hal_soc_handle_t hal_soc_hdl,
  1500. uint8_t *buf)
  1501. {
  1502. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1503. return hal_soc->ops->hal_rx_msdu_end_last_msdu_get(buf);
  1504. }
  1505. /**
  1506. * hal_rx_msdu_cce_metadata_get: API to get CCE metadata
  1507. * from rx_msdu_end TLV
  1508. * @buf: pointer to the start of RX PKT TLV headers
  1509. * Return: cce_meta_data
  1510. */
  1511. static inline uint16_t
  1512. hal_rx_msdu_cce_metadata_get(hal_soc_handle_t hal_soc_hdl,
  1513. uint8_t *buf)
  1514. {
  1515. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1516. return hal_soc->ops->hal_rx_msdu_cce_metadata_get(buf);
  1517. }
  1518. /*******************************************************************************
  1519. * RX ERROR APIS
  1520. ******************************************************************************/
  1521. #define HAL_RX_MPDU_END_DECRYPT_ERR_GET(_rx_mpdu_end) \
  1522. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1523. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_OFFSET)), \
  1524. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_MASK, \
  1525. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_LSB))
  1526. /**
  1527. * hal_rx_mpdu_end_decrypt_err_get(): API to get the Decrypt ERR
  1528. * from rx_mpdu_end TLV
  1529. *
  1530. * @buf: pointer to the start of RX PKT TLV headers
  1531. * Return: uint32_t(decrypt_err)
  1532. */
  1533. static inline uint32_t
  1534. hal_rx_mpdu_end_decrypt_err_get(uint8_t *buf)
  1535. {
  1536. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1537. struct rx_mpdu_end *mpdu_end =
  1538. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1539. uint32_t decrypt_err;
  1540. decrypt_err = HAL_RX_MPDU_END_DECRYPT_ERR_GET(mpdu_end);
  1541. return decrypt_err;
  1542. }
  1543. #define HAL_RX_MPDU_END_MIC_ERR_GET(_rx_mpdu_end) \
  1544. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1545. RX_MPDU_END_1_TKIP_MIC_ERR_OFFSET)), \
  1546. RX_MPDU_END_1_TKIP_MIC_ERR_MASK, \
  1547. RX_MPDU_END_1_TKIP_MIC_ERR_LSB))
  1548. /**
  1549. * hal_rx_mpdu_end_mic_err_get(): API to get the MIC ERR
  1550. * from rx_mpdu_end TLV
  1551. *
  1552. * @buf: pointer to the start of RX PKT TLV headers
  1553. * Return: uint32_t(mic_err)
  1554. */
  1555. static inline uint32_t
  1556. hal_rx_mpdu_end_mic_err_get(uint8_t *buf)
  1557. {
  1558. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1559. struct rx_mpdu_end *mpdu_end =
  1560. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1561. uint32_t mic_err;
  1562. mic_err = HAL_RX_MPDU_END_MIC_ERR_GET(mpdu_end);
  1563. return mic_err;
  1564. }
  1565. /*******************************************************************************
  1566. * RX REO ERROR APIS
  1567. ******************************************************************************/
  1568. #define HAL_RX_NUM_MSDU_DESC 6
  1569. #define HAL_RX_MAX_SAVED_RING_DESC 16
  1570. /* TODO: rework the structure */
  1571. struct hal_rx_msdu_list {
  1572. struct hal_rx_msdu_desc_info msdu_info[HAL_RX_NUM_MSDU_DESC];
  1573. uint32_t sw_cookie[HAL_RX_NUM_MSDU_DESC];
  1574. uint8_t rbm[HAL_RX_NUM_MSDU_DESC];
  1575. /* physical address of the msdu */
  1576. uint64_t paddr[HAL_RX_NUM_MSDU_DESC];
  1577. };
  1578. struct hal_buf_info {
  1579. uint64_t paddr;
  1580. uint32_t sw_cookie;
  1581. uint8_t rbm;
  1582. };
  1583. /**
  1584. * hal_rx_link_desc_msdu0_ptr - Get pointer to rx_msdu details
  1585. * @msdu_link_ptr - msdu link ptr
  1586. * @hal - pointer to hal_soc
  1587. * Return - Pointer to rx_msdu_details structure
  1588. *
  1589. */
  1590. static inline
  1591. void *hal_rx_link_desc_msdu0_ptr(void *msdu_link_ptr,
  1592. struct hal_soc *hal_soc)
  1593. {
  1594. return hal_soc->ops->hal_rx_link_desc_msdu0_ptr(msdu_link_ptr);
  1595. }
  1596. /**
  1597. * hal_rx_msdu_desc_info_get_ptr() - Get msdu desc info ptr
  1598. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1599. * @hal - pointer to hal_soc
  1600. * Return - Pointer to rx_msdu_desc_info structure.
  1601. *
  1602. */
  1603. static inline
  1604. void *hal_rx_msdu_desc_info_get_ptr(void *msdu_details_ptr,
  1605. struct hal_soc *hal_soc)
  1606. {
  1607. return hal_soc->ops->hal_rx_msdu_desc_info_get_ptr(msdu_details_ptr);
  1608. }
  1609. /* This special cookie value will be used to indicate FW allocated buffers
  1610. * received through RXDMA2SW ring for RXDMA WARs
  1611. */
  1612. #define HAL_RX_COOKIE_SPECIAL 0x1fffff
  1613. /**
  1614. * hal_rx_msdu_link_desc_get(): API to get the MSDU information
  1615. * from the MSDU link descriptor
  1616. *
  1617. * @msdu_link_desc: Opaque pointer used by HAL to get to the
  1618. * MSDU link descriptor (struct rx_msdu_link)
  1619. *
  1620. * @msdu_list: Return the list of MSDUs contained in this link descriptor
  1621. *
  1622. * @num_msdus: Number of MSDUs in the MPDU
  1623. *
  1624. * Return: void
  1625. */
  1626. static inline void hal_rx_msdu_list_get(hal_soc_handle_t hal_soc_hdl,
  1627. void *msdu_link_desc,
  1628. struct hal_rx_msdu_list *msdu_list,
  1629. uint16_t *num_msdus)
  1630. {
  1631. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1632. struct rx_msdu_details *msdu_details;
  1633. struct rx_msdu_desc_info *msdu_desc_info;
  1634. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  1635. int i;
  1636. msdu_details = hal_rx_link_desc_msdu0_ptr(msdu_link, hal_soc);
  1637. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1638. "[%s][%d] msdu_link=%pK msdu_details=%pK",
  1639. __func__, __LINE__, msdu_link, msdu_details);
  1640. for (i = 0; i < HAL_RX_NUM_MSDU_DESC; i++) {
  1641. /* num_msdus received in mpdu descriptor may be incorrect
  1642. * sometimes due to HW issue. Check msdu buffer address also
  1643. */
  1644. if (!i && (HAL_RX_BUFFER_ADDR_31_0_GET(
  1645. &msdu_details[i].buffer_addr_info_details) == 0))
  1646. break;
  1647. if (HAL_RX_BUFFER_ADDR_31_0_GET(
  1648. &msdu_details[i].buffer_addr_info_details) == 0) {
  1649. /* set the last msdu bit in the prev msdu_desc_info */
  1650. msdu_desc_info =
  1651. hal_rx_msdu_desc_info_get_ptr(&msdu_details[i - 1], hal_soc);
  1652. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1653. break;
  1654. }
  1655. msdu_desc_info = hal_rx_msdu_desc_info_get_ptr(&msdu_details[i],
  1656. hal_soc);
  1657. /* set first MSDU bit or the last MSDU bit */
  1658. if (!i)
  1659. HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1660. else if (i == (HAL_RX_NUM_MSDU_DESC - 1))
  1661. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1662. msdu_list->msdu_info[i].msdu_flags =
  1663. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  1664. msdu_list->msdu_info[i].msdu_len =
  1665. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  1666. msdu_list->sw_cookie[i] =
  1667. HAL_RX_BUF_COOKIE_GET(
  1668. &msdu_details[i].buffer_addr_info_details);
  1669. msdu_list->rbm[i] = HAL_RX_BUF_RBM_GET(
  1670. &msdu_details[i].buffer_addr_info_details);
  1671. msdu_list->paddr[i] = HAL_RX_BUFFER_ADDR_31_0_GET(
  1672. &msdu_details[i].buffer_addr_info_details) |
  1673. (uint64_t)HAL_RX_BUFFER_ADDR_39_32_GET(
  1674. &msdu_details[i].buffer_addr_info_details) << 32;
  1675. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1676. "[%s][%d] i=%d sw_cookie=%d",
  1677. __func__, __LINE__, i, msdu_list->sw_cookie[i]);
  1678. }
  1679. *num_msdus = i;
  1680. }
  1681. /**
  1682. * hal_rx_msdu_reo_dst_ind_get: Gets the REO
  1683. * destination ring ID from the msdu desc info
  1684. *
  1685. * @msdu_link_desc : Opaque cookie pointer used by HAL to get to
  1686. * the current descriptor
  1687. *
  1688. * Return: dst_ind (REO destination ring ID)
  1689. */
  1690. static inline uint32_t
  1691. hal_rx_msdu_reo_dst_ind_get(hal_soc_handle_t hal_soc_hdl, void *msdu_link_desc)
  1692. {
  1693. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1694. struct rx_msdu_details *msdu_details;
  1695. struct rx_msdu_desc_info *msdu_desc_info;
  1696. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  1697. uint32_t dst_ind;
  1698. msdu_details = hal_rx_link_desc_msdu0_ptr(msdu_link, hal_soc);
  1699. /* The first msdu in the link should exsist */
  1700. msdu_desc_info = hal_rx_msdu_desc_info_get_ptr(&msdu_details[0],
  1701. hal_soc);
  1702. dst_ind = HAL_RX_MSDU_REO_DST_IND_GET(msdu_desc_info);
  1703. return dst_ind;
  1704. }
  1705. /**
  1706. * hal_rx_reo_buf_paddr_get: Gets the physical address and
  1707. * cookie from the REO destination ring element
  1708. *
  1709. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to
  1710. * the current descriptor
  1711. * @ buf_info: structure to return the buffer information
  1712. * Return: void
  1713. */
  1714. static inline
  1715. void hal_rx_reo_buf_paddr_get(hal_ring_desc_t rx_desc,
  1716. struct hal_buf_info *buf_info)
  1717. {
  1718. struct reo_destination_ring *reo_ring =
  1719. (struct reo_destination_ring *)rx_desc;
  1720. buf_info->paddr =
  1721. (HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_ring) |
  1722. ((uint64_t)(HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_ring)) << 32));
  1723. buf_info->sw_cookie = HAL_RX_REO_BUF_COOKIE_GET(reo_ring);
  1724. }
  1725. /**
  1726. * enum hal_reo_error_code: Indicates that type of buffer or descriptor
  1727. *
  1728. * @ HAL_RX_MSDU_BUF_ADDR_TYPE : Reo buffer address points to the MSDU buffer
  1729. * @ HAL_RX_MSDU_LINK_DESC_TYPE: Reo buffer address points to the link
  1730. * descriptor
  1731. */
  1732. enum hal_rx_reo_buf_type {
  1733. HAL_RX_REO_MSDU_BUF_ADDR_TYPE = 0,
  1734. HAL_RX_REO_MSDU_LINK_DESC_TYPE,
  1735. };
  1736. #define HAL_RX_REO_BUF_TYPE_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1737. (REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_OFFSET >> 2))) & \
  1738. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_MASK) >> \
  1739. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_LSB)
  1740. #define HAL_RX_REO_QUEUE_NUMBER_GET(reo_desc) (((*(((uint32_t *)reo_desc) + \
  1741. (REO_DESTINATION_RING_7_RECEIVE_QUEUE_NUMBER_OFFSET >> 2))) & \
  1742. REO_DESTINATION_RING_7_RECEIVE_QUEUE_NUMBER_MASK) >> \
  1743. REO_DESTINATION_RING_7_RECEIVE_QUEUE_NUMBER_LSB)
  1744. /**
  1745. * enum hal_reo_error_code: Error code describing the type of error detected
  1746. *
  1747. * @ HAL_REO_ERR_QUEUE_DESC_ADDR_0 : Reo queue descriptor provided in the
  1748. * REO_ENTRANCE ring is set to 0
  1749. * @ HAL_REO_ERR_QUEUE_DESC_INVALID: Reo queue descriptor valid bit is NOT set
  1750. * @ HAL_REO_ERR_AMPDU_IN_NON_BA : AMPDU frame received without BA session
  1751. * having been setup
  1752. * @ HAL_REO_ERR_NON_BA_DUPLICATE : Non-BA session, SN equal to SSN,
  1753. * Retry bit set: duplicate frame
  1754. * @ HAL_REO_ERR_BA_DUPLICATE : BA session, duplicate frame
  1755. * @ HAL_REO_ERR_REGULAR_FRAME_2K_JUMP : A normal (management/data frame)
  1756. * received with 2K jump in SN
  1757. * @ HAL_REO_ERR_BAR_FRAME_2K_JUMP : A bar received with 2K jump in SSN
  1758. * @ HAL_REO_ERR_REGULAR_FRAME_OOR : A normal (management/data frame) received
  1759. * with SN falling within the OOR window
  1760. * @ HAL_REO_ERR_BAR_FRAME_OOR : A bar received with SSN falling within the
  1761. * OOR window
  1762. * @ HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION : A bar received without a BA session
  1763. * @ HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN : A bar received with SSN equal to SN
  1764. * @ HAL_REO_ERR_PN_CHECK_FAILED : PN Check Failed packet
  1765. * @ HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1766. * of the Seq_2k_error_detected_flag been set in the REO Queue descriptor
  1767. * @ HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1768. * of the pn_error_detected_flag been set in the REO Queue descriptor
  1769. * @ HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET : Frame is forwarded as a result of
  1770. * the queue descriptor(address) being blocked as SW/FW seems to be currently
  1771. * in the process of making updates to this descriptor
  1772. */
  1773. enum hal_reo_error_code {
  1774. HAL_REO_ERR_QUEUE_DESC_ADDR_0 = 0,
  1775. HAL_REO_ERR_QUEUE_DESC_INVALID,
  1776. HAL_REO_ERR_AMPDU_IN_NON_BA,
  1777. HAL_REO_ERR_NON_BA_DUPLICATE,
  1778. HAL_REO_ERR_BA_DUPLICATE,
  1779. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP,
  1780. HAL_REO_ERR_BAR_FRAME_2K_JUMP,
  1781. HAL_REO_ERR_REGULAR_FRAME_OOR,
  1782. HAL_REO_ERR_BAR_FRAME_OOR,
  1783. HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION,
  1784. HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN,
  1785. HAL_REO_ERR_PN_CHECK_FAILED,
  1786. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET,
  1787. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET,
  1788. HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET,
  1789. HAL_REO_ERR_MAX
  1790. };
  1791. /**
  1792. * enum hal_rxdma_error_code: Code describing the type of RxDMA error detected
  1793. *
  1794. * @HAL_RXDMA_ERR_OVERFLOW: MPDU frame is not complete due to a FIFO overflow
  1795. * @ HAL_RXDMA_ERR_OVERFLOW : MPDU frame is not complete due to a FIFO
  1796. * overflow
  1797. * @ HAL_RXDMA_ERR_MPDU_LENGTH : MPDU frame is not complete due to receiving
  1798. * incomplete
  1799. * MPDU from the PHY
  1800. * @ HAL_RXDMA_ERR_FCS : FCS check on the MPDU frame failed
  1801. * @ HAL_RXDMA_ERR_DECRYPT : Decryption error
  1802. * @ HAL_RXDMA_ERR_TKIP_MIC : TKIP MIC error
  1803. * @ HAL_RXDMA_ERR_UNENCRYPTED : Received a frame that was expected to be
  1804. * encrypted but wasn’t
  1805. * @ HAL_RXDMA_ERR_MSDU_LEN : MSDU related length error
  1806. * @ HAL_RXDMA_ERR_MSDU_LIMIT : Number of MSDUs in the MPDUs exceeded
  1807. * the max allowed
  1808. * @ HAL_RXDMA_ERR_WIFI_PARSE : wifi parsing error
  1809. * @ HAL_RXDMA_ERR_AMSDU_PARSE : Amsdu parsing error
  1810. * @ HAL_RXDMA_ERR_SA_TIMEOUT : Source Address search timeout
  1811. * @ HAL_RXDMA_ERR_DA_TIMEOUT : Destination Address search timeout
  1812. * @ HAL_RXDMA_ERR_FLOW_TIMEOUT : Flow Search Timeout
  1813. * @ HAL_RXDMA_ERR_FLUSH_REQUEST : RxDMA FIFO Flush request
  1814. * @ HAL_RXDMA_ERR_WAR : RxDMA WAR dummy errors
  1815. */
  1816. enum hal_rxdma_error_code {
  1817. HAL_RXDMA_ERR_OVERFLOW = 0,
  1818. HAL_RXDMA_ERR_MPDU_LENGTH,
  1819. HAL_RXDMA_ERR_FCS,
  1820. HAL_RXDMA_ERR_DECRYPT,
  1821. HAL_RXDMA_ERR_TKIP_MIC,
  1822. HAL_RXDMA_ERR_UNENCRYPTED,
  1823. HAL_RXDMA_ERR_MSDU_LEN,
  1824. HAL_RXDMA_ERR_MSDU_LIMIT,
  1825. HAL_RXDMA_ERR_WIFI_PARSE,
  1826. HAL_RXDMA_ERR_AMSDU_PARSE,
  1827. HAL_RXDMA_ERR_SA_TIMEOUT,
  1828. HAL_RXDMA_ERR_DA_TIMEOUT,
  1829. HAL_RXDMA_ERR_FLOW_TIMEOUT,
  1830. HAL_RXDMA_ERR_FLUSH_REQUEST,
  1831. HAL_RXDMA_ERR_WAR = 31,
  1832. HAL_RXDMA_ERR_MAX
  1833. };
  1834. /**
  1835. * HW BM action settings in WBM release ring
  1836. */
  1837. #define HAL_BM_ACTION_PUT_IN_IDLE_LIST 0
  1838. #define HAL_BM_ACTION_RELEASE_MSDU_LIST 1
  1839. /**
  1840. * enum hal_rx_wbm_error_source: Indicates which module initiated the
  1841. * release of this buffer or descriptor
  1842. *
  1843. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1844. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1845. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1846. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1847. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1848. */
  1849. enum hal_rx_wbm_error_source {
  1850. HAL_RX_WBM_ERR_SRC_TQM = 0,
  1851. HAL_RX_WBM_ERR_SRC_RXDMA,
  1852. HAL_RX_WBM_ERR_SRC_REO,
  1853. HAL_RX_WBM_ERR_SRC_FW,
  1854. HAL_RX_WBM_ERR_SRC_SW,
  1855. };
  1856. /**
  1857. * enum hal_rx_wbm_buf_type: Indicates that type of buffer or descriptor
  1858. * released
  1859. *
  1860. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1861. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1862. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1863. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1864. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1865. */
  1866. enum hal_rx_wbm_buf_type {
  1867. HAL_RX_WBM_BUF_TYPE_REL_BUF = 0,
  1868. HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC,
  1869. HAL_RX_WBM_BUF_TYPE_MPDU_LINK_DESC,
  1870. HAL_RX_WBM_BUF_TYPE_MSDU_EXT_DESC,
  1871. HAL_RX_WBM_BUF_TYPE_Q_EXT_DESC,
  1872. };
  1873. #define HAL_RX_REO_ERROR_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1874. (REO_DESTINATION_RING_7_REO_ERROR_CODE_OFFSET >> 2))) & \
  1875. REO_DESTINATION_RING_7_REO_ERROR_CODE_MASK) >> \
  1876. REO_DESTINATION_RING_7_REO_ERROR_CODE_LSB)
  1877. /**
  1878. * hal_rx_is_pn_error() - Indicate if this error was caused by a
  1879. * PN check failure
  1880. *
  1881. * @reo_desc: opaque pointer used by HAL to get the REO destination entry
  1882. *
  1883. * Return: true: error caused by PN check, false: other error
  1884. */
  1885. static inline bool hal_rx_reo_is_pn_error(hal_ring_desc_t rx_desc)
  1886. {
  1887. struct reo_destination_ring *reo_desc =
  1888. (struct reo_destination_ring *)rx_desc;
  1889. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1890. HAL_REO_ERR_PN_CHECK_FAILED) |
  1891. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1892. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET)) ?
  1893. true : false;
  1894. }
  1895. /**
  1896. * hal_rx_is_2k_jump() - Indicate if this error was caused by a 2K jump in
  1897. * the sequence number
  1898. *
  1899. * @ring_desc: opaque pointer used by HAL to get the REO destination entry
  1900. *
  1901. * Return: true: error caused by 2K jump, false: other error
  1902. */
  1903. static inline bool hal_rx_reo_is_2k_jump(hal_ring_desc_t rx_desc)
  1904. {
  1905. struct reo_destination_ring *reo_desc =
  1906. (struct reo_destination_ring *)rx_desc;
  1907. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1908. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP) |
  1909. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1910. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET)) ?
  1911. true : false;
  1912. }
  1913. /**
  1914. * hal_rx_reo_is_oor_error() - Indicate if this error was caused by OOR
  1915. *
  1916. * @ring_desc: opaque pointer used by HAL to get the REO destination entry
  1917. *
  1918. * Return: true: error caused by OOR, false: other error
  1919. */
  1920. static inline bool hal_rx_reo_is_oor_error(void *rx_desc)
  1921. {
  1922. struct reo_destination_ring *reo_desc =
  1923. (struct reo_destination_ring *)rx_desc;
  1924. return (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1925. HAL_REO_ERR_REGULAR_FRAME_OOR) ? true : false;
  1926. }
  1927. #define HAL_WBM_RELEASE_RING_DESC_LEN_DWORDS (NUM_OF_DWORDS_WBM_RELEASE_RING)
  1928. /**
  1929. * hal_dump_wbm_rel_desc() - dump wbm release descriptor
  1930. * @hal_desc: hardware descriptor pointer
  1931. *
  1932. * This function will print wbm release descriptor
  1933. *
  1934. * Return: none
  1935. */
  1936. static inline void hal_dump_wbm_rel_desc(void *src_srng_desc)
  1937. {
  1938. uint32_t *wbm_comp = (uint32_t *)src_srng_desc;
  1939. uint32_t i;
  1940. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_FATAL,
  1941. "Current Rx wbm release descriptor is");
  1942. for (i = 0; i < HAL_WBM_RELEASE_RING_DESC_LEN_DWORDS; i++) {
  1943. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_FATAL,
  1944. "DWORD[i] = 0x%x", wbm_comp[i]);
  1945. }
  1946. }
  1947. /**
  1948. * hal_rx_msdu_link_desc_set: Retrieves MSDU Link Descriptor to WBM
  1949. *
  1950. * @ hal_soc_hdl : HAL version of the SOC pointer
  1951. * @ src_srng_desc : void pointer to the WBM Release Ring descriptor
  1952. * @ buf_addr_info : void pointer to the buffer_addr_info
  1953. * @ bm_action : put in IDLE list or release to MSDU_LIST
  1954. *
  1955. * Return: void
  1956. */
  1957. /* look at implementation at dp_hw_link_desc_pool_setup()*/
  1958. static inline
  1959. void hal_rx_msdu_link_desc_set(hal_soc_handle_t hal_soc_hdl,
  1960. void *src_srng_desc,
  1961. hal_buff_addrinfo_t buf_addr_info,
  1962. uint8_t bm_action)
  1963. {
  1964. struct wbm_release_ring *wbm_rel_srng =
  1965. (struct wbm_release_ring *)src_srng_desc;
  1966. uint32_t addr_31_0;
  1967. uint8_t addr_39_32;
  1968. /* Structure copy !!! */
  1969. wbm_rel_srng->released_buff_or_desc_addr_info =
  1970. *((struct buffer_addr_info *)buf_addr_info);
  1971. addr_31_0 =
  1972. wbm_rel_srng->released_buff_or_desc_addr_info.buffer_addr_31_0;
  1973. addr_39_32 =
  1974. wbm_rel_srng->released_buff_or_desc_addr_info.buffer_addr_39_32;
  1975. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  1976. RELEASE_SOURCE_MODULE, HAL_RX_WBM_ERR_SRC_SW);
  1977. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2, BM_ACTION,
  1978. bm_action);
  1979. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  1980. BUFFER_OR_DESC_TYPE, HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC);
  1981. /* WBM error is indicated when any of the link descriptors given to
  1982. * WBM has a NULL address, and one those paths is the link descriptors
  1983. * released from host after processing RXDMA errors,
  1984. * or from Rx defrag path, and we want to add an assert here to ensure
  1985. * host is not releasing descriptors with NULL address.
  1986. */
  1987. if (qdf_unlikely(!addr_31_0 && !addr_39_32)) {
  1988. hal_dump_wbm_rel_desc(src_srng_desc);
  1989. qdf_assert_always(0);
  1990. }
  1991. }
  1992. /*
  1993. * hal_rx_msdu_link_desc_reinject: Re-injects the MSDU link descriptor to
  1994. * REO entrance ring
  1995. *
  1996. * @ soc: HAL version of the SOC pointer
  1997. * @ pa: Physical address of the MSDU Link Descriptor
  1998. * @ cookie: SW cookie to get to the virtual address
  1999. * @ error_enabled_reo_q: Argument to determine whether this needs to go
  2000. * to the error enabled REO queue
  2001. *
  2002. * Return: void
  2003. */
  2004. static inline void hal_rx_msdu_link_desc_reinject(struct hal_soc *soc,
  2005. uint64_t pa, uint32_t cookie, bool error_enabled_reo_q)
  2006. {
  2007. /* TODO */
  2008. }
  2009. /**
  2010. * HAL_RX_BUF_ADDR_INFO_GET: Returns the address of the
  2011. * BUFFER_ADDR_INFO, give the RX descriptor
  2012. * (Assumption -- BUFFER_ADDR_INFO is the
  2013. * first field in the descriptor structure)
  2014. */
  2015. #define HAL_RX_BUF_ADDR_INFO_GET(ring_desc) \
  2016. ((hal_link_desc_t)(ring_desc))
  2017. #define HAL_RX_REO_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  2018. #define HAL_RX_WBM_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  2019. /**
  2020. * hal_rx_ret_buf_manager_get: Returns the "return_buffer_manager"
  2021. * from the BUFFER_ADDR_INFO structure
  2022. * given a REO destination ring descriptor.
  2023. * @ ring_desc: RX(REO/WBM release) destination ring descriptor
  2024. *
  2025. * Return: uint8_t (value of the return_buffer_manager)
  2026. */
  2027. static inline
  2028. uint8_t hal_rx_ret_buf_manager_get(hal_ring_desc_t ring_desc)
  2029. {
  2030. /*
  2031. * The following macro takes buf_addr_info as argument,
  2032. * but since buf_addr_info is the first field in ring_desc
  2033. * Hence the following call is OK
  2034. */
  2035. return HAL_RX_BUF_RBM_GET(ring_desc);
  2036. }
  2037. /*******************************************************************************
  2038. * RX WBM ERROR APIS
  2039. ******************************************************************************/
  2040. #define HAL_RX_WBM_BUF_TYPE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  2041. (WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_OFFSET >> 2))) & \
  2042. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_MASK) >> \
  2043. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_LSB)
  2044. /**
  2045. * enum - hal_rx_wbm_reo_push_reason: Indicates why REO pushed
  2046. * the frame to this release ring
  2047. *
  2048. * @ HAL_RX_WBM_REO_PSH_RSN_ERROR : Reo detected an error and pushed this
  2049. * frame to this queue
  2050. * @ HAL_RX_WBM_REO_PSH_RSN_ROUTE: Reo pushed the frame to this queue per
  2051. * received routing instructions. No error within REO was detected
  2052. */
  2053. enum hal_rx_wbm_reo_push_reason {
  2054. HAL_RX_WBM_REO_PSH_RSN_ERROR = 0,
  2055. HAL_RX_WBM_REO_PSH_RSN_ROUTE,
  2056. };
  2057. /**
  2058. * enum hal_rx_wbm_rxdma_push_reason: Indicates why REO pushed the frame to
  2059. * this release ring
  2060. *
  2061. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ERROR : RXDMA detected an error and pushed
  2062. * this frame to this queue
  2063. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE: RXDMA pushed the frame to this queue
  2064. * per received routing instructions. No error within RXDMA was detected
  2065. */
  2066. enum hal_rx_wbm_rxdma_push_reason {
  2067. HAL_RX_WBM_RXDMA_PSH_RSN_ERROR = 0,
  2068. HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE,
  2069. };
  2070. #define HAL_RX_WBM_FIRST_MSDU_GET(wbm_desc) \
  2071. (((*(((uint32_t *) wbm_desc) + \
  2072. (WBM_RELEASE_RING_4_FIRST_MSDU_OFFSET >> 2))) & \
  2073. WBM_RELEASE_RING_4_FIRST_MSDU_MASK) >> \
  2074. WBM_RELEASE_RING_4_FIRST_MSDU_LSB)
  2075. #define HAL_RX_WBM_LAST_MSDU_GET(wbm_desc) \
  2076. (((*(((uint32_t *) wbm_desc) + \
  2077. (WBM_RELEASE_RING_4_LAST_MSDU_OFFSET >> 2))) & \
  2078. WBM_RELEASE_RING_4_LAST_MSDU_MASK) >> \
  2079. WBM_RELEASE_RING_4_LAST_MSDU_LSB)
  2080. #define HAL_RX_WBM_BUF_COOKIE_GET(wbm_desc) \
  2081. HAL_RX_BUF_COOKIE_GET(&((struct wbm_release_ring *) \
  2082. wbm_desc)->released_buff_or_desc_addr_info)
  2083. /**
  2084. * hal_rx_dump_rx_attention_tlv: dump RX attention TLV in structured
  2085. * humman readable format.
  2086. * @ rx_attn: pointer the rx_attention TLV in pkt.
  2087. * @ dbg_level: log level.
  2088. *
  2089. * Return: void
  2090. */
  2091. static inline void hal_rx_dump_rx_attention_tlv(struct rx_attention *rx_attn,
  2092. uint8_t dbg_level)
  2093. {
  2094. hal_verbose_debug(
  2095. "rx_attention tlv (1/2) - "
  2096. "rxpcu_mpdu_filter_in_category: %x "
  2097. "sw_frame_group_id: %x "
  2098. "reserved_0: %x "
  2099. "phy_ppdu_id: %x "
  2100. "first_mpdu : %x "
  2101. "reserved_1a: %x "
  2102. "mcast_bcast: %x "
  2103. "ast_index_not_found: %x "
  2104. "ast_index_timeout: %x "
  2105. "power_mgmt: %x "
  2106. "non_qos: %x "
  2107. "null_data: %x "
  2108. "mgmt_type: %x "
  2109. "ctrl_type: %x "
  2110. "more_data: %x "
  2111. "eosp: %x "
  2112. "a_msdu_error: %x "
  2113. "fragment_flag: %x "
  2114. "order: %x "
  2115. "cce_match: %x "
  2116. "overflow_err: %x "
  2117. "msdu_length_err: %x "
  2118. "tcp_udp_chksum_fail: %x "
  2119. "ip_chksum_fail: %x "
  2120. "sa_idx_invalid: %x "
  2121. "da_idx_invalid: %x "
  2122. "reserved_1b: %x "
  2123. "rx_in_tx_decrypt_byp: %x ",
  2124. rx_attn->rxpcu_mpdu_filter_in_category,
  2125. rx_attn->sw_frame_group_id,
  2126. rx_attn->reserved_0,
  2127. rx_attn->phy_ppdu_id,
  2128. rx_attn->first_mpdu,
  2129. rx_attn->reserved_1a,
  2130. rx_attn->mcast_bcast,
  2131. rx_attn->ast_index_not_found,
  2132. rx_attn->ast_index_timeout,
  2133. rx_attn->power_mgmt,
  2134. rx_attn->non_qos,
  2135. rx_attn->null_data,
  2136. rx_attn->mgmt_type,
  2137. rx_attn->ctrl_type,
  2138. rx_attn->more_data,
  2139. rx_attn->eosp,
  2140. rx_attn->a_msdu_error,
  2141. rx_attn->fragment_flag,
  2142. rx_attn->order,
  2143. rx_attn->cce_match,
  2144. rx_attn->overflow_err,
  2145. rx_attn->msdu_length_err,
  2146. rx_attn->tcp_udp_chksum_fail,
  2147. rx_attn->ip_chksum_fail,
  2148. rx_attn->sa_idx_invalid,
  2149. rx_attn->da_idx_invalid,
  2150. rx_attn->reserved_1b,
  2151. rx_attn->rx_in_tx_decrypt_byp);
  2152. hal_verbose_debug(
  2153. "rx_attention tlv (2/2) - "
  2154. "encrypt_required: %x "
  2155. "directed: %x "
  2156. "buffer_fragment: %x "
  2157. "mpdu_length_err: %x "
  2158. "tkip_mic_err: %x "
  2159. "decrypt_err: %x "
  2160. "unencrypted_frame_err: %x "
  2161. "fcs_err: %x "
  2162. "flow_idx_timeout: %x "
  2163. "flow_idx_invalid: %x "
  2164. "wifi_parser_error: %x "
  2165. "amsdu_parser_error: %x "
  2166. "sa_idx_timeout: %x "
  2167. "da_idx_timeout: %x "
  2168. "msdu_limit_error: %x "
  2169. "da_is_valid: %x "
  2170. "da_is_mcbc: %x "
  2171. "sa_is_valid: %x "
  2172. "decrypt_status_code: %x "
  2173. "rx_bitmap_not_updated: %x "
  2174. "reserved_2: %x "
  2175. "msdu_done: %x ",
  2176. rx_attn->encrypt_required,
  2177. rx_attn->directed,
  2178. rx_attn->buffer_fragment,
  2179. rx_attn->mpdu_length_err,
  2180. rx_attn->tkip_mic_err,
  2181. rx_attn->decrypt_err,
  2182. rx_attn->unencrypted_frame_err,
  2183. rx_attn->fcs_err,
  2184. rx_attn->flow_idx_timeout,
  2185. rx_attn->flow_idx_invalid,
  2186. rx_attn->wifi_parser_error,
  2187. rx_attn->amsdu_parser_error,
  2188. rx_attn->sa_idx_timeout,
  2189. rx_attn->da_idx_timeout,
  2190. rx_attn->msdu_limit_error,
  2191. rx_attn->da_is_valid,
  2192. rx_attn->da_is_mcbc,
  2193. rx_attn->sa_is_valid,
  2194. rx_attn->decrypt_status_code,
  2195. rx_attn->rx_bitmap_not_updated,
  2196. rx_attn->reserved_2,
  2197. rx_attn->msdu_done);
  2198. }
  2199. static inline void hal_rx_dump_mpdu_start_tlv(struct rx_mpdu_start *mpdu_start,
  2200. uint8_t dbg_level,
  2201. struct hal_soc *hal)
  2202. {
  2203. hal->ops->hal_rx_dump_mpdu_start_tlv(mpdu_start, dbg_level);
  2204. }
  2205. /**
  2206. * hal_rx_dump_msdu_end_tlv: dump RX msdu_end TLV in structured
  2207. * human readable format.
  2208. * @ msdu_end: pointer the msdu_end TLV in pkt.
  2209. * @ dbg_level: log level.
  2210. *
  2211. * Return: void
  2212. */
  2213. static inline void hal_rx_dump_msdu_end_tlv(struct hal_soc *hal_soc,
  2214. struct rx_msdu_end *msdu_end,
  2215. uint8_t dbg_level)
  2216. {
  2217. hal_soc->ops->hal_rx_dump_msdu_end_tlv(msdu_end, dbg_level);
  2218. }
  2219. /**
  2220. * hal_rx_dump_mpdu_end_tlv: dump RX mpdu_end TLV in structured
  2221. * human readable format.
  2222. * @ mpdu_end: pointer the mpdu_end TLV in pkt.
  2223. * @ dbg_level: log level.
  2224. *
  2225. * Return: void
  2226. */
  2227. static inline void hal_rx_dump_mpdu_end_tlv(struct rx_mpdu_end *mpdu_end,
  2228. uint8_t dbg_level)
  2229. {
  2230. hal_verbose_debug(
  2231. "rx_mpdu_end tlv - "
  2232. "rxpcu_mpdu_filter_in_category: %x "
  2233. "sw_frame_group_id: %x "
  2234. "phy_ppdu_id: %x "
  2235. "unsup_ktype_short_frame: %x "
  2236. "rx_in_tx_decrypt_byp: %x "
  2237. "overflow_err: %x "
  2238. "mpdu_length_err: %x "
  2239. "tkip_mic_err: %x "
  2240. "decrypt_err: %x "
  2241. "unencrypted_frame_err: %x "
  2242. "pn_fields_contain_valid_info: %x "
  2243. "fcs_err: %x "
  2244. "msdu_length_err: %x "
  2245. "rxdma0_destination_ring: %x "
  2246. "rxdma1_destination_ring: %x "
  2247. "decrypt_status_code: %x "
  2248. "rx_bitmap_not_updated: %x ",
  2249. mpdu_end->rxpcu_mpdu_filter_in_category,
  2250. mpdu_end->sw_frame_group_id,
  2251. mpdu_end->phy_ppdu_id,
  2252. mpdu_end->unsup_ktype_short_frame,
  2253. mpdu_end->rx_in_tx_decrypt_byp,
  2254. mpdu_end->overflow_err,
  2255. mpdu_end->mpdu_length_err,
  2256. mpdu_end->tkip_mic_err,
  2257. mpdu_end->decrypt_err,
  2258. mpdu_end->unencrypted_frame_err,
  2259. mpdu_end->pn_fields_contain_valid_info,
  2260. mpdu_end->fcs_err,
  2261. mpdu_end->msdu_length_err,
  2262. mpdu_end->rxdma0_destination_ring,
  2263. mpdu_end->rxdma1_destination_ring,
  2264. mpdu_end->decrypt_status_code,
  2265. mpdu_end->rx_bitmap_not_updated);
  2266. }
  2267. #ifdef NO_RX_PKT_HDR_TLV
  2268. static inline void hal_rx_dump_pkt_hdr_tlv(struct rx_pkt_tlvs *pkt_tlvs,
  2269. uint8_t dbg_level)
  2270. {
  2271. }
  2272. #else
  2273. /**
  2274. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  2275. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  2276. * @ dbg_level: log level.
  2277. *
  2278. * Return: void
  2279. */
  2280. static inline void hal_rx_dump_pkt_hdr_tlv(struct rx_pkt_tlvs *pkt_tlvs,
  2281. uint8_t dbg_level)
  2282. {
  2283. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  2284. hal_verbose_debug(
  2285. "\n---------------\n"
  2286. "rx_pkt_hdr_tlv \n"
  2287. "---------------\n"
  2288. "phy_ppdu_id %d ",
  2289. pkt_hdr_tlv->phy_ppdu_id);
  2290. hal_verbose_hex_dump(pkt_hdr_tlv->rx_pkt_hdr, 128);
  2291. }
  2292. #endif
  2293. /**
  2294. * hal_srng_ring_id_get: API to retrieve ring id from hal ring
  2295. * structure
  2296. * @hal_ring: pointer to hal_srng structure
  2297. *
  2298. * Return: ring_id
  2299. */
  2300. static inline uint8_t hal_srng_ring_id_get(hal_ring_handle_t hal_ring_hdl)
  2301. {
  2302. return ((struct hal_srng *)hal_ring_hdl)->ring_id;
  2303. }
  2304. /* Rx MSDU link pointer info */
  2305. struct hal_rx_msdu_link_ptr_info {
  2306. struct rx_msdu_link msdu_link;
  2307. struct hal_buf_info msdu_link_buf_info;
  2308. };
  2309. /**
  2310. * hal_rx_get_pkt_tlvs(): Function to retrieve pkt tlvs from nbuf
  2311. *
  2312. * @nbuf: Pointer to data buffer field
  2313. * Returns: pointer to rx_pkt_tlvs
  2314. */
  2315. static inline
  2316. struct rx_pkt_tlvs *hal_rx_get_pkt_tlvs(uint8_t *rx_buf_start)
  2317. {
  2318. return (struct rx_pkt_tlvs *)rx_buf_start;
  2319. }
  2320. /**
  2321. * hal_rx_get_mpdu_info(): Function to retrieve mpdu info from pkt tlvs
  2322. *
  2323. * @pkt_tlvs: Pointer to pkt_tlvs
  2324. * Returns: pointer to rx_mpdu_info structure
  2325. */
  2326. static inline
  2327. struct rx_mpdu_info *hal_rx_get_mpdu_info(struct rx_pkt_tlvs *pkt_tlvs)
  2328. {
  2329. return &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  2330. }
  2331. #define DOT11_SEQ_FRAG_MASK 0x000f
  2332. #define DOT11_FC1_MORE_FRAG_OFFSET 0x04
  2333. /**
  2334. * hal_rx_get_rx_fragment_number(): Function to retrieve rx fragment number
  2335. *
  2336. * @nbuf: Network buffer
  2337. * Returns: rx fragment number
  2338. */
  2339. static inline
  2340. uint8_t hal_rx_get_rx_fragment_number(struct hal_soc *hal_soc,
  2341. uint8_t *buf)
  2342. {
  2343. return hal_soc->ops->hal_rx_get_rx_fragment_number(buf);
  2344. }
  2345. #define HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(_rx_mpdu_info) \
  2346. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2347. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_OFFSET)), \
  2348. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_MASK, \
  2349. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_LSB))
  2350. /**
  2351. * hal_rx_get_rx_more_frag_bit(): Function to retrieve more fragment bit
  2352. *
  2353. * @nbuf: Network buffer
  2354. * Returns: rx more fragment bit
  2355. */
  2356. static inline
  2357. uint8_t hal_rx_get_rx_more_frag_bit(uint8_t *buf)
  2358. {
  2359. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2360. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2361. uint16_t frame_ctrl = 0;
  2362. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info) >>
  2363. DOT11_FC1_MORE_FRAG_OFFSET;
  2364. /* more fragment bit if at offset bit 4 */
  2365. return frame_ctrl;
  2366. }
  2367. /**
  2368. * hal_rx_get_frame_ctrl_field(): Function to retrieve frame control field
  2369. *
  2370. * @nbuf: Network buffer
  2371. * Returns: rx more fragment bit
  2372. *
  2373. */
  2374. static inline
  2375. uint16_t hal_rx_get_frame_ctrl_field(uint8_t *buf)
  2376. {
  2377. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2378. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2379. uint16_t frame_ctrl = 0;
  2380. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info);
  2381. return frame_ctrl;
  2382. }
  2383. /*
  2384. * hal_rx_msdu_is_wlan_mcast(): Check if the buffer is for multicast address
  2385. *
  2386. * @nbuf: Network buffer
  2387. * Returns: flag to indicate whether the nbuf has MC/BC address
  2388. */
  2389. static inline
  2390. uint32_t hal_rx_msdu_is_wlan_mcast(qdf_nbuf_t nbuf)
  2391. {
  2392. uint8 *buf = qdf_nbuf_data(nbuf);
  2393. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2394. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2395. return rx_attn->mcast_bcast;
  2396. }
  2397. /*
  2398. * hal_rx_get_mpdu_sequence_control_valid(): Get mpdu sequence control valid
  2399. * @hal_soc_hdl: hal soc handle
  2400. * @nbuf: Network buffer
  2401. *
  2402. * Return: value of sequence control valid field
  2403. */
  2404. static inline
  2405. uint8_t hal_rx_get_mpdu_sequence_control_valid(hal_soc_handle_t hal_soc_hdl,
  2406. uint8_t *buf)
  2407. {
  2408. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2409. return hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid(buf);
  2410. }
  2411. /*
  2412. * hal_rx_get_mpdu_frame_control_valid(): Retrieves mpdu frame control valid
  2413. * @hal_soc_hdl: hal soc handle
  2414. * @nbuf: Network buffer
  2415. *
  2416. * Returns: value of frame control valid field
  2417. */
  2418. static inline
  2419. uint8_t hal_rx_get_mpdu_frame_control_valid(hal_soc_handle_t hal_soc_hdl,
  2420. uint8_t *buf)
  2421. {
  2422. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2423. return hal_soc->ops->hal_rx_get_mpdu_frame_control_valid(buf);
  2424. }
  2425. /**
  2426. * hal_rx_get_mpdu_mac_ad4_valid(): Retrieves if mpdu 4th addr is valid
  2427. * @hal_soc_hdl: hal soc handle
  2428. * @nbuf: Network buffer
  2429. * Returns: value of mpdu 4th address valid field
  2430. */
  2431. static inline
  2432. bool hal_rx_get_mpdu_mac_ad4_valid(hal_soc_handle_t hal_soc_hdl,
  2433. uint8_t *buf)
  2434. {
  2435. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2436. return hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid(buf);
  2437. }
  2438. /*
  2439. * hal_rx_clear_mpdu_desc_info(): Clears mpdu_desc_info
  2440. *
  2441. * @rx_mpdu_desc_info: HAL view of rx mpdu desc info
  2442. * Returns: None
  2443. */
  2444. static inline
  2445. void hal_rx_clear_mpdu_desc_info(
  2446. struct hal_rx_mpdu_desc_info *rx_mpdu_desc_info)
  2447. {
  2448. qdf_mem_zero(rx_mpdu_desc_info,
  2449. sizeof(*rx_mpdu_desc_info));
  2450. }
  2451. /*
  2452. * hal_rx_clear_msdu_link_ptr(): Clears msdu_link_ptr
  2453. *
  2454. * @msdu_link_ptr: HAL view of msdu link ptr
  2455. * @size: number of msdu link pointers
  2456. * Returns: None
  2457. */
  2458. static inline
  2459. void hal_rx_clear_msdu_link_ptr(struct hal_rx_msdu_link_ptr_info *msdu_link_ptr,
  2460. int size)
  2461. {
  2462. qdf_mem_zero(msdu_link_ptr,
  2463. (sizeof(*msdu_link_ptr) * size));
  2464. }
  2465. /*
  2466. * hal_rx_chain_msdu_links() - Chains msdu link pointers
  2467. * @msdu_link_ptr: msdu link pointer
  2468. * @mpdu_desc_info: mpdu descriptor info
  2469. *
  2470. * Build a list of msdus using msdu link pointer. If the
  2471. * number of msdus are more, chain them together
  2472. *
  2473. * Returns: Number of processed msdus
  2474. */
  2475. static inline
  2476. int hal_rx_chain_msdu_links(struct hal_soc *hal_soc, qdf_nbuf_t msdu,
  2477. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  2478. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  2479. {
  2480. int j;
  2481. struct rx_msdu_link *msdu_link_ptr =
  2482. &msdu_link_ptr_info->msdu_link;
  2483. struct rx_msdu_link *prev_msdu_link_ptr = NULL;
  2484. struct rx_msdu_details *msdu_details =
  2485. hal_rx_link_desc_msdu0_ptr(msdu_link_ptr, hal_soc);
  2486. uint8_t num_msdus = mpdu_desc_info->msdu_count;
  2487. struct rx_msdu_desc_info *msdu_desc_info;
  2488. uint8_t fragno, more_frag;
  2489. uint8_t *rx_desc_info;
  2490. struct hal_rx_msdu_list msdu_list;
  2491. for (j = 0; j < num_msdus; j++) {
  2492. msdu_desc_info =
  2493. hal_rx_msdu_desc_info_get_ptr(&msdu_details[j],
  2494. hal_soc);
  2495. msdu_list.msdu_info[j].msdu_flags =
  2496. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  2497. msdu_list.msdu_info[j].msdu_len =
  2498. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  2499. msdu_list.sw_cookie[j] = HAL_RX_BUF_COOKIE_GET(
  2500. &msdu_details[j].buffer_addr_info_details);
  2501. }
  2502. /* Chain msdu links together */
  2503. if (prev_msdu_link_ptr) {
  2504. /* 31-0 bits of the physical address */
  2505. prev_msdu_link_ptr->
  2506. next_msdu_link_desc_addr_info.buffer_addr_31_0 =
  2507. msdu_link_ptr_info->msdu_link_buf_info.paddr &
  2508. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK;
  2509. /* 39-32 bits of the physical address */
  2510. prev_msdu_link_ptr->
  2511. next_msdu_link_desc_addr_info.buffer_addr_39_32
  2512. = ((msdu_link_ptr_info->msdu_link_buf_info.paddr
  2513. >> 32) &
  2514. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK);
  2515. prev_msdu_link_ptr->
  2516. next_msdu_link_desc_addr_info.sw_buffer_cookie =
  2517. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie;
  2518. }
  2519. /* There is space for only 6 MSDUs in a MSDU link descriptor */
  2520. if (num_msdus < HAL_RX_NUM_MSDU_DESC) {
  2521. /* mark first and last MSDUs */
  2522. rx_desc_info = qdf_nbuf_data(msdu);
  2523. fragno = hal_rx_get_rx_fragment_number(hal_soc, rx_desc_info);
  2524. more_frag = hal_rx_get_rx_more_frag_bit(rx_desc_info);
  2525. /* TODO: create skb->fragslist[] */
  2526. if (more_frag == 0) {
  2527. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2528. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK;
  2529. } else if (fragno == 1) {
  2530. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2531. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK;
  2532. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2533. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK;
  2534. }
  2535. num_msdus++;
  2536. /* Number of MSDUs per mpdu descriptor is updated */
  2537. mpdu_desc_info->msdu_count += num_msdus;
  2538. } else {
  2539. num_msdus = 0;
  2540. prev_msdu_link_ptr = msdu_link_ptr;
  2541. }
  2542. return num_msdus;
  2543. }
  2544. /*
  2545. * hal_rx_defrag_update_src_ring_desc(): updates reo src ring desc
  2546. *
  2547. * @ring_desc: HAL view of ring descriptor
  2548. * @mpdu_des_info: saved mpdu desc info
  2549. * @msdu_link_ptr: saved msdu link ptr
  2550. *
  2551. * API used explicitly for rx defrag to update ring desc with
  2552. * mpdu desc info and msdu link ptr before reinjecting the
  2553. * packet back to REO
  2554. *
  2555. * Returns: None
  2556. */
  2557. static inline
  2558. void hal_rx_defrag_update_src_ring_desc(
  2559. hal_ring_desc_t ring_desc,
  2560. void *saved_mpdu_desc_info,
  2561. struct hal_rx_msdu_link_ptr_info *saved_msdu_link_ptr)
  2562. {
  2563. struct reo_entrance_ring *reo_ent_ring;
  2564. struct rx_mpdu_desc_info *reo_ring_mpdu_desc_info;
  2565. struct hal_buf_info buf_info;
  2566. reo_ent_ring = (struct reo_entrance_ring *)ring_desc;
  2567. reo_ring_mpdu_desc_info = &reo_ent_ring->
  2568. reo_level_mpdu_frame_info.rx_mpdu_desc_info_details;
  2569. qdf_mem_copy(&reo_ring_mpdu_desc_info, saved_mpdu_desc_info,
  2570. sizeof(*reo_ring_mpdu_desc_info));
  2571. /*
  2572. * TODO: Check for additional fields that need configuration in
  2573. * reo_ring_mpdu_desc_info
  2574. */
  2575. /* Update msdu_link_ptr in the reo entrance ring */
  2576. hal_rx_reo_buf_paddr_get(ring_desc, &buf_info);
  2577. buf_info.paddr = saved_msdu_link_ptr->msdu_link_buf_info.paddr;
  2578. buf_info.sw_cookie =
  2579. saved_msdu_link_ptr->msdu_link_buf_info.sw_cookie;
  2580. }
  2581. /*
  2582. * hal_rx_defrag_save_info_from_ring_desc(): Saves info from ring desc
  2583. *
  2584. * @msdu_link_desc_va: msdu link descriptor handle
  2585. * @msdu_link_ptr_info: HAL view of msdu link pointer info
  2586. *
  2587. * API used to save msdu link information along with physical
  2588. * address. The API also copues the sw cookie.
  2589. *
  2590. * Returns: None
  2591. */
  2592. static inline
  2593. void hal_rx_defrag_save_info_from_ring_desc(void *msdu_link_desc_va,
  2594. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  2595. struct hal_buf_info *hbi)
  2596. {
  2597. struct rx_msdu_link *msdu_link_ptr =
  2598. (struct rx_msdu_link *)msdu_link_desc_va;
  2599. qdf_mem_copy(&msdu_link_ptr_info->msdu_link, msdu_link_ptr,
  2600. sizeof(struct rx_msdu_link));
  2601. msdu_link_ptr_info->msdu_link_buf_info.paddr = hbi->paddr;
  2602. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie = hbi->sw_cookie;
  2603. }
  2604. /*
  2605. * hal_rx_get_desc_len(): Returns rx descriptor length
  2606. *
  2607. * Returns the size of rx_pkt_tlvs which follows the
  2608. * data in the nbuf
  2609. *
  2610. * Returns: Length of rx descriptor
  2611. */
  2612. static inline
  2613. uint16_t hal_rx_get_desc_len(void)
  2614. {
  2615. return SIZE_OF_DATA_RX_TLV;
  2616. }
  2617. /*
  2618. * hal_rx_reo_ent_rxdma_push_reason_get(): Retrieves RXDMA push reason from
  2619. * reo_entrance_ring descriptor
  2620. *
  2621. * @reo_ent_desc: reo_entrance_ring descriptor
  2622. * Returns: value of rxdma_push_reason
  2623. */
  2624. static inline
  2625. uint8_t hal_rx_reo_ent_rxdma_push_reason_get(hal_rxdma_desc_t reo_ent_desc)
  2626. {
  2627. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  2628. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_OFFSET)),
  2629. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_MASK,
  2630. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_LSB);
  2631. }
  2632. /**
  2633. * hal_rx_reo_ent_rxdma_error_code_get(): Retrieves RXDMA error code from
  2634. * reo_entrance_ring descriptor
  2635. * @reo_ent_desc: reo_entrance_ring descriptor
  2636. * Return: value of rxdma_error_code
  2637. */
  2638. static inline
  2639. uint8_t hal_rx_reo_ent_rxdma_error_code_get(hal_rxdma_desc_t reo_ent_desc)
  2640. {
  2641. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  2642. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_OFFSET)),
  2643. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_MASK,
  2644. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_LSB);
  2645. }
  2646. /**
  2647. * hal_rx_wbm_err_info_get(): Retrieves WBM error code and reason and
  2648. * save it to hal_wbm_err_desc_info structure passed by caller
  2649. * @wbm_desc: wbm ring descriptor
  2650. * @wbm_er_info: hal_wbm_err_desc_info structure, output parameter.
  2651. * Return: void
  2652. */
  2653. static inline void hal_rx_wbm_err_info_get(void *wbm_desc,
  2654. struct hal_wbm_err_desc_info *wbm_er_info,
  2655. hal_soc_handle_t hal_soc_hdl)
  2656. {
  2657. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2658. hal_soc->ops->hal_rx_wbm_err_info_get(wbm_desc, (void *)wbm_er_info);
  2659. }
  2660. /**
  2661. * hal_rx_wbm_err_info_set_in_tlv(): Save the wbm error codes and reason to
  2662. * the reserved bytes of rx_tlv_hdr
  2663. * @buf: start of rx_tlv_hdr
  2664. * @wbm_er_info: hal_wbm_err_desc_info structure
  2665. * Return: void
  2666. */
  2667. static inline void hal_rx_wbm_err_info_set_in_tlv(uint8_t *buf,
  2668. struct hal_wbm_err_desc_info *wbm_er_info)
  2669. {
  2670. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2671. qdf_mem_copy(pkt_tlvs->rx_padding0, wbm_er_info,
  2672. sizeof(struct hal_wbm_err_desc_info));
  2673. }
  2674. /**
  2675. * hal_rx_wbm_err_info_get_from_tlv(): retrieve wbm error codes and reason from
  2676. * the reserved bytes of rx_tlv_hdr.
  2677. * @buf: start of rx_tlv_hdr
  2678. * @wbm_er_info: hal_wbm_err_desc_info structure, output parameter.
  2679. * Return: void
  2680. */
  2681. static inline void hal_rx_wbm_err_info_get_from_tlv(uint8_t *buf,
  2682. struct hal_wbm_err_desc_info *wbm_er_info)
  2683. {
  2684. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2685. qdf_mem_copy(wbm_er_info, pkt_tlvs->rx_padding0,
  2686. sizeof(struct hal_wbm_err_desc_info));
  2687. }
  2688. /**
  2689. * hal_rx_mon_dest_set_buffer_info_to_tlv(): Save the mon dest frame info
  2690. * into the reserved bytes of rx_tlv_hdr.
  2691. * @buf: start of rx_tlv_hdr
  2692. * @buf_info: hal_rx_mon_dest_buf_info structure
  2693. *
  2694. * Return: void
  2695. */
  2696. static inline
  2697. void hal_rx_mon_dest_set_buffer_info_to_tlv(uint8_t *buf,
  2698. struct hal_rx_mon_dest_buf_info *buf_info)
  2699. {
  2700. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2701. qdf_mem_copy(pkt_tlvs->rx_padding0, buf_info,
  2702. sizeof(struct hal_rx_mon_dest_buf_info));
  2703. }
  2704. /**
  2705. * hal_rx_mon_dest_get_buffer_info_from_tlv(): Retrieve mon dest frame info
  2706. * from the reserved bytes of rx_tlv_hdr.
  2707. * @buf: start of rx_tlv_hdr
  2708. * @buf_info: hal_rx_mon_dest_buf_info structure
  2709. *
  2710. * Return: void
  2711. */
  2712. static inline
  2713. void hal_rx_mon_dest_get_buffer_info_from_tlv(uint8_t *buf,
  2714. struct hal_rx_mon_dest_buf_info *buf_info)
  2715. {
  2716. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2717. qdf_mem_copy(buf_info, pkt_tlvs->rx_padding0,
  2718. sizeof(struct hal_rx_mon_dest_buf_info));
  2719. }
  2720. /**
  2721. * hal_rx_wbm_err_msdu_continuation_get(): Get wbm msdu continuation
  2722. * bit from wbm release ring descriptor
  2723. * @wbm_desc: wbm ring descriptor
  2724. * Return: uint8_t
  2725. */
  2726. static inline
  2727. uint8_t hal_rx_wbm_err_msdu_continuation_get(hal_soc_handle_t hal_soc_hdl,
  2728. void *wbm_desc)
  2729. {
  2730. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2731. return hal_soc->ops->hal_rx_wbm_err_msdu_continuation_get(wbm_desc);
  2732. }
  2733. #define HAL_RX_MSDU_START_NSS_GET(_rx_msdu_start) \
  2734. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  2735. RX_MSDU_START_5_NSS_OFFSET)), \
  2736. RX_MSDU_START_5_NSS_MASK, \
  2737. RX_MSDU_START_5_NSS_LSB))
  2738. /**
  2739. * hal_rx_mon_hw_desc_get_mpdu_status: Retrieve MPDU status
  2740. *
  2741. * @ hal_soc: HAL version of the SOC pointer
  2742. * @ hw_desc_addr: Start address of Rx HW TLVs
  2743. * @ rs: Status for monitor mode
  2744. *
  2745. * Return: void
  2746. */
  2747. static inline
  2748. void hal_rx_mon_hw_desc_get_mpdu_status(hal_soc_handle_t hal_soc_hdl,
  2749. void *hw_desc_addr,
  2750. struct mon_rx_status *rs)
  2751. {
  2752. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2753. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status(hw_desc_addr, rs);
  2754. }
  2755. /*
  2756. * hal_rx_get_tlv(): API to get the tlv
  2757. *
  2758. * @hal_soc: HAL version of the SOC pointer
  2759. * @rx_tlv: TLV data extracted from the rx packet
  2760. * Return: uint8_t
  2761. */
  2762. static inline uint8_t hal_rx_get_tlv(struct hal_soc *hal_soc, void *rx_tlv)
  2763. {
  2764. return hal_soc->ops->hal_rx_get_tlv(rx_tlv);
  2765. }
  2766. /*
  2767. * hal_rx_msdu_start_nss_get(): API to get the NSS
  2768. * Interval from rx_msdu_start
  2769. *
  2770. * @hal_soc: HAL version of the SOC pointer
  2771. * @buf: pointer to the start of RX PKT TLV header
  2772. * Return: uint32_t(nss)
  2773. */
  2774. static inline
  2775. uint32_t hal_rx_msdu_start_nss_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  2776. {
  2777. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2778. return hal_soc->ops->hal_rx_msdu_start_nss_get(buf);
  2779. }
  2780. /**
  2781. * hal_rx_dump_msdu_start_tlv: dump RX msdu_start TLV in structured
  2782. * human readable format.
  2783. * @ msdu_start: pointer the msdu_start TLV in pkt.
  2784. * @ dbg_level: log level.
  2785. *
  2786. * Return: void
  2787. */
  2788. static inline void hal_rx_dump_msdu_start_tlv(struct hal_soc *hal_soc,
  2789. struct rx_msdu_start *msdu_start,
  2790. uint8_t dbg_level)
  2791. {
  2792. hal_soc->ops->hal_rx_dump_msdu_start_tlv(msdu_start, dbg_level);
  2793. }
  2794. /**
  2795. * hal_rx_mpdu_start_tid_get - Return tid info from the rx mpdu start
  2796. * info details
  2797. *
  2798. * @ buf - Pointer to buffer containing rx pkt tlvs.
  2799. *
  2800. *
  2801. */
  2802. static inline uint32_t hal_rx_mpdu_start_tid_get(hal_soc_handle_t hal_soc_hdl,
  2803. uint8_t *buf)
  2804. {
  2805. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2806. return hal_soc->ops->hal_rx_mpdu_start_tid_get(buf);
  2807. }
  2808. /*
  2809. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  2810. * Interval from rx_msdu_start
  2811. *
  2812. * @buf: pointer to the start of RX PKT TLV header
  2813. * Return: uint32_t(reception_type)
  2814. */
  2815. static inline
  2816. uint32_t hal_rx_msdu_start_reception_type_get(hal_soc_handle_t hal_soc_hdl,
  2817. uint8_t *buf)
  2818. {
  2819. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2820. return hal_soc->ops->hal_rx_msdu_start_reception_type_get(buf);
  2821. }
  2822. /**
  2823. * hal_rx_dump_pkt_tlvs: API to print all member elements of
  2824. * RX TLVs
  2825. * @ buf: pointer the pkt buffer.
  2826. * @ dbg_level: log level.
  2827. *
  2828. * Return: void
  2829. */
  2830. static inline void hal_rx_dump_pkt_tlvs(hal_soc_handle_t hal_soc_hdl,
  2831. uint8_t *buf, uint8_t dbg_level)
  2832. {
  2833. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2834. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2835. struct rx_mpdu_start *mpdu_start =
  2836. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  2837. struct rx_msdu_start *msdu_start =
  2838. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  2839. struct rx_mpdu_end *mpdu_end = &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  2840. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  2841. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2842. hal_rx_dump_rx_attention_tlv(rx_attn, dbg_level);
  2843. hal_rx_dump_mpdu_start_tlv(mpdu_start, dbg_level, hal_soc);
  2844. hal_rx_dump_msdu_start_tlv(hal_soc, msdu_start, dbg_level);
  2845. hal_rx_dump_mpdu_end_tlv(mpdu_end, dbg_level);
  2846. hal_rx_dump_msdu_end_tlv(hal_soc, msdu_end, dbg_level);
  2847. hal_rx_dump_pkt_hdr_tlv(pkt_tlvs, dbg_level);
  2848. }
  2849. /**
  2850. * hal_reo_status_get_header_generic - Process reo desc info
  2851. * @d - Pointer to reo descriptior
  2852. * @b - tlv type info
  2853. * @h - Pointer to hal_reo_status_header where info to be stored
  2854. * @hal- pointer to hal_soc structure
  2855. * Return - none.
  2856. *
  2857. */
  2858. static inline
  2859. void hal_reo_status_get_header(uint32_t *d, int b,
  2860. void *h, struct hal_soc *hal_soc)
  2861. {
  2862. hal_soc->ops->hal_reo_status_get_header(d, b, h);
  2863. }
  2864. /**
  2865. * hal_rx_desc_is_first_msdu() - Check if first msdu
  2866. *
  2867. * @hal_soc_hdl: hal_soc handle
  2868. * @hw_desc_addr: hardware descriptor address
  2869. *
  2870. * Return: 0 - success/ non-zero failure
  2871. */
  2872. static inline
  2873. uint32_t hal_rx_desc_is_first_msdu(hal_soc_handle_t hal_soc_hdl,
  2874. void *hw_desc_addr)
  2875. {
  2876. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2877. return hal_soc->ops->hal_rx_desc_is_first_msdu(hw_desc_addr);
  2878. }
  2879. static inline
  2880. uint32_t
  2881. HAL_RX_DESC_GET_DECAP_FORMAT(void *hw_desc_addr) {
  2882. struct rx_msdu_start *rx_msdu_start;
  2883. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  2884. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  2885. return HAL_RX_GET(rx_msdu_start, RX_MSDU_START_2, DECAP_FORMAT);
  2886. }
  2887. #ifdef NO_RX_PKT_HDR_TLV
  2888. static inline
  2889. uint8_t *
  2890. HAL_RX_DESC_GET_80211_HDR(void *hw_desc_addr) {
  2891. uint8_t *rx_pkt_hdr;
  2892. struct rx_mon_pkt_tlvs *rx_desc =
  2893. (struct rx_mon_pkt_tlvs *)hw_desc_addr;
  2894. rx_pkt_hdr = &rx_desc->pkt_hdr_tlv.rx_pkt_hdr[0];
  2895. return rx_pkt_hdr;
  2896. }
  2897. #else
  2898. static inline
  2899. uint8_t *
  2900. HAL_RX_DESC_GET_80211_HDR(void *hw_desc_addr) {
  2901. uint8_t *rx_pkt_hdr;
  2902. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  2903. rx_pkt_hdr = &rx_desc->pkt_hdr_tlv.rx_pkt_hdr[0];
  2904. return rx_pkt_hdr;
  2905. }
  2906. #endif
  2907. static inline
  2908. bool HAL_IS_DECAP_FORMAT_RAW(hal_soc_handle_t hal_soc_hdl,
  2909. uint8_t *rx_tlv_hdr)
  2910. {
  2911. uint8_t decap_format;
  2912. if (hal_rx_desc_is_first_msdu(hal_soc_hdl, rx_tlv_hdr)) {
  2913. decap_format = HAL_RX_DESC_GET_DECAP_FORMAT(rx_tlv_hdr);
  2914. if (decap_format == HAL_HW_RX_DECAP_FORMAT_RAW)
  2915. return true;
  2916. }
  2917. return false;
  2918. }
  2919. /**
  2920. * hal_rx_msdu_fse_metadata_get: API to get FSE metadata
  2921. * from rx_msdu_end TLV
  2922. * @buf: pointer to the start of RX PKT TLV headers
  2923. *
  2924. * Return: fse metadata value from MSDU END TLV
  2925. */
  2926. static inline uint32_t
  2927. hal_rx_msdu_fse_metadata_get(hal_soc_handle_t hal_soc_hdl,
  2928. uint8_t *buf)
  2929. {
  2930. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2931. return hal_soc->ops->hal_rx_msdu_fse_metadata_get(buf);
  2932. }
  2933. /**
  2934. * hal_rx_msdu_flow_idx_get: API to get flow index
  2935. * from rx_msdu_end TLV
  2936. * @buf: pointer to the start of RX PKT TLV headers
  2937. *
  2938. * Return: flow index value from MSDU END TLV
  2939. */
  2940. static inline uint32_t
  2941. hal_rx_msdu_flow_idx_get(hal_soc_handle_t hal_soc_hdl,
  2942. uint8_t *buf)
  2943. {
  2944. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2945. return hal_soc->ops->hal_rx_msdu_flow_idx_get(buf);
  2946. }
  2947. /**
  2948. * hal_rx_msdu_flow_idx_timeout: API to get flow index timeout
  2949. * from rx_msdu_end TLV
  2950. * @buf: pointer to the start of RX PKT TLV headers
  2951. *
  2952. * Return: flow index timeout value from MSDU END TLV
  2953. */
  2954. static inline bool
  2955. hal_rx_msdu_flow_idx_timeout(hal_soc_handle_t hal_soc_hdl,
  2956. uint8_t *buf)
  2957. {
  2958. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2959. return hal_soc->ops->hal_rx_msdu_flow_idx_timeout(buf);
  2960. }
  2961. /**
  2962. * hal_rx_msdu_flow_idx_invalid: API to get flow index invalid
  2963. * from rx_msdu_end TLV
  2964. * @buf: pointer to the start of RX PKT TLV headers
  2965. *
  2966. * Return: flow index invalid value from MSDU END TLV
  2967. */
  2968. static inline bool
  2969. hal_rx_msdu_flow_idx_invalid(hal_soc_handle_t hal_soc_hdl,
  2970. uint8_t *buf)
  2971. {
  2972. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2973. return hal_soc->ops->hal_rx_msdu_flow_idx_invalid(buf);
  2974. }
  2975. /**
  2976. * hal_rx_hw_desc_get_ppduid_get() - Retrieve ppdu id
  2977. * @hal_soc_hdl: hal_soc handle
  2978. * @rx_tlv_hdr: Rx_tlv_hdr
  2979. * @rxdma_dst_ring_desc: Rx HW descriptor
  2980. *
  2981. * Return: ppdu id
  2982. */
  2983. static inline
  2984. uint32_t hal_rx_hw_desc_get_ppduid_get(hal_soc_handle_t hal_soc_hdl,
  2985. void *rx_tlv_hdr,
  2986. void *rxdma_dst_ring_desc)
  2987. {
  2988. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2989. return hal_soc->ops->hal_rx_hw_desc_get_ppduid_get(rx_tlv_hdr,
  2990. rxdma_dst_ring_desc);
  2991. }
  2992. /**
  2993. * hal_rx_msdu_end_sa_sw_peer_id_get() - get sw peer id
  2994. * @hal_soc_hdl: hal_soc handle
  2995. * @buf: rx tlv address
  2996. *
  2997. * Return: sw peer id
  2998. */
  2999. static inline
  3000. uint32_t hal_rx_msdu_end_sa_sw_peer_id_get(hal_soc_handle_t hal_soc_hdl,
  3001. uint8_t *buf)
  3002. {
  3003. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3004. if ((!hal_soc) || (!hal_soc->ops)) {
  3005. hal_err("hal handle is NULL");
  3006. QDF_BUG(0);
  3007. return QDF_STATUS_E_INVAL;
  3008. }
  3009. if (hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get)
  3010. return hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get(buf);
  3011. return QDF_STATUS_E_INVAL;
  3012. }
  3013. static inline
  3014. void *hal_rx_msdu0_buffer_addr_lsb(hal_soc_handle_t hal_soc_hdl,
  3015. void *link_desc_addr)
  3016. {
  3017. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3018. return hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb(link_desc_addr);
  3019. }
  3020. static inline
  3021. void *hal_rx_msdu_desc_info_ptr_get(hal_soc_handle_t hal_soc_hdl,
  3022. void *msdu_addr)
  3023. {
  3024. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3025. return hal_soc->ops->hal_rx_msdu_desc_info_ptr_get(msdu_addr);
  3026. }
  3027. static inline
  3028. void *hal_ent_mpdu_desc_info(hal_soc_handle_t hal_soc_hdl,
  3029. void *hw_addr)
  3030. {
  3031. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3032. return hal_soc->ops->hal_ent_mpdu_desc_info(hw_addr);
  3033. }
  3034. static inline
  3035. void *hal_dst_mpdu_desc_info(hal_soc_handle_t hal_soc_hdl,
  3036. void *hw_addr)
  3037. {
  3038. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3039. return hal_soc->ops->hal_dst_mpdu_desc_info(hw_addr);
  3040. }
  3041. static inline
  3042. uint8_t hal_rx_get_fc_valid(hal_soc_handle_t hal_soc_hdl,
  3043. uint8_t *buf)
  3044. {
  3045. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3046. return hal_soc->ops->hal_rx_get_fc_valid(buf);
  3047. }
  3048. static inline
  3049. uint8_t hal_rx_get_to_ds_flag(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  3050. {
  3051. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3052. return hal_soc->ops->hal_rx_get_to_ds_flag(buf);
  3053. }
  3054. static inline
  3055. uint8_t hal_rx_get_mac_addr2_valid(hal_soc_handle_t hal_soc_hdl,
  3056. uint8_t *buf)
  3057. {
  3058. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3059. return hal_soc->ops->hal_rx_get_mac_addr2_valid(buf);
  3060. }
  3061. static inline
  3062. uint8_t hal_rx_get_filter_category(hal_soc_handle_t hal_soc_hdl,
  3063. uint8_t *buf)
  3064. {
  3065. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3066. return hal_soc->ops->hal_rx_get_filter_category(buf);
  3067. }
  3068. static inline
  3069. uint32_t hal_rx_get_ppdu_id(hal_soc_handle_t hal_soc_hdl,
  3070. uint8_t *buf)
  3071. {
  3072. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3073. return hal_soc->ops->hal_rx_get_ppdu_id(buf);
  3074. }
  3075. /**
  3076. * hal_reo_config(): Set reo config parameters
  3077. * @soc: hal soc handle
  3078. * @reg_val: value to be set
  3079. * @reo_params: reo parameters
  3080. *
  3081. * Return: void
  3082. */
  3083. static inline
  3084. void hal_reo_config(struct hal_soc *hal_soc,
  3085. uint32_t reg_val,
  3086. struct hal_reo_params *reo_params)
  3087. {
  3088. hal_soc->ops->hal_reo_config(hal_soc,
  3089. reg_val,
  3090. reo_params);
  3091. }
  3092. /**
  3093. * hal_rx_msdu_get_flow_params: API to get flow index,
  3094. * flow index invalid and flow index timeout from rx_msdu_end TLV
  3095. * @buf: pointer to the start of RX PKT TLV headers
  3096. * @flow_invalid: pointer to return value of flow_idx_valid
  3097. * @flow_timeout: pointer to return value of flow_idx_timeout
  3098. * @flow_index: pointer to return value of flow_idx
  3099. *
  3100. * Return: none
  3101. */
  3102. static inline void
  3103. hal_rx_msdu_get_flow_params(hal_soc_handle_t hal_soc_hdl,
  3104. uint8_t *buf,
  3105. bool *flow_invalid,
  3106. bool *flow_timeout,
  3107. uint32_t *flow_index)
  3108. {
  3109. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3110. if ((!hal_soc) || (!hal_soc->ops)) {
  3111. hal_err("hal handle is NULL");
  3112. QDF_BUG(0);
  3113. return;
  3114. }
  3115. if (hal_soc->ops->hal_rx_msdu_get_flow_params)
  3116. hal_soc->ops->
  3117. hal_rx_msdu_get_flow_params(buf,
  3118. flow_invalid,
  3119. flow_timeout,
  3120. flow_index);
  3121. }
  3122. static inline
  3123. uint16_t hal_rx_tlv_get_tcp_chksum(hal_soc_handle_t hal_soc_hdl,
  3124. uint8_t *buf)
  3125. {
  3126. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3127. return hal_soc->ops->hal_rx_tlv_get_tcp_chksum(buf);
  3128. }
  3129. static inline
  3130. uint16_t hal_rx_get_rx_sequence(hal_soc_handle_t hal_soc_hdl,
  3131. uint8_t *buf)
  3132. {
  3133. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3134. return hal_soc->ops->hal_rx_get_rx_sequence(buf);
  3135. }
  3136. static inline void
  3137. hal_rx_get_bb_info(hal_soc_handle_t hal_soc_hdl,
  3138. void *rx_tlv,
  3139. void *ppdu_info)
  3140. {
  3141. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3142. if (hal_soc->ops->hal_rx_get_bb_info)
  3143. hal_soc->ops->hal_rx_get_bb_info(rx_tlv, ppdu_info);
  3144. }
  3145. static inline void
  3146. hal_rx_get_rtt_info(hal_soc_handle_t hal_soc_hdl,
  3147. void *rx_tlv,
  3148. void *ppdu_info)
  3149. {
  3150. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3151. if (hal_soc->ops->hal_rx_get_rtt_info)
  3152. hal_soc->ops->hal_rx_get_rtt_info(rx_tlv, ppdu_info);
  3153. }
  3154. /**
  3155. * hal_rx_msdu_metadata_get(): API to get the
  3156. * fast path information from rx_msdu_end TLV
  3157. *
  3158. * @ hal_soc_hdl: DP soc handle
  3159. * @ buf: pointer to the start of RX PKT TLV headers
  3160. * @ msdu_metadata: Structure to hold msdu end information
  3161. * Return: none
  3162. */
  3163. static inline void
  3164. hal_rx_msdu_metadata_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf,
  3165. struct hal_rx_msdu_metadata *msdu_md)
  3166. {
  3167. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3168. return hal_soc->ops->hal_rx_msdu_packet_metadata_get(buf, msdu_md);
  3169. }
  3170. /**
  3171. * hal_rx_get_fisa_cumulative_l4_checksum: API to get cumulative_l4_checksum
  3172. * from rx_msdu_end TLV
  3173. * @buf: pointer to the start of RX PKT TLV headers
  3174. *
  3175. * Return: cumulative_l4_checksum
  3176. */
  3177. static inline uint16_t
  3178. hal_rx_get_fisa_cumulative_l4_checksum(hal_soc_handle_t hal_soc_hdl,
  3179. uint8_t *buf)
  3180. {
  3181. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3182. if (!hal_soc || !hal_soc->ops) {
  3183. hal_err("hal handle is NULL");
  3184. QDF_BUG(0);
  3185. return 0;
  3186. }
  3187. if (!hal_soc->ops->hal_rx_get_fisa_cumulative_l4_checksum)
  3188. return 0;
  3189. return hal_soc->ops->hal_rx_get_fisa_cumulative_l4_checksum(buf);
  3190. }
  3191. /**
  3192. * hal_rx_get_fisa_cumulative_ip_length: API to get cumulative_ip_length
  3193. * from rx_msdu_end TLV
  3194. * @buf: pointer to the start of RX PKT TLV headers
  3195. *
  3196. * Return: cumulative_ip_length
  3197. */
  3198. static inline uint16_t
  3199. hal_rx_get_fisa_cumulative_ip_length(hal_soc_handle_t hal_soc_hdl,
  3200. uint8_t *buf)
  3201. {
  3202. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3203. if (!hal_soc || !hal_soc->ops) {
  3204. hal_err("hal handle is NULL");
  3205. QDF_BUG(0);
  3206. return 0;
  3207. }
  3208. if (hal_soc->ops->hal_rx_get_fisa_cumulative_ip_length)
  3209. return hal_soc->ops->hal_rx_get_fisa_cumulative_ip_length(buf);
  3210. return 0;
  3211. }
  3212. /**
  3213. * hal_rx_get_udp_proto: API to get UDP proto field
  3214. * from rx_msdu_start TLV
  3215. * @buf: pointer to the start of RX PKT TLV headers
  3216. *
  3217. * Return: UDP proto field value
  3218. */
  3219. static inline bool
  3220. hal_rx_get_udp_proto(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  3221. {
  3222. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3223. if (!hal_soc || !hal_soc->ops) {
  3224. hal_err("hal handle is NULL");
  3225. QDF_BUG(0);
  3226. return 0;
  3227. }
  3228. if (hal_soc->ops->hal_rx_get_udp_proto)
  3229. return hal_soc->ops->hal_rx_get_udp_proto(buf);
  3230. return 0;
  3231. }
  3232. /**
  3233. * hal_rx_get_fisa_flow_agg_continuation: API to get fisa flow_agg_continuation
  3234. * from rx_msdu_end TLV
  3235. * @buf: pointer to the start of RX PKT TLV headers
  3236. *
  3237. * Return: flow_agg_continuation bit field value
  3238. */
  3239. static inline bool
  3240. hal_rx_get_fisa_flow_agg_continuation(hal_soc_handle_t hal_soc_hdl,
  3241. uint8_t *buf)
  3242. {
  3243. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3244. if (!hal_soc || !hal_soc->ops) {
  3245. hal_err("hal handle is NULL");
  3246. QDF_BUG(0);
  3247. return 0;
  3248. }
  3249. if (hal_soc->ops->hal_rx_get_fisa_flow_agg_continuation)
  3250. return hal_soc->ops->hal_rx_get_fisa_flow_agg_continuation(buf);
  3251. return 0;
  3252. }
  3253. /**
  3254. * hal_rx_get_fisa_flow_agg_count: API to get fisa flow_agg count from
  3255. * rx_msdu_end TLV
  3256. * @buf: pointer to the start of RX PKT TLV headers
  3257. *
  3258. * Return: flow_agg count value
  3259. */
  3260. static inline uint8_t
  3261. hal_rx_get_fisa_flow_agg_count(hal_soc_handle_t hal_soc_hdl,
  3262. uint8_t *buf)
  3263. {
  3264. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3265. if (!hal_soc || !hal_soc->ops) {
  3266. hal_err("hal handle is NULL");
  3267. QDF_BUG(0);
  3268. return 0;
  3269. }
  3270. if (hal_soc->ops->hal_rx_get_fisa_flow_agg_count)
  3271. return hal_soc->ops->hal_rx_get_fisa_flow_agg_count(buf);
  3272. return 0;
  3273. }
  3274. /**
  3275. * hal_rx_get_fisa_timeout: API to get fisa time out from rx_msdu_end TLV
  3276. * @buf: pointer to the start of RX PKT TLV headers
  3277. *
  3278. * Return: fisa flow_agg timeout bit value
  3279. */
  3280. static inline bool
  3281. hal_rx_get_fisa_timeout(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  3282. {
  3283. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3284. if (!hal_soc || !hal_soc->ops) {
  3285. hal_err("hal handle is NULL");
  3286. QDF_BUG(0);
  3287. return 0;
  3288. }
  3289. if (hal_soc->ops->hal_rx_get_fisa_timeout)
  3290. return hal_soc->ops->hal_rx_get_fisa_timeout(buf);
  3291. return 0;
  3292. }
  3293. /**
  3294. * hal_rx_mpdu_start_tlv_tag_valid - API to check if RX_MPDU_START tlv
  3295. * tag is valid
  3296. *
  3297. * @hal_soc_hdl: HAL SOC handle
  3298. * @rx_tlv_hdr: start address of rx_pkt_tlvs
  3299. *
  3300. * Return: true if RX_MPDU_START tlv tag is valid, else false
  3301. */
  3302. static inline uint8_t
  3303. hal_rx_mpdu_start_tlv_tag_valid(hal_soc_handle_t hal_soc_hdl,
  3304. void *rx_tlv_hdr)
  3305. {
  3306. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  3307. if (hal->ops->hal_rx_mpdu_start_tlv_tag_valid)
  3308. return hal->ops->hal_rx_mpdu_start_tlv_tag_valid(rx_tlv_hdr);
  3309. return 0;
  3310. }
  3311. /**
  3312. * hal_rx_buffer_addr_info_get_paddr(): get paddr/sw_cookie from
  3313. * <struct buffer_addr_info> structure
  3314. * @buf_addr_info: pointer to <struct buffer_addr_info> structure
  3315. * @buf_info: structure to return the buffer information including
  3316. * paddr/cookie
  3317. *
  3318. * return: None
  3319. */
  3320. static inline
  3321. void hal_rx_buffer_addr_info_get_paddr(void *buf_addr_info,
  3322. struct hal_buf_info *buf_info)
  3323. {
  3324. buf_info->paddr =
  3325. (HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info) |
  3326. ((uint64_t)(HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32));
  3327. buf_info->sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  3328. }
  3329. /**
  3330. * hal_rx_get_next_msdu_link_desc_buf_addr_info(): get next msdu link desc
  3331. * buffer addr info
  3332. * @link_desc_va: pointer to current msdu link Desc
  3333. * @next_addr_info: buffer to save next msdu link Desc buffer addr info
  3334. *
  3335. * return: None
  3336. */
  3337. static inline
  3338. void hal_rx_get_next_msdu_link_desc_buf_addr_info(
  3339. void *link_desc_va,
  3340. struct buffer_addr_info *next_addr_info)
  3341. {
  3342. struct rx_msdu_link *msdu_link = link_desc_va;
  3343. if (!msdu_link) {
  3344. qdf_mem_zero(next_addr_info,
  3345. sizeof(struct buffer_addr_info));
  3346. return;
  3347. }
  3348. *next_addr_info = msdu_link->next_msdu_link_desc_addr_info;
  3349. }
  3350. /**
  3351. * hal_rx_is_buf_addr_info_valid(): check is the buf_addr_info valid
  3352. *
  3353. * @buf_addr_info: pointer to buf_addr_info structure
  3354. *
  3355. * return: true: has valid paddr, false: not.
  3356. */
  3357. static inline
  3358. bool hal_rx_is_buf_addr_info_valid(
  3359. struct buffer_addr_info *buf_addr_info)
  3360. {
  3361. return (HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info) == 0) ?
  3362. false : true;
  3363. }
  3364. /**
  3365. * hal_rx_msdu_end_offset_get(): Get the MSDU end offset from
  3366. * rx_pkt_tlvs structure
  3367. *
  3368. * @hal_soc_hdl: HAL SOC handle
  3369. * return: msdu_end_tlv offset value
  3370. */
  3371. static inline
  3372. uint32_t hal_rx_msdu_end_offset_get(hal_soc_handle_t hal_soc_hdl)
  3373. {
  3374. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3375. if (!hal_soc || !hal_soc->ops) {
  3376. hal_err("hal handle is NULL");
  3377. QDF_BUG(0);
  3378. return 0;
  3379. }
  3380. return hal_soc->ops->hal_rx_msdu_end_offset_get();
  3381. }
  3382. /**
  3383. * hal_rx_msdu_start_offset_get(): Get the MSDU start offset from
  3384. * rx_pkt_tlvs structure
  3385. *
  3386. * @hal_soc_hdl: HAL SOC handle
  3387. * return: msdu_start_tlv offset value
  3388. */
  3389. static inline
  3390. uint32_t hal_rx_msdu_start_offset_get(hal_soc_handle_t hal_soc_hdl)
  3391. {
  3392. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3393. if (!hal_soc || !hal_soc->ops) {
  3394. hal_err("hal handle is NULL");
  3395. QDF_BUG(0);
  3396. return 0;
  3397. }
  3398. return hal_soc->ops->hal_rx_msdu_start_offset_get();
  3399. }
  3400. /**
  3401. * hal_rx_mpdu_start_offset_get(): Get the MPDU start offset from
  3402. * rx_pkt_tlvs structure
  3403. *
  3404. * @hal_soc_hdl: HAL SOC handle
  3405. * return: mpdu_start_tlv offset value
  3406. */
  3407. static inline
  3408. uint32_t hal_rx_mpdu_start_offset_get(hal_soc_handle_t hal_soc_hdl)
  3409. {
  3410. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3411. if (!hal_soc || !hal_soc->ops) {
  3412. hal_err("hal handle is NULL");
  3413. QDF_BUG(0);
  3414. return 0;
  3415. }
  3416. return hal_soc->ops->hal_rx_mpdu_start_offset_get();
  3417. }
  3418. /**
  3419. * hal_rx_mpdu_end_offset_get(): Get the MPDU end offset from
  3420. * rx_pkt_tlvs structure
  3421. *
  3422. * @hal_soc_hdl: HAL SOC handle
  3423. * return: mpdu_end_tlv offset value
  3424. */
  3425. static inline
  3426. uint32_t hal_rx_mpdu_end_offset_get(hal_soc_handle_t hal_soc_hdl)
  3427. {
  3428. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3429. if (!hal_soc || !hal_soc->ops) {
  3430. hal_err("hal handle is NULL");
  3431. QDF_BUG(0);
  3432. return 0;
  3433. }
  3434. return hal_soc->ops->hal_rx_mpdu_end_offset_get();
  3435. }
  3436. /**
  3437. * hal_rx_attn_offset_get(): Get the ATTENTION offset from
  3438. * rx_pkt_tlvs structure
  3439. *
  3440. * @hal_soc_hdl: HAL SOC handle
  3441. * return: attn_tlv offset value
  3442. */
  3443. static inline
  3444. uint32_t hal_rx_attn_offset_get(hal_soc_handle_t hal_soc_hdl)
  3445. {
  3446. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3447. if (!hal_soc || !hal_soc->ops) {
  3448. hal_err("hal handle is NULL");
  3449. QDF_BUG(0);
  3450. return 0;
  3451. }
  3452. return hal_soc->ops->hal_rx_attn_offset_get();
  3453. }
  3454. #endif /* _HAL_RX_H */