pci.c 191 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include <linux/completion.h>
  7. #include <linux/io.h>
  8. #include <linux/irq.h>
  9. #include <linux/memblock.h>
  10. #include <linux/module.h>
  11. #include <linux/msi.h>
  12. #include <linux/of.h>
  13. #include <linux/of_gpio.h>
  14. #include <linux/pm_runtime.h>
  15. #include <linux/suspend.h>
  16. #include <linux/version.h>
  17. #include <linux/sched.h>
  18. #include "main.h"
  19. #include "bus.h"
  20. #include "debug.h"
  21. #include "pci.h"
  22. #include "pci_platform.h"
  23. #include "reg.h"
  24. #define PCI_LINK_UP 1
  25. #define PCI_LINK_DOWN 0
  26. #define SAVE_PCI_CONFIG_SPACE 1
  27. #define RESTORE_PCI_CONFIG_SPACE 0
  28. #define PCI_BAR_NUM 0
  29. #define PCI_INVALID_READ(val) ((val) == U32_MAX)
  30. #define PCI_DMA_MASK_32_BIT DMA_BIT_MASK(32)
  31. #define PCI_DMA_MASK_36_BIT DMA_BIT_MASK(36)
  32. #define PCI_DMA_MASK_64_BIT DMA_BIT_MASK(64)
  33. #define MHI_NODE_NAME "qcom,mhi"
  34. #define MHI_MSI_NAME "MHI"
  35. #define QCA6390_PATH_PREFIX "qca6390/"
  36. #define QCA6490_PATH_PREFIX "qca6490/"
  37. #define QCN7605_PATH_PREFIX "qcn7605/"
  38. #define KIWI_PATH_PREFIX "kiwi/"
  39. #define MANGO_PATH_PREFIX "mango/"
  40. #define PEACH_PATH_PREFIX "peach/"
  41. #define DEFAULT_PHY_M3_FILE_NAME "m3.bin"
  42. #define DEFAULT_AUX_FILE_NAME "aux_ucode.elf"
  43. #define DEFAULT_PHY_UCODE_FILE_NAME "phy_ucode.elf"
  44. #define PHY_UCODE_V2_FILE_NAME "phy_ucode20.elf"
  45. #define DEFAULT_FW_FILE_NAME "amss.bin"
  46. #define FW_V2_FILE_NAME "amss20.bin"
  47. #define FW_V2_FTM_FILE_NAME "amss20_ftm.bin"
  48. #define DEVICE_MAJOR_VERSION_MASK 0xF
  49. #define WAKE_MSI_NAME "WAKE"
  50. #define DEV_RDDM_TIMEOUT 5000
  51. #define WAKE_EVENT_TIMEOUT 5000
  52. #ifdef CONFIG_CNSS_EMULATION
  53. #define EMULATION_HW 1
  54. #else
  55. #define EMULATION_HW 0
  56. #endif
  57. #define RAMDUMP_SIZE_DEFAULT 0x420000
  58. #define CNSS_256KB_SIZE 0x40000
  59. #define DEVICE_RDDM_COOKIE 0xCAFECACE
  60. static bool cnss_driver_registered;
  61. static DEFINE_SPINLOCK(pci_link_down_lock);
  62. static DEFINE_SPINLOCK(pci_reg_window_lock);
  63. static DEFINE_SPINLOCK(time_sync_lock);
  64. #define MHI_TIMEOUT_OVERWRITE_MS (plat_priv->ctrl_params.mhi_timeout)
  65. #define MHI_M2_TIMEOUT_MS (plat_priv->ctrl_params.mhi_m2_timeout)
  66. #define WLAON_PWR_CTRL_SHUTDOWN_DELAY_MIN_US 1000
  67. #define WLAON_PWR_CTRL_SHUTDOWN_DELAY_MAX_US 2000
  68. #define FORCE_WAKE_DELAY_MIN_US 4000
  69. #define FORCE_WAKE_DELAY_MAX_US 6000
  70. #define FORCE_WAKE_DELAY_TIMEOUT_US 60000
  71. #define REG_RETRY_MAX_TIMES 3
  72. #define MHI_SUSPEND_RETRY_MAX_TIMES 3
  73. #define MHI_SUSPEND_RETRY_DELAY_US 5000
  74. #define BOOT_DEBUG_TIMEOUT_MS 7000
  75. #define HANG_DATA_LENGTH 384
  76. #define HST_HANG_DATA_OFFSET ((3 * 1024 * 1024) - HANG_DATA_LENGTH)
  77. #define HSP_HANG_DATA_OFFSET ((2 * 1024 * 1024) - HANG_DATA_LENGTH)
  78. #define AFC_SLOT_SIZE 0x1000
  79. #define AFC_MAX_SLOT 2
  80. #define AFC_MEM_SIZE (AFC_SLOT_SIZE * AFC_MAX_SLOT)
  81. #define AFC_AUTH_STATUS_OFFSET 1
  82. #define AFC_AUTH_SUCCESS 1
  83. #define AFC_AUTH_ERROR 0
  84. static const struct mhi_channel_config cnss_mhi_channels[] = {
  85. {
  86. .num = 0,
  87. .name = "LOOPBACK",
  88. .num_elements = 32,
  89. .event_ring = 1,
  90. .dir = DMA_TO_DEVICE,
  91. .ee_mask = 0x4,
  92. .pollcfg = 0,
  93. .doorbell = MHI_DB_BRST_DISABLE,
  94. .lpm_notify = false,
  95. .offload_channel = false,
  96. .doorbell_mode_switch = false,
  97. .auto_queue = false,
  98. },
  99. {
  100. .num = 1,
  101. .name = "LOOPBACK",
  102. .num_elements = 32,
  103. .event_ring = 1,
  104. .dir = DMA_FROM_DEVICE,
  105. .ee_mask = 0x4,
  106. .pollcfg = 0,
  107. .doorbell = MHI_DB_BRST_DISABLE,
  108. .lpm_notify = false,
  109. .offload_channel = false,
  110. .doorbell_mode_switch = false,
  111. .auto_queue = false,
  112. },
  113. {
  114. .num = 4,
  115. .name = "DIAG",
  116. .num_elements = 64,
  117. .event_ring = 1,
  118. .dir = DMA_TO_DEVICE,
  119. .ee_mask = 0x4,
  120. .pollcfg = 0,
  121. .doorbell = MHI_DB_BRST_DISABLE,
  122. .lpm_notify = false,
  123. .offload_channel = false,
  124. .doorbell_mode_switch = false,
  125. .auto_queue = false,
  126. },
  127. {
  128. .num = 5,
  129. .name = "DIAG",
  130. .num_elements = 64,
  131. .event_ring = 1,
  132. .dir = DMA_FROM_DEVICE,
  133. .ee_mask = 0x4,
  134. .pollcfg = 0,
  135. .doorbell = MHI_DB_BRST_DISABLE,
  136. .lpm_notify = false,
  137. .offload_channel = false,
  138. .doorbell_mode_switch = false,
  139. .auto_queue = false,
  140. },
  141. {
  142. .num = 20,
  143. .name = "IPCR",
  144. .num_elements = 64,
  145. .event_ring = 1,
  146. .dir = DMA_TO_DEVICE,
  147. .ee_mask = 0x4,
  148. .pollcfg = 0,
  149. .doorbell = MHI_DB_BRST_DISABLE,
  150. .lpm_notify = false,
  151. .offload_channel = false,
  152. .doorbell_mode_switch = false,
  153. .auto_queue = false,
  154. },
  155. {
  156. .num = 21,
  157. .name = "IPCR",
  158. .num_elements = 64,
  159. .event_ring = 1,
  160. .dir = DMA_FROM_DEVICE,
  161. .ee_mask = 0x4,
  162. .pollcfg = 0,
  163. .doorbell = MHI_DB_BRST_DISABLE,
  164. .lpm_notify = false,
  165. .offload_channel = false,
  166. .doorbell_mode_switch = false,
  167. .auto_queue = true,
  168. },
  169. /* All MHI satellite config to be at the end of data struct */
  170. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  171. {
  172. .num = 50,
  173. .name = "ADSP_0",
  174. .num_elements = 64,
  175. .event_ring = 3,
  176. .dir = DMA_BIDIRECTIONAL,
  177. .ee_mask = 0x4,
  178. .pollcfg = 0,
  179. .doorbell = MHI_DB_BRST_DISABLE,
  180. .lpm_notify = false,
  181. .offload_channel = true,
  182. .doorbell_mode_switch = false,
  183. .auto_queue = false,
  184. },
  185. {
  186. .num = 51,
  187. .name = "ADSP_1",
  188. .num_elements = 64,
  189. .event_ring = 3,
  190. .dir = DMA_BIDIRECTIONAL,
  191. .ee_mask = 0x4,
  192. .pollcfg = 0,
  193. .doorbell = MHI_DB_BRST_DISABLE,
  194. .lpm_notify = false,
  195. .offload_channel = true,
  196. .doorbell_mode_switch = false,
  197. .auto_queue = false,
  198. },
  199. {
  200. .num = 70,
  201. .name = "ADSP_2",
  202. .num_elements = 64,
  203. .event_ring = 3,
  204. .dir = DMA_BIDIRECTIONAL,
  205. .ee_mask = 0x4,
  206. .pollcfg = 0,
  207. .doorbell = MHI_DB_BRST_DISABLE,
  208. .lpm_notify = false,
  209. .offload_channel = true,
  210. .doorbell_mode_switch = false,
  211. .auto_queue = false,
  212. },
  213. {
  214. .num = 71,
  215. .name = "ADSP_3",
  216. .num_elements = 64,
  217. .event_ring = 3,
  218. .dir = DMA_BIDIRECTIONAL,
  219. .ee_mask = 0x4,
  220. .pollcfg = 0,
  221. .doorbell = MHI_DB_BRST_DISABLE,
  222. .lpm_notify = false,
  223. .offload_channel = true,
  224. .doorbell_mode_switch = false,
  225. .auto_queue = false,
  226. },
  227. #endif
  228. };
  229. static const struct mhi_channel_config cnss_mhi_channels_genoa[] = {
  230. {
  231. .num = 0,
  232. .name = "LOOPBACK",
  233. .num_elements = 32,
  234. .event_ring = 1,
  235. .dir = DMA_TO_DEVICE,
  236. .ee_mask = 0x4,
  237. .pollcfg = 0,
  238. .doorbell = MHI_DB_BRST_DISABLE,
  239. .lpm_notify = false,
  240. .offload_channel = false,
  241. .doorbell_mode_switch = false,
  242. .auto_queue = false,
  243. },
  244. {
  245. .num = 1,
  246. .name = "LOOPBACK",
  247. .num_elements = 32,
  248. .event_ring = 1,
  249. .dir = DMA_FROM_DEVICE,
  250. .ee_mask = 0x4,
  251. .pollcfg = 0,
  252. .doorbell = MHI_DB_BRST_DISABLE,
  253. .lpm_notify = false,
  254. .offload_channel = false,
  255. .doorbell_mode_switch = false,
  256. .auto_queue = false,
  257. },
  258. {
  259. .num = 4,
  260. .name = "DIAG",
  261. .num_elements = 64,
  262. .event_ring = 1,
  263. .dir = DMA_TO_DEVICE,
  264. .ee_mask = 0x4,
  265. .pollcfg = 0,
  266. .doorbell = MHI_DB_BRST_DISABLE,
  267. .lpm_notify = false,
  268. .offload_channel = false,
  269. .doorbell_mode_switch = false,
  270. .auto_queue = false,
  271. },
  272. {
  273. .num = 5,
  274. .name = "DIAG",
  275. .num_elements = 64,
  276. .event_ring = 1,
  277. .dir = DMA_FROM_DEVICE,
  278. .ee_mask = 0x4,
  279. .pollcfg = 0,
  280. .doorbell = MHI_DB_BRST_DISABLE,
  281. .lpm_notify = false,
  282. .offload_channel = false,
  283. .doorbell_mode_switch = false,
  284. .auto_queue = false,
  285. },
  286. {
  287. .num = 16,
  288. .name = "IPCR",
  289. .num_elements = 64,
  290. .event_ring = 1,
  291. .dir = DMA_TO_DEVICE,
  292. .ee_mask = 0x4,
  293. .pollcfg = 0,
  294. .doorbell = MHI_DB_BRST_DISABLE,
  295. .lpm_notify = false,
  296. .offload_channel = false,
  297. .doorbell_mode_switch = false,
  298. .auto_queue = false,
  299. },
  300. {
  301. .num = 17,
  302. .name = "IPCR",
  303. .num_elements = 64,
  304. .event_ring = 1,
  305. .dir = DMA_FROM_DEVICE,
  306. .ee_mask = 0x4,
  307. .pollcfg = 0,
  308. .doorbell = MHI_DB_BRST_DISABLE,
  309. .lpm_notify = false,
  310. .offload_channel = false,
  311. .doorbell_mode_switch = false,
  312. .auto_queue = true,
  313. },
  314. };
  315. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 12, 0))
  316. static struct mhi_event_config cnss_mhi_events[] = {
  317. #else
  318. static const struct mhi_event_config cnss_mhi_events[] = {
  319. #endif
  320. {
  321. .num_elements = 32,
  322. .irq_moderation_ms = 0,
  323. .irq = 1,
  324. .mode = MHI_DB_BRST_DISABLE,
  325. .data_type = MHI_ER_CTRL,
  326. .priority = 0,
  327. .hardware_event = false,
  328. .client_managed = false,
  329. .offload_channel = false,
  330. },
  331. {
  332. .num_elements = 256,
  333. .irq_moderation_ms = 0,
  334. .irq = 2,
  335. .mode = MHI_DB_BRST_DISABLE,
  336. .priority = 1,
  337. .hardware_event = false,
  338. .client_managed = false,
  339. .offload_channel = false,
  340. },
  341. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  342. {
  343. .num_elements = 32,
  344. .irq_moderation_ms = 0,
  345. .irq = 1,
  346. .mode = MHI_DB_BRST_DISABLE,
  347. .data_type = MHI_ER_BW_SCALE,
  348. .priority = 2,
  349. .hardware_event = false,
  350. .client_managed = false,
  351. .offload_channel = false,
  352. },
  353. #endif
  354. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  355. {
  356. .num_elements = 256,
  357. .irq_moderation_ms = 0,
  358. .irq = 2,
  359. .mode = MHI_DB_BRST_DISABLE,
  360. .data_type = MHI_ER_DATA,
  361. .priority = 1,
  362. .hardware_event = false,
  363. .client_managed = true,
  364. .offload_channel = true,
  365. },
  366. #endif
  367. };
  368. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  369. #define CNSS_MHI_SATELLITE_CH_CFG_COUNT 4
  370. #define CNSS_MHI_SATELLITE_EVT_COUNT 1
  371. #else
  372. #define CNSS_MHI_SATELLITE_CH_CFG_COUNT 0
  373. #define CNSS_MHI_SATELLITE_EVT_COUNT 0
  374. #endif
  375. static const struct mhi_controller_config cnss_mhi_config_default = {
  376. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  377. .max_channels = 72,
  378. #else
  379. .max_channels = 32,
  380. #endif
  381. .timeout_ms = 10000,
  382. .use_bounce_buf = false,
  383. .buf_len = 0x8000,
  384. .num_channels = ARRAY_SIZE(cnss_mhi_channels),
  385. .ch_cfg = cnss_mhi_channels,
  386. .num_events = ARRAY_SIZE(cnss_mhi_events),
  387. .event_cfg = cnss_mhi_events,
  388. .m2_no_db = true,
  389. };
  390. static const struct mhi_controller_config cnss_mhi_config_genoa = {
  391. .max_channels = 32,
  392. .timeout_ms = 10000,
  393. .use_bounce_buf = false,
  394. .buf_len = 0x8000,
  395. .num_channels = ARRAY_SIZE(cnss_mhi_channels_genoa),
  396. .ch_cfg = cnss_mhi_channels_genoa,
  397. .num_events = ARRAY_SIZE(cnss_mhi_events) -
  398. CNSS_MHI_SATELLITE_EVT_COUNT,
  399. .event_cfg = cnss_mhi_events,
  400. .m2_no_db = true,
  401. .bhie_offset = 0x0324,
  402. };
  403. static const struct mhi_controller_config cnss_mhi_config_no_satellite = {
  404. .max_channels = 32,
  405. .timeout_ms = 10000,
  406. .use_bounce_buf = false,
  407. .buf_len = 0x8000,
  408. .num_channels = ARRAY_SIZE(cnss_mhi_channels) -
  409. CNSS_MHI_SATELLITE_CH_CFG_COUNT,
  410. .ch_cfg = cnss_mhi_channels,
  411. .num_events = ARRAY_SIZE(cnss_mhi_events) -
  412. CNSS_MHI_SATELLITE_EVT_COUNT,
  413. .event_cfg = cnss_mhi_events,
  414. .m2_no_db = true,
  415. };
  416. static struct cnss_pci_reg ce_src[] = {
  417. { "SRC_RING_BASE_LSB", CE_SRC_RING_BASE_LSB_OFFSET },
  418. { "SRC_RING_BASE_MSB", CE_SRC_RING_BASE_MSB_OFFSET },
  419. { "SRC_RING_ID", CE_SRC_RING_ID_OFFSET },
  420. { "SRC_RING_MISC", CE_SRC_RING_MISC_OFFSET },
  421. { "SRC_CTRL", CE_SRC_CTRL_OFFSET },
  422. { "SRC_R0_CE_CH_SRC_IS", CE_SRC_R0_CE_CH_SRC_IS_OFFSET },
  423. { "SRC_RING_HP", CE_SRC_RING_HP_OFFSET },
  424. { "SRC_RING_TP", CE_SRC_RING_TP_OFFSET },
  425. { NULL },
  426. };
  427. static struct cnss_pci_reg ce_dst[] = {
  428. { "DEST_RING_BASE_LSB", CE_DEST_RING_BASE_LSB_OFFSET },
  429. { "DEST_RING_BASE_MSB", CE_DEST_RING_BASE_MSB_OFFSET },
  430. { "DEST_RING_ID", CE_DEST_RING_ID_OFFSET },
  431. { "DEST_RING_MISC", CE_DEST_RING_MISC_OFFSET },
  432. { "DEST_CTRL", CE_DEST_CTRL_OFFSET },
  433. { "CE_CH_DST_IS", CE_CH_DST_IS_OFFSET },
  434. { "CE_CH_DEST_CTRL2", CE_CH_DEST_CTRL2_OFFSET },
  435. { "DEST_RING_HP", CE_DEST_RING_HP_OFFSET },
  436. { "DEST_RING_TP", CE_DEST_RING_TP_OFFSET },
  437. { "STATUS_RING_BASE_LSB", CE_STATUS_RING_BASE_LSB_OFFSET },
  438. { "STATUS_RING_BASE_MSB", CE_STATUS_RING_BASE_MSB_OFFSET },
  439. { "STATUS_RING_ID", CE_STATUS_RING_ID_OFFSET },
  440. { "STATUS_RING_MISC", CE_STATUS_RING_MISC_OFFSET },
  441. { "STATUS_RING_HP", CE_STATUS_RING_HP_OFFSET },
  442. { "STATUS_RING_TP", CE_STATUS_RING_TP_OFFSET },
  443. { NULL },
  444. };
  445. static struct cnss_pci_reg ce_cmn[] = {
  446. { "GXI_ERR_INTS", CE_COMMON_GXI_ERR_INTS },
  447. { "GXI_ERR_STATS", CE_COMMON_GXI_ERR_STATS },
  448. { "GXI_WDOG_STATUS", CE_COMMON_GXI_WDOG_STATUS },
  449. { "TARGET_IE_0", CE_COMMON_TARGET_IE_0 },
  450. { "TARGET_IE_1", CE_COMMON_TARGET_IE_1 },
  451. { NULL },
  452. };
  453. static struct cnss_pci_reg qdss_csr[] = {
  454. { "QDSSCSR_ETRIRQCTRL", QDSS_APB_DEC_CSR_ETRIRQCTRL_OFFSET },
  455. { "QDSSCSR_PRESERVEETF", QDSS_APB_DEC_CSR_PRESERVEETF_OFFSET },
  456. { "QDSSCSR_PRESERVEETR0", QDSS_APB_DEC_CSR_PRESERVEETR0_OFFSET },
  457. { "QDSSCSR_PRESERVEETR1", QDSS_APB_DEC_CSR_PRESERVEETR1_OFFSET },
  458. { NULL },
  459. };
  460. static struct cnss_pci_reg pci_scratch[] = {
  461. { "PCIE_SCRATCH_0", PCIE_SCRATCH_0_SOC_PCIE_REG },
  462. { "PCIE_SCRATCH_1", PCIE_SCRATCH_1_SOC_PCIE_REG },
  463. { "PCIE_SCRATCH_2", PCIE_SCRATCH_2_SOC_PCIE_REG },
  464. { NULL },
  465. };
  466. /* First field of the structure is the device bit mask. Use
  467. * enum cnss_pci_reg_mask as reference for the value.
  468. */
  469. static struct cnss_misc_reg wcss_reg_access_seq[] = {
  470. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  471. {1, 1, QCA6390_GCC_DEBUG_CLK_CTL, 0x802},
  472. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  473. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_PLL_MODE, 0},
  474. {1, 1, QCA6390_GCC_DEBUG_CLK_CTL, 0x805},
  475. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  476. {1, 0, QCA6390_WCSS_WFSS_PMM_WFSS_PMM_R0_PMM_CTRL, 0},
  477. {1, 0, QCA6390_WCSS_PMM_TOP_PMU_CX_CSR, 0},
  478. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_RAW_STAT, 0},
  479. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_EN, 0},
  480. {1, 0, QCA6390_WCSS_PMM_TOP_PMU_TESTBUS_STS, 0},
  481. {1, 1, QCA6390_WCSS_PMM_TOP_PMU_TESTBUS_CTL, 0xD},
  482. {1, 0, QCA6390_WCSS_PMM_TOP_TESTBUS_STS, 0},
  483. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG, 0},
  484. {1, 1, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG, 0},
  485. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x8},
  486. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  487. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_STS, 0},
  488. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_CTL, 0},
  489. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_SLP_SEQ_ENTRY_0, 0},
  490. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_SLP_SEQ_ENTRY_9, 0},
  491. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS0, 0},
  492. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS1, 0},
  493. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS2, 0},
  494. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS3, 0},
  495. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS4, 0},
  496. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS5, 0},
  497. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS6, 0},
  498. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE0, 0},
  499. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE1, 0},
  500. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE2, 0},
  501. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE3, 0},
  502. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE4, 0},
  503. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE5, 0},
  504. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE6, 0},
  505. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING0, 0},
  506. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING1, 0},
  507. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING2, 0},
  508. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING3, 0},
  509. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING4, 0},
  510. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING5, 0},
  511. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING6, 0},
  512. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x30040},
  513. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  514. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  515. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  516. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  517. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x30105},
  518. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  519. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  520. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  521. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  522. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  523. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  524. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  525. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  526. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  527. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_NOC_CBCR, 0},
  528. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_AHB_CBCR, 0},
  529. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_GDSCR, 0},
  530. {1, 0, QCA6390_WCSS_CC_WCSS_WLAN1_GDSCR, 0},
  531. {1, 0, QCA6390_WCSS_CC_WCSS_WLAN2_GDSCR, 0},
  532. {1, 0, QCA6390_WCSS_PMM_TOP_PMM_INT_CLR, 0},
  533. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_STICKY_EN, 0},
  534. };
  535. static struct cnss_misc_reg pcie_reg_access_seq[] = {
  536. {1, 0, QCA6390_PCIE_PCIE_WCSS_STATUS_FOR_DEBUG_LOW_PCIE_LOCAL_REG, 0},
  537. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  538. {1, 1, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0x18},
  539. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  540. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  541. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_STATUS_SOC_PCIE_REG, 0},
  542. {1, 0, QCA6390_PCIE_SOC_COMMIT_REPLAY_SOC_PCIE_REG, 0},
  543. {1, 0, QCA6390_TLMM_GPIO_IN_OUT57, 0},
  544. {1, 0, QCA6390_TLMM_GPIO_INTR_CFG57, 0},
  545. {1, 0, QCA6390_TLMM_GPIO_INTR_STATUS57, 0},
  546. {1, 0, QCA6390_TLMM_GPIO_IN_OUT59, 0},
  547. {1, 0, QCA6390_TLMM_GPIO_INTR_CFG59, 0},
  548. {1, 0, QCA6390_TLMM_GPIO_INTR_STATUS59, 0},
  549. {1, 0, QCA6390_PCIE_PCIE_PARF_LTSSM, 0},
  550. {1, 0, QCA6390_PCIE_PCIE_PARF_PM_STTS, 0},
  551. {1, 0, QCA6390_PCIE_PCIE_PARF_PM_STTS_1, 0},
  552. {1, 0, QCA6390_PCIE_PCIE_PARF_INT_STATUS, 0},
  553. {1, 0, QCA6390_PCIE_PCIE_INT_ALL_STATUS, 0},
  554. {1, 0, QCA6390_PCIE_PCIE_INT_ALL_MASK, 0},
  555. {1, 0, QCA6390_PCIE_PCIE_PARF_BDF_TO_SID_CFG, 0},
  556. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_4, 0},
  557. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_3, 0},
  558. {1, 0, QCA6390_PCIE_PCIE_PARF_MHI_CLOCK_RESET_CTRL, 0},
  559. {1, 0, QCA6390_PCIE_PCIE_PARF_MHI_BASE_ADDR_LOWER, 0},
  560. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_MODE_HANDLER_STATUS, 0},
  561. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_MODE_HANDLER_CFG, 0},
  562. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2, 0},
  563. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L1SUB, 0},
  564. {1, 0, QCA6390_PCIE_PCIE_CORE_CONFIG, 0},
  565. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_4, 0},
  566. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L2, 0},
  567. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L1, 0},
  568. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L1, 0},
  569. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2, 0},
  570. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSSAON_PCIE_SR_STATUS_HIGH, 0},
  571. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSSAON_PCIE_SR_STATUS_LOW, 0},
  572. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSS_STATUS_FOR_DEBUG_HIGH, 0},
  573. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSS_STATUS_FOR_DEBUG_LOW, 0},
  574. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN1_STATUS_REG2, 0},
  575. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN2_STATUS_REG2, 0},
  576. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_PMM_WLAN2_CFG_REG1, 0},
  577. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_PMM_WLAN1_CFG_REG1, 0},
  578. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN2_APS_STATUS_REG1, 0},
  579. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN1_APS_STATUS_REG1, 0},
  580. {1, 0, QCA6390_PCIE_PCIE_BHI_EXECENV_REG, 0},
  581. };
  582. static struct cnss_misc_reg wlaon_reg_access_seq[] = {
  583. {3, 0, WLAON_SOC_POWER_CTRL, 0},
  584. {3, 0, WLAON_SOC_PWR_WDG_BARK_THRSHD, 0},
  585. {3, 0, WLAON_SOC_PWR_WDG_BITE_THRSHD, 0},
  586. {3, 0, WLAON_SW_COLD_RESET, 0},
  587. {3, 0, WLAON_RFA_MEM_SLP_NRET_N_OVERRIDE, 0},
  588. {3, 0, WLAON_GDSC_DELAY_SETTING, 0},
  589. {3, 0, WLAON_GDSC_DELAY_SETTING2, 0},
  590. {3, 0, WLAON_WL_PWR_STATUS_REG, 0},
  591. {3, 0, WLAON_WL_AON_DBG_CFG_REG, 0},
  592. {2, 0, WLAON_WL_AON_DBG_ENABLE_GRP0_REG, 0},
  593. {2, 0, WLAON_WL_AON_DBG_ENABLE_GRP1_REG, 0},
  594. {2, 0, WLAON_WL_AON_APM_CFG_CTRL0, 0},
  595. {2, 0, WLAON_WL_AON_APM_CFG_CTRL1, 0},
  596. {2, 0, WLAON_WL_AON_APM_CFG_CTRL2, 0},
  597. {2, 0, WLAON_WL_AON_APM_CFG_CTRL3, 0},
  598. {2, 0, WLAON_WL_AON_APM_CFG_CTRL4, 0},
  599. {2, 0, WLAON_WL_AON_APM_CFG_CTRL5, 0},
  600. {2, 0, WLAON_WL_AON_APM_CFG_CTRL5_1, 0},
  601. {2, 0, WLAON_WL_AON_APM_CFG_CTRL6, 0},
  602. {2, 0, WLAON_WL_AON_APM_CFG_CTRL6_1, 0},
  603. {2, 0, WLAON_WL_AON_APM_CFG_CTRL7, 0},
  604. {2, 0, WLAON_WL_AON_APM_CFG_CTRL8, 0},
  605. {2, 0, WLAON_WL_AON_APM_CFG_CTRL8_1, 0},
  606. {2, 0, WLAON_WL_AON_APM_CFG_CTRL9, 0},
  607. {2, 0, WLAON_WL_AON_APM_CFG_CTRL9_1, 0},
  608. {2, 0, WLAON_WL_AON_APM_CFG_CTRL10, 0},
  609. {2, 0, WLAON_WL_AON_APM_CFG_CTRL11, 0},
  610. {2, 0, WLAON_WL_AON_APM_CFG_CTRL12, 0},
  611. {2, 0, WLAON_WL_AON_APM_OVERRIDE_REG, 0},
  612. {2, 0, WLAON_WL_AON_CXPC_REG, 0},
  613. {2, 0, WLAON_WL_AON_APM_STATUS0, 0},
  614. {2, 0, WLAON_WL_AON_APM_STATUS1, 0},
  615. {2, 0, WLAON_WL_AON_APM_STATUS2, 0},
  616. {2, 0, WLAON_WL_AON_APM_STATUS3, 0},
  617. {2, 0, WLAON_WL_AON_APM_STATUS4, 0},
  618. {2, 0, WLAON_WL_AON_APM_STATUS5, 0},
  619. {2, 0, WLAON_WL_AON_APM_STATUS6, 0},
  620. {3, 0, WLAON_GLOBAL_COUNTER_CTRL1, 0},
  621. {3, 0, WLAON_GLOBAL_COUNTER_CTRL6, 0},
  622. {3, 0, WLAON_GLOBAL_COUNTER_CTRL7, 0},
  623. {3, 0, WLAON_GLOBAL_COUNTER_CTRL3, 0},
  624. {3, 0, WLAON_GLOBAL_COUNTER_CTRL4, 0},
  625. {3, 0, WLAON_GLOBAL_COUNTER_CTRL5, 0},
  626. {3, 0, WLAON_GLOBAL_COUNTER_CTRL8, 0},
  627. {3, 0, WLAON_GLOBAL_COUNTER_CTRL2, 0},
  628. {3, 0, WLAON_GLOBAL_COUNTER_CTRL9, 0},
  629. {3, 0, WLAON_RTC_CLK_CAL_CTRL1, 0},
  630. {3, 0, WLAON_RTC_CLK_CAL_CTRL2, 0},
  631. {3, 0, WLAON_RTC_CLK_CAL_CTRL3, 0},
  632. {3, 0, WLAON_RTC_CLK_CAL_CTRL4, 0},
  633. {3, 0, WLAON_RTC_CLK_CAL_CTRL5, 0},
  634. {3, 0, WLAON_RTC_CLK_CAL_CTRL6, 0},
  635. {3, 0, WLAON_RTC_CLK_CAL_CTRL7, 0},
  636. {3, 0, WLAON_RTC_CLK_CAL_CTRL8, 0},
  637. {3, 0, WLAON_RTC_CLK_CAL_CTRL9, 0},
  638. {3, 0, WLAON_WCSSAON_CONFIG_REG, 0},
  639. {3, 0, WLAON_WLAN_OEM_DEBUG_REG, 0},
  640. {3, 0, WLAON_WLAN_RAM_DUMP_REG, 0},
  641. {3, 0, WLAON_QDSS_WCSS_REG, 0},
  642. {3, 0, WLAON_QDSS_WCSS_ACK, 0},
  643. {3, 0, WLAON_WL_CLK_CNTL_KDF_REG, 0},
  644. {3, 0, WLAON_WL_CLK_CNTL_PMU_HFRC_REG, 0},
  645. {3, 0, WLAON_QFPROM_PWR_CTRL_REG, 0},
  646. {3, 0, WLAON_DLY_CONFIG, 0},
  647. {3, 0, WLAON_WLAON_Q6_IRQ_REG, 0},
  648. {3, 0, WLAON_PCIE_INTF_SW_CFG_REG, 0},
  649. {3, 0, WLAON_PCIE_INTF_STICKY_SW_CFG_REG, 0},
  650. {3, 0, WLAON_PCIE_INTF_PHY_SW_CFG_REG, 0},
  651. {3, 0, WLAON_PCIE_INTF_PHY_NOCSR_SW_CFG_REG, 0},
  652. {3, 0, WLAON_Q6_COOKIE_BIT, 0},
  653. {3, 0, WLAON_WARM_SW_ENTRY, 0},
  654. {3, 0, WLAON_RESET_DBG_SW_ENTRY, 0},
  655. {3, 0, WLAON_WL_PMUNOC_CFG_REG, 0},
  656. {3, 0, WLAON_RESET_CAUSE_CFG_REG, 0},
  657. {3, 0, WLAON_SOC_WCSSAON_WAKEUP_IRQ_7_EN_REG, 0},
  658. {3, 0, WLAON_DEBUG, 0},
  659. {3, 0, WLAON_SOC_PARAMETERS, 0},
  660. {3, 0, WLAON_WLPM_SIGNAL, 0},
  661. {3, 0, WLAON_SOC_RESET_CAUSE_REG, 0},
  662. {3, 0, WLAON_WAKEUP_PCIE_SOC_REG, 0},
  663. {3, 0, WLAON_PBL_STACK_CANARY, 0},
  664. {3, 0, WLAON_MEM_TOT_NUM_GRP_REG, 0},
  665. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP0_REG, 0},
  666. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP1_REG, 0},
  667. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP2_REG, 0},
  668. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP3_REG, 0},
  669. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP0_REG, 0},
  670. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP1_REG, 0},
  671. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP2_REG, 0},
  672. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP3_REG, 0},
  673. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP0_REG, 0},
  674. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP1_REG, 0},
  675. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP2_REG, 0},
  676. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP3_REG, 0},
  677. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP0_REG, 0},
  678. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP1_REG, 0},
  679. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP2_REG, 0},
  680. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP3_REG, 0},
  681. {3, 0, WLAON_MEM_CNT_SEL_REG, 0},
  682. {3, 0, WLAON_MEM_NO_EXTBHS_REG, 0},
  683. {3, 0, WLAON_MEM_DEBUG_REG, 0},
  684. {3, 0, WLAON_MEM_DEBUG_BUS_REG, 0},
  685. {3, 0, WLAON_MEM_REDUN_CFG_REG, 0},
  686. {3, 0, WLAON_WL_AON_SPARE2, 0},
  687. {3, 0, WLAON_VSEL_CFG_FOR_WL_RET_DISABLE_REG, 0},
  688. {3, 0, WLAON_BTFM_WLAN_IPC_STATUS_REG, 0},
  689. {3, 0, WLAON_MPM_COUNTER_CHICKEN_BITS, 0},
  690. {3, 0, WLAON_WLPM_CHICKEN_BITS, 0},
  691. {3, 0, WLAON_PCIE_PHY_PWR_REG, 0},
  692. {3, 0, WLAON_WL_CLK_CNTL_PMU_LPO2M_REG, 0},
  693. {3, 0, WLAON_WL_SS_ROOT_CLK_SWITCH_REG, 0},
  694. {3, 0, WLAON_POWERCTRL_PMU_REG, 0},
  695. {3, 0, WLAON_POWERCTRL_MEM_REG, 0},
  696. {3, 0, WLAON_PCIE_PWR_CTRL_REG, 0},
  697. {3, 0, WLAON_SOC_PWR_PROFILE_REG, 0},
  698. {3, 0, WLAON_WCSSAON_PCIE_SR_STATUS_HI_REG, 0},
  699. {3, 0, WLAON_WCSSAON_PCIE_SR_STATUS_LO_REG, 0},
  700. {3, 0, WLAON_WCSS_TCSR_PMM_SR_STATUS_HI_REG, 0},
  701. {3, 0, WLAON_WCSS_TCSR_PMM_SR_STATUS_LO_REG, 0},
  702. {3, 0, WLAON_MEM_SVS_CFG_REG, 0},
  703. {3, 0, WLAON_CMN_AON_MISC_REG, 0},
  704. {3, 0, WLAON_INTR_STATUS, 0},
  705. {2, 0, WLAON_INTR_ENABLE, 0},
  706. {2, 0, WLAON_NOC_DBG_BUS_SEL_REG, 0},
  707. {2, 0, WLAON_NOC_DBG_BUS_REG, 0},
  708. {2, 0, WLAON_WL_CTRL_MISC_REG, 0},
  709. {2, 0, WLAON_DBG_STATUS0, 0},
  710. {2, 0, WLAON_DBG_STATUS1, 0},
  711. {2, 0, WLAON_TIMERSYNC_OFFSET_L, 0},
  712. {2, 0, WLAON_TIMERSYNC_OFFSET_H, 0},
  713. {2, 0, WLAON_PMU_LDO_SETTLE_REG, 0},
  714. };
  715. static struct cnss_misc_reg syspm_reg_access_seq[] = {
  716. {1, 0, QCA6390_SYSPM_SYSPM_PWR_STATUS, 0},
  717. {1, 0, QCA6390_SYSPM_DBG_BTFM_AON_REG, 0},
  718. {1, 0, QCA6390_SYSPM_DBG_BUS_SEL_REG, 0},
  719. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  720. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  721. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  722. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  723. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  724. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  725. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  726. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  727. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  728. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  729. };
  730. static struct cnss_print_optimize print_optimize;
  731. #define WCSS_REG_SIZE ARRAY_SIZE(wcss_reg_access_seq)
  732. #define PCIE_REG_SIZE ARRAY_SIZE(pcie_reg_access_seq)
  733. #define WLAON_REG_SIZE ARRAY_SIZE(wlaon_reg_access_seq)
  734. #define SYSPM_REG_SIZE ARRAY_SIZE(syspm_reg_access_seq)
  735. static int cnss_pci_update_fw_name(struct cnss_pci_data *pci_priv);
  736. static void cnss_pci_suspend_pwroff(struct pci_dev *pci_dev);
  737. static bool cnss_should_suspend_pwroff(struct pci_dev *pci_dev);
  738. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  739. static void cnss_mhi_debug_reg_dump(struct cnss_pci_data *pci_priv)
  740. {
  741. mhi_debug_reg_dump(pci_priv->mhi_ctrl);
  742. }
  743. static void cnss_mhi_dump_sfr(struct cnss_pci_data *pci_priv)
  744. {
  745. mhi_dump_sfr(pci_priv->mhi_ctrl);
  746. }
  747. static bool cnss_mhi_scan_rddm_cookie(struct cnss_pci_data *pci_priv,
  748. u32 cookie)
  749. {
  750. return mhi_scan_rddm_cookie(pci_priv->mhi_ctrl, cookie);
  751. }
  752. static int cnss_mhi_pm_fast_suspend(struct cnss_pci_data *pci_priv,
  753. bool notify_clients)
  754. {
  755. return mhi_pm_fast_suspend(pci_priv->mhi_ctrl, notify_clients);
  756. }
  757. static int cnss_mhi_pm_fast_resume(struct cnss_pci_data *pci_priv,
  758. bool notify_clients)
  759. {
  760. return mhi_pm_fast_resume(pci_priv->mhi_ctrl, notify_clients);
  761. }
  762. static void cnss_mhi_set_m2_timeout_ms(struct cnss_pci_data *pci_priv,
  763. u32 timeout)
  764. {
  765. return mhi_set_m2_timeout_ms(pci_priv->mhi_ctrl, timeout);
  766. }
  767. static int cnss_mhi_device_get_sync_atomic(struct cnss_pci_data *pci_priv,
  768. int timeout_us, bool in_panic)
  769. {
  770. return mhi_device_get_sync_atomic(pci_priv->mhi_ctrl->mhi_dev,
  771. timeout_us, in_panic);
  772. }
  773. #ifdef CONFIG_CNSS2_SMMU_DB_SUPPORT
  774. static int cnss_mhi_host_notify_db_disable_trace(struct cnss_pci_data *pci_priv)
  775. {
  776. return mhi_host_notify_db_disable_trace(pci_priv->mhi_ctrl);
  777. }
  778. #endif
  779. static void
  780. cnss_mhi_controller_set_bw_scale_cb(struct cnss_pci_data *pci_priv,
  781. int (*cb)(struct mhi_controller *mhi_ctrl,
  782. struct mhi_link_info *link_info))
  783. {
  784. mhi_controller_set_bw_scale_cb(pci_priv->mhi_ctrl, cb);
  785. }
  786. static int cnss_mhi_force_reset(struct cnss_pci_data *pci_priv)
  787. {
  788. return mhi_force_reset(pci_priv->mhi_ctrl);
  789. }
  790. void cnss_mhi_controller_set_base(struct cnss_pci_data *pci_priv,
  791. phys_addr_t base)
  792. {
  793. return mhi_controller_set_base(pci_priv->mhi_ctrl, base);
  794. }
  795. #else
  796. static void cnss_mhi_debug_reg_dump(struct cnss_pci_data *pci_priv)
  797. {
  798. }
  799. static void cnss_mhi_dump_sfr(struct cnss_pci_data *pci_priv)
  800. {
  801. }
  802. static bool cnss_mhi_scan_rddm_cookie(struct cnss_pci_data *pci_priv,
  803. u32 cookie)
  804. {
  805. return false;
  806. }
  807. static int cnss_mhi_pm_fast_suspend(struct cnss_pci_data *pci_priv,
  808. bool notify_clients)
  809. {
  810. return -EOPNOTSUPP;
  811. }
  812. static int cnss_mhi_pm_fast_resume(struct cnss_pci_data *pci_priv,
  813. bool notify_clients)
  814. {
  815. return -EOPNOTSUPP;
  816. }
  817. static void cnss_mhi_set_m2_timeout_ms(struct cnss_pci_data *pci_priv,
  818. u32 timeout)
  819. {
  820. }
  821. static int cnss_mhi_device_get_sync_atomic(struct cnss_pci_data *pci_priv,
  822. int timeout_us, bool in_panic)
  823. {
  824. return -EOPNOTSUPP;
  825. }
  826. #ifdef CONFIG_CNSS2_SMMU_DB_SUPPORT
  827. static int cnss_mhi_host_notify_db_disable_trace(struct cnss_pci_data *pci_priv)
  828. {
  829. return -EOPNOTSUPP;
  830. }
  831. #endif
  832. static void
  833. cnss_mhi_controller_set_bw_scale_cb(struct cnss_pci_data *pci_priv,
  834. int (*cb)(struct mhi_controller *mhi_ctrl,
  835. struct mhi_link_info *link_info))
  836. {
  837. }
  838. static int cnss_mhi_force_reset(struct cnss_pci_data *pci_priv)
  839. {
  840. return -EOPNOTSUPP;
  841. }
  842. void cnss_mhi_controller_set_base(struct cnss_pci_data *pci_priv,
  843. phys_addr_t base)
  844. {
  845. }
  846. #endif /* CONFIG_MHI_BUS_MISC */
  847. #ifdef CONFIG_CNSS2_SMMU_DB_SUPPORT
  848. #define CNSS_MHI_WAKE_TIMEOUT 500000
  849. static void cnss_record_smmu_fault_timestamp(struct cnss_pci_data *pci_priv,
  850. enum cnss_smmu_fault_time id)
  851. {
  852. if (id >= SMMU_CB_MAX)
  853. return;
  854. pci_priv->smmu_fault_timestamp[id] = sched_clock();
  855. }
  856. static void cnss_pci_smmu_fault_handler_irq(struct iommu_domain *domain,
  857. void *handler_token)
  858. {
  859. struct cnss_pci_data *pci_priv = handler_token;
  860. int ret = 0;
  861. cnss_record_smmu_fault_timestamp(pci_priv, SMMU_CB_ENTRY);
  862. ret = cnss_mhi_device_get_sync_atomic(pci_priv,
  863. CNSS_MHI_WAKE_TIMEOUT, true);
  864. if (ret < 0) {
  865. cnss_pr_err("Failed to bring mhi in M0 state, ret %d\n", ret);
  866. return;
  867. }
  868. cnss_record_smmu_fault_timestamp(pci_priv, SMMU_CB_DOORBELL_RING);
  869. ret = cnss_mhi_host_notify_db_disable_trace(pci_priv);
  870. if (ret < 0)
  871. cnss_pr_err("Fail to notify wlan fw to stop trace collection, ret %d\n", ret);
  872. cnss_record_smmu_fault_timestamp(pci_priv, SMMU_CB_EXIT);
  873. }
  874. void cnss_register_iommu_fault_handler_irq(struct cnss_pci_data *pci_priv)
  875. {
  876. qcom_iommu_set_fault_handler_irq(pci_priv->iommu_domain,
  877. cnss_pci_smmu_fault_handler_irq, pci_priv);
  878. }
  879. #else
  880. void cnss_register_iommu_fault_handler_irq(struct cnss_pci_data *pci_priv)
  881. {
  882. }
  883. #endif
  884. int cnss_pci_check_link_status(struct cnss_pci_data *pci_priv)
  885. {
  886. u16 device_id;
  887. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  888. cnss_pr_dbg("%ps: PCIe link is in suspend state\n",
  889. (void *)_RET_IP_);
  890. return -EACCES;
  891. }
  892. if (pci_priv->pci_link_down_ind) {
  893. cnss_pr_err("%ps: PCIe link is down\n", (void *)_RET_IP_);
  894. return -EIO;
  895. }
  896. pci_read_config_word(pci_priv->pci_dev, PCI_DEVICE_ID, &device_id);
  897. if (device_id != pci_priv->device_id) {
  898. cnss_fatal_err("%ps: PCI device ID mismatch, link possibly down, current read ID: 0x%x, record ID: 0x%x\n",
  899. (void *)_RET_IP_, device_id,
  900. pci_priv->device_id);
  901. return -EIO;
  902. }
  903. return 0;
  904. }
  905. static void cnss_pci_select_window(struct cnss_pci_data *pci_priv, u32 offset)
  906. {
  907. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  908. u32 window = (offset >> WINDOW_SHIFT) & WINDOW_VALUE_MASK;
  909. u32 window_enable = WINDOW_ENABLE_BIT | window;
  910. u32 val;
  911. if (plat_priv->device_id == PEACH_DEVICE_ID) {
  912. writel_relaxed(window_enable, pci_priv->bar +
  913. PEACH_PCIE_REMAP_BAR_CTRL_OFFSET);
  914. } else {
  915. writel_relaxed(window_enable, pci_priv->bar +
  916. QCA6390_PCIE_REMAP_BAR_CTRL_OFFSET);
  917. }
  918. if (plat_priv->device_id == QCN7605_DEVICE_ID)
  919. window_enable = QCN7605_WINDOW_ENABLE_BIT | window;
  920. if (window != pci_priv->remap_window) {
  921. pci_priv->remap_window = window;
  922. cnss_pr_dbg("Config PCIe remap window register to 0x%x\n",
  923. window_enable);
  924. }
  925. /* Read it back to make sure the write has taken effect */
  926. if (plat_priv->device_id == PEACH_DEVICE_ID) {
  927. val = readl_relaxed(pci_priv->bar +
  928. PEACH_PCIE_REMAP_BAR_CTRL_OFFSET);
  929. } else {
  930. val = readl_relaxed(pci_priv->bar +
  931. QCA6390_PCIE_REMAP_BAR_CTRL_OFFSET);
  932. }
  933. if (val != window_enable) {
  934. cnss_pr_err("Failed to config window register to 0x%x, current value: 0x%x\n",
  935. window_enable, val);
  936. if (!cnss_pci_check_link_status(pci_priv) &&
  937. !test_bit(CNSS_IN_PANIC, &plat_priv->driver_state))
  938. CNSS_ASSERT(0);
  939. }
  940. }
  941. static int cnss_pci_reg_read(struct cnss_pci_data *pci_priv,
  942. u32 offset, u32 *val)
  943. {
  944. int ret;
  945. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  946. if (!in_interrupt() && !irqs_disabled()) {
  947. ret = cnss_pci_check_link_status(pci_priv);
  948. if (ret)
  949. return ret;
  950. }
  951. if (pci_priv->pci_dev->device == QCA6174_DEVICE_ID ||
  952. offset < MAX_UNWINDOWED_ADDRESS) {
  953. *val = readl_relaxed(pci_priv->bar + offset);
  954. return 0;
  955. }
  956. /* If in panic, assumption is kernel panic handler will hold all threads
  957. * and interrupts. Further pci_reg_window_lock could be held before
  958. * panic. So only lock during normal operation.
  959. */
  960. if (test_bit(CNSS_IN_PANIC, &plat_priv->driver_state)) {
  961. cnss_pci_select_window(pci_priv, offset);
  962. *val = readl_relaxed(pci_priv->bar + WINDOW_START +
  963. (offset & WINDOW_RANGE_MASK));
  964. } else {
  965. spin_lock_bh(&pci_reg_window_lock);
  966. cnss_pci_select_window(pci_priv, offset);
  967. *val = readl_relaxed(pci_priv->bar + WINDOW_START +
  968. (offset & WINDOW_RANGE_MASK));
  969. spin_unlock_bh(&pci_reg_window_lock);
  970. }
  971. return 0;
  972. }
  973. static int cnss_pci_reg_write(struct cnss_pci_data *pci_priv, u32 offset,
  974. u32 val)
  975. {
  976. int ret;
  977. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  978. if (!in_interrupt() && !irqs_disabled()) {
  979. ret = cnss_pci_check_link_status(pci_priv);
  980. if (ret)
  981. return ret;
  982. }
  983. if (pci_priv->pci_dev->device == QCA6174_DEVICE_ID ||
  984. offset < MAX_UNWINDOWED_ADDRESS) {
  985. writel_relaxed(val, pci_priv->bar + offset);
  986. return 0;
  987. }
  988. /* Same constraint as PCI register read in panic */
  989. if (test_bit(CNSS_IN_PANIC, &plat_priv->driver_state)) {
  990. cnss_pci_select_window(pci_priv, offset);
  991. writel_relaxed(val, pci_priv->bar + WINDOW_START +
  992. (offset & WINDOW_RANGE_MASK));
  993. } else {
  994. spin_lock_bh(&pci_reg_window_lock);
  995. cnss_pci_select_window(pci_priv, offset);
  996. writel_relaxed(val, pci_priv->bar + WINDOW_START +
  997. (offset & WINDOW_RANGE_MASK));
  998. spin_unlock_bh(&pci_reg_window_lock);
  999. }
  1000. return 0;
  1001. }
  1002. static int cnss_pci_force_wake_get(struct cnss_pci_data *pci_priv)
  1003. {
  1004. struct device *dev = &pci_priv->pci_dev->dev;
  1005. int ret;
  1006. ret = cnss_pci_force_wake_request_sync(dev,
  1007. FORCE_WAKE_DELAY_TIMEOUT_US);
  1008. if (ret) {
  1009. if (ret != -EAGAIN)
  1010. cnss_pr_err("Failed to request force wake\n");
  1011. return ret;
  1012. }
  1013. /* If device's M1 state-change event races here, it can be ignored,
  1014. * as the device is expected to immediately move from M2 to M0
  1015. * without entering low power state.
  1016. */
  1017. if (cnss_pci_is_device_awake(dev) != true)
  1018. cnss_pr_warn("MHI not in M0, while reg still accessible\n");
  1019. return 0;
  1020. }
  1021. static int cnss_pci_force_wake_put(struct cnss_pci_data *pci_priv)
  1022. {
  1023. struct device *dev = &pci_priv->pci_dev->dev;
  1024. int ret;
  1025. ret = cnss_pci_force_wake_release(dev);
  1026. if (ret && ret != -EAGAIN)
  1027. cnss_pr_err("Failed to release force wake\n");
  1028. return ret;
  1029. }
  1030. #if IS_ENABLED(CONFIG_INTERCONNECT)
  1031. /**
  1032. * cnss_setup_bus_bandwidth() - Setup interconnect vote for given bandwidth
  1033. * @plat_priv: Platform private data struct
  1034. * @bw: bandwidth
  1035. * @save: toggle flag to save bandwidth to current_bw_vote
  1036. *
  1037. * Setup bandwidth votes for configured interconnect paths
  1038. *
  1039. * Return: 0 for success
  1040. */
  1041. static int cnss_setup_bus_bandwidth(struct cnss_plat_data *plat_priv,
  1042. u32 bw, bool save)
  1043. {
  1044. int ret = 0;
  1045. struct cnss_bus_bw_info *bus_bw_info;
  1046. if (!plat_priv->icc.path_count)
  1047. return -EOPNOTSUPP;
  1048. if (bw >= plat_priv->icc.bus_bw_cfg_count) {
  1049. cnss_pr_err("Invalid bus bandwidth Type: %d", bw);
  1050. return -EINVAL;
  1051. }
  1052. cnss_pr_buf("Bandwidth vote to %d, save %d\n", bw, save);
  1053. list_for_each_entry(bus_bw_info, &plat_priv->icc.list_head, list) {
  1054. ret = icc_set_bw(bus_bw_info->icc_path,
  1055. bus_bw_info->cfg_table[bw].avg_bw,
  1056. bus_bw_info->cfg_table[bw].peak_bw);
  1057. if (ret) {
  1058. cnss_pr_err("Could not set BW Cfg: %d, err = %d ICC Path: %s Val: %d %d\n",
  1059. bw, ret, bus_bw_info->icc_name,
  1060. bus_bw_info->cfg_table[bw].avg_bw,
  1061. bus_bw_info->cfg_table[bw].peak_bw);
  1062. break;
  1063. }
  1064. }
  1065. if (ret == 0 && save)
  1066. plat_priv->icc.current_bw_vote = bw;
  1067. return ret;
  1068. }
  1069. int cnss_request_bus_bandwidth(struct device *dev, int bandwidth)
  1070. {
  1071. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(dev);
  1072. if (!plat_priv)
  1073. return -ENODEV;
  1074. if (bandwidth < 0)
  1075. return -EINVAL;
  1076. return cnss_setup_bus_bandwidth(plat_priv, (u32)bandwidth, true);
  1077. }
  1078. #else
  1079. static int cnss_setup_bus_bandwidth(struct cnss_plat_data *plat_priv,
  1080. u32 bw, bool save)
  1081. {
  1082. return 0;
  1083. }
  1084. int cnss_request_bus_bandwidth(struct device *dev, int bandwidth)
  1085. {
  1086. return 0;
  1087. }
  1088. #endif
  1089. EXPORT_SYMBOL(cnss_request_bus_bandwidth);
  1090. int cnss_pci_debug_reg_read(struct cnss_pci_data *pci_priv, u32 offset,
  1091. u32 *val, bool raw_access)
  1092. {
  1093. int ret = 0;
  1094. bool do_force_wake_put = true;
  1095. if (raw_access) {
  1096. ret = cnss_pci_reg_read(pci_priv, offset, val);
  1097. goto out;
  1098. }
  1099. ret = cnss_pci_is_device_down(&pci_priv->pci_dev->dev);
  1100. if (ret)
  1101. goto out;
  1102. ret = cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS);
  1103. if (ret < 0)
  1104. goto runtime_pm_put;
  1105. ret = cnss_pci_force_wake_get(pci_priv);
  1106. if (ret)
  1107. do_force_wake_put = false;
  1108. ret = cnss_pci_reg_read(pci_priv, offset, val);
  1109. if (ret) {
  1110. cnss_pr_err("Failed to read register offset 0x%x, err = %d\n",
  1111. offset, ret);
  1112. goto force_wake_put;
  1113. }
  1114. force_wake_put:
  1115. if (do_force_wake_put)
  1116. cnss_pci_force_wake_put(pci_priv);
  1117. runtime_pm_put:
  1118. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  1119. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  1120. out:
  1121. return ret;
  1122. }
  1123. int cnss_pci_debug_reg_write(struct cnss_pci_data *pci_priv, u32 offset,
  1124. u32 val, bool raw_access)
  1125. {
  1126. int ret = 0;
  1127. bool do_force_wake_put = true;
  1128. if (raw_access) {
  1129. ret = cnss_pci_reg_write(pci_priv, offset, val);
  1130. goto out;
  1131. }
  1132. ret = cnss_pci_is_device_down(&pci_priv->pci_dev->dev);
  1133. if (ret)
  1134. goto out;
  1135. ret = cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS);
  1136. if (ret < 0)
  1137. goto runtime_pm_put;
  1138. ret = cnss_pci_force_wake_get(pci_priv);
  1139. if (ret)
  1140. do_force_wake_put = false;
  1141. ret = cnss_pci_reg_write(pci_priv, offset, val);
  1142. if (ret) {
  1143. cnss_pr_err("Failed to write 0x%x to register offset 0x%x, err = %d\n",
  1144. val, offset, ret);
  1145. goto force_wake_put;
  1146. }
  1147. force_wake_put:
  1148. if (do_force_wake_put)
  1149. cnss_pci_force_wake_put(pci_priv);
  1150. runtime_pm_put:
  1151. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  1152. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  1153. out:
  1154. return ret;
  1155. }
  1156. static int cnss_set_pci_config_space(struct cnss_pci_data *pci_priv, bool save)
  1157. {
  1158. struct pci_dev *pci_dev = pci_priv->pci_dev;
  1159. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1160. bool link_down_or_recovery;
  1161. if (!plat_priv)
  1162. return -ENODEV;
  1163. link_down_or_recovery = pci_priv->pci_link_down_ind ||
  1164. (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state));
  1165. if (save) {
  1166. if (link_down_or_recovery) {
  1167. pci_priv->saved_state = NULL;
  1168. } else {
  1169. pci_save_state(pci_dev);
  1170. pci_priv->saved_state = pci_store_saved_state(pci_dev);
  1171. }
  1172. } else {
  1173. if (link_down_or_recovery) {
  1174. pci_load_saved_state(pci_dev, pci_priv->default_state);
  1175. pci_restore_state(pci_dev);
  1176. } else if (pci_priv->saved_state) {
  1177. pci_load_and_free_saved_state(pci_dev,
  1178. &pci_priv->saved_state);
  1179. pci_restore_state(pci_dev);
  1180. }
  1181. }
  1182. return 0;
  1183. }
  1184. static int cnss_pci_get_link_status(struct cnss_pci_data *pci_priv)
  1185. {
  1186. u16 link_status;
  1187. int ret;
  1188. ret = pcie_capability_read_word(pci_priv->pci_dev, PCI_EXP_LNKSTA,
  1189. &link_status);
  1190. if (ret)
  1191. return ret;
  1192. cnss_pr_dbg("Get PCI link status register: %u\n", link_status);
  1193. pci_priv->def_link_speed = link_status & PCI_EXP_LNKSTA_CLS;
  1194. pci_priv->def_link_width =
  1195. (link_status & PCI_EXP_LNKSTA_NLW) >> PCI_EXP_LNKSTA_NLW_SHIFT;
  1196. pci_priv->cur_link_speed = pci_priv->def_link_speed;
  1197. cnss_pr_dbg("Default PCI link speed is 0x%x, link width is 0x%x\n",
  1198. pci_priv->def_link_speed, pci_priv->def_link_width);
  1199. return 0;
  1200. }
  1201. static void cnss_pci_soc_scratch_reg_dump(struct cnss_pci_data *pci_priv)
  1202. {
  1203. u32 reg_offset, val;
  1204. int i;
  1205. switch (pci_priv->device_id) {
  1206. case QCA6390_DEVICE_ID:
  1207. case QCA6490_DEVICE_ID:
  1208. case KIWI_DEVICE_ID:
  1209. case MANGO_DEVICE_ID:
  1210. case PEACH_DEVICE_ID:
  1211. break;
  1212. default:
  1213. return;
  1214. }
  1215. if (in_interrupt() || irqs_disabled())
  1216. return;
  1217. if (cnss_pci_check_link_status(pci_priv))
  1218. return;
  1219. cnss_pr_dbg("Start to dump SOC Scratch registers\n");
  1220. for (i = 0; pci_scratch[i].name; i++) {
  1221. reg_offset = pci_scratch[i].offset;
  1222. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  1223. return;
  1224. cnss_pr_dbg("PCIE_SOC_REG_%s = 0x%x\n",
  1225. pci_scratch[i].name, val);
  1226. }
  1227. }
  1228. int cnss_suspend_pci_link(struct cnss_pci_data *pci_priv)
  1229. {
  1230. int ret = 0;
  1231. if (!pci_priv)
  1232. return -ENODEV;
  1233. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  1234. cnss_pr_info("PCI link is already suspended\n");
  1235. goto out;
  1236. }
  1237. pci_clear_master(pci_priv->pci_dev);
  1238. ret = cnss_set_pci_config_space(pci_priv, SAVE_PCI_CONFIG_SPACE);
  1239. if (ret)
  1240. goto out;
  1241. pci_disable_device(pci_priv->pci_dev);
  1242. if (pci_priv->pci_dev->device != QCA6174_DEVICE_ID) {
  1243. if (pci_set_power_state(pci_priv->pci_dev, PCI_D3hot))
  1244. cnss_pr_err("Failed to set D3Hot, err = %d\n", ret);
  1245. }
  1246. /* Always do PCIe L2 suspend during power off/PCIe link recovery */
  1247. pci_priv->drv_connected_last = 0;
  1248. ret = cnss_set_pci_link(pci_priv, PCI_LINK_DOWN);
  1249. if (ret)
  1250. goto out;
  1251. pci_priv->pci_link_state = PCI_LINK_DOWN;
  1252. return 0;
  1253. out:
  1254. return ret;
  1255. }
  1256. int cnss_resume_pci_link(struct cnss_pci_data *pci_priv)
  1257. {
  1258. int ret = 0;
  1259. if (!pci_priv)
  1260. return -ENODEV;
  1261. if (pci_priv->pci_link_state == PCI_LINK_UP) {
  1262. cnss_pr_info("PCI link is already resumed\n");
  1263. goto out;
  1264. }
  1265. ret = cnss_set_pci_link(pci_priv, PCI_LINK_UP);
  1266. if (ret) {
  1267. ret = -EAGAIN;
  1268. goto out;
  1269. }
  1270. pci_priv->pci_link_state = PCI_LINK_UP;
  1271. if (pci_priv->pci_dev->device != QCA6174_DEVICE_ID) {
  1272. ret = pci_set_power_state(pci_priv->pci_dev, PCI_D0);
  1273. if (ret) {
  1274. cnss_pr_err("Failed to set D0, err = %d\n", ret);
  1275. goto out;
  1276. }
  1277. }
  1278. ret = cnss_set_pci_config_space(pci_priv, RESTORE_PCI_CONFIG_SPACE);
  1279. if (ret)
  1280. goto out;
  1281. ret = pci_enable_device(pci_priv->pci_dev);
  1282. if (ret) {
  1283. cnss_pr_err("Failed to enable PCI device, err = %d\n", ret);
  1284. goto out;
  1285. }
  1286. pci_set_master(pci_priv->pci_dev);
  1287. if (pci_priv->pci_link_down_ind)
  1288. pci_priv->pci_link_down_ind = false;
  1289. return 0;
  1290. out:
  1291. return ret;
  1292. }
  1293. int cnss_pci_recover_link_down(struct cnss_pci_data *pci_priv)
  1294. {
  1295. int ret;
  1296. switch (pci_priv->device_id) {
  1297. case QCA6390_DEVICE_ID:
  1298. case QCA6490_DEVICE_ID:
  1299. case KIWI_DEVICE_ID:
  1300. case MANGO_DEVICE_ID:
  1301. case PEACH_DEVICE_ID:
  1302. break;
  1303. default:
  1304. return -EOPNOTSUPP;
  1305. }
  1306. /* Always wait here to avoid missing WAKE assert for RDDM
  1307. * before link recovery
  1308. */
  1309. msleep(WAKE_EVENT_TIMEOUT);
  1310. ret = cnss_suspend_pci_link(pci_priv);
  1311. if (ret)
  1312. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  1313. ret = cnss_resume_pci_link(pci_priv);
  1314. if (ret) {
  1315. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  1316. del_timer(&pci_priv->dev_rddm_timer);
  1317. return ret;
  1318. }
  1319. mod_timer(&pci_priv->dev_rddm_timer,
  1320. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  1321. cnss_mhi_debug_reg_dump(pci_priv);
  1322. cnss_pci_soc_scratch_reg_dump(pci_priv);
  1323. return 0;
  1324. }
  1325. static void cnss_pci_update_link_event(struct cnss_pci_data *pci_priv,
  1326. enum cnss_bus_event_type type,
  1327. void *data)
  1328. {
  1329. struct cnss_bus_event bus_event;
  1330. bus_event.etype = type;
  1331. bus_event.event_data = data;
  1332. cnss_pci_call_driver_uevent(pci_priv, CNSS_BUS_EVENT, &bus_event);
  1333. }
  1334. void cnss_pci_handle_linkdown(struct cnss_pci_data *pci_priv)
  1335. {
  1336. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1337. struct pci_dev *pci_dev = pci_priv->pci_dev;
  1338. unsigned long flags;
  1339. if (test_bit(ENABLE_PCI_LINK_DOWN_PANIC,
  1340. &plat_priv->ctrl_params.quirks))
  1341. panic("cnss: PCI link is down\n");
  1342. spin_lock_irqsave(&pci_link_down_lock, flags);
  1343. if (pci_priv->pci_link_down_ind) {
  1344. cnss_pr_dbg("PCI link down recovery is in progress, ignore\n");
  1345. spin_unlock_irqrestore(&pci_link_down_lock, flags);
  1346. return;
  1347. }
  1348. pci_priv->pci_link_down_ind = true;
  1349. spin_unlock_irqrestore(&pci_link_down_lock, flags);
  1350. if (pci_priv->mhi_ctrl) {
  1351. /* Notify MHI about link down*/
  1352. mhi_report_error(pci_priv->mhi_ctrl);
  1353. }
  1354. if (pci_dev->device == QCA6174_DEVICE_ID)
  1355. disable_irq(pci_dev->irq);
  1356. /* Notify bus related event. Now for all supported chips.
  1357. * Here PCIe LINK_DOWN notification taken care.
  1358. * uevent buffer can be extended later, to cover more bus info.
  1359. */
  1360. cnss_pci_update_link_event(pci_priv, BUS_EVENT_PCI_LINK_DOWN, NULL);
  1361. cnss_fatal_err("PCI link down, schedule recovery\n");
  1362. cnss_schedule_recovery(&pci_dev->dev, CNSS_REASON_LINK_DOWN);
  1363. }
  1364. int cnss_pci_link_down(struct device *dev)
  1365. {
  1366. struct pci_dev *pci_dev = to_pci_dev(dev);
  1367. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1368. struct cnss_plat_data *plat_priv = NULL;
  1369. int ret;
  1370. if (!pci_priv) {
  1371. cnss_pr_err("pci_priv is NULL\n");
  1372. return -EINVAL;
  1373. }
  1374. plat_priv = pci_priv->plat_priv;
  1375. if (!plat_priv) {
  1376. cnss_pr_err("plat_priv is NULL\n");
  1377. return -ENODEV;
  1378. }
  1379. if (pci_priv->pci_link_down_ind) {
  1380. cnss_pr_dbg("PCI link down recovery is already in progress\n");
  1381. return -EBUSY;
  1382. }
  1383. if (pci_priv->drv_connected_last &&
  1384. of_property_read_bool(plat_priv->plat_dev->dev.of_node,
  1385. "cnss-enable-self-recovery"))
  1386. plat_priv->ctrl_params.quirks |= BIT(LINK_DOWN_SELF_RECOVERY);
  1387. cnss_pr_err("PCI link down is detected by drivers\n");
  1388. ret = cnss_pci_assert_perst(pci_priv);
  1389. if (ret)
  1390. cnss_pci_handle_linkdown(pci_priv);
  1391. return ret;
  1392. }
  1393. EXPORT_SYMBOL(cnss_pci_link_down);
  1394. int cnss_pci_get_reg_dump(struct device *dev, uint8_t *buffer, uint32_t len)
  1395. {
  1396. struct pci_dev *pci_dev = to_pci_dev(dev);
  1397. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1398. if (!pci_priv) {
  1399. cnss_pr_err("pci_priv is NULL\n");
  1400. return -ENODEV;
  1401. }
  1402. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  1403. cnss_pr_dbg("No PCIe reg dump since PCIe is suspended(D3)\n");
  1404. return -EACCES;
  1405. }
  1406. cnss_pr_dbg("Start to get PCIe reg dump\n");
  1407. return _cnss_pci_get_reg_dump(pci_priv, buffer, len);
  1408. }
  1409. EXPORT_SYMBOL(cnss_pci_get_reg_dump);
  1410. int cnss_pcie_is_device_down(struct cnss_pci_data *pci_priv)
  1411. {
  1412. struct cnss_plat_data *plat_priv;
  1413. if (!pci_priv) {
  1414. cnss_pr_err("pci_priv is NULL\n");
  1415. return -ENODEV;
  1416. }
  1417. plat_priv = pci_priv->plat_priv;
  1418. if (!plat_priv) {
  1419. cnss_pr_err("plat_priv is NULL\n");
  1420. return -ENODEV;
  1421. }
  1422. return test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) |
  1423. pci_priv->pci_link_down_ind;
  1424. }
  1425. int cnss_pci_is_device_down(struct device *dev)
  1426. {
  1427. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  1428. return cnss_pcie_is_device_down(pci_priv);
  1429. }
  1430. EXPORT_SYMBOL(cnss_pci_is_device_down);
  1431. void cnss_pci_lock_reg_window(struct device *dev, unsigned long *flags)
  1432. {
  1433. spin_lock_bh(&pci_reg_window_lock);
  1434. }
  1435. EXPORT_SYMBOL(cnss_pci_lock_reg_window);
  1436. void cnss_pci_unlock_reg_window(struct device *dev, unsigned long *flags)
  1437. {
  1438. spin_unlock_bh(&pci_reg_window_lock);
  1439. }
  1440. EXPORT_SYMBOL(cnss_pci_unlock_reg_window);
  1441. int cnss_get_pci_slot(struct device *dev)
  1442. {
  1443. struct pci_dev *pci_dev = to_pci_dev(dev);
  1444. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1445. struct cnss_plat_data *plat_priv = NULL;
  1446. if (!pci_priv) {
  1447. cnss_pr_err("pci_priv is NULL\n");
  1448. return -EINVAL;
  1449. }
  1450. plat_priv = pci_priv->plat_priv;
  1451. if (!plat_priv) {
  1452. cnss_pr_err("plat_priv is NULL\n");
  1453. return -ENODEV;
  1454. }
  1455. return plat_priv->rc_num;
  1456. }
  1457. EXPORT_SYMBOL(cnss_get_pci_slot);
  1458. /**
  1459. * cnss_pci_dump_bl_sram_mem - Dump WLAN device bootloader debug log
  1460. * @pci_priv: driver PCI bus context pointer
  1461. *
  1462. * Dump primary and secondary bootloader debug log data. For SBL check the
  1463. * log struct address and size for validity.
  1464. *
  1465. * Return: None
  1466. */
  1467. static void cnss_pci_dump_bl_sram_mem(struct cnss_pci_data *pci_priv)
  1468. {
  1469. enum mhi_ee_type ee;
  1470. u32 mem_addr, val, pbl_log_max_size, sbl_log_max_size;
  1471. u32 pbl_log_sram_start;
  1472. u32 pbl_stage, sbl_log_start, sbl_log_size;
  1473. u32 pbl_wlan_boot_cfg, pbl_bootstrap_status;
  1474. u32 pbl_bootstrap_status_reg = PBL_BOOTSTRAP_STATUS;
  1475. u32 sbl_log_def_start = SRAM_START;
  1476. u32 sbl_log_def_end = SRAM_END;
  1477. int i;
  1478. switch (pci_priv->device_id) {
  1479. case QCA6390_DEVICE_ID:
  1480. pbl_log_sram_start = QCA6390_DEBUG_PBL_LOG_SRAM_START;
  1481. pbl_log_max_size = QCA6390_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1482. sbl_log_max_size = QCA6390_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1483. break;
  1484. case QCA6490_DEVICE_ID:
  1485. pbl_log_sram_start = QCA6490_DEBUG_PBL_LOG_SRAM_START;
  1486. pbl_log_max_size = QCA6490_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1487. sbl_log_max_size = QCA6490_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1488. break;
  1489. case KIWI_DEVICE_ID:
  1490. pbl_bootstrap_status_reg = KIWI_PBL_BOOTSTRAP_STATUS;
  1491. pbl_log_sram_start = KIWI_DEBUG_PBL_LOG_SRAM_START;
  1492. pbl_log_max_size = KIWI_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1493. sbl_log_max_size = KIWI_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1494. break;
  1495. case MANGO_DEVICE_ID:
  1496. pbl_bootstrap_status_reg = MANGO_PBL_BOOTSTRAP_STATUS;
  1497. pbl_log_sram_start = MANGO_DEBUG_PBL_LOG_SRAM_START;
  1498. pbl_log_max_size = MANGO_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1499. sbl_log_max_size = MANGO_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1500. break;
  1501. case PEACH_DEVICE_ID:
  1502. pbl_bootstrap_status_reg = PEACH_PBL_BOOTSTRAP_STATUS;
  1503. pbl_log_sram_start = PEACH_DEBUG_PBL_LOG_SRAM_START;
  1504. pbl_log_max_size = PEACH_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1505. sbl_log_max_size = PEACH_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1506. break;
  1507. default:
  1508. return;
  1509. }
  1510. if (cnss_pci_check_link_status(pci_priv))
  1511. return;
  1512. cnss_pci_reg_read(pci_priv, TCSR_PBL_LOGGING_REG, &pbl_stage);
  1513. cnss_pci_reg_read(pci_priv, PCIE_BHI_ERRDBG2_REG, &sbl_log_start);
  1514. cnss_pci_reg_read(pci_priv, PCIE_BHI_ERRDBG3_REG, &sbl_log_size);
  1515. cnss_pci_reg_read(pci_priv, PBL_WLAN_BOOT_CFG, &pbl_wlan_boot_cfg);
  1516. cnss_pci_reg_read(pci_priv, pbl_bootstrap_status_reg,
  1517. &pbl_bootstrap_status);
  1518. cnss_pr_dbg("TCSR_PBL_LOGGING: 0x%08x PCIE_BHI_ERRDBG: Start: 0x%08x Size:0x%08x\n",
  1519. pbl_stage, sbl_log_start, sbl_log_size);
  1520. cnss_pr_dbg("PBL_WLAN_BOOT_CFG: 0x%08x PBL_BOOTSTRAP_STATUS: 0x%08x\n",
  1521. pbl_wlan_boot_cfg, pbl_bootstrap_status);
  1522. ee = mhi_get_exec_env(pci_priv->mhi_ctrl);
  1523. if (CNSS_MHI_IN_MISSION_MODE(ee)) {
  1524. cnss_pr_dbg("Avoid Dumping PBL log data in Mission mode\n");
  1525. return;
  1526. }
  1527. cnss_pr_dbg("Dumping PBL log data\n");
  1528. for (i = 0; i < pbl_log_max_size; i += sizeof(val)) {
  1529. mem_addr = pbl_log_sram_start + i;
  1530. if (cnss_pci_reg_read(pci_priv, mem_addr, &val))
  1531. break;
  1532. cnss_pr_dbg("SRAM[0x%x] = 0x%x\n", mem_addr, val);
  1533. }
  1534. sbl_log_size = (sbl_log_size > sbl_log_max_size ?
  1535. sbl_log_max_size : sbl_log_size);
  1536. if (sbl_log_start < sbl_log_def_start ||
  1537. sbl_log_start > sbl_log_def_end ||
  1538. (sbl_log_start + sbl_log_size) > sbl_log_def_end) {
  1539. cnss_pr_err("Invalid SBL log data\n");
  1540. return;
  1541. }
  1542. ee = mhi_get_exec_env(pci_priv->mhi_ctrl);
  1543. if (CNSS_MHI_IN_MISSION_MODE(ee)) {
  1544. cnss_pr_dbg("Avoid Dumping SBL log data in Mission mode\n");
  1545. return;
  1546. }
  1547. cnss_pr_dbg("Dumping SBL log data\n");
  1548. for (i = 0; i < sbl_log_size; i += sizeof(val)) {
  1549. mem_addr = sbl_log_start + i;
  1550. if (cnss_pci_reg_read(pci_priv, mem_addr, &val))
  1551. break;
  1552. cnss_pr_dbg("SRAM[0x%x] = 0x%x\n", mem_addr, val);
  1553. }
  1554. }
  1555. #ifdef CONFIG_DISABLE_CNSS_SRAM_DUMP
  1556. static void cnss_pci_dump_sram(struct cnss_pci_data *pci_priv)
  1557. {
  1558. }
  1559. #else
  1560. static void cnss_pci_dump_sram(struct cnss_pci_data *pci_priv)
  1561. {
  1562. struct cnss_plat_data *plat_priv;
  1563. u32 i, mem_addr;
  1564. u32 *dump_ptr;
  1565. plat_priv = pci_priv->plat_priv;
  1566. if (plat_priv->device_id != QCA6490_DEVICE_ID ||
  1567. cnss_get_host_build_type() != QMI_HOST_BUILD_TYPE_PRIMARY_V01)
  1568. return;
  1569. if (!plat_priv->sram_dump) {
  1570. cnss_pr_err("SRAM dump memory is not allocated\n");
  1571. return;
  1572. }
  1573. if (cnss_pci_check_link_status(pci_priv))
  1574. return;
  1575. cnss_pr_dbg("Dumping SRAM at 0x%lx\n", plat_priv->sram_dump);
  1576. for (i = 0; i < SRAM_DUMP_SIZE; i += sizeof(u32)) {
  1577. mem_addr = SRAM_START + i;
  1578. dump_ptr = (u32 *)(plat_priv->sram_dump + i);
  1579. if (cnss_pci_reg_read(pci_priv, mem_addr, dump_ptr)) {
  1580. cnss_pr_err("SRAM Dump failed at 0x%x\n", mem_addr);
  1581. break;
  1582. }
  1583. /* Relinquish CPU after dumping 256KB chunks*/
  1584. if (!(i % CNSS_256KB_SIZE))
  1585. cond_resched();
  1586. }
  1587. }
  1588. #endif
  1589. static int cnss_pci_handle_mhi_poweron_timeout(struct cnss_pci_data *pci_priv)
  1590. {
  1591. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1592. cnss_fatal_err("MHI power up returns timeout\n");
  1593. if (cnss_mhi_scan_rddm_cookie(pci_priv, DEVICE_RDDM_COOKIE) ||
  1594. cnss_get_dev_sol_value(plat_priv) > 0) {
  1595. /* Wait for RDDM if RDDM cookie is set or device SOL GPIO is
  1596. * high. If RDDM times out, PBL/SBL error region may have been
  1597. * erased so no need to dump them either.
  1598. */
  1599. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  1600. !pci_priv->pci_link_down_ind) {
  1601. mod_timer(&pci_priv->dev_rddm_timer,
  1602. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  1603. }
  1604. } else {
  1605. cnss_pr_dbg("RDDM cookie is not set and device SOL is low\n");
  1606. cnss_mhi_debug_reg_dump(pci_priv);
  1607. cnss_pci_soc_scratch_reg_dump(pci_priv);
  1608. /* Dump PBL/SBL error log if RDDM cookie is not set */
  1609. cnss_pci_dump_bl_sram_mem(pci_priv);
  1610. cnss_pci_dump_sram(pci_priv);
  1611. return -ETIMEDOUT;
  1612. }
  1613. return 0;
  1614. }
  1615. static char *cnss_mhi_state_to_str(enum cnss_mhi_state mhi_state)
  1616. {
  1617. switch (mhi_state) {
  1618. case CNSS_MHI_INIT:
  1619. return "INIT";
  1620. case CNSS_MHI_DEINIT:
  1621. return "DEINIT";
  1622. case CNSS_MHI_POWER_ON:
  1623. return "POWER_ON";
  1624. case CNSS_MHI_POWERING_OFF:
  1625. return "POWERING_OFF";
  1626. case CNSS_MHI_POWER_OFF:
  1627. return "POWER_OFF";
  1628. case CNSS_MHI_FORCE_POWER_OFF:
  1629. return "FORCE_POWER_OFF";
  1630. case CNSS_MHI_SUSPEND:
  1631. return "SUSPEND";
  1632. case CNSS_MHI_RESUME:
  1633. return "RESUME";
  1634. case CNSS_MHI_TRIGGER_RDDM:
  1635. return "TRIGGER_RDDM";
  1636. case CNSS_MHI_RDDM_DONE:
  1637. return "RDDM_DONE";
  1638. default:
  1639. return "UNKNOWN";
  1640. }
  1641. };
  1642. static int cnss_pci_check_mhi_state_bit(struct cnss_pci_data *pci_priv,
  1643. enum cnss_mhi_state mhi_state)
  1644. {
  1645. switch (mhi_state) {
  1646. case CNSS_MHI_INIT:
  1647. if (!test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state))
  1648. return 0;
  1649. break;
  1650. case CNSS_MHI_DEINIT:
  1651. case CNSS_MHI_POWER_ON:
  1652. if (test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state) &&
  1653. !test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  1654. return 0;
  1655. break;
  1656. case CNSS_MHI_FORCE_POWER_OFF:
  1657. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  1658. return 0;
  1659. break;
  1660. case CNSS_MHI_POWER_OFF:
  1661. case CNSS_MHI_SUSPEND:
  1662. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) &&
  1663. !test_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state))
  1664. return 0;
  1665. break;
  1666. case CNSS_MHI_RESUME:
  1667. if (test_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state))
  1668. return 0;
  1669. break;
  1670. case CNSS_MHI_TRIGGER_RDDM:
  1671. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) &&
  1672. !test_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state))
  1673. return 0;
  1674. break;
  1675. case CNSS_MHI_RDDM_DONE:
  1676. return 0;
  1677. default:
  1678. cnss_pr_err("Unhandled MHI state: %s(%d)\n",
  1679. cnss_mhi_state_to_str(mhi_state), mhi_state);
  1680. }
  1681. cnss_pr_err("Cannot set MHI state %s(%d) in current MHI state (0x%lx)\n",
  1682. cnss_mhi_state_to_str(mhi_state), mhi_state,
  1683. pci_priv->mhi_state);
  1684. if (mhi_state != CNSS_MHI_TRIGGER_RDDM)
  1685. CNSS_ASSERT(0);
  1686. return -EINVAL;
  1687. }
  1688. static int cnss_rddm_trigger_debug(struct cnss_pci_data *pci_priv)
  1689. {
  1690. int read_val, ret;
  1691. if (!pci_priv || pci_priv->device_id != QCA6490_DEVICE_ID)
  1692. return -EOPNOTSUPP;
  1693. if (cnss_pci_check_link_status(pci_priv))
  1694. return -EINVAL;
  1695. cnss_pr_err("Write GCC Spare with ACE55 Pattern");
  1696. cnss_pci_reg_write(pci_priv, GCC_GCC_SPARE_REG_1, 0xACE55);
  1697. ret = cnss_pci_reg_read(pci_priv, GCC_GCC_SPARE_REG_1, &read_val);
  1698. cnss_pr_err("Read back GCC Spare: 0x%x, ret: %d", read_val, ret);
  1699. ret = cnss_pci_reg_read(pci_priv, GCC_PRE_ARES_DEBUG_TIMER_VAL,
  1700. &read_val);
  1701. cnss_pr_err("Warm reset allowed check: 0x%x, ret: %d", read_val, ret);
  1702. return ret;
  1703. }
  1704. static int cnss_rddm_trigger_check(struct cnss_pci_data *pci_priv)
  1705. {
  1706. int read_val, ret;
  1707. u32 pbl_stage, sbl_log_start, sbl_log_size, pbl_wlan_boot_cfg;
  1708. if (!pci_priv || pci_priv->device_id != QCA6490_DEVICE_ID)
  1709. return -EOPNOTSUPP;
  1710. if (cnss_pci_check_link_status(pci_priv))
  1711. return -EINVAL;
  1712. ret = cnss_pci_reg_read(pci_priv, GCC_GCC_SPARE_REG_1, &read_val);
  1713. cnss_pr_err("Read GCC spare to check reset status: 0x%x, ret: %d",
  1714. read_val, ret);
  1715. cnss_pci_reg_read(pci_priv, TCSR_PBL_LOGGING_REG, &pbl_stage);
  1716. cnss_pci_reg_read(pci_priv, PCIE_BHI_ERRDBG2_REG, &sbl_log_start);
  1717. cnss_pci_reg_read(pci_priv, PCIE_BHI_ERRDBG3_REG, &sbl_log_size);
  1718. cnss_pci_reg_read(pci_priv, PBL_WLAN_BOOT_CFG, &pbl_wlan_boot_cfg);
  1719. cnss_pr_dbg("TCSR_PBL_LOGGING: 0x%08x PCIE_BHI_ERRDBG: Start: 0x%08x Size:0x%08x \n",
  1720. pbl_stage, sbl_log_start, sbl_log_size);
  1721. cnss_pr_dbg("PBL_WLAN_BOOT_CFG: 0x%08x\n", pbl_wlan_boot_cfg);
  1722. return ret;
  1723. }
  1724. static void cnss_pci_set_mhi_state_bit(struct cnss_pci_data *pci_priv,
  1725. enum cnss_mhi_state mhi_state)
  1726. {
  1727. switch (mhi_state) {
  1728. case CNSS_MHI_INIT:
  1729. set_bit(CNSS_MHI_INIT, &pci_priv->mhi_state);
  1730. break;
  1731. case CNSS_MHI_DEINIT:
  1732. clear_bit(CNSS_MHI_INIT, &pci_priv->mhi_state);
  1733. break;
  1734. case CNSS_MHI_POWER_ON:
  1735. set_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1736. break;
  1737. case CNSS_MHI_POWERING_OFF:
  1738. set_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state);
  1739. break;
  1740. case CNSS_MHI_POWER_OFF:
  1741. case CNSS_MHI_FORCE_POWER_OFF:
  1742. clear_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1743. clear_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state);
  1744. clear_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state);
  1745. clear_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state);
  1746. break;
  1747. case CNSS_MHI_SUSPEND:
  1748. set_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state);
  1749. break;
  1750. case CNSS_MHI_RESUME:
  1751. clear_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state);
  1752. break;
  1753. case CNSS_MHI_TRIGGER_RDDM:
  1754. set_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state);
  1755. break;
  1756. case CNSS_MHI_RDDM_DONE:
  1757. set_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state);
  1758. break;
  1759. default:
  1760. cnss_pr_err("Unhandled MHI state (%d)\n", mhi_state);
  1761. }
  1762. }
  1763. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  1764. static int cnss_mhi_pm_force_resume(struct cnss_pci_data *pci_priv)
  1765. {
  1766. return mhi_pm_resume_force(pci_priv->mhi_ctrl);
  1767. }
  1768. #else
  1769. static int cnss_mhi_pm_force_resume(struct cnss_pci_data *pci_priv)
  1770. {
  1771. return mhi_pm_resume(pci_priv->mhi_ctrl);
  1772. }
  1773. #endif
  1774. static int cnss_pci_set_mhi_state(struct cnss_pci_data *pci_priv,
  1775. enum cnss_mhi_state mhi_state)
  1776. {
  1777. int ret = 0, retry = 0;
  1778. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  1779. return 0;
  1780. if (mhi_state < 0) {
  1781. cnss_pr_err("Invalid MHI state (%d)\n", mhi_state);
  1782. return -EINVAL;
  1783. }
  1784. ret = cnss_pci_check_mhi_state_bit(pci_priv, mhi_state);
  1785. if (ret)
  1786. goto out;
  1787. cnss_pr_vdbg("Setting MHI state: %s(%d)\n",
  1788. cnss_mhi_state_to_str(mhi_state), mhi_state);
  1789. switch (mhi_state) {
  1790. case CNSS_MHI_INIT:
  1791. ret = mhi_prepare_for_power_up(pci_priv->mhi_ctrl);
  1792. break;
  1793. case CNSS_MHI_DEINIT:
  1794. mhi_unprepare_after_power_down(pci_priv->mhi_ctrl);
  1795. ret = 0;
  1796. break;
  1797. case CNSS_MHI_POWER_ON:
  1798. ret = mhi_sync_power_up(pci_priv->mhi_ctrl);
  1799. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  1800. /* Only set img_pre_alloc when power up succeeds */
  1801. if (!ret && !pci_priv->mhi_ctrl->img_pre_alloc) {
  1802. cnss_pr_dbg("Notify MHI to use already allocated images\n");
  1803. pci_priv->mhi_ctrl->img_pre_alloc = true;
  1804. }
  1805. #endif
  1806. break;
  1807. case CNSS_MHI_POWER_OFF:
  1808. mhi_power_down(pci_priv->mhi_ctrl, true);
  1809. ret = 0;
  1810. break;
  1811. case CNSS_MHI_FORCE_POWER_OFF:
  1812. mhi_power_down(pci_priv->mhi_ctrl, false);
  1813. ret = 0;
  1814. break;
  1815. case CNSS_MHI_SUSPEND:
  1816. retry_mhi_suspend:
  1817. mutex_lock(&pci_priv->mhi_ctrl->pm_mutex);
  1818. if (pci_priv->drv_connected_last)
  1819. ret = cnss_mhi_pm_fast_suspend(pci_priv, true);
  1820. else
  1821. ret = mhi_pm_suspend(pci_priv->mhi_ctrl);
  1822. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  1823. if (ret == -EBUSY && retry++ < MHI_SUSPEND_RETRY_MAX_TIMES) {
  1824. cnss_pr_dbg("Retry MHI suspend #%d\n", retry);
  1825. usleep_range(MHI_SUSPEND_RETRY_DELAY_US,
  1826. MHI_SUSPEND_RETRY_DELAY_US + 1000);
  1827. goto retry_mhi_suspend;
  1828. }
  1829. break;
  1830. case CNSS_MHI_RESUME:
  1831. mutex_lock(&pci_priv->mhi_ctrl->pm_mutex);
  1832. if (pci_priv->drv_connected_last) {
  1833. ret = cnss_pci_prevent_l1(&pci_priv->pci_dev->dev);
  1834. if (ret) {
  1835. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  1836. break;
  1837. }
  1838. ret = cnss_mhi_pm_fast_resume(pci_priv, true);
  1839. cnss_pci_allow_l1(&pci_priv->pci_dev->dev);
  1840. } else {
  1841. if (pci_priv->device_id == QCA6390_DEVICE_ID)
  1842. ret = cnss_mhi_pm_force_resume(pci_priv);
  1843. else
  1844. ret = mhi_pm_resume(pci_priv->mhi_ctrl);
  1845. }
  1846. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  1847. break;
  1848. case CNSS_MHI_TRIGGER_RDDM:
  1849. cnss_rddm_trigger_debug(pci_priv);
  1850. ret = mhi_force_rddm_mode(pci_priv->mhi_ctrl);
  1851. if (ret) {
  1852. cnss_pr_err("Failed to trigger RDDM, err = %d\n", ret);
  1853. cnss_pr_dbg("Sending host reset req\n");
  1854. ret = cnss_mhi_force_reset(pci_priv);
  1855. cnss_rddm_trigger_check(pci_priv);
  1856. }
  1857. break;
  1858. case CNSS_MHI_RDDM_DONE:
  1859. break;
  1860. default:
  1861. cnss_pr_err("Unhandled MHI state (%d)\n", mhi_state);
  1862. ret = -EINVAL;
  1863. }
  1864. if (ret)
  1865. goto out;
  1866. cnss_pci_set_mhi_state_bit(pci_priv, mhi_state);
  1867. return 0;
  1868. out:
  1869. cnss_pr_err("Failed to set MHI state: %s(%d), err = %d\n",
  1870. cnss_mhi_state_to_str(mhi_state), mhi_state, ret);
  1871. return ret;
  1872. }
  1873. static int cnss_pci_config_msi_addr(struct cnss_pci_data *pci_priv)
  1874. {
  1875. int ret = 0;
  1876. struct pci_dev *pci_dev = pci_priv->pci_dev;
  1877. struct cnss_plat_data *plat_priv;
  1878. if (!pci_dev)
  1879. return -ENODEV;
  1880. if (!pci_dev->msix_enabled)
  1881. return ret;
  1882. plat_priv = pci_priv->plat_priv;
  1883. if (!plat_priv) {
  1884. cnss_pr_err("plat_priv is NULL\n");
  1885. return -ENODEV;
  1886. }
  1887. ret = of_property_read_u32(plat_priv->plat_dev->dev.of_node,
  1888. "msix-match-addr",
  1889. &pci_priv->msix_addr);
  1890. cnss_pr_dbg("MSI-X Match address is 0x%X\n",
  1891. pci_priv->msix_addr);
  1892. return ret;
  1893. }
  1894. static int cnss_pci_config_msi_data(struct cnss_pci_data *pci_priv)
  1895. {
  1896. struct msi_desc *msi_desc;
  1897. struct cnss_msi_config *msi_config;
  1898. struct pci_dev *pci_dev = pci_priv->pci_dev;
  1899. msi_config = pci_priv->msi_config;
  1900. if (pci_dev->msix_enabled) {
  1901. pci_priv->msi_ep_base_data = msi_config->users[0].base_vector;
  1902. cnss_pr_dbg("MSI-X base data is %d\n",
  1903. pci_priv->msi_ep_base_data);
  1904. return 0;
  1905. }
  1906. msi_desc = irq_get_msi_desc(pci_dev->irq);
  1907. if (!msi_desc) {
  1908. cnss_pr_err("msi_desc is NULL!\n");
  1909. return -EINVAL;
  1910. }
  1911. pci_priv->msi_ep_base_data = msi_desc->msg.data;
  1912. cnss_pr_dbg("MSI base data is %d\n", pci_priv->msi_ep_base_data);
  1913. return 0;
  1914. }
  1915. #ifdef CONFIG_CNSS_SUPPORT_DUAL_DEV
  1916. #define PLC_PCIE_NAME_LEN 14
  1917. static struct cnss_plat_data *
  1918. cnss_get_plat_priv_by_driver_ops(struct cnss_wlan_driver *driver_ops)
  1919. {
  1920. int plat_env_count = cnss_get_plat_env_count();
  1921. struct cnss_plat_data *plat_env;
  1922. struct cnss_pci_data *pci_priv;
  1923. int i = 0;
  1924. if (!driver_ops) {
  1925. cnss_pr_err("No cnss driver\n");
  1926. return NULL;
  1927. }
  1928. for (i = 0; i < plat_env_count; i++) {
  1929. plat_env = cnss_get_plat_env(i);
  1930. if (!plat_env)
  1931. continue;
  1932. if (driver_ops->name && plat_env->pld_bus_ops_name) {
  1933. /* driver_ops->name = PLD_PCIE_OPS_NAME
  1934. * #ifdef MULTI_IF_NAME
  1935. * #define PLD_PCIE_OPS_NAME "pld_pcie_" MULTI_IF_NAME
  1936. * #else
  1937. * #define PLD_PCIE_OPS_NAME "pld_pcie"
  1938. * #endif
  1939. */
  1940. if (memcmp(driver_ops->name,
  1941. plat_env->pld_bus_ops_name,
  1942. PLC_PCIE_NAME_LEN) == 0)
  1943. return plat_env;
  1944. }
  1945. }
  1946. cnss_pr_vdbg("Invalid cnss driver name from ko %s\n", driver_ops->name);
  1947. /* in the dual wlan card case, the pld_bus_ops_name from dts
  1948. * and driver_ops-> name from ko should match, otherwise
  1949. * wlanhost driver don't know which plat_env it can use;
  1950. * if doesn't find the match one, then get first available
  1951. * instance insteadly.
  1952. */
  1953. for (i = 0; i < plat_env_count; i++) {
  1954. plat_env = cnss_get_plat_env(i);
  1955. if (!plat_env)
  1956. continue;
  1957. pci_priv = plat_env->bus_priv;
  1958. if (!pci_priv) {
  1959. cnss_pr_err("pci_priv is NULL\n");
  1960. continue;
  1961. }
  1962. if (driver_ops == pci_priv->driver_ops)
  1963. return plat_env;
  1964. }
  1965. /* Doesn't find the existing instance,
  1966. * so return the fist empty instance
  1967. */
  1968. for (i = 0; i < plat_env_count; i++) {
  1969. plat_env = cnss_get_plat_env(i);
  1970. if (!plat_env)
  1971. continue;
  1972. pci_priv = plat_env->bus_priv;
  1973. if (!pci_priv) {
  1974. cnss_pr_err("pci_priv is NULL\n");
  1975. continue;
  1976. }
  1977. if (!pci_priv->driver_ops)
  1978. return plat_env;
  1979. }
  1980. return NULL;
  1981. }
  1982. static int cnss_pci_store_qrtr_node_id(struct cnss_pci_data *pci_priv)
  1983. {
  1984. int ret = 0;
  1985. u32 scratch = QCA6390_PCIE_SOC_PCIE_REG_PCIE_SCRATCH_2_SOC_PCIE_REG;
  1986. struct cnss_plat_data *plat_priv;
  1987. if (!pci_priv) {
  1988. cnss_pr_err("pci_priv is NULL\n");
  1989. return -ENODEV;
  1990. }
  1991. plat_priv = pci_priv->plat_priv;
  1992. /**
  1993. * in the single wlan chipset case, plat_priv->qrtr_node_id always is 0,
  1994. * wlan fw will use the hardcode 7 as the qrtr node id.
  1995. * in the dual Hastings case, we will read qrtr node id
  1996. * from device tree and pass to get plat_priv->qrtr_node_id,
  1997. * which always is not zero. And then store this new value
  1998. * to pcie register, wlan fw will read out this qrtr node id
  1999. * from this register and overwrite to the hardcode one
  2000. * while do initialization for ipc router.
  2001. * without this change, two Hastings will use the same
  2002. * qrtr node instance id, which will mess up qmi message
  2003. * exchange. According to qrtr spec, every node should
  2004. * have unique qrtr node id
  2005. */
  2006. if (plat_priv->device_id == QCA6390_DEVICE_ID &&
  2007. plat_priv->qrtr_node_id) {
  2008. u32 val;
  2009. cnss_pr_dbg("write 0x%x to SCRATCH REG\n",
  2010. plat_priv->qrtr_node_id);
  2011. ret = cnss_pci_reg_write(pci_priv, scratch,
  2012. plat_priv->qrtr_node_id);
  2013. if (ret) {
  2014. cnss_pr_err("Failed to write register offset 0x%x, err = %d\n",
  2015. scratch, ret);
  2016. goto out;
  2017. }
  2018. ret = cnss_pci_reg_read(pci_priv, scratch, &val);
  2019. if (ret) {
  2020. cnss_pr_err("Failed to read SCRATCH REG");
  2021. goto out;
  2022. }
  2023. if (val != plat_priv->qrtr_node_id) {
  2024. cnss_pr_err("qrtr node id write to register doesn't match with readout value");
  2025. return -ERANGE;
  2026. }
  2027. }
  2028. out:
  2029. return ret;
  2030. }
  2031. #else
  2032. static struct cnss_plat_data *
  2033. cnss_get_plat_priv_by_driver_ops(struct cnss_wlan_driver *driver_ops)
  2034. {
  2035. return cnss_bus_dev_to_plat_priv(NULL);
  2036. }
  2037. static int cnss_pci_store_qrtr_node_id(struct cnss_pci_data *pci_priv)
  2038. {
  2039. return 0;
  2040. }
  2041. #endif
  2042. int cnss_pci_start_mhi(struct cnss_pci_data *pci_priv)
  2043. {
  2044. int ret = 0;
  2045. struct cnss_plat_data *plat_priv;
  2046. unsigned int timeout = 0;
  2047. int retry = 0;
  2048. if (!pci_priv) {
  2049. cnss_pr_err("pci_priv is NULL\n");
  2050. return -ENODEV;
  2051. }
  2052. plat_priv = pci_priv->plat_priv;
  2053. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  2054. return 0;
  2055. if (MHI_TIMEOUT_OVERWRITE_MS)
  2056. pci_priv->mhi_ctrl->timeout_ms = MHI_TIMEOUT_OVERWRITE_MS;
  2057. cnss_mhi_set_m2_timeout_ms(pci_priv, MHI_M2_TIMEOUT_MS);
  2058. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_INIT);
  2059. if (ret)
  2060. return ret;
  2061. timeout = pci_priv->mhi_ctrl->timeout_ms;
  2062. /* For non-perf builds the timeout is 10 (default) * 6 seconds */
  2063. if (cnss_get_host_build_type() == QMI_HOST_BUILD_TYPE_PRIMARY_V01)
  2064. pci_priv->mhi_ctrl->timeout_ms *= 6;
  2065. else /* For perf builds the timeout is 10 (default) * 3 seconds */
  2066. pci_priv->mhi_ctrl->timeout_ms *= 3;
  2067. retry:
  2068. ret = cnss_pci_store_qrtr_node_id(pci_priv);
  2069. if (ret) {
  2070. if (retry++ < REG_RETRY_MAX_TIMES)
  2071. goto retry;
  2072. else
  2073. return ret;
  2074. }
  2075. /* Start the timer to dump MHI/PBL/SBL debug data periodically */
  2076. mod_timer(&pci_priv->boot_debug_timer,
  2077. jiffies + msecs_to_jiffies(BOOT_DEBUG_TIMEOUT_MS));
  2078. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_POWER_ON);
  2079. del_timer_sync(&pci_priv->boot_debug_timer);
  2080. if (ret == 0)
  2081. cnss_wlan_adsp_pc_enable(pci_priv, false);
  2082. pci_priv->mhi_ctrl->timeout_ms = timeout;
  2083. if (ret == -ETIMEDOUT) {
  2084. /* This is a special case needs to be handled that if MHI
  2085. * power on returns -ETIMEDOUT, controller needs to take care
  2086. * the cleanup by calling MHI power down. Force to set the bit
  2087. * for driver internal MHI state to make sure it can be handled
  2088. * properly later.
  2089. */
  2090. set_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  2091. ret = cnss_pci_handle_mhi_poweron_timeout(pci_priv);
  2092. } else if (!ret) {
  2093. /* kernel may allocate a dummy vector before request_irq and
  2094. * then allocate a real vector when request_irq is called.
  2095. * So get msi_data here again to avoid spurious interrupt
  2096. * as msi_data will configured to srngs.
  2097. */
  2098. if (cnss_pci_is_one_msi(pci_priv))
  2099. ret = cnss_pci_config_msi_data(pci_priv);
  2100. }
  2101. return ret;
  2102. }
  2103. static void cnss_pci_power_off_mhi(struct cnss_pci_data *pci_priv)
  2104. {
  2105. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2106. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  2107. return;
  2108. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state)) {
  2109. cnss_pr_dbg("MHI is already powered off\n");
  2110. return;
  2111. }
  2112. cnss_wlan_adsp_pc_enable(pci_priv, true);
  2113. cnss_pci_set_mhi_state_bit(pci_priv, CNSS_MHI_RESUME);
  2114. cnss_pci_set_mhi_state_bit(pci_priv, CNSS_MHI_POWERING_OFF);
  2115. if (!pci_priv->pci_link_down_ind)
  2116. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_POWER_OFF);
  2117. else
  2118. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_FORCE_POWER_OFF);
  2119. }
  2120. static void cnss_pci_deinit_mhi(struct cnss_pci_data *pci_priv)
  2121. {
  2122. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2123. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  2124. return;
  2125. if (!test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state)) {
  2126. cnss_pr_dbg("MHI is already deinited\n");
  2127. return;
  2128. }
  2129. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_DEINIT);
  2130. }
  2131. static void cnss_pci_set_wlaon_pwr_ctrl(struct cnss_pci_data *pci_priv,
  2132. bool set_vddd4blow, bool set_shutdown,
  2133. bool do_force_wake)
  2134. {
  2135. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2136. int ret;
  2137. u32 val;
  2138. if (!plat_priv->set_wlaon_pwr_ctrl)
  2139. return;
  2140. if (pci_priv->pci_link_state == PCI_LINK_DOWN ||
  2141. pci_priv->pci_link_down_ind)
  2142. return;
  2143. if (do_force_wake)
  2144. if (cnss_pci_force_wake_get(pci_priv))
  2145. return;
  2146. ret = cnss_pci_reg_read(pci_priv, WLAON_QFPROM_PWR_CTRL_REG, &val);
  2147. if (ret) {
  2148. cnss_pr_err("Failed to read register offset 0x%x, err = %d\n",
  2149. WLAON_QFPROM_PWR_CTRL_REG, ret);
  2150. goto force_wake_put;
  2151. }
  2152. cnss_pr_dbg("Read register offset 0x%x, val = 0x%x\n",
  2153. WLAON_QFPROM_PWR_CTRL_REG, val);
  2154. if (set_vddd4blow)
  2155. val |= QFPROM_PWR_CTRL_VDD4BLOW_SW_EN_MASK;
  2156. else
  2157. val &= ~QFPROM_PWR_CTRL_VDD4BLOW_SW_EN_MASK;
  2158. if (set_shutdown)
  2159. val |= QFPROM_PWR_CTRL_SHUTDOWN_EN_MASK;
  2160. else
  2161. val &= ~QFPROM_PWR_CTRL_SHUTDOWN_EN_MASK;
  2162. ret = cnss_pci_reg_write(pci_priv, WLAON_QFPROM_PWR_CTRL_REG, val);
  2163. if (ret) {
  2164. cnss_pr_err("Failed to write register offset 0x%x, err = %d\n",
  2165. WLAON_QFPROM_PWR_CTRL_REG, ret);
  2166. goto force_wake_put;
  2167. }
  2168. cnss_pr_dbg("Write val 0x%x to register offset 0x%x\n", val,
  2169. WLAON_QFPROM_PWR_CTRL_REG);
  2170. if (set_shutdown)
  2171. usleep_range(WLAON_PWR_CTRL_SHUTDOWN_DELAY_MIN_US,
  2172. WLAON_PWR_CTRL_SHUTDOWN_DELAY_MAX_US);
  2173. force_wake_put:
  2174. if (do_force_wake)
  2175. cnss_pci_force_wake_put(pci_priv);
  2176. }
  2177. static int cnss_pci_get_device_timestamp(struct cnss_pci_data *pci_priv,
  2178. u64 *time_us)
  2179. {
  2180. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2181. u32 low, high;
  2182. u64 device_ticks;
  2183. if (!plat_priv->device_freq_hz) {
  2184. cnss_pr_err("Device time clock frequency is not valid\n");
  2185. return -EINVAL;
  2186. }
  2187. switch (pci_priv->device_id) {
  2188. case KIWI_DEVICE_ID:
  2189. case MANGO_DEVICE_ID:
  2190. case PEACH_DEVICE_ID:
  2191. cnss_pci_reg_read(pci_priv, PCIE_MHI_TIME_LOW, &low);
  2192. cnss_pci_reg_read(pci_priv, PCIE_MHI_TIME_HIGH, &high);
  2193. break;
  2194. default:
  2195. cnss_pci_reg_read(pci_priv, WLAON_GLOBAL_COUNTER_CTRL3, &low);
  2196. cnss_pci_reg_read(pci_priv, WLAON_GLOBAL_COUNTER_CTRL4, &high);
  2197. break;
  2198. }
  2199. device_ticks = (u64)high << 32 | low;
  2200. do_div(device_ticks, plat_priv->device_freq_hz / 100000);
  2201. *time_us = device_ticks * 10;
  2202. return 0;
  2203. }
  2204. static void cnss_pci_enable_time_sync_counter(struct cnss_pci_data *pci_priv)
  2205. {
  2206. switch (pci_priv->device_id) {
  2207. case KIWI_DEVICE_ID:
  2208. case MANGO_DEVICE_ID:
  2209. case PEACH_DEVICE_ID:
  2210. return;
  2211. default:
  2212. break;
  2213. }
  2214. cnss_pci_reg_write(pci_priv, WLAON_GLOBAL_COUNTER_CTRL5,
  2215. TIME_SYNC_ENABLE);
  2216. }
  2217. static void cnss_pci_clear_time_sync_counter(struct cnss_pci_data *pci_priv)
  2218. {
  2219. switch (pci_priv->device_id) {
  2220. case KIWI_DEVICE_ID:
  2221. case MANGO_DEVICE_ID:
  2222. case PEACH_DEVICE_ID:
  2223. return;
  2224. default:
  2225. break;
  2226. }
  2227. cnss_pci_reg_write(pci_priv, WLAON_GLOBAL_COUNTER_CTRL5,
  2228. TIME_SYNC_CLEAR);
  2229. }
  2230. static void cnss_pci_time_sync_reg_update(struct cnss_pci_data *pci_priv,
  2231. u32 low, u32 high)
  2232. {
  2233. u32 time_reg_low;
  2234. u32 time_reg_high;
  2235. switch (pci_priv->device_id) {
  2236. case KIWI_DEVICE_ID:
  2237. case MANGO_DEVICE_ID:
  2238. case PEACH_DEVICE_ID:
  2239. /* Use the next two shadow registers after host's usage */
  2240. time_reg_low = PCIE_SHADOW_REG_VALUE_0 +
  2241. (pci_priv->plat_priv->num_shadow_regs_v3 *
  2242. SHADOW_REG_LEN_BYTES);
  2243. time_reg_high = time_reg_low + SHADOW_REG_LEN_BYTES;
  2244. break;
  2245. default:
  2246. time_reg_low = PCIE_SHADOW_REG_VALUE_34;
  2247. time_reg_high = PCIE_SHADOW_REG_VALUE_35;
  2248. break;
  2249. }
  2250. cnss_pci_reg_write(pci_priv, time_reg_low, low);
  2251. cnss_pci_reg_write(pci_priv, time_reg_high, high);
  2252. cnss_pci_reg_read(pci_priv, time_reg_low, &low);
  2253. cnss_pci_reg_read(pci_priv, time_reg_high, &high);
  2254. cnss_pr_dbg("Updated time sync regs [0x%x] = 0x%x, [0x%x] = 0x%x\n",
  2255. time_reg_low, low, time_reg_high, high);
  2256. }
  2257. static int cnss_pci_update_timestamp(struct cnss_pci_data *pci_priv)
  2258. {
  2259. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2260. struct device *dev = &pci_priv->pci_dev->dev;
  2261. unsigned long flags = 0;
  2262. u64 host_time_us, device_time_us, offset;
  2263. u32 low, high;
  2264. int ret;
  2265. ret = cnss_pci_prevent_l1(dev);
  2266. if (ret)
  2267. goto out;
  2268. ret = cnss_pci_force_wake_get(pci_priv);
  2269. if (ret)
  2270. goto allow_l1;
  2271. spin_lock_irqsave(&time_sync_lock, flags);
  2272. cnss_pci_clear_time_sync_counter(pci_priv);
  2273. cnss_pci_enable_time_sync_counter(pci_priv);
  2274. host_time_us = cnss_get_host_timestamp(plat_priv);
  2275. ret = cnss_pci_get_device_timestamp(pci_priv, &device_time_us);
  2276. cnss_pci_clear_time_sync_counter(pci_priv);
  2277. spin_unlock_irqrestore(&time_sync_lock, flags);
  2278. if (ret)
  2279. goto force_wake_put;
  2280. if (host_time_us < device_time_us) {
  2281. cnss_pr_err("Host time (%llu us) is smaller than device time (%llu us), stop\n",
  2282. host_time_us, device_time_us);
  2283. ret = -EINVAL;
  2284. goto force_wake_put;
  2285. }
  2286. offset = host_time_us - device_time_us;
  2287. cnss_pr_dbg("Host time = %llu us, device time = %llu us, offset = %llu us\n",
  2288. host_time_us, device_time_us, offset);
  2289. low = offset & 0xFFFFFFFF;
  2290. high = offset >> 32;
  2291. cnss_pci_time_sync_reg_update(pci_priv, low, high);
  2292. force_wake_put:
  2293. cnss_pci_force_wake_put(pci_priv);
  2294. allow_l1:
  2295. cnss_pci_allow_l1(dev);
  2296. out:
  2297. return ret;
  2298. }
  2299. static void cnss_pci_time_sync_work_hdlr(struct work_struct *work)
  2300. {
  2301. struct cnss_pci_data *pci_priv =
  2302. container_of(work, struct cnss_pci_data, time_sync_work.work);
  2303. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2304. unsigned int time_sync_period_ms =
  2305. plat_priv->ctrl_params.time_sync_period;
  2306. if (test_bit(DISABLE_TIME_SYNC, &plat_priv->ctrl_params.quirks)) {
  2307. cnss_pr_dbg("Time sync is disabled\n");
  2308. return;
  2309. }
  2310. if (!time_sync_period_ms) {
  2311. cnss_pr_dbg("Skip time sync as time period is 0\n");
  2312. return;
  2313. }
  2314. if (cnss_pci_is_device_down(&pci_priv->pci_dev->dev))
  2315. return;
  2316. if (cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS) < 0)
  2317. goto runtime_pm_put;
  2318. mutex_lock(&pci_priv->bus_lock);
  2319. cnss_pci_update_timestamp(pci_priv);
  2320. mutex_unlock(&pci_priv->bus_lock);
  2321. schedule_delayed_work(&pci_priv->time_sync_work,
  2322. msecs_to_jiffies(time_sync_period_ms));
  2323. runtime_pm_put:
  2324. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  2325. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  2326. }
  2327. static int cnss_pci_start_time_sync_update(struct cnss_pci_data *pci_priv)
  2328. {
  2329. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2330. switch (pci_priv->device_id) {
  2331. case QCA6390_DEVICE_ID:
  2332. case QCA6490_DEVICE_ID:
  2333. case KIWI_DEVICE_ID:
  2334. case MANGO_DEVICE_ID:
  2335. case PEACH_DEVICE_ID:
  2336. break;
  2337. default:
  2338. return -EOPNOTSUPP;
  2339. }
  2340. if (!plat_priv->device_freq_hz) {
  2341. cnss_pr_dbg("Device time clock frequency is not valid, skip time sync\n");
  2342. return -EINVAL;
  2343. }
  2344. cnss_pci_time_sync_work_hdlr(&pci_priv->time_sync_work.work);
  2345. return 0;
  2346. }
  2347. static void cnss_pci_stop_time_sync_update(struct cnss_pci_data *pci_priv)
  2348. {
  2349. switch (pci_priv->device_id) {
  2350. case QCA6390_DEVICE_ID:
  2351. case QCA6490_DEVICE_ID:
  2352. case KIWI_DEVICE_ID:
  2353. case MANGO_DEVICE_ID:
  2354. case PEACH_DEVICE_ID:
  2355. break;
  2356. default:
  2357. return;
  2358. }
  2359. cancel_delayed_work_sync(&pci_priv->time_sync_work);
  2360. }
  2361. int cnss_pci_set_therm_cdev_state(struct cnss_pci_data *pci_priv,
  2362. unsigned long thermal_state,
  2363. int tcdev_id)
  2364. {
  2365. if (!pci_priv) {
  2366. cnss_pr_err("pci_priv is NULL!\n");
  2367. return -ENODEV;
  2368. }
  2369. if (!pci_priv->driver_ops || !pci_priv->driver_ops->set_therm_cdev_state) {
  2370. cnss_pr_err("driver_ops or set_therm_cdev_state is NULL\n");
  2371. return -EINVAL;
  2372. }
  2373. return pci_priv->driver_ops->set_therm_cdev_state(pci_priv->pci_dev,
  2374. thermal_state,
  2375. tcdev_id);
  2376. }
  2377. int cnss_pci_update_time_sync_period(struct cnss_pci_data *pci_priv,
  2378. unsigned int time_sync_period)
  2379. {
  2380. struct cnss_plat_data *plat_priv;
  2381. if (!pci_priv)
  2382. return -ENODEV;
  2383. plat_priv = pci_priv->plat_priv;
  2384. cnss_pci_stop_time_sync_update(pci_priv);
  2385. plat_priv->ctrl_params.time_sync_period = time_sync_period;
  2386. cnss_pci_start_time_sync_update(pci_priv);
  2387. cnss_pr_dbg("WLAN time sync period %u ms\n",
  2388. plat_priv->ctrl_params.time_sync_period);
  2389. return 0;
  2390. }
  2391. int cnss_pci_call_driver_probe(struct cnss_pci_data *pci_priv)
  2392. {
  2393. int ret = 0;
  2394. struct cnss_plat_data *plat_priv;
  2395. if (!pci_priv)
  2396. return -ENODEV;
  2397. plat_priv = pci_priv->plat_priv;
  2398. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2399. cnss_pr_err("Reboot is in progress, skip driver probe\n");
  2400. return -EINVAL;
  2401. }
  2402. if (test_bit(CNSS_DRIVER_DEBUG, &plat_priv->driver_state)) {
  2403. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  2404. cnss_pr_dbg("Skip driver probe\n");
  2405. goto out;
  2406. }
  2407. if (!pci_priv->driver_ops) {
  2408. cnss_pr_err("driver_ops is NULL\n");
  2409. ret = -EINVAL;
  2410. goto out;
  2411. }
  2412. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  2413. test_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state)) {
  2414. ret = pci_priv->driver_ops->reinit(pci_priv->pci_dev,
  2415. pci_priv->pci_device_id);
  2416. if (ret) {
  2417. cnss_pr_err("Failed to reinit host driver, err = %d\n",
  2418. ret);
  2419. goto out;
  2420. }
  2421. complete(&plat_priv->recovery_complete);
  2422. } else if (test_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state)) {
  2423. ret = pci_priv->driver_ops->probe(pci_priv->pci_dev,
  2424. pci_priv->pci_device_id);
  2425. if (ret) {
  2426. cnss_pr_err("Failed to probe host driver, err = %d\n",
  2427. ret);
  2428. goto out;
  2429. }
  2430. clear_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  2431. set_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state);
  2432. cnss_pci_free_blob_mem(pci_priv);
  2433. complete_all(&plat_priv->power_up_complete);
  2434. } else if (test_bit(CNSS_DRIVER_IDLE_RESTART,
  2435. &plat_priv->driver_state)) {
  2436. ret = pci_priv->driver_ops->idle_restart(pci_priv->pci_dev,
  2437. pci_priv->pci_device_id);
  2438. if (ret) {
  2439. cnss_pr_err("Failed to idle restart host driver, err = %d\n",
  2440. ret);
  2441. plat_priv->power_up_error = ret;
  2442. complete_all(&plat_priv->power_up_complete);
  2443. goto out;
  2444. }
  2445. clear_bit(CNSS_DRIVER_IDLE_RESTART, &plat_priv->driver_state);
  2446. complete_all(&plat_priv->power_up_complete);
  2447. } else {
  2448. complete(&plat_priv->power_up_complete);
  2449. }
  2450. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state)) {
  2451. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  2452. __pm_relax(plat_priv->recovery_ws);
  2453. }
  2454. cnss_pci_start_time_sync_update(pci_priv);
  2455. return 0;
  2456. out:
  2457. return ret;
  2458. }
  2459. int cnss_pci_call_driver_remove(struct cnss_pci_data *pci_priv)
  2460. {
  2461. struct cnss_plat_data *plat_priv;
  2462. int ret;
  2463. if (!pci_priv)
  2464. return -ENODEV;
  2465. plat_priv = pci_priv->plat_priv;
  2466. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state) ||
  2467. test_bit(CNSS_FW_BOOT_RECOVERY, &plat_priv->driver_state) ||
  2468. test_bit(CNSS_DRIVER_DEBUG, &plat_priv->driver_state)) {
  2469. cnss_pr_dbg("Skip driver remove\n");
  2470. return 0;
  2471. }
  2472. if (!pci_priv->driver_ops) {
  2473. cnss_pr_err("driver_ops is NULL\n");
  2474. return -EINVAL;
  2475. }
  2476. cnss_pci_stop_time_sync_update(pci_priv);
  2477. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  2478. test_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state)) {
  2479. pci_priv->driver_ops->shutdown(pci_priv->pci_dev);
  2480. } else if (test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state)) {
  2481. pci_priv->driver_ops->remove(pci_priv->pci_dev);
  2482. clear_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state);
  2483. } else if (test_bit(CNSS_DRIVER_IDLE_SHUTDOWN,
  2484. &plat_priv->driver_state)) {
  2485. ret = pci_priv->driver_ops->idle_shutdown(pci_priv->pci_dev);
  2486. if (ret == -EAGAIN) {
  2487. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN,
  2488. &plat_priv->driver_state);
  2489. return ret;
  2490. }
  2491. }
  2492. plat_priv->get_info_cb_ctx = NULL;
  2493. plat_priv->get_info_cb = NULL;
  2494. return 0;
  2495. }
  2496. int cnss_pci_call_driver_modem_status(struct cnss_pci_data *pci_priv,
  2497. int modem_current_status)
  2498. {
  2499. struct cnss_wlan_driver *driver_ops;
  2500. if (!pci_priv)
  2501. return -ENODEV;
  2502. driver_ops = pci_priv->driver_ops;
  2503. if (!driver_ops || !driver_ops->modem_status)
  2504. return -EINVAL;
  2505. driver_ops->modem_status(pci_priv->pci_dev, modem_current_status);
  2506. return 0;
  2507. }
  2508. int cnss_pci_update_status(struct cnss_pci_data *pci_priv,
  2509. enum cnss_driver_status status)
  2510. {
  2511. struct cnss_wlan_driver *driver_ops;
  2512. if (!pci_priv)
  2513. return -ENODEV;
  2514. driver_ops = pci_priv->driver_ops;
  2515. if (!driver_ops || !driver_ops->update_status)
  2516. return -EINVAL;
  2517. cnss_pr_dbg("Update driver status: %d\n", status);
  2518. driver_ops->update_status(pci_priv->pci_dev, status);
  2519. return 0;
  2520. }
  2521. static void cnss_pci_misc_reg_dump(struct cnss_pci_data *pci_priv,
  2522. struct cnss_misc_reg *misc_reg,
  2523. u32 misc_reg_size,
  2524. char *reg_name)
  2525. {
  2526. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2527. bool do_force_wake_put = true;
  2528. int i;
  2529. if (!misc_reg)
  2530. return;
  2531. if (in_interrupt() || irqs_disabled())
  2532. return;
  2533. if (cnss_pci_check_link_status(pci_priv))
  2534. return;
  2535. if (cnss_pci_force_wake_get(pci_priv)) {
  2536. /* Continue to dump when device has entered RDDM already */
  2537. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2538. return;
  2539. do_force_wake_put = false;
  2540. }
  2541. cnss_pr_dbg("Start to dump %s registers\n", reg_name);
  2542. for (i = 0; i < misc_reg_size; i++) {
  2543. if (!test_bit(pci_priv->misc_reg_dev_mask,
  2544. &misc_reg[i].dev_mask))
  2545. continue;
  2546. if (misc_reg[i].wr) {
  2547. if (misc_reg[i].offset ==
  2548. QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG &&
  2549. i >= 1)
  2550. misc_reg[i].val =
  2551. QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG_MSK |
  2552. misc_reg[i - 1].val;
  2553. if (cnss_pci_reg_write(pci_priv,
  2554. misc_reg[i].offset,
  2555. misc_reg[i].val))
  2556. goto force_wake_put;
  2557. cnss_pr_vdbg("Write 0x%X to 0x%X\n",
  2558. misc_reg[i].val,
  2559. misc_reg[i].offset);
  2560. } else {
  2561. if (cnss_pci_reg_read(pci_priv,
  2562. misc_reg[i].offset,
  2563. &misc_reg[i].val))
  2564. goto force_wake_put;
  2565. }
  2566. }
  2567. force_wake_put:
  2568. if (do_force_wake_put)
  2569. cnss_pci_force_wake_put(pci_priv);
  2570. }
  2571. static void cnss_pci_dump_misc_reg(struct cnss_pci_data *pci_priv)
  2572. {
  2573. if (in_interrupt() || irqs_disabled())
  2574. return;
  2575. if (cnss_pci_check_link_status(pci_priv))
  2576. return;
  2577. cnss_pci_misc_reg_dump(pci_priv, pci_priv->wcss_reg,
  2578. WCSS_REG_SIZE, "wcss");
  2579. cnss_pci_misc_reg_dump(pci_priv, pci_priv->pcie_reg,
  2580. PCIE_REG_SIZE, "pcie");
  2581. cnss_pci_misc_reg_dump(pci_priv, pci_priv->wlaon_reg,
  2582. WLAON_REG_SIZE, "wlaon");
  2583. cnss_pci_misc_reg_dump(pci_priv, pci_priv->syspm_reg,
  2584. SYSPM_REG_SIZE, "syspm");
  2585. }
  2586. static void cnss_pci_dump_shadow_reg(struct cnss_pci_data *pci_priv)
  2587. {
  2588. int i, j = 0, array_size = SHADOW_REG_COUNT + SHADOW_REG_INTER_COUNT;
  2589. u32 reg_offset;
  2590. bool do_force_wake_put = true;
  2591. if (in_interrupt() || irqs_disabled())
  2592. return;
  2593. if (cnss_pci_check_link_status(pci_priv))
  2594. return;
  2595. if (!pci_priv->debug_reg) {
  2596. pci_priv->debug_reg = devm_kzalloc(&pci_priv->pci_dev->dev,
  2597. sizeof(*pci_priv->debug_reg)
  2598. * array_size, GFP_KERNEL);
  2599. if (!pci_priv->debug_reg)
  2600. return;
  2601. }
  2602. if (cnss_pci_force_wake_get(pci_priv))
  2603. do_force_wake_put = false;
  2604. cnss_pr_dbg("Start to dump shadow registers\n");
  2605. for (i = 0; i < SHADOW_REG_COUNT; i++, j++) {
  2606. reg_offset = PCIE_SHADOW_REG_VALUE_0 + i * 4;
  2607. pci_priv->debug_reg[j].offset = reg_offset;
  2608. if (cnss_pci_reg_read(pci_priv, reg_offset,
  2609. &pci_priv->debug_reg[j].val))
  2610. goto force_wake_put;
  2611. }
  2612. for (i = 0; i < SHADOW_REG_INTER_COUNT; i++, j++) {
  2613. reg_offset = PCIE_SHADOW_REG_INTER_0 + i * 4;
  2614. pci_priv->debug_reg[j].offset = reg_offset;
  2615. if (cnss_pci_reg_read(pci_priv, reg_offset,
  2616. &pci_priv->debug_reg[j].val))
  2617. goto force_wake_put;
  2618. }
  2619. force_wake_put:
  2620. if (do_force_wake_put)
  2621. cnss_pci_force_wake_put(pci_priv);
  2622. }
  2623. static int cnss_qca6174_powerup(struct cnss_pci_data *pci_priv)
  2624. {
  2625. int ret = 0;
  2626. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2627. ret = cnss_power_on_device(plat_priv, false);
  2628. if (ret) {
  2629. cnss_pr_err("Failed to power on device, err = %d\n", ret);
  2630. goto out;
  2631. }
  2632. ret = cnss_resume_pci_link(pci_priv);
  2633. if (ret) {
  2634. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  2635. goto power_off;
  2636. }
  2637. ret = cnss_pci_call_driver_probe(pci_priv);
  2638. if (ret)
  2639. goto suspend_link;
  2640. return 0;
  2641. suspend_link:
  2642. cnss_suspend_pci_link(pci_priv);
  2643. power_off:
  2644. cnss_power_off_device(plat_priv);
  2645. out:
  2646. return ret;
  2647. }
  2648. static int cnss_qca6174_shutdown(struct cnss_pci_data *pci_priv)
  2649. {
  2650. int ret = 0;
  2651. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2652. cnss_pci_pm_runtime_resume(pci_priv);
  2653. ret = cnss_pci_call_driver_remove(pci_priv);
  2654. if (ret == -EAGAIN)
  2655. goto out;
  2656. cnss_request_bus_bandwidth(&plat_priv->plat_dev->dev,
  2657. CNSS_BUS_WIDTH_NONE);
  2658. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2659. cnss_pci_set_auto_suspended(pci_priv, 0);
  2660. ret = cnss_suspend_pci_link(pci_priv);
  2661. if (ret)
  2662. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  2663. cnss_power_off_device(plat_priv);
  2664. clear_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2665. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state);
  2666. out:
  2667. return ret;
  2668. }
  2669. static void cnss_qca6174_crash_shutdown(struct cnss_pci_data *pci_priv)
  2670. {
  2671. if (pci_priv->driver_ops && pci_priv->driver_ops->crash_shutdown)
  2672. pci_priv->driver_ops->crash_shutdown(pci_priv->pci_dev);
  2673. }
  2674. static int cnss_qca6174_ramdump(struct cnss_pci_data *pci_priv)
  2675. {
  2676. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2677. struct cnss_ramdump_info *ramdump_info;
  2678. ramdump_info = &plat_priv->ramdump_info;
  2679. if (!ramdump_info->ramdump_size)
  2680. return -EINVAL;
  2681. return cnss_do_ramdump(plat_priv);
  2682. }
  2683. static void cnss_get_driver_mode_update_fw_name(struct cnss_plat_data *plat_priv)
  2684. {
  2685. struct cnss_pci_data *pci_priv;
  2686. struct cnss_wlan_driver *driver_ops;
  2687. pci_priv = plat_priv->bus_priv;
  2688. driver_ops = pci_priv->driver_ops;
  2689. if (driver_ops && driver_ops->get_driver_mode) {
  2690. plat_priv->driver_mode = driver_ops->get_driver_mode();
  2691. cnss_pci_update_fw_name(pci_priv);
  2692. cnss_pr_dbg("New driver mode is %d", plat_priv->driver_mode);
  2693. }
  2694. }
  2695. static int cnss_qca6290_powerup(struct cnss_pci_data *pci_priv)
  2696. {
  2697. int ret = 0;
  2698. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2699. unsigned int timeout;
  2700. int retry = 0, bt_en_gpio = plat_priv->pinctrl_info.bt_en_gpio;
  2701. int sw_ctrl_gpio = plat_priv->pinctrl_info.sw_ctrl_gpio;
  2702. if (plat_priv->ramdump_info_v2.dump_data_valid) {
  2703. cnss_pci_clear_dump_info(pci_priv);
  2704. cnss_pci_power_off_mhi(pci_priv);
  2705. cnss_suspend_pci_link(pci_priv);
  2706. cnss_pci_deinit_mhi(pci_priv);
  2707. cnss_power_off_device(plat_priv);
  2708. }
  2709. /* Clear QMI send usage count during every power up */
  2710. pci_priv->qmi_send_usage_count = 0;
  2711. plat_priv->power_up_error = 0;
  2712. cnss_get_driver_mode_update_fw_name(plat_priv);
  2713. retry:
  2714. ret = cnss_power_on_device(plat_priv, false);
  2715. if (ret) {
  2716. cnss_pr_err("Failed to power on device, err = %d\n", ret);
  2717. goto out;
  2718. }
  2719. ret = cnss_resume_pci_link(pci_priv);
  2720. if (ret) {
  2721. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  2722. cnss_pr_dbg("Value of SW_CTRL GPIO: %d\n",
  2723. cnss_get_input_gpio_value(plat_priv, sw_ctrl_gpio));
  2724. if (test_bit(IGNORE_PCI_LINK_FAILURE,
  2725. &plat_priv->ctrl_params.quirks)) {
  2726. cnss_pr_dbg("Ignore PCI link resume failure\n");
  2727. ret = 0;
  2728. goto out;
  2729. }
  2730. if (ret == -EAGAIN && retry++ < POWER_ON_RETRY_MAX_TIMES) {
  2731. cnss_power_off_device(plat_priv);
  2732. /* Force toggle BT_EN GPIO low */
  2733. if (retry == POWER_ON_RETRY_MAX_TIMES) {
  2734. cnss_pr_dbg("Retry #%d. Set BT_EN GPIO(%u) low\n",
  2735. retry, bt_en_gpio);
  2736. if (bt_en_gpio >= 0)
  2737. gpio_direction_output(bt_en_gpio, 0);
  2738. cnss_pr_dbg("BT_EN GPIO val: %d\n",
  2739. gpio_get_value(bt_en_gpio));
  2740. }
  2741. cnss_pr_dbg("Retry to resume PCI link #%d\n", retry);
  2742. cnss_pr_dbg("Value of SW_CTRL GPIO: %d\n",
  2743. cnss_get_input_gpio_value(plat_priv,
  2744. sw_ctrl_gpio));
  2745. msleep(POWER_ON_RETRY_DELAY_MS * retry);
  2746. goto retry;
  2747. }
  2748. /* Assert when it reaches maximum retries */
  2749. CNSS_ASSERT(0);
  2750. goto power_off;
  2751. }
  2752. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, false, false);
  2753. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_QMI);
  2754. ret = cnss_pci_start_mhi(pci_priv);
  2755. if (ret) {
  2756. cnss_fatal_err("Failed to start MHI, err = %d\n", ret);
  2757. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  2758. !pci_priv->pci_link_down_ind && timeout) {
  2759. /* Start recovery directly for MHI start failures */
  2760. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  2761. CNSS_REASON_DEFAULT);
  2762. }
  2763. return 0;
  2764. }
  2765. if (test_bit(USE_CORE_ONLY_FW, &plat_priv->ctrl_params.quirks)) {
  2766. clear_bit(CNSS_FW_BOOT_RECOVERY, &plat_priv->driver_state);
  2767. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  2768. return 0;
  2769. }
  2770. cnss_set_pin_connect_status(plat_priv);
  2771. if (test_bit(QMI_BYPASS, &plat_priv->ctrl_params.quirks)) {
  2772. ret = cnss_pci_call_driver_probe(pci_priv);
  2773. if (ret)
  2774. goto stop_mhi;
  2775. } else if (timeout) {
  2776. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state))
  2777. timeout += WLAN_COLD_BOOT_CAL_TIMEOUT;
  2778. else
  2779. timeout += WLAN_MISSION_MODE_TIMEOUT;
  2780. mod_timer(&plat_priv->fw_boot_timer,
  2781. jiffies + msecs_to_jiffies(timeout));
  2782. }
  2783. return 0;
  2784. stop_mhi:
  2785. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, true);
  2786. cnss_pci_power_off_mhi(pci_priv);
  2787. cnss_suspend_pci_link(pci_priv);
  2788. cnss_pci_deinit_mhi(pci_priv);
  2789. power_off:
  2790. cnss_power_off_device(plat_priv);
  2791. out:
  2792. return ret;
  2793. }
  2794. static int cnss_qca6290_shutdown(struct cnss_pci_data *pci_priv)
  2795. {
  2796. int ret = 0;
  2797. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2798. int do_force_wake = true;
  2799. cnss_pci_pm_runtime_resume(pci_priv);
  2800. ret = cnss_pci_call_driver_remove(pci_priv);
  2801. if (ret == -EAGAIN)
  2802. goto out;
  2803. cnss_request_bus_bandwidth(&plat_priv->plat_dev->dev,
  2804. CNSS_BUS_WIDTH_NONE);
  2805. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2806. cnss_pci_set_auto_suspended(pci_priv, 0);
  2807. if ((test_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state) ||
  2808. test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state) ||
  2809. test_bit(CNSS_DRIVER_IDLE_RESTART, &plat_priv->driver_state) ||
  2810. test_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state) ||
  2811. test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state)) &&
  2812. test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state)) {
  2813. del_timer(&pci_priv->dev_rddm_timer);
  2814. cnss_pci_collect_dump_info(pci_priv, false);
  2815. if (!plat_priv->recovery_enabled)
  2816. CNSS_ASSERT(0);
  2817. }
  2818. if (!cnss_is_device_powered_on(plat_priv)) {
  2819. cnss_pr_dbg("Device is already powered off, ignore\n");
  2820. goto skip_power_off;
  2821. }
  2822. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2823. do_force_wake = false;
  2824. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, do_force_wake);
  2825. /* FBC image will be freed after powering off MHI, so skip
  2826. * if RAM dump data is still valid.
  2827. */
  2828. if (plat_priv->ramdump_info_v2.dump_data_valid)
  2829. goto skip_power_off;
  2830. cnss_pci_power_off_mhi(pci_priv);
  2831. ret = cnss_suspend_pci_link(pci_priv);
  2832. if (ret)
  2833. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  2834. cnss_pci_deinit_mhi(pci_priv);
  2835. cnss_power_off_device(plat_priv);
  2836. skip_power_off:
  2837. pci_priv->remap_window = 0;
  2838. clear_bit(CNSS_FW_READY, &plat_priv->driver_state);
  2839. clear_bit(CNSS_FW_MEM_READY, &plat_priv->driver_state);
  2840. if (test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state) ||
  2841. test_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state)) {
  2842. clear_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  2843. pci_priv->pci_link_down_ind = false;
  2844. }
  2845. clear_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2846. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state);
  2847. memset(&print_optimize, 0, sizeof(print_optimize));
  2848. out:
  2849. return ret;
  2850. }
  2851. static void cnss_qca6290_crash_shutdown(struct cnss_pci_data *pci_priv)
  2852. {
  2853. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2854. set_bit(CNSS_IN_PANIC, &plat_priv->driver_state);
  2855. cnss_pr_dbg("Crash shutdown with driver_state 0x%lx\n",
  2856. plat_priv->driver_state);
  2857. cnss_pci_collect_dump_info(pci_priv, true);
  2858. clear_bit(CNSS_IN_PANIC, &plat_priv->driver_state);
  2859. }
  2860. static int cnss_qca6290_ramdump(struct cnss_pci_data *pci_priv)
  2861. {
  2862. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2863. struct cnss_ramdump_info_v2 *info_v2 = &plat_priv->ramdump_info_v2;
  2864. struct cnss_dump_data *dump_data = &info_v2->dump_data;
  2865. struct cnss_dump_seg *dump_seg = info_v2->dump_data_vaddr;
  2866. int ret = 0;
  2867. if (!info_v2->dump_data_valid || !dump_seg ||
  2868. dump_data->nentries == 0)
  2869. return 0;
  2870. ret = cnss_do_elf_ramdump(plat_priv);
  2871. cnss_pci_clear_dump_info(pci_priv);
  2872. cnss_pci_power_off_mhi(pci_priv);
  2873. cnss_suspend_pci_link(pci_priv);
  2874. cnss_pci_deinit_mhi(pci_priv);
  2875. cnss_power_off_device(plat_priv);
  2876. return ret;
  2877. }
  2878. int cnss_pci_dev_powerup(struct cnss_pci_data *pci_priv)
  2879. {
  2880. int ret = 0;
  2881. if (!pci_priv) {
  2882. cnss_pr_err("pci_priv is NULL\n");
  2883. return -ENODEV;
  2884. }
  2885. switch (pci_priv->device_id) {
  2886. case QCA6174_DEVICE_ID:
  2887. ret = cnss_qca6174_powerup(pci_priv);
  2888. break;
  2889. case QCA6290_DEVICE_ID:
  2890. case QCA6390_DEVICE_ID:
  2891. case QCN7605_DEVICE_ID:
  2892. case QCA6490_DEVICE_ID:
  2893. case KIWI_DEVICE_ID:
  2894. case MANGO_DEVICE_ID:
  2895. case PEACH_DEVICE_ID:
  2896. ret = cnss_qca6290_powerup(pci_priv);
  2897. break;
  2898. default:
  2899. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2900. pci_priv->device_id);
  2901. ret = -ENODEV;
  2902. }
  2903. return ret;
  2904. }
  2905. int cnss_pci_dev_shutdown(struct cnss_pci_data *pci_priv)
  2906. {
  2907. int ret = 0;
  2908. if (!pci_priv) {
  2909. cnss_pr_err("pci_priv is NULL\n");
  2910. return -ENODEV;
  2911. }
  2912. switch (pci_priv->device_id) {
  2913. case QCA6174_DEVICE_ID:
  2914. ret = cnss_qca6174_shutdown(pci_priv);
  2915. break;
  2916. case QCA6290_DEVICE_ID:
  2917. case QCA6390_DEVICE_ID:
  2918. case QCN7605_DEVICE_ID:
  2919. case QCA6490_DEVICE_ID:
  2920. case KIWI_DEVICE_ID:
  2921. case MANGO_DEVICE_ID:
  2922. case PEACH_DEVICE_ID:
  2923. ret = cnss_qca6290_shutdown(pci_priv);
  2924. break;
  2925. default:
  2926. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2927. pci_priv->device_id);
  2928. ret = -ENODEV;
  2929. }
  2930. return ret;
  2931. }
  2932. int cnss_pci_dev_crash_shutdown(struct cnss_pci_data *pci_priv)
  2933. {
  2934. int ret = 0;
  2935. if (!pci_priv) {
  2936. cnss_pr_err("pci_priv is NULL\n");
  2937. return -ENODEV;
  2938. }
  2939. switch (pci_priv->device_id) {
  2940. case QCA6174_DEVICE_ID:
  2941. cnss_qca6174_crash_shutdown(pci_priv);
  2942. break;
  2943. case QCA6290_DEVICE_ID:
  2944. case QCA6390_DEVICE_ID:
  2945. case QCN7605_DEVICE_ID:
  2946. case QCA6490_DEVICE_ID:
  2947. case KIWI_DEVICE_ID:
  2948. case MANGO_DEVICE_ID:
  2949. case PEACH_DEVICE_ID:
  2950. cnss_qca6290_crash_shutdown(pci_priv);
  2951. break;
  2952. default:
  2953. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2954. pci_priv->device_id);
  2955. ret = -ENODEV;
  2956. }
  2957. return ret;
  2958. }
  2959. int cnss_pci_dev_ramdump(struct cnss_pci_data *pci_priv)
  2960. {
  2961. int ret = 0;
  2962. if (!pci_priv) {
  2963. cnss_pr_err("pci_priv is NULL\n");
  2964. return -ENODEV;
  2965. }
  2966. switch (pci_priv->device_id) {
  2967. case QCA6174_DEVICE_ID:
  2968. ret = cnss_qca6174_ramdump(pci_priv);
  2969. break;
  2970. case QCA6290_DEVICE_ID:
  2971. case QCA6390_DEVICE_ID:
  2972. case QCN7605_DEVICE_ID:
  2973. case QCA6490_DEVICE_ID:
  2974. case KIWI_DEVICE_ID:
  2975. case MANGO_DEVICE_ID:
  2976. case PEACH_DEVICE_ID:
  2977. ret = cnss_qca6290_ramdump(pci_priv);
  2978. break;
  2979. default:
  2980. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2981. pci_priv->device_id);
  2982. ret = -ENODEV;
  2983. }
  2984. return ret;
  2985. }
  2986. int cnss_pci_is_drv_connected(struct device *dev)
  2987. {
  2988. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  2989. if (!pci_priv)
  2990. return -ENODEV;
  2991. return pci_priv->drv_connected_last;
  2992. }
  2993. EXPORT_SYMBOL(cnss_pci_is_drv_connected);
  2994. static void cnss_wlan_reg_driver_work(struct work_struct *work)
  2995. {
  2996. struct cnss_plat_data *plat_priv =
  2997. container_of(work, struct cnss_plat_data, wlan_reg_driver_work.work);
  2998. struct cnss_pci_data *pci_priv = plat_priv->bus_priv;
  2999. struct cnss_cal_info *cal_info;
  3000. unsigned int timeout;
  3001. if (test_bit(CNSS_WLAN_HW_DISABLED, &plat_priv->driver_state))
  3002. return;
  3003. if (test_bit(CNSS_COLD_BOOT_CAL_DONE, &plat_priv->driver_state)) {
  3004. goto reg_driver;
  3005. } else {
  3006. if (plat_priv->charger_mode) {
  3007. cnss_pr_err("Ignore calibration timeout in charger mode\n");
  3008. return;
  3009. }
  3010. if (!test_bit(CNSS_IN_COLD_BOOT_CAL,
  3011. &plat_priv->driver_state)) {
  3012. timeout = cnss_get_timeout(plat_priv,
  3013. CNSS_TIMEOUT_CALIBRATION);
  3014. cnss_pr_dbg("File system not ready to start calibration. Wait for %ds..\n",
  3015. timeout / 1000);
  3016. schedule_delayed_work(&plat_priv->wlan_reg_driver_work,
  3017. msecs_to_jiffies(timeout));
  3018. return;
  3019. }
  3020. del_timer(&plat_priv->fw_boot_timer);
  3021. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state) &&
  3022. !test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  3023. cnss_pr_err("Timeout waiting for calibration to complete\n");
  3024. CNSS_ASSERT(0);
  3025. }
  3026. cal_info = kzalloc(sizeof(*cal_info), GFP_KERNEL);
  3027. if (!cal_info)
  3028. return;
  3029. cal_info->cal_status = CNSS_CAL_TIMEOUT;
  3030. cnss_driver_event_post(plat_priv,
  3031. CNSS_DRIVER_EVENT_COLD_BOOT_CAL_DONE,
  3032. 0, cal_info);
  3033. }
  3034. reg_driver:
  3035. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  3036. cnss_pr_dbg("Reboot/Shutdown is in progress, ignore register driver\n");
  3037. return;
  3038. }
  3039. reinit_completion(&plat_priv->power_up_complete);
  3040. cnss_driver_event_post(plat_priv,
  3041. CNSS_DRIVER_EVENT_REGISTER_DRIVER,
  3042. CNSS_EVENT_SYNC_UNKILLABLE,
  3043. pci_priv->driver_ops);
  3044. }
  3045. int cnss_wlan_register_driver(struct cnss_wlan_driver *driver_ops)
  3046. {
  3047. int ret = 0;
  3048. struct cnss_plat_data *plat_priv;
  3049. struct cnss_pci_data *pci_priv;
  3050. const struct pci_device_id *id_table = driver_ops->id_table;
  3051. unsigned int timeout;
  3052. if (!cnss_check_driver_loading_allowed()) {
  3053. cnss_pr_info("No cnss2 dtsi entry present");
  3054. return -ENODEV;
  3055. }
  3056. plat_priv = cnss_get_plat_priv_by_driver_ops(driver_ops);
  3057. if (!plat_priv) {
  3058. cnss_pr_buf("plat_priv is not ready for register driver\n");
  3059. return -EAGAIN;
  3060. }
  3061. pci_priv = plat_priv->bus_priv;
  3062. if (test_bit(CNSS_WLAN_HW_DISABLED, &plat_priv->driver_state)) {
  3063. while (id_table && id_table->device) {
  3064. if (plat_priv->device_id == id_table->device) {
  3065. if (plat_priv->device_id == KIWI_DEVICE_ID &&
  3066. driver_ops->chip_version != 2) {
  3067. cnss_pr_err("WLAN HW disabled. kiwi_v2 only supported\n");
  3068. return -ENODEV;
  3069. }
  3070. cnss_pr_info("WLAN register driver deferred for device ID: 0x%x due to HW disable\n",
  3071. id_table->device);
  3072. plat_priv->driver_ops = driver_ops;
  3073. return 0;
  3074. }
  3075. id_table++;
  3076. }
  3077. return -ENODEV;
  3078. }
  3079. if (!test_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state)) {
  3080. cnss_pr_info("pci probe not yet done for register driver\n");
  3081. return -EAGAIN;
  3082. }
  3083. if (test_bit(CNSS_DRIVER_REGISTERED, &plat_priv->driver_state)) {
  3084. cnss_pr_err("Driver has already registered\n");
  3085. return -EEXIST;
  3086. }
  3087. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  3088. cnss_pr_dbg("Reboot/Shutdown is in progress, ignore register driver\n");
  3089. return -EINVAL;
  3090. }
  3091. if (!id_table || !pci_dev_present(id_table)) {
  3092. /* id_table pointer will move from pci_dev_present(),
  3093. * so check again using local pointer.
  3094. */
  3095. id_table = driver_ops->id_table;
  3096. while (id_table && id_table->vendor) {
  3097. cnss_pr_info("Host driver is built for PCIe device ID 0x%x\n",
  3098. id_table->device);
  3099. id_table++;
  3100. }
  3101. cnss_pr_err("Enumerated PCIe device id is 0x%x, reject unsupported driver\n",
  3102. pci_priv->device_id);
  3103. return -ENODEV;
  3104. }
  3105. if (driver_ops->chip_version != CNSS_CHIP_VER_ANY &&
  3106. driver_ops->chip_version != plat_priv->device_version.major_version) {
  3107. cnss_pr_err("Driver built for chip ver 0x%x, enumerated ver 0x%x, reject unsupported driver\n",
  3108. driver_ops->chip_version,
  3109. plat_priv->device_version.major_version);
  3110. return -ENODEV;
  3111. }
  3112. cnss_get_driver_mode_update_fw_name(plat_priv);
  3113. set_bit(CNSS_DRIVER_REGISTER, &plat_priv->driver_state);
  3114. if (!plat_priv->cbc_enabled ||
  3115. test_bit(CNSS_COLD_BOOT_CAL_DONE, &plat_priv->driver_state))
  3116. goto register_driver;
  3117. pci_priv->driver_ops = driver_ops;
  3118. /* If Cold Boot Calibration is enabled, it is the 1st step in init
  3119. * sequence.CBC is done on file system_ready trigger. Qcacld will be
  3120. * loaded from vendor_modprobe.sh at early boot and must be deferred
  3121. * until CBC is complete
  3122. */
  3123. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_CALIBRATION);
  3124. INIT_DELAYED_WORK(&plat_priv->wlan_reg_driver_work,
  3125. cnss_wlan_reg_driver_work);
  3126. schedule_delayed_work(&plat_priv->wlan_reg_driver_work,
  3127. msecs_to_jiffies(timeout));
  3128. cnss_pr_info("WLAN register driver deferred for Calibration\n");
  3129. return 0;
  3130. register_driver:
  3131. reinit_completion(&plat_priv->power_up_complete);
  3132. ret = cnss_driver_event_post(plat_priv,
  3133. CNSS_DRIVER_EVENT_REGISTER_DRIVER,
  3134. CNSS_EVENT_SYNC_UNKILLABLE,
  3135. driver_ops);
  3136. return ret;
  3137. }
  3138. EXPORT_SYMBOL(cnss_wlan_register_driver);
  3139. void cnss_wlan_unregister_driver(struct cnss_wlan_driver *driver_ops)
  3140. {
  3141. struct cnss_plat_data *plat_priv;
  3142. int ret = 0;
  3143. unsigned int timeout;
  3144. plat_priv = cnss_get_plat_priv_by_driver_ops(driver_ops);
  3145. if (!plat_priv) {
  3146. cnss_pr_err("plat_priv is NULL\n");
  3147. return;
  3148. }
  3149. mutex_lock(&plat_priv->driver_ops_lock);
  3150. if (plat_priv->device_id == QCA6174_DEVICE_ID)
  3151. goto skip_wait_power_up;
  3152. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_WLAN_WATCHDOG);
  3153. ret = wait_for_completion_timeout(&plat_priv->power_up_complete,
  3154. msecs_to_jiffies(timeout));
  3155. if (!ret) {
  3156. cnss_pr_err("Timeout (%ums) waiting for driver power up to complete\n",
  3157. timeout);
  3158. CNSS_ASSERT(0);
  3159. }
  3160. skip_wait_power_up:
  3161. if (!test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  3162. !test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3163. goto skip_wait_recovery;
  3164. reinit_completion(&plat_priv->recovery_complete);
  3165. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_RECOVERY);
  3166. ret = wait_for_completion_timeout(&plat_priv->recovery_complete,
  3167. msecs_to_jiffies(timeout));
  3168. if (!ret) {
  3169. cnss_pr_err("Timeout (%ums) waiting for recovery to complete\n",
  3170. timeout);
  3171. CNSS_ASSERT(0);
  3172. }
  3173. skip_wait_recovery:
  3174. cnss_driver_event_post(plat_priv,
  3175. CNSS_DRIVER_EVENT_UNREGISTER_DRIVER,
  3176. CNSS_EVENT_SYNC_UNKILLABLE, NULL);
  3177. mutex_unlock(&plat_priv->driver_ops_lock);
  3178. }
  3179. EXPORT_SYMBOL(cnss_wlan_unregister_driver);
  3180. int cnss_pci_register_driver_hdlr(struct cnss_pci_data *pci_priv,
  3181. void *data)
  3182. {
  3183. int ret = 0;
  3184. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3185. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  3186. cnss_pr_dbg("Reboot or shutdown is in progress, ignore register driver\n");
  3187. return -EINVAL;
  3188. }
  3189. set_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  3190. pci_priv->driver_ops = data;
  3191. ret = cnss_pci_dev_powerup(pci_priv);
  3192. if (ret) {
  3193. clear_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  3194. pci_priv->driver_ops = NULL;
  3195. } else {
  3196. set_bit(CNSS_DRIVER_REGISTERED, &plat_priv->driver_state);
  3197. }
  3198. return ret;
  3199. }
  3200. int cnss_pci_unregister_driver_hdlr(struct cnss_pci_data *pci_priv)
  3201. {
  3202. struct cnss_plat_data *plat_priv;
  3203. if (!pci_priv)
  3204. return -EINVAL;
  3205. plat_priv = pci_priv->plat_priv;
  3206. set_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  3207. cnss_pci_dev_shutdown(pci_priv);
  3208. pci_priv->driver_ops = NULL;
  3209. clear_bit(CNSS_DRIVER_REGISTERED, &plat_priv->driver_state);
  3210. return 0;
  3211. }
  3212. static int cnss_pci_suspend_driver(struct cnss_pci_data *pci_priv)
  3213. {
  3214. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3215. struct cnss_wlan_driver *driver_ops = pci_priv->driver_ops;
  3216. int ret = 0;
  3217. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3218. pm_message_t state = { .event = PM_EVENT_SUSPEND };
  3219. if (test_bit(CNSS_DRIVER_REGISTERED, &plat_priv->driver_state) &&
  3220. driver_ops && driver_ops->suspend) {
  3221. ret = driver_ops->suspend(pci_dev, state);
  3222. if (ret) {
  3223. cnss_pr_err("Failed to suspend host driver, err = %d\n",
  3224. ret);
  3225. ret = -EAGAIN;
  3226. }
  3227. }
  3228. return ret;
  3229. }
  3230. static int cnss_pci_resume_driver(struct cnss_pci_data *pci_priv)
  3231. {
  3232. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3233. struct cnss_wlan_driver *driver_ops = pci_priv->driver_ops;
  3234. int ret = 0;
  3235. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3236. if (test_bit(CNSS_DRIVER_REGISTERED, &plat_priv->driver_state) &&
  3237. driver_ops && driver_ops->resume) {
  3238. ret = driver_ops->resume(pci_dev);
  3239. if (ret)
  3240. cnss_pr_err("Failed to resume host driver, err = %d\n",
  3241. ret);
  3242. }
  3243. return ret;
  3244. }
  3245. int cnss_pci_suspend_bus(struct cnss_pci_data *pci_priv)
  3246. {
  3247. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3248. int ret = 0;
  3249. if (pci_priv->pci_link_state == PCI_LINK_DOWN)
  3250. goto out;
  3251. if (cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_SUSPEND)) {
  3252. ret = -EAGAIN;
  3253. goto out;
  3254. }
  3255. if (pci_priv->drv_connected_last)
  3256. goto skip_disable_pci;
  3257. pci_clear_master(pci_dev);
  3258. cnss_set_pci_config_space(pci_priv, SAVE_PCI_CONFIG_SPACE);
  3259. pci_disable_device(pci_dev);
  3260. ret = pci_set_power_state(pci_dev, PCI_D3hot);
  3261. if (ret)
  3262. cnss_pr_err("Failed to set D3Hot, err = %d\n", ret);
  3263. skip_disable_pci:
  3264. if (cnss_set_pci_link(pci_priv, PCI_LINK_DOWN)) {
  3265. ret = -EAGAIN;
  3266. goto resume_mhi;
  3267. }
  3268. pci_priv->pci_link_state = PCI_LINK_DOWN;
  3269. return 0;
  3270. resume_mhi:
  3271. if (!pci_is_enabled(pci_dev))
  3272. if (pci_enable_device(pci_dev))
  3273. cnss_pr_err("Failed to enable PCI device\n");
  3274. if (pci_priv->saved_state)
  3275. cnss_set_pci_config_space(pci_priv, RESTORE_PCI_CONFIG_SPACE);
  3276. pci_set_master(pci_dev);
  3277. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RESUME);
  3278. out:
  3279. return ret;
  3280. }
  3281. int cnss_pci_resume_bus(struct cnss_pci_data *pci_priv)
  3282. {
  3283. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3284. int ret = 0;
  3285. if (pci_priv->pci_link_state == PCI_LINK_UP)
  3286. goto out;
  3287. if (cnss_set_pci_link(pci_priv, PCI_LINK_UP)) {
  3288. cnss_fatal_err("Failed to resume PCI link from suspend\n");
  3289. cnss_pci_link_down(&pci_dev->dev);
  3290. ret = -EAGAIN;
  3291. goto out;
  3292. }
  3293. pci_priv->pci_link_state = PCI_LINK_UP;
  3294. if (pci_priv->drv_connected_last)
  3295. goto skip_enable_pci;
  3296. ret = pci_enable_device(pci_dev);
  3297. if (ret) {
  3298. cnss_pr_err("Failed to enable PCI device, err = %d\n",
  3299. ret);
  3300. goto out;
  3301. }
  3302. if (pci_priv->saved_state)
  3303. cnss_set_pci_config_space(pci_priv,
  3304. RESTORE_PCI_CONFIG_SPACE);
  3305. pci_set_master(pci_dev);
  3306. skip_enable_pci:
  3307. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RESUME);
  3308. out:
  3309. return ret;
  3310. }
  3311. static int cnss_pci_suspend(struct device *dev)
  3312. {
  3313. int ret = 0;
  3314. struct pci_dev *pci_dev = to_pci_dev(dev);
  3315. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3316. struct cnss_plat_data *plat_priv;
  3317. if (!pci_priv)
  3318. goto out;
  3319. plat_priv = pci_priv->plat_priv;
  3320. if (!plat_priv)
  3321. goto out;
  3322. if (!cnss_is_device_powered_on(plat_priv))
  3323. goto out;
  3324. /* No mhi state bit set if only finish pcie enumeration,
  3325. * so test_bit is not applicable to check if it is INIT state.
  3326. */
  3327. if (pci_priv->mhi_state == CNSS_MHI_INIT) {
  3328. bool suspend = cnss_should_suspend_pwroff(pci_dev);
  3329. /* Do PCI link suspend and power off in the LPM case
  3330. * if chipset didn't do that after pcie enumeration.
  3331. */
  3332. if (!suspend) {
  3333. ret = cnss_suspend_pci_link(pci_priv);
  3334. if (ret)
  3335. cnss_pr_err("Failed to suspend PCI link, err = %d\n",
  3336. ret);
  3337. cnss_power_off_device(plat_priv);
  3338. goto out;
  3339. }
  3340. }
  3341. if (!test_bit(DISABLE_DRV, &plat_priv->ctrl_params.quirks) &&
  3342. pci_priv->drv_supported) {
  3343. pci_priv->drv_connected_last =
  3344. cnss_pci_get_drv_connected(pci_priv);
  3345. if (!pci_priv->drv_connected_last) {
  3346. cnss_pr_dbg("Firmware does not support non-DRV suspend, reject\n");
  3347. ret = -EAGAIN;
  3348. goto out;
  3349. }
  3350. }
  3351. set_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  3352. ret = cnss_pci_suspend_driver(pci_priv);
  3353. if (ret)
  3354. goto clear_flag;
  3355. if (!pci_priv->disable_pc) {
  3356. mutex_lock(&pci_priv->bus_lock);
  3357. ret = cnss_pci_suspend_bus(pci_priv);
  3358. mutex_unlock(&pci_priv->bus_lock);
  3359. if (ret)
  3360. goto resume_driver;
  3361. }
  3362. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  3363. return 0;
  3364. resume_driver:
  3365. cnss_pci_resume_driver(pci_priv);
  3366. clear_flag:
  3367. pci_priv->drv_connected_last = 0;
  3368. clear_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  3369. out:
  3370. return ret;
  3371. }
  3372. static int cnss_pci_resume(struct device *dev)
  3373. {
  3374. int ret = 0;
  3375. struct pci_dev *pci_dev = to_pci_dev(dev);
  3376. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3377. struct cnss_plat_data *plat_priv;
  3378. if (!pci_priv)
  3379. goto out;
  3380. plat_priv = pci_priv->plat_priv;
  3381. if (!plat_priv)
  3382. goto out;
  3383. if (pci_priv->pci_link_down_ind)
  3384. goto out;
  3385. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3386. goto out;
  3387. if (!pci_priv->disable_pc) {
  3388. ret = cnss_pci_resume_bus(pci_priv);
  3389. if (ret)
  3390. goto out;
  3391. }
  3392. ret = cnss_pci_resume_driver(pci_priv);
  3393. pci_priv->drv_connected_last = 0;
  3394. clear_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  3395. out:
  3396. return ret;
  3397. }
  3398. static int cnss_pci_suspend_noirq(struct device *dev)
  3399. {
  3400. int ret = 0;
  3401. struct pci_dev *pci_dev = to_pci_dev(dev);
  3402. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3403. struct cnss_wlan_driver *driver_ops;
  3404. struct cnss_plat_data *plat_priv;
  3405. if (!pci_priv)
  3406. goto out;
  3407. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3408. goto out;
  3409. driver_ops = pci_priv->driver_ops;
  3410. plat_priv = pci_priv->plat_priv;
  3411. if (test_bit(CNSS_DRIVER_REGISTERED, &plat_priv->driver_state) &&
  3412. driver_ops && driver_ops->suspend_noirq)
  3413. ret = driver_ops->suspend_noirq(pci_dev);
  3414. if (pci_priv->disable_pc && !pci_dev->state_saved &&
  3415. !pci_priv->plat_priv->use_pm_domain)
  3416. pci_save_state(pci_dev);
  3417. out:
  3418. return ret;
  3419. }
  3420. static int cnss_pci_resume_noirq(struct device *dev)
  3421. {
  3422. int ret = 0;
  3423. struct pci_dev *pci_dev = to_pci_dev(dev);
  3424. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3425. struct cnss_wlan_driver *driver_ops;
  3426. struct cnss_plat_data *plat_priv;
  3427. if (!pci_priv)
  3428. goto out;
  3429. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3430. goto out;
  3431. plat_priv = pci_priv->plat_priv;
  3432. driver_ops = pci_priv->driver_ops;
  3433. if (test_bit(CNSS_DRIVER_REGISTERED, &plat_priv->driver_state) &&
  3434. driver_ops && driver_ops->resume_noirq &&
  3435. !pci_priv->pci_link_down_ind)
  3436. ret = driver_ops->resume_noirq(pci_dev);
  3437. out:
  3438. return ret;
  3439. }
  3440. static int cnss_pci_runtime_suspend(struct device *dev)
  3441. {
  3442. int ret = 0;
  3443. struct pci_dev *pci_dev = to_pci_dev(dev);
  3444. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3445. struct cnss_plat_data *plat_priv;
  3446. struct cnss_wlan_driver *driver_ops;
  3447. if (!pci_priv)
  3448. return -EAGAIN;
  3449. plat_priv = pci_priv->plat_priv;
  3450. if (!plat_priv)
  3451. return -EAGAIN;
  3452. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3453. return -EAGAIN;
  3454. if (pci_priv->pci_link_down_ind) {
  3455. cnss_pr_dbg("PCI link down recovery is in progress!\n");
  3456. return -EAGAIN;
  3457. }
  3458. if (!test_bit(DISABLE_DRV, &plat_priv->ctrl_params.quirks) &&
  3459. pci_priv->drv_supported) {
  3460. pci_priv->drv_connected_last =
  3461. cnss_pci_get_drv_connected(pci_priv);
  3462. if (!pci_priv->drv_connected_last) {
  3463. cnss_pr_dbg("Firmware does not support non-DRV suspend, reject\n");
  3464. return -EAGAIN;
  3465. }
  3466. }
  3467. cnss_pr_vdbg("Runtime suspend start\n");
  3468. driver_ops = pci_priv->driver_ops;
  3469. if (driver_ops && driver_ops->runtime_ops &&
  3470. driver_ops->runtime_ops->runtime_suspend)
  3471. ret = driver_ops->runtime_ops->runtime_suspend(pci_dev);
  3472. else
  3473. ret = cnss_auto_suspend(dev);
  3474. if (ret)
  3475. pci_priv->drv_connected_last = 0;
  3476. cnss_pr_vdbg("Runtime suspend status: %d\n", ret);
  3477. return ret;
  3478. }
  3479. static int cnss_pci_runtime_resume(struct device *dev)
  3480. {
  3481. int ret = 0;
  3482. struct pci_dev *pci_dev = to_pci_dev(dev);
  3483. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3484. struct cnss_wlan_driver *driver_ops;
  3485. if (!pci_priv)
  3486. return -EAGAIN;
  3487. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3488. return -EAGAIN;
  3489. if (pci_priv->pci_link_down_ind) {
  3490. cnss_pr_dbg("PCI link down recovery is in progress!\n");
  3491. return -EAGAIN;
  3492. }
  3493. cnss_pr_vdbg("Runtime resume start\n");
  3494. driver_ops = pci_priv->driver_ops;
  3495. if (driver_ops && driver_ops->runtime_ops &&
  3496. driver_ops->runtime_ops->runtime_resume)
  3497. ret = driver_ops->runtime_ops->runtime_resume(pci_dev);
  3498. else
  3499. ret = cnss_auto_resume(dev);
  3500. if (!ret)
  3501. pci_priv->drv_connected_last = 0;
  3502. cnss_pr_vdbg("Runtime resume status: %d\n", ret);
  3503. return ret;
  3504. }
  3505. static int cnss_pci_runtime_idle(struct device *dev)
  3506. {
  3507. cnss_pr_vdbg("Runtime idle\n");
  3508. pm_request_autosuspend(dev);
  3509. return -EBUSY;
  3510. }
  3511. int cnss_wlan_pm_control(struct device *dev, bool vote)
  3512. {
  3513. struct pci_dev *pci_dev = to_pci_dev(dev);
  3514. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3515. int ret = 0;
  3516. if (!pci_priv)
  3517. return -ENODEV;
  3518. ret = cnss_pci_disable_pc(pci_priv, vote);
  3519. if (ret)
  3520. return ret;
  3521. pci_priv->disable_pc = vote;
  3522. cnss_pr_dbg("%s PCIe power collapse\n", vote ? "disable" : "enable");
  3523. return 0;
  3524. }
  3525. EXPORT_SYMBOL(cnss_wlan_pm_control);
  3526. static void cnss_pci_pm_runtime_get_record(struct cnss_pci_data *pci_priv,
  3527. enum cnss_rtpm_id id)
  3528. {
  3529. if (id >= RTPM_ID_MAX)
  3530. return;
  3531. atomic_inc(&pci_priv->pm_stats.runtime_get);
  3532. atomic_inc(&pci_priv->pm_stats.runtime_get_id[id]);
  3533. pci_priv->pm_stats.runtime_get_timestamp_id[id] =
  3534. cnss_get_host_timestamp(pci_priv->plat_priv);
  3535. }
  3536. static void cnss_pci_pm_runtime_put_record(struct cnss_pci_data *pci_priv,
  3537. enum cnss_rtpm_id id)
  3538. {
  3539. if (id >= RTPM_ID_MAX)
  3540. return;
  3541. atomic_inc(&pci_priv->pm_stats.runtime_put);
  3542. atomic_inc(&pci_priv->pm_stats.runtime_put_id[id]);
  3543. pci_priv->pm_stats.runtime_put_timestamp_id[id] =
  3544. cnss_get_host_timestamp(pci_priv->plat_priv);
  3545. }
  3546. void cnss_pci_pm_runtime_show_usage_count(struct cnss_pci_data *pci_priv)
  3547. {
  3548. struct device *dev;
  3549. if (!pci_priv)
  3550. return;
  3551. dev = &pci_priv->pci_dev->dev;
  3552. cnss_pr_dbg("Runtime PM usage count: %d\n",
  3553. atomic_read(&dev->power.usage_count));
  3554. }
  3555. int cnss_pci_pm_request_resume(struct cnss_pci_data *pci_priv)
  3556. {
  3557. struct device *dev;
  3558. enum rpm_status status;
  3559. if (!pci_priv)
  3560. return -ENODEV;
  3561. dev = &pci_priv->pci_dev->dev;
  3562. status = dev->power.runtime_status;
  3563. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3564. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3565. (void *)_RET_IP_);
  3566. return pm_request_resume(dev);
  3567. }
  3568. int cnss_pci_pm_runtime_resume(struct cnss_pci_data *pci_priv)
  3569. {
  3570. struct device *dev;
  3571. enum rpm_status status;
  3572. if (!pci_priv)
  3573. return -ENODEV;
  3574. dev = &pci_priv->pci_dev->dev;
  3575. status = dev->power.runtime_status;
  3576. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3577. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3578. (void *)_RET_IP_);
  3579. return pm_runtime_resume(dev);
  3580. }
  3581. int cnss_pci_pm_runtime_get(struct cnss_pci_data *pci_priv,
  3582. enum cnss_rtpm_id id)
  3583. {
  3584. struct device *dev;
  3585. enum rpm_status status;
  3586. if (!pci_priv)
  3587. return -ENODEV;
  3588. dev = &pci_priv->pci_dev->dev;
  3589. status = dev->power.runtime_status;
  3590. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3591. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3592. (void *)_RET_IP_);
  3593. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3594. return pm_runtime_get(dev);
  3595. }
  3596. int cnss_pci_pm_runtime_get_sync(struct cnss_pci_data *pci_priv,
  3597. enum cnss_rtpm_id id)
  3598. {
  3599. struct device *dev;
  3600. enum rpm_status status;
  3601. if (!pci_priv)
  3602. return -ENODEV;
  3603. dev = &pci_priv->pci_dev->dev;
  3604. status = dev->power.runtime_status;
  3605. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3606. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3607. (void *)_RET_IP_);
  3608. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3609. return pm_runtime_get_sync(dev);
  3610. }
  3611. void cnss_pci_pm_runtime_get_noresume(struct cnss_pci_data *pci_priv,
  3612. enum cnss_rtpm_id id)
  3613. {
  3614. if (!pci_priv)
  3615. return;
  3616. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3617. pm_runtime_get_noresume(&pci_priv->pci_dev->dev);
  3618. }
  3619. int cnss_pci_pm_runtime_put_autosuspend(struct cnss_pci_data *pci_priv,
  3620. enum cnss_rtpm_id id)
  3621. {
  3622. struct device *dev;
  3623. if (!pci_priv)
  3624. return -ENODEV;
  3625. dev = &pci_priv->pci_dev->dev;
  3626. if (atomic_read(&dev->power.usage_count) == 0) {
  3627. cnss_pr_dbg("Ignore excessive runtime PM put operation\n");
  3628. return -EINVAL;
  3629. }
  3630. cnss_pci_pm_runtime_put_record(pci_priv, id);
  3631. return pm_runtime_put_autosuspend(&pci_priv->pci_dev->dev);
  3632. }
  3633. void cnss_pci_pm_runtime_put_noidle(struct cnss_pci_data *pci_priv,
  3634. enum cnss_rtpm_id id)
  3635. {
  3636. struct device *dev;
  3637. if (!pci_priv)
  3638. return;
  3639. dev = &pci_priv->pci_dev->dev;
  3640. if (atomic_read(&dev->power.usage_count) == 0) {
  3641. cnss_pr_dbg("Ignore excessive runtime PM put operation\n");
  3642. return;
  3643. }
  3644. cnss_pci_pm_runtime_put_record(pci_priv, id);
  3645. pm_runtime_put_noidle(&pci_priv->pci_dev->dev);
  3646. }
  3647. void cnss_pci_pm_runtime_mark_last_busy(struct cnss_pci_data *pci_priv)
  3648. {
  3649. if (!pci_priv)
  3650. return;
  3651. pm_runtime_mark_last_busy(&pci_priv->pci_dev->dev);
  3652. }
  3653. int cnss_auto_suspend(struct device *dev)
  3654. {
  3655. int ret = 0;
  3656. struct pci_dev *pci_dev = to_pci_dev(dev);
  3657. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3658. struct cnss_plat_data *plat_priv;
  3659. if (!pci_priv)
  3660. return -ENODEV;
  3661. plat_priv = pci_priv->plat_priv;
  3662. if (!plat_priv)
  3663. return -ENODEV;
  3664. mutex_lock(&pci_priv->bus_lock);
  3665. if (!pci_priv->qmi_send_usage_count) {
  3666. ret = cnss_pci_suspend_bus(pci_priv);
  3667. if (ret) {
  3668. mutex_unlock(&pci_priv->bus_lock);
  3669. return ret;
  3670. }
  3671. }
  3672. cnss_pci_set_auto_suspended(pci_priv, 1);
  3673. mutex_unlock(&pci_priv->bus_lock);
  3674. cnss_pci_set_monitor_wake_intr(pci_priv, true);
  3675. /* For suspend temporarily set bandwidth vote to NONE and dont save in
  3676. * current_bw_vote as in resume path we should vote for last used
  3677. * bandwidth vote. Also ignore error if bw voting is not setup.
  3678. */
  3679. cnss_setup_bus_bandwidth(plat_priv, CNSS_BUS_WIDTH_NONE, false);
  3680. return 0;
  3681. }
  3682. EXPORT_SYMBOL(cnss_auto_suspend);
  3683. int cnss_auto_resume(struct device *dev)
  3684. {
  3685. int ret = 0;
  3686. struct pci_dev *pci_dev = to_pci_dev(dev);
  3687. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3688. struct cnss_plat_data *plat_priv;
  3689. if (!pci_priv)
  3690. return -ENODEV;
  3691. plat_priv = pci_priv->plat_priv;
  3692. if (!plat_priv)
  3693. return -ENODEV;
  3694. mutex_lock(&pci_priv->bus_lock);
  3695. ret = cnss_pci_resume_bus(pci_priv);
  3696. if (ret) {
  3697. mutex_unlock(&pci_priv->bus_lock);
  3698. return ret;
  3699. }
  3700. cnss_pci_set_auto_suspended(pci_priv, 0);
  3701. mutex_unlock(&pci_priv->bus_lock);
  3702. cnss_request_bus_bandwidth(dev, plat_priv->icc.current_bw_vote);
  3703. return 0;
  3704. }
  3705. EXPORT_SYMBOL(cnss_auto_resume);
  3706. int cnss_pci_force_wake_request_sync(struct device *dev, int timeout_us)
  3707. {
  3708. struct pci_dev *pci_dev = to_pci_dev(dev);
  3709. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3710. struct cnss_plat_data *plat_priv;
  3711. struct mhi_controller *mhi_ctrl;
  3712. if (!pci_priv)
  3713. return -ENODEV;
  3714. switch (pci_priv->device_id) {
  3715. case QCA6390_DEVICE_ID:
  3716. case QCA6490_DEVICE_ID:
  3717. case KIWI_DEVICE_ID:
  3718. case MANGO_DEVICE_ID:
  3719. case PEACH_DEVICE_ID:
  3720. break;
  3721. default:
  3722. return 0;
  3723. }
  3724. mhi_ctrl = pci_priv->mhi_ctrl;
  3725. if (!mhi_ctrl)
  3726. return -EINVAL;
  3727. plat_priv = pci_priv->plat_priv;
  3728. if (!plat_priv)
  3729. return -ENODEV;
  3730. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3731. return -EAGAIN;
  3732. if (timeout_us) {
  3733. /* Busy wait for timeout_us */
  3734. return cnss_mhi_device_get_sync_atomic(pci_priv,
  3735. timeout_us, false);
  3736. } else {
  3737. /* Sleep wait for mhi_ctrl->timeout_ms */
  3738. return mhi_device_get_sync(mhi_ctrl->mhi_dev);
  3739. }
  3740. }
  3741. EXPORT_SYMBOL(cnss_pci_force_wake_request_sync);
  3742. int cnss_pci_force_wake_request(struct device *dev)
  3743. {
  3744. struct pci_dev *pci_dev = to_pci_dev(dev);
  3745. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3746. struct cnss_plat_data *plat_priv;
  3747. struct mhi_controller *mhi_ctrl;
  3748. if (!pci_priv)
  3749. return -ENODEV;
  3750. switch (pci_priv->device_id) {
  3751. case QCA6390_DEVICE_ID:
  3752. case QCA6490_DEVICE_ID:
  3753. case KIWI_DEVICE_ID:
  3754. case MANGO_DEVICE_ID:
  3755. case PEACH_DEVICE_ID:
  3756. break;
  3757. default:
  3758. return 0;
  3759. }
  3760. mhi_ctrl = pci_priv->mhi_ctrl;
  3761. if (!mhi_ctrl)
  3762. return -EINVAL;
  3763. plat_priv = pci_priv->plat_priv;
  3764. if (!plat_priv)
  3765. return -ENODEV;
  3766. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3767. return -EAGAIN;
  3768. mhi_device_get(mhi_ctrl->mhi_dev);
  3769. return 0;
  3770. }
  3771. EXPORT_SYMBOL(cnss_pci_force_wake_request);
  3772. int cnss_pci_is_device_awake(struct device *dev)
  3773. {
  3774. struct pci_dev *pci_dev = to_pci_dev(dev);
  3775. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3776. struct mhi_controller *mhi_ctrl;
  3777. if (!pci_priv)
  3778. return -ENODEV;
  3779. switch (pci_priv->device_id) {
  3780. case QCA6390_DEVICE_ID:
  3781. case QCA6490_DEVICE_ID:
  3782. case KIWI_DEVICE_ID:
  3783. case MANGO_DEVICE_ID:
  3784. case PEACH_DEVICE_ID:
  3785. break;
  3786. default:
  3787. return 0;
  3788. }
  3789. mhi_ctrl = pci_priv->mhi_ctrl;
  3790. if (!mhi_ctrl)
  3791. return -EINVAL;
  3792. return (mhi_ctrl->dev_state == MHI_STATE_M0);
  3793. }
  3794. EXPORT_SYMBOL(cnss_pci_is_device_awake);
  3795. int cnss_pci_force_wake_release(struct device *dev)
  3796. {
  3797. struct pci_dev *pci_dev = to_pci_dev(dev);
  3798. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3799. struct cnss_plat_data *plat_priv;
  3800. struct mhi_controller *mhi_ctrl;
  3801. if (!pci_priv)
  3802. return -ENODEV;
  3803. switch (pci_priv->device_id) {
  3804. case QCA6390_DEVICE_ID:
  3805. case QCA6490_DEVICE_ID:
  3806. case KIWI_DEVICE_ID:
  3807. case MANGO_DEVICE_ID:
  3808. case PEACH_DEVICE_ID:
  3809. break;
  3810. default:
  3811. return 0;
  3812. }
  3813. mhi_ctrl = pci_priv->mhi_ctrl;
  3814. if (!mhi_ctrl)
  3815. return -EINVAL;
  3816. plat_priv = pci_priv->plat_priv;
  3817. if (!plat_priv)
  3818. return -ENODEV;
  3819. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3820. return -EAGAIN;
  3821. mhi_device_put(mhi_ctrl->mhi_dev);
  3822. return 0;
  3823. }
  3824. EXPORT_SYMBOL(cnss_pci_force_wake_release);
  3825. int cnss_pci_qmi_send_get(struct cnss_pci_data *pci_priv)
  3826. {
  3827. int ret = 0;
  3828. if (!pci_priv)
  3829. return -ENODEV;
  3830. mutex_lock(&pci_priv->bus_lock);
  3831. if (cnss_pci_get_auto_suspended(pci_priv) &&
  3832. !pci_priv->qmi_send_usage_count)
  3833. ret = cnss_pci_resume_bus(pci_priv);
  3834. pci_priv->qmi_send_usage_count++;
  3835. cnss_pr_buf("Increased QMI send usage count to %d\n",
  3836. pci_priv->qmi_send_usage_count);
  3837. mutex_unlock(&pci_priv->bus_lock);
  3838. return ret;
  3839. }
  3840. int cnss_pci_qmi_send_put(struct cnss_pci_data *pci_priv)
  3841. {
  3842. int ret = 0;
  3843. if (!pci_priv)
  3844. return -ENODEV;
  3845. mutex_lock(&pci_priv->bus_lock);
  3846. if (pci_priv->qmi_send_usage_count)
  3847. pci_priv->qmi_send_usage_count--;
  3848. cnss_pr_buf("Decreased QMI send usage count to %d\n",
  3849. pci_priv->qmi_send_usage_count);
  3850. if (cnss_pci_get_auto_suspended(pci_priv) &&
  3851. !pci_priv->qmi_send_usage_count &&
  3852. !cnss_pcie_is_device_down(pci_priv))
  3853. ret = cnss_pci_suspend_bus(pci_priv);
  3854. mutex_unlock(&pci_priv->bus_lock);
  3855. return ret;
  3856. }
  3857. int cnss_send_buffer_to_afcmem(struct device *dev, const uint8_t *afcdb,
  3858. uint32_t len, uint8_t slotid)
  3859. {
  3860. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(dev);
  3861. struct cnss_fw_mem *fw_mem;
  3862. void *mem = NULL;
  3863. int i, ret;
  3864. u32 *status;
  3865. if (!plat_priv)
  3866. return -EINVAL;
  3867. fw_mem = plat_priv->fw_mem;
  3868. if (slotid >= AFC_MAX_SLOT) {
  3869. cnss_pr_err("Invalid slot id %d\n", slotid);
  3870. ret = -EINVAL;
  3871. goto err;
  3872. }
  3873. if (len > AFC_SLOT_SIZE) {
  3874. cnss_pr_err("len %d greater than slot size", len);
  3875. ret = -EINVAL;
  3876. goto err;
  3877. }
  3878. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  3879. if (fw_mem[i].type == QMI_WLFW_AFC_MEM_V01) {
  3880. mem = fw_mem[i].va;
  3881. status = mem + (slotid * AFC_SLOT_SIZE);
  3882. break;
  3883. }
  3884. }
  3885. if (!mem) {
  3886. cnss_pr_err("AFC mem is not available\n");
  3887. ret = -ENOMEM;
  3888. goto err;
  3889. }
  3890. memcpy(mem + (slotid * AFC_SLOT_SIZE), afcdb, len);
  3891. if (len < AFC_SLOT_SIZE)
  3892. memset(mem + (slotid * AFC_SLOT_SIZE) + len,
  3893. 0, AFC_SLOT_SIZE - len);
  3894. status[AFC_AUTH_STATUS_OFFSET] = cpu_to_le32(AFC_AUTH_SUCCESS);
  3895. return 0;
  3896. err:
  3897. return ret;
  3898. }
  3899. EXPORT_SYMBOL(cnss_send_buffer_to_afcmem);
  3900. int cnss_reset_afcmem(struct device *dev, uint8_t slotid)
  3901. {
  3902. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(dev);
  3903. struct cnss_fw_mem *fw_mem;
  3904. void *mem = NULL;
  3905. int i, ret;
  3906. if (!plat_priv)
  3907. return -EINVAL;
  3908. fw_mem = plat_priv->fw_mem;
  3909. if (slotid >= AFC_MAX_SLOT) {
  3910. cnss_pr_err("Invalid slot id %d\n", slotid);
  3911. ret = -EINVAL;
  3912. goto err;
  3913. }
  3914. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  3915. if (fw_mem[i].type == QMI_WLFW_AFC_MEM_V01) {
  3916. mem = fw_mem[i].va;
  3917. break;
  3918. }
  3919. }
  3920. if (!mem) {
  3921. cnss_pr_err("AFC mem is not available\n");
  3922. ret = -ENOMEM;
  3923. goto err;
  3924. }
  3925. memset(mem + (slotid * AFC_SLOT_SIZE), 0, AFC_SLOT_SIZE);
  3926. return 0;
  3927. err:
  3928. return ret;
  3929. }
  3930. EXPORT_SYMBOL(cnss_reset_afcmem);
  3931. int cnss_pci_alloc_fw_mem(struct cnss_pci_data *pci_priv)
  3932. {
  3933. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3934. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  3935. struct device *dev = &pci_priv->pci_dev->dev;
  3936. int i;
  3937. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  3938. if (!fw_mem[i].va && fw_mem[i].size) {
  3939. retry:
  3940. fw_mem[i].va =
  3941. dma_alloc_attrs(dev, fw_mem[i].size,
  3942. &fw_mem[i].pa, GFP_KERNEL,
  3943. fw_mem[i].attrs);
  3944. if (!fw_mem[i].va) {
  3945. if ((fw_mem[i].attrs &
  3946. DMA_ATTR_FORCE_CONTIGUOUS)) {
  3947. fw_mem[i].attrs &=
  3948. ~DMA_ATTR_FORCE_CONTIGUOUS;
  3949. cnss_pr_dbg("Fallback to non-contiguous memory for FW, Mem type: %u\n",
  3950. fw_mem[i].type);
  3951. goto retry;
  3952. }
  3953. cnss_pr_err("Failed to allocate memory for FW, size: 0x%zx, type: %u\n",
  3954. fw_mem[i].size, fw_mem[i].type);
  3955. CNSS_ASSERT(0);
  3956. return -ENOMEM;
  3957. }
  3958. }
  3959. }
  3960. return 0;
  3961. }
  3962. static void cnss_pci_free_fw_mem(struct cnss_pci_data *pci_priv)
  3963. {
  3964. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3965. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  3966. struct device *dev = &pci_priv->pci_dev->dev;
  3967. int i;
  3968. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  3969. if (fw_mem[i].va && fw_mem[i].size) {
  3970. cnss_pr_dbg("Freeing memory for FW, va: 0x%pK, pa: %pa, size: 0x%zx, type: %u\n",
  3971. fw_mem[i].va, &fw_mem[i].pa,
  3972. fw_mem[i].size, fw_mem[i].type);
  3973. dma_free_attrs(dev, fw_mem[i].size,
  3974. fw_mem[i].va, fw_mem[i].pa,
  3975. fw_mem[i].attrs);
  3976. fw_mem[i].va = NULL;
  3977. fw_mem[i].pa = 0;
  3978. fw_mem[i].size = 0;
  3979. fw_mem[i].type = 0;
  3980. }
  3981. }
  3982. plat_priv->fw_mem_seg_len = 0;
  3983. }
  3984. int cnss_pci_alloc_qdss_mem(struct cnss_pci_data *pci_priv)
  3985. {
  3986. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3987. struct cnss_fw_mem *qdss_mem = plat_priv->qdss_mem;
  3988. int i, j;
  3989. for (i = 0; i < plat_priv->qdss_mem_seg_len; i++) {
  3990. if (!qdss_mem[i].va && qdss_mem[i].size) {
  3991. qdss_mem[i].va =
  3992. dma_alloc_coherent(&pci_priv->pci_dev->dev,
  3993. qdss_mem[i].size,
  3994. &qdss_mem[i].pa,
  3995. GFP_KERNEL);
  3996. if (!qdss_mem[i].va) {
  3997. cnss_pr_err("Failed to allocate QDSS memory for FW, size: 0x%zx, type: %u, chuck-ID: %d\n",
  3998. qdss_mem[i].size,
  3999. qdss_mem[i].type, i);
  4000. break;
  4001. }
  4002. }
  4003. }
  4004. /* Best-effort allocation for QDSS trace */
  4005. if (i < plat_priv->qdss_mem_seg_len) {
  4006. for (j = i; j < plat_priv->qdss_mem_seg_len; j++) {
  4007. qdss_mem[j].type = 0;
  4008. qdss_mem[j].size = 0;
  4009. }
  4010. plat_priv->qdss_mem_seg_len = i;
  4011. }
  4012. return 0;
  4013. }
  4014. void cnss_pci_free_qdss_mem(struct cnss_pci_data *pci_priv)
  4015. {
  4016. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4017. struct cnss_fw_mem *qdss_mem = plat_priv->qdss_mem;
  4018. int i;
  4019. for (i = 0; i < plat_priv->qdss_mem_seg_len; i++) {
  4020. if (qdss_mem[i].va && qdss_mem[i].size) {
  4021. cnss_pr_dbg("Freeing memory for QDSS: pa: %pa, size: 0x%zx, type: %u\n",
  4022. &qdss_mem[i].pa, qdss_mem[i].size,
  4023. qdss_mem[i].type);
  4024. dma_free_coherent(&pci_priv->pci_dev->dev,
  4025. qdss_mem[i].size, qdss_mem[i].va,
  4026. qdss_mem[i].pa);
  4027. qdss_mem[i].va = NULL;
  4028. qdss_mem[i].pa = 0;
  4029. qdss_mem[i].size = 0;
  4030. qdss_mem[i].type = 0;
  4031. }
  4032. }
  4033. plat_priv->qdss_mem_seg_len = 0;
  4034. }
  4035. int cnss_pci_load_m3(struct cnss_pci_data *pci_priv)
  4036. {
  4037. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4038. struct cnss_fw_mem *m3_mem = &plat_priv->m3_mem;
  4039. char filename[MAX_FIRMWARE_NAME_LEN];
  4040. char *phy_filename = DEFAULT_PHY_UCODE_FILE_NAME;
  4041. const struct firmware *fw_entry;
  4042. int ret = 0;
  4043. /* Use forward compatibility here since for any recent device
  4044. * it should use DEFAULT_PHY_UCODE_FILE_NAME.
  4045. */
  4046. switch (pci_priv->device_id) {
  4047. case QCA6174_DEVICE_ID:
  4048. cnss_pr_err("Invalid device ID (0x%x) to load phy image\n",
  4049. pci_priv->device_id);
  4050. return -EINVAL;
  4051. case QCA6290_DEVICE_ID:
  4052. case QCA6390_DEVICE_ID:
  4053. case QCA6490_DEVICE_ID:
  4054. phy_filename = DEFAULT_PHY_M3_FILE_NAME;
  4055. break;
  4056. case KIWI_DEVICE_ID:
  4057. case MANGO_DEVICE_ID:
  4058. case PEACH_DEVICE_ID:
  4059. switch (plat_priv->device_version.major_version) {
  4060. case FW_V2_NUMBER:
  4061. phy_filename = PHY_UCODE_V2_FILE_NAME;
  4062. break;
  4063. default:
  4064. break;
  4065. }
  4066. break;
  4067. default:
  4068. break;
  4069. }
  4070. if (!m3_mem->va && !m3_mem->size) {
  4071. cnss_pci_add_fw_prefix_name(pci_priv, filename,
  4072. phy_filename);
  4073. ret = firmware_request_nowarn(&fw_entry, filename,
  4074. &pci_priv->pci_dev->dev);
  4075. if (ret) {
  4076. cnss_pr_err("Failed to load M3 image: %s\n", filename);
  4077. return ret;
  4078. }
  4079. m3_mem->va = dma_alloc_coherent(&pci_priv->pci_dev->dev,
  4080. fw_entry->size, &m3_mem->pa,
  4081. GFP_KERNEL);
  4082. if (!m3_mem->va) {
  4083. cnss_pr_err("Failed to allocate memory for M3, size: 0x%zx\n",
  4084. fw_entry->size);
  4085. release_firmware(fw_entry);
  4086. return -ENOMEM;
  4087. }
  4088. memcpy(m3_mem->va, fw_entry->data, fw_entry->size);
  4089. m3_mem->size = fw_entry->size;
  4090. release_firmware(fw_entry);
  4091. }
  4092. return 0;
  4093. }
  4094. static void cnss_pci_free_m3_mem(struct cnss_pci_data *pci_priv)
  4095. {
  4096. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4097. struct cnss_fw_mem *m3_mem = &plat_priv->m3_mem;
  4098. if (m3_mem->va && m3_mem->size) {
  4099. cnss_pr_dbg("Freeing memory for M3, va: 0x%pK, pa: %pa, size: 0x%zx\n",
  4100. m3_mem->va, &m3_mem->pa, m3_mem->size);
  4101. dma_free_coherent(&pci_priv->pci_dev->dev, m3_mem->size,
  4102. m3_mem->va, m3_mem->pa);
  4103. }
  4104. m3_mem->va = NULL;
  4105. m3_mem->pa = 0;
  4106. m3_mem->size = 0;
  4107. }
  4108. #ifdef CONFIG_FREE_M3_BLOB_MEM
  4109. void cnss_pci_free_blob_mem(struct cnss_pci_data *pci_priv)
  4110. {
  4111. cnss_pci_free_m3_mem(pci_priv);
  4112. }
  4113. #else
  4114. void cnss_pci_free_blob_mem(struct cnss_pci_data *pci_priv)
  4115. {
  4116. }
  4117. #endif
  4118. int cnss_pci_load_aux(struct cnss_pci_data *pci_priv)
  4119. {
  4120. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4121. struct cnss_fw_mem *aux_mem = &plat_priv->aux_mem;
  4122. char filename[MAX_FIRMWARE_NAME_LEN];
  4123. char *aux_filename = DEFAULT_AUX_FILE_NAME;
  4124. const struct firmware *fw_entry;
  4125. int ret = 0;
  4126. if (!aux_mem->va && !aux_mem->size) {
  4127. cnss_pci_add_fw_prefix_name(pci_priv, filename,
  4128. aux_filename);
  4129. ret = firmware_request_nowarn(&fw_entry, filename,
  4130. &pci_priv->pci_dev->dev);
  4131. if (ret) {
  4132. cnss_pr_err("Failed to load AUX image: %s\n", filename);
  4133. return ret;
  4134. }
  4135. aux_mem->va = dma_alloc_coherent(&pci_priv->pci_dev->dev,
  4136. fw_entry->size, &aux_mem->pa,
  4137. GFP_KERNEL);
  4138. if (!aux_mem->va) {
  4139. cnss_pr_err("Failed to allocate memory for AUX, size: 0x%zx\n",
  4140. fw_entry->size);
  4141. release_firmware(fw_entry);
  4142. return -ENOMEM;
  4143. }
  4144. memcpy(aux_mem->va, fw_entry->data, fw_entry->size);
  4145. aux_mem->size = fw_entry->size;
  4146. release_firmware(fw_entry);
  4147. }
  4148. return 0;
  4149. }
  4150. static void cnss_pci_free_aux_mem(struct cnss_pci_data *pci_priv)
  4151. {
  4152. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4153. struct cnss_fw_mem *aux_mem = &plat_priv->aux_mem;
  4154. if (aux_mem->va && aux_mem->size) {
  4155. cnss_pr_dbg("Freeing memory for AUX, va: 0x%pK, pa: %pa, size: 0x%zx\n",
  4156. aux_mem->va, &aux_mem->pa, aux_mem->size);
  4157. dma_free_coherent(&pci_priv->pci_dev->dev, aux_mem->size,
  4158. aux_mem->va, aux_mem->pa);
  4159. }
  4160. aux_mem->va = NULL;
  4161. aux_mem->pa = 0;
  4162. aux_mem->size = 0;
  4163. }
  4164. void cnss_pci_fw_boot_timeout_hdlr(struct cnss_pci_data *pci_priv)
  4165. {
  4166. struct cnss_plat_data *plat_priv;
  4167. if (!pci_priv)
  4168. return;
  4169. cnss_fatal_err("Timeout waiting for FW ready indication\n");
  4170. plat_priv = pci_priv->plat_priv;
  4171. if (!plat_priv)
  4172. return;
  4173. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state)) {
  4174. cnss_pr_dbg("Ignore FW ready timeout for calibration mode\n");
  4175. return;
  4176. }
  4177. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  4178. CNSS_REASON_TIMEOUT);
  4179. }
  4180. static void cnss_pci_deinit_smmu(struct cnss_pci_data *pci_priv)
  4181. {
  4182. pci_priv->iommu_domain = NULL;
  4183. }
  4184. int cnss_pci_get_iova(struct cnss_pci_data *pci_priv, u64 *addr, u64 *size)
  4185. {
  4186. if (!pci_priv)
  4187. return -ENODEV;
  4188. if (!pci_priv->smmu_iova_len)
  4189. return -EINVAL;
  4190. *addr = pci_priv->smmu_iova_start;
  4191. *size = pci_priv->smmu_iova_len;
  4192. return 0;
  4193. }
  4194. int cnss_pci_get_iova_ipa(struct cnss_pci_data *pci_priv, u64 *addr, u64 *size)
  4195. {
  4196. if (!pci_priv)
  4197. return -ENODEV;
  4198. if (!pci_priv->smmu_iova_ipa_len)
  4199. return -EINVAL;
  4200. *addr = pci_priv->smmu_iova_ipa_start;
  4201. *size = pci_priv->smmu_iova_ipa_len;
  4202. return 0;
  4203. }
  4204. bool cnss_pci_is_smmu_s1_enabled(struct cnss_pci_data *pci_priv)
  4205. {
  4206. if (pci_priv)
  4207. return pci_priv->smmu_s1_enable;
  4208. return false;
  4209. }
  4210. struct iommu_domain *cnss_smmu_get_domain(struct device *dev)
  4211. {
  4212. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  4213. if (!pci_priv)
  4214. return NULL;
  4215. return pci_priv->iommu_domain;
  4216. }
  4217. EXPORT_SYMBOL(cnss_smmu_get_domain);
  4218. int cnss_smmu_map(struct device *dev,
  4219. phys_addr_t paddr, uint32_t *iova_addr, size_t size)
  4220. {
  4221. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  4222. struct cnss_plat_data *plat_priv;
  4223. unsigned long iova;
  4224. size_t len;
  4225. int ret = 0;
  4226. int flag = IOMMU_READ | IOMMU_WRITE;
  4227. struct pci_dev *root_port;
  4228. struct device_node *root_of_node;
  4229. bool dma_coherent = false;
  4230. if (!pci_priv)
  4231. return -ENODEV;
  4232. if (!iova_addr) {
  4233. cnss_pr_err("iova_addr is NULL, paddr %pa, size %zu\n",
  4234. &paddr, size);
  4235. return -EINVAL;
  4236. }
  4237. plat_priv = pci_priv->plat_priv;
  4238. len = roundup(size + paddr - rounddown(paddr, PAGE_SIZE), PAGE_SIZE);
  4239. iova = roundup(pci_priv->smmu_iova_ipa_current, PAGE_SIZE);
  4240. if (pci_priv->iommu_geometry &&
  4241. iova >= pci_priv->smmu_iova_ipa_start +
  4242. pci_priv->smmu_iova_ipa_len) {
  4243. cnss_pr_err("No IOVA space to map, iova %lx, smmu_iova_ipa_start %pad, smmu_iova_ipa_len %zu\n",
  4244. iova,
  4245. &pci_priv->smmu_iova_ipa_start,
  4246. pci_priv->smmu_iova_ipa_len);
  4247. return -ENOMEM;
  4248. }
  4249. if (!test_bit(DISABLE_IO_COHERENCY,
  4250. &plat_priv->ctrl_params.quirks)) {
  4251. root_port = pcie_find_root_port(pci_priv->pci_dev);
  4252. if (!root_port) {
  4253. cnss_pr_err("Root port is null, so dma_coherent is disabled\n");
  4254. } else {
  4255. root_of_node = root_port->dev.of_node;
  4256. if (root_of_node && root_of_node->parent) {
  4257. dma_coherent =
  4258. of_property_read_bool(root_of_node->parent,
  4259. "dma-coherent");
  4260. cnss_pr_dbg("dma-coherent is %s\n",
  4261. dma_coherent ? "enabled" : "disabled");
  4262. if (dma_coherent)
  4263. flag |= IOMMU_CACHE;
  4264. }
  4265. }
  4266. }
  4267. cnss_pr_dbg("IOMMU map: iova %lx, len %zu\n", iova, len);
  4268. ret = iommu_map(pci_priv->iommu_domain, iova,
  4269. rounddown(paddr, PAGE_SIZE), len, flag);
  4270. if (ret) {
  4271. cnss_pr_err("PA to IOVA mapping failed, ret %d\n", ret);
  4272. return ret;
  4273. }
  4274. pci_priv->smmu_iova_ipa_current = iova + len;
  4275. *iova_addr = (uint32_t)(iova + paddr - rounddown(paddr, PAGE_SIZE));
  4276. cnss_pr_dbg("IOMMU map: iova_addr %lx\n", *iova_addr);
  4277. return 0;
  4278. }
  4279. EXPORT_SYMBOL(cnss_smmu_map);
  4280. int cnss_smmu_unmap(struct device *dev, uint32_t iova_addr, size_t size)
  4281. {
  4282. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  4283. unsigned long iova;
  4284. size_t unmapped;
  4285. size_t len;
  4286. if (!pci_priv)
  4287. return -ENODEV;
  4288. iova = rounddown(iova_addr, PAGE_SIZE);
  4289. len = roundup(size + iova_addr - iova, PAGE_SIZE);
  4290. if (iova >= pci_priv->smmu_iova_ipa_start +
  4291. pci_priv->smmu_iova_ipa_len) {
  4292. cnss_pr_err("Out of IOVA space to unmap, iova %lx, smmu_iova_ipa_start %pad, smmu_iova_ipa_len %zu\n",
  4293. iova,
  4294. &pci_priv->smmu_iova_ipa_start,
  4295. pci_priv->smmu_iova_ipa_len);
  4296. return -ENOMEM;
  4297. }
  4298. cnss_pr_dbg("IOMMU unmap: iova %lx, len %zu\n", iova, len);
  4299. unmapped = iommu_unmap(pci_priv->iommu_domain, iova, len);
  4300. if (unmapped != len) {
  4301. cnss_pr_err("IOMMU unmap failed, unmapped = %zu, requested = %zu\n",
  4302. unmapped, len);
  4303. return -EINVAL;
  4304. }
  4305. pci_priv->smmu_iova_ipa_current = iova;
  4306. return 0;
  4307. }
  4308. EXPORT_SYMBOL(cnss_smmu_unmap);
  4309. int cnss_get_soc_info(struct device *dev, struct cnss_soc_info *info)
  4310. {
  4311. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  4312. struct cnss_plat_data *plat_priv;
  4313. if (!pci_priv)
  4314. return -ENODEV;
  4315. plat_priv = pci_priv->plat_priv;
  4316. if (!plat_priv)
  4317. return -ENODEV;
  4318. info->va = pci_priv->bar;
  4319. info->pa = pci_resource_start(pci_priv->pci_dev, PCI_BAR_NUM);
  4320. info->chip_id = plat_priv->chip_info.chip_id;
  4321. info->chip_family = plat_priv->chip_info.chip_family;
  4322. info->board_id = plat_priv->board_info.board_id;
  4323. info->soc_id = plat_priv->soc_info.soc_id;
  4324. info->fw_version = plat_priv->fw_version_info.fw_version;
  4325. strlcpy(info->fw_build_timestamp,
  4326. plat_priv->fw_version_info.fw_build_timestamp,
  4327. sizeof(info->fw_build_timestamp));
  4328. memcpy(&info->device_version, &plat_priv->device_version,
  4329. sizeof(info->device_version));
  4330. memcpy(&info->dev_mem_info, &plat_priv->dev_mem_info,
  4331. sizeof(info->dev_mem_info));
  4332. memcpy(&info->fw_build_id, &plat_priv->fw_build_id,
  4333. sizeof(info->fw_build_id));
  4334. return 0;
  4335. }
  4336. EXPORT_SYMBOL(cnss_get_soc_info);
  4337. int cnss_pci_get_user_msi_assignment(struct cnss_pci_data *pci_priv,
  4338. char *user_name,
  4339. int *num_vectors,
  4340. u32 *user_base_data,
  4341. u32 *base_vector)
  4342. {
  4343. return cnss_get_user_msi_assignment(&pci_priv->pci_dev->dev,
  4344. user_name,
  4345. num_vectors,
  4346. user_base_data,
  4347. base_vector);
  4348. }
  4349. static int cnss_pci_enable_msi(struct cnss_pci_data *pci_priv)
  4350. {
  4351. int ret = 0;
  4352. struct pci_dev *pci_dev = pci_priv->pci_dev;
  4353. int num_vectors;
  4354. struct cnss_msi_config *msi_config;
  4355. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  4356. return 0;
  4357. if (cnss_pci_is_force_one_msi(pci_priv)) {
  4358. ret = cnss_pci_get_one_msi_assignment(pci_priv);
  4359. cnss_pr_dbg("force one msi\n");
  4360. } else {
  4361. ret = cnss_pci_get_msi_assignment(pci_priv);
  4362. }
  4363. if (ret) {
  4364. cnss_pr_err("Failed to get MSI assignment, err = %d\n", ret);
  4365. goto out;
  4366. }
  4367. msi_config = pci_priv->msi_config;
  4368. if (!msi_config) {
  4369. cnss_pr_err("msi_config is NULL!\n");
  4370. ret = -EINVAL;
  4371. goto out;
  4372. }
  4373. num_vectors = pci_alloc_irq_vectors(pci_dev,
  4374. msi_config->total_vectors,
  4375. msi_config->total_vectors,
  4376. PCI_IRQ_MSI | PCI_IRQ_MSIX);
  4377. if ((num_vectors != msi_config->total_vectors) &&
  4378. !cnss_pci_fallback_one_msi(pci_priv, &num_vectors)) {
  4379. cnss_pr_err("Failed to get enough MSI vectors (%d), available vectors = %d",
  4380. msi_config->total_vectors, num_vectors);
  4381. if (num_vectors >= 0)
  4382. ret = -EINVAL;
  4383. goto reset_msi_config;
  4384. }
  4385. if (cnss_pci_config_msi_addr(pci_priv)) {
  4386. ret = -EINVAL;
  4387. goto free_msi_vector;
  4388. }
  4389. if (cnss_pci_config_msi_data(pci_priv)) {
  4390. ret = -EINVAL;
  4391. goto free_msi_vector;
  4392. }
  4393. return 0;
  4394. free_msi_vector:
  4395. pci_free_irq_vectors(pci_priv->pci_dev);
  4396. reset_msi_config:
  4397. pci_priv->msi_config = NULL;
  4398. out:
  4399. return ret;
  4400. }
  4401. static void cnss_pci_disable_msi(struct cnss_pci_data *pci_priv)
  4402. {
  4403. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  4404. return;
  4405. pci_free_irq_vectors(pci_priv->pci_dev);
  4406. }
  4407. int cnss_get_user_msi_assignment(struct device *dev, char *user_name,
  4408. int *num_vectors, u32 *user_base_data,
  4409. u32 *base_vector)
  4410. {
  4411. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  4412. struct cnss_msi_config *msi_config;
  4413. int idx;
  4414. if (!pci_priv)
  4415. return -ENODEV;
  4416. msi_config = pci_priv->msi_config;
  4417. if (!msi_config) {
  4418. cnss_pr_err("MSI is not supported.\n");
  4419. return -EINVAL;
  4420. }
  4421. for (idx = 0; idx < msi_config->total_users; idx++) {
  4422. if (strcmp(user_name, msi_config->users[idx].name) == 0) {
  4423. *num_vectors = msi_config->users[idx].num_vectors;
  4424. *user_base_data = msi_config->users[idx].base_vector
  4425. + pci_priv->msi_ep_base_data;
  4426. *base_vector = msi_config->users[idx].base_vector;
  4427. /*Add only single print for each user*/
  4428. if (print_optimize.msi_log_chk[idx]++)
  4429. goto skip_print;
  4430. cnss_pr_dbg("Assign MSI to user: %s, num_vectors: %d, user_base_data: %u, base_vector: %u\n",
  4431. user_name, *num_vectors, *user_base_data,
  4432. *base_vector);
  4433. skip_print:
  4434. return 0;
  4435. }
  4436. }
  4437. cnss_pr_err("Failed to find MSI assignment for %s!\n", user_name);
  4438. return -EINVAL;
  4439. }
  4440. EXPORT_SYMBOL(cnss_get_user_msi_assignment);
  4441. int cnss_get_msi_irq(struct device *dev, unsigned int vector)
  4442. {
  4443. struct pci_dev *pci_dev = to_pci_dev(dev);
  4444. int irq_num;
  4445. irq_num = pci_irq_vector(pci_dev, vector);
  4446. cnss_pr_dbg("Get IRQ number %d for vector index %d\n", irq_num, vector);
  4447. return irq_num;
  4448. }
  4449. EXPORT_SYMBOL(cnss_get_msi_irq);
  4450. bool cnss_is_one_msi(struct device *dev)
  4451. {
  4452. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  4453. if (!pci_priv)
  4454. return false;
  4455. return cnss_pci_is_one_msi(pci_priv);
  4456. }
  4457. EXPORT_SYMBOL(cnss_is_one_msi);
  4458. void cnss_get_msi_address(struct device *dev, u32 *msi_addr_low,
  4459. u32 *msi_addr_high)
  4460. {
  4461. struct pci_dev *pci_dev = to_pci_dev(dev);
  4462. struct cnss_pci_data *pci_priv;
  4463. u16 control;
  4464. if (!pci_dev)
  4465. return;
  4466. pci_priv = cnss_get_pci_priv(pci_dev);
  4467. if (!pci_priv)
  4468. return;
  4469. if (pci_dev->msix_enabled) {
  4470. *msi_addr_low = pci_priv->msix_addr;
  4471. *msi_addr_high = 0;
  4472. if (!print_optimize.msi_addr_chk++)
  4473. cnss_pr_dbg("Get MSI low addr = 0x%x, high addr = 0x%x\n",
  4474. *msi_addr_low, *msi_addr_high);
  4475. return;
  4476. }
  4477. pci_read_config_word(pci_dev, pci_dev->msi_cap + PCI_MSI_FLAGS,
  4478. &control);
  4479. pci_read_config_dword(pci_dev, pci_dev->msi_cap + PCI_MSI_ADDRESS_LO,
  4480. msi_addr_low);
  4481. /* Return MSI high address only when device supports 64-bit MSI */
  4482. if (control & PCI_MSI_FLAGS_64BIT)
  4483. pci_read_config_dword(pci_dev,
  4484. pci_dev->msi_cap + PCI_MSI_ADDRESS_HI,
  4485. msi_addr_high);
  4486. else
  4487. *msi_addr_high = 0;
  4488. /*Add only single print as the address is constant*/
  4489. if (!print_optimize.msi_addr_chk++)
  4490. cnss_pr_dbg("Get MSI low addr = 0x%x, high addr = 0x%x\n",
  4491. *msi_addr_low, *msi_addr_high);
  4492. }
  4493. EXPORT_SYMBOL(cnss_get_msi_address);
  4494. u32 cnss_pci_get_wake_msi(struct cnss_pci_data *pci_priv)
  4495. {
  4496. int ret, num_vectors;
  4497. u32 user_base_data, base_vector;
  4498. if (!pci_priv)
  4499. return -ENODEV;
  4500. ret = cnss_get_user_msi_assignment(&pci_priv->pci_dev->dev,
  4501. WAKE_MSI_NAME, &num_vectors,
  4502. &user_base_data, &base_vector);
  4503. if (ret) {
  4504. cnss_pr_err("WAKE MSI is not valid\n");
  4505. return 0;
  4506. }
  4507. return user_base_data;
  4508. }
  4509. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 18, 0))
  4510. static inline int cnss_pci_set_dma_mask(struct pci_dev *pci_dev, u64 mask)
  4511. {
  4512. return dma_set_mask(&pci_dev->dev, mask);
  4513. }
  4514. static inline int cnss_pci_set_coherent_dma_mask(struct pci_dev *pci_dev,
  4515. u64 mask)
  4516. {
  4517. return dma_set_coherent_mask(&pci_dev->dev, mask);
  4518. }
  4519. #else /* (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 18, 0)) */
  4520. static inline int cnss_pci_set_dma_mask(struct pci_dev *pci_dev, u64 mask)
  4521. {
  4522. return pci_set_dma_mask(pci_dev, mask);
  4523. }
  4524. static inline int cnss_pci_set_coherent_dma_mask(struct pci_dev *pci_dev,
  4525. u64 mask)
  4526. {
  4527. return pci_set_consistent_dma_mask(pci_dev, mask);
  4528. }
  4529. #endif /* (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 18, 0)) */
  4530. static int cnss_pci_enable_bus(struct cnss_pci_data *pci_priv)
  4531. {
  4532. int ret = 0;
  4533. struct pci_dev *pci_dev = pci_priv->pci_dev;
  4534. u16 device_id;
  4535. pci_read_config_word(pci_dev, PCI_DEVICE_ID, &device_id);
  4536. if (device_id != pci_priv->pci_device_id->device) {
  4537. cnss_pr_err("PCI device ID mismatch, config ID: 0x%x, probe ID: 0x%x\n",
  4538. device_id, pci_priv->pci_device_id->device);
  4539. ret = -EIO;
  4540. goto out;
  4541. }
  4542. ret = pci_assign_resource(pci_dev, PCI_BAR_NUM);
  4543. if (ret) {
  4544. pr_err("Failed to assign PCI resource, err = %d\n", ret);
  4545. goto out;
  4546. }
  4547. ret = pci_enable_device(pci_dev);
  4548. if (ret) {
  4549. cnss_pr_err("Failed to enable PCI device, err = %d\n", ret);
  4550. goto out;
  4551. }
  4552. ret = pci_request_region(pci_dev, PCI_BAR_NUM, "cnss");
  4553. if (ret) {
  4554. cnss_pr_err("Failed to request PCI region, err = %d\n", ret);
  4555. goto disable_device;
  4556. }
  4557. switch (device_id) {
  4558. case QCA6174_DEVICE_ID:
  4559. case QCN7605_DEVICE_ID:
  4560. pci_priv->dma_bit_mask = PCI_DMA_MASK_32_BIT;
  4561. break;
  4562. case QCA6390_DEVICE_ID:
  4563. case QCA6490_DEVICE_ID:
  4564. case KIWI_DEVICE_ID:
  4565. case MANGO_DEVICE_ID:
  4566. case PEACH_DEVICE_ID:
  4567. pci_priv->dma_bit_mask = PCI_DMA_MASK_36_BIT;
  4568. break;
  4569. default:
  4570. pci_priv->dma_bit_mask = PCI_DMA_MASK_32_BIT;
  4571. break;
  4572. }
  4573. cnss_pr_dbg("Set PCI DMA MASK (0x%llx)\n", pci_priv->dma_bit_mask);
  4574. ret = cnss_pci_set_dma_mask(pci_dev, pci_priv->dma_bit_mask);
  4575. if (ret) {
  4576. cnss_pr_err("Failed to set PCI DMA mask, err = %d\n", ret);
  4577. goto release_region;
  4578. }
  4579. ret = cnss_pci_set_coherent_dma_mask(pci_dev, pci_priv->dma_bit_mask);
  4580. if (ret) {
  4581. cnss_pr_err("Failed to set PCI coherent DMA mask, err = %d\n",
  4582. ret);
  4583. goto release_region;
  4584. }
  4585. pci_priv->bar = pci_iomap(pci_dev, PCI_BAR_NUM, 0);
  4586. if (!pci_priv->bar) {
  4587. cnss_pr_err("Failed to do PCI IO map!\n");
  4588. ret = -EIO;
  4589. goto release_region;
  4590. }
  4591. /* Save default config space without BME enabled */
  4592. pci_save_state(pci_dev);
  4593. pci_priv->default_state = pci_store_saved_state(pci_dev);
  4594. pci_set_master(pci_dev);
  4595. return 0;
  4596. release_region:
  4597. pci_release_region(pci_dev, PCI_BAR_NUM);
  4598. disable_device:
  4599. pci_disable_device(pci_dev);
  4600. out:
  4601. return ret;
  4602. }
  4603. static void cnss_pci_disable_bus(struct cnss_pci_data *pci_priv)
  4604. {
  4605. struct pci_dev *pci_dev = pci_priv->pci_dev;
  4606. pci_clear_master(pci_dev);
  4607. pci_load_and_free_saved_state(pci_dev, &pci_priv->saved_state);
  4608. pci_load_and_free_saved_state(pci_dev, &pci_priv->default_state);
  4609. if (pci_priv->bar) {
  4610. pci_iounmap(pci_dev, pci_priv->bar);
  4611. pci_priv->bar = NULL;
  4612. }
  4613. pci_release_region(pci_dev, PCI_BAR_NUM);
  4614. if (pci_is_enabled(pci_dev))
  4615. pci_disable_device(pci_dev);
  4616. }
  4617. static void cnss_pci_dump_qdss_reg(struct cnss_pci_data *pci_priv)
  4618. {
  4619. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4620. int i, array_size = ARRAY_SIZE(qdss_csr) - 1;
  4621. gfp_t gfp = GFP_KERNEL;
  4622. u32 reg_offset;
  4623. if (in_interrupt() || irqs_disabled())
  4624. gfp = GFP_ATOMIC;
  4625. if (!plat_priv->qdss_reg) {
  4626. plat_priv->qdss_reg = devm_kzalloc(&pci_priv->pci_dev->dev,
  4627. sizeof(*plat_priv->qdss_reg)
  4628. * array_size, gfp);
  4629. if (!plat_priv->qdss_reg)
  4630. return;
  4631. }
  4632. cnss_pr_dbg("Start to dump qdss registers\n");
  4633. for (i = 0; qdss_csr[i].name; i++) {
  4634. reg_offset = QDSS_APB_DEC_CSR_BASE + qdss_csr[i].offset;
  4635. if (cnss_pci_reg_read(pci_priv, reg_offset,
  4636. &plat_priv->qdss_reg[i]))
  4637. return;
  4638. cnss_pr_dbg("%s[0x%x] = 0x%x\n", qdss_csr[i].name, reg_offset,
  4639. plat_priv->qdss_reg[i]);
  4640. }
  4641. }
  4642. static void cnss_pci_dump_ce_reg(struct cnss_pci_data *pci_priv,
  4643. enum cnss_ce_index ce)
  4644. {
  4645. int i;
  4646. u32 ce_base = ce * CE_REG_INTERVAL;
  4647. u32 reg_offset, src_ring_base, dst_ring_base, cmn_base, val;
  4648. switch (pci_priv->device_id) {
  4649. case QCA6390_DEVICE_ID:
  4650. src_ring_base = QCA6390_CE_SRC_RING_REG_BASE;
  4651. dst_ring_base = QCA6390_CE_DST_RING_REG_BASE;
  4652. cmn_base = QCA6390_CE_COMMON_REG_BASE;
  4653. break;
  4654. case QCA6490_DEVICE_ID:
  4655. src_ring_base = QCA6490_CE_SRC_RING_REG_BASE;
  4656. dst_ring_base = QCA6490_CE_DST_RING_REG_BASE;
  4657. cmn_base = QCA6490_CE_COMMON_REG_BASE;
  4658. break;
  4659. default:
  4660. return;
  4661. }
  4662. switch (ce) {
  4663. case CNSS_CE_09:
  4664. case CNSS_CE_10:
  4665. for (i = 0; ce_src[i].name; i++) {
  4666. reg_offset = src_ring_base + ce_base + ce_src[i].offset;
  4667. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  4668. return;
  4669. cnss_pr_dbg("CE_%02d_%s[0x%x] = 0x%x\n",
  4670. ce, ce_src[i].name, reg_offset, val);
  4671. }
  4672. for (i = 0; ce_dst[i].name; i++) {
  4673. reg_offset = dst_ring_base + ce_base + ce_dst[i].offset;
  4674. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  4675. return;
  4676. cnss_pr_dbg("CE_%02d_%s[0x%x] = 0x%x\n",
  4677. ce, ce_dst[i].name, reg_offset, val);
  4678. }
  4679. break;
  4680. case CNSS_CE_COMMON:
  4681. for (i = 0; ce_cmn[i].name; i++) {
  4682. reg_offset = cmn_base + ce_cmn[i].offset;
  4683. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  4684. return;
  4685. cnss_pr_dbg("CE_COMMON_%s[0x%x] = 0x%x\n",
  4686. ce_cmn[i].name, reg_offset, val);
  4687. }
  4688. break;
  4689. default:
  4690. cnss_pr_err("Unsupported CE[%d] registers dump\n", ce);
  4691. }
  4692. }
  4693. static void cnss_pci_dump_debug_reg(struct cnss_pci_data *pci_priv)
  4694. {
  4695. if (cnss_pci_check_link_status(pci_priv))
  4696. return;
  4697. cnss_pr_dbg("Start to dump debug registers\n");
  4698. cnss_mhi_debug_reg_dump(pci_priv);
  4699. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4700. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_COMMON);
  4701. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_09);
  4702. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_10);
  4703. }
  4704. static int cnss_pci_assert_host_sol(struct cnss_pci_data *pci_priv)
  4705. {
  4706. if (cnss_get_host_sol_value(pci_priv->plat_priv))
  4707. return -EINVAL;
  4708. cnss_pr_dbg("Assert host SOL GPIO to retry RDDM, expecting link down\n");
  4709. cnss_set_host_sol_value(pci_priv->plat_priv, 1);
  4710. return 0;
  4711. }
  4712. static void cnss_pci_mhi_reg_dump(struct cnss_pci_data *pci_priv)
  4713. {
  4714. if (!cnss_pci_check_link_status(pci_priv))
  4715. cnss_mhi_debug_reg_dump(pci_priv);
  4716. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4717. cnss_pci_dump_misc_reg(pci_priv);
  4718. cnss_pci_dump_shadow_reg(pci_priv);
  4719. }
  4720. int cnss_pci_force_fw_assert_hdlr(struct cnss_pci_data *pci_priv)
  4721. {
  4722. int ret;
  4723. struct cnss_plat_data *plat_priv;
  4724. if (!pci_priv)
  4725. return -ENODEV;
  4726. plat_priv = pci_priv->plat_priv;
  4727. if (!plat_priv)
  4728. return -ENODEV;
  4729. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) ||
  4730. test_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state))
  4731. return -EINVAL;
  4732. /*
  4733. * Call pm_runtime_get_sync insteat of auto_resume to get
  4734. * reference and make sure runtime_suspend wont get called.
  4735. */
  4736. ret = cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS);
  4737. if (ret < 0)
  4738. goto runtime_pm_put;
  4739. if (!pci_priv->is_smmu_fault)
  4740. cnss_pci_mhi_reg_dump(pci_priv);
  4741. /* If link is still down here, directly trigger link down recovery */
  4742. ret = cnss_pci_check_link_status(pci_priv);
  4743. if (ret) {
  4744. cnss_pci_link_down(&pci_priv->pci_dev->dev);
  4745. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  4746. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  4747. return 0;
  4748. }
  4749. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_TRIGGER_RDDM);
  4750. if (ret) {
  4751. if (pci_priv->is_smmu_fault) {
  4752. cnss_pci_mhi_reg_dump(pci_priv);
  4753. pci_priv->is_smmu_fault = false;
  4754. }
  4755. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) ||
  4756. test_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state)) {
  4757. cnss_pr_dbg("MHI is not powered on, ignore RDDM failure\n");
  4758. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  4759. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  4760. return 0;
  4761. }
  4762. cnss_fatal_err("Failed to trigger RDDM, err = %d\n", ret);
  4763. if (!cnss_pci_assert_host_sol(pci_priv)) {
  4764. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  4765. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  4766. return 0;
  4767. }
  4768. cnss_pci_dump_debug_reg(pci_priv);
  4769. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  4770. CNSS_REASON_DEFAULT);
  4771. goto runtime_pm_put;
  4772. }
  4773. if (pci_priv->is_smmu_fault) {
  4774. cnss_pci_mhi_reg_dump(pci_priv);
  4775. pci_priv->is_smmu_fault = false;
  4776. }
  4777. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state)) {
  4778. mod_timer(&pci_priv->dev_rddm_timer,
  4779. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  4780. }
  4781. runtime_pm_put:
  4782. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  4783. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  4784. return ret;
  4785. }
  4786. static void cnss_pci_add_dump_seg(struct cnss_pci_data *pci_priv,
  4787. struct cnss_dump_seg *dump_seg,
  4788. enum cnss_fw_dump_type type, int seg_no,
  4789. void *va, dma_addr_t dma, size_t size)
  4790. {
  4791. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4792. struct device *dev = &pci_priv->pci_dev->dev;
  4793. phys_addr_t pa;
  4794. dump_seg->address = dma;
  4795. dump_seg->v_address = va;
  4796. dump_seg->size = size;
  4797. dump_seg->type = type;
  4798. cnss_pr_dbg("Seg: %x, va: %pK, dma: %pa, size: 0x%zx\n",
  4799. seg_no, va, &dma, size);
  4800. if (cnss_va_to_pa(dev, size, va, dma, &pa, DMA_ATTR_FORCE_CONTIGUOUS))
  4801. return;
  4802. cnss_minidump_add_region(plat_priv, type, seg_no, va, pa, size);
  4803. }
  4804. static void cnss_pci_remove_dump_seg(struct cnss_pci_data *pci_priv,
  4805. struct cnss_dump_seg *dump_seg,
  4806. enum cnss_fw_dump_type type, int seg_no,
  4807. void *va, dma_addr_t dma, size_t size)
  4808. {
  4809. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4810. struct device *dev = &pci_priv->pci_dev->dev;
  4811. phys_addr_t pa;
  4812. cnss_va_to_pa(dev, size, va, dma, &pa, DMA_ATTR_FORCE_CONTIGUOUS);
  4813. cnss_minidump_remove_region(plat_priv, type, seg_no, va, pa, size);
  4814. }
  4815. int cnss_pci_call_driver_uevent(struct cnss_pci_data *pci_priv,
  4816. enum cnss_driver_status status, void *data)
  4817. {
  4818. struct cnss_uevent_data uevent_data;
  4819. struct cnss_wlan_driver *driver_ops;
  4820. driver_ops = pci_priv->driver_ops;
  4821. if (!driver_ops || !driver_ops->update_event) {
  4822. cnss_pr_dbg("Hang event driver ops is NULL\n");
  4823. return -EINVAL;
  4824. }
  4825. cnss_pr_dbg("Calling driver uevent: %d\n", status);
  4826. uevent_data.status = status;
  4827. uevent_data.data = data;
  4828. return driver_ops->update_event(pci_priv->pci_dev, &uevent_data);
  4829. }
  4830. static void cnss_pci_send_hang_event(struct cnss_pci_data *pci_priv)
  4831. {
  4832. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4833. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4834. struct cnss_hang_event hang_event;
  4835. void *hang_data_va = NULL;
  4836. u64 offset = 0;
  4837. u16 length = 0;
  4838. int i = 0;
  4839. if (!fw_mem || !plat_priv->fw_mem_seg_len)
  4840. return;
  4841. memset(&hang_event, 0, sizeof(hang_event));
  4842. switch (pci_priv->device_id) {
  4843. case QCA6390_DEVICE_ID:
  4844. offset = HST_HANG_DATA_OFFSET;
  4845. length = HANG_DATA_LENGTH;
  4846. break;
  4847. case QCA6490_DEVICE_ID:
  4848. /* Fallback to hard-coded values if hang event params not
  4849. * present in QMI. Once all the firmware branches have the
  4850. * fix to send params over QMI, this can be removed.
  4851. */
  4852. if (plat_priv->hang_event_data_len) {
  4853. offset = plat_priv->hang_data_addr_offset;
  4854. length = plat_priv->hang_event_data_len;
  4855. } else {
  4856. offset = HSP_HANG_DATA_OFFSET;
  4857. length = HANG_DATA_LENGTH;
  4858. }
  4859. break;
  4860. case KIWI_DEVICE_ID:
  4861. case MANGO_DEVICE_ID:
  4862. case PEACH_DEVICE_ID:
  4863. offset = plat_priv->hang_data_addr_offset;
  4864. length = plat_priv->hang_event_data_len;
  4865. break;
  4866. default:
  4867. cnss_pr_err("Skip Hang Event Data as unsupported Device ID received: %d\n",
  4868. pci_priv->device_id);
  4869. return;
  4870. }
  4871. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4872. if (fw_mem[i].type == QMI_WLFW_MEM_TYPE_DDR_V01 &&
  4873. fw_mem[i].va) {
  4874. /* The offset must be < (fw_mem size- hangdata length) */
  4875. if (!(offset <= fw_mem[i].size - length))
  4876. goto exit;
  4877. hang_data_va = fw_mem[i].va + offset;
  4878. hang_event.hang_event_data = kmemdup(hang_data_va,
  4879. length,
  4880. GFP_ATOMIC);
  4881. if (!hang_event.hang_event_data) {
  4882. cnss_pr_dbg("Hang data memory alloc failed\n");
  4883. return;
  4884. }
  4885. hang_event.hang_event_data_len = length;
  4886. break;
  4887. }
  4888. }
  4889. cnss_pci_call_driver_uevent(pci_priv, CNSS_HANG_EVENT, &hang_event);
  4890. kfree(hang_event.hang_event_data);
  4891. hang_event.hang_event_data = NULL;
  4892. return;
  4893. exit:
  4894. cnss_pr_dbg("Invalid hang event params, offset:0x%x, length:0x%x\n",
  4895. plat_priv->hang_data_addr_offset,
  4896. plat_priv->hang_event_data_len);
  4897. }
  4898. #ifdef CONFIG_CNSS2_SSR_DRIVER_DUMP
  4899. void cnss_pci_collect_host_dump_info(struct cnss_pci_data *pci_priv)
  4900. {
  4901. struct cnss_ssr_driver_dump_entry ssr_entry[CNSS_HOST_DUMP_TYPE_MAX] = {0};
  4902. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4903. size_t num_entries_loaded = 0;
  4904. int x;
  4905. int ret = -1;
  4906. if (pci_priv->driver_ops &&
  4907. pci_priv->driver_ops->collect_driver_dump) {
  4908. ret = pci_priv->driver_ops->collect_driver_dump(pci_priv->pci_dev,
  4909. ssr_entry,
  4910. &num_entries_loaded);
  4911. }
  4912. if (!ret) {
  4913. for (x = 0; x < num_entries_loaded; x++) {
  4914. cnss_pr_info("Idx:%d, ptr: %p, name: %s, size: %d\n",
  4915. x, ssr_entry[x].buffer_pointer,
  4916. ssr_entry[x].region_name,
  4917. ssr_entry[x].buffer_size);
  4918. }
  4919. cnss_do_host_ramdump(plat_priv, ssr_entry, num_entries_loaded);
  4920. } else {
  4921. cnss_pr_info("Host SSR elf dump collection feature disabled\n");
  4922. }
  4923. }
  4924. #endif
  4925. void cnss_pci_collect_dump_info(struct cnss_pci_data *pci_priv, bool in_panic)
  4926. {
  4927. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4928. struct cnss_dump_data *dump_data =
  4929. &plat_priv->ramdump_info_v2.dump_data;
  4930. struct cnss_dump_seg *dump_seg =
  4931. plat_priv->ramdump_info_v2.dump_data_vaddr;
  4932. struct image_info *fw_image, *rddm_image;
  4933. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4934. int ret, i, j;
  4935. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  4936. !test_bit(CNSS_IN_PANIC, &plat_priv->driver_state))
  4937. cnss_pci_send_hang_event(pci_priv);
  4938. if (test_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state)) {
  4939. cnss_pr_dbg("RAM dump is already collected, skip\n");
  4940. return;
  4941. }
  4942. if (!cnss_is_device_powered_on(plat_priv)) {
  4943. cnss_pr_dbg("Device is already powered off, skip\n");
  4944. return;
  4945. }
  4946. if (!in_panic) {
  4947. mutex_lock(&pci_priv->bus_lock);
  4948. ret = cnss_pci_check_link_status(pci_priv);
  4949. if (ret) {
  4950. if (ret != -EACCES) {
  4951. mutex_unlock(&pci_priv->bus_lock);
  4952. return;
  4953. }
  4954. if (cnss_pci_resume_bus(pci_priv)) {
  4955. mutex_unlock(&pci_priv->bus_lock);
  4956. return;
  4957. }
  4958. }
  4959. mutex_unlock(&pci_priv->bus_lock);
  4960. } else {
  4961. if (cnss_pci_check_link_status(pci_priv))
  4962. return;
  4963. /* Inside panic handler, reduce timeout for RDDM to avoid
  4964. * unnecessary hypervisor watchdog bite.
  4965. */
  4966. pci_priv->mhi_ctrl->timeout_ms /= 2;
  4967. }
  4968. cnss_mhi_debug_reg_dump(pci_priv);
  4969. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4970. cnss_pci_dump_misc_reg(pci_priv);
  4971. cnss_rddm_trigger_debug(pci_priv);
  4972. ret = mhi_download_rddm_image(pci_priv->mhi_ctrl, in_panic);
  4973. if (ret) {
  4974. cnss_fatal_err("Failed to download RDDM image, err = %d\n",
  4975. ret);
  4976. if (!cnss_pci_assert_host_sol(pci_priv))
  4977. return;
  4978. cnss_rddm_trigger_check(pci_priv);
  4979. cnss_pci_dump_debug_reg(pci_priv);
  4980. return;
  4981. }
  4982. cnss_rddm_trigger_check(pci_priv);
  4983. fw_image = pci_priv->mhi_ctrl->fbc_image;
  4984. rddm_image = pci_priv->mhi_ctrl->rddm_image;
  4985. dump_data->nentries = 0;
  4986. if (plat_priv->qdss_mem_seg_len)
  4987. cnss_pci_dump_qdss_reg(pci_priv);
  4988. cnss_mhi_dump_sfr(pci_priv);
  4989. if (!dump_seg) {
  4990. cnss_pr_warn("FW image dump collection not setup");
  4991. goto skip_dump;
  4992. }
  4993. cnss_pr_dbg("Collect FW image dump segment, nentries %d\n",
  4994. fw_image->entries);
  4995. for (i = 0; i < fw_image->entries; i++) {
  4996. cnss_pci_add_dump_seg(pci_priv, dump_seg, CNSS_FW_IMAGE, i,
  4997. fw_image->mhi_buf[i].buf,
  4998. fw_image->mhi_buf[i].dma_addr,
  4999. fw_image->mhi_buf[i].len);
  5000. dump_seg++;
  5001. }
  5002. dump_data->nentries += fw_image->entries;
  5003. cnss_pr_dbg("Collect RDDM image dump segment, nentries %d\n",
  5004. rddm_image->entries);
  5005. for (i = 0; i < rddm_image->entries; i++) {
  5006. cnss_pci_add_dump_seg(pci_priv, dump_seg, CNSS_FW_RDDM, i,
  5007. rddm_image->mhi_buf[i].buf,
  5008. rddm_image->mhi_buf[i].dma_addr,
  5009. rddm_image->mhi_buf[i].len);
  5010. dump_seg++;
  5011. }
  5012. dump_data->nentries += rddm_image->entries;
  5013. for (i = 0, j = 0; i < plat_priv->fw_mem_seg_len; i++) {
  5014. if (fw_mem[i].type == CNSS_MEM_TYPE_DDR) {
  5015. if (fw_mem[i].attrs & DMA_ATTR_FORCE_CONTIGUOUS) {
  5016. cnss_pr_dbg("Collect remote heap dump segment\n");
  5017. cnss_pci_add_dump_seg(pci_priv, dump_seg,
  5018. CNSS_FW_REMOTE_HEAP, j,
  5019. fw_mem[i].va,
  5020. fw_mem[i].pa,
  5021. fw_mem[i].size);
  5022. dump_seg++;
  5023. dump_data->nentries++;
  5024. j++;
  5025. } else {
  5026. cnss_pr_dbg("Skip remote heap dumps as it is non-contiguous\n");
  5027. }
  5028. }
  5029. }
  5030. if (dump_data->nentries > 0)
  5031. plat_priv->ramdump_info_v2.dump_data_valid = true;
  5032. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RDDM_DONE);
  5033. skip_dump:
  5034. complete(&plat_priv->rddm_complete);
  5035. }
  5036. void cnss_pci_clear_dump_info(struct cnss_pci_data *pci_priv)
  5037. {
  5038. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  5039. struct cnss_dump_seg *dump_seg =
  5040. plat_priv->ramdump_info_v2.dump_data_vaddr;
  5041. struct image_info *fw_image, *rddm_image;
  5042. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  5043. int i, j;
  5044. if (!dump_seg)
  5045. return;
  5046. fw_image = pci_priv->mhi_ctrl->fbc_image;
  5047. rddm_image = pci_priv->mhi_ctrl->rddm_image;
  5048. for (i = 0; i < fw_image->entries; i++) {
  5049. cnss_pci_remove_dump_seg(pci_priv, dump_seg, CNSS_FW_IMAGE, i,
  5050. fw_image->mhi_buf[i].buf,
  5051. fw_image->mhi_buf[i].dma_addr,
  5052. fw_image->mhi_buf[i].len);
  5053. dump_seg++;
  5054. }
  5055. for (i = 0; i < rddm_image->entries; i++) {
  5056. cnss_pci_remove_dump_seg(pci_priv, dump_seg, CNSS_FW_RDDM, i,
  5057. rddm_image->mhi_buf[i].buf,
  5058. rddm_image->mhi_buf[i].dma_addr,
  5059. rddm_image->mhi_buf[i].len);
  5060. dump_seg++;
  5061. }
  5062. for (i = 0, j = 0; i < plat_priv->fw_mem_seg_len; i++) {
  5063. if (fw_mem[i].type == CNSS_MEM_TYPE_DDR &&
  5064. (fw_mem[i].attrs & DMA_ATTR_FORCE_CONTIGUOUS)) {
  5065. cnss_pci_remove_dump_seg(pci_priv, dump_seg,
  5066. CNSS_FW_REMOTE_HEAP, j,
  5067. fw_mem[i].va, fw_mem[i].pa,
  5068. fw_mem[i].size);
  5069. dump_seg++;
  5070. j++;
  5071. }
  5072. }
  5073. plat_priv->ramdump_info_v2.dump_data.nentries = 0;
  5074. plat_priv->ramdump_info_v2.dump_data_valid = false;
  5075. }
  5076. void cnss_pci_device_crashed(struct cnss_pci_data *pci_priv)
  5077. {
  5078. struct cnss_plat_data *plat_priv;
  5079. if (!pci_priv) {
  5080. cnss_pr_err("pci_priv is NULL\n");
  5081. return;
  5082. }
  5083. plat_priv = pci_priv->plat_priv;
  5084. if (!plat_priv) {
  5085. cnss_pr_err("plat_priv is NULL\n");
  5086. return;
  5087. }
  5088. if (plat_priv->recovery_enabled)
  5089. cnss_pci_collect_host_dump_info(pci_priv);
  5090. /* Call recovery handler in the DRIVER_RECOVERY event context
  5091. * instead of scheduling work. In that way complete recovery
  5092. * will be done as part of DRIVER_RECOVERY event and get
  5093. * serialized with other events.
  5094. */
  5095. cnss_recovery_handler(plat_priv);
  5096. }
  5097. static int cnss_mhi_pm_runtime_get(struct mhi_controller *mhi_ctrl)
  5098. {
  5099. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  5100. return cnss_pci_pm_runtime_get(pci_priv, RTPM_ID_MHI);
  5101. }
  5102. static void cnss_mhi_pm_runtime_put_noidle(struct mhi_controller *mhi_ctrl)
  5103. {
  5104. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  5105. cnss_pci_pm_runtime_put_noidle(pci_priv, RTPM_ID_MHI);
  5106. }
  5107. void cnss_pci_add_fw_prefix_name(struct cnss_pci_data *pci_priv,
  5108. char *prefix_name, char *name)
  5109. {
  5110. struct cnss_plat_data *plat_priv;
  5111. if (!pci_priv)
  5112. return;
  5113. plat_priv = pci_priv->plat_priv;
  5114. if (!plat_priv->use_fw_path_with_prefix) {
  5115. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN, "%s", name);
  5116. return;
  5117. }
  5118. switch (pci_priv->device_id) {
  5119. case QCN7605_DEVICE_ID:
  5120. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  5121. QCN7605_PATH_PREFIX "%s", name);
  5122. break;
  5123. case QCA6390_DEVICE_ID:
  5124. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  5125. QCA6390_PATH_PREFIX "%s", name);
  5126. break;
  5127. case QCA6490_DEVICE_ID:
  5128. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  5129. QCA6490_PATH_PREFIX "%s", name);
  5130. break;
  5131. case KIWI_DEVICE_ID:
  5132. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  5133. KIWI_PATH_PREFIX "%s", name);
  5134. break;
  5135. case MANGO_DEVICE_ID:
  5136. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  5137. MANGO_PATH_PREFIX "%s", name);
  5138. break;
  5139. case PEACH_DEVICE_ID:
  5140. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  5141. PEACH_PATH_PREFIX "%s", name);
  5142. break;
  5143. default:
  5144. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN, "%s", name);
  5145. break;
  5146. }
  5147. cnss_pr_dbg("FW name added with prefix: %s\n", prefix_name);
  5148. }
  5149. static int cnss_pci_update_fw_name(struct cnss_pci_data *pci_priv)
  5150. {
  5151. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  5152. switch (pci_priv->device_id) {
  5153. case QCA6390_DEVICE_ID:
  5154. if (plat_priv->device_version.major_version < FW_V2_NUMBER) {
  5155. cnss_pr_dbg("Device ID:version (0x%lx:%d) is not supported\n",
  5156. pci_priv->device_id,
  5157. plat_priv->device_version.major_version);
  5158. return -EINVAL;
  5159. }
  5160. cnss_pci_add_fw_prefix_name(pci_priv, plat_priv->firmware_name,
  5161. FW_V2_FILE_NAME);
  5162. snprintf(plat_priv->fw_fallback_name, MAX_FIRMWARE_NAME_LEN,
  5163. FW_V2_FILE_NAME);
  5164. break;
  5165. case QCA6490_DEVICE_ID:
  5166. switch (plat_priv->device_version.major_version) {
  5167. case FW_V2_NUMBER:
  5168. cnss_pci_add_fw_prefix_name(pci_priv,
  5169. plat_priv->firmware_name,
  5170. FW_V2_FILE_NAME);
  5171. snprintf(plat_priv->fw_fallback_name,
  5172. MAX_FIRMWARE_NAME_LEN,
  5173. FW_V2_FILE_NAME);
  5174. break;
  5175. default:
  5176. cnss_pci_add_fw_prefix_name(pci_priv,
  5177. plat_priv->firmware_name,
  5178. DEFAULT_FW_FILE_NAME);
  5179. snprintf(plat_priv->fw_fallback_name,
  5180. MAX_FIRMWARE_NAME_LEN,
  5181. DEFAULT_FW_FILE_NAME);
  5182. break;
  5183. }
  5184. break;
  5185. case KIWI_DEVICE_ID:
  5186. case MANGO_DEVICE_ID:
  5187. case PEACH_DEVICE_ID:
  5188. switch (plat_priv->device_version.major_version) {
  5189. case FW_V2_NUMBER:
  5190. /*
  5191. * kiwiv2 using seprate fw binary for MM and FTM mode,
  5192. * platform driver loads corresponding binary according
  5193. * to current mode indicated by wlan driver. Otherwise
  5194. * use default binary.
  5195. * Mission mode using same binary name as before,
  5196. * if seprate binary is not there, fall back to default.
  5197. */
  5198. if (plat_priv->driver_mode == CNSS_MISSION) {
  5199. cnss_pci_add_fw_prefix_name(pci_priv,
  5200. plat_priv->firmware_name,
  5201. FW_V2_FILE_NAME);
  5202. cnss_pci_add_fw_prefix_name(pci_priv,
  5203. plat_priv->fw_fallback_name,
  5204. FW_V2_FILE_NAME);
  5205. } else if (plat_priv->driver_mode == CNSS_FTM) {
  5206. cnss_pci_add_fw_prefix_name(pci_priv,
  5207. plat_priv->firmware_name,
  5208. FW_V2_FTM_FILE_NAME);
  5209. cnss_pci_add_fw_prefix_name(pci_priv,
  5210. plat_priv->fw_fallback_name,
  5211. FW_V2_FILE_NAME);
  5212. } else {
  5213. /*
  5214. * Since during cold boot calibration phase,
  5215. * wlan driver has not registered, so default
  5216. * fw binary will be used.
  5217. */
  5218. cnss_pci_add_fw_prefix_name(pci_priv,
  5219. plat_priv->firmware_name,
  5220. FW_V2_FILE_NAME);
  5221. snprintf(plat_priv->fw_fallback_name,
  5222. MAX_FIRMWARE_NAME_LEN,
  5223. FW_V2_FILE_NAME);
  5224. }
  5225. break;
  5226. default:
  5227. cnss_pci_add_fw_prefix_name(pci_priv,
  5228. plat_priv->firmware_name,
  5229. DEFAULT_FW_FILE_NAME);
  5230. snprintf(plat_priv->fw_fallback_name,
  5231. MAX_FIRMWARE_NAME_LEN,
  5232. DEFAULT_FW_FILE_NAME);
  5233. break;
  5234. }
  5235. break;
  5236. default:
  5237. cnss_pci_add_fw_prefix_name(pci_priv, plat_priv->firmware_name,
  5238. DEFAULT_FW_FILE_NAME);
  5239. snprintf(plat_priv->fw_fallback_name, MAX_FIRMWARE_NAME_LEN,
  5240. DEFAULT_FW_FILE_NAME);
  5241. break;
  5242. }
  5243. cnss_pr_dbg("FW name is %s, FW fallback name is %s\n",
  5244. plat_priv->firmware_name, plat_priv->fw_fallback_name);
  5245. return 0;
  5246. }
  5247. static char *cnss_mhi_notify_status_to_str(enum mhi_callback status)
  5248. {
  5249. switch (status) {
  5250. case MHI_CB_IDLE:
  5251. return "IDLE";
  5252. case MHI_CB_EE_RDDM:
  5253. return "RDDM";
  5254. case MHI_CB_SYS_ERROR:
  5255. return "SYS_ERROR";
  5256. case MHI_CB_FATAL_ERROR:
  5257. return "FATAL_ERROR";
  5258. case MHI_CB_EE_MISSION_MODE:
  5259. return "MISSION_MODE";
  5260. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  5261. case MHI_CB_FALLBACK_IMG:
  5262. return "FW_FALLBACK";
  5263. #endif
  5264. default:
  5265. return "UNKNOWN";
  5266. }
  5267. };
  5268. static void cnss_dev_rddm_timeout_hdlr(struct timer_list *t)
  5269. {
  5270. struct cnss_pci_data *pci_priv =
  5271. from_timer(pci_priv, t, dev_rddm_timer);
  5272. enum mhi_ee_type mhi_ee;
  5273. if (!pci_priv)
  5274. return;
  5275. cnss_fatal_err("Timeout waiting for RDDM notification\n");
  5276. if (!cnss_pci_assert_host_sol(pci_priv))
  5277. return;
  5278. mhi_ee = mhi_get_exec_env(pci_priv->mhi_ctrl);
  5279. if (mhi_ee == MHI_EE_PBL)
  5280. cnss_pr_err("Unable to collect ramdumps due to abrupt reset\n");
  5281. if (mhi_ee == MHI_EE_RDDM) {
  5282. cnss_pr_info("Device MHI EE is RDDM, try to collect dump\n");
  5283. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  5284. CNSS_REASON_RDDM);
  5285. } else {
  5286. cnss_mhi_debug_reg_dump(pci_priv);
  5287. cnss_pci_soc_scratch_reg_dump(pci_priv);
  5288. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  5289. CNSS_REASON_TIMEOUT);
  5290. }
  5291. }
  5292. static void cnss_boot_debug_timeout_hdlr(struct timer_list *t)
  5293. {
  5294. struct cnss_pci_data *pci_priv =
  5295. from_timer(pci_priv, t, boot_debug_timer);
  5296. if (!pci_priv)
  5297. return;
  5298. if (cnss_pci_check_link_status(pci_priv))
  5299. return;
  5300. if (cnss_pci_is_device_down(&pci_priv->pci_dev->dev))
  5301. return;
  5302. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  5303. return;
  5304. if (cnss_mhi_scan_rddm_cookie(pci_priv, DEVICE_RDDM_COOKIE))
  5305. return;
  5306. cnss_pr_dbg("Dump MHI/PBL/SBL debug data every %ds during MHI power on\n",
  5307. BOOT_DEBUG_TIMEOUT_MS / 1000);
  5308. cnss_mhi_debug_reg_dump(pci_priv);
  5309. cnss_pci_soc_scratch_reg_dump(pci_priv);
  5310. cnss_pci_dump_bl_sram_mem(pci_priv);
  5311. mod_timer(&pci_priv->boot_debug_timer,
  5312. jiffies + msecs_to_jiffies(BOOT_DEBUG_TIMEOUT_MS));
  5313. }
  5314. static int cnss_pci_handle_mhi_sys_err(struct cnss_pci_data *pci_priv)
  5315. {
  5316. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  5317. cnss_ignore_qmi_failure(true);
  5318. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  5319. del_timer(&plat_priv->fw_boot_timer);
  5320. mod_timer(&pci_priv->dev_rddm_timer,
  5321. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  5322. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  5323. return 0;
  5324. }
  5325. int cnss_pci_handle_dev_sol_irq(struct cnss_pci_data *pci_priv)
  5326. {
  5327. return cnss_pci_handle_mhi_sys_err(pci_priv);
  5328. }
  5329. static void cnss_mhi_notify_status(struct mhi_controller *mhi_ctrl,
  5330. enum mhi_callback reason)
  5331. {
  5332. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  5333. struct cnss_plat_data *plat_priv;
  5334. enum cnss_recovery_reason cnss_reason;
  5335. if (!pci_priv) {
  5336. cnss_pr_err("pci_priv is NULL");
  5337. return;
  5338. }
  5339. plat_priv = pci_priv->plat_priv;
  5340. if (reason != MHI_CB_IDLE)
  5341. cnss_pr_dbg("MHI status cb is called with reason %s(%d)\n",
  5342. cnss_mhi_notify_status_to_str(reason), reason);
  5343. switch (reason) {
  5344. case MHI_CB_IDLE:
  5345. case MHI_CB_EE_MISSION_MODE:
  5346. return;
  5347. case MHI_CB_FATAL_ERROR:
  5348. cnss_ignore_qmi_failure(true);
  5349. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  5350. del_timer(&plat_priv->fw_boot_timer);
  5351. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  5352. cnss_reason = CNSS_REASON_DEFAULT;
  5353. break;
  5354. case MHI_CB_SYS_ERROR:
  5355. cnss_pci_handle_mhi_sys_err(pci_priv);
  5356. return;
  5357. case MHI_CB_EE_RDDM:
  5358. cnss_ignore_qmi_failure(true);
  5359. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  5360. del_timer(&plat_priv->fw_boot_timer);
  5361. del_timer(&pci_priv->dev_rddm_timer);
  5362. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  5363. cnss_reason = CNSS_REASON_RDDM;
  5364. break;
  5365. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  5366. case MHI_CB_FALLBACK_IMG:
  5367. /* for kiwi_v2 binary fallback is used, skip path fallback here */
  5368. if (!(pci_priv->device_id == KIWI_DEVICE_ID &&
  5369. plat_priv->device_version.major_version == FW_V2_NUMBER)) {
  5370. plat_priv->use_fw_path_with_prefix = false;
  5371. cnss_pci_update_fw_name(pci_priv);
  5372. }
  5373. return;
  5374. #endif
  5375. default:
  5376. cnss_pr_err("Unsupported MHI status cb reason: %d\n", reason);
  5377. return;
  5378. }
  5379. cnss_schedule_recovery(&pci_priv->pci_dev->dev, cnss_reason);
  5380. }
  5381. static int cnss_pci_get_mhi_msi(struct cnss_pci_data *pci_priv)
  5382. {
  5383. int ret, num_vectors, i;
  5384. u32 user_base_data, base_vector;
  5385. int *irq;
  5386. unsigned int msi_data;
  5387. bool is_one_msi = false;
  5388. ret = cnss_get_user_msi_assignment(&pci_priv->pci_dev->dev,
  5389. MHI_MSI_NAME, &num_vectors,
  5390. &user_base_data, &base_vector);
  5391. if (ret)
  5392. return ret;
  5393. if (cnss_pci_is_one_msi(pci_priv)) {
  5394. is_one_msi = true;
  5395. num_vectors = cnss_pci_get_one_msi_mhi_irq_array_size(pci_priv);
  5396. }
  5397. cnss_pr_dbg("Number of assigned MSI for MHI is %d, base vector is %d\n",
  5398. num_vectors, base_vector);
  5399. irq = kcalloc(num_vectors, sizeof(int), GFP_KERNEL);
  5400. if (!irq)
  5401. return -ENOMEM;
  5402. for (i = 0; i < num_vectors; i++) {
  5403. msi_data = base_vector;
  5404. if (!is_one_msi)
  5405. msi_data += i;
  5406. irq[i] = cnss_get_msi_irq(&pci_priv->pci_dev->dev, msi_data);
  5407. }
  5408. pci_priv->mhi_ctrl->irq = irq;
  5409. pci_priv->mhi_ctrl->nr_irqs = num_vectors;
  5410. return 0;
  5411. }
  5412. static int cnss_mhi_bw_scale(struct mhi_controller *mhi_ctrl,
  5413. struct mhi_link_info *link_info)
  5414. {
  5415. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  5416. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  5417. int ret = 0;
  5418. cnss_pr_dbg("Setting link speed:0x%x, width:0x%x\n",
  5419. link_info->target_link_speed,
  5420. link_info->target_link_width);
  5421. /* It has to set target link speed here before setting link bandwidth
  5422. * when device requests link speed change. This can avoid setting link
  5423. * bandwidth getting rejected if requested link speed is higher than
  5424. * current one.
  5425. */
  5426. ret = cnss_pci_set_max_link_speed(pci_priv, plat_priv->rc_num,
  5427. link_info->target_link_speed);
  5428. if (ret)
  5429. cnss_pr_err("Failed to set target link speed to 0x%x, err = %d\n",
  5430. link_info->target_link_speed, ret);
  5431. ret = cnss_pci_set_link_bandwidth(pci_priv,
  5432. link_info->target_link_speed,
  5433. link_info->target_link_width);
  5434. if (ret) {
  5435. cnss_pr_err("Failed to set link bandwidth, err = %d\n", ret);
  5436. return ret;
  5437. }
  5438. pci_priv->def_link_speed = link_info->target_link_speed;
  5439. pci_priv->def_link_width = link_info->target_link_width;
  5440. return 0;
  5441. }
  5442. static int cnss_mhi_read_reg(struct mhi_controller *mhi_ctrl,
  5443. void __iomem *addr, u32 *out)
  5444. {
  5445. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  5446. u32 tmp = readl_relaxed(addr);
  5447. /* Unexpected value, query the link status */
  5448. if (PCI_INVALID_READ(tmp) &&
  5449. cnss_pci_check_link_status(pci_priv))
  5450. return -EIO;
  5451. *out = tmp;
  5452. return 0;
  5453. }
  5454. static void cnss_mhi_write_reg(struct mhi_controller *mhi_ctrl,
  5455. void __iomem *addr, u32 val)
  5456. {
  5457. writel_relaxed(val, addr);
  5458. }
  5459. static int cnss_get_mhi_soc_info(struct cnss_plat_data *plat_priv,
  5460. struct mhi_controller *mhi_ctrl)
  5461. {
  5462. int ret = 0;
  5463. ret = mhi_get_soc_info(mhi_ctrl);
  5464. if (ret)
  5465. goto exit;
  5466. plat_priv->device_version.family_number = mhi_ctrl->family_number;
  5467. plat_priv->device_version.device_number = mhi_ctrl->device_number;
  5468. plat_priv->device_version.major_version = mhi_ctrl->major_version;
  5469. plat_priv->device_version.minor_version = mhi_ctrl->minor_version;
  5470. cnss_pr_dbg("Get device version info, family number: 0x%x, device number: 0x%x, major version: 0x%x, minor version: 0x%x\n",
  5471. plat_priv->device_version.family_number,
  5472. plat_priv->device_version.device_number,
  5473. plat_priv->device_version.major_version,
  5474. plat_priv->device_version.minor_version);
  5475. /* Only keep lower 4 bits as real device major version */
  5476. plat_priv->device_version.major_version &= DEVICE_MAJOR_VERSION_MASK;
  5477. exit:
  5478. return ret;
  5479. }
  5480. static bool cnss_is_tme_supported(struct cnss_pci_data *pci_priv)
  5481. {
  5482. if (!pci_priv) {
  5483. cnss_pr_dbg("pci_priv is NULL");
  5484. return false;
  5485. }
  5486. switch (pci_priv->device_id) {
  5487. case PEACH_DEVICE_ID:
  5488. return true;
  5489. default:
  5490. return false;
  5491. }
  5492. }
  5493. static int cnss_pci_register_mhi(struct cnss_pci_data *pci_priv)
  5494. {
  5495. int ret = 0;
  5496. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  5497. struct pci_dev *pci_dev = pci_priv->pci_dev;
  5498. struct mhi_controller *mhi_ctrl;
  5499. phys_addr_t bar_start;
  5500. const struct mhi_controller_config *cnss_mhi_config =
  5501. &cnss_mhi_config_default;
  5502. ret = cnss_qmi_init(plat_priv);
  5503. if (ret)
  5504. return -EINVAL;
  5505. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  5506. return 0;
  5507. mhi_ctrl = mhi_alloc_controller();
  5508. if (!mhi_ctrl) {
  5509. cnss_pr_err("Invalid MHI controller context\n");
  5510. return -EINVAL;
  5511. }
  5512. pci_priv->mhi_ctrl = mhi_ctrl;
  5513. mhi_ctrl->cntrl_dev = &pci_dev->dev;
  5514. mhi_ctrl->fw_image = plat_priv->firmware_name;
  5515. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  5516. mhi_ctrl->fallback_fw_image = plat_priv->fw_fallback_name;
  5517. #endif
  5518. mhi_ctrl->regs = pci_priv->bar;
  5519. mhi_ctrl->reg_len = pci_resource_len(pci_priv->pci_dev, PCI_BAR_NUM);
  5520. bar_start = pci_resource_start(pci_priv->pci_dev, PCI_BAR_NUM);
  5521. cnss_pr_dbg("BAR starts at %pa, length is %x\n",
  5522. &bar_start, mhi_ctrl->reg_len);
  5523. ret = cnss_pci_get_mhi_msi(pci_priv);
  5524. if (ret) {
  5525. cnss_pr_err("Failed to get MSI for MHI, err = %d\n", ret);
  5526. goto free_mhi_ctrl;
  5527. }
  5528. if (cnss_pci_is_one_msi(pci_priv))
  5529. mhi_ctrl->irq_flags = IRQF_SHARED | IRQF_NOBALANCING;
  5530. if (pci_priv->smmu_s1_enable) {
  5531. mhi_ctrl->iova_start = pci_priv->smmu_iova_start;
  5532. mhi_ctrl->iova_stop = pci_priv->smmu_iova_start +
  5533. pci_priv->smmu_iova_len;
  5534. } else {
  5535. mhi_ctrl->iova_start = 0;
  5536. mhi_ctrl->iova_stop = pci_priv->dma_bit_mask;
  5537. }
  5538. mhi_ctrl->status_cb = cnss_mhi_notify_status;
  5539. mhi_ctrl->runtime_get = cnss_mhi_pm_runtime_get;
  5540. mhi_ctrl->runtime_put = cnss_mhi_pm_runtime_put_noidle;
  5541. mhi_ctrl->read_reg = cnss_mhi_read_reg;
  5542. mhi_ctrl->write_reg = cnss_mhi_write_reg;
  5543. mhi_ctrl->rddm_size = pci_priv->plat_priv->ramdump_info_v2.ramdump_size;
  5544. if (!mhi_ctrl->rddm_size)
  5545. mhi_ctrl->rddm_size = RAMDUMP_SIZE_DEFAULT;
  5546. if (plat_priv->device_id == QCN7605_DEVICE_ID)
  5547. mhi_ctrl->sbl_size = SZ_256K;
  5548. else
  5549. mhi_ctrl->sbl_size = SZ_512K;
  5550. mhi_ctrl->seg_len = SZ_512K;
  5551. mhi_ctrl->fbc_download = true;
  5552. ret = cnss_get_mhi_soc_info(plat_priv, mhi_ctrl);
  5553. if (ret)
  5554. goto free_mhi_irq;
  5555. /* Satellite config only supported on KIWI V2 and later chipset */
  5556. if (plat_priv->device_id <= QCA6490_DEVICE_ID ||
  5557. (plat_priv->device_id == KIWI_DEVICE_ID &&
  5558. plat_priv->device_version.major_version == 1)) {
  5559. if (plat_priv->device_id == QCN7605_DEVICE_ID)
  5560. cnss_mhi_config = &cnss_mhi_config_genoa;
  5561. else
  5562. cnss_mhi_config = &cnss_mhi_config_no_satellite;
  5563. }
  5564. mhi_ctrl->tme_supported_image = cnss_is_tme_supported(pci_priv);
  5565. ret = mhi_register_controller(mhi_ctrl, cnss_mhi_config);
  5566. if (ret) {
  5567. cnss_pr_err("Failed to register to MHI bus, err = %d\n", ret);
  5568. goto free_mhi_irq;
  5569. }
  5570. /* MHI satellite driver only needs to connect when DRV is supported */
  5571. if (cnss_pci_get_drv_supported(pci_priv))
  5572. cnss_mhi_controller_set_base(pci_priv, bar_start);
  5573. cnss_get_bwscal_info(plat_priv);
  5574. cnss_pr_dbg("no_bwscale: %d\n", plat_priv->no_bwscale);
  5575. /* BW scale CB needs to be set after registering MHI per requirement */
  5576. if (!plat_priv->no_bwscale)
  5577. cnss_mhi_controller_set_bw_scale_cb(pci_priv,
  5578. cnss_mhi_bw_scale);
  5579. ret = cnss_pci_update_fw_name(pci_priv);
  5580. if (ret)
  5581. goto unreg_mhi;
  5582. return 0;
  5583. unreg_mhi:
  5584. mhi_unregister_controller(mhi_ctrl);
  5585. free_mhi_irq:
  5586. kfree(mhi_ctrl->irq);
  5587. free_mhi_ctrl:
  5588. mhi_free_controller(mhi_ctrl);
  5589. return ret;
  5590. }
  5591. static void cnss_pci_unregister_mhi(struct cnss_pci_data *pci_priv)
  5592. {
  5593. struct mhi_controller *mhi_ctrl = pci_priv->mhi_ctrl;
  5594. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  5595. return;
  5596. mhi_unregister_controller(mhi_ctrl);
  5597. kfree(mhi_ctrl->irq);
  5598. mhi_ctrl->irq = NULL;
  5599. mhi_free_controller(mhi_ctrl);
  5600. pci_priv->mhi_ctrl = NULL;
  5601. }
  5602. static void cnss_pci_config_regs(struct cnss_pci_data *pci_priv)
  5603. {
  5604. switch (pci_priv->device_id) {
  5605. case QCA6390_DEVICE_ID:
  5606. pci_priv->misc_reg_dev_mask = REG_MASK_QCA6390;
  5607. pci_priv->wcss_reg = wcss_reg_access_seq;
  5608. pci_priv->pcie_reg = pcie_reg_access_seq;
  5609. pci_priv->wlaon_reg = wlaon_reg_access_seq;
  5610. pci_priv->syspm_reg = syspm_reg_access_seq;
  5611. /* Configure WDOG register with specific value so that we can
  5612. * know if HW is in the process of WDOG reset recovery or not
  5613. * when reading the registers.
  5614. */
  5615. cnss_pci_reg_write
  5616. (pci_priv,
  5617. QCA6390_PCIE_SOC_WDOG_DISC_BAD_DATA_LOW_CFG_SOC_PCIE_REG,
  5618. QCA6390_PCIE_SOC_WDOG_DISC_BAD_DATA_LOW_CFG_SOC_PCIE_REG_VAL);
  5619. break;
  5620. case QCA6490_DEVICE_ID:
  5621. pci_priv->misc_reg_dev_mask = REG_MASK_QCA6490;
  5622. pci_priv->wlaon_reg = wlaon_reg_access_seq;
  5623. break;
  5624. default:
  5625. return;
  5626. }
  5627. }
  5628. #if !IS_ENABLED(CONFIG_ARCH_QCOM)
  5629. static int cnss_pci_of_reserved_mem_device_init(struct cnss_pci_data *pci_priv)
  5630. {
  5631. return 0;
  5632. }
  5633. static irqreturn_t cnss_pci_wake_handler(int irq, void *data)
  5634. {
  5635. struct cnss_pci_data *pci_priv = data;
  5636. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  5637. enum rpm_status status;
  5638. struct device *dev;
  5639. pci_priv->wake_counter++;
  5640. cnss_pr_dbg("WLAN PCI wake IRQ (%u) is asserted #%u\n",
  5641. pci_priv->wake_irq, pci_priv->wake_counter);
  5642. /* Make sure abort current suspend */
  5643. cnss_pm_stay_awake(plat_priv);
  5644. cnss_pm_relax(plat_priv);
  5645. /* Above two pm* API calls will abort system suspend only when
  5646. * plat_dev->dev->ws is initiated by device_init_wakeup() API, and
  5647. * calling pm_system_wakeup() is just to guarantee system suspend
  5648. * can be aborted if it is not initiated in any case.
  5649. */
  5650. pm_system_wakeup();
  5651. dev = &pci_priv->pci_dev->dev;
  5652. status = dev->power.runtime_status;
  5653. if ((cnss_pci_get_monitor_wake_intr(pci_priv) &&
  5654. cnss_pci_get_auto_suspended(pci_priv)) ||
  5655. (status == RPM_SUSPENDING || status == RPM_SUSPENDED)) {
  5656. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  5657. cnss_pci_pm_request_resume(pci_priv);
  5658. }
  5659. return IRQ_HANDLED;
  5660. }
  5661. /**
  5662. * cnss_pci_wake_gpio_init() - Setup PCI wake GPIO for WLAN
  5663. * @pci_priv: driver PCI bus context pointer
  5664. *
  5665. * This function initializes WLAN PCI wake GPIO and corresponding
  5666. * interrupt. It should be used in non-MSM platforms whose PCIe
  5667. * root complex driver doesn't handle the GPIO.
  5668. *
  5669. * Return: 0 for success or skip, negative value for error
  5670. */
  5671. static int cnss_pci_wake_gpio_init(struct cnss_pci_data *pci_priv)
  5672. {
  5673. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  5674. struct device *dev = &plat_priv->plat_dev->dev;
  5675. int ret = 0;
  5676. pci_priv->wake_gpio = of_get_named_gpio(dev->of_node,
  5677. "wlan-pci-wake-gpio", 0);
  5678. if (pci_priv->wake_gpio < 0)
  5679. goto out;
  5680. cnss_pr_dbg("Get PCI wake GPIO (%d) from device node\n",
  5681. pci_priv->wake_gpio);
  5682. ret = gpio_request(pci_priv->wake_gpio, "wlan_pci_wake_gpio");
  5683. if (ret) {
  5684. cnss_pr_err("Failed to request PCI wake GPIO, err = %d\n",
  5685. ret);
  5686. goto out;
  5687. }
  5688. gpio_direction_input(pci_priv->wake_gpio);
  5689. pci_priv->wake_irq = gpio_to_irq(pci_priv->wake_gpio);
  5690. ret = request_irq(pci_priv->wake_irq, cnss_pci_wake_handler,
  5691. IRQF_TRIGGER_FALLING, "wlan_pci_wake_irq", pci_priv);
  5692. if (ret) {
  5693. cnss_pr_err("Failed to request PCI wake IRQ, err = %d\n", ret);
  5694. goto free_gpio;
  5695. }
  5696. ret = enable_irq_wake(pci_priv->wake_irq);
  5697. if (ret) {
  5698. cnss_pr_err("Failed to enable PCI wake IRQ, err = %d\n", ret);
  5699. goto free_irq;
  5700. }
  5701. return 0;
  5702. free_irq:
  5703. free_irq(pci_priv->wake_irq, pci_priv);
  5704. free_gpio:
  5705. gpio_free(pci_priv->wake_gpio);
  5706. out:
  5707. return ret;
  5708. }
  5709. static void cnss_pci_wake_gpio_deinit(struct cnss_pci_data *pci_priv)
  5710. {
  5711. if (pci_priv->wake_gpio < 0)
  5712. return;
  5713. disable_irq_wake(pci_priv->wake_irq);
  5714. free_irq(pci_priv->wake_irq, pci_priv);
  5715. gpio_free(pci_priv->wake_gpio);
  5716. }
  5717. #endif
  5718. #ifdef CONFIG_CNSS_SUPPORT_DUAL_DEV
  5719. static int cnss_try_suspend(struct cnss_plat_data *plat_priv)
  5720. {
  5721. int ret = 0;
  5722. /* in the dual wlan card case, if call pci_register_driver after
  5723. * finishing the first pcie device enumeration, it will cause
  5724. * the cnss_pci_probe called in advance with the second wlan card,
  5725. * and the sequence like this:
  5726. * enter msm_pcie_enumerate -> pci_bus_add_devices -> cnss_pci_probe
  5727. * -> exit msm_pcie_enumerate.
  5728. * But the correct sequence we expected is like this:
  5729. * enter msm_pcie_enumerate -> pci_bus_add_devices ->
  5730. * exit msm_pcie_enumerate -> cnss_pci_probe.
  5731. * And this unexpected sequence will make the second wlan card do
  5732. * pcie link suspend while the pcie enumeration not finished.
  5733. * So need to add below logical to avoid doing pcie link suspend
  5734. * if the enumeration has not finish.
  5735. */
  5736. plat_priv->enumerate_done = true;
  5737. /* Now enumeration is finished, try to suspend PCIe link */
  5738. if (plat_priv->bus_priv) {
  5739. struct cnss_pci_data *pci_priv = plat_priv->bus_priv;
  5740. struct pci_dev *pci_dev = pci_priv->pci_dev;
  5741. switch (pci_dev->device) {
  5742. case QCA6390_DEVICE_ID:
  5743. cnss_pci_set_wlaon_pwr_ctrl(pci_priv,
  5744. false,
  5745. true,
  5746. false);
  5747. cnss_pci_suspend_pwroff(pci_dev);
  5748. break;
  5749. default:
  5750. cnss_pr_err("Unknown PCI device found: 0x%x\n",
  5751. pci_dev->device);
  5752. ret = -ENODEV;
  5753. }
  5754. }
  5755. return ret;
  5756. }
  5757. #else
  5758. static int cnss_try_suspend(struct cnss_plat_data *plat_priv)
  5759. {
  5760. return 0;
  5761. }
  5762. #endif
  5763. /* Setting to use this cnss_pm_domain ops will let PM framework override the
  5764. * ops from dev->bus->pm which is pci_dev_pm_ops from pci-driver.c. This ops
  5765. * has to take care everything device driver needed which is currently done
  5766. * from pci_dev_pm_ops.
  5767. */
  5768. static struct dev_pm_domain cnss_pm_domain = {
  5769. .ops = {
  5770. SET_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend, cnss_pci_resume)
  5771. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend_noirq,
  5772. cnss_pci_resume_noirq)
  5773. SET_RUNTIME_PM_OPS(cnss_pci_runtime_suspend,
  5774. cnss_pci_runtime_resume,
  5775. cnss_pci_runtime_idle)
  5776. }
  5777. };
  5778. static int cnss_pci_get_dev_cfg_node(struct cnss_plat_data *plat_priv)
  5779. {
  5780. struct device_node *child;
  5781. u32 id, i;
  5782. int id_n, ret;
  5783. if (plat_priv->dt_type != CNSS_DTT_MULTIEXCHG)
  5784. return 0;
  5785. if (!plat_priv->device_id) {
  5786. cnss_pr_err("Invalid device id\n");
  5787. return -EINVAL;
  5788. }
  5789. for_each_available_child_of_node(plat_priv->plat_dev->dev.of_node,
  5790. child) {
  5791. if (strcmp(child->name, "chip_cfg"))
  5792. continue;
  5793. id_n = of_property_count_u32_elems(child, "supported-ids");
  5794. if (id_n <= 0) {
  5795. cnss_pr_err("Device id is NOT set\n");
  5796. return -EINVAL;
  5797. }
  5798. for (i = 0; i < id_n; i++) {
  5799. ret = of_property_read_u32_index(child,
  5800. "supported-ids",
  5801. i, &id);
  5802. if (ret) {
  5803. cnss_pr_err("Failed to read supported ids\n");
  5804. return -EINVAL;
  5805. }
  5806. if (id == plat_priv->device_id) {
  5807. plat_priv->dev_node = child;
  5808. cnss_pr_dbg("got node[%s@%d] for device[0x%x]\n",
  5809. child->name, i, id);
  5810. return 0;
  5811. }
  5812. }
  5813. }
  5814. return -EINVAL;
  5815. }
  5816. #ifdef CONFIG_CNSS2_CONDITIONAL_POWEROFF
  5817. static bool cnss_should_suspend_pwroff(struct pci_dev *pci_dev)
  5818. {
  5819. bool suspend_pwroff;
  5820. switch (pci_dev->device) {
  5821. case QCA6390_DEVICE_ID:
  5822. case QCA6490_DEVICE_ID:
  5823. suspend_pwroff = false;
  5824. break;
  5825. default:
  5826. suspend_pwroff = true;
  5827. }
  5828. return suspend_pwroff;
  5829. }
  5830. #else
  5831. static bool cnss_should_suspend_pwroff(struct pci_dev *pci_dev)
  5832. {
  5833. return true;
  5834. }
  5835. #endif
  5836. static void cnss_pci_suspend_pwroff(struct pci_dev *pci_dev)
  5837. {
  5838. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  5839. int rc_num = pci_dev->bus->domain_nr;
  5840. struct cnss_plat_data *plat_priv;
  5841. int ret = 0;
  5842. bool suspend_pwroff = cnss_should_suspend_pwroff(pci_dev);
  5843. plat_priv = cnss_get_plat_priv_by_rc_num(rc_num);
  5844. if (suspend_pwroff) {
  5845. ret = cnss_suspend_pci_link(pci_priv);
  5846. if (ret)
  5847. cnss_pr_err("Failed to suspend PCI link, err = %d\n",
  5848. ret);
  5849. cnss_power_off_device(plat_priv);
  5850. } else {
  5851. cnss_pr_dbg("bus suspend and dev power off disabled for device [0x%x]\n",
  5852. pci_dev->device);
  5853. }
  5854. }
  5855. #ifdef CONFIG_CNSS2_ENUM_WITH_LOW_SPEED
  5856. static void
  5857. cnss_pci_downgrade_rc_speed(struct cnss_plat_data *plat_priv, u32 rc_num)
  5858. {
  5859. int ret;
  5860. ret = cnss_pci_set_max_link_speed(plat_priv->bus_priv, rc_num,
  5861. PCI_EXP_LNKSTA_CLS_2_5GB);
  5862. if (ret)
  5863. cnss_pr_err("Failed to set max PCIe RC%x link speed to Gen1, err = %d\n",
  5864. rc_num, ret);
  5865. }
  5866. static void
  5867. cnss_pci_restore_rc_speed(struct cnss_pci_data *pci_priv)
  5868. {
  5869. int ret;
  5870. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  5871. /* if not Genoa, do not restore rc speed */
  5872. if (pci_priv->device_id != QCN7605_DEVICE_ID) {
  5873. /* The request 0 will reset maximum GEN speed to default */
  5874. ret = cnss_pci_set_max_link_speed(pci_priv, plat_priv->rc_num, 0);
  5875. if (ret)
  5876. cnss_pr_err("Failed to reset max PCIe RC%x link speed to default, err = %d\n",
  5877. plat_priv->rc_num, ret);
  5878. /* suspend/resume will trigger retain to re-establish link speed */
  5879. ret = cnss_suspend_pci_link(pci_priv);
  5880. if (ret)
  5881. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  5882. ret = cnss_resume_pci_link(pci_priv);
  5883. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  5884. }
  5885. }
  5886. #else
  5887. static void
  5888. cnss_pci_downgrade_rc_speed(struct cnss_plat_data *plat_priv, u32 rc_num)
  5889. {
  5890. }
  5891. static void
  5892. cnss_pci_restore_rc_speed(struct cnss_pci_data *pci_priv)
  5893. {
  5894. }
  5895. #endif
  5896. static int cnss_pci_probe(struct pci_dev *pci_dev,
  5897. const struct pci_device_id *id)
  5898. {
  5899. int ret = 0;
  5900. struct cnss_pci_data *pci_priv;
  5901. struct device *dev = &pci_dev->dev;
  5902. int rc_num = pci_dev->bus->domain_nr;
  5903. struct cnss_plat_data *plat_priv = cnss_get_plat_priv_by_rc_num(rc_num);
  5904. cnss_pr_dbg("PCI is probing, vendor ID: 0x%x, device ID: 0x%x rc_num %d\n",
  5905. id->vendor, pci_dev->device, rc_num);
  5906. if (!plat_priv) {
  5907. cnss_pr_err("Find match plat_priv with rc number failure\n");
  5908. ret = -ENODEV;
  5909. goto out;
  5910. }
  5911. pci_priv = devm_kzalloc(dev, sizeof(*pci_priv), GFP_KERNEL);
  5912. if (!pci_priv) {
  5913. ret = -ENOMEM;
  5914. goto out;
  5915. }
  5916. pci_priv->pci_link_state = PCI_LINK_UP;
  5917. pci_priv->plat_priv = plat_priv;
  5918. pci_priv->pci_dev = pci_dev;
  5919. pci_priv->pci_device_id = id;
  5920. pci_priv->device_id = pci_dev->device;
  5921. cnss_set_pci_priv(pci_dev, pci_priv);
  5922. plat_priv->device_id = pci_dev->device;
  5923. plat_priv->bus_priv = pci_priv;
  5924. mutex_init(&pci_priv->bus_lock);
  5925. if (plat_priv->use_pm_domain)
  5926. dev->pm_domain = &cnss_pm_domain;
  5927. cnss_pci_restore_rc_speed(pci_priv);
  5928. ret = cnss_pci_get_dev_cfg_node(plat_priv);
  5929. if (ret) {
  5930. cnss_pr_err("Failed to get device cfg node, err = %d\n", ret);
  5931. goto reset_ctx;
  5932. }
  5933. cnss_get_sleep_clk_supported(plat_priv);
  5934. ret = cnss_dev_specific_power_on(plat_priv);
  5935. if (ret < 0)
  5936. goto reset_ctx;
  5937. cnss_pci_of_reserved_mem_device_init(pci_priv);
  5938. ret = cnss_register_subsys(plat_priv);
  5939. if (ret)
  5940. goto reset_ctx;
  5941. ret = cnss_register_ramdump(plat_priv);
  5942. if (ret)
  5943. goto unregister_subsys;
  5944. ret = cnss_pci_init_smmu(pci_priv);
  5945. if (ret)
  5946. goto unregister_ramdump;
  5947. /* update drv support flag */
  5948. cnss_pci_update_drv_supported(pci_priv);
  5949. ret = cnss_reg_pci_event(pci_priv);
  5950. if (ret) {
  5951. cnss_pr_err("Failed to register PCI event, err = %d\n", ret);
  5952. goto deinit_smmu;
  5953. }
  5954. ret = cnss_pci_enable_bus(pci_priv);
  5955. if (ret)
  5956. goto dereg_pci_event;
  5957. ret = cnss_pci_enable_msi(pci_priv);
  5958. if (ret)
  5959. goto disable_bus;
  5960. ret = cnss_pci_register_mhi(pci_priv);
  5961. if (ret)
  5962. goto disable_msi;
  5963. switch (pci_dev->device) {
  5964. case QCA6174_DEVICE_ID:
  5965. pci_read_config_word(pci_dev, QCA6174_REV_ID_OFFSET,
  5966. &pci_priv->revision_id);
  5967. break;
  5968. case QCA6290_DEVICE_ID:
  5969. case QCA6390_DEVICE_ID:
  5970. case QCN7605_DEVICE_ID:
  5971. case QCA6490_DEVICE_ID:
  5972. case KIWI_DEVICE_ID:
  5973. case MANGO_DEVICE_ID:
  5974. case PEACH_DEVICE_ID:
  5975. if ((cnss_is_dual_wlan_enabled() &&
  5976. plat_priv->enumerate_done) || !cnss_is_dual_wlan_enabled())
  5977. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, false,
  5978. false);
  5979. timer_setup(&pci_priv->dev_rddm_timer,
  5980. cnss_dev_rddm_timeout_hdlr, 0);
  5981. timer_setup(&pci_priv->boot_debug_timer,
  5982. cnss_boot_debug_timeout_hdlr, 0);
  5983. INIT_DELAYED_WORK(&pci_priv->time_sync_work,
  5984. cnss_pci_time_sync_work_hdlr);
  5985. cnss_pci_get_link_status(pci_priv);
  5986. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, false);
  5987. cnss_pci_wake_gpio_init(pci_priv);
  5988. break;
  5989. default:
  5990. cnss_pr_err("Unknown PCI device found: 0x%x\n",
  5991. pci_dev->device);
  5992. ret = -ENODEV;
  5993. goto unreg_mhi;
  5994. }
  5995. cnss_pci_config_regs(pci_priv);
  5996. if (EMULATION_HW)
  5997. goto out;
  5998. if (cnss_is_dual_wlan_enabled() && !plat_priv->enumerate_done)
  5999. goto probe_done;
  6000. cnss_pci_suspend_pwroff(pci_dev);
  6001. probe_done:
  6002. set_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state);
  6003. return 0;
  6004. unreg_mhi:
  6005. cnss_pci_unregister_mhi(pci_priv);
  6006. disable_msi:
  6007. cnss_pci_disable_msi(pci_priv);
  6008. disable_bus:
  6009. cnss_pci_disable_bus(pci_priv);
  6010. dereg_pci_event:
  6011. cnss_dereg_pci_event(pci_priv);
  6012. deinit_smmu:
  6013. cnss_pci_deinit_smmu(pci_priv);
  6014. unregister_ramdump:
  6015. cnss_unregister_ramdump(plat_priv);
  6016. unregister_subsys:
  6017. cnss_unregister_subsys(plat_priv);
  6018. reset_ctx:
  6019. plat_priv->bus_priv = NULL;
  6020. out:
  6021. return ret;
  6022. }
  6023. static void cnss_pci_remove(struct pci_dev *pci_dev)
  6024. {
  6025. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  6026. struct cnss_plat_data *plat_priv =
  6027. cnss_bus_dev_to_plat_priv(&pci_dev->dev);
  6028. clear_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state);
  6029. cnss_pci_unregister_driver_hdlr(pci_priv);
  6030. cnss_pci_free_aux_mem(pci_priv);
  6031. cnss_pci_free_m3_mem(pci_priv);
  6032. cnss_pci_free_fw_mem(pci_priv);
  6033. cnss_pci_free_qdss_mem(pci_priv);
  6034. switch (pci_dev->device) {
  6035. case QCA6290_DEVICE_ID:
  6036. case QCA6390_DEVICE_ID:
  6037. case QCN7605_DEVICE_ID:
  6038. case QCA6490_DEVICE_ID:
  6039. case KIWI_DEVICE_ID:
  6040. case MANGO_DEVICE_ID:
  6041. case PEACH_DEVICE_ID:
  6042. cnss_pci_wake_gpio_deinit(pci_priv);
  6043. del_timer(&pci_priv->boot_debug_timer);
  6044. del_timer(&pci_priv->dev_rddm_timer);
  6045. break;
  6046. default:
  6047. break;
  6048. }
  6049. cnss_pci_unregister_mhi(pci_priv);
  6050. cnss_pci_disable_msi(pci_priv);
  6051. cnss_pci_disable_bus(pci_priv);
  6052. cnss_dereg_pci_event(pci_priv);
  6053. cnss_pci_deinit_smmu(pci_priv);
  6054. if (plat_priv) {
  6055. cnss_unregister_ramdump(plat_priv);
  6056. cnss_unregister_subsys(plat_priv);
  6057. plat_priv->bus_priv = NULL;
  6058. } else {
  6059. cnss_pr_err("Plat_priv is null, Unable to unregister ramdump,subsys\n");
  6060. }
  6061. }
  6062. static const struct pci_device_id cnss_pci_id_table[] = {
  6063. { QCA6174_VENDOR_ID, QCA6174_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  6064. { QCA6290_VENDOR_ID, QCA6290_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  6065. { QCA6390_VENDOR_ID, QCA6390_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  6066. { QCN7605_VENDOR_ID, QCN7605_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  6067. { QCA6490_VENDOR_ID, QCA6490_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  6068. { KIWI_VENDOR_ID, KIWI_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  6069. { MANGO_VENDOR_ID, MANGO_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  6070. { PEACH_VENDOR_ID, PEACH_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  6071. { 0 }
  6072. };
  6073. MODULE_DEVICE_TABLE(pci, cnss_pci_id_table);
  6074. static const struct dev_pm_ops cnss_pm_ops = {
  6075. SET_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend, cnss_pci_resume)
  6076. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend_noirq,
  6077. cnss_pci_resume_noirq)
  6078. SET_RUNTIME_PM_OPS(cnss_pci_runtime_suspend, cnss_pci_runtime_resume,
  6079. cnss_pci_runtime_idle)
  6080. };
  6081. static struct pci_driver cnss_pci_driver = {
  6082. .name = "cnss_pci",
  6083. .id_table = cnss_pci_id_table,
  6084. .probe = cnss_pci_probe,
  6085. .remove = cnss_pci_remove,
  6086. .driver = {
  6087. .pm = &cnss_pm_ops,
  6088. },
  6089. };
  6090. static int cnss_pci_enumerate(struct cnss_plat_data *plat_priv, u32 rc_num)
  6091. {
  6092. int ret, retry = 0;
  6093. /* Always set initial target PCIe link speed to Gen2 for QCA6490 device
  6094. * since there may be link issues if it boots up with Gen3 link speed.
  6095. * Device is able to change it later at any time. It will be rejected
  6096. * if requested speed is higher than the one specified in PCIe DT.
  6097. */
  6098. if (plat_priv->device_id == QCA6490_DEVICE_ID) {
  6099. ret = cnss_pci_set_max_link_speed(plat_priv->bus_priv, rc_num,
  6100. PCI_EXP_LNKSTA_CLS_5_0GB);
  6101. if (ret && ret != -EPROBE_DEFER)
  6102. cnss_pr_err("Failed to set max PCIe RC%x link speed to Gen2, err = %d\n",
  6103. rc_num, ret);
  6104. } else {
  6105. cnss_pci_downgrade_rc_speed(plat_priv, rc_num);
  6106. }
  6107. cnss_pr_dbg("Trying to enumerate with PCIe RC%x\n", rc_num);
  6108. retry:
  6109. ret = _cnss_pci_enumerate(plat_priv, rc_num);
  6110. if (ret) {
  6111. if (ret == -EPROBE_DEFER) {
  6112. cnss_pr_dbg("PCIe RC driver is not ready, defer probe\n");
  6113. goto out;
  6114. }
  6115. cnss_pr_err("Failed to enable PCIe RC%x, err = %d\n",
  6116. rc_num, ret);
  6117. if (retry++ < LINK_TRAINING_RETRY_MAX_TIMES) {
  6118. cnss_pr_dbg("Retry PCI link training #%d\n", retry);
  6119. goto retry;
  6120. } else {
  6121. goto out;
  6122. }
  6123. }
  6124. plat_priv->rc_num = rc_num;
  6125. out:
  6126. return ret;
  6127. }
  6128. int cnss_pci_init(struct cnss_plat_data *plat_priv)
  6129. {
  6130. struct device *dev = &plat_priv->plat_dev->dev;
  6131. const __be32 *prop;
  6132. int ret = 0, prop_len = 0, rc_count, i;
  6133. prop = of_get_property(dev->of_node, "qcom,wlan-rc-num", &prop_len);
  6134. if (!prop || !prop_len) {
  6135. cnss_pr_err("Failed to get PCIe RC number from DT\n");
  6136. goto out;
  6137. }
  6138. rc_count = prop_len / sizeof(__be32);
  6139. for (i = 0; i < rc_count; i++) {
  6140. ret = cnss_pci_enumerate(plat_priv, be32_to_cpup(&prop[i]));
  6141. if (!ret)
  6142. break;
  6143. else if (ret == -EPROBE_DEFER || (ret && i == rc_count - 1))
  6144. goto out;
  6145. }
  6146. ret = cnss_try_suspend(plat_priv);
  6147. if (ret) {
  6148. cnss_pr_err("Failed to suspend, ret: %d\n", ret);
  6149. goto out;
  6150. }
  6151. if (!cnss_driver_registered) {
  6152. ret = pci_register_driver(&cnss_pci_driver);
  6153. if (ret) {
  6154. cnss_pr_err("Failed to register to PCI framework, err = %d\n",
  6155. ret);
  6156. goto out;
  6157. }
  6158. if (!plat_priv->bus_priv) {
  6159. cnss_pr_err("Failed to probe PCI driver\n");
  6160. ret = -ENODEV;
  6161. goto unreg_pci;
  6162. }
  6163. cnss_driver_registered = true;
  6164. }
  6165. return 0;
  6166. unreg_pci:
  6167. pci_unregister_driver(&cnss_pci_driver);
  6168. out:
  6169. return ret;
  6170. }
  6171. void cnss_pci_deinit(struct cnss_plat_data *plat_priv)
  6172. {
  6173. if (cnss_driver_registered) {
  6174. pci_unregister_driver(&cnss_pci_driver);
  6175. cnss_driver_registered = false;
  6176. }
  6177. }