pci.c 171 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include <linux/completion.h>
  7. #include <linux/io.h>
  8. #include <linux/irq.h>
  9. #include <linux/memblock.h>
  10. #include <linux/module.h>
  11. #include <linux/msi.h>
  12. #include <linux/of.h>
  13. #include <linux/of_gpio.h>
  14. #include <linux/pm_runtime.h>
  15. #include <linux/suspend.h>
  16. #include <linux/version.h>
  17. #include <linux/sched.h>
  18. #include "main.h"
  19. #include "bus.h"
  20. #include "debug.h"
  21. #include "pci.h"
  22. #include "pci_platform.h"
  23. #include "reg.h"
  24. #define PCI_LINK_UP 1
  25. #define PCI_LINK_DOWN 0
  26. #define SAVE_PCI_CONFIG_SPACE 1
  27. #define RESTORE_PCI_CONFIG_SPACE 0
  28. #define PCI_BAR_NUM 0
  29. #define PCI_INVALID_READ(val) ((val) == U32_MAX)
  30. #define PCI_DMA_MASK_32_BIT DMA_BIT_MASK(32)
  31. #define PCI_DMA_MASK_36_BIT DMA_BIT_MASK(36)
  32. #define PCI_DMA_MASK_64_BIT DMA_BIT_MASK(64)
  33. #define MHI_NODE_NAME "qcom,mhi"
  34. #define MHI_MSI_NAME "MHI"
  35. #define QCA6390_PATH_PREFIX "qca6390/"
  36. #define QCA6490_PATH_PREFIX "qca6490/"
  37. #define KIWI_PATH_PREFIX "kiwi/"
  38. #define MANGO_PATH_PREFIX "mango/"
  39. #define DEFAULT_PHY_M3_FILE_NAME "m3.bin"
  40. #define DEFAULT_PHY_UCODE_FILE_NAME "phy_ucode.elf"
  41. #define PHY_UCODE_V2_FILE_NAME "phy_ucode20.elf"
  42. #define DEFAULT_FW_FILE_NAME "amss.bin"
  43. #define FW_V2_FILE_NAME "amss20.bin"
  44. #define FW_V2_FTM_FILE_NAME "amss20_ftm.bin"
  45. #define DEVICE_MAJOR_VERSION_MASK 0xF
  46. #define WAKE_MSI_NAME "WAKE"
  47. #define DEV_RDDM_TIMEOUT 5000
  48. #define WAKE_EVENT_TIMEOUT 5000
  49. #ifdef CONFIG_CNSS_EMULATION
  50. #define EMULATION_HW 1
  51. #else
  52. #define EMULATION_HW 0
  53. #endif
  54. #define RAMDUMP_SIZE_DEFAULT 0x420000
  55. #define CNSS_256KB_SIZE 0x40000
  56. #define DEVICE_RDDM_COOKIE 0xCAFECACE
  57. static DEFINE_SPINLOCK(pci_link_down_lock);
  58. static DEFINE_SPINLOCK(pci_reg_window_lock);
  59. static DEFINE_SPINLOCK(time_sync_lock);
  60. #define MHI_TIMEOUT_OVERWRITE_MS (plat_priv->ctrl_params.mhi_timeout)
  61. #define MHI_M2_TIMEOUT_MS (plat_priv->ctrl_params.mhi_m2_timeout)
  62. #define WLAON_PWR_CTRL_SHUTDOWN_DELAY_MIN_US 1000
  63. #define WLAON_PWR_CTRL_SHUTDOWN_DELAY_MAX_US 2000
  64. #define FORCE_WAKE_DELAY_MIN_US 4000
  65. #define FORCE_WAKE_DELAY_MAX_US 6000
  66. #define FORCE_WAKE_DELAY_TIMEOUT_US 60000
  67. #define MHI_SUSPEND_RETRY_MAX_TIMES 3
  68. #define MHI_SUSPEND_RETRY_DELAY_US 5000
  69. #define BOOT_DEBUG_TIMEOUT_MS 7000
  70. #define HANG_DATA_LENGTH 384
  71. #define HST_HANG_DATA_OFFSET ((3 * 1024 * 1024) - HANG_DATA_LENGTH)
  72. #define HSP_HANG_DATA_OFFSET ((2 * 1024 * 1024) - HANG_DATA_LENGTH)
  73. #define AFC_SLOT_SIZE 0x1000
  74. #define AFC_MAX_SLOT 2
  75. #define AFC_MEM_SIZE (AFC_SLOT_SIZE * AFC_MAX_SLOT)
  76. #define AFC_AUTH_STATUS_OFFSET 1
  77. #define AFC_AUTH_SUCCESS 1
  78. #define AFC_AUTH_ERROR 0
  79. static const struct mhi_channel_config cnss_mhi_channels[] = {
  80. {
  81. .num = 0,
  82. .name = "LOOPBACK",
  83. .num_elements = 32,
  84. .event_ring = 1,
  85. .dir = DMA_TO_DEVICE,
  86. .ee_mask = 0x4,
  87. .pollcfg = 0,
  88. .doorbell = MHI_DB_BRST_DISABLE,
  89. .lpm_notify = false,
  90. .offload_channel = false,
  91. .doorbell_mode_switch = false,
  92. .auto_queue = false,
  93. },
  94. {
  95. .num = 1,
  96. .name = "LOOPBACK",
  97. .num_elements = 32,
  98. .event_ring = 1,
  99. .dir = DMA_FROM_DEVICE,
  100. .ee_mask = 0x4,
  101. .pollcfg = 0,
  102. .doorbell = MHI_DB_BRST_DISABLE,
  103. .lpm_notify = false,
  104. .offload_channel = false,
  105. .doorbell_mode_switch = false,
  106. .auto_queue = false,
  107. },
  108. {
  109. .num = 4,
  110. .name = "DIAG",
  111. .num_elements = 64,
  112. .event_ring = 1,
  113. .dir = DMA_TO_DEVICE,
  114. .ee_mask = 0x4,
  115. .pollcfg = 0,
  116. .doorbell = MHI_DB_BRST_DISABLE,
  117. .lpm_notify = false,
  118. .offload_channel = false,
  119. .doorbell_mode_switch = false,
  120. .auto_queue = false,
  121. },
  122. {
  123. .num = 5,
  124. .name = "DIAG",
  125. .num_elements = 64,
  126. .event_ring = 1,
  127. .dir = DMA_FROM_DEVICE,
  128. .ee_mask = 0x4,
  129. .pollcfg = 0,
  130. .doorbell = MHI_DB_BRST_DISABLE,
  131. .lpm_notify = false,
  132. .offload_channel = false,
  133. .doorbell_mode_switch = false,
  134. .auto_queue = false,
  135. },
  136. {
  137. .num = 20,
  138. .name = "IPCR",
  139. .num_elements = 64,
  140. .event_ring = 1,
  141. .dir = DMA_TO_DEVICE,
  142. .ee_mask = 0x4,
  143. .pollcfg = 0,
  144. .doorbell = MHI_DB_BRST_DISABLE,
  145. .lpm_notify = false,
  146. .offload_channel = false,
  147. .doorbell_mode_switch = false,
  148. .auto_queue = false,
  149. },
  150. {
  151. .num = 21,
  152. .name = "IPCR",
  153. .num_elements = 64,
  154. .event_ring = 1,
  155. .dir = DMA_FROM_DEVICE,
  156. .ee_mask = 0x4,
  157. .pollcfg = 0,
  158. .doorbell = MHI_DB_BRST_DISABLE,
  159. .lpm_notify = false,
  160. .offload_channel = false,
  161. .doorbell_mode_switch = false,
  162. .auto_queue = true,
  163. },
  164. /* All MHI satellite config to be at the end of data struct */
  165. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  166. {
  167. .num = 50,
  168. .name = "ADSP_0",
  169. .num_elements = 64,
  170. .event_ring = 3,
  171. .dir = DMA_BIDIRECTIONAL,
  172. .ee_mask = 0x4,
  173. .pollcfg = 0,
  174. .doorbell = MHI_DB_BRST_DISABLE,
  175. .lpm_notify = false,
  176. .offload_channel = true,
  177. .doorbell_mode_switch = false,
  178. .auto_queue = false,
  179. },
  180. {
  181. .num = 51,
  182. .name = "ADSP_1",
  183. .num_elements = 64,
  184. .event_ring = 3,
  185. .dir = DMA_BIDIRECTIONAL,
  186. .ee_mask = 0x4,
  187. .pollcfg = 0,
  188. .doorbell = MHI_DB_BRST_DISABLE,
  189. .lpm_notify = false,
  190. .offload_channel = true,
  191. .doorbell_mode_switch = false,
  192. .auto_queue = false,
  193. },
  194. {
  195. .num = 70,
  196. .name = "ADSP_2",
  197. .num_elements = 64,
  198. .event_ring = 3,
  199. .dir = DMA_BIDIRECTIONAL,
  200. .ee_mask = 0x4,
  201. .pollcfg = 0,
  202. .doorbell = MHI_DB_BRST_DISABLE,
  203. .lpm_notify = false,
  204. .offload_channel = true,
  205. .doorbell_mode_switch = false,
  206. .auto_queue = false,
  207. },
  208. {
  209. .num = 71,
  210. .name = "ADSP_3",
  211. .num_elements = 64,
  212. .event_ring = 3,
  213. .dir = DMA_BIDIRECTIONAL,
  214. .ee_mask = 0x4,
  215. .pollcfg = 0,
  216. .doorbell = MHI_DB_BRST_DISABLE,
  217. .lpm_notify = false,
  218. .offload_channel = true,
  219. .doorbell_mode_switch = false,
  220. .auto_queue = false,
  221. },
  222. #endif
  223. };
  224. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 12, 0))
  225. static struct mhi_event_config cnss_mhi_events[] = {
  226. #else
  227. static const struct mhi_event_config cnss_mhi_events[] = {
  228. #endif
  229. {
  230. .num_elements = 32,
  231. .irq_moderation_ms = 0,
  232. .irq = 1,
  233. .mode = MHI_DB_BRST_DISABLE,
  234. .data_type = MHI_ER_CTRL,
  235. .priority = 0,
  236. .hardware_event = false,
  237. .client_managed = false,
  238. .offload_channel = false,
  239. },
  240. {
  241. .num_elements = 256,
  242. .irq_moderation_ms = 0,
  243. .irq = 2,
  244. .mode = MHI_DB_BRST_DISABLE,
  245. .priority = 1,
  246. .hardware_event = false,
  247. .client_managed = false,
  248. .offload_channel = false,
  249. },
  250. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  251. {
  252. .num_elements = 32,
  253. .irq_moderation_ms = 0,
  254. .irq = 1,
  255. .mode = MHI_DB_BRST_DISABLE,
  256. .data_type = MHI_ER_BW_SCALE,
  257. .priority = 2,
  258. .hardware_event = false,
  259. .client_managed = false,
  260. .offload_channel = false,
  261. },
  262. #endif
  263. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  264. {
  265. .num_elements = 256,
  266. .irq_moderation_ms = 0,
  267. .irq = 2,
  268. .mode = MHI_DB_BRST_DISABLE,
  269. .data_type = MHI_ER_DATA,
  270. .priority = 1,
  271. .hardware_event = false,
  272. .client_managed = true,
  273. .offload_channel = true,
  274. },
  275. #endif
  276. };
  277. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  278. #define CNSS_MHI_SATELLITE_CH_CFG_COUNT 4
  279. #define CNSS_MHI_SATELLITE_EVT_COUNT 1
  280. #else
  281. #define CNSS_MHI_SATELLITE_CH_CFG_COUNT 0
  282. #define CNSS_MHI_SATELLITE_EVT_COUNT 0
  283. #endif
  284. static const struct mhi_controller_config cnss_mhi_config_default = {
  285. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  286. .max_channels = 72,
  287. #else
  288. .max_channels = 32,
  289. #endif
  290. .timeout_ms = 10000,
  291. .use_bounce_buf = false,
  292. .buf_len = 0x8000,
  293. .num_channels = ARRAY_SIZE(cnss_mhi_channels),
  294. .ch_cfg = cnss_mhi_channels,
  295. .num_events = ARRAY_SIZE(cnss_mhi_events),
  296. .event_cfg = cnss_mhi_events,
  297. .m2_no_db = true,
  298. };
  299. static const struct mhi_controller_config cnss_mhi_config_no_satellite = {
  300. .max_channels = 32,
  301. .timeout_ms = 10000,
  302. .use_bounce_buf = false,
  303. .buf_len = 0x8000,
  304. .num_channels = ARRAY_SIZE(cnss_mhi_channels) -
  305. CNSS_MHI_SATELLITE_CH_CFG_COUNT,
  306. .ch_cfg = cnss_mhi_channels,
  307. .num_events = ARRAY_SIZE(cnss_mhi_events) -
  308. CNSS_MHI_SATELLITE_EVT_COUNT,
  309. .event_cfg = cnss_mhi_events,
  310. .m2_no_db = true,
  311. };
  312. static struct cnss_pci_reg ce_src[] = {
  313. { "SRC_RING_BASE_LSB", CE_SRC_RING_BASE_LSB_OFFSET },
  314. { "SRC_RING_BASE_MSB", CE_SRC_RING_BASE_MSB_OFFSET },
  315. { "SRC_RING_ID", CE_SRC_RING_ID_OFFSET },
  316. { "SRC_RING_MISC", CE_SRC_RING_MISC_OFFSET },
  317. { "SRC_CTRL", CE_SRC_CTRL_OFFSET },
  318. { "SRC_R0_CE_CH_SRC_IS", CE_SRC_R0_CE_CH_SRC_IS_OFFSET },
  319. { "SRC_RING_HP", CE_SRC_RING_HP_OFFSET },
  320. { "SRC_RING_TP", CE_SRC_RING_TP_OFFSET },
  321. { NULL },
  322. };
  323. static struct cnss_pci_reg ce_dst[] = {
  324. { "DEST_RING_BASE_LSB", CE_DEST_RING_BASE_LSB_OFFSET },
  325. { "DEST_RING_BASE_MSB", CE_DEST_RING_BASE_MSB_OFFSET },
  326. { "DEST_RING_ID", CE_DEST_RING_ID_OFFSET },
  327. { "DEST_RING_MISC", CE_DEST_RING_MISC_OFFSET },
  328. { "DEST_CTRL", CE_DEST_CTRL_OFFSET },
  329. { "CE_CH_DST_IS", CE_CH_DST_IS_OFFSET },
  330. { "CE_CH_DEST_CTRL2", CE_CH_DEST_CTRL2_OFFSET },
  331. { "DEST_RING_HP", CE_DEST_RING_HP_OFFSET },
  332. { "DEST_RING_TP", CE_DEST_RING_TP_OFFSET },
  333. { "STATUS_RING_BASE_LSB", CE_STATUS_RING_BASE_LSB_OFFSET },
  334. { "STATUS_RING_BASE_MSB", CE_STATUS_RING_BASE_MSB_OFFSET },
  335. { "STATUS_RING_ID", CE_STATUS_RING_ID_OFFSET },
  336. { "STATUS_RING_MISC", CE_STATUS_RING_MISC_OFFSET },
  337. { "STATUS_RING_HP", CE_STATUS_RING_HP_OFFSET },
  338. { "STATUS_RING_TP", CE_STATUS_RING_TP_OFFSET },
  339. { NULL },
  340. };
  341. static struct cnss_pci_reg ce_cmn[] = {
  342. { "GXI_ERR_INTS", CE_COMMON_GXI_ERR_INTS },
  343. { "GXI_ERR_STATS", CE_COMMON_GXI_ERR_STATS },
  344. { "GXI_WDOG_STATUS", CE_COMMON_GXI_WDOG_STATUS },
  345. { "TARGET_IE_0", CE_COMMON_TARGET_IE_0 },
  346. { "TARGET_IE_1", CE_COMMON_TARGET_IE_1 },
  347. { NULL },
  348. };
  349. static struct cnss_pci_reg qdss_csr[] = {
  350. { "QDSSCSR_ETRIRQCTRL", QDSS_APB_DEC_CSR_ETRIRQCTRL_OFFSET },
  351. { "QDSSCSR_PRESERVEETF", QDSS_APB_DEC_CSR_PRESERVEETF_OFFSET },
  352. { "QDSSCSR_PRESERVEETR0", QDSS_APB_DEC_CSR_PRESERVEETR0_OFFSET },
  353. { "QDSSCSR_PRESERVEETR1", QDSS_APB_DEC_CSR_PRESERVEETR1_OFFSET },
  354. { NULL },
  355. };
  356. static struct cnss_pci_reg pci_scratch[] = {
  357. { "PCIE_SCRATCH_0", PCIE_SCRATCH_0_SOC_PCIE_REG },
  358. { "PCIE_SCRATCH_1", PCIE_SCRATCH_1_SOC_PCIE_REG },
  359. { "PCIE_SCRATCH_2", PCIE_SCRATCH_2_SOC_PCIE_REG },
  360. { NULL },
  361. };
  362. /* First field of the structure is the device bit mask. Use
  363. * enum cnss_pci_reg_mask as reference for the value.
  364. */
  365. static struct cnss_misc_reg wcss_reg_access_seq[] = {
  366. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  367. {1, 1, QCA6390_GCC_DEBUG_CLK_CTL, 0x802},
  368. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  369. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_PLL_MODE, 0},
  370. {1, 1, QCA6390_GCC_DEBUG_CLK_CTL, 0x805},
  371. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  372. {1, 0, QCA6390_WCSS_WFSS_PMM_WFSS_PMM_R0_PMM_CTRL, 0},
  373. {1, 0, QCA6390_WCSS_PMM_TOP_PMU_CX_CSR, 0},
  374. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_RAW_STAT, 0},
  375. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_EN, 0},
  376. {1, 0, QCA6390_WCSS_PMM_TOP_PMU_TESTBUS_STS, 0},
  377. {1, 1, QCA6390_WCSS_PMM_TOP_PMU_TESTBUS_CTL, 0xD},
  378. {1, 0, QCA6390_WCSS_PMM_TOP_TESTBUS_STS, 0},
  379. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG, 0},
  380. {1, 1, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG, 0},
  381. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x8},
  382. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  383. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_STS, 0},
  384. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_CTL, 0},
  385. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_SLP_SEQ_ENTRY_0, 0},
  386. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_SLP_SEQ_ENTRY_9, 0},
  387. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS0, 0},
  388. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS1, 0},
  389. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS2, 0},
  390. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS3, 0},
  391. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS4, 0},
  392. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS5, 0},
  393. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS6, 0},
  394. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE0, 0},
  395. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE1, 0},
  396. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE2, 0},
  397. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE3, 0},
  398. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE4, 0},
  399. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE5, 0},
  400. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE6, 0},
  401. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING0, 0},
  402. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING1, 0},
  403. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING2, 0},
  404. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING3, 0},
  405. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING4, 0},
  406. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING5, 0},
  407. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING6, 0},
  408. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x30040},
  409. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  410. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  411. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  412. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  413. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x30105},
  414. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  415. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  416. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  417. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  418. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  419. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  420. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  421. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  422. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  423. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_NOC_CBCR, 0},
  424. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_AHB_CBCR, 0},
  425. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_GDSCR, 0},
  426. {1, 0, QCA6390_WCSS_CC_WCSS_WLAN1_GDSCR, 0},
  427. {1, 0, QCA6390_WCSS_CC_WCSS_WLAN2_GDSCR, 0},
  428. {1, 0, QCA6390_WCSS_PMM_TOP_PMM_INT_CLR, 0},
  429. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_STICKY_EN, 0},
  430. };
  431. static struct cnss_misc_reg pcie_reg_access_seq[] = {
  432. {1, 0, QCA6390_PCIE_PCIE_WCSS_STATUS_FOR_DEBUG_LOW_PCIE_LOCAL_REG, 0},
  433. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  434. {1, 1, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0x18},
  435. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  436. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  437. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_STATUS_SOC_PCIE_REG, 0},
  438. {1, 0, QCA6390_PCIE_SOC_COMMIT_REPLAY_SOC_PCIE_REG, 0},
  439. {1, 0, QCA6390_TLMM_GPIO_IN_OUT57, 0},
  440. {1, 0, QCA6390_TLMM_GPIO_INTR_CFG57, 0},
  441. {1, 0, QCA6390_TLMM_GPIO_INTR_STATUS57, 0},
  442. {1, 0, QCA6390_TLMM_GPIO_IN_OUT59, 0},
  443. {1, 0, QCA6390_TLMM_GPIO_INTR_CFG59, 0},
  444. {1, 0, QCA6390_TLMM_GPIO_INTR_STATUS59, 0},
  445. {1, 0, QCA6390_PCIE_PCIE_PARF_LTSSM, 0},
  446. {1, 0, QCA6390_PCIE_PCIE_PARF_PM_STTS, 0},
  447. {1, 0, QCA6390_PCIE_PCIE_PARF_PM_STTS_1, 0},
  448. {1, 0, QCA6390_PCIE_PCIE_PARF_INT_STATUS, 0},
  449. {1, 0, QCA6390_PCIE_PCIE_INT_ALL_STATUS, 0},
  450. {1, 0, QCA6390_PCIE_PCIE_INT_ALL_MASK, 0},
  451. {1, 0, QCA6390_PCIE_PCIE_PARF_BDF_TO_SID_CFG, 0},
  452. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_4, 0},
  453. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_3, 0},
  454. {1, 0, QCA6390_PCIE_PCIE_PARF_MHI_CLOCK_RESET_CTRL, 0},
  455. {1, 0, QCA6390_PCIE_PCIE_PARF_MHI_BASE_ADDR_LOWER, 0},
  456. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_MODE_HANDLER_STATUS, 0},
  457. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_MODE_HANDLER_CFG, 0},
  458. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2, 0},
  459. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L1SUB, 0},
  460. {1, 0, QCA6390_PCIE_PCIE_CORE_CONFIG, 0},
  461. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_4, 0},
  462. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L2, 0},
  463. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L1, 0},
  464. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L1, 0},
  465. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2, 0},
  466. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSSAON_PCIE_SR_STATUS_HIGH, 0},
  467. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSSAON_PCIE_SR_STATUS_LOW, 0},
  468. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSS_STATUS_FOR_DEBUG_HIGH, 0},
  469. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSS_STATUS_FOR_DEBUG_LOW, 0},
  470. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN1_STATUS_REG2, 0},
  471. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN2_STATUS_REG2, 0},
  472. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_PMM_WLAN2_CFG_REG1, 0},
  473. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_PMM_WLAN1_CFG_REG1, 0},
  474. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN2_APS_STATUS_REG1, 0},
  475. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN1_APS_STATUS_REG1, 0},
  476. {1, 0, QCA6390_PCIE_PCIE_BHI_EXECENV_REG, 0},
  477. };
  478. static struct cnss_misc_reg wlaon_reg_access_seq[] = {
  479. {3, 0, WLAON_SOC_POWER_CTRL, 0},
  480. {3, 0, WLAON_SOC_PWR_WDG_BARK_THRSHD, 0},
  481. {3, 0, WLAON_SOC_PWR_WDG_BITE_THRSHD, 0},
  482. {3, 0, WLAON_SW_COLD_RESET, 0},
  483. {3, 0, WLAON_RFA_MEM_SLP_NRET_N_OVERRIDE, 0},
  484. {3, 0, WLAON_GDSC_DELAY_SETTING, 0},
  485. {3, 0, WLAON_GDSC_DELAY_SETTING2, 0},
  486. {3, 0, WLAON_WL_PWR_STATUS_REG, 0},
  487. {3, 0, WLAON_WL_AON_DBG_CFG_REG, 0},
  488. {2, 0, WLAON_WL_AON_DBG_ENABLE_GRP0_REG, 0},
  489. {2, 0, WLAON_WL_AON_DBG_ENABLE_GRP1_REG, 0},
  490. {2, 0, WLAON_WL_AON_APM_CFG_CTRL0, 0},
  491. {2, 0, WLAON_WL_AON_APM_CFG_CTRL1, 0},
  492. {2, 0, WLAON_WL_AON_APM_CFG_CTRL2, 0},
  493. {2, 0, WLAON_WL_AON_APM_CFG_CTRL3, 0},
  494. {2, 0, WLAON_WL_AON_APM_CFG_CTRL4, 0},
  495. {2, 0, WLAON_WL_AON_APM_CFG_CTRL5, 0},
  496. {2, 0, WLAON_WL_AON_APM_CFG_CTRL5_1, 0},
  497. {2, 0, WLAON_WL_AON_APM_CFG_CTRL6, 0},
  498. {2, 0, WLAON_WL_AON_APM_CFG_CTRL6_1, 0},
  499. {2, 0, WLAON_WL_AON_APM_CFG_CTRL7, 0},
  500. {2, 0, WLAON_WL_AON_APM_CFG_CTRL8, 0},
  501. {2, 0, WLAON_WL_AON_APM_CFG_CTRL8_1, 0},
  502. {2, 0, WLAON_WL_AON_APM_CFG_CTRL9, 0},
  503. {2, 0, WLAON_WL_AON_APM_CFG_CTRL9_1, 0},
  504. {2, 0, WLAON_WL_AON_APM_CFG_CTRL10, 0},
  505. {2, 0, WLAON_WL_AON_APM_CFG_CTRL11, 0},
  506. {2, 0, WLAON_WL_AON_APM_CFG_CTRL12, 0},
  507. {2, 0, WLAON_WL_AON_APM_OVERRIDE_REG, 0},
  508. {2, 0, WLAON_WL_AON_CXPC_REG, 0},
  509. {2, 0, WLAON_WL_AON_APM_STATUS0, 0},
  510. {2, 0, WLAON_WL_AON_APM_STATUS1, 0},
  511. {2, 0, WLAON_WL_AON_APM_STATUS2, 0},
  512. {2, 0, WLAON_WL_AON_APM_STATUS3, 0},
  513. {2, 0, WLAON_WL_AON_APM_STATUS4, 0},
  514. {2, 0, WLAON_WL_AON_APM_STATUS5, 0},
  515. {2, 0, WLAON_WL_AON_APM_STATUS6, 0},
  516. {3, 0, WLAON_GLOBAL_COUNTER_CTRL1, 0},
  517. {3, 0, WLAON_GLOBAL_COUNTER_CTRL6, 0},
  518. {3, 0, WLAON_GLOBAL_COUNTER_CTRL7, 0},
  519. {3, 0, WLAON_GLOBAL_COUNTER_CTRL3, 0},
  520. {3, 0, WLAON_GLOBAL_COUNTER_CTRL4, 0},
  521. {3, 0, WLAON_GLOBAL_COUNTER_CTRL5, 0},
  522. {3, 0, WLAON_GLOBAL_COUNTER_CTRL8, 0},
  523. {3, 0, WLAON_GLOBAL_COUNTER_CTRL2, 0},
  524. {3, 0, WLAON_GLOBAL_COUNTER_CTRL9, 0},
  525. {3, 0, WLAON_RTC_CLK_CAL_CTRL1, 0},
  526. {3, 0, WLAON_RTC_CLK_CAL_CTRL2, 0},
  527. {3, 0, WLAON_RTC_CLK_CAL_CTRL3, 0},
  528. {3, 0, WLAON_RTC_CLK_CAL_CTRL4, 0},
  529. {3, 0, WLAON_RTC_CLK_CAL_CTRL5, 0},
  530. {3, 0, WLAON_RTC_CLK_CAL_CTRL6, 0},
  531. {3, 0, WLAON_RTC_CLK_CAL_CTRL7, 0},
  532. {3, 0, WLAON_RTC_CLK_CAL_CTRL8, 0},
  533. {3, 0, WLAON_RTC_CLK_CAL_CTRL9, 0},
  534. {3, 0, WLAON_WCSSAON_CONFIG_REG, 0},
  535. {3, 0, WLAON_WLAN_OEM_DEBUG_REG, 0},
  536. {3, 0, WLAON_WLAN_RAM_DUMP_REG, 0},
  537. {3, 0, WLAON_QDSS_WCSS_REG, 0},
  538. {3, 0, WLAON_QDSS_WCSS_ACK, 0},
  539. {3, 0, WLAON_WL_CLK_CNTL_KDF_REG, 0},
  540. {3, 0, WLAON_WL_CLK_CNTL_PMU_HFRC_REG, 0},
  541. {3, 0, WLAON_QFPROM_PWR_CTRL_REG, 0},
  542. {3, 0, WLAON_DLY_CONFIG, 0},
  543. {3, 0, WLAON_WLAON_Q6_IRQ_REG, 0},
  544. {3, 0, WLAON_PCIE_INTF_SW_CFG_REG, 0},
  545. {3, 0, WLAON_PCIE_INTF_STICKY_SW_CFG_REG, 0},
  546. {3, 0, WLAON_PCIE_INTF_PHY_SW_CFG_REG, 0},
  547. {3, 0, WLAON_PCIE_INTF_PHY_NOCSR_SW_CFG_REG, 0},
  548. {3, 0, WLAON_Q6_COOKIE_BIT, 0},
  549. {3, 0, WLAON_WARM_SW_ENTRY, 0},
  550. {3, 0, WLAON_RESET_DBG_SW_ENTRY, 0},
  551. {3, 0, WLAON_WL_PMUNOC_CFG_REG, 0},
  552. {3, 0, WLAON_RESET_CAUSE_CFG_REG, 0},
  553. {3, 0, WLAON_SOC_WCSSAON_WAKEUP_IRQ_7_EN_REG, 0},
  554. {3, 0, WLAON_DEBUG, 0},
  555. {3, 0, WLAON_SOC_PARAMETERS, 0},
  556. {3, 0, WLAON_WLPM_SIGNAL, 0},
  557. {3, 0, WLAON_SOC_RESET_CAUSE_REG, 0},
  558. {3, 0, WLAON_WAKEUP_PCIE_SOC_REG, 0},
  559. {3, 0, WLAON_PBL_STACK_CANARY, 0},
  560. {3, 0, WLAON_MEM_TOT_NUM_GRP_REG, 0},
  561. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP0_REG, 0},
  562. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP1_REG, 0},
  563. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP2_REG, 0},
  564. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP3_REG, 0},
  565. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP0_REG, 0},
  566. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP1_REG, 0},
  567. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP2_REG, 0},
  568. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP3_REG, 0},
  569. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP0_REG, 0},
  570. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP1_REG, 0},
  571. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP2_REG, 0},
  572. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP3_REG, 0},
  573. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP0_REG, 0},
  574. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP1_REG, 0},
  575. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP2_REG, 0},
  576. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP3_REG, 0},
  577. {3, 0, WLAON_MEM_CNT_SEL_REG, 0},
  578. {3, 0, WLAON_MEM_NO_EXTBHS_REG, 0},
  579. {3, 0, WLAON_MEM_DEBUG_REG, 0},
  580. {3, 0, WLAON_MEM_DEBUG_BUS_REG, 0},
  581. {3, 0, WLAON_MEM_REDUN_CFG_REG, 0},
  582. {3, 0, WLAON_WL_AON_SPARE2, 0},
  583. {3, 0, WLAON_VSEL_CFG_FOR_WL_RET_DISABLE_REG, 0},
  584. {3, 0, WLAON_BTFM_WLAN_IPC_STATUS_REG, 0},
  585. {3, 0, WLAON_MPM_COUNTER_CHICKEN_BITS, 0},
  586. {3, 0, WLAON_WLPM_CHICKEN_BITS, 0},
  587. {3, 0, WLAON_PCIE_PHY_PWR_REG, 0},
  588. {3, 0, WLAON_WL_CLK_CNTL_PMU_LPO2M_REG, 0},
  589. {3, 0, WLAON_WL_SS_ROOT_CLK_SWITCH_REG, 0},
  590. {3, 0, WLAON_POWERCTRL_PMU_REG, 0},
  591. {3, 0, WLAON_POWERCTRL_MEM_REG, 0},
  592. {3, 0, WLAON_PCIE_PWR_CTRL_REG, 0},
  593. {3, 0, WLAON_SOC_PWR_PROFILE_REG, 0},
  594. {3, 0, WLAON_WCSSAON_PCIE_SR_STATUS_HI_REG, 0},
  595. {3, 0, WLAON_WCSSAON_PCIE_SR_STATUS_LO_REG, 0},
  596. {3, 0, WLAON_WCSS_TCSR_PMM_SR_STATUS_HI_REG, 0},
  597. {3, 0, WLAON_WCSS_TCSR_PMM_SR_STATUS_LO_REG, 0},
  598. {3, 0, WLAON_MEM_SVS_CFG_REG, 0},
  599. {3, 0, WLAON_CMN_AON_MISC_REG, 0},
  600. {3, 0, WLAON_INTR_STATUS, 0},
  601. {2, 0, WLAON_INTR_ENABLE, 0},
  602. {2, 0, WLAON_NOC_DBG_BUS_SEL_REG, 0},
  603. {2, 0, WLAON_NOC_DBG_BUS_REG, 0},
  604. {2, 0, WLAON_WL_CTRL_MISC_REG, 0},
  605. {2, 0, WLAON_DBG_STATUS0, 0},
  606. {2, 0, WLAON_DBG_STATUS1, 0},
  607. {2, 0, WLAON_TIMERSYNC_OFFSET_L, 0},
  608. {2, 0, WLAON_TIMERSYNC_OFFSET_H, 0},
  609. {2, 0, WLAON_PMU_LDO_SETTLE_REG, 0},
  610. };
  611. static struct cnss_misc_reg syspm_reg_access_seq[] = {
  612. {1, 0, QCA6390_SYSPM_SYSPM_PWR_STATUS, 0},
  613. {1, 0, QCA6390_SYSPM_DBG_BTFM_AON_REG, 0},
  614. {1, 0, QCA6390_SYSPM_DBG_BUS_SEL_REG, 0},
  615. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  616. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  617. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  618. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  619. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  620. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  621. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  622. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  623. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  624. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  625. };
  626. static struct cnss_print_optimize print_optimize;
  627. #define WCSS_REG_SIZE ARRAY_SIZE(wcss_reg_access_seq)
  628. #define PCIE_REG_SIZE ARRAY_SIZE(pcie_reg_access_seq)
  629. #define WLAON_REG_SIZE ARRAY_SIZE(wlaon_reg_access_seq)
  630. #define SYSPM_REG_SIZE ARRAY_SIZE(syspm_reg_access_seq)
  631. static int cnss_pci_update_fw_name(struct cnss_pci_data *pci_priv);
  632. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  633. static void cnss_mhi_debug_reg_dump(struct cnss_pci_data *pci_priv)
  634. {
  635. mhi_debug_reg_dump(pci_priv->mhi_ctrl);
  636. }
  637. static void cnss_mhi_dump_sfr(struct cnss_pci_data *pci_priv)
  638. {
  639. mhi_dump_sfr(pci_priv->mhi_ctrl);
  640. }
  641. static bool cnss_mhi_scan_rddm_cookie(struct cnss_pci_data *pci_priv,
  642. u32 cookie)
  643. {
  644. return mhi_scan_rddm_cookie(pci_priv->mhi_ctrl, cookie);
  645. }
  646. static int cnss_mhi_pm_fast_suspend(struct cnss_pci_data *pci_priv,
  647. bool notify_clients)
  648. {
  649. return mhi_pm_fast_suspend(pci_priv->mhi_ctrl, notify_clients);
  650. }
  651. static int cnss_mhi_pm_fast_resume(struct cnss_pci_data *pci_priv,
  652. bool notify_clients)
  653. {
  654. return mhi_pm_fast_resume(pci_priv->mhi_ctrl, notify_clients);
  655. }
  656. static void cnss_mhi_set_m2_timeout_ms(struct cnss_pci_data *pci_priv,
  657. u32 timeout)
  658. {
  659. return mhi_set_m2_timeout_ms(pci_priv->mhi_ctrl, timeout);
  660. }
  661. static int cnss_mhi_device_get_sync_atomic(struct cnss_pci_data *pci_priv,
  662. int timeout_us, bool in_panic)
  663. {
  664. return mhi_device_get_sync_atomic(pci_priv->mhi_ctrl->mhi_dev,
  665. timeout_us, in_panic);
  666. }
  667. static void
  668. cnss_mhi_controller_set_bw_scale_cb(struct cnss_pci_data *pci_priv,
  669. int (*cb)(struct mhi_controller *mhi_ctrl,
  670. struct mhi_link_info *link_info))
  671. {
  672. mhi_controller_set_bw_scale_cb(pci_priv->mhi_ctrl, cb);
  673. }
  674. static int cnss_mhi_force_reset(struct cnss_pci_data *pci_priv)
  675. {
  676. return mhi_force_reset(pci_priv->mhi_ctrl);
  677. }
  678. void cnss_mhi_controller_set_base(struct cnss_pci_data *pci_priv,
  679. phys_addr_t base)
  680. {
  681. return mhi_controller_set_base(pci_priv->mhi_ctrl, base);
  682. }
  683. #else
  684. static void cnss_mhi_debug_reg_dump(struct cnss_pci_data *pci_priv)
  685. {
  686. }
  687. static void cnss_mhi_dump_sfr(struct cnss_pci_data *pci_priv)
  688. {
  689. }
  690. static bool cnss_mhi_scan_rddm_cookie(struct cnss_pci_data *pci_priv,
  691. u32 cookie)
  692. {
  693. return false;
  694. }
  695. static int cnss_mhi_pm_fast_suspend(struct cnss_pci_data *pci_priv,
  696. bool notify_clients)
  697. {
  698. return -EOPNOTSUPP;
  699. }
  700. static int cnss_mhi_pm_fast_resume(struct cnss_pci_data *pci_priv,
  701. bool notify_clients)
  702. {
  703. return -EOPNOTSUPP;
  704. }
  705. static void cnss_mhi_set_m2_timeout_ms(struct cnss_pci_data *pci_priv,
  706. u32 timeout)
  707. {
  708. }
  709. static int cnss_mhi_device_get_sync_atomic(struct cnss_pci_data *pci_priv,
  710. int timeout_us, bool in_panic)
  711. {
  712. return -EOPNOTSUPP;
  713. }
  714. static void
  715. cnss_mhi_controller_set_bw_scale_cb(struct cnss_pci_data *pci_priv,
  716. int (*cb)(struct mhi_controller *mhi_ctrl,
  717. struct mhi_link_info *link_info))
  718. {
  719. }
  720. static int cnss_mhi_force_reset(struct cnss_pci_data *pci_priv)
  721. {
  722. return -EOPNOTSUPP;
  723. }
  724. void cnss_mhi_controller_set_base(struct cnss_pci_data *pci_priv,
  725. phys_addr_t base)
  726. {
  727. }
  728. #endif /* CONFIG_MHI_BUS_MISC */
  729. int cnss_pci_check_link_status(struct cnss_pci_data *pci_priv)
  730. {
  731. u16 device_id;
  732. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  733. cnss_pr_dbg("%ps: PCIe link is in suspend state\n",
  734. (void *)_RET_IP_);
  735. return -EACCES;
  736. }
  737. if (pci_priv->pci_link_down_ind) {
  738. cnss_pr_err("%ps: PCIe link is down\n", (void *)_RET_IP_);
  739. return -EIO;
  740. }
  741. pci_read_config_word(pci_priv->pci_dev, PCI_DEVICE_ID, &device_id);
  742. if (device_id != pci_priv->device_id) {
  743. cnss_fatal_err("%ps: PCI device ID mismatch, link possibly down, current read ID: 0x%x, record ID: 0x%x\n",
  744. (void *)_RET_IP_, device_id,
  745. pci_priv->device_id);
  746. return -EIO;
  747. }
  748. return 0;
  749. }
  750. static void cnss_pci_select_window(struct cnss_pci_data *pci_priv, u32 offset)
  751. {
  752. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  753. u32 window = (offset >> WINDOW_SHIFT) & WINDOW_VALUE_MASK;
  754. u32 window_enable = WINDOW_ENABLE_BIT | window;
  755. u32 val;
  756. writel_relaxed(window_enable, pci_priv->bar +
  757. QCA6390_PCIE_REMAP_BAR_CTRL_OFFSET);
  758. if (window != pci_priv->remap_window) {
  759. pci_priv->remap_window = window;
  760. cnss_pr_dbg("Config PCIe remap window register to 0x%x\n",
  761. window_enable);
  762. }
  763. /* Read it back to make sure the write has taken effect */
  764. val = readl_relaxed(pci_priv->bar + QCA6390_PCIE_REMAP_BAR_CTRL_OFFSET);
  765. if (val != window_enable) {
  766. cnss_pr_err("Failed to config window register to 0x%x, current value: 0x%x\n",
  767. window_enable, val);
  768. if (!cnss_pci_check_link_status(pci_priv) &&
  769. !test_bit(CNSS_IN_PANIC, &plat_priv->driver_state))
  770. CNSS_ASSERT(0);
  771. }
  772. }
  773. static int cnss_pci_reg_read(struct cnss_pci_data *pci_priv,
  774. u32 offset, u32 *val)
  775. {
  776. int ret;
  777. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  778. if (!in_interrupt() && !irqs_disabled()) {
  779. ret = cnss_pci_check_link_status(pci_priv);
  780. if (ret)
  781. return ret;
  782. }
  783. if (pci_priv->pci_dev->device == QCA6174_DEVICE_ID ||
  784. offset < MAX_UNWINDOWED_ADDRESS) {
  785. *val = readl_relaxed(pci_priv->bar + offset);
  786. return 0;
  787. }
  788. /* If in panic, assumption is kernel panic handler will hold all threads
  789. * and interrupts. Further pci_reg_window_lock could be held before
  790. * panic. So only lock during normal operation.
  791. */
  792. if (test_bit(CNSS_IN_PANIC, &plat_priv->driver_state)) {
  793. cnss_pci_select_window(pci_priv, offset);
  794. *val = readl_relaxed(pci_priv->bar + WINDOW_START +
  795. (offset & WINDOW_RANGE_MASK));
  796. } else {
  797. spin_lock_bh(&pci_reg_window_lock);
  798. cnss_pci_select_window(pci_priv, offset);
  799. *val = readl_relaxed(pci_priv->bar + WINDOW_START +
  800. (offset & WINDOW_RANGE_MASK));
  801. spin_unlock_bh(&pci_reg_window_lock);
  802. }
  803. return 0;
  804. }
  805. static int cnss_pci_reg_write(struct cnss_pci_data *pci_priv, u32 offset,
  806. u32 val)
  807. {
  808. int ret;
  809. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  810. if (!in_interrupt() && !irqs_disabled()) {
  811. ret = cnss_pci_check_link_status(pci_priv);
  812. if (ret)
  813. return ret;
  814. }
  815. if (pci_priv->pci_dev->device == QCA6174_DEVICE_ID ||
  816. offset < MAX_UNWINDOWED_ADDRESS) {
  817. writel_relaxed(val, pci_priv->bar + offset);
  818. return 0;
  819. }
  820. /* Same constraint as PCI register read in panic */
  821. if (test_bit(CNSS_IN_PANIC, &plat_priv->driver_state)) {
  822. cnss_pci_select_window(pci_priv, offset);
  823. writel_relaxed(val, pci_priv->bar + WINDOW_START +
  824. (offset & WINDOW_RANGE_MASK));
  825. } else {
  826. spin_lock_bh(&pci_reg_window_lock);
  827. cnss_pci_select_window(pci_priv, offset);
  828. writel_relaxed(val, pci_priv->bar + WINDOW_START +
  829. (offset & WINDOW_RANGE_MASK));
  830. spin_unlock_bh(&pci_reg_window_lock);
  831. }
  832. return 0;
  833. }
  834. static int cnss_pci_force_wake_get(struct cnss_pci_data *pci_priv)
  835. {
  836. struct device *dev = &pci_priv->pci_dev->dev;
  837. int ret;
  838. ret = cnss_pci_force_wake_request_sync(dev,
  839. FORCE_WAKE_DELAY_TIMEOUT_US);
  840. if (ret) {
  841. if (ret != -EAGAIN)
  842. cnss_pr_err("Failed to request force wake\n");
  843. return ret;
  844. }
  845. /* If device's M1 state-change event races here, it can be ignored,
  846. * as the device is expected to immediately move from M2 to M0
  847. * without entering low power state.
  848. */
  849. if (cnss_pci_is_device_awake(dev) != true)
  850. cnss_pr_warn("MHI not in M0, while reg still accessible\n");
  851. return 0;
  852. }
  853. static int cnss_pci_force_wake_put(struct cnss_pci_data *pci_priv)
  854. {
  855. struct device *dev = &pci_priv->pci_dev->dev;
  856. int ret;
  857. ret = cnss_pci_force_wake_release(dev);
  858. if (ret && ret != -EAGAIN)
  859. cnss_pr_err("Failed to release force wake\n");
  860. return ret;
  861. }
  862. #if IS_ENABLED(CONFIG_INTERCONNECT)
  863. /**
  864. * cnss_setup_bus_bandwidth() - Setup interconnect vote for given bandwidth
  865. * @plat_priv: Platform private data struct
  866. * @bw: bandwidth
  867. * @save: toggle flag to save bandwidth to current_bw_vote
  868. *
  869. * Setup bandwidth votes for configured interconnect paths
  870. *
  871. * Return: 0 for success
  872. */
  873. static int cnss_setup_bus_bandwidth(struct cnss_plat_data *plat_priv,
  874. u32 bw, bool save)
  875. {
  876. int ret = 0;
  877. struct cnss_bus_bw_info *bus_bw_info;
  878. if (!plat_priv->icc.path_count)
  879. return -EOPNOTSUPP;
  880. if (bw >= plat_priv->icc.bus_bw_cfg_count) {
  881. cnss_pr_err("Invalid bus bandwidth Type: %d", bw);
  882. return -EINVAL;
  883. }
  884. cnss_pr_buf("Bandwidth vote to %d, save %d\n", bw, save);
  885. list_for_each_entry(bus_bw_info, &plat_priv->icc.list_head, list) {
  886. ret = icc_set_bw(bus_bw_info->icc_path,
  887. bus_bw_info->cfg_table[bw].avg_bw,
  888. bus_bw_info->cfg_table[bw].peak_bw);
  889. if (ret) {
  890. cnss_pr_err("Could not set BW Cfg: %d, err = %d ICC Path: %s Val: %d %d\n",
  891. bw, ret, bus_bw_info->icc_name,
  892. bus_bw_info->cfg_table[bw].avg_bw,
  893. bus_bw_info->cfg_table[bw].peak_bw);
  894. break;
  895. }
  896. }
  897. if (ret == 0 && save)
  898. plat_priv->icc.current_bw_vote = bw;
  899. return ret;
  900. }
  901. int cnss_request_bus_bandwidth(struct device *dev, int bandwidth)
  902. {
  903. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(dev);
  904. if (!plat_priv)
  905. return -ENODEV;
  906. if (bandwidth < 0)
  907. return -EINVAL;
  908. return cnss_setup_bus_bandwidth(plat_priv, (u32)bandwidth, true);
  909. }
  910. #else
  911. static int cnss_setup_bus_bandwidth(struct cnss_plat_data *plat_priv,
  912. u32 bw, bool save)
  913. {
  914. return 0;
  915. }
  916. int cnss_request_bus_bandwidth(struct device *dev, int bandwidth)
  917. {
  918. return 0;
  919. }
  920. #endif
  921. EXPORT_SYMBOL(cnss_request_bus_bandwidth);
  922. int cnss_pci_debug_reg_read(struct cnss_pci_data *pci_priv, u32 offset,
  923. u32 *val, bool raw_access)
  924. {
  925. int ret = 0;
  926. bool do_force_wake_put = true;
  927. if (raw_access) {
  928. ret = cnss_pci_reg_read(pci_priv, offset, val);
  929. goto out;
  930. }
  931. ret = cnss_pci_is_device_down(&pci_priv->pci_dev->dev);
  932. if (ret)
  933. goto out;
  934. ret = cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS);
  935. if (ret < 0)
  936. goto runtime_pm_put;
  937. ret = cnss_pci_force_wake_get(pci_priv);
  938. if (ret)
  939. do_force_wake_put = false;
  940. ret = cnss_pci_reg_read(pci_priv, offset, val);
  941. if (ret) {
  942. cnss_pr_err("Failed to read register offset 0x%x, err = %d\n",
  943. offset, ret);
  944. goto force_wake_put;
  945. }
  946. force_wake_put:
  947. if (do_force_wake_put)
  948. cnss_pci_force_wake_put(pci_priv);
  949. runtime_pm_put:
  950. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  951. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  952. out:
  953. return ret;
  954. }
  955. int cnss_pci_debug_reg_write(struct cnss_pci_data *pci_priv, u32 offset,
  956. u32 val, bool raw_access)
  957. {
  958. int ret = 0;
  959. bool do_force_wake_put = true;
  960. if (raw_access) {
  961. ret = cnss_pci_reg_write(pci_priv, offset, val);
  962. goto out;
  963. }
  964. ret = cnss_pci_is_device_down(&pci_priv->pci_dev->dev);
  965. if (ret)
  966. goto out;
  967. ret = cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS);
  968. if (ret < 0)
  969. goto runtime_pm_put;
  970. ret = cnss_pci_force_wake_get(pci_priv);
  971. if (ret)
  972. do_force_wake_put = false;
  973. ret = cnss_pci_reg_write(pci_priv, offset, val);
  974. if (ret) {
  975. cnss_pr_err("Failed to write 0x%x to register offset 0x%x, err = %d\n",
  976. val, offset, ret);
  977. goto force_wake_put;
  978. }
  979. force_wake_put:
  980. if (do_force_wake_put)
  981. cnss_pci_force_wake_put(pci_priv);
  982. runtime_pm_put:
  983. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  984. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  985. out:
  986. return ret;
  987. }
  988. static int cnss_set_pci_config_space(struct cnss_pci_data *pci_priv, bool save)
  989. {
  990. struct pci_dev *pci_dev = pci_priv->pci_dev;
  991. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  992. bool link_down_or_recovery;
  993. if (!plat_priv)
  994. return -ENODEV;
  995. link_down_or_recovery = pci_priv->pci_link_down_ind ||
  996. (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state));
  997. if (save) {
  998. if (link_down_or_recovery) {
  999. pci_priv->saved_state = NULL;
  1000. } else {
  1001. pci_save_state(pci_dev);
  1002. pci_priv->saved_state = pci_store_saved_state(pci_dev);
  1003. }
  1004. } else {
  1005. if (link_down_or_recovery) {
  1006. pci_load_saved_state(pci_dev, pci_priv->default_state);
  1007. pci_restore_state(pci_dev);
  1008. } else if (pci_priv->saved_state) {
  1009. pci_load_and_free_saved_state(pci_dev,
  1010. &pci_priv->saved_state);
  1011. pci_restore_state(pci_dev);
  1012. }
  1013. }
  1014. return 0;
  1015. }
  1016. static int cnss_pci_get_link_status(struct cnss_pci_data *pci_priv)
  1017. {
  1018. u16 link_status;
  1019. int ret;
  1020. ret = pcie_capability_read_word(pci_priv->pci_dev, PCI_EXP_LNKSTA,
  1021. &link_status);
  1022. if (ret)
  1023. return ret;
  1024. cnss_pr_dbg("Get PCI link status register: %u\n", link_status);
  1025. pci_priv->def_link_speed = link_status & PCI_EXP_LNKSTA_CLS;
  1026. pci_priv->def_link_width =
  1027. (link_status & PCI_EXP_LNKSTA_NLW) >> PCI_EXP_LNKSTA_NLW_SHIFT;
  1028. pci_priv->cur_link_speed = pci_priv->def_link_speed;
  1029. cnss_pr_dbg("Default PCI link speed is 0x%x, link width is 0x%x\n",
  1030. pci_priv->def_link_speed, pci_priv->def_link_width);
  1031. return 0;
  1032. }
  1033. static void cnss_pci_soc_scratch_reg_dump(struct cnss_pci_data *pci_priv)
  1034. {
  1035. u32 reg_offset, val;
  1036. int i;
  1037. switch (pci_priv->device_id) {
  1038. case QCA6390_DEVICE_ID:
  1039. case QCA6490_DEVICE_ID:
  1040. case KIWI_DEVICE_ID:
  1041. case MANGO_DEVICE_ID:
  1042. break;
  1043. default:
  1044. return;
  1045. }
  1046. if (in_interrupt() || irqs_disabled())
  1047. return;
  1048. if (cnss_pci_check_link_status(pci_priv))
  1049. return;
  1050. cnss_pr_dbg("Start to dump SOC Scratch registers\n");
  1051. for (i = 0; pci_scratch[i].name; i++) {
  1052. reg_offset = pci_scratch[i].offset;
  1053. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  1054. return;
  1055. cnss_pr_dbg("PCIE_SOC_REG_%s = 0x%x\n",
  1056. pci_scratch[i].name, val);
  1057. }
  1058. }
  1059. int cnss_suspend_pci_link(struct cnss_pci_data *pci_priv)
  1060. {
  1061. int ret = 0;
  1062. if (!pci_priv)
  1063. return -ENODEV;
  1064. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  1065. cnss_pr_info("PCI link is already suspended\n");
  1066. goto out;
  1067. }
  1068. pci_clear_master(pci_priv->pci_dev);
  1069. ret = cnss_set_pci_config_space(pci_priv, SAVE_PCI_CONFIG_SPACE);
  1070. if (ret)
  1071. goto out;
  1072. pci_disable_device(pci_priv->pci_dev);
  1073. if (pci_priv->pci_dev->device != QCA6174_DEVICE_ID) {
  1074. if (pci_set_power_state(pci_priv->pci_dev, PCI_D3hot))
  1075. cnss_pr_err("Failed to set D3Hot, err = %d\n", ret);
  1076. }
  1077. /* Always do PCIe L2 suspend during power off/PCIe link recovery */
  1078. pci_priv->drv_connected_last = 0;
  1079. ret = cnss_set_pci_link(pci_priv, PCI_LINK_DOWN);
  1080. if (ret)
  1081. goto out;
  1082. pci_priv->pci_link_state = PCI_LINK_DOWN;
  1083. return 0;
  1084. out:
  1085. return ret;
  1086. }
  1087. int cnss_resume_pci_link(struct cnss_pci_data *pci_priv)
  1088. {
  1089. int ret = 0;
  1090. if (!pci_priv)
  1091. return -ENODEV;
  1092. if (pci_priv->pci_link_state == PCI_LINK_UP) {
  1093. cnss_pr_info("PCI link is already resumed\n");
  1094. goto out;
  1095. }
  1096. ret = cnss_set_pci_link(pci_priv, PCI_LINK_UP);
  1097. if (ret) {
  1098. ret = -EAGAIN;
  1099. goto out;
  1100. }
  1101. pci_priv->pci_link_state = PCI_LINK_UP;
  1102. if (pci_priv->pci_dev->device != QCA6174_DEVICE_ID) {
  1103. ret = pci_set_power_state(pci_priv->pci_dev, PCI_D0);
  1104. if (ret) {
  1105. cnss_pr_err("Failed to set D0, err = %d\n", ret);
  1106. goto out;
  1107. }
  1108. }
  1109. ret = cnss_set_pci_config_space(pci_priv, RESTORE_PCI_CONFIG_SPACE);
  1110. if (ret)
  1111. goto out;
  1112. ret = pci_enable_device(pci_priv->pci_dev);
  1113. if (ret) {
  1114. cnss_pr_err("Failed to enable PCI device, err = %d\n", ret);
  1115. goto out;
  1116. }
  1117. pci_set_master(pci_priv->pci_dev);
  1118. if (pci_priv->pci_link_down_ind)
  1119. pci_priv->pci_link_down_ind = false;
  1120. return 0;
  1121. out:
  1122. return ret;
  1123. }
  1124. int cnss_pci_recover_link_down(struct cnss_pci_data *pci_priv)
  1125. {
  1126. int ret;
  1127. switch (pci_priv->device_id) {
  1128. case QCA6390_DEVICE_ID:
  1129. case QCA6490_DEVICE_ID:
  1130. case KIWI_DEVICE_ID:
  1131. case MANGO_DEVICE_ID:
  1132. break;
  1133. default:
  1134. return -EOPNOTSUPP;
  1135. }
  1136. /* Always wait here to avoid missing WAKE assert for RDDM
  1137. * before link recovery
  1138. */
  1139. msleep(WAKE_EVENT_TIMEOUT);
  1140. ret = cnss_suspend_pci_link(pci_priv);
  1141. if (ret)
  1142. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  1143. ret = cnss_resume_pci_link(pci_priv);
  1144. if (ret) {
  1145. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  1146. del_timer(&pci_priv->dev_rddm_timer);
  1147. return ret;
  1148. }
  1149. mod_timer(&pci_priv->dev_rddm_timer,
  1150. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  1151. cnss_mhi_debug_reg_dump(pci_priv);
  1152. cnss_pci_soc_scratch_reg_dump(pci_priv);
  1153. return 0;
  1154. }
  1155. static void cnss_pci_update_link_event(struct cnss_pci_data *pci_priv,
  1156. enum cnss_bus_event_type type,
  1157. void *data)
  1158. {
  1159. struct cnss_bus_event bus_event;
  1160. bus_event.etype = type;
  1161. bus_event.event_data = data;
  1162. cnss_pci_call_driver_uevent(pci_priv, CNSS_BUS_EVENT, &bus_event);
  1163. }
  1164. void cnss_pci_handle_linkdown(struct cnss_pci_data *pci_priv)
  1165. {
  1166. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1167. struct pci_dev *pci_dev = pci_priv->pci_dev;
  1168. unsigned long flags;
  1169. if (test_bit(ENABLE_PCI_LINK_DOWN_PANIC,
  1170. &plat_priv->ctrl_params.quirks))
  1171. panic("cnss: PCI link is down\n");
  1172. spin_lock_irqsave(&pci_link_down_lock, flags);
  1173. if (pci_priv->pci_link_down_ind) {
  1174. cnss_pr_dbg("PCI link down recovery is in progress, ignore\n");
  1175. spin_unlock_irqrestore(&pci_link_down_lock, flags);
  1176. return;
  1177. }
  1178. pci_priv->pci_link_down_ind = true;
  1179. spin_unlock_irqrestore(&pci_link_down_lock, flags);
  1180. if (pci_priv->mhi_ctrl) {
  1181. /* Notify MHI about link down*/
  1182. mhi_report_error(pci_priv->mhi_ctrl);
  1183. }
  1184. if (pci_dev->device == QCA6174_DEVICE_ID)
  1185. disable_irq(pci_dev->irq);
  1186. /* Notify bus related event. Now for all supported chips.
  1187. * Here PCIe LINK_DOWN notification taken care.
  1188. * uevent buffer can be extended later, to cover more bus info.
  1189. */
  1190. cnss_pci_update_link_event(pci_priv, BUS_EVENT_PCI_LINK_DOWN, NULL);
  1191. cnss_fatal_err("PCI link down, schedule recovery\n");
  1192. cnss_schedule_recovery(&pci_dev->dev, CNSS_REASON_LINK_DOWN);
  1193. }
  1194. int cnss_pci_link_down(struct device *dev)
  1195. {
  1196. struct pci_dev *pci_dev = to_pci_dev(dev);
  1197. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1198. struct cnss_plat_data *plat_priv = NULL;
  1199. int ret;
  1200. if (!pci_priv) {
  1201. cnss_pr_err("pci_priv is NULL\n");
  1202. return -EINVAL;
  1203. }
  1204. plat_priv = pci_priv->plat_priv;
  1205. if (!plat_priv) {
  1206. cnss_pr_err("plat_priv is NULL\n");
  1207. return -ENODEV;
  1208. }
  1209. if (pci_priv->pci_link_down_ind) {
  1210. cnss_pr_dbg("PCI link down recovery is already in progress\n");
  1211. return -EBUSY;
  1212. }
  1213. if (pci_priv->drv_connected_last &&
  1214. of_property_read_bool(plat_priv->plat_dev->dev.of_node,
  1215. "cnss-enable-self-recovery"))
  1216. plat_priv->ctrl_params.quirks |= BIT(LINK_DOWN_SELF_RECOVERY);
  1217. cnss_pr_err("PCI link down is detected by drivers\n");
  1218. ret = cnss_pci_assert_perst(pci_priv);
  1219. if (ret)
  1220. cnss_pci_handle_linkdown(pci_priv);
  1221. return ret;
  1222. }
  1223. EXPORT_SYMBOL(cnss_pci_link_down);
  1224. int cnss_pci_get_reg_dump(struct device *dev, uint8_t *buffer, uint32_t len)
  1225. {
  1226. struct pci_dev *pci_dev = to_pci_dev(dev);
  1227. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1228. if (!pci_priv) {
  1229. cnss_pr_err("pci_priv is NULL\n");
  1230. return -ENODEV;
  1231. }
  1232. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  1233. cnss_pr_dbg("No PCIe reg dump since PCIe is suspended(D3)\n");
  1234. return -EACCES;
  1235. }
  1236. cnss_pr_dbg("Start to get PCIe reg dump\n");
  1237. return _cnss_pci_get_reg_dump(pci_priv, buffer, len);
  1238. }
  1239. EXPORT_SYMBOL(cnss_pci_get_reg_dump);
  1240. int cnss_pcie_is_device_down(struct cnss_pci_data *pci_priv)
  1241. {
  1242. struct cnss_plat_data *plat_priv;
  1243. if (!pci_priv) {
  1244. cnss_pr_err("pci_priv is NULL\n");
  1245. return -ENODEV;
  1246. }
  1247. plat_priv = pci_priv->plat_priv;
  1248. if (!plat_priv) {
  1249. cnss_pr_err("plat_priv is NULL\n");
  1250. return -ENODEV;
  1251. }
  1252. return test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) |
  1253. pci_priv->pci_link_down_ind;
  1254. }
  1255. int cnss_pci_is_device_down(struct device *dev)
  1256. {
  1257. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  1258. return cnss_pcie_is_device_down(pci_priv);
  1259. }
  1260. EXPORT_SYMBOL(cnss_pci_is_device_down);
  1261. void cnss_pci_lock_reg_window(struct device *dev, unsigned long *flags)
  1262. {
  1263. spin_lock_bh(&pci_reg_window_lock);
  1264. }
  1265. EXPORT_SYMBOL(cnss_pci_lock_reg_window);
  1266. void cnss_pci_unlock_reg_window(struct device *dev, unsigned long *flags)
  1267. {
  1268. spin_unlock_bh(&pci_reg_window_lock);
  1269. }
  1270. EXPORT_SYMBOL(cnss_pci_unlock_reg_window);
  1271. int cnss_get_pci_slot(struct device *dev)
  1272. {
  1273. struct pci_dev *pci_dev = to_pci_dev(dev);
  1274. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1275. struct cnss_plat_data *plat_priv = NULL;
  1276. if (!pci_priv) {
  1277. cnss_pr_err("pci_priv is NULL\n");
  1278. return -EINVAL;
  1279. }
  1280. plat_priv = pci_priv->plat_priv;
  1281. if (!plat_priv) {
  1282. cnss_pr_err("plat_priv is NULL\n");
  1283. return -ENODEV;
  1284. }
  1285. return plat_priv->rc_num;
  1286. }
  1287. EXPORT_SYMBOL(cnss_get_pci_slot);
  1288. /**
  1289. * cnss_pci_dump_bl_sram_mem - Dump WLAN device bootloader debug log
  1290. * @pci_priv: driver PCI bus context pointer
  1291. *
  1292. * Dump primary and secondary bootloader debug log data. For SBL check the
  1293. * log struct address and size for validity.
  1294. *
  1295. * Return: None
  1296. */
  1297. static void cnss_pci_dump_bl_sram_mem(struct cnss_pci_data *pci_priv)
  1298. {
  1299. u32 mem_addr, val, pbl_log_max_size, sbl_log_max_size;
  1300. u32 pbl_log_sram_start;
  1301. u32 pbl_stage, sbl_log_start, sbl_log_size;
  1302. u32 pbl_wlan_boot_cfg, pbl_bootstrap_status;
  1303. u32 pbl_bootstrap_status_reg = PBL_BOOTSTRAP_STATUS;
  1304. u32 sbl_log_def_start = SRAM_START;
  1305. u32 sbl_log_def_end = SRAM_END;
  1306. int i;
  1307. switch (pci_priv->device_id) {
  1308. case QCA6390_DEVICE_ID:
  1309. pbl_log_sram_start = QCA6390_DEBUG_PBL_LOG_SRAM_START;
  1310. pbl_log_max_size = QCA6390_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1311. sbl_log_max_size = QCA6390_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1312. break;
  1313. case QCA6490_DEVICE_ID:
  1314. pbl_log_sram_start = QCA6490_DEBUG_PBL_LOG_SRAM_START;
  1315. pbl_log_max_size = QCA6490_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1316. sbl_log_max_size = QCA6490_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1317. break;
  1318. case KIWI_DEVICE_ID:
  1319. pbl_bootstrap_status_reg = KIWI_PBL_BOOTSTRAP_STATUS;
  1320. pbl_log_sram_start = KIWI_DEBUG_PBL_LOG_SRAM_START;
  1321. pbl_log_max_size = KIWI_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1322. sbl_log_max_size = KIWI_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1323. break;
  1324. case MANGO_DEVICE_ID:
  1325. pbl_bootstrap_status_reg = MANGO_PBL_BOOTSTRAP_STATUS;
  1326. pbl_log_sram_start = MANGO_DEBUG_PBL_LOG_SRAM_START;
  1327. pbl_log_max_size = MANGO_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1328. sbl_log_max_size = MANGO_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1329. break;
  1330. default:
  1331. return;
  1332. }
  1333. if (cnss_pci_check_link_status(pci_priv))
  1334. return;
  1335. cnss_pci_reg_read(pci_priv, TCSR_PBL_LOGGING_REG, &pbl_stage);
  1336. cnss_pci_reg_read(pci_priv, PCIE_BHI_ERRDBG2_REG, &sbl_log_start);
  1337. cnss_pci_reg_read(pci_priv, PCIE_BHI_ERRDBG3_REG, &sbl_log_size);
  1338. cnss_pci_reg_read(pci_priv, PBL_WLAN_BOOT_CFG, &pbl_wlan_boot_cfg);
  1339. cnss_pci_reg_read(pci_priv, pbl_bootstrap_status_reg,
  1340. &pbl_bootstrap_status);
  1341. cnss_pr_dbg("TCSR_PBL_LOGGING: 0x%08x PCIE_BHI_ERRDBG: Start: 0x%08x Size:0x%08x\n",
  1342. pbl_stage, sbl_log_start, sbl_log_size);
  1343. cnss_pr_dbg("PBL_WLAN_BOOT_CFG: 0x%08x PBL_BOOTSTRAP_STATUS: 0x%08x\n",
  1344. pbl_wlan_boot_cfg, pbl_bootstrap_status);
  1345. cnss_pr_dbg("Dumping PBL log data\n");
  1346. for (i = 0; i < pbl_log_max_size; i += sizeof(val)) {
  1347. mem_addr = pbl_log_sram_start + i;
  1348. if (cnss_pci_reg_read(pci_priv, mem_addr, &val))
  1349. break;
  1350. cnss_pr_dbg("SRAM[0x%x] = 0x%x\n", mem_addr, val);
  1351. }
  1352. sbl_log_size = (sbl_log_size > sbl_log_max_size ?
  1353. sbl_log_max_size : sbl_log_size);
  1354. if (sbl_log_start < sbl_log_def_start ||
  1355. sbl_log_start > sbl_log_def_end ||
  1356. (sbl_log_start + sbl_log_size) > sbl_log_def_end) {
  1357. cnss_pr_err("Invalid SBL log data\n");
  1358. return;
  1359. }
  1360. cnss_pr_dbg("Dumping SBL log data\n");
  1361. for (i = 0; i < sbl_log_size; i += sizeof(val)) {
  1362. mem_addr = sbl_log_start + i;
  1363. if (cnss_pci_reg_read(pci_priv, mem_addr, &val))
  1364. break;
  1365. cnss_pr_dbg("SRAM[0x%x] = 0x%x\n", mem_addr, val);
  1366. }
  1367. }
  1368. static void cnss_pci_dump_sram(struct cnss_pci_data *pci_priv)
  1369. {
  1370. struct cnss_plat_data *plat_priv;
  1371. u32 i, mem_addr;
  1372. u32 *dump_ptr;
  1373. plat_priv = pci_priv->plat_priv;
  1374. if (plat_priv->device_id != QCA6490_DEVICE_ID ||
  1375. cnss_get_host_build_type() != QMI_HOST_BUILD_TYPE_PRIMARY_V01)
  1376. return;
  1377. if (!plat_priv->sram_dump) {
  1378. cnss_pr_err("SRAM dump memory is not allocated\n");
  1379. return;
  1380. }
  1381. if (cnss_pci_check_link_status(pci_priv))
  1382. return;
  1383. cnss_pr_dbg("Dumping SRAM at 0x%lx\n", plat_priv->sram_dump);
  1384. for (i = 0; i < SRAM_DUMP_SIZE; i += sizeof(u32)) {
  1385. mem_addr = SRAM_START + i;
  1386. dump_ptr = (u32 *)(plat_priv->sram_dump + i);
  1387. if (cnss_pci_reg_read(pci_priv, mem_addr, dump_ptr)) {
  1388. cnss_pr_err("SRAM Dump failed at 0x%x\n", mem_addr);
  1389. break;
  1390. }
  1391. /* Relinquish CPU after dumping 256KB chunks*/
  1392. if (!(i % CNSS_256KB_SIZE))
  1393. cond_resched();
  1394. }
  1395. }
  1396. static int cnss_pci_handle_mhi_poweron_timeout(struct cnss_pci_data *pci_priv)
  1397. {
  1398. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1399. cnss_fatal_err("MHI power up returns timeout\n");
  1400. if (cnss_mhi_scan_rddm_cookie(pci_priv, DEVICE_RDDM_COOKIE) ||
  1401. cnss_get_dev_sol_value(plat_priv) > 0) {
  1402. /* Wait for RDDM if RDDM cookie is set or device SOL GPIO is
  1403. * high. If RDDM times out, PBL/SBL error region may have been
  1404. * erased so no need to dump them either.
  1405. */
  1406. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  1407. !pci_priv->pci_link_down_ind) {
  1408. mod_timer(&pci_priv->dev_rddm_timer,
  1409. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  1410. }
  1411. } else {
  1412. cnss_pr_dbg("RDDM cookie is not set and device SOL is low\n");
  1413. cnss_mhi_debug_reg_dump(pci_priv);
  1414. cnss_pci_soc_scratch_reg_dump(pci_priv);
  1415. /* Dump PBL/SBL error log if RDDM cookie is not set */
  1416. cnss_pci_dump_bl_sram_mem(pci_priv);
  1417. cnss_pci_dump_sram(pci_priv);
  1418. return -ETIMEDOUT;
  1419. }
  1420. return 0;
  1421. }
  1422. static char *cnss_mhi_state_to_str(enum cnss_mhi_state mhi_state)
  1423. {
  1424. switch (mhi_state) {
  1425. case CNSS_MHI_INIT:
  1426. return "INIT";
  1427. case CNSS_MHI_DEINIT:
  1428. return "DEINIT";
  1429. case CNSS_MHI_POWER_ON:
  1430. return "POWER_ON";
  1431. case CNSS_MHI_POWERING_OFF:
  1432. return "POWERING_OFF";
  1433. case CNSS_MHI_POWER_OFF:
  1434. return "POWER_OFF";
  1435. case CNSS_MHI_FORCE_POWER_OFF:
  1436. return "FORCE_POWER_OFF";
  1437. case CNSS_MHI_SUSPEND:
  1438. return "SUSPEND";
  1439. case CNSS_MHI_RESUME:
  1440. return "RESUME";
  1441. case CNSS_MHI_TRIGGER_RDDM:
  1442. return "TRIGGER_RDDM";
  1443. case CNSS_MHI_RDDM_DONE:
  1444. return "RDDM_DONE";
  1445. default:
  1446. return "UNKNOWN";
  1447. }
  1448. };
  1449. static int cnss_pci_check_mhi_state_bit(struct cnss_pci_data *pci_priv,
  1450. enum cnss_mhi_state mhi_state)
  1451. {
  1452. switch (mhi_state) {
  1453. case CNSS_MHI_INIT:
  1454. if (!test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state))
  1455. return 0;
  1456. break;
  1457. case CNSS_MHI_DEINIT:
  1458. case CNSS_MHI_POWER_ON:
  1459. if (test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state) &&
  1460. !test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  1461. return 0;
  1462. break;
  1463. case CNSS_MHI_FORCE_POWER_OFF:
  1464. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  1465. return 0;
  1466. break;
  1467. case CNSS_MHI_POWER_OFF:
  1468. case CNSS_MHI_SUSPEND:
  1469. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) &&
  1470. !test_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state))
  1471. return 0;
  1472. break;
  1473. case CNSS_MHI_RESUME:
  1474. if (test_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state))
  1475. return 0;
  1476. break;
  1477. case CNSS_MHI_TRIGGER_RDDM:
  1478. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) &&
  1479. !test_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state))
  1480. return 0;
  1481. break;
  1482. case CNSS_MHI_RDDM_DONE:
  1483. return 0;
  1484. default:
  1485. cnss_pr_err("Unhandled MHI state: %s(%d)\n",
  1486. cnss_mhi_state_to_str(mhi_state), mhi_state);
  1487. }
  1488. cnss_pr_err("Cannot set MHI state %s(%d) in current MHI state (0x%lx)\n",
  1489. cnss_mhi_state_to_str(mhi_state), mhi_state,
  1490. pci_priv->mhi_state);
  1491. if (mhi_state != CNSS_MHI_TRIGGER_RDDM)
  1492. CNSS_ASSERT(0);
  1493. return -EINVAL;
  1494. }
  1495. static int cnss_rddm_trigger_debug(struct cnss_pci_data *pci_priv)
  1496. {
  1497. int read_val, ret;
  1498. if (!pci_priv || pci_priv->device_id != QCA6490_DEVICE_ID)
  1499. return -EOPNOTSUPP;
  1500. if (cnss_pci_check_link_status(pci_priv))
  1501. return -EINVAL;
  1502. cnss_pr_err("Write GCC Spare with ACE55 Pattern");
  1503. cnss_pci_reg_write(pci_priv, GCC_GCC_SPARE_REG_1, 0xACE55);
  1504. ret = cnss_pci_reg_read(pci_priv, GCC_GCC_SPARE_REG_1, &read_val);
  1505. cnss_pr_err("Read back GCC Spare: 0x%x, ret: %d", read_val, ret);
  1506. ret = cnss_pci_reg_read(pci_priv, GCC_PRE_ARES_DEBUG_TIMER_VAL,
  1507. &read_val);
  1508. cnss_pr_err("Warm reset allowed check: 0x%x, ret: %d", read_val, ret);
  1509. return ret;
  1510. }
  1511. static int cnss_rddm_trigger_check(struct cnss_pci_data *pci_priv)
  1512. {
  1513. int read_val, ret;
  1514. u32 pbl_stage, sbl_log_start, sbl_log_size, pbl_wlan_boot_cfg;
  1515. if (!pci_priv || pci_priv->device_id != QCA6490_DEVICE_ID)
  1516. return -EOPNOTSUPP;
  1517. if (cnss_pci_check_link_status(pci_priv))
  1518. return -EINVAL;
  1519. ret = cnss_pci_reg_read(pci_priv, GCC_GCC_SPARE_REG_1, &read_val);
  1520. cnss_pr_err("Read GCC spare to check reset status: 0x%x, ret: %d",
  1521. read_val, ret);
  1522. cnss_pci_reg_read(pci_priv, TCSR_PBL_LOGGING_REG, &pbl_stage);
  1523. cnss_pci_reg_read(pci_priv, PCIE_BHI_ERRDBG2_REG, &sbl_log_start);
  1524. cnss_pci_reg_read(pci_priv, PCIE_BHI_ERRDBG3_REG, &sbl_log_size);
  1525. cnss_pci_reg_read(pci_priv, PBL_WLAN_BOOT_CFG, &pbl_wlan_boot_cfg);
  1526. cnss_pr_dbg("TCSR_PBL_LOGGING: 0x%08x PCIE_BHI_ERRDBG: Start: 0x%08x Size:0x%08x \n",
  1527. pbl_stage, sbl_log_start, sbl_log_size);
  1528. cnss_pr_dbg("PBL_WLAN_BOOT_CFG: 0x%08x\n", pbl_wlan_boot_cfg);
  1529. return ret;
  1530. }
  1531. static void cnss_pci_set_mhi_state_bit(struct cnss_pci_data *pci_priv,
  1532. enum cnss_mhi_state mhi_state)
  1533. {
  1534. switch (mhi_state) {
  1535. case CNSS_MHI_INIT:
  1536. set_bit(CNSS_MHI_INIT, &pci_priv->mhi_state);
  1537. break;
  1538. case CNSS_MHI_DEINIT:
  1539. clear_bit(CNSS_MHI_INIT, &pci_priv->mhi_state);
  1540. break;
  1541. case CNSS_MHI_POWER_ON:
  1542. set_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1543. break;
  1544. case CNSS_MHI_POWERING_OFF:
  1545. set_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state);
  1546. break;
  1547. case CNSS_MHI_POWER_OFF:
  1548. case CNSS_MHI_FORCE_POWER_OFF:
  1549. clear_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1550. clear_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state);
  1551. clear_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state);
  1552. clear_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state);
  1553. break;
  1554. case CNSS_MHI_SUSPEND:
  1555. set_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state);
  1556. break;
  1557. case CNSS_MHI_RESUME:
  1558. clear_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state);
  1559. break;
  1560. case CNSS_MHI_TRIGGER_RDDM:
  1561. set_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state);
  1562. break;
  1563. case CNSS_MHI_RDDM_DONE:
  1564. set_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state);
  1565. break;
  1566. default:
  1567. cnss_pr_err("Unhandled MHI state (%d)\n", mhi_state);
  1568. }
  1569. }
  1570. static int cnss_pci_set_mhi_state(struct cnss_pci_data *pci_priv,
  1571. enum cnss_mhi_state mhi_state)
  1572. {
  1573. int ret = 0, retry = 0;
  1574. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  1575. return 0;
  1576. if (mhi_state < 0) {
  1577. cnss_pr_err("Invalid MHI state (%d)\n", mhi_state);
  1578. return -EINVAL;
  1579. }
  1580. ret = cnss_pci_check_mhi_state_bit(pci_priv, mhi_state);
  1581. if (ret)
  1582. goto out;
  1583. cnss_pr_vdbg("Setting MHI state: %s(%d)\n",
  1584. cnss_mhi_state_to_str(mhi_state), mhi_state);
  1585. switch (mhi_state) {
  1586. case CNSS_MHI_INIT:
  1587. ret = mhi_prepare_for_power_up(pci_priv->mhi_ctrl);
  1588. break;
  1589. case CNSS_MHI_DEINIT:
  1590. mhi_unprepare_after_power_down(pci_priv->mhi_ctrl);
  1591. ret = 0;
  1592. break;
  1593. case CNSS_MHI_POWER_ON:
  1594. ret = mhi_sync_power_up(pci_priv->mhi_ctrl);
  1595. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  1596. /* Only set img_pre_alloc when power up succeeds */
  1597. if (!ret && !pci_priv->mhi_ctrl->img_pre_alloc) {
  1598. cnss_pr_dbg("Notify MHI to use already allocated images\n");
  1599. pci_priv->mhi_ctrl->img_pre_alloc = true;
  1600. }
  1601. #endif
  1602. break;
  1603. case CNSS_MHI_POWER_OFF:
  1604. mhi_power_down(pci_priv->mhi_ctrl, true);
  1605. ret = 0;
  1606. break;
  1607. case CNSS_MHI_FORCE_POWER_OFF:
  1608. mhi_power_down(pci_priv->mhi_ctrl, false);
  1609. ret = 0;
  1610. break;
  1611. case CNSS_MHI_SUSPEND:
  1612. retry_mhi_suspend:
  1613. mutex_lock(&pci_priv->mhi_ctrl->pm_mutex);
  1614. if (pci_priv->drv_connected_last)
  1615. ret = cnss_mhi_pm_fast_suspend(pci_priv, true);
  1616. else
  1617. ret = mhi_pm_suspend(pci_priv->mhi_ctrl);
  1618. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  1619. if (ret == -EBUSY && retry++ < MHI_SUSPEND_RETRY_MAX_TIMES) {
  1620. cnss_pr_dbg("Retry MHI suspend #%d\n", retry);
  1621. usleep_range(MHI_SUSPEND_RETRY_DELAY_US,
  1622. MHI_SUSPEND_RETRY_DELAY_US + 1000);
  1623. goto retry_mhi_suspend;
  1624. }
  1625. break;
  1626. case CNSS_MHI_RESUME:
  1627. mutex_lock(&pci_priv->mhi_ctrl->pm_mutex);
  1628. if (pci_priv->drv_connected_last) {
  1629. ret = cnss_pci_prevent_l1(&pci_priv->pci_dev->dev);
  1630. if (ret) {
  1631. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  1632. break;
  1633. }
  1634. ret = cnss_mhi_pm_fast_resume(pci_priv, true);
  1635. cnss_pci_allow_l1(&pci_priv->pci_dev->dev);
  1636. } else {
  1637. ret = mhi_pm_resume(pci_priv->mhi_ctrl);
  1638. }
  1639. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  1640. break;
  1641. case CNSS_MHI_TRIGGER_RDDM:
  1642. cnss_rddm_trigger_debug(pci_priv);
  1643. ret = mhi_force_rddm_mode(pci_priv->mhi_ctrl);
  1644. if (ret) {
  1645. cnss_pr_err("Failed to trigger RDDM, err = %d\n", ret);
  1646. cnss_pr_dbg("Sending host reset req\n");
  1647. ret = cnss_mhi_force_reset(pci_priv);
  1648. cnss_rddm_trigger_check(pci_priv);
  1649. }
  1650. break;
  1651. case CNSS_MHI_RDDM_DONE:
  1652. break;
  1653. default:
  1654. cnss_pr_err("Unhandled MHI state (%d)\n", mhi_state);
  1655. ret = -EINVAL;
  1656. }
  1657. if (ret)
  1658. goto out;
  1659. cnss_pci_set_mhi_state_bit(pci_priv, mhi_state);
  1660. return 0;
  1661. out:
  1662. cnss_pr_err("Failed to set MHI state: %s(%d), err = %d\n",
  1663. cnss_mhi_state_to_str(mhi_state), mhi_state, ret);
  1664. return ret;
  1665. }
  1666. static int cnss_pci_config_msi_data(struct cnss_pci_data *pci_priv)
  1667. {
  1668. struct msi_desc *msi_desc;
  1669. struct pci_dev *pci_dev = pci_priv->pci_dev;
  1670. msi_desc = irq_get_msi_desc(pci_dev->irq);
  1671. if (!msi_desc) {
  1672. cnss_pr_err("msi_desc is NULL!\n");
  1673. return -EINVAL;
  1674. }
  1675. pci_priv->msi_ep_base_data = msi_desc->msg.data;
  1676. cnss_pr_dbg("MSI base data is %d\n", pci_priv->msi_ep_base_data);
  1677. return 0;
  1678. }
  1679. int cnss_pci_start_mhi(struct cnss_pci_data *pci_priv)
  1680. {
  1681. int ret = 0;
  1682. struct cnss_plat_data *plat_priv;
  1683. unsigned int timeout = 0;
  1684. if (!pci_priv) {
  1685. cnss_pr_err("pci_priv is NULL\n");
  1686. return -ENODEV;
  1687. }
  1688. plat_priv = pci_priv->plat_priv;
  1689. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  1690. return 0;
  1691. if (MHI_TIMEOUT_OVERWRITE_MS)
  1692. pci_priv->mhi_ctrl->timeout_ms = MHI_TIMEOUT_OVERWRITE_MS;
  1693. cnss_mhi_set_m2_timeout_ms(pci_priv, MHI_M2_TIMEOUT_MS);
  1694. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_INIT);
  1695. if (ret)
  1696. return ret;
  1697. timeout = pci_priv->mhi_ctrl->timeout_ms;
  1698. /* For non-perf builds the timeout is 10 (default) * 6 seconds */
  1699. if (cnss_get_host_build_type() == QMI_HOST_BUILD_TYPE_PRIMARY_V01)
  1700. pci_priv->mhi_ctrl->timeout_ms *= 6;
  1701. else /* For perf builds the timeout is 10 (default) * 3 seconds */
  1702. pci_priv->mhi_ctrl->timeout_ms *= 3;
  1703. /* Start the timer to dump MHI/PBL/SBL debug data periodically */
  1704. mod_timer(&pci_priv->boot_debug_timer,
  1705. jiffies + msecs_to_jiffies(BOOT_DEBUG_TIMEOUT_MS));
  1706. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_POWER_ON);
  1707. del_timer_sync(&pci_priv->boot_debug_timer);
  1708. if (ret == 0)
  1709. cnss_wlan_adsp_pc_enable(pci_priv, false);
  1710. pci_priv->mhi_ctrl->timeout_ms = timeout;
  1711. if (ret == -ETIMEDOUT) {
  1712. /* This is a special case needs to be handled that if MHI
  1713. * power on returns -ETIMEDOUT, controller needs to take care
  1714. * the cleanup by calling MHI power down. Force to set the bit
  1715. * for driver internal MHI state to make sure it can be handled
  1716. * properly later.
  1717. */
  1718. set_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1719. ret = cnss_pci_handle_mhi_poweron_timeout(pci_priv);
  1720. } else if (!ret) {
  1721. /* kernel may allocate a dummy vector before request_irq and
  1722. * then allocate a real vector when request_irq is called.
  1723. * So get msi_data here again to avoid spurious interrupt
  1724. * as msi_data will configured to srngs.
  1725. */
  1726. if (cnss_pci_is_one_msi(pci_priv))
  1727. ret = cnss_pci_config_msi_data(pci_priv);
  1728. }
  1729. return ret;
  1730. }
  1731. static void cnss_pci_power_off_mhi(struct cnss_pci_data *pci_priv)
  1732. {
  1733. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1734. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  1735. return;
  1736. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state)) {
  1737. cnss_pr_dbg("MHI is already powered off\n");
  1738. return;
  1739. }
  1740. cnss_wlan_adsp_pc_enable(pci_priv, true);
  1741. cnss_pci_set_mhi_state_bit(pci_priv, CNSS_MHI_RESUME);
  1742. cnss_pci_set_mhi_state_bit(pci_priv, CNSS_MHI_POWERING_OFF);
  1743. if (!pci_priv->pci_link_down_ind)
  1744. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_POWER_OFF);
  1745. else
  1746. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_FORCE_POWER_OFF);
  1747. }
  1748. static void cnss_pci_deinit_mhi(struct cnss_pci_data *pci_priv)
  1749. {
  1750. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1751. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  1752. return;
  1753. if (!test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state)) {
  1754. cnss_pr_dbg("MHI is already deinited\n");
  1755. return;
  1756. }
  1757. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_DEINIT);
  1758. }
  1759. static void cnss_pci_set_wlaon_pwr_ctrl(struct cnss_pci_data *pci_priv,
  1760. bool set_vddd4blow, bool set_shutdown,
  1761. bool do_force_wake)
  1762. {
  1763. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1764. int ret;
  1765. u32 val;
  1766. if (!plat_priv->set_wlaon_pwr_ctrl)
  1767. return;
  1768. if (pci_priv->pci_link_state == PCI_LINK_DOWN ||
  1769. pci_priv->pci_link_down_ind)
  1770. return;
  1771. if (do_force_wake)
  1772. if (cnss_pci_force_wake_get(pci_priv))
  1773. return;
  1774. ret = cnss_pci_reg_read(pci_priv, WLAON_QFPROM_PWR_CTRL_REG, &val);
  1775. if (ret) {
  1776. cnss_pr_err("Failed to read register offset 0x%x, err = %d\n",
  1777. WLAON_QFPROM_PWR_CTRL_REG, ret);
  1778. goto force_wake_put;
  1779. }
  1780. cnss_pr_dbg("Read register offset 0x%x, val = 0x%x\n",
  1781. WLAON_QFPROM_PWR_CTRL_REG, val);
  1782. if (set_vddd4blow)
  1783. val |= QFPROM_PWR_CTRL_VDD4BLOW_SW_EN_MASK;
  1784. else
  1785. val &= ~QFPROM_PWR_CTRL_VDD4BLOW_SW_EN_MASK;
  1786. if (set_shutdown)
  1787. val |= QFPROM_PWR_CTRL_SHUTDOWN_EN_MASK;
  1788. else
  1789. val &= ~QFPROM_PWR_CTRL_SHUTDOWN_EN_MASK;
  1790. ret = cnss_pci_reg_write(pci_priv, WLAON_QFPROM_PWR_CTRL_REG, val);
  1791. if (ret) {
  1792. cnss_pr_err("Failed to write register offset 0x%x, err = %d\n",
  1793. WLAON_QFPROM_PWR_CTRL_REG, ret);
  1794. goto force_wake_put;
  1795. }
  1796. cnss_pr_dbg("Write val 0x%x to register offset 0x%x\n", val,
  1797. WLAON_QFPROM_PWR_CTRL_REG);
  1798. if (set_shutdown)
  1799. usleep_range(WLAON_PWR_CTRL_SHUTDOWN_DELAY_MIN_US,
  1800. WLAON_PWR_CTRL_SHUTDOWN_DELAY_MAX_US);
  1801. force_wake_put:
  1802. if (do_force_wake)
  1803. cnss_pci_force_wake_put(pci_priv);
  1804. }
  1805. static int cnss_pci_get_device_timestamp(struct cnss_pci_data *pci_priv,
  1806. u64 *time_us)
  1807. {
  1808. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1809. u32 low, high;
  1810. u64 device_ticks;
  1811. if (!plat_priv->device_freq_hz) {
  1812. cnss_pr_err("Device time clock frequency is not valid\n");
  1813. return -EINVAL;
  1814. }
  1815. switch (pci_priv->device_id) {
  1816. case KIWI_DEVICE_ID:
  1817. case MANGO_DEVICE_ID:
  1818. cnss_pci_reg_read(pci_priv, PCIE_MHI_TIME_LOW, &low);
  1819. cnss_pci_reg_read(pci_priv, PCIE_MHI_TIME_HIGH, &high);
  1820. break;
  1821. default:
  1822. cnss_pci_reg_read(pci_priv, WLAON_GLOBAL_COUNTER_CTRL3, &low);
  1823. cnss_pci_reg_read(pci_priv, WLAON_GLOBAL_COUNTER_CTRL4, &high);
  1824. break;
  1825. }
  1826. device_ticks = (u64)high << 32 | low;
  1827. do_div(device_ticks, plat_priv->device_freq_hz / 100000);
  1828. *time_us = device_ticks * 10;
  1829. return 0;
  1830. }
  1831. static void cnss_pci_enable_time_sync_counter(struct cnss_pci_data *pci_priv)
  1832. {
  1833. switch (pci_priv->device_id) {
  1834. case KIWI_DEVICE_ID:
  1835. case MANGO_DEVICE_ID:
  1836. return;
  1837. default:
  1838. break;
  1839. }
  1840. cnss_pci_reg_write(pci_priv, WLAON_GLOBAL_COUNTER_CTRL5,
  1841. TIME_SYNC_ENABLE);
  1842. }
  1843. static void cnss_pci_clear_time_sync_counter(struct cnss_pci_data *pci_priv)
  1844. {
  1845. switch (pci_priv->device_id) {
  1846. case KIWI_DEVICE_ID:
  1847. case MANGO_DEVICE_ID:
  1848. return;
  1849. default:
  1850. break;
  1851. }
  1852. cnss_pci_reg_write(pci_priv, WLAON_GLOBAL_COUNTER_CTRL5,
  1853. TIME_SYNC_CLEAR);
  1854. }
  1855. static void cnss_pci_time_sync_reg_update(struct cnss_pci_data *pci_priv,
  1856. u32 low, u32 high)
  1857. {
  1858. u32 time_reg_low;
  1859. u32 time_reg_high;
  1860. switch (pci_priv->device_id) {
  1861. case KIWI_DEVICE_ID:
  1862. case MANGO_DEVICE_ID:
  1863. /* Use the next two shadow registers after host's usage */
  1864. time_reg_low = PCIE_SHADOW_REG_VALUE_0 +
  1865. (pci_priv->plat_priv->num_shadow_regs_v3 *
  1866. SHADOW_REG_LEN_BYTES);
  1867. time_reg_high = time_reg_low + SHADOW_REG_LEN_BYTES;
  1868. break;
  1869. default:
  1870. time_reg_low = PCIE_SHADOW_REG_VALUE_34;
  1871. time_reg_high = PCIE_SHADOW_REG_VALUE_35;
  1872. break;
  1873. }
  1874. cnss_pci_reg_write(pci_priv, time_reg_low, low);
  1875. cnss_pci_reg_write(pci_priv, time_reg_high, high);
  1876. cnss_pci_reg_read(pci_priv, time_reg_low, &low);
  1877. cnss_pci_reg_read(pci_priv, time_reg_high, &high);
  1878. cnss_pr_dbg("Updated time sync regs [0x%x] = 0x%x, [0x%x] = 0x%x\n",
  1879. time_reg_low, low, time_reg_high, high);
  1880. }
  1881. static int cnss_pci_update_timestamp(struct cnss_pci_data *pci_priv)
  1882. {
  1883. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1884. struct device *dev = &pci_priv->pci_dev->dev;
  1885. unsigned long flags = 0;
  1886. u64 host_time_us, device_time_us, offset;
  1887. u32 low, high;
  1888. int ret;
  1889. ret = cnss_pci_prevent_l1(dev);
  1890. if (ret)
  1891. goto out;
  1892. ret = cnss_pci_force_wake_get(pci_priv);
  1893. if (ret)
  1894. goto allow_l1;
  1895. spin_lock_irqsave(&time_sync_lock, flags);
  1896. cnss_pci_clear_time_sync_counter(pci_priv);
  1897. cnss_pci_enable_time_sync_counter(pci_priv);
  1898. host_time_us = cnss_get_host_timestamp(plat_priv);
  1899. ret = cnss_pci_get_device_timestamp(pci_priv, &device_time_us);
  1900. cnss_pci_clear_time_sync_counter(pci_priv);
  1901. spin_unlock_irqrestore(&time_sync_lock, flags);
  1902. if (ret)
  1903. goto force_wake_put;
  1904. if (host_time_us < device_time_us) {
  1905. cnss_pr_err("Host time (%llu us) is smaller than device time (%llu us), stop\n",
  1906. host_time_us, device_time_us);
  1907. ret = -EINVAL;
  1908. goto force_wake_put;
  1909. }
  1910. offset = host_time_us - device_time_us;
  1911. cnss_pr_dbg("Host time = %llu us, device time = %llu us, offset = %llu us\n",
  1912. host_time_us, device_time_us, offset);
  1913. low = offset & 0xFFFFFFFF;
  1914. high = offset >> 32;
  1915. cnss_pci_time_sync_reg_update(pci_priv, low, high);
  1916. force_wake_put:
  1917. cnss_pci_force_wake_put(pci_priv);
  1918. allow_l1:
  1919. cnss_pci_allow_l1(dev);
  1920. out:
  1921. return ret;
  1922. }
  1923. static void cnss_pci_time_sync_work_hdlr(struct work_struct *work)
  1924. {
  1925. struct cnss_pci_data *pci_priv =
  1926. container_of(work, struct cnss_pci_data, time_sync_work.work);
  1927. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1928. unsigned int time_sync_period_ms =
  1929. plat_priv->ctrl_params.time_sync_period;
  1930. if (test_bit(DISABLE_TIME_SYNC, &plat_priv->ctrl_params.quirks)) {
  1931. cnss_pr_dbg("Time sync is disabled\n");
  1932. return;
  1933. }
  1934. if (!time_sync_period_ms) {
  1935. cnss_pr_dbg("Skip time sync as time period is 0\n");
  1936. return;
  1937. }
  1938. if (cnss_pci_is_device_down(&pci_priv->pci_dev->dev))
  1939. return;
  1940. if (cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS) < 0)
  1941. goto runtime_pm_put;
  1942. mutex_lock(&pci_priv->bus_lock);
  1943. cnss_pci_update_timestamp(pci_priv);
  1944. mutex_unlock(&pci_priv->bus_lock);
  1945. schedule_delayed_work(&pci_priv->time_sync_work,
  1946. msecs_to_jiffies(time_sync_period_ms));
  1947. runtime_pm_put:
  1948. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  1949. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  1950. }
  1951. static int cnss_pci_start_time_sync_update(struct cnss_pci_data *pci_priv)
  1952. {
  1953. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1954. switch (pci_priv->device_id) {
  1955. case QCA6390_DEVICE_ID:
  1956. case QCA6490_DEVICE_ID:
  1957. case KIWI_DEVICE_ID:
  1958. case MANGO_DEVICE_ID:
  1959. break;
  1960. default:
  1961. return -EOPNOTSUPP;
  1962. }
  1963. if (!plat_priv->device_freq_hz) {
  1964. cnss_pr_dbg("Device time clock frequency is not valid, skip time sync\n");
  1965. return -EINVAL;
  1966. }
  1967. cnss_pci_time_sync_work_hdlr(&pci_priv->time_sync_work.work);
  1968. return 0;
  1969. }
  1970. static void cnss_pci_stop_time_sync_update(struct cnss_pci_data *pci_priv)
  1971. {
  1972. switch (pci_priv->device_id) {
  1973. case QCA6390_DEVICE_ID:
  1974. case QCA6490_DEVICE_ID:
  1975. case KIWI_DEVICE_ID:
  1976. case MANGO_DEVICE_ID:
  1977. break;
  1978. default:
  1979. return;
  1980. }
  1981. cancel_delayed_work_sync(&pci_priv->time_sync_work);
  1982. }
  1983. int cnss_pci_update_time_sync_period(struct cnss_pci_data *pci_priv,
  1984. unsigned int time_sync_period)
  1985. {
  1986. struct cnss_plat_data *plat_priv;
  1987. if (!pci_priv)
  1988. return -ENODEV;
  1989. plat_priv = pci_priv->plat_priv;
  1990. cnss_pci_stop_time_sync_update(pci_priv);
  1991. plat_priv->ctrl_params.time_sync_period = time_sync_period;
  1992. cnss_pci_start_time_sync_update(pci_priv);
  1993. cnss_pr_dbg("WLAN time sync period %u ms\n",
  1994. plat_priv->ctrl_params.time_sync_period);
  1995. return 0;
  1996. }
  1997. int cnss_pci_call_driver_probe(struct cnss_pci_data *pci_priv)
  1998. {
  1999. int ret = 0;
  2000. struct cnss_plat_data *plat_priv;
  2001. if (!pci_priv)
  2002. return -ENODEV;
  2003. plat_priv = pci_priv->plat_priv;
  2004. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2005. cnss_pr_err("Reboot is in progress, skip driver probe\n");
  2006. return -EINVAL;
  2007. }
  2008. if (test_bit(CNSS_DRIVER_DEBUG, &plat_priv->driver_state)) {
  2009. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  2010. cnss_pr_dbg("Skip driver probe\n");
  2011. goto out;
  2012. }
  2013. if (!pci_priv->driver_ops) {
  2014. cnss_pr_err("driver_ops is NULL\n");
  2015. ret = -EINVAL;
  2016. goto out;
  2017. }
  2018. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  2019. test_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state)) {
  2020. ret = pci_priv->driver_ops->reinit(pci_priv->pci_dev,
  2021. pci_priv->pci_device_id);
  2022. if (ret) {
  2023. cnss_pr_err("Failed to reinit host driver, err = %d\n",
  2024. ret);
  2025. goto out;
  2026. }
  2027. complete(&plat_priv->recovery_complete);
  2028. } else if (test_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state)) {
  2029. ret = pci_priv->driver_ops->probe(pci_priv->pci_dev,
  2030. pci_priv->pci_device_id);
  2031. if (ret) {
  2032. cnss_pr_err("Failed to probe host driver, err = %d\n",
  2033. ret);
  2034. goto out;
  2035. }
  2036. clear_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  2037. set_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state);
  2038. cnss_pci_free_blob_mem(pci_priv);
  2039. complete_all(&plat_priv->power_up_complete);
  2040. } else if (test_bit(CNSS_DRIVER_IDLE_RESTART,
  2041. &plat_priv->driver_state)) {
  2042. ret = pci_priv->driver_ops->idle_restart(pci_priv->pci_dev,
  2043. pci_priv->pci_device_id);
  2044. if (ret) {
  2045. cnss_pr_err("Failed to idle restart host driver, err = %d\n",
  2046. ret);
  2047. plat_priv->power_up_error = ret;
  2048. complete_all(&plat_priv->power_up_complete);
  2049. goto out;
  2050. }
  2051. clear_bit(CNSS_DRIVER_IDLE_RESTART, &plat_priv->driver_state);
  2052. complete_all(&plat_priv->power_up_complete);
  2053. } else {
  2054. complete(&plat_priv->power_up_complete);
  2055. }
  2056. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state)) {
  2057. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  2058. __pm_relax(plat_priv->recovery_ws);
  2059. }
  2060. cnss_pci_start_time_sync_update(pci_priv);
  2061. return 0;
  2062. out:
  2063. return ret;
  2064. }
  2065. int cnss_pci_call_driver_remove(struct cnss_pci_data *pci_priv)
  2066. {
  2067. struct cnss_plat_data *plat_priv;
  2068. int ret;
  2069. if (!pci_priv)
  2070. return -ENODEV;
  2071. plat_priv = pci_priv->plat_priv;
  2072. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state) ||
  2073. test_bit(CNSS_FW_BOOT_RECOVERY, &plat_priv->driver_state) ||
  2074. test_bit(CNSS_DRIVER_DEBUG, &plat_priv->driver_state)) {
  2075. cnss_pr_dbg("Skip driver remove\n");
  2076. return 0;
  2077. }
  2078. if (!pci_priv->driver_ops) {
  2079. cnss_pr_err("driver_ops is NULL\n");
  2080. return -EINVAL;
  2081. }
  2082. cnss_pci_stop_time_sync_update(pci_priv);
  2083. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  2084. test_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state)) {
  2085. pci_priv->driver_ops->shutdown(pci_priv->pci_dev);
  2086. } else if (test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state)) {
  2087. pci_priv->driver_ops->remove(pci_priv->pci_dev);
  2088. clear_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state);
  2089. } else if (test_bit(CNSS_DRIVER_IDLE_SHUTDOWN,
  2090. &plat_priv->driver_state)) {
  2091. ret = pci_priv->driver_ops->idle_shutdown(pci_priv->pci_dev);
  2092. if (ret == -EAGAIN) {
  2093. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN,
  2094. &plat_priv->driver_state);
  2095. return ret;
  2096. }
  2097. }
  2098. plat_priv->get_info_cb_ctx = NULL;
  2099. plat_priv->get_info_cb = NULL;
  2100. return 0;
  2101. }
  2102. int cnss_pci_call_driver_modem_status(struct cnss_pci_data *pci_priv,
  2103. int modem_current_status)
  2104. {
  2105. struct cnss_wlan_driver *driver_ops;
  2106. if (!pci_priv)
  2107. return -ENODEV;
  2108. driver_ops = pci_priv->driver_ops;
  2109. if (!driver_ops || !driver_ops->modem_status)
  2110. return -EINVAL;
  2111. driver_ops->modem_status(pci_priv->pci_dev, modem_current_status);
  2112. return 0;
  2113. }
  2114. int cnss_pci_update_status(struct cnss_pci_data *pci_priv,
  2115. enum cnss_driver_status status)
  2116. {
  2117. struct cnss_wlan_driver *driver_ops;
  2118. if (!pci_priv)
  2119. return -ENODEV;
  2120. driver_ops = pci_priv->driver_ops;
  2121. if (!driver_ops || !driver_ops->update_status)
  2122. return -EINVAL;
  2123. cnss_pr_dbg("Update driver status: %d\n", status);
  2124. driver_ops->update_status(pci_priv->pci_dev, status);
  2125. return 0;
  2126. }
  2127. static void cnss_pci_misc_reg_dump(struct cnss_pci_data *pci_priv,
  2128. struct cnss_misc_reg *misc_reg,
  2129. u32 misc_reg_size,
  2130. char *reg_name)
  2131. {
  2132. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2133. bool do_force_wake_put = true;
  2134. int i;
  2135. if (!misc_reg)
  2136. return;
  2137. if (in_interrupt() || irqs_disabled())
  2138. return;
  2139. if (cnss_pci_check_link_status(pci_priv))
  2140. return;
  2141. if (cnss_pci_force_wake_get(pci_priv)) {
  2142. /* Continue to dump when device has entered RDDM already */
  2143. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2144. return;
  2145. do_force_wake_put = false;
  2146. }
  2147. cnss_pr_dbg("Start to dump %s registers\n", reg_name);
  2148. for (i = 0; i < misc_reg_size; i++) {
  2149. if (!test_bit(pci_priv->misc_reg_dev_mask,
  2150. &misc_reg[i].dev_mask))
  2151. continue;
  2152. if (misc_reg[i].wr) {
  2153. if (misc_reg[i].offset ==
  2154. QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG &&
  2155. i >= 1)
  2156. misc_reg[i].val =
  2157. QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG_MSK |
  2158. misc_reg[i - 1].val;
  2159. if (cnss_pci_reg_write(pci_priv,
  2160. misc_reg[i].offset,
  2161. misc_reg[i].val))
  2162. goto force_wake_put;
  2163. cnss_pr_vdbg("Write 0x%X to 0x%X\n",
  2164. misc_reg[i].val,
  2165. misc_reg[i].offset);
  2166. } else {
  2167. if (cnss_pci_reg_read(pci_priv,
  2168. misc_reg[i].offset,
  2169. &misc_reg[i].val))
  2170. goto force_wake_put;
  2171. }
  2172. }
  2173. force_wake_put:
  2174. if (do_force_wake_put)
  2175. cnss_pci_force_wake_put(pci_priv);
  2176. }
  2177. static void cnss_pci_dump_misc_reg(struct cnss_pci_data *pci_priv)
  2178. {
  2179. if (in_interrupt() || irqs_disabled())
  2180. return;
  2181. if (cnss_pci_check_link_status(pci_priv))
  2182. return;
  2183. cnss_pci_misc_reg_dump(pci_priv, pci_priv->wcss_reg,
  2184. WCSS_REG_SIZE, "wcss");
  2185. cnss_pci_misc_reg_dump(pci_priv, pci_priv->pcie_reg,
  2186. PCIE_REG_SIZE, "pcie");
  2187. cnss_pci_misc_reg_dump(pci_priv, pci_priv->wlaon_reg,
  2188. WLAON_REG_SIZE, "wlaon");
  2189. cnss_pci_misc_reg_dump(pci_priv, pci_priv->syspm_reg,
  2190. SYSPM_REG_SIZE, "syspm");
  2191. }
  2192. static void cnss_pci_dump_shadow_reg(struct cnss_pci_data *pci_priv)
  2193. {
  2194. int i, j = 0, array_size = SHADOW_REG_COUNT + SHADOW_REG_INTER_COUNT;
  2195. u32 reg_offset;
  2196. bool do_force_wake_put = true;
  2197. if (in_interrupt() || irqs_disabled())
  2198. return;
  2199. if (cnss_pci_check_link_status(pci_priv))
  2200. return;
  2201. if (!pci_priv->debug_reg) {
  2202. pci_priv->debug_reg = devm_kzalloc(&pci_priv->pci_dev->dev,
  2203. sizeof(*pci_priv->debug_reg)
  2204. * array_size, GFP_KERNEL);
  2205. if (!pci_priv->debug_reg)
  2206. return;
  2207. }
  2208. if (cnss_pci_force_wake_get(pci_priv))
  2209. do_force_wake_put = false;
  2210. cnss_pr_dbg("Start to dump shadow registers\n");
  2211. for (i = 0; i < SHADOW_REG_COUNT; i++, j++) {
  2212. reg_offset = PCIE_SHADOW_REG_VALUE_0 + i * 4;
  2213. pci_priv->debug_reg[j].offset = reg_offset;
  2214. if (cnss_pci_reg_read(pci_priv, reg_offset,
  2215. &pci_priv->debug_reg[j].val))
  2216. goto force_wake_put;
  2217. }
  2218. for (i = 0; i < SHADOW_REG_INTER_COUNT; i++, j++) {
  2219. reg_offset = PCIE_SHADOW_REG_INTER_0 + i * 4;
  2220. pci_priv->debug_reg[j].offset = reg_offset;
  2221. if (cnss_pci_reg_read(pci_priv, reg_offset,
  2222. &pci_priv->debug_reg[j].val))
  2223. goto force_wake_put;
  2224. }
  2225. force_wake_put:
  2226. if (do_force_wake_put)
  2227. cnss_pci_force_wake_put(pci_priv);
  2228. }
  2229. static int cnss_qca6174_powerup(struct cnss_pci_data *pci_priv)
  2230. {
  2231. int ret = 0;
  2232. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2233. ret = cnss_power_on_device(plat_priv, false);
  2234. if (ret) {
  2235. cnss_pr_err("Failed to power on device, err = %d\n", ret);
  2236. goto out;
  2237. }
  2238. ret = cnss_resume_pci_link(pci_priv);
  2239. if (ret) {
  2240. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  2241. goto power_off;
  2242. }
  2243. ret = cnss_pci_call_driver_probe(pci_priv);
  2244. if (ret)
  2245. goto suspend_link;
  2246. return 0;
  2247. suspend_link:
  2248. cnss_suspend_pci_link(pci_priv);
  2249. power_off:
  2250. cnss_power_off_device(plat_priv);
  2251. out:
  2252. return ret;
  2253. }
  2254. static int cnss_qca6174_shutdown(struct cnss_pci_data *pci_priv)
  2255. {
  2256. int ret = 0;
  2257. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2258. cnss_pci_pm_runtime_resume(pci_priv);
  2259. ret = cnss_pci_call_driver_remove(pci_priv);
  2260. if (ret == -EAGAIN)
  2261. goto out;
  2262. cnss_request_bus_bandwidth(&plat_priv->plat_dev->dev,
  2263. CNSS_BUS_WIDTH_NONE);
  2264. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2265. cnss_pci_set_auto_suspended(pci_priv, 0);
  2266. ret = cnss_suspend_pci_link(pci_priv);
  2267. if (ret)
  2268. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  2269. cnss_power_off_device(plat_priv);
  2270. clear_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2271. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state);
  2272. out:
  2273. return ret;
  2274. }
  2275. static void cnss_qca6174_crash_shutdown(struct cnss_pci_data *pci_priv)
  2276. {
  2277. if (pci_priv->driver_ops && pci_priv->driver_ops->crash_shutdown)
  2278. pci_priv->driver_ops->crash_shutdown(pci_priv->pci_dev);
  2279. }
  2280. static int cnss_qca6174_ramdump(struct cnss_pci_data *pci_priv)
  2281. {
  2282. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2283. struct cnss_ramdump_info *ramdump_info;
  2284. ramdump_info = &plat_priv->ramdump_info;
  2285. if (!ramdump_info->ramdump_size)
  2286. return -EINVAL;
  2287. return cnss_do_ramdump(plat_priv);
  2288. }
  2289. static void cnss_get_driver_mode_update_fw_name(struct cnss_plat_data *plat_priv)
  2290. {
  2291. struct cnss_pci_data *pci_priv;
  2292. struct cnss_wlan_driver *driver_ops;
  2293. pci_priv = plat_priv->bus_priv;
  2294. driver_ops = pci_priv->driver_ops;
  2295. if (driver_ops && driver_ops->get_driver_mode) {
  2296. plat_priv->driver_mode = driver_ops->get_driver_mode();
  2297. cnss_pci_update_fw_name(pci_priv);
  2298. cnss_pr_dbg("New driver mode is %d", plat_priv->driver_mode);
  2299. }
  2300. }
  2301. static int cnss_qca6290_powerup(struct cnss_pci_data *pci_priv)
  2302. {
  2303. int ret = 0;
  2304. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2305. unsigned int timeout;
  2306. int retry = 0, bt_en_gpio = plat_priv->pinctrl_info.bt_en_gpio;
  2307. int sw_ctrl_gpio = plat_priv->pinctrl_info.sw_ctrl_gpio;
  2308. if (plat_priv->ramdump_info_v2.dump_data_valid) {
  2309. cnss_pci_clear_dump_info(pci_priv);
  2310. cnss_pci_power_off_mhi(pci_priv);
  2311. cnss_suspend_pci_link(pci_priv);
  2312. cnss_pci_deinit_mhi(pci_priv);
  2313. cnss_power_off_device(plat_priv);
  2314. }
  2315. /* Clear QMI send usage count during every power up */
  2316. pci_priv->qmi_send_usage_count = 0;
  2317. plat_priv->power_up_error = 0;
  2318. cnss_get_driver_mode_update_fw_name(plat_priv);
  2319. retry:
  2320. ret = cnss_power_on_device(plat_priv, false);
  2321. if (ret) {
  2322. cnss_pr_err("Failed to power on device, err = %d\n", ret);
  2323. goto out;
  2324. }
  2325. ret = cnss_resume_pci_link(pci_priv);
  2326. if (ret) {
  2327. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  2328. cnss_pr_dbg("Value of SW_CTRL GPIO: %d\n",
  2329. cnss_get_input_gpio_value(plat_priv, sw_ctrl_gpio));
  2330. if (test_bit(IGNORE_PCI_LINK_FAILURE,
  2331. &plat_priv->ctrl_params.quirks)) {
  2332. cnss_pr_dbg("Ignore PCI link resume failure\n");
  2333. ret = 0;
  2334. goto out;
  2335. }
  2336. if (ret == -EAGAIN && retry++ < POWER_ON_RETRY_MAX_TIMES) {
  2337. cnss_power_off_device(plat_priv);
  2338. /* Force toggle BT_EN GPIO low */
  2339. if (retry == POWER_ON_RETRY_MAX_TIMES) {
  2340. cnss_pr_dbg("Retry #%d. Set BT_EN GPIO(%u) low\n",
  2341. retry, bt_en_gpio);
  2342. if (bt_en_gpio >= 0)
  2343. gpio_direction_output(bt_en_gpio, 0);
  2344. cnss_pr_dbg("BT_EN GPIO val: %d\n",
  2345. gpio_get_value(bt_en_gpio));
  2346. }
  2347. cnss_pr_dbg("Retry to resume PCI link #%d\n", retry);
  2348. cnss_pr_dbg("Value of SW_CTRL GPIO: %d\n",
  2349. cnss_get_input_gpio_value(plat_priv,
  2350. sw_ctrl_gpio));
  2351. msleep(POWER_ON_RETRY_DELAY_MS * retry);
  2352. goto retry;
  2353. }
  2354. /* Assert when it reaches maximum retries */
  2355. CNSS_ASSERT(0);
  2356. goto power_off;
  2357. }
  2358. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, false, false);
  2359. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_QMI);
  2360. ret = cnss_pci_start_mhi(pci_priv);
  2361. if (ret) {
  2362. cnss_fatal_err("Failed to start MHI, err = %d\n", ret);
  2363. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  2364. !pci_priv->pci_link_down_ind && timeout) {
  2365. /* Start recovery directly for MHI start failures */
  2366. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  2367. CNSS_REASON_DEFAULT);
  2368. }
  2369. return 0;
  2370. }
  2371. if (test_bit(USE_CORE_ONLY_FW, &plat_priv->ctrl_params.quirks)) {
  2372. clear_bit(CNSS_FW_BOOT_RECOVERY, &plat_priv->driver_state);
  2373. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  2374. return 0;
  2375. }
  2376. cnss_set_pin_connect_status(plat_priv);
  2377. if (test_bit(QMI_BYPASS, &plat_priv->ctrl_params.quirks)) {
  2378. ret = cnss_pci_call_driver_probe(pci_priv);
  2379. if (ret)
  2380. goto stop_mhi;
  2381. } else if (timeout) {
  2382. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state))
  2383. timeout += WLAN_COLD_BOOT_CAL_TIMEOUT;
  2384. else
  2385. timeout += WLAN_MISSION_MODE_TIMEOUT;
  2386. mod_timer(&plat_priv->fw_boot_timer,
  2387. jiffies + msecs_to_jiffies(timeout));
  2388. }
  2389. return 0;
  2390. stop_mhi:
  2391. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, true);
  2392. cnss_pci_power_off_mhi(pci_priv);
  2393. cnss_suspend_pci_link(pci_priv);
  2394. cnss_pci_deinit_mhi(pci_priv);
  2395. power_off:
  2396. cnss_power_off_device(plat_priv);
  2397. out:
  2398. return ret;
  2399. }
  2400. static int cnss_qca6290_shutdown(struct cnss_pci_data *pci_priv)
  2401. {
  2402. int ret = 0;
  2403. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2404. int do_force_wake = true;
  2405. cnss_pci_pm_runtime_resume(pci_priv);
  2406. ret = cnss_pci_call_driver_remove(pci_priv);
  2407. if (ret == -EAGAIN)
  2408. goto out;
  2409. cnss_request_bus_bandwidth(&plat_priv->plat_dev->dev,
  2410. CNSS_BUS_WIDTH_NONE);
  2411. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2412. cnss_pci_set_auto_suspended(pci_priv, 0);
  2413. if ((test_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state) ||
  2414. test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state) ||
  2415. test_bit(CNSS_DRIVER_IDLE_RESTART, &plat_priv->driver_state) ||
  2416. test_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state) ||
  2417. test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state)) &&
  2418. test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state)) {
  2419. del_timer(&pci_priv->dev_rddm_timer);
  2420. cnss_pci_collect_dump_info(pci_priv, false);
  2421. CNSS_ASSERT(0);
  2422. }
  2423. if (!cnss_is_device_powered_on(plat_priv)) {
  2424. cnss_pr_dbg("Device is already powered off, ignore\n");
  2425. goto skip_power_off;
  2426. }
  2427. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2428. do_force_wake = false;
  2429. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, do_force_wake);
  2430. /* FBC image will be freed after powering off MHI, so skip
  2431. * if RAM dump data is still valid.
  2432. */
  2433. if (plat_priv->ramdump_info_v2.dump_data_valid)
  2434. goto skip_power_off;
  2435. cnss_pci_power_off_mhi(pci_priv);
  2436. ret = cnss_suspend_pci_link(pci_priv);
  2437. if (ret)
  2438. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  2439. cnss_pci_deinit_mhi(pci_priv);
  2440. cnss_power_off_device(plat_priv);
  2441. skip_power_off:
  2442. pci_priv->remap_window = 0;
  2443. clear_bit(CNSS_FW_READY, &plat_priv->driver_state);
  2444. clear_bit(CNSS_FW_MEM_READY, &plat_priv->driver_state);
  2445. if (test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state) ||
  2446. test_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state)) {
  2447. clear_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  2448. pci_priv->pci_link_down_ind = false;
  2449. }
  2450. clear_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2451. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state);
  2452. memset(&print_optimize, 0, sizeof(print_optimize));
  2453. out:
  2454. return ret;
  2455. }
  2456. static void cnss_qca6290_crash_shutdown(struct cnss_pci_data *pci_priv)
  2457. {
  2458. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2459. set_bit(CNSS_IN_PANIC, &plat_priv->driver_state);
  2460. cnss_pr_dbg("Crash shutdown with driver_state 0x%lx\n",
  2461. plat_priv->driver_state);
  2462. cnss_pci_collect_dump_info(pci_priv, true);
  2463. clear_bit(CNSS_IN_PANIC, &plat_priv->driver_state);
  2464. }
  2465. static int cnss_qca6290_ramdump(struct cnss_pci_data *pci_priv)
  2466. {
  2467. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2468. struct cnss_ramdump_info_v2 *info_v2 = &plat_priv->ramdump_info_v2;
  2469. struct cnss_dump_data *dump_data = &info_v2->dump_data;
  2470. struct cnss_dump_seg *dump_seg = info_v2->dump_data_vaddr;
  2471. int ret = 0;
  2472. if (!info_v2->dump_data_valid || !dump_seg ||
  2473. dump_data->nentries == 0)
  2474. return 0;
  2475. ret = cnss_do_elf_ramdump(plat_priv);
  2476. cnss_pci_clear_dump_info(pci_priv);
  2477. cnss_pci_power_off_mhi(pci_priv);
  2478. cnss_suspend_pci_link(pci_priv);
  2479. cnss_pci_deinit_mhi(pci_priv);
  2480. cnss_power_off_device(plat_priv);
  2481. return ret;
  2482. }
  2483. int cnss_pci_dev_powerup(struct cnss_pci_data *pci_priv)
  2484. {
  2485. int ret = 0;
  2486. if (!pci_priv) {
  2487. cnss_pr_err("pci_priv is NULL\n");
  2488. return -ENODEV;
  2489. }
  2490. switch (pci_priv->device_id) {
  2491. case QCA6174_DEVICE_ID:
  2492. ret = cnss_qca6174_powerup(pci_priv);
  2493. break;
  2494. case QCA6290_DEVICE_ID:
  2495. case QCA6390_DEVICE_ID:
  2496. case QCA6490_DEVICE_ID:
  2497. case KIWI_DEVICE_ID:
  2498. case MANGO_DEVICE_ID:
  2499. ret = cnss_qca6290_powerup(pci_priv);
  2500. break;
  2501. default:
  2502. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2503. pci_priv->device_id);
  2504. ret = -ENODEV;
  2505. }
  2506. return ret;
  2507. }
  2508. int cnss_pci_dev_shutdown(struct cnss_pci_data *pci_priv)
  2509. {
  2510. int ret = 0;
  2511. if (!pci_priv) {
  2512. cnss_pr_err("pci_priv is NULL\n");
  2513. return -ENODEV;
  2514. }
  2515. switch (pci_priv->device_id) {
  2516. case QCA6174_DEVICE_ID:
  2517. ret = cnss_qca6174_shutdown(pci_priv);
  2518. break;
  2519. case QCA6290_DEVICE_ID:
  2520. case QCA6390_DEVICE_ID:
  2521. case QCA6490_DEVICE_ID:
  2522. case KIWI_DEVICE_ID:
  2523. case MANGO_DEVICE_ID:
  2524. ret = cnss_qca6290_shutdown(pci_priv);
  2525. break;
  2526. default:
  2527. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2528. pci_priv->device_id);
  2529. ret = -ENODEV;
  2530. }
  2531. return ret;
  2532. }
  2533. int cnss_pci_dev_crash_shutdown(struct cnss_pci_data *pci_priv)
  2534. {
  2535. int ret = 0;
  2536. if (!pci_priv) {
  2537. cnss_pr_err("pci_priv is NULL\n");
  2538. return -ENODEV;
  2539. }
  2540. switch (pci_priv->device_id) {
  2541. case QCA6174_DEVICE_ID:
  2542. cnss_qca6174_crash_shutdown(pci_priv);
  2543. break;
  2544. case QCA6290_DEVICE_ID:
  2545. case QCA6390_DEVICE_ID:
  2546. case QCA6490_DEVICE_ID:
  2547. case KIWI_DEVICE_ID:
  2548. case MANGO_DEVICE_ID:
  2549. cnss_qca6290_crash_shutdown(pci_priv);
  2550. break;
  2551. default:
  2552. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2553. pci_priv->device_id);
  2554. ret = -ENODEV;
  2555. }
  2556. return ret;
  2557. }
  2558. int cnss_pci_dev_ramdump(struct cnss_pci_data *pci_priv)
  2559. {
  2560. int ret = 0;
  2561. if (!pci_priv) {
  2562. cnss_pr_err("pci_priv is NULL\n");
  2563. return -ENODEV;
  2564. }
  2565. switch (pci_priv->device_id) {
  2566. case QCA6174_DEVICE_ID:
  2567. ret = cnss_qca6174_ramdump(pci_priv);
  2568. break;
  2569. case QCA6290_DEVICE_ID:
  2570. case QCA6390_DEVICE_ID:
  2571. case QCA6490_DEVICE_ID:
  2572. case KIWI_DEVICE_ID:
  2573. case MANGO_DEVICE_ID:
  2574. ret = cnss_qca6290_ramdump(pci_priv);
  2575. break;
  2576. default:
  2577. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2578. pci_priv->device_id);
  2579. ret = -ENODEV;
  2580. }
  2581. return ret;
  2582. }
  2583. int cnss_pci_is_drv_connected(struct device *dev)
  2584. {
  2585. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  2586. if (!pci_priv)
  2587. return -ENODEV;
  2588. return pci_priv->drv_connected_last;
  2589. }
  2590. EXPORT_SYMBOL(cnss_pci_is_drv_connected);
  2591. static void cnss_wlan_reg_driver_work(struct work_struct *work)
  2592. {
  2593. struct cnss_plat_data *plat_priv =
  2594. container_of(work, struct cnss_plat_data, wlan_reg_driver_work.work);
  2595. struct cnss_pci_data *pci_priv = plat_priv->bus_priv;
  2596. struct cnss_cal_info *cal_info;
  2597. unsigned int timeout;
  2598. if (test_bit(CNSS_WLAN_HW_DISABLED, &plat_priv->driver_state))
  2599. return;
  2600. if (test_bit(CNSS_COLD_BOOT_CAL_DONE, &plat_priv->driver_state)) {
  2601. goto reg_driver;
  2602. } else {
  2603. if (plat_priv->charger_mode) {
  2604. cnss_pr_err("Ignore calibration timeout in charger mode\n");
  2605. return;
  2606. }
  2607. if (!test_bit(CNSS_IN_COLD_BOOT_CAL,
  2608. &plat_priv->driver_state)) {
  2609. timeout = cnss_get_timeout(plat_priv,
  2610. CNSS_TIMEOUT_CALIBRATION);
  2611. cnss_pr_dbg("File system not ready to start calibration. Wait for %ds..\n",
  2612. timeout / 1000);
  2613. schedule_delayed_work(&plat_priv->wlan_reg_driver_work,
  2614. msecs_to_jiffies(timeout));
  2615. return;
  2616. }
  2617. del_timer(&plat_priv->fw_boot_timer);
  2618. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state) &&
  2619. !test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2620. cnss_pr_err("Timeout waiting for calibration to complete\n");
  2621. CNSS_ASSERT(0);
  2622. }
  2623. cal_info = kzalloc(sizeof(*cal_info), GFP_KERNEL);
  2624. if (!cal_info)
  2625. return;
  2626. cal_info->cal_status = CNSS_CAL_TIMEOUT;
  2627. cnss_driver_event_post(plat_priv,
  2628. CNSS_DRIVER_EVENT_COLD_BOOT_CAL_DONE,
  2629. 0, cal_info);
  2630. }
  2631. reg_driver:
  2632. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2633. cnss_pr_dbg("Reboot/Shutdown is in progress, ignore register driver\n");
  2634. return;
  2635. }
  2636. reinit_completion(&plat_priv->power_up_complete);
  2637. cnss_driver_event_post(plat_priv,
  2638. CNSS_DRIVER_EVENT_REGISTER_DRIVER,
  2639. CNSS_EVENT_SYNC_UNKILLABLE,
  2640. pci_priv->driver_ops);
  2641. }
  2642. int cnss_wlan_register_driver(struct cnss_wlan_driver *driver_ops)
  2643. {
  2644. int ret = 0;
  2645. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  2646. struct cnss_pci_data *pci_priv;
  2647. const struct pci_device_id *id_table = driver_ops->id_table;
  2648. unsigned int timeout;
  2649. if (!cnss_check_driver_loading_allowed()) {
  2650. cnss_pr_info("No cnss2 dtsi entry present");
  2651. return -ENODEV;
  2652. }
  2653. if (!plat_priv) {
  2654. cnss_pr_buf("plat_priv is not ready for register driver\n");
  2655. return -EAGAIN;
  2656. }
  2657. pci_priv = plat_priv->bus_priv;
  2658. if (test_bit(CNSS_WLAN_HW_DISABLED, &plat_priv->driver_state)) {
  2659. while (id_table && id_table->device) {
  2660. if (plat_priv->device_id == id_table->device) {
  2661. if (plat_priv->device_id == KIWI_DEVICE_ID &&
  2662. driver_ops->chip_version != 2) {
  2663. cnss_pr_err("WLAN HW disabled. kiwi_v2 only supported\n");
  2664. return -ENODEV;
  2665. }
  2666. cnss_pr_info("WLAN register driver deferred for device ID: 0x%x due to HW disable\n",
  2667. id_table->device);
  2668. plat_priv->driver_ops = driver_ops;
  2669. return 0;
  2670. }
  2671. id_table++;
  2672. }
  2673. return -ENODEV;
  2674. }
  2675. if (!test_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state)) {
  2676. cnss_pr_info("pci probe not yet done for register driver\n");
  2677. return -EAGAIN;
  2678. }
  2679. if (test_bit(CNSS_DRIVER_REGISTERED, &plat_priv->driver_state)) {
  2680. cnss_pr_err("Driver has already registered\n");
  2681. return -EEXIST;
  2682. }
  2683. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2684. cnss_pr_dbg("Reboot/Shutdown is in progress, ignore register driver\n");
  2685. return -EINVAL;
  2686. }
  2687. if (!id_table || !pci_dev_present(id_table)) {
  2688. /* id_table pointer will move from pci_dev_present(),
  2689. * so check again using local pointer.
  2690. */
  2691. id_table = driver_ops->id_table;
  2692. while (id_table && id_table->vendor) {
  2693. cnss_pr_info("Host driver is built for PCIe device ID 0x%x\n",
  2694. id_table->device);
  2695. id_table++;
  2696. }
  2697. cnss_pr_err("Enumerated PCIe device id is 0x%x, reject unsupported driver\n",
  2698. pci_priv->device_id);
  2699. return -ENODEV;
  2700. }
  2701. if (driver_ops->chip_version != CNSS_CHIP_VER_ANY &&
  2702. driver_ops->chip_version != plat_priv->device_version.major_version) {
  2703. cnss_pr_err("Driver built for chip ver 0x%x, enumerated ver 0x%x, reject unsupported driver\n",
  2704. driver_ops->chip_version,
  2705. plat_priv->device_version.major_version);
  2706. return -ENODEV;
  2707. }
  2708. cnss_get_driver_mode_update_fw_name(plat_priv);
  2709. set_bit(CNSS_DRIVER_REGISTER, &plat_priv->driver_state);
  2710. if (!plat_priv->cbc_enabled ||
  2711. test_bit(CNSS_COLD_BOOT_CAL_DONE, &plat_priv->driver_state))
  2712. goto register_driver;
  2713. pci_priv->driver_ops = driver_ops;
  2714. /* If Cold Boot Calibration is enabled, it is the 1st step in init
  2715. * sequence.CBC is done on file system_ready trigger. Qcacld will be
  2716. * loaded from vendor_modprobe.sh at early boot and must be deferred
  2717. * until CBC is complete
  2718. */
  2719. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_CALIBRATION);
  2720. INIT_DELAYED_WORK(&plat_priv->wlan_reg_driver_work,
  2721. cnss_wlan_reg_driver_work);
  2722. schedule_delayed_work(&plat_priv->wlan_reg_driver_work,
  2723. msecs_to_jiffies(timeout));
  2724. cnss_pr_info("WLAN register driver deferred for Calibration\n");
  2725. return 0;
  2726. register_driver:
  2727. reinit_completion(&plat_priv->power_up_complete);
  2728. ret = cnss_driver_event_post(plat_priv,
  2729. CNSS_DRIVER_EVENT_REGISTER_DRIVER,
  2730. CNSS_EVENT_SYNC_UNKILLABLE,
  2731. driver_ops);
  2732. return ret;
  2733. }
  2734. EXPORT_SYMBOL(cnss_wlan_register_driver);
  2735. void cnss_wlan_unregister_driver(struct cnss_wlan_driver *driver_ops)
  2736. {
  2737. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  2738. int ret = 0;
  2739. unsigned int timeout;
  2740. if (!plat_priv) {
  2741. cnss_pr_err("plat_priv is NULL\n");
  2742. return;
  2743. }
  2744. mutex_lock(&plat_priv->driver_ops_lock);
  2745. if (plat_priv->device_id == QCA6174_DEVICE_ID)
  2746. goto skip_wait_power_up;
  2747. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_WLAN_WATCHDOG);
  2748. ret = wait_for_completion_timeout(&plat_priv->power_up_complete,
  2749. msecs_to_jiffies(timeout));
  2750. if (!ret) {
  2751. cnss_pr_err("Timeout (%ums) waiting for driver power up to complete\n",
  2752. timeout);
  2753. CNSS_ASSERT(0);
  2754. }
  2755. skip_wait_power_up:
  2756. if (!test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  2757. !test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2758. goto skip_wait_recovery;
  2759. reinit_completion(&plat_priv->recovery_complete);
  2760. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_RECOVERY);
  2761. ret = wait_for_completion_timeout(&plat_priv->recovery_complete,
  2762. msecs_to_jiffies(timeout));
  2763. if (!ret) {
  2764. cnss_pr_err("Timeout (%ums) waiting for recovery to complete\n",
  2765. timeout);
  2766. CNSS_ASSERT(0);
  2767. }
  2768. skip_wait_recovery:
  2769. cnss_driver_event_post(plat_priv,
  2770. CNSS_DRIVER_EVENT_UNREGISTER_DRIVER,
  2771. CNSS_EVENT_SYNC_UNKILLABLE, NULL);
  2772. mutex_unlock(&plat_priv->driver_ops_lock);
  2773. }
  2774. EXPORT_SYMBOL(cnss_wlan_unregister_driver);
  2775. int cnss_pci_register_driver_hdlr(struct cnss_pci_data *pci_priv,
  2776. void *data)
  2777. {
  2778. int ret = 0;
  2779. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2780. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2781. cnss_pr_dbg("Reboot or shutdown is in progress, ignore register driver\n");
  2782. return -EINVAL;
  2783. }
  2784. set_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  2785. pci_priv->driver_ops = data;
  2786. ret = cnss_pci_dev_powerup(pci_priv);
  2787. if (ret) {
  2788. clear_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  2789. pci_priv->driver_ops = NULL;
  2790. } else {
  2791. set_bit(CNSS_DRIVER_REGISTERED, &plat_priv->driver_state);
  2792. }
  2793. return ret;
  2794. }
  2795. int cnss_pci_unregister_driver_hdlr(struct cnss_pci_data *pci_priv)
  2796. {
  2797. struct cnss_plat_data *plat_priv;
  2798. if (!pci_priv)
  2799. return -EINVAL;
  2800. plat_priv = pci_priv->plat_priv;
  2801. set_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2802. cnss_pci_dev_shutdown(pci_priv);
  2803. pci_priv->driver_ops = NULL;
  2804. clear_bit(CNSS_DRIVER_REGISTERED, &plat_priv->driver_state);
  2805. return 0;
  2806. }
  2807. static int cnss_pci_suspend_driver(struct cnss_pci_data *pci_priv)
  2808. {
  2809. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2810. struct cnss_wlan_driver *driver_ops = pci_priv->driver_ops;
  2811. int ret = 0;
  2812. pm_message_t state = { .event = PM_EVENT_SUSPEND };
  2813. if (driver_ops && driver_ops->suspend) {
  2814. ret = driver_ops->suspend(pci_dev, state);
  2815. if (ret) {
  2816. cnss_pr_err("Failed to suspend host driver, err = %d\n",
  2817. ret);
  2818. ret = -EAGAIN;
  2819. }
  2820. }
  2821. return ret;
  2822. }
  2823. static int cnss_pci_resume_driver(struct cnss_pci_data *pci_priv)
  2824. {
  2825. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2826. struct cnss_wlan_driver *driver_ops = pci_priv->driver_ops;
  2827. int ret = 0;
  2828. if (driver_ops && driver_ops->resume) {
  2829. ret = driver_ops->resume(pci_dev);
  2830. if (ret)
  2831. cnss_pr_err("Failed to resume host driver, err = %d\n",
  2832. ret);
  2833. }
  2834. return ret;
  2835. }
  2836. int cnss_pci_suspend_bus(struct cnss_pci_data *pci_priv)
  2837. {
  2838. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2839. int ret = 0;
  2840. if (pci_priv->pci_link_state == PCI_LINK_DOWN)
  2841. goto out;
  2842. if (cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_SUSPEND)) {
  2843. ret = -EAGAIN;
  2844. goto out;
  2845. }
  2846. if (pci_priv->drv_connected_last)
  2847. goto skip_disable_pci;
  2848. pci_clear_master(pci_dev);
  2849. cnss_set_pci_config_space(pci_priv, SAVE_PCI_CONFIG_SPACE);
  2850. pci_disable_device(pci_dev);
  2851. ret = pci_set_power_state(pci_dev, PCI_D3hot);
  2852. if (ret)
  2853. cnss_pr_err("Failed to set D3Hot, err = %d\n", ret);
  2854. skip_disable_pci:
  2855. if (cnss_set_pci_link(pci_priv, PCI_LINK_DOWN)) {
  2856. ret = -EAGAIN;
  2857. goto resume_mhi;
  2858. }
  2859. pci_priv->pci_link_state = PCI_LINK_DOWN;
  2860. return 0;
  2861. resume_mhi:
  2862. if (!pci_is_enabled(pci_dev))
  2863. if (pci_enable_device(pci_dev))
  2864. cnss_pr_err("Failed to enable PCI device\n");
  2865. if (pci_priv->saved_state)
  2866. cnss_set_pci_config_space(pci_priv, RESTORE_PCI_CONFIG_SPACE);
  2867. pci_set_master(pci_dev);
  2868. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RESUME);
  2869. out:
  2870. return ret;
  2871. }
  2872. int cnss_pci_resume_bus(struct cnss_pci_data *pci_priv)
  2873. {
  2874. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2875. int ret = 0;
  2876. if (pci_priv->pci_link_state == PCI_LINK_UP)
  2877. goto out;
  2878. if (cnss_set_pci_link(pci_priv, PCI_LINK_UP)) {
  2879. cnss_fatal_err("Failed to resume PCI link from suspend\n");
  2880. cnss_pci_link_down(&pci_dev->dev);
  2881. ret = -EAGAIN;
  2882. goto out;
  2883. }
  2884. pci_priv->pci_link_state = PCI_LINK_UP;
  2885. if (pci_priv->drv_connected_last)
  2886. goto skip_enable_pci;
  2887. ret = pci_enable_device(pci_dev);
  2888. if (ret) {
  2889. cnss_pr_err("Failed to enable PCI device, err = %d\n",
  2890. ret);
  2891. goto out;
  2892. }
  2893. if (pci_priv->saved_state)
  2894. cnss_set_pci_config_space(pci_priv,
  2895. RESTORE_PCI_CONFIG_SPACE);
  2896. pci_set_master(pci_dev);
  2897. skip_enable_pci:
  2898. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RESUME);
  2899. out:
  2900. return ret;
  2901. }
  2902. static int cnss_pci_suspend(struct device *dev)
  2903. {
  2904. int ret = 0;
  2905. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  2906. struct cnss_plat_data *plat_priv;
  2907. if (!pci_priv)
  2908. goto out;
  2909. plat_priv = pci_priv->plat_priv;
  2910. if (!plat_priv)
  2911. goto out;
  2912. if (!cnss_is_device_powered_on(plat_priv))
  2913. goto out;
  2914. if (!test_bit(DISABLE_DRV, &plat_priv->ctrl_params.quirks) &&
  2915. pci_priv->drv_supported) {
  2916. pci_priv->drv_connected_last =
  2917. cnss_pci_get_drv_connected(pci_priv);
  2918. if (!pci_priv->drv_connected_last) {
  2919. cnss_pr_dbg("Firmware does not support non-DRV suspend, reject\n");
  2920. ret = -EAGAIN;
  2921. goto out;
  2922. }
  2923. }
  2924. set_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  2925. ret = cnss_pci_suspend_driver(pci_priv);
  2926. if (ret)
  2927. goto clear_flag;
  2928. if (!pci_priv->disable_pc) {
  2929. mutex_lock(&pci_priv->bus_lock);
  2930. ret = cnss_pci_suspend_bus(pci_priv);
  2931. mutex_unlock(&pci_priv->bus_lock);
  2932. if (ret)
  2933. goto resume_driver;
  2934. }
  2935. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2936. return 0;
  2937. resume_driver:
  2938. cnss_pci_resume_driver(pci_priv);
  2939. clear_flag:
  2940. pci_priv->drv_connected_last = 0;
  2941. clear_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  2942. out:
  2943. return ret;
  2944. }
  2945. static int cnss_pci_resume(struct device *dev)
  2946. {
  2947. int ret = 0;
  2948. struct pci_dev *pci_dev = to_pci_dev(dev);
  2949. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  2950. struct cnss_plat_data *plat_priv;
  2951. if (!pci_priv)
  2952. goto out;
  2953. plat_priv = pci_priv->plat_priv;
  2954. if (!plat_priv)
  2955. goto out;
  2956. if (pci_priv->pci_link_down_ind)
  2957. goto out;
  2958. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  2959. goto out;
  2960. if (!pci_priv->disable_pc) {
  2961. ret = cnss_pci_resume_bus(pci_priv);
  2962. if (ret)
  2963. goto out;
  2964. }
  2965. ret = cnss_pci_resume_driver(pci_priv);
  2966. pci_priv->drv_connected_last = 0;
  2967. clear_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  2968. out:
  2969. return ret;
  2970. }
  2971. static int cnss_pci_suspend_noirq(struct device *dev)
  2972. {
  2973. int ret = 0;
  2974. struct pci_dev *pci_dev = to_pci_dev(dev);
  2975. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  2976. struct cnss_wlan_driver *driver_ops;
  2977. if (!pci_priv)
  2978. goto out;
  2979. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  2980. goto out;
  2981. driver_ops = pci_priv->driver_ops;
  2982. if (driver_ops && driver_ops->suspend_noirq)
  2983. ret = driver_ops->suspend_noirq(pci_dev);
  2984. if (pci_priv->disable_pc && !pci_dev->state_saved &&
  2985. !pci_priv->plat_priv->use_pm_domain)
  2986. pci_save_state(pci_dev);
  2987. out:
  2988. return ret;
  2989. }
  2990. static int cnss_pci_resume_noirq(struct device *dev)
  2991. {
  2992. int ret = 0;
  2993. struct pci_dev *pci_dev = to_pci_dev(dev);
  2994. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  2995. struct cnss_wlan_driver *driver_ops;
  2996. if (!pci_priv)
  2997. goto out;
  2998. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  2999. goto out;
  3000. driver_ops = pci_priv->driver_ops;
  3001. if (driver_ops && driver_ops->resume_noirq &&
  3002. !pci_priv->pci_link_down_ind)
  3003. ret = driver_ops->resume_noirq(pci_dev);
  3004. out:
  3005. return ret;
  3006. }
  3007. static int cnss_pci_runtime_suspend(struct device *dev)
  3008. {
  3009. int ret = 0;
  3010. struct pci_dev *pci_dev = to_pci_dev(dev);
  3011. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3012. struct cnss_plat_data *plat_priv;
  3013. struct cnss_wlan_driver *driver_ops;
  3014. if (!pci_priv)
  3015. return -EAGAIN;
  3016. plat_priv = pci_priv->plat_priv;
  3017. if (!plat_priv)
  3018. return -EAGAIN;
  3019. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3020. return -EAGAIN;
  3021. if (pci_priv->pci_link_down_ind) {
  3022. cnss_pr_dbg("PCI link down recovery is in progress!\n");
  3023. return -EAGAIN;
  3024. }
  3025. if (!test_bit(DISABLE_DRV, &plat_priv->ctrl_params.quirks) &&
  3026. pci_priv->drv_supported) {
  3027. pci_priv->drv_connected_last =
  3028. cnss_pci_get_drv_connected(pci_priv);
  3029. if (!pci_priv->drv_connected_last) {
  3030. cnss_pr_dbg("Firmware does not support non-DRV suspend, reject\n");
  3031. return -EAGAIN;
  3032. }
  3033. }
  3034. cnss_pr_vdbg("Runtime suspend start\n");
  3035. driver_ops = pci_priv->driver_ops;
  3036. if (driver_ops && driver_ops->runtime_ops &&
  3037. driver_ops->runtime_ops->runtime_suspend)
  3038. ret = driver_ops->runtime_ops->runtime_suspend(pci_dev);
  3039. else
  3040. ret = cnss_auto_suspend(dev);
  3041. if (ret)
  3042. pci_priv->drv_connected_last = 0;
  3043. cnss_pr_vdbg("Runtime suspend status: %d\n", ret);
  3044. return ret;
  3045. }
  3046. static int cnss_pci_runtime_resume(struct device *dev)
  3047. {
  3048. int ret = 0;
  3049. struct pci_dev *pci_dev = to_pci_dev(dev);
  3050. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3051. struct cnss_wlan_driver *driver_ops;
  3052. if (!pci_priv)
  3053. return -EAGAIN;
  3054. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3055. return -EAGAIN;
  3056. if (pci_priv->pci_link_down_ind) {
  3057. cnss_pr_dbg("PCI link down recovery is in progress!\n");
  3058. return -EAGAIN;
  3059. }
  3060. cnss_pr_vdbg("Runtime resume start\n");
  3061. driver_ops = pci_priv->driver_ops;
  3062. if (driver_ops && driver_ops->runtime_ops &&
  3063. driver_ops->runtime_ops->runtime_resume)
  3064. ret = driver_ops->runtime_ops->runtime_resume(pci_dev);
  3065. else
  3066. ret = cnss_auto_resume(dev);
  3067. if (!ret)
  3068. pci_priv->drv_connected_last = 0;
  3069. cnss_pr_vdbg("Runtime resume status: %d\n", ret);
  3070. return ret;
  3071. }
  3072. static int cnss_pci_runtime_idle(struct device *dev)
  3073. {
  3074. cnss_pr_vdbg("Runtime idle\n");
  3075. pm_request_autosuspend(dev);
  3076. return -EBUSY;
  3077. }
  3078. int cnss_wlan_pm_control(struct device *dev, bool vote)
  3079. {
  3080. struct pci_dev *pci_dev = to_pci_dev(dev);
  3081. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3082. int ret = 0;
  3083. if (!pci_priv)
  3084. return -ENODEV;
  3085. ret = cnss_pci_disable_pc(pci_priv, vote);
  3086. if (ret)
  3087. return ret;
  3088. pci_priv->disable_pc = vote;
  3089. cnss_pr_dbg("%s PCIe power collapse\n", vote ? "disable" : "enable");
  3090. return 0;
  3091. }
  3092. EXPORT_SYMBOL(cnss_wlan_pm_control);
  3093. static void cnss_pci_pm_runtime_get_record(struct cnss_pci_data *pci_priv,
  3094. enum cnss_rtpm_id id)
  3095. {
  3096. if (id >= RTPM_ID_MAX)
  3097. return;
  3098. atomic_inc(&pci_priv->pm_stats.runtime_get);
  3099. atomic_inc(&pci_priv->pm_stats.runtime_get_id[id]);
  3100. pci_priv->pm_stats.runtime_get_timestamp_id[id] =
  3101. cnss_get_host_timestamp(pci_priv->plat_priv);
  3102. }
  3103. static void cnss_pci_pm_runtime_put_record(struct cnss_pci_data *pci_priv,
  3104. enum cnss_rtpm_id id)
  3105. {
  3106. if (id >= RTPM_ID_MAX)
  3107. return;
  3108. atomic_inc(&pci_priv->pm_stats.runtime_put);
  3109. atomic_inc(&pci_priv->pm_stats.runtime_put_id[id]);
  3110. pci_priv->pm_stats.runtime_put_timestamp_id[id] =
  3111. cnss_get_host_timestamp(pci_priv->plat_priv);
  3112. }
  3113. void cnss_pci_pm_runtime_show_usage_count(struct cnss_pci_data *pci_priv)
  3114. {
  3115. struct device *dev;
  3116. if (!pci_priv)
  3117. return;
  3118. dev = &pci_priv->pci_dev->dev;
  3119. cnss_pr_dbg("Runtime PM usage count: %d\n",
  3120. atomic_read(&dev->power.usage_count));
  3121. }
  3122. int cnss_pci_pm_request_resume(struct cnss_pci_data *pci_priv)
  3123. {
  3124. struct device *dev;
  3125. enum rpm_status status;
  3126. if (!pci_priv)
  3127. return -ENODEV;
  3128. dev = &pci_priv->pci_dev->dev;
  3129. status = dev->power.runtime_status;
  3130. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3131. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3132. (void *)_RET_IP_);
  3133. return pm_request_resume(dev);
  3134. }
  3135. int cnss_pci_pm_runtime_resume(struct cnss_pci_data *pci_priv)
  3136. {
  3137. struct device *dev;
  3138. enum rpm_status status;
  3139. if (!pci_priv)
  3140. return -ENODEV;
  3141. dev = &pci_priv->pci_dev->dev;
  3142. status = dev->power.runtime_status;
  3143. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3144. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3145. (void *)_RET_IP_);
  3146. return pm_runtime_resume(dev);
  3147. }
  3148. int cnss_pci_pm_runtime_get(struct cnss_pci_data *pci_priv,
  3149. enum cnss_rtpm_id id)
  3150. {
  3151. struct device *dev;
  3152. enum rpm_status status;
  3153. if (!pci_priv)
  3154. return -ENODEV;
  3155. dev = &pci_priv->pci_dev->dev;
  3156. status = dev->power.runtime_status;
  3157. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3158. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3159. (void *)_RET_IP_);
  3160. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3161. return pm_runtime_get(dev);
  3162. }
  3163. int cnss_pci_pm_runtime_get_sync(struct cnss_pci_data *pci_priv,
  3164. enum cnss_rtpm_id id)
  3165. {
  3166. struct device *dev;
  3167. enum rpm_status status;
  3168. if (!pci_priv)
  3169. return -ENODEV;
  3170. dev = &pci_priv->pci_dev->dev;
  3171. status = dev->power.runtime_status;
  3172. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3173. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3174. (void *)_RET_IP_);
  3175. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3176. return pm_runtime_get_sync(dev);
  3177. }
  3178. void cnss_pci_pm_runtime_get_noresume(struct cnss_pci_data *pci_priv,
  3179. enum cnss_rtpm_id id)
  3180. {
  3181. if (!pci_priv)
  3182. return;
  3183. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3184. pm_runtime_get_noresume(&pci_priv->pci_dev->dev);
  3185. }
  3186. int cnss_pci_pm_runtime_put_autosuspend(struct cnss_pci_data *pci_priv,
  3187. enum cnss_rtpm_id id)
  3188. {
  3189. struct device *dev;
  3190. if (!pci_priv)
  3191. return -ENODEV;
  3192. dev = &pci_priv->pci_dev->dev;
  3193. if (atomic_read(&dev->power.usage_count) == 0) {
  3194. cnss_pr_dbg("Ignore excessive runtime PM put operation\n");
  3195. return -EINVAL;
  3196. }
  3197. cnss_pci_pm_runtime_put_record(pci_priv, id);
  3198. return pm_runtime_put_autosuspend(&pci_priv->pci_dev->dev);
  3199. }
  3200. void cnss_pci_pm_runtime_put_noidle(struct cnss_pci_data *pci_priv,
  3201. enum cnss_rtpm_id id)
  3202. {
  3203. struct device *dev;
  3204. if (!pci_priv)
  3205. return;
  3206. dev = &pci_priv->pci_dev->dev;
  3207. if (atomic_read(&dev->power.usage_count) == 0) {
  3208. cnss_pr_dbg("Ignore excessive runtime PM put operation\n");
  3209. return;
  3210. }
  3211. cnss_pci_pm_runtime_put_record(pci_priv, id);
  3212. pm_runtime_put_noidle(&pci_priv->pci_dev->dev);
  3213. }
  3214. void cnss_pci_pm_runtime_mark_last_busy(struct cnss_pci_data *pci_priv)
  3215. {
  3216. if (!pci_priv)
  3217. return;
  3218. pm_runtime_mark_last_busy(&pci_priv->pci_dev->dev);
  3219. }
  3220. int cnss_auto_suspend(struct device *dev)
  3221. {
  3222. int ret = 0;
  3223. struct pci_dev *pci_dev = to_pci_dev(dev);
  3224. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3225. struct cnss_plat_data *plat_priv;
  3226. if (!pci_priv)
  3227. return -ENODEV;
  3228. plat_priv = pci_priv->plat_priv;
  3229. if (!plat_priv)
  3230. return -ENODEV;
  3231. mutex_lock(&pci_priv->bus_lock);
  3232. if (!pci_priv->qmi_send_usage_count) {
  3233. ret = cnss_pci_suspend_bus(pci_priv);
  3234. if (ret) {
  3235. mutex_unlock(&pci_priv->bus_lock);
  3236. return ret;
  3237. }
  3238. }
  3239. cnss_pci_set_auto_suspended(pci_priv, 1);
  3240. mutex_unlock(&pci_priv->bus_lock);
  3241. cnss_pci_set_monitor_wake_intr(pci_priv, true);
  3242. /* For suspend temporarily set bandwidth vote to NONE and dont save in
  3243. * current_bw_vote as in resume path we should vote for last used
  3244. * bandwidth vote. Also ignore error if bw voting is not setup.
  3245. */
  3246. cnss_setup_bus_bandwidth(plat_priv, CNSS_BUS_WIDTH_NONE, false);
  3247. return 0;
  3248. }
  3249. EXPORT_SYMBOL(cnss_auto_suspend);
  3250. int cnss_auto_resume(struct device *dev)
  3251. {
  3252. int ret = 0;
  3253. struct pci_dev *pci_dev = to_pci_dev(dev);
  3254. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3255. struct cnss_plat_data *plat_priv;
  3256. if (!pci_priv)
  3257. return -ENODEV;
  3258. plat_priv = pci_priv->plat_priv;
  3259. if (!plat_priv)
  3260. return -ENODEV;
  3261. mutex_lock(&pci_priv->bus_lock);
  3262. ret = cnss_pci_resume_bus(pci_priv);
  3263. if (ret) {
  3264. mutex_unlock(&pci_priv->bus_lock);
  3265. return ret;
  3266. }
  3267. cnss_pci_set_auto_suspended(pci_priv, 0);
  3268. mutex_unlock(&pci_priv->bus_lock);
  3269. cnss_request_bus_bandwidth(dev, plat_priv->icc.current_bw_vote);
  3270. return 0;
  3271. }
  3272. EXPORT_SYMBOL(cnss_auto_resume);
  3273. int cnss_pci_force_wake_request_sync(struct device *dev, int timeout_us)
  3274. {
  3275. struct pci_dev *pci_dev = to_pci_dev(dev);
  3276. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3277. struct cnss_plat_data *plat_priv;
  3278. struct mhi_controller *mhi_ctrl;
  3279. if (!pci_priv)
  3280. return -ENODEV;
  3281. switch (pci_priv->device_id) {
  3282. case QCA6390_DEVICE_ID:
  3283. case QCA6490_DEVICE_ID:
  3284. case KIWI_DEVICE_ID:
  3285. case MANGO_DEVICE_ID:
  3286. break;
  3287. default:
  3288. return 0;
  3289. }
  3290. mhi_ctrl = pci_priv->mhi_ctrl;
  3291. if (!mhi_ctrl)
  3292. return -EINVAL;
  3293. plat_priv = pci_priv->plat_priv;
  3294. if (!plat_priv)
  3295. return -ENODEV;
  3296. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3297. return -EAGAIN;
  3298. if (timeout_us) {
  3299. /* Busy wait for timeout_us */
  3300. return cnss_mhi_device_get_sync_atomic(pci_priv,
  3301. timeout_us, false);
  3302. } else {
  3303. /* Sleep wait for mhi_ctrl->timeout_ms */
  3304. return mhi_device_get_sync(mhi_ctrl->mhi_dev);
  3305. }
  3306. }
  3307. EXPORT_SYMBOL(cnss_pci_force_wake_request_sync);
  3308. int cnss_pci_force_wake_request(struct device *dev)
  3309. {
  3310. struct pci_dev *pci_dev = to_pci_dev(dev);
  3311. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3312. struct cnss_plat_data *plat_priv;
  3313. struct mhi_controller *mhi_ctrl;
  3314. if (!pci_priv)
  3315. return -ENODEV;
  3316. switch (pci_priv->device_id) {
  3317. case QCA6390_DEVICE_ID:
  3318. case QCA6490_DEVICE_ID:
  3319. case KIWI_DEVICE_ID:
  3320. case MANGO_DEVICE_ID:
  3321. break;
  3322. default:
  3323. return 0;
  3324. }
  3325. mhi_ctrl = pci_priv->mhi_ctrl;
  3326. if (!mhi_ctrl)
  3327. return -EINVAL;
  3328. plat_priv = pci_priv->plat_priv;
  3329. if (!plat_priv)
  3330. return -ENODEV;
  3331. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3332. return -EAGAIN;
  3333. mhi_device_get(mhi_ctrl->mhi_dev);
  3334. return 0;
  3335. }
  3336. EXPORT_SYMBOL(cnss_pci_force_wake_request);
  3337. int cnss_pci_is_device_awake(struct device *dev)
  3338. {
  3339. struct pci_dev *pci_dev = to_pci_dev(dev);
  3340. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3341. struct mhi_controller *mhi_ctrl;
  3342. if (!pci_priv)
  3343. return -ENODEV;
  3344. switch (pci_priv->device_id) {
  3345. case QCA6390_DEVICE_ID:
  3346. case QCA6490_DEVICE_ID:
  3347. case KIWI_DEVICE_ID:
  3348. case MANGO_DEVICE_ID:
  3349. break;
  3350. default:
  3351. return 0;
  3352. }
  3353. mhi_ctrl = pci_priv->mhi_ctrl;
  3354. if (!mhi_ctrl)
  3355. return -EINVAL;
  3356. return (mhi_ctrl->dev_state == MHI_STATE_M0);
  3357. }
  3358. EXPORT_SYMBOL(cnss_pci_is_device_awake);
  3359. int cnss_pci_force_wake_release(struct device *dev)
  3360. {
  3361. struct pci_dev *pci_dev = to_pci_dev(dev);
  3362. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3363. struct cnss_plat_data *plat_priv;
  3364. struct mhi_controller *mhi_ctrl;
  3365. if (!pci_priv)
  3366. return -ENODEV;
  3367. switch (pci_priv->device_id) {
  3368. case QCA6390_DEVICE_ID:
  3369. case QCA6490_DEVICE_ID:
  3370. case KIWI_DEVICE_ID:
  3371. case MANGO_DEVICE_ID:
  3372. break;
  3373. default:
  3374. return 0;
  3375. }
  3376. mhi_ctrl = pci_priv->mhi_ctrl;
  3377. if (!mhi_ctrl)
  3378. return -EINVAL;
  3379. plat_priv = pci_priv->plat_priv;
  3380. if (!plat_priv)
  3381. return -ENODEV;
  3382. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3383. return -EAGAIN;
  3384. mhi_device_put(mhi_ctrl->mhi_dev);
  3385. return 0;
  3386. }
  3387. EXPORT_SYMBOL(cnss_pci_force_wake_release);
  3388. int cnss_pci_qmi_send_get(struct cnss_pci_data *pci_priv)
  3389. {
  3390. int ret = 0;
  3391. if (!pci_priv)
  3392. return -ENODEV;
  3393. mutex_lock(&pci_priv->bus_lock);
  3394. if (cnss_pci_get_auto_suspended(pci_priv) &&
  3395. !pci_priv->qmi_send_usage_count)
  3396. ret = cnss_pci_resume_bus(pci_priv);
  3397. pci_priv->qmi_send_usage_count++;
  3398. cnss_pr_buf("Increased QMI send usage count to %d\n",
  3399. pci_priv->qmi_send_usage_count);
  3400. mutex_unlock(&pci_priv->bus_lock);
  3401. return ret;
  3402. }
  3403. int cnss_pci_qmi_send_put(struct cnss_pci_data *pci_priv)
  3404. {
  3405. int ret = 0;
  3406. if (!pci_priv)
  3407. return -ENODEV;
  3408. mutex_lock(&pci_priv->bus_lock);
  3409. if (pci_priv->qmi_send_usage_count)
  3410. pci_priv->qmi_send_usage_count--;
  3411. cnss_pr_buf("Decreased QMI send usage count to %d\n",
  3412. pci_priv->qmi_send_usage_count);
  3413. if (cnss_pci_get_auto_suspended(pci_priv) &&
  3414. !pci_priv->qmi_send_usage_count &&
  3415. !cnss_pcie_is_device_down(pci_priv))
  3416. ret = cnss_pci_suspend_bus(pci_priv);
  3417. mutex_unlock(&pci_priv->bus_lock);
  3418. return ret;
  3419. }
  3420. int cnss_send_buffer_to_afcmem(struct device *dev, char *afcdb, uint32_t len,
  3421. uint8_t slotid)
  3422. {
  3423. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(dev);
  3424. struct cnss_fw_mem *fw_mem;
  3425. void *mem = NULL;
  3426. int i, ret;
  3427. u32 *status;
  3428. if (!plat_priv)
  3429. return -EINVAL;
  3430. fw_mem = plat_priv->fw_mem;
  3431. if (slotid >= AFC_MAX_SLOT) {
  3432. cnss_pr_err("Invalid slot id %d\n", slotid);
  3433. ret = -EINVAL;
  3434. goto err;
  3435. }
  3436. if (len > AFC_SLOT_SIZE) {
  3437. cnss_pr_err("len %d greater than slot size", len);
  3438. ret = -EINVAL;
  3439. goto err;
  3440. }
  3441. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  3442. if (fw_mem[i].type == QMI_WLFW_AFC_MEM_V01) {
  3443. mem = fw_mem[i].va;
  3444. status = mem + (slotid * AFC_SLOT_SIZE);
  3445. break;
  3446. }
  3447. }
  3448. if (!mem) {
  3449. cnss_pr_err("AFC mem is not available\n");
  3450. ret = -ENOMEM;
  3451. goto err;
  3452. }
  3453. memcpy(mem + (slotid * AFC_SLOT_SIZE), afcdb, len);
  3454. if (len < AFC_SLOT_SIZE)
  3455. memset(mem + (slotid * AFC_SLOT_SIZE) + len,
  3456. 0, AFC_SLOT_SIZE - len);
  3457. status[AFC_AUTH_STATUS_OFFSET] = cpu_to_le32(AFC_AUTH_SUCCESS);
  3458. return 0;
  3459. err:
  3460. return ret;
  3461. }
  3462. EXPORT_SYMBOL(cnss_send_buffer_to_afcmem);
  3463. int cnss_reset_afcmem(struct device *dev, uint8_t slotid)
  3464. {
  3465. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(dev);
  3466. struct cnss_fw_mem *fw_mem;
  3467. void *mem = NULL;
  3468. int i, ret;
  3469. if (!plat_priv)
  3470. return -EINVAL;
  3471. fw_mem = plat_priv->fw_mem;
  3472. if (slotid >= AFC_MAX_SLOT) {
  3473. cnss_pr_err("Invalid slot id %d\n", slotid);
  3474. ret = -EINVAL;
  3475. goto err;
  3476. }
  3477. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  3478. if (fw_mem[i].type == QMI_WLFW_AFC_MEM_V01) {
  3479. mem = fw_mem[i].va;
  3480. break;
  3481. }
  3482. }
  3483. if (!mem) {
  3484. cnss_pr_err("AFC mem is not available\n");
  3485. ret = -ENOMEM;
  3486. goto err;
  3487. }
  3488. memset(mem + (slotid * AFC_SLOT_SIZE), 0, AFC_SLOT_SIZE);
  3489. return 0;
  3490. err:
  3491. return ret;
  3492. }
  3493. EXPORT_SYMBOL(cnss_reset_afcmem);
  3494. int cnss_pci_alloc_fw_mem(struct cnss_pci_data *pci_priv)
  3495. {
  3496. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3497. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  3498. struct device *dev = &pci_priv->pci_dev->dev;
  3499. int i;
  3500. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  3501. if (!fw_mem[i].va && fw_mem[i].size) {
  3502. retry:
  3503. fw_mem[i].va =
  3504. dma_alloc_attrs(dev, fw_mem[i].size,
  3505. &fw_mem[i].pa, GFP_KERNEL,
  3506. fw_mem[i].attrs);
  3507. if (!fw_mem[i].va) {
  3508. if ((fw_mem[i].attrs &
  3509. DMA_ATTR_FORCE_CONTIGUOUS)) {
  3510. fw_mem[i].attrs &=
  3511. ~DMA_ATTR_FORCE_CONTIGUOUS;
  3512. cnss_pr_dbg("Fallback to non-contiguous memory for FW, Mem type: %u\n",
  3513. fw_mem[i].type);
  3514. goto retry;
  3515. }
  3516. cnss_pr_err("Failed to allocate memory for FW, size: 0x%zx, type: %u\n",
  3517. fw_mem[i].size, fw_mem[i].type);
  3518. CNSS_ASSERT(0);
  3519. return -ENOMEM;
  3520. }
  3521. }
  3522. }
  3523. return 0;
  3524. }
  3525. static void cnss_pci_free_fw_mem(struct cnss_pci_data *pci_priv)
  3526. {
  3527. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3528. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  3529. struct device *dev = &pci_priv->pci_dev->dev;
  3530. int i;
  3531. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  3532. if (fw_mem[i].va && fw_mem[i].size) {
  3533. cnss_pr_dbg("Freeing memory for FW, va: 0x%pK, pa: %pa, size: 0x%zx, type: %u\n",
  3534. fw_mem[i].va, &fw_mem[i].pa,
  3535. fw_mem[i].size, fw_mem[i].type);
  3536. dma_free_attrs(dev, fw_mem[i].size,
  3537. fw_mem[i].va, fw_mem[i].pa,
  3538. fw_mem[i].attrs);
  3539. fw_mem[i].va = NULL;
  3540. fw_mem[i].pa = 0;
  3541. fw_mem[i].size = 0;
  3542. fw_mem[i].type = 0;
  3543. }
  3544. }
  3545. plat_priv->fw_mem_seg_len = 0;
  3546. }
  3547. int cnss_pci_alloc_qdss_mem(struct cnss_pci_data *pci_priv)
  3548. {
  3549. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3550. struct cnss_fw_mem *qdss_mem = plat_priv->qdss_mem;
  3551. int i, j;
  3552. for (i = 0; i < plat_priv->qdss_mem_seg_len; i++) {
  3553. if (!qdss_mem[i].va && qdss_mem[i].size) {
  3554. qdss_mem[i].va =
  3555. dma_alloc_coherent(&pci_priv->pci_dev->dev,
  3556. qdss_mem[i].size,
  3557. &qdss_mem[i].pa,
  3558. GFP_KERNEL);
  3559. if (!qdss_mem[i].va) {
  3560. cnss_pr_err("Failed to allocate QDSS memory for FW, size: 0x%zx, type: %u, chuck-ID: %d\n",
  3561. qdss_mem[i].size,
  3562. qdss_mem[i].type, i);
  3563. break;
  3564. }
  3565. }
  3566. }
  3567. /* Best-effort allocation for QDSS trace */
  3568. if (i < plat_priv->qdss_mem_seg_len) {
  3569. for (j = i; j < plat_priv->qdss_mem_seg_len; j++) {
  3570. qdss_mem[j].type = 0;
  3571. qdss_mem[j].size = 0;
  3572. }
  3573. plat_priv->qdss_mem_seg_len = i;
  3574. }
  3575. return 0;
  3576. }
  3577. void cnss_pci_free_qdss_mem(struct cnss_pci_data *pci_priv)
  3578. {
  3579. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3580. struct cnss_fw_mem *qdss_mem = plat_priv->qdss_mem;
  3581. int i;
  3582. for (i = 0; i < plat_priv->qdss_mem_seg_len; i++) {
  3583. if (qdss_mem[i].va && qdss_mem[i].size) {
  3584. cnss_pr_dbg("Freeing memory for QDSS: pa: %pa, size: 0x%zx, type: %u\n",
  3585. &qdss_mem[i].pa, qdss_mem[i].size,
  3586. qdss_mem[i].type);
  3587. dma_free_coherent(&pci_priv->pci_dev->dev,
  3588. qdss_mem[i].size, qdss_mem[i].va,
  3589. qdss_mem[i].pa);
  3590. qdss_mem[i].va = NULL;
  3591. qdss_mem[i].pa = 0;
  3592. qdss_mem[i].size = 0;
  3593. qdss_mem[i].type = 0;
  3594. }
  3595. }
  3596. plat_priv->qdss_mem_seg_len = 0;
  3597. }
  3598. int cnss_pci_load_m3(struct cnss_pci_data *pci_priv)
  3599. {
  3600. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3601. struct cnss_fw_mem *m3_mem = &plat_priv->m3_mem;
  3602. char filename[MAX_FIRMWARE_NAME_LEN];
  3603. char *phy_filename = DEFAULT_PHY_UCODE_FILE_NAME;
  3604. const struct firmware *fw_entry;
  3605. int ret = 0;
  3606. /* Use forward compatibility here since for any recent device
  3607. * it should use DEFAULT_PHY_UCODE_FILE_NAME.
  3608. */
  3609. switch (pci_priv->device_id) {
  3610. case QCA6174_DEVICE_ID:
  3611. cnss_pr_err("Invalid device ID (0x%x) to load phy image\n",
  3612. pci_priv->device_id);
  3613. return -EINVAL;
  3614. case QCA6290_DEVICE_ID:
  3615. case QCA6390_DEVICE_ID:
  3616. case QCA6490_DEVICE_ID:
  3617. phy_filename = DEFAULT_PHY_M3_FILE_NAME;
  3618. break;
  3619. case KIWI_DEVICE_ID:
  3620. case MANGO_DEVICE_ID:
  3621. switch (plat_priv->device_version.major_version) {
  3622. case FW_V2_NUMBER:
  3623. phy_filename = PHY_UCODE_V2_FILE_NAME;
  3624. break;
  3625. default:
  3626. break;
  3627. }
  3628. break;
  3629. default:
  3630. break;
  3631. }
  3632. if (!m3_mem->va && !m3_mem->size) {
  3633. cnss_pci_add_fw_prefix_name(pci_priv, filename,
  3634. phy_filename);
  3635. ret = firmware_request_nowarn(&fw_entry, filename,
  3636. &pci_priv->pci_dev->dev);
  3637. if (ret) {
  3638. cnss_pr_err("Failed to load M3 image: %s\n", filename);
  3639. return ret;
  3640. }
  3641. m3_mem->va = dma_alloc_coherent(&pci_priv->pci_dev->dev,
  3642. fw_entry->size, &m3_mem->pa,
  3643. GFP_KERNEL);
  3644. if (!m3_mem->va) {
  3645. cnss_pr_err("Failed to allocate memory for M3, size: 0x%zx\n",
  3646. fw_entry->size);
  3647. release_firmware(fw_entry);
  3648. return -ENOMEM;
  3649. }
  3650. memcpy(m3_mem->va, fw_entry->data, fw_entry->size);
  3651. m3_mem->size = fw_entry->size;
  3652. release_firmware(fw_entry);
  3653. }
  3654. return 0;
  3655. }
  3656. static void cnss_pci_free_m3_mem(struct cnss_pci_data *pci_priv)
  3657. {
  3658. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3659. struct cnss_fw_mem *m3_mem = &plat_priv->m3_mem;
  3660. if (m3_mem->va && m3_mem->size) {
  3661. cnss_pr_dbg("Freeing memory for M3, va: 0x%pK, pa: %pa, size: 0x%zx\n",
  3662. m3_mem->va, &m3_mem->pa, m3_mem->size);
  3663. dma_free_coherent(&pci_priv->pci_dev->dev, m3_mem->size,
  3664. m3_mem->va, m3_mem->pa);
  3665. }
  3666. m3_mem->va = NULL;
  3667. m3_mem->pa = 0;
  3668. m3_mem->size = 0;
  3669. }
  3670. #ifdef CONFIG_FREE_M3_BLOB_MEM
  3671. void cnss_pci_free_blob_mem(struct cnss_pci_data *pci_priv)
  3672. {
  3673. cnss_pci_free_m3_mem(pci_priv);
  3674. }
  3675. #else
  3676. void cnss_pci_free_blob_mem(struct cnss_pci_data *pci_priv)
  3677. {
  3678. }
  3679. #endif
  3680. void cnss_pci_fw_boot_timeout_hdlr(struct cnss_pci_data *pci_priv)
  3681. {
  3682. struct cnss_plat_data *plat_priv;
  3683. if (!pci_priv)
  3684. return;
  3685. cnss_fatal_err("Timeout waiting for FW ready indication\n");
  3686. plat_priv = pci_priv->plat_priv;
  3687. if (!plat_priv)
  3688. return;
  3689. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state)) {
  3690. cnss_pr_dbg("Ignore FW ready timeout for calibration mode\n");
  3691. return;
  3692. }
  3693. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  3694. CNSS_REASON_TIMEOUT);
  3695. }
  3696. static void cnss_pci_deinit_smmu(struct cnss_pci_data *pci_priv)
  3697. {
  3698. pci_priv->iommu_domain = NULL;
  3699. }
  3700. int cnss_pci_get_iova(struct cnss_pci_data *pci_priv, u64 *addr, u64 *size)
  3701. {
  3702. if (!pci_priv)
  3703. return -ENODEV;
  3704. if (!pci_priv->smmu_iova_len)
  3705. return -EINVAL;
  3706. *addr = pci_priv->smmu_iova_start;
  3707. *size = pci_priv->smmu_iova_len;
  3708. return 0;
  3709. }
  3710. int cnss_pci_get_iova_ipa(struct cnss_pci_data *pci_priv, u64 *addr, u64 *size)
  3711. {
  3712. if (!pci_priv)
  3713. return -ENODEV;
  3714. if (!pci_priv->smmu_iova_ipa_len)
  3715. return -EINVAL;
  3716. *addr = pci_priv->smmu_iova_ipa_start;
  3717. *size = pci_priv->smmu_iova_ipa_len;
  3718. return 0;
  3719. }
  3720. bool cnss_pci_is_smmu_s1_enabled(struct cnss_pci_data *pci_priv)
  3721. {
  3722. if (pci_priv)
  3723. return pci_priv->smmu_s1_enable;
  3724. return false;
  3725. }
  3726. struct iommu_domain *cnss_smmu_get_domain(struct device *dev)
  3727. {
  3728. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3729. if (!pci_priv)
  3730. return NULL;
  3731. return pci_priv->iommu_domain;
  3732. }
  3733. EXPORT_SYMBOL(cnss_smmu_get_domain);
  3734. int cnss_smmu_map(struct device *dev,
  3735. phys_addr_t paddr, uint32_t *iova_addr, size_t size)
  3736. {
  3737. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3738. struct cnss_plat_data *plat_priv;
  3739. unsigned long iova;
  3740. size_t len;
  3741. int ret = 0;
  3742. int flag = IOMMU_READ | IOMMU_WRITE;
  3743. struct pci_dev *root_port;
  3744. struct device_node *root_of_node;
  3745. bool dma_coherent = false;
  3746. if (!pci_priv)
  3747. return -ENODEV;
  3748. if (!iova_addr) {
  3749. cnss_pr_err("iova_addr is NULL, paddr %pa, size %zu\n",
  3750. &paddr, size);
  3751. return -EINVAL;
  3752. }
  3753. plat_priv = pci_priv->plat_priv;
  3754. len = roundup(size + paddr - rounddown(paddr, PAGE_SIZE), PAGE_SIZE);
  3755. iova = roundup(pci_priv->smmu_iova_ipa_current, PAGE_SIZE);
  3756. if (pci_priv->iommu_geometry &&
  3757. iova >= pci_priv->smmu_iova_ipa_start +
  3758. pci_priv->smmu_iova_ipa_len) {
  3759. cnss_pr_err("No IOVA space to map, iova %lx, smmu_iova_ipa_start %pad, smmu_iova_ipa_len %zu\n",
  3760. iova,
  3761. &pci_priv->smmu_iova_ipa_start,
  3762. pci_priv->smmu_iova_ipa_len);
  3763. return -ENOMEM;
  3764. }
  3765. if (!test_bit(DISABLE_IO_COHERENCY,
  3766. &plat_priv->ctrl_params.quirks)) {
  3767. root_port = pcie_find_root_port(pci_priv->pci_dev);
  3768. if (!root_port) {
  3769. cnss_pr_err("Root port is null, so dma_coherent is disabled\n");
  3770. } else {
  3771. root_of_node = root_port->dev.of_node;
  3772. if (root_of_node && root_of_node->parent) {
  3773. dma_coherent =
  3774. of_property_read_bool(root_of_node->parent,
  3775. "dma-coherent");
  3776. cnss_pr_dbg("dma-coherent is %s\n",
  3777. dma_coherent ? "enabled" : "disabled");
  3778. if (dma_coherent)
  3779. flag |= IOMMU_CACHE;
  3780. }
  3781. }
  3782. }
  3783. cnss_pr_dbg("IOMMU map: iova %lx, len %zu\n", iova, len);
  3784. ret = iommu_map(pci_priv->iommu_domain, iova,
  3785. rounddown(paddr, PAGE_SIZE), len, flag);
  3786. if (ret) {
  3787. cnss_pr_err("PA to IOVA mapping failed, ret %d\n", ret);
  3788. return ret;
  3789. }
  3790. pci_priv->smmu_iova_ipa_current = iova + len;
  3791. *iova_addr = (uint32_t)(iova + paddr - rounddown(paddr, PAGE_SIZE));
  3792. cnss_pr_dbg("IOMMU map: iova_addr %lx\n", *iova_addr);
  3793. return 0;
  3794. }
  3795. EXPORT_SYMBOL(cnss_smmu_map);
  3796. int cnss_smmu_unmap(struct device *dev, uint32_t iova_addr, size_t size)
  3797. {
  3798. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3799. unsigned long iova;
  3800. size_t unmapped;
  3801. size_t len;
  3802. if (!pci_priv)
  3803. return -ENODEV;
  3804. iova = rounddown(iova_addr, PAGE_SIZE);
  3805. len = roundup(size + iova_addr - iova, PAGE_SIZE);
  3806. if (iova >= pci_priv->smmu_iova_ipa_start +
  3807. pci_priv->smmu_iova_ipa_len) {
  3808. cnss_pr_err("Out of IOVA space to unmap, iova %lx, smmu_iova_ipa_start %pad, smmu_iova_ipa_len %zu\n",
  3809. iova,
  3810. &pci_priv->smmu_iova_ipa_start,
  3811. pci_priv->smmu_iova_ipa_len);
  3812. return -ENOMEM;
  3813. }
  3814. cnss_pr_dbg("IOMMU unmap: iova %lx, len %zu\n", iova, len);
  3815. unmapped = iommu_unmap(pci_priv->iommu_domain, iova, len);
  3816. if (unmapped != len) {
  3817. cnss_pr_err("IOMMU unmap failed, unmapped = %zu, requested = %zu\n",
  3818. unmapped, len);
  3819. return -EINVAL;
  3820. }
  3821. pci_priv->smmu_iova_ipa_current = iova;
  3822. return 0;
  3823. }
  3824. EXPORT_SYMBOL(cnss_smmu_unmap);
  3825. int cnss_get_soc_info(struct device *dev, struct cnss_soc_info *info)
  3826. {
  3827. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3828. struct cnss_plat_data *plat_priv;
  3829. if (!pci_priv)
  3830. return -ENODEV;
  3831. plat_priv = pci_priv->plat_priv;
  3832. if (!plat_priv)
  3833. return -ENODEV;
  3834. info->va = pci_priv->bar;
  3835. info->pa = pci_resource_start(pci_priv->pci_dev, PCI_BAR_NUM);
  3836. info->chip_id = plat_priv->chip_info.chip_id;
  3837. info->chip_family = plat_priv->chip_info.chip_family;
  3838. info->board_id = plat_priv->board_info.board_id;
  3839. info->soc_id = plat_priv->soc_info.soc_id;
  3840. info->fw_version = plat_priv->fw_version_info.fw_version;
  3841. strlcpy(info->fw_build_timestamp,
  3842. plat_priv->fw_version_info.fw_build_timestamp,
  3843. sizeof(info->fw_build_timestamp));
  3844. memcpy(&info->device_version, &plat_priv->device_version,
  3845. sizeof(info->device_version));
  3846. memcpy(&info->dev_mem_info, &plat_priv->dev_mem_info,
  3847. sizeof(info->dev_mem_info));
  3848. memcpy(&info->fw_build_id, &plat_priv->fw_build_id,
  3849. sizeof(info->fw_build_id));
  3850. return 0;
  3851. }
  3852. EXPORT_SYMBOL(cnss_get_soc_info);
  3853. static int cnss_pci_enable_msi(struct cnss_pci_data *pci_priv)
  3854. {
  3855. int ret = 0;
  3856. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3857. int num_vectors;
  3858. struct cnss_msi_config *msi_config;
  3859. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  3860. return 0;
  3861. if (cnss_pci_is_force_one_msi(pci_priv)) {
  3862. ret = cnss_pci_get_one_msi_assignment(pci_priv);
  3863. cnss_pr_dbg("force one msi\n");
  3864. } else {
  3865. ret = cnss_pci_get_msi_assignment(pci_priv);
  3866. }
  3867. if (ret) {
  3868. cnss_pr_err("Failed to get MSI assignment, err = %d\n", ret);
  3869. goto out;
  3870. }
  3871. msi_config = pci_priv->msi_config;
  3872. if (!msi_config) {
  3873. cnss_pr_err("msi_config is NULL!\n");
  3874. ret = -EINVAL;
  3875. goto out;
  3876. }
  3877. num_vectors = pci_alloc_irq_vectors(pci_dev,
  3878. msi_config->total_vectors,
  3879. msi_config->total_vectors,
  3880. PCI_IRQ_MSI);
  3881. if ((num_vectors != msi_config->total_vectors) &&
  3882. !cnss_pci_fallback_one_msi(pci_priv, &num_vectors)) {
  3883. cnss_pr_err("Failed to get enough MSI vectors (%d), available vectors = %d",
  3884. msi_config->total_vectors, num_vectors);
  3885. if (num_vectors >= 0)
  3886. ret = -EINVAL;
  3887. goto reset_msi_config;
  3888. }
  3889. if (cnss_pci_config_msi_data(pci_priv)) {
  3890. ret = -EINVAL;
  3891. goto free_msi_vector;
  3892. }
  3893. return 0;
  3894. free_msi_vector:
  3895. pci_free_irq_vectors(pci_priv->pci_dev);
  3896. reset_msi_config:
  3897. pci_priv->msi_config = NULL;
  3898. out:
  3899. return ret;
  3900. }
  3901. static void cnss_pci_disable_msi(struct cnss_pci_data *pci_priv)
  3902. {
  3903. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  3904. return;
  3905. pci_free_irq_vectors(pci_priv->pci_dev);
  3906. }
  3907. int cnss_get_user_msi_assignment(struct device *dev, char *user_name,
  3908. int *num_vectors, u32 *user_base_data,
  3909. u32 *base_vector)
  3910. {
  3911. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3912. struct cnss_msi_config *msi_config;
  3913. int idx;
  3914. if (!pci_priv)
  3915. return -ENODEV;
  3916. msi_config = pci_priv->msi_config;
  3917. if (!msi_config) {
  3918. cnss_pr_err("MSI is not supported.\n");
  3919. return -EINVAL;
  3920. }
  3921. for (idx = 0; idx < msi_config->total_users; idx++) {
  3922. if (strcmp(user_name, msi_config->users[idx].name) == 0) {
  3923. *num_vectors = msi_config->users[idx].num_vectors;
  3924. *user_base_data = msi_config->users[idx].base_vector
  3925. + pci_priv->msi_ep_base_data;
  3926. *base_vector = msi_config->users[idx].base_vector;
  3927. /*Add only single print for each user*/
  3928. if (print_optimize.msi_log_chk[idx]++)
  3929. goto skip_print;
  3930. cnss_pr_dbg("Assign MSI to user: %s, num_vectors: %d, user_base_data: %u, base_vector: %u\n",
  3931. user_name, *num_vectors, *user_base_data,
  3932. *base_vector);
  3933. skip_print:
  3934. return 0;
  3935. }
  3936. }
  3937. cnss_pr_err("Failed to find MSI assignment for %s!\n", user_name);
  3938. return -EINVAL;
  3939. }
  3940. EXPORT_SYMBOL(cnss_get_user_msi_assignment);
  3941. int cnss_get_msi_irq(struct device *dev, unsigned int vector)
  3942. {
  3943. struct pci_dev *pci_dev = to_pci_dev(dev);
  3944. int irq_num;
  3945. irq_num = pci_irq_vector(pci_dev, vector);
  3946. cnss_pr_dbg("Get IRQ number %d for vector index %d\n", irq_num, vector);
  3947. return irq_num;
  3948. }
  3949. EXPORT_SYMBOL(cnss_get_msi_irq);
  3950. bool cnss_is_one_msi(struct device *dev)
  3951. {
  3952. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3953. if (!pci_priv)
  3954. return false;
  3955. return cnss_pci_is_one_msi(pci_priv);
  3956. }
  3957. EXPORT_SYMBOL(cnss_is_one_msi);
  3958. void cnss_get_msi_address(struct device *dev, u32 *msi_addr_low,
  3959. u32 *msi_addr_high)
  3960. {
  3961. struct pci_dev *pci_dev = to_pci_dev(dev);
  3962. u16 control;
  3963. pci_read_config_word(pci_dev, pci_dev->msi_cap + PCI_MSI_FLAGS,
  3964. &control);
  3965. pci_read_config_dword(pci_dev, pci_dev->msi_cap + PCI_MSI_ADDRESS_LO,
  3966. msi_addr_low);
  3967. /* Return MSI high address only when device supports 64-bit MSI */
  3968. if (control & PCI_MSI_FLAGS_64BIT)
  3969. pci_read_config_dword(pci_dev,
  3970. pci_dev->msi_cap + PCI_MSI_ADDRESS_HI,
  3971. msi_addr_high);
  3972. else
  3973. *msi_addr_high = 0;
  3974. /*Add only single print as the address is constant*/
  3975. if (!print_optimize.msi_addr_chk++)
  3976. cnss_pr_dbg("Get MSI low addr = 0x%x, high addr = 0x%x\n",
  3977. *msi_addr_low, *msi_addr_high);
  3978. }
  3979. EXPORT_SYMBOL(cnss_get_msi_address);
  3980. u32 cnss_pci_get_wake_msi(struct cnss_pci_data *pci_priv)
  3981. {
  3982. int ret, num_vectors;
  3983. u32 user_base_data, base_vector;
  3984. if (!pci_priv)
  3985. return -ENODEV;
  3986. ret = cnss_get_user_msi_assignment(&pci_priv->pci_dev->dev,
  3987. WAKE_MSI_NAME, &num_vectors,
  3988. &user_base_data, &base_vector);
  3989. if (ret) {
  3990. cnss_pr_err("WAKE MSI is not valid\n");
  3991. return 0;
  3992. }
  3993. return user_base_data;
  3994. }
  3995. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 18, 0))
  3996. static inline int cnss_pci_set_dma_mask(struct pci_dev *pci_dev, u64 mask)
  3997. {
  3998. return dma_set_mask(&pci_dev->dev, mask);
  3999. }
  4000. static inline int cnss_pci_set_coherent_dma_mask(struct pci_dev *pci_dev,
  4001. u64 mask)
  4002. {
  4003. return dma_set_coherent_mask(&pci_dev->dev, mask);
  4004. }
  4005. #else /* (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 18, 0)) */
  4006. static inline int cnss_pci_set_dma_mask(struct pci_dev *pci_dev, u64 mask)
  4007. {
  4008. return pci_set_dma_mask(pci_dev, mask);
  4009. }
  4010. static inline int cnss_pci_set_coherent_dma_mask(struct pci_dev *pci_dev,
  4011. u64 mask)
  4012. {
  4013. return pci_set_consistent_dma_mask(pci_dev, mask);
  4014. }
  4015. #endif /* (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 18, 0)) */
  4016. static int cnss_pci_enable_bus(struct cnss_pci_data *pci_priv)
  4017. {
  4018. int ret = 0;
  4019. struct pci_dev *pci_dev = pci_priv->pci_dev;
  4020. u16 device_id;
  4021. pci_read_config_word(pci_dev, PCI_DEVICE_ID, &device_id);
  4022. if (device_id != pci_priv->pci_device_id->device) {
  4023. cnss_pr_err("PCI device ID mismatch, config ID: 0x%x, probe ID: 0x%x\n",
  4024. device_id, pci_priv->pci_device_id->device);
  4025. ret = -EIO;
  4026. goto out;
  4027. }
  4028. ret = pci_assign_resource(pci_dev, PCI_BAR_NUM);
  4029. if (ret) {
  4030. pr_err("Failed to assign PCI resource, err = %d\n", ret);
  4031. goto out;
  4032. }
  4033. ret = pci_enable_device(pci_dev);
  4034. if (ret) {
  4035. cnss_pr_err("Failed to enable PCI device, err = %d\n", ret);
  4036. goto out;
  4037. }
  4038. ret = pci_request_region(pci_dev, PCI_BAR_NUM, "cnss");
  4039. if (ret) {
  4040. cnss_pr_err("Failed to request PCI region, err = %d\n", ret);
  4041. goto disable_device;
  4042. }
  4043. switch (device_id) {
  4044. case QCA6174_DEVICE_ID:
  4045. pci_priv->dma_bit_mask = PCI_DMA_MASK_32_BIT;
  4046. break;
  4047. case QCA6390_DEVICE_ID:
  4048. case QCA6490_DEVICE_ID:
  4049. case KIWI_DEVICE_ID:
  4050. case MANGO_DEVICE_ID:
  4051. pci_priv->dma_bit_mask = PCI_DMA_MASK_36_BIT;
  4052. break;
  4053. default:
  4054. pci_priv->dma_bit_mask = PCI_DMA_MASK_32_BIT;
  4055. break;
  4056. }
  4057. cnss_pr_dbg("Set PCI DMA MASK (0x%llx)\n", pci_priv->dma_bit_mask);
  4058. ret = cnss_pci_set_dma_mask(pci_dev, pci_priv->dma_bit_mask);
  4059. if (ret) {
  4060. cnss_pr_err("Failed to set PCI DMA mask, err = %d\n", ret);
  4061. goto release_region;
  4062. }
  4063. ret = cnss_pci_set_coherent_dma_mask(pci_dev, pci_priv->dma_bit_mask);
  4064. if (ret) {
  4065. cnss_pr_err("Failed to set PCI coherent DMA mask, err = %d\n",
  4066. ret);
  4067. goto release_region;
  4068. }
  4069. pci_priv->bar = pci_iomap(pci_dev, PCI_BAR_NUM, 0);
  4070. if (!pci_priv->bar) {
  4071. cnss_pr_err("Failed to do PCI IO map!\n");
  4072. ret = -EIO;
  4073. goto release_region;
  4074. }
  4075. /* Save default config space without BME enabled */
  4076. pci_save_state(pci_dev);
  4077. pci_priv->default_state = pci_store_saved_state(pci_dev);
  4078. pci_set_master(pci_dev);
  4079. return 0;
  4080. release_region:
  4081. pci_release_region(pci_dev, PCI_BAR_NUM);
  4082. disable_device:
  4083. pci_disable_device(pci_dev);
  4084. out:
  4085. return ret;
  4086. }
  4087. static void cnss_pci_disable_bus(struct cnss_pci_data *pci_priv)
  4088. {
  4089. struct pci_dev *pci_dev = pci_priv->pci_dev;
  4090. pci_clear_master(pci_dev);
  4091. pci_load_and_free_saved_state(pci_dev, &pci_priv->saved_state);
  4092. pci_load_and_free_saved_state(pci_dev, &pci_priv->default_state);
  4093. if (pci_priv->bar) {
  4094. pci_iounmap(pci_dev, pci_priv->bar);
  4095. pci_priv->bar = NULL;
  4096. }
  4097. pci_release_region(pci_dev, PCI_BAR_NUM);
  4098. if (pci_is_enabled(pci_dev))
  4099. pci_disable_device(pci_dev);
  4100. }
  4101. static void cnss_pci_dump_qdss_reg(struct cnss_pci_data *pci_priv)
  4102. {
  4103. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4104. int i, array_size = ARRAY_SIZE(qdss_csr) - 1;
  4105. gfp_t gfp = GFP_KERNEL;
  4106. u32 reg_offset;
  4107. if (in_interrupt() || irqs_disabled())
  4108. gfp = GFP_ATOMIC;
  4109. if (!plat_priv->qdss_reg) {
  4110. plat_priv->qdss_reg = devm_kzalloc(&pci_priv->pci_dev->dev,
  4111. sizeof(*plat_priv->qdss_reg)
  4112. * array_size, gfp);
  4113. if (!plat_priv->qdss_reg)
  4114. return;
  4115. }
  4116. cnss_pr_dbg("Start to dump qdss registers\n");
  4117. for (i = 0; qdss_csr[i].name; i++) {
  4118. reg_offset = QDSS_APB_DEC_CSR_BASE + qdss_csr[i].offset;
  4119. if (cnss_pci_reg_read(pci_priv, reg_offset,
  4120. &plat_priv->qdss_reg[i]))
  4121. return;
  4122. cnss_pr_dbg("%s[0x%x] = 0x%x\n", qdss_csr[i].name, reg_offset,
  4123. plat_priv->qdss_reg[i]);
  4124. }
  4125. }
  4126. static void cnss_pci_dump_ce_reg(struct cnss_pci_data *pci_priv,
  4127. enum cnss_ce_index ce)
  4128. {
  4129. int i;
  4130. u32 ce_base = ce * CE_REG_INTERVAL;
  4131. u32 reg_offset, src_ring_base, dst_ring_base, cmn_base, val;
  4132. switch (pci_priv->device_id) {
  4133. case QCA6390_DEVICE_ID:
  4134. src_ring_base = QCA6390_CE_SRC_RING_REG_BASE;
  4135. dst_ring_base = QCA6390_CE_DST_RING_REG_BASE;
  4136. cmn_base = QCA6390_CE_COMMON_REG_BASE;
  4137. break;
  4138. case QCA6490_DEVICE_ID:
  4139. src_ring_base = QCA6490_CE_SRC_RING_REG_BASE;
  4140. dst_ring_base = QCA6490_CE_DST_RING_REG_BASE;
  4141. cmn_base = QCA6490_CE_COMMON_REG_BASE;
  4142. break;
  4143. default:
  4144. return;
  4145. }
  4146. switch (ce) {
  4147. case CNSS_CE_09:
  4148. case CNSS_CE_10:
  4149. for (i = 0; ce_src[i].name; i++) {
  4150. reg_offset = src_ring_base + ce_base + ce_src[i].offset;
  4151. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  4152. return;
  4153. cnss_pr_dbg("CE_%02d_%s[0x%x] = 0x%x\n",
  4154. ce, ce_src[i].name, reg_offset, val);
  4155. }
  4156. for (i = 0; ce_dst[i].name; i++) {
  4157. reg_offset = dst_ring_base + ce_base + ce_dst[i].offset;
  4158. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  4159. return;
  4160. cnss_pr_dbg("CE_%02d_%s[0x%x] = 0x%x\n",
  4161. ce, ce_dst[i].name, reg_offset, val);
  4162. }
  4163. break;
  4164. case CNSS_CE_COMMON:
  4165. for (i = 0; ce_cmn[i].name; i++) {
  4166. reg_offset = cmn_base + ce_cmn[i].offset;
  4167. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  4168. return;
  4169. cnss_pr_dbg("CE_COMMON_%s[0x%x] = 0x%x\n",
  4170. ce_cmn[i].name, reg_offset, val);
  4171. }
  4172. break;
  4173. default:
  4174. cnss_pr_err("Unsupported CE[%d] registers dump\n", ce);
  4175. }
  4176. }
  4177. static void cnss_pci_dump_debug_reg(struct cnss_pci_data *pci_priv)
  4178. {
  4179. if (cnss_pci_check_link_status(pci_priv))
  4180. return;
  4181. cnss_pr_dbg("Start to dump debug registers\n");
  4182. cnss_mhi_debug_reg_dump(pci_priv);
  4183. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4184. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_COMMON);
  4185. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_09);
  4186. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_10);
  4187. }
  4188. static int cnss_pci_assert_host_sol(struct cnss_pci_data *pci_priv)
  4189. {
  4190. if (cnss_get_host_sol_value(pci_priv->plat_priv))
  4191. return -EINVAL;
  4192. cnss_pr_dbg("Assert host SOL GPIO to retry RDDM, expecting link down\n");
  4193. cnss_set_host_sol_value(pci_priv->plat_priv, 1);
  4194. return 0;
  4195. }
  4196. static void cnss_pci_mhi_reg_dump(struct cnss_pci_data *pci_priv)
  4197. {
  4198. if (!cnss_pci_check_link_status(pci_priv))
  4199. cnss_mhi_debug_reg_dump(pci_priv);
  4200. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4201. cnss_pci_dump_misc_reg(pci_priv);
  4202. cnss_pci_dump_shadow_reg(pci_priv);
  4203. }
  4204. int cnss_pci_force_fw_assert_hdlr(struct cnss_pci_data *pci_priv)
  4205. {
  4206. int ret;
  4207. struct cnss_plat_data *plat_priv;
  4208. if (!pci_priv)
  4209. return -ENODEV;
  4210. plat_priv = pci_priv->plat_priv;
  4211. if (!plat_priv)
  4212. return -ENODEV;
  4213. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) ||
  4214. test_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state))
  4215. return -EINVAL;
  4216. cnss_auto_resume(&pci_priv->pci_dev->dev);
  4217. if (!pci_priv->is_smmu_fault)
  4218. cnss_pci_mhi_reg_dump(pci_priv);
  4219. /* If link is still down here, directly trigger link down recovery */
  4220. ret = cnss_pci_check_link_status(pci_priv);
  4221. if (ret) {
  4222. cnss_pci_link_down(&pci_priv->pci_dev->dev);
  4223. return 0;
  4224. }
  4225. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_TRIGGER_RDDM);
  4226. if (ret) {
  4227. if (pci_priv->is_smmu_fault) {
  4228. cnss_pci_mhi_reg_dump(pci_priv);
  4229. pci_priv->is_smmu_fault = false;
  4230. }
  4231. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) ||
  4232. test_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state)) {
  4233. cnss_pr_dbg("MHI is not powered on, ignore RDDM failure\n");
  4234. return 0;
  4235. }
  4236. cnss_fatal_err("Failed to trigger RDDM, err = %d\n", ret);
  4237. if (!cnss_pci_assert_host_sol(pci_priv))
  4238. return 0;
  4239. cnss_pci_dump_debug_reg(pci_priv);
  4240. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  4241. CNSS_REASON_DEFAULT);
  4242. return ret;
  4243. }
  4244. if (pci_priv->is_smmu_fault) {
  4245. cnss_pci_mhi_reg_dump(pci_priv);
  4246. pci_priv->is_smmu_fault = false;
  4247. }
  4248. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state)) {
  4249. mod_timer(&pci_priv->dev_rddm_timer,
  4250. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  4251. }
  4252. return 0;
  4253. }
  4254. static void cnss_pci_add_dump_seg(struct cnss_pci_data *pci_priv,
  4255. struct cnss_dump_seg *dump_seg,
  4256. enum cnss_fw_dump_type type, int seg_no,
  4257. void *va, dma_addr_t dma, size_t size)
  4258. {
  4259. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4260. struct device *dev = &pci_priv->pci_dev->dev;
  4261. phys_addr_t pa;
  4262. dump_seg->address = dma;
  4263. dump_seg->v_address = va;
  4264. dump_seg->size = size;
  4265. dump_seg->type = type;
  4266. cnss_pr_dbg("Seg: %x, va: %pK, dma: %pa, size: 0x%zx\n",
  4267. seg_no, va, &dma, size);
  4268. if (cnss_va_to_pa(dev, size, va, dma, &pa, DMA_ATTR_FORCE_CONTIGUOUS))
  4269. return;
  4270. cnss_minidump_add_region(plat_priv, type, seg_no, va, pa, size);
  4271. }
  4272. static void cnss_pci_remove_dump_seg(struct cnss_pci_data *pci_priv,
  4273. struct cnss_dump_seg *dump_seg,
  4274. enum cnss_fw_dump_type type, int seg_no,
  4275. void *va, dma_addr_t dma, size_t size)
  4276. {
  4277. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4278. struct device *dev = &pci_priv->pci_dev->dev;
  4279. phys_addr_t pa;
  4280. cnss_va_to_pa(dev, size, va, dma, &pa, DMA_ATTR_FORCE_CONTIGUOUS);
  4281. cnss_minidump_remove_region(plat_priv, type, seg_no, va, pa, size);
  4282. }
  4283. int cnss_pci_call_driver_uevent(struct cnss_pci_data *pci_priv,
  4284. enum cnss_driver_status status, void *data)
  4285. {
  4286. struct cnss_uevent_data uevent_data;
  4287. struct cnss_wlan_driver *driver_ops;
  4288. driver_ops = pci_priv->driver_ops;
  4289. if (!driver_ops || !driver_ops->update_event) {
  4290. cnss_pr_dbg("Hang event driver ops is NULL\n");
  4291. return -EINVAL;
  4292. }
  4293. cnss_pr_dbg("Calling driver uevent: %d\n", status);
  4294. uevent_data.status = status;
  4295. uevent_data.data = data;
  4296. return driver_ops->update_event(pci_priv->pci_dev, &uevent_data);
  4297. }
  4298. static void cnss_pci_send_hang_event(struct cnss_pci_data *pci_priv)
  4299. {
  4300. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4301. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4302. struct cnss_hang_event hang_event;
  4303. void *hang_data_va = NULL;
  4304. u64 offset = 0;
  4305. u16 length = 0;
  4306. int i = 0;
  4307. if (!fw_mem || !plat_priv->fw_mem_seg_len)
  4308. return;
  4309. memset(&hang_event, 0, sizeof(hang_event));
  4310. switch (pci_priv->device_id) {
  4311. case QCA6390_DEVICE_ID:
  4312. offset = HST_HANG_DATA_OFFSET;
  4313. length = HANG_DATA_LENGTH;
  4314. break;
  4315. case QCA6490_DEVICE_ID:
  4316. /* Fallback to hard-coded values if hang event params not
  4317. * present in QMI. Once all the firmware branches have the
  4318. * fix to send params over QMI, this can be removed.
  4319. */
  4320. if (plat_priv->hang_event_data_len) {
  4321. offset = plat_priv->hang_data_addr_offset;
  4322. length = plat_priv->hang_event_data_len;
  4323. } else {
  4324. offset = HSP_HANG_DATA_OFFSET;
  4325. length = HANG_DATA_LENGTH;
  4326. }
  4327. break;
  4328. case KIWI_DEVICE_ID:
  4329. case MANGO_DEVICE_ID:
  4330. offset = plat_priv->hang_data_addr_offset;
  4331. length = plat_priv->hang_event_data_len;
  4332. break;
  4333. default:
  4334. cnss_pr_err("Skip Hang Event Data as unsupported Device ID received: %d\n",
  4335. pci_priv->device_id);
  4336. return;
  4337. }
  4338. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4339. if (fw_mem[i].type == QMI_WLFW_MEM_TYPE_DDR_V01 &&
  4340. fw_mem[i].va) {
  4341. /* The offset must be < (fw_mem size- hangdata length) */
  4342. if (!(offset <= fw_mem[i].size - length))
  4343. goto exit;
  4344. hang_data_va = fw_mem[i].va + offset;
  4345. hang_event.hang_event_data = kmemdup(hang_data_va,
  4346. length,
  4347. GFP_ATOMIC);
  4348. if (!hang_event.hang_event_data) {
  4349. cnss_pr_dbg("Hang data memory alloc failed\n");
  4350. return;
  4351. }
  4352. hang_event.hang_event_data_len = length;
  4353. break;
  4354. }
  4355. }
  4356. cnss_pci_call_driver_uevent(pci_priv, CNSS_HANG_EVENT, &hang_event);
  4357. kfree(hang_event.hang_event_data);
  4358. hang_event.hang_event_data = NULL;
  4359. return;
  4360. exit:
  4361. cnss_pr_dbg("Invalid hang event params, offset:0x%x, length:0x%x\n",
  4362. plat_priv->hang_data_addr_offset,
  4363. plat_priv->hang_event_data_len);
  4364. }
  4365. #ifdef CONFIG_CNSS2_SSR_DRIVER_DUMP
  4366. void cnss_pci_collect_host_dump_info(struct cnss_pci_data *pci_priv)
  4367. {
  4368. struct cnss_ssr_driver_dump_entry ssr_entry[CNSS_HOST_DUMP_TYPE_MAX] = {0};
  4369. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4370. size_t num_entries_loaded = 0;
  4371. int x;
  4372. int ret = -1;
  4373. if (pci_priv->driver_ops &&
  4374. pci_priv->driver_ops->collect_driver_dump) {
  4375. ret = pci_priv->driver_ops->collect_driver_dump(pci_priv->pci_dev,
  4376. ssr_entry,
  4377. &num_entries_loaded);
  4378. }
  4379. if (!ret) {
  4380. for (x = 0; x < num_entries_loaded; x++) {
  4381. cnss_pr_info("Idx:%d, ptr: %p, name: %s, size: %d\n",
  4382. x, ssr_entry[x].buffer_pointer,
  4383. ssr_entry[x].region_name,
  4384. ssr_entry[x].buffer_size);
  4385. }
  4386. cnss_do_host_ramdump(plat_priv, ssr_entry, num_entries_loaded);
  4387. } else {
  4388. cnss_pr_info("Host SSR elf dump collection feature disabled\n");
  4389. }
  4390. }
  4391. #endif
  4392. void cnss_pci_collect_dump_info(struct cnss_pci_data *pci_priv, bool in_panic)
  4393. {
  4394. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4395. struct cnss_dump_data *dump_data =
  4396. &plat_priv->ramdump_info_v2.dump_data;
  4397. struct cnss_dump_seg *dump_seg =
  4398. plat_priv->ramdump_info_v2.dump_data_vaddr;
  4399. struct image_info *fw_image, *rddm_image;
  4400. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4401. int ret, i, j;
  4402. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  4403. !test_bit(CNSS_IN_PANIC, &plat_priv->driver_state))
  4404. cnss_pci_send_hang_event(pci_priv);
  4405. if (test_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state)) {
  4406. cnss_pr_dbg("RAM dump is already collected, skip\n");
  4407. return;
  4408. }
  4409. if (!cnss_is_device_powered_on(plat_priv)) {
  4410. cnss_pr_dbg("Device is already powered off, skip\n");
  4411. return;
  4412. }
  4413. if (!in_panic) {
  4414. mutex_lock(&pci_priv->bus_lock);
  4415. ret = cnss_pci_check_link_status(pci_priv);
  4416. if (ret) {
  4417. if (ret != -EACCES) {
  4418. mutex_unlock(&pci_priv->bus_lock);
  4419. return;
  4420. }
  4421. if (cnss_pci_resume_bus(pci_priv)) {
  4422. mutex_unlock(&pci_priv->bus_lock);
  4423. return;
  4424. }
  4425. }
  4426. mutex_unlock(&pci_priv->bus_lock);
  4427. } else {
  4428. if (cnss_pci_check_link_status(pci_priv))
  4429. return;
  4430. /* Inside panic handler, reduce timeout for RDDM to avoid
  4431. * unnecessary hypervisor watchdog bite.
  4432. */
  4433. pci_priv->mhi_ctrl->timeout_ms /= 2;
  4434. }
  4435. cnss_mhi_debug_reg_dump(pci_priv);
  4436. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4437. cnss_pci_dump_misc_reg(pci_priv);
  4438. cnss_rddm_trigger_debug(pci_priv);
  4439. ret = mhi_download_rddm_image(pci_priv->mhi_ctrl, in_panic);
  4440. if (ret) {
  4441. cnss_fatal_err("Failed to download RDDM image, err = %d\n",
  4442. ret);
  4443. if (!cnss_pci_assert_host_sol(pci_priv))
  4444. return;
  4445. cnss_rddm_trigger_check(pci_priv);
  4446. cnss_pci_dump_debug_reg(pci_priv);
  4447. return;
  4448. }
  4449. cnss_rddm_trigger_check(pci_priv);
  4450. fw_image = pci_priv->mhi_ctrl->fbc_image;
  4451. rddm_image = pci_priv->mhi_ctrl->rddm_image;
  4452. dump_data->nentries = 0;
  4453. if (plat_priv->qdss_mem_seg_len)
  4454. cnss_pci_dump_qdss_reg(pci_priv);
  4455. cnss_mhi_dump_sfr(pci_priv);
  4456. if (!dump_seg) {
  4457. cnss_pr_warn("FW image dump collection not setup");
  4458. goto skip_dump;
  4459. }
  4460. cnss_pr_dbg("Collect FW image dump segment, nentries %d\n",
  4461. fw_image->entries);
  4462. for (i = 0; i < fw_image->entries; i++) {
  4463. cnss_pci_add_dump_seg(pci_priv, dump_seg, CNSS_FW_IMAGE, i,
  4464. fw_image->mhi_buf[i].buf,
  4465. fw_image->mhi_buf[i].dma_addr,
  4466. fw_image->mhi_buf[i].len);
  4467. dump_seg++;
  4468. }
  4469. dump_data->nentries += fw_image->entries;
  4470. cnss_pr_dbg("Collect RDDM image dump segment, nentries %d\n",
  4471. rddm_image->entries);
  4472. for (i = 0; i < rddm_image->entries; i++) {
  4473. cnss_pci_add_dump_seg(pci_priv, dump_seg, CNSS_FW_RDDM, i,
  4474. rddm_image->mhi_buf[i].buf,
  4475. rddm_image->mhi_buf[i].dma_addr,
  4476. rddm_image->mhi_buf[i].len);
  4477. dump_seg++;
  4478. }
  4479. dump_data->nentries += rddm_image->entries;
  4480. for (i = 0, j = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4481. if (fw_mem[i].type == CNSS_MEM_TYPE_DDR) {
  4482. if (fw_mem[i].attrs & DMA_ATTR_FORCE_CONTIGUOUS) {
  4483. cnss_pr_dbg("Collect remote heap dump segment\n");
  4484. cnss_pci_add_dump_seg(pci_priv, dump_seg,
  4485. CNSS_FW_REMOTE_HEAP, j,
  4486. fw_mem[i].va,
  4487. fw_mem[i].pa,
  4488. fw_mem[i].size);
  4489. dump_seg++;
  4490. dump_data->nentries++;
  4491. j++;
  4492. } else {
  4493. cnss_pr_dbg("Skip remote heap dumps as it is non-contiguous\n");
  4494. }
  4495. }
  4496. }
  4497. if (dump_data->nentries > 0)
  4498. plat_priv->ramdump_info_v2.dump_data_valid = true;
  4499. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RDDM_DONE);
  4500. skip_dump:
  4501. complete(&plat_priv->rddm_complete);
  4502. }
  4503. void cnss_pci_clear_dump_info(struct cnss_pci_data *pci_priv)
  4504. {
  4505. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4506. struct cnss_dump_seg *dump_seg =
  4507. plat_priv->ramdump_info_v2.dump_data_vaddr;
  4508. struct image_info *fw_image, *rddm_image;
  4509. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4510. int i, j;
  4511. if (!dump_seg)
  4512. return;
  4513. fw_image = pci_priv->mhi_ctrl->fbc_image;
  4514. rddm_image = pci_priv->mhi_ctrl->rddm_image;
  4515. for (i = 0; i < fw_image->entries; i++) {
  4516. cnss_pci_remove_dump_seg(pci_priv, dump_seg, CNSS_FW_IMAGE, i,
  4517. fw_image->mhi_buf[i].buf,
  4518. fw_image->mhi_buf[i].dma_addr,
  4519. fw_image->mhi_buf[i].len);
  4520. dump_seg++;
  4521. }
  4522. for (i = 0; i < rddm_image->entries; i++) {
  4523. cnss_pci_remove_dump_seg(pci_priv, dump_seg, CNSS_FW_RDDM, i,
  4524. rddm_image->mhi_buf[i].buf,
  4525. rddm_image->mhi_buf[i].dma_addr,
  4526. rddm_image->mhi_buf[i].len);
  4527. dump_seg++;
  4528. }
  4529. for (i = 0, j = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4530. if (fw_mem[i].type == CNSS_MEM_TYPE_DDR &&
  4531. (fw_mem[i].attrs & DMA_ATTR_FORCE_CONTIGUOUS)) {
  4532. cnss_pci_remove_dump_seg(pci_priv, dump_seg,
  4533. CNSS_FW_REMOTE_HEAP, j,
  4534. fw_mem[i].va, fw_mem[i].pa,
  4535. fw_mem[i].size);
  4536. dump_seg++;
  4537. j++;
  4538. }
  4539. }
  4540. plat_priv->ramdump_info_v2.dump_data.nentries = 0;
  4541. plat_priv->ramdump_info_v2.dump_data_valid = false;
  4542. }
  4543. void cnss_pci_device_crashed(struct cnss_pci_data *pci_priv)
  4544. {
  4545. struct cnss_plat_data *plat_priv;
  4546. if (!pci_priv) {
  4547. cnss_pr_err("pci_priv is NULL\n");
  4548. return;
  4549. }
  4550. plat_priv = pci_priv->plat_priv;
  4551. if (!plat_priv) {
  4552. cnss_pr_err("plat_priv is NULL\n");
  4553. return;
  4554. }
  4555. if (plat_priv->recovery_enabled)
  4556. cnss_pci_collect_host_dump_info(pci_priv);
  4557. cnss_device_crashed(&pci_priv->pci_dev->dev);
  4558. }
  4559. static int cnss_mhi_pm_runtime_get(struct mhi_controller *mhi_ctrl)
  4560. {
  4561. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4562. return cnss_pci_pm_runtime_get(pci_priv, RTPM_ID_MHI);
  4563. }
  4564. static void cnss_mhi_pm_runtime_put_noidle(struct mhi_controller *mhi_ctrl)
  4565. {
  4566. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4567. cnss_pci_pm_runtime_put_noidle(pci_priv, RTPM_ID_MHI);
  4568. }
  4569. void cnss_pci_add_fw_prefix_name(struct cnss_pci_data *pci_priv,
  4570. char *prefix_name, char *name)
  4571. {
  4572. struct cnss_plat_data *plat_priv;
  4573. if (!pci_priv)
  4574. return;
  4575. plat_priv = pci_priv->plat_priv;
  4576. if (!plat_priv->use_fw_path_with_prefix) {
  4577. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN, "%s", name);
  4578. return;
  4579. }
  4580. switch (pci_priv->device_id) {
  4581. case QCA6390_DEVICE_ID:
  4582. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4583. QCA6390_PATH_PREFIX "%s", name);
  4584. break;
  4585. case QCA6490_DEVICE_ID:
  4586. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4587. QCA6490_PATH_PREFIX "%s", name);
  4588. break;
  4589. case KIWI_DEVICE_ID:
  4590. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4591. KIWI_PATH_PREFIX "%s", name);
  4592. break;
  4593. case MANGO_DEVICE_ID:
  4594. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4595. MANGO_PATH_PREFIX "%s", name);
  4596. break;
  4597. default:
  4598. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN, "%s", name);
  4599. break;
  4600. }
  4601. cnss_pr_dbg("FW name added with prefix: %s\n", prefix_name);
  4602. }
  4603. static int cnss_pci_update_fw_name(struct cnss_pci_data *pci_priv)
  4604. {
  4605. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4606. switch (pci_priv->device_id) {
  4607. case QCA6390_DEVICE_ID:
  4608. if (plat_priv->device_version.major_version < FW_V2_NUMBER) {
  4609. cnss_pr_dbg("Device ID:version (0x%lx:%d) is not supported\n",
  4610. pci_priv->device_id,
  4611. plat_priv->device_version.major_version);
  4612. return -EINVAL;
  4613. }
  4614. cnss_pci_add_fw_prefix_name(pci_priv, plat_priv->firmware_name,
  4615. FW_V2_FILE_NAME);
  4616. snprintf(plat_priv->fw_fallback_name, MAX_FIRMWARE_NAME_LEN,
  4617. FW_V2_FILE_NAME);
  4618. break;
  4619. case QCA6490_DEVICE_ID:
  4620. switch (plat_priv->device_version.major_version) {
  4621. case FW_V2_NUMBER:
  4622. cnss_pci_add_fw_prefix_name(pci_priv,
  4623. plat_priv->firmware_name,
  4624. FW_V2_FILE_NAME);
  4625. snprintf(plat_priv->fw_fallback_name,
  4626. MAX_FIRMWARE_NAME_LEN,
  4627. FW_V2_FILE_NAME);
  4628. break;
  4629. default:
  4630. cnss_pci_add_fw_prefix_name(pci_priv,
  4631. plat_priv->firmware_name,
  4632. DEFAULT_FW_FILE_NAME);
  4633. snprintf(plat_priv->fw_fallback_name,
  4634. MAX_FIRMWARE_NAME_LEN,
  4635. DEFAULT_FW_FILE_NAME);
  4636. break;
  4637. }
  4638. break;
  4639. case KIWI_DEVICE_ID:
  4640. case MANGO_DEVICE_ID:
  4641. switch (plat_priv->device_version.major_version) {
  4642. case FW_V2_NUMBER:
  4643. /*
  4644. * kiwiv2 using seprate fw binary for MM and FTM mode,
  4645. * platform driver loads corresponding binary according
  4646. * to current mode indicated by wlan driver. Otherwise
  4647. * use default binary.
  4648. * Mission mode using same binary name as before,
  4649. * if seprate binary is not there, fall back to default.
  4650. */
  4651. if (plat_priv->driver_mode == CNSS_MISSION) {
  4652. cnss_pci_add_fw_prefix_name(pci_priv,
  4653. plat_priv->firmware_name,
  4654. FW_V2_FILE_NAME);
  4655. cnss_pci_add_fw_prefix_name(pci_priv,
  4656. plat_priv->fw_fallback_name,
  4657. FW_V2_FILE_NAME);
  4658. } else if (plat_priv->driver_mode == CNSS_FTM) {
  4659. cnss_pci_add_fw_prefix_name(pci_priv,
  4660. plat_priv->firmware_name,
  4661. FW_V2_FTM_FILE_NAME);
  4662. cnss_pci_add_fw_prefix_name(pci_priv,
  4663. plat_priv->fw_fallback_name,
  4664. FW_V2_FILE_NAME);
  4665. } else {
  4666. /*
  4667. * Since during cold boot calibration phase,
  4668. * wlan driver has not registered, so default
  4669. * fw binary will be used.
  4670. */
  4671. cnss_pci_add_fw_prefix_name(pci_priv,
  4672. plat_priv->firmware_name,
  4673. FW_V2_FILE_NAME);
  4674. snprintf(plat_priv->fw_fallback_name,
  4675. MAX_FIRMWARE_NAME_LEN,
  4676. FW_V2_FILE_NAME);
  4677. }
  4678. break;
  4679. default:
  4680. cnss_pci_add_fw_prefix_name(pci_priv,
  4681. plat_priv->firmware_name,
  4682. DEFAULT_FW_FILE_NAME);
  4683. snprintf(plat_priv->fw_fallback_name,
  4684. MAX_FIRMWARE_NAME_LEN,
  4685. DEFAULT_FW_FILE_NAME);
  4686. break;
  4687. }
  4688. break;
  4689. default:
  4690. cnss_pci_add_fw_prefix_name(pci_priv, plat_priv->firmware_name,
  4691. DEFAULT_FW_FILE_NAME);
  4692. snprintf(plat_priv->fw_fallback_name, MAX_FIRMWARE_NAME_LEN,
  4693. DEFAULT_FW_FILE_NAME);
  4694. break;
  4695. }
  4696. cnss_pr_dbg("FW name is %s, FW fallback name is %s\n",
  4697. plat_priv->firmware_name, plat_priv->fw_fallback_name);
  4698. return 0;
  4699. }
  4700. static char *cnss_mhi_notify_status_to_str(enum mhi_callback status)
  4701. {
  4702. switch (status) {
  4703. case MHI_CB_IDLE:
  4704. return "IDLE";
  4705. case MHI_CB_EE_RDDM:
  4706. return "RDDM";
  4707. case MHI_CB_SYS_ERROR:
  4708. return "SYS_ERROR";
  4709. case MHI_CB_FATAL_ERROR:
  4710. return "FATAL_ERROR";
  4711. case MHI_CB_EE_MISSION_MODE:
  4712. return "MISSION_MODE";
  4713. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  4714. case MHI_CB_FALLBACK_IMG:
  4715. return "FW_FALLBACK";
  4716. #endif
  4717. default:
  4718. return "UNKNOWN";
  4719. }
  4720. };
  4721. static void cnss_dev_rddm_timeout_hdlr(struct timer_list *t)
  4722. {
  4723. struct cnss_pci_data *pci_priv =
  4724. from_timer(pci_priv, t, dev_rddm_timer);
  4725. enum mhi_ee_type mhi_ee;
  4726. if (!pci_priv)
  4727. return;
  4728. cnss_fatal_err("Timeout waiting for RDDM notification\n");
  4729. if (!cnss_pci_assert_host_sol(pci_priv))
  4730. return;
  4731. mhi_ee = mhi_get_exec_env(pci_priv->mhi_ctrl);
  4732. if (mhi_ee == MHI_EE_PBL)
  4733. cnss_pr_err("Unable to collect ramdumps due to abrupt reset\n");
  4734. if (mhi_ee == MHI_EE_RDDM) {
  4735. cnss_pr_info("Device MHI EE is RDDM, try to collect dump\n");
  4736. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  4737. CNSS_REASON_RDDM);
  4738. } else {
  4739. cnss_mhi_debug_reg_dump(pci_priv);
  4740. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4741. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  4742. CNSS_REASON_TIMEOUT);
  4743. }
  4744. }
  4745. static void cnss_boot_debug_timeout_hdlr(struct timer_list *t)
  4746. {
  4747. struct cnss_pci_data *pci_priv =
  4748. from_timer(pci_priv, t, boot_debug_timer);
  4749. if (!pci_priv)
  4750. return;
  4751. if (cnss_pci_check_link_status(pci_priv))
  4752. return;
  4753. if (cnss_pci_is_device_down(&pci_priv->pci_dev->dev))
  4754. return;
  4755. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  4756. return;
  4757. if (cnss_mhi_scan_rddm_cookie(pci_priv, DEVICE_RDDM_COOKIE))
  4758. return;
  4759. cnss_pr_dbg("Dump MHI/PBL/SBL debug data every %ds during MHI power on\n",
  4760. BOOT_DEBUG_TIMEOUT_MS / 1000);
  4761. cnss_mhi_debug_reg_dump(pci_priv);
  4762. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4763. cnss_pci_dump_bl_sram_mem(pci_priv);
  4764. mod_timer(&pci_priv->boot_debug_timer,
  4765. jiffies + msecs_to_jiffies(BOOT_DEBUG_TIMEOUT_MS));
  4766. }
  4767. static int cnss_pci_handle_mhi_sys_err(struct cnss_pci_data *pci_priv)
  4768. {
  4769. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4770. cnss_ignore_qmi_failure(true);
  4771. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  4772. del_timer(&plat_priv->fw_boot_timer);
  4773. mod_timer(&pci_priv->dev_rddm_timer,
  4774. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  4775. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  4776. return 0;
  4777. }
  4778. int cnss_pci_handle_dev_sol_irq(struct cnss_pci_data *pci_priv)
  4779. {
  4780. return cnss_pci_handle_mhi_sys_err(pci_priv);
  4781. }
  4782. static void cnss_mhi_notify_status(struct mhi_controller *mhi_ctrl,
  4783. enum mhi_callback reason)
  4784. {
  4785. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4786. struct cnss_plat_data *plat_priv;
  4787. enum cnss_recovery_reason cnss_reason;
  4788. if (!pci_priv) {
  4789. cnss_pr_err("pci_priv is NULL");
  4790. return;
  4791. }
  4792. plat_priv = pci_priv->plat_priv;
  4793. if (reason != MHI_CB_IDLE)
  4794. cnss_pr_dbg("MHI status cb is called with reason %s(%d)\n",
  4795. cnss_mhi_notify_status_to_str(reason), reason);
  4796. switch (reason) {
  4797. case MHI_CB_IDLE:
  4798. case MHI_CB_EE_MISSION_MODE:
  4799. return;
  4800. case MHI_CB_FATAL_ERROR:
  4801. cnss_ignore_qmi_failure(true);
  4802. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  4803. del_timer(&plat_priv->fw_boot_timer);
  4804. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  4805. cnss_reason = CNSS_REASON_DEFAULT;
  4806. break;
  4807. case MHI_CB_SYS_ERROR:
  4808. cnss_pci_handle_mhi_sys_err(pci_priv);
  4809. return;
  4810. case MHI_CB_EE_RDDM:
  4811. cnss_ignore_qmi_failure(true);
  4812. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  4813. del_timer(&plat_priv->fw_boot_timer);
  4814. del_timer(&pci_priv->dev_rddm_timer);
  4815. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  4816. cnss_reason = CNSS_REASON_RDDM;
  4817. break;
  4818. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  4819. case MHI_CB_FALLBACK_IMG:
  4820. /* for kiwi_v2 binary fallback is used, skip path fallback here */
  4821. if (!(pci_priv->device_id == KIWI_DEVICE_ID &&
  4822. plat_priv->device_version.major_version == FW_V2_NUMBER)) {
  4823. plat_priv->use_fw_path_with_prefix = false;
  4824. cnss_pci_update_fw_name(pci_priv);
  4825. }
  4826. return;
  4827. #endif
  4828. default:
  4829. cnss_pr_err("Unsupported MHI status cb reason: %d\n", reason);
  4830. return;
  4831. }
  4832. cnss_schedule_recovery(&pci_priv->pci_dev->dev, cnss_reason);
  4833. }
  4834. static int cnss_pci_get_mhi_msi(struct cnss_pci_data *pci_priv)
  4835. {
  4836. int ret, num_vectors, i;
  4837. u32 user_base_data, base_vector;
  4838. int *irq;
  4839. unsigned int msi_data;
  4840. bool is_one_msi = false;
  4841. ret = cnss_get_user_msi_assignment(&pci_priv->pci_dev->dev,
  4842. MHI_MSI_NAME, &num_vectors,
  4843. &user_base_data, &base_vector);
  4844. if (ret)
  4845. return ret;
  4846. if (cnss_pci_is_one_msi(pci_priv)) {
  4847. is_one_msi = true;
  4848. num_vectors = cnss_pci_get_one_msi_mhi_irq_array_size(pci_priv);
  4849. }
  4850. cnss_pr_dbg("Number of assigned MSI for MHI is %d, base vector is %d\n",
  4851. num_vectors, base_vector);
  4852. irq = kcalloc(num_vectors, sizeof(int), GFP_KERNEL);
  4853. if (!irq)
  4854. return -ENOMEM;
  4855. for (i = 0; i < num_vectors; i++) {
  4856. msi_data = base_vector;
  4857. if (!is_one_msi)
  4858. msi_data += i;
  4859. irq[i] = cnss_get_msi_irq(&pci_priv->pci_dev->dev, msi_data);
  4860. }
  4861. pci_priv->mhi_ctrl->irq = irq;
  4862. pci_priv->mhi_ctrl->nr_irqs = num_vectors;
  4863. return 0;
  4864. }
  4865. static int cnss_mhi_bw_scale(struct mhi_controller *mhi_ctrl,
  4866. struct mhi_link_info *link_info)
  4867. {
  4868. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4869. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4870. int ret = 0;
  4871. cnss_pr_dbg("Setting link speed:0x%x, width:0x%x\n",
  4872. link_info->target_link_speed,
  4873. link_info->target_link_width);
  4874. /* It has to set target link speed here before setting link bandwidth
  4875. * when device requests link speed change. This can avoid setting link
  4876. * bandwidth getting rejected if requested link speed is higher than
  4877. * current one.
  4878. */
  4879. ret = cnss_pci_set_max_link_speed(pci_priv, plat_priv->rc_num,
  4880. link_info->target_link_speed);
  4881. if (ret)
  4882. cnss_pr_err("Failed to set target link speed to 0x%x, err = %d\n",
  4883. link_info->target_link_speed, ret);
  4884. ret = cnss_pci_set_link_bandwidth(pci_priv,
  4885. link_info->target_link_speed,
  4886. link_info->target_link_width);
  4887. if (ret) {
  4888. cnss_pr_err("Failed to set link bandwidth, err = %d\n", ret);
  4889. return ret;
  4890. }
  4891. pci_priv->def_link_speed = link_info->target_link_speed;
  4892. pci_priv->def_link_width = link_info->target_link_width;
  4893. return 0;
  4894. }
  4895. static int cnss_mhi_read_reg(struct mhi_controller *mhi_ctrl,
  4896. void __iomem *addr, u32 *out)
  4897. {
  4898. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4899. u32 tmp = readl_relaxed(addr);
  4900. /* Unexpected value, query the link status */
  4901. if (PCI_INVALID_READ(tmp) &&
  4902. cnss_pci_check_link_status(pci_priv))
  4903. return -EIO;
  4904. *out = tmp;
  4905. return 0;
  4906. }
  4907. static void cnss_mhi_write_reg(struct mhi_controller *mhi_ctrl,
  4908. void __iomem *addr, u32 val)
  4909. {
  4910. writel_relaxed(val, addr);
  4911. }
  4912. static int cnss_get_mhi_soc_info(struct cnss_plat_data *plat_priv,
  4913. struct mhi_controller *mhi_ctrl)
  4914. {
  4915. int ret = 0;
  4916. ret = mhi_get_soc_info(mhi_ctrl);
  4917. if (ret)
  4918. goto exit;
  4919. plat_priv->device_version.family_number = mhi_ctrl->family_number;
  4920. plat_priv->device_version.device_number = mhi_ctrl->device_number;
  4921. plat_priv->device_version.major_version = mhi_ctrl->major_version;
  4922. plat_priv->device_version.minor_version = mhi_ctrl->minor_version;
  4923. cnss_pr_dbg("Get device version info, family number: 0x%x, device number: 0x%x, major version: 0x%x, minor version: 0x%x\n",
  4924. plat_priv->device_version.family_number,
  4925. plat_priv->device_version.device_number,
  4926. plat_priv->device_version.major_version,
  4927. plat_priv->device_version.minor_version);
  4928. /* Only keep lower 4 bits as real device major version */
  4929. plat_priv->device_version.major_version &= DEVICE_MAJOR_VERSION_MASK;
  4930. exit:
  4931. return ret;
  4932. }
  4933. static int cnss_pci_register_mhi(struct cnss_pci_data *pci_priv)
  4934. {
  4935. int ret = 0;
  4936. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4937. struct pci_dev *pci_dev = pci_priv->pci_dev;
  4938. struct mhi_controller *mhi_ctrl;
  4939. phys_addr_t bar_start;
  4940. const struct mhi_controller_config *cnss_mhi_config =
  4941. &cnss_mhi_config_default;
  4942. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  4943. return 0;
  4944. mhi_ctrl = mhi_alloc_controller();
  4945. if (!mhi_ctrl) {
  4946. cnss_pr_err("Invalid MHI controller context\n");
  4947. return -EINVAL;
  4948. }
  4949. pci_priv->mhi_ctrl = mhi_ctrl;
  4950. mhi_ctrl->cntrl_dev = &pci_dev->dev;
  4951. mhi_ctrl->fw_image = plat_priv->firmware_name;
  4952. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  4953. mhi_ctrl->fallback_fw_image = plat_priv->fw_fallback_name;
  4954. #endif
  4955. mhi_ctrl->regs = pci_priv->bar;
  4956. mhi_ctrl->reg_len = pci_resource_len(pci_priv->pci_dev, PCI_BAR_NUM);
  4957. bar_start = pci_resource_start(pci_priv->pci_dev, PCI_BAR_NUM);
  4958. cnss_pr_dbg("BAR starts at %pa, length is %x\n",
  4959. &bar_start, mhi_ctrl->reg_len);
  4960. ret = cnss_pci_get_mhi_msi(pci_priv);
  4961. if (ret) {
  4962. cnss_pr_err("Failed to get MSI for MHI, err = %d\n", ret);
  4963. goto free_mhi_ctrl;
  4964. }
  4965. if (cnss_pci_is_one_msi(pci_priv))
  4966. mhi_ctrl->irq_flags = IRQF_SHARED | IRQF_NOBALANCING;
  4967. if (pci_priv->smmu_s1_enable) {
  4968. mhi_ctrl->iova_start = pci_priv->smmu_iova_start;
  4969. mhi_ctrl->iova_stop = pci_priv->smmu_iova_start +
  4970. pci_priv->smmu_iova_len;
  4971. } else {
  4972. mhi_ctrl->iova_start = 0;
  4973. mhi_ctrl->iova_stop = pci_priv->dma_bit_mask;
  4974. }
  4975. mhi_ctrl->status_cb = cnss_mhi_notify_status;
  4976. mhi_ctrl->runtime_get = cnss_mhi_pm_runtime_get;
  4977. mhi_ctrl->runtime_put = cnss_mhi_pm_runtime_put_noidle;
  4978. mhi_ctrl->read_reg = cnss_mhi_read_reg;
  4979. mhi_ctrl->write_reg = cnss_mhi_write_reg;
  4980. mhi_ctrl->rddm_size = pci_priv->plat_priv->ramdump_info_v2.ramdump_size;
  4981. if (!mhi_ctrl->rddm_size)
  4982. mhi_ctrl->rddm_size = RAMDUMP_SIZE_DEFAULT;
  4983. mhi_ctrl->sbl_size = SZ_512K;
  4984. mhi_ctrl->seg_len = SZ_512K;
  4985. mhi_ctrl->fbc_download = true;
  4986. ret = cnss_get_mhi_soc_info(plat_priv, mhi_ctrl);
  4987. if (ret)
  4988. goto free_mhi_irq;
  4989. /* Satellite config only supported on KIWI V2 and later chipset */
  4990. if (plat_priv->device_id <= QCA6490_DEVICE_ID ||
  4991. (plat_priv->device_id == KIWI_DEVICE_ID &&
  4992. plat_priv->device_version.major_version == 1))
  4993. cnss_mhi_config = &cnss_mhi_config_no_satellite;
  4994. ret = mhi_register_controller(mhi_ctrl, cnss_mhi_config);
  4995. if (ret) {
  4996. cnss_pr_err("Failed to register to MHI bus, err = %d\n", ret);
  4997. goto free_mhi_irq;
  4998. }
  4999. /* MHI satellite driver only needs to connect when DRV is supported */
  5000. if (cnss_pci_is_drv_supported(pci_priv))
  5001. cnss_mhi_controller_set_base(pci_priv, bar_start);
  5002. /* BW scale CB needs to be set after registering MHI per requirement */
  5003. cnss_mhi_controller_set_bw_scale_cb(pci_priv, cnss_mhi_bw_scale);
  5004. ret = cnss_pci_update_fw_name(pci_priv);
  5005. if (ret)
  5006. goto unreg_mhi;
  5007. return 0;
  5008. unreg_mhi:
  5009. mhi_unregister_controller(mhi_ctrl);
  5010. free_mhi_irq:
  5011. kfree(mhi_ctrl->irq);
  5012. free_mhi_ctrl:
  5013. mhi_free_controller(mhi_ctrl);
  5014. return ret;
  5015. }
  5016. static void cnss_pci_unregister_mhi(struct cnss_pci_data *pci_priv)
  5017. {
  5018. struct mhi_controller *mhi_ctrl = pci_priv->mhi_ctrl;
  5019. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  5020. return;
  5021. mhi_unregister_controller(mhi_ctrl);
  5022. kfree(mhi_ctrl->irq);
  5023. mhi_ctrl->irq = NULL;
  5024. mhi_free_controller(mhi_ctrl);
  5025. pci_priv->mhi_ctrl = NULL;
  5026. }
  5027. static void cnss_pci_config_regs(struct cnss_pci_data *pci_priv)
  5028. {
  5029. switch (pci_priv->device_id) {
  5030. case QCA6390_DEVICE_ID:
  5031. pci_priv->misc_reg_dev_mask = REG_MASK_QCA6390;
  5032. pci_priv->wcss_reg = wcss_reg_access_seq;
  5033. pci_priv->pcie_reg = pcie_reg_access_seq;
  5034. pci_priv->wlaon_reg = wlaon_reg_access_seq;
  5035. pci_priv->syspm_reg = syspm_reg_access_seq;
  5036. /* Configure WDOG register with specific value so that we can
  5037. * know if HW is in the process of WDOG reset recovery or not
  5038. * when reading the registers.
  5039. */
  5040. cnss_pci_reg_write
  5041. (pci_priv,
  5042. QCA6390_PCIE_SOC_WDOG_DISC_BAD_DATA_LOW_CFG_SOC_PCIE_REG,
  5043. QCA6390_PCIE_SOC_WDOG_DISC_BAD_DATA_LOW_CFG_SOC_PCIE_REG_VAL);
  5044. break;
  5045. case QCA6490_DEVICE_ID:
  5046. pci_priv->misc_reg_dev_mask = REG_MASK_QCA6490;
  5047. pci_priv->wlaon_reg = wlaon_reg_access_seq;
  5048. break;
  5049. default:
  5050. return;
  5051. }
  5052. }
  5053. #if !IS_ENABLED(CONFIG_ARCH_QCOM)
  5054. static int cnss_pci_of_reserved_mem_device_init(struct cnss_pci_data *pci_priv)
  5055. {
  5056. return 0;
  5057. }
  5058. static irqreturn_t cnss_pci_wake_handler(int irq, void *data)
  5059. {
  5060. struct cnss_pci_data *pci_priv = data;
  5061. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  5062. enum rpm_status status;
  5063. struct device *dev;
  5064. pci_priv->wake_counter++;
  5065. cnss_pr_dbg("WLAN PCI wake IRQ (%u) is asserted #%u\n",
  5066. pci_priv->wake_irq, pci_priv->wake_counter);
  5067. /* Make sure abort current suspend */
  5068. cnss_pm_stay_awake(plat_priv);
  5069. cnss_pm_relax(plat_priv);
  5070. /* Above two pm* API calls will abort system suspend only when
  5071. * plat_dev->dev->ws is initiated by device_init_wakeup() API, and
  5072. * calling pm_system_wakeup() is just to guarantee system suspend
  5073. * can be aborted if it is not initiated in any case.
  5074. */
  5075. pm_system_wakeup();
  5076. dev = &pci_priv->pci_dev->dev;
  5077. status = dev->power.runtime_status;
  5078. if ((cnss_pci_get_monitor_wake_intr(pci_priv) &&
  5079. cnss_pci_get_auto_suspended(pci_priv)) ||
  5080. (status == RPM_SUSPENDING || status == RPM_SUSPENDED)) {
  5081. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  5082. cnss_pci_pm_request_resume(pci_priv);
  5083. }
  5084. return IRQ_HANDLED;
  5085. }
  5086. /**
  5087. * cnss_pci_wake_gpio_init() - Setup PCI wake GPIO for WLAN
  5088. * @pci_priv: driver PCI bus context pointer
  5089. *
  5090. * This function initializes WLAN PCI wake GPIO and corresponding
  5091. * interrupt. It should be used in non-MSM platforms whose PCIe
  5092. * root complex driver doesn't handle the GPIO.
  5093. *
  5094. * Return: 0 for success or skip, negative value for error
  5095. */
  5096. static int cnss_pci_wake_gpio_init(struct cnss_pci_data *pci_priv)
  5097. {
  5098. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  5099. struct device *dev = &plat_priv->plat_dev->dev;
  5100. int ret = 0;
  5101. pci_priv->wake_gpio = of_get_named_gpio(dev->of_node,
  5102. "wlan-pci-wake-gpio", 0);
  5103. if (pci_priv->wake_gpio < 0)
  5104. goto out;
  5105. cnss_pr_dbg("Get PCI wake GPIO (%d) from device node\n",
  5106. pci_priv->wake_gpio);
  5107. ret = gpio_request(pci_priv->wake_gpio, "wlan_pci_wake_gpio");
  5108. if (ret) {
  5109. cnss_pr_err("Failed to request PCI wake GPIO, err = %d\n",
  5110. ret);
  5111. goto out;
  5112. }
  5113. gpio_direction_input(pci_priv->wake_gpio);
  5114. pci_priv->wake_irq = gpio_to_irq(pci_priv->wake_gpio);
  5115. ret = request_irq(pci_priv->wake_irq, cnss_pci_wake_handler,
  5116. IRQF_TRIGGER_FALLING, "wlan_pci_wake_irq", pci_priv);
  5117. if (ret) {
  5118. cnss_pr_err("Failed to request PCI wake IRQ, err = %d\n", ret);
  5119. goto free_gpio;
  5120. }
  5121. ret = enable_irq_wake(pci_priv->wake_irq);
  5122. if (ret) {
  5123. cnss_pr_err("Failed to enable PCI wake IRQ, err = %d\n", ret);
  5124. goto free_irq;
  5125. }
  5126. return 0;
  5127. free_irq:
  5128. free_irq(pci_priv->wake_irq, pci_priv);
  5129. free_gpio:
  5130. gpio_free(pci_priv->wake_gpio);
  5131. out:
  5132. return ret;
  5133. }
  5134. static void cnss_pci_wake_gpio_deinit(struct cnss_pci_data *pci_priv)
  5135. {
  5136. if (pci_priv->wake_gpio < 0)
  5137. return;
  5138. disable_irq_wake(pci_priv->wake_irq);
  5139. free_irq(pci_priv->wake_irq, pci_priv);
  5140. gpio_free(pci_priv->wake_gpio);
  5141. }
  5142. #endif
  5143. /* Setting to use this cnss_pm_domain ops will let PM framework override the
  5144. * ops from dev->bus->pm which is pci_dev_pm_ops from pci-driver.c. This ops
  5145. * has to take care everything device driver needed which is currently done
  5146. * from pci_dev_pm_ops.
  5147. */
  5148. static struct dev_pm_domain cnss_pm_domain = {
  5149. .ops = {
  5150. SET_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend, cnss_pci_resume)
  5151. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend_noirq,
  5152. cnss_pci_resume_noirq)
  5153. SET_RUNTIME_PM_OPS(cnss_pci_runtime_suspend,
  5154. cnss_pci_runtime_resume,
  5155. cnss_pci_runtime_idle)
  5156. }
  5157. };
  5158. static int cnss_pci_get_dev_cfg_node(struct cnss_plat_data *plat_priv)
  5159. {
  5160. struct device_node *child;
  5161. u32 id, i;
  5162. int id_n, ret;
  5163. if (plat_priv->dt_type != CNSS_DTT_MULTIEXCHG)
  5164. return 0;
  5165. if (!plat_priv->device_id) {
  5166. cnss_pr_err("Invalid device id\n");
  5167. return -EINVAL;
  5168. }
  5169. for_each_available_child_of_node(plat_priv->plat_dev->dev.of_node,
  5170. child) {
  5171. if (strcmp(child->name, "chip_cfg"))
  5172. continue;
  5173. id_n = of_property_count_u32_elems(child, "supported-ids");
  5174. if (id_n <= 0) {
  5175. cnss_pr_err("Device id is NOT set\n");
  5176. return -EINVAL;
  5177. }
  5178. for (i = 0; i < id_n; i++) {
  5179. ret = of_property_read_u32_index(child,
  5180. "supported-ids",
  5181. i, &id);
  5182. if (ret) {
  5183. cnss_pr_err("Failed to read supported ids\n");
  5184. return -EINVAL;
  5185. }
  5186. if (id == plat_priv->device_id) {
  5187. plat_priv->dev_node = child;
  5188. cnss_pr_dbg("got node[%s@%d] for device[0x%x]\n",
  5189. child->name, i, id);
  5190. return 0;
  5191. }
  5192. }
  5193. }
  5194. return -EINVAL;
  5195. }
  5196. #ifdef CONFIG_CNSS2_CONDITIONAL_POWEROFF
  5197. static bool cnss_should_suspend_pwroff(struct pci_dev *pci_dev)
  5198. {
  5199. bool suspend_pwroff;
  5200. switch (pci_dev->device) {
  5201. case QCA6390_DEVICE_ID:
  5202. case QCA6490_DEVICE_ID:
  5203. suspend_pwroff = false;
  5204. break;
  5205. default:
  5206. suspend_pwroff = true;
  5207. }
  5208. return suspend_pwroff;
  5209. }
  5210. #else
  5211. static bool cnss_should_suspend_pwroff(struct pci_dev *pci_dev)
  5212. {
  5213. return true;
  5214. }
  5215. #endif
  5216. static void cnss_pci_suspend_pwroff(struct pci_dev *pci_dev)
  5217. {
  5218. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  5219. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  5220. int ret = 0;
  5221. bool suspend_pwroff = cnss_should_suspend_pwroff(pci_dev);
  5222. if (suspend_pwroff) {
  5223. ret = cnss_suspend_pci_link(pci_priv);
  5224. if (ret)
  5225. cnss_pr_err("Failed to suspend PCI link, err = %d\n",
  5226. ret);
  5227. cnss_power_off_device(plat_priv);
  5228. } else {
  5229. cnss_pr_dbg("bus suspend and dev power off disabled for device [0x%x]\n",
  5230. pci_dev->device);
  5231. }
  5232. }
  5233. static int cnss_pci_probe(struct pci_dev *pci_dev,
  5234. const struct pci_device_id *id)
  5235. {
  5236. int ret = 0;
  5237. struct cnss_pci_data *pci_priv;
  5238. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  5239. struct device *dev = &pci_dev->dev;
  5240. cnss_pr_dbg("PCI is probing, vendor ID: 0x%x, device ID: 0x%x\n",
  5241. id->vendor, pci_dev->device);
  5242. pci_priv = devm_kzalloc(dev, sizeof(*pci_priv), GFP_KERNEL);
  5243. if (!pci_priv) {
  5244. ret = -ENOMEM;
  5245. goto out;
  5246. }
  5247. pci_priv->pci_link_state = PCI_LINK_UP;
  5248. pci_priv->plat_priv = plat_priv;
  5249. pci_priv->pci_dev = pci_dev;
  5250. pci_priv->pci_device_id = id;
  5251. pci_priv->device_id = pci_dev->device;
  5252. cnss_set_pci_priv(pci_dev, pci_priv);
  5253. plat_priv->device_id = pci_dev->device;
  5254. plat_priv->bus_priv = pci_priv;
  5255. mutex_init(&pci_priv->bus_lock);
  5256. if (plat_priv->use_pm_domain)
  5257. dev->pm_domain = &cnss_pm_domain;
  5258. ret = cnss_pci_get_dev_cfg_node(plat_priv);
  5259. if (ret) {
  5260. cnss_pr_err("Failed to get device cfg node, err = %d\n", ret);
  5261. goto reset_ctx;
  5262. }
  5263. ret = cnss_dev_specific_power_on(plat_priv);
  5264. if (ret < 0)
  5265. goto reset_ctx;
  5266. cnss_pci_of_reserved_mem_device_init(pci_priv);
  5267. ret = cnss_register_subsys(plat_priv);
  5268. if (ret)
  5269. goto reset_ctx;
  5270. ret = cnss_register_ramdump(plat_priv);
  5271. if (ret)
  5272. goto unregister_subsys;
  5273. ret = cnss_pci_init_smmu(pci_priv);
  5274. if (ret)
  5275. goto unregister_ramdump;
  5276. ret = cnss_reg_pci_event(pci_priv);
  5277. if (ret) {
  5278. cnss_pr_err("Failed to register PCI event, err = %d\n", ret);
  5279. goto deinit_smmu;
  5280. }
  5281. ret = cnss_pci_enable_bus(pci_priv);
  5282. if (ret)
  5283. goto dereg_pci_event;
  5284. ret = cnss_pci_enable_msi(pci_priv);
  5285. if (ret)
  5286. goto disable_bus;
  5287. ret = cnss_pci_register_mhi(pci_priv);
  5288. if (ret)
  5289. goto disable_msi;
  5290. switch (pci_dev->device) {
  5291. case QCA6174_DEVICE_ID:
  5292. pci_read_config_word(pci_dev, QCA6174_REV_ID_OFFSET,
  5293. &pci_priv->revision_id);
  5294. break;
  5295. case QCA6290_DEVICE_ID:
  5296. case QCA6390_DEVICE_ID:
  5297. case QCA6490_DEVICE_ID:
  5298. case KIWI_DEVICE_ID:
  5299. case MANGO_DEVICE_ID:
  5300. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, false, false);
  5301. timer_setup(&pci_priv->dev_rddm_timer,
  5302. cnss_dev_rddm_timeout_hdlr, 0);
  5303. timer_setup(&pci_priv->boot_debug_timer,
  5304. cnss_boot_debug_timeout_hdlr, 0);
  5305. INIT_DELAYED_WORK(&pci_priv->time_sync_work,
  5306. cnss_pci_time_sync_work_hdlr);
  5307. cnss_pci_get_link_status(pci_priv);
  5308. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, false);
  5309. cnss_pci_wake_gpio_init(pci_priv);
  5310. break;
  5311. default:
  5312. cnss_pr_err("Unknown PCI device found: 0x%x\n",
  5313. pci_dev->device);
  5314. ret = -ENODEV;
  5315. goto unreg_mhi;
  5316. }
  5317. cnss_pci_config_regs(pci_priv);
  5318. if (EMULATION_HW)
  5319. goto out;
  5320. cnss_pci_suspend_pwroff(pci_dev);
  5321. set_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state);
  5322. return 0;
  5323. unreg_mhi:
  5324. cnss_pci_unregister_mhi(pci_priv);
  5325. disable_msi:
  5326. cnss_pci_disable_msi(pci_priv);
  5327. disable_bus:
  5328. cnss_pci_disable_bus(pci_priv);
  5329. dereg_pci_event:
  5330. cnss_dereg_pci_event(pci_priv);
  5331. deinit_smmu:
  5332. cnss_pci_deinit_smmu(pci_priv);
  5333. unregister_ramdump:
  5334. cnss_unregister_ramdump(plat_priv);
  5335. unregister_subsys:
  5336. cnss_unregister_subsys(plat_priv);
  5337. reset_ctx:
  5338. plat_priv->bus_priv = NULL;
  5339. out:
  5340. return ret;
  5341. }
  5342. static void cnss_pci_remove(struct pci_dev *pci_dev)
  5343. {
  5344. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  5345. struct cnss_plat_data *plat_priv =
  5346. cnss_bus_dev_to_plat_priv(&pci_dev->dev);
  5347. clear_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state);
  5348. cnss_pci_unregister_driver_hdlr(pci_priv);
  5349. cnss_pci_free_m3_mem(pci_priv);
  5350. cnss_pci_free_fw_mem(pci_priv);
  5351. cnss_pci_free_qdss_mem(pci_priv);
  5352. switch (pci_dev->device) {
  5353. case QCA6290_DEVICE_ID:
  5354. case QCA6390_DEVICE_ID:
  5355. case QCA6490_DEVICE_ID:
  5356. case KIWI_DEVICE_ID:
  5357. case MANGO_DEVICE_ID:
  5358. cnss_pci_wake_gpio_deinit(pci_priv);
  5359. del_timer(&pci_priv->boot_debug_timer);
  5360. del_timer(&pci_priv->dev_rddm_timer);
  5361. break;
  5362. default:
  5363. break;
  5364. }
  5365. cnss_pci_unregister_mhi(pci_priv);
  5366. cnss_pci_disable_msi(pci_priv);
  5367. cnss_pci_disable_bus(pci_priv);
  5368. cnss_dereg_pci_event(pci_priv);
  5369. cnss_pci_deinit_smmu(pci_priv);
  5370. if (plat_priv) {
  5371. cnss_unregister_ramdump(plat_priv);
  5372. cnss_unregister_subsys(plat_priv);
  5373. plat_priv->bus_priv = NULL;
  5374. } else {
  5375. cnss_pr_err("Plat_priv is null, Unable to unregister ramdump,subsys\n");
  5376. }
  5377. }
  5378. static const struct pci_device_id cnss_pci_id_table[] = {
  5379. { QCA6174_VENDOR_ID, QCA6174_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5380. { QCA6290_VENDOR_ID, QCA6290_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5381. { QCA6390_VENDOR_ID, QCA6390_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5382. { QCA6490_VENDOR_ID, QCA6490_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5383. { KIWI_VENDOR_ID, KIWI_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5384. { MANGO_VENDOR_ID, MANGO_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5385. { 0 }
  5386. };
  5387. MODULE_DEVICE_TABLE(pci, cnss_pci_id_table);
  5388. static const struct dev_pm_ops cnss_pm_ops = {
  5389. SET_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend, cnss_pci_resume)
  5390. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend_noirq,
  5391. cnss_pci_resume_noirq)
  5392. SET_RUNTIME_PM_OPS(cnss_pci_runtime_suspend, cnss_pci_runtime_resume,
  5393. cnss_pci_runtime_idle)
  5394. };
  5395. struct pci_driver cnss_pci_driver = {
  5396. .name = "cnss_pci",
  5397. .id_table = cnss_pci_id_table,
  5398. .probe = cnss_pci_probe,
  5399. .remove = cnss_pci_remove,
  5400. .driver = {
  5401. .pm = &cnss_pm_ops,
  5402. },
  5403. };
  5404. static int cnss_pci_enumerate(struct cnss_plat_data *plat_priv, u32 rc_num)
  5405. {
  5406. int ret, retry = 0;
  5407. /* Always set initial target PCIe link speed to Gen2 for QCA6490 device
  5408. * since there may be link issues if it boots up with Gen3 link speed.
  5409. * Device is able to change it later at any time. It will be rejected
  5410. * if requested speed is higher than the one specified in PCIe DT.
  5411. */
  5412. if (plat_priv->device_id == QCA6490_DEVICE_ID) {
  5413. ret = cnss_pci_set_max_link_speed(plat_priv->bus_priv, rc_num,
  5414. PCI_EXP_LNKSTA_CLS_5_0GB);
  5415. if (ret && ret != -EPROBE_DEFER)
  5416. cnss_pr_err("Failed to set max PCIe RC%x link speed to Gen2, err = %d\n",
  5417. rc_num, ret);
  5418. }
  5419. cnss_pr_dbg("Trying to enumerate with PCIe RC%x\n", rc_num);
  5420. retry:
  5421. ret = _cnss_pci_enumerate(plat_priv, rc_num);
  5422. if (ret) {
  5423. if (ret == -EPROBE_DEFER) {
  5424. cnss_pr_dbg("PCIe RC driver is not ready, defer probe\n");
  5425. goto out;
  5426. }
  5427. cnss_pr_err("Failed to enable PCIe RC%x, err = %d\n",
  5428. rc_num, ret);
  5429. if (retry++ < LINK_TRAINING_RETRY_MAX_TIMES) {
  5430. cnss_pr_dbg("Retry PCI link training #%d\n", retry);
  5431. goto retry;
  5432. } else {
  5433. goto out;
  5434. }
  5435. }
  5436. plat_priv->rc_num = rc_num;
  5437. out:
  5438. return ret;
  5439. }
  5440. int cnss_pci_init(struct cnss_plat_data *plat_priv)
  5441. {
  5442. struct device *dev = &plat_priv->plat_dev->dev;
  5443. const __be32 *prop;
  5444. int ret = 0, prop_len = 0, rc_count, i;
  5445. prop = of_get_property(dev->of_node, "qcom,wlan-rc-num", &prop_len);
  5446. if (!prop || !prop_len) {
  5447. cnss_pr_err("Failed to get PCIe RC number from DT\n");
  5448. goto out;
  5449. }
  5450. rc_count = prop_len / sizeof(__be32);
  5451. for (i = 0; i < rc_count; i++) {
  5452. ret = cnss_pci_enumerate(plat_priv, be32_to_cpup(&prop[i]));
  5453. if (!ret)
  5454. break;
  5455. else if (ret == -EPROBE_DEFER || (ret && i == rc_count - 1))
  5456. goto out;
  5457. }
  5458. ret = pci_register_driver(&cnss_pci_driver);
  5459. if (ret) {
  5460. cnss_pr_err("Failed to register to PCI framework, err = %d\n",
  5461. ret);
  5462. goto out;
  5463. }
  5464. if (!plat_priv->bus_priv) {
  5465. cnss_pr_err("Failed to probe PCI driver\n");
  5466. ret = -ENODEV;
  5467. goto unreg_pci;
  5468. }
  5469. return 0;
  5470. unreg_pci:
  5471. pci_unregister_driver(&cnss_pci_driver);
  5472. out:
  5473. return ret;
  5474. }
  5475. void cnss_pci_deinit(struct cnss_plat_data *plat_priv)
  5476. {
  5477. pci_unregister_driver(&cnss_pci_driver);
  5478. }