sde_crtc.c 170 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410
  1. /*
  2. * Copyright (c) 2014-2020 The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/sort.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/ktime.h>
  22. #include <drm/sde_drm.h>
  23. #include <drm/drm_mode.h>
  24. #include <drm/drm_crtc.h>
  25. #include <drm/drm_probe_helper.h>
  26. #include <drm/drm_flip_work.h>
  27. #include "sde_kms.h"
  28. #include "sde_hw_lm.h"
  29. #include "sde_hw_ctl.h"
  30. #include "sde_crtc.h"
  31. #include "sde_plane.h"
  32. #include "sde_hw_util.h"
  33. #include "sde_hw_catalog.h"
  34. #include "sde_color_processing.h"
  35. #include "sde_encoder.h"
  36. #include "sde_connector.h"
  37. #include "sde_vbif.h"
  38. #include "sde_power_handle.h"
  39. #include "sde_core_perf.h"
  40. #include "sde_trace.h"
  41. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  42. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  43. struct sde_crtc_custom_events {
  44. u32 event;
  45. int (*func)(struct drm_crtc *crtc, bool en,
  46. struct sde_irq_callback *irq);
  47. };
  48. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  49. bool en, struct sde_irq_callback *ad_irq);
  50. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  51. bool en, struct sde_irq_callback *idle_irq);
  52. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  53. struct sde_irq_callback *noirq);
  54. static struct sde_crtc_custom_events custom_events[] = {
  55. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  56. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  57. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  58. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  59. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  60. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  61. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  62. {DRM_EVENT_LTM_OFF, sde_cp_ltm_off_event_handler},
  63. };
  64. /* default input fence timeout, in ms */
  65. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  66. /*
  67. * The default input fence timeout is 2 seconds while max allowed
  68. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  69. * tolerance limit.
  70. */
  71. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  72. /* layer mixer index on sde_crtc */
  73. #define LEFT_MIXER 0
  74. #define RIGHT_MIXER 1
  75. #define MISR_BUFF_SIZE 256
  76. /*
  77. * Time period for fps calculation in micro seconds.
  78. * Default value is set to 1 sec.
  79. */
  80. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  81. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  82. #define MAX_FRAME_COUNT 1000
  83. #define MILI_TO_MICRO 1000
  84. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  85. {
  86. struct msm_drm_private *priv;
  87. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  88. SDE_ERROR("invalid crtc\n");
  89. return NULL;
  90. }
  91. priv = crtc->dev->dev_private;
  92. if (!priv || !priv->kms) {
  93. SDE_ERROR("invalid kms\n");
  94. return NULL;
  95. }
  96. return to_sde_kms(priv->kms);
  97. }
  98. /**
  99. * sde_crtc_calc_fps() - Calculates fps value.
  100. * @sde_crtc : CRTC structure
  101. *
  102. * This function is called at frame done. It counts the number
  103. * of frames done for every 1 sec. Stores the value in measured_fps.
  104. * measured_fps value is 10 times the calculated fps value.
  105. * For example, measured_fps= 594 for calculated fps of 59.4
  106. */
  107. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  108. {
  109. ktime_t current_time_us;
  110. u64 fps, diff_us;
  111. current_time_us = ktime_get();
  112. diff_us = (u64)ktime_us_delta(current_time_us,
  113. sde_crtc->fps_info.last_sampled_time_us);
  114. sde_crtc->fps_info.frame_count++;
  115. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  116. /* Multiplying with 10 to get fps in floating point */
  117. fps = ((u64)sde_crtc->fps_info.frame_count)
  118. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  119. do_div(fps, diff_us);
  120. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  121. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  122. sde_crtc->base.base.id, (unsigned int)fps/10,
  123. (unsigned int)fps%10);
  124. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  125. sde_crtc->fps_info.frame_count = 0;
  126. }
  127. if (!sde_crtc->fps_info.time_buf)
  128. return;
  129. /**
  130. * Array indexing is based on sliding window algorithm.
  131. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  132. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  133. * counter loops around and comes back to the first index to store
  134. * the next ktime.
  135. */
  136. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  137. ktime_get();
  138. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  139. }
  140. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  141. {
  142. if (!sde_crtc)
  143. return;
  144. }
  145. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  146. {
  147. struct sde_crtc *sde_crtc;
  148. u64 fps_int, fps_float;
  149. ktime_t current_time_us;
  150. u64 fps, diff_us;
  151. if (!s || !s->private) {
  152. SDE_ERROR("invalid input param(s)\n");
  153. return -EAGAIN;
  154. }
  155. sde_crtc = s->private;
  156. current_time_us = ktime_get();
  157. diff_us = (u64)ktime_us_delta(current_time_us,
  158. sde_crtc->fps_info.last_sampled_time_us);
  159. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  160. /* Multiplying with 10 to get fps in floating point */
  161. fps = ((u64)sde_crtc->fps_info.frame_count)
  162. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  163. do_div(fps, diff_us);
  164. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  165. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  166. sde_crtc->fps_info.frame_count = 0;
  167. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  168. sde_crtc->base.base.id, (unsigned int)fps/10,
  169. (unsigned int)fps%10);
  170. }
  171. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  172. fps_float = do_div(fps_int, 10);
  173. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  174. return 0;
  175. }
  176. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  177. {
  178. return single_open(file, _sde_debugfs_fps_status_show,
  179. inode->i_private);
  180. }
  181. static ssize_t fps_periodicity_ms_store(struct device *device,
  182. struct device_attribute *attr, const char *buf, size_t count)
  183. {
  184. struct drm_crtc *crtc;
  185. struct sde_crtc *sde_crtc;
  186. int res;
  187. /* Base of the input */
  188. int cnt = 10;
  189. if (!device || !buf) {
  190. SDE_ERROR("invalid input param(s)\n");
  191. return -EAGAIN;
  192. }
  193. crtc = dev_get_drvdata(device);
  194. if (!crtc)
  195. return -EINVAL;
  196. sde_crtc = to_sde_crtc(crtc);
  197. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  198. if (res < 0)
  199. return res;
  200. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  201. sde_crtc->fps_info.fps_periodic_duration =
  202. DEFAULT_FPS_PERIOD_1_SEC;
  203. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  204. MAX_FPS_PERIOD_5_SECONDS)
  205. sde_crtc->fps_info.fps_periodic_duration =
  206. MAX_FPS_PERIOD_5_SECONDS;
  207. else
  208. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  209. return count;
  210. }
  211. static ssize_t fps_periodicity_ms_show(struct device *device,
  212. struct device_attribute *attr, char *buf)
  213. {
  214. struct drm_crtc *crtc;
  215. struct sde_crtc *sde_crtc;
  216. if (!device || !buf) {
  217. SDE_ERROR("invalid input param(s)\n");
  218. return -EAGAIN;
  219. }
  220. crtc = dev_get_drvdata(device);
  221. if (!crtc)
  222. return -EINVAL;
  223. sde_crtc = to_sde_crtc(crtc);
  224. return scnprintf(buf, PAGE_SIZE, "%d\n",
  225. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  226. }
  227. static ssize_t measured_fps_show(struct device *device,
  228. struct device_attribute *attr, char *buf)
  229. {
  230. struct drm_crtc *crtc;
  231. struct sde_crtc *sde_crtc;
  232. uint64_t fps_int, fps_decimal;
  233. u64 fps = 0, frame_count = 0;
  234. ktime_t current_time;
  235. int i = 0, current_time_index;
  236. u64 diff_us;
  237. if (!device || !buf) {
  238. SDE_ERROR("invalid input param(s)\n");
  239. return -EAGAIN;
  240. }
  241. crtc = dev_get_drvdata(device);
  242. if (!crtc) {
  243. scnprintf(buf, PAGE_SIZE, "fps information not available");
  244. return -EINVAL;
  245. }
  246. sde_crtc = to_sde_crtc(crtc);
  247. if (!sde_crtc->fps_info.time_buf) {
  248. scnprintf(buf, PAGE_SIZE,
  249. "timebuf null - fps information not available");
  250. return -EINVAL;
  251. }
  252. /**
  253. * Whenever the time_index counter comes to zero upon decrementing,
  254. * it is set to the last index since it is the next index that we
  255. * should check for calculating the buftime.
  256. */
  257. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  258. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  259. current_time = ktime_get();
  260. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  261. u64 ptime = (u64)ktime_to_us(current_time);
  262. u64 buftime = (u64)ktime_to_us(
  263. sde_crtc->fps_info.time_buf[current_time_index]);
  264. diff_us = (u64)ktime_us_delta(current_time,
  265. sde_crtc->fps_info.time_buf[current_time_index]);
  266. if (ptime > buftime && diff_us >= (u64)
  267. sde_crtc->fps_info.fps_periodic_duration) {
  268. /* Multiplying with 10 to get fps in floating point */
  269. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  270. do_div(fps, diff_us);
  271. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  272. SDE_DEBUG("measured fps: %d\n",
  273. sde_crtc->fps_info.measured_fps);
  274. break;
  275. }
  276. current_time_index = (current_time_index == 0) ?
  277. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  278. SDE_DEBUG("current time index: %d\n", current_time_index);
  279. frame_count++;
  280. }
  281. if (i == MAX_FRAME_COUNT) {
  282. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  283. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  284. diff_us = (u64)ktime_us_delta(current_time,
  285. sde_crtc->fps_info.time_buf[current_time_index]);
  286. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  287. /* Multiplying with 10 to get fps in floating point */
  288. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  289. do_div(fps, diff_us);
  290. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  291. }
  292. }
  293. fps_int = (uint64_t) sde_crtc->fps_info.measured_fps;
  294. fps_decimal = do_div(fps_int, 10);
  295. return scnprintf(buf, PAGE_SIZE,
  296. "fps: %d.%d duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  297. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  298. }
  299. static ssize_t vsync_event_show(struct device *device,
  300. struct device_attribute *attr, char *buf)
  301. {
  302. struct drm_crtc *crtc;
  303. struct sde_crtc *sde_crtc;
  304. if (!device || !buf) {
  305. SDE_ERROR("invalid input param(s)\n");
  306. return -EAGAIN;
  307. }
  308. crtc = dev_get_drvdata(device);
  309. sde_crtc = to_sde_crtc(crtc);
  310. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\n",
  311. ktime_to_ns(sde_crtc->vblank_last_cb_time));
  312. }
  313. static DEVICE_ATTR_RO(vsync_event);
  314. static DEVICE_ATTR_RO(measured_fps);
  315. static DEVICE_ATTR_RW(fps_periodicity_ms);
  316. static struct attribute *sde_crtc_dev_attrs[] = {
  317. &dev_attr_vsync_event.attr,
  318. &dev_attr_measured_fps.attr,
  319. &dev_attr_fps_periodicity_ms.attr,
  320. NULL
  321. };
  322. static const struct attribute_group sde_crtc_attr_group = {
  323. .attrs = sde_crtc_dev_attrs,
  324. };
  325. static const struct attribute_group *sde_crtc_attr_groups[] = {
  326. &sde_crtc_attr_group,
  327. NULL,
  328. };
  329. static void sde_crtc_destroy(struct drm_crtc *crtc)
  330. {
  331. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  332. SDE_DEBUG("\n");
  333. if (!crtc)
  334. return;
  335. if (sde_crtc->vsync_event_sf)
  336. sysfs_put(sde_crtc->vsync_event_sf);
  337. if (sde_crtc->sysfs_dev)
  338. device_unregister(sde_crtc->sysfs_dev);
  339. if (sde_crtc->blob_info)
  340. drm_property_blob_put(sde_crtc->blob_info);
  341. msm_property_destroy(&sde_crtc->property_info);
  342. sde_cp_crtc_destroy_properties(crtc);
  343. sde_fence_deinit(sde_crtc->output_fence);
  344. _sde_crtc_deinit_events(sde_crtc);
  345. drm_crtc_cleanup(crtc);
  346. mutex_destroy(&sde_crtc->crtc_lock);
  347. kfree(sde_crtc);
  348. }
  349. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  350. const struct drm_display_mode *mode,
  351. struct drm_display_mode *adjusted_mode)
  352. {
  353. SDE_DEBUG("\n");
  354. sde_cp_mode_switch_prop_dirty(crtc);
  355. if ((msm_is_mode_seamless(adjusted_mode) ||
  356. (msm_is_mode_seamless_vrr(adjusted_mode) ||
  357. msm_is_mode_seamless_dyn_clk(adjusted_mode))) &&
  358. (!crtc->enabled)) {
  359. SDE_ERROR("crtc state prevents seamless transition\n");
  360. return false;
  361. }
  362. return true;
  363. }
  364. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  365. struct sde_plane_state *pstate, struct sde_format *format)
  366. {
  367. uint32_t blend_op, fg_alpha, bg_alpha;
  368. uint32_t blend_type;
  369. struct sde_hw_mixer *lm = mixer->hw_lm;
  370. /* default to opaque blending */
  371. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  372. bg_alpha = 0xFF - fg_alpha;
  373. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  374. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  375. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  376. switch (blend_type) {
  377. case SDE_DRM_BLEND_OP_OPAQUE:
  378. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  379. SDE_BLEND_BG_ALPHA_BG_CONST;
  380. break;
  381. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  382. if (format->alpha_enable) {
  383. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  384. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  385. if (fg_alpha != 0xff) {
  386. bg_alpha = fg_alpha;
  387. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  388. SDE_BLEND_BG_INV_MOD_ALPHA;
  389. } else {
  390. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  391. }
  392. }
  393. break;
  394. case SDE_DRM_BLEND_OP_COVERAGE:
  395. if (format->alpha_enable) {
  396. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  397. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  398. if (fg_alpha != 0xff) {
  399. bg_alpha = fg_alpha;
  400. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  401. SDE_BLEND_BG_MOD_ALPHA |
  402. SDE_BLEND_BG_INV_MOD_ALPHA;
  403. } else {
  404. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  405. }
  406. }
  407. break;
  408. default:
  409. /* do nothing */
  410. break;
  411. }
  412. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha,
  413. bg_alpha, blend_op);
  414. SDE_DEBUG(
  415. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  416. (char *) &format->base.pixel_format,
  417. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  418. }
  419. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  420. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  421. struct sde_hw_dim_layer *dim_layer)
  422. {
  423. struct sde_crtc_state *cstate;
  424. struct sde_hw_mixer *lm;
  425. struct sde_hw_dim_layer split_dim_layer;
  426. int i;
  427. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  428. SDE_DEBUG("empty dim_layer\n");
  429. return;
  430. }
  431. cstate = to_sde_crtc_state(crtc->state);
  432. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  433. dim_layer->flags, dim_layer->stage);
  434. split_dim_layer.stage = dim_layer->stage;
  435. split_dim_layer.color_fill = dim_layer->color_fill;
  436. /*
  437. * traverse through the layer mixers attached to crtc and find the
  438. * intersecting dim layer rect in each LM and program accordingly.
  439. */
  440. for (i = 0; i < sde_crtc->num_mixers; i++) {
  441. split_dim_layer.flags = dim_layer->flags;
  442. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  443. &split_dim_layer.rect);
  444. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  445. /*
  446. * no extra programming required for non-intersecting
  447. * layer mixers with INCLUSIVE dim layer
  448. */
  449. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  450. continue;
  451. /*
  452. * program the other non-intersecting layer mixers with
  453. * INCLUSIVE dim layer of full size for uniformity
  454. * with EXCLUSIVE dim layer config.
  455. */
  456. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  457. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  458. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  459. sizeof(split_dim_layer.rect));
  460. } else {
  461. split_dim_layer.rect.x =
  462. split_dim_layer.rect.x -
  463. cstate->lm_roi[i].x;
  464. split_dim_layer.rect.y =
  465. split_dim_layer.rect.y -
  466. cstate->lm_roi[i].y;
  467. }
  468. SDE_EVT32_VERBOSE(DRMID(crtc),
  469. cstate->lm_roi[i].x,
  470. cstate->lm_roi[i].y,
  471. cstate->lm_roi[i].w,
  472. cstate->lm_roi[i].h,
  473. dim_layer->rect.x,
  474. dim_layer->rect.y,
  475. dim_layer->rect.w,
  476. dim_layer->rect.h,
  477. split_dim_layer.rect.x,
  478. split_dim_layer.rect.y,
  479. split_dim_layer.rect.w,
  480. split_dim_layer.rect.h);
  481. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  482. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  483. split_dim_layer.rect.w, split_dim_layer.rect.h);
  484. lm = mixer[i].hw_lm;
  485. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  486. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  487. }
  488. }
  489. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  490. const struct sde_rect **crtc_roi)
  491. {
  492. struct sde_crtc_state *crtc_state;
  493. if (!state || !crtc_roi)
  494. return;
  495. crtc_state = to_sde_crtc_state(state);
  496. *crtc_roi = &crtc_state->crtc_roi;
  497. }
  498. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  499. {
  500. struct sde_crtc_state *cstate;
  501. struct sde_crtc *sde_crtc;
  502. if (!state || !state->crtc)
  503. return false;
  504. sde_crtc = to_sde_crtc(state->crtc);
  505. cstate = to_sde_crtc_state(state);
  506. return msm_property_is_dirty(&sde_crtc->property_info,
  507. &cstate->property_state, CRTC_PROP_ROI_V1);
  508. }
  509. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  510. void __user *usr_ptr)
  511. {
  512. struct drm_crtc *crtc;
  513. struct sde_crtc_state *cstate;
  514. struct sde_drm_roi_v1 roi_v1;
  515. int i;
  516. if (!state) {
  517. SDE_ERROR("invalid args\n");
  518. return -EINVAL;
  519. }
  520. cstate = to_sde_crtc_state(state);
  521. crtc = cstate->base.crtc;
  522. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  523. if (!usr_ptr) {
  524. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  525. return 0;
  526. }
  527. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  528. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  529. return -EINVAL;
  530. }
  531. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  532. if (roi_v1.num_rects == 0) {
  533. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  534. return 0;
  535. }
  536. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  537. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  538. roi_v1.num_rects);
  539. return -EINVAL;
  540. }
  541. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  542. for (i = 0; i < roi_v1.num_rects; ++i) {
  543. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  544. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  545. DRMID(crtc), i,
  546. cstate->user_roi_list.roi[i].x1,
  547. cstate->user_roi_list.roi[i].y1,
  548. cstate->user_roi_list.roi[i].x2,
  549. cstate->user_roi_list.roi[i].y2);
  550. SDE_EVT32_VERBOSE(DRMID(crtc),
  551. cstate->user_roi_list.roi[i].x1,
  552. cstate->user_roi_list.roi[i].y1,
  553. cstate->user_roi_list.roi[i].x2,
  554. cstate->user_roi_list.roi[i].y2);
  555. }
  556. return 0;
  557. }
  558. static bool _sde_crtc_setup_is_3dmux_dsc(struct drm_crtc_state *state)
  559. {
  560. int i;
  561. struct sde_crtc_state *cstate;
  562. bool is_3dmux_dsc = false;
  563. cstate = to_sde_crtc_state(state);
  564. for (i = 0; i < cstate->num_connectors; i++) {
  565. struct drm_connector *conn = cstate->connectors[i];
  566. if (sde_connector_get_topology_name(conn) ==
  567. SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC)
  568. is_3dmux_dsc = true;
  569. }
  570. return is_3dmux_dsc;
  571. }
  572. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  573. struct drm_crtc_state *state)
  574. {
  575. struct drm_connector *conn;
  576. struct drm_connector_state *conn_state;
  577. struct sde_crtc *sde_crtc;
  578. struct sde_crtc_state *crtc_state;
  579. struct sde_rect *crtc_roi;
  580. struct msm_mode_info mode_info;
  581. int i = 0;
  582. int rc;
  583. bool is_crtc_roi_dirty;
  584. bool is_any_conn_roi_dirty;
  585. if (!crtc || !state)
  586. return -EINVAL;
  587. sde_crtc = to_sde_crtc(crtc);
  588. crtc_state = to_sde_crtc_state(state);
  589. crtc_roi = &crtc_state->crtc_roi;
  590. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  591. is_any_conn_roi_dirty = false;
  592. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  593. struct sde_connector *sde_conn;
  594. struct sde_connector_state *sde_conn_state;
  595. struct sde_rect conn_roi;
  596. if (!conn_state || conn_state->crtc != crtc)
  597. continue;
  598. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  599. if (rc) {
  600. SDE_ERROR("failed to get mode info\n");
  601. return -EINVAL;
  602. }
  603. sde_conn = to_sde_connector(conn_state->connector);
  604. sde_conn_state = to_sde_connector_state(conn_state);
  605. is_any_conn_roi_dirty = is_any_conn_roi_dirty ||
  606. msm_property_is_dirty(
  607. &sde_conn->property_info,
  608. &sde_conn_state->property_state,
  609. CONNECTOR_PROP_ROI_V1);
  610. if (!mode_info.roi_caps.enabled)
  611. continue;
  612. /*
  613. * current driver only supports same connector and crtc size,
  614. * but if support for different sizes is added, driver needs
  615. * to check the connector roi here to make sure is full screen
  616. * for dsc 3d-mux topology that doesn't support partial update.
  617. */
  618. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  619. sizeof(crtc_state->user_roi_list))) {
  620. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  621. sde_crtc->name);
  622. return -EINVAL;
  623. }
  624. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  625. SDE_DEBUG("conn_roi x:%u, y:%u, w:%u, h:%u\n",
  626. conn_roi.x, conn_roi.y,
  627. conn_roi.w, conn_roi.h);
  628. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  629. conn_roi.x, conn_roi.y,
  630. conn_roi.w, conn_roi.h);
  631. }
  632. /*
  633. * Check against CRTC ROI and Connector ROI not being updated together.
  634. * This restriction should be relaxed when Connector ROI scaling is
  635. * supported.
  636. */
  637. if (is_any_conn_roi_dirty != is_crtc_roi_dirty) {
  638. SDE_ERROR("connector/crtc rois not updated together\n");
  639. return -EINVAL;
  640. }
  641. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  642. /* clear the ROI to null if it matches full screen anyways */
  643. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  644. crtc_roi->w == state->adjusted_mode.hdisplay &&
  645. crtc_roi->h == state->adjusted_mode.vdisplay)
  646. memset(crtc_roi, 0, sizeof(*crtc_roi));
  647. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  648. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  649. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w,
  650. crtc_roi->h);
  651. return 0;
  652. }
  653. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  654. struct drm_crtc_state *state)
  655. {
  656. struct sde_crtc *sde_crtc;
  657. struct sde_crtc_state *crtc_state;
  658. struct drm_connector *conn;
  659. struct drm_connector_state *conn_state;
  660. int i;
  661. if (!crtc || !state)
  662. return -EINVAL;
  663. sde_crtc = to_sde_crtc(crtc);
  664. crtc_state = to_sde_crtc_state(state);
  665. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  666. return 0;
  667. /* partial update active, check if autorefresh is also requested */
  668. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  669. uint64_t autorefresh;
  670. if (!conn_state || conn_state->crtc != crtc)
  671. continue;
  672. autorefresh = sde_connector_get_property(conn_state,
  673. CONNECTOR_PROP_AUTOREFRESH);
  674. if (autorefresh) {
  675. SDE_ERROR(
  676. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  677. sde_crtc->name, autorefresh);
  678. return -EINVAL;
  679. }
  680. }
  681. return 0;
  682. }
  683. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  684. struct drm_crtc_state *state, int lm_idx)
  685. {
  686. struct sde_crtc *sde_crtc;
  687. struct sde_crtc_state *crtc_state;
  688. const struct sde_rect *crtc_roi;
  689. const struct sde_rect *lm_bounds;
  690. struct sde_rect *lm_roi;
  691. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  692. return -EINVAL;
  693. sde_crtc = to_sde_crtc(crtc);
  694. crtc_state = to_sde_crtc_state(state);
  695. crtc_roi = &crtc_state->crtc_roi;
  696. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  697. lm_roi = &crtc_state->lm_roi[lm_idx];
  698. if (sde_kms_rect_is_null(crtc_roi))
  699. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  700. else
  701. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  702. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  703. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  704. /*
  705. * partial update is not supported with 3dmux dsc or dest scaler.
  706. * hence, crtc roi must match the mixer dimensions.
  707. */
  708. if (crtc_state->num_ds_enabled ||
  709. _sde_crtc_setup_is_3dmux_dsc(state)) {
  710. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  711. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  712. return -EINVAL;
  713. }
  714. }
  715. /* if any dimension is zero, clear all dimensions for clarity */
  716. if (sde_kms_rect_is_null(lm_roi))
  717. memset(lm_roi, 0, sizeof(*lm_roi));
  718. return 0;
  719. }
  720. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  721. struct drm_crtc_state *state)
  722. {
  723. struct sde_crtc *sde_crtc;
  724. struct sde_crtc_state *crtc_state;
  725. u32 disp_bitmask = 0;
  726. int i;
  727. if (!crtc || !state) {
  728. pr_err("Invalid crtc or state\n");
  729. return 0;
  730. }
  731. sde_crtc = to_sde_crtc(crtc);
  732. crtc_state = to_sde_crtc_state(state);
  733. /* pingpong split: one ROI, one LM, two physical displays */
  734. if (crtc_state->is_ppsplit) {
  735. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  736. struct sde_rect *roi = &crtc_state->lm_roi[0];
  737. if (sde_kms_rect_is_null(roi))
  738. disp_bitmask = 0;
  739. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  740. disp_bitmask = BIT(0); /* left only */
  741. else if (roi->x >= lm_split_width)
  742. disp_bitmask = BIT(1); /* right only */
  743. else
  744. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  745. } else {
  746. for (i = 0; i < sde_crtc->num_mixers; i++) {
  747. if (!sde_kms_rect_is_null(&crtc_state->lm_roi[i]))
  748. disp_bitmask |= BIT(i);
  749. }
  750. }
  751. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  752. return disp_bitmask;
  753. }
  754. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  755. struct drm_crtc_state *state)
  756. {
  757. struct sde_crtc *sde_crtc;
  758. struct sde_crtc_state *crtc_state;
  759. const struct sde_rect *roi[CRTC_DUAL_MIXERS];
  760. if (!crtc || !state)
  761. return -EINVAL;
  762. sde_crtc = to_sde_crtc(crtc);
  763. crtc_state = to_sde_crtc_state(state);
  764. if (sde_crtc->num_mixers > CRTC_DUAL_MIXERS) {
  765. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  766. sde_crtc->name, sde_crtc->num_mixers);
  767. return -EINVAL;
  768. }
  769. /*
  770. * If using pingpong split: one ROI, one LM, two physical displays
  771. * then the ROI must be centered on the panel split boundary and
  772. * be of equal width across the split.
  773. */
  774. if (crtc_state->is_ppsplit) {
  775. u16 panel_split_width;
  776. u32 display_mask;
  777. roi[0] = &crtc_state->lm_roi[0];
  778. if (sde_kms_rect_is_null(roi[0]))
  779. return 0;
  780. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  781. if (display_mask != (BIT(0) | BIT(1)))
  782. return 0;
  783. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  784. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  785. SDE_ERROR("%s: roi x %d w %d split %d\n",
  786. sde_crtc->name, roi[0]->x, roi[0]->w,
  787. panel_split_width);
  788. return -EINVAL;
  789. }
  790. return 0;
  791. }
  792. /*
  793. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  794. * LMs and be of equal width.
  795. */
  796. if (sde_crtc->num_mixers < 2)
  797. return 0;
  798. roi[0] = &crtc_state->lm_roi[0];
  799. roi[1] = &crtc_state->lm_roi[1];
  800. /* if one of the roi is null it's a left/right-only update */
  801. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  802. return 0;
  803. /* check lm rois are equal width & first roi ends at 2nd roi */
  804. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  805. SDE_ERROR(
  806. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  807. sde_crtc->name, roi[0]->x, roi[0]->w,
  808. roi[1]->x, roi[1]->w);
  809. return -EINVAL;
  810. }
  811. return 0;
  812. }
  813. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  814. struct drm_crtc_state *state)
  815. {
  816. struct sde_crtc *sde_crtc;
  817. struct sde_crtc_state *crtc_state;
  818. const struct sde_rect *crtc_roi;
  819. const struct drm_plane_state *pstate;
  820. struct drm_plane *plane;
  821. if (!crtc || !state)
  822. return -EINVAL;
  823. /*
  824. * Reject commit if a Plane CRTC destination coordinates fall outside
  825. * the partial CRTC ROI. LM output is determined via connector ROIs,
  826. * if they are specified, not Plane CRTC ROIs.
  827. */
  828. sde_crtc = to_sde_crtc(crtc);
  829. crtc_state = to_sde_crtc_state(state);
  830. crtc_roi = &crtc_state->crtc_roi;
  831. if (sde_kms_rect_is_null(crtc_roi))
  832. return 0;
  833. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  834. struct sde_rect plane_roi, intersection;
  835. if (IS_ERR_OR_NULL(pstate)) {
  836. int rc = PTR_ERR(pstate);
  837. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  838. sde_crtc->name, plane->base.id, rc);
  839. return rc;
  840. }
  841. plane_roi.x = pstate->crtc_x;
  842. plane_roi.y = pstate->crtc_y;
  843. plane_roi.w = pstate->crtc_w;
  844. plane_roi.h = pstate->crtc_h;
  845. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  846. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  847. SDE_ERROR(
  848. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  849. sde_crtc->name, plane->base.id,
  850. plane_roi.x, plane_roi.y,
  851. plane_roi.w, plane_roi.h,
  852. crtc_roi->x, crtc_roi->y,
  853. crtc_roi->w, crtc_roi->h);
  854. return -E2BIG;
  855. }
  856. }
  857. return 0;
  858. }
  859. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  860. struct drm_crtc_state *state)
  861. {
  862. struct sde_crtc *sde_crtc;
  863. struct sde_crtc_state *sde_crtc_state;
  864. struct msm_mode_info mode_info;
  865. int rc, lm_idx, i;
  866. if (!crtc || !state)
  867. return -EINVAL;
  868. memset(&mode_info, 0, sizeof(mode_info));
  869. sde_crtc = to_sde_crtc(crtc);
  870. sde_crtc_state = to_sde_crtc_state(state);
  871. /*
  872. * check connector array cached at modeset time since incoming atomic
  873. * state may not include any connectors if they aren't modified
  874. */
  875. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  876. struct drm_connector *conn = sde_crtc_state->connectors[i];
  877. if (!conn || !conn->state)
  878. continue;
  879. rc = sde_connector_state_get_mode_info(conn->state, &mode_info);
  880. if (rc) {
  881. SDE_ERROR("failed to get mode info\n");
  882. return -EINVAL;
  883. }
  884. if (!mode_info.roi_caps.enabled)
  885. continue;
  886. if (sde_crtc_state->user_roi_list.num_rects >
  887. mode_info.roi_caps.num_roi) {
  888. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  889. sde_crtc_state->user_roi_list.num_rects,
  890. mode_info.roi_caps.num_roi);
  891. return -E2BIG;
  892. }
  893. rc = _sde_crtc_set_crtc_roi(crtc, state);
  894. if (rc)
  895. return rc;
  896. rc = _sde_crtc_check_autorefresh(crtc, state);
  897. if (rc)
  898. return rc;
  899. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  900. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  901. if (rc)
  902. return rc;
  903. }
  904. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  905. if (rc)
  906. return rc;
  907. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  908. if (rc)
  909. return rc;
  910. }
  911. return 0;
  912. }
  913. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  914. {
  915. struct sde_crtc *sde_crtc;
  916. struct sde_crtc_state *crtc_state;
  917. const struct sde_rect *lm_roi;
  918. struct sde_hw_mixer *hw_lm;
  919. int lm_idx, lm_horiz_position;
  920. if (!crtc)
  921. return;
  922. sde_crtc = to_sde_crtc(crtc);
  923. crtc_state = to_sde_crtc_state(crtc->state);
  924. lm_horiz_position = 0;
  925. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  926. struct sde_hw_mixer_cfg cfg;
  927. lm_roi = &crtc_state->lm_roi[lm_idx];
  928. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  929. SDE_EVT32(DRMID(crtc_state->base.crtc), lm_idx,
  930. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  931. if (sde_kms_rect_is_null(lm_roi))
  932. continue;
  933. hw_lm->cfg.out_width = lm_roi->w;
  934. hw_lm->cfg.out_height = lm_roi->h;
  935. hw_lm->cfg.right_mixer = lm_horiz_position;
  936. cfg.out_width = lm_roi->w;
  937. cfg.out_height = lm_roi->h;
  938. cfg.right_mixer = lm_horiz_position++;
  939. cfg.flags = 0;
  940. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  941. }
  942. }
  943. struct plane_state {
  944. struct sde_plane_state *sde_pstate;
  945. const struct drm_plane_state *drm_pstate;
  946. int stage;
  947. u32 pipe_id;
  948. };
  949. static int pstate_cmp(const void *a, const void *b)
  950. {
  951. struct plane_state *pa = (struct plane_state *)a;
  952. struct plane_state *pb = (struct plane_state *)b;
  953. int rc = 0;
  954. int pa_zpos, pb_zpos;
  955. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  956. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  957. if (pa_zpos != pb_zpos)
  958. rc = pa_zpos - pb_zpos;
  959. else
  960. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  961. return rc;
  962. }
  963. /*
  964. * validate and set source split:
  965. * use pstates sorted by stage to check planes on same stage
  966. * we assume that all pipes are in source split so its valid to compare
  967. * without taking into account left/right mixer placement
  968. */
  969. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  970. struct plane_state *pstates, int cnt)
  971. {
  972. struct plane_state *prv_pstate, *cur_pstate;
  973. struct sde_rect left_rect, right_rect;
  974. struct sde_kms *sde_kms;
  975. int32_t left_pid, right_pid;
  976. int32_t stage;
  977. int i, rc = 0;
  978. sde_kms = _sde_crtc_get_kms(crtc);
  979. if (!sde_kms || !sde_kms->catalog) {
  980. SDE_ERROR("invalid parameters\n");
  981. return -EINVAL;
  982. }
  983. for (i = 1; i < cnt; i++) {
  984. prv_pstate = &pstates[i - 1];
  985. cur_pstate = &pstates[i];
  986. if (prv_pstate->stage != cur_pstate->stage)
  987. continue;
  988. stage = cur_pstate->stage;
  989. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  990. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  991. prv_pstate->drm_pstate->crtc_y,
  992. prv_pstate->drm_pstate->crtc_w,
  993. prv_pstate->drm_pstate->crtc_h, false);
  994. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  995. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  996. cur_pstate->drm_pstate->crtc_y,
  997. cur_pstate->drm_pstate->crtc_w,
  998. cur_pstate->drm_pstate->crtc_h, false);
  999. if (right_rect.x < left_rect.x) {
  1000. swap(left_pid, right_pid);
  1001. swap(left_rect, right_rect);
  1002. swap(prv_pstate, cur_pstate);
  1003. }
  1004. /*
  1005. * - planes are enumerated in pipe-priority order such that
  1006. * planes with lower drm_id must be left-most in a shared
  1007. * blend-stage when using source split.
  1008. * - planes in source split must be contiguous in width
  1009. * - planes in source split must have same dest yoff and height
  1010. */
  1011. if ((right_pid < left_pid) &&
  1012. !sde_kms->catalog->pipe_order_type) {
  1013. SDE_ERROR(
  1014. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1015. stage, left_pid, right_pid);
  1016. return -EINVAL;
  1017. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1018. SDE_ERROR(
  1019. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1020. stage, left_rect.x, left_rect.w,
  1021. right_rect.x, right_rect.w);
  1022. return -EINVAL;
  1023. } else if ((left_rect.y != right_rect.y) ||
  1024. (left_rect.h != right_rect.h)) {
  1025. SDE_ERROR(
  1026. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1027. stage, left_rect.y, left_rect.h,
  1028. right_rect.y, right_rect.h);
  1029. return -EINVAL;
  1030. }
  1031. }
  1032. return rc;
  1033. }
  1034. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1035. struct plane_state *pstates, int cnt)
  1036. {
  1037. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1038. struct sde_kms *sde_kms;
  1039. struct sde_rect left_rect, right_rect;
  1040. int32_t left_pid, right_pid;
  1041. int32_t stage;
  1042. int i;
  1043. sde_kms = _sde_crtc_get_kms(crtc);
  1044. if (!sde_kms || !sde_kms->catalog) {
  1045. SDE_ERROR("invalid parameters\n");
  1046. return;
  1047. }
  1048. if (!sde_kms->catalog->pipe_order_type)
  1049. return;
  1050. for (i = 0; i < cnt; i++) {
  1051. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1052. cur_pstate = &pstates[i];
  1053. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1054. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)) {
  1055. /*
  1056. * reset if prv or nxt pipes are not in the same stage
  1057. * as the cur pipe
  1058. */
  1059. if ((!nxt_pstate)
  1060. || (nxt_pstate->stage != cur_pstate->stage))
  1061. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1062. continue;
  1063. }
  1064. stage = cur_pstate->stage;
  1065. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1066. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1067. prv_pstate->drm_pstate->crtc_y,
  1068. prv_pstate->drm_pstate->crtc_w,
  1069. prv_pstate->drm_pstate->crtc_h, false);
  1070. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1071. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1072. cur_pstate->drm_pstate->crtc_y,
  1073. cur_pstate->drm_pstate->crtc_w,
  1074. cur_pstate->drm_pstate->crtc_h, false);
  1075. if (right_rect.x < left_rect.x) {
  1076. swap(left_pid, right_pid);
  1077. swap(left_rect, right_rect);
  1078. swap(prv_pstate, cur_pstate);
  1079. }
  1080. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1081. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1082. }
  1083. for (i = 0; i < cnt; i++) {
  1084. cur_pstate = &pstates[i];
  1085. sde_plane_setup_src_split_order(
  1086. cur_pstate->drm_pstate->plane,
  1087. cur_pstate->sde_pstate->multirect_index,
  1088. cur_pstate->sde_pstate->pipe_order_flags);
  1089. }
  1090. }
  1091. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1092. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1093. struct sde_crtc_mixer *mixer)
  1094. {
  1095. struct drm_plane *plane;
  1096. struct drm_framebuffer *fb;
  1097. struct drm_plane_state *state;
  1098. struct sde_crtc_state *cstate;
  1099. struct sde_plane_state *pstate = NULL;
  1100. struct plane_state *pstates = NULL;
  1101. struct sde_format *format;
  1102. struct sde_hw_ctl *ctl;
  1103. struct sde_hw_mixer *lm;
  1104. struct sde_hw_stage_cfg *stage_cfg;
  1105. struct sde_rect plane_crtc_roi;
  1106. uint32_t stage_idx, lm_idx;
  1107. int zpos_cnt[SDE_STAGE_MAX + 1] = { 0 };
  1108. int i, cnt = 0;
  1109. bool bg_alpha_enable = false;
  1110. if (!sde_crtc || !crtc->state || !mixer) {
  1111. SDE_ERROR("invalid sde_crtc or mixer\n");
  1112. return;
  1113. }
  1114. ctl = mixer->hw_ctl;
  1115. lm = mixer->hw_lm;
  1116. stage_cfg = &sde_crtc->stage_cfg;
  1117. cstate = to_sde_crtc_state(crtc->state);
  1118. pstates = kcalloc(SDE_PSTATES_MAX,
  1119. sizeof(struct plane_state), GFP_KERNEL);
  1120. if (!pstates)
  1121. return;
  1122. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1123. state = plane->state;
  1124. if (!state)
  1125. continue;
  1126. plane_crtc_roi.x = state->crtc_x;
  1127. plane_crtc_roi.y = state->crtc_y;
  1128. plane_crtc_roi.w = state->crtc_w;
  1129. plane_crtc_roi.h = state->crtc_h;
  1130. pstate = to_sde_plane_state(state);
  1131. fb = state->fb;
  1132. sde_plane_ctl_flush(plane, ctl, true);
  1133. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1134. crtc->base.id,
  1135. pstate->stage,
  1136. plane->base.id,
  1137. sde_plane_pipe(plane) - SSPP_VIG0,
  1138. state->fb ? state->fb->base.id : -1);
  1139. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1140. if (!format) {
  1141. SDE_ERROR("invalid format\n");
  1142. goto end;
  1143. }
  1144. if (pstate->stage == SDE_STAGE_BASE && format->alpha_enable)
  1145. bg_alpha_enable = true;
  1146. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1147. state->fb ? state->fb->base.id : -1,
  1148. state->src_x >> 16, state->src_y >> 16,
  1149. state->src_w >> 16, state->src_h >> 16,
  1150. state->crtc_x, state->crtc_y,
  1151. state->crtc_w, state->crtc_h,
  1152. pstate->rotation);
  1153. stage_idx = zpos_cnt[pstate->stage]++;
  1154. stage_cfg->stage[pstate->stage][stage_idx] =
  1155. sde_plane_pipe(plane);
  1156. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1157. pstate->multirect_index;
  1158. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1159. sde_plane_pipe(plane) - SSPP_VIG0, pstate->stage,
  1160. pstate->multirect_index, pstate->multirect_mode,
  1161. format->base.pixel_format, fb ? fb->modifier : 0);
  1162. /* blend config update */
  1163. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1164. _sde_crtc_setup_blend_cfg(mixer + lm_idx, pstate,
  1165. format);
  1166. if (bg_alpha_enable && !format->alpha_enable)
  1167. mixer[lm_idx].mixer_op_mode = 0;
  1168. else
  1169. mixer[lm_idx].mixer_op_mode |=
  1170. 1 << pstate->stage;
  1171. }
  1172. if (cnt >= SDE_PSTATES_MAX)
  1173. continue;
  1174. pstates[cnt].sde_pstate = pstate;
  1175. pstates[cnt].drm_pstate = state;
  1176. pstates[cnt].stage = sde_plane_get_property(
  1177. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1178. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1179. cnt++;
  1180. }
  1181. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1182. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1183. if (lm && lm->ops.setup_dim_layer) {
  1184. cstate = to_sde_crtc_state(crtc->state);
  1185. for (i = 0; i < cstate->num_dim_layers; i++)
  1186. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1187. mixer, &cstate->dim_layer[i]);
  1188. }
  1189. _sde_crtc_program_lm_output_roi(crtc);
  1190. end:
  1191. kfree(pstates);
  1192. }
  1193. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1194. struct drm_crtc *crtc)
  1195. {
  1196. struct sde_crtc *sde_crtc;
  1197. struct sde_crtc_state *cstate;
  1198. struct drm_encoder *drm_enc;
  1199. bool is_right_only;
  1200. bool encoder_in_dsc_merge = false;
  1201. if (!crtc || !crtc->state)
  1202. return;
  1203. sde_crtc = to_sde_crtc(crtc);
  1204. cstate = to_sde_crtc_state(crtc->state);
  1205. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS)
  1206. return;
  1207. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1208. crtc->state->encoder_mask) {
  1209. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1210. encoder_in_dsc_merge = true;
  1211. break;
  1212. }
  1213. }
  1214. /**
  1215. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1216. * This is due to two reasons:
  1217. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1218. * the left DSC must be used, right DSC cannot be used alone.
  1219. * For right-only partial update, this means swap layer mixers to map
  1220. * Left LM to Right INTF. On later HW this was relaxed.
  1221. * - In DSC Merge mode, the physical encoder has already registered
  1222. * PP0 as the master, to switch to right-only we would have to
  1223. * reprogram to be driven by PP1 instead.
  1224. * To support both cases, we prefer to support the mixer swap solution.
  1225. */
  1226. if (!encoder_in_dsc_merge)
  1227. return;
  1228. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1229. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1230. if (is_right_only && !sde_crtc->mixers_swapped) {
  1231. /* right-only update swap mixers */
  1232. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1233. sde_crtc->mixers_swapped = true;
  1234. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1235. /* left-only or full update, swap back */
  1236. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1237. sde_crtc->mixers_swapped = false;
  1238. }
  1239. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1240. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1241. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1242. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1243. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1244. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1245. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1246. }
  1247. /**
  1248. * _sde_crtc_blend_setup - configure crtc mixers
  1249. * @crtc: Pointer to drm crtc structure
  1250. * @old_state: Pointer to old crtc state
  1251. * @add_planes: Whether or not to add planes to mixers
  1252. */
  1253. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1254. struct drm_crtc_state *old_state, bool add_planes)
  1255. {
  1256. struct sde_crtc *sde_crtc;
  1257. struct sde_crtc_state *sde_crtc_state;
  1258. struct sde_crtc_mixer *mixer;
  1259. struct sde_hw_ctl *ctl;
  1260. struct sde_hw_mixer *lm;
  1261. struct sde_ctl_flush_cfg cfg = {0,};
  1262. int i;
  1263. if (!crtc)
  1264. return;
  1265. sde_crtc = to_sde_crtc(crtc);
  1266. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1267. mixer = sde_crtc->mixers;
  1268. SDE_DEBUG("%s\n", sde_crtc->name);
  1269. if (sde_crtc->num_mixers > CRTC_DUAL_MIXERS) {
  1270. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1271. return;
  1272. }
  1273. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1274. if (!mixer[i].hw_lm) {
  1275. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1276. return;
  1277. }
  1278. mixer[i].mixer_op_mode = 0;
  1279. /* clear dim_layer settings */
  1280. lm = mixer[i].hw_lm;
  1281. if (lm->ops.clear_dim_layer)
  1282. lm->ops.clear_dim_layer(lm);
  1283. }
  1284. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1285. /* initialize stage cfg */
  1286. memset(&sde_crtc->stage_cfg, 0, sizeof(struct sde_hw_stage_cfg));
  1287. if (add_planes)
  1288. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1289. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1290. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1291. ctl = mixer[i].hw_ctl;
  1292. lm = mixer[i].hw_lm;
  1293. if (sde_kms_rect_is_null(lm_roi)) {
  1294. SDE_DEBUG(
  1295. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1296. sde_crtc->name, lm->idx - LM_0,
  1297. ctl->idx - CTL_0);
  1298. continue;
  1299. }
  1300. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1301. /* stage config flush mask */
  1302. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1303. ctl->ops.get_pending_flush(ctl, &cfg);
  1304. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1305. mixer[i].hw_lm->idx - LM_0,
  1306. mixer[i].mixer_op_mode,
  1307. ctl->idx - CTL_0,
  1308. cfg.pending_flush_mask);
  1309. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1310. &sde_crtc->stage_cfg);
  1311. }
  1312. _sde_crtc_program_lm_output_roi(crtc);
  1313. }
  1314. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1315. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1316. {
  1317. struct drm_plane *plane;
  1318. struct sde_plane_state *sde_pstate;
  1319. uint32_t mode = 0;
  1320. int rc;
  1321. if (!crtc) {
  1322. SDE_ERROR("invalid state\n");
  1323. return -EINVAL;
  1324. }
  1325. *fb_ns = 0;
  1326. *fb_sec = 0;
  1327. *fb_sec_dir = 0;
  1328. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1329. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1330. rc = PTR_ERR(plane);
  1331. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1332. DRMID(crtc), DRMID(plane), rc);
  1333. return rc;
  1334. }
  1335. sde_pstate = to_sde_plane_state(plane->state);
  1336. mode = sde_plane_get_property(sde_pstate,
  1337. PLANE_PROP_FB_TRANSLATION_MODE);
  1338. switch (mode) {
  1339. case SDE_DRM_FB_NON_SEC:
  1340. (*fb_ns)++;
  1341. break;
  1342. case SDE_DRM_FB_SEC:
  1343. (*fb_sec)++;
  1344. break;
  1345. case SDE_DRM_FB_SEC_DIR_TRANS:
  1346. (*fb_sec_dir)++;
  1347. break;
  1348. default:
  1349. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1350. DRMID(plane), mode);
  1351. return -EINVAL;
  1352. }
  1353. }
  1354. return 0;
  1355. }
  1356. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1357. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1358. {
  1359. struct drm_plane *plane;
  1360. const struct drm_plane_state *pstate;
  1361. struct sde_plane_state *sde_pstate;
  1362. uint32_t mode = 0;
  1363. int rc;
  1364. if (!state) {
  1365. SDE_ERROR("invalid state\n");
  1366. return -EINVAL;
  1367. }
  1368. *fb_ns = 0;
  1369. *fb_sec = 0;
  1370. *fb_sec_dir = 0;
  1371. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1372. if (IS_ERR_OR_NULL(pstate)) {
  1373. rc = PTR_ERR(pstate);
  1374. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1375. DRMID(state->crtc), DRMID(plane), rc);
  1376. return rc;
  1377. }
  1378. sde_pstate = to_sde_plane_state(pstate);
  1379. mode = sde_plane_get_property(sde_pstate,
  1380. PLANE_PROP_FB_TRANSLATION_MODE);
  1381. switch (mode) {
  1382. case SDE_DRM_FB_NON_SEC:
  1383. (*fb_ns)++;
  1384. break;
  1385. case SDE_DRM_FB_SEC:
  1386. (*fb_sec)++;
  1387. break;
  1388. case SDE_DRM_FB_SEC_DIR_TRANS:
  1389. (*fb_sec_dir)++;
  1390. break;
  1391. default:
  1392. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1393. DRMID(plane), mode);
  1394. return -EINVAL;
  1395. }
  1396. }
  1397. return 0;
  1398. }
  1399. static void _sde_drm_fb_sec_dir_trans(
  1400. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1401. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1402. {
  1403. /* secure display usecase */
  1404. if ((smmu_state->state == ATTACHED)
  1405. && (secure_level == SDE_DRM_SEC_ONLY)) {
  1406. smmu_state->state = catalog->sui_ns_allowed ?
  1407. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1408. smmu_state->secure_level = secure_level;
  1409. smmu_state->transition_type = PRE_COMMIT;
  1410. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1411. if (old_valid_fb)
  1412. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE |
  1413. SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1414. if (catalog->sui_misr_supported)
  1415. smmu_state->sui_misr_state =
  1416. SUI_MISR_ENABLE_REQ;
  1417. /* secure camera usecase */
  1418. } else if (smmu_state->state == ATTACHED) {
  1419. smmu_state->state = DETACH_SEC_REQ;
  1420. smmu_state->secure_level = secure_level;
  1421. smmu_state->transition_type = PRE_COMMIT;
  1422. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1423. }
  1424. }
  1425. static void _sde_drm_fb_transactions(
  1426. struct sde_kms_smmu_state_data *smmu_state,
  1427. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1428. int *ops)
  1429. {
  1430. if (((smmu_state->state == DETACHED)
  1431. || (smmu_state->state == DETACH_ALL_REQ))
  1432. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1433. && ((smmu_state->state == DETACHED_SEC)
  1434. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1435. smmu_state->state = catalog->sui_ns_allowed ?
  1436. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1437. smmu_state->transition_type = post_commit ?
  1438. POST_COMMIT : PRE_COMMIT;
  1439. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1440. if (old_valid_fb)
  1441. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1442. if (catalog->sui_misr_supported)
  1443. smmu_state->sui_misr_state =
  1444. SUI_MISR_DISABLE_REQ;
  1445. } else if ((smmu_state->state == DETACHED_SEC)
  1446. || (smmu_state->state == DETACH_SEC_REQ)) {
  1447. smmu_state->state = ATTACH_SEC_REQ;
  1448. smmu_state->transition_type = post_commit ?
  1449. POST_COMMIT : PRE_COMMIT;
  1450. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1451. if (old_valid_fb)
  1452. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1453. }
  1454. }
  1455. /**
  1456. * sde_crtc_get_secure_transition_ops - determines the operations that
  1457. * need to be performed before transitioning to secure state
  1458. * This function should be called after swapping the new state
  1459. * @crtc: Pointer to drm crtc structure
  1460. * Returns the bitmask of operations need to be performed, -Error in
  1461. * case of error cases
  1462. */
  1463. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1464. struct drm_crtc_state *old_crtc_state,
  1465. bool old_valid_fb)
  1466. {
  1467. struct drm_plane *plane;
  1468. struct drm_encoder *encoder;
  1469. struct sde_crtc *sde_crtc;
  1470. struct sde_kms *sde_kms;
  1471. struct sde_mdss_cfg *catalog;
  1472. struct sde_kms_smmu_state_data *smmu_state;
  1473. uint32_t translation_mode = 0, secure_level;
  1474. int ops = 0;
  1475. bool post_commit = false;
  1476. if (!crtc || !crtc->state) {
  1477. SDE_ERROR("invalid crtc\n");
  1478. return -EINVAL;
  1479. }
  1480. sde_kms = _sde_crtc_get_kms(crtc);
  1481. if (!sde_kms)
  1482. return -EINVAL;
  1483. smmu_state = &sde_kms->smmu_state;
  1484. smmu_state->prev_state = smmu_state->state;
  1485. smmu_state->prev_secure_level = smmu_state->secure_level;
  1486. sde_crtc = to_sde_crtc(crtc);
  1487. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1488. catalog = sde_kms->catalog;
  1489. /*
  1490. * SMMU operations need to be delayed in case of video mode panels
  1491. * when switching back to non_secure mode
  1492. */
  1493. drm_for_each_encoder_mask(encoder, crtc->dev,
  1494. crtc->state->encoder_mask) {
  1495. if (sde_encoder_is_dsi_display(encoder))
  1496. post_commit |= sde_encoder_check_curr_mode(encoder,
  1497. MSM_DISPLAY_VIDEO_MODE);
  1498. }
  1499. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  1500. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  1501. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  1502. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  1503. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1504. if (!plane->state)
  1505. continue;
  1506. translation_mode = sde_plane_get_property(
  1507. to_sde_plane_state(plane->state),
  1508. PLANE_PROP_FB_TRANSLATION_MODE);
  1509. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  1510. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  1511. DRMID(crtc), translation_mode);
  1512. return -EINVAL;
  1513. }
  1514. /* we can break if we find sec_dir plane */
  1515. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  1516. break;
  1517. }
  1518. mutex_lock(&sde_kms->secure_transition_lock);
  1519. switch (translation_mode) {
  1520. case SDE_DRM_FB_SEC_DIR_TRANS:
  1521. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  1522. catalog, old_valid_fb, &ops);
  1523. break;
  1524. case SDE_DRM_FB_SEC:
  1525. case SDE_DRM_FB_NON_SEC:
  1526. _sde_drm_fb_transactions(smmu_state, catalog,
  1527. old_valid_fb, post_commit, &ops);
  1528. break;
  1529. default:
  1530. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  1531. DRMID(crtc), translation_mode);
  1532. ops = -EINVAL;
  1533. }
  1534. /* log only during actual transition times */
  1535. if (ops) {
  1536. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  1537. DRMID(crtc), smmu_state->state,
  1538. secure_level, smmu_state->secure_level,
  1539. smmu_state->transition_type, ops);
  1540. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  1541. smmu_state->state, smmu_state->transition_type,
  1542. smmu_state->secure_level, old_valid_fb,
  1543. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  1544. }
  1545. mutex_unlock(&sde_kms->secure_transition_lock);
  1546. return ops;
  1547. }
  1548. /**
  1549. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  1550. * LUTs are configured only once during boot
  1551. * @sde_crtc: Pointer to sde crtc
  1552. * @cstate: Pointer to sde crtc state
  1553. */
  1554. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  1555. struct sde_crtc_state *cstate, uint32_t lut_idx)
  1556. {
  1557. struct sde_hw_scaler3_lut_cfg *cfg;
  1558. struct sde_kms *sde_kms;
  1559. u32 *lut_data = NULL;
  1560. size_t len = 0;
  1561. int ret = 0;
  1562. if (!sde_crtc || !cstate) {
  1563. SDE_ERROR("invalid args\n");
  1564. return -EINVAL;
  1565. }
  1566. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  1567. if (!sde_kms)
  1568. return -EINVAL;
  1569. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  1570. return 0;
  1571. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  1572. &cstate->property_state, &len, lut_idx);
  1573. if (!lut_data || !len) {
  1574. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  1575. lut_idx, lut_data, len);
  1576. lut_data = NULL;
  1577. len = 0;
  1578. }
  1579. cfg = &cstate->scl3_lut_cfg;
  1580. switch (lut_idx) {
  1581. case CRTC_PROP_DEST_SCALER_LUT_ED:
  1582. cfg->dir_lut = lut_data;
  1583. cfg->dir_len = len;
  1584. break;
  1585. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  1586. cfg->cir_lut = lut_data;
  1587. cfg->cir_len = len;
  1588. break;
  1589. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  1590. cfg->sep_lut = lut_data;
  1591. cfg->sep_len = len;
  1592. break;
  1593. default:
  1594. ret = -EINVAL;
  1595. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  1596. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  1597. break;
  1598. }
  1599. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  1600. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  1601. cfg->is_configured);
  1602. return ret;
  1603. }
  1604. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  1605. {
  1606. struct sde_crtc *sde_crtc;
  1607. if (!crtc) {
  1608. SDE_ERROR("invalid crtc\n");
  1609. return;
  1610. }
  1611. sde_crtc = to_sde_crtc(crtc);
  1612. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  1613. }
  1614. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  1615. {
  1616. int i;
  1617. /**
  1618. * Check if sufficient hw resources are
  1619. * available as per target caps & topology
  1620. */
  1621. if (!sde_crtc) {
  1622. SDE_ERROR("invalid argument\n");
  1623. return -EINVAL;
  1624. }
  1625. if (!sde_crtc->num_mixers ||
  1626. sde_crtc->num_mixers > CRTC_DUAL_MIXERS) {
  1627. SDE_ERROR("%s: invalid number mixers: %d\n",
  1628. sde_crtc->name, sde_crtc->num_mixers);
  1629. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1630. SDE_EVTLOG_ERROR);
  1631. return -EINVAL;
  1632. }
  1633. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1634. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  1635. || !sde_crtc->mixers[i].hw_ds) {
  1636. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  1637. sde_crtc->name, i);
  1638. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1639. i, sde_crtc->mixers[i].hw_lm,
  1640. sde_crtc->mixers[i].hw_ctl,
  1641. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  1642. return -EINVAL;
  1643. }
  1644. }
  1645. return 0;
  1646. }
  1647. /**
  1648. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  1649. * @crtc: Pointer to drm crtc
  1650. */
  1651. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  1652. {
  1653. struct sde_crtc *sde_crtc;
  1654. struct sde_crtc_state *cstate;
  1655. struct sde_hw_mixer *hw_lm;
  1656. struct sde_hw_ctl *hw_ctl;
  1657. struct sde_hw_ds *hw_ds;
  1658. struct sde_hw_ds_cfg *cfg;
  1659. struct sde_kms *kms;
  1660. u32 op_mode = 0;
  1661. u32 lm_idx = 0, num_mixers = 0;
  1662. int i, count = 0;
  1663. bool ds_dirty = false;
  1664. if (!crtc)
  1665. return;
  1666. sde_crtc = to_sde_crtc(crtc);
  1667. cstate = to_sde_crtc_state(crtc->state);
  1668. kms = _sde_crtc_get_kms(crtc);
  1669. num_mixers = sde_crtc->num_mixers;
  1670. count = cstate->num_ds;
  1671. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1672. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->ds_dirty,
  1673. sde_crtc->ds_reconfig, cstate->num_ds_enabled);
  1674. /**
  1675. * destination scaler configuration will be done either
  1676. * or on set property or on power collapse (idle/suspend)
  1677. */
  1678. ds_dirty = (cstate->ds_dirty || sde_crtc->ds_reconfig);
  1679. if (sde_crtc->ds_reconfig) {
  1680. SDE_DEBUG("reconfigure dest scaler block\n");
  1681. sde_crtc->ds_reconfig = false;
  1682. }
  1683. if (!ds_dirty) {
  1684. SDE_DEBUG("no change in settings, skip commit\n");
  1685. } else if (!kms || !kms->catalog) {
  1686. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  1687. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  1688. SDE_DEBUG("dest scaler feature not supported\n");
  1689. } else if (_sde_validate_hw_resources(sde_crtc)) {
  1690. //do nothing
  1691. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  1692. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  1693. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  1694. } else {
  1695. for (i = 0; i < count; i++) {
  1696. cfg = &cstate->ds_cfg[i];
  1697. if (!cfg->flags)
  1698. continue;
  1699. lm_idx = cfg->idx;
  1700. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1701. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  1702. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  1703. /* Setup op mode - Dual/single */
  1704. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  1705. op_mode |= BIT(hw_ds->idx - DS_0);
  1706. if ((i == count-1) && hw_ds->ops.setup_opmode) {
  1707. op_mode |= (cstate->num_ds_enabled ==
  1708. CRTC_DUAL_MIXERS) ?
  1709. SDE_DS_OP_MODE_DUAL : 0;
  1710. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  1711. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  1712. }
  1713. /* Setup scaler */
  1714. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  1715. (cfg->flags &
  1716. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  1717. if (hw_ds->ops.setup_scaler)
  1718. hw_ds->ops.setup_scaler(hw_ds,
  1719. &cfg->scl3_cfg,
  1720. &cstate->scl3_lut_cfg);
  1721. }
  1722. /*
  1723. * Dest scaler shares the flush bit of the LM in control
  1724. */
  1725. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  1726. hw_ctl->ops.update_bitmask_mixer(
  1727. hw_ctl, hw_lm->idx, 1);
  1728. }
  1729. }
  1730. }
  1731. static void sde_crtc_frame_event_cb(void *data, u32 event)
  1732. {
  1733. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1734. struct sde_crtc *sde_crtc;
  1735. struct msm_drm_private *priv;
  1736. struct sde_crtc_frame_event *fevent;
  1737. struct sde_kms_frame_event_cb_data *cb_data;
  1738. struct drm_plane *plane;
  1739. u32 ubwc_error;
  1740. unsigned long flags;
  1741. u32 crtc_id;
  1742. cb_data = (struct sde_kms_frame_event_cb_data *)data;
  1743. if (!data) {
  1744. SDE_ERROR("invalid parameters\n");
  1745. return;
  1746. }
  1747. crtc = cb_data->crtc;
  1748. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  1749. SDE_ERROR("invalid parameters\n");
  1750. return;
  1751. }
  1752. sde_crtc = to_sde_crtc(crtc);
  1753. priv = crtc->dev->dev_private;
  1754. crtc_id = drm_crtc_index(crtc);
  1755. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1756. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  1757. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  1758. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  1759. struct sde_crtc_frame_event, list);
  1760. if (fevent)
  1761. list_del_init(&fevent->list);
  1762. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  1763. if (!fevent) {
  1764. SDE_ERROR("crtc%d event %d overflow\n",
  1765. crtc->base.id, event);
  1766. SDE_EVT32(DRMID(crtc), event);
  1767. return;
  1768. }
  1769. /* log and clear plane ubwc errors if any */
  1770. if (event & (SDE_ENCODER_FRAME_EVENT_ERROR
  1771. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  1772. | SDE_ENCODER_FRAME_EVENT_DONE)) {
  1773. drm_for_each_plane_mask(plane, crtc->dev,
  1774. sde_crtc->plane_mask_old) {
  1775. ubwc_error = sde_plane_get_ubwc_error(plane);
  1776. if (ubwc_error) {
  1777. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1778. ubwc_error, SDE_EVTLOG_ERROR);
  1779. SDE_DEBUG("crtc%d plane %d ubwc_error %d\n",
  1780. DRMID(crtc), DRMID(plane),
  1781. ubwc_error);
  1782. sde_plane_clear_ubwc_error(plane);
  1783. }
  1784. }
  1785. }
  1786. fevent->event = event;
  1787. fevent->crtc = crtc;
  1788. fevent->connector = cb_data->connector;
  1789. fevent->ts = ktime_get();
  1790. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  1791. }
  1792. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  1793. struct drm_crtc_state *old_state)
  1794. {
  1795. struct drm_device *dev;
  1796. struct sde_crtc *sde_crtc;
  1797. struct sde_crtc_state *cstate;
  1798. struct drm_connector *conn;
  1799. struct drm_encoder *encoder;
  1800. struct drm_connector_list_iter conn_iter;
  1801. if (!crtc || !crtc->state) {
  1802. SDE_ERROR("invalid crtc\n");
  1803. return;
  1804. }
  1805. dev = crtc->dev;
  1806. sde_crtc = to_sde_crtc(crtc);
  1807. cstate = to_sde_crtc_state(crtc->state);
  1808. SDE_EVT32_VERBOSE(DRMID(crtc));
  1809. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  1810. /* identify connectors attached to this crtc */
  1811. cstate->num_connectors = 0;
  1812. drm_connector_list_iter_begin(dev, &conn_iter);
  1813. drm_for_each_connector_iter(conn, &conn_iter)
  1814. if (conn->state && conn->state->crtc == crtc &&
  1815. cstate->num_connectors < MAX_CONNECTORS) {
  1816. encoder = conn->state->best_encoder;
  1817. if (encoder)
  1818. sde_encoder_register_frame_event_callback(
  1819. encoder,
  1820. sde_crtc_frame_event_cb,
  1821. crtc);
  1822. cstate->connectors[cstate->num_connectors++] = conn;
  1823. sde_connector_prepare_fence(conn);
  1824. }
  1825. drm_connector_list_iter_end(&conn_iter);
  1826. /* prepare main output fence */
  1827. sde_fence_prepare(sde_crtc->output_fence);
  1828. SDE_ATRACE_END("sde_crtc_prepare_commit");
  1829. }
  1830. /**
  1831. * sde_crtc_complete_flip - signal pending page_flip events
  1832. * Any pending vblank events are added to the vblank_event_list
  1833. * so that the next vblank interrupt shall signal them.
  1834. * However PAGE_FLIP events are not handled through the vblank_event_list.
  1835. * This API signals any pending PAGE_FLIP events requested through
  1836. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  1837. * if file!=NULL, this is preclose potential cancel-flip path
  1838. * @crtc: Pointer to drm crtc structure
  1839. * @file: Pointer to drm file
  1840. */
  1841. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  1842. struct drm_file *file)
  1843. {
  1844. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1845. struct drm_device *dev = crtc->dev;
  1846. struct drm_pending_vblank_event *event;
  1847. unsigned long flags;
  1848. spin_lock_irqsave(&dev->event_lock, flags);
  1849. event = sde_crtc->event;
  1850. if (!event)
  1851. goto end;
  1852. /*
  1853. * if regular vblank case (!file) or if cancel-flip from
  1854. * preclose on file that requested flip, then send the
  1855. * event:
  1856. */
  1857. if (!file || (event->base.file_priv == file)) {
  1858. sde_crtc->event = NULL;
  1859. DRM_DEBUG_VBL("%s: send event: %pK\n",
  1860. sde_crtc->name, event);
  1861. SDE_EVT32_VERBOSE(DRMID(crtc));
  1862. drm_crtc_send_vblank_event(crtc, event);
  1863. }
  1864. end:
  1865. spin_unlock_irqrestore(&dev->event_lock, flags);
  1866. }
  1867. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc,
  1868. struct drm_crtc_state *cstate)
  1869. {
  1870. struct drm_encoder *encoder;
  1871. if (!crtc || !crtc->dev || !cstate) {
  1872. SDE_ERROR("invalid crtc\n");
  1873. return INTF_MODE_NONE;
  1874. }
  1875. drm_for_each_encoder_mask(encoder, crtc->dev,
  1876. cstate->encoder_mask) {
  1877. /* continue if copy encoder is encountered */
  1878. if (sde_encoder_in_clone_mode(encoder))
  1879. continue;
  1880. return sde_encoder_get_intf_mode(encoder);
  1881. }
  1882. return INTF_MODE_NONE;
  1883. }
  1884. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  1885. {
  1886. struct drm_encoder *encoder;
  1887. if (!crtc || !crtc->dev) {
  1888. SDE_ERROR("invalid crtc\n");
  1889. return INTF_MODE_NONE;
  1890. }
  1891. drm_for_each_encoder(encoder, crtc->dev)
  1892. if ((encoder->crtc == crtc)
  1893. && !sde_encoder_in_cont_splash(encoder))
  1894. return sde_encoder_get_fps(encoder);
  1895. return 0;
  1896. }
  1897. static void sde_crtc_vblank_cb(void *data)
  1898. {
  1899. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1900. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1901. /* keep statistics on vblank callback - with auto reset via debugfs */
  1902. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  1903. sde_crtc->vblank_cb_time = ktime_get();
  1904. else
  1905. sde_crtc->vblank_cb_count++;
  1906. sde_crtc->vblank_last_cb_time = ktime_get();
  1907. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  1908. drm_crtc_handle_vblank(crtc);
  1909. DRM_DEBUG_VBL("crtc%d\n", crtc->base.id);
  1910. SDE_EVT32_VERBOSE(DRMID(crtc));
  1911. }
  1912. static void _sde_crtc_retire_event(struct drm_connector *connector,
  1913. ktime_t ts, enum sde_fence_event fence_event)
  1914. {
  1915. if (!connector) {
  1916. SDE_ERROR("invalid param\n");
  1917. return;
  1918. }
  1919. SDE_ATRACE_BEGIN("signal_retire_fence");
  1920. sde_connector_complete_commit(connector, ts, fence_event);
  1921. SDE_ATRACE_END("signal_retire_fence");
  1922. }
  1923. static void sde_crtc_frame_event_work(struct kthread_work *work)
  1924. {
  1925. struct msm_drm_private *priv;
  1926. struct sde_crtc_frame_event *fevent;
  1927. struct drm_crtc *crtc;
  1928. struct sde_crtc *sde_crtc;
  1929. struct sde_kms *sde_kms;
  1930. unsigned long flags;
  1931. bool in_clone_mode = false;
  1932. if (!work) {
  1933. SDE_ERROR("invalid work handle\n");
  1934. return;
  1935. }
  1936. fevent = container_of(work, struct sde_crtc_frame_event, work);
  1937. if (!fevent->crtc || !fevent->crtc->state) {
  1938. SDE_ERROR("invalid crtc\n");
  1939. return;
  1940. }
  1941. crtc = fevent->crtc;
  1942. sde_crtc = to_sde_crtc(crtc);
  1943. sde_kms = _sde_crtc_get_kms(crtc);
  1944. if (!sde_kms) {
  1945. SDE_ERROR("invalid kms handle\n");
  1946. return;
  1947. }
  1948. priv = sde_kms->dev->dev_private;
  1949. SDE_ATRACE_BEGIN("crtc_frame_event");
  1950. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  1951. ktime_to_ns(fevent->ts));
  1952. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  1953. in_clone_mode = (fevent->event & SDE_ENCODER_FRAME_EVENT_CWB_DONE) ?
  1954. true : false;
  1955. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  1956. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  1957. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  1958. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  1959. /* this should not happen */
  1960. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  1961. crtc->base.id,
  1962. ktime_to_ns(fevent->ts),
  1963. atomic_read(&sde_crtc->frame_pending));
  1964. SDE_EVT32(DRMID(crtc), fevent->event,
  1965. SDE_EVTLOG_FUNC_CASE1);
  1966. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  1967. /* release bandwidth and other resources */
  1968. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  1969. crtc->base.id,
  1970. ktime_to_ns(fevent->ts));
  1971. SDE_EVT32(DRMID(crtc), fevent->event,
  1972. SDE_EVTLOG_FUNC_CASE2);
  1973. sde_core_perf_crtc_release_bw(crtc);
  1974. } else {
  1975. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  1976. SDE_EVTLOG_FUNC_CASE3);
  1977. }
  1978. }
  1979. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  1980. SDE_ATRACE_BEGIN("signal_release_fence");
  1981. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  1982. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  1983. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  1984. SDE_ATRACE_END("signal_release_fence");
  1985. }
  1986. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  1987. /* this api should be called without spin_lock */
  1988. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  1989. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  1990. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  1991. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  1992. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  1993. crtc->base.id, ktime_to_ns(fevent->ts));
  1994. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  1995. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  1996. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  1997. SDE_ATRACE_END("crtc_frame_event");
  1998. }
  1999. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  2000. struct drm_crtc_state *old_state)
  2001. {
  2002. struct sde_crtc *sde_crtc;
  2003. if (!crtc || !crtc->state) {
  2004. SDE_ERROR("invalid crtc\n");
  2005. return;
  2006. }
  2007. sde_crtc = to_sde_crtc(crtc);
  2008. SDE_EVT32_VERBOSE(DRMID(crtc));
  2009. sde_core_perf_crtc_update(crtc, 0, false);
  2010. }
  2011. /**
  2012. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2013. * @cstate: Pointer to sde crtc state
  2014. */
  2015. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2016. {
  2017. if (!cstate) {
  2018. SDE_ERROR("invalid cstate\n");
  2019. return;
  2020. }
  2021. cstate->input_fence_timeout_ns =
  2022. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2023. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2024. }
  2025. /**
  2026. * _sde_crtc_clear_dim_layers_v1 - clear all dim layer settings
  2027. * @cstate: Pointer to sde crtc state
  2028. */
  2029. static void _sde_crtc_clear_dim_layers_v1(struct sde_crtc_state *cstate)
  2030. {
  2031. u32 i;
  2032. if (!cstate)
  2033. return;
  2034. for (i = 0; i < cstate->num_dim_layers; i++)
  2035. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2036. cstate->num_dim_layers = 0;
  2037. }
  2038. /**
  2039. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2040. * @cstate: Pointer to sde crtc state
  2041. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2042. */
  2043. static void _sde_crtc_set_dim_layer_v1(struct drm_crtc *crtc,
  2044. struct sde_crtc_state *cstate, void __user *usr_ptr)
  2045. {
  2046. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2047. struct sde_drm_dim_layer_cfg *user_cfg;
  2048. struct sde_hw_dim_layer *dim_layer;
  2049. u32 count, i;
  2050. struct sde_kms *kms;
  2051. if (!crtc || !cstate) {
  2052. SDE_ERROR("invalid crtc or cstate\n");
  2053. return;
  2054. }
  2055. dim_layer = cstate->dim_layer;
  2056. if (!usr_ptr) {
  2057. /* usr_ptr is null when setting the default property value */
  2058. _sde_crtc_clear_dim_layers_v1(cstate);
  2059. SDE_DEBUG("dim_layer data removed\n");
  2060. return;
  2061. }
  2062. kms = _sde_crtc_get_kms(crtc);
  2063. if (!kms || !kms->catalog) {
  2064. SDE_ERROR("invalid kms\n");
  2065. return;
  2066. }
  2067. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2068. SDE_ERROR("failed to copy dim_layer data\n");
  2069. return;
  2070. }
  2071. count = dim_layer_v1.num_layers;
  2072. if (count > SDE_MAX_DIM_LAYERS) {
  2073. SDE_ERROR("invalid number of dim_layers:%d", count);
  2074. return;
  2075. }
  2076. /* populate from user space */
  2077. cstate->num_dim_layers = count;
  2078. for (i = 0; i < count; i++) {
  2079. user_cfg = &dim_layer_v1.layer_cfg[i];
  2080. dim_layer[i].flags = user_cfg->flags;
  2081. dim_layer[i].stage = (kms->catalog->has_base_layer) ?
  2082. user_cfg->stage : user_cfg->stage +
  2083. SDE_STAGE_0;
  2084. dim_layer[i].rect.x = user_cfg->rect.x1;
  2085. dim_layer[i].rect.y = user_cfg->rect.y1;
  2086. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2087. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2088. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2089. user_cfg->color_fill.color_0,
  2090. user_cfg->color_fill.color_1,
  2091. user_cfg->color_fill.color_2,
  2092. user_cfg->color_fill.color_3,
  2093. };
  2094. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2095. i, dim_layer[i].flags, dim_layer[i].stage);
  2096. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2097. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2098. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2099. dim_layer[i].color_fill.color_0,
  2100. dim_layer[i].color_fill.color_1,
  2101. dim_layer[i].color_fill.color_2,
  2102. dim_layer[i].color_fill.color_3);
  2103. }
  2104. }
  2105. /**
  2106. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2107. * @sde_crtc : Pointer to sde crtc
  2108. * @cstate : Pointer to sde crtc state
  2109. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2110. */
  2111. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2112. struct sde_crtc_state *cstate,
  2113. void __user *usr_ptr)
  2114. {
  2115. struct sde_drm_dest_scaler_data ds_data;
  2116. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2117. struct sde_drm_scaler_v2 scaler_v2;
  2118. void __user *scaler_v2_usr;
  2119. int i, count;
  2120. if (!sde_crtc || !cstate) {
  2121. SDE_ERROR("invalid sde_crtc/state\n");
  2122. return -EINVAL;
  2123. }
  2124. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2125. if (!usr_ptr) {
  2126. SDE_DEBUG("ds data removed\n");
  2127. return 0;
  2128. }
  2129. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2130. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2131. sde_crtc->name);
  2132. return -EINVAL;
  2133. }
  2134. count = ds_data.num_dest_scaler;
  2135. if (!count) {
  2136. SDE_DEBUG("no ds data available\n");
  2137. return 0;
  2138. }
  2139. if (count > SDE_MAX_DS_COUNT) {
  2140. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2141. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2142. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2143. return -EINVAL;
  2144. }
  2145. /* Populate from user space */
  2146. for (i = 0; i < count; i++) {
  2147. ds_cfg_usr = &ds_data.ds_cfg[i];
  2148. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2149. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2150. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2151. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2152. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2153. if (ds_cfg_usr->scaler_cfg) {
  2154. scaler_v2_usr =
  2155. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2156. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2157. sizeof(scaler_v2))) {
  2158. SDE_ERROR("%s:scaler: copy from user failed\n",
  2159. sde_crtc->name);
  2160. return -EINVAL;
  2161. }
  2162. }
  2163. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2164. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2165. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2166. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2167. scaler_v2.dst_width, scaler_v2.dst_height);
  2168. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2169. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2170. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2171. scaler_v2.dst_width, scaler_v2.dst_height);
  2172. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2173. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2174. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2175. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2176. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2177. ds_cfg_usr->lm_height);
  2178. }
  2179. cstate->num_ds = count;
  2180. cstate->ds_dirty = true;
  2181. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count, cstate->ds_dirty);
  2182. return 0;
  2183. }
  2184. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2185. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2186. u32 prev_lm_width, u32 prev_lm_height)
  2187. {
  2188. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2189. || !cfg->lm_width || !cfg->lm_height) {
  2190. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2191. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2192. hdisplay, mode->vdisplay);
  2193. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2194. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2195. return -E2BIG;
  2196. }
  2197. if (!prev_lm_width && !prev_lm_height) {
  2198. prev_lm_width = cfg->lm_width;
  2199. prev_lm_height = cfg->lm_height;
  2200. } else {
  2201. if (cfg->lm_width != prev_lm_width ||
  2202. cfg->lm_height != prev_lm_height) {
  2203. SDE_ERROR("crtc%d:lm left[%d,%d]right[%d %d]\n",
  2204. crtc->base.id, cfg->lm_width,
  2205. cfg->lm_height, prev_lm_width,
  2206. prev_lm_height);
  2207. SDE_EVT32(DRMID(crtc), cfg->lm_width,
  2208. cfg->lm_height, prev_lm_width,
  2209. prev_lm_height, SDE_EVTLOG_ERROR);
  2210. return -EINVAL;
  2211. }
  2212. }
  2213. return 0;
  2214. }
  2215. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2216. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2217. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2218. u32 max_in_width, u32 max_out_width)
  2219. {
  2220. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2221. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2222. /**
  2223. * Scaler src and dst width shouldn't exceed the maximum
  2224. * width limitation. Also, if there is no partial update
  2225. * dst width and height must match display resolution.
  2226. */
  2227. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2228. cfg->scl3_cfg.dst_width > max_out_width ||
  2229. !cfg->scl3_cfg.src_width[0] ||
  2230. !cfg->scl3_cfg.dst_width ||
  2231. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2232. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2233. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2234. SDE_ERROR("crtc%d: ", crtc->base.id);
  2235. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2236. cfg->scl3_cfg.src_width[0],
  2237. cfg->scl3_cfg.dst_width,
  2238. cfg->scl3_cfg.dst_height,
  2239. hdisplay, mode->vdisplay);
  2240. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2241. sde_crtc->num_mixers, cfg->flags,
  2242. hw_ds->idx - DS_0);
  2243. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2244. cfg->scl3_cfg.enable,
  2245. cfg->scl3_cfg.de.enable);
  2246. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2247. cfg->scl3_cfg.de.enable, cfg->flags,
  2248. max_in_width, max_out_width,
  2249. cfg->scl3_cfg.src_width[0],
  2250. cfg->scl3_cfg.dst_width,
  2251. cfg->scl3_cfg.dst_height, hdisplay,
  2252. mode->vdisplay, sde_crtc->num_mixers,
  2253. SDE_EVTLOG_ERROR);
  2254. cfg->flags &=
  2255. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2256. cfg->flags &=
  2257. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2258. return -EINVAL;
  2259. }
  2260. }
  2261. return 0;
  2262. }
  2263. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2264. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2265. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2266. struct sde_hw_ds_cfg *cfg, u32 hdisplay, u32 *num_ds_enable,
  2267. u32 prev_lm_width, u32 prev_lm_height, u32 max_in_width,
  2268. u32 max_out_width)
  2269. {
  2270. int i, ret;
  2271. u32 lm_idx;
  2272. for (i = 0; i < cstate->num_ds; i++) {
  2273. cfg = &cstate->ds_cfg[i];
  2274. lm_idx = cfg->idx;
  2275. /**
  2276. * Validate against topology
  2277. * No of dest scalers should match the num of mixers
  2278. * unless it is partial update left only/right only use case
  2279. */
  2280. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2281. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2282. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2283. crtc->base.id, i, lm_idx, cfg->flags);
  2284. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2285. SDE_EVTLOG_ERROR);
  2286. return -EINVAL;
  2287. }
  2288. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2289. if (!max_in_width && !max_out_width) {
  2290. max_in_width = hw_ds->scl->top->maxinputwidth;
  2291. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2292. if (cstate->num_ds == CRTC_DUAL_MIXERS)
  2293. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2294. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2295. max_in_width, max_out_width, cstate->num_ds);
  2296. }
  2297. /* Check LM width and height */
  2298. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2299. prev_lm_width, prev_lm_height);
  2300. if (ret)
  2301. return ret;
  2302. /* Check scaler data */
  2303. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2304. hw_ds, cfg, hdisplay,
  2305. max_in_width, max_out_width);
  2306. if (ret)
  2307. return ret;
  2308. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2309. (*num_ds_enable)++;
  2310. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2311. hw_ds->idx - DS_0, cfg->flags);
  2312. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2313. }
  2314. return 0;
  2315. }
  2316. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  2317. struct sde_crtc_state *cstate, struct sde_hw_ds_cfg *cfg,
  2318. u32 num_ds_enable)
  2319. {
  2320. int i;
  2321. SDE_DEBUG("dest scaler status : %d -> %d\n",
  2322. cstate->num_ds_enabled, num_ds_enable);
  2323. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  2324. cstate->num_ds, cstate->ds_dirty);
  2325. if (cstate->num_ds_enabled != num_ds_enable) {
  2326. /* Disabling destination scaler */
  2327. if (!num_ds_enable) {
  2328. for (i = 0; i < cstate->num_ds; i++) {
  2329. cfg = &cstate->ds_cfg[i];
  2330. cfg->idx = i;
  2331. /* Update scaler settings in disable case */
  2332. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2333. cfg->scl3_cfg.enable = 0;
  2334. cfg->scl3_cfg.de.enable = 0;
  2335. }
  2336. }
  2337. cstate->num_ds_enabled = num_ds_enable;
  2338. cstate->ds_dirty = true;
  2339. } else {
  2340. if (!cstate->num_ds_enabled)
  2341. cstate->ds_dirty = false;
  2342. }
  2343. }
  2344. /**
  2345. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  2346. * @crtc : Pointer to drm crtc
  2347. * @state : Pointer to drm crtc state
  2348. */
  2349. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  2350. struct drm_crtc_state *state)
  2351. {
  2352. struct sde_crtc *sde_crtc;
  2353. struct sde_crtc_state *cstate;
  2354. struct drm_display_mode *mode;
  2355. struct sde_kms *kms;
  2356. struct sde_hw_ds *hw_ds = NULL;
  2357. struct sde_hw_ds_cfg *cfg = NULL;
  2358. u32 ret = 0;
  2359. u32 num_ds_enable = 0, hdisplay = 0;
  2360. u32 max_in_width = 0, max_out_width = 0;
  2361. u32 prev_lm_width = 0, prev_lm_height = 0;
  2362. if (!crtc || !state)
  2363. return -EINVAL;
  2364. sde_crtc = to_sde_crtc(crtc);
  2365. cstate = to_sde_crtc_state(state);
  2366. kms = _sde_crtc_get_kms(crtc);
  2367. mode = &state->adjusted_mode;
  2368. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2369. if (!cstate->ds_dirty) {
  2370. SDE_DEBUG("dest scaler property not set, skip validation\n");
  2371. return 0;
  2372. }
  2373. if (!kms || !kms->catalog) {
  2374. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  2375. return -EINVAL;
  2376. }
  2377. if (!kms->catalog->mdp[0].has_dest_scaler) {
  2378. SDE_DEBUG("dest scaler feature not supported\n");
  2379. return 0;
  2380. }
  2381. if (!sde_crtc->num_mixers) {
  2382. SDE_DEBUG("mixers not allocated\n");
  2383. return 0;
  2384. }
  2385. ret = _sde_validate_hw_resources(sde_crtc);
  2386. if (ret)
  2387. goto err;
  2388. /**
  2389. * No of dest scalers shouldn't exceed hw ds block count and
  2390. * also, match the num of mixers unless it is partial update
  2391. * left only/right only use case - currently PU + DS is not supported
  2392. */
  2393. if (cstate->num_ds > kms->catalog->ds_count ||
  2394. ((cstate->num_ds != sde_crtc->num_mixers) &&
  2395. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2396. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  2397. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  2398. cstate->ds_cfg[0].flags);
  2399. ret = -EINVAL;
  2400. goto err;
  2401. }
  2402. /**
  2403. * Check if DS needs to be enabled or disabled
  2404. * In case of enable, validate the data
  2405. */
  2406. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  2407. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  2408. cstate->num_ds, cstate->ds_cfg[0].flags);
  2409. goto disable;
  2410. }
  2411. /* Display resolution */
  2412. hdisplay = mode->hdisplay/sde_crtc->num_mixers;
  2413. /* Validate the DS data */
  2414. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  2415. mode, hw_ds, cfg, hdisplay, &num_ds_enable,
  2416. prev_lm_width, prev_lm_height,
  2417. max_in_width, max_out_width);
  2418. if (ret)
  2419. goto err;
  2420. disable:
  2421. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, cfg,
  2422. num_ds_enable);
  2423. return 0;
  2424. err:
  2425. cstate->ds_dirty = false;
  2426. return ret;
  2427. }
  2428. /**
  2429. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences
  2430. * @crtc: Pointer to CRTC object
  2431. */
  2432. static void _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  2433. {
  2434. struct drm_plane *plane = NULL;
  2435. uint32_t wait_ms = 1;
  2436. ktime_t kt_end, kt_wait;
  2437. int rc = 0;
  2438. SDE_DEBUG("\n");
  2439. if (!crtc || !crtc->state) {
  2440. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  2441. return;
  2442. }
  2443. /* use monotonic timer to limit total fence wait time */
  2444. kt_end = ktime_add_ns(ktime_get(),
  2445. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  2446. /*
  2447. * Wait for fences sequentially, as all of them need to be signalled
  2448. * before we can proceed.
  2449. *
  2450. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  2451. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  2452. * that each plane can check its fence status and react appropriately
  2453. * if its fence has timed out. Call input fence wait multiple times if
  2454. * fence wait is interrupted due to interrupt call.
  2455. */
  2456. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  2457. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2458. do {
  2459. kt_wait = ktime_sub(kt_end, ktime_get());
  2460. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  2461. wait_ms = ktime_to_ms(kt_wait);
  2462. else
  2463. wait_ms = 0;
  2464. rc = sde_plane_wait_input_fence(plane, wait_ms);
  2465. } while (wait_ms && rc == -ERESTARTSYS);
  2466. }
  2467. SDE_ATRACE_END("plane_wait_input_fence");
  2468. }
  2469. static void _sde_crtc_setup_mixer_for_encoder(
  2470. struct drm_crtc *crtc,
  2471. struct drm_encoder *enc)
  2472. {
  2473. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2474. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2475. struct sde_rm *rm = &sde_kms->rm;
  2476. struct sde_crtc_mixer *mixer;
  2477. struct sde_hw_ctl *last_valid_ctl = NULL;
  2478. int i;
  2479. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  2480. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  2481. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  2482. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  2483. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  2484. /* Set up all the mixers and ctls reserved by this encoder */
  2485. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  2486. mixer = &sde_crtc->mixers[i];
  2487. if (!sde_rm_get_hw(rm, &lm_iter))
  2488. break;
  2489. mixer->hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  2490. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  2491. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  2492. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  2493. mixer->hw_lm->idx - LM_0);
  2494. mixer->hw_ctl = last_valid_ctl;
  2495. } else {
  2496. mixer->hw_ctl = (struct sde_hw_ctl *)ctl_iter.hw;
  2497. last_valid_ctl = mixer->hw_ctl;
  2498. sde_crtc->num_ctls++;
  2499. }
  2500. /* Shouldn't happen, mixers are always >= ctls */
  2501. if (!mixer->hw_ctl) {
  2502. SDE_ERROR("no valid ctls found for lm %d\n",
  2503. mixer->hw_lm->idx - LM_0);
  2504. return;
  2505. }
  2506. /* Dspp may be null */
  2507. (void) sde_rm_get_hw(rm, &dspp_iter);
  2508. mixer->hw_dspp = (struct sde_hw_dspp *)dspp_iter.hw;
  2509. /* DS may be null */
  2510. (void) sde_rm_get_hw(rm, &ds_iter);
  2511. mixer->hw_ds = (struct sde_hw_ds *)ds_iter.hw;
  2512. mixer->encoder = enc;
  2513. sde_crtc->num_mixers++;
  2514. SDE_DEBUG("setup mixer %d: lm %d\n",
  2515. i, mixer->hw_lm->idx - LM_0);
  2516. SDE_DEBUG("setup mixer %d: ctl %d\n",
  2517. i, mixer->hw_ctl->idx - CTL_0);
  2518. if (mixer->hw_ds)
  2519. SDE_DEBUG("setup mixer %d: ds %d\n",
  2520. i, mixer->hw_ds->idx - DS_0);
  2521. }
  2522. }
  2523. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  2524. {
  2525. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2526. struct drm_encoder *enc;
  2527. sde_crtc->num_ctls = 0;
  2528. sde_crtc->num_mixers = 0;
  2529. sde_crtc->mixers_swapped = false;
  2530. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  2531. mutex_lock(&sde_crtc->crtc_lock);
  2532. /* Check for mixers on all encoders attached to this crtc */
  2533. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  2534. if (enc->crtc != crtc)
  2535. continue;
  2536. /* avoid overwriting mixers info from a copy encoder */
  2537. if (sde_encoder_in_clone_mode(enc))
  2538. continue;
  2539. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  2540. }
  2541. mutex_unlock(&sde_crtc->crtc_lock);
  2542. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  2543. }
  2544. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  2545. {
  2546. int i;
  2547. struct sde_crtc_state *cstate;
  2548. cstate = to_sde_crtc_state(state);
  2549. cstate->is_ppsplit = false;
  2550. for (i = 0; i < cstate->num_connectors; i++) {
  2551. struct drm_connector *conn = cstate->connectors[i];
  2552. if (sde_connector_get_topology_name(conn) ==
  2553. SDE_RM_TOPOLOGY_PPSPLIT)
  2554. cstate->is_ppsplit = true;
  2555. }
  2556. }
  2557. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc,
  2558. struct drm_crtc_state *state)
  2559. {
  2560. struct sde_crtc *sde_crtc;
  2561. struct sde_crtc_state *cstate;
  2562. struct drm_display_mode *adj_mode;
  2563. u32 crtc_split_width;
  2564. int i;
  2565. if (!crtc || !state) {
  2566. SDE_ERROR("invalid args\n");
  2567. return;
  2568. }
  2569. sde_crtc = to_sde_crtc(crtc);
  2570. cstate = to_sde_crtc_state(state);
  2571. adj_mode = &state->adjusted_mode;
  2572. crtc_split_width = sde_crtc_get_mixer_width(sde_crtc, cstate, adj_mode);
  2573. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2574. cstate->lm_bounds[i].x = crtc_split_width * i;
  2575. cstate->lm_bounds[i].y = 0;
  2576. cstate->lm_bounds[i].w = crtc_split_width;
  2577. cstate->lm_bounds[i].h =
  2578. sde_crtc_get_mixer_height(sde_crtc, cstate, adj_mode);
  2579. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i],
  2580. sizeof(cstate->lm_roi[i]));
  2581. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  2582. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  2583. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  2584. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  2585. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  2586. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  2587. }
  2588. drm_mode_debug_printmodeline(adj_mode);
  2589. }
  2590. static void _sde_crtc_clear_all_blend_stages(struct sde_crtc *sde_crtc)
  2591. {
  2592. struct sde_crtc_mixer mixer;
  2593. /*
  2594. * Use mixer[0] to get hw_ctl which will use ops to clear
  2595. * all blendstages. Clear all blendstages will iterate through
  2596. * all mixers.
  2597. */
  2598. if (sde_crtc->num_mixers) {
  2599. mixer = sde_crtc->mixers[0];
  2600. if (mixer.hw_ctl && mixer.hw_ctl->ops.clear_all_blendstages)
  2601. mixer.hw_ctl->ops.clear_all_blendstages(mixer.hw_ctl);
  2602. }
  2603. }
  2604. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  2605. struct drm_crtc_state *old_state)
  2606. {
  2607. struct sde_crtc *sde_crtc;
  2608. struct drm_encoder *encoder;
  2609. struct drm_device *dev;
  2610. struct sde_kms *sde_kms;
  2611. struct sde_splash_display *splash_display;
  2612. bool cont_splash_enabled = false;
  2613. size_t i;
  2614. if (!crtc) {
  2615. SDE_ERROR("invalid crtc\n");
  2616. return;
  2617. }
  2618. if (!crtc->state->enable) {
  2619. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  2620. crtc->base.id, crtc->state->enable);
  2621. return;
  2622. }
  2623. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2624. SDE_ERROR("power resource is not enabled\n");
  2625. return;
  2626. }
  2627. sde_kms = _sde_crtc_get_kms(crtc);
  2628. if (!sde_kms)
  2629. return;
  2630. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  2631. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2632. sde_crtc = to_sde_crtc(crtc);
  2633. dev = crtc->dev;
  2634. if (!sde_crtc->num_mixers) {
  2635. _sde_crtc_setup_mixers(crtc);
  2636. _sde_crtc_setup_is_ppsplit(crtc->state);
  2637. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  2638. _sde_crtc_clear_all_blend_stages(sde_crtc);
  2639. }
  2640. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2641. if (encoder->crtc != crtc)
  2642. continue;
  2643. /* encoder will trigger pending mask now */
  2644. sde_encoder_trigger_kickoff_pending(encoder);
  2645. }
  2646. /* update performance setting */
  2647. sde_core_perf_crtc_update(crtc, 1, false);
  2648. /*
  2649. * If no mixers have been allocated in sde_crtc_atomic_check(),
  2650. * it means we are trying to flush a CRTC whose state is disabled:
  2651. * nothing else needs to be done.
  2652. */
  2653. if (unlikely(!sde_crtc->num_mixers))
  2654. goto end;
  2655. _sde_crtc_blend_setup(crtc, old_state, true);
  2656. _sde_crtc_dest_scaler_setup(crtc);
  2657. /* cancel the idle notify delayed work */
  2658. if (sde_encoder_check_curr_mode(sde_crtc->mixers[0].encoder,
  2659. MSM_DISPLAY_VIDEO_MODE) &&
  2660. kthread_cancel_delayed_work_sync(&sde_crtc->idle_notify_work))
  2661. SDE_DEBUG("idle notify work cancelled\n");
  2662. /*
  2663. * Since CP properties use AXI buffer to program the
  2664. * HW, check if context bank is in attached state,
  2665. * apply color processing properties only if
  2666. * smmu state is attached,
  2667. */
  2668. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  2669. splash_display = &sde_kms->splash_data.splash_display[i];
  2670. if (splash_display->cont_splash_enabled &&
  2671. splash_display->encoder &&
  2672. crtc == splash_display->encoder->crtc)
  2673. cont_splash_enabled = true;
  2674. }
  2675. if (sde_kms_is_cp_operation_allowed(sde_kms) &&
  2676. (cont_splash_enabled || sde_crtc->enabled))
  2677. sde_cp_crtc_apply_properties(crtc);
  2678. /*
  2679. * PP_DONE irq is only used by command mode for now.
  2680. * It is better to request pending before FLUSH and START trigger
  2681. * to make sure no pp_done irq missed.
  2682. * This is safe because no pp_done will happen before SW trigger
  2683. * in command mode.
  2684. */
  2685. end:
  2686. SDE_ATRACE_END("crtc_atomic_begin");
  2687. }
  2688. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  2689. struct drm_crtc_state *old_crtc_state)
  2690. {
  2691. struct drm_encoder *encoder;
  2692. struct sde_crtc *sde_crtc;
  2693. struct drm_device *dev;
  2694. struct drm_plane *plane;
  2695. struct msm_drm_private *priv;
  2696. struct msm_drm_thread *event_thread;
  2697. struct sde_crtc_state *cstate;
  2698. struct sde_kms *sde_kms;
  2699. int idle_time = 0;
  2700. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2701. SDE_ERROR("invalid crtc\n");
  2702. return;
  2703. }
  2704. if (!crtc->state->enable) {
  2705. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  2706. crtc->base.id, crtc->state->enable);
  2707. return;
  2708. }
  2709. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2710. SDE_ERROR("power resource is not enabled\n");
  2711. return;
  2712. }
  2713. sde_kms = _sde_crtc_get_kms(crtc);
  2714. if (!sde_kms) {
  2715. SDE_ERROR("invalid kms\n");
  2716. return;
  2717. }
  2718. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2719. sde_crtc = to_sde_crtc(crtc);
  2720. cstate = to_sde_crtc_state(crtc->state);
  2721. dev = crtc->dev;
  2722. priv = dev->dev_private;
  2723. if (crtc->index >= ARRAY_SIZE(priv->event_thread)) {
  2724. SDE_ERROR("invalid crtc index[%d]\n", crtc->index);
  2725. return;
  2726. }
  2727. event_thread = &priv->event_thread[crtc->index];
  2728. idle_time = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_TIMEOUT);
  2729. /*
  2730. * If no mixers has been allocated in sde_crtc_atomic_check(),
  2731. * it means we are trying to flush a CRTC whose state is disabled:
  2732. * nothing else needs to be done.
  2733. */
  2734. if (unlikely(!sde_crtc->num_mixers))
  2735. return;
  2736. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  2737. /*
  2738. * For planes without commit update, drm framework will not add
  2739. * those planes to current state since hardware update is not
  2740. * required. However, if those planes were power collapsed since
  2741. * last commit cycle, driver has to restore the hardware state
  2742. * of those planes explicitly here prior to plane flush.
  2743. * Also use this iteration to see if any plane requires cache,
  2744. * so during the perf update driver can activate/deactivate
  2745. * the cache accordingly.
  2746. */
  2747. sde_crtc->new_perf.llcc_active = false;
  2748. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2749. sde_plane_restore(plane);
  2750. if (sde_plane_is_cache_required(plane))
  2751. sde_crtc->new_perf.llcc_active = true;
  2752. }
  2753. /* wait for acquire fences before anything else is done */
  2754. _sde_crtc_wait_for_fences(crtc);
  2755. /* schedule the idle notify delayed work */
  2756. if (idle_time && sde_encoder_check_curr_mode(
  2757. sde_crtc->mixers[0].encoder,
  2758. MSM_DISPLAY_VIDEO_MODE)) {
  2759. kthread_queue_delayed_work(&event_thread->worker,
  2760. &sde_crtc->idle_notify_work,
  2761. msecs_to_jiffies(idle_time));
  2762. SDE_DEBUG("schedule idle notify work in %dms\n", idle_time);
  2763. }
  2764. if (!cstate->rsc_update) {
  2765. drm_for_each_encoder_mask(encoder, dev,
  2766. crtc->state->encoder_mask) {
  2767. cstate->rsc_client =
  2768. sde_encoder_get_rsc_client(encoder);
  2769. }
  2770. cstate->rsc_update = true;
  2771. }
  2772. /*
  2773. * Final plane updates: Give each plane a chance to complete all
  2774. * required writes/flushing before crtc's "flush
  2775. * everything" call below.
  2776. */
  2777. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2778. if (sde_kms->smmu_state.transition_error)
  2779. sde_plane_set_error(plane, true);
  2780. sde_plane_flush(plane);
  2781. }
  2782. /* Kickoff will be scheduled by outer layer */
  2783. SDE_ATRACE_END("sde_crtc_atomic_flush");
  2784. }
  2785. /**
  2786. * sde_crtc_destroy_state - state destroy hook
  2787. * @crtc: drm CRTC
  2788. * @state: CRTC state object to release
  2789. */
  2790. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  2791. struct drm_crtc_state *state)
  2792. {
  2793. struct sde_crtc *sde_crtc;
  2794. struct sde_crtc_state *cstate;
  2795. struct drm_encoder *enc;
  2796. struct sde_kms *sde_kms;
  2797. if (!crtc || !state) {
  2798. SDE_ERROR("invalid argument(s)\n");
  2799. return;
  2800. }
  2801. sde_crtc = to_sde_crtc(crtc);
  2802. cstate = to_sde_crtc_state(state);
  2803. sde_kms = _sde_crtc_get_kms(crtc);
  2804. if (!sde_kms) {
  2805. SDE_ERROR("invalid sde_kms\n");
  2806. return;
  2807. }
  2808. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2809. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  2810. sde_rm_release(&sde_kms->rm, enc, true);
  2811. __drm_atomic_helper_crtc_destroy_state(state);
  2812. /* destroy value helper */
  2813. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  2814. &cstate->property_state);
  2815. }
  2816. static int _sde_crtc_flush_event_thread(struct drm_crtc *crtc)
  2817. {
  2818. struct sde_crtc *sde_crtc;
  2819. int i;
  2820. if (!crtc) {
  2821. SDE_ERROR("invalid argument\n");
  2822. return -EINVAL;
  2823. }
  2824. sde_crtc = to_sde_crtc(crtc);
  2825. if (!atomic_read(&sde_crtc->frame_pending)) {
  2826. SDE_DEBUG("no frames pending\n");
  2827. return 0;
  2828. }
  2829. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  2830. /*
  2831. * flush all the event thread work to make sure all the
  2832. * FRAME_EVENTS from encoder are propagated to crtc
  2833. */
  2834. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  2835. if (list_empty(&sde_crtc->frame_events[i].list))
  2836. kthread_flush_work(&sde_crtc->frame_events[i].work);
  2837. }
  2838. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  2839. return 0;
  2840. }
  2841. /**
  2842. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  2843. * @crtc: Pointer to crtc structure
  2844. */
  2845. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  2846. {
  2847. struct drm_plane *plane;
  2848. struct drm_plane_state *state;
  2849. struct sde_crtc *sde_crtc;
  2850. struct sde_crtc_mixer *mixer;
  2851. struct sde_hw_ctl *ctl;
  2852. if (!crtc)
  2853. return;
  2854. sde_crtc = to_sde_crtc(crtc);
  2855. mixer = sde_crtc->mixers;
  2856. if (!mixer)
  2857. return;
  2858. ctl = mixer->hw_ctl;
  2859. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2860. state = plane->state;
  2861. if (!state)
  2862. continue;
  2863. /* clear plane flush bitmask */
  2864. sde_plane_ctl_flush(plane, ctl, false);
  2865. }
  2866. }
  2867. /**
  2868. * sde_crtc_reset_hw - attempt hardware reset on errors
  2869. * @crtc: Pointer to DRM crtc instance
  2870. * @old_state: Pointer to crtc state for previous commit
  2871. * @recovery_events: Whether or not recovery events are enabled
  2872. * Returns: Zero if current commit should still be attempted
  2873. */
  2874. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  2875. bool recovery_events)
  2876. {
  2877. struct drm_plane *plane_halt[MAX_PLANES];
  2878. struct drm_plane *plane;
  2879. struct drm_encoder *encoder;
  2880. struct sde_crtc *sde_crtc;
  2881. struct sde_crtc_state *cstate;
  2882. struct sde_hw_ctl *ctl;
  2883. signed int i, plane_count;
  2884. int rc;
  2885. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  2886. return -EINVAL;
  2887. sde_crtc = to_sde_crtc(crtc);
  2888. cstate = to_sde_crtc_state(crtc->state);
  2889. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  2890. /* optionally generate a panic instead of performing a h/w reset */
  2891. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  2892. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  2893. ctl = sde_crtc->mixers[i].hw_ctl;
  2894. if (!ctl || !ctl->ops.reset)
  2895. continue;
  2896. rc = ctl->ops.reset(ctl);
  2897. if (rc) {
  2898. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  2899. crtc->base.id, ctl->idx - CTL_0);
  2900. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  2901. SDE_EVTLOG_ERROR);
  2902. break;
  2903. }
  2904. }
  2905. /* Early out if simple ctl reset succeeded */
  2906. if (i == sde_crtc->num_ctls)
  2907. return 0;
  2908. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  2909. /* force all components in the system into reset at the same time */
  2910. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  2911. ctl = sde_crtc->mixers[i].hw_ctl;
  2912. if (!ctl || !ctl->ops.hard_reset)
  2913. continue;
  2914. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  2915. ctl->ops.hard_reset(ctl, true);
  2916. }
  2917. plane_count = 0;
  2918. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  2919. if (plane_count >= ARRAY_SIZE(plane_halt))
  2920. break;
  2921. plane_halt[plane_count++] = plane;
  2922. sde_plane_halt_requests(plane, true);
  2923. sde_plane_set_revalidate(plane, true);
  2924. }
  2925. /* provide safe "border color only" commit configuration for later */
  2926. _sde_crtc_remove_pipe_flush(crtc);
  2927. _sde_crtc_blend_setup(crtc, old_state, false);
  2928. /* take h/w components out of reset */
  2929. for (i = plane_count - 1; i >= 0; --i)
  2930. sde_plane_halt_requests(plane_halt[i], false);
  2931. /* attempt to poll for start of frame cycle before reset release */
  2932. list_for_each_entry(encoder,
  2933. &crtc->dev->mode_config.encoder_list, head) {
  2934. if (encoder->crtc != crtc)
  2935. continue;
  2936. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  2937. sde_encoder_poll_line_counts(encoder);
  2938. }
  2939. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  2940. ctl = sde_crtc->mixers[i].hw_ctl;
  2941. if (!ctl || !ctl->ops.hard_reset)
  2942. continue;
  2943. ctl->ops.hard_reset(ctl, false);
  2944. }
  2945. list_for_each_entry(encoder,
  2946. &crtc->dev->mode_config.encoder_list, head) {
  2947. if (encoder->crtc != crtc)
  2948. continue;
  2949. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  2950. sde_encoder_kickoff(encoder, false);
  2951. }
  2952. /* panic the device if VBIF is not in good state */
  2953. return !recovery_events ? 0 : -EAGAIN;
  2954. }
  2955. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  2956. struct drm_crtc_state *old_state)
  2957. {
  2958. struct drm_encoder *encoder;
  2959. struct drm_device *dev;
  2960. struct sde_crtc *sde_crtc;
  2961. struct msm_drm_private *priv;
  2962. struct sde_kms *sde_kms;
  2963. struct sde_crtc_state *cstate;
  2964. bool is_error = false;
  2965. unsigned long flags;
  2966. enum sde_crtc_idle_pc_state idle_pc_state;
  2967. struct sde_encoder_kickoff_params params = { 0 };
  2968. if (!crtc) {
  2969. SDE_ERROR("invalid argument\n");
  2970. return;
  2971. }
  2972. dev = crtc->dev;
  2973. sde_crtc = to_sde_crtc(crtc);
  2974. sde_kms = _sde_crtc_get_kms(crtc);
  2975. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  2976. SDE_ERROR("invalid argument\n");
  2977. return;
  2978. }
  2979. priv = sde_kms->dev->dev_private;
  2980. cstate = to_sde_crtc_state(crtc->state);
  2981. /*
  2982. * If no mixers has been allocated in sde_crtc_atomic_check(),
  2983. * it means we are trying to start a CRTC whose state is disabled:
  2984. * nothing else needs to be done.
  2985. */
  2986. if (unlikely(!sde_crtc->num_mixers))
  2987. return;
  2988. SDE_ATRACE_BEGIN("crtc_commit");
  2989. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  2990. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2991. if (encoder->crtc != crtc)
  2992. continue;
  2993. /*
  2994. * Encoder will flush/start now, unless it has a tx pending.
  2995. * If so, it may delay and flush at an irq event (e.g. ppdone)
  2996. */
  2997. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  2998. crtc->state);
  2999. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  3000. sde_crtc->needs_hw_reset = true;
  3001. if (idle_pc_state != IDLE_PC_NONE)
  3002. sde_encoder_control_idle_pc(encoder,
  3003. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  3004. }
  3005. /*
  3006. * Optionally attempt h/w recovery if any errors were detected while
  3007. * preparing for the kickoff
  3008. */
  3009. if (sde_crtc->needs_hw_reset) {
  3010. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  3011. if (sde_crtc->frame_trigger_mode
  3012. != FRAME_DONE_WAIT_POSTED_START &&
  3013. sde_crtc_reset_hw(crtc, old_state,
  3014. params.recovery_events_enabled))
  3015. is_error = true;
  3016. sde_crtc->needs_hw_reset = false;
  3017. }
  3018. sde_crtc_calc_fps(sde_crtc);
  3019. SDE_ATRACE_BEGIN("flush_event_thread");
  3020. _sde_crtc_flush_event_thread(crtc);
  3021. SDE_ATRACE_END("flush_event_thread");
  3022. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  3023. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  3024. /* acquire bandwidth and other resources */
  3025. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  3026. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  3027. } else {
  3028. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  3029. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3030. }
  3031. sde_crtc->play_count++;
  3032. sde_vbif_clear_errors(sde_kms);
  3033. if (is_error) {
  3034. _sde_crtc_remove_pipe_flush(crtc);
  3035. _sde_crtc_blend_setup(crtc, old_state, false);
  3036. }
  3037. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3038. if (encoder->crtc != crtc)
  3039. continue;
  3040. sde_encoder_kickoff(encoder, false);
  3041. }
  3042. /* store the event after frame trigger */
  3043. if (sde_crtc->event) {
  3044. WARN_ON(sde_crtc->event);
  3045. } else {
  3046. spin_lock_irqsave(&dev->event_lock, flags);
  3047. sde_crtc->event = crtc->state->event;
  3048. spin_unlock_irqrestore(&dev->event_lock, flags);
  3049. }
  3050. SDE_ATRACE_END("crtc_commit");
  3051. }
  3052. /**
  3053. * _sde_crtc_vblank_enable_no_lock - update power resource and vblank request
  3054. * @sde_crtc: Pointer to sde crtc structure
  3055. * @enable: Whether to enable/disable vblanks
  3056. *
  3057. * @Return: error code
  3058. */
  3059. static int _sde_crtc_vblank_enable_no_lock(
  3060. struct sde_crtc *sde_crtc, bool enable)
  3061. {
  3062. struct drm_crtc *crtc;
  3063. struct drm_encoder *enc;
  3064. if (!sde_crtc) {
  3065. SDE_ERROR("invalid crtc\n");
  3066. return -EINVAL;
  3067. }
  3068. crtc = &sde_crtc->base;
  3069. if (enable) {
  3070. int ret;
  3071. /* drop lock since power crtc cb may try to re-acquire lock */
  3072. mutex_unlock(&sde_crtc->crtc_lock);
  3073. ret = pm_runtime_get_sync(crtc->dev->dev);
  3074. mutex_lock(&sde_crtc->crtc_lock);
  3075. if (ret < 0)
  3076. return ret;
  3077. drm_for_each_encoder_mask(enc, crtc->dev,
  3078. crtc->state->encoder_mask) {
  3079. if (enc->crtc != crtc)
  3080. continue;
  3081. SDE_EVT32(DRMID(&sde_crtc->base), DRMID(enc), enable,
  3082. sde_crtc->enabled);
  3083. sde_encoder_register_vblank_callback(enc,
  3084. sde_crtc_vblank_cb, (void *)crtc);
  3085. }
  3086. } else {
  3087. drm_for_each_encoder_mask(enc, crtc->dev,
  3088. crtc->state->encoder_mask) {
  3089. if (enc->crtc != crtc)
  3090. continue;
  3091. SDE_EVT32(DRMID(&sde_crtc->base), DRMID(enc), enable,
  3092. sde_crtc->enabled);
  3093. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  3094. }
  3095. /* drop lock since power crtc cb may try to re-acquire lock */
  3096. mutex_unlock(&sde_crtc->crtc_lock);
  3097. pm_runtime_put_sync(crtc->dev->dev);
  3098. mutex_lock(&sde_crtc->crtc_lock);
  3099. }
  3100. return 0;
  3101. }
  3102. /**
  3103. * sde_crtc_duplicate_state - state duplicate hook
  3104. * @crtc: Pointer to drm crtc structure
  3105. * @Returns: Pointer to new drm_crtc_state structure
  3106. */
  3107. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  3108. {
  3109. struct sde_crtc *sde_crtc;
  3110. struct sde_crtc_state *cstate, *old_cstate;
  3111. if (!crtc || !crtc->state) {
  3112. SDE_ERROR("invalid argument(s)\n");
  3113. return NULL;
  3114. }
  3115. sde_crtc = to_sde_crtc(crtc);
  3116. old_cstate = to_sde_crtc_state(crtc->state);
  3117. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3118. if (!cstate) {
  3119. SDE_ERROR("failed to allocate state\n");
  3120. return NULL;
  3121. }
  3122. /* duplicate value helper */
  3123. msm_property_duplicate_state(&sde_crtc->property_info,
  3124. old_cstate, cstate,
  3125. &cstate->property_state, cstate->property_values);
  3126. /* clear destination scaler dirty bit */
  3127. cstate->ds_dirty = false;
  3128. /* duplicate base helper */
  3129. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  3130. return &cstate->base;
  3131. }
  3132. /**
  3133. * sde_crtc_reset - reset hook for CRTCs
  3134. * Resets the atomic state for @crtc by freeing the state pointer (which might
  3135. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  3136. * @crtc: Pointer to drm crtc structure
  3137. */
  3138. static void sde_crtc_reset(struct drm_crtc *crtc)
  3139. {
  3140. struct sde_crtc *sde_crtc;
  3141. struct sde_crtc_state *cstate;
  3142. if (!crtc) {
  3143. SDE_ERROR("invalid crtc\n");
  3144. return;
  3145. }
  3146. /* revert suspend actions, if necessary */
  3147. if (!sde_crtc_is_reset_required(crtc)) {
  3148. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  3149. return;
  3150. }
  3151. /* remove previous state, if present */
  3152. if (crtc->state) {
  3153. sde_crtc_destroy_state(crtc, crtc->state);
  3154. crtc->state = 0;
  3155. }
  3156. sde_crtc = to_sde_crtc(crtc);
  3157. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3158. if (!cstate) {
  3159. SDE_ERROR("failed to allocate state\n");
  3160. return;
  3161. }
  3162. /* reset value helper */
  3163. msm_property_reset_state(&sde_crtc->property_info, cstate,
  3164. &cstate->property_state,
  3165. cstate->property_values);
  3166. _sde_crtc_set_input_fence_timeout(cstate);
  3167. cstate->base.crtc = crtc;
  3168. crtc->state = &cstate->base;
  3169. }
  3170. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  3171. {
  3172. struct drm_crtc *crtc = arg;
  3173. struct sde_crtc *sde_crtc;
  3174. struct sde_crtc_state *cstate;
  3175. struct drm_plane *plane;
  3176. struct drm_encoder *encoder;
  3177. u32 power_on;
  3178. unsigned long flags;
  3179. struct sde_crtc_irq_info *node = NULL;
  3180. int ret = 0;
  3181. struct drm_event event;
  3182. if (!crtc) {
  3183. SDE_ERROR("invalid crtc\n");
  3184. return;
  3185. }
  3186. sde_crtc = to_sde_crtc(crtc);
  3187. cstate = to_sde_crtc_state(crtc->state);
  3188. mutex_lock(&sde_crtc->crtc_lock);
  3189. SDE_EVT32(DRMID(crtc), event_type);
  3190. switch (event_type) {
  3191. case SDE_POWER_EVENT_POST_ENABLE:
  3192. /* restore encoder; crtc will be programmed during commit */
  3193. drm_for_each_encoder_mask(encoder, crtc->dev,
  3194. crtc->state->encoder_mask) {
  3195. sde_encoder_virt_restore(encoder);
  3196. }
  3197. /* restore UIDLE */
  3198. sde_core_perf_crtc_update_uidle(crtc, true);
  3199. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3200. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3201. ret = 0;
  3202. if (node->func)
  3203. ret = node->func(crtc, true, &node->irq);
  3204. if (ret)
  3205. SDE_ERROR("%s failed to enable event %x\n",
  3206. sde_crtc->name, node->event);
  3207. }
  3208. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3209. sde_cp_crtc_post_ipc(crtc);
  3210. break;
  3211. case SDE_POWER_EVENT_PRE_DISABLE:
  3212. drm_for_each_encoder_mask(encoder, crtc->dev,
  3213. crtc->state->encoder_mask) {
  3214. /*
  3215. * disable the vsync source after updating the
  3216. * rsc state. rsc state update might have vsync wait
  3217. * and vsync source must be disabled after it.
  3218. * It will avoid generating any vsync from this point
  3219. * till mode-2 entry. It is SW workaround for HW
  3220. * limitation and should not be removed without
  3221. * checking the updated design.
  3222. */
  3223. sde_encoder_control_te(encoder, false);
  3224. }
  3225. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3226. node = NULL;
  3227. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3228. ret = 0;
  3229. if (node->func)
  3230. ret = node->func(crtc, false, &node->irq);
  3231. if (ret)
  3232. SDE_ERROR("%s failed to disable event %x\n",
  3233. sde_crtc->name, node->event);
  3234. }
  3235. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3236. sde_cp_crtc_pre_ipc(crtc);
  3237. break;
  3238. case SDE_POWER_EVENT_POST_DISABLE:
  3239. /*
  3240. * set revalidate flag in planes, so it will be re-programmed
  3241. * in the next frame update
  3242. */
  3243. drm_atomic_crtc_for_each_plane(plane, crtc)
  3244. sde_plane_set_revalidate(plane, true);
  3245. sde_cp_crtc_suspend(crtc);
  3246. /**
  3247. * destination scaler if enabled should be reconfigured
  3248. * in the next frame update
  3249. */
  3250. if (cstate->num_ds_enabled)
  3251. sde_crtc->ds_reconfig = true;
  3252. event.type = DRM_EVENT_SDE_POWER;
  3253. event.length = sizeof(power_on);
  3254. power_on = 0;
  3255. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3256. (u8 *)&power_on);
  3257. break;
  3258. default:
  3259. SDE_DEBUG("event:%d not handled\n", event_type);
  3260. break;
  3261. }
  3262. mutex_unlock(&sde_crtc->crtc_lock);
  3263. }
  3264. static void sde_crtc_disable(struct drm_crtc *crtc)
  3265. {
  3266. struct sde_kms *sde_kms;
  3267. struct sde_crtc *sde_crtc;
  3268. struct sde_crtc_state *cstate;
  3269. struct drm_encoder *encoder;
  3270. struct msm_drm_private *priv;
  3271. unsigned long flags;
  3272. struct sde_crtc_irq_info *node = NULL;
  3273. struct drm_event event;
  3274. u32 power_on;
  3275. bool in_cont_splash = false;
  3276. int ret, i;
  3277. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  3278. SDE_ERROR("invalid crtc\n");
  3279. return;
  3280. }
  3281. sde_kms = _sde_crtc_get_kms(crtc);
  3282. if (!sde_kms) {
  3283. SDE_ERROR("invalid kms\n");
  3284. return;
  3285. }
  3286. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3287. SDE_ERROR("power resource is not enabled\n");
  3288. return;
  3289. }
  3290. sde_crtc = to_sde_crtc(crtc);
  3291. cstate = to_sde_crtc_state(crtc->state);
  3292. priv = crtc->dev->dev_private;
  3293. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3294. drm_crtc_vblank_off(crtc);
  3295. mutex_lock(&sde_crtc->crtc_lock);
  3296. SDE_EVT32_VERBOSE(DRMID(crtc));
  3297. /* update color processing on suspend */
  3298. event.type = DRM_EVENT_CRTC_POWER;
  3299. event.length = sizeof(u32);
  3300. sde_cp_crtc_suspend(crtc);
  3301. power_on = 0;
  3302. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3303. (u8 *)&power_on);
  3304. /* destination scaler if enabled should be reconfigured on resume */
  3305. if (cstate->num_ds_enabled)
  3306. sde_crtc->ds_reconfig = true;
  3307. _sde_crtc_flush_event_thread(crtc);
  3308. SDE_EVT32(DRMID(crtc), sde_crtc->enabled,
  3309. crtc->state->active, crtc->state->enable);
  3310. sde_crtc->enabled = false;
  3311. /* Try to disable uidle */
  3312. sde_core_perf_crtc_update_uidle(crtc, false);
  3313. if (atomic_read(&sde_crtc->frame_pending)) {
  3314. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  3315. atomic_read(&sde_crtc->frame_pending));
  3316. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  3317. SDE_EVTLOG_FUNC_CASE2);
  3318. sde_core_perf_crtc_release_bw(crtc);
  3319. atomic_set(&sde_crtc->frame_pending, 0);
  3320. }
  3321. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3322. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3323. ret = 0;
  3324. if (node->func)
  3325. ret = node->func(crtc, false, &node->irq);
  3326. if (ret)
  3327. SDE_ERROR("%s failed to disable event %x\n",
  3328. sde_crtc->name, node->event);
  3329. }
  3330. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3331. drm_for_each_encoder_mask(encoder, crtc->dev,
  3332. crtc->state->encoder_mask) {
  3333. if (sde_encoder_in_cont_splash(encoder)) {
  3334. in_cont_splash = true;
  3335. break;
  3336. }
  3337. }
  3338. /* avoid clk/bw downvote if cont-splash is enabled */
  3339. if (!in_cont_splash)
  3340. sde_core_perf_crtc_update(crtc, 0, true);
  3341. drm_for_each_encoder_mask(encoder, crtc->dev,
  3342. crtc->state->encoder_mask) {
  3343. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  3344. cstate->rsc_client = NULL;
  3345. cstate->rsc_update = false;
  3346. /*
  3347. * reset idle power-collapse to original state during suspend;
  3348. * user-mode will change the state on resume, if required
  3349. */
  3350. if (sde_kms->catalog->has_idle_pc)
  3351. sde_encoder_control_idle_pc(encoder, true);
  3352. }
  3353. if (sde_crtc->power_event)
  3354. sde_power_handle_unregister_event(&priv->phandle,
  3355. sde_crtc->power_event);
  3356. /**
  3357. * All callbacks are unregistered and frame done waits are complete
  3358. * at this point. No buffers are accessed by hardware.
  3359. * reset the fence timeline if crtc will not be enabled for this commit
  3360. */
  3361. if (!crtc->state->active || !crtc->state->enable) {
  3362. sde_fence_signal(sde_crtc->output_fence,
  3363. ktime_get(), SDE_FENCE_RESET_TIMELINE);
  3364. for (i = 0; i < cstate->num_connectors; ++i)
  3365. sde_connector_commit_reset(cstate->connectors[i],
  3366. ktime_get());
  3367. }
  3368. _sde_crtc_clear_all_blend_stages(sde_crtc);
  3369. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3370. sde_crtc->num_mixers = 0;
  3371. sde_crtc->mixers_swapped = false;
  3372. /* disable clk & bw control until clk & bw properties are set */
  3373. cstate->bw_control = false;
  3374. cstate->bw_split_vote = false;
  3375. mutex_unlock(&sde_crtc->crtc_lock);
  3376. }
  3377. static void sde_crtc_enable(struct drm_crtc *crtc,
  3378. struct drm_crtc_state *old_crtc_state)
  3379. {
  3380. struct sde_crtc *sde_crtc;
  3381. struct drm_encoder *encoder;
  3382. struct msm_drm_private *priv;
  3383. unsigned long flags;
  3384. struct sde_crtc_irq_info *node = NULL;
  3385. struct drm_event event;
  3386. u32 power_on;
  3387. int ret, i;
  3388. struct sde_crtc_state *cstate;
  3389. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3390. SDE_ERROR("invalid crtc\n");
  3391. return;
  3392. }
  3393. priv = crtc->dev->dev_private;
  3394. cstate = to_sde_crtc_state(crtc->state);
  3395. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3396. SDE_ERROR("power resource is not enabled\n");
  3397. return;
  3398. }
  3399. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3400. SDE_EVT32_VERBOSE(DRMID(crtc));
  3401. sde_crtc = to_sde_crtc(crtc);
  3402. drm_crtc_vblank_on(crtc);
  3403. mutex_lock(&sde_crtc->crtc_lock);
  3404. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  3405. /*
  3406. * Try to enable uidle (if possible), we do this before the call
  3407. * to return early during seamless dms mode, so any fps
  3408. * change is also consider to enable/disable UIDLE
  3409. */
  3410. sde_core_perf_crtc_update_uidle(crtc, true);
  3411. /* return early if crtc is already enabled, do this after UIDLE check */
  3412. if (sde_crtc->enabled) {
  3413. if (msm_is_mode_seamless_dms(&crtc->state->adjusted_mode) ||
  3414. msm_is_mode_seamless_dyn_clk(&crtc->state->adjusted_mode))
  3415. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  3416. sde_crtc->name);
  3417. else
  3418. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  3419. mutex_unlock(&sde_crtc->crtc_lock);
  3420. return;
  3421. }
  3422. drm_for_each_encoder_mask(encoder, crtc->dev,
  3423. crtc->state->encoder_mask) {
  3424. sde_encoder_register_frame_event_callback(encoder,
  3425. sde_crtc_frame_event_cb, crtc);
  3426. }
  3427. sde_crtc->enabled = true;
  3428. /* update color processing on resume */
  3429. event.type = DRM_EVENT_CRTC_POWER;
  3430. event.length = sizeof(u32);
  3431. sde_cp_crtc_resume(crtc);
  3432. power_on = 1;
  3433. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3434. (u8 *)&power_on);
  3435. mutex_unlock(&sde_crtc->crtc_lock);
  3436. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3437. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3438. ret = 0;
  3439. if (node->func)
  3440. ret = node->func(crtc, true, &node->irq);
  3441. if (ret)
  3442. SDE_ERROR("%s failed to enable event %x\n",
  3443. sde_crtc->name, node->event);
  3444. }
  3445. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3446. sde_crtc->power_event = sde_power_handle_register_event(
  3447. &priv->phandle,
  3448. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  3449. SDE_POWER_EVENT_PRE_DISABLE,
  3450. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  3451. /* Enable ESD thread */
  3452. for (i = 0; i < cstate->num_connectors; i++)
  3453. sde_connector_schedule_status_work(cstate->connectors[i], true);
  3454. }
  3455. /* no input validation - caller API has all the checks */
  3456. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc_state *state,
  3457. struct plane_state pstates[], int cnt)
  3458. {
  3459. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  3460. struct drm_display_mode *mode = &state->adjusted_mode;
  3461. const struct drm_plane_state *pstate;
  3462. struct sde_plane_state *sde_pstate;
  3463. int rc = 0, i;
  3464. /* Check dim layer rect bounds and stage */
  3465. for (i = 0; i < cstate->num_dim_layers; i++) {
  3466. if ((CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.y,
  3467. cstate->dim_layer[i].rect.h, mode->vdisplay)) ||
  3468. (CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.x,
  3469. cstate->dim_layer[i].rect.w, mode->hdisplay)) ||
  3470. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) ||
  3471. (!cstate->dim_layer[i].rect.w) ||
  3472. (!cstate->dim_layer[i].rect.h)) {
  3473. SDE_ERROR("invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  3474. cstate->dim_layer[i].rect.x,
  3475. cstate->dim_layer[i].rect.y,
  3476. cstate->dim_layer[i].rect.w,
  3477. cstate->dim_layer[i].rect.h,
  3478. cstate->dim_layer[i].stage);
  3479. SDE_ERROR("display: %dx%d\n", mode->hdisplay,
  3480. mode->vdisplay);
  3481. rc = -E2BIG;
  3482. goto end;
  3483. }
  3484. }
  3485. /* log all src and excl_rect, useful for debugging */
  3486. for (i = 0; i < cnt; i++) {
  3487. pstate = pstates[i].drm_pstate;
  3488. sde_pstate = to_sde_plane_state(pstate);
  3489. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  3490. pstate->plane->base.id, pstates[i].stage,
  3491. pstate->crtc_x, pstate->crtc_y,
  3492. pstate->crtc_w, pstate->crtc_h,
  3493. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  3494. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  3495. }
  3496. end:
  3497. return rc;
  3498. }
  3499. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  3500. struct drm_crtc_state *state, struct plane_state pstates[],
  3501. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  3502. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  3503. {
  3504. struct drm_plane *plane;
  3505. int i;
  3506. if (secure == SDE_DRM_SEC_ONLY) {
  3507. /*
  3508. * validate planes - only fb_sec_dir is allowed during sec_crtc
  3509. * - fb_sec_dir is for secure camera preview and
  3510. * secure display use case
  3511. * - fb_sec is for secure video playback
  3512. * - fb_ns is for normal non secure use cases
  3513. */
  3514. if (fb_ns || fb_sec) {
  3515. SDE_ERROR(
  3516. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  3517. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  3518. return -EINVAL;
  3519. }
  3520. /*
  3521. * - only one blending stage is allowed in sec_crtc
  3522. * - validate if pipe is allowed for sec-ui updates
  3523. */
  3524. for (i = 1; i < cnt; i++) {
  3525. if (!pstates[i].drm_pstate
  3526. || !pstates[i].drm_pstate->plane) {
  3527. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  3528. DRMID(crtc), i);
  3529. return -EINVAL;
  3530. }
  3531. plane = pstates[i].drm_pstate->plane;
  3532. if (!sde_plane_is_sec_ui_allowed(plane)) {
  3533. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  3534. DRMID(crtc), plane->base.id);
  3535. return -EINVAL;
  3536. } else if (pstates[i].stage != pstates[i-1].stage) {
  3537. SDE_ERROR(
  3538. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  3539. DRMID(crtc), i, pstates[i].stage,
  3540. i-1, pstates[i-1].stage);
  3541. return -EINVAL;
  3542. }
  3543. }
  3544. /* check if all the dim_layers are in the same stage */
  3545. for (i = 1; i < cstate->num_dim_layers; i++) {
  3546. if (cstate->dim_layer[i].stage !=
  3547. cstate->dim_layer[i-1].stage) {
  3548. SDE_ERROR(
  3549. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  3550. DRMID(crtc),
  3551. i, cstate->dim_layer[i].stage,
  3552. i-1, cstate->dim_layer[i-1].stage);
  3553. return -EINVAL;
  3554. }
  3555. }
  3556. /*
  3557. * if secure-ui supported blendstage is specified,
  3558. * - fail empty commit
  3559. * - validate dim_layer or plane is staged in the supported
  3560. * blendstage
  3561. */
  3562. if (sde_kms->catalog->sui_supported_blendstage) {
  3563. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  3564. cstate->dim_layer[0].stage;
  3565. if (!sde_kms->catalog->has_base_layer)
  3566. sec_stage -= SDE_STAGE_0;
  3567. if ((!cnt && !cstate->num_dim_layers) ||
  3568. (sde_kms->catalog->sui_supported_blendstage
  3569. != sec_stage)) {
  3570. SDE_ERROR(
  3571. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  3572. DRMID(crtc), cnt,
  3573. cstate->num_dim_layers, sec_stage);
  3574. return -EINVAL;
  3575. }
  3576. }
  3577. }
  3578. return 0;
  3579. }
  3580. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  3581. struct drm_crtc_state *state, int fb_sec_dir)
  3582. {
  3583. struct drm_encoder *encoder;
  3584. int encoder_cnt = 0;
  3585. if (fb_sec_dir) {
  3586. drm_for_each_encoder_mask(encoder, crtc->dev,
  3587. state->encoder_mask)
  3588. encoder_cnt++;
  3589. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  3590. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  3591. DRMID(crtc), encoder_cnt);
  3592. return -EINVAL;
  3593. }
  3594. }
  3595. return 0;
  3596. }
  3597. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  3598. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  3599. int fb_ns, int fb_sec, int fb_sec_dir)
  3600. {
  3601. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  3602. struct drm_encoder *encoder;
  3603. int is_video_mode = false;
  3604. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  3605. if (sde_encoder_is_dsi_display(encoder))
  3606. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  3607. MSM_DISPLAY_VIDEO_MODE);
  3608. }
  3609. /*
  3610. * In video mode check for null commit before transition
  3611. * from secure to non secure and vice versa
  3612. */
  3613. if (is_video_mode && smmu_state &&
  3614. state->plane_mask && crtc->state->plane_mask &&
  3615. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  3616. (secure == SDE_DRM_SEC_ONLY))) ||
  3617. (fb_ns && ((smmu_state->state == DETACHED) ||
  3618. (smmu_state->state == DETACH_ALL_REQ))) ||
  3619. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  3620. (smmu_state->state == DETACH_SEC_REQ)) &&
  3621. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  3622. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3623. smmu_state->state, smmu_state->secure_level,
  3624. secure, crtc->state->plane_mask, state->plane_mask);
  3625. SDE_ERROR(
  3626. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  3627. DRMID(crtc), secure, smmu_state->state,
  3628. smmu_state->secure_level, fb_ns, fb_sec_dir);
  3629. return -EINVAL;
  3630. }
  3631. return 0;
  3632. }
  3633. static int _sde_crtc_check_secure_conn(struct drm_crtc *crtc,
  3634. struct drm_crtc_state *state, uint32_t fb_sec)
  3635. {
  3636. bool conn_secure = false, is_wb = false;
  3637. struct drm_connector *conn;
  3638. struct drm_connector_state *conn_state;
  3639. int i;
  3640. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  3641. if (conn_state && conn_state->crtc == crtc) {
  3642. if (conn->connector_type ==
  3643. DRM_MODE_CONNECTOR_VIRTUAL)
  3644. is_wb = true;
  3645. if (sde_connector_get_property(conn_state,
  3646. CONNECTOR_PROP_FB_TRANSLATION_MODE) ==
  3647. SDE_DRM_FB_SEC)
  3648. conn_secure = true;
  3649. }
  3650. }
  3651. /*
  3652. * If any input buffers are secure for wb,
  3653. * the output buffer must also be secure.
  3654. */
  3655. if (is_wb && fb_sec && !conn_secure) {
  3656. SDE_ERROR("crtc%d: input fb sec %d, output fb secure %d\n",
  3657. DRMID(crtc), fb_sec, conn_secure);
  3658. return -EINVAL;
  3659. }
  3660. return 0;
  3661. }
  3662. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  3663. struct drm_crtc_state *state, struct plane_state pstates[],
  3664. int cnt)
  3665. {
  3666. struct sde_crtc_state *cstate;
  3667. struct sde_kms *sde_kms;
  3668. uint32_t secure;
  3669. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  3670. int rc;
  3671. if (!crtc || !state) {
  3672. SDE_ERROR("invalid arguments\n");
  3673. return -EINVAL;
  3674. }
  3675. sde_kms = _sde_crtc_get_kms(crtc);
  3676. if (!sde_kms || !sde_kms->catalog) {
  3677. SDE_ERROR("invalid kms\n");
  3678. return -EINVAL;
  3679. }
  3680. cstate = to_sde_crtc_state(state);
  3681. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  3682. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  3683. &fb_sec, &fb_sec_dir);
  3684. if (rc)
  3685. return rc;
  3686. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  3687. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  3688. if (rc)
  3689. return rc;
  3690. rc = _sde_crtc_check_secure_conn(crtc, state, fb_sec);
  3691. if (rc)
  3692. return rc;
  3693. /*
  3694. * secure_crtc is not allowed in a shared toppolgy
  3695. * across different encoders.
  3696. */
  3697. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  3698. if (rc)
  3699. return rc;
  3700. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  3701. secure, fb_ns, fb_sec, fb_sec_dir);
  3702. if (rc)
  3703. return rc;
  3704. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  3705. return 0;
  3706. }
  3707. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  3708. struct drm_crtc_state *state,
  3709. struct drm_display_mode *mode,
  3710. struct plane_state *pstates,
  3711. struct drm_plane *plane,
  3712. struct sde_multirect_plane_states *multirect_plane,
  3713. int *cnt)
  3714. {
  3715. struct sde_crtc *sde_crtc;
  3716. struct sde_crtc_state *cstate;
  3717. const struct drm_plane_state *pstate;
  3718. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  3719. int rc = 0, multirect_count = 0, i, mixer_width, mixer_height;
  3720. int inc_sde_stage = 0;
  3721. struct sde_kms *kms;
  3722. sde_crtc = to_sde_crtc(crtc);
  3723. cstate = to_sde_crtc_state(state);
  3724. kms = _sde_crtc_get_kms(crtc);
  3725. if (!kms || !kms->catalog) {
  3726. SDE_ERROR("invalid kms\n");
  3727. return -EINVAL;
  3728. }
  3729. memset(pipe_staged, 0, sizeof(pipe_staged));
  3730. mixer_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  3731. mixer_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  3732. if (cstate->num_ds_enabled)
  3733. mixer_width = mixer_width * cstate->num_ds_enabled;
  3734. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  3735. if (IS_ERR_OR_NULL(pstate)) {
  3736. rc = PTR_ERR(pstate);
  3737. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  3738. sde_crtc->name, plane->base.id, rc);
  3739. return rc;
  3740. }
  3741. if (*cnt >= SDE_PSTATES_MAX)
  3742. continue;
  3743. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  3744. pstates[*cnt].drm_pstate = pstate;
  3745. pstates[*cnt].stage = sde_plane_get_property(
  3746. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  3747. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  3748. if (!kms->catalog->has_base_layer)
  3749. inc_sde_stage = SDE_STAGE_0;
  3750. /* check dim layer stage with every plane */
  3751. for (i = 0; i < cstate->num_dim_layers; i++) {
  3752. if (cstate->dim_layer[i].stage ==
  3753. (pstates[*cnt].stage + inc_sde_stage)) {
  3754. SDE_ERROR(
  3755. "plane:%d/dim_layer:%i-same stage:%d\n",
  3756. plane->base.id, i,
  3757. cstate->dim_layer[i].stage);
  3758. return -EINVAL;
  3759. }
  3760. }
  3761. if (pipe_staged[pstates[*cnt].pipe_id]) {
  3762. multirect_plane[multirect_count].r0 =
  3763. pipe_staged[pstates[*cnt].pipe_id];
  3764. multirect_plane[multirect_count].r1 = pstate;
  3765. multirect_count++;
  3766. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  3767. } else {
  3768. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  3769. }
  3770. (*cnt)++;
  3771. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h,
  3772. mode->vdisplay) ||
  3773. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w,
  3774. mode->hdisplay)) {
  3775. SDE_ERROR("invalid vertical/horizontal destination\n");
  3776. SDE_ERROR("y:%d h:%d vdisp:%d x:%d w:%d hdisp:%d\n",
  3777. pstate->crtc_y, pstate->crtc_h, mode->vdisplay,
  3778. pstate->crtc_x, pstate->crtc_w, mode->hdisplay);
  3779. return -E2BIG;
  3780. }
  3781. if (cstate->num_ds_enabled &&
  3782. ((pstate->crtc_h > mixer_height) ||
  3783. (pstate->crtc_w > mixer_width))) {
  3784. SDE_ERROR("plane w/h:%x*%x > mixer w/h:%x*%x\n",
  3785. pstate->crtc_w, pstate->crtc_h,
  3786. mixer_width, mixer_height);
  3787. return -E2BIG;
  3788. }
  3789. }
  3790. for (i = 1; i < SSPP_MAX; i++) {
  3791. if (pipe_staged[i]) {
  3792. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  3793. SDE_ERROR(
  3794. "r1 only virt plane:%d not supported\n",
  3795. pipe_staged[i]->plane->base.id);
  3796. return -EINVAL;
  3797. }
  3798. sde_plane_clear_multirect(pipe_staged[i]);
  3799. }
  3800. }
  3801. for (i = 0; i < multirect_count; i++) {
  3802. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  3803. SDE_ERROR(
  3804. "multirect validation failed for planes (%d - %d)\n",
  3805. multirect_plane[i].r0->plane->base.id,
  3806. multirect_plane[i].r1->plane->base.id);
  3807. return -EINVAL;
  3808. }
  3809. }
  3810. return rc;
  3811. }
  3812. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  3813. struct sde_crtc *sde_crtc,
  3814. struct plane_state *pstates,
  3815. struct sde_crtc_state *cstate,
  3816. struct drm_display_mode *mode,
  3817. int cnt)
  3818. {
  3819. int rc = 0, i, z_pos;
  3820. u32 zpos_cnt = 0;
  3821. struct drm_crtc *crtc;
  3822. struct sde_kms *kms;
  3823. crtc = &sde_crtc->base;
  3824. kms = _sde_crtc_get_kms(crtc);
  3825. if (!kms || !kms->catalog) {
  3826. SDE_ERROR("Invalid kms\n");
  3827. return -EINVAL;
  3828. }
  3829. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  3830. rc = _sde_crtc_excl_dim_layer_check(state, pstates, cnt);
  3831. if (rc)
  3832. return rc;
  3833. if (!sde_is_custom_client()) {
  3834. int stage_old = pstates[0].stage;
  3835. z_pos = 0;
  3836. for (i = 0; i < cnt; i++) {
  3837. if (stage_old != pstates[i].stage)
  3838. ++z_pos;
  3839. stage_old = pstates[i].stage;
  3840. pstates[i].stage = z_pos;
  3841. }
  3842. }
  3843. z_pos = -1;
  3844. for (i = 0; i < cnt; i++) {
  3845. /* reset counts at every new blend stage */
  3846. if (pstates[i].stage != z_pos) {
  3847. zpos_cnt = 0;
  3848. z_pos = pstates[i].stage;
  3849. }
  3850. /* verify z_pos setting before using it */
  3851. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  3852. SDE_ERROR("> %d plane stages assigned\n",
  3853. SDE_STAGE_MAX - SDE_STAGE_0);
  3854. return -EINVAL;
  3855. } else if (zpos_cnt == 2) {
  3856. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  3857. return -EINVAL;
  3858. } else {
  3859. zpos_cnt++;
  3860. }
  3861. if (!kms->catalog->has_base_layer)
  3862. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  3863. else
  3864. pstates[i].sde_pstate->stage = z_pos;
  3865. SDE_DEBUG("%s: zpos %d", sde_crtc->name, z_pos);
  3866. }
  3867. return rc;
  3868. }
  3869. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  3870. struct drm_crtc_state *state,
  3871. struct plane_state *pstates,
  3872. struct sde_multirect_plane_states *multirect_plane)
  3873. {
  3874. struct sde_crtc *sde_crtc;
  3875. struct sde_crtc_state *cstate;
  3876. struct sde_kms *kms;
  3877. struct drm_plane *plane = NULL;
  3878. struct drm_display_mode *mode;
  3879. int rc = 0, cnt = 0;
  3880. kms = _sde_crtc_get_kms(crtc);
  3881. if (!kms || !kms->catalog) {
  3882. SDE_ERROR("invalid parameters\n");
  3883. return -EINVAL;
  3884. }
  3885. sde_crtc = to_sde_crtc(crtc);
  3886. cstate = to_sde_crtc_state(state);
  3887. mode = &state->adjusted_mode;
  3888. /* get plane state for all drm planes associated with crtc state */
  3889. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  3890. plane, multirect_plane, &cnt);
  3891. if (rc)
  3892. return rc;
  3893. /* assign mixer stages based on sorted zpos property */
  3894. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  3895. if (rc)
  3896. return rc;
  3897. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  3898. if (rc)
  3899. return rc;
  3900. /*
  3901. * validate and set source split:
  3902. * use pstates sorted by stage to check planes on same stage
  3903. * we assume that all pipes are in source split so its valid to compare
  3904. * without taking into account left/right mixer placement
  3905. */
  3906. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  3907. if (rc)
  3908. return rc;
  3909. return 0;
  3910. }
  3911. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  3912. struct drm_crtc_state *state)
  3913. {
  3914. struct drm_device *dev;
  3915. struct sde_crtc *sde_crtc;
  3916. struct plane_state *pstates = NULL;
  3917. struct sde_crtc_state *cstate;
  3918. struct drm_display_mode *mode;
  3919. int rc = 0;
  3920. struct sde_multirect_plane_states *multirect_plane = NULL;
  3921. struct drm_connector *conn;
  3922. struct drm_connector_list_iter conn_iter;
  3923. if (!crtc) {
  3924. SDE_ERROR("invalid crtc\n");
  3925. return -EINVAL;
  3926. }
  3927. dev = crtc->dev;
  3928. sde_crtc = to_sde_crtc(crtc);
  3929. cstate = to_sde_crtc_state(state);
  3930. if (!state->enable || !state->active) {
  3931. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  3932. crtc->base.id, state->enable, state->active);
  3933. goto end;
  3934. }
  3935. pstates = kcalloc(SDE_PSTATES_MAX,
  3936. sizeof(struct plane_state), GFP_KERNEL);
  3937. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  3938. sizeof(struct sde_multirect_plane_states),
  3939. GFP_KERNEL);
  3940. if (!pstates || !multirect_plane) {
  3941. rc = -ENOMEM;
  3942. goto end;
  3943. }
  3944. mode = &state->adjusted_mode;
  3945. SDE_DEBUG("%s: check", sde_crtc->name);
  3946. /* force a full mode set if active state changed */
  3947. if (state->active_changed)
  3948. state->mode_changed = true;
  3949. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  3950. if (rc) {
  3951. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  3952. crtc->base.id, rc);
  3953. goto end;
  3954. }
  3955. /* identify connectors attached to this crtc */
  3956. cstate->num_connectors = 0;
  3957. drm_connector_list_iter_begin(dev, &conn_iter);
  3958. drm_for_each_connector_iter(conn, &conn_iter)
  3959. if (conn->state && conn->state->crtc == crtc &&
  3960. cstate->num_connectors < MAX_CONNECTORS) {
  3961. cstate->connectors[cstate->num_connectors++] = conn;
  3962. }
  3963. drm_connector_list_iter_end(&conn_iter);
  3964. _sde_crtc_setup_is_ppsplit(state);
  3965. _sde_crtc_setup_lm_bounds(crtc, state);
  3966. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  3967. multirect_plane);
  3968. if (rc) {
  3969. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  3970. goto end;
  3971. }
  3972. rc = sde_core_perf_crtc_check(crtc, state);
  3973. if (rc) {
  3974. SDE_ERROR("crtc%d failed performance check %d\n",
  3975. crtc->base.id, rc);
  3976. goto end;
  3977. }
  3978. rc = _sde_crtc_check_rois(crtc, state);
  3979. if (rc) {
  3980. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  3981. goto end;
  3982. }
  3983. rc = sde_cp_crtc_check_properties(crtc, state);
  3984. if (rc) {
  3985. SDE_ERROR("crtc%d failed cp properties check %d\n",
  3986. crtc->base.id, rc);
  3987. goto end;
  3988. }
  3989. end:
  3990. kfree(pstates);
  3991. kfree(multirect_plane);
  3992. return rc;
  3993. }
  3994. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  3995. {
  3996. struct sde_crtc *sde_crtc;
  3997. int ret;
  3998. if (!crtc) {
  3999. SDE_ERROR("invalid crtc\n");
  4000. return -EINVAL;
  4001. }
  4002. sde_crtc = to_sde_crtc(crtc);
  4003. mutex_lock(&sde_crtc->crtc_lock);
  4004. SDE_EVT32(DRMID(&sde_crtc->base), en, sde_crtc->enabled);
  4005. ret = _sde_crtc_vblank_enable_no_lock(sde_crtc, en);
  4006. if (ret)
  4007. SDE_ERROR("%s vblank enable failed: %d\n",
  4008. sde_crtc->name, ret);
  4009. mutex_unlock(&sde_crtc->crtc_lock);
  4010. return 0;
  4011. }
  4012. static void sde_crtc_install_dest_scale_properties(struct sde_crtc *sde_crtc,
  4013. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  4014. {
  4015. sde_kms_info_add_keyint(info, "has_dest_scaler",
  4016. catalog->mdp[0].has_dest_scaler);
  4017. sde_kms_info_add_keyint(info, "dest_scaler_count",
  4018. catalog->ds_count);
  4019. if (catalog->ds[0].top) {
  4020. sde_kms_info_add_keyint(info,
  4021. "max_dest_scaler_input_width",
  4022. catalog->ds[0].top->maxinputwidth);
  4023. sde_kms_info_add_keyint(info,
  4024. "max_dest_scaler_output_width",
  4025. catalog->ds[0].top->maxoutputwidth);
  4026. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  4027. catalog->ds[0].top->maxupscale);
  4028. }
  4029. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  4030. msm_property_install_volatile_range(
  4031. &sde_crtc->property_info, "dest_scaler",
  4032. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4033. msm_property_install_blob(&sde_crtc->property_info,
  4034. "ds_lut_ed", 0,
  4035. CRTC_PROP_DEST_SCALER_LUT_ED);
  4036. msm_property_install_blob(&sde_crtc->property_info,
  4037. "ds_lut_cir", 0,
  4038. CRTC_PROP_DEST_SCALER_LUT_CIR);
  4039. msm_property_install_blob(&sde_crtc->property_info,
  4040. "ds_lut_sep", 0,
  4041. CRTC_PROP_DEST_SCALER_LUT_SEP);
  4042. } else if (catalog->ds[0].features
  4043. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  4044. msm_property_install_volatile_range(
  4045. &sde_crtc->property_info, "dest_scaler",
  4046. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4047. }
  4048. }
  4049. static void sde_crtc_install_perf_properties(struct sde_crtc *sde_crtc,
  4050. struct sde_kms *sde_kms, struct sde_mdss_cfg *catalog,
  4051. struct sde_kms_info *info)
  4052. {
  4053. msm_property_install_range(&sde_crtc->property_info,
  4054. "core_clk", 0x0, 0, U64_MAX,
  4055. sde_kms->perf.max_core_clk_rate,
  4056. CRTC_PROP_CORE_CLK);
  4057. msm_property_install_range(&sde_crtc->property_info,
  4058. "core_ab", 0x0, 0, U64_MAX,
  4059. catalog->perf.max_bw_high * 1000ULL,
  4060. CRTC_PROP_CORE_AB);
  4061. msm_property_install_range(&sde_crtc->property_info,
  4062. "core_ib", 0x0, 0, U64_MAX,
  4063. catalog->perf.max_bw_high * 1000ULL,
  4064. CRTC_PROP_CORE_IB);
  4065. msm_property_install_range(&sde_crtc->property_info,
  4066. "llcc_ab", 0x0, 0, U64_MAX,
  4067. catalog->perf.max_bw_high * 1000ULL,
  4068. CRTC_PROP_LLCC_AB);
  4069. msm_property_install_range(&sde_crtc->property_info,
  4070. "llcc_ib", 0x0, 0, U64_MAX,
  4071. catalog->perf.max_bw_high * 1000ULL,
  4072. CRTC_PROP_LLCC_IB);
  4073. msm_property_install_range(&sde_crtc->property_info,
  4074. "dram_ab", 0x0, 0, U64_MAX,
  4075. catalog->perf.max_bw_high * 1000ULL,
  4076. CRTC_PROP_DRAM_AB);
  4077. msm_property_install_range(&sde_crtc->property_info,
  4078. "dram_ib", 0x0, 0, U64_MAX,
  4079. catalog->perf.max_bw_high * 1000ULL,
  4080. CRTC_PROP_DRAM_IB);
  4081. msm_property_install_range(&sde_crtc->property_info,
  4082. "rot_prefill_bw", 0, 0, U64_MAX,
  4083. catalog->perf.max_bw_high * 1000ULL,
  4084. CRTC_PROP_ROT_PREFILL_BW);
  4085. msm_property_install_range(&sde_crtc->property_info,
  4086. "rot_clk", 0, 0, U64_MAX,
  4087. sde_kms->perf.max_core_clk_rate,
  4088. CRTC_PROP_ROT_CLK);
  4089. if (catalog->perf.max_bw_low)
  4090. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  4091. catalog->perf.max_bw_low * 1000LL);
  4092. if (catalog->perf.max_bw_high)
  4093. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  4094. catalog->perf.max_bw_high * 1000LL);
  4095. if (catalog->perf.min_core_ib)
  4096. sde_kms_info_add_keyint(info, "min_core_ib",
  4097. catalog->perf.min_core_ib * 1000LL);
  4098. if (catalog->perf.min_llcc_ib)
  4099. sde_kms_info_add_keyint(info, "min_llcc_ib",
  4100. catalog->perf.min_llcc_ib * 1000LL);
  4101. if (catalog->perf.min_dram_ib)
  4102. sde_kms_info_add_keyint(info, "min_dram_ib",
  4103. catalog->perf.min_dram_ib * 1000LL);
  4104. if (sde_kms->perf.max_core_clk_rate)
  4105. sde_kms_info_add_keyint(info, "max_mdp_clk",
  4106. sde_kms->perf.max_core_clk_rate);
  4107. }
  4108. static void sde_crtc_setup_capabilities_blob(struct sde_kms_info *info,
  4109. struct sde_mdss_cfg *catalog)
  4110. {
  4111. int i, j;
  4112. sde_kms_info_reset(info);
  4113. sde_kms_info_add_keyint(info, "hw_version", catalog->hwversion);
  4114. sde_kms_info_add_keyint(info, "max_linewidth",
  4115. catalog->max_mixer_width);
  4116. sde_kms_info_add_keyint(info, "max_blendstages",
  4117. catalog->max_mixer_blendstages);
  4118. if (catalog->qseed_type == SDE_SSPP_SCALER_QSEED2)
  4119. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  4120. if (catalog->qseed_type == SDE_SSPP_SCALER_QSEED3)
  4121. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  4122. if (catalog->qseed_type == SDE_SSPP_SCALER_QSEED3LITE)
  4123. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  4124. sde_kms_info_add_keyint(info, "UBWC version", catalog->ubwc_version);
  4125. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  4126. catalog->macrotile_mode);
  4127. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  4128. catalog->mdp[0].highest_bank_bit);
  4129. sde_kms_info_add_keyint(info, "UBWC swizzle",
  4130. catalog->mdp[0].ubwc_swizzle);
  4131. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  4132. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  4133. else
  4134. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  4135. if (sde_is_custom_client()) {
  4136. /* No support for SMART_DMA_V1 yet */
  4137. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  4138. sde_kms_info_add_keystr(info,
  4139. "smart_dma_rev", "smart_dma_v2");
  4140. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  4141. sde_kms_info_add_keystr(info,
  4142. "smart_dma_rev", "smart_dma_v2p5");
  4143. }
  4144. sde_kms_info_add_keyint(info, "has_src_split", catalog->has_src_split);
  4145. sde_kms_info_add_keyint(info, "has_hdr", catalog->has_hdr);
  4146. sde_kms_info_add_keyint(info, "has_hdr_plus", catalog->has_hdr_plus);
  4147. if (catalog->uidle_cfg.uidle_rev)
  4148. sde_kms_info_add_keyint(info, "has_uidle",
  4149. true);
  4150. for (i = 0; i < catalog->limit_count; i++) {
  4151. sde_kms_info_add_keyint(info,
  4152. catalog->limit_cfg[i].name,
  4153. catalog->limit_cfg[i].lmt_case_cnt);
  4154. for (j = 0; j < catalog->limit_cfg[i].lmt_case_cnt; j++) {
  4155. sde_kms_info_add_keyint(info,
  4156. catalog->limit_cfg[i].vector_cfg[j].usecase,
  4157. catalog->limit_cfg[i].vector_cfg[j].value);
  4158. }
  4159. if (!strcmp(catalog->limit_cfg[i].name,
  4160. "sspp_linewidth_usecases"))
  4161. sde_kms_info_add_keyint(info,
  4162. "sspp_linewidth_values",
  4163. catalog->limit_cfg[i].lmt_vec_cnt);
  4164. else if (!strcmp(catalog->limit_cfg[i].name,
  4165. "sde_bwlimit_usecases"))
  4166. sde_kms_info_add_keyint(info,
  4167. "sde_bwlimit_values",
  4168. catalog->limit_cfg[i].lmt_vec_cnt);
  4169. for (j = 0; j < catalog->limit_cfg[i].lmt_vec_cnt; j++) {
  4170. sde_kms_info_add_keyint(info, "limit_usecase",
  4171. catalog->limit_cfg[i].value_cfg[j].use_concur);
  4172. sde_kms_info_add_keyint(info, "limit_value",
  4173. catalog->limit_cfg[i].value_cfg[j].value);
  4174. }
  4175. }
  4176. sde_kms_info_add_keystr(info, "core_ib_ff",
  4177. catalog->perf.core_ib_ff);
  4178. sde_kms_info_add_keystr(info, "core_clk_ff",
  4179. catalog->perf.core_clk_ff);
  4180. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  4181. catalog->perf.comp_ratio_rt);
  4182. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  4183. catalog->perf.comp_ratio_nrt);
  4184. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  4185. catalog->perf.dest_scale_prefill_lines);
  4186. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  4187. catalog->perf.undersized_prefill_lines);
  4188. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  4189. catalog->perf.macrotile_prefill_lines);
  4190. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  4191. catalog->perf.yuv_nv12_prefill_lines);
  4192. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  4193. catalog->perf.linear_prefill_lines);
  4194. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  4195. catalog->perf.downscaling_prefill_lines);
  4196. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  4197. catalog->perf.xtra_prefill_lines);
  4198. sde_kms_info_add_keyint(info, "amortizable_threshold",
  4199. catalog->perf.amortizable_threshold);
  4200. sde_kms_info_add_keyint(info, "min_prefill_lines",
  4201. catalog->perf.min_prefill_lines);
  4202. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  4203. catalog->perf.num_mnoc_ports);
  4204. sde_kms_info_add_keyint(info, "axi_bus_width",
  4205. catalog->perf.axi_bus_width);
  4206. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  4207. catalog->sui_supported_blendstage);
  4208. if (catalog->ubwc_bw_calc_version)
  4209. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver",
  4210. catalog->ubwc_bw_calc_version);
  4211. }
  4212. /**
  4213. * sde_crtc_install_properties - install all drm properties for crtc
  4214. * @crtc: Pointer to drm crtc structure
  4215. */
  4216. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  4217. struct sde_mdss_cfg *catalog)
  4218. {
  4219. struct sde_crtc *sde_crtc;
  4220. struct sde_kms_info *info;
  4221. struct sde_kms *sde_kms;
  4222. static const struct drm_prop_enum_list e_secure_level[] = {
  4223. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  4224. {SDE_DRM_SEC_ONLY, "sec_only"},
  4225. };
  4226. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  4227. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  4228. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  4229. };
  4230. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  4231. {IDLE_PC_NONE, "idle_pc_none"},
  4232. {IDLE_PC_ENABLE, "idle_pc_enable"},
  4233. {IDLE_PC_DISABLE, "idle_pc_disable"},
  4234. };
  4235. SDE_DEBUG("\n");
  4236. if (!crtc || !catalog) {
  4237. SDE_ERROR("invalid crtc or catalog\n");
  4238. return;
  4239. }
  4240. sde_crtc = to_sde_crtc(crtc);
  4241. sde_kms = _sde_crtc_get_kms(crtc);
  4242. if (!sde_kms) {
  4243. SDE_ERROR("invalid argument\n");
  4244. return;
  4245. }
  4246. info = kzalloc(sizeof(struct sde_kms_info), GFP_KERNEL);
  4247. if (!info) {
  4248. SDE_ERROR("failed to allocate info memory\n");
  4249. return;
  4250. }
  4251. sde_crtc_setup_capabilities_blob(info, catalog);
  4252. msm_property_install_range(&sde_crtc->property_info,
  4253. "input_fence_timeout", 0x0, 0,
  4254. SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT, SDE_CRTC_INPUT_FENCE_TIMEOUT,
  4255. CRTC_PROP_INPUT_FENCE_TIMEOUT);
  4256. msm_property_install_volatile_range(&sde_crtc->property_info,
  4257. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  4258. msm_property_install_range(&sde_crtc->property_info,
  4259. "output_fence_offset", 0x0, 0, 1, 0,
  4260. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4261. sde_crtc_install_perf_properties(sde_crtc, sde_kms, catalog, info);
  4262. msm_property_install_range(&sde_crtc->property_info,
  4263. "idle_time", 0, 0, U64_MAX, 0,
  4264. CRTC_PROP_IDLE_TIMEOUT);
  4265. if (catalog->has_idle_pc)
  4266. msm_property_install_enum(&sde_crtc->property_info,
  4267. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  4268. ARRAY_SIZE(e_idle_pc_state),
  4269. CRTC_PROP_IDLE_PC_STATE);
  4270. if (catalog->has_cwb_support)
  4271. msm_property_install_enum(&sde_crtc->property_info,
  4272. "capture_mode", 0, 0, e_cwb_data_points,
  4273. ARRAY_SIZE(e_cwb_data_points),
  4274. CRTC_PROP_CAPTURE_OUTPUT);
  4275. msm_property_install_volatile_range(&sde_crtc->property_info,
  4276. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  4277. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  4278. 0x0, 0, e_secure_level,
  4279. ARRAY_SIZE(e_secure_level),
  4280. CRTC_PROP_SECURITY_LEVEL);
  4281. if (catalog->has_dim_layer) {
  4282. msm_property_install_volatile_range(&sde_crtc->property_info,
  4283. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  4284. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  4285. SDE_MAX_DIM_LAYERS);
  4286. }
  4287. if (catalog->mdp[0].has_dest_scaler)
  4288. sde_crtc_install_dest_scale_properties(sde_crtc, catalog,
  4289. info);
  4290. if (catalog->dspp_count && catalog->rc_count)
  4291. sde_kms_info_add_keyint(info, "rc_mem_size",
  4292. catalog->dspp[0].sblk->rc.mem_total_size);
  4293. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  4294. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  4295. sde_kms_info_add_keyint(info, "use_baselayer_for_stage",
  4296. catalog->has_base_layer);
  4297. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  4298. info->data, SDE_KMS_INFO_DATALEN(info),
  4299. CRTC_PROP_INFO);
  4300. kfree(info);
  4301. }
  4302. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  4303. const struct drm_crtc_state *state, uint64_t *val)
  4304. {
  4305. struct sde_crtc *sde_crtc;
  4306. struct sde_crtc_state *cstate;
  4307. uint32_t offset;
  4308. bool is_vid = false;
  4309. struct drm_encoder *encoder;
  4310. sde_crtc = to_sde_crtc(crtc);
  4311. cstate = to_sde_crtc_state(state);
  4312. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4313. if (sde_encoder_check_curr_mode(encoder,
  4314. MSM_DISPLAY_VIDEO_MODE))
  4315. is_vid = true;
  4316. if (is_vid)
  4317. break;
  4318. }
  4319. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4320. /*
  4321. * Increment trigger offset for vidoe mode alone as its release fence
  4322. * can be triggered only after the next frame-update. For cmd mode &
  4323. * virtual displays the release fence for the current frame can be
  4324. * triggered right after PP_DONE/WB_DONE interrupt
  4325. */
  4326. if (is_vid)
  4327. offset++;
  4328. /*
  4329. * Hwcomposer now queries the fences using the commit list in atomic
  4330. * commit ioctl. The offset should be set to next timeline
  4331. * which will be incremented during the prepare commit phase
  4332. */
  4333. offset++;
  4334. return sde_fence_create(sde_crtc->output_fence, val, offset);
  4335. }
  4336. /**
  4337. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  4338. * @crtc: Pointer to drm crtc structure
  4339. * @state: Pointer to drm crtc state structure
  4340. * @property: Pointer to targeted drm property
  4341. * @val: Updated property value
  4342. * @Returns: Zero on success
  4343. */
  4344. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  4345. struct drm_crtc_state *state,
  4346. struct drm_property *property,
  4347. uint64_t val)
  4348. {
  4349. struct sde_crtc *sde_crtc;
  4350. struct sde_crtc_state *cstate;
  4351. int idx, ret;
  4352. uint64_t fence_user_fd;
  4353. uint64_t __user prev_user_fd;
  4354. if (!crtc || !state || !property) {
  4355. SDE_ERROR("invalid argument(s)\n");
  4356. return -EINVAL;
  4357. }
  4358. sde_crtc = to_sde_crtc(crtc);
  4359. cstate = to_sde_crtc_state(state);
  4360. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  4361. /* check with cp property system first */
  4362. ret = sde_cp_crtc_set_property(crtc, property, val);
  4363. if (ret != -ENOENT)
  4364. goto exit;
  4365. /* if not handled by cp, check msm_property system */
  4366. ret = msm_property_atomic_set(&sde_crtc->property_info,
  4367. &cstate->property_state, property, val);
  4368. if (ret)
  4369. goto exit;
  4370. idx = msm_property_index(&sde_crtc->property_info, property);
  4371. switch (idx) {
  4372. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  4373. _sde_crtc_set_input_fence_timeout(cstate);
  4374. break;
  4375. case CRTC_PROP_DIM_LAYER_V1:
  4376. _sde_crtc_set_dim_layer_v1(crtc, cstate,
  4377. (void __user *)(uintptr_t)val);
  4378. break;
  4379. case CRTC_PROP_ROI_V1:
  4380. ret = _sde_crtc_set_roi_v1(state,
  4381. (void __user *)(uintptr_t)val);
  4382. break;
  4383. case CRTC_PROP_DEST_SCALER:
  4384. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  4385. (void __user *)(uintptr_t)val);
  4386. break;
  4387. case CRTC_PROP_DEST_SCALER_LUT_ED:
  4388. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  4389. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  4390. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  4391. break;
  4392. case CRTC_PROP_CORE_CLK:
  4393. case CRTC_PROP_CORE_AB:
  4394. case CRTC_PROP_CORE_IB:
  4395. cstate->bw_control = true;
  4396. break;
  4397. case CRTC_PROP_LLCC_AB:
  4398. case CRTC_PROP_LLCC_IB:
  4399. case CRTC_PROP_DRAM_AB:
  4400. case CRTC_PROP_DRAM_IB:
  4401. cstate->bw_control = true;
  4402. cstate->bw_split_vote = true;
  4403. break;
  4404. case CRTC_PROP_OUTPUT_FENCE:
  4405. if (!val)
  4406. goto exit;
  4407. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  4408. sizeof(uint64_t));
  4409. if (ret) {
  4410. SDE_ERROR("copy from user failed rc:%d\n", ret);
  4411. ret = -EFAULT;
  4412. goto exit;
  4413. }
  4414. /*
  4415. * client is expected to reset the property to -1 before
  4416. * requesting for the release fence
  4417. */
  4418. if (prev_user_fd == -1) {
  4419. ret = _sde_crtc_get_output_fence(crtc, state,
  4420. &fence_user_fd);
  4421. if (ret) {
  4422. SDE_ERROR("fence create failed rc:%d\n", ret);
  4423. goto exit;
  4424. }
  4425. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  4426. &fence_user_fd, sizeof(uint64_t));
  4427. if (ret) {
  4428. SDE_ERROR("copy to user failed rc:%d\n", ret);
  4429. put_unused_fd(fence_user_fd);
  4430. ret = -EFAULT;
  4431. goto exit;
  4432. }
  4433. }
  4434. break;
  4435. default:
  4436. /* nothing to do */
  4437. break;
  4438. }
  4439. exit:
  4440. if (ret) {
  4441. if (ret != -EPERM)
  4442. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  4443. crtc->name, DRMID(property),
  4444. property->name, ret);
  4445. else
  4446. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  4447. crtc->name, DRMID(property),
  4448. property->name, ret);
  4449. } else {
  4450. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  4451. property->base.id, val);
  4452. }
  4453. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  4454. return ret;
  4455. }
  4456. /**
  4457. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  4458. * @crtc: Pointer to drm crtc structure
  4459. * @state: Pointer to drm crtc state structure
  4460. * @property: Pointer to targeted drm property
  4461. * @val: Pointer to variable for receiving property value
  4462. * @Returns: Zero on success
  4463. */
  4464. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  4465. const struct drm_crtc_state *state,
  4466. struct drm_property *property,
  4467. uint64_t *val)
  4468. {
  4469. struct sde_crtc *sde_crtc;
  4470. struct sde_crtc_state *cstate;
  4471. int ret = -EINVAL, i;
  4472. if (!crtc || !state) {
  4473. SDE_ERROR("invalid argument(s)\n");
  4474. goto end;
  4475. }
  4476. sde_crtc = to_sde_crtc(crtc);
  4477. cstate = to_sde_crtc_state(state);
  4478. i = msm_property_index(&sde_crtc->property_info, property);
  4479. if (i == CRTC_PROP_OUTPUT_FENCE) {
  4480. *val = ~0;
  4481. ret = 0;
  4482. } else {
  4483. ret = msm_property_atomic_get(&sde_crtc->property_info,
  4484. &cstate->property_state, property, val);
  4485. if (ret)
  4486. ret = sde_cp_crtc_get_property(crtc, property, val);
  4487. }
  4488. if (ret)
  4489. DRM_ERROR("get property failed\n");
  4490. end:
  4491. return ret;
  4492. }
  4493. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  4494. struct drm_crtc_state *crtc_state)
  4495. {
  4496. struct sde_crtc *sde_crtc;
  4497. struct sde_crtc_state *cstate;
  4498. struct drm_property *drm_prop;
  4499. enum msm_mdp_crtc_property prop_idx;
  4500. if (!crtc || !crtc_state) {
  4501. SDE_ERROR("invalid params\n");
  4502. return -EINVAL;
  4503. }
  4504. sde_crtc = to_sde_crtc(crtc);
  4505. cstate = to_sde_crtc_state(crtc_state);
  4506. sde_cp_crtc_clear(crtc);
  4507. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  4508. uint64_t val = cstate->property_values[prop_idx].value;
  4509. uint64_t def;
  4510. int ret;
  4511. drm_prop = msm_property_index_to_drm_property(
  4512. &sde_crtc->property_info, prop_idx);
  4513. if (!drm_prop) {
  4514. /* not all props will be installed, based on caps */
  4515. SDE_DEBUG("%s: invalid property index %d\n",
  4516. sde_crtc->name, prop_idx);
  4517. continue;
  4518. }
  4519. def = msm_property_get_default(&sde_crtc->property_info,
  4520. prop_idx);
  4521. if (val == def)
  4522. continue;
  4523. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  4524. sde_crtc->name, drm_prop->name, prop_idx, val,
  4525. def);
  4526. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  4527. def);
  4528. if (ret) {
  4529. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  4530. sde_crtc->name, prop_idx, ret);
  4531. continue;
  4532. }
  4533. }
  4534. return 0;
  4535. }
  4536. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  4537. {
  4538. struct sde_crtc *sde_crtc;
  4539. struct sde_crtc_mixer *m;
  4540. int i;
  4541. if (!crtc) {
  4542. SDE_ERROR("invalid argument\n");
  4543. return;
  4544. }
  4545. sde_crtc = to_sde_crtc(crtc);
  4546. sde_crtc->misr_enable_sui = enable;
  4547. sde_crtc->misr_frame_count = frame_count;
  4548. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4549. m = &sde_crtc->mixers[i];
  4550. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  4551. continue;
  4552. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  4553. }
  4554. }
  4555. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  4556. struct sde_crtc_misr_info *crtc_misr_info)
  4557. {
  4558. struct sde_crtc *sde_crtc;
  4559. struct sde_kms *sde_kms;
  4560. if (!crtc_misr_info) {
  4561. SDE_ERROR("invalid misr info\n");
  4562. return;
  4563. }
  4564. crtc_misr_info->misr_enable = false;
  4565. crtc_misr_info->misr_frame_count = 0;
  4566. if (!crtc) {
  4567. SDE_ERROR("invalid crtc\n");
  4568. return;
  4569. }
  4570. sde_kms = _sde_crtc_get_kms(crtc);
  4571. if (!sde_kms) {
  4572. SDE_ERROR("invalid sde_kms\n");
  4573. return;
  4574. }
  4575. if (sde_kms_is_secure_session_inprogress(sde_kms))
  4576. return;
  4577. sde_crtc = to_sde_crtc(crtc);
  4578. crtc_misr_info->misr_enable =
  4579. sde_crtc->misr_enable_debugfs ? true : false;
  4580. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  4581. }
  4582. #ifdef CONFIG_DEBUG_FS
  4583. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  4584. {
  4585. struct sde_crtc *sde_crtc;
  4586. struct sde_plane_state *pstate = NULL;
  4587. struct sde_crtc_mixer *m;
  4588. struct drm_crtc *crtc;
  4589. struct drm_plane *plane;
  4590. struct drm_display_mode *mode;
  4591. struct drm_framebuffer *fb;
  4592. struct drm_plane_state *state;
  4593. struct sde_crtc_state *cstate;
  4594. int i, out_width, out_height;
  4595. if (!s || !s->private)
  4596. return -EINVAL;
  4597. sde_crtc = s->private;
  4598. crtc = &sde_crtc->base;
  4599. cstate = to_sde_crtc_state(crtc->state);
  4600. mutex_lock(&sde_crtc->crtc_lock);
  4601. mode = &crtc->state->adjusted_mode;
  4602. out_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  4603. out_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  4604. seq_printf(s, "crtc:%d width:%d height:%d\n", crtc->base.id,
  4605. mode->hdisplay, mode->vdisplay);
  4606. seq_puts(s, "\n");
  4607. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4608. m = &sde_crtc->mixers[i];
  4609. if (!m->hw_lm)
  4610. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  4611. else if (!m->hw_ctl)
  4612. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  4613. else
  4614. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  4615. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  4616. out_width, out_height);
  4617. }
  4618. seq_puts(s, "\n");
  4619. for (i = 0; i < cstate->num_dim_layers; i++) {
  4620. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  4621. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  4622. i, dim_layer->stage, dim_layer->flags);
  4623. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  4624. dim_layer->rect.x, dim_layer->rect.y,
  4625. dim_layer->rect.w, dim_layer->rect.h);
  4626. seq_printf(s,
  4627. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  4628. dim_layer->color_fill.color_0,
  4629. dim_layer->color_fill.color_1,
  4630. dim_layer->color_fill.color_2,
  4631. dim_layer->color_fill.color_3);
  4632. seq_puts(s, "\n");
  4633. }
  4634. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4635. pstate = to_sde_plane_state(plane->state);
  4636. state = plane->state;
  4637. if (!pstate || !state)
  4638. continue;
  4639. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  4640. plane->base.id, pstate->stage, pstate->rotation);
  4641. if (plane->state->fb) {
  4642. fb = plane->state->fb;
  4643. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  4644. fb->base.id, (char *) &fb->format->format,
  4645. fb->width, fb->height);
  4646. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  4647. seq_printf(s, "cpp[%d]:%u ",
  4648. i, fb->format->cpp[i]);
  4649. seq_puts(s, "\n\t");
  4650. seq_printf(s, "modifier:%8llu ", fb->modifier);
  4651. seq_puts(s, "\n");
  4652. seq_puts(s, "\t");
  4653. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  4654. seq_printf(s, "pitches[%d]:%8u ", i,
  4655. fb->pitches[i]);
  4656. seq_puts(s, "\n");
  4657. seq_puts(s, "\t");
  4658. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  4659. seq_printf(s, "offsets[%d]:%8u ", i,
  4660. fb->offsets[i]);
  4661. seq_puts(s, "\n");
  4662. }
  4663. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  4664. state->src_x >> 16, state->src_y >> 16,
  4665. state->src_w >> 16, state->src_h >> 16);
  4666. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  4667. state->crtc_x, state->crtc_y, state->crtc_w,
  4668. state->crtc_h);
  4669. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  4670. pstate->multirect_mode, pstate->multirect_index);
  4671. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  4672. pstate->excl_rect.x, pstate->excl_rect.y,
  4673. pstate->excl_rect.w, pstate->excl_rect.h);
  4674. seq_puts(s, "\n");
  4675. }
  4676. if (sde_crtc->vblank_cb_count) {
  4677. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  4678. u32 diff_ms = ktime_to_ms(diff);
  4679. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  4680. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  4681. seq_printf(s,
  4682. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  4683. fps, sde_crtc->vblank_cb_count,
  4684. ktime_to_ms(diff), sde_crtc->play_count);
  4685. /* reset time & count for next measurement */
  4686. sde_crtc->vblank_cb_count = 0;
  4687. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  4688. }
  4689. mutex_unlock(&sde_crtc->crtc_lock);
  4690. return 0;
  4691. }
  4692. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  4693. {
  4694. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  4695. }
  4696. static ssize_t _sde_crtc_misr_setup(struct file *file,
  4697. const char __user *user_buf, size_t count, loff_t *ppos)
  4698. {
  4699. struct drm_crtc *crtc;
  4700. struct sde_crtc *sde_crtc;
  4701. int rc;
  4702. char buf[MISR_BUFF_SIZE + 1];
  4703. u32 frame_count, enable;
  4704. size_t buff_copy;
  4705. struct sde_kms *sde_kms;
  4706. if (!file || !file->private_data)
  4707. return -EINVAL;
  4708. sde_crtc = file->private_data;
  4709. crtc = &sde_crtc->base;
  4710. sde_kms = _sde_crtc_get_kms(crtc);
  4711. if (!sde_kms) {
  4712. SDE_ERROR("invalid sde_kms\n");
  4713. return -EINVAL;
  4714. }
  4715. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4716. if (copy_from_user(buf, user_buf, buff_copy)) {
  4717. SDE_ERROR("buffer copy failed\n");
  4718. return -EINVAL;
  4719. }
  4720. buf[buff_copy] = 0; /* end of string */
  4721. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4722. return -EINVAL;
  4723. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4724. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  4725. DRMID(crtc));
  4726. return -EINVAL;
  4727. }
  4728. rc = pm_runtime_get_sync(crtc->dev->dev);
  4729. if (rc < 0)
  4730. return rc;
  4731. sde_crtc->misr_enable_debugfs = enable;
  4732. sde_crtc_misr_setup(crtc, enable, frame_count);
  4733. pm_runtime_put_sync(crtc->dev->dev);
  4734. return count;
  4735. }
  4736. static ssize_t _sde_crtc_misr_read(struct file *file,
  4737. char __user *user_buff, size_t count, loff_t *ppos)
  4738. {
  4739. struct drm_crtc *crtc;
  4740. struct sde_crtc *sde_crtc;
  4741. struct sde_kms *sde_kms;
  4742. struct sde_crtc_mixer *m;
  4743. int i = 0, rc;
  4744. ssize_t len = 0;
  4745. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4746. if (*ppos)
  4747. return 0;
  4748. if (!file || !file->private_data)
  4749. return -EINVAL;
  4750. sde_crtc = file->private_data;
  4751. crtc = &sde_crtc->base;
  4752. sde_kms = _sde_crtc_get_kms(crtc);
  4753. if (!sde_kms)
  4754. return -EINVAL;
  4755. rc = pm_runtime_get_sync(crtc->dev->dev);
  4756. if (rc < 0)
  4757. return rc;
  4758. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4759. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  4760. goto end;
  4761. }
  4762. if (!sde_crtc->misr_enable_debugfs) {
  4763. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4764. "disabled\n");
  4765. goto buff_check;
  4766. }
  4767. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4768. u32 misr_value = 0;
  4769. m = &sde_crtc->mixers[i];
  4770. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  4771. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4772. "invalid\n");
  4773. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  4774. continue;
  4775. }
  4776. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  4777. if (rc) {
  4778. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4779. "invalid\n");
  4780. SDE_ERROR("crtc:%d failed to collect misr %d\n",
  4781. DRMID(crtc), rc);
  4782. continue;
  4783. } else {
  4784. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4785. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  4786. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4787. "0x%x\n", misr_value);
  4788. }
  4789. }
  4790. buff_check:
  4791. if (count <= len) {
  4792. len = 0;
  4793. goto end;
  4794. }
  4795. if (copy_to_user(user_buff, buf, len)) {
  4796. len = -EFAULT;
  4797. goto end;
  4798. }
  4799. *ppos += len; /* increase offset */
  4800. end:
  4801. pm_runtime_put_sync(crtc->dev->dev);
  4802. return len;
  4803. }
  4804. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  4805. static int __prefix ## _open(struct inode *inode, struct file *file) \
  4806. { \
  4807. return single_open(file, __prefix ## _show, inode->i_private); \
  4808. } \
  4809. static const struct file_operations __prefix ## _fops = { \
  4810. .owner = THIS_MODULE, \
  4811. .open = __prefix ## _open, \
  4812. .release = single_release, \
  4813. .read = seq_read, \
  4814. .llseek = seq_lseek, \
  4815. }
  4816. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  4817. {
  4818. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  4819. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4820. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  4821. int i;
  4822. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  4823. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  4824. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc,
  4825. crtc->state));
  4826. seq_printf(s, "core_clk_rate: %llu\n",
  4827. sde_crtc->cur_perf.core_clk_rate);
  4828. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  4829. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  4830. seq_printf(s, "bw_ctl[%s]: %llu\n",
  4831. sde_power_handle_get_dbus_name(i),
  4832. sde_crtc->cur_perf.bw_ctl[i]);
  4833. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  4834. sde_power_handle_get_dbus_name(i),
  4835. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  4836. }
  4837. return 0;
  4838. }
  4839. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  4840. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  4841. {
  4842. struct drm_crtc *crtc;
  4843. struct drm_plane *plane;
  4844. struct drm_connector *conn;
  4845. struct drm_mode_object *drm_obj;
  4846. struct sde_crtc *sde_crtc;
  4847. struct sde_crtc_state *cstate;
  4848. struct sde_fence_context *ctx;
  4849. struct drm_connector_list_iter conn_iter;
  4850. struct drm_device *dev;
  4851. if (!s || !s->private)
  4852. return -EINVAL;
  4853. sde_crtc = s->private;
  4854. crtc = &sde_crtc->base;
  4855. dev = crtc->dev;
  4856. cstate = to_sde_crtc_state(crtc->state);
  4857. /* Dump input fence info */
  4858. seq_puts(s, "===Input fence===\n");
  4859. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4860. struct sde_plane_state *pstate;
  4861. struct dma_fence *fence;
  4862. pstate = to_sde_plane_state(plane->state);
  4863. if (!pstate)
  4864. continue;
  4865. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  4866. pstate->stage);
  4867. fence = pstate->input_fence;
  4868. if (fence)
  4869. sde_fence_list_dump(fence, &s);
  4870. }
  4871. /* Dump release fence info */
  4872. seq_puts(s, "\n");
  4873. seq_puts(s, "===Release fence===\n");
  4874. ctx = sde_crtc->output_fence;
  4875. drm_obj = &crtc->base;
  4876. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  4877. seq_puts(s, "\n");
  4878. /* Dump retire fence info */
  4879. seq_puts(s, "===Retire fence===\n");
  4880. drm_connector_list_iter_begin(dev, &conn_iter);
  4881. drm_for_each_connector_iter(conn, &conn_iter)
  4882. if (conn->state && conn->state->crtc == crtc &&
  4883. cstate->num_connectors < MAX_CONNECTORS) {
  4884. struct sde_connector *c_conn;
  4885. c_conn = to_sde_connector(conn);
  4886. ctx = c_conn->retire_fence;
  4887. drm_obj = &conn->base;
  4888. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  4889. }
  4890. drm_connector_list_iter_end(&conn_iter);
  4891. seq_puts(s, "\n");
  4892. return 0;
  4893. }
  4894. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  4895. {
  4896. return single_open(file, _sde_debugfs_fence_status_show,
  4897. inode->i_private);
  4898. }
  4899. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  4900. {
  4901. struct sde_crtc *sde_crtc;
  4902. struct sde_kms *sde_kms;
  4903. static const struct file_operations debugfs_status_fops = {
  4904. .open = _sde_debugfs_status_open,
  4905. .read = seq_read,
  4906. .llseek = seq_lseek,
  4907. .release = single_release,
  4908. };
  4909. static const struct file_operations debugfs_misr_fops = {
  4910. .open = simple_open,
  4911. .read = _sde_crtc_misr_read,
  4912. .write = _sde_crtc_misr_setup,
  4913. };
  4914. static const struct file_operations debugfs_fps_fops = {
  4915. .open = _sde_debugfs_fps_status,
  4916. .read = seq_read,
  4917. };
  4918. static const struct file_operations debugfs_fence_fops = {
  4919. .open = _sde_debugfs_fence_status,
  4920. .read = seq_read,
  4921. };
  4922. if (!crtc)
  4923. return -EINVAL;
  4924. sde_crtc = to_sde_crtc(crtc);
  4925. sde_kms = _sde_crtc_get_kms(crtc);
  4926. if (!sde_kms)
  4927. return -EINVAL;
  4928. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  4929. crtc->dev->primary->debugfs_root);
  4930. if (!sde_crtc->debugfs_root)
  4931. return -ENOMEM;
  4932. /* don't error check these */
  4933. debugfs_create_file("status", 0400,
  4934. sde_crtc->debugfs_root,
  4935. sde_crtc, &debugfs_status_fops);
  4936. debugfs_create_file("state", 0400,
  4937. sde_crtc->debugfs_root,
  4938. &sde_crtc->base,
  4939. &sde_crtc_debugfs_state_fops);
  4940. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  4941. sde_crtc, &debugfs_misr_fops);
  4942. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  4943. sde_crtc, &debugfs_fps_fops);
  4944. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  4945. sde_crtc, &debugfs_fence_fops);
  4946. return 0;
  4947. }
  4948. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  4949. {
  4950. struct sde_crtc *sde_crtc;
  4951. if (!crtc)
  4952. return;
  4953. sde_crtc = to_sde_crtc(crtc);
  4954. debugfs_remove_recursive(sde_crtc->debugfs_root);
  4955. }
  4956. #else
  4957. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  4958. {
  4959. return 0;
  4960. }
  4961. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  4962. {
  4963. }
  4964. #endif /* CONFIG_DEBUG_FS */
  4965. static int sde_crtc_late_register(struct drm_crtc *crtc)
  4966. {
  4967. return _sde_crtc_init_debugfs(crtc);
  4968. }
  4969. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  4970. {
  4971. _sde_crtc_destroy_debugfs(crtc);
  4972. }
  4973. static const struct drm_crtc_funcs sde_crtc_funcs = {
  4974. .set_config = drm_atomic_helper_set_config,
  4975. .destroy = sde_crtc_destroy,
  4976. .page_flip = drm_atomic_helper_page_flip,
  4977. .atomic_set_property = sde_crtc_atomic_set_property,
  4978. .atomic_get_property = sde_crtc_atomic_get_property,
  4979. .reset = sde_crtc_reset,
  4980. .atomic_duplicate_state = sde_crtc_duplicate_state,
  4981. .atomic_destroy_state = sde_crtc_destroy_state,
  4982. .late_register = sde_crtc_late_register,
  4983. .early_unregister = sde_crtc_early_unregister,
  4984. };
  4985. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  4986. .mode_fixup = sde_crtc_mode_fixup,
  4987. .disable = sde_crtc_disable,
  4988. .atomic_enable = sde_crtc_enable,
  4989. .atomic_check = sde_crtc_atomic_check,
  4990. .atomic_begin = sde_crtc_atomic_begin,
  4991. .atomic_flush = sde_crtc_atomic_flush,
  4992. };
  4993. static void _sde_crtc_event_cb(struct kthread_work *work)
  4994. {
  4995. struct sde_crtc_event *event;
  4996. struct sde_crtc *sde_crtc;
  4997. unsigned long irq_flags;
  4998. if (!work) {
  4999. SDE_ERROR("invalid work item\n");
  5000. return;
  5001. }
  5002. event = container_of(work, struct sde_crtc_event, kt_work);
  5003. /* set sde_crtc to NULL for static work structures */
  5004. sde_crtc = event->sde_crtc;
  5005. if (!sde_crtc)
  5006. return;
  5007. if (event->cb_func)
  5008. event->cb_func(&sde_crtc->base, event->usr);
  5009. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5010. list_add_tail(&event->list, &sde_crtc->event_free_list);
  5011. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5012. }
  5013. int sde_crtc_event_queue(struct drm_crtc *crtc,
  5014. void (*func)(struct drm_crtc *crtc, void *usr),
  5015. void *usr, bool color_processing_event)
  5016. {
  5017. unsigned long irq_flags;
  5018. struct sde_crtc *sde_crtc;
  5019. struct msm_drm_private *priv;
  5020. struct sde_crtc_event *event = NULL;
  5021. u32 crtc_id;
  5022. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  5023. SDE_ERROR("invalid parameters\n");
  5024. return -EINVAL;
  5025. }
  5026. sde_crtc = to_sde_crtc(crtc);
  5027. priv = crtc->dev->dev_private;
  5028. crtc_id = drm_crtc_index(crtc);
  5029. /*
  5030. * Obtain an event struct from the private cache. This event
  5031. * queue may be called from ISR contexts, so use a private
  5032. * cache to avoid calling any memory allocation functions.
  5033. */
  5034. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5035. if (!list_empty(&sde_crtc->event_free_list)) {
  5036. event = list_first_entry(&sde_crtc->event_free_list,
  5037. struct sde_crtc_event, list);
  5038. list_del_init(&event->list);
  5039. }
  5040. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5041. if (!event)
  5042. return -ENOMEM;
  5043. /* populate event node */
  5044. event->sde_crtc = sde_crtc;
  5045. event->cb_func = func;
  5046. event->usr = usr;
  5047. /* queue new event request */
  5048. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  5049. if (color_processing_event)
  5050. kthread_queue_work(&priv->pp_event_worker,
  5051. &event->kt_work);
  5052. else
  5053. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  5054. &event->kt_work);
  5055. return 0;
  5056. }
  5057. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  5058. {
  5059. int i, rc = 0;
  5060. if (!sde_crtc) {
  5061. SDE_ERROR("invalid crtc\n");
  5062. return -EINVAL;
  5063. }
  5064. spin_lock_init(&sde_crtc->event_lock);
  5065. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  5066. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  5067. list_add_tail(&sde_crtc->event_cache[i].list,
  5068. &sde_crtc->event_free_list);
  5069. return rc;
  5070. }
  5071. /*
  5072. * __sde_crtc_idle_notify_work - signal idle timeout to user space
  5073. */
  5074. static void __sde_crtc_idle_notify_work(struct kthread_work *work)
  5075. {
  5076. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5077. idle_notify_work.work);
  5078. struct drm_crtc *crtc;
  5079. struct drm_event event;
  5080. int ret = 0;
  5081. if (!sde_crtc) {
  5082. SDE_ERROR("invalid sde crtc\n");
  5083. } else {
  5084. crtc = &sde_crtc->base;
  5085. event.type = DRM_EVENT_IDLE_NOTIFY;
  5086. event.length = sizeof(u32);
  5087. msm_mode_object_event_notify(&crtc->base, crtc->dev,
  5088. &event, (u8 *)&ret);
  5089. SDE_DEBUG("crtc[%d]: idle timeout notified\n", crtc->base.id);
  5090. }
  5091. }
  5092. /* initialize crtc */
  5093. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  5094. {
  5095. struct drm_crtc *crtc = NULL;
  5096. struct sde_crtc *sde_crtc = NULL;
  5097. struct msm_drm_private *priv = NULL;
  5098. struct sde_kms *kms = NULL;
  5099. int i, rc;
  5100. priv = dev->dev_private;
  5101. kms = to_sde_kms(priv->kms);
  5102. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  5103. if (!sde_crtc)
  5104. return ERR_PTR(-ENOMEM);
  5105. crtc = &sde_crtc->base;
  5106. crtc->dev = dev;
  5107. mutex_init(&sde_crtc->crtc_lock);
  5108. spin_lock_init(&sde_crtc->spin_lock);
  5109. atomic_set(&sde_crtc->frame_pending, 0);
  5110. sde_crtc->enabled = false;
  5111. /* Below parameters are for fps calculation for sysfs node */
  5112. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  5113. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  5114. sizeof(ktime_t), GFP_KERNEL);
  5115. if (!sde_crtc->fps_info.time_buf)
  5116. SDE_ERROR("invalid buffer\n");
  5117. else
  5118. memset(sde_crtc->fps_info.time_buf, 0,
  5119. sizeof(*(sde_crtc->fps_info.time_buf)));
  5120. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  5121. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  5122. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  5123. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  5124. list_add(&sde_crtc->frame_events[i].list,
  5125. &sde_crtc->frame_event_list);
  5126. kthread_init_work(&sde_crtc->frame_events[i].work,
  5127. sde_crtc_frame_event_work);
  5128. }
  5129. drm_crtc_init_with_planes(dev, crtc, plane, NULL, &sde_crtc_funcs,
  5130. NULL);
  5131. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  5132. /* save user friendly CRTC name for later */
  5133. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  5134. /* initialize event handling */
  5135. rc = _sde_crtc_init_events(sde_crtc);
  5136. if (rc) {
  5137. drm_crtc_cleanup(crtc);
  5138. kfree(sde_crtc);
  5139. return ERR_PTR(rc);
  5140. }
  5141. /* initialize output fence support */
  5142. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  5143. if (IS_ERR(sde_crtc->output_fence)) {
  5144. rc = PTR_ERR(sde_crtc->output_fence);
  5145. SDE_ERROR("failed to init fence, %d\n", rc);
  5146. drm_crtc_cleanup(crtc);
  5147. kfree(sde_crtc);
  5148. return ERR_PTR(rc);
  5149. }
  5150. /* create CRTC properties */
  5151. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  5152. priv->crtc_property, sde_crtc->property_data,
  5153. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  5154. sizeof(struct sde_crtc_state));
  5155. sde_crtc_install_properties(crtc, kms->catalog);
  5156. /* Install color processing properties */
  5157. sde_cp_crtc_init(crtc);
  5158. sde_cp_crtc_install_properties(crtc);
  5159. sde_crtc->cur_perf.llcc_active = false;
  5160. sde_crtc->new_perf.llcc_active = false;
  5161. kthread_init_delayed_work(&sde_crtc->idle_notify_work,
  5162. __sde_crtc_idle_notify_work);
  5163. SDE_DEBUG("crtc=%d new_llcc=%d, old_llcc=%d\n",
  5164. crtc->base.id,
  5165. sde_crtc->new_perf.llcc_active,
  5166. sde_crtc->cur_perf.llcc_active);
  5167. SDE_DEBUG("%s: successfully initialized crtc\n", sde_crtc->name);
  5168. return crtc;
  5169. }
  5170. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  5171. {
  5172. struct sde_crtc *sde_crtc;
  5173. int rc = 0;
  5174. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  5175. SDE_ERROR("invalid input param(s)\n");
  5176. rc = -EINVAL;
  5177. goto end;
  5178. }
  5179. sde_crtc = to_sde_crtc(crtc);
  5180. sde_crtc->sysfs_dev = device_create_with_groups(
  5181. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  5182. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  5183. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  5184. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  5185. PTR_ERR(sde_crtc->sysfs_dev));
  5186. if (!sde_crtc->sysfs_dev)
  5187. rc = -EINVAL;
  5188. else
  5189. rc = PTR_ERR(sde_crtc->sysfs_dev);
  5190. goto end;
  5191. }
  5192. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  5193. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  5194. if (!sde_crtc->vsync_event_sf)
  5195. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  5196. crtc->base.id);
  5197. end:
  5198. return rc;
  5199. }
  5200. static int _sde_crtc_event_enable(struct sde_kms *kms,
  5201. struct drm_crtc *crtc_drm, u32 event)
  5202. {
  5203. struct sde_crtc *crtc = NULL;
  5204. struct sde_crtc_irq_info *node;
  5205. unsigned long flags;
  5206. bool found = false;
  5207. int ret, i = 0;
  5208. bool add_event = false;
  5209. crtc = to_sde_crtc(crtc_drm);
  5210. spin_lock_irqsave(&crtc->spin_lock, flags);
  5211. list_for_each_entry(node, &crtc->user_event_list, list) {
  5212. if (node->event == event) {
  5213. found = true;
  5214. break;
  5215. }
  5216. }
  5217. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5218. /* event already enabled */
  5219. if (found)
  5220. return 0;
  5221. node = NULL;
  5222. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  5223. if (custom_events[i].event == event &&
  5224. custom_events[i].func) {
  5225. node = kzalloc(sizeof(*node), GFP_KERNEL);
  5226. if (!node)
  5227. return -ENOMEM;
  5228. INIT_LIST_HEAD(&node->list);
  5229. INIT_LIST_HEAD(&node->irq.list);
  5230. node->func = custom_events[i].func;
  5231. node->event = event;
  5232. node->state = IRQ_NOINIT;
  5233. spin_lock_init(&node->state_lock);
  5234. break;
  5235. }
  5236. }
  5237. if (!node) {
  5238. SDE_ERROR("unsupported event %x\n", event);
  5239. return -EINVAL;
  5240. }
  5241. ret = 0;
  5242. if (crtc_drm->enabled) {
  5243. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5244. if (ret < 0) {
  5245. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5246. kfree(node);
  5247. return ret;
  5248. }
  5249. INIT_LIST_HEAD(&node->irq.list);
  5250. mutex_lock(&crtc->crtc_lock);
  5251. ret = node->func(crtc_drm, true, &node->irq);
  5252. if (!ret) {
  5253. spin_lock_irqsave(&crtc->spin_lock, flags);
  5254. list_add_tail(&node->list, &crtc->user_event_list);
  5255. add_event = true;
  5256. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5257. }
  5258. mutex_unlock(&crtc->crtc_lock);
  5259. pm_runtime_put_sync(crtc_drm->dev->dev);
  5260. }
  5261. if (add_event)
  5262. return 0;
  5263. if (!ret) {
  5264. spin_lock_irqsave(&crtc->spin_lock, flags);
  5265. list_add_tail(&node->list, &crtc->user_event_list);
  5266. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5267. } else {
  5268. kfree(node);
  5269. }
  5270. return ret;
  5271. }
  5272. static int _sde_crtc_event_disable(struct sde_kms *kms,
  5273. struct drm_crtc *crtc_drm, u32 event)
  5274. {
  5275. struct sde_crtc *crtc = NULL;
  5276. struct sde_crtc_irq_info *node = NULL;
  5277. unsigned long flags;
  5278. bool found = false;
  5279. int ret;
  5280. crtc = to_sde_crtc(crtc_drm);
  5281. spin_lock_irqsave(&crtc->spin_lock, flags);
  5282. list_for_each_entry(node, &crtc->user_event_list, list) {
  5283. if (node->event == event) {
  5284. list_del_init(&node->list);
  5285. found = true;
  5286. break;
  5287. }
  5288. }
  5289. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5290. /* event already disabled */
  5291. if (!found)
  5292. return 0;
  5293. /**
  5294. * crtc is disabled interrupts are cleared remove from the list,
  5295. * no need to disable/de-register.
  5296. */
  5297. if (!crtc_drm->enabled) {
  5298. kfree(node);
  5299. return 0;
  5300. }
  5301. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5302. if (ret < 0) {
  5303. SDE_ERROR("failed to enable power resource %d\n", ret);
  5304. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5305. kfree(node);
  5306. return ret;
  5307. }
  5308. ret = node->func(crtc_drm, false, &node->irq);
  5309. if (ret) {
  5310. spin_lock_irqsave(&crtc->spin_lock, flags);
  5311. list_add_tail(&node->list, &crtc->user_event_list);
  5312. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5313. } else {
  5314. kfree(node);
  5315. }
  5316. pm_runtime_put_sync(crtc_drm->dev->dev);
  5317. return ret;
  5318. }
  5319. int sde_crtc_register_custom_event(struct sde_kms *kms,
  5320. struct drm_crtc *crtc_drm, u32 event, bool en)
  5321. {
  5322. struct sde_crtc *crtc = NULL;
  5323. int ret;
  5324. crtc = to_sde_crtc(crtc_drm);
  5325. if (!crtc || !kms || !kms->dev) {
  5326. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  5327. kms, ((kms) ? (kms->dev) : NULL));
  5328. return -EINVAL;
  5329. }
  5330. if (en)
  5331. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  5332. else
  5333. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  5334. return ret;
  5335. }
  5336. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  5337. bool en, struct sde_irq_callback *irq)
  5338. {
  5339. return 0;
  5340. }
  5341. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  5342. struct sde_irq_callback *noirq)
  5343. {
  5344. /*
  5345. * IRQ object noirq is not being used here since there is
  5346. * no crtc irq from pm event.
  5347. */
  5348. return 0;
  5349. }
  5350. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  5351. bool en, struct sde_irq_callback *irq)
  5352. {
  5353. return 0;
  5354. }
  5355. /**
  5356. * sde_crtc_update_cont_splash_settings - update mixer settings
  5357. * and initial clk during device bootup for cont_splash use case
  5358. * @crtc: Pointer to drm crtc structure
  5359. */
  5360. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  5361. {
  5362. struct sde_kms *kms = NULL;
  5363. struct msm_drm_private *priv;
  5364. struct sde_crtc *sde_crtc;
  5365. u64 rate;
  5366. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  5367. SDE_ERROR("invalid crtc\n");
  5368. return;
  5369. }
  5370. priv = crtc->dev->dev_private;
  5371. kms = to_sde_kms(priv->kms);
  5372. if (!kms || !kms->catalog) {
  5373. SDE_ERROR("invalid parameters\n");
  5374. return;
  5375. }
  5376. _sde_crtc_setup_mixers(crtc);
  5377. crtc->enabled = true;
  5378. /* update core clk value for initial state with cont-splash */
  5379. sde_crtc = to_sde_crtc(crtc);
  5380. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  5381. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  5382. rate : kms->perf.max_core_clk_rate;
  5383. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  5384. }