swr-mstr-ctrl.c 83 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015-2019, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/irq.h>
  6. #include <linux/kernel.h>
  7. #include <linux/init.h>
  8. #include <linux/slab.h>
  9. #include <linux/io.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/delay.h>
  13. #include <linux/kthread.h>
  14. #include <linux/bitops.h>
  15. #include <linux/clk.h>
  16. #include <linux/gpio.h>
  17. #include <linux/of_gpio.h>
  18. #include <linux/pm_runtime.h>
  19. #include <linux/of.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/uaccess.h>
  22. #include <soc/soundwire.h>
  23. #include <soc/swr-common.h>
  24. #include <linux/regmap.h>
  25. #include <dsp/msm-audio-event-notify.h>
  26. #include "swrm_registers.h"
  27. #include "swr-mstr-ctrl.h"
  28. #define SWRM_SYSTEM_RESUME_TIMEOUT_MS 700
  29. #define SWRM_SYS_SUSPEND_WAIT 1
  30. #define SWRM_DSD_PARAMS_PORT 4
  31. #define SWR_BROADCAST_CMD_ID 0x0F
  32. #define SWR_AUTO_SUSPEND_DELAY 1 /* delay in sec */
  33. #define SWR_DEV_ID_MASK 0xFFFFFFFFFFFF
  34. #define SWR_REG_VAL_PACK(data, dev, id, reg) \
  35. ((reg) | ((id) << 16) | ((dev) << 20) | ((data) << 24))
  36. #define SWR_INVALID_PARAM 0xFF
  37. #define SWR_HSTOP_MAX_VAL 0xF
  38. #define SWR_HSTART_MIN_VAL 0x0
  39. #define SWRM_INTERRUPT_STATUS_MASK 0x1FDFD
  40. /* pm runtime auto suspend timer in msecs */
  41. static int auto_suspend_timer = SWR_AUTO_SUSPEND_DELAY * 1000;
  42. module_param(auto_suspend_timer, int, 0664);
  43. MODULE_PARM_DESC(auto_suspend_timer, "timer for auto suspend");
  44. enum {
  45. SWR_NOT_PRESENT, /* Device is detached/not present on the bus */
  46. SWR_ATTACHED_OK, /* Device is attached */
  47. SWR_ALERT, /* Device alters master for any interrupts */
  48. SWR_RESERVED, /* Reserved */
  49. };
  50. enum {
  51. MASTER_ID_WSA = 1,
  52. MASTER_ID_RX,
  53. MASTER_ID_TX
  54. };
  55. enum {
  56. ENABLE_PENDING,
  57. DISABLE_PENDING
  58. };
  59. enum {
  60. LPASS_HW_CORE,
  61. LPASS_AUDIO_CORE,
  62. };
  63. #define TRUE 1
  64. #define FALSE 0
  65. #define SWRM_MAX_PORT_REG 120
  66. #define SWRM_MAX_INIT_REG 11
  67. #define SWR_MSTR_MAX_REG_ADDR 0x1740
  68. #define SWR_MSTR_START_REG_ADDR 0x00
  69. #define SWR_MSTR_MAX_BUF_LEN 32
  70. #define BYTES_PER_LINE 12
  71. #define SWR_MSTR_RD_BUF_LEN 8
  72. #define SWR_MSTR_WR_BUF_LEN 32
  73. #define MAX_FIFO_RD_FAIL_RETRY 3
  74. static struct swr_mstr_ctrl *dbgswrm;
  75. static struct dentry *debugfs_swrm_dent;
  76. static struct dentry *debugfs_peek;
  77. static struct dentry *debugfs_poke;
  78. static struct dentry *debugfs_reg_dump;
  79. static unsigned int read_data;
  80. static bool swrm_lock_sleep(struct swr_mstr_ctrl *swrm);
  81. static void swrm_unlock_sleep(struct swr_mstr_ctrl *swrm);
  82. static bool swrm_is_msm_variant(int val)
  83. {
  84. return (val == SWRM_VERSION_1_3);
  85. }
  86. static int swrm_debug_open(struct inode *inode, struct file *file)
  87. {
  88. file->private_data = inode->i_private;
  89. return 0;
  90. }
  91. static int get_parameters(char *buf, u32 *param1, int num_of_par)
  92. {
  93. char *token;
  94. int base, cnt;
  95. token = strsep(&buf, " ");
  96. for (cnt = 0; cnt < num_of_par; cnt++) {
  97. if (token) {
  98. if ((token[1] == 'x') || (token[1] == 'X'))
  99. base = 16;
  100. else
  101. base = 10;
  102. if (kstrtou32(token, base, &param1[cnt]) != 0)
  103. return -EINVAL;
  104. token = strsep(&buf, " ");
  105. } else
  106. return -EINVAL;
  107. }
  108. return 0;
  109. }
  110. static ssize_t swrm_reg_show(char __user *ubuf, size_t count,
  111. loff_t *ppos)
  112. {
  113. int i, reg_val, len;
  114. ssize_t total = 0;
  115. char tmp_buf[SWR_MSTR_MAX_BUF_LEN];
  116. if (!ubuf || !ppos)
  117. return 0;
  118. for (i = (((int) *ppos / BYTES_PER_LINE) + SWR_MSTR_START_REG_ADDR);
  119. i <= SWR_MSTR_MAX_REG_ADDR; i += 4) {
  120. reg_val = dbgswrm->read(dbgswrm->handle, i);
  121. len = snprintf(tmp_buf, 25, "0x%.3x: 0x%.2x\n", i, reg_val);
  122. if (len < 0) {
  123. pr_err("%s: fail to fill the buffer\n", __func__);
  124. total = -EFAULT;
  125. goto copy_err;
  126. }
  127. if ((total + len) >= count - 1)
  128. break;
  129. if (copy_to_user((ubuf + total), tmp_buf, len)) {
  130. pr_err("%s: fail to copy reg dump\n", __func__);
  131. total = -EFAULT;
  132. goto copy_err;
  133. }
  134. *ppos += len;
  135. total += len;
  136. }
  137. copy_err:
  138. return total;
  139. }
  140. static ssize_t swrm_debug_read(struct file *file, char __user *ubuf,
  141. size_t count, loff_t *ppos)
  142. {
  143. char lbuf[SWR_MSTR_RD_BUF_LEN];
  144. char *access_str;
  145. ssize_t ret_cnt;
  146. if (!count || !file || !ppos || !ubuf)
  147. return -EINVAL;
  148. access_str = file->private_data;
  149. if (*ppos < 0)
  150. return -EINVAL;
  151. if (!strcmp(access_str, "swrm_peek")) {
  152. snprintf(lbuf, sizeof(lbuf), "0x%x\n", read_data);
  153. ret_cnt = simple_read_from_buffer(ubuf, count, ppos, lbuf,
  154. strnlen(lbuf, 7));
  155. } else if (!strcmp(access_str, "swrm_reg_dump")) {
  156. ret_cnt = swrm_reg_show(ubuf, count, ppos);
  157. } else {
  158. pr_err("%s: %s not permitted to read\n", __func__, access_str);
  159. ret_cnt = -EPERM;
  160. }
  161. return ret_cnt;
  162. }
  163. static ssize_t swrm_debug_write(struct file *filp,
  164. const char __user *ubuf, size_t cnt, loff_t *ppos)
  165. {
  166. char lbuf[SWR_MSTR_WR_BUF_LEN];
  167. int rc;
  168. u32 param[5];
  169. char *access_str;
  170. if (!filp || !ppos || !ubuf)
  171. return -EINVAL;
  172. access_str = filp->private_data;
  173. if (cnt > sizeof(lbuf) - 1)
  174. return -EINVAL;
  175. rc = copy_from_user(lbuf, ubuf, cnt);
  176. if (rc)
  177. return -EFAULT;
  178. lbuf[cnt] = '\0';
  179. if (!strcmp(access_str, "swrm_poke")) {
  180. /* write */
  181. rc = get_parameters(lbuf, param, 2);
  182. if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) &&
  183. (param[1] <= 0xFFFFFFFF) &&
  184. (rc == 0))
  185. rc = dbgswrm->write(dbgswrm->handle, param[0],
  186. param[1]);
  187. else
  188. rc = -EINVAL;
  189. } else if (!strcmp(access_str, "swrm_peek")) {
  190. /* read */
  191. rc = get_parameters(lbuf, param, 1);
  192. if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) && (rc == 0))
  193. read_data = dbgswrm->read(dbgswrm->handle, param[0]);
  194. else
  195. rc = -EINVAL;
  196. }
  197. if (rc == 0)
  198. rc = cnt;
  199. else
  200. pr_err("%s: rc = %d\n", __func__, rc);
  201. return rc;
  202. }
  203. static const struct file_operations swrm_debug_ops = {
  204. .open = swrm_debug_open,
  205. .write = swrm_debug_write,
  206. .read = swrm_debug_read,
  207. };
  208. static void swrm_reg_dump(struct swr_mstr_ctrl *swrm,
  209. u32 *reg, u32 *val, int len, const char* func)
  210. {
  211. int i = 0;
  212. for (i = 0; i < len; i++)
  213. dev_dbg(swrm->dev, "%s: reg = 0x%x val = 0x%x\n",
  214. func, reg[i], val[i]);
  215. }
  216. static int swrm_request_hw_vote(struct swr_mstr_ctrl *swrm,
  217. int core_type, bool enable)
  218. {
  219. int ret = 0;
  220. if (core_type == LPASS_HW_CORE) {
  221. if (swrm->lpass_core_hw_vote) {
  222. if (enable) {
  223. ret =
  224. clk_prepare_enable(swrm->lpass_core_hw_vote);
  225. if (ret < 0)
  226. dev_err(swrm->dev,
  227. "%s:lpass core hw enable failed\n",
  228. __func__);
  229. } else
  230. clk_disable_unprepare(swrm->lpass_core_hw_vote);
  231. }
  232. }
  233. if (core_type == LPASS_AUDIO_CORE) {
  234. if (swrm->lpass_core_audio) {
  235. if (enable) {
  236. ret =
  237. clk_prepare_enable(swrm->lpass_core_audio);
  238. if (ret < 0)
  239. dev_err(swrm->dev,
  240. "%s:lpass audio hw enable failed\n",
  241. __func__);
  242. } else
  243. clk_disable_unprepare(swrm->lpass_core_audio);
  244. }
  245. }
  246. return ret;
  247. }
  248. static int swrm_clk_request(struct swr_mstr_ctrl *swrm, bool enable)
  249. {
  250. int ret = 0;
  251. if (!swrm->clk || !swrm->handle)
  252. return -EINVAL;
  253. mutex_lock(&swrm->clklock);
  254. if (enable) {
  255. if (!swrm->dev_up) {
  256. ret = -ENODEV;
  257. goto exit;
  258. }
  259. if (swrm->core_vote) {
  260. ret = swrm->core_vote(swrm->handle, true);
  261. if (ret) {
  262. dev_err_ratelimited(swrm->dev,
  263. "%s: clock enable req failed",
  264. __func__);
  265. goto exit;
  266. }
  267. }
  268. swrm->clk_ref_count++;
  269. if (swrm->clk_ref_count == 1) {
  270. ret = swrm->clk(swrm->handle, true);
  271. if (ret) {
  272. dev_err_ratelimited(swrm->dev,
  273. "%s: clock enable req failed",
  274. __func__);
  275. --swrm->clk_ref_count;
  276. }
  277. }
  278. } else if (--swrm->clk_ref_count == 0) {
  279. swrm->clk(swrm->handle, false);
  280. complete(&swrm->clk_off_complete);
  281. }
  282. if (swrm->clk_ref_count < 0) {
  283. dev_err(swrm->dev, "%s: swrm clk count mismatch\n", __func__);
  284. swrm->clk_ref_count = 0;
  285. }
  286. exit:
  287. mutex_unlock(&swrm->clklock);
  288. return ret;
  289. }
  290. static int swrm_ahb_write(struct swr_mstr_ctrl *swrm,
  291. u16 reg, u32 *value)
  292. {
  293. u32 temp = (u32)(*value);
  294. int ret = 0;
  295. mutex_lock(&swrm->devlock);
  296. if (!swrm->dev_up)
  297. goto err;
  298. ret = swrm_clk_request(swrm, TRUE);
  299. if (ret) {
  300. dev_err_ratelimited(swrm->dev, "%s: clock request failed\n",
  301. __func__);
  302. goto err;
  303. }
  304. iowrite32(temp, swrm->swrm_dig_base + reg);
  305. swrm_clk_request(swrm, FALSE);
  306. err:
  307. mutex_unlock(&swrm->devlock);
  308. return ret;
  309. }
  310. static int swrm_ahb_read(struct swr_mstr_ctrl *swrm,
  311. u16 reg, u32 *value)
  312. {
  313. u32 temp = 0;
  314. int ret = 0;
  315. mutex_lock(&swrm->devlock);
  316. if (!swrm->dev_up)
  317. goto err;
  318. ret = swrm_clk_request(swrm, TRUE);
  319. if (ret) {
  320. dev_err_ratelimited(swrm->dev, "%s: clock request failed\n",
  321. __func__);
  322. goto err;
  323. }
  324. temp = ioread32(swrm->swrm_dig_base + reg);
  325. *value = temp;
  326. swrm_clk_request(swrm, FALSE);
  327. err:
  328. mutex_unlock(&swrm->devlock);
  329. return ret;
  330. }
  331. static u32 swr_master_read(struct swr_mstr_ctrl *swrm, unsigned int reg_addr)
  332. {
  333. u32 val = 0;
  334. if (swrm->read)
  335. val = swrm->read(swrm->handle, reg_addr);
  336. else
  337. swrm_ahb_read(swrm, reg_addr, &val);
  338. return val;
  339. }
  340. static void swr_master_write(struct swr_mstr_ctrl *swrm, u16 reg_addr, u32 val)
  341. {
  342. if (swrm->write)
  343. swrm->write(swrm->handle, reg_addr, val);
  344. else
  345. swrm_ahb_write(swrm, reg_addr, &val);
  346. }
  347. static int swr_master_bulk_write(struct swr_mstr_ctrl *swrm, u32 *reg_addr,
  348. u32 *val, unsigned int length)
  349. {
  350. int i = 0;
  351. if (swrm->bulk_write)
  352. swrm->bulk_write(swrm->handle, reg_addr, val, length);
  353. else {
  354. mutex_lock(&swrm->iolock);
  355. for (i = 0; i < length; i++) {
  356. /* wait for FIFO WR command to complete to avoid overflow */
  357. /*
  358. * Reduce sleep from 100us to 10us to meet KPIs
  359. * This still meets the hardware spec
  360. */
  361. usleep_range(10, 12);
  362. swr_master_write(swrm, reg_addr[i], val[i]);
  363. }
  364. mutex_unlock(&swrm->iolock);
  365. }
  366. return 0;
  367. }
  368. static bool swrm_is_port_en(struct swr_master *mstr)
  369. {
  370. return !!(mstr->num_port);
  371. }
  372. static void copy_port_tables(struct swr_mstr_ctrl *swrm,
  373. struct port_params *params)
  374. {
  375. u8 i;
  376. struct port_params *config = params;
  377. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  378. /* wsa uses single frame structure for all configurations */
  379. if (!swrm->mport_cfg[i].port_en)
  380. continue;
  381. swrm->mport_cfg[i].sinterval = config[i].si;
  382. swrm->mport_cfg[i].offset1 = config[i].off1;
  383. swrm->mport_cfg[i].offset2 = config[i].off2;
  384. swrm->mport_cfg[i].hstart = config[i].hstart;
  385. swrm->mport_cfg[i].hstop = config[i].hstop;
  386. swrm->mport_cfg[i].blk_pack_mode = config[i].bp_mode;
  387. swrm->mport_cfg[i].blk_grp_count = config[i].bgp_ctrl;
  388. swrm->mport_cfg[i].word_length = config[i].wd_len;
  389. swrm->mport_cfg[i].lane_ctrl = config[i].lane_ctrl;
  390. }
  391. }
  392. static int swrm_get_port_config(struct swr_mstr_ctrl *swrm)
  393. {
  394. struct port_params *params;
  395. u32 usecase = 0;
  396. /* TODO - Send usecase information to avoid checking for master_id */
  397. if (swrm->mport_cfg[SWRM_DSD_PARAMS_PORT].port_en &&
  398. (swrm->master_id == MASTER_ID_RX))
  399. usecase = 1;
  400. params = swrm->port_param[usecase];
  401. copy_port_tables(swrm, params);
  402. return 0;
  403. }
  404. static int swrm_get_master_port(struct swr_mstr_ctrl *swrm, u8 *mstr_port_id,
  405. u8 *mstr_ch_mask, u8 mstr_prt_type,
  406. u8 slv_port_id)
  407. {
  408. int i, j;
  409. *mstr_port_id = 0;
  410. for (i = 1; i <= swrm->num_ports; i++) {
  411. for (j = 0; j < SWR_MAX_CH_PER_PORT; j++) {
  412. if (swrm->port_mapping[i][j].port_type == mstr_prt_type)
  413. goto found;
  414. }
  415. }
  416. found:
  417. if (i > swrm->num_ports || j == SWR_MAX_CH_PER_PORT) {
  418. dev_err(swrm->dev, "%s: port type not supported by master\n",
  419. __func__);
  420. return -EINVAL;
  421. }
  422. /* id 0 corresponds to master port 1 */
  423. *mstr_port_id = i - 1;
  424. *mstr_ch_mask = swrm->port_mapping[i][j].ch_mask;
  425. return 0;
  426. }
  427. static u32 swrm_get_packed_reg_val(u8 *cmd_id, u8 cmd_data,
  428. u8 dev_addr, u16 reg_addr)
  429. {
  430. u32 val;
  431. u8 id = *cmd_id;
  432. if (id != SWR_BROADCAST_CMD_ID) {
  433. if (id < 14)
  434. id += 1;
  435. else
  436. id = 0;
  437. *cmd_id = id;
  438. }
  439. val = SWR_REG_VAL_PACK(cmd_data, dev_addr, id, reg_addr);
  440. return val;
  441. }
  442. static int swrm_cmd_fifo_rd_cmd(struct swr_mstr_ctrl *swrm, int *cmd_data,
  443. u8 dev_addr, u8 cmd_id, u16 reg_addr,
  444. u32 len)
  445. {
  446. u32 val;
  447. u32 retry_attempt = 0;
  448. mutex_lock(&swrm->iolock);
  449. val = swrm_get_packed_reg_val(&swrm->rcmd_id, len, dev_addr, reg_addr);
  450. if (swrm->read) {
  451. /* skip delay if read is handled in platform driver */
  452. swr_master_write(swrm, SWRM_CMD_FIFO_RD_CMD, val);
  453. } else {
  454. /* wait for FIFO RD to complete to avoid overflow */
  455. usleep_range(100, 105);
  456. swr_master_write(swrm, SWRM_CMD_FIFO_RD_CMD, val);
  457. /* wait for FIFO RD CMD complete to avoid overflow */
  458. usleep_range(250, 255);
  459. }
  460. retry_read:
  461. *cmd_data = swr_master_read(swrm, SWRM_CMD_FIFO_RD_FIFO_ADDR);
  462. dev_dbg(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x, rcmd_id: 0x%x, \
  463. dev_num: 0x%x, cmd_data: 0x%x\n", __func__, reg_addr,
  464. cmd_id, swrm->rcmd_id, dev_addr, *cmd_data);
  465. if ((((*cmd_data) & 0xF00) >> 8) != swrm->rcmd_id) {
  466. if (retry_attempt < MAX_FIFO_RD_FAIL_RETRY) {
  467. /* wait 500 us before retry on fifo read failure */
  468. usleep_range(500, 505);
  469. retry_attempt++;
  470. goto retry_read;
  471. } else {
  472. dev_err_ratelimited(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x, \
  473. rcmd_id: 0x%x, dev_num: 0x%x, cmd_data: 0x%x\n",
  474. __func__, reg_addr, cmd_id, swrm->rcmd_id,
  475. dev_addr, *cmd_data);
  476. dev_err_ratelimited(swrm->dev,
  477. "%s: failed to read fifo\n", __func__);
  478. }
  479. }
  480. mutex_unlock(&swrm->iolock);
  481. return 0;
  482. }
  483. static int swrm_cmd_fifo_wr_cmd(struct swr_mstr_ctrl *swrm, u8 cmd_data,
  484. u8 dev_addr, u8 cmd_id, u16 reg_addr)
  485. {
  486. u32 val;
  487. int ret = 0;
  488. mutex_lock(&swrm->iolock);
  489. if (!cmd_id)
  490. val = swrm_get_packed_reg_val(&swrm->wcmd_id, cmd_data,
  491. dev_addr, reg_addr);
  492. else
  493. val = swrm_get_packed_reg_val(&cmd_id, cmd_data,
  494. dev_addr, reg_addr);
  495. dev_dbg(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x,wcmd_id: 0x%x, \
  496. dev_num: 0x%x, cmd_data: 0x%x\n", __func__,
  497. reg_addr, cmd_id, swrm->wcmd_id,dev_addr, cmd_data);
  498. swr_master_write(swrm, SWRM_CMD_FIFO_WR_CMD, val);
  499. /*
  500. * wait for FIFO WR command to complete to avoid overflow
  501. * skip delay if write is handled in platform driver.
  502. */
  503. if(!swrm->write)
  504. usleep_range(150, 155);
  505. if (cmd_id == 0xF) {
  506. /*
  507. * sleep for 10ms for MSM soundwire variant to allow broadcast
  508. * command to complete.
  509. */
  510. if (swrm_is_msm_variant(swrm->version))
  511. usleep_range(10000, 10100);
  512. else
  513. wait_for_completion_timeout(&swrm->broadcast,
  514. (2 * HZ/10));
  515. }
  516. mutex_unlock(&swrm->iolock);
  517. return ret;
  518. }
  519. static int swrm_read(struct swr_master *master, u8 dev_num, u16 reg_addr,
  520. void *buf, u32 len)
  521. {
  522. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  523. int ret = 0;
  524. int val;
  525. u8 *reg_val = (u8 *)buf;
  526. if (!swrm) {
  527. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  528. return -EINVAL;
  529. }
  530. if (!dev_num) {
  531. dev_err(&master->dev, "%s: invalid slave dev num\n", __func__);
  532. return -EINVAL;
  533. }
  534. mutex_lock(&swrm->devlock);
  535. if (!swrm->dev_up) {
  536. mutex_unlock(&swrm->devlock);
  537. return 0;
  538. }
  539. mutex_unlock(&swrm->devlock);
  540. pm_runtime_get_sync(swrm->dev);
  541. ret = swrm_cmd_fifo_rd_cmd(swrm, &val, dev_num, 0, reg_addr, len);
  542. if (!ret)
  543. *reg_val = (u8)val;
  544. pm_runtime_put_autosuspend(swrm->dev);
  545. pm_runtime_mark_last_busy(swrm->dev);
  546. return ret;
  547. }
  548. static int swrm_write(struct swr_master *master, u8 dev_num, u16 reg_addr,
  549. const void *buf)
  550. {
  551. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  552. int ret = 0;
  553. u8 reg_val = *(u8 *)buf;
  554. if (!swrm) {
  555. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  556. return -EINVAL;
  557. }
  558. if (!dev_num) {
  559. dev_err(&master->dev, "%s: invalid slave dev num\n", __func__);
  560. return -EINVAL;
  561. }
  562. mutex_lock(&swrm->devlock);
  563. if (!swrm->dev_up) {
  564. mutex_unlock(&swrm->devlock);
  565. return 0;
  566. }
  567. mutex_unlock(&swrm->devlock);
  568. pm_runtime_get_sync(swrm->dev);
  569. ret = swrm_cmd_fifo_wr_cmd(swrm, reg_val, dev_num, 0, reg_addr);
  570. pm_runtime_put_autosuspend(swrm->dev);
  571. pm_runtime_mark_last_busy(swrm->dev);
  572. return ret;
  573. }
  574. static int swrm_bulk_write(struct swr_master *master, u8 dev_num, void *reg,
  575. const void *buf, size_t len)
  576. {
  577. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  578. int ret = 0;
  579. int i;
  580. u32 *val;
  581. u32 *swr_fifo_reg;
  582. if (!swrm || !swrm->handle) {
  583. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  584. return -EINVAL;
  585. }
  586. if (len <= 0)
  587. return -EINVAL;
  588. mutex_lock(&swrm->devlock);
  589. if (!swrm->dev_up) {
  590. mutex_unlock(&swrm->devlock);
  591. return 0;
  592. }
  593. mutex_unlock(&swrm->devlock);
  594. pm_runtime_get_sync(swrm->dev);
  595. if (dev_num) {
  596. swr_fifo_reg = kcalloc(len, sizeof(u32), GFP_KERNEL);
  597. if (!swr_fifo_reg) {
  598. ret = -ENOMEM;
  599. goto err;
  600. }
  601. val = kcalloc(len, sizeof(u32), GFP_KERNEL);
  602. if (!val) {
  603. ret = -ENOMEM;
  604. goto mem_fail;
  605. }
  606. for (i = 0; i < len; i++) {
  607. val[i] = swrm_get_packed_reg_val(&swrm->wcmd_id,
  608. ((u8 *)buf)[i],
  609. dev_num,
  610. ((u16 *)reg)[i]);
  611. swr_fifo_reg[i] = SWRM_CMD_FIFO_WR_CMD;
  612. }
  613. ret = swr_master_bulk_write(swrm, swr_fifo_reg, val, len);
  614. if (ret) {
  615. dev_err(&master->dev, "%s: bulk write failed\n",
  616. __func__);
  617. ret = -EINVAL;
  618. }
  619. } else {
  620. dev_err(&master->dev,
  621. "%s: No support of Bulk write for master regs\n",
  622. __func__);
  623. ret = -EINVAL;
  624. goto err;
  625. }
  626. kfree(val);
  627. mem_fail:
  628. kfree(swr_fifo_reg);
  629. err:
  630. pm_runtime_put_autosuspend(swrm->dev);
  631. pm_runtime_mark_last_busy(swrm->dev);
  632. return ret;
  633. }
  634. static u8 get_inactive_bank_num(struct swr_mstr_ctrl *swrm)
  635. {
  636. return (swr_master_read(swrm, SWRM_MCP_STATUS) &
  637. SWRM_MCP_STATUS_BANK_NUM_MASK) ? 0 : 1;
  638. }
  639. static void enable_bank_switch(struct swr_mstr_ctrl *swrm, u8 bank,
  640. u8 row, u8 col)
  641. {
  642. swrm_cmd_fifo_wr_cmd(swrm, ((row << 3) | col), 0xF, 0xF,
  643. SWRS_SCP_FRAME_CTRL_BANK(bank));
  644. }
  645. static struct swr_port_info *swrm_get_port_req(struct swrm_mports *mport,
  646. u8 slv_port, u8 dev_num)
  647. {
  648. struct swr_port_info *port_req = NULL;
  649. list_for_each_entry(port_req, &mport->port_req_list, list) {
  650. /* Store dev_id instead of dev_num if enumeration is changed run_time */
  651. if ((port_req->slave_port_id == slv_port)
  652. && (port_req->dev_num == dev_num))
  653. return port_req;
  654. }
  655. return NULL;
  656. }
  657. static bool swrm_remove_from_group(struct swr_master *master)
  658. {
  659. struct swr_device *swr_dev;
  660. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  661. bool is_removed = false;
  662. if (!swrm)
  663. goto end;
  664. mutex_lock(&swrm->mlock);
  665. if ((swrm->num_rx_chs > 1) &&
  666. (swrm->num_rx_chs == swrm->num_cfg_devs)) {
  667. list_for_each_entry(swr_dev, &master->devices,
  668. dev_list) {
  669. swr_dev->group_id = SWR_GROUP_NONE;
  670. master->gr_sid = 0;
  671. }
  672. is_removed = true;
  673. }
  674. mutex_unlock(&swrm->mlock);
  675. end:
  676. return is_removed;
  677. }
  678. static void swrm_disable_ports(struct swr_master *master,
  679. u8 bank)
  680. {
  681. u32 value;
  682. struct swr_port_info *port_req;
  683. int i;
  684. struct swrm_mports *mport;
  685. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  686. if (!swrm) {
  687. pr_err("%s: swrm is null\n", __func__);
  688. return;
  689. }
  690. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  691. master->num_port);
  692. for (i = 0; i < SWR_MSTR_PORT_LEN ; i++) {
  693. mport = &(swrm->mport_cfg[i]);
  694. if (!mport->port_en)
  695. continue;
  696. list_for_each_entry(port_req, &mport->port_req_list, list) {
  697. /* skip ports with no change req's*/
  698. if (port_req->req_ch == port_req->ch_en)
  699. continue;
  700. swrm_cmd_fifo_wr_cmd(swrm, port_req->req_ch,
  701. port_req->dev_num, 0x00,
  702. SWRS_DP_CHANNEL_ENABLE_BANK(port_req->slave_port_id,
  703. bank));
  704. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x\n",
  705. __func__, i,
  706. (SWRM_DP_PORT_CTRL_BANK(i + 1, bank)));
  707. }
  708. value = ((mport->req_ch)
  709. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  710. value |= ((mport->offset2)
  711. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  712. value |= ((mport->offset1)
  713. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  714. value |= mport->sinterval;
  715. swr_master_write(swrm,
  716. SWRM_DP_PORT_CTRL_BANK(i+1, bank),
  717. value);
  718. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  719. __func__, i,
  720. (SWRM_DP_PORT_CTRL_BANK(i+1, bank)), value);
  721. }
  722. }
  723. static void swrm_cleanup_disabled_port_reqs(struct swr_master *master)
  724. {
  725. struct swr_port_info *port_req, *next;
  726. int i;
  727. struct swrm_mports *mport;
  728. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  729. if (!swrm) {
  730. pr_err("%s: swrm is null\n", __func__);
  731. return;
  732. }
  733. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  734. master->num_port);
  735. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  736. mport = &(swrm->mport_cfg[i]);
  737. list_for_each_entry_safe(port_req, next,
  738. &mport->port_req_list, list) {
  739. /* skip ports without new ch req */
  740. if (port_req->ch_en == port_req->req_ch)
  741. continue;
  742. /* remove new ch req's*/
  743. port_req->ch_en = port_req->req_ch;
  744. /* If no streams enabled on port, remove the port req */
  745. if (port_req->ch_en == 0) {
  746. list_del(&port_req->list);
  747. kfree(port_req);
  748. }
  749. }
  750. /* remove new ch req's on mport*/
  751. mport->ch_en = mport->req_ch;
  752. if (!(mport->ch_en)) {
  753. mport->port_en = false;
  754. master->port_en_mask &= ~i;
  755. }
  756. }
  757. }
  758. static void swrm_copy_data_port_config(struct swr_master *master, u8 bank)
  759. {
  760. u32 value, slv_id;
  761. struct swr_port_info *port_req;
  762. int i;
  763. struct swrm_mports *mport;
  764. u32 reg[SWRM_MAX_PORT_REG];
  765. u32 val[SWRM_MAX_PORT_REG];
  766. int len = 0;
  767. u8 hparams;
  768. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  769. if (!swrm) {
  770. pr_err("%s: swrm is null\n", __func__);
  771. return;
  772. }
  773. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  774. master->num_port);
  775. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  776. mport = &(swrm->mport_cfg[i]);
  777. if (!mport->port_en)
  778. continue;
  779. list_for_each_entry(port_req, &mport->port_req_list, list) {
  780. slv_id = port_req->slave_port_id;
  781. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  782. val[len++] = SWR_REG_VAL_PACK(port_req->req_ch,
  783. port_req->dev_num, 0x00,
  784. SWRS_DP_CHANNEL_ENABLE_BANK(slv_id,
  785. bank));
  786. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  787. val[len++] = SWR_REG_VAL_PACK(mport->sinterval,
  788. port_req->dev_num, 0x00,
  789. SWRS_DP_SAMPLE_CONTROL_1_BANK(slv_id,
  790. bank));
  791. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  792. val[len++] = SWR_REG_VAL_PACK(mport->offset1,
  793. port_req->dev_num, 0x00,
  794. SWRS_DP_OFFSET_CONTROL_1_BANK(slv_id,
  795. bank));
  796. if (mport->offset2 != SWR_INVALID_PARAM) {
  797. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  798. val[len++] = SWR_REG_VAL_PACK(mport->offset2,
  799. port_req->dev_num, 0x00,
  800. SWRS_DP_OFFSET_CONTROL_2_BANK(
  801. slv_id, bank));
  802. }
  803. if (mport->hstart != SWR_INVALID_PARAM
  804. && mport->hstop != SWR_INVALID_PARAM) {
  805. hparams = (mport->hstart << 4) | mport->hstop;
  806. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  807. val[len++] = SWR_REG_VAL_PACK(hparams,
  808. port_req->dev_num, 0x00,
  809. SWRS_DP_HCONTROL_BANK(slv_id,
  810. bank));
  811. }
  812. if (mport->word_length != SWR_INVALID_PARAM) {
  813. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  814. val[len++] =
  815. SWR_REG_VAL_PACK(mport->word_length,
  816. port_req->dev_num, 0x00,
  817. SWRS_DP_BLOCK_CONTROL_1(slv_id));
  818. }
  819. if (mport->blk_pack_mode != SWR_INVALID_PARAM
  820. && swrm->master_id != MASTER_ID_WSA) {
  821. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  822. val[len++] =
  823. SWR_REG_VAL_PACK(mport->blk_pack_mode,
  824. port_req->dev_num, 0x00,
  825. SWRS_DP_BLOCK_CONTROL_3_BANK(slv_id,
  826. bank));
  827. }
  828. if (mport->blk_grp_count != SWR_INVALID_PARAM) {
  829. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  830. val[len++] =
  831. SWR_REG_VAL_PACK(mport->blk_grp_count,
  832. port_req->dev_num, 0x00,
  833. SWRS_DP_BLOCK_CONTROL_2_BANK(slv_id,
  834. bank));
  835. }
  836. if (mport->lane_ctrl != SWR_INVALID_PARAM) {
  837. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  838. val[len++] =
  839. SWR_REG_VAL_PACK(mport->lane_ctrl,
  840. port_req->dev_num, 0x00,
  841. SWRS_DP_LANE_CONTROL_BANK(slv_id,
  842. bank));
  843. }
  844. port_req->ch_en = port_req->req_ch;
  845. }
  846. value = ((mport->req_ch)
  847. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  848. if (mport->offset2 != SWR_INVALID_PARAM)
  849. value |= ((mport->offset2)
  850. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  851. value |= ((mport->offset1)
  852. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  853. value |= mport->sinterval;
  854. reg[len] = SWRM_DP_PORT_CTRL_BANK(i + 1, bank);
  855. val[len++] = value;
  856. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  857. __func__, i,
  858. (SWRM_DP_PORT_CTRL_BANK(i + 1, bank)), value);
  859. if (mport->lane_ctrl != SWR_INVALID_PARAM) {
  860. reg[len] = SWRM_DP_PORT_CTRL_2_BANK(i + 1, bank);
  861. val[len++] = mport->lane_ctrl;
  862. }
  863. if (mport->word_length != SWR_INVALID_PARAM) {
  864. reg[len] = SWRM_DP_BLOCK_CTRL_1(i + 1);
  865. val[len++] = mport->word_length;
  866. }
  867. if (mport->blk_grp_count != SWR_INVALID_PARAM) {
  868. reg[len] = SWRM_DP_BLOCK_CTRL2_BANK(i + 1, bank);
  869. val[len++] = mport->blk_grp_count;
  870. }
  871. if (mport->hstart != SWR_INVALID_PARAM
  872. && mport->hstop != SWR_INVALID_PARAM) {
  873. reg[len] = SWRM_DP_PORT_HCTRL_BANK(i + 1, bank);
  874. hparams = (mport->hstop << 4) | mport->hstart;
  875. val[len++] = hparams;
  876. } else {
  877. reg[len] = SWRM_DP_PORT_HCTRL_BANK(i + 1, bank);
  878. hparams = (SWR_HSTOP_MAX_VAL << 4) | SWR_HSTART_MIN_VAL;
  879. val[len++] = hparams;
  880. }
  881. if (mport->blk_pack_mode != SWR_INVALID_PARAM) {
  882. reg[len] = SWRM_DP_BLOCK_CTRL3_BANK(i + 1, bank);
  883. val[len++] = mport->blk_pack_mode;
  884. }
  885. mport->ch_en = mport->req_ch;
  886. }
  887. swrm_reg_dump(swrm, reg, val, len, __func__);
  888. swr_master_bulk_write(swrm, reg, val, len);
  889. }
  890. static void swrm_apply_port_config(struct swr_master *master)
  891. {
  892. u8 bank;
  893. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  894. if (!swrm) {
  895. pr_err("%s: Invalid handle to swr controller\n",
  896. __func__);
  897. return;
  898. }
  899. bank = get_inactive_bank_num(swrm);
  900. dev_dbg(swrm->dev, "%s: enter bank: %d master_ports: %d\n",
  901. __func__, bank, master->num_port);
  902. swrm_cmd_fifo_wr_cmd(swrm, 0x01, 0xF, 0x00,
  903. SWRS_SCP_HOST_CLK_DIV2_CTL_BANK(bank));
  904. swrm_copy_data_port_config(master, bank);
  905. }
  906. static int swrm_slvdev_datapath_control(struct swr_master *master, bool enable)
  907. {
  908. u8 bank;
  909. u32 value, n_row, n_col;
  910. int ret;
  911. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  912. int mask = (SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_BMSK |
  913. SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_BMSK |
  914. SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_BMSK);
  915. u8 inactive_bank;
  916. if (!swrm) {
  917. pr_err("%s: swrm is null\n", __func__);
  918. return -EFAULT;
  919. }
  920. mutex_lock(&swrm->mlock);
  921. /*
  922. * During disable if master is already down, which implies an ssr/pdr
  923. * scenario, just mark ports as disabled and exit
  924. */
  925. if (swrm->state == SWR_MSTR_SSR && !enable) {
  926. if (!test_bit(DISABLE_PENDING, &swrm->port_req_pending)) {
  927. dev_dbg(swrm->dev, "%s:No pending disconn port req\n",
  928. __func__);
  929. goto exit;
  930. }
  931. clear_bit(DISABLE_PENDING, &swrm->port_req_pending);
  932. swrm_cleanup_disabled_port_reqs(master);
  933. if (!swrm_is_port_en(master)) {
  934. dev_dbg(&master->dev, "%s: pm_runtime auto suspend triggered\n",
  935. __func__);
  936. pm_runtime_mark_last_busy(swrm->dev);
  937. pm_runtime_put_autosuspend(swrm->dev);
  938. }
  939. goto exit;
  940. }
  941. bank = get_inactive_bank_num(swrm);
  942. if (enable) {
  943. if (!test_bit(ENABLE_PENDING, &swrm->port_req_pending)) {
  944. dev_dbg(swrm->dev, "%s:No pending connect port req\n",
  945. __func__);
  946. goto exit;
  947. }
  948. clear_bit(ENABLE_PENDING, &swrm->port_req_pending);
  949. ret = swrm_get_port_config(swrm);
  950. if (ret) {
  951. /* cannot accommodate ports */
  952. swrm_cleanup_disabled_port_reqs(master);
  953. mutex_unlock(&swrm->mlock);
  954. return -EINVAL;
  955. }
  956. swr_master_write(swrm, SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN,
  957. SWRM_INTERRUPT_STATUS_MASK);
  958. /* apply the new port config*/
  959. swrm_apply_port_config(master);
  960. } else {
  961. if (!test_bit(DISABLE_PENDING, &swrm->port_req_pending)) {
  962. dev_dbg(swrm->dev, "%s:No pending disconn port req\n",
  963. __func__);
  964. goto exit;
  965. }
  966. clear_bit(DISABLE_PENDING, &swrm->port_req_pending);
  967. swrm_disable_ports(master, bank);
  968. }
  969. dev_dbg(swrm->dev, "%s: enable: %d, cfg_devs: %d\n",
  970. __func__, enable, swrm->num_cfg_devs);
  971. if (enable) {
  972. /* set col = 16 */
  973. n_col = SWR_MAX_COL;
  974. } else {
  975. /*
  976. * Do not change to col = 2 if there are still active ports
  977. */
  978. if (!master->num_port)
  979. n_col = SWR_MIN_COL;
  980. else
  981. n_col = SWR_MAX_COL;
  982. }
  983. /* Use default 50 * x, frame shape. Change based on mclk */
  984. if (swrm->mclk_freq == MCLK_FREQ_NATIVE) {
  985. dev_dbg(swrm->dev, "setting 64 x %d frameshape\n",
  986. n_col ? 16 : 2);
  987. n_row = SWR_ROW_64;
  988. } else {
  989. dev_dbg(swrm->dev, "setting 50 x %d frameshape\n",
  990. n_col ? 16 : 2);
  991. n_row = SWR_ROW_50;
  992. }
  993. value = swr_master_read(swrm, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank));
  994. value &= (~mask);
  995. value |= ((n_row << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  996. (n_col << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  997. (0 << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  998. swr_master_write(swrm, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
  999. dev_dbg(swrm->dev, "%s: regaddr: 0x%x, value: 0x%x\n", __func__,
  1000. SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
  1001. enable_bank_switch(swrm, bank, n_row, n_col);
  1002. inactive_bank = bank ? 0 : 1;
  1003. if (enable)
  1004. swrm_copy_data_port_config(master, inactive_bank);
  1005. else {
  1006. swrm_disable_ports(master, inactive_bank);
  1007. swrm_cleanup_disabled_port_reqs(master);
  1008. }
  1009. if (!swrm_is_port_en(master)) {
  1010. dev_dbg(&master->dev, "%s: pm_runtime auto suspend triggered\n",
  1011. __func__);
  1012. pm_runtime_mark_last_busy(swrm->dev);
  1013. pm_runtime_put_autosuspend(swrm->dev);
  1014. }
  1015. exit:
  1016. mutex_unlock(&swrm->mlock);
  1017. return 0;
  1018. }
  1019. static int swrm_connect_port(struct swr_master *master,
  1020. struct swr_params *portinfo)
  1021. {
  1022. int i;
  1023. struct swr_port_info *port_req;
  1024. int ret = 0;
  1025. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1026. struct swrm_mports *mport;
  1027. u8 mstr_port_id, mstr_ch_msk;
  1028. dev_dbg(&master->dev, "%s: enter\n", __func__);
  1029. if (!portinfo)
  1030. return -EINVAL;
  1031. if (!swrm) {
  1032. dev_err(&master->dev,
  1033. "%s: Invalid handle to swr controller\n",
  1034. __func__);
  1035. return -EINVAL;
  1036. }
  1037. mutex_lock(&swrm->mlock);
  1038. mutex_lock(&swrm->devlock);
  1039. if (!swrm->dev_up) {
  1040. mutex_unlock(&swrm->devlock);
  1041. mutex_unlock(&swrm->mlock);
  1042. return -EINVAL;
  1043. }
  1044. mutex_unlock(&swrm->devlock);
  1045. if (!swrm_is_port_en(master))
  1046. pm_runtime_get_sync(swrm->dev);
  1047. for (i = 0; i < portinfo->num_port; i++) {
  1048. ret = swrm_get_master_port(swrm, &mstr_port_id, &mstr_ch_msk,
  1049. portinfo->port_type[i],
  1050. portinfo->port_id[i]);
  1051. if (ret) {
  1052. dev_err(&master->dev,
  1053. "%s: mstr portid for slv port %d not found\n",
  1054. __func__, portinfo->port_id[i]);
  1055. goto port_fail;
  1056. }
  1057. mport = &(swrm->mport_cfg[mstr_port_id]);
  1058. /* get port req */
  1059. port_req = swrm_get_port_req(mport, portinfo->port_id[i],
  1060. portinfo->dev_num);
  1061. if (!port_req) {
  1062. dev_dbg(&master->dev, "%s: new req:port id %d dev %d\n",
  1063. __func__, portinfo->port_id[i],
  1064. portinfo->dev_num);
  1065. port_req = kzalloc(sizeof(struct swr_port_info),
  1066. GFP_KERNEL);
  1067. if (!port_req) {
  1068. ret = -ENOMEM;
  1069. goto mem_fail;
  1070. }
  1071. port_req->dev_num = portinfo->dev_num;
  1072. port_req->slave_port_id = portinfo->port_id[i];
  1073. port_req->num_ch = portinfo->num_ch[i];
  1074. port_req->ch_rate = portinfo->ch_rate[i];
  1075. port_req->ch_en = 0;
  1076. port_req->master_port_id = mstr_port_id;
  1077. list_add(&port_req->list, &mport->port_req_list);
  1078. }
  1079. port_req->req_ch |= portinfo->ch_en[i];
  1080. dev_dbg(&master->dev,
  1081. "%s: mstr port %d, slv port %d ch_rate %d num_ch %d\n",
  1082. __func__, port_req->master_port_id,
  1083. port_req->slave_port_id, port_req->ch_rate,
  1084. port_req->num_ch);
  1085. /* Put the port req on master port */
  1086. mport = &(swrm->mport_cfg[mstr_port_id]);
  1087. mport->port_en = true;
  1088. mport->req_ch |= mstr_ch_msk;
  1089. master->port_en_mask |= (1 << mstr_port_id);
  1090. }
  1091. master->num_port += portinfo->num_port;
  1092. set_bit(ENABLE_PENDING, &swrm->port_req_pending);
  1093. swr_port_response(master, portinfo->tid);
  1094. mutex_unlock(&swrm->mlock);
  1095. return 0;
  1096. port_fail:
  1097. mem_fail:
  1098. /* cleanup port reqs in error condition */
  1099. swrm_cleanup_disabled_port_reqs(master);
  1100. mutex_unlock(&swrm->mlock);
  1101. return ret;
  1102. }
  1103. static int swrm_disconnect_port(struct swr_master *master,
  1104. struct swr_params *portinfo)
  1105. {
  1106. int i, ret = 0;
  1107. struct swr_port_info *port_req;
  1108. struct swrm_mports *mport;
  1109. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1110. u8 mstr_port_id, mstr_ch_mask;
  1111. if (!swrm) {
  1112. dev_err(&master->dev,
  1113. "%s: Invalid handle to swr controller\n",
  1114. __func__);
  1115. return -EINVAL;
  1116. }
  1117. if (!portinfo) {
  1118. dev_err(&master->dev, "%s: portinfo is NULL\n", __func__);
  1119. return -EINVAL;
  1120. }
  1121. mutex_lock(&swrm->mlock);
  1122. for (i = 0; i < portinfo->num_port; i++) {
  1123. ret = swrm_get_master_port(swrm, &mstr_port_id, &mstr_ch_mask,
  1124. portinfo->port_type[i], portinfo->port_id[i]);
  1125. if (ret) {
  1126. dev_err(&master->dev,
  1127. "%s: mstr portid for slv port %d not found\n",
  1128. __func__, portinfo->port_id[i]);
  1129. mutex_unlock(&swrm->mlock);
  1130. return -EINVAL;
  1131. }
  1132. mport = &(swrm->mport_cfg[mstr_port_id]);
  1133. /* get port req */
  1134. port_req = swrm_get_port_req(mport, portinfo->port_id[i],
  1135. portinfo->dev_num);
  1136. if (!port_req) {
  1137. dev_err(&master->dev, "%s:port not enabled : port %d\n",
  1138. __func__, portinfo->port_id[i]);
  1139. mutex_unlock(&swrm->mlock);
  1140. return -EINVAL;
  1141. }
  1142. port_req->req_ch &= ~portinfo->ch_en[i];
  1143. mport->req_ch &= ~mstr_ch_mask;
  1144. }
  1145. master->num_port -= portinfo->num_port;
  1146. set_bit(DISABLE_PENDING, &swrm->port_req_pending);
  1147. swr_port_response(master, portinfo->tid);
  1148. mutex_unlock(&swrm->mlock);
  1149. return 0;
  1150. }
  1151. static int swrm_find_alert_slave(struct swr_mstr_ctrl *swrm,
  1152. int status, u8 *devnum)
  1153. {
  1154. int i;
  1155. bool found = false;
  1156. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  1157. if ((status & SWRM_MCP_SLV_STATUS_MASK) == SWR_ALERT) {
  1158. *devnum = i;
  1159. found = true;
  1160. break;
  1161. }
  1162. status >>= 2;
  1163. }
  1164. if (found)
  1165. return 0;
  1166. else
  1167. return -EINVAL;
  1168. }
  1169. static void swrm_enable_slave_irq(struct swr_mstr_ctrl *swrm)
  1170. {
  1171. int i;
  1172. int status = 0;
  1173. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1174. if (!status) {
  1175. dev_dbg_ratelimited(swrm->dev, "%s: slaves status is 0x%x\n",
  1176. __func__, status);
  1177. return;
  1178. }
  1179. dev_dbg(swrm->dev, "%s: slave status: 0x%x\n", __func__, status);
  1180. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  1181. if (status & SWRM_MCP_SLV_STATUS_MASK)
  1182. swrm_cmd_fifo_wr_cmd(swrm, 0x4, i, 0x0,
  1183. SWRS_SCP_INT_STATUS_MASK_1);
  1184. status >>= 2;
  1185. }
  1186. }
  1187. static int swrm_check_slave_change_status(struct swr_mstr_ctrl *swrm,
  1188. int status, u8 *devnum)
  1189. {
  1190. int i;
  1191. int new_sts = status;
  1192. int ret = SWR_NOT_PRESENT;
  1193. if (status != swrm->slave_status) {
  1194. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  1195. if ((status & SWRM_MCP_SLV_STATUS_MASK) !=
  1196. (swrm->slave_status & SWRM_MCP_SLV_STATUS_MASK)) {
  1197. ret = (status & SWRM_MCP_SLV_STATUS_MASK);
  1198. *devnum = i;
  1199. break;
  1200. }
  1201. status >>= 2;
  1202. swrm->slave_status >>= 2;
  1203. }
  1204. swrm->slave_status = new_sts;
  1205. }
  1206. return ret;
  1207. }
  1208. static irqreturn_t swr_mstr_interrupt(int irq, void *dev)
  1209. {
  1210. struct swr_mstr_ctrl *swrm = dev;
  1211. u32 value, intr_sts, intr_sts_masked;
  1212. u32 temp = 0;
  1213. u32 status, chg_sts, i;
  1214. u8 devnum = 0;
  1215. int ret = IRQ_HANDLED;
  1216. struct swr_device *swr_dev;
  1217. struct swr_master *mstr = &swrm->master;
  1218. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1219. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1220. return IRQ_NONE;
  1221. }
  1222. mutex_lock(&swrm->reslock);
  1223. if (swrm_clk_request(swrm, true)) {
  1224. dev_err_ratelimited(swrm->dev, "%s:clk request failed\n",
  1225. __func__);
  1226. mutex_unlock(&swrm->reslock);
  1227. goto exit;
  1228. }
  1229. mutex_unlock(&swrm->reslock);
  1230. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1231. intr_sts_masked = intr_sts & swrm->intr_mask;
  1232. handle_irq:
  1233. for (i = 0; i < SWRM_INTERRUPT_MAX; i++) {
  1234. value = intr_sts_masked & (1 << i);
  1235. if (!value)
  1236. continue;
  1237. switch (value) {
  1238. case SWRM_INTERRUPT_STATUS_SLAVE_PEND_IRQ:
  1239. dev_dbg(swrm->dev, "Trigger irq to slave device\n");
  1240. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1241. ret = swrm_find_alert_slave(swrm, status, &devnum);
  1242. if (ret) {
  1243. dev_err_ratelimited(swrm->dev,
  1244. "no slave alert found.spurious interrupt\n");
  1245. break;
  1246. }
  1247. swrm_cmd_fifo_rd_cmd(swrm, &temp, devnum, 0x0,
  1248. SWRS_SCP_INT_STATUS_CLEAR_1, 1);
  1249. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1250. SWRS_SCP_INT_STATUS_CLEAR_1);
  1251. swrm_cmd_fifo_wr_cmd(swrm, 0x0, devnum, 0x0,
  1252. SWRS_SCP_INT_STATUS_CLEAR_1);
  1253. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1254. if (swr_dev->dev_num != devnum)
  1255. continue;
  1256. if (swr_dev->slave_irq) {
  1257. do {
  1258. swr_dev->slave_irq_pending = 0;
  1259. handle_nested_irq(
  1260. irq_find_mapping(
  1261. swr_dev->slave_irq, 0));
  1262. } while (swr_dev->slave_irq_pending);
  1263. }
  1264. }
  1265. break;
  1266. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_ATTACHED:
  1267. dev_dbg(swrm->dev, "SWR new slave attached\n");
  1268. break;
  1269. case SWRM_INTERRUPT_STATUS_CHANGE_ENUM_SLAVE_STATUS:
  1270. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1271. if (status == swrm->slave_status) {
  1272. dev_dbg(swrm->dev,
  1273. "%s: No change in slave status: %d\n",
  1274. __func__, status);
  1275. break;
  1276. }
  1277. chg_sts = swrm_check_slave_change_status(swrm, status,
  1278. &devnum);
  1279. switch (chg_sts) {
  1280. case SWR_NOT_PRESENT:
  1281. dev_dbg(swrm->dev, "device %d got detached\n",
  1282. devnum);
  1283. break;
  1284. case SWR_ATTACHED_OK:
  1285. dev_dbg(swrm->dev, "device %d got attached\n",
  1286. devnum);
  1287. /* enable host irq from slave device*/
  1288. swrm_cmd_fifo_wr_cmd(swrm, 0xFF, devnum, 0x0,
  1289. SWRS_SCP_INT_STATUS_CLEAR_1);
  1290. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1291. SWRS_SCP_INT_STATUS_MASK_1);
  1292. break;
  1293. case SWR_ALERT:
  1294. dev_dbg(swrm->dev,
  1295. "device %d has pending interrupt\n",
  1296. devnum);
  1297. break;
  1298. }
  1299. break;
  1300. case SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET:
  1301. dev_err_ratelimited(swrm->dev,
  1302. "SWR bus clsh detected\n");
  1303. break;
  1304. case SWRM_INTERRUPT_STATUS_RD_FIFO_OVERFLOW:
  1305. dev_dbg(swrm->dev, "SWR read FIFO overflow\n");
  1306. break;
  1307. case SWRM_INTERRUPT_STATUS_RD_FIFO_UNDERFLOW:
  1308. dev_dbg(swrm->dev, "SWR read FIFO underflow\n");
  1309. break;
  1310. case SWRM_INTERRUPT_STATUS_WR_CMD_FIFO_OVERFLOW:
  1311. dev_dbg(swrm->dev, "SWR write FIFO overflow\n");
  1312. break;
  1313. case SWRM_INTERRUPT_STATUS_CMD_ERROR:
  1314. value = swr_master_read(swrm, SWRM_CMD_FIFO_STATUS);
  1315. dev_err_ratelimited(swrm->dev,
  1316. "SWR CMD error, fifo status 0x%x, flushing fifo\n",
  1317. value);
  1318. swr_master_write(swrm, SWRM_CMD_FIFO_CMD, 0x1);
  1319. break;
  1320. case SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION:
  1321. dev_err_ratelimited(swrm->dev, "SWR Port collision detected\n");
  1322. swrm->intr_mask &= ~SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION;
  1323. swr_master_write(swrm,
  1324. SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN, swrm->intr_mask);
  1325. break;
  1326. case SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH:
  1327. dev_dbg(swrm->dev, "SWR read enable valid mismatch\n");
  1328. swrm->intr_mask &=
  1329. ~SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH;
  1330. swr_master_write(swrm,
  1331. SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN, swrm->intr_mask);
  1332. break;
  1333. case SWRM_INTERRUPT_STATUS_SPECIAL_CMD_ID_FINISHED:
  1334. complete(&swrm->broadcast);
  1335. dev_dbg(swrm->dev, "SWR cmd id finished\n");
  1336. break;
  1337. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_AUTO_ENUM_FINISHED:
  1338. break;
  1339. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_FAILED:
  1340. break;
  1341. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_TABLE_IS_FULL:
  1342. break;
  1343. case SWRM_INTERRUPT_STATUS_BUS_RESET_FINISHED:
  1344. complete(&swrm->reset);
  1345. break;
  1346. case SWRM_INTERRUPT_STATUS_CLK_STOP_FINISHED:
  1347. break;
  1348. default:
  1349. dev_err_ratelimited(swrm->dev,
  1350. "SWR unknown interrupt\n");
  1351. ret = IRQ_NONE;
  1352. break;
  1353. }
  1354. }
  1355. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, intr_sts);
  1356. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, 0x0);
  1357. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1358. intr_sts_masked = intr_sts & swrm->intr_mask;
  1359. if (intr_sts_masked) {
  1360. dev_dbg(swrm->dev, "%s: new interrupt received\n", __func__);
  1361. goto handle_irq;
  1362. }
  1363. mutex_lock(&swrm->reslock);
  1364. swrm_clk_request(swrm, false);
  1365. mutex_unlock(&swrm->reslock);
  1366. exit:
  1367. swrm_unlock_sleep(swrm);
  1368. return ret;
  1369. }
  1370. static irqreturn_t swr_mstr_interrupt_v2(int irq, void *dev)
  1371. {
  1372. struct swr_mstr_ctrl *swrm = dev;
  1373. u32 value, intr_sts, intr_sts_masked;
  1374. u32 temp = 0;
  1375. u32 status, chg_sts, i;
  1376. u8 devnum = 0;
  1377. int ret = IRQ_HANDLED;
  1378. struct swr_device *swr_dev;
  1379. struct swr_master *mstr = &swrm->master;
  1380. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1381. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1382. return IRQ_NONE;
  1383. }
  1384. mutex_lock(&swrm->reslock);
  1385. if (swrm_request_hw_vote(swrm, LPASS_HW_CORE, true)) {
  1386. ret = IRQ_NONE;
  1387. goto exit;
  1388. }
  1389. if (swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, true)) {
  1390. ret = IRQ_NONE;
  1391. goto err_audio_hw_vote;
  1392. }
  1393. swrm_clk_request(swrm, true);
  1394. mutex_unlock(&swrm->reslock);
  1395. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1396. intr_sts_masked = intr_sts & swrm->intr_mask;
  1397. dev_dbg(swrm->dev, "%s: status: 0x%x \n", __func__, intr_sts_masked);
  1398. handle_irq:
  1399. for (i = 0; i < SWRM_INTERRUPT_MAX; i++) {
  1400. value = intr_sts_masked & (1 << i);
  1401. if (!value)
  1402. continue;
  1403. switch (value) {
  1404. case SWRM_INTERRUPT_STATUS_SLAVE_PEND_IRQ:
  1405. dev_dbg(swrm->dev, "%s: Trigger irq to slave device\n",
  1406. __func__);
  1407. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1408. ret = swrm_find_alert_slave(swrm, status, &devnum);
  1409. if (ret) {
  1410. dev_err_ratelimited(swrm->dev,
  1411. "%s: no slave alert found.spurious interrupt\n",
  1412. __func__);
  1413. break;
  1414. }
  1415. swrm_cmd_fifo_rd_cmd(swrm, &temp, devnum, 0x0,
  1416. SWRS_SCP_INT_STATUS_CLEAR_1, 1);
  1417. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1418. SWRS_SCP_INT_STATUS_CLEAR_1);
  1419. swrm_cmd_fifo_wr_cmd(swrm, 0x0, devnum, 0x0,
  1420. SWRS_SCP_INT_STATUS_CLEAR_1);
  1421. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1422. if (swr_dev->dev_num != devnum)
  1423. continue;
  1424. if (swr_dev->slave_irq) {
  1425. do {
  1426. handle_nested_irq(
  1427. irq_find_mapping(
  1428. swr_dev->slave_irq, 0));
  1429. } while (swr_dev->slave_irq_pending);
  1430. }
  1431. }
  1432. break;
  1433. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_ATTACHED:
  1434. dev_dbg(swrm->dev, "%s: SWR new slave attached\n",
  1435. __func__);
  1436. break;
  1437. case SWRM_INTERRUPT_STATUS_CHANGE_ENUM_SLAVE_STATUS:
  1438. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1439. if (status == swrm->slave_status) {
  1440. dev_dbg(swrm->dev,
  1441. "%s: No change in slave status: %d\n",
  1442. __func__, status);
  1443. break;
  1444. }
  1445. chg_sts = swrm_check_slave_change_status(swrm, status,
  1446. &devnum);
  1447. switch (chg_sts) {
  1448. case SWR_NOT_PRESENT:
  1449. dev_dbg(swrm->dev,
  1450. "%s: device %d got detached\n",
  1451. __func__, devnum);
  1452. break;
  1453. case SWR_ATTACHED_OK:
  1454. dev_dbg(swrm->dev,
  1455. "%s: device %d got attached\n",
  1456. __func__, devnum);
  1457. /* enable host irq from slave device*/
  1458. swrm_cmd_fifo_wr_cmd(swrm, 0xFF, devnum, 0x0,
  1459. SWRS_SCP_INT_STATUS_CLEAR_1);
  1460. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1461. SWRS_SCP_INT_STATUS_MASK_1);
  1462. break;
  1463. case SWR_ALERT:
  1464. dev_dbg(swrm->dev,
  1465. "%s: device %d has pending interrupt\n",
  1466. __func__, devnum);
  1467. break;
  1468. }
  1469. break;
  1470. case SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET:
  1471. dev_err_ratelimited(swrm->dev,
  1472. "%s: SWR bus clsh detected\n",
  1473. __func__);
  1474. break;
  1475. case SWRM_INTERRUPT_STATUS_RD_FIFO_OVERFLOW:
  1476. dev_dbg(swrm->dev, "%s: SWR read FIFO overflow\n",
  1477. __func__);
  1478. break;
  1479. case SWRM_INTERRUPT_STATUS_RD_FIFO_UNDERFLOW:
  1480. dev_dbg(swrm->dev, "%s: SWR read FIFO underflow\n",
  1481. __func__);
  1482. break;
  1483. case SWRM_INTERRUPT_STATUS_WR_CMD_FIFO_OVERFLOW:
  1484. dev_dbg(swrm->dev, "%s: SWR write FIFO overflow\n",
  1485. __func__);
  1486. break;
  1487. case SWRM_INTERRUPT_STATUS_CMD_ERROR:
  1488. value = swr_master_read(swrm, SWRM_CMD_FIFO_STATUS);
  1489. dev_err_ratelimited(swrm->dev,
  1490. "%s: SWR CMD error, fifo status 0x%x, flushing fifo\n",
  1491. __func__, value);
  1492. swr_master_write(swrm, SWRM_CMD_FIFO_CMD, 0x1);
  1493. break;
  1494. case SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION:
  1495. dev_err_ratelimited(swrm->dev,
  1496. "%s: SWR Port collision detected\n",
  1497. __func__);
  1498. swrm->intr_mask &= ~SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION;
  1499. swr_master_write(swrm,
  1500. SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN, swrm->intr_mask);
  1501. break;
  1502. case SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH:
  1503. dev_dbg(swrm->dev,
  1504. "%s: SWR read enable valid mismatch\n",
  1505. __func__);
  1506. swrm->intr_mask &=
  1507. ~SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH;
  1508. swr_master_write(swrm,
  1509. SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN, swrm->intr_mask);
  1510. break;
  1511. case SWRM_INTERRUPT_STATUS_SPECIAL_CMD_ID_FINISHED:
  1512. complete(&swrm->broadcast);
  1513. dev_dbg(swrm->dev, "%s: SWR cmd id finished\n",
  1514. __func__);
  1515. break;
  1516. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_FAILED_V2:
  1517. break;
  1518. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_TABLE_IS_FULL_V2:
  1519. break;
  1520. case SWRM_INTERRUPT_STATUS_BUS_RESET_FINISHED_V2:
  1521. break;
  1522. case SWRM_INTERRUPT_STATUS_CLK_STOP_FINISHED_V2:
  1523. break;
  1524. case SWRM_INTERRUPT_STATUS_EXT_CLK_STOP_WAKEUP:
  1525. if (swrm->state == SWR_MSTR_UP)
  1526. dev_dbg(swrm->dev,
  1527. "%s:SWR Master is already up\n",
  1528. __func__);
  1529. else
  1530. dev_err_ratelimited(swrm->dev,
  1531. "%s: SWR wokeup during clock stop\n",
  1532. __func__);
  1533. /* It might be possible the slave device gets reset
  1534. * and slave interrupt gets missed. So re-enable
  1535. * Host IRQ and process slave pending
  1536. * interrupts, if any.
  1537. */
  1538. swrm_enable_slave_irq(swrm);
  1539. break;
  1540. default:
  1541. dev_err_ratelimited(swrm->dev,
  1542. "%s: SWR unknown interrupt value: %d\n",
  1543. __func__, value);
  1544. ret = IRQ_NONE;
  1545. break;
  1546. }
  1547. }
  1548. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, intr_sts);
  1549. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, 0x0);
  1550. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1551. intr_sts_masked = intr_sts & swrm->intr_mask;
  1552. if (intr_sts_masked) {
  1553. dev_dbg(swrm->dev, "%s: new interrupt received 0x%x\n",
  1554. __func__, intr_sts_masked);
  1555. goto handle_irq;
  1556. }
  1557. mutex_lock(&swrm->reslock);
  1558. swrm_clk_request(swrm, false);
  1559. swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, false);
  1560. err_audio_hw_vote:
  1561. swrm_request_hw_vote(swrm, LPASS_HW_CORE, false);
  1562. exit:
  1563. mutex_unlock(&swrm->reslock);
  1564. swrm_unlock_sleep(swrm);
  1565. return ret;
  1566. }
  1567. static irqreturn_t swrm_wakeup_interrupt(int irq, void *dev)
  1568. {
  1569. struct swr_mstr_ctrl *swrm = dev;
  1570. int ret = IRQ_HANDLED;
  1571. if (!swrm || !(swrm->dev)) {
  1572. pr_err("%s: swrm or dev is null\n", __func__);
  1573. return IRQ_NONE;
  1574. }
  1575. mutex_lock(&swrm->devlock);
  1576. if (!swrm->dev_up) {
  1577. if (swrm->wake_irq > 0)
  1578. disable_irq_nosync(swrm->wake_irq);
  1579. mutex_unlock(&swrm->devlock);
  1580. return ret;
  1581. }
  1582. mutex_unlock(&swrm->devlock);
  1583. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1584. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1585. goto exit;
  1586. }
  1587. if (swrm->wake_irq > 0)
  1588. disable_irq_nosync(swrm->wake_irq);
  1589. pm_runtime_get_sync(swrm->dev);
  1590. pm_runtime_mark_last_busy(swrm->dev);
  1591. pm_runtime_put_autosuspend(swrm->dev);
  1592. swrm_unlock_sleep(swrm);
  1593. exit:
  1594. return ret;
  1595. }
  1596. static void swrm_wakeup_work(struct work_struct *work)
  1597. {
  1598. struct swr_mstr_ctrl *swrm;
  1599. swrm = container_of(work, struct swr_mstr_ctrl,
  1600. wakeup_work);
  1601. if (!swrm || !(swrm->dev)) {
  1602. pr_err("%s: swrm or dev is null\n", __func__);
  1603. return;
  1604. }
  1605. mutex_lock(&swrm->devlock);
  1606. if (!swrm->dev_up) {
  1607. mutex_unlock(&swrm->devlock);
  1608. goto exit;
  1609. }
  1610. mutex_unlock(&swrm->devlock);
  1611. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1612. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1613. goto exit;
  1614. }
  1615. pm_runtime_get_sync(swrm->dev);
  1616. pm_runtime_mark_last_busy(swrm->dev);
  1617. pm_runtime_put_autosuspend(swrm->dev);
  1618. swrm_unlock_sleep(swrm);
  1619. exit:
  1620. pm_relax(swrm->dev);
  1621. }
  1622. static int swrm_get_device_status(struct swr_mstr_ctrl *swrm, u8 devnum)
  1623. {
  1624. u32 val;
  1625. swrm->slave_status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1626. val = (swrm->slave_status >> (devnum * 2));
  1627. val &= SWRM_MCP_SLV_STATUS_MASK;
  1628. return val;
  1629. }
  1630. static int swrm_get_logical_dev_num(struct swr_master *mstr, u64 dev_id,
  1631. u8 *dev_num)
  1632. {
  1633. int i;
  1634. u64 id = 0;
  1635. int ret = -EINVAL;
  1636. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  1637. struct swr_device *swr_dev;
  1638. u32 num_dev = 0;
  1639. if (!swrm) {
  1640. pr_err("%s: Invalid handle to swr controller\n",
  1641. __func__);
  1642. return ret;
  1643. }
  1644. if (swrm->num_dev)
  1645. num_dev = swrm->num_dev;
  1646. else
  1647. num_dev = mstr->num_dev;
  1648. mutex_lock(&swrm->devlock);
  1649. if (!swrm->dev_up) {
  1650. mutex_unlock(&swrm->devlock);
  1651. return ret;
  1652. }
  1653. mutex_unlock(&swrm->devlock);
  1654. pm_runtime_get_sync(swrm->dev);
  1655. for (i = 1; i < (num_dev + 1); i++) {
  1656. id = ((u64)(swr_master_read(swrm,
  1657. SWRM_ENUMERATOR_SLAVE_DEV_ID_2(i))) << 32);
  1658. id |= swr_master_read(swrm,
  1659. SWRM_ENUMERATOR_SLAVE_DEV_ID_1(i));
  1660. /*
  1661. * As pm_runtime_get_sync() brings all slaves out of reset
  1662. * update logical device number for all slaves.
  1663. */
  1664. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1665. if (swr_dev->addr == (id & SWR_DEV_ID_MASK)) {
  1666. u32 status = swrm_get_device_status(swrm, i);
  1667. if ((status == 0x01) || (status == 0x02)) {
  1668. swr_dev->dev_num = i;
  1669. if ((id & SWR_DEV_ID_MASK) == dev_id) {
  1670. *dev_num = i;
  1671. ret = 0;
  1672. }
  1673. dev_dbg(swrm->dev,
  1674. "%s: devnum %d is assigned for dev addr %lx\n",
  1675. __func__, i, swr_dev->addr);
  1676. }
  1677. }
  1678. }
  1679. }
  1680. if (ret)
  1681. dev_err(swrm->dev, "%s: device 0x%llx is not ready\n",
  1682. __func__, dev_id);
  1683. pm_runtime_mark_last_busy(swrm->dev);
  1684. pm_runtime_put_autosuspend(swrm->dev);
  1685. return ret;
  1686. }
  1687. static void swrm_device_wakeup_vote(struct swr_master *mstr)
  1688. {
  1689. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  1690. if (!swrm) {
  1691. pr_err("%s: Invalid handle to swr controller\n",
  1692. __func__);
  1693. return;
  1694. }
  1695. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1696. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1697. return;
  1698. }
  1699. if (++swrm->hw_core_clk_en == 1)
  1700. if (swrm_request_hw_vote(swrm, LPASS_HW_CORE, true)) {
  1701. dev_err(swrm->dev, "%s:lpass core hw enable failed\n",
  1702. __func__);
  1703. --swrm->hw_core_clk_en;
  1704. }
  1705. if ( ++swrm->aud_core_clk_en == 1)
  1706. if (swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, true)) {
  1707. dev_err(swrm->dev, "%s:lpass audio hw enable failed\n",
  1708. __func__);
  1709. --swrm->aud_core_clk_en;
  1710. }
  1711. dev_dbg(swrm->dev, "%s: hw_clk_en: %d audio_core_clk_en: %d\n",
  1712. __func__, swrm->hw_core_clk_en, swrm->aud_core_clk_en);
  1713. pm_runtime_get_sync(swrm->dev);
  1714. }
  1715. static void swrm_device_wakeup_unvote(struct swr_master *mstr)
  1716. {
  1717. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  1718. if (!swrm) {
  1719. pr_err("%s: Invalid handle to swr controller\n",
  1720. __func__);
  1721. return;
  1722. }
  1723. pm_runtime_mark_last_busy(swrm->dev);
  1724. pm_runtime_put_autosuspend(swrm->dev);
  1725. dev_dbg(swrm->dev, "%s: hw_clk_en: %d audio_core_clk_en: %d\n",
  1726. __func__, swrm->hw_core_clk_en, swrm->aud_core_clk_en);
  1727. --swrm->aud_core_clk_en;
  1728. if (swrm->aud_core_clk_en < 0)
  1729. swrm->aud_core_clk_en = 0;
  1730. else if (swrm->aud_core_clk_en == 0)
  1731. swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, false);
  1732. --swrm->hw_core_clk_en;
  1733. if (swrm->hw_core_clk_en < 0)
  1734. swrm->hw_core_clk_en = 0;
  1735. else if (swrm->hw_core_clk_en == 0)
  1736. swrm_request_hw_vote(swrm, LPASS_HW_CORE, false);
  1737. swrm_unlock_sleep(swrm);
  1738. }
  1739. static int swrm_master_init(struct swr_mstr_ctrl *swrm)
  1740. {
  1741. int ret = 0;
  1742. u32 val;
  1743. u8 row_ctrl = SWR_ROW_50;
  1744. u8 col_ctrl = SWR_MIN_COL;
  1745. u8 ssp_period = 1;
  1746. u8 retry_cmd_num = 3;
  1747. u32 reg[SWRM_MAX_INIT_REG];
  1748. u32 value[SWRM_MAX_INIT_REG];
  1749. int len = 0;
  1750. /* Clear Rows and Cols */
  1751. val = ((row_ctrl << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  1752. (col_ctrl << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  1753. (ssp_period << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  1754. reg[len] = SWRM_MCP_FRAME_CTRL_BANK_ADDR(0);
  1755. value[len++] = val;
  1756. /* Set Auto enumeration flag */
  1757. reg[len] = SWRM_ENUMERATOR_CFG_ADDR;
  1758. value[len++] = 1;
  1759. /* Configure No pings */
  1760. val = swr_master_read(swrm, SWRM_MCP_CFG_ADDR);
  1761. val &= ~SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_BMSK;
  1762. val |= (0x1f << SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_SHFT);
  1763. reg[len] = SWRM_MCP_CFG_ADDR;
  1764. value[len++] = val;
  1765. /* Configure number of retries of a read/write cmd */
  1766. val = (retry_cmd_num << SWRM_CMD_FIFO_CFG_NUM_OF_CMD_RETRY_SHFT);
  1767. reg[len] = SWRM_CMD_FIFO_CFG_ADDR;
  1768. value[len++] = val;
  1769. reg[len] = SWRM_MCP_BUS_CTRL_ADDR;
  1770. value[len++] = 0x2;
  1771. /* Set IRQ to PULSE */
  1772. reg[len] = SWRM_COMP_CFG_ADDR;
  1773. value[len++] = 0x02;
  1774. reg[len] = SWRM_COMP_CFG_ADDR;
  1775. value[len++] = 0x03;
  1776. reg[len] = SWRM_INTERRUPT_CLEAR;
  1777. value[len++] = 0xFFFFFFFF;
  1778. swrm->intr_mask = SWRM_INTERRUPT_STATUS_MASK;
  1779. /* Mask soundwire interrupts */
  1780. reg[len] = SWRM_INTERRUPT_MASK_ADDR;
  1781. value[len++] = swrm->intr_mask;
  1782. reg[len] = SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN;
  1783. value[len++] = swrm->intr_mask;
  1784. swr_master_bulk_write(swrm, reg, value, len);
  1785. /*
  1786. * For SWR master version 1.5.1, continue
  1787. * execute on command ignore.
  1788. */
  1789. if (swrm->version == SWRM_VERSION_1_5_1)
  1790. swr_master_write(swrm, SWRM_CMD_FIFO_CFG_ADDR,
  1791. (swr_master_read(swrm,
  1792. SWRM_CMD_FIFO_CFG_ADDR) | 0x80000000));
  1793. return ret;
  1794. }
  1795. static int swrm_event_notify(struct notifier_block *self,
  1796. unsigned long action, void *data)
  1797. {
  1798. struct swr_mstr_ctrl *swrm = container_of(self, struct swr_mstr_ctrl,
  1799. event_notifier);
  1800. if (!swrm || !(swrm->dev)) {
  1801. pr_err("%s: swrm or dev is NULL\n", __func__);
  1802. return -EINVAL;
  1803. }
  1804. switch (action) {
  1805. case MSM_AUD_DC_EVENT:
  1806. schedule_work(&(swrm->dc_presence_work));
  1807. break;
  1808. case SWR_WAKE_IRQ_EVENT:
  1809. if (swrm->ipc_wakeup && !swrm->ipc_wakeup_triggered) {
  1810. swrm->ipc_wakeup_triggered = true;
  1811. pm_stay_awake(swrm->dev);
  1812. schedule_work(&swrm->wakeup_work);
  1813. }
  1814. break;
  1815. default:
  1816. dev_err(swrm->dev, "%s: invalid event type: %lu\n",
  1817. __func__, action);
  1818. return -EINVAL;
  1819. }
  1820. return 0;
  1821. }
  1822. static void swrm_notify_work_fn(struct work_struct *work)
  1823. {
  1824. struct swr_mstr_ctrl *swrm = container_of(work, struct swr_mstr_ctrl,
  1825. dc_presence_work);
  1826. if (!swrm || !swrm->pdev) {
  1827. pr_err("%s: swrm or pdev is NULL\n", __func__);
  1828. return;
  1829. }
  1830. swrm_wcd_notify(swrm->pdev, SWR_DEVICE_DOWN, NULL);
  1831. }
  1832. static int swrm_probe(struct platform_device *pdev)
  1833. {
  1834. struct swr_mstr_ctrl *swrm;
  1835. struct swr_ctrl_platform_data *pdata;
  1836. u32 i, num_ports, port_num, port_type, ch_mask;
  1837. u32 *temp, map_size, map_length, ch_iter = 0, old_port_num = 0;
  1838. int ret = 0;
  1839. struct clk *lpass_core_hw_vote = NULL;
  1840. struct clk *lpass_core_audio = NULL;
  1841. /* Allocate soundwire master driver structure */
  1842. swrm = devm_kzalloc(&pdev->dev, sizeof(struct swr_mstr_ctrl),
  1843. GFP_KERNEL);
  1844. if (!swrm) {
  1845. ret = -ENOMEM;
  1846. goto err_memory_fail;
  1847. }
  1848. swrm->pdev = pdev;
  1849. swrm->dev = &pdev->dev;
  1850. platform_set_drvdata(pdev, swrm);
  1851. swr_set_ctrl_data(&swrm->master, swrm);
  1852. pdata = dev_get_platdata(&pdev->dev);
  1853. if (!pdata) {
  1854. dev_err(&pdev->dev, "%s: pdata from parent is NULL\n",
  1855. __func__);
  1856. ret = -EINVAL;
  1857. goto err_pdata_fail;
  1858. }
  1859. swrm->handle = (void *)pdata->handle;
  1860. if (!swrm->handle) {
  1861. dev_err(&pdev->dev, "%s: swrm->handle is NULL\n",
  1862. __func__);
  1863. ret = -EINVAL;
  1864. goto err_pdata_fail;
  1865. }
  1866. ret = of_property_read_u32(pdev->dev.of_node, "qcom,swr_master_id",
  1867. &swrm->master_id);
  1868. if (ret) {
  1869. dev_err(&pdev->dev, "%s: failed to get master id\n", __func__);
  1870. goto err_pdata_fail;
  1871. }
  1872. if (!(of_property_read_u32(pdev->dev.of_node,
  1873. "swrm-io-base", &swrm->swrm_base_reg)))
  1874. ret = of_property_read_u32(pdev->dev.of_node,
  1875. "swrm-io-base", &swrm->swrm_base_reg);
  1876. if (!swrm->swrm_base_reg) {
  1877. swrm->read = pdata->read;
  1878. if (!swrm->read) {
  1879. dev_err(&pdev->dev, "%s: swrm->read is NULL\n",
  1880. __func__);
  1881. ret = -EINVAL;
  1882. goto err_pdata_fail;
  1883. }
  1884. swrm->write = pdata->write;
  1885. if (!swrm->write) {
  1886. dev_err(&pdev->dev, "%s: swrm->write is NULL\n",
  1887. __func__);
  1888. ret = -EINVAL;
  1889. goto err_pdata_fail;
  1890. }
  1891. swrm->bulk_write = pdata->bulk_write;
  1892. if (!swrm->bulk_write) {
  1893. dev_err(&pdev->dev, "%s: swrm->bulk_write is NULL\n",
  1894. __func__);
  1895. ret = -EINVAL;
  1896. goto err_pdata_fail;
  1897. }
  1898. } else {
  1899. swrm->swrm_dig_base = devm_ioremap(&pdev->dev,
  1900. swrm->swrm_base_reg, SWRM_MAX_REGISTER);
  1901. }
  1902. swrm->core_vote = pdata->core_vote;
  1903. swrm->clk = pdata->clk;
  1904. if (!swrm->clk) {
  1905. dev_err(&pdev->dev, "%s: swrm->clk is NULL\n",
  1906. __func__);
  1907. ret = -EINVAL;
  1908. goto err_pdata_fail;
  1909. }
  1910. if (of_property_read_u32(pdev->dev.of_node,
  1911. "qcom,swr-clock-stop-mode0",
  1912. &swrm->clk_stop_mode0_supp)) {
  1913. swrm->clk_stop_mode0_supp = FALSE;
  1914. }
  1915. ret = of_property_read_u32(swrm->dev->of_node, "qcom,swr-num-dev",
  1916. &swrm->num_dev);
  1917. if (ret) {
  1918. dev_dbg(&pdev->dev, "%s: Looking up %s property failed\n",
  1919. __func__, "qcom,swr-num-dev");
  1920. } else {
  1921. if (swrm->num_dev > SWR_MAX_SLAVE_DEVICES) {
  1922. dev_err(&pdev->dev, "%s: num_dev %d > max limit %d\n",
  1923. __func__, swrm->num_dev, SWR_MAX_SLAVE_DEVICES);
  1924. ret = -EINVAL;
  1925. goto err_pdata_fail;
  1926. }
  1927. }
  1928. /* Parse soundwire port mapping */
  1929. ret = of_property_read_u32(pdev->dev.of_node, "qcom,swr-num-ports",
  1930. &num_ports);
  1931. if (ret) {
  1932. dev_err(swrm->dev, "%s: Failed to get num_ports\n", __func__);
  1933. goto err_pdata_fail;
  1934. }
  1935. swrm->num_ports = num_ports;
  1936. if (!of_find_property(pdev->dev.of_node, "qcom,swr-port-mapping",
  1937. &map_size)) {
  1938. dev_err(swrm->dev, "missing port mapping\n");
  1939. goto err_pdata_fail;
  1940. }
  1941. map_length = map_size / (3 * sizeof(u32));
  1942. if (num_ports > SWR_MSTR_PORT_LEN) {
  1943. dev_err(&pdev->dev, "%s:invalid number of swr ports\n",
  1944. __func__);
  1945. ret = -EINVAL;
  1946. goto err_pdata_fail;
  1947. }
  1948. temp = devm_kzalloc(&pdev->dev, map_size, GFP_KERNEL);
  1949. if (!temp) {
  1950. ret = -ENOMEM;
  1951. goto err_pdata_fail;
  1952. }
  1953. ret = of_property_read_u32_array(pdev->dev.of_node,
  1954. "qcom,swr-port-mapping", temp, 3 * map_length);
  1955. if (ret) {
  1956. dev_err(swrm->dev, "%s: Failed to read port mapping\n",
  1957. __func__);
  1958. goto err_pdata_fail;
  1959. }
  1960. for (i = 0; i < map_length; i++) {
  1961. port_num = temp[3 * i];
  1962. port_type = temp[3 * i + 1];
  1963. ch_mask = temp[3 * i + 2];
  1964. if (port_num != old_port_num)
  1965. ch_iter = 0;
  1966. swrm->port_mapping[port_num][ch_iter].port_type = port_type;
  1967. swrm->port_mapping[port_num][ch_iter++].ch_mask = ch_mask;
  1968. old_port_num = port_num;
  1969. }
  1970. devm_kfree(&pdev->dev, temp);
  1971. swrm->reg_irq = pdata->reg_irq;
  1972. swrm->master.read = swrm_read;
  1973. swrm->master.write = swrm_write;
  1974. swrm->master.bulk_write = swrm_bulk_write;
  1975. swrm->master.get_logical_dev_num = swrm_get_logical_dev_num;
  1976. swrm->master.connect_port = swrm_connect_port;
  1977. swrm->master.disconnect_port = swrm_disconnect_port;
  1978. swrm->master.slvdev_datapath_control = swrm_slvdev_datapath_control;
  1979. swrm->master.remove_from_group = swrm_remove_from_group;
  1980. swrm->master.device_wakeup_vote = swrm_device_wakeup_vote;
  1981. swrm->master.device_wakeup_unvote = swrm_device_wakeup_unvote;
  1982. swrm->master.dev.parent = &pdev->dev;
  1983. swrm->master.dev.of_node = pdev->dev.of_node;
  1984. swrm->master.num_port = 0;
  1985. swrm->rcmd_id = 0;
  1986. swrm->wcmd_id = 0;
  1987. swrm->slave_status = 0;
  1988. swrm->num_rx_chs = 0;
  1989. swrm->clk_ref_count = 0;
  1990. swrm->swr_irq_wakeup_capable = 0;
  1991. swrm->mclk_freq = MCLK_FREQ;
  1992. swrm->dev_up = true;
  1993. swrm->state = SWR_MSTR_UP;
  1994. swrm->ipc_wakeup = false;
  1995. swrm->ipc_wakeup_triggered = false;
  1996. init_completion(&swrm->reset);
  1997. init_completion(&swrm->broadcast);
  1998. init_completion(&swrm->clk_off_complete);
  1999. mutex_init(&swrm->mlock);
  2000. mutex_init(&swrm->reslock);
  2001. mutex_init(&swrm->force_down_lock);
  2002. mutex_init(&swrm->iolock);
  2003. mutex_init(&swrm->clklock);
  2004. mutex_init(&swrm->devlock);
  2005. mutex_init(&swrm->pm_lock);
  2006. swrm->wlock_holders = 0;
  2007. swrm->pm_state = SWRM_PM_SLEEPABLE;
  2008. init_waitqueue_head(&swrm->pm_wq);
  2009. pm_qos_add_request(&swrm->pm_qos_req,
  2010. PM_QOS_CPU_DMA_LATENCY,
  2011. PM_QOS_DEFAULT_VALUE);
  2012. for (i = 0 ; i < SWR_MSTR_PORT_LEN; i++)
  2013. INIT_LIST_HEAD(&swrm->mport_cfg[i].port_req_list);
  2014. /* Register LPASS core hw vote */
  2015. lpass_core_hw_vote = devm_clk_get(&pdev->dev, "lpass_core_hw_vote");
  2016. if (IS_ERR(lpass_core_hw_vote)) {
  2017. ret = PTR_ERR(lpass_core_hw_vote);
  2018. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  2019. __func__, "lpass_core_hw_vote", ret);
  2020. lpass_core_hw_vote = NULL;
  2021. ret = 0;
  2022. }
  2023. swrm->lpass_core_hw_vote = lpass_core_hw_vote;
  2024. /* Register LPASS audio core vote */
  2025. lpass_core_audio = devm_clk_get(&pdev->dev, "lpass_audio_hw_vote");
  2026. if (IS_ERR(lpass_core_audio)) {
  2027. ret = PTR_ERR(lpass_core_audio);
  2028. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  2029. __func__, "lpass_core_audio", ret);
  2030. lpass_core_audio = NULL;
  2031. ret = 0;
  2032. }
  2033. swrm->lpass_core_audio = lpass_core_audio;
  2034. if (swrm->reg_irq) {
  2035. ret = swrm->reg_irq(swrm->handle, swr_mstr_interrupt, swrm,
  2036. SWR_IRQ_REGISTER);
  2037. if (ret) {
  2038. dev_err(&pdev->dev, "%s: IRQ register failed ret %d\n",
  2039. __func__, ret);
  2040. goto err_irq_fail;
  2041. }
  2042. } else {
  2043. swrm->irq = platform_get_irq_byname(pdev, "swr_master_irq");
  2044. if (swrm->irq < 0) {
  2045. dev_err(swrm->dev, "%s() error getting irq hdle: %d\n",
  2046. __func__, swrm->irq);
  2047. goto err_irq_fail;
  2048. }
  2049. ret = request_threaded_irq(swrm->irq, NULL,
  2050. swr_mstr_interrupt_v2,
  2051. IRQF_TRIGGER_RISING | IRQF_ONESHOT,
  2052. "swr_master_irq", swrm);
  2053. if (ret) {
  2054. dev_err(swrm->dev, "%s: Failed to request irq %d\n",
  2055. __func__, ret);
  2056. goto err_irq_fail;
  2057. }
  2058. }
  2059. /* Make inband tx interrupts as wakeup capable for slave irq */
  2060. ret = of_property_read_u32(pdev->dev.of_node,
  2061. "qcom,swr-mstr-irq-wakeup-capable",
  2062. &swrm->swr_irq_wakeup_capable);
  2063. if (ret)
  2064. dev_dbg(swrm->dev, "%s: swrm irq wakeup capable not defined\n",
  2065. __func__);
  2066. if (swrm->swr_irq_wakeup_capable)
  2067. irq_set_irq_wake(swrm->irq, 1);
  2068. ret = swr_register_master(&swrm->master);
  2069. if (ret) {
  2070. dev_err(&pdev->dev, "%s: error adding swr master\n", __func__);
  2071. goto err_mstr_fail;
  2072. }
  2073. /* Add devices registered with board-info as the
  2074. * controller will be up now
  2075. */
  2076. swr_master_add_boarddevices(&swrm->master);
  2077. mutex_lock(&swrm->mlock);
  2078. swrm_clk_request(swrm, true);
  2079. ret = swrm_master_init(swrm);
  2080. if (ret < 0) {
  2081. dev_err(&pdev->dev,
  2082. "%s: Error in master Initialization , err %d\n",
  2083. __func__, ret);
  2084. mutex_unlock(&swrm->mlock);
  2085. goto err_mstr_fail;
  2086. }
  2087. swrm->version = swr_master_read(swrm, SWRM_COMP_HW_VERSION);
  2088. mutex_unlock(&swrm->mlock);
  2089. INIT_WORK(&swrm->wakeup_work, swrm_wakeup_work);
  2090. if (pdev->dev.of_node)
  2091. of_register_swr_devices(&swrm->master);
  2092. dbgswrm = swrm;
  2093. debugfs_swrm_dent = debugfs_create_dir(dev_name(&pdev->dev), 0);
  2094. if (!IS_ERR(debugfs_swrm_dent)) {
  2095. debugfs_peek = debugfs_create_file("swrm_peek",
  2096. S_IFREG | 0444, debugfs_swrm_dent,
  2097. (void *) "swrm_peek", &swrm_debug_ops);
  2098. debugfs_poke = debugfs_create_file("swrm_poke",
  2099. S_IFREG | 0444, debugfs_swrm_dent,
  2100. (void *) "swrm_poke", &swrm_debug_ops);
  2101. debugfs_reg_dump = debugfs_create_file("swrm_reg_dump",
  2102. S_IFREG | 0444, debugfs_swrm_dent,
  2103. (void *) "swrm_reg_dump",
  2104. &swrm_debug_ops);
  2105. }
  2106. ret = device_init_wakeup(swrm->dev, true);
  2107. if (ret) {
  2108. dev_err(swrm->dev, "Device wakeup init failed: %d\n", ret);
  2109. goto err_irq_wakeup_fail;
  2110. }
  2111. pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
  2112. pm_runtime_use_autosuspend(&pdev->dev);
  2113. pm_runtime_set_active(&pdev->dev);
  2114. pm_runtime_enable(&pdev->dev);
  2115. pm_runtime_mark_last_busy(&pdev->dev);
  2116. INIT_WORK(&swrm->dc_presence_work, swrm_notify_work_fn);
  2117. swrm->event_notifier.notifier_call = swrm_event_notify;
  2118. msm_aud_evt_register_client(&swrm->event_notifier);
  2119. return 0;
  2120. err_irq_wakeup_fail:
  2121. device_init_wakeup(swrm->dev, false);
  2122. err_mstr_fail:
  2123. if (swrm->reg_irq)
  2124. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  2125. swrm, SWR_IRQ_FREE);
  2126. else if (swrm->irq)
  2127. free_irq(swrm->irq, swrm);
  2128. err_irq_fail:
  2129. mutex_destroy(&swrm->mlock);
  2130. mutex_destroy(&swrm->reslock);
  2131. mutex_destroy(&swrm->force_down_lock);
  2132. mutex_destroy(&swrm->iolock);
  2133. mutex_destroy(&swrm->clklock);
  2134. mutex_destroy(&swrm->pm_lock);
  2135. pm_qos_remove_request(&swrm->pm_qos_req);
  2136. err_pdata_fail:
  2137. err_memory_fail:
  2138. return ret;
  2139. }
  2140. static int swrm_remove(struct platform_device *pdev)
  2141. {
  2142. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2143. if (swrm->reg_irq)
  2144. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  2145. swrm, SWR_IRQ_FREE);
  2146. else if (swrm->irq)
  2147. free_irq(swrm->irq, swrm);
  2148. else if (swrm->wake_irq > 0)
  2149. free_irq(swrm->wake_irq, swrm);
  2150. if (swrm->swr_irq_wakeup_capable)
  2151. irq_set_irq_wake(swrm->irq, 0);
  2152. cancel_work_sync(&swrm->wakeup_work);
  2153. pm_runtime_disable(&pdev->dev);
  2154. pm_runtime_set_suspended(&pdev->dev);
  2155. swr_unregister_master(&swrm->master);
  2156. msm_aud_evt_unregister_client(&swrm->event_notifier);
  2157. device_init_wakeup(swrm->dev, false);
  2158. mutex_destroy(&swrm->mlock);
  2159. mutex_destroy(&swrm->reslock);
  2160. mutex_destroy(&swrm->iolock);
  2161. mutex_destroy(&swrm->clklock);
  2162. mutex_destroy(&swrm->force_down_lock);
  2163. mutex_destroy(&swrm->pm_lock);
  2164. pm_qos_remove_request(&swrm->pm_qos_req);
  2165. devm_kfree(&pdev->dev, swrm);
  2166. return 0;
  2167. }
  2168. static int swrm_clk_pause(struct swr_mstr_ctrl *swrm)
  2169. {
  2170. u32 val;
  2171. dev_dbg(swrm->dev, "%s: state: %d\n", __func__, swrm->state);
  2172. swr_master_write(swrm, SWRM_INTERRUPT_MASK_ADDR, 0x1FDFD);
  2173. val = swr_master_read(swrm, SWRM_MCP_CFG_ADDR);
  2174. val |= SWRM_MCP_CFG_BUS_CLK_PAUSE_BMSK;
  2175. swr_master_write(swrm, SWRM_MCP_CFG_ADDR, val);
  2176. return 0;
  2177. }
  2178. #ifdef CONFIG_PM
  2179. static int swrm_runtime_resume(struct device *dev)
  2180. {
  2181. struct platform_device *pdev = to_platform_device(dev);
  2182. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2183. int ret = 0;
  2184. bool hw_core_err = false;
  2185. bool aud_core_err = false;
  2186. struct swr_master *mstr = &swrm->master;
  2187. struct swr_device *swr_dev;
  2188. dev_dbg(dev, "%s: pm_runtime: resume, state:%d\n",
  2189. __func__, swrm->state);
  2190. mutex_lock(&swrm->reslock);
  2191. if (swrm_request_hw_vote(swrm, LPASS_HW_CORE, true)) {
  2192. dev_err(dev, "%s:lpass core hw enable failed\n",
  2193. __func__);
  2194. hw_core_err = true;
  2195. }
  2196. if (swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, true)) {
  2197. dev_err(dev, "%s:lpass audio hw enable failed\n",
  2198. __func__);
  2199. aud_core_err = true;
  2200. }
  2201. if ((swrm->state == SWR_MSTR_DOWN) ||
  2202. (swrm->state == SWR_MSTR_SSR && swrm->dev_up)) {
  2203. if (swrm->clk_stop_mode0_supp) {
  2204. if (swrm->ipc_wakeup)
  2205. msm_aud_evt_blocking_notifier_call_chain(
  2206. SWR_WAKE_IRQ_DEREGISTER, (void *)swrm);
  2207. }
  2208. if (swrm_clk_request(swrm, true)) {
  2209. /*
  2210. * Set autosuspend timer to 1 for
  2211. * master to enter into suspend.
  2212. */
  2213. auto_suspend_timer = 1;
  2214. goto exit;
  2215. }
  2216. if (!swrm->clk_stop_mode0_supp || swrm->state == SWR_MSTR_SSR) {
  2217. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  2218. ret = swr_device_up(swr_dev);
  2219. if (ret == -ENODEV) {
  2220. dev_dbg(dev,
  2221. "%s slave device up not implemented\n",
  2222. __func__);
  2223. ret = 0;
  2224. } else if (ret) {
  2225. dev_err(dev,
  2226. "%s: failed to wakeup swr dev %d\n",
  2227. __func__, swr_dev->dev_num);
  2228. swrm_clk_request(swrm, false);
  2229. goto exit;
  2230. }
  2231. }
  2232. swr_master_write(swrm, SWRM_COMP_SW_RESET, 0x01);
  2233. swr_master_write(swrm, SWRM_COMP_SW_RESET, 0x01);
  2234. swrm_master_init(swrm);
  2235. /* wait for hw enumeration to complete */
  2236. usleep_range(100, 105);
  2237. swrm_cmd_fifo_wr_cmd(swrm, 0x4, 0xF, 0x0,
  2238. SWRS_SCP_INT_STATUS_MASK_1);
  2239. if (swrm->state == SWR_MSTR_SSR) {
  2240. mutex_unlock(&swrm->reslock);
  2241. enable_bank_switch(swrm, 0, SWR_ROW_50, SWR_MIN_COL);
  2242. mutex_lock(&swrm->reslock);
  2243. }
  2244. } else {
  2245. /*wake up from clock stop*/
  2246. swr_master_write(swrm, SWRM_MCP_BUS_CTRL_ADDR, 0x2);
  2247. usleep_range(100, 105);
  2248. }
  2249. swrm->state = SWR_MSTR_UP;
  2250. }
  2251. exit:
  2252. if (!aud_core_err)
  2253. swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, false);
  2254. if (!hw_core_err)
  2255. swrm_request_hw_vote(swrm, LPASS_HW_CORE, false);
  2256. pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
  2257. auto_suspend_timer = SWR_AUTO_SUSPEND_DELAY * 1000;
  2258. mutex_unlock(&swrm->reslock);
  2259. return ret;
  2260. }
  2261. static int swrm_runtime_suspend(struct device *dev)
  2262. {
  2263. struct platform_device *pdev = to_platform_device(dev);
  2264. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2265. int ret = 0;
  2266. bool hw_core_err = false;
  2267. bool aud_core_err = false;
  2268. struct swr_master *mstr = &swrm->master;
  2269. struct swr_device *swr_dev;
  2270. int current_state = 0;
  2271. dev_dbg(dev, "%s: pm_runtime: suspend state: %d\n",
  2272. __func__, swrm->state);
  2273. mutex_lock(&swrm->reslock);
  2274. mutex_lock(&swrm->force_down_lock);
  2275. current_state = swrm->state;
  2276. mutex_unlock(&swrm->force_down_lock);
  2277. if (swrm_request_hw_vote(swrm, LPASS_HW_CORE, true)) {
  2278. dev_err(dev, "%s:lpass core hw enable failed\n",
  2279. __func__);
  2280. hw_core_err = true;
  2281. }
  2282. if (swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, true)) {
  2283. dev_err(dev, "%s:lpass audio hw enable failed\n",
  2284. __func__);
  2285. aud_core_err = true;
  2286. }
  2287. if ((current_state == SWR_MSTR_UP) ||
  2288. (current_state == SWR_MSTR_SSR)) {
  2289. if ((current_state != SWR_MSTR_SSR) &&
  2290. swrm_is_port_en(&swrm->master)) {
  2291. dev_dbg(dev, "%s ports are enabled\n", __func__);
  2292. ret = -EBUSY;
  2293. goto exit;
  2294. }
  2295. if (!swrm->clk_stop_mode0_supp || swrm->state == SWR_MSTR_SSR) {
  2296. mutex_unlock(&swrm->reslock);
  2297. enable_bank_switch(swrm, 0, SWR_ROW_50, SWR_MIN_COL);
  2298. mutex_lock(&swrm->reslock);
  2299. swrm_clk_pause(swrm);
  2300. swr_master_write(swrm, SWRM_COMP_CFG_ADDR, 0x00);
  2301. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  2302. ret = swr_device_down(swr_dev);
  2303. if (ret == -ENODEV) {
  2304. dev_dbg_ratelimited(dev,
  2305. "%s slave device down not implemented\n",
  2306. __func__);
  2307. ret = 0;
  2308. } else if (ret) {
  2309. dev_err(dev,
  2310. "%s: failed to shutdown swr dev %d\n",
  2311. __func__, swr_dev->dev_num);
  2312. goto exit;
  2313. }
  2314. }
  2315. } else {
  2316. mutex_unlock(&swrm->reslock);
  2317. /* clock stop sequence */
  2318. swrm_cmd_fifo_wr_cmd(swrm, 0x2, 0xF, 0xF,
  2319. SWRS_SCP_CONTROL);
  2320. mutex_lock(&swrm->reslock);
  2321. usleep_range(100, 105);
  2322. }
  2323. ret = swrm_clk_request(swrm, false);
  2324. if (ret) {
  2325. dev_err(dev, "%s: swrmn clk failed\n", __func__);
  2326. ret = 0;
  2327. goto exit;
  2328. }
  2329. if (swrm->clk_stop_mode0_supp) {
  2330. if (swrm->wake_irq > 0) {
  2331. enable_irq(swrm->wake_irq);
  2332. } else if (swrm->ipc_wakeup) {
  2333. msm_aud_evt_blocking_notifier_call_chain(
  2334. SWR_WAKE_IRQ_REGISTER, (void *)swrm);
  2335. swrm->ipc_wakeup_triggered = false;
  2336. }
  2337. }
  2338. }
  2339. /* Retain SSR state until resume */
  2340. if (current_state != SWR_MSTR_SSR)
  2341. swrm->state = SWR_MSTR_DOWN;
  2342. exit:
  2343. if (!aud_core_err)
  2344. swrm_request_hw_vote(swrm, LPASS_AUDIO_CORE, false);
  2345. if (!hw_core_err)
  2346. swrm_request_hw_vote(swrm, LPASS_HW_CORE, false);
  2347. mutex_unlock(&swrm->reslock);
  2348. return ret;
  2349. }
  2350. #endif /* CONFIG_PM */
  2351. static int swrm_device_suspend(struct device *dev)
  2352. {
  2353. struct platform_device *pdev = to_platform_device(dev);
  2354. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2355. int ret = 0;
  2356. dev_dbg(dev, "%s: swrm state: %d\n", __func__, swrm->state);
  2357. if (!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev)) {
  2358. ret = swrm_runtime_suspend(dev);
  2359. if (!ret) {
  2360. pm_runtime_disable(dev);
  2361. pm_runtime_set_suspended(dev);
  2362. pm_runtime_enable(dev);
  2363. }
  2364. }
  2365. return 0;
  2366. }
  2367. static int swrm_device_down(struct device *dev)
  2368. {
  2369. struct platform_device *pdev = to_platform_device(dev);
  2370. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2371. dev_dbg(dev, "%s: swrm state: %d\n", __func__, swrm->state);
  2372. mutex_lock(&swrm->force_down_lock);
  2373. swrm->state = SWR_MSTR_SSR;
  2374. mutex_unlock(&swrm->force_down_lock);
  2375. swrm_device_suspend(dev);
  2376. return 0;
  2377. }
  2378. int swrm_register_wake_irq(struct swr_mstr_ctrl *swrm)
  2379. {
  2380. int ret = 0;
  2381. int irq, dir_apps_irq;
  2382. if (!swrm->ipc_wakeup) {
  2383. irq = of_get_named_gpio(swrm->dev->of_node,
  2384. "qcom,swr-wakeup-irq", 0);
  2385. if (gpio_is_valid(irq)) {
  2386. swrm->wake_irq = gpio_to_irq(irq);
  2387. if (swrm->wake_irq < 0) {
  2388. dev_err(swrm->dev,
  2389. "Unable to configure irq\n");
  2390. return swrm->wake_irq;
  2391. }
  2392. } else {
  2393. dir_apps_irq = platform_get_irq_byname(swrm->pdev,
  2394. "swr_wake_irq");
  2395. if (dir_apps_irq < 0) {
  2396. dev_err(swrm->dev,
  2397. "TLMM connect gpio not found\n");
  2398. return -EINVAL;
  2399. }
  2400. swrm->wake_irq = dir_apps_irq;
  2401. }
  2402. ret = request_threaded_irq(swrm->wake_irq, NULL,
  2403. swrm_wakeup_interrupt,
  2404. IRQF_TRIGGER_HIGH | IRQF_ONESHOT,
  2405. "swr_wake_irq", swrm);
  2406. if (ret) {
  2407. dev_err(swrm->dev, "%s: Failed to request irq %d\n",
  2408. __func__, ret);
  2409. return -EINVAL;
  2410. }
  2411. irq_set_irq_wake(swrm->wake_irq, 1);
  2412. }
  2413. return ret;
  2414. }
  2415. static int swrm_alloc_port_mem(struct device *dev, struct swr_mstr_ctrl *swrm,
  2416. u32 uc, u32 size)
  2417. {
  2418. if (!swrm->port_param) {
  2419. swrm->port_param = devm_kzalloc(dev,
  2420. sizeof(swrm->port_param) * SWR_UC_MAX,
  2421. GFP_KERNEL);
  2422. if (!swrm->port_param)
  2423. return -ENOMEM;
  2424. }
  2425. if (!swrm->port_param[uc]) {
  2426. swrm->port_param[uc] = devm_kcalloc(dev, size,
  2427. sizeof(struct port_params),
  2428. GFP_KERNEL);
  2429. if (!swrm->port_param[uc])
  2430. return -ENOMEM;
  2431. } else {
  2432. dev_err_ratelimited(swrm->dev, "%s: called more than once\n",
  2433. __func__);
  2434. }
  2435. return 0;
  2436. }
  2437. static int swrm_copy_port_config(struct swr_mstr_ctrl *swrm,
  2438. struct swrm_port_config *port_cfg,
  2439. u32 size)
  2440. {
  2441. int idx;
  2442. struct port_params *params;
  2443. int uc = port_cfg->uc;
  2444. int ret = 0;
  2445. for (idx = 0; idx < size; idx++) {
  2446. params = &((struct port_params *)port_cfg->params)[idx];
  2447. if (!params) {
  2448. dev_err(swrm->dev, "%s: Invalid params\n", __func__);
  2449. ret = -EINVAL;
  2450. break;
  2451. }
  2452. memcpy(&swrm->port_param[uc][idx], params,
  2453. sizeof(struct port_params));
  2454. }
  2455. return ret;
  2456. }
  2457. /**
  2458. * swrm_wcd_notify - parent device can notify to soundwire master through
  2459. * this function
  2460. * @pdev: pointer to platform device structure
  2461. * @id: command id from parent to the soundwire master
  2462. * @data: data from parent device to soundwire master
  2463. */
  2464. int swrm_wcd_notify(struct platform_device *pdev, u32 id, void *data)
  2465. {
  2466. struct swr_mstr_ctrl *swrm;
  2467. int ret = 0;
  2468. struct swr_master *mstr;
  2469. struct swr_device *swr_dev;
  2470. struct swrm_port_config *port_cfg;
  2471. if (!pdev) {
  2472. pr_err("%s: pdev is NULL\n", __func__);
  2473. return -EINVAL;
  2474. }
  2475. swrm = platform_get_drvdata(pdev);
  2476. if (!swrm) {
  2477. dev_err(&pdev->dev, "%s: swrm is NULL\n", __func__);
  2478. return -EINVAL;
  2479. }
  2480. mstr = &swrm->master;
  2481. switch (id) {
  2482. case SWR_REQ_CLK_SWITCH:
  2483. /* This will put soundwire in clock stop mode and disable the
  2484. * clocks, if there is no active usecase running, so that the
  2485. * next activity on soundwire will request clock from new clock
  2486. * source.
  2487. */
  2488. mutex_lock(&swrm->mlock);
  2489. if (swrm->state == SWR_MSTR_UP)
  2490. swrm_device_suspend(&pdev->dev);
  2491. mutex_unlock(&swrm->mlock);
  2492. break;
  2493. case SWR_CLK_FREQ:
  2494. if (!data) {
  2495. dev_err(swrm->dev, "%s: data is NULL\n", __func__);
  2496. ret = -EINVAL;
  2497. } else {
  2498. mutex_lock(&swrm->mlock);
  2499. if (swrm->mclk_freq != *(int *)data) {
  2500. dev_dbg(swrm->dev, "%s: freq change: force mstr down\n", __func__);
  2501. if (swrm->state == SWR_MSTR_DOWN)
  2502. dev_dbg(swrm->dev, "%s:SWR master is already Down:%d\n",
  2503. __func__, swrm->state);
  2504. else
  2505. swrm_device_suspend(&pdev->dev);
  2506. }
  2507. swrm->mclk_freq = *(int *)data;
  2508. mutex_unlock(&swrm->mlock);
  2509. }
  2510. break;
  2511. case SWR_DEVICE_SSR_DOWN:
  2512. mutex_lock(&swrm->devlock);
  2513. swrm->dev_up = false;
  2514. mutex_unlock(&swrm->devlock);
  2515. mutex_lock(&swrm->reslock);
  2516. swrm->state = SWR_MSTR_SSR;
  2517. mutex_unlock(&swrm->reslock);
  2518. break;
  2519. case SWR_DEVICE_SSR_UP:
  2520. /* wait for clk voting to be zero */
  2521. reinit_completion(&swrm->clk_off_complete);
  2522. if (swrm->clk_ref_count &&
  2523. !wait_for_completion_timeout(&swrm->clk_off_complete,
  2524. msecs_to_jiffies(500)))
  2525. dev_err(swrm->dev, "%s: clock voting not zero\n",
  2526. __func__);
  2527. mutex_lock(&swrm->devlock);
  2528. swrm->dev_up = true;
  2529. mutex_unlock(&swrm->devlock);
  2530. break;
  2531. case SWR_DEVICE_DOWN:
  2532. dev_dbg(swrm->dev, "%s: swr master down called\n", __func__);
  2533. mutex_lock(&swrm->mlock);
  2534. if (swrm->state == SWR_MSTR_DOWN)
  2535. dev_dbg(swrm->dev, "%s:SWR master is already Down:%d\n",
  2536. __func__, swrm->state);
  2537. else
  2538. swrm_device_down(&pdev->dev);
  2539. mutex_unlock(&swrm->mlock);
  2540. break;
  2541. case SWR_DEVICE_UP:
  2542. dev_dbg(swrm->dev, "%s: swr master up called\n", __func__);
  2543. mutex_lock(&swrm->devlock);
  2544. if (!swrm->dev_up) {
  2545. dev_dbg(swrm->dev, "SSR not complete yet\n");
  2546. mutex_unlock(&swrm->devlock);
  2547. return -EBUSY;
  2548. }
  2549. mutex_unlock(&swrm->devlock);
  2550. mutex_lock(&swrm->mlock);
  2551. pm_runtime_mark_last_busy(&pdev->dev);
  2552. pm_runtime_get_sync(&pdev->dev);
  2553. mutex_lock(&swrm->reslock);
  2554. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  2555. ret = swr_reset_device(swr_dev);
  2556. if (ret) {
  2557. dev_err(swrm->dev,
  2558. "%s: failed to reset swr device %d\n",
  2559. __func__, swr_dev->dev_num);
  2560. swrm_clk_request(swrm, false);
  2561. }
  2562. }
  2563. pm_runtime_mark_last_busy(&pdev->dev);
  2564. pm_runtime_put_autosuspend(&pdev->dev);
  2565. mutex_unlock(&swrm->reslock);
  2566. mutex_unlock(&swrm->mlock);
  2567. break;
  2568. case SWR_SET_NUM_RX_CH:
  2569. if (!data) {
  2570. dev_err(swrm->dev, "%s: data is NULL\n", __func__);
  2571. ret = -EINVAL;
  2572. } else {
  2573. mutex_lock(&swrm->mlock);
  2574. swrm->num_rx_chs = *(int *)data;
  2575. if ((swrm->num_rx_chs > 1) && !swrm->num_cfg_devs) {
  2576. list_for_each_entry(swr_dev, &mstr->devices,
  2577. dev_list) {
  2578. ret = swr_set_device_group(swr_dev,
  2579. SWR_BROADCAST);
  2580. if (ret)
  2581. dev_err(swrm->dev,
  2582. "%s: set num ch failed\n",
  2583. __func__);
  2584. }
  2585. } else {
  2586. list_for_each_entry(swr_dev, &mstr->devices,
  2587. dev_list) {
  2588. ret = swr_set_device_group(swr_dev,
  2589. SWR_GROUP_NONE);
  2590. if (ret)
  2591. dev_err(swrm->dev,
  2592. "%s: set num ch failed\n",
  2593. __func__);
  2594. }
  2595. }
  2596. mutex_unlock(&swrm->mlock);
  2597. }
  2598. break;
  2599. case SWR_REGISTER_WAKE_IRQ:
  2600. if (!data) {
  2601. dev_err(swrm->dev, "%s: reg wake irq data is NULL\n",
  2602. __func__);
  2603. ret = -EINVAL;
  2604. } else {
  2605. mutex_lock(&swrm->mlock);
  2606. swrm->ipc_wakeup = *(u32 *)data;
  2607. ret = swrm_register_wake_irq(swrm);
  2608. if (ret)
  2609. dev_err(swrm->dev, "%s: register wake_irq failed\n",
  2610. __func__);
  2611. mutex_unlock(&swrm->mlock);
  2612. }
  2613. break;
  2614. case SWR_REGISTER_WAKEUP:
  2615. msm_aud_evt_blocking_notifier_call_chain(
  2616. SWR_WAKE_IRQ_REGISTER, (void *)swrm);
  2617. break;
  2618. case SWR_DEREGISTER_WAKEUP:
  2619. msm_aud_evt_blocking_notifier_call_chain(
  2620. SWR_WAKE_IRQ_DEREGISTER, (void *)swrm);
  2621. break;
  2622. case SWR_SET_PORT_MAP:
  2623. if (!data) {
  2624. dev_err(swrm->dev, "%s: data is NULL for id=%d\n",
  2625. __func__, id);
  2626. ret = -EINVAL;
  2627. } else {
  2628. mutex_lock(&swrm->mlock);
  2629. port_cfg = (struct swrm_port_config *)data;
  2630. if (!port_cfg->size) {
  2631. ret = -EINVAL;
  2632. goto done;
  2633. }
  2634. ret = swrm_alloc_port_mem(&pdev->dev, swrm,
  2635. port_cfg->uc, port_cfg->size);
  2636. if (!ret)
  2637. swrm_copy_port_config(swrm, port_cfg,
  2638. port_cfg->size);
  2639. done:
  2640. mutex_unlock(&swrm->mlock);
  2641. }
  2642. break;
  2643. default:
  2644. dev_err(swrm->dev, "%s: swr master unknown id %d\n",
  2645. __func__, id);
  2646. break;
  2647. }
  2648. return ret;
  2649. }
  2650. EXPORT_SYMBOL(swrm_wcd_notify);
  2651. /*
  2652. * swrm_pm_cmpxchg:
  2653. * Check old state and exchange with pm new state
  2654. * if old state matches with current state
  2655. *
  2656. * @swrm: pointer to wcd core resource
  2657. * @o: pm old state
  2658. * @n: pm new state
  2659. *
  2660. * Returns old state
  2661. */
  2662. static enum swrm_pm_state swrm_pm_cmpxchg(
  2663. struct swr_mstr_ctrl *swrm,
  2664. enum swrm_pm_state o,
  2665. enum swrm_pm_state n)
  2666. {
  2667. enum swrm_pm_state old;
  2668. if (!swrm)
  2669. return o;
  2670. mutex_lock(&swrm->pm_lock);
  2671. old = swrm->pm_state;
  2672. if (old == o)
  2673. swrm->pm_state = n;
  2674. mutex_unlock(&swrm->pm_lock);
  2675. return old;
  2676. }
  2677. static bool swrm_lock_sleep(struct swr_mstr_ctrl *swrm)
  2678. {
  2679. enum swrm_pm_state os;
  2680. /*
  2681. * swrm_{lock/unlock}_sleep will be called by swr irq handler
  2682. * and slave wake up requests..
  2683. *
  2684. * If system didn't resume, we can simply return false so
  2685. * IRQ handler can return without handling IRQ.
  2686. */
  2687. mutex_lock(&swrm->pm_lock);
  2688. if (swrm->wlock_holders++ == 0) {
  2689. dev_dbg(swrm->dev, "%s: holding wake lock\n", __func__);
  2690. pm_qos_update_request(&swrm->pm_qos_req,
  2691. msm_cpuidle_get_deep_idle_latency());
  2692. pm_stay_awake(swrm->dev);
  2693. }
  2694. mutex_unlock(&swrm->pm_lock);
  2695. if (!wait_event_timeout(swrm->pm_wq,
  2696. ((os = swrm_pm_cmpxchg(swrm,
  2697. SWRM_PM_SLEEPABLE,
  2698. SWRM_PM_AWAKE)) ==
  2699. SWRM_PM_SLEEPABLE ||
  2700. (os == SWRM_PM_AWAKE)),
  2701. msecs_to_jiffies(
  2702. SWRM_SYSTEM_RESUME_TIMEOUT_MS))) {
  2703. dev_err(swrm->dev, "%s: system didn't resume within %dms, s %d, w %d\n",
  2704. __func__, SWRM_SYSTEM_RESUME_TIMEOUT_MS, swrm->pm_state,
  2705. swrm->wlock_holders);
  2706. swrm_unlock_sleep(swrm);
  2707. return false;
  2708. }
  2709. wake_up_all(&swrm->pm_wq);
  2710. return true;
  2711. }
  2712. static void swrm_unlock_sleep(struct swr_mstr_ctrl *swrm)
  2713. {
  2714. mutex_lock(&swrm->pm_lock);
  2715. if (--swrm->wlock_holders == 0) {
  2716. dev_dbg(swrm->dev, "%s: releasing wake lock pm_state %d -> %d\n",
  2717. __func__, swrm->pm_state, SWRM_PM_SLEEPABLE);
  2718. /*
  2719. * if swrm_lock_sleep failed, pm_state would be still
  2720. * swrm_PM_ASLEEP, don't overwrite
  2721. */
  2722. if (likely(swrm->pm_state == SWRM_PM_AWAKE))
  2723. swrm->pm_state = SWRM_PM_SLEEPABLE;
  2724. pm_qos_update_request(&swrm->pm_qos_req,
  2725. PM_QOS_DEFAULT_VALUE);
  2726. pm_relax(swrm->dev);
  2727. }
  2728. mutex_unlock(&swrm->pm_lock);
  2729. wake_up_all(&swrm->pm_wq);
  2730. }
  2731. #ifdef CONFIG_PM_SLEEP
  2732. static int swrm_suspend(struct device *dev)
  2733. {
  2734. int ret = -EBUSY;
  2735. struct platform_device *pdev = to_platform_device(dev);
  2736. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2737. dev_dbg(dev, "%s: system suspend, state: %d\n", __func__, swrm->state);
  2738. mutex_lock(&swrm->pm_lock);
  2739. if (swrm->pm_state == SWRM_PM_SLEEPABLE) {
  2740. dev_dbg(swrm->dev, "%s: suspending system, state %d, wlock %d\n",
  2741. __func__, swrm->pm_state,
  2742. swrm->wlock_holders);
  2743. swrm->pm_state = SWRM_PM_ASLEEP;
  2744. } else if (swrm->pm_state == SWRM_PM_AWAKE) {
  2745. /*
  2746. * unlock to wait for pm_state == SWRM_PM_SLEEPABLE
  2747. * then set to SWRM_PM_ASLEEP
  2748. */
  2749. dev_dbg(swrm->dev, "%s: waiting to suspend system, state %d, wlock %d\n",
  2750. __func__, swrm->pm_state,
  2751. swrm->wlock_holders);
  2752. mutex_unlock(&swrm->pm_lock);
  2753. if (!(wait_event_timeout(swrm->pm_wq, swrm_pm_cmpxchg(
  2754. swrm, SWRM_PM_SLEEPABLE,
  2755. SWRM_PM_ASLEEP) ==
  2756. SWRM_PM_SLEEPABLE,
  2757. msecs_to_jiffies(
  2758. SWRM_SYS_SUSPEND_WAIT)))) {
  2759. dev_dbg(swrm->dev, "%s: suspend failed state %d, wlock %d\n",
  2760. __func__, swrm->pm_state,
  2761. swrm->wlock_holders);
  2762. return -EBUSY;
  2763. } else {
  2764. dev_dbg(swrm->dev,
  2765. "%s: done, state %d, wlock %d\n",
  2766. __func__, swrm->pm_state,
  2767. swrm->wlock_holders);
  2768. }
  2769. mutex_lock(&swrm->pm_lock);
  2770. } else if (swrm->pm_state == SWRM_PM_ASLEEP) {
  2771. dev_dbg(swrm->dev, "%s: system is already suspended, state %d, wlock %d\n",
  2772. __func__, swrm->pm_state,
  2773. swrm->wlock_holders);
  2774. }
  2775. mutex_unlock(&swrm->pm_lock);
  2776. if ((!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev))) {
  2777. ret = swrm_runtime_suspend(dev);
  2778. if (!ret) {
  2779. /*
  2780. * Synchronize runtime-pm and system-pm states:
  2781. * At this point, we are already suspended. If
  2782. * runtime-pm still thinks its active, then
  2783. * make sure its status is in sync with HW
  2784. * status. The three below calls let the
  2785. * runtime-pm know that we are suspended
  2786. * already without re-invoking the suspend
  2787. * callback
  2788. */
  2789. pm_runtime_disable(dev);
  2790. pm_runtime_set_suspended(dev);
  2791. pm_runtime_enable(dev);
  2792. }
  2793. }
  2794. if (ret == -EBUSY) {
  2795. /*
  2796. * There is a possibility that some audio stream is active
  2797. * during suspend. We dont want to return suspend failure in
  2798. * that case so that display and relevant components can still
  2799. * go to suspend.
  2800. * If there is some other error, then it should be passed-on
  2801. * to system level suspend
  2802. */
  2803. ret = 0;
  2804. }
  2805. return ret;
  2806. }
  2807. static int swrm_resume(struct device *dev)
  2808. {
  2809. int ret = 0;
  2810. struct platform_device *pdev = to_platform_device(dev);
  2811. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2812. dev_dbg(dev, "%s: system resume, state: %d\n", __func__, swrm->state);
  2813. if (!pm_runtime_enabled(dev) || !pm_runtime_suspend(dev)) {
  2814. ret = swrm_runtime_resume(dev);
  2815. if (!ret) {
  2816. pm_runtime_mark_last_busy(dev);
  2817. pm_request_autosuspend(dev);
  2818. }
  2819. }
  2820. mutex_lock(&swrm->pm_lock);
  2821. if (swrm->pm_state == SWRM_PM_ASLEEP) {
  2822. dev_dbg(swrm->dev,
  2823. "%s: resuming system, state %d, wlock %d\n",
  2824. __func__, swrm->pm_state,
  2825. swrm->wlock_holders);
  2826. swrm->pm_state = SWRM_PM_SLEEPABLE;
  2827. } else {
  2828. dev_dbg(swrm->dev, "%s: system is already awake, state %d wlock %d\n",
  2829. __func__, swrm->pm_state,
  2830. swrm->wlock_holders);
  2831. }
  2832. mutex_unlock(&swrm->pm_lock);
  2833. wake_up_all(&swrm->pm_wq);
  2834. return ret;
  2835. }
  2836. #endif /* CONFIG_PM_SLEEP */
  2837. static const struct dev_pm_ops swrm_dev_pm_ops = {
  2838. SET_SYSTEM_SLEEP_PM_OPS(
  2839. swrm_suspend,
  2840. swrm_resume
  2841. )
  2842. SET_RUNTIME_PM_OPS(
  2843. swrm_runtime_suspend,
  2844. swrm_runtime_resume,
  2845. NULL
  2846. )
  2847. };
  2848. static const struct of_device_id swrm_dt_match[] = {
  2849. {
  2850. .compatible = "qcom,swr-mstr",
  2851. },
  2852. {}
  2853. };
  2854. static struct platform_driver swr_mstr_driver = {
  2855. .probe = swrm_probe,
  2856. .remove = swrm_remove,
  2857. .driver = {
  2858. .name = SWR_WCD_NAME,
  2859. .owner = THIS_MODULE,
  2860. .pm = &swrm_dev_pm_ops,
  2861. .of_match_table = swrm_dt_match,
  2862. .suppress_bind_attrs = true,
  2863. },
  2864. };
  2865. static int __init swrm_init(void)
  2866. {
  2867. return platform_driver_register(&swr_mstr_driver);
  2868. }
  2869. module_init(swrm_init);
  2870. static void __exit swrm_exit(void)
  2871. {
  2872. platform_driver_unregister(&swr_mstr_driver);
  2873. }
  2874. module_exit(swrm_exit);
  2875. MODULE_LICENSE("GPL v2");
  2876. MODULE_DESCRIPTION("SoundWire Master Controller");
  2877. MODULE_ALIAS("platform:swr-mstr");