hal_rx.h 69 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273
  1. /*
  2. * Copyright (c) 2016-2017 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_RX_H_
  19. #define _HAL_RX_H_
  20. #include <hal_internal.h>
  21. /**
  22. * enum hal_reo_error_code: Enum which encapsulates "reo_push_reason"
  23. *
  24. * @ HAL_REO_ERROR_DETECTED: Packets arrived because of an error detected
  25. * @ HAL_REO_ROUTING_INSTRUCTION: Packets arrived because of REO routing
  26. */
  27. enum hal_reo_error_status {
  28. HAL_REO_ERROR_DETECTED = 0,
  29. HAL_REO_ROUTING_INSTRUCTION = 1,
  30. };
  31. /**
  32. * @msdu_flags: [0] first_msdu_in_mpdu
  33. * [1] last_msdu_in_mpdu
  34. * [2] msdu_continuation - MSDU spread across buffers
  35. * [23] sa_is_valid - SA match in peer table
  36. * [24] sa_idx_timeout - Timeout while searching for SA match
  37. * [25] da_is_valid - Used to identtify intra-bss forwarding
  38. * [26] da_is_MCBC
  39. * [27] da_idx_timeout - Timeout while searching for DA match
  40. *
  41. */
  42. struct hal_rx_msdu_desc_info {
  43. uint32_t msdu_flags;
  44. uint16_t msdu_len; /* 14 bits for length */
  45. };
  46. /**
  47. * enum hal_rx_msdu_desc_flags: Enum for flags in MSDU_DESC_INFO
  48. *
  49. * @ HAL_MSDU_F_FIRST_MSDU_IN_MPDU: First MSDU in MPDU
  50. * @ HAL_MSDU_F_LAST_MSDU_IN_MPDU: Last MSDU in MPDU
  51. * @ HAL_MSDU_F_MSDU_CONTINUATION: MSDU continuation
  52. * @ HAL_MSDU_F_SA_IS_VALID: Found match for SA in AST
  53. * @ HAL_MSDU_F_SA_IDX_TIMEOUT: AST search for SA timed out
  54. * @ HAL_MSDU_F_DA_IS_VALID: Found match for DA in AST
  55. * @ HAL_MSDU_F_DA_IS_MCBC: DA is MC/BC address
  56. * @ HAL_MSDU_F_DA_IDX_TIMEOUT: AST search for DA timed out
  57. */
  58. enum hal_rx_msdu_desc_flags {
  59. HAL_MSDU_F_FIRST_MSDU_IN_MPDU = (0x1 << 0),
  60. HAL_MSDU_F_LAST_MSDU_IN_MPDU = (0x1 << 1),
  61. HAL_MSDU_F_MSDU_CONTINUATION = (0x1 << 2),
  62. HAL_MSDU_F_SA_IS_VALID = (0x1 << 23),
  63. HAL_MSDU_F_SA_IDX_TIMEOUT = (0x1 << 24),
  64. HAL_MSDU_F_DA_IS_VALID = (0x1 << 25),
  65. HAL_MSDU_F_DA_IS_MCBC = (0x1 << 26),
  66. HAL_MSDU_F_DA_IDX_TIMEOUT = (0x1 << 27)
  67. };
  68. /*
  69. * @msdu_count: no. of msdus in the MPDU
  70. * @mpdu_seq: MPDU sequence number
  71. * @mpdu_flags [0] Fragment flag
  72. * [1] MPDU_retry_bit
  73. * [2] AMPDU flag
  74. * [3] raw_ampdu
  75. * @peer_meta_data: Upper bits containing peer id, vdev id
  76. */
  77. struct hal_rx_mpdu_desc_info {
  78. uint16_t msdu_count;
  79. uint16_t mpdu_seq; /* 12 bits for length */
  80. uint32_t mpdu_flags;
  81. uint32_t peer_meta_data; /* sw progamed meta-data:MAC Id & peer Id */
  82. };
  83. /**
  84. * enum hal_rx_mpdu_desc_flags: Enum for flags in MPDU_DESC_INFO
  85. *
  86. * @ HAL_MPDU_F_FRAGMENT: Fragmented MPDU (802.11 fragemtation)
  87. * @ HAL_MPDU_F_RETRY_BIT: Retry bit is set in FC of MPDU
  88. * @ HAL_MPDU_F_AMPDU_FLAG: MPDU received as part of A-MPDU
  89. * @ HAL_MPDU_F_RAW_AMPDU: MPDU is a Raw MDPU
  90. */
  91. enum hal_rx_mpdu_desc_flags {
  92. HAL_MPDU_F_FRAGMENT = (0x1 << 20),
  93. HAL_MPDU_F_RETRY_BIT = (0x1 << 21),
  94. HAL_MPDU_F_AMPDU_FLAG = (0x1 << 22),
  95. HAL_MPDU_F_RAW_AMPDU = (0x1 << 30)
  96. };
  97. /**
  98. * enum hal_rx_ret_buf_manager: Enum for return_buffer_manager field in
  99. * BUFFER_ADDR_INFO structure
  100. *
  101. * @ HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST: Buffer returned to WBM idle buffer list
  102. * @ HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST: Descriptor returned to WBM idle
  103. * descriptor list
  104. * @ HAL_RX_BUF_RBM_FW_BM: Buffer returned to FW
  105. * @ HAL_RX_BUF_RBM_SW0_BM: For Tx completion -- returned to host
  106. * @ HAL_RX_BUF_RBM_SW1_BM: For Tx completion -- returned to host
  107. * @ HAL_RX_BUF_RBM_SW2_BM: For Tx completion -- returned to host
  108. * @ HAL_RX_BUF_RBM_SW3_BM: For Rx release -- returned to host
  109. */
  110. enum hal_rx_ret_buf_manager {
  111. HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST = 0,
  112. HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST = 1,
  113. HAL_RX_BUF_RBM_FW_BM = 2,
  114. HAL_RX_BUF_RBM_SW0_BM = 3,
  115. HAL_RX_BUF_RBM_SW1_BM = 4,
  116. HAL_RX_BUF_RBM_SW2_BM = 5,
  117. HAL_RX_BUF_RBM_SW3_BM = 6,
  118. };
  119. /*
  120. * Given the offset of a field in bytes, returns uint8_t *
  121. */
  122. #define _OFFSET_TO_BYTE_PTR(_ptr, _off_in_bytes) \
  123. (((uint8_t *)(_ptr)) + (_off_in_bytes))
  124. /*
  125. * Given the offset of a field in bytes, returns uint32_t *
  126. */
  127. #define _OFFSET_TO_WORD_PTR(_ptr, _off_in_bytes) \
  128. (((uint32_t *)(_ptr)) + ((_off_in_bytes) >> 2))
  129. #define _HAL_MS(_word, _mask, _shift) \
  130. (((_word) & (_mask)) >> (_shift))
  131. /*
  132. * macro to set the LSW of the nbuf data physical address
  133. * to the rxdma ring entry
  134. */
  135. #define HAL_RXDMA_PADDR_LO_SET(buff_addr_info, paddr_lo) \
  136. ((*(((unsigned int *) buff_addr_info) + \
  137. (BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET >> 2))) = \
  138. (paddr_lo << BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB) & \
  139. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK)
  140. /*
  141. * macro to set the LSB of MSW of the nbuf data physical address
  142. * to the rxdma ring entry
  143. */
  144. #define HAL_RXDMA_PADDR_HI_SET(buff_addr_info, paddr_hi) \
  145. ((*(((unsigned int *) buff_addr_info) + \
  146. (BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET >> 2))) = \
  147. (paddr_hi << BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB) & \
  148. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK)
  149. /*
  150. * macro to set the cookie into the rxdma ring entry
  151. */
  152. #define HAL_RXDMA_COOKIE_SET(buff_addr_info, cookie) \
  153. ((*(((unsigned int *) buff_addr_info) + \
  154. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) &= \
  155. ~((cookie << BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB) & \
  156. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK)); \
  157. ((*(((unsigned int *) buff_addr_info) + \
  158. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) |= \
  159. (cookie << BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB) & \
  160. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK)
  161. /*
  162. * macro to set the manager into the rxdma ring entry
  163. */
  164. #define HAL_RXDMA_MANAGER_SET(buff_addr_info, manager) \
  165. ((*(((unsigned int *) buff_addr_info) + \
  166. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) &= \
  167. ~((manager << BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB) & \
  168. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK)); \
  169. ((*(((unsigned int *) buff_addr_info) + \
  170. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) |= \
  171. (manager << BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB) & \
  172. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK)
  173. #define HAL_RX_ERROR_STATUS_GET(reo_desc) \
  174. (_HAL_MS((*_OFFSET_TO_WORD_PTR(reo_desc, \
  175. REO_DESTINATION_RING_7_REO_PUSH_REASON_OFFSET)),\
  176. REO_DESTINATION_RING_7_REO_PUSH_REASON_MASK, \
  177. REO_DESTINATION_RING_7_REO_PUSH_REASON_LSB))
  178. #define HAL_RX_BUF_COOKIE_GET(buff_addr_info) \
  179. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  180. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET)), \
  181. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK, \
  182. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB))
  183. #define HAL_RX_BUFFER_ADDR_39_32_GET(buff_addr_info) \
  184. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  185. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET)), \
  186. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK, \
  187. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB))
  188. #define HAL_RX_BUFFER_ADDR_31_0_GET(buff_addr_info) \
  189. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  190. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET)), \
  191. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK, \
  192. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB))
  193. #define HAL_RX_BUF_RBM_GET(buff_addr_info) \
  194. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  195. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET)),\
  196. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK, \
  197. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB))
  198. /* TODO: Convert the following structure fields accesseses to offsets */
  199. #define HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_desc) \
  200. (HAL_RX_BUFFER_ADDR_39_32_GET(& \
  201. (((struct reo_destination_ring *) \
  202. reo_desc)->buf_or_link_desc_addr_info)))
  203. #define HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_desc) \
  204. (HAL_RX_BUFFER_ADDR_31_0_GET(& \
  205. (((struct reo_destination_ring *) \
  206. reo_desc)->buf_or_link_desc_addr_info)))
  207. #define HAL_RX_REO_BUF_COOKIE_GET(reo_desc) \
  208. (HAL_RX_BUF_COOKIE_GET(& \
  209. (((struct reo_destination_ring *) \
  210. reo_desc)->buf_or_link_desc_addr_info)))
  211. #define HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info_ptr) \
  212. ((mpdu_info_ptr \
  213. [RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_OFFSET >> 2] & \
  214. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_MASK) >> \
  215. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_LSB)
  216. #define HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info_ptr) \
  217. ((mpdu_info_ptr \
  218. [RX_MPDU_DESC_INFO_1_PEER_META_DATA_OFFSET >> 2] & \
  219. RX_MPDU_DESC_INFO_1_PEER_META_DATA_MASK) >> \
  220. RX_MPDU_DESC_INFO_1_PEER_META_DATA_LSB)
  221. #define HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info_ptr) \
  222. ((mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MSDU_COUNT_OFFSET >> 2] & \
  223. RX_MPDU_DESC_INFO_0_MSDU_COUNT_MASK) >> \
  224. RX_MPDU_DESC_INFO_0_MSDU_COUNT_LSB)
  225. #define HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) \
  226. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_OFFSET >> 2] & \
  227. RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_MASK)
  228. #define HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) \
  229. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_OFFSET >> 2] & \
  230. RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_MASK)
  231. #define HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) \
  232. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_AMPDU_FLAG_OFFSET >> 2] & \
  233. RX_MPDU_DESC_INFO_0_AMPDU_FLAG_MASK)
  234. #define HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr) \
  235. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_RAW_MPDU_OFFSET >> 2] & \
  236. RX_MPDU_DESC_INFO_0_RAW_MPDU_MASK)
  237. #define HAL_RX_MPDU_FLAGS_GET(mpdu_info_ptr) \
  238. (HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) | \
  239. HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) | \
  240. HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) | \
  241. HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr))
  242. #define HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info_ptr) \
  243. (_HAL_MS((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  244. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_OFFSET)), \
  245. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_MASK, \
  246. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_LSB))
  247. /*
  248. * NOTE: None of the following _GET macros need a right
  249. * shift by the corresponding _LSB. This is because, they are
  250. * finally taken and "OR'ed" into a single word again.
  251. */
  252. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  253. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  254. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  255. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  256. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  257. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  258. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  259. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  260. #define HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) \
  261. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  262. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET)) & \
  263. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  264. #define HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  265. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  266. RX_MSDU_DESC_INFO_0_SA_IS_VALID_OFFSET)) & \
  267. RX_MSDU_DESC_INFO_0_SA_IS_VALID_MASK)
  268. #define HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  269. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  270. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_OFFSET)) & \
  271. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_MASK)
  272. #define HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  273. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  274. RX_MSDU_DESC_INFO_0_DA_IS_VALID_OFFSET)) & \
  275. RX_MSDU_DESC_INFO_0_DA_IS_VALID_MASK)
  276. #define HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) \
  277. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  278. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_OFFSET)) & \
  279. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_MASK)
  280. #define HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  281. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  282. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_OFFSET)) & \
  283. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_MASK)
  284. #define HAL_RX_MSDU_FLAGS_GET(msdu_info_ptr) \
  285. (HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  286. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  287. HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) | \
  288. HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  289. HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) | \
  290. HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  291. HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) | \
  292. HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr))
  293. #define HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr) \
  294. ((struct rx_msdu_desc_info *) \
  295. _OFFSET_TO_BYTE_PTR(msdu_details_ptr, \
  296. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET))
  297. static inline void hal_rx_mpdu_desc_info_get(void *desc_addr,
  298. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  299. {
  300. struct reo_destination_ring *reo_dst_ring;
  301. uint32_t mpdu_info[NUM_OF_DWORDS_RX_MPDU_DESC_INFO];
  302. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  303. qdf_mem_copy(&mpdu_info,
  304. (const void *)&reo_dst_ring->rx_mpdu_desc_info_details,
  305. sizeof(struct rx_mpdu_desc_info));
  306. mpdu_desc_info->msdu_count = HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info);
  307. mpdu_desc_info->mpdu_seq = HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info);
  308. mpdu_desc_info->mpdu_flags = HAL_RX_MPDU_FLAGS_GET(mpdu_info);
  309. mpdu_desc_info->peer_meta_data =
  310. HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info);
  311. }
  312. /*
  313. * @ hal_rx_msdu_desc_info_get: Gets the flags related to MSDU desciptor.
  314. * @ Specifically flags needed are:
  315. * @ first_msdu_in_mpdu, last_msdu_in_mpdu,
  316. * @ msdu_continuation, sa_is_valid,
  317. * @ sa_idx_timeout, da_is_valid, da_idx_timeout,
  318. * @ da_is_MCBC
  319. *
  320. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to the current
  321. * @ descriptor
  322. * @ msdu_desc_info: Holds MSDU descriptor info from HAL Rx descriptor
  323. * @ Return: void
  324. */
  325. static inline void hal_rx_msdu_desc_info_get(void *desc_addr,
  326. struct hal_rx_msdu_desc_info *msdu_desc_info)
  327. {
  328. struct reo_destination_ring *reo_dst_ring;
  329. uint32_t msdu_info[NUM_OF_DWORDS_RX_MSDU_DESC_INFO];
  330. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  331. qdf_mem_copy(&msdu_info,
  332. (const void *)&reo_dst_ring->rx_msdu_desc_info_details,
  333. sizeof(struct rx_msdu_desc_info));
  334. msdu_desc_info->msdu_flags = HAL_RX_MSDU_FLAGS_GET(msdu_info);
  335. msdu_desc_info->msdu_len = HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info);
  336. }
  337. /*
  338. * hal_rxdma_buff_addr_info_set() - set the buffer_addr_info of the
  339. * rxdma ring entry.
  340. * @rxdma_entry: descriptor entry
  341. * @paddr: physical address of nbuf data pointer.
  342. * @cookie: SW cookie used as a index to SW rx desc.
  343. * @manager: who owns the nbuf (host, NSS, etc...).
  344. *
  345. */
  346. static inline void hal_rxdma_buff_addr_info_set(void *rxdma_entry,
  347. qdf_dma_addr_t paddr, uint32_t cookie, uint8_t manager)
  348. {
  349. uint32_t paddr_lo = ((u64)paddr & 0x00000000ffffffff);
  350. uint32_t paddr_hi = ((u64)paddr & 0xffffffff00000000) >> 32;
  351. HAL_RXDMA_PADDR_LO_SET(rxdma_entry, paddr_lo);
  352. HAL_RXDMA_PADDR_HI_SET(rxdma_entry, paddr_hi);
  353. HAL_RXDMA_COOKIE_SET(rxdma_entry, cookie);
  354. HAL_RXDMA_MANAGER_SET(rxdma_entry, manager);
  355. }
  356. /*
  357. * Structures & Macros to obtain fields from the TLV's in the Rx packet
  358. * pre-header.
  359. */
  360. /*
  361. * Every Rx packet starts at an offset from the top of the buffer.
  362. * If the host hasn't subscribed to any specific TLV, there is
  363. * still space reserved for the following TLV's from the start of
  364. * the buffer:
  365. * -- RX ATTENTION
  366. * -- RX MPDU START
  367. * -- RX MSDU START
  368. * -- RX MSDU END
  369. * -- RX MPDU END
  370. * -- RX PACKET HEADER (802.11)
  371. * If the host subscribes to any of the TLV's above, that TLV
  372. * if populated by the HW
  373. */
  374. #define NUM_DWORDS_TAG 1
  375. /* By default the packet header TLV is 128 bytes */
  376. #define NUM_OF_BYTES_RX_802_11_HDR_TLV 128
  377. #define NUM_OF_DWORDS_RX_802_11_HDR_TLV \
  378. (NUM_OF_BYTES_RX_802_11_HDR_TLV >> 2)
  379. #define RX_PKT_OFFSET_WORDS \
  380. ( \
  381. NUM_OF_DWORDS_RX_ATTENTION + NUM_DWORDS_TAG \
  382. NUM_OF_DWORDS_RX_MPDU_START + NUM_DWORDS_TAG \
  383. NUM_OF_DWORDS_RX_MSDU_START + NUM_DWORDS_TAG \
  384. NUM_OF_DWORDS_RX_MSDU_END + NUM_DWORDS_TAG \
  385. NUM_OF_DWORDS_RX_MPDU_END + NUM_DWORDS_TAG \
  386. NUM_OF_DWORDS_RX_802_11_HDR_TLV + NUM_DWORDS_TAG \
  387. )
  388. #define RX_PKT_OFFSET_BYTES \
  389. (RX_PKT_OFFSET_WORDS << 2)
  390. #define RX_PKT_HDR_TLV_LEN 120
  391. /*
  392. * Each RX descriptor TLV is preceded by 1 DWORD "tag"
  393. */
  394. struct rx_attention_tlv {
  395. uint32_t tag;
  396. struct rx_attention rx_attn;
  397. };
  398. struct rx_mpdu_start_tlv {
  399. uint32_t tag;
  400. struct rx_mpdu_start rx_mpdu_start;
  401. };
  402. struct rx_msdu_start_tlv {
  403. uint32_t tag;
  404. struct rx_msdu_start rx_msdu_start;
  405. };
  406. struct rx_msdu_end_tlv {
  407. uint32_t tag;
  408. struct rx_msdu_end rx_msdu_end;
  409. };
  410. struct rx_mpdu_end_tlv {
  411. uint32_t tag;
  412. struct rx_mpdu_end rx_mpdu_end;
  413. };
  414. struct rx_pkt_hdr_tlv {
  415. uint32_t tag; /* 4 B */
  416. uint32_t phy_ppdu_id; /* 4 B */
  417. char rx_pkt_hdr[RX_PKT_HDR_TLV_LEN]; /* 120 B */
  418. };
  419. #define RXDMA_OPTIMIZATION
  420. #ifdef RXDMA_OPTIMIZATION
  421. /*
  422. * The RX_PADDING_BYTES is required so that the TLV's don't
  423. * spread across the 128 byte boundary
  424. * RXDMA optimization requires:
  425. * 1) MSDU_END & ATTENTION TLV's follow in that order
  426. * 2) TLV's don't span across 128 byte lines
  427. * 3) Rx Buffer is nicely aligned on the 128 byte boundary
  428. */
  429. #if defined(WCSS_VERSION) && \
  430. ((defined(CONFIG_WIN) && (WCSS_VERSION >= 96)) || \
  431. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  432. #define RX_PADDING0_BYTES 4
  433. #endif
  434. #define RX_PADDING1_BYTES 16
  435. struct rx_pkt_tlvs {
  436. struct rx_msdu_end_tlv msdu_end_tlv; /* 72 bytes */
  437. struct rx_attention_tlv attn_tlv; /* 16 bytes */
  438. struct rx_msdu_start_tlv msdu_start_tlv;/* 40 bytes */
  439. #if defined(WCSS_VERSION) && \
  440. ((defined(CONFIG_WIN) && (WCSS_VERSION >= 96)) || \
  441. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  442. uint8_t rx_padding0[RX_PADDING0_BYTES]; /* 4 bytes */
  443. #endif
  444. struct rx_mpdu_start_tlv mpdu_start_tlv;/* 96 bytes */
  445. struct rx_mpdu_end_tlv mpdu_end_tlv; /* 12 bytes */
  446. uint8_t rx_padding1[RX_PADDING1_BYTES]; /* 16 bytes */
  447. struct rx_pkt_hdr_tlv pkt_hdr_tlv; /* 128 bytes */
  448. };
  449. #else /* RXDMA_OPTIMIZATION */
  450. struct rx_pkt_tlvs {
  451. struct rx_attention_tlv attn_tlv;
  452. struct rx_mpdu_start_tlv mpdu_start_tlv;
  453. struct rx_msdu_start_tlv msdu_start_tlv;
  454. struct rx_msdu_end_tlv msdu_end_tlv;
  455. struct rx_mpdu_end_tlv mpdu_end_tlv;
  456. struct rx_pkt_hdr_tlv pkt_hdr_tlv;
  457. };
  458. #endif /* RXDMA_OPTIMIZATION */
  459. #define RX_PKT_TLVS_LEN (sizeof(struct rx_pkt_tlvs))
  460. /*
  461. * Get msdu_done bit from the RX_ATTENTION TLV
  462. */
  463. #define HAL_RX_ATTN_MSDU_DONE_GET(_rx_attn) \
  464. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  465. RX_ATTENTION_2_MSDU_DONE_OFFSET)), \
  466. RX_ATTENTION_2_MSDU_DONE_MASK, \
  467. RX_ATTENTION_2_MSDU_DONE_LSB))
  468. static inline uint32_t
  469. hal_rx_attn_msdu_done_get(uint8_t *buf)
  470. {
  471. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  472. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  473. uint32_t msdu_done;
  474. msdu_done = HAL_RX_ATTN_MSDU_DONE_GET(rx_attn);
  475. return msdu_done;
  476. }
  477. #define HAL_RX_ATTN_FIRST_MPDU_GET(_rx_attn) \
  478. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  479. RX_ATTENTION_1_FIRST_MPDU_OFFSET)), \
  480. RX_ATTENTION_1_FIRST_MPDU_MASK, \
  481. RX_ATTENTION_1_FIRST_MPDU_LSB))
  482. /*
  483. * hal_rx_attn_first_mpdu_get(): get fist_mpdu bit from rx attention
  484. * @buf: pointer to rx_pkt_tlvs
  485. *
  486. * reutm: uint32_t(first_msdu)
  487. */
  488. static inline uint32_t
  489. hal_rx_attn_first_mpdu_get(uint8_t *buf)
  490. {
  491. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  492. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  493. uint32_t first_mpdu;
  494. first_mpdu = HAL_RX_ATTN_FIRST_MPDU_GET(rx_attn);
  495. return first_mpdu;
  496. }
  497. /*
  498. * Get peer_meta_data from RX_MPDU_INFO within RX_MPDU_START
  499. */
  500. #define HAL_RX_MPDU_PEER_META_DATA_GET(_rx_mpdu_info) \
  501. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  502. RX_MPDU_INFO_8_PEER_META_DATA_OFFSET)), \
  503. RX_MPDU_INFO_8_PEER_META_DATA_MASK, \
  504. RX_MPDU_INFO_8_PEER_META_DATA_LSB))
  505. static inline uint32_t
  506. hal_rx_mpdu_peer_meta_data_get(uint8_t *buf)
  507. {
  508. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  509. struct rx_mpdu_start *mpdu_start =
  510. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  511. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  512. uint32_t peer_meta_data;
  513. peer_meta_data = HAL_RX_MPDU_PEER_META_DATA_GET(mpdu_info);
  514. return peer_meta_data;
  515. }
  516. #if defined(WCSS_VERSION) && \
  517. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  518. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  519. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  520. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  521. RX_MSDU_END_5_L3_HEADER_PADDING_OFFSET)), \
  522. RX_MSDU_END_5_L3_HEADER_PADDING_MASK, \
  523. RX_MSDU_END_5_L3_HEADER_PADDING_LSB))
  524. #else
  525. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  526. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  527. RX_MSDU_END_9_L3_HEADER_PADDING_OFFSET)), \
  528. RX_MSDU_END_9_L3_HEADER_PADDING_MASK, \
  529. RX_MSDU_END_9_L3_HEADER_PADDING_LSB))
  530. #endif
  531. /**
  532. * hal_rx_msdu_end_l3_hdr_padding_get(): API to get the
  533. * l3_header padding from rx_msdu_end TLV
  534. *
  535. * @ buf: pointer to the start of RX PKT TLV headers
  536. * Return: number of l3 header padding bytes
  537. */
  538. static inline uint32_t
  539. hal_rx_msdu_end_l3_hdr_padding_get(uint8_t *buf)
  540. {
  541. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  542. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  543. uint32_t l3_header_padding;
  544. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  545. return l3_header_padding;
  546. }
  547. #define HAL_RX_MSDU_END_SA_IS_VALID_GET(_rx_msdu_end) \
  548. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  549. RX_MSDU_END_5_SA_IS_VALID_OFFSET)), \
  550. RX_MSDU_END_5_SA_IS_VALID_MASK, \
  551. RX_MSDU_END_5_SA_IS_VALID_LSB))
  552. /**
  553. * hal_rx_msdu_end_sa_is_valid_get(): API to get the
  554. * sa_is_valid bit from rx_msdu_end TLV
  555. *
  556. * @ buf: pointer to the start of RX PKT TLV headers
  557. * Return: sa_is_valid bit
  558. */
  559. static inline uint8_t
  560. hal_rx_msdu_end_sa_is_valid_get(uint8_t *buf)
  561. {
  562. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  563. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  564. uint8_t sa_is_valid;
  565. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  566. return sa_is_valid;
  567. }
  568. #define HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(_rx_msdu_end) \
  569. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  570. RX_MSDU_END_16_SA_SW_PEER_ID_OFFSET)), \
  571. RX_MSDU_END_16_SA_SW_PEER_ID_MASK, \
  572. RX_MSDU_END_16_SA_SW_PEER_ID_LSB))
  573. /**
  574. * hal_rx_msdu_end_sa_sw_peer_id_get(): API to get the
  575. * sa_sw_peer_id from rx_msdu_end TLV
  576. *
  577. * @ buf: pointer to the start of RX PKT TLV headers
  578. * Return: sa_sw_peer_id index
  579. */
  580. static inline uint32_t
  581. hal_rx_msdu_end_sa_sw_peer_id_get(uint8_t *buf)
  582. {
  583. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  584. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  585. uint32_t sa_sw_peer_id;
  586. sa_sw_peer_id = HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  587. return sa_sw_peer_id;
  588. }
  589. #define HAL_RX_MSDU_START_MSDU_LEN_GET(_rx_msdu_start) \
  590. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  591. RX_MSDU_START_1_MSDU_LENGTH_OFFSET)), \
  592. RX_MSDU_START_1_MSDU_LENGTH_MASK, \
  593. RX_MSDU_START_1_MSDU_LENGTH_LSB))
  594. /**
  595. * hal_rx_msdu_start_msdu_len_get(): API to get the MSDU length
  596. * from rx_msdu_start TLV
  597. *
  598. * @ buf: pointer to the start of RX PKT TLV headers
  599. * Return: msdu length
  600. */
  601. static inline uint32_t
  602. hal_rx_msdu_start_msdu_len_get(uint8_t *buf)
  603. {
  604. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  605. struct rx_msdu_start *msdu_start =
  606. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  607. uint32_t msdu_len;
  608. msdu_len = HAL_RX_MSDU_START_MSDU_LEN_GET(msdu_start);
  609. return msdu_len;
  610. }
  611. #define HAL_RX_MSDU_START_BW_GET(_rx_msdu_start) \
  612. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  613. RX_MSDU_START_5_RECEIVE_BANDWIDTH_OFFSET)), \
  614. RX_MSDU_START_5_RECEIVE_BANDWIDTH_MASK, \
  615. RX_MSDU_START_5_RECEIVE_BANDWIDTH_LSB))
  616. /*
  617. * hal_rx_msdu_start_bw_get(): API to get the Bandwidth
  618. * Interval from rx_msdu_start
  619. *
  620. * @buf: pointer to the start of RX PKT TLV header
  621. * Return: uint32_t(bw)
  622. */
  623. static inline uint32_t
  624. hal_rx_msdu_start_bw_get(uint8_t *buf)
  625. {
  626. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  627. struct rx_msdu_start *msdu_start =
  628. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  629. uint32_t bw;
  630. bw = HAL_RX_MSDU_START_BW_GET(msdu_start);
  631. return bw;
  632. }
  633. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  634. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  635. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  636. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  637. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  638. /*
  639. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  640. * Interval from rx_msdu_start
  641. *
  642. * @buf: pointer to the start of RX PKT TLV header
  643. * Return: uint32_t(reception_type)
  644. */
  645. static inline uint32_t
  646. hal_rx_msdu_start_reception_type_get(uint8_t *buf)
  647. {
  648. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  649. struct rx_msdu_start *msdu_start =
  650. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  651. uint32_t reception_type;
  652. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  653. return reception_type;
  654. }
  655. #define HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(_rx_msdu_start) \
  656. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  657. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  658. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  659. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  660. /**
  661. * hal_rx_msdu_start_toeplitz_get: API to get the toeplitz hash
  662. * from rx_msdu_start TLV
  663. *
  664. * @ buf: pointer to the start of RX PKT TLV headers
  665. * Return: toeplitz hash
  666. */
  667. static inline uint32_t
  668. hal_rx_msdu_start_toeplitz_get(uint8_t *buf)
  669. {
  670. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  671. struct rx_msdu_start *msdu_start =
  672. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  673. return HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(msdu_start);
  674. }
  675. /*
  676. * Get qos_control_valid from RX_MPDU_START
  677. */
  678. #define HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(_rx_mpdu_info) \
  679. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  680. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  681. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  682. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  683. static inline uint32_t
  684. hal_rx_mpdu_start_mpdu_qos_control_valid_get(uint8_t *buf)
  685. {
  686. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  687. struct rx_mpdu_start *mpdu_start =
  688. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  689. uint32_t qos_control_valid;
  690. qos_control_valid = HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  691. &(mpdu_start->rx_mpdu_info_details));
  692. return qos_control_valid;
  693. }
  694. /*
  695. * Get tid from RX_MPDU_START
  696. */
  697. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  698. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  699. RX_MPDU_INFO_3_TID_OFFSET)), \
  700. RX_MPDU_INFO_3_TID_MASK, \
  701. RX_MPDU_INFO_3_TID_LSB))
  702. static inline uint32_t
  703. hal_rx_mpdu_start_tid_get(uint8_t *buf)
  704. {
  705. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  706. struct rx_mpdu_start *mpdu_start =
  707. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  708. uint32_t tid;
  709. tid = HAL_RX_MPDU_INFO_TID_GET(
  710. &(mpdu_start->rx_mpdu_info_details));
  711. return tid;
  712. }
  713. /*
  714. * Get SW peer id from RX_MPDU_START
  715. */
  716. #define HAL_RX_MPDU_INFO_SW_PEER_ID_GET(_rx_mpdu_info) \
  717. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  718. RX_MPDU_INFO_1_SW_PEER_ID_OFFSET)), \
  719. RX_MPDU_INFO_1_SW_PEER_ID_MASK, \
  720. RX_MPDU_INFO_1_SW_PEER_ID_LSB))
  721. static inline uint32_t
  722. hal_rx_mpdu_start_sw_peer_id_get(uint8_t *buf)
  723. {
  724. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  725. struct rx_mpdu_start *mpdu_start =
  726. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  727. uint32_t sw_peer_id;
  728. sw_peer_id = HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  729. &(mpdu_start->rx_mpdu_info_details));
  730. return sw_peer_id;
  731. }
  732. #if defined(WCSS_VERSION) && \
  733. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  734. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  735. #define HAL_RX_MSDU_START_SGI_GET(_rx_msdu_start) \
  736. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  737. RX_MSDU_START_5_SGI_OFFSET)), \
  738. RX_MSDU_START_5_SGI_MASK, \
  739. RX_MSDU_START_5_SGI_LSB))
  740. #else
  741. #define HAL_RX_MSDU_START_SGI_GET(_rx_msdu_start) \
  742. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  743. RX_MSDU_START_6_SGI_OFFSET)), \
  744. RX_MSDU_START_6_SGI_MASK, \
  745. RX_MSDU_START_6_SGI_LSB))
  746. #endif
  747. /**
  748. * hal_rx_msdu_start_msdu_sgi_get(): API to get the Short Gaurd
  749. * Interval from rx_msdu_start TLV
  750. *
  751. * @buf: pointer to the start of RX PKT TLV headers
  752. * Return: uint32_t(sgi)
  753. */
  754. static inline uint32_t
  755. hal_rx_msdu_start_sgi_get(uint8_t *buf)
  756. {
  757. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  758. struct rx_msdu_start *msdu_start =
  759. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  760. uint32_t sgi;
  761. sgi = HAL_RX_MSDU_START_SGI_GET(msdu_start);
  762. return sgi;
  763. }
  764. #if defined(WCSS_VERSION) && \
  765. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  766. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  767. #define HAL_RX_MSDU_START_RATE_MCS_GET(_rx_msdu_start) \
  768. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  769. RX_MSDU_START_5_RATE_MCS_OFFSET)), \
  770. RX_MSDU_START_5_RATE_MCS_MASK, \
  771. RX_MSDU_START_5_RATE_MCS_LSB))
  772. #else
  773. #define HAL_RX_MSDU_START_RATE_MCS_GET(_rx_msdu_start) \
  774. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  775. RX_MSDU_START_6_RATE_MCS_OFFSET)), \
  776. RX_MSDU_START_6_RATE_MCS_MASK, \
  777. RX_MSDU_START_6_RATE_MCS_LSB))
  778. #endif
  779. /**
  780. * hal_rx_msdu_start_msdu_rate_mcs_get(): API to get the MCS rate
  781. * from rx_msdu_start TLV
  782. *
  783. * @buf: pointer to the start of RX PKT TLV headers
  784. * Return: uint32_t(rate_mcs)
  785. */
  786. static inline uint32_t
  787. hal_rx_msdu_start_rate_mcs_get(uint8_t *buf)
  788. {
  789. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  790. struct rx_msdu_start *msdu_start =
  791. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  792. uint32_t rate_mcs;
  793. rate_mcs = HAL_RX_MSDU_START_RATE_MCS_GET(msdu_start);
  794. return rate_mcs;
  795. }
  796. #define HAL_RX_ATTN_DECRYPT_STATUS_GET(_rx_attn) \
  797. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  798. RX_ATTENTION_2_DECRYPT_STATUS_CODE_OFFSET)), \
  799. RX_ATTENTION_2_DECRYPT_STATUS_CODE_MASK, \
  800. RX_ATTENTION_2_DECRYPT_STATUS_CODE_LSB))
  801. /*
  802. * hal_rx_attn_msdu_get_is_decrypted(): API to get the decrypt status of the
  803. * packet from rx_attention
  804. *
  805. * @buf: pointer to the start of RX PKT TLV header
  806. * Return: uint32_t(decryt status)
  807. */
  808. static inline uint32_t
  809. hal_rx_attn_msdu_get_is_decrypted(uint8_t *buf)
  810. {
  811. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  812. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  813. uint32_t is_decrypt = 0;
  814. uint32_t decrypt_status;
  815. decrypt_status = HAL_RX_ATTN_DECRYPT_STATUS_GET(rx_attn);
  816. if (!decrypt_status)
  817. is_decrypt = 1;
  818. return is_decrypt;
  819. }
  820. /*
  821. * Get key index from RX_MSDU_END
  822. */
  823. #define HAL_RX_MSDU_END_KEYID_OCTET_GET(_rx_msdu_end) \
  824. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  825. RX_MSDU_END_2_KEY_ID_OCTET_OFFSET)), \
  826. RX_MSDU_END_2_KEY_ID_OCTET_MASK, \
  827. RX_MSDU_END_2_KEY_ID_OCTET_LSB))
  828. /*
  829. * hal_rx_msdu_get_keyid(): API to get the key id if the decrypted packet
  830. * from rx_msdu_end
  831. *
  832. * @buf: pointer to the start of RX PKT TLV header
  833. * Return: uint32_t(key id)
  834. */
  835. static inline uint32_t
  836. hal_rx_msdu_get_keyid(uint8_t *buf)
  837. {
  838. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  839. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  840. uint32_t keyid_octet;
  841. keyid_octet = HAL_RX_MSDU_END_KEYID_OCTET_GET(msdu_end);
  842. return (keyid_octet >> 6) & 0x3;
  843. }
  844. #define HAL_RX_MSDU_START_RSSI_GET(_rx_msdu_start) \
  845. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  846. RX_MSDU_START_5_USER_RSSI_OFFSET)), \
  847. RX_MSDU_START_5_USER_RSSI_MASK, \
  848. RX_MSDU_START_5_USER_RSSI_LSB))
  849. /*
  850. * hal_rx_msdu_start_get_rssi(): API to get the rssi of received pkt
  851. * from rx_msdu_start
  852. *
  853. * @buf: pointer to the start of RX PKT TLV header
  854. * Return: uint32_t(rssi)
  855. */
  856. static inline uint32_t
  857. hal_rx_msdu_start_get_rssi(uint8_t *buf)
  858. {
  859. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  860. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  861. uint32_t rssi;
  862. rssi = HAL_RX_MSDU_START_RSSI_GET(msdu_start);
  863. return rssi;
  864. }
  865. #define HAL_RX_MSDU_START_FREQ_GET(_rx_msdu_start) \
  866. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  867. RX_MSDU_START_7_SW_PHY_META_DATA_OFFSET)), \
  868. RX_MSDU_START_7_SW_PHY_META_DATA_MASK, \
  869. RX_MSDU_START_7_SW_PHY_META_DATA_LSB))
  870. /*
  871. * hal_rx_msdu_start_get_freq(): API to get the frequency of operating channel
  872. * from rx_msdu_start
  873. *
  874. * @buf: pointer to the start of RX PKT TLV header
  875. * Return: uint32_t(frequency)
  876. */
  877. static inline uint32_t
  878. hal_rx_msdu_start_get_freq(uint8_t *buf)
  879. {
  880. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  881. struct rx_msdu_start *msdu_start =
  882. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  883. uint32_t freq;
  884. freq = HAL_RX_MSDU_START_FREQ_GET(msdu_start);
  885. return freq;
  886. }
  887. #define HAL_RX_MSDU_START_PKT_TYPE_GET(_rx_msdu_start) \
  888. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  889. RX_MSDU_START_5_PKT_TYPE_OFFSET)), \
  890. RX_MSDU_START_5_PKT_TYPE_MASK, \
  891. RX_MSDU_START_5_PKT_TYPE_LSB))
  892. /*
  893. * hal_rx_msdu_start_get_pkt_type(): API to get the pkt type
  894. * from rx_msdu_start
  895. *
  896. * @buf: pointer to the start of RX PKT TLV header
  897. * Return: uint32_t(pkt type)
  898. */
  899. static inline uint32_t
  900. hal_rx_msdu_start_get_pkt_type(uint8_t *buf)
  901. {
  902. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  903. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  904. uint32_t pkt_type;
  905. pkt_type = HAL_RX_MSDU_START_PKT_TYPE_GET(msdu_start);
  906. return pkt_type;
  907. }
  908. #define HAL_RX_MSDU_START_NSS_GET(_rx_msdu_start) \
  909. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  910. RX_MSDU_START_5_NSS_OFFSET)), \
  911. RX_MSDU_START_5_NSS_MASK, \
  912. RX_MSDU_START_5_NSS_LSB))
  913. /*
  914. * hal_rx_msdu_start_nss_get(): API to get the NSS
  915. * Interval from rx_msdu_start
  916. *
  917. * @buf: pointer to the start of RX PKT TLV header
  918. * Return: uint32_t(nss)
  919. */
  920. static inline uint32_t
  921. hal_rx_msdu_start_nss_get(uint8_t *buf)
  922. {
  923. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  924. struct rx_msdu_start *msdu_start =
  925. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  926. uint32_t nss;
  927. nss = HAL_RX_MSDU_START_NSS_GET(msdu_start);
  928. return nss;
  929. }
  930. #define HAL_RX_MPDU_GET_TODS(_rx_mpdu_info) \
  931. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  932. RX_MPDU_INFO_2_TO_DS_OFFSET)), \
  933. RX_MPDU_INFO_2_TO_DS_MASK, \
  934. RX_MPDU_INFO_2_TO_DS_LSB))
  935. /*
  936. * hal_rx_mpdu_get_tods(): API to get the tods info
  937. * from rx_mpdu_start
  938. *
  939. * @buf: pointer to the start of RX PKT TLV header
  940. * Return: uint32_t(to_ds)
  941. */
  942. static inline uint32_t
  943. hal_rx_mpdu_get_to_ds(uint8_t *buf)
  944. {
  945. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  946. struct rx_mpdu_start *mpdu_start =
  947. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  948. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  949. uint32_t to_ds;
  950. to_ds = HAL_RX_MPDU_GET_TODS(mpdu_info);
  951. return to_ds;
  952. }
  953. #define HAL_RX_MPDU_GET_FROMDS(_rx_mpdu_info) \
  954. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  955. RX_MPDU_INFO_2_FR_DS_OFFSET)), \
  956. RX_MPDU_INFO_2_FR_DS_MASK, \
  957. RX_MPDU_INFO_2_FR_DS_LSB))
  958. /*
  959. * hal_rx_mpdu_get_fr_ds(): API to get the from ds info
  960. * from rx_mpdu_start
  961. *
  962. * @buf: pointer to the start of RX PKT TLV header
  963. * Return: uint32_t(fr_ds)
  964. */
  965. static inline uint32_t
  966. hal_rx_mpdu_get_fr_ds(uint8_t *buf)
  967. {
  968. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  969. struct rx_mpdu_start *mpdu_start =
  970. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  971. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  972. uint32_t fr_ds;
  973. fr_ds = HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  974. return fr_ds;
  975. }
  976. #define HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(_rx_mpdu_info) \
  977. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  978. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_OFFSET)), \
  979. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_MASK, \
  980. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_LSB))
  981. #define HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(_rx_mpdu_info) \
  982. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  983. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_OFFSET)), \
  984. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_MASK, \
  985. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_LSB))
  986. #define HAL_RX_MPDU_AD1_31_0_GET(_rx_mpdu_info) \
  987. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  988. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_OFFSET)), \
  989. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_MASK, \
  990. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_LSB))
  991. #define HAL_RX_MPDU_AD1_47_32_GET(_rx_mpdu_info) \
  992. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  993. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_OFFSET)), \
  994. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_MASK, \
  995. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_LSB))
  996. #define HAL_RX_MPDU_AD2_15_0_GET(_rx_mpdu_info) \
  997. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  998. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_OFFSET)), \
  999. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_MASK, \
  1000. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_LSB))
  1001. #define HAL_RX_MPDU_AD2_47_16_GET(_rx_mpdu_info) \
  1002. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1003. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_OFFSET)), \
  1004. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_MASK, \
  1005. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_LSB))
  1006. /*
  1007. * hal_rx_mpdu_get_addr1(): API to check get address1 of the mpdu
  1008. *
  1009. * @buf: pointer to the start of RX PKT TLV headera
  1010. * @mac_addr: pointer to mac address
  1011. * Return: sucess/failure
  1012. */
  1013. static inline
  1014. QDF_STATUS hal_rx_mpdu_get_addr1(uint8_t *buf, uint8_t *mac_addr)
  1015. {
  1016. struct __attribute__((__packed__)) hal_addr1 {
  1017. uint32_t ad1_31_0;
  1018. uint16_t ad1_47_32;
  1019. };
  1020. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1021. struct rx_mpdu_start *mpdu_start =
  1022. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1023. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1024. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  1025. uint32_t mac_addr_ad1_valid;
  1026. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  1027. if (mac_addr_ad1_valid) {
  1028. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  1029. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  1030. return QDF_STATUS_SUCCESS;
  1031. }
  1032. return QDF_STATUS_E_FAILURE;
  1033. }
  1034. /*
  1035. * hal_rx_mpdu_get_addr2(): API to check get address2 of the mpdu
  1036. * in the packet
  1037. *
  1038. * @buf: pointer to the start of RX PKT TLV header
  1039. * @mac_addr: pointer to mac address
  1040. * Return: sucess/failure
  1041. */
  1042. static inline
  1043. QDF_STATUS hal_rx_mpdu_get_addr2(uint8_t *buf, uint8_t *mac_addr)
  1044. {
  1045. struct __attribute__((__packed__)) hal_addr2 {
  1046. uint16_t ad2_15_0;
  1047. uint32_t ad2_47_16;
  1048. };
  1049. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1050. struct rx_mpdu_start *mpdu_start =
  1051. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1052. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1053. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  1054. uint32_t mac_addr_ad2_valid;
  1055. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  1056. if (mac_addr_ad2_valid) {
  1057. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  1058. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  1059. return QDF_STATUS_SUCCESS;
  1060. }
  1061. return QDF_STATUS_E_FAILURE;
  1062. }
  1063. /*******************************************************************************
  1064. * RX ERROR APIS
  1065. ******************************************************************************/
  1066. #define HAL_RX_MPDU_END_DECRYPT_ERR_GET(_rx_mpdu_end) \
  1067. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1068. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_OFFSET)), \
  1069. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_MASK, \
  1070. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_LSB))
  1071. /**
  1072. * hal_rx_mpdu_end_decrypt_err_get(): API to get the Decrypt ERR
  1073. * from rx_mpdu_end TLV
  1074. *
  1075. * @buf: pointer to the start of RX PKT TLV headers
  1076. * Return: uint32_t(decrypt_err)
  1077. */
  1078. static inline uint32_t
  1079. hal_rx_mpdu_end_decrypt_err_get(uint8_t *buf)
  1080. {
  1081. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1082. struct rx_mpdu_end *mpdu_end =
  1083. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1084. uint32_t decrypt_err;
  1085. decrypt_err = HAL_RX_MPDU_END_DECRYPT_ERR_GET(mpdu_end);
  1086. return decrypt_err;
  1087. }
  1088. #define HAL_RX_MPDU_END_MIC_ERR_GET(_rx_mpdu_end) \
  1089. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1090. RX_MPDU_END_1_TKIP_MIC_ERR_OFFSET)), \
  1091. RX_MPDU_END_1_TKIP_MIC_ERR_MASK, \
  1092. RX_MPDU_END_1_TKIP_MIC_ERR_LSB))
  1093. /**
  1094. * hal_rx_mpdu_end_mic_err_get(): API to get the MIC ERR
  1095. * from rx_mpdu_end TLV
  1096. *
  1097. * @buf: pointer to the start of RX PKT TLV headers
  1098. * Return: uint32_t(mic_err)
  1099. */
  1100. static inline uint32_t
  1101. hal_rx_mpdu_end_mic_err_get(uint8_t *buf)
  1102. {
  1103. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1104. struct rx_mpdu_end *mpdu_end =
  1105. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1106. uint32_t mic_err;
  1107. mic_err = HAL_RX_MPDU_END_MIC_ERR_GET(mpdu_end);
  1108. return mic_err;
  1109. }
  1110. /*******************************************************************************
  1111. * RX REO ERROR APIS
  1112. ******************************************************************************/
  1113. #define HAL_RX_LINK_DESC_MSDU0_PTR(link_desc) \
  1114. ((struct rx_msdu_details *) \
  1115. _OFFSET_TO_BYTE_PTR((link_desc),\
  1116. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET))
  1117. #define HAL_RX_NUM_MSDU_DESC 6
  1118. struct hal_rx_msdu_list {
  1119. struct hal_rx_msdu_desc_info msdu_info[HAL_RX_NUM_MSDU_DESC];
  1120. uint32_t sw_cookie[HAL_RX_NUM_MSDU_DESC];
  1121. };
  1122. struct hal_buf_info {
  1123. uint64_t paddr;
  1124. uint32_t sw_cookie;
  1125. };
  1126. /**
  1127. * hal_rx_msdu_link_desc_get: API to get the MSDU information
  1128. * from the MSDU link descriptor
  1129. *
  1130. * @ msdu_link_desc: Opaque pointer used by HAL to get to the
  1131. * MSDU link descriptor (struct rx_msdu_link)
  1132. * @ msdu_list: Return the list of MSDUs contained in this link descriptor
  1133. * Return: void
  1134. */
  1135. static inline void hal_rx_msdu_list_get(void *msdu_link_desc,
  1136. struct hal_rx_msdu_list *msdu_list, uint8_t *num_msdus)
  1137. {
  1138. struct rx_msdu_details *msdu_details;
  1139. struct rx_msdu_desc_info *msdu_desc_info;
  1140. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  1141. int i;
  1142. *num_msdus = 0;
  1143. msdu_details = HAL_RX_LINK_DESC_MSDU0_PTR(msdu_link);
  1144. for (i = 0; i < HAL_RX_NUM_MSDU_DESC; i++) {
  1145. msdu_desc_info = HAL_RX_MSDU_DESC_INFO_GET(&msdu_details[i]);
  1146. msdu_list->msdu_info[i].msdu_flags =
  1147. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  1148. msdu_list->msdu_info[i].msdu_len =
  1149. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  1150. msdu_list->sw_cookie[i] =
  1151. HAL_RX_BUF_COOKIE_GET(
  1152. &msdu_details[i].buffer_addr_info_details);
  1153. }
  1154. *num_msdus = i;
  1155. }
  1156. /**
  1157. * hal_rx_reo_buf_paddr_get: Gets the physical address and
  1158. * cookie from the REO destination ring element
  1159. *
  1160. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to
  1161. * the current descriptor
  1162. * @ buf_info: structure to return the buffer information
  1163. * Return: void
  1164. */
  1165. static inline void hal_rx_reo_buf_paddr_get(void *rx_desc,
  1166. struct hal_buf_info *buf_info)
  1167. {
  1168. struct reo_destination_ring *reo_ring =
  1169. (struct reo_destination_ring *)rx_desc;
  1170. buf_info->paddr =
  1171. (HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_ring) |
  1172. ((uint64_t)(HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_ring)) << 32));
  1173. buf_info->sw_cookie = HAL_RX_REO_BUF_COOKIE_GET(reo_ring);
  1174. }
  1175. /**
  1176. * enum hal_reo_error_code: Indicates that type of buffer or descriptor
  1177. *
  1178. * @ HAL_RX_MSDU_BUF_ADDR_TYPE : Reo buffer address points to the MSDU buffer
  1179. * @ HAL_RX_MSDU_LINK_DESC_TYPE: Reo buffer address points to the link
  1180. * descriptor
  1181. */
  1182. enum hal_rx_reo_buf_type {
  1183. HAL_RX_REO_MSDU_BUF_ADDR_TYPE = 0,
  1184. HAL_RX_REO_MSDU_LINK_DESC_TYPE,
  1185. };
  1186. #define HAL_RX_REO_BUF_TYPE_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1187. (REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_OFFSET >> 2))) & \
  1188. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_MASK) >> \
  1189. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_LSB)
  1190. /**
  1191. * enum hal_reo_error_code: Error code describing the type of error detected
  1192. *
  1193. * @ HAL_REO_ERR_QUEUE_DESC_ADDR_0 : Reo queue descriptor provided in the
  1194. * REO_ENTRANCE ring is set to 0
  1195. * @ HAL_REO_ERR_QUEUE_DESC_INVALID: Reo queue descriptor valid bit is NOT set
  1196. * @ HAL_REO_ERR_AMPDU_IN_NON_BA : AMPDU frame received without BA session
  1197. * having been setup
  1198. * @ HAL_REO_ERR_NON_BA_DUPLICATE : Non-BA session, SN equal to SSN,
  1199. * Retry bit set: duplicate frame
  1200. * @ HAL_REO_ERR_BA_DUPLICATE : BA session, duplicate frame
  1201. * @ HAL_REO_ERR_REGULAR_FRAME_2K_JUMP : A normal (management/data frame)
  1202. * received with 2K jump in SN
  1203. * @ HAL_REO_ERR_BAR_FRAME_2K_JUMP : A bar received with 2K jump in SSN
  1204. * @ HAL_REO_ERR_REGULAR_FRAME_OOR : A normal (management/data frame) received
  1205. * with SN falling within the OOR window
  1206. * @ HAL_REO_ERR_BAR_FRAME_OOR : A bar received with SSN falling within the
  1207. * OOR window
  1208. * @ HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION : A bar received without a BA session
  1209. * @ HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN : A bar received with SSN equal to SN
  1210. * @ HAL_REO_ERR_PN_CHECK_FAILED : PN Check Failed packet
  1211. * @ HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1212. * of the ‘Seq_2k_error_detected_flag’ been set in the REO Queue descriptor
  1213. * @ HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1214. * of the ‘pn_error_detected_flag’ been set in the REO Queue descriptor
  1215. * @ HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET : Frame is forwarded as a result of
  1216. * the queue descriptor(address) being blocked as SW/FW seems to be currently
  1217. * in the process of making updates to this descriptor
  1218. */
  1219. enum hal_reo_error_code {
  1220. HAL_REO_ERR_QUEUE_DESC_ADDR_0 = 0,
  1221. HAL_REO_ERR_QUEUE_DESC_INVALID,
  1222. HAL_REO_ERR_AMPDU_IN_NON_BA,
  1223. HAL_REO_ERR_NON_BA_DUPLICATE,
  1224. HAL_REO_ERR_BA_DUPLICATE,
  1225. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP,
  1226. HAL_REO_ERR_BAR_FRAME_2K_JUMP,
  1227. HAL_REO_ERR_REGULAR_FRAME_OOR,
  1228. HAL_REO_ERR_BAR_FRAME_OOR,
  1229. HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION,
  1230. HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN,
  1231. HAL_REO_ERR_PN_CHECK_FAILED,
  1232. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET,
  1233. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET,
  1234. HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET
  1235. };
  1236. #define HAL_RX_REO_ERROR_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1237. (REO_DESTINATION_RING_7_REO_ERROR_CODE_OFFSET >> 2))) & \
  1238. REO_DESTINATION_RING_7_REO_ERROR_CODE_MASK) >> \
  1239. REO_DESTINATION_RING_7_REO_ERROR_CODE_LSB)
  1240. /**
  1241. * hal_rx_is_pn_error() - Indicate if this error was caused by a
  1242. * PN check failure
  1243. *
  1244. * @reo_desc: opaque pointer used by HAL to get the REO destination entry
  1245. *
  1246. * Return: true: error caused by PN check, false: other error
  1247. */
  1248. static inline bool hal_rx_reo_is_pn_error(void *rx_desc)
  1249. {
  1250. struct reo_destination_ring *reo_desc =
  1251. (struct reo_destination_ring *)rx_desc;
  1252. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1253. HAL_REO_ERR_PN_CHECK_FAILED) |
  1254. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1255. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET)) ?
  1256. true : false;
  1257. }
  1258. /**
  1259. * hal_rx_is_2k_jump() - Indicate if this error was caused by a 2K jump in
  1260. * the sequence number
  1261. *
  1262. * @ring_desc: opaque pointer used by HAL to get the REO destination entry
  1263. *
  1264. * Return: true: error caused by 2K jump, false: other error
  1265. */
  1266. static inline bool hal_rx_reo_is_2k_jump(void *rx_desc)
  1267. {
  1268. struct reo_destination_ring *reo_desc =
  1269. (struct reo_destination_ring *)rx_desc;
  1270. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1271. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP) |
  1272. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1273. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET)) ?
  1274. true : false;
  1275. }
  1276. /**
  1277. * hal_rx_msdu_link_desc_set: Retrieves MSDU Link Descriptor to WBM
  1278. *
  1279. * @ soc : HAL version of the SOC pointer
  1280. * @ src_srng_desc : void pointer to the WBM Release Ring descriptor
  1281. * @ buf_addr_info : void pointer to the buffer_addr_info
  1282. *
  1283. * Return: void
  1284. */
  1285. /* look at implementation at dp_hw_link_desc_pool_setup()*/
  1286. static inline void hal_rx_msdu_link_desc_set(struct hal_soc *soc,
  1287. void *src_srng_desc, void *buf_addr_info)
  1288. {
  1289. struct wbm_release_ring *wbm_rel_srng =
  1290. (struct wbm_release_ring *)src_srng_desc;
  1291. /* Structure copy !!! */
  1292. wbm_rel_srng->released_buff_or_desc_addr_info =
  1293. *((struct buffer_addr_info *)buf_addr_info);
  1294. }
  1295. /*
  1296. * hal_rx_msdu_link_desc_reinject: Re-injects the MSDU link descriptor to
  1297. * REO entrance ring
  1298. *
  1299. * @ soc: HAL version of the SOC pointer
  1300. * @ pa: Physical address of the MSDU Link Descriptor
  1301. * @ cookie: SW cookie to get to the virtual address
  1302. * @ error_enabled_reo_q: Argument to determine whether this needs to go
  1303. * to the error enabled REO queue
  1304. *
  1305. * Return: void
  1306. */
  1307. static inline void hal_rx_msdu_link_desc_reinject(struct hal_soc *soc,
  1308. uint64_t pa, uint32_t cookie, bool error_enabled_reo_q)
  1309. {
  1310. /* TODO */
  1311. }
  1312. /**
  1313. * HAL_RX_BUF_ADDR_INFO_GET: Returns the address of the
  1314. * BUFFER_ADDR_INFO, give the RX descriptor
  1315. * (Assumption -- BUFFER_ADDR_INFO is the
  1316. * first field in the descriptor structure)
  1317. */
  1318. #define HAL_RX_BUF_ADDR_INFO_GET(ring_desc) ((void *)(ring_desc))
  1319. #define HAL_RX_REO_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  1320. #define HAL_RX_WBM_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  1321. /**
  1322. * hal_rx_ret_buf_manager_get: Returns the "return_buffer_manager"
  1323. * from the BUFFER_ADDR_INFO structure
  1324. * given a REO destination ring descriptor.
  1325. * @ ring_desc: RX(REO/WBM release) destination ring descriptor
  1326. *
  1327. * Return: uint8_t (value of the return_buffer_manager)
  1328. */
  1329. static inline
  1330. uint8_t hal_rx_ret_buf_manager_get(void *ring_desc)
  1331. {
  1332. /*
  1333. * The following macro takes buf_addr_info as argument,
  1334. * but since buf_addr_info is the first field in ring_desc
  1335. * Hence the following call is OK
  1336. */
  1337. return HAL_RX_BUF_RBM_GET(ring_desc);
  1338. }
  1339. /*******************************************************************************
  1340. * RX WBM ERROR APIS
  1341. ******************************************************************************/
  1342. /**
  1343. * enum hal_rx_wbm_error_source: Indicates which module initiated the
  1344. * release of this buffer or descriptor
  1345. *
  1346. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1347. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1348. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1349. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1350. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1351. */
  1352. enum hal_rx_wbm_error_source {
  1353. HAL_RX_WBM_ERR_SRC_TQM = 0,
  1354. HAL_RX_WBM_ERR_SRC_RXDMA,
  1355. HAL_RX_WBM_ERR_SRC_REO,
  1356. HAL_RX_WBM_ERR_SRC_FW,
  1357. HAL_RX_WBM_ERR_SRC_SW,
  1358. };
  1359. #define HAL_RX_WBM_ERR_SRC_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1360. (WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_OFFSET >> 2))) & \
  1361. WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_MASK) >> \
  1362. WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_LSB)
  1363. /**
  1364. * enum hal_rx_wbm_buf_type: Indicates that type of buffer or descriptor
  1365. * released
  1366. *
  1367. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1368. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1369. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1370. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1371. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1372. */
  1373. enum hal_rx_wbm_buf_type {
  1374. HAL_RX_WBM_BUF_TYPE_REL_BUF = 0,
  1375. HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC,
  1376. HAL_RX_WBM_BUF_TYPE_MPDU_LINK_DESC,
  1377. HAL_RX_WBM_BUF_TYPE_MSDU_EXT_DESC,
  1378. HAL_RX_WBM_BUF_TYPE_Q_EXT_DESC,
  1379. };
  1380. #define HAL_RX_WBM_BUF_TYPE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1381. (WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_OFFSET >> 2))) & \
  1382. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_MASK) >> \
  1383. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_LSB)
  1384. /**
  1385. * enum - hal_rx_wbm_reo_push_reason: Indicates why REO pushed
  1386. * the frame to this release ring
  1387. *
  1388. * @ HAL_RX_WBM_REO_PSH_RSN_ERROR : Reo detected an error and pushed this
  1389. * frame to this queue
  1390. * @ HAL_RX_WBM_REO_PSH_RSN_ROUTE: Reo pushed the frame to this queue per
  1391. * received routing instructions. No error within REO was detected
  1392. */
  1393. enum hal_rx_wbm_reo_push_reason {
  1394. HAL_RX_WBM_REO_PSH_RSN_ERROR = 0,
  1395. HAL_RX_WBM_REO_PSH_RSN_ROUTE,
  1396. };
  1397. #define HAL_RX_WBM_REO_PUSH_REASON_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1398. (WBM_RELEASE_RING_2_REO_PUSH_REASON_OFFSET >> 2))) & \
  1399. WBM_RELEASE_RING_2_REO_PUSH_REASON_MASK) >> \
  1400. WBM_RELEASE_RING_2_REO_PUSH_REASON_LSB)
  1401. #define HAL_RX_WBM_REO_ERROR_CODE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1402. (WBM_RELEASE_RING_2_REO_ERROR_CODE_OFFSET >> 2))) & \
  1403. WBM_RELEASE_RING_2_REO_ERROR_CODE_MASK) >> \
  1404. WBM_RELEASE_RING_2_REO_ERROR_CODE_LSB)
  1405. /**
  1406. * enum hal_rx_wbm_rxdma_push_reason: Indicates why REO pushed the frame to
  1407. * this release ring
  1408. *
  1409. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ERROR : RXDMA detected an error and pushed
  1410. * this frame to this queue
  1411. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE: RXDMA pushed the frame to this queue
  1412. * per received routing instructions. No error within RXDMA was detected
  1413. */
  1414. enum hal_rx_wbm_rxdma_push_reason {
  1415. HAL_RX_WBM_RXDMA_PSH_RSN_ERROR = 0,
  1416. HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE,
  1417. };
  1418. #define HAL_RX_WBM_RXDMA_PUSH_REASON_GET(wbm_desc) \
  1419. (((*(((uint32_t *) wbm_desc) + \
  1420. (WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_OFFSET >> 2))) & \
  1421. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_MASK) >> \
  1422. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_LSB)
  1423. #define HAL_RX_WBM_RXDMA_ERROR_CODE_GET(wbm_desc) \
  1424. (((*(((uint32_t *) wbm_desc) + \
  1425. (WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_OFFSET >> 2))) & \
  1426. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_MASK) >> \
  1427. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_LSB)
  1428. #define HAL_RX_WBM_BUF_COOKIE_GET(wbm_desc) \
  1429. HAL_RX_BUF_COOKIE_GET(&((struct wbm_release_ring *) \
  1430. wbm_desc)->released_buff_or_desc_addr_info)
  1431. /**
  1432. * hal_rx_dump_rx_attention_tlv: dump RX attention TLV in structured
  1433. * humman readable format.
  1434. * @ rx_attn: pointer the rx_attention TLV in pkt.
  1435. * @ dbg_level: log level.
  1436. *
  1437. * Return: void
  1438. */
  1439. static inline void hal_rx_dump_rx_attention_tlv(struct rx_attention *rx_attn,
  1440. uint8_t dbg_level)
  1441. {
  1442. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  1443. "\n--------------------\n"
  1444. "rx_attention tlv \n"
  1445. "\n--------------------\n"
  1446. "rxpcu_mpdu_filter_in_category : %d\n"
  1447. "sw_frame_group_id : %d\n"
  1448. "reserved_0 : %d\n"
  1449. "phy_ppdu_id : %d\n"
  1450. "first_mpdu : %d\n"
  1451. "reserved_1a : %d\n"
  1452. "mcast_bcast : %d\n"
  1453. "ast_index_not_found : %d\n"
  1454. "ast_index_timeout : %d\n"
  1455. "power_mgmt : %d\n"
  1456. "non_qos : %d\n"
  1457. "null_data : %d\n"
  1458. "mgmt_type : %d\n"
  1459. "ctrl_type : %d\n"
  1460. "more_data : %d\n"
  1461. "eosp : %d\n"
  1462. "a_msdu_error : %d\n"
  1463. "fragment_flag : %d\n"
  1464. "order : %d\n"
  1465. "cce_match : %d\n"
  1466. "overflow_err : %d\n"
  1467. "msdu_length_err : %d\n"
  1468. "tcp_udp_chksum_fail : %d\n"
  1469. "ip_chksum_fail : %d\n"
  1470. "sa_idx_invalid : %d\n"
  1471. "da_idx_invalid : %d\n"
  1472. "reserved_1b : %d\n"
  1473. "rx_in_tx_decrypt_byp : %d\n"
  1474. "encrypt_required : %d\n"
  1475. "directed : %d\n"
  1476. "buffer_fragment : %d\n"
  1477. "mpdu_length_err : %d\n"
  1478. "tkip_mic_err : %d\n"
  1479. "decrypt_err : %d\n"
  1480. "unencrypted_frame_err : %d\n"
  1481. "fcs_err : %d\n"
  1482. "flow_idx_timeout : %d\n"
  1483. "flow_idx_invalid : %d\n"
  1484. "wifi_parser_error : %d\n"
  1485. "amsdu_parser_error : %d\n"
  1486. "sa_idx_timeout : %d\n"
  1487. "da_idx_timeout : %d\n"
  1488. "msdu_limit_error : %d\n"
  1489. "da_is_valid : %d\n"
  1490. "da_is_mcbc : %d\n"
  1491. "sa_is_valid : %d\n"
  1492. "decrypt_status_code : %d\n"
  1493. "rx_bitmap_not_updated : %d\n"
  1494. "reserved_2 : %d\n"
  1495. "msdu_done : %d\n",
  1496. rx_attn->rxpcu_mpdu_filter_in_category,
  1497. rx_attn->sw_frame_group_id,
  1498. rx_attn->reserved_0,
  1499. rx_attn->phy_ppdu_id,
  1500. rx_attn->first_mpdu,
  1501. rx_attn->reserved_1a,
  1502. rx_attn->mcast_bcast,
  1503. rx_attn->ast_index_not_found,
  1504. rx_attn->ast_index_timeout,
  1505. rx_attn->power_mgmt,
  1506. rx_attn->non_qos,
  1507. rx_attn->null_data,
  1508. rx_attn->mgmt_type,
  1509. rx_attn->ctrl_type,
  1510. rx_attn->more_data,
  1511. rx_attn->eosp,
  1512. rx_attn->a_msdu_error,
  1513. rx_attn->fragment_flag,
  1514. rx_attn->order,
  1515. rx_attn->cce_match,
  1516. rx_attn->overflow_err,
  1517. rx_attn->msdu_length_err,
  1518. rx_attn->tcp_udp_chksum_fail,
  1519. rx_attn->ip_chksum_fail,
  1520. rx_attn->sa_idx_invalid,
  1521. rx_attn->da_idx_invalid,
  1522. rx_attn->reserved_1b,
  1523. rx_attn->rx_in_tx_decrypt_byp,
  1524. rx_attn->encrypt_required,
  1525. rx_attn->directed,
  1526. rx_attn->buffer_fragment,
  1527. rx_attn->mpdu_length_err,
  1528. rx_attn->tkip_mic_err,
  1529. rx_attn->decrypt_err,
  1530. rx_attn->unencrypted_frame_err,
  1531. rx_attn->fcs_err,
  1532. rx_attn->flow_idx_timeout,
  1533. rx_attn->flow_idx_invalid,
  1534. rx_attn->wifi_parser_error,
  1535. rx_attn->amsdu_parser_error,
  1536. rx_attn->sa_idx_timeout,
  1537. rx_attn->da_idx_timeout,
  1538. rx_attn->msdu_limit_error,
  1539. rx_attn->da_is_valid,
  1540. rx_attn->da_is_mcbc,
  1541. rx_attn->sa_is_valid,
  1542. rx_attn->decrypt_status_code,
  1543. rx_attn->rx_bitmap_not_updated,
  1544. rx_attn->reserved_2,
  1545. rx_attn->msdu_done);
  1546. }
  1547. /**
  1548. * hal_rx_dump_mpdu_start_tlv: dump RX mpdu_start TLV in structured
  1549. * human readable format.
  1550. * @ mpdu_start: pointer the rx_attention TLV in pkt.
  1551. * @ dbg_level: log level.
  1552. *
  1553. * Return: void
  1554. */
  1555. static inline void hal_rx_dump_mpdu_start_tlv(struct rx_mpdu_start *mpdu_start,
  1556. uint8_t dbg_level)
  1557. {
  1558. struct rx_mpdu_info *mpdu_info =
  1559. (struct rx_mpdu_info *) &mpdu_start->rx_mpdu_info_details;
  1560. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  1561. "\n--------------------\n"
  1562. "rx_mpdu_start tlv \n"
  1563. "--------------------\n"
  1564. "rxpcu_mpdu_filter_in_category: %d\n"
  1565. "sw_frame_group_id: %d\n"
  1566. "ndp_frame: %d\n"
  1567. "phy_err: %d\n"
  1568. "phy_err_during_mpdu_header: %d\n"
  1569. "protocol_version_err: %d\n"
  1570. "ast_based_lookup_valid: %d\n"
  1571. "phy_ppdu_id: %d\n"
  1572. "ast_index: %d\n"
  1573. "sw_peer_id: %d\n"
  1574. "mpdu_frame_control_valid: %d\n"
  1575. "mpdu_duration_valid: %d\n"
  1576. "mac_addr_ad1_valid: %d\n"
  1577. "mac_addr_ad2_valid: %d\n"
  1578. "mac_addr_ad3_valid: %d\n"
  1579. "mac_addr_ad4_valid: %d\n"
  1580. "mpdu_sequence_control_valid: %d\n"
  1581. "mpdu_qos_control_valid: %d\n"
  1582. "mpdu_ht_control_valid: %d\n"
  1583. "frame_encryption_info_valid: %d\n"
  1584. "fr_ds: %d\n"
  1585. "to_ds: %d\n"
  1586. "encrypted: %d\n"
  1587. "mpdu_retry: %d\n"
  1588. "mpdu_sequence_number: %d\n"
  1589. "epd_en: %d\n"
  1590. "all_frames_shall_be_encrypted: %d\n"
  1591. "encrypt_type: %d\n"
  1592. "mesh_sta: %d\n"
  1593. "bssid_hit: %d\n"
  1594. "bssid_number: %d\n"
  1595. "tid: %d\n"
  1596. "pn_31_0: %d\n"
  1597. "pn_63_32: %d\n"
  1598. "pn_95_64: %d\n"
  1599. "pn_127_96: %d\n"
  1600. "peer_meta_data: %d\n"
  1601. "rxpt_classify_info.reo_destination_indication: %d\n"
  1602. "rxpt_classify_info.use_flow_id_toeplitz_clfy: %d\n"
  1603. "rx_reo_queue_desc_addr_31_0: %d\n"
  1604. "rx_reo_queue_desc_addr_39_32: %d\n"
  1605. "receive_queue_number: %d\n"
  1606. "pre_delim_err_warning: %d\n"
  1607. "first_delim_err: %d\n"
  1608. "key_id_octet: %d\n"
  1609. "new_peer_entry: %d\n"
  1610. "decrypt_needed: %d\n"
  1611. "decap_type: %d\n"
  1612. "rx_insert_vlan_c_tag_padding: %d\n"
  1613. "rx_insert_vlan_s_tag_padding: %d\n"
  1614. "strip_vlan_c_tag_decap: %d\n"
  1615. "strip_vlan_s_tag_decap: %d\n"
  1616. "pre_delim_count: %d\n"
  1617. "ampdu_flag: %d\n"
  1618. "bar_frame: %d\n"
  1619. "mpdu_length: %d\n"
  1620. "first_mpdu: %d\n"
  1621. "mcast_bcast: %d\n"
  1622. "ast_index_not_found: %d\n"
  1623. "ast_index_timeout: %d\n"
  1624. "power_mgmt: %d\n"
  1625. "non_qos: %d\n"
  1626. "null_data: %d\n"
  1627. "mgmt_type: %d\n"
  1628. "ctrl_type: %d\n"
  1629. "more_data: %d\n"
  1630. "eosp: %d\n"
  1631. "fragment_flag: %d\n"
  1632. "order: %d\n"
  1633. "u_apsd_trigger: %d\n"
  1634. "encrypt_required: %d\n"
  1635. "directed: %d\n"
  1636. "mpdu_frame_control_field: %d\n"
  1637. "mpdu_duration_field: %d\n"
  1638. "mac_addr_ad1_31_0: %d\n"
  1639. "mac_addr_ad1_47_32: %d\n"
  1640. "mac_addr_ad2_15_0: %d\n"
  1641. "mac_addr_ad2_47_16: %d\n"
  1642. "mac_addr_ad3_31_0: %d\n"
  1643. "mac_addr_ad3_47_32: %d\n"
  1644. "mpdu_sequence_control_field: %d\n"
  1645. "mac_addr_ad4_31_0: %d\n"
  1646. "mac_addr_ad4_47_32: %d\n"
  1647. "mpdu_qos_control_field: %d\n"
  1648. "mpdu_ht_control_field: %d\n",
  1649. mpdu_info->rxpcu_mpdu_filter_in_category,
  1650. mpdu_info->sw_frame_group_id,
  1651. mpdu_info->ndp_frame,
  1652. mpdu_info->phy_err,
  1653. mpdu_info->phy_err_during_mpdu_header,
  1654. mpdu_info->protocol_version_err,
  1655. mpdu_info->ast_based_lookup_valid,
  1656. mpdu_info->phy_ppdu_id,
  1657. mpdu_info->ast_index,
  1658. mpdu_info->sw_peer_id,
  1659. mpdu_info->mpdu_frame_control_valid,
  1660. mpdu_info->mpdu_duration_valid,
  1661. mpdu_info->mac_addr_ad1_valid,
  1662. mpdu_info->mac_addr_ad2_valid,
  1663. mpdu_info->mac_addr_ad3_valid,
  1664. mpdu_info->mac_addr_ad4_valid,
  1665. mpdu_info->mpdu_sequence_control_valid,
  1666. mpdu_info->mpdu_qos_control_valid,
  1667. mpdu_info->mpdu_ht_control_valid,
  1668. mpdu_info->frame_encryption_info_valid,
  1669. mpdu_info->fr_ds,
  1670. mpdu_info->to_ds,
  1671. mpdu_info->encrypted,
  1672. mpdu_info->mpdu_retry,
  1673. mpdu_info->mpdu_sequence_number,
  1674. mpdu_info->epd_en,
  1675. mpdu_info->all_frames_shall_be_encrypted,
  1676. mpdu_info->encrypt_type,
  1677. mpdu_info->mesh_sta,
  1678. mpdu_info->bssid_hit,
  1679. mpdu_info->bssid_number,
  1680. mpdu_info->tid,
  1681. mpdu_info->pn_31_0,
  1682. mpdu_info->pn_63_32,
  1683. mpdu_info->pn_95_64,
  1684. mpdu_info->pn_127_96,
  1685. mpdu_info->peer_meta_data,
  1686. mpdu_info->rxpt_classify_info_details.reo_destination_indication,
  1687. mpdu_info->rxpt_classify_info_details.use_flow_id_toeplitz_clfy,
  1688. mpdu_info->rx_reo_queue_desc_addr_31_0,
  1689. mpdu_info->rx_reo_queue_desc_addr_39_32,
  1690. mpdu_info->receive_queue_number,
  1691. mpdu_info->pre_delim_err_warning,
  1692. mpdu_info->first_delim_err,
  1693. mpdu_info->key_id_octet,
  1694. mpdu_info->new_peer_entry,
  1695. mpdu_info->decrypt_needed,
  1696. mpdu_info->decap_type,
  1697. mpdu_info->rx_insert_vlan_c_tag_padding,
  1698. mpdu_info->rx_insert_vlan_s_tag_padding,
  1699. mpdu_info->strip_vlan_c_tag_decap,
  1700. mpdu_info->strip_vlan_s_tag_decap,
  1701. mpdu_info->pre_delim_count,
  1702. mpdu_info->ampdu_flag,
  1703. mpdu_info->bar_frame,
  1704. mpdu_info->mpdu_length,
  1705. mpdu_info->first_mpdu,
  1706. mpdu_info->mcast_bcast,
  1707. mpdu_info->ast_index_not_found,
  1708. mpdu_info->ast_index_timeout,
  1709. mpdu_info->power_mgmt,
  1710. mpdu_info->non_qos,
  1711. mpdu_info->null_data,
  1712. mpdu_info->mgmt_type,
  1713. mpdu_info->ctrl_type,
  1714. mpdu_info->more_data,
  1715. mpdu_info->eosp,
  1716. mpdu_info->fragment_flag,
  1717. mpdu_info->order,
  1718. mpdu_info->u_apsd_trigger,
  1719. mpdu_info->encrypt_required,
  1720. mpdu_info->directed,
  1721. mpdu_info->mpdu_frame_control_field,
  1722. mpdu_info->mpdu_duration_field,
  1723. mpdu_info->mac_addr_ad1_31_0,
  1724. mpdu_info->mac_addr_ad1_47_32,
  1725. mpdu_info->mac_addr_ad2_15_0,
  1726. mpdu_info->mac_addr_ad2_47_16,
  1727. mpdu_info->mac_addr_ad3_31_0,
  1728. mpdu_info->mac_addr_ad3_47_32,
  1729. mpdu_info->mpdu_sequence_control_field,
  1730. mpdu_info->mac_addr_ad4_31_0,
  1731. mpdu_info->mac_addr_ad4_47_32,
  1732. mpdu_info->mpdu_qos_control_field,
  1733. mpdu_info->mpdu_ht_control_field);
  1734. }
  1735. /**
  1736. * hal_rx_dump_msdu_start_tlv: dump RX msdu_start TLV in structured
  1737. * human readable format.
  1738. * @ msdu_start: pointer the msdu_start TLV in pkt.
  1739. * @ dbg_level: log level.
  1740. *
  1741. * Return: void
  1742. */
  1743. static void hal_rx_dump_msdu_start_tlv(struct rx_msdu_start *msdu_start,
  1744. uint8_t dbg_level)
  1745. {
  1746. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  1747. "\n--------------------\n"
  1748. "rx_msdu_start tlv \n"
  1749. "--------------------\n"
  1750. "rxpcu_mpdu_filter_in_category: %d\n"
  1751. "sw_frame_group_id: %d\n"
  1752. "phy_ppdu_id: %d\n"
  1753. "msdu_length: %d\n"
  1754. "ipsec_esp: %d\n"
  1755. "l3_offset: %d\n"
  1756. "ipsec_ah: %d\n"
  1757. "l4_offset: %d\n"
  1758. "msdu_number: %d\n"
  1759. "decap_format: %d\n"
  1760. "ipv4_proto: %d\n"
  1761. "ipv6_proto: %d\n"
  1762. "tcp_proto: %d\n"
  1763. "udp_proto: %d\n"
  1764. "ip_frag: %d\n"
  1765. "tcp_only_ack: %d\n"
  1766. "da_is_bcast_mcast: %d\n"
  1767. "toeplitz_hash: %d\n"
  1768. "ip4_protocol_ip6_next_header: %d\n"
  1769. "toeplitz_hash_2_or_4: %d\n"
  1770. "flow_id_toeplitz: %d\n"
  1771. "user_rssi: %d\n"
  1772. "pkt_type: %d\n"
  1773. "stbc: %d\n"
  1774. "sgi: %d\n"
  1775. "rate_mcs: %d\n"
  1776. "receive_bandwidth: %d\n"
  1777. "reception_type: %d\n"
  1778. "nss: %d\n"
  1779. "ppdu_start_timestamp: %d\n"
  1780. "sw_phy_meta_data: %d\n",
  1781. msdu_start->rxpcu_mpdu_filter_in_category,
  1782. msdu_start->sw_frame_group_id,
  1783. msdu_start->phy_ppdu_id,
  1784. msdu_start->msdu_length,
  1785. msdu_start->ipsec_esp,
  1786. msdu_start->l3_offset,
  1787. msdu_start->ipsec_ah,
  1788. msdu_start->l4_offset,
  1789. msdu_start->msdu_number,
  1790. msdu_start->decap_format,
  1791. msdu_start->ipv4_proto,
  1792. msdu_start->ipv6_proto,
  1793. msdu_start->tcp_proto,
  1794. msdu_start->udp_proto,
  1795. msdu_start->ip_frag,
  1796. msdu_start->tcp_only_ack,
  1797. msdu_start->da_is_bcast_mcast,
  1798. msdu_start->toeplitz_hash,
  1799. msdu_start->ip4_protocol_ip6_next_header,
  1800. msdu_start->toeplitz_hash_2_or_4,
  1801. msdu_start->flow_id_toeplitz,
  1802. msdu_start->user_rssi,
  1803. msdu_start->pkt_type,
  1804. msdu_start->stbc,
  1805. msdu_start->sgi,
  1806. msdu_start->rate_mcs,
  1807. msdu_start->receive_bandwidth,
  1808. msdu_start->reception_type,
  1809. msdu_start->nss,
  1810. msdu_start->ppdu_start_timestamp,
  1811. msdu_start->sw_phy_meta_data);
  1812. }
  1813. /**
  1814. * hal_rx_dump_msdu_end_tlv: dump RX msdu_end TLV in structured
  1815. * human readable format.
  1816. * @ msdu_end: pointer the msdu_end TLV in pkt.
  1817. * @ dbg_level: log level.
  1818. *
  1819. * Return: void
  1820. */
  1821. static inline void hal_rx_dump_msdu_end_tlv(struct rx_msdu_end *msdu_end,
  1822. uint8_t dbg_level)
  1823. {
  1824. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  1825. "\n--------------------\n"
  1826. "rx_msdu_end tlv \n"
  1827. "--------------------\n"
  1828. "rxpcu_mpdu_filter_in_category: %d\n"
  1829. "sw_frame_group_id: %d\n"
  1830. "phy_ppdu_id: %d\n"
  1831. "ip_hdr_chksum: %d\n"
  1832. "tcp_udp_chksum: %d\n"
  1833. "key_id_octet: %d\n"
  1834. "cce_super_rule: %d\n"
  1835. "cce_classify_not_done_truncat: %d\n"
  1836. "cce_classify_not_done_cce_dis: %d\n"
  1837. "ext_wapi_pn_63_48: %d\n"
  1838. "ext_wapi_pn_95_64: %d\n"
  1839. "ext_wapi_pn_127_96: %d\n"
  1840. "reported_mpdu_length: %d\n"
  1841. "first_msdu: %d\n"
  1842. "last_msdu: %d\n"
  1843. "sa_idx_timeout: %d\n"
  1844. "da_idx_timeout: %d\n"
  1845. "msdu_limit_error: %d\n"
  1846. "flow_idx_timeout: %d\n"
  1847. "flow_idx_invalid: %d\n"
  1848. "wifi_parser_error: %d\n"
  1849. "amsdu_parser_error: %d\n"
  1850. "sa_is_valid: %d\n"
  1851. "da_is_valid: %d\n"
  1852. "da_is_mcbc: %d\n"
  1853. "l3_header_padding: %d\n"
  1854. "ipv6_options_crc: %d\n"
  1855. "tcp_seq_number: %d\n"
  1856. "tcp_ack_number: %d\n"
  1857. "tcp_flag: %d\n"
  1858. "lro_eligible: %d\n"
  1859. "window_size: %d\n"
  1860. "da_offset: %d\n"
  1861. "sa_offset: %d\n"
  1862. "da_offset_valid: %d\n"
  1863. "sa_offset_valid: %d\n"
  1864. "type_offset: %d\n"
  1865. "rule_indication_31_0: %d\n"
  1866. "rule_indication_63_32: %d\n"
  1867. "sa_idx: %d\n"
  1868. "da_idx: %d\n"
  1869. "msdu_drop: %d\n"
  1870. "reo_destination_indication: %d\n"
  1871. "flow_idx: %d\n"
  1872. "fse_metadata: %d\n"
  1873. "cce_metadata: %d\n"
  1874. "sa_sw_peer_id: %d\n",
  1875. msdu_end->rxpcu_mpdu_filter_in_category,
  1876. msdu_end->sw_frame_group_id,
  1877. msdu_end->phy_ppdu_id,
  1878. msdu_end->ip_hdr_chksum,
  1879. msdu_end->tcp_udp_chksum,
  1880. msdu_end->key_id_octet,
  1881. msdu_end->cce_super_rule,
  1882. msdu_end->cce_classify_not_done_truncate,
  1883. msdu_end->cce_classify_not_done_cce_dis,
  1884. msdu_end->ext_wapi_pn_63_48,
  1885. msdu_end->ext_wapi_pn_95_64,
  1886. msdu_end->ext_wapi_pn_127_96,
  1887. msdu_end->reported_mpdu_length,
  1888. msdu_end->first_msdu,
  1889. msdu_end->last_msdu,
  1890. msdu_end->sa_idx_timeout,
  1891. msdu_end->da_idx_timeout,
  1892. msdu_end->msdu_limit_error,
  1893. msdu_end->flow_idx_timeout,
  1894. msdu_end->flow_idx_invalid,
  1895. msdu_end->wifi_parser_error,
  1896. msdu_end->amsdu_parser_error,
  1897. msdu_end->sa_is_valid,
  1898. msdu_end->da_is_valid,
  1899. msdu_end->da_is_mcbc,
  1900. msdu_end->l3_header_padding,
  1901. msdu_end->ipv6_options_crc,
  1902. msdu_end->tcp_seq_number,
  1903. msdu_end->tcp_ack_number,
  1904. msdu_end->tcp_flag,
  1905. msdu_end->lro_eligible,
  1906. msdu_end->window_size,
  1907. msdu_end->da_offset,
  1908. msdu_end->sa_offset,
  1909. msdu_end->da_offset_valid,
  1910. msdu_end->sa_offset_valid,
  1911. msdu_end->type_offset,
  1912. msdu_end->rule_indication_31_0,
  1913. msdu_end->rule_indication_63_32,
  1914. msdu_end->sa_idx,
  1915. msdu_end->da_idx,
  1916. msdu_end->msdu_drop,
  1917. msdu_end->reo_destination_indication,
  1918. msdu_end->flow_idx,
  1919. msdu_end->fse_metadata,
  1920. msdu_end->cce_metadata,
  1921. msdu_end->sa_sw_peer_id);
  1922. }
  1923. /**
  1924. * hal_rx_dump_mpdu_end_tlv: dump RX mpdu_end TLV in structured
  1925. * human readable format.
  1926. * @ mpdu_end: pointer the mpdu_end TLV in pkt.
  1927. * @ dbg_level: log level.
  1928. *
  1929. * Return: void
  1930. */
  1931. static inline void hal_rx_dump_mpdu_end_tlv(struct rx_mpdu_end *mpdu_end,
  1932. uint8_t dbg_level)
  1933. {
  1934. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  1935. "\n--------------------\n"
  1936. "rx_mpdu_end tlv \n"
  1937. "--------------------\n"
  1938. "rxpcu_mpdu_filter_in_category: %d\n"
  1939. "sw_frame_group_id: %d\n"
  1940. "phy_ppdu_id: %d\n"
  1941. "unsup_ktype_short_frame: %d\n"
  1942. "rx_in_tx_decrypt_byp: %d\n"
  1943. "overflow_err: %d\n"
  1944. "mpdu_length_err: %d\n"
  1945. "tkip_mic_err: %d\n"
  1946. "decrypt_err: %d\n"
  1947. "unencrypted_frame_err: %d\n"
  1948. "pn_fields_contain_valid_info: %d\n"
  1949. "fcs_err: %d\n"
  1950. "msdu_length_err: %d\n"
  1951. "rxdma0_destination_ring: %d\n"
  1952. "rxdma1_destination_ring: %d\n"
  1953. "decrypt_status_code: %d\n"
  1954. "rx_bitmap_not_updated: %d\n",
  1955. mpdu_end->rxpcu_mpdu_filter_in_category,
  1956. mpdu_end->sw_frame_group_id,
  1957. mpdu_end->phy_ppdu_id,
  1958. mpdu_end->unsup_ktype_short_frame,
  1959. mpdu_end->rx_in_tx_decrypt_byp,
  1960. mpdu_end->overflow_err,
  1961. mpdu_end->mpdu_length_err,
  1962. mpdu_end->tkip_mic_err,
  1963. mpdu_end->decrypt_err,
  1964. mpdu_end->unencrypted_frame_err,
  1965. mpdu_end->pn_fields_contain_valid_info,
  1966. mpdu_end->fcs_err,
  1967. mpdu_end->msdu_length_err,
  1968. mpdu_end->rxdma0_destination_ring,
  1969. mpdu_end->rxdma1_destination_ring,
  1970. mpdu_end->decrypt_status_code,
  1971. mpdu_end->rx_bitmap_not_updated);
  1972. }
  1973. /**
  1974. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  1975. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  1976. * @ dbg_level: log level.
  1977. *
  1978. * Return: void
  1979. */
  1980. static inline void hal_rx_dump_pkt_hdr_tlv(struct rx_pkt_hdr_tlv *pkt_hdr_tlv,
  1981. uint8_t dbg_level)
  1982. {
  1983. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  1984. "\n---------------\n"
  1985. "rx_pkt_hdr_tlv \n"
  1986. "---------------\n"
  1987. "phy_ppdu_id %d \n",
  1988. pkt_hdr_tlv->phy_ppdu_id);
  1989. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_DP, dbg_level,
  1990. pkt_hdr_tlv->rx_pkt_hdr, 128);
  1991. }
  1992. /**
  1993. * hal_rx_dump_pkt_tlvs: API to print all member elements of
  1994. * RX TLVs
  1995. * @ buf: pointer the pkt buffer.
  1996. * @ dbg_level: log level.
  1997. *
  1998. * Return: void
  1999. */
  2000. static inline void hal_rx_dump_pkt_tlvs(uint8_t *buf, uint8_t dbg_level)
  2001. {
  2002. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *) buf;
  2003. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2004. struct rx_mpdu_start *mpdu_start =
  2005. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  2006. struct rx_msdu_start *msdu_start =
  2007. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  2008. struct rx_mpdu_end *mpdu_end = &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  2009. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  2010. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  2011. hal_rx_dump_rx_attention_tlv(rx_attn, dbg_level);
  2012. hal_rx_dump_mpdu_start_tlv(mpdu_start, dbg_level);
  2013. hal_rx_dump_msdu_start_tlv(msdu_start, dbg_level);
  2014. hal_rx_dump_mpdu_end_tlv(mpdu_end, dbg_level);
  2015. hal_rx_dump_msdu_end_tlv(msdu_end, dbg_level);
  2016. hal_rx_dump_pkt_hdr_tlv(pkt_hdr_tlv, dbg_level);
  2017. }
  2018. #endif /* _HAL_RX_H */