sde_encoder.c 160 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908
  1. /*
  2. * Copyright (c) 2014-2019, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/seq_file.h>
  22. #include <linux/sde_rsc.h>
  23. #include "msm_drv.h"
  24. #include "sde_kms.h"
  25. #include <drm/drm_crtc.h>
  26. #include <drm/drm_crtc_helper.h>
  27. #include "sde_hwio.h"
  28. #include "sde_hw_catalog.h"
  29. #include "sde_hw_intf.h"
  30. #include "sde_hw_ctl.h"
  31. #include "sde_formats.h"
  32. #include "sde_encoder_phys.h"
  33. #include "sde_power_handle.h"
  34. #include "sde_hw_dsc.h"
  35. #include "sde_crtc.h"
  36. #include "sde_trace.h"
  37. #include "sde_core_irq.h"
  38. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  39. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  40. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  41. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  42. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  43. (p) ? (p)->parent->base.id : -1, \
  44. (p) ? (p)->intf_idx - INTF_0 : -1, \
  45. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  46. ##__VA_ARGS__)
  47. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  48. (p) ? (p)->parent->base.id : -1, \
  49. (p) ? (p)->intf_idx - INTF_0 : -1, \
  50. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  51. ##__VA_ARGS__)
  52. /*
  53. * Two to anticipate panels that can do cmd/vid dynamic switching
  54. * plan is to create all possible physical encoder types, and switch between
  55. * them at runtime
  56. */
  57. #define NUM_PHYS_ENCODER_TYPES 2
  58. #define MAX_PHYS_ENCODERS_PER_VIRTUAL \
  59. (MAX_H_TILES_PER_DISPLAY * NUM_PHYS_ENCODER_TYPES)
  60. #define MISR_BUFF_SIZE 256
  61. #define IDLE_SHORT_TIMEOUT 1
  62. #define EVT_TIME_OUT_SPLIT 2
  63. /* Maximum number of VSYNC wait attempts for RSC state transition */
  64. #define MAX_RSC_WAIT 5
  65. #define TOPOLOGY_DUALPIPE_MERGE_MODE(x) \
  66. (((x) == SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE) || \
  67. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) || \
  68. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC))
  69. /**
  70. * enum sde_enc_rc_events - events for resource control state machine
  71. * @SDE_ENC_RC_EVENT_KICKOFF:
  72. * This event happens at NORMAL priority.
  73. * Event that signals the start of the transfer. When this event is
  74. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  75. * Regardless of the previous state, the resource should be in ON state
  76. * at the end of this event.
  77. * @SDE_ENC_RC_EVENT_FRAME_DONE:
  78. * This event happens at INTERRUPT level.
  79. * Event signals the end of the data transfer after the PP FRAME_DONE
  80. * event. At the end of this event, a delayed work is scheduled to go to
  81. * IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION time.
  82. * @SDE_ENC_RC_EVENT_PRE_STOP:
  83. * This event happens at NORMAL priority.
  84. * This event, when received during the ON state, set RSC to IDLE, and
  85. * and leave the RC STATE in the PRE_OFF state.
  86. * It should be followed by the STOP event as part of encoder disable.
  87. * If received during IDLE or OFF states, it will do nothing.
  88. * @SDE_ENC_RC_EVENT_STOP:
  89. * This event happens at NORMAL priority.
  90. * When this event is received, disable all the MDP/DSI core clocks, and
  91. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  92. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  93. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  94. * Resource state should be in OFF at the end of the event.
  95. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  96. * This event happens at NORMAL priority from a work item.
  97. * Event signals that there is a seamless mode switch is in prgoress. A
  98. * client needs to turn of only irq - leave clocks ON to reduce the mode
  99. * switch latency.
  100. * @SDE_ENC_RC_EVENT_POST_MODESET:
  101. * This event happens at NORMAL priority from a work item.
  102. * Event signals that seamless mode switch is complete and resources are
  103. * acquired. Clients wants to turn on the irq again and update the rsc
  104. * with new vtotal.
  105. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  106. * This event happens at NORMAL priority from a work item.
  107. * Event signals that there were no frame updates for
  108. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  109. * and request RSC with IDLE state and change the resource state to IDLE.
  110. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  111. * This event is triggered from the input event thread when touch event is
  112. * received from the input device. On receiving this event,
  113. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  114. clocks and enable RSC.
  115. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  116. * off work since a new commit is imminent.
  117. */
  118. enum sde_enc_rc_events {
  119. SDE_ENC_RC_EVENT_KICKOFF = 1,
  120. SDE_ENC_RC_EVENT_FRAME_DONE,
  121. SDE_ENC_RC_EVENT_PRE_STOP,
  122. SDE_ENC_RC_EVENT_STOP,
  123. SDE_ENC_RC_EVENT_PRE_MODESET,
  124. SDE_ENC_RC_EVENT_POST_MODESET,
  125. SDE_ENC_RC_EVENT_ENTER_IDLE,
  126. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  127. };
  128. /*
  129. * enum sde_enc_rc_states - states that the resource control maintains
  130. * @SDE_ENC_RC_STATE_OFF: Resource is in OFF state
  131. * @SDE_ENC_RC_STATE_PRE_OFF: Resource is transitioning to OFF state
  132. * @SDE_ENC_RC_STATE_ON: Resource is in ON state
  133. * @SDE_ENC_RC_STATE_MODESET: Resource is in modeset state
  134. * @SDE_ENC_RC_STATE_IDLE: Resource is in IDLE state
  135. */
  136. enum sde_enc_rc_states {
  137. SDE_ENC_RC_STATE_OFF,
  138. SDE_ENC_RC_STATE_PRE_OFF,
  139. SDE_ENC_RC_STATE_ON,
  140. SDE_ENC_RC_STATE_MODESET,
  141. SDE_ENC_RC_STATE_IDLE
  142. };
  143. /**
  144. * struct sde_encoder_virt - virtual encoder. Container of one or more physical
  145. * encoders. Virtual encoder manages one "logical" display. Physical
  146. * encoders manage one intf block, tied to a specific panel/sub-panel.
  147. * Virtual encoder defers as much as possible to the physical encoders.
  148. * Virtual encoder registers itself with the DRM Framework as the encoder.
  149. * @base: drm_encoder base class for registration with DRM
  150. * @enc_spin_lock: Virtual-Encoder-Wide Spin Lock for IRQ purposes
  151. * @bus_scaling_client: Client handle to the bus scaling interface
  152. * @te_source: vsync source pin information
  153. * @num_phys_encs: Actual number of physical encoders contained.
  154. * @phys_encs: Container of physical encoders managed.
  155. * @phys_vid_encs: Video physical encoders for panel mode switch.
  156. * @phys_cmd_encs: Command physical encoders for panel mode switch.
  157. * @cur_master: Pointer to the current master in this mode. Optimization
  158. * Only valid after enable. Cleared as disable.
  159. * @hw_pp Handle to the pingpong blocks used for the display. No.
  160. * pingpong blocks can be different than num_phys_encs.
  161. * @hw_dsc: Array of DSC block handles used for the display.
  162. * @dirty_dsc_ids: Cached dsc indexes for dirty DSC blocks needing flush
  163. * @intfs_swapped Whether or not the phys_enc interfaces have been swapped
  164. * for partial update right-only cases, such as pingpong
  165. * split where virtual pingpong does not generate IRQs
  166. * @crtc_vblank_cb: Callback into the upper layer / CRTC for
  167. * notification of the VBLANK
  168. * @crtc_vblank_cb_data: Data from upper layer for VBLANK notification
  169. * @crtc_kickoff_cb: Callback into CRTC that will flush & start
  170. * all CTL paths
  171. * @crtc_kickoff_cb_data: Opaque user data given to crtc_kickoff_cb
  172. * @debugfs_root: Debug file system root file node
  173. * @enc_lock: Lock around physical encoder create/destroy and
  174. access.
  175. * @frame_done_cnt: Atomic counter for tracking which phys_enc is
  176. * done with frame processing.
  177. * @crtc_frame_event_cb: callback handler for frame event
  178. * @crtc_frame_event_cb_data: callback handler private data
  179. * @vsync_event_timer: vsync timer
  180. * @rsc_client: rsc client pointer
  181. * @rsc_state_init: boolean to indicate rsc config init
  182. * @disp_info: local copy of msm_display_info struct
  183. * @misr_enable: misr enable/disable status
  184. * @misr_frame_count: misr frame count before start capturing the data
  185. * @idle_pc_enabled: indicate if idle power collapse is enabled
  186. * currently. This can be controlled by user-mode
  187. * @rc_lock: resource control mutex lock to protect
  188. * virt encoder over various state changes
  189. * @rc_state: resource controller state
  190. * @delayed_off_work: delayed worker to schedule disabling of
  191. * clks and resources after IDLE_TIMEOUT time.
  192. * @vsync_event_work: worker to handle vsync event for autorefresh
  193. * @input_event_work: worker to handle input device touch events
  194. * @esd_trigger_work: worker to handle esd trigger events
  195. * @input_handler: handler for input device events
  196. * @topology: topology of the display
  197. * @vblank_enabled: boolean to track userspace vblank vote
  198. * @idle_pc_restore: flag to indicate idle_pc_restore happened
  199. * @frame_trigger_mode: frame trigger mode indication for command
  200. * mode display
  201. * @dynamic_hdr_updated: flag to indicate if mempool was programmed
  202. * @rsc_config: rsc configuration for display vtotal, fps, etc.
  203. * @cur_conn_roi: current connector roi
  204. * @prv_conn_roi: previous connector roi to optimize if unchanged
  205. * @crtc pointer to drm_crtc
  206. * @recovery_events_enabled: status of hw recovery feature enable by client
  207. * @elevated_ahb_vote: increase AHB bus speed for the first frame
  208. * after power collapse
  209. * @pm_qos_cpu_req: pm_qos request for cpu frequency
  210. * @mode_info: stores the current mode information
  211. */
  212. struct sde_encoder_virt {
  213. struct drm_encoder base;
  214. spinlock_t enc_spinlock;
  215. struct mutex vblank_ctl_lock;
  216. uint32_t bus_scaling_client;
  217. uint32_t display_num_of_h_tiles;
  218. uint32_t te_source;
  219. unsigned int num_phys_encs;
  220. struct sde_encoder_phys *phys_encs[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  221. struct sde_encoder_phys *phys_vid_encs[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  222. struct sde_encoder_phys *phys_cmd_encs[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  223. struct sde_encoder_phys *cur_master;
  224. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  225. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  226. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  227. enum sde_dsc dirty_dsc_ids[MAX_CHANNELS_PER_ENC];
  228. bool intfs_swapped;
  229. void (*crtc_vblank_cb)(void *data);
  230. void *crtc_vblank_cb_data;
  231. struct dentry *debugfs_root;
  232. struct mutex enc_lock;
  233. atomic_t frame_done_cnt[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  234. void (*crtc_frame_event_cb)(void *data, u32 event);
  235. struct sde_crtc_frame_event_cb_data crtc_frame_event_cb_data;
  236. struct timer_list vsync_event_timer;
  237. struct sde_rsc_client *rsc_client;
  238. bool rsc_state_init;
  239. struct msm_display_info disp_info;
  240. bool misr_enable;
  241. u32 misr_frame_count;
  242. bool idle_pc_enabled;
  243. struct mutex rc_lock;
  244. enum sde_enc_rc_states rc_state;
  245. struct kthread_delayed_work delayed_off_work;
  246. struct kthread_work vsync_event_work;
  247. struct kthread_work input_event_work;
  248. struct kthread_work esd_trigger_work;
  249. struct input_handler *input_handler;
  250. struct msm_display_topology topology;
  251. bool vblank_enabled;
  252. bool idle_pc_restore;
  253. enum frame_trigger_mode_type frame_trigger_mode;
  254. bool dynamic_hdr_updated;
  255. struct sde_rsc_cmd_config rsc_config;
  256. struct sde_rect cur_conn_roi;
  257. struct sde_rect prv_conn_roi;
  258. struct drm_crtc *crtc;
  259. bool recovery_events_enabled;
  260. bool elevated_ahb_vote;
  261. struct pm_qos_request pm_qos_cpu_req;
  262. struct msm_mode_info mode_info;
  263. };
  264. #define to_sde_encoder_virt(x) container_of(x, struct sde_encoder_virt, base)
  265. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  266. {
  267. struct sde_encoder_virt *sde_enc;
  268. int i;
  269. sde_enc = to_sde_encoder_virt(drm_enc);
  270. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  271. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  272. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  273. SDE_EVT32(DRMID(drm_enc), enable);
  274. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  275. }
  276. }
  277. }
  278. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc,
  279. struct sde_kms *sde_kms)
  280. {
  281. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  282. struct pm_qos_request *req;
  283. u32 cpu_mask;
  284. u32 cpu_dma_latency;
  285. int cpu;
  286. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  287. return;
  288. cpu_mask = sde_kms->catalog->perf.cpu_mask;
  289. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  290. req = &sde_enc->pm_qos_cpu_req;
  291. req->type = PM_QOS_REQ_AFFINE_CORES;
  292. cpumask_empty(&req->cpus_affine);
  293. for_each_possible_cpu(cpu) {
  294. if ((1 << cpu) & cpu_mask)
  295. cpumask_set_cpu(cpu, &req->cpus_affine);
  296. }
  297. pm_qos_add_request(req, PM_QOS_CPU_DMA_LATENCY, cpu_dma_latency);
  298. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_mask, cpu_dma_latency);
  299. }
  300. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc,
  301. struct sde_kms *sde_kms)
  302. {
  303. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  304. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  305. return;
  306. pm_qos_remove_request(&sde_enc->pm_qos_cpu_req);
  307. }
  308. static bool _sde_encoder_is_dsc_enabled(struct drm_encoder *drm_enc)
  309. {
  310. struct sde_encoder_virt *sde_enc;
  311. struct msm_compression_info *comp_info;
  312. if (!drm_enc)
  313. return false;
  314. sde_enc = to_sde_encoder_virt(drm_enc);
  315. comp_info = &sde_enc->mode_info.comp_info;
  316. return (comp_info->comp_type == MSM_DISPLAY_COMPRESSION_DSC);
  317. }
  318. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  319. s64 timeout_ms, struct sde_encoder_wait_info *info)
  320. {
  321. int rc = 0;
  322. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  323. ktime_t cur_ktime;
  324. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  325. do {
  326. rc = wait_event_timeout(*(info->wq),
  327. atomic_read(info->atomic_cnt) == 0, wait_time_jiffies);
  328. cur_ktime = ktime_get();
  329. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  330. timeout_ms, atomic_read(info->atomic_cnt));
  331. /* If we timed out, counter is valid and time is less, wait again */
  332. } while (atomic_read(info->atomic_cnt) && (rc == 0) &&
  333. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  334. return rc;
  335. }
  336. bool sde_encoder_is_dsc_merge(struct drm_encoder *drm_enc)
  337. {
  338. enum sde_rm_topology_name topology;
  339. struct sde_encoder_virt *sde_enc;
  340. struct drm_connector *drm_conn;
  341. if (!drm_enc)
  342. return false;
  343. sde_enc = to_sde_encoder_virt(drm_enc);
  344. if (!sde_enc->cur_master)
  345. return false;
  346. drm_conn = sde_enc->cur_master->connector;
  347. if (!drm_conn)
  348. return false;
  349. topology = sde_connector_get_topology_name(drm_conn);
  350. if (topology == SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)
  351. return true;
  352. return false;
  353. }
  354. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  355. {
  356. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  357. return sde_enc && sde_enc->disp_info.is_primary;
  358. }
  359. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  360. {
  361. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  362. return sde_enc && sde_enc->cur_master &&
  363. sde_enc->cur_master->cont_splash_enabled;
  364. }
  365. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  366. enum sde_intr_idx intr_idx)
  367. {
  368. SDE_EVT32(DRMID(phys_enc->parent),
  369. phys_enc->intf_idx - INTF_0,
  370. phys_enc->hw_pp->idx - PINGPONG_0,
  371. intr_idx);
  372. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  373. if (phys_enc->parent_ops.handle_frame_done)
  374. phys_enc->parent_ops.handle_frame_done(
  375. phys_enc->parent, phys_enc,
  376. SDE_ENCODER_FRAME_EVENT_ERROR);
  377. }
  378. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  379. enum sde_intr_idx intr_idx,
  380. struct sde_encoder_wait_info *wait_info)
  381. {
  382. struct sde_encoder_irq *irq;
  383. u32 irq_status;
  384. int ret, i;
  385. if (!phys_enc || !wait_info || intr_idx >= INTR_IDX_MAX) {
  386. SDE_ERROR("invalid params\n");
  387. return -EINVAL;
  388. }
  389. irq = &phys_enc->irq[intr_idx];
  390. /* note: do master / slave checking outside */
  391. /* return EWOULDBLOCK since we know the wait isn't necessary */
  392. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  393. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  394. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  395. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  396. return -EWOULDBLOCK;
  397. }
  398. if (irq->irq_idx < 0) {
  399. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  400. irq->name, irq->hw_idx);
  401. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  402. irq->irq_idx);
  403. return 0;
  404. }
  405. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  406. atomic_read(wait_info->atomic_cnt));
  407. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  408. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  409. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  410. /*
  411. * Some module X may disable interrupt for longer duration
  412. * and it may trigger all interrupts including timer interrupt
  413. * when module X again enable the interrupt.
  414. * That may cause interrupt wait timeout API in this API.
  415. * It is handled by split the wait timer in two halves.
  416. */
  417. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  418. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  419. irq->hw_idx,
  420. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  421. wait_info);
  422. if (ret)
  423. break;
  424. }
  425. if (ret <= 0) {
  426. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  427. irq->irq_idx, true);
  428. if (irq_status) {
  429. unsigned long flags;
  430. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  431. irq->hw_idx, irq->irq_idx,
  432. phys_enc->hw_pp->idx - PINGPONG_0,
  433. atomic_read(wait_info->atomic_cnt));
  434. SDE_DEBUG_PHYS(phys_enc,
  435. "done but irq %d not triggered\n",
  436. irq->irq_idx);
  437. local_irq_save(flags);
  438. irq->cb.func(phys_enc, irq->irq_idx);
  439. local_irq_restore(flags);
  440. ret = 0;
  441. } else {
  442. ret = -ETIMEDOUT;
  443. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  444. irq->hw_idx, irq->irq_idx,
  445. phys_enc->hw_pp->idx - PINGPONG_0,
  446. atomic_read(wait_info->atomic_cnt), irq_status,
  447. SDE_EVTLOG_ERROR);
  448. }
  449. } else {
  450. ret = 0;
  451. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  452. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  453. atomic_read(wait_info->atomic_cnt));
  454. }
  455. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  456. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  457. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  458. return ret;
  459. }
  460. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  461. enum sde_intr_idx intr_idx)
  462. {
  463. struct sde_encoder_irq *irq;
  464. int ret = 0;
  465. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  466. SDE_ERROR("invalid params\n");
  467. return -EINVAL;
  468. }
  469. irq = &phys_enc->irq[intr_idx];
  470. if (irq->irq_idx >= 0) {
  471. SDE_DEBUG_PHYS(phys_enc,
  472. "skipping already registered irq %s type %d\n",
  473. irq->name, irq->intr_type);
  474. return 0;
  475. }
  476. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  477. irq->intr_type, irq->hw_idx);
  478. if (irq->irq_idx < 0) {
  479. SDE_ERROR_PHYS(phys_enc,
  480. "failed to lookup IRQ index for %s type:%d\n",
  481. irq->name, irq->intr_type);
  482. return -EINVAL;
  483. }
  484. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  485. &irq->cb);
  486. if (ret) {
  487. SDE_ERROR_PHYS(phys_enc,
  488. "failed to register IRQ callback for %s\n",
  489. irq->name);
  490. irq->irq_idx = -EINVAL;
  491. return ret;
  492. }
  493. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  494. if (ret) {
  495. SDE_ERROR_PHYS(phys_enc,
  496. "enable IRQ for intr:%s failed, irq_idx %d\n",
  497. irq->name, irq->irq_idx);
  498. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  499. irq->irq_idx, &irq->cb);
  500. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  501. irq->irq_idx, SDE_EVTLOG_ERROR);
  502. irq->irq_idx = -EINVAL;
  503. return ret;
  504. }
  505. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  506. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  507. irq->name, irq->irq_idx);
  508. return ret;
  509. }
  510. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  511. enum sde_intr_idx intr_idx)
  512. {
  513. struct sde_encoder_irq *irq;
  514. int ret;
  515. if (!phys_enc) {
  516. SDE_ERROR("invalid encoder\n");
  517. return -EINVAL;
  518. }
  519. irq = &phys_enc->irq[intr_idx];
  520. /* silently skip irqs that weren't registered */
  521. if (irq->irq_idx < 0) {
  522. SDE_ERROR(
  523. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  524. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  525. irq->irq_idx);
  526. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  527. irq->irq_idx, SDE_EVTLOG_ERROR);
  528. return 0;
  529. }
  530. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  531. if (ret)
  532. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  533. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  534. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  535. &irq->cb);
  536. if (ret)
  537. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  538. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  539. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  540. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  541. irq->irq_idx = -EINVAL;
  542. return 0;
  543. }
  544. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  545. struct sde_encoder_hw_resources *hw_res,
  546. struct drm_connector_state *conn_state)
  547. {
  548. struct sde_encoder_virt *sde_enc = NULL;
  549. int i = 0;
  550. if (!hw_res || !drm_enc || !conn_state) {
  551. SDE_ERROR("invalid argument(s), drm_enc %d, res %d, state %d\n",
  552. !drm_enc, !hw_res, !conn_state);
  553. return;
  554. }
  555. sde_enc = to_sde_encoder_virt(drm_enc);
  556. SDE_DEBUG_ENC(sde_enc, "\n");
  557. /* Query resources used by phys encs, expected to be without overlap */
  558. memset(hw_res, 0, sizeof(*hw_res));
  559. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  560. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  561. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  562. if (phys && phys->ops.get_hw_resources)
  563. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  564. }
  565. sde_connector_get_mode_info(conn_state, &sde_enc->mode_info);
  566. hw_res->topology = sde_enc->mode_info.topology;
  567. hw_res->is_primary = sde_enc->disp_info.is_primary;
  568. }
  569. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  570. {
  571. struct sde_encoder_virt *sde_enc = NULL;
  572. int i = 0;
  573. if (!drm_enc) {
  574. SDE_ERROR("invalid encoder\n");
  575. return;
  576. }
  577. sde_enc = to_sde_encoder_virt(drm_enc);
  578. SDE_DEBUG_ENC(sde_enc, "\n");
  579. mutex_lock(&sde_enc->enc_lock);
  580. sde_rsc_client_destroy(sde_enc->rsc_client);
  581. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  582. struct sde_encoder_phys *phys;
  583. phys = sde_enc->phys_vid_encs[i];
  584. if (phys && phys->ops.destroy) {
  585. phys->ops.destroy(phys);
  586. --sde_enc->num_phys_encs;
  587. sde_enc->phys_encs[i] = NULL;
  588. }
  589. phys = sde_enc->phys_cmd_encs[i];
  590. if (phys && phys->ops.destroy) {
  591. phys->ops.destroy(phys);
  592. --sde_enc->num_phys_encs;
  593. sde_enc->phys_encs[i] = NULL;
  594. }
  595. }
  596. if (sde_enc->num_phys_encs)
  597. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  598. sde_enc->num_phys_encs);
  599. sde_enc->num_phys_encs = 0;
  600. mutex_unlock(&sde_enc->enc_lock);
  601. drm_encoder_cleanup(drm_enc);
  602. mutex_destroy(&sde_enc->enc_lock);
  603. kfree(sde_enc->input_handler);
  604. sde_enc->input_handler = NULL;
  605. kfree(sde_enc);
  606. }
  607. void sde_encoder_helper_update_intf_cfg(
  608. struct sde_encoder_phys *phys_enc)
  609. {
  610. struct sde_encoder_virt *sde_enc;
  611. struct sde_hw_intf_cfg_v1 *intf_cfg;
  612. enum sde_3d_blend_mode mode_3d;
  613. if (!phys_enc) {
  614. SDE_ERROR("invalid arg, encoder %d\n", !phys_enc);
  615. return;
  616. }
  617. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  618. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  619. SDE_DEBUG_ENC(sde_enc,
  620. "intf_cfg updated for %d at idx %d\n",
  621. phys_enc->intf_idx,
  622. intf_cfg->intf_count);
  623. /* setup interface configuration */
  624. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  625. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  626. return;
  627. }
  628. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  629. if (phys_enc == sde_enc->cur_master) {
  630. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  631. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  632. else
  633. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  634. }
  635. /* configure this interface as master for split display */
  636. if (phys_enc->split_role == ENC_ROLE_MASTER)
  637. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  638. /* setup which pp blk will connect to this intf */
  639. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  640. phys_enc->hw_intf->ops.bind_pingpong_blk(
  641. phys_enc->hw_intf,
  642. true,
  643. phys_enc->hw_pp->idx);
  644. /*setup merge_3d configuration */
  645. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  646. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  647. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  648. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  649. phys_enc->hw_pp->merge_3d->idx;
  650. if (phys_enc->hw_pp->ops.setup_3d_mode)
  651. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  652. mode_3d);
  653. }
  654. void sde_encoder_helper_split_config(
  655. struct sde_encoder_phys *phys_enc,
  656. enum sde_intf interface)
  657. {
  658. struct sde_encoder_virt *sde_enc;
  659. struct split_pipe_cfg cfg = { 0 };
  660. struct sde_hw_mdp *hw_mdptop;
  661. enum sde_rm_topology_name topology;
  662. struct msm_display_info *disp_info;
  663. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  664. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  665. return;
  666. }
  667. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  668. hw_mdptop = phys_enc->hw_mdptop;
  669. disp_info = &sde_enc->disp_info;
  670. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  671. return;
  672. /**
  673. * disable split modes since encoder will be operating in as the only
  674. * encoder, either for the entire use case in the case of, for example,
  675. * single DSI, or for this frame in the case of left/right only partial
  676. * update.
  677. */
  678. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  679. if (hw_mdptop->ops.setup_split_pipe)
  680. hw_mdptop->ops.setup_split_pipe(hw_mdptop, &cfg);
  681. if (hw_mdptop->ops.setup_pp_split)
  682. hw_mdptop->ops.setup_pp_split(hw_mdptop, &cfg);
  683. return;
  684. }
  685. cfg.en = true;
  686. cfg.mode = phys_enc->intf_mode;
  687. cfg.intf = interface;
  688. if (cfg.en && phys_enc->ops.needs_single_flush &&
  689. phys_enc->ops.needs_single_flush(phys_enc))
  690. cfg.split_flush_en = true;
  691. topology = sde_connector_get_topology_name(phys_enc->connector);
  692. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  693. cfg.pp_split_slave = cfg.intf;
  694. else
  695. cfg.pp_split_slave = INTF_MAX;
  696. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  697. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg.en);
  698. if (hw_mdptop->ops.setup_split_pipe)
  699. hw_mdptop->ops.setup_split_pipe(hw_mdptop, &cfg);
  700. } else if (sde_enc->hw_pp[0]) {
  701. /*
  702. * slave encoder
  703. * - determine split index from master index,
  704. * assume master is first pp
  705. */
  706. cfg.pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  707. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  708. cfg.pp_split_index);
  709. if (hw_mdptop->ops.setup_pp_split)
  710. hw_mdptop->ops.setup_pp_split(hw_mdptop, &cfg);
  711. }
  712. }
  713. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  714. {
  715. struct sde_encoder_virt *sde_enc;
  716. int i = 0;
  717. if (!drm_enc)
  718. return false;
  719. sde_enc = to_sde_encoder_virt(drm_enc);
  720. if (!sde_enc)
  721. return false;
  722. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  723. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  724. if (phys && phys->in_clone_mode)
  725. return true;
  726. }
  727. return false;
  728. }
  729. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  730. struct drm_crtc_state *crtc_state,
  731. struct drm_connector_state *conn_state)
  732. {
  733. const struct drm_display_mode *mode;
  734. struct drm_display_mode *adj_mode;
  735. int i = 0;
  736. int ret = 0;
  737. mode = &crtc_state->mode;
  738. adj_mode = &crtc_state->adjusted_mode;
  739. /* perform atomic check on the first physical encoder (master) */
  740. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  741. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  742. if (phys && phys->ops.atomic_check)
  743. ret = phys->ops.atomic_check(phys, crtc_state,
  744. conn_state);
  745. else if (phys && phys->ops.mode_fixup)
  746. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  747. ret = -EINVAL;
  748. if (ret) {
  749. SDE_ERROR_ENC(sde_enc,
  750. "mode unsupported, phys idx %d\n", i);
  751. break;
  752. }
  753. }
  754. return ret;
  755. }
  756. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  757. struct drm_crtc_state *crtc_state,
  758. struct drm_connector_state *conn_state,
  759. struct sde_connector_state *sde_conn_state,
  760. struct sde_crtc_state *sde_crtc_state)
  761. {
  762. int ret = 0;
  763. if (crtc_state->mode_changed || crtc_state->active_changed) {
  764. struct sde_rect mode_roi, roi;
  765. mode_roi.x = 0;
  766. mode_roi.y = 0;
  767. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  768. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  769. if (sde_conn_state->rois.num_rects) {
  770. sde_kms_rect_merge_rectangles(
  771. &sde_conn_state->rois, &roi);
  772. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  773. SDE_ERROR_ENC(sde_enc,
  774. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  775. roi.x, roi.y, roi.w, roi.h);
  776. ret = -EINVAL;
  777. }
  778. }
  779. if (sde_crtc_state->user_roi_list.num_rects) {
  780. sde_kms_rect_merge_rectangles(
  781. &sde_crtc_state->user_roi_list, &roi);
  782. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  783. SDE_ERROR_ENC(sde_enc,
  784. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  785. roi.x, roi.y, roi.w, roi.h);
  786. ret = -EINVAL;
  787. }
  788. }
  789. }
  790. return ret;
  791. }
  792. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  793. struct drm_crtc_state *crtc_state,
  794. struct drm_connector_state *conn_state,
  795. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  796. struct sde_connector *sde_conn,
  797. struct sde_connector_state *sde_conn_state)
  798. {
  799. int ret = 0;
  800. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  801. if (sde_conn && drm_atomic_crtc_needs_modeset(crtc_state)) {
  802. struct msm_display_topology *topology = NULL;
  803. ret = sde_conn->ops.get_mode_info(&sde_conn->base, adj_mode,
  804. &sde_conn_state->mode_info,
  805. sde_kms->catalog->max_mixer_width,
  806. sde_conn->display);
  807. if (ret) {
  808. SDE_ERROR_ENC(sde_enc,
  809. "failed to get mode info, rc = %d\n", ret);
  810. return ret;
  811. }
  812. if (sde_conn_state->mode_info.comp_info.comp_type &&
  813. sde_conn_state->mode_info.comp_info.comp_ratio >=
  814. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  815. SDE_ERROR_ENC(sde_enc,
  816. "invalid compression ratio: %d\n",
  817. sde_conn_state->mode_info.comp_info.comp_ratio);
  818. ret = -EINVAL;
  819. return ret;
  820. }
  821. /* Reserve dynamic resources, indicating atomic_check phase */
  822. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  823. conn_state, true);
  824. if (ret) {
  825. SDE_ERROR_ENC(sde_enc,
  826. "RM failed to reserve resources, rc = %d\n",
  827. ret);
  828. return ret;
  829. }
  830. /**
  831. * Update connector state with the topology selected for the
  832. * resource set validated. Reset the topology if we are
  833. * de-activating crtc.
  834. */
  835. if (crtc_state->active)
  836. topology = &sde_conn_state->mode_info.topology;
  837. ret = sde_rm_update_topology(conn_state, topology);
  838. if (ret) {
  839. SDE_ERROR_ENC(sde_enc,
  840. "RM failed to update topology, rc: %d\n", ret);
  841. return ret;
  842. }
  843. ret = sde_connector_set_blob_data(conn_state->connector,
  844. conn_state,
  845. CONNECTOR_PROP_SDE_INFO);
  846. if (ret) {
  847. SDE_ERROR_ENC(sde_enc,
  848. "connector failed to update info, rc: %d\n",
  849. ret);
  850. return ret;
  851. }
  852. }
  853. return ret;
  854. }
  855. static int sde_encoder_virt_atomic_check(
  856. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  857. struct drm_connector_state *conn_state)
  858. {
  859. struct sde_encoder_virt *sde_enc;
  860. struct msm_drm_private *priv;
  861. struct sde_kms *sde_kms;
  862. const struct drm_display_mode *mode;
  863. struct drm_display_mode *adj_mode;
  864. struct sde_connector *sde_conn = NULL;
  865. struct sde_connector_state *sde_conn_state = NULL;
  866. struct sde_crtc_state *sde_crtc_state = NULL;
  867. enum sde_rm_topology_name old_top;
  868. int ret = 0;
  869. if (!drm_enc || !crtc_state || !conn_state) {
  870. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  871. !drm_enc, !crtc_state, !conn_state);
  872. return -EINVAL;
  873. }
  874. sde_enc = to_sde_encoder_virt(drm_enc);
  875. SDE_DEBUG_ENC(sde_enc, "\n");
  876. priv = drm_enc->dev->dev_private;
  877. sde_kms = to_sde_kms(priv->kms);
  878. mode = &crtc_state->mode;
  879. adj_mode = &crtc_state->adjusted_mode;
  880. sde_conn = to_sde_connector(conn_state->connector);
  881. sde_conn_state = to_sde_connector_state(conn_state);
  882. sde_crtc_state = to_sde_crtc_state(crtc_state);
  883. SDE_EVT32(DRMID(drm_enc), drm_atomic_crtc_needs_modeset(crtc_state));
  884. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  885. conn_state);
  886. if (ret)
  887. return ret;
  888. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  889. conn_state, sde_conn_state, sde_crtc_state);
  890. if (ret)
  891. return ret;
  892. /**
  893. * record topology in previous atomic state to be able to handle
  894. * topology transitions correctly.
  895. */
  896. old_top = sde_connector_get_property(conn_state,
  897. CONNECTOR_PROP_TOPOLOGY_NAME);
  898. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  899. if (ret)
  900. return ret;
  901. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  902. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  903. if (ret)
  904. return ret;
  905. ret = sde_connector_roi_v1_check_roi(conn_state);
  906. if (ret) {
  907. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  908. ret);
  909. return ret;
  910. }
  911. drm_mode_set_crtcinfo(adj_mode, 0);
  912. SDE_EVT32(DRMID(drm_enc), adj_mode->flags, adj_mode->private_flags);
  913. return ret;
  914. }
  915. static int _sde_encoder_dsc_update_pic_dim(struct msm_display_dsc_info *dsc,
  916. int pic_width, int pic_height)
  917. {
  918. if (!dsc || !pic_width || !pic_height) {
  919. SDE_ERROR("invalid input: pic_width=%d pic_height=%d\n",
  920. pic_width, pic_height);
  921. return -EINVAL;
  922. }
  923. if ((pic_width % dsc->slice_width) ||
  924. (pic_height % dsc->slice_height)) {
  925. SDE_ERROR("pic_dim=%dx%d has to be multiple of slice=%dx%d\n",
  926. pic_width, pic_height,
  927. dsc->slice_width, dsc->slice_height);
  928. return -EINVAL;
  929. }
  930. dsc->pic_width = pic_width;
  931. dsc->pic_height = pic_height;
  932. return 0;
  933. }
  934. static void _sde_encoder_dsc_pclk_param_calc(struct msm_display_dsc_info *dsc,
  935. int intf_width)
  936. {
  937. int slice_per_pkt, slice_per_intf;
  938. int bytes_in_slice, total_bytes_per_intf;
  939. if (!dsc || !dsc->slice_width || !dsc->slice_per_pkt ||
  940. (intf_width < dsc->slice_width)) {
  941. SDE_ERROR("invalid input: intf_width=%d slice_width=%d\n",
  942. intf_width, dsc ? dsc->slice_width : -1);
  943. return;
  944. }
  945. slice_per_pkt = dsc->slice_per_pkt;
  946. slice_per_intf = DIV_ROUND_UP(intf_width, dsc->slice_width);
  947. /*
  948. * If slice_per_pkt is greater than slice_per_intf then default to 1.
  949. * This can happen during partial update.
  950. */
  951. if (slice_per_pkt > slice_per_intf)
  952. slice_per_pkt = 1;
  953. bytes_in_slice = DIV_ROUND_UP(dsc->slice_width * dsc->bpp, 8);
  954. total_bytes_per_intf = bytes_in_slice * slice_per_intf;
  955. dsc->eol_byte_num = total_bytes_per_intf % 3;
  956. dsc->pclk_per_line = DIV_ROUND_UP(total_bytes_per_intf, 3);
  957. dsc->bytes_in_slice = bytes_in_slice;
  958. dsc->bytes_per_pkt = bytes_in_slice * slice_per_pkt;
  959. dsc->pkt_per_line = slice_per_intf / slice_per_pkt;
  960. }
  961. static int _sde_encoder_dsc_initial_line_calc(struct msm_display_dsc_info *dsc,
  962. int enc_ip_width)
  963. {
  964. int max_ssm_delay, max_se_size, obuf_latency;
  965. int input_ssm_out_latency, base_hs_latency;
  966. int multi_hs_extra_latency, mux_word_size;
  967. /* Hardent core config */
  968. int max_muxword_size = 48;
  969. int output_rate = 64;
  970. int rtl_max_bpc = 10;
  971. int pipeline_latency = 28;
  972. max_se_size = 4 * (rtl_max_bpc + 1);
  973. max_ssm_delay = max_se_size + max_muxword_size - 1;
  974. mux_word_size = (dsc->bpc >= 12 ? 64 : 48);
  975. input_ssm_out_latency = pipeline_latency + (3 * (max_ssm_delay + 2));
  976. obuf_latency = DIV_ROUND_UP((9 * output_rate +
  977. mux_word_size), dsc->bpp) + 1;
  978. base_hs_latency = dsc->initial_xmit_delay + input_ssm_out_latency
  979. + obuf_latency;
  980. multi_hs_extra_latency = DIV_ROUND_UP((8 * dsc->chunk_size), dsc->bpp);
  981. dsc->initial_lines = DIV_ROUND_UP((base_hs_latency +
  982. multi_hs_extra_latency), dsc->slice_width);
  983. return 0;
  984. }
  985. static bool _sde_encoder_dsc_ich_reset_override_needed(bool pu_en,
  986. struct msm_display_dsc_info *dsc)
  987. {
  988. /*
  989. * As per the DSC spec, ICH_RESET can be either end of the slice line
  990. * or at the end of the slice. HW internally generates ich_reset at
  991. * end of the slice line if DSC_MERGE is used or encoder has two
  992. * soft slices. However, if encoder has only 1 soft slice and DSC_MERGE
  993. * is not used then it will generate ich_reset at the end of slice.
  994. *
  995. * Now as per the spec, during one PPS session, position where
  996. * ich_reset is generated should not change. Now if full-screen frame
  997. * has more than 1 soft slice then HW will automatically generate
  998. * ich_reset at the end of slice_line. But for the same panel, if
  999. * partial frame is enabled and only 1 encoder is used with 1 slice,
  1000. * then HW will generate ich_reset at end of the slice. This is a
  1001. * mismatch. Prevent this by overriding HW's decision.
  1002. */
  1003. return pu_en && dsc && (dsc->full_frame_slices > 1) &&
  1004. (dsc->slice_width == dsc->pic_width);
  1005. }
  1006. static void _sde_encoder_dsc_pipe_cfg(struct sde_hw_dsc *hw_dsc,
  1007. struct sde_hw_pingpong *hw_pp, struct msm_display_dsc_info *dsc,
  1008. u32 common_mode, bool ich_reset, bool enable,
  1009. struct sde_hw_pingpong *hw_dsc_pp)
  1010. {
  1011. if (!enable) {
  1012. if (hw_dsc_pp && hw_dsc_pp->ops.disable_dsc)
  1013. hw_dsc_pp->ops.disable_dsc(hw_dsc_pp);
  1014. if (hw_dsc && hw_dsc->ops.dsc_disable)
  1015. hw_dsc->ops.dsc_disable(hw_dsc);
  1016. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk)
  1017. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false,
  1018. PINGPONG_MAX);
  1019. return;
  1020. }
  1021. if (!dsc || !hw_dsc || !hw_pp || !hw_dsc_pp) {
  1022. SDE_ERROR("invalid params %d %d %d %d\n", !dsc, !hw_dsc,
  1023. !hw_pp, !hw_dsc_pp);
  1024. return;
  1025. }
  1026. if (hw_dsc->ops.dsc_config)
  1027. hw_dsc->ops.dsc_config(hw_dsc, dsc, common_mode, ich_reset);
  1028. if (hw_dsc->ops.dsc_config_thresh)
  1029. hw_dsc->ops.dsc_config_thresh(hw_dsc, dsc);
  1030. if (hw_dsc_pp->ops.setup_dsc)
  1031. hw_dsc_pp->ops.setup_dsc(hw_dsc_pp);
  1032. if (hw_dsc->ops.bind_pingpong_blk)
  1033. hw_dsc->ops.bind_pingpong_blk(hw_dsc, true, hw_pp->idx);
  1034. if (hw_dsc_pp->ops.enable_dsc)
  1035. hw_dsc_pp->ops.enable_dsc(hw_dsc_pp);
  1036. }
  1037. static void _sde_encoder_get_connector_roi(
  1038. struct sde_encoder_virt *sde_enc,
  1039. struct sde_rect *merged_conn_roi)
  1040. {
  1041. struct drm_connector *drm_conn;
  1042. struct sde_connector_state *c_state;
  1043. if (!sde_enc || !merged_conn_roi)
  1044. return;
  1045. drm_conn = sde_enc->phys_encs[0]->connector;
  1046. if (!drm_conn || !drm_conn->state)
  1047. return;
  1048. c_state = to_sde_connector_state(drm_conn->state);
  1049. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1050. }
  1051. static int _sde_encoder_dsc_n_lm_1_enc_1_intf(struct sde_encoder_virt *sde_enc)
  1052. {
  1053. int this_frame_slices;
  1054. int intf_ip_w, enc_ip_w;
  1055. int ich_res, dsc_common_mode = 0;
  1056. struct sde_hw_pingpong *hw_pp = sde_enc->hw_pp[0];
  1057. struct sde_hw_pingpong *hw_dsc_pp = sde_enc->hw_dsc_pp[0];
  1058. struct sde_hw_dsc *hw_dsc = sde_enc->hw_dsc[0];
  1059. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1060. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1061. struct msm_display_dsc_info *dsc = NULL;
  1062. struct sde_hw_ctl *hw_ctl;
  1063. struct sde_ctl_dsc_cfg cfg;
  1064. if (hw_dsc == NULL || hw_pp == NULL || !enc_master) {
  1065. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1066. return -EINVAL;
  1067. }
  1068. hw_ctl = enc_master->hw_ctl;
  1069. memset(&cfg, 0, sizeof(cfg));
  1070. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  1071. _sde_encoder_dsc_update_pic_dim(dsc, roi->w, roi->h);
  1072. this_frame_slices = roi->w / dsc->slice_width;
  1073. intf_ip_w = this_frame_slices * dsc->slice_width;
  1074. _sde_encoder_dsc_pclk_param_calc(dsc, intf_ip_w);
  1075. enc_ip_w = intf_ip_w;
  1076. _sde_encoder_dsc_initial_line_calc(dsc, enc_ip_w);
  1077. ich_res = _sde_encoder_dsc_ich_reset_override_needed(false, dsc);
  1078. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1079. dsc_common_mode = DSC_MODE_VIDEO;
  1080. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1081. roi->w, roi->h, dsc_common_mode);
  1082. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h, dsc_common_mode);
  1083. _sde_encoder_dsc_pipe_cfg(hw_dsc, hw_pp, dsc, dsc_common_mode,
  1084. ich_res, true, hw_dsc_pp);
  1085. cfg.dsc[cfg.dsc_count++] = hw_dsc->idx;
  1086. /* setup dsc active configuration in the control path */
  1087. if (hw_ctl->ops.setup_dsc_cfg) {
  1088. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1089. SDE_DEBUG_ENC(sde_enc,
  1090. "setup dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1091. hw_ctl->idx,
  1092. cfg.dsc_count,
  1093. cfg.dsc[0],
  1094. cfg.dsc[1]);
  1095. }
  1096. if (hw_ctl->ops.update_bitmask_dsc)
  1097. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc->idx, 1);
  1098. return 0;
  1099. }
  1100. static int _sde_encoder_dsc_2_lm_2_enc_2_intf(struct sde_encoder_virt *sde_enc,
  1101. struct sde_encoder_kickoff_params *params)
  1102. {
  1103. int this_frame_slices;
  1104. int intf_ip_w, enc_ip_w;
  1105. int ich_res, dsc_common_mode;
  1106. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1107. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1108. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  1109. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  1110. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  1111. struct msm_display_dsc_info dsc[MAX_CHANNELS_PER_ENC];
  1112. bool half_panel_partial_update;
  1113. struct sde_hw_ctl *hw_ctl = NULL;
  1114. struct sde_ctl_dsc_cfg cfg;
  1115. int i;
  1116. if (!enc_master) {
  1117. SDE_ERROR_ENC(sde_enc, "invalid encoder master for DSC\n");
  1118. return -EINVAL;
  1119. }
  1120. memset(&cfg, 0, sizeof(cfg));
  1121. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1122. hw_pp[i] = sde_enc->hw_pp[i];
  1123. hw_dsc[i] = sde_enc->hw_dsc[i];
  1124. hw_dsc_pp[i] = sde_enc->hw_dsc_pp[i];
  1125. if (!hw_pp[i] || !hw_dsc[i] || !hw_dsc_pp[i]) {
  1126. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1127. return -EINVAL;
  1128. }
  1129. }
  1130. hw_ctl = enc_master->hw_ctl;
  1131. half_panel_partial_update =
  1132. hweight_long(params->affected_displays) == 1;
  1133. dsc_common_mode = 0;
  1134. if (!half_panel_partial_update)
  1135. dsc_common_mode |= DSC_MODE_SPLIT_PANEL;
  1136. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1137. dsc_common_mode |= DSC_MODE_VIDEO;
  1138. memcpy(&dsc[0], &sde_enc->mode_info.comp_info.dsc_info, sizeof(dsc[0]));
  1139. memcpy(&dsc[1], &sde_enc->mode_info.comp_info.dsc_info, sizeof(dsc[1]));
  1140. /*
  1141. * Since both DSC use same pic dimension, set same pic dimension
  1142. * to both DSC structures.
  1143. */
  1144. _sde_encoder_dsc_update_pic_dim(&dsc[0], roi->w, roi->h);
  1145. _sde_encoder_dsc_update_pic_dim(&dsc[1], roi->w, roi->h);
  1146. this_frame_slices = roi->w / dsc[0].slice_width;
  1147. intf_ip_w = this_frame_slices * dsc[0].slice_width;
  1148. if (!half_panel_partial_update)
  1149. intf_ip_w /= 2;
  1150. /*
  1151. * In this topology when both interfaces are active, they have same
  1152. * load so intf_ip_w will be same.
  1153. */
  1154. _sde_encoder_dsc_pclk_param_calc(&dsc[0], intf_ip_w);
  1155. _sde_encoder_dsc_pclk_param_calc(&dsc[1], intf_ip_w);
  1156. /*
  1157. * In this topology, since there is no dsc_merge, uncompressed input
  1158. * to encoder and interface is same.
  1159. */
  1160. enc_ip_w = intf_ip_w;
  1161. _sde_encoder_dsc_initial_line_calc(&dsc[0], enc_ip_w);
  1162. _sde_encoder_dsc_initial_line_calc(&dsc[1], enc_ip_w);
  1163. /*
  1164. * __is_ich_reset_override_needed should be called only after
  1165. * updating pic dimension, mdss_panel_dsc_update_pic_dim.
  1166. */
  1167. ich_res = _sde_encoder_dsc_ich_reset_override_needed(
  1168. half_panel_partial_update, &dsc[0]);
  1169. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1170. roi->w, roi->h, dsc_common_mode);
  1171. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1172. bool active = !!((1 << i) & params->affected_displays);
  1173. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h,
  1174. dsc_common_mode, i, active);
  1175. _sde_encoder_dsc_pipe_cfg(hw_dsc[i], hw_pp[i], &dsc[i],
  1176. dsc_common_mode, ich_res, active, hw_dsc_pp[i]);
  1177. if (active) {
  1178. if (cfg.dsc_count >= MAX_DSC_PER_CTL_V1) {
  1179. pr_err("Invalid dsc count:%d\n",
  1180. cfg.dsc_count);
  1181. return -EINVAL;
  1182. }
  1183. cfg.dsc[cfg.dsc_count++] = hw_dsc[i]->idx;
  1184. if (hw_ctl->ops.update_bitmask_dsc)
  1185. hw_ctl->ops.update_bitmask_dsc(hw_ctl,
  1186. hw_dsc[i]->idx, 1);
  1187. }
  1188. }
  1189. /* setup dsc active configuration in the control path */
  1190. if (hw_ctl->ops.setup_dsc_cfg) {
  1191. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1192. SDE_DEBUG_ENC(sde_enc,
  1193. "setup dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1194. hw_ctl->idx,
  1195. cfg.dsc_count,
  1196. cfg.dsc[0],
  1197. cfg.dsc[1]);
  1198. }
  1199. return 0;
  1200. }
  1201. static int _sde_encoder_dsc_2_lm_2_enc_1_intf(struct sde_encoder_virt *sde_enc,
  1202. struct sde_encoder_kickoff_params *params)
  1203. {
  1204. int this_frame_slices;
  1205. int intf_ip_w, enc_ip_w;
  1206. int ich_res, dsc_common_mode;
  1207. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1208. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1209. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  1210. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  1211. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  1212. struct msm_display_dsc_info *dsc = NULL;
  1213. bool half_panel_partial_update;
  1214. struct sde_hw_ctl *hw_ctl = NULL;
  1215. struct sde_ctl_dsc_cfg cfg;
  1216. int i;
  1217. if (!enc_master) {
  1218. SDE_ERROR_ENC(sde_enc, "invalid encoder master for DSC\n");
  1219. return -EINVAL;
  1220. }
  1221. memset(&cfg, 0, sizeof(cfg));
  1222. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1223. hw_pp[i] = sde_enc->hw_pp[i];
  1224. hw_dsc[i] = sde_enc->hw_dsc[i];
  1225. hw_dsc_pp[i] = sde_enc->hw_dsc_pp[i];
  1226. if (!hw_pp[i] || !hw_dsc[i] || !hw_dsc_pp[i]) {
  1227. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1228. return -EINVAL;
  1229. }
  1230. }
  1231. hw_ctl = enc_master->hw_ctl;
  1232. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  1233. half_panel_partial_update =
  1234. hweight_long(params->affected_displays) == 1;
  1235. dsc_common_mode = 0;
  1236. if (!half_panel_partial_update)
  1237. dsc_common_mode |= DSC_MODE_SPLIT_PANEL | DSC_MODE_MULTIPLEX;
  1238. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1239. dsc_common_mode |= DSC_MODE_VIDEO;
  1240. _sde_encoder_dsc_update_pic_dim(dsc, roi->w, roi->h);
  1241. this_frame_slices = roi->w / dsc->slice_width;
  1242. intf_ip_w = this_frame_slices * dsc->slice_width;
  1243. _sde_encoder_dsc_pclk_param_calc(dsc, intf_ip_w);
  1244. /*
  1245. * dsc merge case: when using 2 encoders for the same stream,
  1246. * no. of slices need to be same on both the encoders.
  1247. */
  1248. enc_ip_w = intf_ip_w / 2;
  1249. _sde_encoder_dsc_initial_line_calc(dsc, enc_ip_w);
  1250. ich_res = _sde_encoder_dsc_ich_reset_override_needed(
  1251. half_panel_partial_update, dsc);
  1252. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1253. roi->w, roi->h, dsc_common_mode);
  1254. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h,
  1255. dsc_common_mode, i, params->affected_displays);
  1256. _sde_encoder_dsc_pipe_cfg(hw_dsc[0], hw_pp[0], dsc, dsc_common_mode,
  1257. ich_res, true, hw_dsc_pp[0]);
  1258. cfg.dsc[0] = hw_dsc[0]->idx;
  1259. cfg.dsc_count++;
  1260. if (hw_ctl->ops.update_bitmask_dsc)
  1261. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc[0]->idx, 1);
  1262. _sde_encoder_dsc_pipe_cfg(hw_dsc[1], hw_pp[1], dsc, dsc_common_mode,
  1263. ich_res, !half_panel_partial_update, hw_dsc_pp[1]);
  1264. if (!half_panel_partial_update) {
  1265. cfg.dsc[1] = hw_dsc[1]->idx;
  1266. cfg.dsc_count++;
  1267. if (hw_ctl->ops.update_bitmask_dsc)
  1268. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc[1]->idx,
  1269. 1);
  1270. }
  1271. /* setup dsc active configuration in the control path */
  1272. if (hw_ctl->ops.setup_dsc_cfg) {
  1273. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1274. SDE_DEBUG_ENC(sde_enc,
  1275. "setup_dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1276. hw_ctl->idx,
  1277. cfg.dsc_count,
  1278. cfg.dsc[0],
  1279. cfg.dsc[1]);
  1280. }
  1281. return 0;
  1282. }
  1283. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1284. {
  1285. struct sde_encoder_virt *sde_enc;
  1286. struct drm_connector *drm_conn;
  1287. struct drm_display_mode *adj_mode;
  1288. struct sde_rect roi;
  1289. if (!drm_enc) {
  1290. SDE_ERROR("invalid encoder parameter\n");
  1291. return -EINVAL;
  1292. }
  1293. sde_enc = to_sde_encoder_virt(drm_enc);
  1294. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1295. SDE_ERROR("invalid crtc parameter\n");
  1296. return -EINVAL;
  1297. }
  1298. if (!sde_enc->cur_master) {
  1299. SDE_ERROR("invalid cur_master parameter\n");
  1300. return -EINVAL;
  1301. }
  1302. adj_mode = &sde_enc->cur_master->cached_mode;
  1303. drm_conn = sde_enc->cur_master->connector;
  1304. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1305. if (sde_kms_rect_is_null(&roi)) {
  1306. roi.w = adj_mode->hdisplay;
  1307. roi.h = adj_mode->vdisplay;
  1308. }
  1309. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1310. sizeof(sde_enc->prv_conn_roi));
  1311. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1312. return 0;
  1313. }
  1314. static int _sde_encoder_dsc_setup(struct sde_encoder_virt *sde_enc,
  1315. struct sde_encoder_kickoff_params *params)
  1316. {
  1317. enum sde_rm_topology_name topology;
  1318. struct drm_connector *drm_conn;
  1319. int ret = 0;
  1320. if (!sde_enc || !params || !sde_enc->phys_encs[0] ||
  1321. !sde_enc->phys_encs[0]->connector)
  1322. return -EINVAL;
  1323. drm_conn = sde_enc->phys_encs[0]->connector;
  1324. topology = sde_connector_get_topology_name(drm_conn);
  1325. if (topology == SDE_RM_TOPOLOGY_NONE) {
  1326. SDE_ERROR_ENC(sde_enc, "topology not set yet\n");
  1327. return -EINVAL;
  1328. }
  1329. SDE_DEBUG_ENC(sde_enc, "topology:%d\n", topology);
  1330. SDE_EVT32(DRMID(&sde_enc->base), topology,
  1331. sde_enc->cur_conn_roi.x,
  1332. sde_enc->cur_conn_roi.y,
  1333. sde_enc->cur_conn_roi.w,
  1334. sde_enc->cur_conn_roi.h,
  1335. sde_enc->prv_conn_roi.x,
  1336. sde_enc->prv_conn_roi.y,
  1337. sde_enc->prv_conn_roi.w,
  1338. sde_enc->prv_conn_roi.h,
  1339. sde_enc->cur_master->cached_mode.hdisplay,
  1340. sde_enc->cur_master->cached_mode.vdisplay);
  1341. if (sde_kms_rect_is_equal(&sde_enc->cur_conn_roi,
  1342. &sde_enc->prv_conn_roi))
  1343. return ret;
  1344. switch (topology) {
  1345. case SDE_RM_TOPOLOGY_SINGLEPIPE_DSC:
  1346. case SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC:
  1347. ret = _sde_encoder_dsc_n_lm_1_enc_1_intf(sde_enc);
  1348. break;
  1349. case SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE:
  1350. ret = _sde_encoder_dsc_2_lm_2_enc_1_intf(sde_enc, params);
  1351. break;
  1352. case SDE_RM_TOPOLOGY_DUALPIPE_DSC:
  1353. ret = _sde_encoder_dsc_2_lm_2_enc_2_intf(sde_enc, params);
  1354. break;
  1355. default:
  1356. SDE_ERROR_ENC(sde_enc, "No DSC support for topology %d",
  1357. topology);
  1358. return -EINVAL;
  1359. }
  1360. return ret;
  1361. }
  1362. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc,
  1363. u32 vsync_source, bool is_dummy)
  1364. {
  1365. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1366. struct msm_drm_private *priv;
  1367. struct sde_kms *sde_kms;
  1368. struct sde_hw_mdp *hw_mdptop;
  1369. struct drm_encoder *drm_enc;
  1370. struct sde_encoder_virt *sde_enc;
  1371. int i;
  1372. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1373. if (!sde_enc) {
  1374. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1375. return;
  1376. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1377. SDE_ERROR("invalid num phys enc %d/%d\n",
  1378. sde_enc->num_phys_encs,
  1379. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1380. return;
  1381. }
  1382. drm_enc = &sde_enc->base;
  1383. /* this pointers are checked in virt_enable_helper */
  1384. priv = drm_enc->dev->dev_private;
  1385. sde_kms = to_sde_kms(priv->kms);
  1386. if (!sde_kms) {
  1387. SDE_ERROR("invalid sde_kms\n");
  1388. return;
  1389. }
  1390. hw_mdptop = sde_kms->hw_mdp;
  1391. if (!hw_mdptop) {
  1392. SDE_ERROR("invalid mdptop\n");
  1393. return;
  1394. }
  1395. if (hw_mdptop->ops.setup_vsync_source) {
  1396. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1397. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1398. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1399. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1400. vsync_cfg.vsync_source = vsync_source;
  1401. vsync_cfg.is_dummy = is_dummy;
  1402. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1403. }
  1404. }
  1405. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1406. struct msm_display_info *disp_info, bool is_dummy)
  1407. {
  1408. struct sde_encoder_phys *phys;
  1409. int i;
  1410. u32 vsync_source;
  1411. if (!sde_enc || !disp_info) {
  1412. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1413. sde_enc != NULL, disp_info != NULL);
  1414. return;
  1415. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1416. SDE_ERROR("invalid num phys enc %d/%d\n",
  1417. sde_enc->num_phys_encs,
  1418. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1419. return;
  1420. }
  1421. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1422. if (is_dummy)
  1423. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_0 -
  1424. sde_enc->te_source;
  1425. else if (disp_info->is_te_using_watchdog_timer)
  1426. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4;
  1427. else
  1428. vsync_source = sde_enc->te_source;
  1429. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1430. phys = sde_enc->phys_encs[i];
  1431. if (phys && phys->ops.setup_vsync_source)
  1432. phys->ops.setup_vsync_source(phys,
  1433. vsync_source, is_dummy);
  1434. }
  1435. }
  1436. }
  1437. static void _sde_encoder_dsc_disable(struct sde_encoder_virt *sde_enc)
  1438. {
  1439. int i;
  1440. struct sde_hw_pingpong *hw_pp = NULL;
  1441. struct sde_hw_pingpong *hw_dsc_pp = NULL;
  1442. struct sde_hw_dsc *hw_dsc = NULL;
  1443. struct sde_hw_ctl *hw_ctl = NULL;
  1444. struct sde_ctl_dsc_cfg cfg;
  1445. if (!sde_enc || !sde_enc->phys_encs[0] ||
  1446. !sde_enc->phys_encs[0]->connector) {
  1447. SDE_ERROR("invalid params %d %d\n",
  1448. !sde_enc, sde_enc ? !sde_enc->phys_encs[0] : -1);
  1449. return;
  1450. }
  1451. if (sde_enc->cur_master)
  1452. hw_ctl = sde_enc->cur_master->hw_ctl;
  1453. /* Disable DSC for all the pp's present in this topology */
  1454. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1455. hw_pp = sde_enc->hw_pp[i];
  1456. hw_dsc = sde_enc->hw_dsc[i];
  1457. hw_dsc_pp = sde_enc->hw_dsc_pp[i];
  1458. _sde_encoder_dsc_pipe_cfg(hw_dsc, hw_pp, NULL,
  1459. 0, 0, 0, hw_dsc_pp);
  1460. if (hw_dsc)
  1461. sde_enc->dirty_dsc_ids[i] = hw_dsc->idx;
  1462. }
  1463. /* Clear the DSC ACTIVE config for this CTL */
  1464. if (hw_ctl && hw_ctl->ops.setup_dsc_cfg) {
  1465. memset(&cfg, 0, sizeof(cfg));
  1466. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1467. }
  1468. /**
  1469. * Since pending flushes from previous commit get cleared
  1470. * sometime after this point, setting DSC flush bits now
  1471. * will have no effect. Therefore dirty_dsc_ids track which
  1472. * DSC blocks must be flushed for the next trigger.
  1473. */
  1474. }
  1475. static int _sde_encoder_switch_to_watchdog_vsync(struct drm_encoder *drm_enc)
  1476. {
  1477. struct sde_encoder_virt *sde_enc;
  1478. struct msm_display_info disp_info;
  1479. if (!drm_enc) {
  1480. pr_err("invalid drm encoder\n");
  1481. return -EINVAL;
  1482. }
  1483. sde_enc = to_sde_encoder_virt(drm_enc);
  1484. sde_encoder_control_te(drm_enc, false);
  1485. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1486. disp_info.is_te_using_watchdog_timer = true;
  1487. _sde_encoder_update_vsync_source(sde_enc, &disp_info, false);
  1488. sde_encoder_control_te(drm_enc, true);
  1489. return 0;
  1490. }
  1491. static int _sde_encoder_rsc_client_update_vsync_wait(
  1492. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1493. int wait_vblank_crtc_id)
  1494. {
  1495. int wait_refcount = 0, ret = 0;
  1496. int pipe = -1;
  1497. int wait_count = 0;
  1498. struct drm_crtc *primary_crtc;
  1499. struct drm_crtc *crtc;
  1500. crtc = sde_enc->crtc;
  1501. if (wait_vblank_crtc_id)
  1502. wait_refcount =
  1503. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1504. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1505. SDE_EVTLOG_FUNC_ENTRY);
  1506. if (crtc->base.id != wait_vblank_crtc_id) {
  1507. primary_crtc = drm_crtc_find(drm_enc->dev,
  1508. NULL, wait_vblank_crtc_id);
  1509. if (!primary_crtc) {
  1510. SDE_ERROR_ENC(sde_enc,
  1511. "failed to find primary crtc id %d\n",
  1512. wait_vblank_crtc_id);
  1513. return -EINVAL;
  1514. }
  1515. pipe = drm_crtc_index(primary_crtc);
  1516. }
  1517. /**
  1518. * note: VBLANK is expected to be enabled at this point in
  1519. * resource control state machine if on primary CRTC
  1520. */
  1521. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1522. if (sde_rsc_client_is_state_update_complete(
  1523. sde_enc->rsc_client))
  1524. break;
  1525. if (crtc->base.id == wait_vblank_crtc_id)
  1526. ret = sde_encoder_wait_for_event(drm_enc,
  1527. MSM_ENC_VBLANK);
  1528. else
  1529. drm_wait_one_vblank(drm_enc->dev, pipe);
  1530. if (ret) {
  1531. SDE_ERROR_ENC(sde_enc,
  1532. "wait for vblank failed ret:%d\n", ret);
  1533. /**
  1534. * rsc hardware may hang without vsync. avoid rsc hang
  1535. * by generating the vsync from watchdog timer.
  1536. */
  1537. if (crtc->base.id == wait_vblank_crtc_id)
  1538. _sde_encoder_switch_to_watchdog_vsync(drm_enc);
  1539. }
  1540. }
  1541. if (wait_count >= MAX_RSC_WAIT)
  1542. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1543. SDE_EVTLOG_ERROR);
  1544. if (wait_refcount)
  1545. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1546. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1547. SDE_EVTLOG_FUNC_EXIT);
  1548. return ret;
  1549. }
  1550. static int _sde_encoder_update_rsc_client(
  1551. struct drm_encoder *drm_enc, bool enable)
  1552. {
  1553. struct sde_encoder_virt *sde_enc;
  1554. struct drm_crtc *crtc;
  1555. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1556. struct sde_rsc_cmd_config *rsc_config;
  1557. int ret, prefill_lines;
  1558. struct msm_display_info *disp_info;
  1559. struct msm_mode_info *mode_info;
  1560. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1561. u32 qsync_mode = 0;
  1562. if (!drm_enc || !drm_enc->dev) {
  1563. SDE_ERROR("invalid encoder arguments\n");
  1564. return -EINVAL;
  1565. }
  1566. sde_enc = to_sde_encoder_virt(drm_enc);
  1567. mode_info = &sde_enc->mode_info;
  1568. crtc = sde_enc->crtc;
  1569. if (!sde_enc->crtc) {
  1570. SDE_ERROR("invalid crtc parameter\n");
  1571. return -EINVAL;
  1572. }
  1573. disp_info = &sde_enc->disp_info;
  1574. rsc_config = &sde_enc->rsc_config;
  1575. if (!sde_enc->rsc_client) {
  1576. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1577. return 0;
  1578. }
  1579. /**
  1580. * only primary command mode panel without Qsync can request CMD state.
  1581. * all other panels/displays can request for VID state including
  1582. * secondary command mode panel.
  1583. * Clone mode encoder can request CLK STATE only.
  1584. */
  1585. if (sde_enc->cur_master)
  1586. qsync_mode = sde_connector_get_qsync_mode(
  1587. sde_enc->cur_master->connector);
  1588. if (sde_encoder_in_clone_mode(drm_enc) || !disp_info->is_primary ||
  1589. (disp_info->is_primary && qsync_mode))
  1590. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1591. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1592. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1593. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1594. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1595. SDE_EVT32(rsc_state, qsync_mode);
  1596. prefill_lines = mode_info->prefill_lines;
  1597. /* compare specific items and reconfigure the rsc */
  1598. if ((rsc_config->fps != mode_info->frame_rate) ||
  1599. (rsc_config->vtotal != mode_info->vtotal) ||
  1600. (rsc_config->prefill_lines != prefill_lines) ||
  1601. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1602. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1603. rsc_config->fps = mode_info->frame_rate;
  1604. rsc_config->vtotal = mode_info->vtotal;
  1605. rsc_config->prefill_lines = prefill_lines;
  1606. rsc_config->jitter_numer = mode_info->jitter_numer;
  1607. rsc_config->jitter_denom = mode_info->jitter_denom;
  1608. sde_enc->rsc_state_init = false;
  1609. }
  1610. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1611. && disp_info->is_primary) {
  1612. /* update it only once */
  1613. sde_enc->rsc_state_init = true;
  1614. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1615. rsc_state, rsc_config, crtc->base.id,
  1616. &wait_vblank_crtc_id);
  1617. } else {
  1618. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1619. rsc_state, NULL, crtc->base.id,
  1620. &wait_vblank_crtc_id);
  1621. }
  1622. /**
  1623. * if RSC performed a state change that requires a VBLANK wait, it will
  1624. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1625. *
  1626. * if we are the primary display, we will need to enable and wait
  1627. * locally since we hold the commit thread
  1628. *
  1629. * if we are an external display, we must send a signal to the primary
  1630. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1631. * by the primary panel's VBLANK signals
  1632. */
  1633. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1634. if (ret) {
  1635. SDE_ERROR_ENC(sde_enc,
  1636. "sde rsc client update failed ret:%d\n", ret);
  1637. return ret;
  1638. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1639. return ret;
  1640. }
  1641. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1642. sde_enc, wait_vblank_crtc_id);
  1643. return ret;
  1644. }
  1645. static void _sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1646. {
  1647. struct sde_encoder_virt *sde_enc;
  1648. int i;
  1649. if (!drm_enc) {
  1650. SDE_ERROR("invalid encoder\n");
  1651. return;
  1652. }
  1653. sde_enc = to_sde_encoder_virt(drm_enc);
  1654. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1655. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1656. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1657. if (phys && phys->ops.irq_control)
  1658. phys->ops.irq_control(phys, enable);
  1659. }
  1660. }
  1661. /* keep track of the userspace vblank during modeset */
  1662. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1663. u32 sw_event)
  1664. {
  1665. struct sde_encoder_virt *sde_enc;
  1666. bool enable;
  1667. int i;
  1668. if (!drm_enc) {
  1669. SDE_ERROR("invalid encoder\n");
  1670. return;
  1671. }
  1672. sde_enc = to_sde_encoder_virt(drm_enc);
  1673. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1674. sw_event, sde_enc->vblank_enabled);
  1675. /* nothing to do if vblank not enabled by userspace */
  1676. if (!sde_enc->vblank_enabled)
  1677. return;
  1678. /* disable vblank on pre_modeset */
  1679. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1680. enable = false;
  1681. /* enable vblank on post_modeset */
  1682. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1683. enable = true;
  1684. else
  1685. return;
  1686. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1687. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1688. if (phys && phys->ops.control_vblank_irq)
  1689. phys->ops.control_vblank_irq(phys, enable);
  1690. }
  1691. }
  1692. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1693. {
  1694. struct sde_encoder_virt *sde_enc;
  1695. if (!drm_enc)
  1696. return NULL;
  1697. sde_enc = to_sde_encoder_virt(drm_enc);
  1698. return sde_enc->rsc_client;
  1699. }
  1700. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1701. bool enable)
  1702. {
  1703. struct msm_drm_private *priv;
  1704. struct sde_kms *sde_kms;
  1705. struct sde_encoder_virt *sde_enc;
  1706. int rc;
  1707. bool is_cmd_mode = false, is_primary;
  1708. sde_enc = to_sde_encoder_virt(drm_enc);
  1709. priv = drm_enc->dev->dev_private;
  1710. sde_kms = to_sde_kms(priv->kms);
  1711. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1712. is_cmd_mode = true;
  1713. is_primary = sde_enc->disp_info.is_primary;
  1714. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1715. SDE_EVT32(DRMID(drm_enc), enable);
  1716. if (!sde_enc->cur_master) {
  1717. SDE_ERROR("encoder master not set\n");
  1718. return -EINVAL;
  1719. }
  1720. if (enable) {
  1721. /* enable SDE core clks */
  1722. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1723. if (rc < 0) {
  1724. SDE_ERROR("failed to enable power resource %d\n", rc);
  1725. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1726. return rc;
  1727. }
  1728. sde_enc->elevated_ahb_vote = true;
  1729. /* enable DSI clks */
  1730. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1731. true);
  1732. if (rc) {
  1733. SDE_ERROR("failed to enable clk control %d\n", rc);
  1734. pm_runtime_put_sync(drm_enc->dev->dev);
  1735. return rc;
  1736. }
  1737. /* enable all the irq */
  1738. _sde_encoder_irq_control(drm_enc, true);
  1739. if (is_cmd_mode)
  1740. _sde_encoder_pm_qos_add_request(drm_enc, sde_kms);
  1741. } else {
  1742. if (is_cmd_mode)
  1743. _sde_encoder_pm_qos_remove_request(drm_enc, sde_kms);
  1744. /* disable all the irq */
  1745. _sde_encoder_irq_control(drm_enc, false);
  1746. /* disable DSI clks */
  1747. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1748. /* disable SDE core clks */
  1749. pm_runtime_put_sync(drm_enc->dev->dev);
  1750. }
  1751. return 0;
  1752. }
  1753. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1754. bool enable, u32 frame_count)
  1755. {
  1756. struct sde_encoder_virt *sde_enc;
  1757. int i;
  1758. if (!drm_enc) {
  1759. SDE_ERROR("invalid encoder\n");
  1760. return;
  1761. }
  1762. sde_enc = to_sde_encoder_virt(drm_enc);
  1763. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1764. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1765. if (!phys || !phys->ops.setup_misr)
  1766. continue;
  1767. phys->ops.setup_misr(phys, enable, frame_count);
  1768. }
  1769. }
  1770. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1771. unsigned int type, unsigned int code, int value)
  1772. {
  1773. struct drm_encoder *drm_enc = NULL;
  1774. struct sde_encoder_virt *sde_enc = NULL;
  1775. struct msm_drm_thread *disp_thread = NULL;
  1776. struct msm_drm_private *priv = NULL;
  1777. if (!handle || !handle->handler || !handle->handler->private) {
  1778. SDE_ERROR("invalid encoder for the input event\n");
  1779. return;
  1780. }
  1781. drm_enc = (struct drm_encoder *)handle->handler->private;
  1782. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1783. SDE_ERROR("invalid parameters\n");
  1784. return;
  1785. }
  1786. priv = drm_enc->dev->dev_private;
  1787. sde_enc = to_sde_encoder_virt(drm_enc);
  1788. if (!sde_enc->crtc || (sde_enc->crtc->index
  1789. >= ARRAY_SIZE(priv->disp_thread))) {
  1790. SDE_DEBUG_ENC(sde_enc,
  1791. "invalid cached CRTC: %d or crtc index: %d\n",
  1792. sde_enc->crtc == NULL,
  1793. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1794. return;
  1795. }
  1796. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1797. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1798. kthread_queue_work(&disp_thread->worker,
  1799. &sde_enc->input_event_work);
  1800. }
  1801. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1802. {
  1803. struct sde_encoder_virt *sde_enc;
  1804. if (!drm_enc) {
  1805. SDE_ERROR("invalid encoder\n");
  1806. return;
  1807. }
  1808. sde_enc = to_sde_encoder_virt(drm_enc);
  1809. /* return early if there is no state change */
  1810. if (sde_enc->idle_pc_enabled == enable)
  1811. return;
  1812. sde_enc->idle_pc_enabled = enable;
  1813. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1814. SDE_EVT32(sde_enc->idle_pc_enabled);
  1815. }
  1816. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1817. u32 sw_event)
  1818. {
  1819. if (kthread_cancel_delayed_work_sync(
  1820. &sde_enc->delayed_off_work))
  1821. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1822. sw_event);
  1823. }
  1824. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1825. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1826. {
  1827. int ret = 0;
  1828. /* cancel delayed off work, if any */
  1829. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1830. mutex_lock(&sde_enc->rc_lock);
  1831. /* return if the resource control is already in ON state */
  1832. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1833. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1834. sw_event);
  1835. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1836. SDE_EVTLOG_FUNC_CASE1);
  1837. goto end;
  1838. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1839. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1840. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1841. sw_event, sde_enc->rc_state);
  1842. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1843. SDE_EVTLOG_ERROR);
  1844. goto end;
  1845. }
  1846. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1847. _sde_encoder_irq_control(drm_enc, true);
  1848. } else {
  1849. /* enable all the clks and resources */
  1850. ret = _sde_encoder_resource_control_helper(drm_enc,
  1851. true);
  1852. if (ret) {
  1853. SDE_ERROR_ENC(sde_enc,
  1854. "sw_event:%d, rc in state %d\n",
  1855. sw_event, sde_enc->rc_state);
  1856. SDE_EVT32(DRMID(drm_enc), sw_event,
  1857. sde_enc->rc_state,
  1858. SDE_EVTLOG_ERROR);
  1859. goto end;
  1860. }
  1861. _sde_encoder_update_rsc_client(drm_enc, true);
  1862. }
  1863. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1864. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1865. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1866. end:
  1867. mutex_unlock(&sde_enc->rc_lock);
  1868. return ret;
  1869. }
  1870. static int _sde_encoder_rc_frame_done(struct drm_encoder *drm_enc,
  1871. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1872. struct msm_drm_private *priv)
  1873. {
  1874. unsigned int lp, idle_pc_duration;
  1875. struct msm_drm_thread *disp_thread;
  1876. bool autorefresh_enabled = false;
  1877. if (!sde_enc->crtc) {
  1878. SDE_ERROR("invalid crtc, sw_event:%u\n", sw_event);
  1879. return -EINVAL;
  1880. }
  1881. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1882. SDE_ERROR("invalid crtc index :%u\n",
  1883. sde_enc->crtc->index);
  1884. return -EINVAL;
  1885. }
  1886. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1887. /*
  1888. * mutex lock is not used as this event happens at interrupt
  1889. * context. And locking is not required as, the other events
  1890. * like KICKOFF and STOP does a wait-for-idle before executing
  1891. * the resource_control
  1892. */
  1893. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1894. SDE_ERROR_ENC(sde_enc, "sw_event:%d,rc:%d-unexpected\n",
  1895. sw_event, sde_enc->rc_state);
  1896. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1897. SDE_EVTLOG_ERROR);
  1898. return -EINVAL;
  1899. }
  1900. /*
  1901. * schedule off work item only when there are no
  1902. * frames pending
  1903. */
  1904. if (sde_crtc_frame_pending(sde_enc->crtc) > 1) {
  1905. SDE_DEBUG_ENC(sde_enc, "skip schedule work");
  1906. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1907. SDE_EVTLOG_FUNC_CASE2);
  1908. return 0;
  1909. }
  1910. /* schedule delayed off work if autorefresh is disabled */
  1911. if (sde_enc->cur_master &&
  1912. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1913. autorefresh_enabled =
  1914. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1915. sde_enc->cur_master);
  1916. /* set idle timeout based on master connector's lp value */
  1917. if (sde_enc->cur_master)
  1918. lp = sde_connector_get_lp(
  1919. sde_enc->cur_master->connector);
  1920. else
  1921. lp = SDE_MODE_DPMS_ON;
  1922. if (lp == SDE_MODE_DPMS_LP2)
  1923. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1924. else
  1925. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1926. if (!autorefresh_enabled)
  1927. kthread_mod_delayed_work(
  1928. &disp_thread->worker,
  1929. &sde_enc->delayed_off_work,
  1930. msecs_to_jiffies(idle_pc_duration));
  1931. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1932. autorefresh_enabled,
  1933. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1934. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1935. sw_event);
  1936. return 0;
  1937. }
  1938. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1939. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1940. {
  1941. /* cancel delayed off work, if any */
  1942. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1943. mutex_lock(&sde_enc->rc_lock);
  1944. if (is_vid_mode &&
  1945. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1946. _sde_encoder_irq_control(drm_enc, true);
  1947. }
  1948. /* skip if is already OFF or IDLE, resources are off already */
  1949. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1950. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1951. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1952. sw_event, sde_enc->rc_state);
  1953. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1954. SDE_EVTLOG_FUNC_CASE3);
  1955. goto end;
  1956. }
  1957. /**
  1958. * IRQs are still enabled currently, which allows wait for
  1959. * VBLANK which RSC may require to correctly transition to OFF
  1960. */
  1961. _sde_encoder_update_rsc_client(drm_enc, false);
  1962. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1963. SDE_ENC_RC_STATE_PRE_OFF,
  1964. SDE_EVTLOG_FUNC_CASE3);
  1965. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1966. end:
  1967. mutex_unlock(&sde_enc->rc_lock);
  1968. return 0;
  1969. }
  1970. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1971. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1972. {
  1973. int ret = 0;
  1974. /* cancel vsync event work and timer */
  1975. kthread_cancel_work_sync(&sde_enc->vsync_event_work);
  1976. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI)
  1977. del_timer_sync(&sde_enc->vsync_event_timer);
  1978. mutex_lock(&sde_enc->rc_lock);
  1979. /* return if the resource control is already in OFF state */
  1980. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1981. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1982. sw_event);
  1983. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1984. SDE_EVTLOG_FUNC_CASE4);
  1985. goto end;
  1986. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1987. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1988. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1989. sw_event, sde_enc->rc_state);
  1990. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1991. SDE_EVTLOG_ERROR);
  1992. ret = -EINVAL;
  1993. goto end;
  1994. }
  1995. /**
  1996. * expect to arrive here only if in either idle state or pre-off
  1997. * and in IDLE state the resources are already disabled
  1998. */
  1999. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  2000. _sde_encoder_resource_control_helper(drm_enc, false);
  2001. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2002. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  2003. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  2004. end:
  2005. mutex_unlock(&sde_enc->rc_lock);
  2006. return ret;
  2007. }
  2008. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  2009. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2010. {
  2011. int ret = 0;
  2012. /* cancel delayed off work, if any */
  2013. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  2014. mutex_lock(&sde_enc->rc_lock);
  2015. /* return if the resource control is already in ON state */
  2016. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2017. /* enable all the clks and resources */
  2018. ret = _sde_encoder_resource_control_helper(drm_enc,
  2019. true);
  2020. if (ret) {
  2021. SDE_ERROR_ENC(sde_enc,
  2022. "sw_event:%d, rc in state %d\n",
  2023. sw_event, sde_enc->rc_state);
  2024. SDE_EVT32(DRMID(drm_enc), sw_event,
  2025. sde_enc->rc_state,
  2026. SDE_EVTLOG_ERROR);
  2027. goto end;
  2028. }
  2029. _sde_encoder_update_rsc_client(drm_enc, true);
  2030. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2031. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  2032. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2033. }
  2034. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2035. if (ret && ret != -EWOULDBLOCK) {
  2036. SDE_ERROR_ENC(sde_enc,
  2037. "wait for commit done returned %d\n",
  2038. ret);
  2039. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2040. ret, SDE_EVTLOG_ERROR);
  2041. ret = -EINVAL;
  2042. goto end;
  2043. }
  2044. _sde_encoder_irq_control(drm_enc, false);
  2045. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  2046. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2047. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  2048. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  2049. end:
  2050. mutex_unlock(&sde_enc->rc_lock);
  2051. return ret;
  2052. }
  2053. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  2054. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2055. {
  2056. int ret = 0;
  2057. mutex_lock(&sde_enc->rc_lock);
  2058. /* return if the resource control is already in ON state */
  2059. if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  2060. SDE_ERROR_ENC(sde_enc,
  2061. "sw_event:%d, rc:%d !MODESET state\n",
  2062. sw_event, sde_enc->rc_state);
  2063. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2064. SDE_EVTLOG_ERROR);
  2065. ret = -EINVAL;
  2066. goto end;
  2067. }
  2068. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  2069. _sde_encoder_irq_control(drm_enc, true);
  2070. _sde_encoder_update_rsc_client(drm_enc, true);
  2071. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2072. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  2073. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2074. end:
  2075. mutex_unlock(&sde_enc->rc_lock);
  2076. return ret;
  2077. }
  2078. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  2079. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  2080. {
  2081. mutex_lock(&sde_enc->rc_lock);
  2082. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2083. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  2084. sw_event, sde_enc->rc_state);
  2085. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2086. SDE_EVTLOG_ERROR);
  2087. goto end;
  2088. } else if (sde_crtc_frame_pending(sde_enc->crtc) > 1) {
  2089. SDE_ERROR_ENC(sde_enc, "skip idle entry");
  2090. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2091. sde_crtc_frame_pending(sde_enc->crtc),
  2092. SDE_EVTLOG_ERROR);
  2093. goto end;
  2094. }
  2095. if (is_vid_mode) {
  2096. _sde_encoder_irq_control(drm_enc, false);
  2097. } else {
  2098. /* disable all the clks and resources */
  2099. _sde_encoder_update_rsc_client(drm_enc, false);
  2100. _sde_encoder_resource_control_helper(drm_enc, false);
  2101. }
  2102. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2103. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  2104. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  2105. end:
  2106. mutex_unlock(&sde_enc->rc_lock);
  2107. return 0;
  2108. }
  2109. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  2110. u32 sw_event, struct sde_encoder_virt *sde_enc,
  2111. struct msm_drm_private *priv, bool is_vid_mode)
  2112. {
  2113. bool autorefresh_enabled = false;
  2114. struct msm_drm_thread *disp_thread;
  2115. int ret = 0;
  2116. if (!sde_enc->crtc ||
  2117. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  2118. SDE_DEBUG_ENC(sde_enc,
  2119. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  2120. sde_enc->crtc == NULL,
  2121. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  2122. sw_event);
  2123. return -EINVAL;
  2124. }
  2125. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  2126. mutex_lock(&sde_enc->rc_lock);
  2127. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  2128. if (sde_enc->cur_master &&
  2129. sde_enc->cur_master->ops.is_autorefresh_enabled)
  2130. autorefresh_enabled =
  2131. sde_enc->cur_master->ops.is_autorefresh_enabled(
  2132. sde_enc->cur_master);
  2133. if (autorefresh_enabled) {
  2134. SDE_DEBUG_ENC(sde_enc,
  2135. "not handling early wakeup since auto refresh is enabled\n");
  2136. goto end;
  2137. }
  2138. if (!sde_crtc_frame_pending(sde_enc->crtc))
  2139. kthread_mod_delayed_work(&disp_thread->worker,
  2140. &sde_enc->delayed_off_work,
  2141. msecs_to_jiffies(
  2142. IDLE_POWERCOLLAPSE_DURATION));
  2143. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2144. /* enable all the clks and resources */
  2145. ret = _sde_encoder_resource_control_helper(drm_enc,
  2146. true);
  2147. if (ret) {
  2148. SDE_ERROR_ENC(sde_enc,
  2149. "sw_event:%d, rc in state %d\n",
  2150. sw_event, sde_enc->rc_state);
  2151. SDE_EVT32(DRMID(drm_enc), sw_event,
  2152. sde_enc->rc_state,
  2153. SDE_EVTLOG_ERROR);
  2154. goto end;
  2155. }
  2156. _sde_encoder_update_rsc_client(drm_enc, true);
  2157. /*
  2158. * In some cases, commit comes with slight delay
  2159. * (> 80 ms)after early wake up, prevent clock switch
  2160. * off to avoid jank in next update. So, increase the
  2161. * command mode idle timeout sufficiently to prevent
  2162. * such case.
  2163. */
  2164. kthread_mod_delayed_work(&disp_thread->worker,
  2165. &sde_enc->delayed_off_work,
  2166. msecs_to_jiffies(
  2167. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  2168. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2169. }
  2170. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2171. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  2172. end:
  2173. mutex_unlock(&sde_enc->rc_lock);
  2174. return ret;
  2175. }
  2176. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  2177. u32 sw_event)
  2178. {
  2179. struct sde_encoder_virt *sde_enc;
  2180. struct msm_drm_private *priv;
  2181. int ret = 0;
  2182. bool is_vid_mode = false;
  2183. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2184. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  2185. sw_event);
  2186. return -EINVAL;
  2187. }
  2188. sde_enc = to_sde_encoder_virt(drm_enc);
  2189. priv = drm_enc->dev->dev_private;
  2190. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  2191. is_vid_mode = true;
  2192. /*
  2193. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  2194. * events and return early for other events (ie wb display).
  2195. */
  2196. if (!sde_enc->idle_pc_enabled &&
  2197. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  2198. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  2199. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  2200. sw_event != SDE_ENC_RC_EVENT_STOP &&
  2201. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  2202. return 0;
  2203. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  2204. sw_event, sde_enc->idle_pc_enabled);
  2205. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2206. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  2207. switch (sw_event) {
  2208. case SDE_ENC_RC_EVENT_KICKOFF:
  2209. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  2210. is_vid_mode);
  2211. break;
  2212. case SDE_ENC_RC_EVENT_FRAME_DONE:
  2213. ret = _sde_encoder_rc_frame_done(drm_enc, sw_event, sde_enc,
  2214. priv);
  2215. break;
  2216. case SDE_ENC_RC_EVENT_PRE_STOP:
  2217. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  2218. is_vid_mode);
  2219. break;
  2220. case SDE_ENC_RC_EVENT_STOP:
  2221. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  2222. break;
  2223. case SDE_ENC_RC_EVENT_PRE_MODESET:
  2224. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  2225. break;
  2226. case SDE_ENC_RC_EVENT_POST_MODESET:
  2227. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  2228. break;
  2229. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  2230. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  2231. is_vid_mode);
  2232. break;
  2233. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  2234. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  2235. priv, is_vid_mode);
  2236. break;
  2237. default:
  2238. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  2239. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  2240. break;
  2241. }
  2242. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2243. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  2244. return ret;
  2245. }
  2246. static void sde_encoder_virt_mode_switch(enum sde_intf_mode intf_mode,
  2247. struct sde_encoder_virt *sde_enc,
  2248. struct drm_display_mode *adj_mode)
  2249. {
  2250. int i = 0;
  2251. if (intf_mode == INTF_MODE_CMD) {
  2252. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2253. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  2254. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  2255. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  2256. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  2257. msm_is_mode_seamless_poms(adj_mode),
  2258. SDE_EVTLOG_FUNC_CASE1);
  2259. }
  2260. if (intf_mode == INTF_MODE_VIDEO) {
  2261. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2262. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  2263. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  2264. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  2265. msm_is_mode_seamless_poms(adj_mode),
  2266. SDE_EVTLOG_FUNC_CASE2);
  2267. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  2268. }
  2269. }
  2270. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2271. struct drm_display_mode *mode,
  2272. struct drm_display_mode *adj_mode)
  2273. {
  2274. struct sde_encoder_virt *sde_enc;
  2275. struct msm_drm_private *priv;
  2276. struct sde_kms *sde_kms;
  2277. struct list_head *connector_list;
  2278. struct drm_connector *conn = NULL, *conn_iter;
  2279. struct sde_connector_state *sde_conn_state = NULL;
  2280. struct sde_connector *sde_conn = NULL;
  2281. struct sde_rm_hw_iter dsc_iter, pp_iter;
  2282. struct sde_rm_hw_request request_hw;
  2283. enum sde_intf_mode intf_mode;
  2284. int i = 0, ret;
  2285. if (!drm_enc) {
  2286. SDE_ERROR("invalid encoder\n");
  2287. return;
  2288. }
  2289. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2290. SDE_ERROR("power resource is not enabled\n");
  2291. return;
  2292. }
  2293. sde_enc = to_sde_encoder_virt(drm_enc);
  2294. SDE_DEBUG_ENC(sde_enc, "\n");
  2295. priv = drm_enc->dev->dev_private;
  2296. sde_kms = to_sde_kms(priv->kms);
  2297. connector_list = &sde_kms->dev->mode_config.connector_list;
  2298. SDE_EVT32(DRMID(drm_enc));
  2299. /*
  2300. * cache the crtc in sde_enc on enable for duration of use case
  2301. * for correctly servicing asynchronous irq events and timers
  2302. */
  2303. if (!drm_enc->crtc) {
  2304. SDE_ERROR("invalid crtc\n");
  2305. return;
  2306. }
  2307. sde_enc->crtc = drm_enc->crtc;
  2308. list_for_each_entry(conn_iter, connector_list, head)
  2309. if (conn_iter->encoder == drm_enc)
  2310. conn = conn_iter;
  2311. if (!conn) {
  2312. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2313. return;
  2314. } else if (!conn->state) {
  2315. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2316. return;
  2317. }
  2318. sde_conn = to_sde_connector(conn);
  2319. sde_conn_state = to_sde_connector_state(conn->state);
  2320. if (sde_conn && sde_conn_state) {
  2321. ret = sde_conn->ops.get_mode_info(&sde_conn->base, adj_mode,
  2322. &sde_conn_state->mode_info,
  2323. sde_kms->catalog->max_mixer_width,
  2324. sde_conn->display);
  2325. if (ret) {
  2326. SDE_ERROR_ENC(sde_enc,
  2327. "failed to get mode info from the display\n");
  2328. return;
  2329. }
  2330. }
  2331. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2332. /* Switch pysical encoder */
  2333. if (msm_is_mode_seamless_poms(adj_mode))
  2334. sde_encoder_virt_mode_switch(intf_mode, sde_enc, adj_mode);
  2335. /* release resources before seamless mode change */
  2336. if (msm_is_mode_seamless_dms(adj_mode)) {
  2337. /* restore resource state before releasing them */
  2338. ret = sde_encoder_resource_control(drm_enc,
  2339. SDE_ENC_RC_EVENT_PRE_MODESET);
  2340. if (ret) {
  2341. SDE_ERROR_ENC(sde_enc,
  2342. "sde resource control failed: %d\n",
  2343. ret);
  2344. return;
  2345. }
  2346. /*
  2347. * Disable dsc before switch the mode and after pre_modeset,
  2348. * to guarantee that previous kickoff finished.
  2349. */
  2350. _sde_encoder_dsc_disable(sde_enc);
  2351. }
  2352. /* Reserve dynamic resources now. Indicating non-AtomicTest phase */
  2353. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state,
  2354. conn->state, false);
  2355. if (ret) {
  2356. SDE_ERROR_ENC(sde_enc,
  2357. "failed to reserve hw resources, %d\n", ret);
  2358. return;
  2359. }
  2360. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  2361. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2362. sde_enc->hw_pp[i] = NULL;
  2363. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  2364. break;
  2365. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  2366. }
  2367. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2368. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2369. sde_enc->hw_dsc[i] = NULL;
  2370. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2371. break;
  2372. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  2373. }
  2374. /* Get PP for DSC configuration */
  2375. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2376. sde_enc->hw_dsc_pp[i] = NULL;
  2377. if (!sde_enc->hw_dsc[i])
  2378. continue;
  2379. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  2380. request_hw.type = SDE_HW_BLK_PINGPONG;
  2381. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2382. break;
  2383. sde_enc->hw_dsc_pp[i] =
  2384. (struct sde_hw_pingpong *) request_hw.hw;
  2385. }
  2386. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2387. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2388. if (phys) {
  2389. if (!sde_enc->hw_pp[i]) {
  2390. SDE_ERROR_ENC(sde_enc,
  2391. "invalid pingpong block for the encoder\n");
  2392. return;
  2393. }
  2394. phys->hw_pp = sde_enc->hw_pp[i];
  2395. phys->connector = conn->state->connector;
  2396. if (phys->ops.mode_set)
  2397. phys->ops.mode_set(phys, mode, adj_mode);
  2398. }
  2399. }
  2400. /* update resources after seamless mode change */
  2401. if (msm_is_mode_seamless_dms(adj_mode))
  2402. sde_encoder_resource_control(&sde_enc->base,
  2403. SDE_ENC_RC_EVENT_POST_MODESET);
  2404. }
  2405. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2406. {
  2407. struct sde_encoder_virt *sde_enc;
  2408. struct sde_encoder_phys *phys;
  2409. int i;
  2410. if (!drm_enc) {
  2411. SDE_ERROR("invalid parameters\n");
  2412. return;
  2413. }
  2414. sde_enc = to_sde_encoder_virt(drm_enc);
  2415. if (!sde_enc) {
  2416. SDE_ERROR("invalid sde encoder\n");
  2417. return;
  2418. }
  2419. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2420. phys = sde_enc->phys_encs[i];
  2421. if (phys && phys->ops.control_te)
  2422. phys->ops.control_te(phys, enable);
  2423. }
  2424. }
  2425. static int _sde_encoder_input_connect(struct input_handler *handler,
  2426. struct input_dev *dev, const struct input_device_id *id)
  2427. {
  2428. struct input_handle *handle;
  2429. int rc = 0;
  2430. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2431. if (!handle)
  2432. return -ENOMEM;
  2433. handle->dev = dev;
  2434. handle->handler = handler;
  2435. handle->name = handler->name;
  2436. rc = input_register_handle(handle);
  2437. if (rc) {
  2438. pr_err("failed to register input handle\n");
  2439. goto error;
  2440. }
  2441. rc = input_open_device(handle);
  2442. if (rc) {
  2443. pr_err("failed to open input device\n");
  2444. goto error_unregister;
  2445. }
  2446. return 0;
  2447. error_unregister:
  2448. input_unregister_handle(handle);
  2449. error:
  2450. kfree(handle);
  2451. return rc;
  2452. }
  2453. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2454. {
  2455. input_close_device(handle);
  2456. input_unregister_handle(handle);
  2457. kfree(handle);
  2458. }
  2459. /**
  2460. * Structure for specifying event parameters on which to receive callbacks.
  2461. * This structure will trigger a callback in case of a touch event (specified by
  2462. * EV_ABS) where there is a change in X and Y coordinates,
  2463. */
  2464. static const struct input_device_id sde_input_ids[] = {
  2465. {
  2466. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2467. .evbit = { BIT_MASK(EV_ABS) },
  2468. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2469. BIT_MASK(ABS_MT_POSITION_X) |
  2470. BIT_MASK(ABS_MT_POSITION_Y) },
  2471. },
  2472. { },
  2473. };
  2474. static int _sde_encoder_input_handler_register(
  2475. struct input_handler *input_handler)
  2476. {
  2477. int rc = 0;
  2478. rc = input_register_handler(input_handler);
  2479. if (rc) {
  2480. pr_err("input_register_handler failed, rc= %d\n", rc);
  2481. kfree(input_handler);
  2482. return rc;
  2483. }
  2484. return rc;
  2485. }
  2486. static int _sde_encoder_input_handler(
  2487. struct sde_encoder_virt *sde_enc)
  2488. {
  2489. struct input_handler *input_handler = NULL;
  2490. int rc = 0;
  2491. if (sde_enc->input_handler) {
  2492. SDE_ERROR_ENC(sde_enc,
  2493. "input_handle is active. unexpected\n");
  2494. return -EINVAL;
  2495. }
  2496. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2497. if (!input_handler)
  2498. return -ENOMEM;
  2499. input_handler->event = sde_encoder_input_event_handler;
  2500. input_handler->connect = _sde_encoder_input_connect;
  2501. input_handler->disconnect = _sde_encoder_input_disconnect;
  2502. input_handler->name = "sde";
  2503. input_handler->id_table = sde_input_ids;
  2504. input_handler->private = sde_enc;
  2505. sde_enc->input_handler = input_handler;
  2506. return rc;
  2507. }
  2508. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2509. {
  2510. struct sde_encoder_virt *sde_enc = NULL;
  2511. struct msm_drm_private *priv;
  2512. struct sde_kms *sde_kms;
  2513. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2514. SDE_ERROR("invalid parameters\n");
  2515. return;
  2516. }
  2517. priv = drm_enc->dev->dev_private;
  2518. sde_kms = to_sde_kms(priv->kms);
  2519. if (!sde_kms) {
  2520. SDE_ERROR("invalid sde_kms\n");
  2521. return;
  2522. }
  2523. sde_enc = to_sde_encoder_virt(drm_enc);
  2524. if (!sde_enc || !sde_enc->cur_master) {
  2525. SDE_ERROR("invalid sde encoder/master\n");
  2526. return;
  2527. }
  2528. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2529. sde_enc->cur_master->hw_mdptop &&
  2530. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2531. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2532. sde_enc->cur_master->hw_mdptop);
  2533. if (sde_enc->cur_master->hw_mdptop &&
  2534. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc)
  2535. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2536. sde_enc->cur_master->hw_mdptop,
  2537. sde_kms->catalog);
  2538. if (sde_enc->cur_master->hw_ctl &&
  2539. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2540. !sde_enc->cur_master->cont_splash_enabled)
  2541. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2542. sde_enc->cur_master->hw_ctl,
  2543. &sde_enc->cur_master->intf_cfg_v1);
  2544. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info, false);
  2545. sde_encoder_control_te(drm_enc, true);
  2546. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2547. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2548. }
  2549. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2550. {
  2551. struct sde_encoder_virt *sde_enc = NULL;
  2552. int i;
  2553. if (!drm_enc) {
  2554. SDE_ERROR("invalid encoder\n");
  2555. return;
  2556. }
  2557. sde_enc = to_sde_encoder_virt(drm_enc);
  2558. if (sde_enc->cur_master)
  2559. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2560. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2561. sde_enc->idle_pc_restore = true;
  2562. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2563. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2564. if (!phys)
  2565. continue;
  2566. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2567. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2568. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2569. phys->ops.restore(phys);
  2570. }
  2571. if (sde_enc->cur_master && sde_enc->cur_master->ops.restore)
  2572. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2573. _sde_encoder_virt_enable_helper(drm_enc);
  2574. }
  2575. static void sde_encoder_off_work(struct kthread_work *work)
  2576. {
  2577. struct sde_encoder_virt *sde_enc = container_of(work,
  2578. struct sde_encoder_virt, delayed_off_work.work);
  2579. struct drm_encoder *drm_enc;
  2580. if (!sde_enc) {
  2581. SDE_ERROR("invalid sde encoder\n");
  2582. return;
  2583. }
  2584. drm_enc = &sde_enc->base;
  2585. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2586. sde_encoder_idle_request(drm_enc);
  2587. SDE_ATRACE_END("sde_encoder_off_work");
  2588. }
  2589. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2590. {
  2591. struct sde_encoder_virt *sde_enc = NULL;
  2592. int i, ret = 0;
  2593. struct msm_compression_info *comp_info = NULL;
  2594. struct drm_display_mode *cur_mode = NULL;
  2595. struct msm_display_info *disp_info;
  2596. if (!drm_enc) {
  2597. SDE_ERROR("invalid encoder\n");
  2598. return;
  2599. }
  2600. sde_enc = to_sde_encoder_virt(drm_enc);
  2601. disp_info = &sde_enc->disp_info;
  2602. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2603. SDE_ERROR("power resource is not enabled\n");
  2604. return;
  2605. }
  2606. if (drm_enc->crtc && !sde_enc->crtc)
  2607. sde_enc->crtc = drm_enc->crtc;
  2608. comp_info = &sde_enc->mode_info.comp_info;
  2609. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2610. SDE_DEBUG_ENC(sde_enc, "\n");
  2611. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2612. sde_enc->cur_master = NULL;
  2613. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2614. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2615. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2616. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2617. sde_enc->cur_master = phys;
  2618. break;
  2619. }
  2620. }
  2621. if (!sde_enc->cur_master) {
  2622. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2623. return;
  2624. }
  2625. /* register input handler if not already registered */
  2626. if (sde_enc->input_handler && !msm_is_mode_seamless_dms(cur_mode)) {
  2627. ret = _sde_encoder_input_handler_register(
  2628. sde_enc->input_handler);
  2629. if (ret)
  2630. SDE_ERROR(
  2631. "input handler registration failed, rc = %d\n", ret);
  2632. }
  2633. if (!(msm_is_mode_seamless_vrr(cur_mode)
  2634. || msm_is_mode_seamless_dms(cur_mode)))
  2635. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2636. sde_encoder_off_work);
  2637. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2638. if (ret) {
  2639. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2640. ret);
  2641. return;
  2642. }
  2643. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2644. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2645. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2646. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2647. if (!phys)
  2648. continue;
  2649. phys->comp_type = comp_info->comp_type;
  2650. phys->comp_ratio = comp_info->comp_ratio;
  2651. phys->wide_bus_en = sde_enc->mode_info.wide_bus_en;
  2652. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2653. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2654. phys->dsc_extra_pclk_cycle_cnt =
  2655. comp_info->dsc_info.pclk_per_line;
  2656. phys->dsc_extra_disp_width =
  2657. comp_info->dsc_info.extra_width;
  2658. }
  2659. if (phys != sde_enc->cur_master) {
  2660. /**
  2661. * on DMS request, the encoder will be enabled
  2662. * already. Invoke restore to reconfigure the
  2663. * new mode.
  2664. */
  2665. if (msm_is_mode_seamless_dms(cur_mode) &&
  2666. phys->ops.restore)
  2667. phys->ops.restore(phys);
  2668. else if (phys->ops.enable)
  2669. phys->ops.enable(phys);
  2670. }
  2671. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2672. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2673. phys->ops.setup_misr(phys, true,
  2674. sde_enc->misr_frame_count);
  2675. }
  2676. if (msm_is_mode_seamless_dms(cur_mode) &&
  2677. sde_enc->cur_master->ops.restore)
  2678. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2679. else if (sde_enc->cur_master->ops.enable)
  2680. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2681. _sde_encoder_virt_enable_helper(drm_enc);
  2682. }
  2683. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2684. {
  2685. struct sde_encoder_virt *sde_enc = NULL;
  2686. struct msm_drm_private *priv;
  2687. struct sde_kms *sde_kms;
  2688. enum sde_intf_mode intf_mode;
  2689. int i = 0;
  2690. if (!drm_enc) {
  2691. SDE_ERROR("invalid encoder\n");
  2692. return;
  2693. } else if (!drm_enc->dev) {
  2694. SDE_ERROR("invalid dev\n");
  2695. return;
  2696. } else if (!drm_enc->dev->dev_private) {
  2697. SDE_ERROR("invalid dev_private\n");
  2698. return;
  2699. }
  2700. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2701. SDE_ERROR("power resource is not enabled\n");
  2702. return;
  2703. }
  2704. sde_enc = to_sde_encoder_virt(drm_enc);
  2705. SDE_DEBUG_ENC(sde_enc, "\n");
  2706. priv = drm_enc->dev->dev_private;
  2707. sde_kms = to_sde_kms(priv->kms);
  2708. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2709. SDE_EVT32(DRMID(drm_enc));
  2710. /* wait for idle */
  2711. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2712. if (sde_enc->input_handler)
  2713. input_unregister_handler(sde_enc->input_handler);
  2714. /*
  2715. * For primary command mode and video mode encoders, execute the
  2716. * resource control pre-stop operations before the physical encoders
  2717. * are disabled, to allow the rsc to transition its states properly.
  2718. *
  2719. * For other encoder types, rsc should not be enabled until after
  2720. * they have been fully disabled, so delay the pre-stop operations
  2721. * until after the physical disable calls have returned.
  2722. */
  2723. if (sde_enc->disp_info.is_primary &&
  2724. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2725. sde_encoder_resource_control(drm_enc,
  2726. SDE_ENC_RC_EVENT_PRE_STOP);
  2727. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2728. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2729. if (phys && phys->ops.disable)
  2730. phys->ops.disable(phys);
  2731. }
  2732. } else {
  2733. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2734. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2735. if (phys && phys->ops.disable)
  2736. phys->ops.disable(phys);
  2737. }
  2738. sde_encoder_resource_control(drm_enc,
  2739. SDE_ENC_RC_EVENT_PRE_STOP);
  2740. }
  2741. /*
  2742. * disable dsc after the transfer is complete (for command mode)
  2743. * and after physical encoder is disabled, to make sure timing
  2744. * engine is already disabled (for video mode).
  2745. */
  2746. _sde_encoder_dsc_disable(sde_enc);
  2747. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2748. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2749. if (sde_enc->phys_encs[i]) {
  2750. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2751. sde_enc->phys_encs[i]->cont_splash_single_flush = 0;
  2752. sde_enc->phys_encs[i]->connector = NULL;
  2753. }
  2754. }
  2755. sde_enc->cur_master = NULL;
  2756. /*
  2757. * clear the cached crtc in sde_enc on use case finish, after all the
  2758. * outstanding events and timers have been completed
  2759. */
  2760. sde_enc->crtc = NULL;
  2761. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2762. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2763. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2764. }
  2765. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2766. struct sde_encoder_phys_wb *wb_enc)
  2767. {
  2768. struct sde_encoder_virt *sde_enc;
  2769. if (wb_enc) {
  2770. if (sde_encoder_helper_reset_mixers(phys_enc,
  2771. wb_enc->fb_disable))
  2772. return;
  2773. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2774. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2775. false, phys_enc->hw_pp->idx);
  2776. if (phys_enc->hw_ctl->ops.update_bitmask_wb)
  2777. phys_enc->hw_ctl->ops.update_bitmask_wb(
  2778. phys_enc->hw_ctl,
  2779. wb_enc->hw_wb->idx, true);
  2780. }
  2781. } else {
  2782. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2783. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2784. phys_enc->hw_intf, false,
  2785. phys_enc->hw_pp->idx);
  2786. if (phys_enc->hw_ctl->ops.update_bitmask_intf)
  2787. phys_enc->hw_ctl->ops.update_bitmask_intf(
  2788. phys_enc->hw_ctl,
  2789. phys_enc->hw_intf->idx, true);
  2790. }
  2791. }
  2792. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2793. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2794. if (phys_enc->hw_ctl->ops.update_bitmask_merge3d &&
  2795. phys_enc->hw_pp->merge_3d)
  2796. phys_enc->hw_ctl->ops.update_bitmask_merge3d(
  2797. phys_enc->hw_ctl,
  2798. phys_enc->hw_pp->merge_3d->idx, true);
  2799. }
  2800. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2801. phys_enc->hw_pp) {
  2802. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2803. false, phys_enc->hw_pp->idx);
  2804. if (phys_enc->hw_ctl->ops.update_bitmask_cdm)
  2805. phys_enc->hw_ctl->ops.update_bitmask_cdm(
  2806. phys_enc->hw_ctl,
  2807. phys_enc->hw_cdm->idx, true);
  2808. }
  2809. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2810. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2811. phys_enc->hw_ctl->ops.reset_post_disable)
  2812. phys_enc->hw_ctl->ops.reset_post_disable(
  2813. phys_enc->hw_ctl, &phys_enc->intf_cfg_v1,
  2814. phys_enc->hw_pp->merge_3d ?
  2815. phys_enc->hw_pp->merge_3d->idx : 0);
  2816. phys_enc->hw_ctl->ops.trigger_flush(phys_enc->hw_ctl);
  2817. phys_enc->hw_ctl->ops.trigger_start(phys_enc->hw_ctl);
  2818. }
  2819. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2820. enum sde_intf_type type, u32 controller_id)
  2821. {
  2822. int i = 0;
  2823. for (i = 0; i < catalog->intf_count; i++) {
  2824. if (catalog->intf[i].type == type
  2825. && catalog->intf[i].controller_id == controller_id) {
  2826. return catalog->intf[i].id;
  2827. }
  2828. }
  2829. return INTF_MAX;
  2830. }
  2831. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2832. enum sde_intf_type type, u32 controller_id)
  2833. {
  2834. if (controller_id < catalog->wb_count)
  2835. return catalog->wb[controller_id].id;
  2836. return WB_MAX;
  2837. }
  2838. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2839. struct drm_crtc *crtc)
  2840. {
  2841. struct sde_hw_uidle *uidle;
  2842. struct sde_uidle_cntr cntr;
  2843. struct sde_uidle_status status;
  2844. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2845. pr_err("invalid params %d %d\n",
  2846. !sde_kms, !crtc);
  2847. return;
  2848. }
  2849. /* check if perf counters are enabled and setup */
  2850. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2851. return;
  2852. uidle = sde_kms->hw_uidle;
  2853. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2854. && uidle->ops.uidle_get_status) {
  2855. uidle->ops.uidle_get_status(uidle, &status);
  2856. trace_sde_perf_uidle_status(
  2857. crtc->base.id,
  2858. status.uidle_danger_status_0,
  2859. status.uidle_danger_status_1,
  2860. status.uidle_safe_status_0,
  2861. status.uidle_safe_status_1,
  2862. status.uidle_idle_status_0,
  2863. status.uidle_idle_status_1,
  2864. status.uidle_fal_status_0,
  2865. status.uidle_fal_status_1);
  2866. }
  2867. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2868. && uidle->ops.uidle_get_cntr) {
  2869. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2870. trace_sde_perf_uidle_cntr(
  2871. crtc->base.id,
  2872. cntr.fal1_gate_cntr,
  2873. cntr.fal10_gate_cntr,
  2874. cntr.fal_wait_gate_cntr,
  2875. cntr.fal1_num_transitions_cntr,
  2876. cntr.fal10_num_transitions_cntr,
  2877. cntr.min_gate_cntr,
  2878. cntr.max_gate_cntr);
  2879. }
  2880. }
  2881. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2882. struct sde_encoder_phys *phy_enc)
  2883. {
  2884. struct sde_encoder_virt *sde_enc = NULL;
  2885. unsigned long lock_flags;
  2886. if (!drm_enc || !phy_enc)
  2887. return;
  2888. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2889. sde_enc = to_sde_encoder_virt(drm_enc);
  2890. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2891. if (sde_enc->crtc_vblank_cb)
  2892. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data);
  2893. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2894. if (phy_enc->sde_kms &&
  2895. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2896. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2897. atomic_inc(&phy_enc->vsync_cnt);
  2898. SDE_ATRACE_END("encoder_vblank_callback");
  2899. }
  2900. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2901. struct sde_encoder_phys *phy_enc)
  2902. {
  2903. if (!phy_enc)
  2904. return;
  2905. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2906. atomic_inc(&phy_enc->underrun_cnt);
  2907. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2908. trace_sde_encoder_underrun(DRMID(drm_enc),
  2909. atomic_read(&phy_enc->underrun_cnt));
  2910. SDE_DBG_CTRL("stop_ftrace");
  2911. SDE_DBG_CTRL("panic_underrun");
  2912. SDE_ATRACE_END("encoder_underrun_callback");
  2913. }
  2914. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2915. void (*vbl_cb)(void *), void *vbl_data)
  2916. {
  2917. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2918. unsigned long lock_flags;
  2919. bool enable;
  2920. int i;
  2921. enable = vbl_cb ? true : false;
  2922. if (!drm_enc) {
  2923. SDE_ERROR("invalid encoder\n");
  2924. return;
  2925. }
  2926. SDE_DEBUG_ENC(sde_enc, "\n");
  2927. SDE_EVT32(DRMID(drm_enc), enable);
  2928. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2929. sde_enc->crtc_vblank_cb = vbl_cb;
  2930. sde_enc->crtc_vblank_cb_data = vbl_data;
  2931. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2932. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2933. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2934. if (phys && phys->ops.control_vblank_irq)
  2935. phys->ops.control_vblank_irq(phys, enable);
  2936. }
  2937. sde_enc->vblank_enabled = enable;
  2938. }
  2939. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2940. void (*frame_event_cb)(void *, u32 event),
  2941. struct drm_crtc *crtc)
  2942. {
  2943. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2944. unsigned long lock_flags;
  2945. bool enable;
  2946. enable = frame_event_cb ? true : false;
  2947. if (!drm_enc) {
  2948. SDE_ERROR("invalid encoder\n");
  2949. return;
  2950. }
  2951. SDE_DEBUG_ENC(sde_enc, "\n");
  2952. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2953. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2954. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2955. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2956. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2957. }
  2958. static void sde_encoder_frame_done_callback(
  2959. struct drm_encoder *drm_enc,
  2960. struct sde_encoder_phys *ready_phys, u32 event)
  2961. {
  2962. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2963. unsigned int i;
  2964. bool trigger = true;
  2965. bool is_cmd_mode = false;
  2966. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2967. if (!drm_enc || !sde_enc->cur_master) {
  2968. SDE_ERROR("invalid param: drm_enc %pK, cur_master %pK\n",
  2969. drm_enc, drm_enc ? sde_enc->cur_master : 0);
  2970. return;
  2971. }
  2972. sde_enc->crtc_frame_event_cb_data.connector =
  2973. sde_enc->cur_master->connector;
  2974. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2975. is_cmd_mode = true;
  2976. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2977. | SDE_ENCODER_FRAME_EVENT_ERROR
  2978. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2979. if (ready_phys->connector)
  2980. topology = sde_connector_get_topology_name(
  2981. ready_phys->connector);
  2982. /* One of the physical encoders has become idle */
  2983. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2984. if ((sde_enc->phys_encs[i] == ready_phys) ||
  2985. (event & SDE_ENCODER_FRAME_EVENT_ERROR)) {
  2986. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2987. atomic_read(&sde_enc->frame_done_cnt[i]));
  2988. if (!atomic_add_unless(
  2989. &sde_enc->frame_done_cnt[i], 1, 1)) {
  2990. SDE_EVT32(DRMID(drm_enc), event,
  2991. ready_phys->intf_idx,
  2992. SDE_EVTLOG_ERROR);
  2993. SDE_ERROR_ENC(sde_enc,
  2994. "intf idx:%d, event:%d\n",
  2995. ready_phys->intf_idx, event);
  2996. return;
  2997. }
  2998. }
  2999. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  3000. atomic_read(&sde_enc->frame_done_cnt[i]) != 1)
  3001. trigger = false;
  3002. }
  3003. if (trigger) {
  3004. sde_encoder_resource_control(drm_enc,
  3005. SDE_ENC_RC_EVENT_FRAME_DONE);
  3006. if (sde_enc->crtc_frame_event_cb)
  3007. sde_enc->crtc_frame_event_cb(
  3008. &sde_enc->crtc_frame_event_cb_data,
  3009. event);
  3010. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3011. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  3012. }
  3013. } else if (sde_enc->crtc_frame_event_cb) {
  3014. if (!is_cmd_mode)
  3015. sde_encoder_resource_control(drm_enc,
  3016. SDE_ENC_RC_EVENT_FRAME_DONE);
  3017. sde_enc->crtc_frame_event_cb(
  3018. &sde_enc->crtc_frame_event_cb_data, event);
  3019. }
  3020. }
  3021. static void sde_encoder_get_qsync_fps_callback(
  3022. struct drm_encoder *drm_enc,
  3023. u32 *qsync_fps)
  3024. {
  3025. struct msm_display_info *disp_info;
  3026. struct sde_encoder_virt *sde_enc;
  3027. if (!qsync_fps)
  3028. return;
  3029. *qsync_fps = 0;
  3030. if (!drm_enc) {
  3031. SDE_ERROR("invalid drm encoder\n");
  3032. return;
  3033. }
  3034. sde_enc = to_sde_encoder_virt(drm_enc);
  3035. disp_info = &sde_enc->disp_info;
  3036. *qsync_fps = disp_info->qsync_min_fps;
  3037. }
  3038. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  3039. {
  3040. struct sde_encoder_virt *sde_enc;
  3041. if (!drm_enc) {
  3042. SDE_ERROR("invalid drm encoder\n");
  3043. return -EINVAL;
  3044. }
  3045. sde_enc = to_sde_encoder_virt(drm_enc);
  3046. sde_encoder_resource_control(&sde_enc->base,
  3047. SDE_ENC_RC_EVENT_ENTER_IDLE);
  3048. return 0;
  3049. }
  3050. /**
  3051. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  3052. * drm_enc: Pointer to drm encoder structure
  3053. * phys: Pointer to physical encoder structure
  3054. * extra_flush: Additional bit mask to include in flush trigger
  3055. */
  3056. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  3057. struct sde_encoder_phys *phys,
  3058. struct sde_ctl_flush_cfg *extra_flush)
  3059. {
  3060. struct sde_hw_ctl *ctl;
  3061. unsigned long lock_flags;
  3062. struct sde_encoder_virt *sde_enc;
  3063. int pend_ret_fence_cnt;
  3064. struct sde_connector *c_conn;
  3065. if (!drm_enc || !phys) {
  3066. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  3067. !drm_enc, !phys);
  3068. return;
  3069. }
  3070. sde_enc = to_sde_encoder_virt(drm_enc);
  3071. c_conn = to_sde_connector(phys->connector);
  3072. if (!phys->hw_pp) {
  3073. SDE_ERROR("invalid pingpong hw\n");
  3074. return;
  3075. }
  3076. ctl = phys->hw_ctl;
  3077. if (!ctl || !phys->ops.trigger_flush) {
  3078. SDE_ERROR("missing ctl/trigger cb\n");
  3079. return;
  3080. }
  3081. if (phys->split_role == ENC_ROLE_SKIP) {
  3082. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3083. "skip flush pp%d ctl%d\n",
  3084. phys->hw_pp->idx - PINGPONG_0,
  3085. ctl->idx - CTL_0);
  3086. return;
  3087. }
  3088. /* update pending counts and trigger kickoff ctl flush atomically */
  3089. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3090. if (phys->ops.is_master && phys->ops.is_master(phys))
  3091. atomic_inc(&phys->pending_retire_fence_cnt);
  3092. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3093. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3094. ctl->ops.update_bitmask_periph) {
  3095. /* perform peripheral flush on every frame update for dp dsc */
  3096. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3097. phys->comp_ratio && c_conn->ops.update_pps) {
  3098. c_conn->ops.update_pps(phys->connector, NULL,
  3099. c_conn->display);
  3100. ctl->ops.update_bitmask_periph(ctl,
  3101. phys->hw_intf->idx, 1);
  3102. }
  3103. if (sde_enc->dynamic_hdr_updated)
  3104. ctl->ops.update_bitmask_periph(ctl,
  3105. phys->hw_intf->idx, 1);
  3106. }
  3107. if ((extra_flush && extra_flush->pending_flush_mask)
  3108. && ctl->ops.update_pending_flush)
  3109. ctl->ops.update_pending_flush(ctl, extra_flush);
  3110. phys->ops.trigger_flush(phys);
  3111. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3112. if (ctl->ops.get_pending_flush) {
  3113. struct sde_ctl_flush_cfg pending_flush = {0,};
  3114. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3115. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3116. ctl->idx - CTL_0,
  3117. pending_flush.pending_flush_mask,
  3118. pend_ret_fence_cnt);
  3119. } else {
  3120. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3121. ctl->idx - CTL_0,
  3122. pend_ret_fence_cnt);
  3123. }
  3124. }
  3125. /**
  3126. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3127. * phys: Pointer to physical encoder structure
  3128. */
  3129. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3130. {
  3131. struct sde_hw_ctl *ctl;
  3132. struct sde_encoder_virt *sde_enc;
  3133. if (!phys) {
  3134. SDE_ERROR("invalid argument(s)\n");
  3135. return;
  3136. }
  3137. if (!phys->hw_pp) {
  3138. SDE_ERROR("invalid pingpong hw\n");
  3139. return;
  3140. }
  3141. if (!phys->parent) {
  3142. SDE_ERROR("invalid parent\n");
  3143. return;
  3144. }
  3145. /* avoid ctrl start for encoder in clone mode */
  3146. if (phys->in_clone_mode)
  3147. return;
  3148. ctl = phys->hw_ctl;
  3149. sde_enc = to_sde_encoder_virt(phys->parent);
  3150. if (phys->split_role == ENC_ROLE_SKIP) {
  3151. SDE_DEBUG_ENC(sde_enc,
  3152. "skip start pp%d ctl%d\n",
  3153. phys->hw_pp->idx - PINGPONG_0,
  3154. ctl->idx - CTL_0);
  3155. return;
  3156. }
  3157. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3158. phys->ops.trigger_start(phys);
  3159. }
  3160. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3161. {
  3162. struct sde_hw_ctl *ctl;
  3163. if (!phys_enc) {
  3164. SDE_ERROR("invalid encoder\n");
  3165. return;
  3166. }
  3167. ctl = phys_enc->hw_ctl;
  3168. if (ctl && ctl->ops.trigger_flush)
  3169. ctl->ops.trigger_flush(ctl);
  3170. }
  3171. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3172. {
  3173. struct sde_hw_ctl *ctl;
  3174. if (!phys_enc) {
  3175. SDE_ERROR("invalid encoder\n");
  3176. return;
  3177. }
  3178. ctl = phys_enc->hw_ctl;
  3179. if (ctl && ctl->ops.trigger_start) {
  3180. ctl->ops.trigger_start(ctl);
  3181. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3182. }
  3183. }
  3184. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3185. {
  3186. struct sde_encoder_virt *sde_enc;
  3187. struct sde_connector *sde_con;
  3188. void *sde_con_disp;
  3189. struct sde_hw_ctl *ctl;
  3190. int rc;
  3191. if (!phys_enc) {
  3192. SDE_ERROR("invalid encoder\n");
  3193. return;
  3194. }
  3195. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3196. ctl = phys_enc->hw_ctl;
  3197. if (!ctl || !ctl->ops.reset)
  3198. return;
  3199. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3200. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3201. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3202. phys_enc->connector) {
  3203. sde_con = to_sde_connector(phys_enc->connector);
  3204. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3205. if (sde_con->ops.soft_reset) {
  3206. rc = sde_con->ops.soft_reset(sde_con_disp);
  3207. if (rc) {
  3208. SDE_ERROR_ENC(sde_enc,
  3209. "connector soft reset failure\n");
  3210. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus",
  3211. "panic");
  3212. }
  3213. }
  3214. }
  3215. phys_enc->enable_state = SDE_ENC_ENABLED;
  3216. }
  3217. /**
  3218. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3219. * Iterate through the physical encoders and perform consolidated flush
  3220. * and/or control start triggering as needed. This is done in the virtual
  3221. * encoder rather than the individual physical ones in order to handle
  3222. * use cases that require visibility into multiple physical encoders at
  3223. * a time.
  3224. * sde_enc: Pointer to virtual encoder structure
  3225. */
  3226. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc)
  3227. {
  3228. struct sde_hw_ctl *ctl;
  3229. uint32_t i;
  3230. struct sde_ctl_flush_cfg pending_flush = {0,};
  3231. u32 pending_kickoff_cnt;
  3232. struct msm_drm_private *priv = NULL;
  3233. struct sde_kms *sde_kms = NULL;
  3234. bool is_vid_mode = false;
  3235. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3236. if (!sde_enc) {
  3237. SDE_ERROR("invalid encoder\n");
  3238. return;
  3239. }
  3240. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3241. is_vid_mode = true;
  3242. /* don't perform flush/start operations for slave encoders */
  3243. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3244. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3245. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3246. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3247. continue;
  3248. ctl = phys->hw_ctl;
  3249. if (!ctl)
  3250. continue;
  3251. if (phys->connector)
  3252. topology = sde_connector_get_topology_name(
  3253. phys->connector);
  3254. if (!phys->ops.needs_single_flush ||
  3255. !phys->ops.needs_single_flush(phys)) {
  3256. if (ctl->ops.reg_dma_flush)
  3257. ctl->ops.reg_dma_flush(ctl, is_vid_mode);
  3258. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0);
  3259. } else if (ctl->ops.get_pending_flush) {
  3260. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3261. }
  3262. }
  3263. /* for split flush, combine pending flush masks and send to master */
  3264. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3265. ctl = sde_enc->cur_master->hw_ctl;
  3266. if (ctl->ops.reg_dma_flush)
  3267. ctl->ops.reg_dma_flush(ctl, is_vid_mode);
  3268. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3269. &pending_flush);
  3270. }
  3271. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3272. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3273. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3274. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3275. continue;
  3276. if (!phys->ops.needs_single_flush ||
  3277. !phys->ops.needs_single_flush(phys)) {
  3278. pending_kickoff_cnt =
  3279. sde_encoder_phys_inc_pending(phys);
  3280. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3281. } else {
  3282. pending_kickoff_cnt =
  3283. sde_encoder_phys_inc_pending(phys);
  3284. SDE_EVT32(pending_kickoff_cnt,
  3285. pending_flush.pending_flush_mask,
  3286. SDE_EVTLOG_FUNC_CASE2);
  3287. }
  3288. }
  3289. if (sde_enc->misr_enable)
  3290. sde_encoder_misr_configure(&sde_enc->base, true,
  3291. sde_enc->misr_frame_count);
  3292. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3293. if (crtc_misr_info.misr_enable)
  3294. sde_crtc_misr_setup(sde_enc->crtc, true,
  3295. crtc_misr_info.misr_frame_count);
  3296. _sde_encoder_trigger_start(sde_enc->cur_master);
  3297. if (sde_enc->elevated_ahb_vote) {
  3298. priv = sde_enc->base.dev->dev_private;
  3299. if (priv != NULL) {
  3300. sde_kms = to_sde_kms(priv->kms);
  3301. if (sde_kms != NULL) {
  3302. sde_power_scale_reg_bus(&priv->phandle,
  3303. VOTE_INDEX_LOW,
  3304. false);
  3305. }
  3306. }
  3307. sde_enc->elevated_ahb_vote = false;
  3308. }
  3309. }
  3310. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3311. struct drm_encoder *drm_enc,
  3312. unsigned long *affected_displays,
  3313. int num_active_phys)
  3314. {
  3315. struct sde_encoder_virt *sde_enc;
  3316. struct sde_encoder_phys *master;
  3317. enum sde_rm_topology_name topology;
  3318. bool is_right_only;
  3319. if (!drm_enc || !affected_displays)
  3320. return;
  3321. sde_enc = to_sde_encoder_virt(drm_enc);
  3322. master = sde_enc->cur_master;
  3323. if (!master || !master->connector)
  3324. return;
  3325. topology = sde_connector_get_topology_name(master->connector);
  3326. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3327. return;
  3328. /*
  3329. * For pingpong split, the slave pingpong won't generate IRQs. For
  3330. * right-only updates, we can't swap pingpongs, or simply swap the
  3331. * master/slave assignment, we actually have to swap the interfaces
  3332. * so that the master physical encoder will use a pingpong/interface
  3333. * that generates irqs on which to wait.
  3334. */
  3335. is_right_only = !test_bit(0, affected_displays) &&
  3336. test_bit(1, affected_displays);
  3337. if (is_right_only && !sde_enc->intfs_swapped) {
  3338. /* right-only update swap interfaces */
  3339. swap(sde_enc->phys_encs[0]->intf_idx,
  3340. sde_enc->phys_encs[1]->intf_idx);
  3341. sde_enc->intfs_swapped = true;
  3342. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3343. /* left-only or full update, swap back */
  3344. swap(sde_enc->phys_encs[0]->intf_idx,
  3345. sde_enc->phys_encs[1]->intf_idx);
  3346. sde_enc->intfs_swapped = false;
  3347. }
  3348. SDE_DEBUG_ENC(sde_enc,
  3349. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3350. is_right_only, sde_enc->intfs_swapped,
  3351. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3352. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3353. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3354. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3355. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3356. *affected_displays);
  3357. /* ppsplit always uses master since ppslave invalid for irqs*/
  3358. if (num_active_phys == 1)
  3359. *affected_displays = BIT(0);
  3360. }
  3361. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3362. struct sde_encoder_kickoff_params *params)
  3363. {
  3364. struct sde_encoder_virt *sde_enc;
  3365. struct sde_encoder_phys *phys;
  3366. int i, num_active_phys;
  3367. bool master_assigned = false;
  3368. if (!drm_enc || !params)
  3369. return;
  3370. sde_enc = to_sde_encoder_virt(drm_enc);
  3371. if (sde_enc->num_phys_encs <= 1)
  3372. return;
  3373. /* count bits set */
  3374. num_active_phys = hweight_long(params->affected_displays);
  3375. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3376. params->affected_displays, num_active_phys);
  3377. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3378. num_active_phys);
  3379. /* for left/right only update, ppsplit master switches interface */
  3380. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3381. &params->affected_displays, num_active_phys);
  3382. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3383. enum sde_enc_split_role prv_role, new_role;
  3384. bool active = false;
  3385. phys = sde_enc->phys_encs[i];
  3386. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3387. continue;
  3388. active = test_bit(i, &params->affected_displays);
  3389. prv_role = phys->split_role;
  3390. if (active && num_active_phys == 1)
  3391. new_role = ENC_ROLE_SOLO;
  3392. else if (active && !master_assigned)
  3393. new_role = ENC_ROLE_MASTER;
  3394. else if (active)
  3395. new_role = ENC_ROLE_SLAVE;
  3396. else
  3397. new_role = ENC_ROLE_SKIP;
  3398. phys->ops.update_split_role(phys, new_role);
  3399. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3400. sde_enc->cur_master = phys;
  3401. master_assigned = true;
  3402. }
  3403. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3404. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3405. phys->split_role, active);
  3406. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3407. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3408. phys->split_role, active, num_active_phys);
  3409. }
  3410. }
  3411. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3412. {
  3413. struct sde_encoder_virt *sde_enc;
  3414. struct msm_display_info *disp_info;
  3415. if (!drm_enc) {
  3416. SDE_ERROR("invalid encoder\n");
  3417. return false;
  3418. }
  3419. sde_enc = to_sde_encoder_virt(drm_enc);
  3420. disp_info = &sde_enc->disp_info;
  3421. return (disp_info->curr_panel_mode == mode);
  3422. }
  3423. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3424. {
  3425. struct sde_encoder_virt *sde_enc;
  3426. struct sde_encoder_phys *phys;
  3427. unsigned int i;
  3428. struct sde_hw_ctl *ctl;
  3429. struct msm_display_info *disp_info;
  3430. if (!drm_enc) {
  3431. SDE_ERROR("invalid encoder\n");
  3432. return;
  3433. }
  3434. sde_enc = to_sde_encoder_virt(drm_enc);
  3435. disp_info = &sde_enc->disp_info;
  3436. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3437. phys = sde_enc->phys_encs[i];
  3438. if (phys && phys->hw_ctl) {
  3439. ctl = phys->hw_ctl;
  3440. /*
  3441. * avoid clearing the pending flush during the first
  3442. * frame update after idle power collpase as the
  3443. * restore path would have updated the pending flush
  3444. */
  3445. if (!sde_enc->idle_pc_restore &&
  3446. ctl->ops.clear_pending_flush)
  3447. ctl->ops.clear_pending_flush(ctl);
  3448. /* update only for command mode primary ctl */
  3449. if ((phys == sde_enc->cur_master) &&
  3450. (sde_encoder_check_curr_mode(drm_enc,
  3451. MSM_DISPLAY_CMD_MODE))
  3452. && ctl->ops.trigger_pending)
  3453. ctl->ops.trigger_pending(ctl);
  3454. }
  3455. }
  3456. sde_enc->idle_pc_restore = false;
  3457. }
  3458. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  3459. {
  3460. void *dither_cfg;
  3461. int ret = 0, i = 0;
  3462. size_t len = 0;
  3463. enum sde_rm_topology_name topology;
  3464. struct drm_encoder *drm_enc;
  3465. struct msm_display_dsc_info *dsc = NULL;
  3466. struct sde_encoder_virt *sde_enc;
  3467. struct sde_hw_pingpong *hw_pp;
  3468. if (!phys || !phys->connector || !phys->hw_pp ||
  3469. !phys->hw_pp->ops.setup_dither || !phys->parent)
  3470. return;
  3471. topology = sde_connector_get_topology_name(phys->connector);
  3472. if ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  3473. (phys->split_role == ENC_ROLE_SLAVE))
  3474. return;
  3475. drm_enc = phys->parent;
  3476. sde_enc = to_sde_encoder_virt(drm_enc);
  3477. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  3478. /* disable dither for 10 bpp or 10bpc dsc config */
  3479. if (dsc->bpp == 10 || dsc->bpc == 10) {
  3480. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  3481. return;
  3482. }
  3483. ret = sde_connector_get_dither_cfg(phys->connector,
  3484. phys->connector->state, &dither_cfg, &len);
  3485. if (ret)
  3486. return;
  3487. if (TOPOLOGY_DUALPIPE_MERGE_MODE(topology)) {
  3488. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3489. hw_pp = sde_enc->hw_pp[i];
  3490. if (hw_pp) {
  3491. phys->hw_pp->ops.setup_dither(hw_pp, dither_cfg,
  3492. len);
  3493. }
  3494. }
  3495. } else {
  3496. phys->hw_pp->ops.setup_dither(phys->hw_pp, dither_cfg, len);
  3497. }
  3498. }
  3499. static u32 _sde_encoder_calculate_linetime(struct sde_encoder_virt *sde_enc,
  3500. struct drm_display_mode *mode)
  3501. {
  3502. u64 pclk_rate;
  3503. u32 pclk_period;
  3504. u32 line_time;
  3505. /*
  3506. * For linetime calculation, only operate on master encoder.
  3507. */
  3508. if (!sde_enc->cur_master)
  3509. return 0;
  3510. if (!sde_enc->cur_master->ops.get_line_count) {
  3511. SDE_ERROR("get_line_count function not defined\n");
  3512. return 0;
  3513. }
  3514. pclk_rate = mode->clock; /* pixel clock in kHz */
  3515. if (pclk_rate == 0) {
  3516. SDE_ERROR("pclk is 0, cannot calculate line time\n");
  3517. return 0;
  3518. }
  3519. pclk_period = DIV_ROUND_UP_ULL(1000000000ull, pclk_rate);
  3520. if (pclk_period == 0) {
  3521. SDE_ERROR("pclk period is 0\n");
  3522. return 0;
  3523. }
  3524. /*
  3525. * Line time calculation based on Pixel clock and HTOTAL.
  3526. * Final unit is in ns.
  3527. */
  3528. line_time = (pclk_period * mode->htotal) / 1000;
  3529. if (line_time == 0) {
  3530. SDE_ERROR("line time calculation is 0\n");
  3531. return 0;
  3532. }
  3533. SDE_DEBUG_ENC(sde_enc,
  3534. "clk_rate=%lldkHz, clk_period=%d, linetime=%dns\n",
  3535. pclk_rate, pclk_period, line_time);
  3536. return line_time;
  3537. }
  3538. static int _sde_encoder_wakeup_time(struct drm_encoder *drm_enc,
  3539. ktime_t *wakeup_time)
  3540. {
  3541. struct drm_display_mode *mode;
  3542. struct sde_encoder_virt *sde_enc;
  3543. u32 cur_line;
  3544. u32 line_time;
  3545. u32 vtotal, time_to_vsync;
  3546. ktime_t cur_time;
  3547. sde_enc = to_sde_encoder_virt(drm_enc);
  3548. if (!sde_enc || !sde_enc->cur_master) {
  3549. SDE_ERROR("invalid sde encoder/master\n");
  3550. return -EINVAL;
  3551. }
  3552. mode = &sde_enc->cur_master->cached_mode;
  3553. line_time = _sde_encoder_calculate_linetime(sde_enc, mode);
  3554. if (!line_time)
  3555. return -EINVAL;
  3556. cur_line = sde_enc->cur_master->ops.get_line_count(sde_enc->cur_master);
  3557. vtotal = mode->vtotal;
  3558. if (cur_line >= vtotal)
  3559. time_to_vsync = line_time * vtotal;
  3560. else
  3561. time_to_vsync = line_time * (vtotal - cur_line);
  3562. if (time_to_vsync == 0) {
  3563. SDE_ERROR("time to vsync should not be zero, vtotal=%d\n",
  3564. vtotal);
  3565. return -EINVAL;
  3566. }
  3567. cur_time = ktime_get();
  3568. *wakeup_time = ktime_add_ns(cur_time, time_to_vsync);
  3569. SDE_DEBUG_ENC(sde_enc,
  3570. "cur_line=%u vtotal=%u time_to_vsync=%u, cur_time=%lld, wakeup_time=%lld\n",
  3571. cur_line, vtotal, time_to_vsync,
  3572. ktime_to_ms(cur_time),
  3573. ktime_to_ms(*wakeup_time));
  3574. return 0;
  3575. }
  3576. static void sde_encoder_vsync_event_handler(struct timer_list *t)
  3577. {
  3578. struct drm_encoder *drm_enc;
  3579. struct sde_encoder_virt *sde_enc =
  3580. from_timer(sde_enc, t, vsync_event_timer);
  3581. struct msm_drm_private *priv;
  3582. struct msm_drm_thread *event_thread;
  3583. if (!sde_enc || !sde_enc->crtc) {
  3584. SDE_ERROR("invalid encoder parameters %d\n", !sde_enc);
  3585. return;
  3586. }
  3587. drm_enc = &sde_enc->base;
  3588. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  3589. SDE_ERROR("invalid encoder parameters\n");
  3590. return;
  3591. }
  3592. priv = drm_enc->dev->dev_private;
  3593. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->event_thread)) {
  3594. SDE_ERROR("invalid crtc index:%u\n",
  3595. sde_enc->crtc->index);
  3596. return;
  3597. }
  3598. event_thread = &priv->event_thread[sde_enc->crtc->index];
  3599. if (!event_thread) {
  3600. SDE_ERROR("event_thread not found for crtc:%d\n",
  3601. sde_enc->crtc->index);
  3602. return;
  3603. }
  3604. kthread_queue_work(&event_thread->worker,
  3605. &sde_enc->vsync_event_work);
  3606. }
  3607. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3608. {
  3609. struct sde_encoder_virt *sde_enc = container_of(work,
  3610. struct sde_encoder_virt, esd_trigger_work);
  3611. if (!sde_enc) {
  3612. SDE_ERROR("invalid sde encoder\n");
  3613. return;
  3614. }
  3615. sde_encoder_resource_control(&sde_enc->base,
  3616. SDE_ENC_RC_EVENT_KICKOFF);
  3617. }
  3618. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3619. {
  3620. struct sde_encoder_virt *sde_enc = container_of(work,
  3621. struct sde_encoder_virt, input_event_work);
  3622. if (!sde_enc) {
  3623. SDE_ERROR("invalid sde encoder\n");
  3624. return;
  3625. }
  3626. sde_encoder_resource_control(&sde_enc->base,
  3627. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3628. }
  3629. static void sde_encoder_vsync_event_work_handler(struct kthread_work *work)
  3630. {
  3631. struct sde_encoder_virt *sde_enc = container_of(work,
  3632. struct sde_encoder_virt, vsync_event_work);
  3633. bool autorefresh_enabled = false;
  3634. int rc = 0;
  3635. ktime_t wakeup_time;
  3636. struct drm_encoder *drm_enc;
  3637. if (!sde_enc) {
  3638. SDE_ERROR("invalid sde encoder\n");
  3639. return;
  3640. }
  3641. drm_enc = &sde_enc->base;
  3642. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3643. if (rc < 0) {
  3644. SDE_ERROR_ENC(sde_enc, "sde enc power enabled failed:%d\n", rc);
  3645. return;
  3646. }
  3647. if (sde_enc->cur_master &&
  3648. sde_enc->cur_master->ops.is_autorefresh_enabled)
  3649. autorefresh_enabled =
  3650. sde_enc->cur_master->ops.is_autorefresh_enabled(
  3651. sde_enc->cur_master);
  3652. /* Update timer if autorefresh is enabled else return */
  3653. if (!autorefresh_enabled)
  3654. goto exit;
  3655. rc = _sde_encoder_wakeup_time(&sde_enc->base, &wakeup_time);
  3656. if (rc)
  3657. goto exit;
  3658. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  3659. mod_timer(&sde_enc->vsync_event_timer,
  3660. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  3661. exit:
  3662. pm_runtime_put_sync(drm_enc->dev->dev);
  3663. }
  3664. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3665. {
  3666. static const uint64_t timeout_us = 50000;
  3667. static const uint64_t sleep_us = 20;
  3668. struct sde_encoder_virt *sde_enc;
  3669. ktime_t cur_ktime, exp_ktime;
  3670. uint32_t line_count, tmp, i;
  3671. if (!drm_enc) {
  3672. SDE_ERROR("invalid encoder\n");
  3673. return -EINVAL;
  3674. }
  3675. sde_enc = to_sde_encoder_virt(drm_enc);
  3676. if (!sde_enc->cur_master ||
  3677. !sde_enc->cur_master->ops.get_line_count) {
  3678. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3679. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3680. return -EINVAL;
  3681. }
  3682. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3683. line_count = sde_enc->cur_master->ops.get_line_count(
  3684. sde_enc->cur_master);
  3685. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3686. tmp = line_count;
  3687. line_count = sde_enc->cur_master->ops.get_line_count(
  3688. sde_enc->cur_master);
  3689. if (line_count < tmp) {
  3690. SDE_EVT32(DRMID(drm_enc), line_count);
  3691. return 0;
  3692. }
  3693. cur_ktime = ktime_get();
  3694. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3695. break;
  3696. usleep_range(sleep_us / 2, sleep_us);
  3697. }
  3698. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3699. return -ETIMEDOUT;
  3700. }
  3701. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3702. {
  3703. struct drm_encoder *drm_enc;
  3704. struct sde_rm_hw_iter rm_iter;
  3705. bool lm_valid = false;
  3706. bool intf_valid = false;
  3707. if (!phys_enc || !phys_enc->parent) {
  3708. SDE_ERROR("invalid encoder\n");
  3709. return -EINVAL;
  3710. }
  3711. drm_enc = phys_enc->parent;
  3712. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3713. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3714. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3715. phys_enc->has_intf_te)) {
  3716. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3717. SDE_HW_BLK_INTF);
  3718. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3719. struct sde_hw_intf *hw_intf =
  3720. (struct sde_hw_intf *)rm_iter.hw;
  3721. if (!hw_intf)
  3722. continue;
  3723. if (phys_enc->hw_ctl->ops.update_bitmask_intf)
  3724. phys_enc->hw_ctl->ops.update_bitmask_intf(
  3725. phys_enc->hw_ctl,
  3726. hw_intf->idx, 1);
  3727. intf_valid = true;
  3728. }
  3729. if (!intf_valid) {
  3730. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3731. "intf not found to flush\n");
  3732. return -EFAULT;
  3733. }
  3734. } else {
  3735. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3736. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3737. struct sde_hw_mixer *hw_lm =
  3738. (struct sde_hw_mixer *)rm_iter.hw;
  3739. if (!hw_lm)
  3740. continue;
  3741. /* update LM flush for HW without INTF TE */
  3742. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3743. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3744. phys_enc->hw_ctl,
  3745. hw_lm->idx, 1);
  3746. lm_valid = true;
  3747. }
  3748. if (!lm_valid) {
  3749. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3750. "lm not found to flush\n");
  3751. return -EFAULT;
  3752. }
  3753. }
  3754. return 0;
  3755. }
  3756. static bool _sde_encoder_dsc_is_dirty(struct sde_encoder_virt *sde_enc)
  3757. {
  3758. int i;
  3759. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3760. /**
  3761. * This dirty_dsc_hw field is set during DSC disable to
  3762. * indicate which DSC blocks need to be flushed
  3763. */
  3764. if (sde_enc->dirty_dsc_ids[i])
  3765. return true;
  3766. }
  3767. return false;
  3768. }
  3769. static void _helper_flush_dsc(struct sde_encoder_virt *sde_enc)
  3770. {
  3771. int i;
  3772. struct sde_hw_ctl *hw_ctl = NULL;
  3773. enum sde_dsc dsc_idx;
  3774. if (sde_enc->cur_master)
  3775. hw_ctl = sde_enc->cur_master->hw_ctl;
  3776. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3777. dsc_idx = sde_enc->dirty_dsc_ids[i];
  3778. if (dsc_idx && hw_ctl && hw_ctl->ops.update_bitmask_dsc)
  3779. hw_ctl->ops.update_bitmask_dsc(hw_ctl, dsc_idx, 1);
  3780. sde_enc->dirty_dsc_ids[i] = DSC_NONE;
  3781. }
  3782. }
  3783. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3784. struct sde_encoder_virt *sde_enc)
  3785. {
  3786. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3787. struct sde_hw_mdp *mdptop = NULL;
  3788. sde_enc->dynamic_hdr_updated = false;
  3789. if (sde_enc->cur_master) {
  3790. mdptop = sde_enc->cur_master->hw_mdptop;
  3791. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3792. sde_enc->cur_master->connector);
  3793. }
  3794. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3795. return;
  3796. if (mdptop->ops.set_hdr_plus_metadata) {
  3797. sde_enc->dynamic_hdr_updated = true;
  3798. mdptop->ops.set_hdr_plus_metadata(
  3799. mdptop, dhdr_meta->dynamic_hdr_payload,
  3800. dhdr_meta->dynamic_hdr_payload_size,
  3801. sde_enc->cur_master->intf_idx == INTF_0 ?
  3802. 0 : 1);
  3803. }
  3804. }
  3805. static void _sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc,
  3806. int ln_cnt1)
  3807. {
  3808. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3809. struct sde_encoder_phys *phys;
  3810. int ln_cnt2, i;
  3811. /* query line count before cur_master is updated */
  3812. if (sde_enc->cur_master && sde_enc->cur_master->ops.get_wr_line_count)
  3813. ln_cnt2 = sde_enc->cur_master->ops.get_wr_line_count(
  3814. sde_enc->cur_master);
  3815. else
  3816. ln_cnt2 = -EINVAL;
  3817. SDE_EVT32(DRMID(drm_enc), ln_cnt1, ln_cnt2);
  3818. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3819. phys = sde_enc->phys_encs[i];
  3820. if (phys && phys->ops.hw_reset)
  3821. phys->ops.hw_reset(phys);
  3822. }
  3823. }
  3824. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3825. struct sde_encoder_kickoff_params *params)
  3826. {
  3827. struct sde_encoder_virt *sde_enc;
  3828. struct sde_encoder_phys *phys;
  3829. struct sde_kms *sde_kms = NULL;
  3830. struct msm_drm_private *priv = NULL;
  3831. bool needs_hw_reset = false;
  3832. int ln_cnt1 = -EINVAL, i, rc, ret = 0;
  3833. struct msm_display_info *disp_info;
  3834. if (!drm_enc || !params || !drm_enc->dev ||
  3835. !drm_enc->dev->dev_private) {
  3836. SDE_ERROR("invalid args\n");
  3837. return -EINVAL;
  3838. }
  3839. sde_enc = to_sde_encoder_virt(drm_enc);
  3840. priv = drm_enc->dev->dev_private;
  3841. sde_kms = to_sde_kms(priv->kms);
  3842. disp_info = &sde_enc->disp_info;
  3843. SDE_DEBUG_ENC(sde_enc, "\n");
  3844. SDE_EVT32(DRMID(drm_enc));
  3845. /* save this for later, in case of errors */
  3846. if (sde_enc->cur_master && sde_enc->cur_master->ops.get_wr_line_count)
  3847. ln_cnt1 = sde_enc->cur_master->ops.get_wr_line_count(
  3848. sde_enc->cur_master);
  3849. /* update the qsync parameters for the current frame */
  3850. if (sde_enc->cur_master)
  3851. sde_connector_set_qsync_params(
  3852. sde_enc->cur_master->connector);
  3853. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  3854. sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  3855. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3856. sde_enc->cur_master->connector->state,
  3857. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3858. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3859. /* prepare for next kickoff, may include waiting on previous kickoff */
  3860. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3861. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3862. phys = sde_enc->phys_encs[i];
  3863. params->is_primary = sde_enc->disp_info.is_primary;
  3864. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3865. params->recovery_events_enabled =
  3866. sde_enc->recovery_events_enabled;
  3867. if (phys) {
  3868. if (phys->ops.prepare_for_kickoff) {
  3869. rc = phys->ops.prepare_for_kickoff(
  3870. phys, params);
  3871. if (rc)
  3872. ret = rc;
  3873. }
  3874. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3875. needs_hw_reset = true;
  3876. _sde_encoder_setup_dither(phys);
  3877. if (sde_enc->cur_master &&
  3878. sde_connector_is_qsync_updated(
  3879. sde_enc->cur_master->connector)) {
  3880. _helper_flush_qsync(phys);
  3881. }
  3882. }
  3883. }
  3884. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3885. if (rc) {
  3886. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3887. ret = rc;
  3888. goto end;
  3889. }
  3890. /* if any phys needs reset, reset all phys, in-order */
  3891. if (needs_hw_reset)
  3892. _sde_encoder_needs_hw_reset(drm_enc, ln_cnt1);
  3893. _sde_encoder_update_master(drm_enc, params);
  3894. _sde_encoder_update_roi(drm_enc);
  3895. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3896. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3897. if (rc) {
  3898. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3899. sde_enc->cur_master->connector->base.id,
  3900. rc);
  3901. ret = rc;
  3902. }
  3903. }
  3904. if (_sde_encoder_is_dsc_enabled(drm_enc) && sde_enc->cur_master &&
  3905. !sde_enc->cur_master->cont_splash_enabled) {
  3906. rc = _sde_encoder_dsc_setup(sde_enc, params);
  3907. if (rc) {
  3908. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3909. ret = rc;
  3910. }
  3911. } else if (_sde_encoder_dsc_is_dirty(sde_enc)) {
  3912. _helper_flush_dsc(sde_enc);
  3913. }
  3914. end:
  3915. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3916. return ret;
  3917. }
  3918. /**
  3919. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3920. * with the specified encoder, and unstage all pipes from it
  3921. * @encoder: encoder pointer
  3922. * Returns: 0 on success
  3923. */
  3924. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3925. {
  3926. struct sde_encoder_virt *sde_enc;
  3927. struct sde_encoder_phys *phys;
  3928. unsigned int i;
  3929. int rc = 0;
  3930. if (!drm_enc) {
  3931. SDE_ERROR("invalid encoder\n");
  3932. return -EINVAL;
  3933. }
  3934. sde_enc = to_sde_encoder_virt(drm_enc);
  3935. SDE_ATRACE_BEGIN("encoder_release_lm");
  3936. SDE_DEBUG_ENC(sde_enc, "\n");
  3937. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3938. phys = sde_enc->phys_encs[i];
  3939. if (!phys)
  3940. continue;
  3941. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3942. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3943. if (rc)
  3944. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  3945. }
  3946. SDE_ATRACE_END("encoder_release_lm");
  3947. return rc;
  3948. }
  3949. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error)
  3950. {
  3951. struct sde_encoder_virt *sde_enc;
  3952. struct sde_encoder_phys *phys;
  3953. ktime_t wakeup_time;
  3954. unsigned int i;
  3955. if (!drm_enc) {
  3956. SDE_ERROR("invalid encoder\n");
  3957. return;
  3958. }
  3959. SDE_ATRACE_BEGIN("encoder_kickoff");
  3960. sde_enc = to_sde_encoder_virt(drm_enc);
  3961. SDE_DEBUG_ENC(sde_enc, "\n");
  3962. /* create a 'no pipes' commit to release buffers on errors */
  3963. if (is_error)
  3964. _sde_encoder_reset_ctl_hw(drm_enc);
  3965. /* All phys encs are ready to go, trigger the kickoff */
  3966. _sde_encoder_kickoff_phys(sde_enc);
  3967. /* allow phys encs to handle any post-kickoff business */
  3968. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3969. phys = sde_enc->phys_encs[i];
  3970. if (phys && phys->ops.handle_post_kickoff)
  3971. phys->ops.handle_post_kickoff(phys);
  3972. }
  3973. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI &&
  3974. !_sde_encoder_wakeup_time(drm_enc, &wakeup_time)) {
  3975. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  3976. mod_timer(&sde_enc->vsync_event_timer,
  3977. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  3978. }
  3979. SDE_ATRACE_END("encoder_kickoff");
  3980. }
  3981. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3982. struct sde_hw_pp_vsync_info *info)
  3983. {
  3984. struct sde_encoder_virt *sde_enc;
  3985. struct sde_encoder_phys *phys;
  3986. int i, ret;
  3987. if (!drm_enc || !info)
  3988. return;
  3989. sde_enc = to_sde_encoder_virt(drm_enc);
  3990. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3991. phys = sde_enc->phys_encs[i];
  3992. if (phys && phys->hw_intf && phys->hw_pp
  3993. && phys->hw_intf->ops.get_vsync_info) {
  3994. ret = phys->hw_intf->ops.get_vsync_info(
  3995. phys->hw_intf, &info[i]);
  3996. if (!ret) {
  3997. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3998. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3999. }
  4000. }
  4001. }
  4002. }
  4003. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  4004. struct drm_framebuffer *fb)
  4005. {
  4006. struct drm_encoder *drm_enc;
  4007. struct sde_hw_mixer_cfg mixer;
  4008. struct sde_rm_hw_iter lm_iter;
  4009. bool lm_valid = false;
  4010. if (!phys_enc || !phys_enc->parent) {
  4011. SDE_ERROR("invalid encoder\n");
  4012. return -EINVAL;
  4013. }
  4014. drm_enc = phys_enc->parent;
  4015. memset(&mixer, 0, sizeof(mixer));
  4016. /* reset associated CTL/LMs */
  4017. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  4018. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  4019. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  4020. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  4021. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  4022. if (!hw_lm)
  4023. continue;
  4024. /* need to flush LM to remove it */
  4025. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  4026. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  4027. phys_enc->hw_ctl,
  4028. hw_lm->idx, 1);
  4029. if (fb) {
  4030. /* assume a single LM if targeting a frame buffer */
  4031. if (lm_valid)
  4032. continue;
  4033. mixer.out_height = fb->height;
  4034. mixer.out_width = fb->width;
  4035. if (hw_lm->ops.setup_mixer_out)
  4036. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  4037. }
  4038. lm_valid = true;
  4039. /* only enable border color on LM */
  4040. if (phys_enc->hw_ctl->ops.setup_blendstage)
  4041. phys_enc->hw_ctl->ops.setup_blendstage(
  4042. phys_enc->hw_ctl, hw_lm->idx, NULL);
  4043. }
  4044. if (!lm_valid) {
  4045. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  4046. return -EFAULT;
  4047. }
  4048. return 0;
  4049. }
  4050. void sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  4051. {
  4052. struct sde_encoder_virt *sde_enc;
  4053. struct sde_encoder_phys *phys;
  4054. int i;
  4055. if (!drm_enc) {
  4056. SDE_ERROR("invalid encoder\n");
  4057. return;
  4058. }
  4059. sde_enc = to_sde_encoder_virt(drm_enc);
  4060. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4061. phys = sde_enc->phys_encs[i];
  4062. if (phys && phys->ops.prepare_commit)
  4063. phys->ops.prepare_commit(phys);
  4064. }
  4065. }
  4066. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  4067. bool enable, u32 frame_count)
  4068. {
  4069. if (!phys_enc)
  4070. return;
  4071. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  4072. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  4073. enable, frame_count);
  4074. }
  4075. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  4076. bool nonblock, u32 *misr_value)
  4077. {
  4078. if (!phys_enc)
  4079. return -EINVAL;
  4080. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  4081. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  4082. nonblock, misr_value) : -ENOTSUPP;
  4083. }
  4084. #ifdef CONFIG_DEBUG_FS
  4085. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  4086. {
  4087. struct sde_encoder_virt *sde_enc;
  4088. int i;
  4089. if (!s || !s->private)
  4090. return -EINVAL;
  4091. sde_enc = s->private;
  4092. mutex_lock(&sde_enc->enc_lock);
  4093. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4094. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4095. if (!phys)
  4096. continue;
  4097. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  4098. phys->intf_idx - INTF_0,
  4099. atomic_read(&phys->vsync_cnt),
  4100. atomic_read(&phys->underrun_cnt));
  4101. switch (phys->intf_mode) {
  4102. case INTF_MODE_VIDEO:
  4103. seq_puts(s, "mode: video\n");
  4104. break;
  4105. case INTF_MODE_CMD:
  4106. seq_puts(s, "mode: command\n");
  4107. break;
  4108. case INTF_MODE_WB_BLOCK:
  4109. seq_puts(s, "mode: wb block\n");
  4110. break;
  4111. case INTF_MODE_WB_LINE:
  4112. seq_puts(s, "mode: wb line\n");
  4113. break;
  4114. default:
  4115. seq_puts(s, "mode: ???\n");
  4116. break;
  4117. }
  4118. }
  4119. mutex_unlock(&sde_enc->enc_lock);
  4120. return 0;
  4121. }
  4122. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  4123. struct file *file)
  4124. {
  4125. return single_open(file, _sde_encoder_status_show, inode->i_private);
  4126. }
  4127. static ssize_t _sde_encoder_misr_setup(struct file *file,
  4128. const char __user *user_buf, size_t count, loff_t *ppos)
  4129. {
  4130. struct sde_encoder_virt *sde_enc;
  4131. int rc;
  4132. char buf[MISR_BUFF_SIZE + 1];
  4133. size_t buff_copy;
  4134. u32 frame_count, enable;
  4135. struct msm_drm_private *priv = NULL;
  4136. struct sde_kms *sde_kms = NULL;
  4137. struct drm_encoder *drm_enc;
  4138. if (!file || !file->private_data)
  4139. return -EINVAL;
  4140. sde_enc = file->private_data;
  4141. priv = sde_enc->base.dev->dev_private;
  4142. if (!sde_enc || !priv || !priv->kms)
  4143. return -EINVAL;
  4144. sde_kms = to_sde_kms(priv->kms);
  4145. drm_enc = &sde_enc->base;
  4146. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4147. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  4148. return -ENOTSUPP;
  4149. }
  4150. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4151. if (copy_from_user(buf, user_buf, buff_copy))
  4152. return -EINVAL;
  4153. buf[buff_copy] = 0; /* end of string */
  4154. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4155. return -EINVAL;
  4156. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  4157. if (rc < 0)
  4158. return rc;
  4159. sde_enc->misr_enable = enable;
  4160. sde_enc->misr_frame_count = frame_count;
  4161. sde_encoder_misr_configure(&sde_enc->base, enable, frame_count);
  4162. pm_runtime_put_sync(drm_enc->dev->dev);
  4163. return count;
  4164. }
  4165. static ssize_t _sde_encoder_misr_read(struct file *file,
  4166. char __user *user_buff, size_t count, loff_t *ppos)
  4167. {
  4168. struct sde_encoder_virt *sde_enc;
  4169. struct msm_drm_private *priv = NULL;
  4170. struct sde_kms *sde_kms = NULL;
  4171. struct drm_encoder *drm_enc;
  4172. int i = 0, len = 0;
  4173. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4174. int rc;
  4175. if (*ppos)
  4176. return 0;
  4177. if (!file || !file->private_data)
  4178. return -EINVAL;
  4179. sde_enc = file->private_data;
  4180. priv = sde_enc->base.dev->dev_private;
  4181. if (priv != NULL)
  4182. sde_kms = to_sde_kms(priv->kms);
  4183. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4184. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  4185. return -ENOTSUPP;
  4186. }
  4187. drm_enc = &sde_enc->base;
  4188. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  4189. if (rc < 0)
  4190. return rc;
  4191. if (!sde_enc->misr_enable) {
  4192. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4193. "disabled\n");
  4194. goto buff_check;
  4195. }
  4196. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4197. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4198. u32 misr_value = 0;
  4199. if (!phys || !phys->ops.collect_misr) {
  4200. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4201. "invalid\n");
  4202. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  4203. continue;
  4204. }
  4205. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4206. if (rc) {
  4207. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4208. "invalid\n");
  4209. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4210. rc);
  4211. continue;
  4212. } else {
  4213. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4214. "Intf idx:%d\n",
  4215. phys->intf_idx - INTF_0);
  4216. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4217. "0x%x\n", misr_value);
  4218. }
  4219. }
  4220. buff_check:
  4221. if (count <= len) {
  4222. len = 0;
  4223. goto end;
  4224. }
  4225. if (copy_to_user(user_buff, buf, len)) {
  4226. len = -EFAULT;
  4227. goto end;
  4228. }
  4229. *ppos += len; /* increase offset */
  4230. end:
  4231. pm_runtime_put_sync(drm_enc->dev->dev);
  4232. return len;
  4233. }
  4234. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4235. {
  4236. struct sde_encoder_virt *sde_enc;
  4237. struct msm_drm_private *priv;
  4238. struct sde_kms *sde_kms;
  4239. int i;
  4240. static const struct file_operations debugfs_status_fops = {
  4241. .open = _sde_encoder_debugfs_status_open,
  4242. .read = seq_read,
  4243. .llseek = seq_lseek,
  4244. .release = single_release,
  4245. };
  4246. static const struct file_operations debugfs_misr_fops = {
  4247. .open = simple_open,
  4248. .read = _sde_encoder_misr_read,
  4249. .write = _sde_encoder_misr_setup,
  4250. };
  4251. char name[SDE_NAME_SIZE];
  4252. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  4253. SDE_ERROR("invalid encoder or kms\n");
  4254. return -EINVAL;
  4255. }
  4256. sde_enc = to_sde_encoder_virt(drm_enc);
  4257. priv = drm_enc->dev->dev_private;
  4258. sde_kms = to_sde_kms(priv->kms);
  4259. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4260. /* create overall sub-directory for the encoder */
  4261. sde_enc->debugfs_root = debugfs_create_dir(name,
  4262. drm_enc->dev->primary->debugfs_root);
  4263. if (!sde_enc->debugfs_root)
  4264. return -ENOMEM;
  4265. /* don't error check these */
  4266. debugfs_create_file("status", 0400,
  4267. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4268. debugfs_create_file("misr_data", 0600,
  4269. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4270. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4271. &sde_enc->idle_pc_enabled);
  4272. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4273. &sde_enc->frame_trigger_mode);
  4274. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4275. if (sde_enc->phys_encs[i] &&
  4276. sde_enc->phys_encs[i]->ops.late_register)
  4277. sde_enc->phys_encs[i]->ops.late_register(
  4278. sde_enc->phys_encs[i],
  4279. sde_enc->debugfs_root);
  4280. return 0;
  4281. }
  4282. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4283. {
  4284. struct sde_encoder_virt *sde_enc;
  4285. if (!drm_enc)
  4286. return;
  4287. sde_enc = to_sde_encoder_virt(drm_enc);
  4288. debugfs_remove_recursive(sde_enc->debugfs_root);
  4289. }
  4290. #else
  4291. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4292. {
  4293. return 0;
  4294. }
  4295. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4296. {
  4297. }
  4298. #endif
  4299. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4300. {
  4301. return _sde_encoder_init_debugfs(encoder);
  4302. }
  4303. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4304. {
  4305. _sde_encoder_destroy_debugfs(encoder);
  4306. }
  4307. static int sde_encoder_virt_add_phys_encs(
  4308. struct msm_display_info *disp_info,
  4309. struct sde_encoder_virt *sde_enc,
  4310. struct sde_enc_phys_init_params *params)
  4311. {
  4312. struct sde_encoder_phys *enc = NULL;
  4313. u32 display_caps = disp_info->capabilities;
  4314. SDE_DEBUG_ENC(sde_enc, "\n");
  4315. /*
  4316. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4317. * in this function, check up-front.
  4318. */
  4319. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4320. ARRAY_SIZE(sde_enc->phys_encs)) {
  4321. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4322. sde_enc->num_phys_encs);
  4323. return -EINVAL;
  4324. }
  4325. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4326. enc = sde_encoder_phys_vid_init(params);
  4327. if (IS_ERR_OR_NULL(enc)) {
  4328. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4329. PTR_ERR(enc));
  4330. return !enc ? -EINVAL : PTR_ERR(enc);
  4331. }
  4332. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4333. }
  4334. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4335. enc = sde_encoder_phys_cmd_init(params);
  4336. if (IS_ERR_OR_NULL(enc)) {
  4337. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4338. PTR_ERR(enc));
  4339. return !enc ? -EINVAL : PTR_ERR(enc);
  4340. }
  4341. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4342. }
  4343. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4344. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4345. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4346. else
  4347. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4348. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4349. ++sde_enc->num_phys_encs;
  4350. return 0;
  4351. }
  4352. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4353. struct sde_enc_phys_init_params *params)
  4354. {
  4355. struct sde_encoder_phys *enc = NULL;
  4356. if (!sde_enc) {
  4357. SDE_ERROR("invalid encoder\n");
  4358. return -EINVAL;
  4359. }
  4360. SDE_DEBUG_ENC(sde_enc, "\n");
  4361. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4362. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4363. sde_enc->num_phys_encs);
  4364. return -EINVAL;
  4365. }
  4366. enc = sde_encoder_phys_wb_init(params);
  4367. if (IS_ERR_OR_NULL(enc)) {
  4368. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4369. PTR_ERR(enc));
  4370. return !enc ? -EINVAL : PTR_ERR(enc);
  4371. }
  4372. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4373. ++sde_enc->num_phys_encs;
  4374. return 0;
  4375. }
  4376. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4377. struct sde_kms *sde_kms,
  4378. struct msm_display_info *disp_info,
  4379. int *drm_enc_mode)
  4380. {
  4381. int ret = 0;
  4382. int i = 0;
  4383. enum sde_intf_type intf_type;
  4384. struct sde_encoder_virt_ops parent_ops = {
  4385. sde_encoder_vblank_callback,
  4386. sde_encoder_underrun_callback,
  4387. sde_encoder_frame_done_callback,
  4388. sde_encoder_get_qsync_fps_callback,
  4389. };
  4390. struct sde_enc_phys_init_params phys_params;
  4391. if (!sde_enc || !sde_kms) {
  4392. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4393. !sde_enc, !sde_kms);
  4394. return -EINVAL;
  4395. }
  4396. memset(&phys_params, 0, sizeof(phys_params));
  4397. phys_params.sde_kms = sde_kms;
  4398. phys_params.parent = &sde_enc->base;
  4399. phys_params.parent_ops = parent_ops;
  4400. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4401. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4402. SDE_DEBUG("\n");
  4403. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4404. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4405. intf_type = INTF_DSI;
  4406. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4407. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4408. intf_type = INTF_HDMI;
  4409. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4410. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4411. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4412. else
  4413. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4414. intf_type = INTF_DP;
  4415. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4416. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4417. intf_type = INTF_WB;
  4418. } else {
  4419. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4420. return -EINVAL;
  4421. }
  4422. WARN_ON(disp_info->num_of_h_tiles < 1);
  4423. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4424. sde_enc->te_source = disp_info->te_source;
  4425. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4426. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  4427. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  4428. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  4429. mutex_lock(&sde_enc->enc_lock);
  4430. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4431. /*
  4432. * Left-most tile is at index 0, content is controller id
  4433. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4434. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4435. */
  4436. u32 controller_id = disp_info->h_tile_instance[i];
  4437. if (disp_info->num_of_h_tiles > 1) {
  4438. if (i == 0)
  4439. phys_params.split_role = ENC_ROLE_MASTER;
  4440. else
  4441. phys_params.split_role = ENC_ROLE_SLAVE;
  4442. } else {
  4443. phys_params.split_role = ENC_ROLE_SOLO;
  4444. }
  4445. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4446. i, controller_id, phys_params.split_role);
  4447. if (intf_type == INTF_WB) {
  4448. phys_params.intf_idx = INTF_MAX;
  4449. phys_params.wb_idx = sde_encoder_get_wb(
  4450. sde_kms->catalog,
  4451. intf_type, controller_id);
  4452. if (phys_params.wb_idx == WB_MAX) {
  4453. SDE_ERROR_ENC(sde_enc,
  4454. "could not get wb: type %d, id %d\n",
  4455. intf_type, controller_id);
  4456. ret = -EINVAL;
  4457. }
  4458. } else {
  4459. phys_params.wb_idx = WB_MAX;
  4460. phys_params.intf_idx = sde_encoder_get_intf(
  4461. sde_kms->catalog, intf_type,
  4462. controller_id);
  4463. if (phys_params.intf_idx == INTF_MAX) {
  4464. SDE_ERROR_ENC(sde_enc,
  4465. "could not get wb: type %d, id %d\n",
  4466. intf_type, controller_id);
  4467. ret = -EINVAL;
  4468. }
  4469. }
  4470. if (!ret) {
  4471. if (intf_type == INTF_WB)
  4472. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4473. &phys_params);
  4474. else
  4475. ret = sde_encoder_virt_add_phys_encs(
  4476. disp_info,
  4477. sde_enc,
  4478. &phys_params);
  4479. if (ret)
  4480. SDE_ERROR_ENC(sde_enc,
  4481. "failed to add phys encs\n");
  4482. }
  4483. }
  4484. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4485. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4486. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4487. if (vid_phys) {
  4488. atomic_set(&vid_phys->vsync_cnt, 0);
  4489. atomic_set(&vid_phys->underrun_cnt, 0);
  4490. }
  4491. if (cmd_phys) {
  4492. atomic_set(&cmd_phys->vsync_cnt, 0);
  4493. atomic_set(&cmd_phys->underrun_cnt, 0);
  4494. }
  4495. }
  4496. mutex_unlock(&sde_enc->enc_lock);
  4497. return ret;
  4498. }
  4499. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4500. .mode_set = sde_encoder_virt_mode_set,
  4501. .disable = sde_encoder_virt_disable,
  4502. .enable = sde_encoder_virt_enable,
  4503. .atomic_check = sde_encoder_virt_atomic_check,
  4504. };
  4505. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4506. .destroy = sde_encoder_destroy,
  4507. .late_register = sde_encoder_late_register,
  4508. .early_unregister = sde_encoder_early_unregister,
  4509. };
  4510. struct drm_encoder *sde_encoder_init(
  4511. struct drm_device *dev,
  4512. struct msm_display_info *disp_info)
  4513. {
  4514. struct msm_drm_private *priv = dev->dev_private;
  4515. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4516. struct drm_encoder *drm_enc = NULL;
  4517. struct sde_encoder_virt *sde_enc = NULL;
  4518. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4519. char name[SDE_NAME_SIZE];
  4520. int ret = 0, i, intf_index = INTF_MAX;
  4521. struct sde_encoder_phys *phys = NULL;
  4522. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4523. if (!sde_enc) {
  4524. ret = -ENOMEM;
  4525. goto fail;
  4526. }
  4527. mutex_init(&sde_enc->enc_lock);
  4528. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4529. &drm_enc_mode);
  4530. if (ret)
  4531. goto fail;
  4532. sde_enc->cur_master = NULL;
  4533. spin_lock_init(&sde_enc->enc_spinlock);
  4534. mutex_init(&sde_enc->vblank_ctl_lock);
  4535. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4536. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4537. drm_enc = &sde_enc->base;
  4538. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4539. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4540. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI)
  4541. timer_setup(&sde_enc->vsync_event_timer,
  4542. sde_encoder_vsync_event_handler, 0);
  4543. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4544. phys = sde_enc->phys_encs[i];
  4545. if (!phys)
  4546. continue;
  4547. if (phys->ops.is_master && phys->ops.is_master(phys))
  4548. intf_index = phys->intf_idx - INTF_0;
  4549. }
  4550. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4551. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4552. disp_info->is_primary ? SDE_RSC_PRIMARY_DISP_CLIENT :
  4553. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4554. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4555. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4556. PTR_ERR(sde_enc->rsc_client));
  4557. sde_enc->rsc_client = NULL;
  4558. }
  4559. if (disp_info->curr_panel_mode == MSM_DISPLAY_CMD_MODE) {
  4560. ret = _sde_encoder_input_handler(sde_enc);
  4561. if (ret)
  4562. SDE_ERROR(
  4563. "input handler registration failed, rc = %d\n", ret);
  4564. }
  4565. mutex_init(&sde_enc->rc_lock);
  4566. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4567. sde_encoder_off_work);
  4568. sde_enc->vblank_enabled = false;
  4569. kthread_init_work(&sde_enc->vsync_event_work,
  4570. sde_encoder_vsync_event_work_handler);
  4571. kthread_init_work(&sde_enc->input_event_work,
  4572. sde_encoder_input_event_work_handler);
  4573. kthread_init_work(&sde_enc->esd_trigger_work,
  4574. sde_encoder_esd_trigger_work_handler);
  4575. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4576. SDE_DEBUG_ENC(sde_enc, "created\n");
  4577. return drm_enc;
  4578. fail:
  4579. SDE_ERROR("failed to create encoder\n");
  4580. if (drm_enc)
  4581. sde_encoder_destroy(drm_enc);
  4582. return ERR_PTR(ret);
  4583. }
  4584. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4585. enum msm_event_wait event)
  4586. {
  4587. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4588. struct sde_encoder_virt *sde_enc = NULL;
  4589. int i, ret = 0;
  4590. char atrace_buf[32];
  4591. if (!drm_enc) {
  4592. SDE_ERROR("invalid encoder\n");
  4593. return -EINVAL;
  4594. }
  4595. sde_enc = to_sde_encoder_virt(drm_enc);
  4596. SDE_DEBUG_ENC(sde_enc, "\n");
  4597. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4598. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4599. switch (event) {
  4600. case MSM_ENC_COMMIT_DONE:
  4601. fn_wait = phys->ops.wait_for_commit_done;
  4602. break;
  4603. case MSM_ENC_TX_COMPLETE:
  4604. fn_wait = phys->ops.wait_for_tx_complete;
  4605. break;
  4606. case MSM_ENC_VBLANK:
  4607. fn_wait = phys->ops.wait_for_vblank;
  4608. break;
  4609. case MSM_ENC_ACTIVE_REGION:
  4610. fn_wait = phys->ops.wait_for_active;
  4611. break;
  4612. default:
  4613. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4614. event);
  4615. return -EINVAL;
  4616. }
  4617. if (phys && fn_wait) {
  4618. snprintf(atrace_buf, sizeof(atrace_buf),
  4619. "wait_completion_event_%d", event);
  4620. SDE_ATRACE_BEGIN(atrace_buf);
  4621. ret = fn_wait(phys);
  4622. SDE_ATRACE_END(atrace_buf);
  4623. if (ret)
  4624. return ret;
  4625. }
  4626. }
  4627. return ret;
  4628. }
  4629. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4630. {
  4631. struct sde_encoder_virt *sde_enc;
  4632. if (!drm_enc) {
  4633. SDE_ERROR("invalid encoder\n");
  4634. return 0;
  4635. }
  4636. sde_enc = to_sde_encoder_virt(drm_enc);
  4637. return sde_enc->mode_info.frame_rate;
  4638. }
  4639. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4640. {
  4641. struct sde_encoder_virt *sde_enc = NULL;
  4642. int i;
  4643. if (!encoder) {
  4644. SDE_ERROR("invalid encoder\n");
  4645. return INTF_MODE_NONE;
  4646. }
  4647. sde_enc = to_sde_encoder_virt(encoder);
  4648. if (sde_enc->cur_master)
  4649. return sde_enc->cur_master->intf_mode;
  4650. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4651. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4652. if (phys)
  4653. return phys->intf_mode;
  4654. }
  4655. return INTF_MODE_NONE;
  4656. }
  4657. static void _sde_encoder_cache_hw_res_cont_splash(
  4658. struct drm_encoder *encoder,
  4659. struct sde_kms *sde_kms)
  4660. {
  4661. int i, idx;
  4662. struct sde_encoder_virt *sde_enc;
  4663. struct sde_encoder_phys *phys_enc;
  4664. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4665. sde_enc = to_sde_encoder_virt(encoder);
  4666. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4667. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4668. sde_enc->hw_pp[i] = NULL;
  4669. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4670. break;
  4671. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4672. }
  4673. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4674. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4675. sde_enc->hw_dsc[i] = NULL;
  4676. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4677. break;
  4678. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4679. }
  4680. /*
  4681. * If we have multiple phys encoders with one controller, make
  4682. * sure to populate the controller pointer in both phys encoders.
  4683. */
  4684. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4685. phys_enc = sde_enc->phys_encs[idx];
  4686. phys_enc->hw_ctl = NULL;
  4687. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4688. SDE_HW_BLK_CTL);
  4689. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4690. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4691. phys_enc->hw_ctl =
  4692. (struct sde_hw_ctl *) ctl_iter.hw;
  4693. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4694. phys_enc->intf_idx, phys_enc->hw_ctl);
  4695. }
  4696. }
  4697. }
  4698. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4699. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4700. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4701. phys->hw_intf = NULL;
  4702. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4703. break;
  4704. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4705. }
  4706. }
  4707. /**
  4708. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4709. * device bootup when cont_splash is enabled
  4710. * @drm_enc: Pointer to drm encoder structure
  4711. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4712. * @enable: boolean indicates enable or displae state of splash
  4713. * @Return: true if successful in updating the encoder structure
  4714. */
  4715. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4716. struct sde_splash_display *splash_display, bool enable)
  4717. {
  4718. struct sde_encoder_virt *sde_enc;
  4719. struct msm_drm_private *priv;
  4720. struct sde_kms *sde_kms;
  4721. struct drm_connector *conn = NULL;
  4722. struct sde_connector *sde_conn = NULL;
  4723. struct sde_connector_state *sde_conn_state = NULL;
  4724. struct drm_display_mode *drm_mode = NULL;
  4725. struct sde_encoder_phys *phys_enc;
  4726. int ret = 0, i;
  4727. if (!encoder) {
  4728. SDE_ERROR("invalid drm enc\n");
  4729. return -EINVAL;
  4730. }
  4731. if (!encoder->dev || !encoder->dev->dev_private) {
  4732. SDE_ERROR("drm device invalid\n");
  4733. return -EINVAL;
  4734. }
  4735. priv = encoder->dev->dev_private;
  4736. if (!priv->kms) {
  4737. SDE_ERROR("invalid kms\n");
  4738. return -EINVAL;
  4739. }
  4740. sde_kms = to_sde_kms(priv->kms);
  4741. sde_enc = to_sde_encoder_virt(encoder);
  4742. if (!priv->num_connectors) {
  4743. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4744. return -EINVAL;
  4745. }
  4746. SDE_DEBUG_ENC(sde_enc,
  4747. "num of connectors: %d\n", priv->num_connectors);
  4748. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4749. if (!enable) {
  4750. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4751. phys_enc = sde_enc->phys_encs[i];
  4752. if (phys_enc)
  4753. phys_enc->cont_splash_enabled = false;
  4754. }
  4755. return ret;
  4756. }
  4757. if (!splash_display) {
  4758. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4759. return -EINVAL;
  4760. }
  4761. for (i = 0; i < priv->num_connectors; i++) {
  4762. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4763. priv->connectors[i]->base.id);
  4764. sde_conn = to_sde_connector(priv->connectors[i]);
  4765. if (!sde_conn->encoder) {
  4766. SDE_DEBUG_ENC(sde_enc,
  4767. "encoder not attached to connector\n");
  4768. continue;
  4769. }
  4770. if (sde_conn->encoder->base.id
  4771. == encoder->base.id) {
  4772. conn = (priv->connectors[i]);
  4773. break;
  4774. }
  4775. }
  4776. if (!conn || !conn->state) {
  4777. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4778. return -EINVAL;
  4779. }
  4780. sde_conn_state = to_sde_connector_state(conn->state);
  4781. if (!sde_conn->ops.get_mode_info) {
  4782. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4783. return -EINVAL;
  4784. }
  4785. ret = sde_conn->ops.get_mode_info(&sde_conn->base,
  4786. &encoder->crtc->state->adjusted_mode,
  4787. &sde_conn_state->mode_info,
  4788. sde_kms->catalog->max_mixer_width,
  4789. sde_conn->display);
  4790. if (ret) {
  4791. SDE_ERROR_ENC(sde_enc,
  4792. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4793. return ret;
  4794. }
  4795. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4796. conn->state, false);
  4797. if (ret) {
  4798. SDE_ERROR_ENC(sde_enc,
  4799. "failed to reserve hw resources, %d\n", ret);
  4800. return ret;
  4801. }
  4802. if (sde_conn->encoder) {
  4803. conn->state->best_encoder = sde_conn->encoder;
  4804. SDE_DEBUG_ENC(sde_enc,
  4805. "configured cstate->best_encoder to ID = %d\n",
  4806. conn->state->best_encoder->base.id);
  4807. } else {
  4808. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4809. conn->base.id);
  4810. }
  4811. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4812. sde_connector_get_topology_name(conn));
  4813. drm_mode = &encoder->crtc->state->adjusted_mode;
  4814. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4815. drm_mode->hdisplay, drm_mode->vdisplay);
  4816. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4817. if (encoder->bridge) {
  4818. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4819. /*
  4820. * For cont-splash use case, we update the mode
  4821. * configurations manually. This will skip the
  4822. * usually mode set call when actual frame is
  4823. * pushed from framework. The bridge needs to
  4824. * be updated with the current drm mode by
  4825. * calling the bridge mode set ops.
  4826. */
  4827. if (encoder->bridge->funcs) {
  4828. SDE_DEBUG_ENC(sde_enc, "calling mode_set\n");
  4829. encoder->bridge->funcs->mode_set(encoder->bridge,
  4830. drm_mode, drm_mode);
  4831. }
  4832. } else {
  4833. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4834. }
  4835. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4836. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4837. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4838. if (!phys) {
  4839. SDE_ERROR_ENC(sde_enc,
  4840. "phys encoders not initialized\n");
  4841. return -EINVAL;
  4842. }
  4843. /* update connector for master and slave phys encoders */
  4844. phys->connector = conn;
  4845. phys->cont_splash_enabled = true;
  4846. phys->cont_splash_single_flush =
  4847. splash_display->single_flush_en;
  4848. phys->hw_pp = sde_enc->hw_pp[i];
  4849. if (phys->ops.cont_splash_mode_set)
  4850. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4851. if (phys->ops.is_master && phys->ops.is_master(phys))
  4852. sde_enc->cur_master = phys;
  4853. }
  4854. return ret;
  4855. }
  4856. int sde_encoder_display_failure_notification(struct drm_encoder *enc)
  4857. {
  4858. struct msm_drm_thread *event_thread = NULL;
  4859. struct msm_drm_private *priv = NULL;
  4860. struct sde_encoder_virt *sde_enc = NULL;
  4861. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4862. SDE_ERROR("invalid parameters\n");
  4863. return -EINVAL;
  4864. }
  4865. priv = enc->dev->dev_private;
  4866. sde_enc = to_sde_encoder_virt(enc);
  4867. if (!sde_enc->crtc || (sde_enc->crtc->index
  4868. >= ARRAY_SIZE(priv->event_thread))) {
  4869. SDE_DEBUG_ENC(sde_enc,
  4870. "invalid cached CRTC: %d or crtc index: %d\n",
  4871. sde_enc->crtc == NULL,
  4872. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4873. return -EINVAL;
  4874. }
  4875. SDE_EVT32_VERBOSE(DRMID(enc));
  4876. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4877. kthread_queue_work(&event_thread->worker,
  4878. &sde_enc->esd_trigger_work);
  4879. kthread_flush_work(&sde_enc->esd_trigger_work);
  4880. /**
  4881. * panel may stop generating te signal (vsync) during esd failure. rsc
  4882. * hardware may hang without vsync. Avoid rsc hang by generating the
  4883. * vsync from watchdog timer instead of panel.
  4884. */
  4885. _sde_encoder_switch_to_watchdog_vsync(enc);
  4886. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4887. return 0;
  4888. }
  4889. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4890. {
  4891. struct sde_encoder_virt *sde_enc;
  4892. if (!encoder) {
  4893. SDE_ERROR("invalid drm enc\n");
  4894. return false;
  4895. }
  4896. sde_enc = to_sde_encoder_virt(encoder);
  4897. return sde_enc->recovery_events_enabled;
  4898. }
  4899. void sde_encoder_recovery_events_handler(struct drm_encoder *encoder,
  4900. bool enabled)
  4901. {
  4902. struct sde_encoder_virt *sde_enc;
  4903. if (!encoder) {
  4904. SDE_ERROR("invalid drm enc\n");
  4905. return;
  4906. }
  4907. sde_enc = to_sde_encoder_virt(encoder);
  4908. sde_enc->recovery_events_enabled = enabled;
  4909. }