sde_encoder.c 163 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001
  1. /*
  2. * Copyright (c) 2014-2019, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/seq_file.h>
  22. #include <linux/sde_rsc.h>
  23. #include "msm_drv.h"
  24. #include "sde_kms.h"
  25. #include <drm/drm_crtc.h>
  26. #include <drm/drm_crtc_helper.h>
  27. #include "sde_hwio.h"
  28. #include "sde_hw_catalog.h"
  29. #include "sde_hw_intf.h"
  30. #include "sde_hw_ctl.h"
  31. #include "sde_formats.h"
  32. #include "sde_encoder_phys.h"
  33. #include "sde_power_handle.h"
  34. #include "sde_hw_dsc.h"
  35. #include "sde_crtc.h"
  36. #include "sde_trace.h"
  37. #include "sde_core_irq.h"
  38. #include "sde_hw_top.h"
  39. #include "sde_hw_qdss.h"
  40. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  41. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  42. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  43. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  44. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  45. (p) ? (p)->parent->base.id : -1, \
  46. (p) ? (p)->intf_idx - INTF_0 : -1, \
  47. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  48. ##__VA_ARGS__)
  49. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  50. (p) ? (p)->parent->base.id : -1, \
  51. (p) ? (p)->intf_idx - INTF_0 : -1, \
  52. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  53. ##__VA_ARGS__)
  54. /*
  55. * Two to anticipate panels that can do cmd/vid dynamic switching
  56. * plan is to create all possible physical encoder types, and switch between
  57. * them at runtime
  58. */
  59. #define NUM_PHYS_ENCODER_TYPES 2
  60. #define MAX_PHYS_ENCODERS_PER_VIRTUAL \
  61. (MAX_H_TILES_PER_DISPLAY * NUM_PHYS_ENCODER_TYPES)
  62. #define MISR_BUFF_SIZE 256
  63. #define IDLE_SHORT_TIMEOUT 1
  64. #define EVT_TIME_OUT_SPLIT 2
  65. /* Maximum number of VSYNC wait attempts for RSC state transition */
  66. #define MAX_RSC_WAIT 5
  67. #define TOPOLOGY_DUALPIPE_MERGE_MODE(x) \
  68. (((x) == SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE) || \
  69. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) || \
  70. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC))
  71. /**
  72. * enum sde_enc_rc_events - events for resource control state machine
  73. * @SDE_ENC_RC_EVENT_KICKOFF:
  74. * This event happens at NORMAL priority.
  75. * Event that signals the start of the transfer. When this event is
  76. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  77. * Regardless of the previous state, the resource should be in ON state
  78. * at the end of this event.
  79. * @SDE_ENC_RC_EVENT_FRAME_DONE:
  80. * This event happens at INTERRUPT level.
  81. * Event signals the end of the data transfer after the PP FRAME_DONE
  82. * event. At the end of this event, a delayed work is scheduled to go to
  83. * IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION time.
  84. * @SDE_ENC_RC_EVENT_PRE_STOP:
  85. * This event happens at NORMAL priority.
  86. * This event, when received during the ON state, set RSC to IDLE, and
  87. * and leave the RC STATE in the PRE_OFF state.
  88. * It should be followed by the STOP event as part of encoder disable.
  89. * If received during IDLE or OFF states, it will do nothing.
  90. * @SDE_ENC_RC_EVENT_STOP:
  91. * This event happens at NORMAL priority.
  92. * When this event is received, disable all the MDP/DSI core clocks, and
  93. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  94. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  95. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  96. * Resource state should be in OFF at the end of the event.
  97. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  98. * This event happens at NORMAL priority from a work item.
  99. * Event signals that there is a seamless mode switch is in prgoress. A
  100. * client needs to turn of only irq - leave clocks ON to reduce the mode
  101. * switch latency.
  102. * @SDE_ENC_RC_EVENT_POST_MODESET:
  103. * This event happens at NORMAL priority from a work item.
  104. * Event signals that seamless mode switch is complete and resources are
  105. * acquired. Clients wants to turn on the irq again and update the rsc
  106. * with new vtotal.
  107. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  108. * This event happens at NORMAL priority from a work item.
  109. * Event signals that there were no frame updates for
  110. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  111. * and request RSC with IDLE state and change the resource state to IDLE.
  112. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  113. * This event is triggered from the input event thread when touch event is
  114. * received from the input device. On receiving this event,
  115. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  116. clocks and enable RSC.
  117. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  118. * off work since a new commit is imminent.
  119. */
  120. enum sde_enc_rc_events {
  121. SDE_ENC_RC_EVENT_KICKOFF = 1,
  122. SDE_ENC_RC_EVENT_FRAME_DONE,
  123. SDE_ENC_RC_EVENT_PRE_STOP,
  124. SDE_ENC_RC_EVENT_STOP,
  125. SDE_ENC_RC_EVENT_PRE_MODESET,
  126. SDE_ENC_RC_EVENT_POST_MODESET,
  127. SDE_ENC_RC_EVENT_ENTER_IDLE,
  128. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  129. };
  130. /*
  131. * enum sde_enc_rc_states - states that the resource control maintains
  132. * @SDE_ENC_RC_STATE_OFF: Resource is in OFF state
  133. * @SDE_ENC_RC_STATE_PRE_OFF: Resource is transitioning to OFF state
  134. * @SDE_ENC_RC_STATE_ON: Resource is in ON state
  135. * @SDE_ENC_RC_STATE_MODESET: Resource is in modeset state
  136. * @SDE_ENC_RC_STATE_IDLE: Resource is in IDLE state
  137. */
  138. enum sde_enc_rc_states {
  139. SDE_ENC_RC_STATE_OFF,
  140. SDE_ENC_RC_STATE_PRE_OFF,
  141. SDE_ENC_RC_STATE_ON,
  142. SDE_ENC_RC_STATE_MODESET,
  143. SDE_ENC_RC_STATE_IDLE
  144. };
  145. /**
  146. * struct sde_encoder_virt - virtual encoder. Container of one or more physical
  147. * encoders. Virtual encoder manages one "logical" display. Physical
  148. * encoders manage one intf block, tied to a specific panel/sub-panel.
  149. * Virtual encoder defers as much as possible to the physical encoders.
  150. * Virtual encoder registers itself with the DRM Framework as the encoder.
  151. * @base: drm_encoder base class for registration with DRM
  152. * @enc_spin_lock: Virtual-Encoder-Wide Spin Lock for IRQ purposes
  153. * @bus_scaling_client: Client handle to the bus scaling interface
  154. * @te_source: vsync source pin information
  155. * @ops: Encoder ops from init function
  156. * @num_phys_encs: Actual number of physical encoders contained.
  157. * @phys_encs: Container of physical encoders managed.
  158. * @phys_vid_encs: Video physical encoders for panel mode switch.
  159. * @phys_cmd_encs: Command physical encoders for panel mode switch.
  160. * @cur_master: Pointer to the current master in this mode. Optimization
  161. * Only valid after enable. Cleared as disable.
  162. * @hw_pp Handle to the pingpong blocks used for the display. No.
  163. * pingpong blocks can be different than num_phys_encs.
  164. * @hw_dsc: Array of DSC block handles used for the display.
  165. * @dirty_dsc_ids: Cached dsc indexes for dirty DSC blocks needing flush
  166. * @intfs_swapped Whether or not the phys_enc interfaces have been swapped
  167. * for partial update right-only cases, such as pingpong
  168. * split where virtual pingpong does not generate IRQs
  169. @qdss_status: indicate if qdss is modified since last update
  170. * @crtc_vblank_cb: Callback into the upper layer / CRTC for
  171. * notification of the VBLANK
  172. * @crtc_vblank_cb_data: Data from upper layer for VBLANK notification
  173. * @crtc_kickoff_cb: Callback into CRTC that will flush & start
  174. * all CTL paths
  175. * @crtc_kickoff_cb_data: Opaque user data given to crtc_kickoff_cb
  176. * @debugfs_root: Debug file system root file node
  177. * @enc_lock: Lock around physical encoder create/destroy and
  178. access.
  179. * @frame_done_cnt: Atomic counter for tracking which phys_enc is
  180. * done with frame processing.
  181. * @crtc_frame_event_cb: callback handler for frame event
  182. * @crtc_frame_event_cb_data: callback handler private data
  183. * @vsync_event_timer: vsync timer
  184. * @rsc_client: rsc client pointer
  185. * @rsc_state_init: boolean to indicate rsc config init
  186. * @disp_info: local copy of msm_display_info struct
  187. * @misr_enable: misr enable/disable status
  188. * @misr_frame_count: misr frame count before start capturing the data
  189. * @idle_pc_enabled: indicate if idle power collapse is enabled
  190. * currently. This can be controlled by user-mode
  191. * @rc_lock: resource control mutex lock to protect
  192. * virt encoder over various state changes
  193. * @rc_state: resource controller state
  194. * @delayed_off_work: delayed worker to schedule disabling of
  195. * clks and resources after IDLE_TIMEOUT time.
  196. * @vsync_event_work: worker to handle vsync event for autorefresh
  197. * @input_event_work: worker to handle input device touch events
  198. * @esd_trigger_work: worker to handle esd trigger events
  199. * @input_handler: handler for input device events
  200. * @topology: topology of the display
  201. * @vblank_enabled: boolean to track userspace vblank vote
  202. * @idle_pc_restore: flag to indicate idle_pc_restore happened
  203. * @frame_trigger_mode: frame trigger mode indication for command
  204. * mode display
  205. * @dynamic_hdr_updated: flag to indicate if mempool was programmed
  206. * @rsc_config: rsc configuration for display vtotal, fps, etc.
  207. * @cur_conn_roi: current connector roi
  208. * @prv_conn_roi: previous connector roi to optimize if unchanged
  209. * @crtc pointer to drm_crtc
  210. * @recovery_events_enabled: status of hw recovery feature enable by client
  211. * @elevated_ahb_vote: increase AHB bus speed for the first frame
  212. * after power collapse
  213. * @pm_qos_cpu_req: pm_qos request for cpu frequency
  214. * @mode_info: stores the current mode and should be used
  215. * only in commit phase
  216. */
  217. struct sde_encoder_virt {
  218. struct drm_encoder base;
  219. spinlock_t enc_spinlock;
  220. struct mutex vblank_ctl_lock;
  221. uint32_t bus_scaling_client;
  222. uint32_t display_num_of_h_tiles;
  223. uint32_t te_source;
  224. struct sde_encoder_ops ops;
  225. unsigned int num_phys_encs;
  226. struct sde_encoder_phys *phys_encs[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  227. struct sde_encoder_phys *phys_vid_encs[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  228. struct sde_encoder_phys *phys_cmd_encs[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  229. struct sde_encoder_phys *cur_master;
  230. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  231. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  232. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  233. enum sde_dsc dirty_dsc_ids[MAX_CHANNELS_PER_ENC];
  234. bool intfs_swapped;
  235. bool qdss_status;
  236. void (*crtc_vblank_cb)(void *data);
  237. void *crtc_vblank_cb_data;
  238. struct dentry *debugfs_root;
  239. struct mutex enc_lock;
  240. atomic_t frame_done_cnt[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  241. void (*crtc_frame_event_cb)(void *data, u32 event);
  242. struct sde_crtc_frame_event_cb_data crtc_frame_event_cb_data;
  243. struct timer_list vsync_event_timer;
  244. struct sde_rsc_client *rsc_client;
  245. bool rsc_state_init;
  246. struct msm_display_info disp_info;
  247. bool misr_enable;
  248. u32 misr_frame_count;
  249. bool idle_pc_enabled;
  250. struct mutex rc_lock;
  251. enum sde_enc_rc_states rc_state;
  252. struct kthread_delayed_work delayed_off_work;
  253. struct kthread_work vsync_event_work;
  254. struct kthread_work input_event_work;
  255. struct kthread_work esd_trigger_work;
  256. struct input_handler *input_handler;
  257. struct msm_display_topology topology;
  258. bool vblank_enabled;
  259. bool idle_pc_restore;
  260. enum frame_trigger_mode_type frame_trigger_mode;
  261. bool dynamic_hdr_updated;
  262. struct sde_rsc_cmd_config rsc_config;
  263. struct sde_rect cur_conn_roi;
  264. struct sde_rect prv_conn_roi;
  265. struct drm_crtc *crtc;
  266. bool recovery_events_enabled;
  267. bool elevated_ahb_vote;
  268. struct pm_qos_request pm_qos_cpu_req;
  269. struct msm_mode_info mode_info;
  270. };
  271. #define to_sde_encoder_virt(x) container_of(x, struct sde_encoder_virt, base)
  272. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  273. {
  274. struct sde_encoder_virt *sde_enc;
  275. int i;
  276. sde_enc = to_sde_encoder_virt(drm_enc);
  277. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  278. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  279. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  280. SDE_EVT32(DRMID(drm_enc), enable);
  281. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  282. }
  283. }
  284. }
  285. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc,
  286. struct sde_kms *sde_kms)
  287. {
  288. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  289. struct pm_qos_request *req;
  290. u32 cpu_mask;
  291. u32 cpu_dma_latency;
  292. int cpu;
  293. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  294. return;
  295. cpu_mask = sde_kms->catalog->perf.cpu_mask;
  296. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  297. req = &sde_enc->pm_qos_cpu_req;
  298. req->type = PM_QOS_REQ_AFFINE_CORES;
  299. cpumask_empty(&req->cpus_affine);
  300. for_each_possible_cpu(cpu) {
  301. if ((1 << cpu) & cpu_mask)
  302. cpumask_set_cpu(cpu, &req->cpus_affine);
  303. }
  304. pm_qos_add_request(req, PM_QOS_CPU_DMA_LATENCY, cpu_dma_latency);
  305. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_mask, cpu_dma_latency);
  306. }
  307. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc,
  308. struct sde_kms *sde_kms)
  309. {
  310. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  311. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  312. return;
  313. pm_qos_remove_request(&sde_enc->pm_qos_cpu_req);
  314. }
  315. static bool _sde_encoder_is_dsc_enabled(struct drm_encoder *drm_enc)
  316. {
  317. struct sde_encoder_virt *sde_enc;
  318. struct msm_compression_info *comp_info;
  319. if (!drm_enc)
  320. return false;
  321. sde_enc = to_sde_encoder_virt(drm_enc);
  322. comp_info = &sde_enc->mode_info.comp_info;
  323. return (comp_info->comp_type == MSM_DISPLAY_COMPRESSION_DSC);
  324. }
  325. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  326. struct sde_hw_qdss *hw_qdss,
  327. struct sde_encoder_phys *phys, bool enable)
  328. {
  329. if (sde_enc->qdss_status == enable)
  330. return;
  331. sde_enc->qdss_status = enable;
  332. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  333. sde_enc->qdss_status);
  334. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  335. }
  336. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  337. s64 timeout_ms, struct sde_encoder_wait_info *info)
  338. {
  339. int rc = 0;
  340. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  341. ktime_t cur_ktime;
  342. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  343. do {
  344. rc = wait_event_timeout(*(info->wq),
  345. atomic_read(info->atomic_cnt) == 0, wait_time_jiffies);
  346. cur_ktime = ktime_get();
  347. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  348. timeout_ms, atomic_read(info->atomic_cnt));
  349. /* If we timed out, counter is valid and time is less, wait again */
  350. } while (atomic_read(info->atomic_cnt) && (rc == 0) &&
  351. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  352. return rc;
  353. }
  354. bool sde_encoder_is_dsc_merge(struct drm_encoder *drm_enc)
  355. {
  356. enum sde_rm_topology_name topology;
  357. struct sde_encoder_virt *sde_enc;
  358. struct drm_connector *drm_conn;
  359. if (!drm_enc)
  360. return false;
  361. sde_enc = to_sde_encoder_virt(drm_enc);
  362. if (!sde_enc->cur_master)
  363. return false;
  364. drm_conn = sde_enc->cur_master->connector;
  365. if (!drm_conn)
  366. return false;
  367. topology = sde_connector_get_topology_name(drm_conn);
  368. if (topology == SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)
  369. return true;
  370. return false;
  371. }
  372. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  373. {
  374. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  375. return sde_enc &&
  376. (sde_enc->disp_info.display_type ==
  377. SDE_CONNECTOR_PRIMARY);
  378. }
  379. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  380. {
  381. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  382. return sde_enc && sde_enc->cur_master &&
  383. sde_enc->cur_master->cont_splash_enabled;
  384. }
  385. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  386. enum sde_intr_idx intr_idx)
  387. {
  388. SDE_EVT32(DRMID(phys_enc->parent),
  389. phys_enc->intf_idx - INTF_0,
  390. phys_enc->hw_pp->idx - PINGPONG_0,
  391. intr_idx);
  392. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  393. if (phys_enc->parent_ops.handle_frame_done)
  394. phys_enc->parent_ops.handle_frame_done(
  395. phys_enc->parent, phys_enc,
  396. SDE_ENCODER_FRAME_EVENT_ERROR);
  397. }
  398. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  399. enum sde_intr_idx intr_idx,
  400. struct sde_encoder_wait_info *wait_info)
  401. {
  402. struct sde_encoder_irq *irq;
  403. u32 irq_status;
  404. int ret, i;
  405. if (!phys_enc || !wait_info || intr_idx >= INTR_IDX_MAX) {
  406. SDE_ERROR("invalid params\n");
  407. return -EINVAL;
  408. }
  409. irq = &phys_enc->irq[intr_idx];
  410. /* note: do master / slave checking outside */
  411. /* return EWOULDBLOCK since we know the wait isn't necessary */
  412. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  413. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  414. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  415. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  416. return -EWOULDBLOCK;
  417. }
  418. if (irq->irq_idx < 0) {
  419. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  420. irq->name, irq->hw_idx);
  421. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  422. irq->irq_idx);
  423. return 0;
  424. }
  425. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  426. atomic_read(wait_info->atomic_cnt));
  427. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  428. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  429. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  430. /*
  431. * Some module X may disable interrupt for longer duration
  432. * and it may trigger all interrupts including timer interrupt
  433. * when module X again enable the interrupt.
  434. * That may cause interrupt wait timeout API in this API.
  435. * It is handled by split the wait timer in two halves.
  436. */
  437. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  438. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  439. irq->hw_idx,
  440. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  441. wait_info);
  442. if (ret)
  443. break;
  444. }
  445. if (ret <= 0) {
  446. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  447. irq->irq_idx, true);
  448. if (irq_status) {
  449. unsigned long flags;
  450. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  451. irq->hw_idx, irq->irq_idx,
  452. phys_enc->hw_pp->idx - PINGPONG_0,
  453. atomic_read(wait_info->atomic_cnt));
  454. SDE_DEBUG_PHYS(phys_enc,
  455. "done but irq %d not triggered\n",
  456. irq->irq_idx);
  457. local_irq_save(flags);
  458. irq->cb.func(phys_enc, irq->irq_idx);
  459. local_irq_restore(flags);
  460. ret = 0;
  461. } else {
  462. ret = -ETIMEDOUT;
  463. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  464. irq->hw_idx, irq->irq_idx,
  465. phys_enc->hw_pp->idx - PINGPONG_0,
  466. atomic_read(wait_info->atomic_cnt), irq_status,
  467. SDE_EVTLOG_ERROR);
  468. }
  469. } else {
  470. ret = 0;
  471. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  472. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  473. atomic_read(wait_info->atomic_cnt));
  474. }
  475. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  476. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  477. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  478. return ret;
  479. }
  480. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  481. enum sde_intr_idx intr_idx)
  482. {
  483. struct sde_encoder_irq *irq;
  484. int ret = 0;
  485. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  486. SDE_ERROR("invalid params\n");
  487. return -EINVAL;
  488. }
  489. irq = &phys_enc->irq[intr_idx];
  490. if (irq->irq_idx >= 0) {
  491. SDE_DEBUG_PHYS(phys_enc,
  492. "skipping already registered irq %s type %d\n",
  493. irq->name, irq->intr_type);
  494. return 0;
  495. }
  496. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  497. irq->intr_type, irq->hw_idx);
  498. if (irq->irq_idx < 0) {
  499. SDE_ERROR_PHYS(phys_enc,
  500. "failed to lookup IRQ index for %s type:%d\n",
  501. irq->name, irq->intr_type);
  502. return -EINVAL;
  503. }
  504. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  505. &irq->cb);
  506. if (ret) {
  507. SDE_ERROR_PHYS(phys_enc,
  508. "failed to register IRQ callback for %s\n",
  509. irq->name);
  510. irq->irq_idx = -EINVAL;
  511. return ret;
  512. }
  513. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  514. if (ret) {
  515. SDE_ERROR_PHYS(phys_enc,
  516. "enable IRQ for intr:%s failed, irq_idx %d\n",
  517. irq->name, irq->irq_idx);
  518. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  519. irq->irq_idx, &irq->cb);
  520. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  521. irq->irq_idx, SDE_EVTLOG_ERROR);
  522. irq->irq_idx = -EINVAL;
  523. return ret;
  524. }
  525. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  526. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  527. irq->name, irq->irq_idx);
  528. return ret;
  529. }
  530. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  531. enum sde_intr_idx intr_idx)
  532. {
  533. struct sde_encoder_irq *irq;
  534. int ret;
  535. if (!phys_enc) {
  536. SDE_ERROR("invalid encoder\n");
  537. return -EINVAL;
  538. }
  539. irq = &phys_enc->irq[intr_idx];
  540. /* silently skip irqs that weren't registered */
  541. if (irq->irq_idx < 0) {
  542. SDE_ERROR(
  543. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  544. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  545. irq->irq_idx);
  546. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  547. irq->irq_idx, SDE_EVTLOG_ERROR);
  548. return 0;
  549. }
  550. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  551. if (ret)
  552. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  553. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  554. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  555. &irq->cb);
  556. if (ret)
  557. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  558. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  559. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  560. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  561. irq->irq_idx = -EINVAL;
  562. return 0;
  563. }
  564. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  565. struct sde_encoder_hw_resources *hw_res,
  566. struct drm_connector_state *conn_state)
  567. {
  568. struct sde_encoder_virt *sde_enc = NULL;
  569. struct msm_mode_info mode_info;
  570. int i = 0;
  571. if (!hw_res || !drm_enc || !conn_state) {
  572. SDE_ERROR("invalid argument(s), drm_enc %d, res %d, state %d\n",
  573. !drm_enc, !hw_res, !conn_state);
  574. return;
  575. }
  576. sde_enc = to_sde_encoder_virt(drm_enc);
  577. SDE_DEBUG_ENC(sde_enc, "\n");
  578. /* Query resources used by phys encs, expected to be without overlap */
  579. memset(hw_res, 0, sizeof(*hw_res));
  580. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  581. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  582. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  583. if (phys && phys->ops.get_hw_resources)
  584. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  585. }
  586. /*
  587. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  588. * called from atomic_check phase. Use the below API to get mode
  589. * information of the temporary conn_state passed
  590. */
  591. sde_connector_state_get_mode_info(conn_state, &mode_info);
  592. hw_res->topology = mode_info.topology;
  593. hw_res->display_type = sde_enc->disp_info.display_type;
  594. }
  595. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  596. {
  597. struct sde_encoder_virt *sde_enc = NULL;
  598. int i = 0;
  599. if (!drm_enc) {
  600. SDE_ERROR("invalid encoder\n");
  601. return;
  602. }
  603. sde_enc = to_sde_encoder_virt(drm_enc);
  604. SDE_DEBUG_ENC(sde_enc, "\n");
  605. mutex_lock(&sde_enc->enc_lock);
  606. sde_rsc_client_destroy(sde_enc->rsc_client);
  607. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  608. struct sde_encoder_phys *phys;
  609. phys = sde_enc->phys_vid_encs[i];
  610. if (phys && phys->ops.destroy) {
  611. phys->ops.destroy(phys);
  612. --sde_enc->num_phys_encs;
  613. sde_enc->phys_encs[i] = NULL;
  614. }
  615. phys = sde_enc->phys_cmd_encs[i];
  616. if (phys && phys->ops.destroy) {
  617. phys->ops.destroy(phys);
  618. --sde_enc->num_phys_encs;
  619. sde_enc->phys_encs[i] = NULL;
  620. }
  621. }
  622. if (sde_enc->num_phys_encs)
  623. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  624. sde_enc->num_phys_encs);
  625. sde_enc->num_phys_encs = 0;
  626. mutex_unlock(&sde_enc->enc_lock);
  627. drm_encoder_cleanup(drm_enc);
  628. mutex_destroy(&sde_enc->enc_lock);
  629. kfree(sde_enc->input_handler);
  630. sde_enc->input_handler = NULL;
  631. kfree(sde_enc);
  632. }
  633. void sde_encoder_helper_update_intf_cfg(
  634. struct sde_encoder_phys *phys_enc)
  635. {
  636. struct sde_encoder_virt *sde_enc;
  637. struct sde_hw_intf_cfg_v1 *intf_cfg;
  638. enum sde_3d_blend_mode mode_3d;
  639. if (!phys_enc) {
  640. SDE_ERROR("invalid arg, encoder %d\n", !phys_enc);
  641. return;
  642. }
  643. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  644. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  645. SDE_DEBUG_ENC(sde_enc,
  646. "intf_cfg updated for %d at idx %d\n",
  647. phys_enc->intf_idx,
  648. intf_cfg->intf_count);
  649. /* setup interface configuration */
  650. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  651. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  652. return;
  653. }
  654. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  655. if (phys_enc == sde_enc->cur_master) {
  656. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  657. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  658. else
  659. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  660. }
  661. /* configure this interface as master for split display */
  662. if (phys_enc->split_role == ENC_ROLE_MASTER)
  663. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  664. /* setup which pp blk will connect to this intf */
  665. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  666. phys_enc->hw_intf->ops.bind_pingpong_blk(
  667. phys_enc->hw_intf,
  668. true,
  669. phys_enc->hw_pp->idx);
  670. /*setup merge_3d configuration */
  671. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  672. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  673. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  674. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  675. phys_enc->hw_pp->merge_3d->idx;
  676. if (phys_enc->hw_pp->ops.setup_3d_mode)
  677. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  678. mode_3d);
  679. }
  680. void sde_encoder_helper_split_config(
  681. struct sde_encoder_phys *phys_enc,
  682. enum sde_intf interface)
  683. {
  684. struct sde_encoder_virt *sde_enc;
  685. struct split_pipe_cfg *cfg;
  686. struct sde_hw_mdp *hw_mdptop;
  687. enum sde_rm_topology_name topology;
  688. struct msm_display_info *disp_info;
  689. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  690. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  691. return;
  692. }
  693. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  694. hw_mdptop = phys_enc->hw_mdptop;
  695. disp_info = &sde_enc->disp_info;
  696. cfg = &phys_enc->hw_intf->cfg;
  697. memset(cfg, 0, sizeof(*cfg));
  698. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  699. return;
  700. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  701. cfg->split_link_en = true;
  702. /**
  703. * disable split modes since encoder will be operating in as the only
  704. * encoder, either for the entire use case in the case of, for example,
  705. * single DSI, or for this frame in the case of left/right only partial
  706. * update.
  707. */
  708. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  709. if (hw_mdptop->ops.setup_split_pipe)
  710. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  711. if (hw_mdptop->ops.setup_pp_split)
  712. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  713. return;
  714. }
  715. cfg->en = true;
  716. cfg->mode = phys_enc->intf_mode;
  717. cfg->intf = interface;
  718. if (cfg->en && phys_enc->ops.needs_single_flush &&
  719. phys_enc->ops.needs_single_flush(phys_enc))
  720. cfg->split_flush_en = true;
  721. topology = sde_connector_get_topology_name(phys_enc->connector);
  722. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  723. cfg->pp_split_slave = cfg->intf;
  724. else
  725. cfg->pp_split_slave = INTF_MAX;
  726. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  727. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  728. if (hw_mdptop->ops.setup_split_pipe)
  729. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  730. } else if (sde_enc->hw_pp[0]) {
  731. /*
  732. * slave encoder
  733. * - determine split index from master index,
  734. * assume master is first pp
  735. */
  736. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  737. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  738. cfg->pp_split_index);
  739. if (hw_mdptop->ops.setup_pp_split)
  740. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  741. }
  742. }
  743. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  744. {
  745. struct sde_encoder_virt *sde_enc;
  746. int i = 0;
  747. if (!drm_enc)
  748. return false;
  749. sde_enc = to_sde_encoder_virt(drm_enc);
  750. if (!sde_enc)
  751. return false;
  752. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  753. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  754. if (phys && phys->in_clone_mode)
  755. return true;
  756. }
  757. return false;
  758. }
  759. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  760. struct drm_crtc_state *crtc_state,
  761. struct drm_connector_state *conn_state)
  762. {
  763. const struct drm_display_mode *mode;
  764. struct drm_display_mode *adj_mode;
  765. int i = 0;
  766. int ret = 0;
  767. mode = &crtc_state->mode;
  768. adj_mode = &crtc_state->adjusted_mode;
  769. /* perform atomic check on the first physical encoder (master) */
  770. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  771. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  772. if (phys && phys->ops.atomic_check)
  773. ret = phys->ops.atomic_check(phys, crtc_state,
  774. conn_state);
  775. else if (phys && phys->ops.mode_fixup)
  776. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  777. ret = -EINVAL;
  778. if (ret) {
  779. SDE_ERROR_ENC(sde_enc,
  780. "mode unsupported, phys idx %d\n", i);
  781. break;
  782. }
  783. }
  784. return ret;
  785. }
  786. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  787. struct drm_crtc_state *crtc_state,
  788. struct drm_connector_state *conn_state,
  789. struct sde_connector_state *sde_conn_state,
  790. struct sde_crtc_state *sde_crtc_state)
  791. {
  792. int ret = 0;
  793. if (crtc_state->mode_changed || crtc_state->active_changed) {
  794. struct sde_rect mode_roi, roi;
  795. mode_roi.x = 0;
  796. mode_roi.y = 0;
  797. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  798. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  799. if (sde_conn_state->rois.num_rects) {
  800. sde_kms_rect_merge_rectangles(
  801. &sde_conn_state->rois, &roi);
  802. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  803. SDE_ERROR_ENC(sde_enc,
  804. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  805. roi.x, roi.y, roi.w, roi.h);
  806. ret = -EINVAL;
  807. }
  808. }
  809. if (sde_crtc_state->user_roi_list.num_rects) {
  810. sde_kms_rect_merge_rectangles(
  811. &sde_crtc_state->user_roi_list, &roi);
  812. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  813. SDE_ERROR_ENC(sde_enc,
  814. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  815. roi.x, roi.y, roi.w, roi.h);
  816. ret = -EINVAL;
  817. }
  818. }
  819. }
  820. return ret;
  821. }
  822. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  823. struct drm_crtc_state *crtc_state,
  824. struct drm_connector_state *conn_state,
  825. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  826. struct sde_connector *sde_conn,
  827. struct sde_connector_state *sde_conn_state)
  828. {
  829. int ret = 0;
  830. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  831. if (sde_conn && drm_atomic_crtc_needs_modeset(crtc_state)) {
  832. struct msm_display_topology *topology = NULL;
  833. ret = sde_connector_get_mode_info(&sde_conn->base,
  834. adj_mode, &sde_conn_state->mode_info);
  835. if (ret) {
  836. SDE_ERROR_ENC(sde_enc,
  837. "failed to get mode info, rc = %d\n", ret);
  838. return ret;
  839. }
  840. if (sde_conn_state->mode_info.comp_info.comp_type &&
  841. sde_conn_state->mode_info.comp_info.comp_ratio >=
  842. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  843. SDE_ERROR_ENC(sde_enc,
  844. "invalid compression ratio: %d\n",
  845. sde_conn_state->mode_info.comp_info.comp_ratio);
  846. ret = -EINVAL;
  847. return ret;
  848. }
  849. /* Reserve dynamic resources, indicating atomic_check phase */
  850. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  851. conn_state, true);
  852. if (ret) {
  853. SDE_ERROR_ENC(sde_enc,
  854. "RM failed to reserve resources, rc = %d\n",
  855. ret);
  856. return ret;
  857. }
  858. /**
  859. * Update connector state with the topology selected for the
  860. * resource set validated. Reset the topology if we are
  861. * de-activating crtc.
  862. */
  863. if (crtc_state->active)
  864. topology = &sde_conn_state->mode_info.topology;
  865. ret = sde_rm_update_topology(conn_state, topology);
  866. if (ret) {
  867. SDE_ERROR_ENC(sde_enc,
  868. "RM failed to update topology, rc: %d\n", ret);
  869. return ret;
  870. }
  871. ret = sde_connector_set_blob_data(conn_state->connector,
  872. conn_state,
  873. CONNECTOR_PROP_SDE_INFO);
  874. if (ret) {
  875. SDE_ERROR_ENC(sde_enc,
  876. "connector failed to update info, rc: %d\n",
  877. ret);
  878. return ret;
  879. }
  880. }
  881. return ret;
  882. }
  883. static int sde_encoder_virt_atomic_check(
  884. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  885. struct drm_connector_state *conn_state)
  886. {
  887. struct sde_encoder_virt *sde_enc;
  888. struct msm_drm_private *priv;
  889. struct sde_kms *sde_kms;
  890. const struct drm_display_mode *mode;
  891. struct drm_display_mode *adj_mode;
  892. struct sde_connector *sde_conn = NULL;
  893. struct sde_connector_state *sde_conn_state = NULL;
  894. struct sde_crtc_state *sde_crtc_state = NULL;
  895. enum sde_rm_topology_name old_top;
  896. int ret = 0;
  897. if (!drm_enc || !crtc_state || !conn_state) {
  898. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  899. !drm_enc, !crtc_state, !conn_state);
  900. return -EINVAL;
  901. }
  902. sde_enc = to_sde_encoder_virt(drm_enc);
  903. SDE_DEBUG_ENC(sde_enc, "\n");
  904. priv = drm_enc->dev->dev_private;
  905. sde_kms = to_sde_kms(priv->kms);
  906. mode = &crtc_state->mode;
  907. adj_mode = &crtc_state->adjusted_mode;
  908. sde_conn = to_sde_connector(conn_state->connector);
  909. sde_conn_state = to_sde_connector_state(conn_state);
  910. sde_crtc_state = to_sde_crtc_state(crtc_state);
  911. SDE_EVT32(DRMID(drm_enc), drm_atomic_crtc_needs_modeset(crtc_state));
  912. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  913. conn_state);
  914. if (ret)
  915. return ret;
  916. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  917. conn_state, sde_conn_state, sde_crtc_state);
  918. if (ret)
  919. return ret;
  920. /**
  921. * record topology in previous atomic state to be able to handle
  922. * topology transitions correctly.
  923. */
  924. old_top = sde_connector_get_property(conn_state,
  925. CONNECTOR_PROP_TOPOLOGY_NAME);
  926. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  927. if (ret)
  928. return ret;
  929. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  930. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  931. if (ret)
  932. return ret;
  933. ret = sde_connector_roi_v1_check_roi(conn_state);
  934. if (ret) {
  935. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  936. ret);
  937. return ret;
  938. }
  939. drm_mode_set_crtcinfo(adj_mode, 0);
  940. SDE_EVT32(DRMID(drm_enc), adj_mode->flags, adj_mode->private_flags);
  941. return ret;
  942. }
  943. static int _sde_encoder_dsc_update_pic_dim(struct msm_display_dsc_info *dsc,
  944. int pic_width, int pic_height)
  945. {
  946. if (!dsc || !pic_width || !pic_height) {
  947. SDE_ERROR("invalid input: pic_width=%d pic_height=%d\n",
  948. pic_width, pic_height);
  949. return -EINVAL;
  950. }
  951. if ((pic_width % dsc->slice_width) ||
  952. (pic_height % dsc->slice_height)) {
  953. SDE_ERROR("pic_dim=%dx%d has to be multiple of slice=%dx%d\n",
  954. pic_width, pic_height,
  955. dsc->slice_width, dsc->slice_height);
  956. return -EINVAL;
  957. }
  958. dsc->pic_width = pic_width;
  959. dsc->pic_height = pic_height;
  960. return 0;
  961. }
  962. static void _sde_encoder_dsc_pclk_param_calc(struct msm_display_dsc_info *dsc,
  963. int intf_width)
  964. {
  965. int slice_per_pkt, slice_per_intf;
  966. int bytes_in_slice, total_bytes_per_intf;
  967. if (!dsc || !dsc->slice_width || !dsc->slice_per_pkt ||
  968. (intf_width < dsc->slice_width)) {
  969. SDE_ERROR("invalid input: intf_width=%d slice_width=%d\n",
  970. intf_width, dsc ? dsc->slice_width : -1);
  971. return;
  972. }
  973. slice_per_pkt = dsc->slice_per_pkt;
  974. slice_per_intf = DIV_ROUND_UP(intf_width, dsc->slice_width);
  975. /*
  976. * If slice_per_pkt is greater than slice_per_intf then default to 1.
  977. * This can happen during partial update.
  978. */
  979. if (slice_per_pkt > slice_per_intf)
  980. slice_per_pkt = 1;
  981. bytes_in_slice = DIV_ROUND_UP(dsc->slice_width * dsc->bpp, 8);
  982. total_bytes_per_intf = bytes_in_slice * slice_per_intf;
  983. dsc->eol_byte_num = total_bytes_per_intf % 3;
  984. dsc->pclk_per_line = DIV_ROUND_UP(total_bytes_per_intf, 3);
  985. dsc->bytes_in_slice = bytes_in_slice;
  986. dsc->bytes_per_pkt = bytes_in_slice * slice_per_pkt;
  987. dsc->pkt_per_line = slice_per_intf / slice_per_pkt;
  988. }
  989. static int _sde_encoder_dsc_initial_line_calc(struct msm_display_dsc_info *dsc,
  990. int enc_ip_width)
  991. {
  992. int max_ssm_delay, max_se_size, obuf_latency;
  993. int input_ssm_out_latency, base_hs_latency;
  994. int multi_hs_extra_latency, mux_word_size;
  995. /* Hardent core config */
  996. int max_muxword_size = 48;
  997. int output_rate = 64;
  998. int rtl_max_bpc = 10;
  999. int pipeline_latency = 28;
  1000. max_se_size = 4 * (rtl_max_bpc + 1);
  1001. max_ssm_delay = max_se_size + max_muxword_size - 1;
  1002. mux_word_size = (dsc->bpc >= 12 ? 64 : 48);
  1003. input_ssm_out_latency = pipeline_latency + (3 * (max_ssm_delay + 2));
  1004. obuf_latency = DIV_ROUND_UP((9 * output_rate +
  1005. mux_word_size), dsc->bpp) + 1;
  1006. base_hs_latency = dsc->initial_xmit_delay + input_ssm_out_latency
  1007. + obuf_latency;
  1008. multi_hs_extra_latency = DIV_ROUND_UP((8 * dsc->chunk_size), dsc->bpp);
  1009. dsc->initial_lines = DIV_ROUND_UP((base_hs_latency +
  1010. multi_hs_extra_latency), dsc->slice_width);
  1011. return 0;
  1012. }
  1013. static bool _sde_encoder_dsc_ich_reset_override_needed(bool pu_en,
  1014. struct msm_display_dsc_info *dsc)
  1015. {
  1016. /*
  1017. * As per the DSC spec, ICH_RESET can be either end of the slice line
  1018. * or at the end of the slice. HW internally generates ich_reset at
  1019. * end of the slice line if DSC_MERGE is used or encoder has two
  1020. * soft slices. However, if encoder has only 1 soft slice and DSC_MERGE
  1021. * is not used then it will generate ich_reset at the end of slice.
  1022. *
  1023. * Now as per the spec, during one PPS session, position where
  1024. * ich_reset is generated should not change. Now if full-screen frame
  1025. * has more than 1 soft slice then HW will automatically generate
  1026. * ich_reset at the end of slice_line. But for the same panel, if
  1027. * partial frame is enabled and only 1 encoder is used with 1 slice,
  1028. * then HW will generate ich_reset at end of the slice. This is a
  1029. * mismatch. Prevent this by overriding HW's decision.
  1030. */
  1031. return pu_en && dsc && (dsc->full_frame_slices > 1) &&
  1032. (dsc->slice_width == dsc->pic_width);
  1033. }
  1034. static void _sde_encoder_dsc_pipe_cfg(struct sde_hw_dsc *hw_dsc,
  1035. struct sde_hw_pingpong *hw_pp, struct msm_display_dsc_info *dsc,
  1036. u32 common_mode, bool ich_reset, bool enable,
  1037. struct sde_hw_pingpong *hw_dsc_pp)
  1038. {
  1039. if (!enable) {
  1040. if (hw_dsc_pp && hw_dsc_pp->ops.disable_dsc)
  1041. hw_dsc_pp->ops.disable_dsc(hw_dsc_pp);
  1042. if (hw_dsc && hw_dsc->ops.dsc_disable)
  1043. hw_dsc->ops.dsc_disable(hw_dsc);
  1044. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk)
  1045. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false,
  1046. PINGPONG_MAX);
  1047. return;
  1048. }
  1049. if (!dsc || !hw_dsc || !hw_pp || !hw_dsc_pp) {
  1050. SDE_ERROR("invalid params %d %d %d %d\n", !dsc, !hw_dsc,
  1051. !hw_pp, !hw_dsc_pp);
  1052. return;
  1053. }
  1054. if (hw_dsc->ops.dsc_config)
  1055. hw_dsc->ops.dsc_config(hw_dsc, dsc, common_mode, ich_reset);
  1056. if (hw_dsc->ops.dsc_config_thresh)
  1057. hw_dsc->ops.dsc_config_thresh(hw_dsc, dsc);
  1058. if (hw_dsc_pp->ops.setup_dsc)
  1059. hw_dsc_pp->ops.setup_dsc(hw_dsc_pp);
  1060. if (hw_dsc->ops.bind_pingpong_blk)
  1061. hw_dsc->ops.bind_pingpong_blk(hw_dsc, true, hw_pp->idx);
  1062. if (hw_dsc_pp->ops.enable_dsc)
  1063. hw_dsc_pp->ops.enable_dsc(hw_dsc_pp);
  1064. }
  1065. static void _sde_encoder_get_connector_roi(
  1066. struct sde_encoder_virt *sde_enc,
  1067. struct sde_rect *merged_conn_roi)
  1068. {
  1069. struct drm_connector *drm_conn;
  1070. struct sde_connector_state *c_state;
  1071. if (!sde_enc || !merged_conn_roi)
  1072. return;
  1073. drm_conn = sde_enc->phys_encs[0]->connector;
  1074. if (!drm_conn || !drm_conn->state)
  1075. return;
  1076. c_state = to_sde_connector_state(drm_conn->state);
  1077. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1078. }
  1079. static int _sde_encoder_dsc_n_lm_1_enc_1_intf(struct sde_encoder_virt *sde_enc)
  1080. {
  1081. int this_frame_slices;
  1082. int intf_ip_w, enc_ip_w;
  1083. int ich_res, dsc_common_mode = 0;
  1084. struct sde_hw_pingpong *hw_pp = sde_enc->hw_pp[0];
  1085. struct sde_hw_pingpong *hw_dsc_pp = sde_enc->hw_dsc_pp[0];
  1086. struct sde_hw_dsc *hw_dsc = sde_enc->hw_dsc[0];
  1087. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1088. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1089. struct msm_display_dsc_info *dsc = NULL;
  1090. struct sde_hw_ctl *hw_ctl;
  1091. struct sde_ctl_dsc_cfg cfg;
  1092. if (hw_dsc == NULL || hw_pp == NULL || !enc_master) {
  1093. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1094. return -EINVAL;
  1095. }
  1096. hw_ctl = enc_master->hw_ctl;
  1097. memset(&cfg, 0, sizeof(cfg));
  1098. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  1099. _sde_encoder_dsc_update_pic_dim(dsc, roi->w, roi->h);
  1100. this_frame_slices = roi->w / dsc->slice_width;
  1101. intf_ip_w = this_frame_slices * dsc->slice_width;
  1102. _sde_encoder_dsc_pclk_param_calc(dsc, intf_ip_w);
  1103. enc_ip_w = intf_ip_w;
  1104. _sde_encoder_dsc_initial_line_calc(dsc, enc_ip_w);
  1105. ich_res = _sde_encoder_dsc_ich_reset_override_needed(false, dsc);
  1106. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1107. dsc_common_mode = DSC_MODE_VIDEO;
  1108. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1109. roi->w, roi->h, dsc_common_mode);
  1110. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h, dsc_common_mode);
  1111. _sde_encoder_dsc_pipe_cfg(hw_dsc, hw_pp, dsc, dsc_common_mode,
  1112. ich_res, true, hw_dsc_pp);
  1113. cfg.dsc[cfg.dsc_count++] = hw_dsc->idx;
  1114. /* setup dsc active configuration in the control path */
  1115. if (hw_ctl->ops.setup_dsc_cfg) {
  1116. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1117. SDE_DEBUG_ENC(sde_enc,
  1118. "setup dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1119. hw_ctl->idx,
  1120. cfg.dsc_count,
  1121. cfg.dsc[0],
  1122. cfg.dsc[1]);
  1123. }
  1124. if (hw_ctl->ops.update_bitmask_dsc)
  1125. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc->idx, 1);
  1126. return 0;
  1127. }
  1128. static int _sde_encoder_dsc_2_lm_2_enc_2_intf(struct sde_encoder_virt *sde_enc,
  1129. struct sde_encoder_kickoff_params *params)
  1130. {
  1131. int this_frame_slices;
  1132. int intf_ip_w, enc_ip_w;
  1133. int ich_res, dsc_common_mode;
  1134. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1135. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1136. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  1137. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  1138. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  1139. struct msm_display_dsc_info dsc[MAX_CHANNELS_PER_ENC];
  1140. bool half_panel_partial_update;
  1141. struct sde_hw_ctl *hw_ctl = NULL;
  1142. struct sde_ctl_dsc_cfg cfg;
  1143. int i;
  1144. if (!enc_master) {
  1145. SDE_ERROR_ENC(sde_enc, "invalid encoder master for DSC\n");
  1146. return -EINVAL;
  1147. }
  1148. memset(&cfg, 0, sizeof(cfg));
  1149. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1150. hw_pp[i] = sde_enc->hw_pp[i];
  1151. hw_dsc[i] = sde_enc->hw_dsc[i];
  1152. hw_dsc_pp[i] = sde_enc->hw_dsc_pp[i];
  1153. if (!hw_pp[i] || !hw_dsc[i] || !hw_dsc_pp[i]) {
  1154. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1155. return -EINVAL;
  1156. }
  1157. }
  1158. hw_ctl = enc_master->hw_ctl;
  1159. half_panel_partial_update =
  1160. hweight_long(params->affected_displays) == 1;
  1161. dsc_common_mode = 0;
  1162. if (!half_panel_partial_update)
  1163. dsc_common_mode |= DSC_MODE_SPLIT_PANEL;
  1164. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1165. dsc_common_mode |= DSC_MODE_VIDEO;
  1166. memcpy(&dsc[0], &sde_enc->mode_info.comp_info.dsc_info, sizeof(dsc[0]));
  1167. memcpy(&dsc[1], &sde_enc->mode_info.comp_info.dsc_info, sizeof(dsc[1]));
  1168. /*
  1169. * Since both DSC use same pic dimension, set same pic dimension
  1170. * to both DSC structures.
  1171. */
  1172. _sde_encoder_dsc_update_pic_dim(&dsc[0], roi->w, roi->h);
  1173. _sde_encoder_dsc_update_pic_dim(&dsc[1], roi->w, roi->h);
  1174. this_frame_slices = roi->w / dsc[0].slice_width;
  1175. intf_ip_w = this_frame_slices * dsc[0].slice_width;
  1176. if (!half_panel_partial_update)
  1177. intf_ip_w /= 2;
  1178. /*
  1179. * In this topology when both interfaces are active, they have same
  1180. * load so intf_ip_w will be same.
  1181. */
  1182. _sde_encoder_dsc_pclk_param_calc(&dsc[0], intf_ip_w);
  1183. _sde_encoder_dsc_pclk_param_calc(&dsc[1], intf_ip_w);
  1184. /*
  1185. * In this topology, since there is no dsc_merge, uncompressed input
  1186. * to encoder and interface is same.
  1187. */
  1188. enc_ip_w = intf_ip_w;
  1189. _sde_encoder_dsc_initial_line_calc(&dsc[0], enc_ip_w);
  1190. _sde_encoder_dsc_initial_line_calc(&dsc[1], enc_ip_w);
  1191. /*
  1192. * __is_ich_reset_override_needed should be called only after
  1193. * updating pic dimension, mdss_panel_dsc_update_pic_dim.
  1194. */
  1195. ich_res = _sde_encoder_dsc_ich_reset_override_needed(
  1196. half_panel_partial_update, &dsc[0]);
  1197. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1198. roi->w, roi->h, dsc_common_mode);
  1199. for (i = 0; i < sde_enc->num_phys_encs &&
  1200. i < MAX_CHANNELS_PER_ENC; i++) {
  1201. bool active = !!((1 << i) & params->affected_displays);
  1202. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h,
  1203. dsc_common_mode, i, active);
  1204. _sde_encoder_dsc_pipe_cfg(hw_dsc[i], hw_pp[i], &dsc[i],
  1205. dsc_common_mode, ich_res, active, hw_dsc_pp[i]);
  1206. if (active) {
  1207. if (cfg.dsc_count >= MAX_DSC_PER_CTL_V1) {
  1208. pr_err("Invalid dsc count:%d\n",
  1209. cfg.dsc_count);
  1210. return -EINVAL;
  1211. }
  1212. cfg.dsc[cfg.dsc_count++] = hw_dsc[i]->idx;
  1213. if (hw_ctl->ops.update_bitmask_dsc)
  1214. hw_ctl->ops.update_bitmask_dsc(hw_ctl,
  1215. hw_dsc[i]->idx, 1);
  1216. }
  1217. }
  1218. /* setup dsc active configuration in the control path */
  1219. if (hw_ctl->ops.setup_dsc_cfg) {
  1220. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1221. SDE_DEBUG_ENC(sde_enc,
  1222. "setup dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1223. hw_ctl->idx,
  1224. cfg.dsc_count,
  1225. cfg.dsc[0],
  1226. cfg.dsc[1]);
  1227. }
  1228. return 0;
  1229. }
  1230. static int _sde_encoder_dsc_2_lm_2_enc_1_intf(struct sde_encoder_virt *sde_enc,
  1231. struct sde_encoder_kickoff_params *params)
  1232. {
  1233. int this_frame_slices;
  1234. int intf_ip_w, enc_ip_w;
  1235. int ich_res, dsc_common_mode;
  1236. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1237. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1238. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  1239. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  1240. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  1241. struct msm_display_dsc_info *dsc = NULL;
  1242. bool half_panel_partial_update;
  1243. struct sde_hw_ctl *hw_ctl = NULL;
  1244. struct sde_ctl_dsc_cfg cfg;
  1245. int i;
  1246. if (!enc_master) {
  1247. SDE_ERROR_ENC(sde_enc, "invalid encoder master for DSC\n");
  1248. return -EINVAL;
  1249. }
  1250. memset(&cfg, 0, sizeof(cfg));
  1251. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1252. hw_pp[i] = sde_enc->hw_pp[i];
  1253. hw_dsc[i] = sde_enc->hw_dsc[i];
  1254. hw_dsc_pp[i] = sde_enc->hw_dsc_pp[i];
  1255. if (!hw_pp[i] || !hw_dsc[i] || !hw_dsc_pp[i]) {
  1256. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1257. return -EINVAL;
  1258. }
  1259. }
  1260. hw_ctl = enc_master->hw_ctl;
  1261. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  1262. half_panel_partial_update =
  1263. hweight_long(params->affected_displays) == 1;
  1264. dsc_common_mode = 0;
  1265. if (!half_panel_partial_update)
  1266. dsc_common_mode |= DSC_MODE_SPLIT_PANEL | DSC_MODE_MULTIPLEX;
  1267. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1268. dsc_common_mode |= DSC_MODE_VIDEO;
  1269. _sde_encoder_dsc_update_pic_dim(dsc, roi->w, roi->h);
  1270. this_frame_slices = roi->w / dsc->slice_width;
  1271. intf_ip_w = this_frame_slices * dsc->slice_width;
  1272. _sde_encoder_dsc_pclk_param_calc(dsc, intf_ip_w);
  1273. /*
  1274. * dsc merge case: when using 2 encoders for the same stream,
  1275. * no. of slices need to be same on both the encoders.
  1276. */
  1277. enc_ip_w = intf_ip_w / 2;
  1278. _sde_encoder_dsc_initial_line_calc(dsc, enc_ip_w);
  1279. ich_res = _sde_encoder_dsc_ich_reset_override_needed(
  1280. half_panel_partial_update, dsc);
  1281. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1282. roi->w, roi->h, dsc_common_mode);
  1283. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h,
  1284. dsc_common_mode, i, params->affected_displays);
  1285. _sde_encoder_dsc_pipe_cfg(hw_dsc[0], hw_pp[0], dsc, dsc_common_mode,
  1286. ich_res, true, hw_dsc_pp[0]);
  1287. cfg.dsc[0] = hw_dsc[0]->idx;
  1288. cfg.dsc_count++;
  1289. if (hw_ctl->ops.update_bitmask_dsc)
  1290. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc[0]->idx, 1);
  1291. _sde_encoder_dsc_pipe_cfg(hw_dsc[1], hw_pp[1], dsc, dsc_common_mode,
  1292. ich_res, !half_panel_partial_update, hw_dsc_pp[1]);
  1293. if (!half_panel_partial_update) {
  1294. cfg.dsc[1] = hw_dsc[1]->idx;
  1295. cfg.dsc_count++;
  1296. if (hw_ctl->ops.update_bitmask_dsc)
  1297. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc[1]->idx,
  1298. 1);
  1299. }
  1300. /* setup dsc active configuration in the control path */
  1301. if (hw_ctl->ops.setup_dsc_cfg) {
  1302. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1303. SDE_DEBUG_ENC(sde_enc,
  1304. "setup_dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1305. hw_ctl->idx,
  1306. cfg.dsc_count,
  1307. cfg.dsc[0],
  1308. cfg.dsc[1]);
  1309. }
  1310. return 0;
  1311. }
  1312. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1313. {
  1314. struct sde_encoder_virt *sde_enc;
  1315. struct drm_connector *drm_conn;
  1316. struct drm_display_mode *adj_mode;
  1317. struct sde_rect roi;
  1318. if (!drm_enc) {
  1319. SDE_ERROR("invalid encoder parameter\n");
  1320. return -EINVAL;
  1321. }
  1322. sde_enc = to_sde_encoder_virt(drm_enc);
  1323. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1324. SDE_ERROR("invalid crtc parameter\n");
  1325. return -EINVAL;
  1326. }
  1327. if (!sde_enc->cur_master) {
  1328. SDE_ERROR("invalid cur_master parameter\n");
  1329. return -EINVAL;
  1330. }
  1331. adj_mode = &sde_enc->cur_master->cached_mode;
  1332. drm_conn = sde_enc->cur_master->connector;
  1333. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1334. if (sde_kms_rect_is_null(&roi)) {
  1335. roi.w = adj_mode->hdisplay;
  1336. roi.h = adj_mode->vdisplay;
  1337. }
  1338. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1339. sizeof(sde_enc->prv_conn_roi));
  1340. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1341. return 0;
  1342. }
  1343. static int _sde_encoder_dsc_setup(struct sde_encoder_virt *sde_enc,
  1344. struct sde_encoder_kickoff_params *params)
  1345. {
  1346. enum sde_rm_topology_name topology;
  1347. struct drm_connector *drm_conn;
  1348. int ret = 0;
  1349. if (!sde_enc || !params || !sde_enc->phys_encs[0] ||
  1350. !sde_enc->phys_encs[0]->connector)
  1351. return -EINVAL;
  1352. drm_conn = sde_enc->phys_encs[0]->connector;
  1353. topology = sde_connector_get_topology_name(drm_conn);
  1354. if (topology == SDE_RM_TOPOLOGY_NONE) {
  1355. SDE_ERROR_ENC(sde_enc, "topology not set yet\n");
  1356. return -EINVAL;
  1357. }
  1358. SDE_DEBUG_ENC(sde_enc, "topology:%d\n", topology);
  1359. SDE_EVT32(DRMID(&sde_enc->base), topology,
  1360. sde_enc->cur_conn_roi.x,
  1361. sde_enc->cur_conn_roi.y,
  1362. sde_enc->cur_conn_roi.w,
  1363. sde_enc->cur_conn_roi.h,
  1364. sde_enc->prv_conn_roi.x,
  1365. sde_enc->prv_conn_roi.y,
  1366. sde_enc->prv_conn_roi.w,
  1367. sde_enc->prv_conn_roi.h,
  1368. sde_enc->cur_master->cached_mode.hdisplay,
  1369. sde_enc->cur_master->cached_mode.vdisplay);
  1370. if (sde_kms_rect_is_equal(&sde_enc->cur_conn_roi,
  1371. &sde_enc->prv_conn_roi))
  1372. return ret;
  1373. switch (topology) {
  1374. case SDE_RM_TOPOLOGY_SINGLEPIPE_DSC:
  1375. case SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC:
  1376. ret = _sde_encoder_dsc_n_lm_1_enc_1_intf(sde_enc);
  1377. break;
  1378. case SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE:
  1379. ret = _sde_encoder_dsc_2_lm_2_enc_1_intf(sde_enc, params);
  1380. break;
  1381. case SDE_RM_TOPOLOGY_DUALPIPE_DSC:
  1382. ret = _sde_encoder_dsc_2_lm_2_enc_2_intf(sde_enc, params);
  1383. break;
  1384. default:
  1385. SDE_ERROR_ENC(sde_enc, "No DSC support for topology %d",
  1386. topology);
  1387. return -EINVAL;
  1388. }
  1389. return ret;
  1390. }
  1391. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc,
  1392. u32 vsync_source, bool is_dummy)
  1393. {
  1394. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1395. struct msm_drm_private *priv;
  1396. struct sde_kms *sde_kms;
  1397. struct sde_hw_mdp *hw_mdptop;
  1398. struct drm_encoder *drm_enc;
  1399. struct sde_encoder_virt *sde_enc;
  1400. int i;
  1401. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1402. if (!sde_enc) {
  1403. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1404. return;
  1405. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1406. SDE_ERROR("invalid num phys enc %d/%d\n",
  1407. sde_enc->num_phys_encs,
  1408. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1409. return;
  1410. }
  1411. drm_enc = &sde_enc->base;
  1412. /* this pointers are checked in virt_enable_helper */
  1413. priv = drm_enc->dev->dev_private;
  1414. sde_kms = to_sde_kms(priv->kms);
  1415. if (!sde_kms) {
  1416. SDE_ERROR("invalid sde_kms\n");
  1417. return;
  1418. }
  1419. hw_mdptop = sde_kms->hw_mdp;
  1420. if (!hw_mdptop) {
  1421. SDE_ERROR("invalid mdptop\n");
  1422. return;
  1423. }
  1424. if (hw_mdptop->ops.setup_vsync_source) {
  1425. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1426. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1427. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1428. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1429. vsync_cfg.vsync_source = vsync_source;
  1430. vsync_cfg.is_dummy = is_dummy;
  1431. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1432. }
  1433. }
  1434. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1435. struct msm_display_info *disp_info, bool is_dummy)
  1436. {
  1437. struct sde_encoder_phys *phys;
  1438. int i;
  1439. u32 vsync_source;
  1440. if (!sde_enc || !disp_info) {
  1441. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1442. sde_enc != NULL, disp_info != NULL);
  1443. return;
  1444. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1445. SDE_ERROR("invalid num phys enc %d/%d\n",
  1446. sde_enc->num_phys_encs,
  1447. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1448. return;
  1449. }
  1450. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1451. if (is_dummy)
  1452. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_0 -
  1453. sde_enc->te_source;
  1454. else if (disp_info->is_te_using_watchdog_timer)
  1455. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4;
  1456. else
  1457. vsync_source = sde_enc->te_source;
  1458. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1459. phys = sde_enc->phys_encs[i];
  1460. if (phys && phys->ops.setup_vsync_source)
  1461. phys->ops.setup_vsync_source(phys,
  1462. vsync_source, is_dummy);
  1463. }
  1464. }
  1465. }
  1466. static void _sde_encoder_dsc_disable(struct sde_encoder_virt *sde_enc)
  1467. {
  1468. int i;
  1469. struct sde_hw_pingpong *hw_pp = NULL;
  1470. struct sde_hw_pingpong *hw_dsc_pp = NULL;
  1471. struct sde_hw_dsc *hw_dsc = NULL;
  1472. struct sde_hw_ctl *hw_ctl = NULL;
  1473. struct sde_ctl_dsc_cfg cfg;
  1474. if (!sde_enc || !sde_enc->phys_encs[0] ||
  1475. !sde_enc->phys_encs[0]->connector) {
  1476. SDE_ERROR("invalid params %d %d\n",
  1477. !sde_enc, sde_enc ? !sde_enc->phys_encs[0] : -1);
  1478. return;
  1479. }
  1480. if (sde_enc->cur_master)
  1481. hw_ctl = sde_enc->cur_master->hw_ctl;
  1482. /* Disable DSC for all the pp's present in this topology */
  1483. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1484. hw_pp = sde_enc->hw_pp[i];
  1485. hw_dsc = sde_enc->hw_dsc[i];
  1486. hw_dsc_pp = sde_enc->hw_dsc_pp[i];
  1487. _sde_encoder_dsc_pipe_cfg(hw_dsc, hw_pp, NULL,
  1488. 0, 0, 0, hw_dsc_pp);
  1489. if (hw_dsc)
  1490. sde_enc->dirty_dsc_ids[i] = hw_dsc->idx;
  1491. }
  1492. /* Clear the DSC ACTIVE config for this CTL */
  1493. if (hw_ctl && hw_ctl->ops.setup_dsc_cfg) {
  1494. memset(&cfg, 0, sizeof(cfg));
  1495. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1496. }
  1497. /**
  1498. * Since pending flushes from previous commit get cleared
  1499. * sometime after this point, setting DSC flush bits now
  1500. * will have no effect. Therefore dirty_dsc_ids track which
  1501. * DSC blocks must be flushed for the next trigger.
  1502. */
  1503. }
  1504. static int _sde_encoder_switch_to_watchdog_vsync(struct drm_encoder *drm_enc)
  1505. {
  1506. struct sde_encoder_virt *sde_enc;
  1507. struct msm_display_info disp_info;
  1508. if (!drm_enc) {
  1509. pr_err("invalid drm encoder\n");
  1510. return -EINVAL;
  1511. }
  1512. sde_enc = to_sde_encoder_virt(drm_enc);
  1513. sde_encoder_control_te(drm_enc, false);
  1514. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1515. disp_info.is_te_using_watchdog_timer = true;
  1516. _sde_encoder_update_vsync_source(sde_enc, &disp_info, false);
  1517. sde_encoder_control_te(drm_enc, true);
  1518. return 0;
  1519. }
  1520. static int _sde_encoder_rsc_client_update_vsync_wait(
  1521. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1522. int wait_vblank_crtc_id)
  1523. {
  1524. int wait_refcount = 0, ret = 0;
  1525. int pipe = -1;
  1526. int wait_count = 0;
  1527. struct drm_crtc *primary_crtc;
  1528. struct drm_crtc *crtc;
  1529. crtc = sde_enc->crtc;
  1530. if (wait_vblank_crtc_id)
  1531. wait_refcount =
  1532. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1533. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1534. SDE_EVTLOG_FUNC_ENTRY);
  1535. if (crtc->base.id != wait_vblank_crtc_id) {
  1536. primary_crtc = drm_crtc_find(drm_enc->dev,
  1537. NULL, wait_vblank_crtc_id);
  1538. if (!primary_crtc) {
  1539. SDE_ERROR_ENC(sde_enc,
  1540. "failed to find primary crtc id %d\n",
  1541. wait_vblank_crtc_id);
  1542. return -EINVAL;
  1543. }
  1544. pipe = drm_crtc_index(primary_crtc);
  1545. }
  1546. /**
  1547. * note: VBLANK is expected to be enabled at this point in
  1548. * resource control state machine if on primary CRTC
  1549. */
  1550. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1551. if (sde_rsc_client_is_state_update_complete(
  1552. sde_enc->rsc_client))
  1553. break;
  1554. if (crtc->base.id == wait_vblank_crtc_id)
  1555. ret = sde_encoder_wait_for_event(drm_enc,
  1556. MSM_ENC_VBLANK);
  1557. else
  1558. drm_wait_one_vblank(drm_enc->dev, pipe);
  1559. if (ret) {
  1560. SDE_ERROR_ENC(sde_enc,
  1561. "wait for vblank failed ret:%d\n", ret);
  1562. /**
  1563. * rsc hardware may hang without vsync. avoid rsc hang
  1564. * by generating the vsync from watchdog timer.
  1565. */
  1566. if (crtc->base.id == wait_vblank_crtc_id)
  1567. _sde_encoder_switch_to_watchdog_vsync(drm_enc);
  1568. }
  1569. }
  1570. if (wait_count >= MAX_RSC_WAIT)
  1571. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1572. SDE_EVTLOG_ERROR);
  1573. if (wait_refcount)
  1574. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1575. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1576. SDE_EVTLOG_FUNC_EXIT);
  1577. return ret;
  1578. }
  1579. static int _sde_encoder_update_rsc_client(
  1580. struct drm_encoder *drm_enc, bool enable)
  1581. {
  1582. struct sde_encoder_virt *sde_enc;
  1583. struct drm_crtc *crtc;
  1584. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1585. struct sde_rsc_cmd_config *rsc_config;
  1586. int ret, prefill_lines;
  1587. struct msm_display_info *disp_info;
  1588. struct msm_mode_info *mode_info;
  1589. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1590. u32 qsync_mode = 0;
  1591. if (!drm_enc || !drm_enc->dev) {
  1592. SDE_ERROR("invalid encoder arguments\n");
  1593. return -EINVAL;
  1594. }
  1595. sde_enc = to_sde_encoder_virt(drm_enc);
  1596. mode_info = &sde_enc->mode_info;
  1597. crtc = sde_enc->crtc;
  1598. if (!sde_enc->crtc) {
  1599. SDE_ERROR("invalid crtc parameter\n");
  1600. return -EINVAL;
  1601. }
  1602. disp_info = &sde_enc->disp_info;
  1603. rsc_config = &sde_enc->rsc_config;
  1604. if (!sde_enc->rsc_client) {
  1605. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1606. return 0;
  1607. }
  1608. /**
  1609. * only primary command mode panel without Qsync can request CMD state.
  1610. * all other panels/displays can request for VID state including
  1611. * secondary command mode panel.
  1612. * Clone mode encoder can request CLK STATE only.
  1613. */
  1614. if (sde_enc->cur_master)
  1615. qsync_mode = sde_connector_get_qsync_mode(
  1616. sde_enc->cur_master->connector);
  1617. if (sde_encoder_in_clone_mode(drm_enc) ||
  1618. (disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1619. (disp_info->display_type && qsync_mode))
  1620. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1621. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1622. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1623. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1624. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1625. SDE_EVT32(rsc_state, qsync_mode);
  1626. prefill_lines = mode_info->prefill_lines;
  1627. /* compare specific items and reconfigure the rsc */
  1628. if ((rsc_config->fps != mode_info->frame_rate) ||
  1629. (rsc_config->vtotal != mode_info->vtotal) ||
  1630. (rsc_config->prefill_lines != prefill_lines) ||
  1631. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1632. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1633. rsc_config->fps = mode_info->frame_rate;
  1634. rsc_config->vtotal = mode_info->vtotal;
  1635. rsc_config->prefill_lines = prefill_lines;
  1636. rsc_config->jitter_numer = mode_info->jitter_numer;
  1637. rsc_config->jitter_denom = mode_info->jitter_denom;
  1638. sde_enc->rsc_state_init = false;
  1639. }
  1640. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1641. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1642. /* update it only once */
  1643. sde_enc->rsc_state_init = true;
  1644. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1645. rsc_state, rsc_config, crtc->base.id,
  1646. &wait_vblank_crtc_id);
  1647. } else {
  1648. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1649. rsc_state, NULL, crtc->base.id,
  1650. &wait_vblank_crtc_id);
  1651. }
  1652. /**
  1653. * if RSC performed a state change that requires a VBLANK wait, it will
  1654. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1655. *
  1656. * if we are the primary display, we will need to enable and wait
  1657. * locally since we hold the commit thread
  1658. *
  1659. * if we are an external display, we must send a signal to the primary
  1660. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1661. * by the primary panel's VBLANK signals
  1662. */
  1663. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1664. if (ret) {
  1665. SDE_ERROR_ENC(sde_enc,
  1666. "sde rsc client update failed ret:%d\n", ret);
  1667. return ret;
  1668. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1669. return ret;
  1670. }
  1671. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1672. sde_enc, wait_vblank_crtc_id);
  1673. return ret;
  1674. }
  1675. static void _sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1676. {
  1677. struct sde_encoder_virt *sde_enc;
  1678. int i;
  1679. if (!drm_enc) {
  1680. SDE_ERROR("invalid encoder\n");
  1681. return;
  1682. }
  1683. sde_enc = to_sde_encoder_virt(drm_enc);
  1684. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1685. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1686. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1687. if (phys && phys->ops.irq_control)
  1688. phys->ops.irq_control(phys, enable);
  1689. }
  1690. }
  1691. /* keep track of the userspace vblank during modeset */
  1692. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1693. u32 sw_event)
  1694. {
  1695. struct sde_encoder_virt *sde_enc;
  1696. bool enable;
  1697. int i;
  1698. if (!drm_enc) {
  1699. SDE_ERROR("invalid encoder\n");
  1700. return;
  1701. }
  1702. sde_enc = to_sde_encoder_virt(drm_enc);
  1703. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1704. sw_event, sde_enc->vblank_enabled);
  1705. /* nothing to do if vblank not enabled by userspace */
  1706. if (!sde_enc->vblank_enabled)
  1707. return;
  1708. /* disable vblank on pre_modeset */
  1709. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1710. enable = false;
  1711. /* enable vblank on post_modeset */
  1712. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1713. enable = true;
  1714. else
  1715. return;
  1716. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1717. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1718. if (phys && phys->ops.control_vblank_irq)
  1719. phys->ops.control_vblank_irq(phys, enable);
  1720. }
  1721. }
  1722. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1723. {
  1724. struct sde_encoder_virt *sde_enc;
  1725. if (!drm_enc)
  1726. return NULL;
  1727. sde_enc = to_sde_encoder_virt(drm_enc);
  1728. return sde_enc->rsc_client;
  1729. }
  1730. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1731. bool enable)
  1732. {
  1733. struct msm_drm_private *priv;
  1734. struct sde_kms *sde_kms;
  1735. struct sde_encoder_virt *sde_enc;
  1736. int rc;
  1737. bool is_cmd_mode = false;
  1738. sde_enc = to_sde_encoder_virt(drm_enc);
  1739. priv = drm_enc->dev->dev_private;
  1740. sde_kms = to_sde_kms(priv->kms);
  1741. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1742. is_cmd_mode = true;
  1743. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1744. SDE_EVT32(DRMID(drm_enc), enable);
  1745. if (!sde_enc->cur_master) {
  1746. SDE_ERROR("encoder master not set\n");
  1747. return -EINVAL;
  1748. }
  1749. if (enable) {
  1750. /* enable SDE core clks */
  1751. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1752. if (rc < 0) {
  1753. SDE_ERROR("failed to enable power resource %d\n", rc);
  1754. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1755. return rc;
  1756. }
  1757. sde_enc->elevated_ahb_vote = true;
  1758. /* enable DSI clks */
  1759. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1760. true);
  1761. if (rc) {
  1762. SDE_ERROR("failed to enable clk control %d\n", rc);
  1763. pm_runtime_put_sync(drm_enc->dev->dev);
  1764. return rc;
  1765. }
  1766. /* enable all the irq */
  1767. _sde_encoder_irq_control(drm_enc, true);
  1768. if (is_cmd_mode)
  1769. _sde_encoder_pm_qos_add_request(drm_enc, sde_kms);
  1770. } else {
  1771. if (is_cmd_mode)
  1772. _sde_encoder_pm_qos_remove_request(drm_enc, sde_kms);
  1773. /* disable all the irq */
  1774. _sde_encoder_irq_control(drm_enc, false);
  1775. /* disable DSI clks */
  1776. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1777. /* disable SDE core clks */
  1778. pm_runtime_put_sync(drm_enc->dev->dev);
  1779. }
  1780. return 0;
  1781. }
  1782. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1783. bool enable, u32 frame_count)
  1784. {
  1785. struct sde_encoder_virt *sde_enc;
  1786. int i;
  1787. if (!drm_enc) {
  1788. SDE_ERROR("invalid encoder\n");
  1789. return;
  1790. }
  1791. sde_enc = to_sde_encoder_virt(drm_enc);
  1792. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1793. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1794. if (!phys || !phys->ops.setup_misr)
  1795. continue;
  1796. phys->ops.setup_misr(phys, enable, frame_count);
  1797. }
  1798. }
  1799. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1800. unsigned int type, unsigned int code, int value)
  1801. {
  1802. struct drm_encoder *drm_enc = NULL;
  1803. struct sde_encoder_virt *sde_enc = NULL;
  1804. struct msm_drm_thread *disp_thread = NULL;
  1805. struct msm_drm_private *priv = NULL;
  1806. if (!handle || !handle->handler || !handle->handler->private) {
  1807. SDE_ERROR("invalid encoder for the input event\n");
  1808. return;
  1809. }
  1810. drm_enc = (struct drm_encoder *)handle->handler->private;
  1811. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1812. SDE_ERROR("invalid parameters\n");
  1813. return;
  1814. }
  1815. priv = drm_enc->dev->dev_private;
  1816. sde_enc = to_sde_encoder_virt(drm_enc);
  1817. if (!sde_enc->crtc || (sde_enc->crtc->index
  1818. >= ARRAY_SIZE(priv->disp_thread))) {
  1819. SDE_DEBUG_ENC(sde_enc,
  1820. "invalid cached CRTC: %d or crtc index: %d\n",
  1821. sde_enc->crtc == NULL,
  1822. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1823. return;
  1824. }
  1825. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1826. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1827. kthread_queue_work(&disp_thread->worker,
  1828. &sde_enc->input_event_work);
  1829. }
  1830. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1831. {
  1832. struct sde_encoder_virt *sde_enc;
  1833. if (!drm_enc) {
  1834. SDE_ERROR("invalid encoder\n");
  1835. return;
  1836. }
  1837. sde_enc = to_sde_encoder_virt(drm_enc);
  1838. /* return early if there is no state change */
  1839. if (sde_enc->idle_pc_enabled == enable)
  1840. return;
  1841. sde_enc->idle_pc_enabled = enable;
  1842. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1843. SDE_EVT32(sde_enc->idle_pc_enabled);
  1844. }
  1845. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1846. u32 sw_event)
  1847. {
  1848. if (kthread_cancel_delayed_work_sync(
  1849. &sde_enc->delayed_off_work))
  1850. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1851. sw_event);
  1852. }
  1853. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1854. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1855. {
  1856. int ret = 0;
  1857. /* cancel delayed off work, if any */
  1858. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1859. mutex_lock(&sde_enc->rc_lock);
  1860. /* return if the resource control is already in ON state */
  1861. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1862. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1863. sw_event);
  1864. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1865. SDE_EVTLOG_FUNC_CASE1);
  1866. goto end;
  1867. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1868. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1869. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1870. sw_event, sde_enc->rc_state);
  1871. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1872. SDE_EVTLOG_ERROR);
  1873. goto end;
  1874. }
  1875. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1876. _sde_encoder_irq_control(drm_enc, true);
  1877. } else {
  1878. /* enable all the clks and resources */
  1879. ret = _sde_encoder_resource_control_helper(drm_enc,
  1880. true);
  1881. if (ret) {
  1882. SDE_ERROR_ENC(sde_enc,
  1883. "sw_event:%d, rc in state %d\n",
  1884. sw_event, sde_enc->rc_state);
  1885. SDE_EVT32(DRMID(drm_enc), sw_event,
  1886. sde_enc->rc_state,
  1887. SDE_EVTLOG_ERROR);
  1888. goto end;
  1889. }
  1890. _sde_encoder_update_rsc_client(drm_enc, true);
  1891. }
  1892. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1893. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1894. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1895. end:
  1896. mutex_unlock(&sde_enc->rc_lock);
  1897. return ret;
  1898. }
  1899. static int _sde_encoder_rc_frame_done(struct drm_encoder *drm_enc,
  1900. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1901. struct msm_drm_private *priv)
  1902. {
  1903. unsigned int lp, idle_pc_duration;
  1904. struct msm_drm_thread *disp_thread;
  1905. bool autorefresh_enabled = false;
  1906. if (!sde_enc->crtc) {
  1907. SDE_ERROR("invalid crtc, sw_event:%u\n", sw_event);
  1908. return -EINVAL;
  1909. }
  1910. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1911. SDE_ERROR("invalid crtc index :%u\n",
  1912. sde_enc->crtc->index);
  1913. return -EINVAL;
  1914. }
  1915. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1916. /*
  1917. * mutex lock is not used as this event happens at interrupt
  1918. * context. And locking is not required as, the other events
  1919. * like KICKOFF and STOP does a wait-for-idle before executing
  1920. * the resource_control
  1921. */
  1922. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1923. SDE_ERROR_ENC(sde_enc, "sw_event:%d,rc:%d-unexpected\n",
  1924. sw_event, sde_enc->rc_state);
  1925. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1926. SDE_EVTLOG_ERROR);
  1927. return -EINVAL;
  1928. }
  1929. /*
  1930. * schedule off work item only when there are no
  1931. * frames pending
  1932. */
  1933. if (sde_crtc_frame_pending(sde_enc->crtc) > 1) {
  1934. SDE_DEBUG_ENC(sde_enc, "skip schedule work");
  1935. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1936. SDE_EVTLOG_FUNC_CASE2);
  1937. return 0;
  1938. }
  1939. /* schedule delayed off work if autorefresh is disabled */
  1940. if (sde_enc->cur_master &&
  1941. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1942. autorefresh_enabled =
  1943. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1944. sde_enc->cur_master);
  1945. /* set idle timeout based on master connector's lp value */
  1946. if (sde_enc->cur_master)
  1947. lp = sde_connector_get_lp(
  1948. sde_enc->cur_master->connector);
  1949. else
  1950. lp = SDE_MODE_DPMS_ON;
  1951. if (lp == SDE_MODE_DPMS_LP2)
  1952. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1953. else
  1954. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1955. if (!autorefresh_enabled)
  1956. kthread_mod_delayed_work(
  1957. &disp_thread->worker,
  1958. &sde_enc->delayed_off_work,
  1959. msecs_to_jiffies(idle_pc_duration));
  1960. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1961. autorefresh_enabled,
  1962. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1963. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1964. sw_event);
  1965. return 0;
  1966. }
  1967. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1968. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1969. {
  1970. /* cancel delayed off work, if any */
  1971. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1972. mutex_lock(&sde_enc->rc_lock);
  1973. if (is_vid_mode &&
  1974. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1975. _sde_encoder_irq_control(drm_enc, true);
  1976. }
  1977. /* skip if is already OFF or IDLE, resources are off already */
  1978. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1979. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1980. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1981. sw_event, sde_enc->rc_state);
  1982. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1983. SDE_EVTLOG_FUNC_CASE3);
  1984. goto end;
  1985. }
  1986. /**
  1987. * IRQs are still enabled currently, which allows wait for
  1988. * VBLANK which RSC may require to correctly transition to OFF
  1989. */
  1990. _sde_encoder_update_rsc_client(drm_enc, false);
  1991. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1992. SDE_ENC_RC_STATE_PRE_OFF,
  1993. SDE_EVTLOG_FUNC_CASE3);
  1994. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1995. end:
  1996. mutex_unlock(&sde_enc->rc_lock);
  1997. return 0;
  1998. }
  1999. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  2000. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2001. {
  2002. int ret = 0;
  2003. /* cancel vsync event work and timer */
  2004. kthread_cancel_work_sync(&sde_enc->vsync_event_work);
  2005. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI)
  2006. del_timer_sync(&sde_enc->vsync_event_timer);
  2007. mutex_lock(&sde_enc->rc_lock);
  2008. /* return if the resource control is already in OFF state */
  2009. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2010. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2011. sw_event);
  2012. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2013. SDE_EVTLOG_FUNC_CASE4);
  2014. goto end;
  2015. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  2016. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  2017. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  2018. sw_event, sde_enc->rc_state);
  2019. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2020. SDE_EVTLOG_ERROR);
  2021. ret = -EINVAL;
  2022. goto end;
  2023. }
  2024. /**
  2025. * expect to arrive here only if in either idle state or pre-off
  2026. * and in IDLE state the resources are already disabled
  2027. */
  2028. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  2029. _sde_encoder_resource_control_helper(drm_enc, false);
  2030. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2031. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  2032. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  2033. end:
  2034. mutex_unlock(&sde_enc->rc_lock);
  2035. return ret;
  2036. }
  2037. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  2038. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2039. {
  2040. int ret = 0;
  2041. /* cancel delayed off work, if any */
  2042. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  2043. mutex_lock(&sde_enc->rc_lock);
  2044. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2045. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2046. sw_event);
  2047. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2048. SDE_EVTLOG_FUNC_CASE5);
  2049. goto end;
  2050. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2051. /* enable all the clks and resources */
  2052. ret = _sde_encoder_resource_control_helper(drm_enc,
  2053. true);
  2054. if (ret) {
  2055. SDE_ERROR_ENC(sde_enc,
  2056. "sw_event:%d, rc in state %d\n",
  2057. sw_event, sde_enc->rc_state);
  2058. SDE_EVT32(DRMID(drm_enc), sw_event,
  2059. sde_enc->rc_state,
  2060. SDE_EVTLOG_ERROR);
  2061. goto end;
  2062. }
  2063. _sde_encoder_update_rsc_client(drm_enc, true);
  2064. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2065. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  2066. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2067. }
  2068. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2069. if (ret && ret != -EWOULDBLOCK) {
  2070. SDE_ERROR_ENC(sde_enc,
  2071. "wait for commit done returned %d\n",
  2072. ret);
  2073. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2074. ret, SDE_EVTLOG_ERROR);
  2075. ret = -EINVAL;
  2076. goto end;
  2077. }
  2078. _sde_encoder_irq_control(drm_enc, false);
  2079. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  2080. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2081. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  2082. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  2083. end:
  2084. mutex_unlock(&sde_enc->rc_lock);
  2085. return ret;
  2086. }
  2087. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  2088. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2089. {
  2090. int ret = 0;
  2091. mutex_lock(&sde_enc->rc_lock);
  2092. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2093. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2094. sw_event);
  2095. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2096. SDE_EVTLOG_FUNC_CASE5);
  2097. goto end;
  2098. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  2099. SDE_ERROR_ENC(sde_enc,
  2100. "sw_event:%d, rc:%d !MODESET state\n",
  2101. sw_event, sde_enc->rc_state);
  2102. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2103. SDE_EVTLOG_ERROR);
  2104. ret = -EINVAL;
  2105. goto end;
  2106. }
  2107. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  2108. _sde_encoder_irq_control(drm_enc, true);
  2109. _sde_encoder_update_rsc_client(drm_enc, true);
  2110. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2111. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  2112. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2113. end:
  2114. mutex_unlock(&sde_enc->rc_lock);
  2115. return ret;
  2116. }
  2117. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  2118. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  2119. {
  2120. mutex_lock(&sde_enc->rc_lock);
  2121. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2122. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  2123. sw_event, sde_enc->rc_state);
  2124. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2125. SDE_EVTLOG_ERROR);
  2126. goto end;
  2127. } else if (sde_crtc_frame_pending(sde_enc->crtc) > 1) {
  2128. SDE_ERROR_ENC(sde_enc, "skip idle entry");
  2129. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2130. sde_crtc_frame_pending(sde_enc->crtc),
  2131. SDE_EVTLOG_ERROR);
  2132. goto end;
  2133. }
  2134. if (is_vid_mode) {
  2135. _sde_encoder_irq_control(drm_enc, false);
  2136. } else {
  2137. /* disable all the clks and resources */
  2138. _sde_encoder_update_rsc_client(drm_enc, false);
  2139. _sde_encoder_resource_control_helper(drm_enc, false);
  2140. }
  2141. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2142. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  2143. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  2144. end:
  2145. mutex_unlock(&sde_enc->rc_lock);
  2146. return 0;
  2147. }
  2148. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  2149. u32 sw_event, struct sde_encoder_virt *sde_enc,
  2150. struct msm_drm_private *priv, bool is_vid_mode)
  2151. {
  2152. bool autorefresh_enabled = false;
  2153. struct msm_drm_thread *disp_thread;
  2154. int ret = 0;
  2155. if (!sde_enc->crtc ||
  2156. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  2157. SDE_DEBUG_ENC(sde_enc,
  2158. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  2159. sde_enc->crtc == NULL,
  2160. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  2161. sw_event);
  2162. return -EINVAL;
  2163. }
  2164. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  2165. mutex_lock(&sde_enc->rc_lock);
  2166. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  2167. if (sde_enc->cur_master &&
  2168. sde_enc->cur_master->ops.is_autorefresh_enabled)
  2169. autorefresh_enabled =
  2170. sde_enc->cur_master->ops.is_autorefresh_enabled(
  2171. sde_enc->cur_master);
  2172. if (autorefresh_enabled) {
  2173. SDE_DEBUG_ENC(sde_enc,
  2174. "not handling early wakeup since auto refresh is enabled\n");
  2175. goto end;
  2176. }
  2177. if (!sde_crtc_frame_pending(sde_enc->crtc))
  2178. kthread_mod_delayed_work(&disp_thread->worker,
  2179. &sde_enc->delayed_off_work,
  2180. msecs_to_jiffies(
  2181. IDLE_POWERCOLLAPSE_DURATION));
  2182. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2183. /* enable all the clks and resources */
  2184. ret = _sde_encoder_resource_control_helper(drm_enc,
  2185. true);
  2186. if (ret) {
  2187. SDE_ERROR_ENC(sde_enc,
  2188. "sw_event:%d, rc in state %d\n",
  2189. sw_event, sde_enc->rc_state);
  2190. SDE_EVT32(DRMID(drm_enc), sw_event,
  2191. sde_enc->rc_state,
  2192. SDE_EVTLOG_ERROR);
  2193. goto end;
  2194. }
  2195. _sde_encoder_update_rsc_client(drm_enc, true);
  2196. /*
  2197. * In some cases, commit comes with slight delay
  2198. * (> 80 ms)after early wake up, prevent clock switch
  2199. * off to avoid jank in next update. So, increase the
  2200. * command mode idle timeout sufficiently to prevent
  2201. * such case.
  2202. */
  2203. kthread_mod_delayed_work(&disp_thread->worker,
  2204. &sde_enc->delayed_off_work,
  2205. msecs_to_jiffies(
  2206. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  2207. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2208. }
  2209. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2210. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  2211. end:
  2212. mutex_unlock(&sde_enc->rc_lock);
  2213. return ret;
  2214. }
  2215. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  2216. u32 sw_event)
  2217. {
  2218. struct sde_encoder_virt *sde_enc;
  2219. struct msm_drm_private *priv;
  2220. int ret = 0;
  2221. bool is_vid_mode = false;
  2222. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2223. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  2224. sw_event);
  2225. return -EINVAL;
  2226. }
  2227. sde_enc = to_sde_encoder_virt(drm_enc);
  2228. priv = drm_enc->dev->dev_private;
  2229. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  2230. is_vid_mode = true;
  2231. /*
  2232. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  2233. * events and return early for other events (ie wb display).
  2234. */
  2235. if (!sde_enc->idle_pc_enabled &&
  2236. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  2237. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  2238. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  2239. sw_event != SDE_ENC_RC_EVENT_STOP &&
  2240. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  2241. return 0;
  2242. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  2243. sw_event, sde_enc->idle_pc_enabled);
  2244. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2245. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  2246. switch (sw_event) {
  2247. case SDE_ENC_RC_EVENT_KICKOFF:
  2248. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  2249. is_vid_mode);
  2250. break;
  2251. case SDE_ENC_RC_EVENT_FRAME_DONE:
  2252. ret = _sde_encoder_rc_frame_done(drm_enc, sw_event, sde_enc,
  2253. priv);
  2254. break;
  2255. case SDE_ENC_RC_EVENT_PRE_STOP:
  2256. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  2257. is_vid_mode);
  2258. break;
  2259. case SDE_ENC_RC_EVENT_STOP:
  2260. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  2261. break;
  2262. case SDE_ENC_RC_EVENT_PRE_MODESET:
  2263. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  2264. break;
  2265. case SDE_ENC_RC_EVENT_POST_MODESET:
  2266. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  2267. break;
  2268. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  2269. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  2270. is_vid_mode);
  2271. break;
  2272. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  2273. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  2274. priv, is_vid_mode);
  2275. break;
  2276. default:
  2277. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  2278. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  2279. break;
  2280. }
  2281. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2282. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  2283. return ret;
  2284. }
  2285. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  2286. enum sde_intf_mode intf_mode, struct drm_display_mode *adj_mode)
  2287. {
  2288. int i = 0;
  2289. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2290. if (intf_mode == INTF_MODE_CMD)
  2291. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  2292. else if (intf_mode == INTF_MODE_VIDEO)
  2293. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  2294. _sde_encoder_update_rsc_client(drm_enc, true);
  2295. if (intf_mode == INTF_MODE_CMD) {
  2296. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2297. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  2298. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  2299. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  2300. msm_is_mode_seamless_poms(adj_mode),
  2301. SDE_EVTLOG_FUNC_CASE1);
  2302. } else if (intf_mode == INTF_MODE_VIDEO) {
  2303. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2304. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  2305. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  2306. msm_is_mode_seamless_poms(adj_mode),
  2307. SDE_EVTLOG_FUNC_CASE2);
  2308. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  2309. }
  2310. }
  2311. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2312. struct drm_display_mode *mode,
  2313. struct drm_display_mode *adj_mode)
  2314. {
  2315. struct sde_encoder_virt *sde_enc;
  2316. struct msm_drm_private *priv;
  2317. struct sde_kms *sde_kms;
  2318. struct list_head *connector_list;
  2319. struct drm_connector *conn = NULL, *conn_iter;
  2320. struct sde_rm_hw_iter dsc_iter, pp_iter, qdss_iter;
  2321. struct sde_rm_hw_request request_hw;
  2322. enum sde_intf_mode intf_mode;
  2323. bool is_cmd_mode = false;
  2324. int i = 0, ret;
  2325. if (!drm_enc) {
  2326. SDE_ERROR("invalid encoder\n");
  2327. return;
  2328. }
  2329. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2330. SDE_ERROR("power resource is not enabled\n");
  2331. return;
  2332. }
  2333. sde_enc = to_sde_encoder_virt(drm_enc);
  2334. SDE_DEBUG_ENC(sde_enc, "\n");
  2335. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2336. is_cmd_mode = true;
  2337. priv = drm_enc->dev->dev_private;
  2338. sde_kms = to_sde_kms(priv->kms);
  2339. connector_list = &sde_kms->dev->mode_config.connector_list;
  2340. SDE_EVT32(DRMID(drm_enc));
  2341. /*
  2342. * cache the crtc in sde_enc on enable for duration of use case
  2343. * for correctly servicing asynchronous irq events and timers
  2344. */
  2345. if (!drm_enc->crtc) {
  2346. SDE_ERROR("invalid crtc\n");
  2347. return;
  2348. }
  2349. sde_enc->crtc = drm_enc->crtc;
  2350. list_for_each_entry(conn_iter, connector_list, head)
  2351. if (conn_iter->encoder == drm_enc)
  2352. conn = conn_iter;
  2353. if (!conn) {
  2354. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2355. return;
  2356. } else if (!conn->state) {
  2357. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2358. return;
  2359. }
  2360. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2361. /* store the mode_info */
  2362. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2363. /* release resources before seamless mode change */
  2364. if (msm_is_mode_seamless_dms(adj_mode) ||
  2365. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  2366. is_cmd_mode)) {
  2367. /* restore resource state before releasing them */
  2368. ret = sde_encoder_resource_control(drm_enc,
  2369. SDE_ENC_RC_EVENT_PRE_MODESET);
  2370. if (ret) {
  2371. SDE_ERROR_ENC(sde_enc,
  2372. "sde resource control failed: %d\n",
  2373. ret);
  2374. return;
  2375. }
  2376. /*
  2377. * Disable dsc before switch the mode and after pre_modeset,
  2378. * to guarantee that previous kickoff finished.
  2379. */
  2380. _sde_encoder_dsc_disable(sde_enc);
  2381. } else if (msm_is_mode_seamless_poms(adj_mode)) {
  2382. _sde_encoder_modeset_helper_locked(drm_enc,
  2383. SDE_ENC_RC_EVENT_PRE_MODESET);
  2384. sde_encoder_virt_mode_switch(drm_enc, intf_mode, adj_mode);
  2385. }
  2386. /* Reserve dynamic resources now. Indicating non-AtomicTest phase */
  2387. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state,
  2388. conn->state, false);
  2389. if (ret) {
  2390. SDE_ERROR_ENC(sde_enc,
  2391. "failed to reserve hw resources, %d\n", ret);
  2392. return;
  2393. }
  2394. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  2395. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2396. sde_enc->hw_pp[i] = NULL;
  2397. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  2398. break;
  2399. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  2400. }
  2401. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2402. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2403. if (phys) {
  2404. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  2405. SDE_HW_BLK_QDSS);
  2406. for (i = 0; i < QDSS_MAX; i++) {
  2407. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  2408. phys->hw_qdss =
  2409. (struct sde_hw_qdss *)qdss_iter.hw;
  2410. break;
  2411. }
  2412. }
  2413. }
  2414. }
  2415. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2416. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2417. sde_enc->hw_dsc[i] = NULL;
  2418. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2419. break;
  2420. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  2421. }
  2422. /* Get PP for DSC configuration */
  2423. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2424. sde_enc->hw_dsc_pp[i] = NULL;
  2425. if (!sde_enc->hw_dsc[i])
  2426. continue;
  2427. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  2428. request_hw.type = SDE_HW_BLK_PINGPONG;
  2429. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2430. break;
  2431. sde_enc->hw_dsc_pp[i] =
  2432. (struct sde_hw_pingpong *) request_hw.hw;
  2433. }
  2434. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2435. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2436. if (phys) {
  2437. if (!sde_enc->hw_pp[i] && sde_enc->topology.num_intf) {
  2438. SDE_ERROR_ENC(sde_enc,
  2439. "invalid pingpong block for the encoder\n");
  2440. return;
  2441. }
  2442. phys->hw_pp = sde_enc->hw_pp[i];
  2443. phys->connector = conn->state->connector;
  2444. if (phys->ops.mode_set)
  2445. phys->ops.mode_set(phys, mode, adj_mode);
  2446. }
  2447. }
  2448. /* update resources after seamless mode change */
  2449. if (msm_is_mode_seamless_dms(adj_mode) ||
  2450. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  2451. is_cmd_mode))
  2452. sde_encoder_resource_control(&sde_enc->base,
  2453. SDE_ENC_RC_EVENT_POST_MODESET);
  2454. else if (msm_is_mode_seamless_poms(adj_mode))
  2455. _sde_encoder_modeset_helper_locked(drm_enc,
  2456. SDE_ENC_RC_EVENT_POST_MODESET);
  2457. }
  2458. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2459. {
  2460. struct sde_encoder_virt *sde_enc;
  2461. struct sde_encoder_phys *phys;
  2462. int i;
  2463. if (!drm_enc) {
  2464. SDE_ERROR("invalid parameters\n");
  2465. return;
  2466. }
  2467. sde_enc = to_sde_encoder_virt(drm_enc);
  2468. if (!sde_enc) {
  2469. SDE_ERROR("invalid sde encoder\n");
  2470. return;
  2471. }
  2472. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2473. phys = sde_enc->phys_encs[i];
  2474. if (phys && phys->ops.control_te)
  2475. phys->ops.control_te(phys, enable);
  2476. }
  2477. }
  2478. static int _sde_encoder_input_connect(struct input_handler *handler,
  2479. struct input_dev *dev, const struct input_device_id *id)
  2480. {
  2481. struct input_handle *handle;
  2482. int rc = 0;
  2483. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2484. if (!handle)
  2485. return -ENOMEM;
  2486. handle->dev = dev;
  2487. handle->handler = handler;
  2488. handle->name = handler->name;
  2489. rc = input_register_handle(handle);
  2490. if (rc) {
  2491. pr_err("failed to register input handle\n");
  2492. goto error;
  2493. }
  2494. rc = input_open_device(handle);
  2495. if (rc) {
  2496. pr_err("failed to open input device\n");
  2497. goto error_unregister;
  2498. }
  2499. return 0;
  2500. error_unregister:
  2501. input_unregister_handle(handle);
  2502. error:
  2503. kfree(handle);
  2504. return rc;
  2505. }
  2506. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2507. {
  2508. input_close_device(handle);
  2509. input_unregister_handle(handle);
  2510. kfree(handle);
  2511. }
  2512. /**
  2513. * Structure for specifying event parameters on which to receive callbacks.
  2514. * This structure will trigger a callback in case of a touch event (specified by
  2515. * EV_ABS) where there is a change in X and Y coordinates,
  2516. */
  2517. static const struct input_device_id sde_input_ids[] = {
  2518. {
  2519. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2520. .evbit = { BIT_MASK(EV_ABS) },
  2521. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2522. BIT_MASK(ABS_MT_POSITION_X) |
  2523. BIT_MASK(ABS_MT_POSITION_Y) },
  2524. },
  2525. { },
  2526. };
  2527. static int _sde_encoder_input_handler_register(
  2528. struct input_handler *input_handler)
  2529. {
  2530. int rc = 0;
  2531. rc = input_register_handler(input_handler);
  2532. if (rc) {
  2533. pr_err("input_register_handler failed, rc= %d\n", rc);
  2534. kfree(input_handler);
  2535. return rc;
  2536. }
  2537. return rc;
  2538. }
  2539. static int _sde_encoder_input_handler(
  2540. struct sde_encoder_virt *sde_enc)
  2541. {
  2542. struct input_handler *input_handler = NULL;
  2543. int rc = 0;
  2544. if (sde_enc->input_handler) {
  2545. SDE_ERROR_ENC(sde_enc,
  2546. "input_handle is active. unexpected\n");
  2547. return -EINVAL;
  2548. }
  2549. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2550. if (!input_handler)
  2551. return -ENOMEM;
  2552. input_handler->event = sde_encoder_input_event_handler;
  2553. input_handler->connect = _sde_encoder_input_connect;
  2554. input_handler->disconnect = _sde_encoder_input_disconnect;
  2555. input_handler->name = "sde";
  2556. input_handler->id_table = sde_input_ids;
  2557. input_handler->private = sde_enc;
  2558. sde_enc->input_handler = input_handler;
  2559. return rc;
  2560. }
  2561. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2562. {
  2563. struct sde_encoder_virt *sde_enc = NULL;
  2564. struct msm_drm_private *priv;
  2565. struct sde_kms *sde_kms;
  2566. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2567. SDE_ERROR("invalid parameters\n");
  2568. return;
  2569. }
  2570. priv = drm_enc->dev->dev_private;
  2571. sde_kms = to_sde_kms(priv->kms);
  2572. if (!sde_kms) {
  2573. SDE_ERROR("invalid sde_kms\n");
  2574. return;
  2575. }
  2576. sde_enc = to_sde_encoder_virt(drm_enc);
  2577. if (!sde_enc || !sde_enc->cur_master) {
  2578. SDE_DEBUG("invalid sde encoder/master\n");
  2579. return;
  2580. }
  2581. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2582. sde_enc->cur_master->hw_mdptop &&
  2583. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2584. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2585. sde_enc->cur_master->hw_mdptop);
  2586. if (sde_enc->cur_master->hw_mdptop &&
  2587. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc)
  2588. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2589. sde_enc->cur_master->hw_mdptop,
  2590. sde_kms->catalog);
  2591. if (sde_enc->cur_master->hw_ctl &&
  2592. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2593. !sde_enc->cur_master->cont_splash_enabled)
  2594. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2595. sde_enc->cur_master->hw_ctl,
  2596. &sde_enc->cur_master->intf_cfg_v1);
  2597. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info, false);
  2598. sde_encoder_control_te(drm_enc, true);
  2599. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2600. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2601. }
  2602. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2603. {
  2604. struct sde_encoder_virt *sde_enc = NULL;
  2605. int i;
  2606. if (!drm_enc) {
  2607. SDE_ERROR("invalid encoder\n");
  2608. return;
  2609. }
  2610. sde_enc = to_sde_encoder_virt(drm_enc);
  2611. if (!sde_enc->cur_master) {
  2612. SDE_DEBUG("virt encoder has no master\n");
  2613. return;
  2614. }
  2615. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2616. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2617. sde_enc->idle_pc_restore = true;
  2618. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2619. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2620. if (!phys)
  2621. continue;
  2622. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2623. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2624. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2625. phys->ops.restore(phys);
  2626. }
  2627. if (sde_enc->cur_master->ops.restore)
  2628. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2629. _sde_encoder_virt_enable_helper(drm_enc);
  2630. }
  2631. static void sde_encoder_off_work(struct kthread_work *work)
  2632. {
  2633. struct sde_encoder_virt *sde_enc = container_of(work,
  2634. struct sde_encoder_virt, delayed_off_work.work);
  2635. struct drm_encoder *drm_enc;
  2636. if (!sde_enc) {
  2637. SDE_ERROR("invalid sde encoder\n");
  2638. return;
  2639. }
  2640. drm_enc = &sde_enc->base;
  2641. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2642. sde_encoder_idle_request(drm_enc);
  2643. SDE_ATRACE_END("sde_encoder_off_work");
  2644. }
  2645. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2646. {
  2647. struct sde_encoder_virt *sde_enc = NULL;
  2648. int i, ret = 0;
  2649. struct msm_compression_info *comp_info = NULL;
  2650. struct drm_display_mode *cur_mode = NULL;
  2651. struct msm_display_info *disp_info;
  2652. if (!drm_enc) {
  2653. SDE_ERROR("invalid encoder\n");
  2654. return;
  2655. }
  2656. sde_enc = to_sde_encoder_virt(drm_enc);
  2657. disp_info = &sde_enc->disp_info;
  2658. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2659. SDE_ERROR("power resource is not enabled\n");
  2660. return;
  2661. }
  2662. if (drm_enc->crtc && !sde_enc->crtc)
  2663. sde_enc->crtc = drm_enc->crtc;
  2664. comp_info = &sde_enc->mode_info.comp_info;
  2665. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2666. SDE_DEBUG_ENC(sde_enc, "\n");
  2667. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2668. sde_enc->cur_master = NULL;
  2669. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2670. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2671. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2672. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2673. sde_enc->cur_master = phys;
  2674. break;
  2675. }
  2676. }
  2677. if (!sde_enc->cur_master) {
  2678. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2679. return;
  2680. }
  2681. /* register input handler if not already registered */
  2682. if (sde_enc->input_handler && !msm_is_mode_seamless_dms(cur_mode) &&
  2683. !msm_is_mode_seamless_dyn_clk(cur_mode)) {
  2684. ret = _sde_encoder_input_handler_register(
  2685. sde_enc->input_handler);
  2686. if (ret)
  2687. SDE_ERROR(
  2688. "input handler registration failed, rc = %d\n", ret);
  2689. }
  2690. if (!(msm_is_mode_seamless_vrr(cur_mode)
  2691. || msm_is_mode_seamless_dms(cur_mode)
  2692. || msm_is_mode_seamless_dyn_clk(cur_mode)))
  2693. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2694. sde_encoder_off_work);
  2695. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2696. if (ret) {
  2697. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2698. ret);
  2699. return;
  2700. }
  2701. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2702. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2703. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2704. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2705. if (!phys)
  2706. continue;
  2707. phys->comp_type = comp_info->comp_type;
  2708. phys->comp_ratio = comp_info->comp_ratio;
  2709. phys->wide_bus_en = sde_enc->mode_info.wide_bus_en;
  2710. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2711. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2712. phys->dsc_extra_pclk_cycle_cnt =
  2713. comp_info->dsc_info.pclk_per_line;
  2714. phys->dsc_extra_disp_width =
  2715. comp_info->dsc_info.extra_width;
  2716. }
  2717. if (phys != sde_enc->cur_master) {
  2718. /**
  2719. * on DMS request, the encoder will be enabled
  2720. * already. Invoke restore to reconfigure the
  2721. * new mode.
  2722. */
  2723. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2724. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2725. phys->ops.restore)
  2726. phys->ops.restore(phys);
  2727. else if (phys->ops.enable)
  2728. phys->ops.enable(phys);
  2729. }
  2730. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2731. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2732. phys->ops.setup_misr(phys, true,
  2733. sde_enc->misr_frame_count);
  2734. }
  2735. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2736. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2737. sde_enc->cur_master->ops.restore)
  2738. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2739. else if (sde_enc->cur_master->ops.enable)
  2740. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2741. _sde_encoder_virt_enable_helper(drm_enc);
  2742. }
  2743. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2744. {
  2745. struct sde_encoder_virt *sde_enc = NULL;
  2746. struct msm_drm_private *priv;
  2747. struct sde_kms *sde_kms;
  2748. enum sde_intf_mode intf_mode;
  2749. int i = 0;
  2750. if (!drm_enc) {
  2751. SDE_ERROR("invalid encoder\n");
  2752. return;
  2753. } else if (!drm_enc->dev) {
  2754. SDE_ERROR("invalid dev\n");
  2755. return;
  2756. } else if (!drm_enc->dev->dev_private) {
  2757. SDE_ERROR("invalid dev_private\n");
  2758. return;
  2759. }
  2760. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2761. SDE_ERROR("power resource is not enabled\n");
  2762. return;
  2763. }
  2764. sde_enc = to_sde_encoder_virt(drm_enc);
  2765. SDE_DEBUG_ENC(sde_enc, "\n");
  2766. priv = drm_enc->dev->dev_private;
  2767. sde_kms = to_sde_kms(priv->kms);
  2768. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2769. SDE_EVT32(DRMID(drm_enc));
  2770. /* wait for idle */
  2771. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2772. if (sde_enc->input_handler)
  2773. input_unregister_handler(sde_enc->input_handler);
  2774. /*
  2775. * For primary command mode and video mode encoders, execute the
  2776. * resource control pre-stop operations before the physical encoders
  2777. * are disabled, to allow the rsc to transition its states properly.
  2778. *
  2779. * For other encoder types, rsc should not be enabled until after
  2780. * they have been fully disabled, so delay the pre-stop operations
  2781. * until after the physical disable calls have returned.
  2782. */
  2783. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2784. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2785. sde_encoder_resource_control(drm_enc,
  2786. SDE_ENC_RC_EVENT_PRE_STOP);
  2787. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2788. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2789. if (phys && phys->ops.disable)
  2790. phys->ops.disable(phys);
  2791. }
  2792. } else {
  2793. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2794. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2795. if (phys && phys->ops.disable)
  2796. phys->ops.disable(phys);
  2797. }
  2798. sde_encoder_resource_control(drm_enc,
  2799. SDE_ENC_RC_EVENT_PRE_STOP);
  2800. }
  2801. /*
  2802. * disable dsc after the transfer is complete (for command mode)
  2803. * and after physical encoder is disabled, to make sure timing
  2804. * engine is already disabled (for video mode).
  2805. */
  2806. _sde_encoder_dsc_disable(sde_enc);
  2807. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2808. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2809. if (sde_enc->phys_encs[i]) {
  2810. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2811. sde_enc->phys_encs[i]->connector = NULL;
  2812. }
  2813. }
  2814. sde_enc->cur_master = NULL;
  2815. /*
  2816. * clear the cached crtc in sde_enc on use case finish, after all the
  2817. * outstanding events and timers have been completed
  2818. */
  2819. sde_enc->crtc = NULL;
  2820. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2821. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2822. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2823. }
  2824. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2825. struct sde_encoder_phys_wb *wb_enc)
  2826. {
  2827. struct sde_encoder_virt *sde_enc;
  2828. phys_enc->hw_ctl->ops.reset(phys_enc->hw_ctl);
  2829. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2830. if (wb_enc) {
  2831. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2832. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2833. false, phys_enc->hw_pp->idx);
  2834. if (phys_enc->hw_ctl->ops.update_bitmask_wb)
  2835. phys_enc->hw_ctl->ops.update_bitmask_wb(
  2836. phys_enc->hw_ctl,
  2837. wb_enc->hw_wb->idx, true);
  2838. }
  2839. } else {
  2840. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2841. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2842. phys_enc->hw_intf, false,
  2843. phys_enc->hw_pp->idx);
  2844. if (phys_enc->hw_ctl->ops.update_bitmask_intf)
  2845. phys_enc->hw_ctl->ops.update_bitmask_intf(
  2846. phys_enc->hw_ctl,
  2847. phys_enc->hw_intf->idx, true);
  2848. }
  2849. }
  2850. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2851. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2852. if (phys_enc->hw_ctl->ops.update_bitmask_merge3d &&
  2853. phys_enc->hw_pp->merge_3d)
  2854. phys_enc->hw_ctl->ops.update_bitmask_merge3d(
  2855. phys_enc->hw_ctl,
  2856. phys_enc->hw_pp->merge_3d->idx, true);
  2857. }
  2858. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2859. phys_enc->hw_pp) {
  2860. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2861. false, phys_enc->hw_pp->idx);
  2862. if (phys_enc->hw_ctl->ops.update_bitmask_cdm)
  2863. phys_enc->hw_ctl->ops.update_bitmask_cdm(
  2864. phys_enc->hw_ctl,
  2865. phys_enc->hw_cdm->idx, true);
  2866. }
  2867. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2868. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2869. phys_enc->hw_ctl->ops.reset_post_disable)
  2870. phys_enc->hw_ctl->ops.reset_post_disable(
  2871. phys_enc->hw_ctl, &phys_enc->intf_cfg_v1,
  2872. phys_enc->hw_pp->merge_3d ?
  2873. phys_enc->hw_pp->merge_3d->idx : 0);
  2874. phys_enc->hw_ctl->ops.trigger_flush(phys_enc->hw_ctl);
  2875. phys_enc->hw_ctl->ops.trigger_start(phys_enc->hw_ctl);
  2876. }
  2877. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2878. enum sde_intf_type type, u32 controller_id)
  2879. {
  2880. int i = 0;
  2881. for (i = 0; i < catalog->intf_count; i++) {
  2882. if (catalog->intf[i].type == type
  2883. && catalog->intf[i].controller_id == controller_id) {
  2884. return catalog->intf[i].id;
  2885. }
  2886. }
  2887. return INTF_MAX;
  2888. }
  2889. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2890. enum sde_intf_type type, u32 controller_id)
  2891. {
  2892. if (controller_id < catalog->wb_count)
  2893. return catalog->wb[controller_id].id;
  2894. return WB_MAX;
  2895. }
  2896. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2897. struct drm_crtc *crtc)
  2898. {
  2899. struct sde_hw_uidle *uidle;
  2900. struct sde_uidle_cntr cntr;
  2901. struct sde_uidle_status status;
  2902. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2903. pr_err("invalid params %d %d\n",
  2904. !sde_kms, !crtc);
  2905. return;
  2906. }
  2907. /* check if perf counters are enabled and setup */
  2908. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2909. return;
  2910. uidle = sde_kms->hw_uidle;
  2911. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2912. && uidle->ops.uidle_get_status) {
  2913. uidle->ops.uidle_get_status(uidle, &status);
  2914. trace_sde_perf_uidle_status(
  2915. crtc->base.id,
  2916. status.uidle_danger_status_0,
  2917. status.uidle_danger_status_1,
  2918. status.uidle_safe_status_0,
  2919. status.uidle_safe_status_1,
  2920. status.uidle_idle_status_0,
  2921. status.uidle_idle_status_1,
  2922. status.uidle_fal_status_0,
  2923. status.uidle_fal_status_1,
  2924. status.uidle_status,
  2925. status.uidle_en_fal10);
  2926. }
  2927. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2928. && uidle->ops.uidle_get_cntr) {
  2929. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2930. trace_sde_perf_uidle_cntr(
  2931. crtc->base.id,
  2932. cntr.fal1_gate_cntr,
  2933. cntr.fal10_gate_cntr,
  2934. cntr.fal_wait_gate_cntr,
  2935. cntr.fal1_num_transitions_cntr,
  2936. cntr.fal10_num_transitions_cntr,
  2937. cntr.min_gate_cntr,
  2938. cntr.max_gate_cntr);
  2939. }
  2940. }
  2941. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2942. struct sde_encoder_phys *phy_enc)
  2943. {
  2944. struct sde_encoder_virt *sde_enc = NULL;
  2945. unsigned long lock_flags;
  2946. if (!drm_enc || !phy_enc)
  2947. return;
  2948. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2949. sde_enc = to_sde_encoder_virt(drm_enc);
  2950. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2951. if (sde_enc->crtc_vblank_cb)
  2952. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data);
  2953. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2954. if (phy_enc->sde_kms &&
  2955. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2956. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2957. atomic_inc(&phy_enc->vsync_cnt);
  2958. SDE_ATRACE_END("encoder_vblank_callback");
  2959. }
  2960. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2961. struct sde_encoder_phys *phy_enc)
  2962. {
  2963. if (!phy_enc)
  2964. return;
  2965. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2966. atomic_inc(&phy_enc->underrun_cnt);
  2967. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2968. trace_sde_encoder_underrun(DRMID(drm_enc),
  2969. atomic_read(&phy_enc->underrun_cnt));
  2970. SDE_DBG_CTRL("stop_ftrace");
  2971. SDE_DBG_CTRL("panic_underrun");
  2972. SDE_ATRACE_END("encoder_underrun_callback");
  2973. }
  2974. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2975. void (*vbl_cb)(void *), void *vbl_data)
  2976. {
  2977. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2978. unsigned long lock_flags;
  2979. bool enable;
  2980. int i;
  2981. enable = vbl_cb ? true : false;
  2982. if (!drm_enc) {
  2983. SDE_ERROR("invalid encoder\n");
  2984. return;
  2985. }
  2986. SDE_DEBUG_ENC(sde_enc, "\n");
  2987. SDE_EVT32(DRMID(drm_enc), enable);
  2988. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2989. sde_enc->crtc_vblank_cb = vbl_cb;
  2990. sde_enc->crtc_vblank_cb_data = vbl_data;
  2991. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2992. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2993. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2994. if (phys && phys->ops.control_vblank_irq)
  2995. phys->ops.control_vblank_irq(phys, enable);
  2996. }
  2997. sde_enc->vblank_enabled = enable;
  2998. }
  2999. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  3000. void (*frame_event_cb)(void *, u32 event),
  3001. struct drm_crtc *crtc)
  3002. {
  3003. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3004. unsigned long lock_flags;
  3005. bool enable;
  3006. enable = frame_event_cb ? true : false;
  3007. if (!drm_enc) {
  3008. SDE_ERROR("invalid encoder\n");
  3009. return;
  3010. }
  3011. SDE_DEBUG_ENC(sde_enc, "\n");
  3012. SDE_EVT32(DRMID(drm_enc), enable, 0);
  3013. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3014. sde_enc->crtc_frame_event_cb = frame_event_cb;
  3015. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  3016. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3017. }
  3018. static void sde_encoder_frame_done_callback(
  3019. struct drm_encoder *drm_enc,
  3020. struct sde_encoder_phys *ready_phys, u32 event)
  3021. {
  3022. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3023. unsigned int i;
  3024. bool trigger = true;
  3025. bool is_cmd_mode = false;
  3026. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3027. if (!drm_enc || !sde_enc->cur_master) {
  3028. SDE_ERROR("invalid param: drm_enc %pK, cur_master %pK\n",
  3029. drm_enc, drm_enc ? sde_enc->cur_master : 0);
  3030. return;
  3031. }
  3032. sde_enc->crtc_frame_event_cb_data.connector =
  3033. sde_enc->cur_master->connector;
  3034. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  3035. is_cmd_mode = true;
  3036. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  3037. | SDE_ENCODER_FRAME_EVENT_ERROR
  3038. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  3039. if (ready_phys->connector)
  3040. topology = sde_connector_get_topology_name(
  3041. ready_phys->connector);
  3042. /* One of the physical encoders has become idle */
  3043. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3044. if ((sde_enc->phys_encs[i] == ready_phys) ||
  3045. (event & SDE_ENCODER_FRAME_EVENT_ERROR)) {
  3046. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  3047. atomic_read(&sde_enc->frame_done_cnt[i]));
  3048. if (!atomic_add_unless(
  3049. &sde_enc->frame_done_cnt[i], 1, 1)) {
  3050. SDE_EVT32(DRMID(drm_enc), event,
  3051. ready_phys->intf_idx,
  3052. SDE_EVTLOG_ERROR);
  3053. SDE_ERROR_ENC(sde_enc,
  3054. "intf idx:%d, event:%d\n",
  3055. ready_phys->intf_idx, event);
  3056. return;
  3057. }
  3058. }
  3059. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  3060. atomic_read(&sde_enc->frame_done_cnt[i]) != 1)
  3061. trigger = false;
  3062. }
  3063. if (trigger) {
  3064. sde_encoder_resource_control(drm_enc,
  3065. SDE_ENC_RC_EVENT_FRAME_DONE);
  3066. if (sde_enc->crtc_frame_event_cb)
  3067. sde_enc->crtc_frame_event_cb(
  3068. &sde_enc->crtc_frame_event_cb_data,
  3069. event);
  3070. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3071. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  3072. }
  3073. } else if (sde_enc->crtc_frame_event_cb) {
  3074. if (!is_cmd_mode)
  3075. sde_encoder_resource_control(drm_enc,
  3076. SDE_ENC_RC_EVENT_FRAME_DONE);
  3077. sde_enc->crtc_frame_event_cb(
  3078. &sde_enc->crtc_frame_event_cb_data, event);
  3079. }
  3080. }
  3081. static void sde_encoder_get_qsync_fps_callback(
  3082. struct drm_encoder *drm_enc,
  3083. u32 *qsync_fps)
  3084. {
  3085. struct msm_display_info *disp_info;
  3086. struct sde_encoder_virt *sde_enc;
  3087. if (!qsync_fps)
  3088. return;
  3089. *qsync_fps = 0;
  3090. if (!drm_enc) {
  3091. SDE_ERROR("invalid drm encoder\n");
  3092. return;
  3093. }
  3094. sde_enc = to_sde_encoder_virt(drm_enc);
  3095. disp_info = &sde_enc->disp_info;
  3096. *qsync_fps = disp_info->qsync_min_fps;
  3097. }
  3098. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  3099. {
  3100. struct sde_encoder_virt *sde_enc;
  3101. if (!drm_enc) {
  3102. SDE_ERROR("invalid drm encoder\n");
  3103. return -EINVAL;
  3104. }
  3105. sde_enc = to_sde_encoder_virt(drm_enc);
  3106. sde_encoder_resource_control(&sde_enc->base,
  3107. SDE_ENC_RC_EVENT_ENTER_IDLE);
  3108. return 0;
  3109. }
  3110. /**
  3111. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  3112. * drm_enc: Pointer to drm encoder structure
  3113. * phys: Pointer to physical encoder structure
  3114. * extra_flush: Additional bit mask to include in flush trigger
  3115. */
  3116. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  3117. struct sde_encoder_phys *phys,
  3118. struct sde_ctl_flush_cfg *extra_flush)
  3119. {
  3120. struct sde_hw_ctl *ctl;
  3121. unsigned long lock_flags;
  3122. struct sde_encoder_virt *sde_enc;
  3123. int pend_ret_fence_cnt;
  3124. struct sde_connector *c_conn;
  3125. if (!drm_enc || !phys) {
  3126. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  3127. !drm_enc, !phys);
  3128. return;
  3129. }
  3130. sde_enc = to_sde_encoder_virt(drm_enc);
  3131. c_conn = to_sde_connector(phys->connector);
  3132. if (!phys->hw_pp) {
  3133. SDE_ERROR("invalid pingpong hw\n");
  3134. return;
  3135. }
  3136. ctl = phys->hw_ctl;
  3137. if (!ctl || !phys->ops.trigger_flush) {
  3138. SDE_ERROR("missing ctl/trigger cb\n");
  3139. return;
  3140. }
  3141. if (phys->split_role == ENC_ROLE_SKIP) {
  3142. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3143. "skip flush pp%d ctl%d\n",
  3144. phys->hw_pp->idx - PINGPONG_0,
  3145. ctl->idx - CTL_0);
  3146. return;
  3147. }
  3148. /* update pending counts and trigger kickoff ctl flush atomically */
  3149. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3150. if (phys->ops.is_master && phys->ops.is_master(phys))
  3151. atomic_inc(&phys->pending_retire_fence_cnt);
  3152. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3153. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3154. ctl->ops.update_bitmask_periph) {
  3155. /* perform peripheral flush on every frame update for dp dsc */
  3156. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3157. phys->comp_ratio && c_conn->ops.update_pps) {
  3158. c_conn->ops.update_pps(phys->connector, NULL,
  3159. c_conn->display);
  3160. ctl->ops.update_bitmask_periph(ctl,
  3161. phys->hw_intf->idx, 1);
  3162. }
  3163. if (sde_enc->dynamic_hdr_updated)
  3164. ctl->ops.update_bitmask_periph(ctl,
  3165. phys->hw_intf->idx, 1);
  3166. }
  3167. if ((extra_flush && extra_flush->pending_flush_mask)
  3168. && ctl->ops.update_pending_flush)
  3169. ctl->ops.update_pending_flush(ctl, extra_flush);
  3170. phys->ops.trigger_flush(phys);
  3171. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3172. if (ctl->ops.get_pending_flush) {
  3173. struct sde_ctl_flush_cfg pending_flush = {0,};
  3174. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3175. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3176. ctl->idx - CTL_0,
  3177. pending_flush.pending_flush_mask,
  3178. pend_ret_fence_cnt);
  3179. } else {
  3180. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3181. ctl->idx - CTL_0,
  3182. pend_ret_fence_cnt);
  3183. }
  3184. }
  3185. /**
  3186. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3187. * phys: Pointer to physical encoder structure
  3188. */
  3189. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3190. {
  3191. struct sde_hw_ctl *ctl;
  3192. struct sde_encoder_virt *sde_enc;
  3193. if (!phys) {
  3194. SDE_ERROR("invalid argument(s)\n");
  3195. return;
  3196. }
  3197. if (!phys->hw_pp) {
  3198. SDE_ERROR("invalid pingpong hw\n");
  3199. return;
  3200. }
  3201. if (!phys->parent) {
  3202. SDE_ERROR("invalid parent\n");
  3203. return;
  3204. }
  3205. /* avoid ctrl start for encoder in clone mode */
  3206. if (phys->in_clone_mode)
  3207. return;
  3208. ctl = phys->hw_ctl;
  3209. sde_enc = to_sde_encoder_virt(phys->parent);
  3210. if (phys->split_role == ENC_ROLE_SKIP) {
  3211. SDE_DEBUG_ENC(sde_enc,
  3212. "skip start pp%d ctl%d\n",
  3213. phys->hw_pp->idx - PINGPONG_0,
  3214. ctl->idx - CTL_0);
  3215. return;
  3216. }
  3217. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3218. phys->ops.trigger_start(phys);
  3219. }
  3220. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3221. {
  3222. struct sde_hw_ctl *ctl;
  3223. if (!phys_enc) {
  3224. SDE_ERROR("invalid encoder\n");
  3225. return;
  3226. }
  3227. ctl = phys_enc->hw_ctl;
  3228. if (ctl && ctl->ops.trigger_flush)
  3229. ctl->ops.trigger_flush(ctl);
  3230. }
  3231. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3232. {
  3233. struct sde_hw_ctl *ctl;
  3234. if (!phys_enc) {
  3235. SDE_ERROR("invalid encoder\n");
  3236. return;
  3237. }
  3238. ctl = phys_enc->hw_ctl;
  3239. if (ctl && ctl->ops.trigger_start) {
  3240. ctl->ops.trigger_start(ctl);
  3241. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3242. }
  3243. }
  3244. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3245. {
  3246. struct sde_encoder_virt *sde_enc;
  3247. struct sde_connector *sde_con;
  3248. void *sde_con_disp;
  3249. struct sde_hw_ctl *ctl;
  3250. int rc;
  3251. if (!phys_enc) {
  3252. SDE_ERROR("invalid encoder\n");
  3253. return;
  3254. }
  3255. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3256. ctl = phys_enc->hw_ctl;
  3257. if (!ctl || !ctl->ops.reset)
  3258. return;
  3259. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3260. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3261. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3262. phys_enc->connector) {
  3263. sde_con = to_sde_connector(phys_enc->connector);
  3264. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3265. if (sde_con->ops.soft_reset) {
  3266. rc = sde_con->ops.soft_reset(sde_con_disp);
  3267. if (rc) {
  3268. SDE_ERROR_ENC(sde_enc,
  3269. "connector soft reset failure\n");
  3270. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus",
  3271. "panic");
  3272. }
  3273. }
  3274. }
  3275. phys_enc->enable_state = SDE_ENC_ENABLED;
  3276. }
  3277. /**
  3278. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3279. * Iterate through the physical encoders and perform consolidated flush
  3280. * and/or control start triggering as needed. This is done in the virtual
  3281. * encoder rather than the individual physical ones in order to handle
  3282. * use cases that require visibility into multiple physical encoders at
  3283. * a time.
  3284. * sde_enc: Pointer to virtual encoder structure
  3285. */
  3286. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc)
  3287. {
  3288. struct sde_hw_ctl *ctl;
  3289. uint32_t i;
  3290. struct sde_ctl_flush_cfg pending_flush = {0,};
  3291. u32 pending_kickoff_cnt;
  3292. struct msm_drm_private *priv = NULL;
  3293. struct sde_kms *sde_kms = NULL;
  3294. bool is_vid_mode = false;
  3295. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3296. if (!sde_enc) {
  3297. SDE_ERROR("invalid encoder\n");
  3298. return;
  3299. }
  3300. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3301. is_vid_mode = true;
  3302. /* don't perform flush/start operations for slave encoders */
  3303. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3304. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3305. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3306. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3307. continue;
  3308. ctl = phys->hw_ctl;
  3309. if (!ctl)
  3310. continue;
  3311. if (phys->connector)
  3312. topology = sde_connector_get_topology_name(
  3313. phys->connector);
  3314. if (!phys->ops.needs_single_flush ||
  3315. !phys->ops.needs_single_flush(phys)) {
  3316. if (ctl->ops.reg_dma_flush)
  3317. ctl->ops.reg_dma_flush(ctl, is_vid_mode);
  3318. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0);
  3319. } else if (ctl->ops.get_pending_flush) {
  3320. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3321. }
  3322. }
  3323. /* for split flush, combine pending flush masks and send to master */
  3324. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3325. ctl = sde_enc->cur_master->hw_ctl;
  3326. if (ctl->ops.reg_dma_flush)
  3327. ctl->ops.reg_dma_flush(ctl, is_vid_mode);
  3328. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3329. &pending_flush);
  3330. }
  3331. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3332. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3333. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3334. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3335. continue;
  3336. if (!phys->ops.needs_single_flush ||
  3337. !phys->ops.needs_single_flush(phys)) {
  3338. pending_kickoff_cnt =
  3339. sde_encoder_phys_inc_pending(phys);
  3340. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3341. } else {
  3342. pending_kickoff_cnt =
  3343. sde_encoder_phys_inc_pending(phys);
  3344. SDE_EVT32(pending_kickoff_cnt,
  3345. pending_flush.pending_flush_mask,
  3346. SDE_EVTLOG_FUNC_CASE2);
  3347. }
  3348. }
  3349. if (sde_enc->misr_enable)
  3350. sde_encoder_misr_configure(&sde_enc->base, true,
  3351. sde_enc->misr_frame_count);
  3352. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3353. if (crtc_misr_info.misr_enable)
  3354. sde_crtc_misr_setup(sde_enc->crtc, true,
  3355. crtc_misr_info.misr_frame_count);
  3356. _sde_encoder_trigger_start(sde_enc->cur_master);
  3357. if (sde_enc->elevated_ahb_vote) {
  3358. priv = sde_enc->base.dev->dev_private;
  3359. if (priv != NULL) {
  3360. sde_kms = to_sde_kms(priv->kms);
  3361. if (sde_kms != NULL) {
  3362. sde_power_scale_reg_bus(&priv->phandle,
  3363. VOTE_INDEX_LOW,
  3364. false);
  3365. }
  3366. }
  3367. sde_enc->elevated_ahb_vote = false;
  3368. }
  3369. }
  3370. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3371. struct drm_encoder *drm_enc,
  3372. unsigned long *affected_displays,
  3373. int num_active_phys)
  3374. {
  3375. struct sde_encoder_virt *sde_enc;
  3376. struct sde_encoder_phys *master;
  3377. enum sde_rm_topology_name topology;
  3378. bool is_right_only;
  3379. if (!drm_enc || !affected_displays)
  3380. return;
  3381. sde_enc = to_sde_encoder_virt(drm_enc);
  3382. master = sde_enc->cur_master;
  3383. if (!master || !master->connector)
  3384. return;
  3385. topology = sde_connector_get_topology_name(master->connector);
  3386. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3387. return;
  3388. /*
  3389. * For pingpong split, the slave pingpong won't generate IRQs. For
  3390. * right-only updates, we can't swap pingpongs, or simply swap the
  3391. * master/slave assignment, we actually have to swap the interfaces
  3392. * so that the master physical encoder will use a pingpong/interface
  3393. * that generates irqs on which to wait.
  3394. */
  3395. is_right_only = !test_bit(0, affected_displays) &&
  3396. test_bit(1, affected_displays);
  3397. if (is_right_only && !sde_enc->intfs_swapped) {
  3398. /* right-only update swap interfaces */
  3399. swap(sde_enc->phys_encs[0]->intf_idx,
  3400. sde_enc->phys_encs[1]->intf_idx);
  3401. sde_enc->intfs_swapped = true;
  3402. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3403. /* left-only or full update, swap back */
  3404. swap(sde_enc->phys_encs[0]->intf_idx,
  3405. sde_enc->phys_encs[1]->intf_idx);
  3406. sde_enc->intfs_swapped = false;
  3407. }
  3408. SDE_DEBUG_ENC(sde_enc,
  3409. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3410. is_right_only, sde_enc->intfs_swapped,
  3411. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3412. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3413. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3414. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3415. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3416. *affected_displays);
  3417. /* ppsplit always uses master since ppslave invalid for irqs*/
  3418. if (num_active_phys == 1)
  3419. *affected_displays = BIT(0);
  3420. }
  3421. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3422. struct sde_encoder_kickoff_params *params)
  3423. {
  3424. struct sde_encoder_virt *sde_enc;
  3425. struct sde_encoder_phys *phys;
  3426. int i, num_active_phys;
  3427. bool master_assigned = false;
  3428. if (!drm_enc || !params)
  3429. return;
  3430. sde_enc = to_sde_encoder_virt(drm_enc);
  3431. if (sde_enc->num_phys_encs <= 1)
  3432. return;
  3433. /* count bits set */
  3434. num_active_phys = hweight_long(params->affected_displays);
  3435. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3436. params->affected_displays, num_active_phys);
  3437. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3438. num_active_phys);
  3439. /* for left/right only update, ppsplit master switches interface */
  3440. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3441. &params->affected_displays, num_active_phys);
  3442. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3443. enum sde_enc_split_role prv_role, new_role;
  3444. bool active = false;
  3445. phys = sde_enc->phys_encs[i];
  3446. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3447. continue;
  3448. active = test_bit(i, &params->affected_displays);
  3449. prv_role = phys->split_role;
  3450. if (active && num_active_phys == 1)
  3451. new_role = ENC_ROLE_SOLO;
  3452. else if (active && !master_assigned)
  3453. new_role = ENC_ROLE_MASTER;
  3454. else if (active)
  3455. new_role = ENC_ROLE_SLAVE;
  3456. else
  3457. new_role = ENC_ROLE_SKIP;
  3458. phys->ops.update_split_role(phys, new_role);
  3459. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3460. sde_enc->cur_master = phys;
  3461. master_assigned = true;
  3462. }
  3463. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3464. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3465. phys->split_role, active);
  3466. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3467. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3468. phys->split_role, active, num_active_phys);
  3469. }
  3470. }
  3471. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3472. {
  3473. struct sde_encoder_virt *sde_enc;
  3474. struct msm_display_info *disp_info;
  3475. if (!drm_enc) {
  3476. SDE_ERROR("invalid encoder\n");
  3477. return false;
  3478. }
  3479. sde_enc = to_sde_encoder_virt(drm_enc);
  3480. disp_info = &sde_enc->disp_info;
  3481. return (disp_info->curr_panel_mode == mode);
  3482. }
  3483. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3484. {
  3485. struct sde_encoder_virt *sde_enc;
  3486. struct sde_encoder_phys *phys;
  3487. unsigned int i;
  3488. struct sde_hw_ctl *ctl;
  3489. if (!drm_enc) {
  3490. SDE_ERROR("invalid encoder\n");
  3491. return;
  3492. }
  3493. sde_enc = to_sde_encoder_virt(drm_enc);
  3494. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3495. phys = sde_enc->phys_encs[i];
  3496. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3497. sde_encoder_check_curr_mode(drm_enc,
  3498. MSM_DISPLAY_CMD_MODE)) {
  3499. ctl = phys->hw_ctl;
  3500. if (ctl->ops.trigger_pending)
  3501. /* update only for command mode primary ctl */
  3502. ctl->ops.trigger_pending(ctl);
  3503. }
  3504. }
  3505. sde_enc->idle_pc_restore = false;
  3506. }
  3507. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  3508. {
  3509. void *dither_cfg;
  3510. int ret = 0, i = 0;
  3511. size_t len = 0;
  3512. enum sde_rm_topology_name topology;
  3513. struct drm_encoder *drm_enc;
  3514. struct msm_display_dsc_info *dsc = NULL;
  3515. struct sde_encoder_virt *sde_enc;
  3516. struct sde_hw_pingpong *hw_pp;
  3517. if (!phys || !phys->connector || !phys->hw_pp ||
  3518. !phys->hw_pp->ops.setup_dither || !phys->parent)
  3519. return;
  3520. topology = sde_connector_get_topology_name(phys->connector);
  3521. if ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  3522. (phys->split_role == ENC_ROLE_SLAVE))
  3523. return;
  3524. drm_enc = phys->parent;
  3525. sde_enc = to_sde_encoder_virt(drm_enc);
  3526. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  3527. /* disable dither for 10 bpp or 10bpc dsc config */
  3528. if (dsc->bpp == 10 || dsc->bpc == 10) {
  3529. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  3530. return;
  3531. }
  3532. ret = sde_connector_get_dither_cfg(phys->connector,
  3533. phys->connector->state, &dither_cfg, &len);
  3534. if (ret)
  3535. return;
  3536. if (TOPOLOGY_DUALPIPE_MERGE_MODE(topology)) {
  3537. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3538. hw_pp = sde_enc->hw_pp[i];
  3539. if (hw_pp) {
  3540. phys->hw_pp->ops.setup_dither(hw_pp, dither_cfg,
  3541. len);
  3542. }
  3543. }
  3544. } else {
  3545. phys->hw_pp->ops.setup_dither(phys->hw_pp, dither_cfg, len);
  3546. }
  3547. }
  3548. static u32 _sde_encoder_calculate_linetime(struct sde_encoder_virt *sde_enc,
  3549. struct drm_display_mode *mode)
  3550. {
  3551. u64 pclk_rate;
  3552. u32 pclk_period;
  3553. u32 line_time;
  3554. /*
  3555. * For linetime calculation, only operate on master encoder.
  3556. */
  3557. if (!sde_enc->cur_master)
  3558. return 0;
  3559. if (!sde_enc->cur_master->ops.get_line_count) {
  3560. SDE_ERROR("get_line_count function not defined\n");
  3561. return 0;
  3562. }
  3563. pclk_rate = mode->clock; /* pixel clock in kHz */
  3564. if (pclk_rate == 0) {
  3565. SDE_ERROR("pclk is 0, cannot calculate line time\n");
  3566. return 0;
  3567. }
  3568. pclk_period = DIV_ROUND_UP_ULL(1000000000ull, pclk_rate);
  3569. if (pclk_period == 0) {
  3570. SDE_ERROR("pclk period is 0\n");
  3571. return 0;
  3572. }
  3573. /*
  3574. * Line time calculation based on Pixel clock and HTOTAL.
  3575. * Final unit is in ns.
  3576. */
  3577. line_time = (pclk_period * mode->htotal) / 1000;
  3578. if (line_time == 0) {
  3579. SDE_ERROR("line time calculation is 0\n");
  3580. return 0;
  3581. }
  3582. SDE_DEBUG_ENC(sde_enc,
  3583. "clk_rate=%lldkHz, clk_period=%d, linetime=%dns\n",
  3584. pclk_rate, pclk_period, line_time);
  3585. return line_time;
  3586. }
  3587. static int _sde_encoder_wakeup_time(struct drm_encoder *drm_enc,
  3588. ktime_t *wakeup_time)
  3589. {
  3590. struct drm_display_mode *mode;
  3591. struct sde_encoder_virt *sde_enc;
  3592. u32 cur_line;
  3593. u32 line_time;
  3594. u32 vtotal, time_to_vsync;
  3595. ktime_t cur_time;
  3596. sde_enc = to_sde_encoder_virt(drm_enc);
  3597. if (!sde_enc || !sde_enc->cur_master) {
  3598. SDE_ERROR("invalid sde encoder/master\n");
  3599. return -EINVAL;
  3600. }
  3601. mode = &sde_enc->cur_master->cached_mode;
  3602. line_time = _sde_encoder_calculate_linetime(sde_enc, mode);
  3603. if (!line_time)
  3604. return -EINVAL;
  3605. cur_line = sde_enc->cur_master->ops.get_line_count(sde_enc->cur_master);
  3606. vtotal = mode->vtotal;
  3607. if (cur_line >= vtotal)
  3608. time_to_vsync = line_time * vtotal;
  3609. else
  3610. time_to_vsync = line_time * (vtotal - cur_line);
  3611. if (time_to_vsync == 0) {
  3612. SDE_ERROR("time to vsync should not be zero, vtotal=%d\n",
  3613. vtotal);
  3614. return -EINVAL;
  3615. }
  3616. cur_time = ktime_get();
  3617. *wakeup_time = ktime_add_ns(cur_time, time_to_vsync);
  3618. SDE_DEBUG_ENC(sde_enc,
  3619. "cur_line=%u vtotal=%u time_to_vsync=%u, cur_time=%lld, wakeup_time=%lld\n",
  3620. cur_line, vtotal, time_to_vsync,
  3621. ktime_to_ms(cur_time),
  3622. ktime_to_ms(*wakeup_time));
  3623. return 0;
  3624. }
  3625. static void sde_encoder_vsync_event_handler(struct timer_list *t)
  3626. {
  3627. struct drm_encoder *drm_enc;
  3628. struct sde_encoder_virt *sde_enc =
  3629. from_timer(sde_enc, t, vsync_event_timer);
  3630. struct msm_drm_private *priv;
  3631. struct msm_drm_thread *event_thread;
  3632. if (!sde_enc || !sde_enc->crtc) {
  3633. SDE_ERROR("invalid encoder parameters %d\n", !sde_enc);
  3634. return;
  3635. }
  3636. drm_enc = &sde_enc->base;
  3637. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  3638. SDE_ERROR("invalid encoder parameters\n");
  3639. return;
  3640. }
  3641. priv = drm_enc->dev->dev_private;
  3642. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->event_thread)) {
  3643. SDE_ERROR("invalid crtc index:%u\n",
  3644. sde_enc->crtc->index);
  3645. return;
  3646. }
  3647. event_thread = &priv->event_thread[sde_enc->crtc->index];
  3648. if (!event_thread) {
  3649. SDE_ERROR("event_thread not found for crtc:%d\n",
  3650. sde_enc->crtc->index);
  3651. return;
  3652. }
  3653. kthread_queue_work(&event_thread->worker,
  3654. &sde_enc->vsync_event_work);
  3655. }
  3656. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3657. {
  3658. struct sde_encoder_virt *sde_enc = container_of(work,
  3659. struct sde_encoder_virt, esd_trigger_work);
  3660. if (!sde_enc) {
  3661. SDE_ERROR("invalid sde encoder\n");
  3662. return;
  3663. }
  3664. sde_encoder_resource_control(&sde_enc->base,
  3665. SDE_ENC_RC_EVENT_KICKOFF);
  3666. }
  3667. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3668. {
  3669. struct sde_encoder_virt *sde_enc = container_of(work,
  3670. struct sde_encoder_virt, input_event_work);
  3671. if (!sde_enc) {
  3672. SDE_ERROR("invalid sde encoder\n");
  3673. return;
  3674. }
  3675. sde_encoder_resource_control(&sde_enc->base,
  3676. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3677. }
  3678. static void sde_encoder_vsync_event_work_handler(struct kthread_work *work)
  3679. {
  3680. struct sde_encoder_virt *sde_enc = container_of(work,
  3681. struct sde_encoder_virt, vsync_event_work);
  3682. bool autorefresh_enabled = false;
  3683. int rc = 0;
  3684. ktime_t wakeup_time;
  3685. struct drm_encoder *drm_enc;
  3686. if (!sde_enc) {
  3687. SDE_ERROR("invalid sde encoder\n");
  3688. return;
  3689. }
  3690. drm_enc = &sde_enc->base;
  3691. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3692. if (rc < 0) {
  3693. SDE_ERROR_ENC(sde_enc, "sde enc power enabled failed:%d\n", rc);
  3694. return;
  3695. }
  3696. if (sde_enc->cur_master &&
  3697. sde_enc->cur_master->ops.is_autorefresh_enabled)
  3698. autorefresh_enabled =
  3699. sde_enc->cur_master->ops.is_autorefresh_enabled(
  3700. sde_enc->cur_master);
  3701. /* Update timer if autorefresh is enabled else return */
  3702. if (!autorefresh_enabled)
  3703. goto exit;
  3704. rc = _sde_encoder_wakeup_time(&sde_enc->base, &wakeup_time);
  3705. if (rc)
  3706. goto exit;
  3707. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  3708. mod_timer(&sde_enc->vsync_event_timer,
  3709. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  3710. exit:
  3711. pm_runtime_put_sync(drm_enc->dev->dev);
  3712. }
  3713. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3714. {
  3715. static const uint64_t timeout_us = 50000;
  3716. static const uint64_t sleep_us = 20;
  3717. struct sde_encoder_virt *sde_enc;
  3718. ktime_t cur_ktime, exp_ktime;
  3719. uint32_t line_count, tmp, i;
  3720. if (!drm_enc) {
  3721. SDE_ERROR("invalid encoder\n");
  3722. return -EINVAL;
  3723. }
  3724. sde_enc = to_sde_encoder_virt(drm_enc);
  3725. if (!sde_enc->cur_master ||
  3726. !sde_enc->cur_master->ops.get_line_count) {
  3727. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3728. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3729. return -EINVAL;
  3730. }
  3731. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3732. line_count = sde_enc->cur_master->ops.get_line_count(
  3733. sde_enc->cur_master);
  3734. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3735. tmp = line_count;
  3736. line_count = sde_enc->cur_master->ops.get_line_count(
  3737. sde_enc->cur_master);
  3738. if (line_count < tmp) {
  3739. SDE_EVT32(DRMID(drm_enc), line_count);
  3740. return 0;
  3741. }
  3742. cur_ktime = ktime_get();
  3743. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3744. break;
  3745. usleep_range(sleep_us / 2, sleep_us);
  3746. }
  3747. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3748. return -ETIMEDOUT;
  3749. }
  3750. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3751. {
  3752. struct drm_encoder *drm_enc;
  3753. struct sde_rm_hw_iter rm_iter;
  3754. bool lm_valid = false;
  3755. bool intf_valid = false;
  3756. if (!phys_enc || !phys_enc->parent) {
  3757. SDE_ERROR("invalid encoder\n");
  3758. return -EINVAL;
  3759. }
  3760. drm_enc = phys_enc->parent;
  3761. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3762. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3763. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3764. phys_enc->has_intf_te)) {
  3765. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3766. SDE_HW_BLK_INTF);
  3767. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3768. struct sde_hw_intf *hw_intf =
  3769. (struct sde_hw_intf *)rm_iter.hw;
  3770. if (!hw_intf)
  3771. continue;
  3772. if (phys_enc->hw_ctl->ops.update_bitmask_intf)
  3773. phys_enc->hw_ctl->ops.update_bitmask_intf(
  3774. phys_enc->hw_ctl,
  3775. hw_intf->idx, 1);
  3776. intf_valid = true;
  3777. }
  3778. if (!intf_valid) {
  3779. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3780. "intf not found to flush\n");
  3781. return -EFAULT;
  3782. }
  3783. } else {
  3784. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3785. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3786. struct sde_hw_mixer *hw_lm =
  3787. (struct sde_hw_mixer *)rm_iter.hw;
  3788. if (!hw_lm)
  3789. continue;
  3790. /* update LM flush for HW without INTF TE */
  3791. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3792. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3793. phys_enc->hw_ctl,
  3794. hw_lm->idx, 1);
  3795. lm_valid = true;
  3796. }
  3797. if (!lm_valid) {
  3798. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3799. "lm not found to flush\n");
  3800. return -EFAULT;
  3801. }
  3802. }
  3803. return 0;
  3804. }
  3805. static bool _sde_encoder_dsc_is_dirty(struct sde_encoder_virt *sde_enc)
  3806. {
  3807. int i;
  3808. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3809. /**
  3810. * This dirty_dsc_hw field is set during DSC disable to
  3811. * indicate which DSC blocks need to be flushed
  3812. */
  3813. if (sde_enc->dirty_dsc_ids[i])
  3814. return true;
  3815. }
  3816. return false;
  3817. }
  3818. static void _helper_flush_dsc(struct sde_encoder_virt *sde_enc)
  3819. {
  3820. int i;
  3821. struct sde_hw_ctl *hw_ctl = NULL;
  3822. enum sde_dsc dsc_idx;
  3823. if (sde_enc->cur_master)
  3824. hw_ctl = sde_enc->cur_master->hw_ctl;
  3825. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3826. dsc_idx = sde_enc->dirty_dsc_ids[i];
  3827. if (dsc_idx && hw_ctl && hw_ctl->ops.update_bitmask_dsc)
  3828. hw_ctl->ops.update_bitmask_dsc(hw_ctl, dsc_idx, 1);
  3829. sde_enc->dirty_dsc_ids[i] = DSC_NONE;
  3830. }
  3831. }
  3832. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3833. struct sde_encoder_virt *sde_enc)
  3834. {
  3835. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3836. struct sde_hw_mdp *mdptop = NULL;
  3837. sde_enc->dynamic_hdr_updated = false;
  3838. if (sde_enc->cur_master) {
  3839. mdptop = sde_enc->cur_master->hw_mdptop;
  3840. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3841. sde_enc->cur_master->connector);
  3842. }
  3843. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3844. return;
  3845. if (mdptop->ops.set_hdr_plus_metadata) {
  3846. sde_enc->dynamic_hdr_updated = true;
  3847. mdptop->ops.set_hdr_plus_metadata(
  3848. mdptop, dhdr_meta->dynamic_hdr_payload,
  3849. dhdr_meta->dynamic_hdr_payload_size,
  3850. sde_enc->cur_master->intf_idx == INTF_0 ?
  3851. 0 : 1);
  3852. }
  3853. }
  3854. void sde_encoder_helper_needs_hw_reset(struct drm_encoder *drm_enc)
  3855. {
  3856. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3857. struct sde_encoder_phys *phys;
  3858. int i;
  3859. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3860. phys = sde_enc->phys_encs[i];
  3861. if (phys && phys->ops.hw_reset)
  3862. phys->ops.hw_reset(phys);
  3863. }
  3864. }
  3865. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3866. struct sde_encoder_kickoff_params *params)
  3867. {
  3868. struct sde_encoder_virt *sde_enc;
  3869. struct sde_encoder_phys *phys;
  3870. struct sde_kms *sde_kms = NULL;
  3871. struct sde_crtc *sde_crtc;
  3872. struct msm_drm_private *priv = NULL;
  3873. bool needs_hw_reset = false, is_cmd_mode;
  3874. int i, rc, ret = 0;
  3875. struct msm_display_info *disp_info;
  3876. if (!drm_enc || !params || !drm_enc->dev ||
  3877. !drm_enc->dev->dev_private) {
  3878. SDE_ERROR("invalid args\n");
  3879. return -EINVAL;
  3880. }
  3881. sde_enc = to_sde_encoder_virt(drm_enc);
  3882. priv = drm_enc->dev->dev_private;
  3883. sde_kms = to_sde_kms(priv->kms);
  3884. disp_info = &sde_enc->disp_info;
  3885. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3886. SDE_DEBUG_ENC(sde_enc, "\n");
  3887. SDE_EVT32(DRMID(drm_enc));
  3888. /* update the qsync parameters for the current frame */
  3889. if (sde_enc->cur_master)
  3890. sde_connector_set_qsync_params(
  3891. sde_enc->cur_master->connector);
  3892. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3893. MSM_DISPLAY_CMD_MODE);
  3894. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3895. && is_cmd_mode)
  3896. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3897. sde_enc->cur_master->connector->state,
  3898. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3899. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3900. /* prepare for next kickoff, may include waiting on previous kickoff */
  3901. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3902. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3903. phys = sde_enc->phys_encs[i];
  3904. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3905. params->recovery_events_enabled =
  3906. sde_enc->recovery_events_enabled;
  3907. if (phys) {
  3908. if (phys->ops.prepare_for_kickoff) {
  3909. rc = phys->ops.prepare_for_kickoff(
  3910. phys, params);
  3911. if (rc)
  3912. ret = rc;
  3913. }
  3914. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3915. needs_hw_reset = true;
  3916. _sde_encoder_setup_dither(phys);
  3917. if (sde_enc->cur_master &&
  3918. sde_connector_is_qsync_updated(
  3919. sde_enc->cur_master->connector)) {
  3920. _helper_flush_qsync(phys);
  3921. }
  3922. }
  3923. }
  3924. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3925. if (rc) {
  3926. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3927. ret = rc;
  3928. goto end;
  3929. }
  3930. /* if any phys needs reset, reset all phys, in-order */
  3931. if (needs_hw_reset)
  3932. sde_encoder_helper_needs_hw_reset(drm_enc);
  3933. _sde_encoder_update_master(drm_enc, params);
  3934. _sde_encoder_update_roi(drm_enc);
  3935. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3936. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3937. if (rc) {
  3938. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3939. sde_enc->cur_master->connector->base.id,
  3940. rc);
  3941. ret = rc;
  3942. }
  3943. }
  3944. if (_sde_encoder_is_dsc_enabled(drm_enc) && sde_enc->cur_master &&
  3945. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3946. !sde_enc->cur_master->cont_splash_enabled)) {
  3947. rc = _sde_encoder_dsc_setup(sde_enc, params);
  3948. if (rc) {
  3949. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3950. ret = rc;
  3951. }
  3952. }
  3953. if (_sde_encoder_dsc_is_dirty(sde_enc))
  3954. _helper_flush_dsc(sde_enc);
  3955. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3956. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3957. sde_enc->cur_master, sde_kms->qdss_enabled);
  3958. end:
  3959. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3960. return ret;
  3961. }
  3962. /**
  3963. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3964. * with the specified encoder, and unstage all pipes from it
  3965. * @encoder: encoder pointer
  3966. * Returns: 0 on success
  3967. */
  3968. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3969. {
  3970. struct sde_encoder_virt *sde_enc;
  3971. struct sde_encoder_phys *phys;
  3972. unsigned int i;
  3973. int rc = 0;
  3974. if (!drm_enc) {
  3975. SDE_ERROR("invalid encoder\n");
  3976. return -EINVAL;
  3977. }
  3978. sde_enc = to_sde_encoder_virt(drm_enc);
  3979. SDE_ATRACE_BEGIN("encoder_release_lm");
  3980. SDE_DEBUG_ENC(sde_enc, "\n");
  3981. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3982. phys = sde_enc->phys_encs[i];
  3983. if (!phys)
  3984. continue;
  3985. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3986. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3987. if (rc)
  3988. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  3989. }
  3990. SDE_ATRACE_END("encoder_release_lm");
  3991. return rc;
  3992. }
  3993. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error)
  3994. {
  3995. struct sde_encoder_virt *sde_enc;
  3996. struct sde_encoder_phys *phys;
  3997. ktime_t wakeup_time;
  3998. unsigned int i;
  3999. if (!drm_enc) {
  4000. SDE_ERROR("invalid encoder\n");
  4001. return;
  4002. }
  4003. SDE_ATRACE_BEGIN("encoder_kickoff");
  4004. sde_enc = to_sde_encoder_virt(drm_enc);
  4005. SDE_DEBUG_ENC(sde_enc, "\n");
  4006. /* create a 'no pipes' commit to release buffers on errors */
  4007. if (is_error)
  4008. _sde_encoder_reset_ctl_hw(drm_enc);
  4009. /* All phys encs are ready to go, trigger the kickoff */
  4010. _sde_encoder_kickoff_phys(sde_enc);
  4011. /* allow phys encs to handle any post-kickoff business */
  4012. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4013. phys = sde_enc->phys_encs[i];
  4014. if (phys && phys->ops.handle_post_kickoff)
  4015. phys->ops.handle_post_kickoff(phys);
  4016. }
  4017. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI &&
  4018. !_sde_encoder_wakeup_time(drm_enc, &wakeup_time)) {
  4019. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  4020. mod_timer(&sde_enc->vsync_event_timer,
  4021. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  4022. }
  4023. SDE_ATRACE_END("encoder_kickoff");
  4024. }
  4025. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  4026. struct sde_hw_pp_vsync_info *info)
  4027. {
  4028. struct sde_encoder_virt *sde_enc;
  4029. struct sde_encoder_phys *phys;
  4030. int i, ret;
  4031. if (!drm_enc || !info)
  4032. return;
  4033. sde_enc = to_sde_encoder_virt(drm_enc);
  4034. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4035. phys = sde_enc->phys_encs[i];
  4036. if (phys && phys->hw_intf && phys->hw_pp
  4037. && phys->hw_intf->ops.get_vsync_info) {
  4038. ret = phys->hw_intf->ops.get_vsync_info(
  4039. phys->hw_intf, &info[i]);
  4040. if (!ret) {
  4041. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  4042. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  4043. }
  4044. }
  4045. }
  4046. }
  4047. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  4048. struct drm_framebuffer *fb)
  4049. {
  4050. struct drm_encoder *drm_enc;
  4051. struct sde_hw_mixer_cfg mixer;
  4052. struct sde_rm_hw_iter lm_iter;
  4053. bool lm_valid = false;
  4054. if (!phys_enc || !phys_enc->parent) {
  4055. SDE_ERROR("invalid encoder\n");
  4056. return -EINVAL;
  4057. }
  4058. drm_enc = phys_enc->parent;
  4059. memset(&mixer, 0, sizeof(mixer));
  4060. /* reset associated CTL/LMs */
  4061. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  4062. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  4063. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  4064. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  4065. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  4066. if (!hw_lm)
  4067. continue;
  4068. /* need to flush LM to remove it */
  4069. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  4070. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  4071. phys_enc->hw_ctl,
  4072. hw_lm->idx, 1);
  4073. if (fb) {
  4074. /* assume a single LM if targeting a frame buffer */
  4075. if (lm_valid)
  4076. continue;
  4077. mixer.out_height = fb->height;
  4078. mixer.out_width = fb->width;
  4079. if (hw_lm->ops.setup_mixer_out)
  4080. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  4081. }
  4082. lm_valid = true;
  4083. /* only enable border color on LM */
  4084. if (phys_enc->hw_ctl->ops.setup_blendstage)
  4085. phys_enc->hw_ctl->ops.setup_blendstage(
  4086. phys_enc->hw_ctl, hw_lm->idx, NULL);
  4087. }
  4088. if (!lm_valid) {
  4089. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  4090. return -EFAULT;
  4091. }
  4092. return 0;
  4093. }
  4094. void sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  4095. {
  4096. struct sde_encoder_virt *sde_enc;
  4097. struct sde_encoder_phys *phys;
  4098. int i;
  4099. struct sde_hw_ctl *ctl;
  4100. if (!drm_enc) {
  4101. SDE_ERROR("invalid encoder\n");
  4102. return;
  4103. }
  4104. sde_enc = to_sde_encoder_virt(drm_enc);
  4105. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4106. phys = sde_enc->phys_encs[i];
  4107. if (phys && phys->ops.prepare_commit)
  4108. phys->ops.prepare_commit(phys);
  4109. if (phys && phys->hw_ctl) {
  4110. ctl = phys->hw_ctl;
  4111. /*
  4112. * avoid clearing the pending flush during the first
  4113. * frame update after idle power collpase as the
  4114. * restore path would have updated the pending flush
  4115. */
  4116. if (!sde_enc->idle_pc_restore &&
  4117. ctl->ops.clear_pending_flush)
  4118. ctl->ops.clear_pending_flush(ctl);
  4119. }
  4120. }
  4121. }
  4122. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  4123. bool enable, u32 frame_count)
  4124. {
  4125. if (!phys_enc)
  4126. return;
  4127. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  4128. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  4129. enable, frame_count);
  4130. }
  4131. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  4132. bool nonblock, u32 *misr_value)
  4133. {
  4134. if (!phys_enc)
  4135. return -EINVAL;
  4136. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  4137. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  4138. nonblock, misr_value) : -ENOTSUPP;
  4139. }
  4140. #ifdef CONFIG_DEBUG_FS
  4141. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  4142. {
  4143. struct sde_encoder_virt *sde_enc;
  4144. int i;
  4145. if (!s || !s->private)
  4146. return -EINVAL;
  4147. sde_enc = s->private;
  4148. mutex_lock(&sde_enc->enc_lock);
  4149. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4150. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4151. if (!phys)
  4152. continue;
  4153. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  4154. phys->intf_idx - INTF_0,
  4155. atomic_read(&phys->vsync_cnt),
  4156. atomic_read(&phys->underrun_cnt));
  4157. switch (phys->intf_mode) {
  4158. case INTF_MODE_VIDEO:
  4159. seq_puts(s, "mode: video\n");
  4160. break;
  4161. case INTF_MODE_CMD:
  4162. seq_puts(s, "mode: command\n");
  4163. break;
  4164. case INTF_MODE_WB_BLOCK:
  4165. seq_puts(s, "mode: wb block\n");
  4166. break;
  4167. case INTF_MODE_WB_LINE:
  4168. seq_puts(s, "mode: wb line\n");
  4169. break;
  4170. default:
  4171. seq_puts(s, "mode: ???\n");
  4172. break;
  4173. }
  4174. }
  4175. mutex_unlock(&sde_enc->enc_lock);
  4176. return 0;
  4177. }
  4178. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  4179. struct file *file)
  4180. {
  4181. return single_open(file, _sde_encoder_status_show, inode->i_private);
  4182. }
  4183. static ssize_t _sde_encoder_misr_setup(struct file *file,
  4184. const char __user *user_buf, size_t count, loff_t *ppos)
  4185. {
  4186. struct sde_encoder_virt *sde_enc;
  4187. int rc;
  4188. char buf[MISR_BUFF_SIZE + 1];
  4189. size_t buff_copy;
  4190. u32 frame_count, enable;
  4191. struct msm_drm_private *priv = NULL;
  4192. struct sde_kms *sde_kms = NULL;
  4193. struct drm_encoder *drm_enc;
  4194. if (!file || !file->private_data)
  4195. return -EINVAL;
  4196. sde_enc = file->private_data;
  4197. priv = sde_enc->base.dev->dev_private;
  4198. if (!sde_enc || !priv || !priv->kms)
  4199. return -EINVAL;
  4200. sde_kms = to_sde_kms(priv->kms);
  4201. drm_enc = &sde_enc->base;
  4202. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4203. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  4204. return -ENOTSUPP;
  4205. }
  4206. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4207. if (copy_from_user(buf, user_buf, buff_copy))
  4208. return -EINVAL;
  4209. buf[buff_copy] = 0; /* end of string */
  4210. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4211. return -EINVAL;
  4212. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  4213. if (rc < 0)
  4214. return rc;
  4215. sde_enc->misr_enable = enable;
  4216. sde_enc->misr_frame_count = frame_count;
  4217. sde_encoder_misr_configure(&sde_enc->base, enable, frame_count);
  4218. pm_runtime_put_sync(drm_enc->dev->dev);
  4219. return count;
  4220. }
  4221. static ssize_t _sde_encoder_misr_read(struct file *file,
  4222. char __user *user_buff, size_t count, loff_t *ppos)
  4223. {
  4224. struct sde_encoder_virt *sde_enc;
  4225. struct msm_drm_private *priv = NULL;
  4226. struct sde_kms *sde_kms = NULL;
  4227. struct drm_encoder *drm_enc;
  4228. int i = 0, len = 0;
  4229. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4230. int rc;
  4231. if (*ppos)
  4232. return 0;
  4233. if (!file || !file->private_data)
  4234. return -EINVAL;
  4235. sde_enc = file->private_data;
  4236. priv = sde_enc->base.dev->dev_private;
  4237. if (priv != NULL)
  4238. sde_kms = to_sde_kms(priv->kms);
  4239. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4240. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  4241. return -ENOTSUPP;
  4242. }
  4243. drm_enc = &sde_enc->base;
  4244. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  4245. if (rc < 0)
  4246. return rc;
  4247. if (!sde_enc->misr_enable) {
  4248. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4249. "disabled\n");
  4250. goto buff_check;
  4251. }
  4252. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4253. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4254. u32 misr_value = 0;
  4255. if (!phys || !phys->ops.collect_misr) {
  4256. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4257. "invalid\n");
  4258. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  4259. continue;
  4260. }
  4261. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4262. if (rc) {
  4263. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4264. "invalid\n");
  4265. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4266. rc);
  4267. continue;
  4268. } else {
  4269. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4270. "Intf idx:%d\n",
  4271. phys->intf_idx - INTF_0);
  4272. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4273. "0x%x\n", misr_value);
  4274. }
  4275. }
  4276. buff_check:
  4277. if (count <= len) {
  4278. len = 0;
  4279. goto end;
  4280. }
  4281. if (copy_to_user(user_buff, buf, len)) {
  4282. len = -EFAULT;
  4283. goto end;
  4284. }
  4285. *ppos += len; /* increase offset */
  4286. end:
  4287. pm_runtime_put_sync(drm_enc->dev->dev);
  4288. return len;
  4289. }
  4290. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4291. {
  4292. struct sde_encoder_virt *sde_enc;
  4293. struct msm_drm_private *priv;
  4294. struct sde_kms *sde_kms;
  4295. int i;
  4296. static const struct file_operations debugfs_status_fops = {
  4297. .open = _sde_encoder_debugfs_status_open,
  4298. .read = seq_read,
  4299. .llseek = seq_lseek,
  4300. .release = single_release,
  4301. };
  4302. static const struct file_operations debugfs_misr_fops = {
  4303. .open = simple_open,
  4304. .read = _sde_encoder_misr_read,
  4305. .write = _sde_encoder_misr_setup,
  4306. };
  4307. char name[SDE_NAME_SIZE];
  4308. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  4309. SDE_ERROR("invalid encoder or kms\n");
  4310. return -EINVAL;
  4311. }
  4312. sde_enc = to_sde_encoder_virt(drm_enc);
  4313. priv = drm_enc->dev->dev_private;
  4314. sde_kms = to_sde_kms(priv->kms);
  4315. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4316. /* create overall sub-directory for the encoder */
  4317. sde_enc->debugfs_root = debugfs_create_dir(name,
  4318. drm_enc->dev->primary->debugfs_root);
  4319. if (!sde_enc->debugfs_root)
  4320. return -ENOMEM;
  4321. /* don't error check these */
  4322. debugfs_create_file("status", 0400,
  4323. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4324. debugfs_create_file("misr_data", 0600,
  4325. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4326. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4327. &sde_enc->idle_pc_enabled);
  4328. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4329. &sde_enc->frame_trigger_mode);
  4330. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4331. if (sde_enc->phys_encs[i] &&
  4332. sde_enc->phys_encs[i]->ops.late_register)
  4333. sde_enc->phys_encs[i]->ops.late_register(
  4334. sde_enc->phys_encs[i],
  4335. sde_enc->debugfs_root);
  4336. return 0;
  4337. }
  4338. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4339. {
  4340. struct sde_encoder_virt *sde_enc;
  4341. if (!drm_enc)
  4342. return;
  4343. sde_enc = to_sde_encoder_virt(drm_enc);
  4344. debugfs_remove_recursive(sde_enc->debugfs_root);
  4345. }
  4346. #else
  4347. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4348. {
  4349. return 0;
  4350. }
  4351. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4352. {
  4353. }
  4354. #endif
  4355. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4356. {
  4357. return _sde_encoder_init_debugfs(encoder);
  4358. }
  4359. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4360. {
  4361. _sde_encoder_destroy_debugfs(encoder);
  4362. }
  4363. static int sde_encoder_virt_add_phys_encs(
  4364. struct msm_display_info *disp_info,
  4365. struct sde_encoder_virt *sde_enc,
  4366. struct sde_enc_phys_init_params *params)
  4367. {
  4368. struct sde_encoder_phys *enc = NULL;
  4369. u32 display_caps = disp_info->capabilities;
  4370. SDE_DEBUG_ENC(sde_enc, "\n");
  4371. /*
  4372. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4373. * in this function, check up-front.
  4374. */
  4375. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4376. ARRAY_SIZE(sde_enc->phys_encs)) {
  4377. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4378. sde_enc->num_phys_encs);
  4379. return -EINVAL;
  4380. }
  4381. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4382. enc = sde_encoder_phys_vid_init(params);
  4383. if (IS_ERR_OR_NULL(enc)) {
  4384. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4385. PTR_ERR(enc));
  4386. return !enc ? -EINVAL : PTR_ERR(enc);
  4387. }
  4388. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4389. }
  4390. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4391. enc = sde_encoder_phys_cmd_init(params);
  4392. if (IS_ERR_OR_NULL(enc)) {
  4393. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4394. PTR_ERR(enc));
  4395. return !enc ? -EINVAL : PTR_ERR(enc);
  4396. }
  4397. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4398. }
  4399. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4400. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4401. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4402. else
  4403. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4404. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4405. ++sde_enc->num_phys_encs;
  4406. return 0;
  4407. }
  4408. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4409. struct sde_enc_phys_init_params *params)
  4410. {
  4411. struct sde_encoder_phys *enc = NULL;
  4412. if (!sde_enc) {
  4413. SDE_ERROR("invalid encoder\n");
  4414. return -EINVAL;
  4415. }
  4416. SDE_DEBUG_ENC(sde_enc, "\n");
  4417. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4418. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4419. sde_enc->num_phys_encs);
  4420. return -EINVAL;
  4421. }
  4422. enc = sde_encoder_phys_wb_init(params);
  4423. if (IS_ERR_OR_NULL(enc)) {
  4424. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4425. PTR_ERR(enc));
  4426. return !enc ? -EINVAL : PTR_ERR(enc);
  4427. }
  4428. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4429. ++sde_enc->num_phys_encs;
  4430. return 0;
  4431. }
  4432. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4433. struct sde_kms *sde_kms,
  4434. struct msm_display_info *disp_info,
  4435. int *drm_enc_mode)
  4436. {
  4437. int ret = 0;
  4438. int i = 0;
  4439. enum sde_intf_type intf_type;
  4440. struct sde_encoder_virt_ops parent_ops = {
  4441. sde_encoder_vblank_callback,
  4442. sde_encoder_underrun_callback,
  4443. sde_encoder_frame_done_callback,
  4444. sde_encoder_get_qsync_fps_callback,
  4445. };
  4446. struct sde_enc_phys_init_params phys_params;
  4447. if (!sde_enc || !sde_kms) {
  4448. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4449. !sde_enc, !sde_kms);
  4450. return -EINVAL;
  4451. }
  4452. memset(&phys_params, 0, sizeof(phys_params));
  4453. phys_params.sde_kms = sde_kms;
  4454. phys_params.parent = &sde_enc->base;
  4455. phys_params.parent_ops = parent_ops;
  4456. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4457. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4458. SDE_DEBUG("\n");
  4459. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4460. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4461. intf_type = INTF_DSI;
  4462. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4463. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4464. intf_type = INTF_HDMI;
  4465. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4466. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4467. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4468. else
  4469. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4470. intf_type = INTF_DP;
  4471. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4472. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4473. intf_type = INTF_WB;
  4474. } else {
  4475. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4476. return -EINVAL;
  4477. }
  4478. WARN_ON(disp_info->num_of_h_tiles < 1);
  4479. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4480. sde_enc->te_source = disp_info->te_source;
  4481. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4482. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  4483. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  4484. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  4485. mutex_lock(&sde_enc->enc_lock);
  4486. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4487. /*
  4488. * Left-most tile is at index 0, content is controller id
  4489. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4490. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4491. */
  4492. u32 controller_id = disp_info->h_tile_instance[i];
  4493. if (disp_info->num_of_h_tiles > 1) {
  4494. if (i == 0)
  4495. phys_params.split_role = ENC_ROLE_MASTER;
  4496. else
  4497. phys_params.split_role = ENC_ROLE_SLAVE;
  4498. } else {
  4499. phys_params.split_role = ENC_ROLE_SOLO;
  4500. }
  4501. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4502. i, controller_id, phys_params.split_role);
  4503. if (sde_enc->ops.phys_init) {
  4504. struct sde_encoder_phys *enc;
  4505. enc = sde_enc->ops.phys_init(intf_type,
  4506. controller_id,
  4507. &phys_params);
  4508. if (enc) {
  4509. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4510. enc;
  4511. ++sde_enc->num_phys_encs;
  4512. } else
  4513. SDE_ERROR_ENC(sde_enc,
  4514. "failed to add phys encs\n");
  4515. continue;
  4516. }
  4517. if (intf_type == INTF_WB) {
  4518. phys_params.intf_idx = INTF_MAX;
  4519. phys_params.wb_idx = sde_encoder_get_wb(
  4520. sde_kms->catalog,
  4521. intf_type, controller_id);
  4522. if (phys_params.wb_idx == WB_MAX) {
  4523. SDE_ERROR_ENC(sde_enc,
  4524. "could not get wb: type %d, id %d\n",
  4525. intf_type, controller_id);
  4526. ret = -EINVAL;
  4527. }
  4528. } else {
  4529. phys_params.wb_idx = WB_MAX;
  4530. phys_params.intf_idx = sde_encoder_get_intf(
  4531. sde_kms->catalog, intf_type,
  4532. controller_id);
  4533. if (phys_params.intf_idx == INTF_MAX) {
  4534. SDE_ERROR_ENC(sde_enc,
  4535. "could not get wb: type %d, id %d\n",
  4536. intf_type, controller_id);
  4537. ret = -EINVAL;
  4538. }
  4539. }
  4540. if (!ret) {
  4541. if (intf_type == INTF_WB)
  4542. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4543. &phys_params);
  4544. else
  4545. ret = sde_encoder_virt_add_phys_encs(
  4546. disp_info,
  4547. sde_enc,
  4548. &phys_params);
  4549. if (ret)
  4550. SDE_ERROR_ENC(sde_enc,
  4551. "failed to add phys encs\n");
  4552. }
  4553. }
  4554. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4555. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4556. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4557. if (vid_phys) {
  4558. atomic_set(&vid_phys->vsync_cnt, 0);
  4559. atomic_set(&vid_phys->underrun_cnt, 0);
  4560. }
  4561. if (cmd_phys) {
  4562. atomic_set(&cmd_phys->vsync_cnt, 0);
  4563. atomic_set(&cmd_phys->underrun_cnt, 0);
  4564. }
  4565. }
  4566. mutex_unlock(&sde_enc->enc_lock);
  4567. return ret;
  4568. }
  4569. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4570. .mode_set = sde_encoder_virt_mode_set,
  4571. .disable = sde_encoder_virt_disable,
  4572. .enable = sde_encoder_virt_enable,
  4573. .atomic_check = sde_encoder_virt_atomic_check,
  4574. };
  4575. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4576. .destroy = sde_encoder_destroy,
  4577. .late_register = sde_encoder_late_register,
  4578. .early_unregister = sde_encoder_early_unregister,
  4579. };
  4580. struct drm_encoder *sde_encoder_init_with_ops(
  4581. struct drm_device *dev,
  4582. struct msm_display_info *disp_info,
  4583. const struct sde_encoder_ops *ops)
  4584. {
  4585. struct msm_drm_private *priv = dev->dev_private;
  4586. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4587. struct drm_encoder *drm_enc = NULL;
  4588. struct sde_encoder_virt *sde_enc = NULL;
  4589. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4590. char name[SDE_NAME_SIZE];
  4591. int ret = 0, i, intf_index = INTF_MAX;
  4592. struct sde_encoder_phys *phys = NULL;
  4593. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4594. if (!sde_enc) {
  4595. ret = -ENOMEM;
  4596. goto fail;
  4597. }
  4598. if (ops)
  4599. sde_enc->ops = *ops;
  4600. mutex_init(&sde_enc->enc_lock);
  4601. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4602. &drm_enc_mode);
  4603. if (ret)
  4604. goto fail;
  4605. sde_enc->cur_master = NULL;
  4606. spin_lock_init(&sde_enc->enc_spinlock);
  4607. mutex_init(&sde_enc->vblank_ctl_lock);
  4608. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4609. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4610. drm_enc = &sde_enc->base;
  4611. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4612. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4613. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI)
  4614. timer_setup(&sde_enc->vsync_event_timer,
  4615. sde_encoder_vsync_event_handler, 0);
  4616. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4617. phys = sde_enc->phys_encs[i];
  4618. if (!phys)
  4619. continue;
  4620. if (phys->ops.is_master && phys->ops.is_master(phys))
  4621. intf_index = phys->intf_idx - INTF_0;
  4622. }
  4623. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4624. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4625. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4626. SDE_RSC_PRIMARY_DISP_CLIENT :
  4627. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4628. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4629. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4630. PTR_ERR(sde_enc->rsc_client));
  4631. sde_enc->rsc_client = NULL;
  4632. }
  4633. if (disp_info->curr_panel_mode == MSM_DISPLAY_CMD_MODE) {
  4634. ret = _sde_encoder_input_handler(sde_enc);
  4635. if (ret)
  4636. SDE_ERROR(
  4637. "input handler registration failed, rc = %d\n", ret);
  4638. }
  4639. mutex_init(&sde_enc->rc_lock);
  4640. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4641. sde_encoder_off_work);
  4642. sde_enc->vblank_enabled = false;
  4643. sde_enc->qdss_status = false;
  4644. kthread_init_work(&sde_enc->vsync_event_work,
  4645. sde_encoder_vsync_event_work_handler);
  4646. kthread_init_work(&sde_enc->input_event_work,
  4647. sde_encoder_input_event_work_handler);
  4648. kthread_init_work(&sde_enc->esd_trigger_work,
  4649. sde_encoder_esd_trigger_work_handler);
  4650. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4651. SDE_DEBUG_ENC(sde_enc, "created\n");
  4652. return drm_enc;
  4653. fail:
  4654. SDE_ERROR("failed to create encoder\n");
  4655. if (drm_enc)
  4656. sde_encoder_destroy(drm_enc);
  4657. return ERR_PTR(ret);
  4658. }
  4659. struct drm_encoder *sde_encoder_init(
  4660. struct drm_device *dev,
  4661. struct msm_display_info *disp_info)
  4662. {
  4663. return sde_encoder_init_with_ops(dev, disp_info, NULL);
  4664. }
  4665. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4666. enum msm_event_wait event)
  4667. {
  4668. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4669. struct sde_encoder_virt *sde_enc = NULL;
  4670. int i, ret = 0;
  4671. char atrace_buf[32];
  4672. if (!drm_enc) {
  4673. SDE_ERROR("invalid encoder\n");
  4674. return -EINVAL;
  4675. }
  4676. sde_enc = to_sde_encoder_virt(drm_enc);
  4677. SDE_DEBUG_ENC(sde_enc, "\n");
  4678. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4679. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4680. switch (event) {
  4681. case MSM_ENC_COMMIT_DONE:
  4682. fn_wait = phys->ops.wait_for_commit_done;
  4683. break;
  4684. case MSM_ENC_TX_COMPLETE:
  4685. fn_wait = phys->ops.wait_for_tx_complete;
  4686. break;
  4687. case MSM_ENC_VBLANK:
  4688. fn_wait = phys->ops.wait_for_vblank;
  4689. break;
  4690. case MSM_ENC_ACTIVE_REGION:
  4691. fn_wait = phys->ops.wait_for_active;
  4692. break;
  4693. default:
  4694. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4695. event);
  4696. return -EINVAL;
  4697. }
  4698. if (phys && fn_wait) {
  4699. snprintf(atrace_buf, sizeof(atrace_buf),
  4700. "wait_completion_event_%d", event);
  4701. SDE_ATRACE_BEGIN(atrace_buf);
  4702. ret = fn_wait(phys);
  4703. SDE_ATRACE_END(atrace_buf);
  4704. if (ret)
  4705. return ret;
  4706. }
  4707. }
  4708. return ret;
  4709. }
  4710. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4711. {
  4712. struct sde_encoder_virt *sde_enc;
  4713. if (!drm_enc) {
  4714. SDE_ERROR("invalid encoder\n");
  4715. return 0;
  4716. }
  4717. sde_enc = to_sde_encoder_virt(drm_enc);
  4718. return sde_enc->mode_info.frame_rate;
  4719. }
  4720. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4721. {
  4722. struct sde_encoder_virt *sde_enc = NULL;
  4723. int i;
  4724. if (!encoder) {
  4725. SDE_ERROR("invalid encoder\n");
  4726. return INTF_MODE_NONE;
  4727. }
  4728. sde_enc = to_sde_encoder_virt(encoder);
  4729. if (sde_enc->cur_master)
  4730. return sde_enc->cur_master->intf_mode;
  4731. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4732. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4733. if (phys)
  4734. return phys->intf_mode;
  4735. }
  4736. return INTF_MODE_NONE;
  4737. }
  4738. static void _sde_encoder_cache_hw_res_cont_splash(
  4739. struct drm_encoder *encoder,
  4740. struct sde_kms *sde_kms)
  4741. {
  4742. int i, idx;
  4743. struct sde_encoder_virt *sde_enc;
  4744. struct sde_encoder_phys *phys_enc;
  4745. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4746. sde_enc = to_sde_encoder_virt(encoder);
  4747. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4748. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4749. sde_enc->hw_pp[i] = NULL;
  4750. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4751. break;
  4752. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4753. }
  4754. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4755. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4756. sde_enc->hw_dsc[i] = NULL;
  4757. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4758. break;
  4759. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4760. }
  4761. /*
  4762. * If we have multiple phys encoders with one controller, make
  4763. * sure to populate the controller pointer in both phys encoders.
  4764. */
  4765. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4766. phys_enc = sde_enc->phys_encs[idx];
  4767. phys_enc->hw_ctl = NULL;
  4768. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4769. SDE_HW_BLK_CTL);
  4770. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4771. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4772. phys_enc->hw_ctl =
  4773. (struct sde_hw_ctl *) ctl_iter.hw;
  4774. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4775. phys_enc->intf_idx, phys_enc->hw_ctl);
  4776. }
  4777. }
  4778. }
  4779. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4780. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4781. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4782. phys->hw_intf = NULL;
  4783. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4784. break;
  4785. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4786. }
  4787. }
  4788. /**
  4789. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4790. * device bootup when cont_splash is enabled
  4791. * @drm_enc: Pointer to drm encoder structure
  4792. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4793. * @enable: boolean indicates enable or displae state of splash
  4794. * @Return: true if successful in updating the encoder structure
  4795. */
  4796. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4797. struct sde_splash_display *splash_display, bool enable)
  4798. {
  4799. struct sde_encoder_virt *sde_enc;
  4800. struct msm_drm_private *priv;
  4801. struct sde_kms *sde_kms;
  4802. struct drm_connector *conn = NULL;
  4803. struct sde_connector *sde_conn = NULL;
  4804. struct sde_connector_state *sde_conn_state = NULL;
  4805. struct drm_display_mode *drm_mode = NULL;
  4806. struct sde_encoder_phys *phys_enc;
  4807. int ret = 0, i;
  4808. if (!encoder) {
  4809. SDE_ERROR("invalid drm enc\n");
  4810. return -EINVAL;
  4811. }
  4812. if (!encoder->dev || !encoder->dev->dev_private) {
  4813. SDE_ERROR("drm device invalid\n");
  4814. return -EINVAL;
  4815. }
  4816. priv = encoder->dev->dev_private;
  4817. if (!priv->kms) {
  4818. SDE_ERROR("invalid kms\n");
  4819. return -EINVAL;
  4820. }
  4821. sde_kms = to_sde_kms(priv->kms);
  4822. sde_enc = to_sde_encoder_virt(encoder);
  4823. if (!priv->num_connectors) {
  4824. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4825. return -EINVAL;
  4826. }
  4827. SDE_DEBUG_ENC(sde_enc,
  4828. "num of connectors: %d\n", priv->num_connectors);
  4829. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4830. if (!enable) {
  4831. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4832. phys_enc = sde_enc->phys_encs[i];
  4833. if (phys_enc)
  4834. phys_enc->cont_splash_enabled = false;
  4835. }
  4836. return ret;
  4837. }
  4838. if (!splash_display) {
  4839. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4840. return -EINVAL;
  4841. }
  4842. for (i = 0; i < priv->num_connectors; i++) {
  4843. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4844. priv->connectors[i]->base.id);
  4845. sde_conn = to_sde_connector(priv->connectors[i]);
  4846. if (!sde_conn->encoder) {
  4847. SDE_DEBUG_ENC(sde_enc,
  4848. "encoder not attached to connector\n");
  4849. continue;
  4850. }
  4851. if (sde_conn->encoder->base.id
  4852. == encoder->base.id) {
  4853. conn = (priv->connectors[i]);
  4854. break;
  4855. }
  4856. }
  4857. if (!conn || !conn->state) {
  4858. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4859. return -EINVAL;
  4860. }
  4861. sde_conn_state = to_sde_connector_state(conn->state);
  4862. if (!sde_conn->ops.get_mode_info) {
  4863. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4864. return -EINVAL;
  4865. }
  4866. ret = sde_connector_get_mode_info(&sde_conn->base,
  4867. &encoder->crtc->state->adjusted_mode,
  4868. &sde_conn_state->mode_info);
  4869. if (ret) {
  4870. SDE_ERROR_ENC(sde_enc,
  4871. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4872. return ret;
  4873. }
  4874. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4875. conn->state, false);
  4876. if (ret) {
  4877. SDE_ERROR_ENC(sde_enc,
  4878. "failed to reserve hw resources, %d\n", ret);
  4879. return ret;
  4880. }
  4881. if (sde_conn->encoder) {
  4882. conn->state->best_encoder = sde_conn->encoder;
  4883. SDE_DEBUG_ENC(sde_enc,
  4884. "configured cstate->best_encoder to ID = %d\n",
  4885. conn->state->best_encoder->base.id);
  4886. } else {
  4887. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4888. conn->base.id);
  4889. }
  4890. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4891. sde_connector_get_topology_name(conn));
  4892. drm_mode = &encoder->crtc->state->adjusted_mode;
  4893. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4894. drm_mode->hdisplay, drm_mode->vdisplay);
  4895. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4896. if (encoder->bridge) {
  4897. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4898. /*
  4899. * For cont-splash use case, we update the mode
  4900. * configurations manually. This will skip the
  4901. * usually mode set call when actual frame is
  4902. * pushed from framework. The bridge needs to
  4903. * be updated with the current drm mode by
  4904. * calling the bridge mode set ops.
  4905. */
  4906. if (encoder->bridge->funcs) {
  4907. SDE_DEBUG_ENC(sde_enc, "calling mode_set\n");
  4908. encoder->bridge->funcs->mode_set(encoder->bridge,
  4909. drm_mode, drm_mode);
  4910. }
  4911. } else {
  4912. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4913. }
  4914. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4915. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4916. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4917. if (!phys) {
  4918. SDE_ERROR_ENC(sde_enc,
  4919. "phys encoders not initialized\n");
  4920. return -EINVAL;
  4921. }
  4922. /* update connector for master and slave phys encoders */
  4923. phys->connector = conn;
  4924. phys->cont_splash_enabled = true;
  4925. phys->hw_pp = sde_enc->hw_pp[i];
  4926. if (phys->ops.cont_splash_mode_set)
  4927. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4928. if (phys->ops.is_master && phys->ops.is_master(phys))
  4929. sde_enc->cur_master = phys;
  4930. }
  4931. return ret;
  4932. }
  4933. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4934. bool skip_pre_kickoff)
  4935. {
  4936. struct msm_drm_thread *event_thread = NULL;
  4937. struct msm_drm_private *priv = NULL;
  4938. struct sde_encoder_virt *sde_enc = NULL;
  4939. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4940. SDE_ERROR("invalid parameters\n");
  4941. return -EINVAL;
  4942. }
  4943. priv = enc->dev->dev_private;
  4944. sde_enc = to_sde_encoder_virt(enc);
  4945. if (!sde_enc->crtc || (sde_enc->crtc->index
  4946. >= ARRAY_SIZE(priv->event_thread))) {
  4947. SDE_DEBUG_ENC(sde_enc,
  4948. "invalid cached CRTC: %d or crtc index: %d\n",
  4949. sde_enc->crtc == NULL,
  4950. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4951. return -EINVAL;
  4952. }
  4953. SDE_EVT32_VERBOSE(DRMID(enc));
  4954. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4955. if (!skip_pre_kickoff) {
  4956. kthread_queue_work(&event_thread->worker,
  4957. &sde_enc->esd_trigger_work);
  4958. kthread_flush_work(&sde_enc->esd_trigger_work);
  4959. }
  4960. /**
  4961. * panel may stop generating te signal (vsync) during esd failure. rsc
  4962. * hardware may hang without vsync. Avoid rsc hang by generating the
  4963. * vsync from watchdog timer instead of panel.
  4964. */
  4965. _sde_encoder_switch_to_watchdog_vsync(enc);
  4966. if (!skip_pre_kickoff)
  4967. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4968. return 0;
  4969. }
  4970. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4971. {
  4972. struct sde_encoder_virt *sde_enc;
  4973. if (!encoder) {
  4974. SDE_ERROR("invalid drm enc\n");
  4975. return false;
  4976. }
  4977. sde_enc = to_sde_encoder_virt(encoder);
  4978. return sde_enc->recovery_events_enabled;
  4979. }
  4980. void sde_encoder_recovery_events_handler(struct drm_encoder *encoder,
  4981. bool enabled)
  4982. {
  4983. struct sde_encoder_virt *sde_enc;
  4984. if (!encoder) {
  4985. SDE_ERROR("invalid drm enc\n");
  4986. return;
  4987. }
  4988. sde_enc = to_sde_encoder_virt(encoder);
  4989. sde_enc->recovery_events_enabled = enabled;
  4990. }