sde_kms.c 89 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598
  1. /*
  2. * Copyright (c) 2014-2019, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <drm/drm_crtc.h>
  20. #include <drm/drm_fixed.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/of_address.h>
  23. #include <linux/of_irq.h>
  24. #include <linux/dma-buf.h>
  25. #include <linux/memblock.h>
  26. #include <linux/bootmem.h>
  27. #include "msm_drv.h"
  28. #include "msm_mmu.h"
  29. #include "msm_gem.h"
  30. #include "dsi_display.h"
  31. #include "dsi_drm.h"
  32. #include "sde_wb.h"
  33. #include "dp_display.h"
  34. #include "dp_drm.h"
  35. #include "sde_kms.h"
  36. #include "sde_core_irq.h"
  37. #include "sde_formats.h"
  38. #include "sde_hw_vbif.h"
  39. #include "sde_vbif.h"
  40. #include "sde_encoder.h"
  41. #include "sde_plane.h"
  42. #include "sde_crtc.h"
  43. #include "sde_reg_dma.h"
  44. #include "sde_connector.h"
  45. #include <soc/qcom/scm.h>
  46. #include "soc/qcom/secure_buffer.h"
  47. #include "soc/qcom/qtee_shmbridge.h"
  48. #define CREATE_TRACE_POINTS
  49. #include "sde_trace.h"
  50. /* defines for secure channel call */
  51. #define MEM_PROTECT_SD_CTRL_SWITCH 0x18
  52. #define MDP_DEVICE_ID 0x1A
  53. static const char * const iommu_ports[] = {
  54. "mdp_0",
  55. };
  56. /**
  57. * Controls size of event log buffer. Specified as a power of 2.
  58. */
  59. #define SDE_EVTLOG_SIZE 1024
  60. /*
  61. * To enable overall DRM driver logging
  62. * # echo 0x2 > /sys/module/drm/parameters/debug
  63. *
  64. * To enable DRM driver h/w logging
  65. * # echo <mask> > /sys/kernel/debug/dri/0/debug/hw_log_mask
  66. *
  67. * See sde_hw_mdss.h for h/w logging mask definitions (search for SDE_DBG_MASK_)
  68. */
  69. #define SDE_DEBUGFS_DIR "msm_sde"
  70. #define SDE_DEBUGFS_HWMASKNAME "hw_log_mask"
  71. #define SDE_KMS_MODESET_LOCK_TIMEOUT_US 500
  72. #define SDE_KMS_MODESET_LOCK_MAX_TRIALS 20
  73. /**
  74. * sdecustom - enable certain driver customizations for sde clients
  75. * Enabling this modifies the standard DRM behavior slightly and assumes
  76. * that the clients have specific knowledge about the modifications that
  77. * are involved, so don't enable this unless you know what you're doing.
  78. *
  79. * Parts of the driver that are affected by this setting may be located by
  80. * searching for invocations of the 'sde_is_custom_client()' function.
  81. *
  82. * This is disabled by default.
  83. */
  84. static bool sdecustom = true;
  85. module_param(sdecustom, bool, 0400);
  86. MODULE_PARM_DESC(sdecustom, "Enable customizations for sde clients");
  87. static int sde_kms_hw_init(struct msm_kms *kms);
  88. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms);
  89. static int _sde_kms_mmu_init(struct sde_kms *sde_kms);
  90. static int _sde_kms_register_events(struct msm_kms *kms,
  91. struct drm_mode_object *obj, u32 event, bool en);
  92. bool sde_is_custom_client(void)
  93. {
  94. return sdecustom;
  95. }
  96. #ifdef CONFIG_DEBUG_FS
  97. void *sde_debugfs_get_root(struct sde_kms *sde_kms)
  98. {
  99. struct msm_drm_private *priv;
  100. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  101. return NULL;
  102. priv = sde_kms->dev->dev_private;
  103. return priv->debug_root;
  104. }
  105. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  106. {
  107. void *p;
  108. int rc;
  109. void *debugfs_root;
  110. p = sde_hw_util_get_log_mask_ptr();
  111. if (!sde_kms || !p)
  112. return -EINVAL;
  113. debugfs_root = sde_debugfs_get_root(sde_kms);
  114. if (!debugfs_root)
  115. return -EINVAL;
  116. /* allow debugfs_root to be NULL */
  117. debugfs_create_x32(SDE_DEBUGFS_HWMASKNAME, 0600, debugfs_root, p);
  118. (void) sde_debugfs_vbif_init(sde_kms, debugfs_root);
  119. (void) sde_debugfs_core_irq_init(sde_kms, debugfs_root);
  120. rc = sde_core_perf_debugfs_init(&sde_kms->perf, debugfs_root);
  121. if (rc) {
  122. SDE_ERROR("failed to init perf %d\n", rc);
  123. return rc;
  124. }
  125. if (sde_kms->catalog->qdss_count)
  126. debugfs_create_u32("qdss", 0600, debugfs_root,
  127. (u32 *)&sde_kms->qdss_enabled);
  128. return 0;
  129. }
  130. static void _sde_debugfs_destroy(struct sde_kms *sde_kms)
  131. {
  132. /* don't need to NULL check debugfs_root */
  133. if (sde_kms) {
  134. sde_debugfs_vbif_destroy(sde_kms);
  135. sde_debugfs_core_irq_destroy(sde_kms);
  136. }
  137. }
  138. #else
  139. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  140. {
  141. return 0;
  142. }
  143. static void _sde_debugfs_destroy(struct sde_kms *sde_kms)
  144. {
  145. }
  146. #endif
  147. static int sde_kms_enable_vblank(struct msm_kms *kms, struct drm_crtc *crtc)
  148. {
  149. int ret = 0;
  150. SDE_ATRACE_BEGIN("sde_kms_enable_vblank");
  151. ret = sde_crtc_vblank(crtc, true);
  152. SDE_ATRACE_END("sde_kms_enable_vblank");
  153. return ret;
  154. }
  155. static void sde_kms_disable_vblank(struct msm_kms *kms, struct drm_crtc *crtc)
  156. {
  157. SDE_ATRACE_BEGIN("sde_kms_disable_vblank");
  158. sde_crtc_vblank(crtc, false);
  159. SDE_ATRACE_END("sde_kms_disable_vblank");
  160. }
  161. static void sde_kms_wait_for_frame_transfer_complete(struct msm_kms *kms,
  162. struct drm_crtc *crtc)
  163. {
  164. struct drm_encoder *encoder;
  165. struct drm_device *dev;
  166. int ret;
  167. if (!kms || !crtc || !crtc->state || !crtc->dev) {
  168. SDE_ERROR("invalid params\n");
  169. return;
  170. }
  171. if (!crtc->state->enable) {
  172. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  173. return;
  174. }
  175. if (!crtc->state->active) {
  176. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  177. return;
  178. }
  179. dev = crtc->dev;
  180. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  181. if (encoder->crtc != crtc)
  182. continue;
  183. /*
  184. * Video Mode - Wait for VSYNC
  185. * Cmd Mode - Wait for PP_DONE. Will be no-op if transfer is
  186. * complete
  187. */
  188. SDE_EVT32_VERBOSE(DRMID(crtc));
  189. ret = sde_encoder_wait_for_event(encoder, MSM_ENC_TX_COMPLETE);
  190. if (ret && ret != -EWOULDBLOCK) {
  191. SDE_ERROR(
  192. "[crtc: %d][enc: %d] wait for commit done returned %d\n",
  193. crtc->base.id, encoder->base.id, ret);
  194. break;
  195. }
  196. }
  197. }
  198. static int _sde_kms_secure_ctrl_xin_clients(struct sde_kms *sde_kms,
  199. struct drm_crtc *crtc, bool enable)
  200. {
  201. struct drm_device *dev;
  202. struct msm_drm_private *priv;
  203. struct sde_mdss_cfg *sde_cfg;
  204. struct drm_plane *plane;
  205. int i, ret;
  206. dev = sde_kms->dev;
  207. priv = dev->dev_private;
  208. sde_cfg = sde_kms->catalog;
  209. ret = sde_vbif_halt_xin_mask(sde_kms,
  210. sde_cfg->sui_block_xin_mask, enable);
  211. if (ret) {
  212. SDE_ERROR("failed to halt some xin-clients, ret:%d\n", ret);
  213. return ret;
  214. }
  215. if (enable) {
  216. for (i = 0; i < priv->num_planes; i++) {
  217. plane = priv->planes[i];
  218. sde_plane_secure_ctrl_xin_client(plane, crtc);
  219. }
  220. }
  221. return 0;
  222. }
  223. /**
  224. * _sde_kms_scm_call - makes secure channel call to switch the VMIDs
  225. * @sde_kms: Pointer to sde_kms struct
  226. * @vimd: switch the stage 2 translation to this VMID
  227. */
  228. static int _sde_kms_scm_call(struct sde_kms *sde_kms, int vmid)
  229. {
  230. struct scm_desc desc = {0};
  231. uint32_t num_sids;
  232. uint32_t *sec_sid;
  233. uint32_t mem_protect_sd_ctrl_id = MEM_PROTECT_SD_CTRL_SWITCH;
  234. struct sde_mdss_cfg *sde_cfg = sde_kms->catalog;
  235. int ret = 0, i;
  236. struct qtee_shm shm;
  237. bool qtee_en = qtee_shmbridge_is_enabled();
  238. num_sids = sde_cfg->sec_sid_mask_count;
  239. if (!num_sids) {
  240. SDE_ERROR("secure SID masks not configured, vmid 0x%x\n", vmid);
  241. return -EINVAL;
  242. }
  243. if (qtee_en) {
  244. ret = qtee_shmbridge_allocate_shm(num_sids * sizeof(uint32_t),
  245. &shm);
  246. if (ret)
  247. return -ENOMEM;
  248. sec_sid = (uint32_t *) shm.vaddr;
  249. desc.args[1] = shm.paddr;
  250. desc.args[2] = shm.size;
  251. } else {
  252. sec_sid = kcalloc(num_sids, sizeof(uint32_t), GFP_KERNEL);
  253. if (!sec_sid)
  254. return -ENOMEM;
  255. desc.args[1] = SCM_BUFFER_PHYS(sec_sid);
  256. desc.args[2] = sizeof(uint32_t) * num_sids;
  257. }
  258. desc.arginfo = SCM_ARGS(4, SCM_VAL, SCM_RW, SCM_VAL, SCM_VAL);
  259. desc.args[0] = MDP_DEVICE_ID;
  260. desc.args[3] = vmid;
  261. for (i = 0; i < num_sids; i++) {
  262. sec_sid[i] = sde_cfg->sec_sid_mask[i];
  263. SDE_DEBUG("sid_mask[%d]: %d\n", i, sec_sid[i]);
  264. }
  265. dmac_flush_range(sec_sid, sec_sid + num_sids);
  266. SDE_DEBUG("calling scm_call for vmid 0x%x, num_sids %d, qtee_en %d",
  267. vmid, num_sids, qtee_en);
  268. ret = scm_call2(SCM_SIP_FNID(SCM_SVC_MP,
  269. mem_protect_sd_ctrl_id), &desc);
  270. if (ret)
  271. SDE_ERROR("Error:scm_call2, vmid %lld, ret%d\n",
  272. desc.args[3], ret);
  273. SDE_EVT32(mem_protect_sd_ctrl_id, desc.args[0], desc.args[2],
  274. desc.args[3], qtee_en, num_sids, ret);
  275. if (qtee_en)
  276. qtee_shmbridge_free_shm(&shm);
  277. else
  278. kfree(sec_sid);
  279. return ret;
  280. }
  281. static int _sde_kms_detach_all_cb(struct sde_kms *sde_kms, u32 vmid)
  282. {
  283. u32 ret;
  284. if (atomic_inc_return(&sde_kms->detach_all_cb) > 1)
  285. return 0;
  286. /* detach_all_contexts */
  287. ret = sde_kms_mmu_detach(sde_kms, false);
  288. if (ret) {
  289. SDE_ERROR("failed to detach all cb ret:%d\n", ret);
  290. goto mmu_error;
  291. }
  292. ret = _sde_kms_scm_call(sde_kms, vmid);
  293. if (ret) {
  294. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  295. goto scm_error;
  296. }
  297. return 0;
  298. scm_error:
  299. sde_kms_mmu_attach(sde_kms, false);
  300. mmu_error:
  301. atomic_dec(&sde_kms->detach_all_cb);
  302. return ret;
  303. }
  304. static int _sde_kms_attach_all_cb(struct sde_kms *sde_kms, u32 vmid,
  305. u32 old_vmid)
  306. {
  307. u32 ret;
  308. if (atomic_dec_return(&sde_kms->detach_all_cb) != 0)
  309. return 0;
  310. ret = _sde_kms_scm_call(sde_kms, vmid);
  311. if (ret) {
  312. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  313. goto scm_error;
  314. }
  315. /* attach_all_contexts */
  316. ret = sde_kms_mmu_attach(sde_kms, false);
  317. if (ret) {
  318. SDE_ERROR("failed to attach all cb ret:%d\n", ret);
  319. goto mmu_error;
  320. }
  321. return 0;
  322. mmu_error:
  323. _sde_kms_scm_call(sde_kms, old_vmid);
  324. scm_error:
  325. atomic_inc(&sde_kms->detach_all_cb);
  326. return ret;
  327. }
  328. static int _sde_kms_detach_sec_cb(struct sde_kms *sde_kms, int vmid)
  329. {
  330. u32 ret;
  331. if (atomic_inc_return(&sde_kms->detach_sec_cb) > 1)
  332. return 0;
  333. /* detach secure_context */
  334. ret = sde_kms_mmu_detach(sde_kms, true);
  335. if (ret) {
  336. SDE_ERROR("failed to detach sec cb ret:%d\n", ret);
  337. goto mmu_error;
  338. }
  339. ret = _sde_kms_scm_call(sde_kms, vmid);
  340. if (ret) {
  341. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  342. goto scm_error;
  343. }
  344. return 0;
  345. scm_error:
  346. sde_kms_mmu_attach(sde_kms, true);
  347. mmu_error:
  348. atomic_dec(&sde_kms->detach_sec_cb);
  349. return ret;
  350. }
  351. static int _sde_kms_attach_sec_cb(struct sde_kms *sde_kms, u32 vmid,
  352. u32 old_vmid)
  353. {
  354. u32 ret;
  355. if (atomic_dec_return(&sde_kms->detach_sec_cb) != 0)
  356. return 0;
  357. ret = _sde_kms_scm_call(sde_kms, vmid);
  358. if (ret) {
  359. goto scm_error;
  360. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  361. }
  362. ret = sde_kms_mmu_attach(sde_kms, true);
  363. if (ret) {
  364. SDE_ERROR("failed to attach sec cb ret:%d\n", ret);
  365. goto mmu_error;
  366. }
  367. return 0;
  368. mmu_error:
  369. _sde_kms_scm_call(sde_kms, old_vmid);
  370. scm_error:
  371. atomic_inc(&sde_kms->detach_sec_cb);
  372. return ret;
  373. }
  374. static int _sde_kms_sui_misr_ctrl(struct sde_kms *sde_kms,
  375. struct drm_crtc *crtc, bool enable)
  376. {
  377. int ret;
  378. if (enable) {
  379. ret = pm_runtime_get_sync(sde_kms->dev->dev);
  380. if (ret < 0) {
  381. SDE_ERROR("failed to enable resource, ret:%d\n", ret);
  382. return ret;
  383. }
  384. sde_crtc_misr_setup(crtc, true, 1);
  385. ret = _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, true);
  386. if (ret) {
  387. sde_crtc_misr_setup(crtc, false, 0);
  388. pm_runtime_put_sync(sde_kms->dev->dev);
  389. return ret;
  390. }
  391. } else {
  392. _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, false);
  393. sde_crtc_misr_setup(crtc, false, 0);
  394. pm_runtime_put_sync(sde_kms->dev->dev);
  395. }
  396. return 0;
  397. }
  398. static int _sde_kms_secure_ctrl(struct sde_kms *sde_kms, struct drm_crtc *crtc,
  399. bool post_commit)
  400. {
  401. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  402. int old_smmu_state = smmu_state->state;
  403. int ret = 0;
  404. u32 vmid;
  405. if (!sde_kms || !crtc) {
  406. SDE_ERROR("invalid argument(s)\n");
  407. return -EINVAL;
  408. }
  409. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->transition_type,
  410. post_commit, smmu_state->sui_misr_state,
  411. smmu_state->secure_level, SDE_EVTLOG_FUNC_ENTRY);
  412. if ((!smmu_state->transition_type) ||
  413. ((smmu_state->transition_type == POST_COMMIT) && !post_commit))
  414. /* Bail out */
  415. return 0;
  416. /* enable sui misr if requested, before the transition */
  417. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ) {
  418. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, true);
  419. if (ret) {
  420. smmu_state->sui_misr_state == NONE;
  421. goto end;
  422. }
  423. }
  424. mutex_lock(&sde_kms->secure_transition_lock);
  425. switch (smmu_state->state) {
  426. case DETACH_ALL_REQ:
  427. ret = _sde_kms_detach_all_cb(sde_kms, VMID_CP_SEC_DISPLAY);
  428. if (!ret)
  429. smmu_state->state = DETACHED;
  430. break;
  431. case ATTACH_ALL_REQ:
  432. ret = _sde_kms_attach_all_cb(sde_kms, VMID_CP_PIXEL,
  433. VMID_CP_SEC_DISPLAY);
  434. if (!ret) {
  435. smmu_state->state = ATTACHED;
  436. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  437. }
  438. break;
  439. case DETACH_SEC_REQ:
  440. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  441. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  442. ret = _sde_kms_detach_sec_cb(sde_kms, vmid);
  443. if (!ret)
  444. smmu_state->state = DETACHED_SEC;
  445. break;
  446. case ATTACH_SEC_REQ:
  447. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  448. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  449. ret = _sde_kms_attach_sec_cb(sde_kms, VMID_CP_PIXEL, vmid);
  450. if (!ret) {
  451. smmu_state->state = ATTACHED;
  452. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  453. }
  454. break;
  455. default:
  456. SDE_ERROR("crtc%d: invalid smmu state %d transition type %d\n",
  457. DRMID(crtc), smmu_state->state,
  458. smmu_state->transition_type);
  459. ret = -EINVAL;
  460. break;
  461. }
  462. mutex_unlock(&sde_kms->secure_transition_lock);
  463. /* disable sui misr if requested, after the transition */
  464. if (!ret && (smmu_state->sui_misr_state == SUI_MISR_DISABLE_REQ)) {
  465. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  466. if (ret)
  467. goto end;
  468. }
  469. end:
  470. smmu_state->transition_error = false;
  471. if (ret) {
  472. smmu_state->transition_error = true;
  473. SDE_ERROR(
  474. "crtc%d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  475. DRMID(crtc), old_smmu_state, smmu_state->state,
  476. smmu_state->secure_level, ret);
  477. smmu_state->state = smmu_state->prev_state;
  478. smmu_state->secure_level = smmu_state->prev_secure_level;
  479. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ)
  480. _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  481. }
  482. SDE_DEBUG("crtc %d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  483. DRMID(crtc), old_smmu_state, smmu_state->state,
  484. smmu_state->secure_level, ret);
  485. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->prev_state,
  486. smmu_state->transition_type,
  487. smmu_state->transition_error,
  488. smmu_state->secure_level, smmu_state->prev_secure_level,
  489. smmu_state->sui_misr_state, ret, SDE_EVTLOG_FUNC_EXIT);
  490. smmu_state->sui_misr_state = NONE;
  491. smmu_state->transition_type = NONE;
  492. return ret;
  493. }
  494. static int sde_kms_prepare_secure_transition(struct msm_kms *kms,
  495. struct drm_atomic_state *state)
  496. {
  497. struct drm_crtc *crtc;
  498. struct drm_crtc_state *old_crtc_state;
  499. struct drm_plane *plane;
  500. struct drm_plane_state *plane_state;
  501. struct sde_kms *sde_kms = to_sde_kms(kms);
  502. struct drm_device *dev = sde_kms->dev;
  503. int i, ops = 0, ret = 0;
  504. bool old_valid_fb = false;
  505. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  506. for_each_old_crtc_in_state(state, crtc, old_crtc_state, i) {
  507. if (!crtc->state || !crtc->state->active)
  508. continue;
  509. /*
  510. * It is safe to assume only one active crtc,
  511. * and compatible translation modes on the
  512. * planes staged on this crtc.
  513. * otherwise validation would have failed.
  514. * For this CRTC,
  515. */
  516. /*
  517. * 1. Check if old state on the CRTC has planes
  518. * staged with valid fbs
  519. */
  520. for_each_old_plane_in_state(state, plane, plane_state, i) {
  521. if (!plane_state->crtc)
  522. continue;
  523. if (plane_state->fb) {
  524. old_valid_fb = true;
  525. break;
  526. }
  527. }
  528. /*
  529. * 2.Get the operations needed to be performed before
  530. * secure transition can be initiated.
  531. */
  532. ops = sde_crtc_get_secure_transition_ops(crtc,
  533. old_crtc_state, old_valid_fb);
  534. if (ops < 0) {
  535. SDE_ERROR("invalid secure operations %x\n", ops);
  536. return ops;
  537. }
  538. if (!ops) {
  539. smmu_state->transition_error = false;
  540. goto no_ops;
  541. }
  542. SDE_DEBUG("%d:secure operations(%x) started on state:%pK\n",
  543. crtc->base.id, ops, crtc->state);
  544. SDE_EVT32(DRMID(crtc), ops, crtc->state, old_valid_fb);
  545. /* 3. Perform operations needed for secure transition */
  546. if (ops & SDE_KMS_OPS_WAIT_FOR_TX_DONE) {
  547. SDE_DEBUG("wait_for_transfer_done\n");
  548. sde_kms_wait_for_frame_transfer_complete(kms, crtc);
  549. }
  550. if (ops & SDE_KMS_OPS_CLEANUP_PLANE_FB) {
  551. SDE_DEBUG("cleanup planes\n");
  552. drm_atomic_helper_cleanup_planes(dev, state);
  553. }
  554. if (ops & SDE_KMS_OPS_SECURE_STATE_CHANGE) {
  555. SDE_DEBUG("secure ctrl\n");
  556. _sde_kms_secure_ctrl(sde_kms, crtc, false);
  557. }
  558. if (ops & SDE_KMS_OPS_PREPARE_PLANE_FB) {
  559. SDE_DEBUG("prepare planes %d",
  560. crtc->state->plane_mask);
  561. drm_atomic_crtc_for_each_plane(plane,
  562. crtc) {
  563. const struct drm_plane_helper_funcs *funcs;
  564. plane_state = plane->state;
  565. funcs = plane->helper_private;
  566. SDE_DEBUG("psde:%d FB[%u]\n",
  567. plane->base.id,
  568. plane->fb->base.id);
  569. if (!funcs)
  570. continue;
  571. if (funcs->prepare_fb(plane, plane_state)) {
  572. ret = funcs->prepare_fb(plane,
  573. plane_state);
  574. if (ret)
  575. return ret;
  576. }
  577. }
  578. }
  579. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  580. SDE_DEBUG("secure operations completed\n");
  581. }
  582. no_ops:
  583. return 0;
  584. }
  585. static int _sde_kms_release_splash_buffer(unsigned int mem_addr,
  586. unsigned int splash_buffer_size,
  587. unsigned int ramdump_base,
  588. unsigned int ramdump_buffer_size)
  589. {
  590. unsigned long pfn_start, pfn_end, pfn_idx;
  591. int ret = 0;
  592. if (!mem_addr || !splash_buffer_size) {
  593. SDE_ERROR("invalid params\n");
  594. return -EINVAL;
  595. }
  596. /* leave ramdump memory only if base address matches */
  597. if (ramdump_base == mem_addr &&
  598. ramdump_buffer_size <= splash_buffer_size) {
  599. mem_addr += ramdump_buffer_size;
  600. splash_buffer_size -= ramdump_buffer_size;
  601. }
  602. pfn_start = mem_addr >> PAGE_SHIFT;
  603. pfn_end = (mem_addr + splash_buffer_size) >> PAGE_SHIFT;
  604. ret = memblock_free(mem_addr, splash_buffer_size);
  605. if (ret) {
  606. SDE_ERROR("continuous splash memory free failed:%d\n", ret);
  607. return ret;
  608. }
  609. for (pfn_idx = pfn_start; pfn_idx < pfn_end; pfn_idx++)
  610. free_reserved_page(pfn_to_page(pfn_idx));
  611. return ret;
  612. }
  613. static int _sde_kms_splash_mem_get(struct sde_kms *sde_kms,
  614. struct sde_splash_mem *splash)
  615. {
  616. struct msm_mmu *mmu = NULL;
  617. int ret = 0;
  618. if (!sde_kms->aspace[0]) {
  619. SDE_ERROR("aspace not found for sde kms node\n");
  620. return -EINVAL;
  621. }
  622. mmu = sde_kms->aspace[0]->mmu;
  623. if (!mmu) {
  624. SDE_ERROR("mmu not found for aspace\n");
  625. return -EINVAL;
  626. }
  627. if (!splash || !mmu->funcs || !mmu->funcs->one_to_one_map) {
  628. SDE_ERROR("invalid input params for map\n");
  629. return -EINVAL;
  630. }
  631. if (!splash->ref_cnt) {
  632. ret = mmu->funcs->one_to_one_map(mmu, splash->splash_buf_base,
  633. splash->splash_buf_base,
  634. splash->splash_buf_size,
  635. IOMMU_READ | IOMMU_NOEXEC);
  636. if (ret)
  637. SDE_ERROR("splash memory smmu map failed:%d\n", ret);
  638. }
  639. splash->ref_cnt++;
  640. SDE_DEBUG("one2one mapping done for base:%lx size:%x ref_cnt:%d\n",
  641. splash->splash_buf_base,
  642. splash->splash_buf_size,
  643. splash->ref_cnt);
  644. return ret;
  645. }
  646. static int _sde_kms_map_all_splash_regions(struct sde_kms *sde_kms)
  647. {
  648. int i = 0;
  649. int ret = 0;
  650. if (!sde_kms)
  651. return -EINVAL;
  652. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  653. ret = _sde_kms_splash_mem_get(sde_kms,
  654. sde_kms->splash_data.splash_display[i].splash);
  655. if (ret)
  656. return ret;
  657. }
  658. return ret;
  659. }
  660. static int _sde_kms_splash_mem_put(struct sde_kms *sde_kms,
  661. struct sde_splash_mem *splash)
  662. {
  663. struct msm_mmu *mmu = NULL;
  664. int rc = 0;
  665. if (!sde_kms || !sde_kms->aspace[0] || !sde_kms->aspace[0]->mmu) {
  666. SDE_ERROR("invalid params\n");
  667. return -EINVAL;
  668. }
  669. mmu = sde_kms->aspace[0]->mmu;
  670. if (!splash || !splash->ref_cnt ||
  671. !mmu || !mmu->funcs || !mmu->funcs->one_to_one_unmap)
  672. return -EINVAL;
  673. splash->ref_cnt--;
  674. SDE_DEBUG("splash base:%lx refcnt:%d\n",
  675. splash->splash_buf_base, splash->ref_cnt);
  676. if (!splash->ref_cnt) {
  677. mmu->funcs->one_to_one_unmap(mmu, splash->splash_buf_base,
  678. splash->splash_buf_size);
  679. rc = _sde_kms_release_splash_buffer(splash->splash_buf_base,
  680. splash->splash_buf_size, splash->ramdump_base,
  681. splash->ramdump_size);
  682. splash->splash_buf_base = 0;
  683. splash->splash_buf_size = 0;
  684. }
  685. return rc;
  686. }
  687. static int _sde_kms_unmap_all_splash_regions(struct sde_kms *sde_kms)
  688. {
  689. int i = 0;
  690. int ret = 0;
  691. if (!sde_kms)
  692. return -EINVAL;
  693. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  694. ret = _sde_kms_splash_mem_put(sde_kms,
  695. sde_kms->splash_data.splash_display[i].splash);
  696. if (ret)
  697. return ret;
  698. }
  699. return ret;
  700. }
  701. static void sde_kms_prepare_commit(struct msm_kms *kms,
  702. struct drm_atomic_state *state)
  703. {
  704. struct sde_kms *sde_kms;
  705. struct msm_drm_private *priv;
  706. struct drm_device *dev;
  707. struct drm_encoder *encoder;
  708. struct drm_crtc *crtc;
  709. struct drm_crtc_state *crtc_state;
  710. int i, rc;
  711. if (!kms)
  712. return;
  713. sde_kms = to_sde_kms(kms);
  714. dev = sde_kms->dev;
  715. if (!dev || !dev->dev_private)
  716. return;
  717. priv = dev->dev_private;
  718. SDE_ATRACE_BEGIN("prepare_commit");
  719. rc = pm_runtime_get_sync(sde_kms->dev->dev);
  720. if (rc < 0) {
  721. SDE_ERROR("failed to enable power resources %d\n", rc);
  722. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  723. goto end;
  724. }
  725. if (sde_kms->first_kickoff) {
  726. sde_power_scale_reg_bus(&priv->phandle, VOTE_INDEX_HIGH, false);
  727. sde_kms->first_kickoff = false;
  728. }
  729. for_each_old_crtc_in_state(state, crtc, crtc_state, i) {
  730. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  731. head) {
  732. if (encoder->crtc != crtc)
  733. continue;
  734. sde_encoder_prepare_commit(encoder);
  735. }
  736. }
  737. /*
  738. * NOTE: for secure use cases we want to apply the new HW
  739. * configuration only after completing preparation for secure
  740. * transitions prepare below if any transtions is required.
  741. */
  742. sde_kms_prepare_secure_transition(kms, state);
  743. end:
  744. SDE_ATRACE_END("prepare_commit");
  745. }
  746. static void sde_kms_commit(struct msm_kms *kms,
  747. struct drm_atomic_state *old_state)
  748. {
  749. struct sde_kms *sde_kms;
  750. struct drm_crtc *crtc;
  751. struct drm_crtc_state *old_crtc_state;
  752. int i;
  753. if (!kms || !old_state)
  754. return;
  755. sde_kms = to_sde_kms(kms);
  756. if (!sde_kms_power_resource_is_enabled(sde_kms->dev)) {
  757. SDE_ERROR("power resource is not enabled\n");
  758. return;
  759. }
  760. SDE_ATRACE_BEGIN("sde_kms_commit");
  761. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  762. if (crtc->state->active) {
  763. SDE_EVT32(DRMID(crtc));
  764. sde_crtc_commit_kickoff(crtc, old_crtc_state);
  765. }
  766. }
  767. SDE_ATRACE_END("sde_kms_commit");
  768. }
  769. static void _sde_kms_free_splash_region(struct sde_kms *sde_kms,
  770. struct sde_splash_display *splash_display)
  771. {
  772. if (!sde_kms || !splash_display ||
  773. !sde_kms->splash_data.num_splash_displays)
  774. return;
  775. _sde_kms_splash_mem_put(sde_kms, splash_display->splash);
  776. sde_kms->splash_data.num_splash_displays--;
  777. SDE_DEBUG("cont_splash handoff done, remaining:%d\n",
  778. sde_kms->splash_data.num_splash_displays);
  779. memset(splash_display, 0x0, sizeof(struct sde_splash_display));
  780. }
  781. static void _sde_kms_release_splash_resource(struct sde_kms *sde_kms,
  782. struct drm_crtc *crtc)
  783. {
  784. struct msm_drm_private *priv;
  785. struct sde_splash_display *splash_display;
  786. int i;
  787. if (!sde_kms || !crtc)
  788. return;
  789. priv = sde_kms->dev->dev_private;
  790. if (!crtc->state->active || !sde_kms->splash_data.num_splash_displays)
  791. return;
  792. SDE_EVT32(DRMID(crtc), crtc->state->active,
  793. sde_kms->splash_data.num_splash_displays);
  794. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  795. splash_display = &sde_kms->splash_data.splash_display[i];
  796. if (splash_display->encoder &&
  797. crtc == splash_display->encoder->crtc)
  798. break;
  799. }
  800. if (i >= MAX_DSI_DISPLAYS)
  801. return;
  802. if (splash_display->cont_splash_enabled) {
  803. sde_encoder_update_caps_for_cont_splash(splash_display->encoder,
  804. splash_display, false);
  805. _sde_kms_free_splash_region(sde_kms, splash_display);
  806. }
  807. /* remove the votes if all displays are done with splash */
  808. if (!sde_kms->splash_data.num_splash_displays) {
  809. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  810. sde_power_data_bus_set_quota(&priv->phandle, i,
  811. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  812. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  813. pm_runtime_put_sync(sde_kms->dev->dev);
  814. }
  815. }
  816. static void sde_kms_complete_commit(struct msm_kms *kms,
  817. struct drm_atomic_state *old_state)
  818. {
  819. struct sde_kms *sde_kms;
  820. struct msm_drm_private *priv;
  821. struct drm_crtc *crtc;
  822. struct drm_crtc_state *old_crtc_state;
  823. struct drm_connector *connector;
  824. struct drm_connector_state *old_conn_state;
  825. struct msm_display_conn_params params;
  826. int i, rc = 0;
  827. if (!kms || !old_state)
  828. return;
  829. sde_kms = to_sde_kms(kms);
  830. if (!sde_kms->dev || !sde_kms->dev->dev_private)
  831. return;
  832. priv = sde_kms->dev->dev_private;
  833. if (sde_kms_power_resource_is_enabled(sde_kms->dev) < 0) {
  834. SDE_ERROR("power resource is not enabled\n");
  835. return;
  836. }
  837. SDE_ATRACE_BEGIN("sde_kms_complete_commit");
  838. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  839. sde_crtc_complete_commit(crtc, old_crtc_state);
  840. /* complete secure transitions if any */
  841. if (sde_kms->smmu_state.transition_type == POST_COMMIT)
  842. _sde_kms_secure_ctrl(sde_kms, crtc, true);
  843. }
  844. for_each_old_connector_in_state(old_state, connector,
  845. old_conn_state, i) {
  846. struct sde_connector *c_conn;
  847. c_conn = to_sde_connector(connector);
  848. if (!c_conn->ops.post_kickoff)
  849. continue;
  850. memset(&params, 0, sizeof(params));
  851. sde_connector_complete_qsync_commit(connector, &params);
  852. rc = c_conn->ops.post_kickoff(connector, &params);
  853. if (rc) {
  854. pr_err("Connector Post kickoff failed rc=%d\n",
  855. rc);
  856. }
  857. }
  858. pm_runtime_put_sync(sde_kms->dev->dev);
  859. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i)
  860. _sde_kms_release_splash_resource(sde_kms, crtc);
  861. SDE_EVT32_VERBOSE(SDE_EVTLOG_FUNC_EXIT);
  862. SDE_ATRACE_END("sde_kms_complete_commit");
  863. }
  864. static void sde_kms_wait_for_commit_done(struct msm_kms *kms,
  865. struct drm_crtc *crtc)
  866. {
  867. struct drm_encoder *encoder;
  868. struct drm_device *dev;
  869. int ret;
  870. if (!kms || !crtc || !crtc->state) {
  871. SDE_ERROR("invalid params\n");
  872. return;
  873. }
  874. dev = crtc->dev;
  875. if (!crtc->state->enable) {
  876. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  877. return;
  878. }
  879. if (!crtc->state->active) {
  880. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  881. return;
  882. }
  883. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  884. SDE_ERROR("power resource is not enabled\n");
  885. return;
  886. }
  887. SDE_ATRACE_BEGIN("sde_kms_wait_for_commit_done");
  888. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  889. if (encoder->crtc != crtc)
  890. continue;
  891. /*
  892. * Wait for post-flush if necessary to delay before
  893. * plane_cleanup. For example, wait for vsync in case of video
  894. * mode panels. This may be a no-op for command mode panels.
  895. */
  896. SDE_EVT32_VERBOSE(DRMID(crtc));
  897. ret = sde_encoder_wait_for_event(encoder, MSM_ENC_COMMIT_DONE);
  898. if (ret && ret != -EWOULDBLOCK) {
  899. SDE_ERROR("wait for commit done returned %d\n", ret);
  900. sde_crtc_request_frame_reset(crtc);
  901. break;
  902. }
  903. sde_crtc_complete_flip(crtc, NULL);
  904. }
  905. SDE_ATRACE_END("sde_ksm_wait_for_commit_done");
  906. }
  907. static void sde_kms_prepare_fence(struct msm_kms *kms,
  908. struct drm_atomic_state *old_state)
  909. {
  910. struct drm_crtc *crtc;
  911. struct drm_crtc_state *old_crtc_state;
  912. int i, rc;
  913. if (!kms || !old_state || !old_state->dev || !old_state->acquire_ctx) {
  914. SDE_ERROR("invalid argument(s)\n");
  915. return;
  916. }
  917. SDE_ATRACE_BEGIN("sde_kms_prepare_fence");
  918. retry:
  919. /* attempt to acquire ww mutex for connection */
  920. rc = drm_modeset_lock(&old_state->dev->mode_config.connection_mutex,
  921. old_state->acquire_ctx);
  922. if (rc == -EDEADLK) {
  923. drm_modeset_backoff(old_state->acquire_ctx);
  924. goto retry;
  925. }
  926. /* old_state actually contains updated crtc pointers */
  927. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  928. if (crtc->state->active || crtc->state->active_changed)
  929. sde_crtc_prepare_commit(crtc, old_crtc_state);
  930. }
  931. SDE_ATRACE_END("sde_kms_prepare_fence");
  932. }
  933. /**
  934. * _sde_kms_get_displays - query for underlying display handles and cache them
  935. * @sde_kms: Pointer to sde kms structure
  936. * Returns: Zero on success
  937. */
  938. static int _sde_kms_get_displays(struct sde_kms *sde_kms)
  939. {
  940. int rc = -ENOMEM;
  941. if (!sde_kms) {
  942. SDE_ERROR("invalid sde kms\n");
  943. return -EINVAL;
  944. }
  945. /* dsi */
  946. sde_kms->dsi_displays = NULL;
  947. sde_kms->dsi_display_count = dsi_display_get_num_of_displays();
  948. if (sde_kms->dsi_display_count) {
  949. sde_kms->dsi_displays = kcalloc(sde_kms->dsi_display_count,
  950. sizeof(void *),
  951. GFP_KERNEL);
  952. if (!sde_kms->dsi_displays) {
  953. SDE_ERROR("failed to allocate dsi displays\n");
  954. goto exit_deinit_dsi;
  955. }
  956. sde_kms->dsi_display_count =
  957. dsi_display_get_active_displays(sde_kms->dsi_displays,
  958. sde_kms->dsi_display_count);
  959. }
  960. /* wb */
  961. sde_kms->wb_displays = NULL;
  962. sde_kms->wb_display_count = sde_wb_get_num_of_displays();
  963. if (sde_kms->wb_display_count) {
  964. sde_kms->wb_displays = kcalloc(sde_kms->wb_display_count,
  965. sizeof(void *),
  966. GFP_KERNEL);
  967. if (!sde_kms->wb_displays) {
  968. SDE_ERROR("failed to allocate wb displays\n");
  969. goto exit_deinit_wb;
  970. }
  971. sde_kms->wb_display_count =
  972. wb_display_get_displays(sde_kms->wb_displays,
  973. sde_kms->wb_display_count);
  974. }
  975. /* dp */
  976. sde_kms->dp_displays = NULL;
  977. sde_kms->dp_display_count = dp_display_get_num_of_displays();
  978. if (sde_kms->dp_display_count) {
  979. sde_kms->dp_displays = kcalloc(sde_kms->dp_display_count,
  980. sizeof(void *), GFP_KERNEL);
  981. if (!sde_kms->dp_displays) {
  982. SDE_ERROR("failed to allocate dp displays\n");
  983. goto exit_deinit_dp;
  984. }
  985. sde_kms->dp_display_count =
  986. dp_display_get_displays(sde_kms->dp_displays,
  987. sde_kms->dp_display_count);
  988. sde_kms->dp_stream_count = dp_display_get_num_of_streams();
  989. }
  990. return 0;
  991. exit_deinit_dp:
  992. kfree(sde_kms->dp_displays);
  993. sde_kms->dp_stream_count = 0;
  994. sde_kms->dp_display_count = 0;
  995. sde_kms->dp_displays = NULL;
  996. exit_deinit_wb:
  997. kfree(sde_kms->wb_displays);
  998. sde_kms->wb_display_count = 0;
  999. sde_kms->wb_displays = NULL;
  1000. exit_deinit_dsi:
  1001. kfree(sde_kms->dsi_displays);
  1002. sde_kms->dsi_display_count = 0;
  1003. sde_kms->dsi_displays = NULL;
  1004. return rc;
  1005. }
  1006. /**
  1007. * _sde_kms_release_displays - release cache of underlying display handles
  1008. * @sde_kms: Pointer to sde kms structure
  1009. */
  1010. static void _sde_kms_release_displays(struct sde_kms *sde_kms)
  1011. {
  1012. if (!sde_kms) {
  1013. SDE_ERROR("invalid sde kms\n");
  1014. return;
  1015. }
  1016. kfree(sde_kms->wb_displays);
  1017. sde_kms->wb_displays = NULL;
  1018. sde_kms->wb_display_count = 0;
  1019. kfree(sde_kms->dsi_displays);
  1020. sde_kms->dsi_displays = NULL;
  1021. sde_kms->dsi_display_count = 0;
  1022. }
  1023. /**
  1024. * _sde_kms_setup_displays - create encoders, bridges and connectors
  1025. * for underlying displays
  1026. * @dev: Pointer to drm device structure
  1027. * @priv: Pointer to private drm device data
  1028. * @sde_kms: Pointer to sde kms structure
  1029. * Returns: Zero on success
  1030. */
  1031. static int _sde_kms_setup_displays(struct drm_device *dev,
  1032. struct msm_drm_private *priv,
  1033. struct sde_kms *sde_kms)
  1034. {
  1035. static const struct sde_connector_ops dsi_ops = {
  1036. .set_info_blob = dsi_conn_set_info_blob,
  1037. .detect = dsi_conn_detect,
  1038. .get_modes = dsi_connector_get_modes,
  1039. .pre_destroy = dsi_connector_put_modes,
  1040. .mode_valid = dsi_conn_mode_valid,
  1041. .get_info = dsi_display_get_info,
  1042. .set_backlight = dsi_display_set_backlight,
  1043. .soft_reset = dsi_display_soft_reset,
  1044. .pre_kickoff = dsi_conn_pre_kickoff,
  1045. .clk_ctrl = dsi_display_clk_ctrl,
  1046. .set_power = dsi_display_set_power,
  1047. .get_mode_info = dsi_conn_get_mode_info,
  1048. .get_dst_format = dsi_display_get_dst_format,
  1049. .post_kickoff = dsi_conn_post_kickoff,
  1050. .check_status = dsi_display_check_status,
  1051. .enable_event = dsi_conn_enable_event,
  1052. .cmd_transfer = dsi_display_cmd_transfer,
  1053. .cont_splash_config = dsi_display_cont_splash_config,
  1054. .get_panel_vfp = dsi_display_get_panel_vfp,
  1055. .get_default_lms = dsi_display_get_default_lms,
  1056. };
  1057. static const struct sde_connector_ops wb_ops = {
  1058. .post_init = sde_wb_connector_post_init,
  1059. .set_info_blob = sde_wb_connector_set_info_blob,
  1060. .detect = sde_wb_connector_detect,
  1061. .get_modes = sde_wb_connector_get_modes,
  1062. .set_property = sde_wb_connector_set_property,
  1063. .get_info = sde_wb_get_info,
  1064. .soft_reset = NULL,
  1065. .get_mode_info = sde_wb_get_mode_info,
  1066. .get_dst_format = NULL,
  1067. .check_status = NULL,
  1068. .cmd_transfer = NULL,
  1069. .cont_splash_config = NULL,
  1070. .get_panel_vfp = NULL,
  1071. };
  1072. static const struct sde_connector_ops dp_ops = {
  1073. .post_init = dp_connector_post_init,
  1074. .detect = dp_connector_detect,
  1075. .get_modes = dp_connector_get_modes,
  1076. .atomic_check = dp_connector_atomic_check,
  1077. .mode_valid = dp_connector_mode_valid,
  1078. .get_info = dp_connector_get_info,
  1079. .get_mode_info = dp_connector_get_mode_info,
  1080. .post_open = dp_connector_post_open,
  1081. .check_status = NULL,
  1082. .set_colorspace = dp_connector_set_colorspace,
  1083. .config_hdr = dp_connector_config_hdr,
  1084. .cmd_transfer = NULL,
  1085. .cont_splash_config = NULL,
  1086. .get_panel_vfp = NULL,
  1087. .update_pps = dp_connector_update_pps,
  1088. };
  1089. struct msm_display_info info;
  1090. struct drm_encoder *encoder;
  1091. void *display, *connector;
  1092. int i, max_encoders;
  1093. int rc = 0;
  1094. if (!dev || !priv || !sde_kms) {
  1095. SDE_ERROR("invalid argument(s)\n");
  1096. return -EINVAL;
  1097. }
  1098. max_encoders = sde_kms->dsi_display_count + sde_kms->wb_display_count +
  1099. sde_kms->dp_display_count +
  1100. sde_kms->dp_stream_count;
  1101. if (max_encoders > ARRAY_SIZE(priv->encoders)) {
  1102. max_encoders = ARRAY_SIZE(priv->encoders);
  1103. SDE_ERROR("capping number of displays to %d", max_encoders);
  1104. }
  1105. /* dsi */
  1106. for (i = 0; i < sde_kms->dsi_display_count &&
  1107. priv->num_encoders < max_encoders; ++i) {
  1108. display = sde_kms->dsi_displays[i];
  1109. encoder = NULL;
  1110. memset(&info, 0x0, sizeof(info));
  1111. rc = dsi_display_get_info(NULL, &info, display);
  1112. if (rc) {
  1113. SDE_ERROR("dsi get_info %d failed\n", i);
  1114. continue;
  1115. }
  1116. encoder = sde_encoder_init(dev, &info);
  1117. if (IS_ERR_OR_NULL(encoder)) {
  1118. SDE_ERROR("encoder init failed for dsi %d\n", i);
  1119. continue;
  1120. }
  1121. rc = dsi_display_drm_bridge_init(display, encoder);
  1122. if (rc) {
  1123. SDE_ERROR("dsi bridge %d init failed, %d\n", i, rc);
  1124. sde_encoder_destroy(encoder);
  1125. continue;
  1126. }
  1127. connector = sde_connector_init(dev,
  1128. encoder,
  1129. dsi_display_get_drm_panel(display),
  1130. display,
  1131. &dsi_ops,
  1132. DRM_CONNECTOR_POLL_HPD,
  1133. DRM_MODE_CONNECTOR_DSI);
  1134. if (connector) {
  1135. priv->encoders[priv->num_encoders++] = encoder;
  1136. priv->connectors[priv->num_connectors++] = connector;
  1137. } else {
  1138. SDE_ERROR("dsi %d connector init failed\n", i);
  1139. dsi_display_drm_bridge_deinit(display);
  1140. sde_encoder_destroy(encoder);
  1141. continue;
  1142. }
  1143. rc = dsi_display_drm_ext_bridge_init(display,
  1144. encoder, connector);
  1145. if (rc) {
  1146. SDE_ERROR("dsi %d ext bridge init failed\n", rc);
  1147. dsi_display_drm_bridge_deinit(display);
  1148. sde_connector_destroy(connector);
  1149. sde_encoder_destroy(encoder);
  1150. }
  1151. }
  1152. /* wb */
  1153. for (i = 0; i < sde_kms->wb_display_count &&
  1154. priv->num_encoders < max_encoders; ++i) {
  1155. display = sde_kms->wb_displays[i];
  1156. encoder = NULL;
  1157. memset(&info, 0x0, sizeof(info));
  1158. rc = sde_wb_get_info(NULL, &info, display);
  1159. if (rc) {
  1160. SDE_ERROR("wb get_info %d failed\n", i);
  1161. continue;
  1162. }
  1163. encoder = sde_encoder_init(dev, &info);
  1164. if (IS_ERR_OR_NULL(encoder)) {
  1165. SDE_ERROR("encoder init failed for wb %d\n", i);
  1166. continue;
  1167. }
  1168. rc = sde_wb_drm_init(display, encoder);
  1169. if (rc) {
  1170. SDE_ERROR("wb bridge %d init failed, %d\n", i, rc);
  1171. sde_encoder_destroy(encoder);
  1172. continue;
  1173. }
  1174. connector = sde_connector_init(dev,
  1175. encoder,
  1176. 0,
  1177. display,
  1178. &wb_ops,
  1179. DRM_CONNECTOR_POLL_HPD,
  1180. DRM_MODE_CONNECTOR_VIRTUAL);
  1181. if (connector) {
  1182. priv->encoders[priv->num_encoders++] = encoder;
  1183. priv->connectors[priv->num_connectors++] = connector;
  1184. } else {
  1185. SDE_ERROR("wb %d connector init failed\n", i);
  1186. sde_wb_drm_deinit(display);
  1187. sde_encoder_destroy(encoder);
  1188. }
  1189. }
  1190. /* dp */
  1191. for (i = 0; i < sde_kms->dp_display_count &&
  1192. priv->num_encoders < max_encoders; ++i) {
  1193. int idx;
  1194. display = sde_kms->dp_displays[i];
  1195. encoder = NULL;
  1196. memset(&info, 0x0, sizeof(info));
  1197. rc = dp_connector_get_info(NULL, &info, display);
  1198. if (rc) {
  1199. SDE_ERROR("dp get_info %d failed\n", i);
  1200. continue;
  1201. }
  1202. encoder = sde_encoder_init(dev, &info);
  1203. if (IS_ERR_OR_NULL(encoder)) {
  1204. SDE_ERROR("dp encoder init failed %d\n", i);
  1205. continue;
  1206. }
  1207. rc = dp_drm_bridge_init(display, encoder);
  1208. if (rc) {
  1209. SDE_ERROR("dp bridge %d init failed, %d\n", i, rc);
  1210. sde_encoder_destroy(encoder);
  1211. continue;
  1212. }
  1213. connector = sde_connector_init(dev,
  1214. encoder,
  1215. NULL,
  1216. display,
  1217. &dp_ops,
  1218. DRM_CONNECTOR_POLL_HPD,
  1219. DRM_MODE_CONNECTOR_DisplayPort);
  1220. if (connector) {
  1221. priv->encoders[priv->num_encoders++] = encoder;
  1222. priv->connectors[priv->num_connectors++] = connector;
  1223. } else {
  1224. SDE_ERROR("dp %d connector init failed\n", i);
  1225. dp_drm_bridge_deinit(display);
  1226. sde_encoder_destroy(encoder);
  1227. }
  1228. /* update display cap to MST_MODE for DP MST encoders */
  1229. info.capabilities |= MSM_DISPLAY_CAP_MST_MODE;
  1230. for (idx = 0; idx < sde_kms->dp_stream_count; idx++) {
  1231. info.h_tile_instance[0] = idx;
  1232. encoder = sde_encoder_init(dev, &info);
  1233. if (IS_ERR_OR_NULL(encoder)) {
  1234. SDE_ERROR("dp mst encoder init failed %d\n", i);
  1235. continue;
  1236. }
  1237. rc = dp_mst_drm_bridge_init(display, encoder);
  1238. if (rc) {
  1239. SDE_ERROR("dp mst bridge %d init failed, %d\n",
  1240. i, rc);
  1241. sde_encoder_destroy(encoder);
  1242. continue;
  1243. }
  1244. priv->encoders[priv->num_encoders++] = encoder;
  1245. }
  1246. }
  1247. return 0;
  1248. }
  1249. static void _sde_kms_drm_obj_destroy(struct sde_kms *sde_kms)
  1250. {
  1251. struct msm_drm_private *priv;
  1252. int i;
  1253. if (!sde_kms) {
  1254. SDE_ERROR("invalid sde_kms\n");
  1255. return;
  1256. } else if (!sde_kms->dev) {
  1257. SDE_ERROR("invalid dev\n");
  1258. return;
  1259. } else if (!sde_kms->dev->dev_private) {
  1260. SDE_ERROR("invalid dev_private\n");
  1261. return;
  1262. }
  1263. priv = sde_kms->dev->dev_private;
  1264. for (i = 0; i < priv->num_crtcs; i++)
  1265. priv->crtcs[i]->funcs->destroy(priv->crtcs[i]);
  1266. priv->num_crtcs = 0;
  1267. for (i = 0; i < priv->num_planes; i++)
  1268. priv->planes[i]->funcs->destroy(priv->planes[i]);
  1269. priv->num_planes = 0;
  1270. for (i = 0; i < priv->num_connectors; i++)
  1271. priv->connectors[i]->funcs->destroy(priv->connectors[i]);
  1272. priv->num_connectors = 0;
  1273. for (i = 0; i < priv->num_encoders; i++)
  1274. priv->encoders[i]->funcs->destroy(priv->encoders[i]);
  1275. priv->num_encoders = 0;
  1276. _sde_kms_release_displays(sde_kms);
  1277. }
  1278. static int _sde_kms_drm_obj_init(struct sde_kms *sde_kms)
  1279. {
  1280. struct drm_device *dev;
  1281. struct drm_plane *primary_planes[MAX_PLANES], *plane;
  1282. struct drm_crtc *crtc;
  1283. struct msm_drm_private *priv;
  1284. struct sde_mdss_cfg *catalog;
  1285. int primary_planes_idx = 0, i, ret;
  1286. int max_crtc_count;
  1287. u32 sspp_id[MAX_PLANES];
  1288. u32 master_plane_id[MAX_PLANES];
  1289. u32 num_virt_planes = 0;
  1290. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1291. SDE_ERROR("invalid sde_kms\n");
  1292. return -EINVAL;
  1293. }
  1294. dev = sde_kms->dev;
  1295. priv = dev->dev_private;
  1296. catalog = sde_kms->catalog;
  1297. ret = sde_core_irq_domain_add(sde_kms);
  1298. if (ret)
  1299. goto fail_irq;
  1300. /*
  1301. * Query for underlying display drivers, and create connectors,
  1302. * bridges and encoders for them.
  1303. */
  1304. if (!_sde_kms_get_displays(sde_kms))
  1305. (void)_sde_kms_setup_displays(dev, priv, sde_kms);
  1306. max_crtc_count = min(catalog->mixer_count, priv->num_encoders);
  1307. /* Create the planes */
  1308. for (i = 0; i < catalog->sspp_count; i++) {
  1309. bool primary = true;
  1310. if (catalog->sspp[i].features & BIT(SDE_SSPP_CURSOR)
  1311. || primary_planes_idx >= max_crtc_count)
  1312. primary = false;
  1313. plane = sde_plane_init(dev, catalog->sspp[i].id, primary,
  1314. (1UL << max_crtc_count) - 1, 0);
  1315. if (IS_ERR(plane)) {
  1316. SDE_ERROR("sde_plane_init failed\n");
  1317. ret = PTR_ERR(plane);
  1318. goto fail;
  1319. }
  1320. priv->planes[priv->num_planes++] = plane;
  1321. if (primary)
  1322. primary_planes[primary_planes_idx++] = plane;
  1323. if (sde_hw_sspp_multirect_enabled(&catalog->sspp[i]) &&
  1324. sde_is_custom_client()) {
  1325. int priority =
  1326. catalog->sspp[i].sblk->smart_dma_priority;
  1327. sspp_id[priority - 1] = catalog->sspp[i].id;
  1328. master_plane_id[priority - 1] = plane->base.id;
  1329. num_virt_planes++;
  1330. }
  1331. }
  1332. /* Initialize smart DMA virtual planes */
  1333. for (i = 0; i < num_virt_planes; i++) {
  1334. plane = sde_plane_init(dev, sspp_id[i], false,
  1335. (1UL << max_crtc_count) - 1, master_plane_id[i]);
  1336. if (IS_ERR(plane)) {
  1337. SDE_ERROR("sde_plane for virtual SSPP init failed\n");
  1338. ret = PTR_ERR(plane);
  1339. goto fail;
  1340. }
  1341. priv->planes[priv->num_planes++] = plane;
  1342. }
  1343. max_crtc_count = min(max_crtc_count, primary_planes_idx);
  1344. /* Create one CRTC per encoder */
  1345. for (i = 0; i < max_crtc_count; i++) {
  1346. crtc = sde_crtc_init(dev, primary_planes[i]);
  1347. if (IS_ERR(crtc)) {
  1348. ret = PTR_ERR(crtc);
  1349. goto fail;
  1350. }
  1351. priv->crtcs[priv->num_crtcs++] = crtc;
  1352. }
  1353. if (sde_is_custom_client()) {
  1354. /* All CRTCs are compatible with all planes */
  1355. for (i = 0; i < priv->num_planes; i++)
  1356. priv->planes[i]->possible_crtcs =
  1357. (1 << priv->num_crtcs) - 1;
  1358. }
  1359. /* All CRTCs are compatible with all encoders */
  1360. for (i = 0; i < priv->num_encoders; i++)
  1361. priv->encoders[i]->possible_crtcs = (1 << priv->num_crtcs) - 1;
  1362. return 0;
  1363. fail:
  1364. _sde_kms_drm_obj_destroy(sde_kms);
  1365. fail_irq:
  1366. sde_core_irq_domain_fini(sde_kms);
  1367. return ret;
  1368. }
  1369. /**
  1370. * sde_kms_timeline_status - provides current timeline status
  1371. * This API should be called without mode config lock.
  1372. * @dev: Pointer to drm device
  1373. */
  1374. void sde_kms_timeline_status(struct drm_device *dev)
  1375. {
  1376. struct drm_crtc *crtc;
  1377. struct drm_connector *conn;
  1378. struct drm_connector_list_iter conn_iter;
  1379. if (!dev) {
  1380. SDE_ERROR("invalid drm device node\n");
  1381. return;
  1382. }
  1383. drm_for_each_crtc(crtc, dev)
  1384. sde_crtc_timeline_status(crtc);
  1385. if (mutex_is_locked(&dev->mode_config.mutex)) {
  1386. /*
  1387. *Probably locked from last close dumping status anyway
  1388. */
  1389. SDE_ERROR("dumping conn_timeline without mode_config lock\n");
  1390. drm_connector_list_iter_begin(dev, &conn_iter);
  1391. drm_for_each_connector_iter(conn, &conn_iter)
  1392. sde_conn_timeline_status(conn);
  1393. drm_connector_list_iter_end(&conn_iter);
  1394. return;
  1395. }
  1396. mutex_lock(&dev->mode_config.mutex);
  1397. drm_connector_list_iter_begin(dev, &conn_iter);
  1398. drm_for_each_connector_iter(conn, &conn_iter)
  1399. sde_conn_timeline_status(conn);
  1400. drm_connector_list_iter_end(&conn_iter);
  1401. mutex_unlock(&dev->mode_config.mutex);
  1402. }
  1403. static int sde_kms_postinit(struct msm_kms *kms)
  1404. {
  1405. struct sde_kms *sde_kms = to_sde_kms(kms);
  1406. struct drm_device *dev;
  1407. struct drm_crtc *crtc;
  1408. int rc;
  1409. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1410. SDE_ERROR("invalid sde_kms\n");
  1411. return -EINVAL;
  1412. }
  1413. dev = sde_kms->dev;
  1414. rc = _sde_debugfs_init(sde_kms);
  1415. if (rc)
  1416. SDE_ERROR("sde_debugfs init failed: %d\n", rc);
  1417. drm_for_each_crtc(crtc, dev)
  1418. sde_crtc_post_init(dev, crtc);
  1419. return rc;
  1420. }
  1421. static long sde_kms_round_pixclk(struct msm_kms *kms, unsigned long rate,
  1422. struct drm_encoder *encoder)
  1423. {
  1424. return rate;
  1425. }
  1426. static void _sde_kms_hw_destroy(struct sde_kms *sde_kms,
  1427. struct platform_device *pdev)
  1428. {
  1429. struct drm_device *dev;
  1430. struct msm_drm_private *priv;
  1431. int i;
  1432. if (!sde_kms || !pdev)
  1433. return;
  1434. dev = sde_kms->dev;
  1435. if (!dev)
  1436. return;
  1437. priv = dev->dev_private;
  1438. if (!priv)
  1439. return;
  1440. if (sde_kms->genpd_init) {
  1441. sde_kms->genpd_init = false;
  1442. pm_genpd_remove(&sde_kms->genpd);
  1443. of_genpd_del_provider(pdev->dev.of_node);
  1444. }
  1445. if (sde_kms->hw_intr)
  1446. sde_hw_intr_destroy(sde_kms->hw_intr);
  1447. sde_kms->hw_intr = NULL;
  1448. if (sde_kms->power_event)
  1449. sde_power_handle_unregister_event(
  1450. &priv->phandle, sde_kms->power_event);
  1451. _sde_kms_release_displays(sde_kms);
  1452. _sde_kms_unmap_all_splash_regions(sde_kms);
  1453. /* safe to call these more than once during shutdown */
  1454. _sde_debugfs_destroy(sde_kms);
  1455. _sde_kms_mmu_destroy(sde_kms);
  1456. if (sde_kms->catalog) {
  1457. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  1458. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  1459. if ((vbif_idx < VBIF_MAX) && sde_kms->hw_vbif[vbif_idx])
  1460. sde_hw_vbif_destroy(sde_kms->hw_vbif[vbif_idx]);
  1461. }
  1462. }
  1463. if (sde_kms->rm_init)
  1464. sde_rm_destroy(&sde_kms->rm);
  1465. sde_kms->rm_init = false;
  1466. if (sde_kms->catalog)
  1467. sde_hw_catalog_deinit(sde_kms->catalog);
  1468. sde_kms->catalog = NULL;
  1469. if (sde_kms->sid)
  1470. msm_iounmap(pdev, sde_kms->sid);
  1471. sde_kms->sid = NULL;
  1472. if (sde_kms->reg_dma)
  1473. msm_iounmap(pdev, sde_kms->reg_dma);
  1474. sde_kms->reg_dma = NULL;
  1475. if (sde_kms->vbif[VBIF_NRT])
  1476. msm_iounmap(pdev, sde_kms->vbif[VBIF_NRT]);
  1477. sde_kms->vbif[VBIF_NRT] = NULL;
  1478. if (sde_kms->vbif[VBIF_RT])
  1479. msm_iounmap(pdev, sde_kms->vbif[VBIF_RT]);
  1480. sde_kms->vbif[VBIF_RT] = NULL;
  1481. if (sde_kms->mmio)
  1482. msm_iounmap(pdev, sde_kms->mmio);
  1483. sde_kms->mmio = NULL;
  1484. sde_reg_dma_deinit();
  1485. }
  1486. int sde_kms_mmu_detach(struct sde_kms *sde_kms, bool secure_only)
  1487. {
  1488. int i;
  1489. if (!sde_kms)
  1490. return -EINVAL;
  1491. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1492. struct msm_mmu *mmu;
  1493. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1494. if (!aspace)
  1495. continue;
  1496. mmu = sde_kms->aspace[i]->mmu;
  1497. if (secure_only &&
  1498. !aspace->mmu->funcs->is_domain_secure(mmu))
  1499. continue;
  1500. /* cleanup aspace before detaching */
  1501. msm_gem_aspace_domain_attach_detach_update(aspace, true);
  1502. SDE_DEBUG("Detaching domain:%d\n", i);
  1503. aspace->mmu->funcs->detach(mmu, (const char **)iommu_ports,
  1504. ARRAY_SIZE(iommu_ports));
  1505. aspace->domain_attached = false;
  1506. }
  1507. return 0;
  1508. }
  1509. int sde_kms_mmu_attach(struct sde_kms *sde_kms, bool secure_only)
  1510. {
  1511. int i;
  1512. if (!sde_kms)
  1513. return -EINVAL;
  1514. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  1515. struct msm_mmu *mmu;
  1516. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  1517. if (!aspace)
  1518. continue;
  1519. mmu = sde_kms->aspace[i]->mmu;
  1520. if (secure_only &&
  1521. !aspace->mmu->funcs->is_domain_secure(mmu))
  1522. continue;
  1523. SDE_DEBUG("Attaching domain:%d\n", i);
  1524. aspace->mmu->funcs->attach(mmu, (const char **)iommu_ports,
  1525. ARRAY_SIZE(iommu_ports));
  1526. aspace->domain_attached = true;
  1527. msm_gem_aspace_domain_attach_detach_update(aspace, false);
  1528. }
  1529. return 0;
  1530. }
  1531. static void sde_kms_destroy(struct msm_kms *kms)
  1532. {
  1533. struct sde_kms *sde_kms;
  1534. struct drm_device *dev;
  1535. if (!kms) {
  1536. SDE_ERROR("invalid kms\n");
  1537. return;
  1538. }
  1539. sde_kms = to_sde_kms(kms);
  1540. dev = sde_kms->dev;
  1541. if (!dev || !dev->dev) {
  1542. SDE_ERROR("invalid device\n");
  1543. return;
  1544. }
  1545. _sde_kms_hw_destroy(sde_kms, to_platform_device(dev->dev));
  1546. kfree(sde_kms);
  1547. }
  1548. static void _sde_kms_plane_force_remove(struct drm_plane *plane,
  1549. struct drm_atomic_state *state)
  1550. {
  1551. struct drm_plane_state *plane_state;
  1552. int ret = 0;
  1553. plane_state = drm_atomic_get_plane_state(state, plane);
  1554. if (IS_ERR(plane_state)) {
  1555. ret = PTR_ERR(plane_state);
  1556. SDE_ERROR("error %d getting plane %d state\n",
  1557. ret, plane->base.id);
  1558. return;
  1559. }
  1560. plane->old_fb = plane->fb;
  1561. SDE_DEBUG("disabling plane %d\n", plane->base.id);
  1562. ret = __drm_atomic_helper_disable_plane(plane, plane_state);
  1563. if (ret != 0)
  1564. SDE_ERROR("error %d disabling plane %d\n", ret,
  1565. plane->base.id);
  1566. }
  1567. static int _sde_kms_remove_fbs(struct sde_kms *sde_kms, struct drm_file *file,
  1568. struct drm_atomic_state *state)
  1569. {
  1570. struct drm_device *dev = sde_kms->dev;
  1571. struct drm_framebuffer *fb, *tfb;
  1572. struct list_head fbs;
  1573. struct drm_plane *plane;
  1574. int ret = 0;
  1575. u32 plane_mask = 0;
  1576. INIT_LIST_HEAD(&fbs);
  1577. list_for_each_entry_safe(fb, tfb, &file->fbs, filp_head) {
  1578. if (drm_framebuffer_read_refcount(fb) > 1) {
  1579. list_move_tail(&fb->filp_head, &fbs);
  1580. drm_for_each_plane(plane, dev) {
  1581. if (plane->fb == fb) {
  1582. plane_mask |=
  1583. 1 << drm_plane_index(plane);
  1584. _sde_kms_plane_force_remove(
  1585. plane, state);
  1586. }
  1587. }
  1588. } else {
  1589. list_del_init(&fb->filp_head);
  1590. drm_framebuffer_put(fb);
  1591. }
  1592. }
  1593. if (list_empty(&fbs)) {
  1594. SDE_DEBUG("skip commit as no fb(s)\n");
  1595. drm_atomic_state_put(state);
  1596. return 0;
  1597. }
  1598. SDE_DEBUG("committing after removing all the pipes\n");
  1599. ret = drm_atomic_commit(state);
  1600. if (ret) {
  1601. /*
  1602. * move the fbs back to original list, so it would be
  1603. * handled during drm_release
  1604. */
  1605. list_for_each_entry_safe(fb, tfb, &fbs, filp_head)
  1606. list_move_tail(&fb->filp_head, &file->fbs);
  1607. SDE_ERROR("atomic commit failed in preclose, ret:%d\n", ret);
  1608. goto end;
  1609. }
  1610. while (!list_empty(&fbs)) {
  1611. fb = list_first_entry(&fbs, typeof(*fb), filp_head);
  1612. list_del_init(&fb->filp_head);
  1613. drm_framebuffer_put(fb);
  1614. }
  1615. end:
  1616. return ret;
  1617. }
  1618. static void sde_kms_preclose(struct msm_kms *kms, struct drm_file *file)
  1619. {
  1620. struct sde_kms *sde_kms = to_sde_kms(kms);
  1621. struct drm_device *dev = sde_kms->dev;
  1622. struct msm_drm_private *priv = dev->dev_private;
  1623. unsigned int i;
  1624. struct drm_atomic_state *state = NULL;
  1625. struct drm_modeset_acquire_ctx ctx;
  1626. int ret = 0;
  1627. /* cancel pending flip event */
  1628. for (i = 0; i < priv->num_crtcs; i++)
  1629. sde_crtc_complete_flip(priv->crtcs[i], file);
  1630. drm_modeset_acquire_init(&ctx, 0);
  1631. retry:
  1632. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  1633. if (ret == -EDEADLK) {
  1634. drm_modeset_backoff(&ctx);
  1635. goto retry;
  1636. } else if (WARN_ON(ret)) {
  1637. goto end;
  1638. }
  1639. state = drm_atomic_state_alloc(dev);
  1640. if (!state) {
  1641. ret = -ENOMEM;
  1642. goto end;
  1643. }
  1644. state->acquire_ctx = &ctx;
  1645. for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
  1646. ret = _sde_kms_remove_fbs(sde_kms, file, state);
  1647. if (ret != -EDEADLK)
  1648. break;
  1649. drm_atomic_state_clear(state);
  1650. drm_modeset_backoff(&ctx);
  1651. }
  1652. end:
  1653. if (state)
  1654. drm_atomic_state_put(state);
  1655. SDE_DEBUG("sde preclose done, ret:%d\n", ret);
  1656. drm_modeset_drop_locks(&ctx);
  1657. drm_modeset_acquire_fini(&ctx);
  1658. }
  1659. static int _sde_kms_helper_reset_custom_properties(struct sde_kms *sde_kms,
  1660. struct drm_atomic_state *state)
  1661. {
  1662. struct drm_device *dev = sde_kms->dev;
  1663. struct drm_plane *plane;
  1664. struct drm_plane_state *plane_state;
  1665. struct drm_crtc *crtc;
  1666. struct drm_crtc_state *crtc_state;
  1667. struct drm_connector *conn;
  1668. struct drm_connector_state *conn_state;
  1669. struct drm_connector_list_iter conn_iter;
  1670. int ret = 0;
  1671. drm_for_each_plane(plane, dev) {
  1672. plane_state = drm_atomic_get_plane_state(state, plane);
  1673. if (IS_ERR(plane_state)) {
  1674. ret = PTR_ERR(plane_state);
  1675. SDE_ERROR("error %d getting plane %d state\n",
  1676. ret, DRMID(plane));
  1677. return ret;
  1678. }
  1679. ret = sde_plane_helper_reset_custom_properties(plane,
  1680. plane_state);
  1681. if (ret) {
  1682. SDE_ERROR("error %d resetting plane props %d\n",
  1683. ret, DRMID(plane));
  1684. return ret;
  1685. }
  1686. }
  1687. drm_for_each_crtc(crtc, dev) {
  1688. crtc_state = drm_atomic_get_crtc_state(state, crtc);
  1689. if (IS_ERR(crtc_state)) {
  1690. ret = PTR_ERR(crtc_state);
  1691. SDE_ERROR("error %d getting crtc %d state\n",
  1692. ret, DRMID(crtc));
  1693. return ret;
  1694. }
  1695. ret = sde_crtc_helper_reset_custom_properties(crtc, crtc_state);
  1696. if (ret) {
  1697. SDE_ERROR("error %d resetting crtc props %d\n",
  1698. ret, DRMID(crtc));
  1699. return ret;
  1700. }
  1701. }
  1702. drm_connector_list_iter_begin(dev, &conn_iter);
  1703. drm_for_each_connector_iter(conn, &conn_iter) {
  1704. conn_state = drm_atomic_get_connector_state(state, conn);
  1705. if (IS_ERR(conn_state)) {
  1706. ret = PTR_ERR(conn_state);
  1707. SDE_ERROR("error %d getting connector %d state\n",
  1708. ret, DRMID(conn));
  1709. return ret;
  1710. }
  1711. ret = sde_connector_helper_reset_custom_properties(conn,
  1712. conn_state);
  1713. if (ret) {
  1714. SDE_ERROR("error %d resetting connector props %d\n",
  1715. ret, DRMID(conn));
  1716. return ret;
  1717. }
  1718. }
  1719. drm_connector_list_iter_end(&conn_iter);
  1720. return ret;
  1721. }
  1722. static void sde_kms_lastclose(struct msm_kms *kms,
  1723. struct drm_modeset_acquire_ctx *ctx)
  1724. {
  1725. struct sde_kms *sde_kms;
  1726. struct drm_device *dev;
  1727. struct drm_atomic_state *state;
  1728. int ret, i;
  1729. if (!kms) {
  1730. SDE_ERROR("invalid argument\n");
  1731. return;
  1732. }
  1733. sde_kms = to_sde_kms(kms);
  1734. dev = sde_kms->dev;
  1735. state = drm_atomic_state_alloc(dev);
  1736. if (!state)
  1737. return;
  1738. state->acquire_ctx = ctx;
  1739. for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
  1740. /* add reset of custom properties to the state */
  1741. ret = _sde_kms_helper_reset_custom_properties(sde_kms, state);
  1742. if (ret)
  1743. break;
  1744. ret = drm_atomic_commit(state);
  1745. if (ret != -EDEADLK)
  1746. break;
  1747. drm_atomic_state_clear(state);
  1748. drm_modeset_backoff(ctx);
  1749. SDE_DEBUG("deadlock backoff on attempt %d\n", i);
  1750. }
  1751. if (ret)
  1752. SDE_ERROR("failed to run last close: %d\n", ret);
  1753. drm_atomic_state_put(state);
  1754. }
  1755. static int sde_kms_check_secure_transition(struct msm_kms *kms,
  1756. struct drm_atomic_state *state)
  1757. {
  1758. struct sde_kms *sde_kms;
  1759. struct drm_device *dev;
  1760. struct drm_crtc *crtc;
  1761. struct drm_crtc *cur_crtc = NULL, *global_crtc = NULL;
  1762. struct drm_crtc_state *crtc_state;
  1763. int active_crtc_cnt = 0, global_active_crtc_cnt = 0;
  1764. bool sec_session = false, global_sec_session = false;
  1765. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  1766. int i;
  1767. if (!kms || !state) {
  1768. return -EINVAL;
  1769. SDE_ERROR("invalid arguments\n");
  1770. }
  1771. sde_kms = to_sde_kms(kms);
  1772. dev = sde_kms->dev;
  1773. /* iterate state object for active secure/non-secure crtc */
  1774. for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
  1775. if (!crtc_state->active)
  1776. continue;
  1777. active_crtc_cnt++;
  1778. sde_crtc_state_find_plane_fb_modes(crtc_state, &fb_ns,
  1779. &fb_sec, &fb_sec_dir);
  1780. if (fb_sec_dir)
  1781. sec_session = true;
  1782. cur_crtc = crtc;
  1783. }
  1784. /* iterate global list for active and secure/non-secure crtc */
  1785. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1786. if (!crtc->state->active)
  1787. continue;
  1788. global_active_crtc_cnt++;
  1789. /* update only when crtc is not the same as current crtc */
  1790. if (crtc != cur_crtc) {
  1791. fb_ns = fb_sec = fb_sec_dir = 0;
  1792. sde_crtc_find_plane_fb_modes(crtc, &fb_ns,
  1793. &fb_sec, &fb_sec_dir);
  1794. if (fb_sec_dir)
  1795. global_sec_session = true;
  1796. global_crtc = crtc;
  1797. }
  1798. }
  1799. if (!global_sec_session && !sec_session)
  1800. return 0;
  1801. /*
  1802. * - fail crtc commit, if secure-camera/secure-ui session is
  1803. * in-progress in any other display
  1804. * - fail secure-camera/secure-ui crtc commit, if any other display
  1805. * session is in-progress
  1806. */
  1807. if ((global_active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE) ||
  1808. (active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE)) {
  1809. SDE_ERROR(
  1810. "crtc%d secure check failed global_active:%d active:%d\n",
  1811. cur_crtc ? cur_crtc->base.id : -1,
  1812. global_active_crtc_cnt, active_crtc_cnt);
  1813. return -EPERM;
  1814. /*
  1815. * As only one crtc is allowed during secure session, the crtc
  1816. * in this commit should match with the global crtc
  1817. */
  1818. } else if (global_crtc && cur_crtc && (global_crtc != cur_crtc)) {
  1819. SDE_ERROR("crtc%d-sec%d not allowed during crtc%d-sec%d\n",
  1820. cur_crtc->base.id, sec_session,
  1821. global_crtc->base.id, global_sec_session);
  1822. return -EPERM;
  1823. }
  1824. return 0;
  1825. }
  1826. static int sde_kms_atomic_check(struct msm_kms *kms,
  1827. struct drm_atomic_state *state)
  1828. {
  1829. struct sde_kms *sde_kms;
  1830. struct drm_device *dev;
  1831. int ret;
  1832. if (!kms || !state)
  1833. return -EINVAL;
  1834. sde_kms = to_sde_kms(kms);
  1835. dev = sde_kms->dev;
  1836. SDE_ATRACE_BEGIN("atomic_check");
  1837. if (sde_kms_is_suspend_blocked(dev)) {
  1838. SDE_DEBUG("suspended, skip atomic_check\n");
  1839. ret = -EBUSY;
  1840. goto end;
  1841. }
  1842. ret = drm_atomic_helper_check(dev, state);
  1843. if (ret)
  1844. goto end;
  1845. /*
  1846. * Check if any secure transition(moving CRTC between secure and
  1847. * non-secure state and vice-versa) is allowed or not. when moving
  1848. * to secure state, planes with fb_mode set to dir_translated only can
  1849. * be staged on the CRTC, and only one CRTC can be active during
  1850. * Secure state
  1851. */
  1852. ret = sde_kms_check_secure_transition(kms, state);
  1853. end:
  1854. SDE_ATRACE_END("atomic_check");
  1855. return ret;
  1856. }
  1857. static struct msm_gem_address_space*
  1858. _sde_kms_get_address_space(struct msm_kms *kms,
  1859. unsigned int domain)
  1860. {
  1861. struct sde_kms *sde_kms;
  1862. if (!kms) {
  1863. SDE_ERROR("invalid kms\n");
  1864. return NULL;
  1865. }
  1866. sde_kms = to_sde_kms(kms);
  1867. if (!sde_kms) {
  1868. SDE_ERROR("invalid sde_kms\n");
  1869. return NULL;
  1870. }
  1871. if (domain >= MSM_SMMU_DOMAIN_MAX)
  1872. return NULL;
  1873. return (sde_kms->aspace[domain] &&
  1874. sde_kms->aspace[domain]->domain_attached) ?
  1875. sde_kms->aspace[domain] : NULL;
  1876. }
  1877. static struct device *_sde_kms_get_address_space_device(struct msm_kms *kms,
  1878. unsigned int domain)
  1879. {
  1880. struct msm_gem_address_space *aspace =
  1881. _sde_kms_get_address_space(kms, domain);
  1882. return (aspace && aspace->domain_attached) ?
  1883. msm_gem_get_aspace_device(aspace) : NULL;
  1884. }
  1885. static void _sde_kms_post_open(struct msm_kms *kms, struct drm_file *file)
  1886. {
  1887. struct drm_device *dev = NULL;
  1888. struct sde_kms *sde_kms = NULL;
  1889. struct drm_connector *connector = NULL;
  1890. struct drm_connector_list_iter conn_iter;
  1891. struct sde_connector *sde_conn = NULL;
  1892. if (!kms) {
  1893. SDE_ERROR("invalid kms\n");
  1894. return;
  1895. }
  1896. sde_kms = to_sde_kms(kms);
  1897. dev = sde_kms->dev;
  1898. if (!dev) {
  1899. SDE_ERROR("invalid device\n");
  1900. return;
  1901. }
  1902. if (!dev->mode_config.poll_enabled)
  1903. return;
  1904. mutex_lock(&dev->mode_config.mutex);
  1905. drm_connector_list_iter_begin(dev, &conn_iter);
  1906. drm_for_each_connector_iter(connector, &conn_iter) {
  1907. /* Only handle HPD capable connectors. */
  1908. if (!(connector->polled & DRM_CONNECTOR_POLL_HPD))
  1909. continue;
  1910. sde_conn = to_sde_connector(connector);
  1911. if (sde_conn->ops.post_open)
  1912. sde_conn->ops.post_open(&sde_conn->base,
  1913. sde_conn->display);
  1914. }
  1915. drm_connector_list_iter_end(&conn_iter);
  1916. mutex_unlock(&dev->mode_config.mutex);
  1917. }
  1918. static int _sde_kms_update_planes_for_cont_splash(struct sde_kms *sde_kms,
  1919. struct sde_splash_display *splash_display,
  1920. struct drm_crtc *crtc)
  1921. {
  1922. struct msm_drm_private *priv;
  1923. struct drm_plane *plane;
  1924. struct sde_splash_mem *splash;
  1925. enum sde_sspp plane_id;
  1926. bool is_virtual;
  1927. int i, j;
  1928. if (!sde_kms || !splash_display || !crtc) {
  1929. SDE_ERROR("invalid input args\n");
  1930. return -EINVAL;
  1931. }
  1932. priv = sde_kms->dev->dev_private;
  1933. for (i = 0; i < priv->num_planes; i++) {
  1934. plane = priv->planes[i];
  1935. plane_id = sde_plane_pipe(plane);
  1936. is_virtual = is_sde_plane_virtual(plane);
  1937. splash = splash_display->splash;
  1938. for (j = 0; j < splash_display->pipe_cnt; j++) {
  1939. if ((plane_id != splash_display->pipes[j].sspp) ||
  1940. (splash_display->pipes[j].is_virtual
  1941. != is_virtual))
  1942. continue;
  1943. if (splash && sde_plane_validate_src_addr(plane,
  1944. splash->splash_buf_base,
  1945. splash->splash_buf_size)) {
  1946. SDE_ERROR("invalid adr on pipe:%d crtc:%d\n",
  1947. plane_id, crtc->base.id);
  1948. }
  1949. SDE_DEBUG("set crtc:%d for plane:%d rect:%d\n",
  1950. crtc->base.id, plane_id, is_virtual);
  1951. }
  1952. }
  1953. return 0;
  1954. }
  1955. static int sde_kms_cont_splash_config(struct msm_kms *kms)
  1956. {
  1957. void *display;
  1958. struct dsi_display *dsi_display;
  1959. struct msm_display_info info;
  1960. struct drm_encoder *encoder = NULL;
  1961. struct drm_crtc *crtc = NULL;
  1962. int i, rc = 0;
  1963. struct drm_display_mode *drm_mode = NULL;
  1964. struct drm_device *dev;
  1965. struct msm_drm_private *priv;
  1966. struct sde_kms *sde_kms;
  1967. struct drm_connector_list_iter conn_iter;
  1968. struct drm_connector *connector = NULL;
  1969. struct sde_connector *sde_conn = NULL;
  1970. struct sde_splash_display *splash_display;
  1971. if (!kms) {
  1972. SDE_ERROR("invalid kms\n");
  1973. return -EINVAL;
  1974. }
  1975. sde_kms = to_sde_kms(kms);
  1976. dev = sde_kms->dev;
  1977. if (!dev) {
  1978. SDE_ERROR("invalid device\n");
  1979. return -EINVAL;
  1980. }
  1981. if (!sde_kms->splash_data.num_splash_regions ||
  1982. !sde_kms->splash_data.num_splash_displays) {
  1983. DRM_INFO("cont_splash feature not enabled\n");
  1984. return rc;
  1985. }
  1986. DRM_INFO("cont_splash enabled in %d of %d display(s)\n",
  1987. sde_kms->splash_data.num_splash_displays,
  1988. sde_kms->dsi_display_count);
  1989. /* dsi */
  1990. for (i = 0; i < sde_kms->dsi_display_count; ++i) {
  1991. display = sde_kms->dsi_displays[i];
  1992. dsi_display = (struct dsi_display *)display;
  1993. splash_display = &sde_kms->splash_data.splash_display[i];
  1994. if (!splash_display->cont_splash_enabled) {
  1995. SDE_DEBUG("display->name = %s splash not enabled\n",
  1996. dsi_display->name);
  1997. continue;
  1998. }
  1999. SDE_DEBUG("display->name = %s\n", dsi_display->name);
  2000. if (dsi_display->bridge->base.encoder) {
  2001. encoder = dsi_display->bridge->base.encoder;
  2002. SDE_DEBUG("encoder name = %s\n", encoder->name);
  2003. }
  2004. memset(&info, 0x0, sizeof(info));
  2005. rc = dsi_display_get_info(NULL, &info, display);
  2006. if (rc) {
  2007. SDE_ERROR("dsi get_info %d failed\n", i);
  2008. encoder = NULL;
  2009. continue;
  2010. }
  2011. SDE_DEBUG("info.is_connected = %s, info.display_type = %d\n",
  2012. ((info.is_connected) ? "true" : "false"),
  2013. info.display_type);
  2014. if (!encoder) {
  2015. SDE_ERROR("encoder not initialized\n");
  2016. return -EINVAL;
  2017. }
  2018. priv = sde_kms->dev->dev_private;
  2019. encoder->crtc = priv->crtcs[i];
  2020. crtc = encoder->crtc;
  2021. splash_display->encoder = encoder;
  2022. SDE_DEBUG("for dsi-display:%d crtc id = %d enc id =%d\n",
  2023. i, crtc->base.id, encoder->base.id);
  2024. mutex_lock(&dev->mode_config.mutex);
  2025. drm_connector_list_iter_begin(dev, &conn_iter);
  2026. drm_for_each_connector_iter(connector, &conn_iter) {
  2027. /**
  2028. * SDE_KMS doesn't attach more than one encoder to
  2029. * a DSI connector. So it is safe to check only with
  2030. * the first encoder entry. Revisit this logic if we
  2031. * ever have to support continuous splash for
  2032. * external displays in MST configuration.
  2033. */
  2034. if (connector->encoder_ids[0] == encoder->base.id)
  2035. break;
  2036. }
  2037. drm_connector_list_iter_end(&conn_iter);
  2038. if (!connector) {
  2039. SDE_ERROR("connector not initialized\n");
  2040. mutex_unlock(&dev->mode_config.mutex);
  2041. return -EINVAL;
  2042. }
  2043. if (connector->funcs->fill_modes) {
  2044. connector->funcs->fill_modes(connector,
  2045. dev->mode_config.max_width,
  2046. dev->mode_config.max_height);
  2047. } else {
  2048. SDE_ERROR("fill_modes api not defined\n");
  2049. mutex_unlock(&dev->mode_config.mutex);
  2050. return -EINVAL;
  2051. }
  2052. mutex_unlock(&dev->mode_config.mutex);
  2053. crtc->state->encoder_mask = (1 << drm_encoder_index(encoder));
  2054. /* currently consider modes[0] as the preferred mode */
  2055. drm_mode = list_first_entry(&connector->modes,
  2056. struct drm_display_mode, head);
  2057. SDE_DEBUG("drm_mode->name = %s, id=%d, type=0x%x, flags=0x%x\n",
  2058. drm_mode->name, drm_mode->base.id,
  2059. drm_mode->type, drm_mode->flags);
  2060. /* Update CRTC drm structure */
  2061. crtc->state->active = true;
  2062. rc = drm_atomic_set_mode_for_crtc(crtc->state, drm_mode);
  2063. if (rc) {
  2064. SDE_ERROR("Failed: set mode for crtc. rc = %d\n", rc);
  2065. return rc;
  2066. }
  2067. drm_mode_copy(&crtc->state->adjusted_mode, drm_mode);
  2068. drm_mode_copy(&crtc->mode, drm_mode);
  2069. /* Update encoder structure */
  2070. sde_encoder_update_caps_for_cont_splash(encoder,
  2071. splash_display, true);
  2072. sde_crtc_update_cont_splash_settings(crtc);
  2073. sde_conn = to_sde_connector(connector);
  2074. if (sde_conn && sde_conn->ops.cont_splash_config)
  2075. sde_conn->ops.cont_splash_config(sde_conn->display);
  2076. rc = _sde_kms_update_planes_for_cont_splash(sde_kms,
  2077. splash_display, crtc);
  2078. if (rc) {
  2079. SDE_ERROR("Failed: updating plane status rc=%d\n", rc);
  2080. return rc;
  2081. }
  2082. }
  2083. return rc;
  2084. }
  2085. static bool sde_kms_check_for_splash(struct msm_kms *kms)
  2086. {
  2087. struct sde_kms *sde_kms;
  2088. if (!kms) {
  2089. SDE_ERROR("invalid kms\n");
  2090. return false;
  2091. }
  2092. sde_kms = to_sde_kms(kms);
  2093. return sde_kms->splash_data.num_splash_displays;
  2094. }
  2095. static int sde_kms_get_mixer_count(const struct msm_kms *kms,
  2096. const struct drm_display_mode *mode,
  2097. const struct msm_resource_caps_info *res, u32 *num_lm)
  2098. {
  2099. struct sde_kms *sde_kms;
  2100. s64 mode_clock_hz = 0;
  2101. s64 max_mdp_clock_hz = 0;
  2102. s64 mdp_fudge_factor = 0;
  2103. s64 temp = 0;
  2104. s64 htotal_fp = 0;
  2105. s64 vtotal_fp = 0;
  2106. s64 vrefresh_fp = 0;
  2107. if (!num_lm) {
  2108. SDE_ERROR("invalid num_lm pointer\n");
  2109. return -EINVAL;
  2110. }
  2111. *num_lm = 1;
  2112. if (!kms || !mode || !res) {
  2113. SDE_ERROR("invalid input args\n");
  2114. return -EINVAL;
  2115. }
  2116. sde_kms = to_sde_kms(kms);
  2117. max_mdp_clock_hz = drm_fixp_from_fraction(
  2118. sde_kms->perf.max_core_clk_rate, 1);
  2119. mdp_fudge_factor = drm_fixp_from_fraction(105, 100); /* 1.05 */
  2120. htotal_fp = drm_fixp_from_fraction(mode->htotal, 1);
  2121. vtotal_fp = drm_fixp_from_fraction(mode->vtotal, 1);
  2122. vrefresh_fp = drm_fixp_from_fraction(mode->vrefresh, 1);
  2123. temp = drm_fixp_mul(htotal_fp, vtotal_fp);
  2124. temp = drm_fixp_mul(temp, vrefresh_fp);
  2125. mode_clock_hz = drm_fixp_mul(temp, mdp_fudge_factor);
  2126. if (mode_clock_hz > max_mdp_clock_hz ||
  2127. mode->hdisplay > res->max_mixer_width)
  2128. *num_lm = 2;
  2129. SDE_DEBUG("[%s] h=%d, v=%d, fps=%d, max_mdp_clk_hz=%llu, num_lm=%d\n",
  2130. mode->name, mode->htotal, mode->vtotal, mode->vrefresh,
  2131. sde_kms->perf.max_core_clk_rate, *num_lm);
  2132. return 0;
  2133. }
  2134. static void _sde_kms_null_commit(struct drm_device *dev,
  2135. struct drm_encoder *enc)
  2136. {
  2137. struct drm_modeset_acquire_ctx ctx;
  2138. struct drm_connector *conn = NULL;
  2139. struct drm_connector *tmp_conn = NULL;
  2140. struct drm_connector_list_iter conn_iter;
  2141. struct drm_atomic_state *state = NULL;
  2142. struct drm_crtc_state *crtc_state = NULL;
  2143. struct drm_connector_state *conn_state = NULL;
  2144. int retry_cnt = 0;
  2145. int ret = 0;
  2146. drm_modeset_acquire_init(&ctx, 0);
  2147. retry:
  2148. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2149. if (ret == -EDEADLK && retry_cnt < SDE_KMS_MODESET_LOCK_MAX_TRIALS) {
  2150. drm_modeset_backoff(&ctx);
  2151. retry_cnt++;
  2152. udelay(SDE_KMS_MODESET_LOCK_TIMEOUT_US);
  2153. goto retry;
  2154. } else if (WARN_ON(ret)) {
  2155. goto end;
  2156. }
  2157. state = drm_atomic_state_alloc(dev);
  2158. if (!state) {
  2159. DRM_ERROR("failed to allocate atomic state, %d\n", ret);
  2160. goto end;
  2161. }
  2162. state->acquire_ctx = &ctx;
  2163. drm_connector_list_iter_begin(dev, &conn_iter);
  2164. drm_for_each_connector_iter(tmp_conn, &conn_iter) {
  2165. if (enc == tmp_conn->state->best_encoder) {
  2166. conn = tmp_conn;
  2167. break;
  2168. }
  2169. }
  2170. drm_connector_list_iter_end(&conn_iter);
  2171. if (!conn) {
  2172. SDE_ERROR("error in finding conn for enc:%d\n", DRMID(enc));
  2173. goto end;
  2174. }
  2175. crtc_state = drm_atomic_get_crtc_state(state, enc->crtc);
  2176. conn_state = drm_atomic_get_connector_state(state, conn);
  2177. if (IS_ERR(conn_state)) {
  2178. SDE_ERROR("error %d getting connector %d state\n",
  2179. ret, DRMID(conn));
  2180. goto end;
  2181. }
  2182. crtc_state->active = true;
  2183. ret = drm_atomic_set_crtc_for_connector(conn_state, enc->crtc);
  2184. if (ret)
  2185. SDE_ERROR("error %d setting the crtc\n", ret);
  2186. ret = drm_atomic_commit(state);
  2187. if (ret)
  2188. SDE_ERROR("Error %d doing the atomic commit\n", ret);
  2189. end:
  2190. if (state)
  2191. drm_atomic_state_put(state);
  2192. drm_modeset_drop_locks(&ctx);
  2193. drm_modeset_acquire_fini(&ctx);
  2194. }
  2195. static void _sde_kms_pm_suspend_idle_helper(struct sde_kms *sde_kms,
  2196. struct device *dev)
  2197. {
  2198. int i, ret;
  2199. struct drm_device *ddev = dev_get_drvdata(dev);
  2200. struct drm_connector *conn;
  2201. struct drm_connector_list_iter conn_iter;
  2202. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  2203. drm_connector_list_iter_begin(ddev, &conn_iter);
  2204. drm_for_each_connector_iter(conn, &conn_iter) {
  2205. uint64_t lp;
  2206. lp = sde_connector_get_lp(conn);
  2207. if (lp != SDE_MODE_DPMS_LP2)
  2208. continue;
  2209. ret = sde_encoder_wait_for_event(conn->encoder,
  2210. MSM_ENC_TX_COMPLETE);
  2211. if (ret && ret != -EWOULDBLOCK)
  2212. SDE_ERROR(
  2213. "[conn: %d] wait for commit done returned %d\n",
  2214. conn->base.id, ret);
  2215. else if (!ret)
  2216. sde_encoder_idle_request(conn->encoder);
  2217. }
  2218. drm_connector_list_iter_end(&conn_iter);
  2219. for (i = 0; i < priv->num_crtcs; i++) {
  2220. if (priv->disp_thread[i].thread)
  2221. kthread_flush_worker(
  2222. &priv->disp_thread[i].worker);
  2223. if (priv->event_thread[i].thread)
  2224. kthread_flush_worker(
  2225. &priv->event_thread[i].worker);
  2226. }
  2227. kthread_flush_worker(&priv->pp_event_worker);
  2228. }
  2229. static int sde_kms_pm_suspend(struct device *dev)
  2230. {
  2231. struct drm_device *ddev;
  2232. struct drm_modeset_acquire_ctx ctx;
  2233. struct drm_connector *conn;
  2234. struct drm_encoder *enc;
  2235. struct drm_connector_list_iter conn_iter;
  2236. struct drm_atomic_state *state = NULL;
  2237. struct sde_kms *sde_kms;
  2238. int ret = 0, num_crtcs = 0;
  2239. if (!dev)
  2240. return -EINVAL;
  2241. ddev = dev_get_drvdata(dev);
  2242. if (!ddev || !ddev_to_msm_kms(ddev))
  2243. return -EINVAL;
  2244. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  2245. SDE_EVT32(0);
  2246. /* disable hot-plug polling */
  2247. drm_kms_helper_poll_disable(ddev);
  2248. /* if a display stuck in CS trigger a null commit to complete handoff */
  2249. drm_for_each_encoder(enc, ddev) {
  2250. if (sde_encoder_in_cont_splash(enc) && enc->crtc)
  2251. _sde_kms_null_commit(ddev, enc);
  2252. }
  2253. /* acquire modeset lock(s) */
  2254. drm_modeset_acquire_init(&ctx, 0);
  2255. retry:
  2256. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  2257. if (ret)
  2258. goto unlock;
  2259. /* save current state for resume */
  2260. if (sde_kms->suspend_state)
  2261. drm_atomic_state_put(sde_kms->suspend_state);
  2262. sde_kms->suspend_state = drm_atomic_helper_duplicate_state(ddev, &ctx);
  2263. if (IS_ERR_OR_NULL(sde_kms->suspend_state)) {
  2264. ret = PTR_ERR(sde_kms->suspend_state);
  2265. DRM_ERROR("failed to back up suspend state, %d\n", ret);
  2266. sde_kms->suspend_state = NULL;
  2267. goto unlock;
  2268. }
  2269. /* create atomic state to disable all CRTCs */
  2270. state = drm_atomic_state_alloc(ddev);
  2271. if (!state) {
  2272. ret = -ENOMEM;
  2273. DRM_ERROR("failed to allocate crtc disable state, %d\n", ret);
  2274. goto unlock;
  2275. }
  2276. state->acquire_ctx = &ctx;
  2277. drm_connector_list_iter_begin(ddev, &conn_iter);
  2278. drm_for_each_connector_iter(conn, &conn_iter) {
  2279. struct drm_crtc_state *crtc_state;
  2280. uint64_t lp;
  2281. if (!conn->state || !conn->state->crtc ||
  2282. conn->dpms != DRM_MODE_DPMS_ON)
  2283. continue;
  2284. lp = sde_connector_get_lp(conn);
  2285. if (lp == SDE_MODE_DPMS_LP1) {
  2286. /* transition LP1->LP2 on pm suspend */
  2287. ret = sde_connector_set_property_for_commit(conn, state,
  2288. CONNECTOR_PROP_LP, SDE_MODE_DPMS_LP2);
  2289. if (ret) {
  2290. DRM_ERROR("failed to set lp2 for conn %d\n",
  2291. conn->base.id);
  2292. drm_connector_list_iter_end(&conn_iter);
  2293. goto unlock;
  2294. }
  2295. }
  2296. if (lp != SDE_MODE_DPMS_LP2) {
  2297. /* force CRTC to be inactive */
  2298. crtc_state = drm_atomic_get_crtc_state(state,
  2299. conn->state->crtc);
  2300. if (IS_ERR_OR_NULL(crtc_state)) {
  2301. DRM_ERROR("failed to get crtc %d state\n",
  2302. conn->state->crtc->base.id);
  2303. drm_connector_list_iter_end(&conn_iter);
  2304. goto unlock;
  2305. }
  2306. if (lp != SDE_MODE_DPMS_LP1)
  2307. crtc_state->active = false;
  2308. ++num_crtcs;
  2309. }
  2310. }
  2311. drm_connector_list_iter_end(&conn_iter);
  2312. /* check for nothing to do */
  2313. if (num_crtcs == 0) {
  2314. DRM_DEBUG("all crtcs are already in the off state\n");
  2315. sde_kms->suspend_block = true;
  2316. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  2317. goto unlock;
  2318. }
  2319. /* commit the "disable all" state */
  2320. ret = drm_atomic_commit(state);
  2321. if (ret < 0) {
  2322. DRM_ERROR("failed to disable crtcs, %d\n", ret);
  2323. goto unlock;
  2324. }
  2325. sde_kms->suspend_block = true;
  2326. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  2327. unlock:
  2328. if (state) {
  2329. drm_atomic_state_put(state);
  2330. state = NULL;
  2331. }
  2332. if (ret == -EDEADLK) {
  2333. drm_modeset_backoff(&ctx);
  2334. goto retry;
  2335. }
  2336. drm_modeset_drop_locks(&ctx);
  2337. drm_modeset_acquire_fini(&ctx);
  2338. /*
  2339. * pm runtime driver avoids multiple runtime_suspend API call by
  2340. * checking runtime_status. However, this call helps when there is a
  2341. * race condition between pm_suspend call and doze_suspend/power_off
  2342. * commit. It removes the extra vote from suspend and adds it back
  2343. * later to allow power collapse during pm_suspend call
  2344. */
  2345. pm_runtime_put_sync(dev);
  2346. pm_runtime_get_noresume(dev);
  2347. return ret;
  2348. }
  2349. static int sde_kms_pm_resume(struct device *dev)
  2350. {
  2351. struct drm_device *ddev;
  2352. struct sde_kms *sde_kms;
  2353. struct drm_modeset_acquire_ctx ctx;
  2354. int ret, i;
  2355. if (!dev)
  2356. return -EINVAL;
  2357. ddev = dev_get_drvdata(dev);
  2358. if (!ddev || !ddev_to_msm_kms(ddev))
  2359. return -EINVAL;
  2360. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  2361. SDE_EVT32(sde_kms->suspend_state != NULL);
  2362. drm_mode_config_reset(ddev);
  2363. drm_modeset_acquire_init(&ctx, 0);
  2364. retry:
  2365. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  2366. if (ret == -EDEADLK) {
  2367. drm_modeset_backoff(&ctx);
  2368. goto retry;
  2369. } else if (WARN_ON(ret)) {
  2370. goto end;
  2371. }
  2372. sde_kms->suspend_block = false;
  2373. if (sde_kms->suspend_state) {
  2374. sde_kms->suspend_state->acquire_ctx = &ctx;
  2375. for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
  2376. ret = drm_atomic_helper_commit_duplicated_state(
  2377. sde_kms->suspend_state, &ctx);
  2378. if (ret != -EDEADLK)
  2379. break;
  2380. drm_modeset_backoff(&ctx);
  2381. }
  2382. if (ret < 0)
  2383. DRM_ERROR("failed to restore state, %d\n", ret);
  2384. drm_atomic_state_put(sde_kms->suspend_state);
  2385. sde_kms->suspend_state = NULL;
  2386. }
  2387. end:
  2388. drm_modeset_drop_locks(&ctx);
  2389. drm_modeset_acquire_fini(&ctx);
  2390. /* enable hot-plug polling */
  2391. drm_kms_helper_poll_enable(ddev);
  2392. return 0;
  2393. }
  2394. static const struct msm_kms_funcs kms_funcs = {
  2395. .hw_init = sde_kms_hw_init,
  2396. .postinit = sde_kms_postinit,
  2397. .irq_preinstall = sde_irq_preinstall,
  2398. .irq_postinstall = sde_irq_postinstall,
  2399. .irq_uninstall = sde_irq_uninstall,
  2400. .irq = sde_irq,
  2401. .preclose = sde_kms_preclose,
  2402. .lastclose = sde_kms_lastclose,
  2403. .prepare_fence = sde_kms_prepare_fence,
  2404. .prepare_commit = sde_kms_prepare_commit,
  2405. .commit = sde_kms_commit,
  2406. .complete_commit = sde_kms_complete_commit,
  2407. .wait_for_crtc_commit_done = sde_kms_wait_for_commit_done,
  2408. .wait_for_tx_complete = sde_kms_wait_for_frame_transfer_complete,
  2409. .enable_vblank = sde_kms_enable_vblank,
  2410. .disable_vblank = sde_kms_disable_vblank,
  2411. .check_modified_format = sde_format_check_modified_format,
  2412. .atomic_check = sde_kms_atomic_check,
  2413. .get_format = sde_get_msm_format,
  2414. .round_pixclk = sde_kms_round_pixclk,
  2415. .pm_suspend = sde_kms_pm_suspend,
  2416. .pm_resume = sde_kms_pm_resume,
  2417. .destroy = sde_kms_destroy,
  2418. .cont_splash_config = sde_kms_cont_splash_config,
  2419. .register_events = _sde_kms_register_events,
  2420. .get_address_space = _sde_kms_get_address_space,
  2421. .get_address_space_device = _sde_kms_get_address_space_device,
  2422. .postopen = _sde_kms_post_open,
  2423. .check_for_splash = sde_kms_check_for_splash,
  2424. .get_mixer_count = sde_kms_get_mixer_count,
  2425. };
  2426. /* the caller api needs to turn on clock before calling it */
  2427. static inline void _sde_kms_core_hw_rev_init(struct sde_kms *sde_kms)
  2428. {
  2429. sde_kms->core_rev = readl_relaxed(sde_kms->mmio + 0x0);
  2430. }
  2431. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms)
  2432. {
  2433. int i;
  2434. for (i = ARRAY_SIZE(sde_kms->aspace) - 1; i >= 0; i--) {
  2435. if (!sde_kms->aspace[i])
  2436. continue;
  2437. msm_gem_address_space_put(sde_kms->aspace[i]);
  2438. sde_kms->aspace[i] = NULL;
  2439. }
  2440. return 0;
  2441. }
  2442. static int _sde_kms_mmu_init(struct sde_kms *sde_kms)
  2443. {
  2444. struct msm_mmu *mmu;
  2445. int i, ret;
  2446. int early_map = 0;
  2447. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev)
  2448. return -EINVAL;
  2449. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  2450. struct msm_gem_address_space *aspace;
  2451. mmu = msm_smmu_new(sde_kms->dev->dev, i);
  2452. if (IS_ERR(mmu)) {
  2453. ret = PTR_ERR(mmu);
  2454. SDE_DEBUG("failed to init iommu id %d: rc:%d\n",
  2455. i, ret);
  2456. continue;
  2457. }
  2458. aspace = msm_gem_smmu_address_space_create(sde_kms->dev,
  2459. mmu, "sde");
  2460. if (IS_ERR(aspace)) {
  2461. ret = PTR_ERR(aspace);
  2462. goto fail;
  2463. }
  2464. sde_kms->aspace[i] = aspace;
  2465. aspace->domain_attached = true;
  2466. /* Mapping splash memory block */
  2467. if ((i == MSM_SMMU_DOMAIN_UNSECURE) &&
  2468. sde_kms->splash_data.num_splash_regions) {
  2469. ret = _sde_kms_map_all_splash_regions(sde_kms);
  2470. if (ret) {
  2471. SDE_ERROR("failed to map ret:%d\n", ret);
  2472. goto fail;
  2473. }
  2474. }
  2475. /*
  2476. * disable early-map which would have been enabled during
  2477. * bootup by smmu through the device-tree hint for cont-spash
  2478. */
  2479. ret = mmu->funcs->set_attribute(mmu, DOMAIN_ATTR_EARLY_MAP,
  2480. &early_map);
  2481. if (ret) {
  2482. SDE_ERROR("failed to set_att ret:%d, early_map:%d\n",
  2483. ret, early_map);
  2484. goto early_map_fail;
  2485. }
  2486. }
  2487. return 0;
  2488. early_map_fail:
  2489. _sde_kms_unmap_all_splash_regions(sde_kms);
  2490. fail:
  2491. mmu->funcs->destroy(mmu);
  2492. _sde_kms_mmu_destroy(sde_kms);
  2493. return ret;
  2494. }
  2495. static void sde_kms_init_shared_hw(struct sde_kms *sde_kms)
  2496. {
  2497. if (!sde_kms || !sde_kms->hw_mdp || !sde_kms->catalog)
  2498. return;
  2499. if (sde_kms->hw_mdp->ops.reset_ubwc)
  2500. sde_kms->hw_mdp->ops.reset_ubwc(sde_kms->hw_mdp,
  2501. sde_kms->catalog);
  2502. sde_hw_sid_rotator_set(sde_kms->hw_sid);
  2503. }
  2504. static void _sde_kms_set_lutdma_vbif_remap(struct sde_kms *sde_kms)
  2505. {
  2506. struct sde_vbif_set_qos_params qos_params;
  2507. struct sde_mdss_cfg *catalog;
  2508. if (!sde_kms->catalog)
  2509. return;
  2510. catalog = sde_kms->catalog;
  2511. memset(&qos_params, 0, sizeof(qos_params));
  2512. qos_params.vbif_idx = catalog->dma_cfg.vbif_idx;
  2513. qos_params.xin_id = catalog->dma_cfg.xin_id;
  2514. qos_params.clk_ctrl = catalog->dma_cfg.clk_ctrl;
  2515. qos_params.client_type = VBIF_LUTDMA_CLIENT;
  2516. sde_vbif_set_qos_remap(sde_kms, &qos_params);
  2517. }
  2518. static void sde_kms_handle_power_event(u32 event_type, void *usr)
  2519. {
  2520. struct sde_kms *sde_kms = usr;
  2521. struct msm_kms *msm_kms;
  2522. msm_kms = &sde_kms->base;
  2523. if (!sde_kms)
  2524. return;
  2525. SDE_DEBUG("event_type:%d\n", event_type);
  2526. SDE_EVT32_VERBOSE(event_type);
  2527. if (event_type == SDE_POWER_EVENT_POST_ENABLE) {
  2528. sde_irq_update(msm_kms, true);
  2529. sde_vbif_init_memtypes(sde_kms);
  2530. sde_kms_init_shared_hw(sde_kms);
  2531. _sde_kms_set_lutdma_vbif_remap(sde_kms);
  2532. sde_kms->first_kickoff = true;
  2533. } else if (event_type == SDE_POWER_EVENT_PRE_DISABLE) {
  2534. sde_irq_update(msm_kms, false);
  2535. sde_kms->first_kickoff = false;
  2536. }
  2537. }
  2538. #define genpd_to_sde_kms(domain) container_of(domain, struct sde_kms, genpd)
  2539. static int sde_kms_pd_enable(struct generic_pm_domain *genpd)
  2540. {
  2541. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  2542. int rc = -EINVAL;
  2543. SDE_DEBUG("\n");
  2544. rc = pm_runtime_get_sync(sde_kms->dev->dev);
  2545. if (rc > 0)
  2546. rc = 0;
  2547. SDE_EVT32(rc, genpd->device_count);
  2548. return rc;
  2549. }
  2550. static int sde_kms_pd_disable(struct generic_pm_domain *genpd)
  2551. {
  2552. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  2553. SDE_DEBUG("\n");
  2554. pm_runtime_put_sync(sde_kms->dev->dev);
  2555. SDE_EVT32(genpd->device_count);
  2556. return 0;
  2557. }
  2558. static int _sde_kms_get_splash_data(struct sde_splash_data *data)
  2559. {
  2560. int i = 0;
  2561. int ret = 0;
  2562. struct device_node *parent, *node, *node1;
  2563. struct resource r, r1;
  2564. const char *node_name = "cont_splash_region";
  2565. struct sde_splash_mem *mem;
  2566. bool share_splash_mem = false;
  2567. int num_displays, num_regions;
  2568. struct sde_splash_display *splash_display;
  2569. if (!data)
  2570. return -EINVAL;
  2571. memset(data, 0, sizeof(*data));
  2572. parent = of_find_node_by_path("/reserved-memory");
  2573. if (!parent) {
  2574. SDE_ERROR("failed to find reserved-memory node\n");
  2575. return -EINVAL;
  2576. }
  2577. node = of_find_node_by_name(parent, node_name);
  2578. if (!node) {
  2579. SDE_DEBUG("failed to find node %s\n", node_name);
  2580. return -EINVAL;
  2581. }
  2582. node1 = of_find_node_by_name(parent, "disp_rdump_region");
  2583. if (!node1)
  2584. SDE_DEBUG("failed to find disp ramdump memory reservation\n");
  2585. /**
  2586. * Support sharing a single splash memory for all the built in displays
  2587. * and also independent splash region per displays. Incase of
  2588. * independent splash region for each connected display, dtsi node of
  2589. * cont_splash_region should be collection of all memory regions
  2590. * Ex: <r1.start r1.end r2.start r2.end ... rn.start, rn.end>
  2591. */
  2592. num_displays = dsi_display_get_num_of_displays();
  2593. num_regions = of_property_count_u64_elems(node, "reg") / 2;
  2594. data->num_splash_displays = num_displays;
  2595. SDE_DEBUG("splash mem num_regions:%d\n", num_regions);
  2596. if (num_displays > num_regions) {
  2597. share_splash_mem = true;
  2598. pr_info(":%d displays share same splash buf\n", num_displays);
  2599. }
  2600. for (i = 0; i < num_displays; i++) {
  2601. splash_display = &data->splash_display[i];
  2602. if (!i || !share_splash_mem) {
  2603. if (of_address_to_resource(node, i, &r)) {
  2604. SDE_ERROR("invalid data for:%s\n", node_name);
  2605. return -EINVAL;
  2606. }
  2607. mem = &data->splash_mem[i];
  2608. if (!node1 || of_address_to_resource(node1, i, &r1)) {
  2609. SDE_DEBUG("failed to find ramdump memory\n");
  2610. mem->ramdump_base = 0;
  2611. mem->ramdump_size = 0;
  2612. } else {
  2613. mem->ramdump_base = (unsigned long)r1.start;
  2614. mem->ramdump_size = (r1.end - r1.start) + 1;
  2615. }
  2616. mem->splash_buf_base = (unsigned long)r.start;
  2617. mem->splash_buf_size = (r.end - r.start) + 1;
  2618. mem->ref_cnt = 0;
  2619. splash_display->splash = mem;
  2620. data->num_splash_regions++;
  2621. } else {
  2622. data->splash_display[i].splash = &data->splash_mem[0];
  2623. }
  2624. SDE_DEBUG("splash mem for disp:%d add:%lx size:%x\n", (i + 1),
  2625. splash_display->splash->splash_buf_base,
  2626. splash_display->splash->splash_buf_size);
  2627. }
  2628. return ret;
  2629. }
  2630. static int _sde_kms_hw_init_ioremap(struct sde_kms *sde_kms,
  2631. struct platform_device *platformdev)
  2632. {
  2633. int rc = -EINVAL;
  2634. sde_kms->mmio = msm_ioremap(platformdev, "mdp_phys", "mdp_phys");
  2635. if (IS_ERR(sde_kms->mmio)) {
  2636. rc = PTR_ERR(sde_kms->mmio);
  2637. SDE_ERROR("mdp register memory map failed: %d\n", rc);
  2638. sde_kms->mmio = NULL;
  2639. goto error;
  2640. }
  2641. DRM_INFO("mapped mdp address space @%pK\n", sde_kms->mmio);
  2642. sde_kms->mmio_len = msm_iomap_size(platformdev, "mdp_phys");
  2643. rc = sde_dbg_reg_register_base(SDE_DBG_NAME, sde_kms->mmio,
  2644. sde_kms->mmio_len);
  2645. if (rc)
  2646. SDE_ERROR("dbg base register kms failed: %d\n", rc);
  2647. sde_kms->vbif[VBIF_RT] = msm_ioremap(platformdev, "vbif_phys",
  2648. "vbif_phys");
  2649. if (IS_ERR(sde_kms->vbif[VBIF_RT])) {
  2650. rc = PTR_ERR(sde_kms->vbif[VBIF_RT]);
  2651. SDE_ERROR("vbif register memory map failed: %d\n", rc);
  2652. sde_kms->vbif[VBIF_RT] = NULL;
  2653. goto error;
  2654. }
  2655. sde_kms->vbif_len[VBIF_RT] = msm_iomap_size(platformdev,
  2656. "vbif_phys");
  2657. rc = sde_dbg_reg_register_base("vbif_rt", sde_kms->vbif[VBIF_RT],
  2658. sde_kms->vbif_len[VBIF_RT]);
  2659. if (rc)
  2660. SDE_ERROR("dbg base register vbif_rt failed: %d\n", rc);
  2661. sde_kms->vbif[VBIF_NRT] = msm_ioremap(platformdev, "vbif_nrt_phys",
  2662. "vbif_nrt_phys");
  2663. if (IS_ERR(sde_kms->vbif[VBIF_NRT])) {
  2664. sde_kms->vbif[VBIF_NRT] = NULL;
  2665. SDE_DEBUG("VBIF NRT is not defined");
  2666. } else {
  2667. sde_kms->vbif_len[VBIF_NRT] = msm_iomap_size(platformdev,
  2668. "vbif_nrt_phys");
  2669. rc = sde_dbg_reg_register_base("vbif_nrt",
  2670. sde_kms->vbif[VBIF_NRT],
  2671. sde_kms->vbif_len[VBIF_NRT]);
  2672. if (rc)
  2673. SDE_ERROR("dbg base register vbif_nrt failed: %d\n",
  2674. rc);
  2675. }
  2676. sde_kms->reg_dma = msm_ioremap(platformdev, "regdma_phys",
  2677. "regdma_phys");
  2678. if (IS_ERR(sde_kms->reg_dma)) {
  2679. sde_kms->reg_dma = NULL;
  2680. SDE_DEBUG("REG_DMA is not defined");
  2681. } else {
  2682. sde_kms->reg_dma_len = msm_iomap_size(platformdev,
  2683. "regdma_phys");
  2684. rc = sde_dbg_reg_register_base("reg_dma",
  2685. sde_kms->reg_dma,
  2686. sde_kms->reg_dma_len);
  2687. if (rc)
  2688. SDE_ERROR("dbg base register reg_dma failed: %d\n",
  2689. rc);
  2690. }
  2691. sde_kms->sid = msm_ioremap(platformdev, "sid_phys",
  2692. "sid_phys");
  2693. if (IS_ERR(sde_kms->sid)) {
  2694. rc = PTR_ERR(sde_kms->sid);
  2695. SDE_ERROR("sid register memory map failed: %d\n", rc);
  2696. sde_kms->sid = NULL;
  2697. goto error;
  2698. }
  2699. sde_kms->sid_len = msm_iomap_size(platformdev, "sid_phys");
  2700. rc = sde_dbg_reg_register_base("sid", sde_kms->sid, sde_kms->sid_len);
  2701. if (rc)
  2702. SDE_ERROR("dbg base register sid failed: %d\n", rc);
  2703. error:
  2704. return rc;
  2705. }
  2706. static int _sde_kms_hw_init_power_helper(struct drm_device *dev,
  2707. struct sde_kms *sde_kms)
  2708. {
  2709. int rc = 0;
  2710. if (of_find_property(dev->dev->of_node, "#power-domain-cells", NULL)) {
  2711. sde_kms->genpd.name = dev->unique;
  2712. sde_kms->genpd.power_off = sde_kms_pd_disable;
  2713. sde_kms->genpd.power_on = sde_kms_pd_enable;
  2714. rc = pm_genpd_init(&sde_kms->genpd, NULL, true);
  2715. if (rc < 0) {
  2716. SDE_ERROR("failed to init genpd provider %s: %d\n",
  2717. sde_kms->genpd.name, rc);
  2718. return rc;
  2719. }
  2720. rc = of_genpd_add_provider_simple(dev->dev->of_node,
  2721. &sde_kms->genpd);
  2722. if (rc < 0) {
  2723. SDE_ERROR("failed to add genpd provider %s: %d\n",
  2724. sde_kms->genpd.name, rc);
  2725. pm_genpd_remove(&sde_kms->genpd);
  2726. return rc;
  2727. }
  2728. sde_kms->genpd_init = true;
  2729. SDE_DEBUG("added genpd provider %s\n", sde_kms->genpd.name);
  2730. }
  2731. return rc;
  2732. }
  2733. static int _sde_kms_hw_init_blocks(struct sde_kms *sde_kms,
  2734. struct drm_device *dev,
  2735. struct msm_drm_private *priv)
  2736. {
  2737. struct sde_rm *rm = NULL;
  2738. int i, rc = -EINVAL;
  2739. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  2740. sde_power_data_bus_set_quota(&priv->phandle, i,
  2741. SDE_POWER_HANDLE_CONT_SPLASH_BUS_AB_QUOTA,
  2742. SDE_POWER_HANDLE_CONT_SPLASH_BUS_IB_QUOTA);
  2743. _sde_kms_core_hw_rev_init(sde_kms);
  2744. pr_info("sde hardware revision:0x%x\n", sde_kms->core_rev);
  2745. sde_kms->catalog = sde_hw_catalog_init(dev, sde_kms->core_rev);
  2746. if (IS_ERR_OR_NULL(sde_kms->catalog)) {
  2747. rc = PTR_ERR(sde_kms->catalog);
  2748. if (!sde_kms->catalog)
  2749. rc = -EINVAL;
  2750. SDE_ERROR("catalog init failed: %d\n", rc);
  2751. sde_kms->catalog = NULL;
  2752. goto power_error;
  2753. }
  2754. /* initialize power domain if defined */
  2755. rc = _sde_kms_hw_init_power_helper(dev, sde_kms);
  2756. if (rc) {
  2757. SDE_ERROR("_sde_kms_hw_init_power_helper failed: %d\n", rc);
  2758. goto genpd_err;
  2759. }
  2760. rc = _sde_kms_mmu_init(sde_kms);
  2761. if (rc) {
  2762. SDE_ERROR("sde_kms_mmu_init failed: %d\n", rc);
  2763. goto power_error;
  2764. }
  2765. /* Initialize reg dma block which is a singleton */
  2766. rc = sde_reg_dma_init(sde_kms->reg_dma, sde_kms->catalog,
  2767. sde_kms->dev);
  2768. if (rc) {
  2769. SDE_ERROR("failed: reg dma init failed\n");
  2770. goto power_error;
  2771. }
  2772. sde_dbg_init_dbg_buses(sde_kms->core_rev);
  2773. rm = &sde_kms->rm;
  2774. rc = sde_rm_init(rm, sde_kms->catalog, sde_kms->mmio,
  2775. sde_kms->dev);
  2776. if (rc) {
  2777. SDE_ERROR("rm init failed: %d\n", rc);
  2778. goto power_error;
  2779. }
  2780. sde_kms->rm_init = true;
  2781. sde_kms->hw_intr = sde_hw_intr_init(sde_kms->mmio, sde_kms->catalog);
  2782. if (IS_ERR_OR_NULL(sde_kms->hw_intr)) {
  2783. rc = PTR_ERR(sde_kms->hw_intr);
  2784. SDE_ERROR("hw_intr init failed: %d\n", rc);
  2785. sde_kms->hw_intr = NULL;
  2786. goto hw_intr_init_err;
  2787. }
  2788. /*
  2789. * Attempt continuous splash handoff only if reserved
  2790. * splash memory is found & release resources on any error
  2791. * in finding display hw config in splash
  2792. */
  2793. if (sde_kms->splash_data.num_splash_regions) {
  2794. struct sde_splash_display *display;
  2795. int ret, display_count =
  2796. sde_kms->splash_data.num_splash_displays;
  2797. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  2798. &sde_kms->splash_data, sde_kms->catalog);
  2799. for (i = 0; i < display_count; i++) {
  2800. display = &sde_kms->splash_data.splash_display[i];
  2801. /*
  2802. * free splash region on resource init failure and
  2803. * cont-splash disabled case
  2804. */
  2805. if (!display->cont_splash_enabled || ret)
  2806. _sde_kms_free_splash_region(sde_kms, display);
  2807. }
  2808. }
  2809. sde_kms->hw_mdp = sde_rm_get_mdp(&sde_kms->rm);
  2810. if (IS_ERR_OR_NULL(sde_kms->hw_mdp)) {
  2811. rc = PTR_ERR(sde_kms->hw_mdp);
  2812. if (!sde_kms->hw_mdp)
  2813. rc = -EINVAL;
  2814. SDE_ERROR("failed to get hw_mdp: %d\n", rc);
  2815. sde_kms->hw_mdp = NULL;
  2816. goto power_error;
  2817. }
  2818. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  2819. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  2820. sde_kms->hw_vbif[i] = sde_hw_vbif_init(vbif_idx,
  2821. sde_kms->vbif[vbif_idx], sde_kms->catalog);
  2822. if (IS_ERR_OR_NULL(sde_kms->hw_vbif[vbif_idx])) {
  2823. rc = PTR_ERR(sde_kms->hw_vbif[vbif_idx]);
  2824. if (!sde_kms->hw_vbif[vbif_idx])
  2825. rc = -EINVAL;
  2826. SDE_ERROR("failed to init vbif %d: %d\n", vbif_idx, rc);
  2827. sde_kms->hw_vbif[vbif_idx] = NULL;
  2828. goto power_error;
  2829. }
  2830. }
  2831. if (sde_kms->catalog->uidle_cfg.uidle_rev) {
  2832. sde_kms->hw_uidle = sde_hw_uidle_init(UIDLE, sde_kms->mmio,
  2833. sde_kms->mmio_len, sde_kms->catalog);
  2834. if (IS_ERR_OR_NULL(sde_kms->hw_uidle)) {
  2835. rc = PTR_ERR(sde_kms->hw_uidle);
  2836. if (!sde_kms->hw_uidle)
  2837. rc = -EINVAL;
  2838. /* uidle is optional, so do not make it a fatal error */
  2839. SDE_ERROR("failed to init uidle rc:%d\n", rc);
  2840. sde_kms->hw_uidle = NULL;
  2841. rc = 0;
  2842. }
  2843. } else {
  2844. sde_kms->hw_uidle = NULL;
  2845. }
  2846. sde_kms->hw_sid = sde_hw_sid_init(sde_kms->sid,
  2847. sde_kms->sid_len, sde_kms->catalog);
  2848. if (IS_ERR(sde_kms->hw_sid)) {
  2849. SDE_ERROR("failed to init sid %ld\n", PTR_ERR(sde_kms->hw_sid));
  2850. sde_kms->hw_sid = NULL;
  2851. goto power_error;
  2852. }
  2853. rc = sde_core_perf_init(&sde_kms->perf, dev, sde_kms->catalog,
  2854. &priv->phandle, "core_clk");
  2855. if (rc) {
  2856. SDE_ERROR("failed to init perf %d\n", rc);
  2857. goto perf_err;
  2858. }
  2859. /*
  2860. * _sde_kms_drm_obj_init should create the DRM related objects
  2861. * i.e. CRTCs, planes, encoders, connectors and so forth
  2862. */
  2863. rc = _sde_kms_drm_obj_init(sde_kms);
  2864. if (rc) {
  2865. SDE_ERROR("modeset init failed: %d\n", rc);
  2866. goto drm_obj_init_err;
  2867. }
  2868. return 0;
  2869. genpd_err:
  2870. drm_obj_init_err:
  2871. sde_core_perf_destroy(&sde_kms->perf);
  2872. hw_intr_init_err:
  2873. perf_err:
  2874. power_error:
  2875. return rc;
  2876. }
  2877. static int sde_kms_hw_init(struct msm_kms *kms)
  2878. {
  2879. struct sde_kms *sde_kms;
  2880. struct drm_device *dev;
  2881. struct msm_drm_private *priv;
  2882. struct platform_device *platformdev;
  2883. int i, rc = -EINVAL;
  2884. if (!kms) {
  2885. SDE_ERROR("invalid kms\n");
  2886. goto end;
  2887. }
  2888. sde_kms = to_sde_kms(kms);
  2889. dev = sde_kms->dev;
  2890. if (!dev || !dev->dev) {
  2891. SDE_ERROR("invalid device\n");
  2892. goto end;
  2893. }
  2894. platformdev = to_platform_device(dev->dev);
  2895. priv = dev->dev_private;
  2896. if (!priv) {
  2897. SDE_ERROR("invalid private data\n");
  2898. goto end;
  2899. }
  2900. rc = _sde_kms_hw_init_ioremap(sde_kms, platformdev);
  2901. if (rc)
  2902. goto error;
  2903. rc = _sde_kms_get_splash_data(&sde_kms->splash_data);
  2904. if (rc)
  2905. SDE_DEBUG("sde splash data fetch failed: %d\n", rc);
  2906. rc = pm_runtime_get_sync(sde_kms->dev->dev);
  2907. if (rc < 0) {
  2908. SDE_ERROR("resource enable failed: %d\n", rc);
  2909. goto error;
  2910. }
  2911. rc = _sde_kms_hw_init_blocks(sde_kms, dev, priv);
  2912. if (rc)
  2913. goto hw_init_err;
  2914. dev->mode_config.min_width = sde_kms->catalog->min_display_width;
  2915. dev->mode_config.min_height = sde_kms->catalog->min_display_height;
  2916. dev->mode_config.max_width = sde_kms->catalog->max_display_width;
  2917. dev->mode_config.max_height = sde_kms->catalog->max_display_height;
  2918. mutex_init(&sde_kms->secure_transition_lock);
  2919. atomic_set(&sde_kms->detach_sec_cb, 0);
  2920. atomic_set(&sde_kms->detach_all_cb, 0);
  2921. /*
  2922. * Support format modifiers for compression etc.
  2923. */
  2924. dev->mode_config.allow_fb_modifiers = true;
  2925. /*
  2926. * Handle (re)initializations during power enable
  2927. */
  2928. sde_kms_handle_power_event(SDE_POWER_EVENT_POST_ENABLE, sde_kms);
  2929. sde_kms->power_event = sde_power_handle_register_event(&priv->phandle,
  2930. SDE_POWER_EVENT_POST_ENABLE |
  2931. SDE_POWER_EVENT_PRE_DISABLE,
  2932. sde_kms_handle_power_event, sde_kms, "kms");
  2933. if (sde_kms->splash_data.num_splash_displays) {
  2934. SDE_DEBUG("Skipping MDP Resources disable\n");
  2935. } else {
  2936. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  2937. sde_power_data_bus_set_quota(&priv->phandle, i,
  2938. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  2939. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  2940. pm_runtime_put_sync(sde_kms->dev->dev);
  2941. }
  2942. return 0;
  2943. hw_init_err:
  2944. pm_runtime_put_sync(sde_kms->dev->dev);
  2945. error:
  2946. _sde_kms_hw_destroy(sde_kms, platformdev);
  2947. end:
  2948. return rc;
  2949. }
  2950. struct msm_kms *sde_kms_init(struct drm_device *dev)
  2951. {
  2952. struct msm_drm_private *priv;
  2953. struct sde_kms *sde_kms;
  2954. if (!dev || !dev->dev_private) {
  2955. SDE_ERROR("drm device node invalid\n");
  2956. return ERR_PTR(-EINVAL);
  2957. }
  2958. priv = dev->dev_private;
  2959. sde_kms = kzalloc(sizeof(*sde_kms), GFP_KERNEL);
  2960. if (!sde_kms) {
  2961. SDE_ERROR("failed to allocate sde kms\n");
  2962. return ERR_PTR(-ENOMEM);
  2963. }
  2964. msm_kms_init(&sde_kms->base, &kms_funcs);
  2965. sde_kms->dev = dev;
  2966. return &sde_kms->base;
  2967. }
  2968. static int _sde_kms_register_events(struct msm_kms *kms,
  2969. struct drm_mode_object *obj, u32 event, bool en)
  2970. {
  2971. int ret = 0;
  2972. struct drm_crtc *crtc = NULL;
  2973. struct drm_connector *conn = NULL;
  2974. struct sde_kms *sde_kms = NULL;
  2975. if (!kms || !obj) {
  2976. SDE_ERROR("invalid argument kms %pK obj %pK\n", kms, obj);
  2977. return -EINVAL;
  2978. }
  2979. sde_kms = to_sde_kms(kms);
  2980. switch (obj->type) {
  2981. case DRM_MODE_OBJECT_CRTC:
  2982. crtc = obj_to_crtc(obj);
  2983. ret = sde_crtc_register_custom_event(sde_kms, crtc, event, en);
  2984. break;
  2985. case DRM_MODE_OBJECT_CONNECTOR:
  2986. conn = obj_to_connector(obj);
  2987. ret = sde_connector_register_custom_event(sde_kms, conn, event,
  2988. en);
  2989. break;
  2990. }
  2991. return ret;
  2992. }
  2993. int sde_kms_handle_recovery(struct drm_encoder *encoder)
  2994. {
  2995. SDE_EVT32(DRMID(encoder), MSM_ENC_ACTIVE_REGION);
  2996. return sde_encoder_wait_for_event(encoder, MSM_ENC_ACTIVE_REGION);
  2997. }