sde_encoder.c 166 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088
  1. /*
  2. * Copyright (c) 2014-2019, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/seq_file.h>
  22. #include <linux/sde_rsc.h>
  23. #include "msm_drv.h"
  24. #include "sde_kms.h"
  25. #include <drm/drm_crtc.h>
  26. #include <drm/drm_crtc_helper.h>
  27. #include "sde_hwio.h"
  28. #include "sde_hw_catalog.h"
  29. #include "sde_hw_intf.h"
  30. #include "sde_hw_ctl.h"
  31. #include "sde_formats.h"
  32. #include "sde_encoder_phys.h"
  33. #include "sde_power_handle.h"
  34. #include "sde_hw_dsc.h"
  35. #include "sde_crtc.h"
  36. #include "sde_trace.h"
  37. #include "sde_core_irq.h"
  38. #include "sde_hw_top.h"
  39. #include "sde_hw_qdss.h"
  40. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  41. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  42. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  43. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  44. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  45. (p) ? (p)->parent->base.id : -1, \
  46. (p) ? (p)->intf_idx - INTF_0 : -1, \
  47. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  48. ##__VA_ARGS__)
  49. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  50. (p) ? (p)->parent->base.id : -1, \
  51. (p) ? (p)->intf_idx - INTF_0 : -1, \
  52. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  53. ##__VA_ARGS__)
  54. /*
  55. * Two to anticipate panels that can do cmd/vid dynamic switching
  56. * plan is to create all possible physical encoder types, and switch between
  57. * them at runtime
  58. */
  59. #define NUM_PHYS_ENCODER_TYPES 2
  60. #define MAX_PHYS_ENCODERS_PER_VIRTUAL \
  61. (MAX_H_TILES_PER_DISPLAY * NUM_PHYS_ENCODER_TYPES)
  62. #define MISR_BUFF_SIZE 256
  63. #define IDLE_SHORT_TIMEOUT 1
  64. #define EVT_TIME_OUT_SPLIT 2
  65. /* Maximum number of VSYNC wait attempts for RSC state transition */
  66. #define MAX_RSC_WAIT 5
  67. #define TOPOLOGY_DUALPIPE_MERGE_MODE(x) \
  68. (((x) == SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE) || \
  69. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) || \
  70. ((x) == SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC))
  71. /**
  72. * enum sde_enc_rc_events - events for resource control state machine
  73. * @SDE_ENC_RC_EVENT_KICKOFF:
  74. * This event happens at NORMAL priority.
  75. * Event that signals the start of the transfer. When this event is
  76. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  77. * Regardless of the previous state, the resource should be in ON state
  78. * at the end of this event.
  79. * @SDE_ENC_RC_EVENT_FRAME_DONE:
  80. * This event happens at INTERRUPT level.
  81. * Event signals the end of the data transfer after the PP FRAME_DONE
  82. * event. At the end of this event, a delayed work is scheduled to go to
  83. * IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION time.
  84. * @SDE_ENC_RC_EVENT_PRE_STOP:
  85. * This event happens at NORMAL priority.
  86. * This event, when received during the ON state, set RSC to IDLE, and
  87. * and leave the RC STATE in the PRE_OFF state.
  88. * It should be followed by the STOP event as part of encoder disable.
  89. * If received during IDLE or OFF states, it will do nothing.
  90. * @SDE_ENC_RC_EVENT_STOP:
  91. * This event happens at NORMAL priority.
  92. * When this event is received, disable all the MDP/DSI core clocks, and
  93. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  94. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  95. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  96. * Resource state should be in OFF at the end of the event.
  97. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  98. * This event happens at NORMAL priority from a work item.
  99. * Event signals that there is a seamless mode switch is in prgoress. A
  100. * client needs to turn of only irq - leave clocks ON to reduce the mode
  101. * switch latency.
  102. * @SDE_ENC_RC_EVENT_POST_MODESET:
  103. * This event happens at NORMAL priority from a work item.
  104. * Event signals that seamless mode switch is complete and resources are
  105. * acquired. Clients wants to turn on the irq again and update the rsc
  106. * with new vtotal.
  107. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  108. * This event happens at NORMAL priority from a work item.
  109. * Event signals that there were no frame updates for
  110. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  111. * and request RSC with IDLE state and change the resource state to IDLE.
  112. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  113. * This event is triggered from the input event thread when touch event is
  114. * received from the input device. On receiving this event,
  115. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  116. clocks and enable RSC.
  117. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  118. * off work since a new commit is imminent.
  119. */
  120. enum sde_enc_rc_events {
  121. SDE_ENC_RC_EVENT_KICKOFF = 1,
  122. SDE_ENC_RC_EVENT_FRAME_DONE,
  123. SDE_ENC_RC_EVENT_PRE_STOP,
  124. SDE_ENC_RC_EVENT_STOP,
  125. SDE_ENC_RC_EVENT_PRE_MODESET,
  126. SDE_ENC_RC_EVENT_POST_MODESET,
  127. SDE_ENC_RC_EVENT_ENTER_IDLE,
  128. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  129. };
  130. /*
  131. * enum sde_enc_rc_states - states that the resource control maintains
  132. * @SDE_ENC_RC_STATE_OFF: Resource is in OFF state
  133. * @SDE_ENC_RC_STATE_PRE_OFF: Resource is transitioning to OFF state
  134. * @SDE_ENC_RC_STATE_ON: Resource is in ON state
  135. * @SDE_ENC_RC_STATE_MODESET: Resource is in modeset state
  136. * @SDE_ENC_RC_STATE_IDLE: Resource is in IDLE state
  137. */
  138. enum sde_enc_rc_states {
  139. SDE_ENC_RC_STATE_OFF,
  140. SDE_ENC_RC_STATE_PRE_OFF,
  141. SDE_ENC_RC_STATE_ON,
  142. SDE_ENC_RC_STATE_MODESET,
  143. SDE_ENC_RC_STATE_IDLE
  144. };
  145. /**
  146. * struct sde_encoder_virt - virtual encoder. Container of one or more physical
  147. * encoders. Virtual encoder manages one "logical" display. Physical
  148. * encoders manage one intf block, tied to a specific panel/sub-panel.
  149. * Virtual encoder defers as much as possible to the physical encoders.
  150. * Virtual encoder registers itself with the DRM Framework as the encoder.
  151. * @base: drm_encoder base class for registration with DRM
  152. * @enc_spin_lock: Virtual-Encoder-Wide Spin Lock for IRQ purposes
  153. * @bus_scaling_client: Client handle to the bus scaling interface
  154. * @te_source: vsync source pin information
  155. * @ops: Encoder ops from init function
  156. * @num_phys_encs: Actual number of physical encoders contained.
  157. * @phys_encs: Container of physical encoders managed.
  158. * @phys_vid_encs: Video physical encoders for panel mode switch.
  159. * @phys_cmd_encs: Command physical encoders for panel mode switch.
  160. * @cur_master: Pointer to the current master in this mode. Optimization
  161. * Only valid after enable. Cleared as disable.
  162. * @hw_pp Handle to the pingpong blocks used for the display. No.
  163. * pingpong blocks can be different than num_phys_encs.
  164. * @hw_dsc: Array of DSC block handles used for the display.
  165. * @dirty_dsc_ids: Cached dsc indexes for dirty DSC blocks needing flush
  166. * @intfs_swapped Whether or not the phys_enc interfaces have been swapped
  167. * for partial update right-only cases, such as pingpong
  168. * split where virtual pingpong does not generate IRQs
  169. @qdss_status: indicate if qdss is modified since last update
  170. * @crtc_vblank_cb: Callback into the upper layer / CRTC for
  171. * notification of the VBLANK
  172. * @crtc_vblank_cb_data: Data from upper layer for VBLANK notification
  173. * @crtc_kickoff_cb: Callback into CRTC that will flush & start
  174. * all CTL paths
  175. * @crtc_kickoff_cb_data: Opaque user data given to crtc_kickoff_cb
  176. * @debugfs_root: Debug file system root file node
  177. * @enc_lock: Lock around physical encoder create/destroy and
  178. access.
  179. * @frame_done_cnt: Atomic counter for tracking which phys_enc is
  180. * done with frame processing.
  181. * @crtc_frame_event_cb: callback handler for frame event
  182. * @crtc_frame_event_cb_data: callback handler private data
  183. * @vsync_event_timer: vsync timer
  184. * @rsc_client: rsc client pointer
  185. * @rsc_state_init: boolean to indicate rsc config init
  186. * @disp_info: local copy of msm_display_info struct
  187. * @misr_enable: misr enable/disable status
  188. * @misr_frame_count: misr frame count before start capturing the data
  189. * @idle_pc_enabled: indicate if idle power collapse is enabled
  190. * currently. This can be controlled by user-mode
  191. * @rc_lock: resource control mutex lock to protect
  192. * virt encoder over various state changes
  193. * @rc_state: resource controller state
  194. * @delayed_off_work: delayed worker to schedule disabling of
  195. * clks and resources after IDLE_TIMEOUT time.
  196. * @vsync_event_work: worker to handle vsync event for autorefresh
  197. * @input_event_work: worker to handle input device touch events
  198. * @esd_trigger_work: worker to handle esd trigger events
  199. * @input_handler: handler for input device events
  200. * @topology: topology of the display
  201. * @vblank_enabled: boolean to track userspace vblank vote
  202. * @idle_pc_restore: flag to indicate idle_pc_restore happened
  203. * @frame_trigger_mode: frame trigger mode indication for command
  204. * mode display
  205. * @dynamic_hdr_updated: flag to indicate if mempool was programmed
  206. * @rsc_config: rsc configuration for display vtotal, fps, etc.
  207. * @cur_conn_roi: current connector roi
  208. * @prv_conn_roi: previous connector roi to optimize if unchanged
  209. * @crtc pointer to drm_crtc
  210. * @recovery_events_enabled: status of hw recovery feature enable by client
  211. * @elevated_ahb_vote: increase AHB bus speed for the first frame
  212. * after power collapse
  213. * @pm_qos_cpu_req: pm_qos request for cpu frequency
  214. * @mode_info: stores the current mode and should be used
  215. * only in commit phase
  216. */
  217. struct sde_encoder_virt {
  218. struct drm_encoder base;
  219. spinlock_t enc_spinlock;
  220. struct mutex vblank_ctl_lock;
  221. uint32_t bus_scaling_client;
  222. uint32_t display_num_of_h_tiles;
  223. uint32_t te_source;
  224. struct sde_encoder_ops ops;
  225. unsigned int num_phys_encs;
  226. struct sde_encoder_phys *phys_encs[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  227. struct sde_encoder_phys *phys_vid_encs[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  228. struct sde_encoder_phys *phys_cmd_encs[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  229. struct sde_encoder_phys *cur_master;
  230. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  231. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  232. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  233. enum sde_dsc dirty_dsc_ids[MAX_CHANNELS_PER_ENC];
  234. bool intfs_swapped;
  235. bool qdss_status;
  236. void (*crtc_vblank_cb)(void *data);
  237. void *crtc_vblank_cb_data;
  238. struct dentry *debugfs_root;
  239. struct mutex enc_lock;
  240. atomic_t frame_done_cnt[MAX_PHYS_ENCODERS_PER_VIRTUAL];
  241. void (*crtc_frame_event_cb)(void *data, u32 event);
  242. struct sde_crtc_frame_event_cb_data crtc_frame_event_cb_data;
  243. struct timer_list vsync_event_timer;
  244. struct sde_rsc_client *rsc_client;
  245. bool rsc_state_init;
  246. struct msm_display_info disp_info;
  247. bool misr_enable;
  248. u32 misr_frame_count;
  249. bool idle_pc_enabled;
  250. struct mutex rc_lock;
  251. enum sde_enc_rc_states rc_state;
  252. struct kthread_delayed_work delayed_off_work;
  253. struct kthread_work vsync_event_work;
  254. struct kthread_work input_event_work;
  255. struct kthread_work esd_trigger_work;
  256. struct input_handler *input_handler;
  257. struct msm_display_topology topology;
  258. bool vblank_enabled;
  259. bool idle_pc_restore;
  260. enum frame_trigger_mode_type frame_trigger_mode;
  261. bool dynamic_hdr_updated;
  262. struct sde_rsc_cmd_config rsc_config;
  263. struct sde_rect cur_conn_roi;
  264. struct sde_rect prv_conn_roi;
  265. struct drm_crtc *crtc;
  266. bool recovery_events_enabled;
  267. bool elevated_ahb_vote;
  268. struct pm_qos_request pm_qos_cpu_req;
  269. struct msm_mode_info mode_info;
  270. };
  271. #define to_sde_encoder_virt(x) container_of(x, struct sde_encoder_virt, base)
  272. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  273. {
  274. struct sde_encoder_virt *sde_enc;
  275. int i;
  276. sde_enc = to_sde_encoder_virt(drm_enc);
  277. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  278. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  279. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  280. SDE_EVT32(DRMID(drm_enc), enable);
  281. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  282. }
  283. }
  284. }
  285. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc,
  286. struct sde_kms *sde_kms)
  287. {
  288. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  289. struct pm_qos_request *req;
  290. u32 cpu_mask;
  291. u32 cpu_dma_latency;
  292. int cpu;
  293. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  294. return;
  295. cpu_mask = sde_kms->catalog->perf.cpu_mask;
  296. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  297. req = &sde_enc->pm_qos_cpu_req;
  298. req->type = PM_QOS_REQ_AFFINE_CORES;
  299. cpumask_empty(&req->cpus_affine);
  300. for_each_possible_cpu(cpu) {
  301. if ((1 << cpu) & cpu_mask)
  302. cpumask_set_cpu(cpu, &req->cpus_affine);
  303. }
  304. pm_qos_add_request(req, PM_QOS_CPU_DMA_LATENCY, cpu_dma_latency);
  305. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_mask, cpu_dma_latency);
  306. }
  307. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc,
  308. struct sde_kms *sde_kms)
  309. {
  310. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  311. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  312. return;
  313. pm_qos_remove_request(&sde_enc->pm_qos_cpu_req);
  314. }
  315. static bool _sde_encoder_is_autorefresh_enabled(
  316. struct sde_encoder_virt *sde_enc)
  317. {
  318. struct drm_connector *drm_conn;
  319. if (!sde_enc->cur_master ||
  320. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  321. return false;
  322. drm_conn = sde_enc->cur_master->connector;
  323. if (!drm_conn || !drm_conn->state)
  324. return false;
  325. return sde_connector_get_property(drm_conn->state,
  326. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  327. }
  328. static bool _sde_encoder_is_dsc_enabled(struct drm_encoder *drm_enc)
  329. {
  330. struct sde_encoder_virt *sde_enc;
  331. struct msm_compression_info *comp_info;
  332. if (!drm_enc)
  333. return false;
  334. sde_enc = to_sde_encoder_virt(drm_enc);
  335. comp_info = &sde_enc->mode_info.comp_info;
  336. return (comp_info->comp_type == MSM_DISPLAY_COMPRESSION_DSC);
  337. }
  338. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  339. struct sde_hw_qdss *hw_qdss,
  340. struct sde_encoder_phys *phys, bool enable)
  341. {
  342. if (sde_enc->qdss_status == enable)
  343. return;
  344. sde_enc->qdss_status = enable;
  345. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  346. sde_enc->qdss_status);
  347. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  348. }
  349. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  350. s64 timeout_ms, struct sde_encoder_wait_info *info)
  351. {
  352. int rc = 0;
  353. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  354. ktime_t cur_ktime;
  355. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  356. do {
  357. rc = wait_event_timeout(*(info->wq),
  358. atomic_read(info->atomic_cnt) == info->count_check,
  359. wait_time_jiffies);
  360. cur_ktime = ktime_get();
  361. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  362. timeout_ms, atomic_read(info->atomic_cnt),
  363. info->count_check);
  364. /* If we timed out, counter is valid and time is less, wait again */
  365. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  366. (rc == 0) &&
  367. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  368. return rc;
  369. }
  370. bool sde_encoder_is_dsc_merge(struct drm_encoder *drm_enc)
  371. {
  372. enum sde_rm_topology_name topology;
  373. struct sde_encoder_virt *sde_enc;
  374. struct drm_connector *drm_conn;
  375. if (!drm_enc)
  376. return false;
  377. sde_enc = to_sde_encoder_virt(drm_enc);
  378. if (!sde_enc->cur_master)
  379. return false;
  380. drm_conn = sde_enc->cur_master->connector;
  381. if (!drm_conn)
  382. return false;
  383. topology = sde_connector_get_topology_name(drm_conn);
  384. if (topology == SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)
  385. return true;
  386. return false;
  387. }
  388. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  389. {
  390. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  391. return sde_enc &&
  392. (sde_enc->disp_info.display_type ==
  393. SDE_CONNECTOR_PRIMARY);
  394. }
  395. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  396. {
  397. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  398. return sde_enc &&
  399. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  400. }
  401. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  402. {
  403. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  404. return sde_enc && sde_enc->cur_master &&
  405. sde_enc->cur_master->cont_splash_enabled;
  406. }
  407. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  408. enum sde_intr_idx intr_idx)
  409. {
  410. SDE_EVT32(DRMID(phys_enc->parent),
  411. phys_enc->intf_idx - INTF_0,
  412. phys_enc->hw_pp->idx - PINGPONG_0,
  413. intr_idx);
  414. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  415. if (phys_enc->parent_ops.handle_frame_done)
  416. phys_enc->parent_ops.handle_frame_done(
  417. phys_enc->parent, phys_enc,
  418. SDE_ENCODER_FRAME_EVENT_ERROR);
  419. }
  420. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  421. enum sde_intr_idx intr_idx,
  422. struct sde_encoder_wait_info *wait_info)
  423. {
  424. struct sde_encoder_irq *irq;
  425. u32 irq_status;
  426. int ret, i;
  427. if (!phys_enc || !wait_info || intr_idx >= INTR_IDX_MAX) {
  428. SDE_ERROR("invalid params\n");
  429. return -EINVAL;
  430. }
  431. irq = &phys_enc->irq[intr_idx];
  432. /* note: do master / slave checking outside */
  433. /* return EWOULDBLOCK since we know the wait isn't necessary */
  434. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  435. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  436. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  437. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  438. return -EWOULDBLOCK;
  439. }
  440. if (irq->irq_idx < 0) {
  441. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  442. irq->name, irq->hw_idx);
  443. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  444. irq->irq_idx);
  445. return 0;
  446. }
  447. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  448. atomic_read(wait_info->atomic_cnt));
  449. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  450. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  451. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  452. /*
  453. * Some module X may disable interrupt for longer duration
  454. * and it may trigger all interrupts including timer interrupt
  455. * when module X again enable the interrupt.
  456. * That may cause interrupt wait timeout API in this API.
  457. * It is handled by split the wait timer in two halves.
  458. */
  459. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  460. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  461. irq->hw_idx,
  462. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  463. wait_info);
  464. if (ret)
  465. break;
  466. }
  467. if (ret <= 0) {
  468. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  469. irq->irq_idx, true);
  470. if (irq_status) {
  471. unsigned long flags;
  472. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  473. irq->hw_idx, irq->irq_idx,
  474. phys_enc->hw_pp->idx - PINGPONG_0,
  475. atomic_read(wait_info->atomic_cnt));
  476. SDE_DEBUG_PHYS(phys_enc,
  477. "done but irq %d not triggered\n",
  478. irq->irq_idx);
  479. local_irq_save(flags);
  480. irq->cb.func(phys_enc, irq->irq_idx);
  481. local_irq_restore(flags);
  482. ret = 0;
  483. } else {
  484. ret = -ETIMEDOUT;
  485. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  486. irq->hw_idx, irq->irq_idx,
  487. phys_enc->hw_pp->idx - PINGPONG_0,
  488. atomic_read(wait_info->atomic_cnt), irq_status,
  489. SDE_EVTLOG_ERROR);
  490. }
  491. } else {
  492. ret = 0;
  493. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  494. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  495. atomic_read(wait_info->atomic_cnt));
  496. }
  497. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  498. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  499. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  500. return ret;
  501. }
  502. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  503. enum sde_intr_idx intr_idx)
  504. {
  505. struct sde_encoder_irq *irq;
  506. int ret = 0;
  507. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  508. SDE_ERROR("invalid params\n");
  509. return -EINVAL;
  510. }
  511. irq = &phys_enc->irq[intr_idx];
  512. if (irq->irq_idx >= 0) {
  513. SDE_DEBUG_PHYS(phys_enc,
  514. "skipping already registered irq %s type %d\n",
  515. irq->name, irq->intr_type);
  516. return 0;
  517. }
  518. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  519. irq->intr_type, irq->hw_idx);
  520. if (irq->irq_idx < 0) {
  521. SDE_ERROR_PHYS(phys_enc,
  522. "failed to lookup IRQ index for %s type:%d\n",
  523. irq->name, irq->intr_type);
  524. return -EINVAL;
  525. }
  526. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  527. &irq->cb);
  528. if (ret) {
  529. SDE_ERROR_PHYS(phys_enc,
  530. "failed to register IRQ callback for %s\n",
  531. irq->name);
  532. irq->irq_idx = -EINVAL;
  533. return ret;
  534. }
  535. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  536. if (ret) {
  537. SDE_ERROR_PHYS(phys_enc,
  538. "enable IRQ for intr:%s failed, irq_idx %d\n",
  539. irq->name, irq->irq_idx);
  540. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  541. irq->irq_idx, &irq->cb);
  542. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  543. irq->irq_idx, SDE_EVTLOG_ERROR);
  544. irq->irq_idx = -EINVAL;
  545. return ret;
  546. }
  547. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  548. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  549. irq->name, irq->irq_idx);
  550. return ret;
  551. }
  552. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  553. enum sde_intr_idx intr_idx)
  554. {
  555. struct sde_encoder_irq *irq;
  556. int ret;
  557. if (!phys_enc) {
  558. SDE_ERROR("invalid encoder\n");
  559. return -EINVAL;
  560. }
  561. irq = &phys_enc->irq[intr_idx];
  562. /* silently skip irqs that weren't registered */
  563. if (irq->irq_idx < 0) {
  564. SDE_ERROR(
  565. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  566. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  567. irq->irq_idx);
  568. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  569. irq->irq_idx, SDE_EVTLOG_ERROR);
  570. return 0;
  571. }
  572. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  573. if (ret)
  574. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  575. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  576. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  577. &irq->cb);
  578. if (ret)
  579. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  580. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  581. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  582. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  583. irq->irq_idx = -EINVAL;
  584. return 0;
  585. }
  586. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  587. struct sde_encoder_hw_resources *hw_res,
  588. struct drm_connector_state *conn_state)
  589. {
  590. struct sde_encoder_virt *sde_enc = NULL;
  591. struct msm_mode_info mode_info;
  592. int i = 0;
  593. if (!hw_res || !drm_enc || !conn_state) {
  594. SDE_ERROR("invalid argument(s), drm_enc %d, res %d, state %d\n",
  595. !drm_enc, !hw_res, !conn_state);
  596. return;
  597. }
  598. sde_enc = to_sde_encoder_virt(drm_enc);
  599. SDE_DEBUG_ENC(sde_enc, "\n");
  600. /* Query resources used by phys encs, expected to be without overlap */
  601. memset(hw_res, 0, sizeof(*hw_res));
  602. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  603. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  604. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  605. if (phys && phys->ops.get_hw_resources)
  606. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  607. }
  608. /*
  609. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  610. * called from atomic_check phase. Use the below API to get mode
  611. * information of the temporary conn_state passed
  612. */
  613. sde_connector_state_get_mode_info(conn_state, &mode_info);
  614. hw_res->topology = mode_info.topology;
  615. hw_res->display_type = sde_enc->disp_info.display_type;
  616. }
  617. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  618. {
  619. struct sde_encoder_virt *sde_enc = NULL;
  620. int i = 0;
  621. if (!drm_enc) {
  622. SDE_ERROR("invalid encoder\n");
  623. return;
  624. }
  625. sde_enc = to_sde_encoder_virt(drm_enc);
  626. SDE_DEBUG_ENC(sde_enc, "\n");
  627. mutex_lock(&sde_enc->enc_lock);
  628. sde_rsc_client_destroy(sde_enc->rsc_client);
  629. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  630. struct sde_encoder_phys *phys;
  631. phys = sde_enc->phys_vid_encs[i];
  632. if (phys && phys->ops.destroy) {
  633. phys->ops.destroy(phys);
  634. --sde_enc->num_phys_encs;
  635. sde_enc->phys_encs[i] = NULL;
  636. }
  637. phys = sde_enc->phys_cmd_encs[i];
  638. if (phys && phys->ops.destroy) {
  639. phys->ops.destroy(phys);
  640. --sde_enc->num_phys_encs;
  641. sde_enc->phys_encs[i] = NULL;
  642. }
  643. }
  644. if (sde_enc->num_phys_encs)
  645. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  646. sde_enc->num_phys_encs);
  647. sde_enc->num_phys_encs = 0;
  648. mutex_unlock(&sde_enc->enc_lock);
  649. drm_encoder_cleanup(drm_enc);
  650. mutex_destroy(&sde_enc->enc_lock);
  651. kfree(sde_enc->input_handler);
  652. sde_enc->input_handler = NULL;
  653. kfree(sde_enc);
  654. }
  655. void sde_encoder_helper_update_intf_cfg(
  656. struct sde_encoder_phys *phys_enc)
  657. {
  658. struct sde_encoder_virt *sde_enc;
  659. struct sde_hw_intf_cfg_v1 *intf_cfg;
  660. enum sde_3d_blend_mode mode_3d;
  661. if (!phys_enc || !phys_enc->hw_pp) {
  662. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  663. return;
  664. }
  665. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  666. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  667. SDE_DEBUG_ENC(sde_enc,
  668. "intf_cfg updated for %d at idx %d\n",
  669. phys_enc->intf_idx,
  670. intf_cfg->intf_count);
  671. /* setup interface configuration */
  672. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  673. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  674. return;
  675. }
  676. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  677. if (phys_enc == sde_enc->cur_master) {
  678. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  679. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  680. else
  681. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  682. }
  683. /* configure this interface as master for split display */
  684. if (phys_enc->split_role == ENC_ROLE_MASTER)
  685. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  686. /* setup which pp blk will connect to this intf */
  687. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  688. phys_enc->hw_intf->ops.bind_pingpong_blk(
  689. phys_enc->hw_intf,
  690. true,
  691. phys_enc->hw_pp->idx);
  692. /*setup merge_3d configuration */
  693. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  694. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  695. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  696. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  697. phys_enc->hw_pp->merge_3d->idx;
  698. if (phys_enc->hw_pp->ops.setup_3d_mode)
  699. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  700. mode_3d);
  701. }
  702. void sde_encoder_helper_split_config(
  703. struct sde_encoder_phys *phys_enc,
  704. enum sde_intf interface)
  705. {
  706. struct sde_encoder_virt *sde_enc;
  707. struct split_pipe_cfg *cfg;
  708. struct sde_hw_mdp *hw_mdptop;
  709. enum sde_rm_topology_name topology;
  710. struct msm_display_info *disp_info;
  711. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  712. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  713. return;
  714. }
  715. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  716. hw_mdptop = phys_enc->hw_mdptop;
  717. disp_info = &sde_enc->disp_info;
  718. cfg = &phys_enc->hw_intf->cfg;
  719. memset(cfg, 0, sizeof(*cfg));
  720. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  721. return;
  722. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  723. cfg->split_link_en = true;
  724. /**
  725. * disable split modes since encoder will be operating in as the only
  726. * encoder, either for the entire use case in the case of, for example,
  727. * single DSI, or for this frame in the case of left/right only partial
  728. * update.
  729. */
  730. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  731. if (hw_mdptop->ops.setup_split_pipe)
  732. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  733. if (hw_mdptop->ops.setup_pp_split)
  734. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  735. return;
  736. }
  737. cfg->en = true;
  738. cfg->mode = phys_enc->intf_mode;
  739. cfg->intf = interface;
  740. if (cfg->en && phys_enc->ops.needs_single_flush &&
  741. phys_enc->ops.needs_single_flush(phys_enc))
  742. cfg->split_flush_en = true;
  743. topology = sde_connector_get_topology_name(phys_enc->connector);
  744. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  745. cfg->pp_split_slave = cfg->intf;
  746. else
  747. cfg->pp_split_slave = INTF_MAX;
  748. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  749. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  750. if (hw_mdptop->ops.setup_split_pipe)
  751. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  752. } else if (sde_enc->hw_pp[0]) {
  753. /*
  754. * slave encoder
  755. * - determine split index from master index,
  756. * assume master is first pp
  757. */
  758. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  759. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  760. cfg->pp_split_index);
  761. if (hw_mdptop->ops.setup_pp_split)
  762. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  763. }
  764. }
  765. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  766. {
  767. struct sde_encoder_virt *sde_enc;
  768. int i = 0;
  769. if (!drm_enc)
  770. return false;
  771. sde_enc = to_sde_encoder_virt(drm_enc);
  772. if (!sde_enc)
  773. return false;
  774. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  775. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  776. if (phys && phys->in_clone_mode)
  777. return true;
  778. }
  779. return false;
  780. }
  781. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  782. struct drm_crtc_state *crtc_state,
  783. struct drm_connector_state *conn_state)
  784. {
  785. const struct drm_display_mode *mode;
  786. struct drm_display_mode *adj_mode;
  787. int i = 0;
  788. int ret = 0;
  789. mode = &crtc_state->mode;
  790. adj_mode = &crtc_state->adjusted_mode;
  791. /* perform atomic check on the first physical encoder (master) */
  792. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  793. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  794. if (phys && phys->ops.atomic_check)
  795. ret = phys->ops.atomic_check(phys, crtc_state,
  796. conn_state);
  797. else if (phys && phys->ops.mode_fixup)
  798. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  799. ret = -EINVAL;
  800. if (ret) {
  801. SDE_ERROR_ENC(sde_enc,
  802. "mode unsupported, phys idx %d\n", i);
  803. break;
  804. }
  805. }
  806. return ret;
  807. }
  808. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  809. struct drm_crtc_state *crtc_state,
  810. struct drm_connector_state *conn_state,
  811. struct sde_connector_state *sde_conn_state,
  812. struct sde_crtc_state *sde_crtc_state)
  813. {
  814. int ret = 0;
  815. if (crtc_state->mode_changed || crtc_state->active_changed) {
  816. struct sde_rect mode_roi, roi;
  817. mode_roi.x = 0;
  818. mode_roi.y = 0;
  819. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  820. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  821. if (sde_conn_state->rois.num_rects) {
  822. sde_kms_rect_merge_rectangles(
  823. &sde_conn_state->rois, &roi);
  824. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  825. SDE_ERROR_ENC(sde_enc,
  826. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  827. roi.x, roi.y, roi.w, roi.h);
  828. ret = -EINVAL;
  829. }
  830. }
  831. if (sde_crtc_state->user_roi_list.num_rects) {
  832. sde_kms_rect_merge_rectangles(
  833. &sde_crtc_state->user_roi_list, &roi);
  834. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  835. SDE_ERROR_ENC(sde_enc,
  836. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  837. roi.x, roi.y, roi.w, roi.h);
  838. ret = -EINVAL;
  839. }
  840. }
  841. }
  842. return ret;
  843. }
  844. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  845. struct drm_crtc_state *crtc_state,
  846. struct drm_connector_state *conn_state,
  847. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  848. struct sde_connector *sde_conn,
  849. struct sde_connector_state *sde_conn_state)
  850. {
  851. int ret = 0;
  852. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  853. if (sde_conn && drm_atomic_crtc_needs_modeset(crtc_state)) {
  854. struct msm_display_topology *topology = NULL;
  855. ret = sde_connector_get_mode_info(&sde_conn->base,
  856. adj_mode, &sde_conn_state->mode_info);
  857. if (ret) {
  858. SDE_ERROR_ENC(sde_enc,
  859. "failed to get mode info, rc = %d\n", ret);
  860. return ret;
  861. }
  862. if (sde_conn_state->mode_info.comp_info.comp_type &&
  863. sde_conn_state->mode_info.comp_info.comp_ratio >=
  864. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  865. SDE_ERROR_ENC(sde_enc,
  866. "invalid compression ratio: %d\n",
  867. sde_conn_state->mode_info.comp_info.comp_ratio);
  868. ret = -EINVAL;
  869. return ret;
  870. }
  871. /* Reserve dynamic resources, indicating atomic_check phase */
  872. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  873. conn_state, true);
  874. if (ret) {
  875. SDE_ERROR_ENC(sde_enc,
  876. "RM failed to reserve resources, rc = %d\n",
  877. ret);
  878. return ret;
  879. }
  880. /**
  881. * Update connector state with the topology selected for the
  882. * resource set validated. Reset the topology if we are
  883. * de-activating crtc.
  884. */
  885. if (crtc_state->active)
  886. topology = &sde_conn_state->mode_info.topology;
  887. ret = sde_rm_update_topology(conn_state, topology);
  888. if (ret) {
  889. SDE_ERROR_ENC(sde_enc,
  890. "RM failed to update topology, rc: %d\n", ret);
  891. return ret;
  892. }
  893. ret = sde_connector_set_blob_data(conn_state->connector,
  894. conn_state,
  895. CONNECTOR_PROP_SDE_INFO);
  896. if (ret) {
  897. SDE_ERROR_ENC(sde_enc,
  898. "connector failed to update info, rc: %d\n",
  899. ret);
  900. return ret;
  901. }
  902. }
  903. return ret;
  904. }
  905. static int sde_encoder_virt_atomic_check(
  906. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  907. struct drm_connector_state *conn_state)
  908. {
  909. struct sde_encoder_virt *sde_enc;
  910. struct msm_drm_private *priv;
  911. struct sde_kms *sde_kms;
  912. const struct drm_display_mode *mode;
  913. struct drm_display_mode *adj_mode;
  914. struct sde_connector *sde_conn = NULL;
  915. struct sde_connector_state *sde_conn_state = NULL;
  916. struct sde_crtc_state *sde_crtc_state = NULL;
  917. enum sde_rm_topology_name old_top;
  918. int ret = 0;
  919. if (!drm_enc || !crtc_state || !conn_state) {
  920. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  921. !drm_enc, !crtc_state, !conn_state);
  922. return -EINVAL;
  923. }
  924. sde_enc = to_sde_encoder_virt(drm_enc);
  925. SDE_DEBUG_ENC(sde_enc, "\n");
  926. priv = drm_enc->dev->dev_private;
  927. sde_kms = to_sde_kms(priv->kms);
  928. mode = &crtc_state->mode;
  929. adj_mode = &crtc_state->adjusted_mode;
  930. sde_conn = to_sde_connector(conn_state->connector);
  931. sde_conn_state = to_sde_connector_state(conn_state);
  932. sde_crtc_state = to_sde_crtc_state(crtc_state);
  933. SDE_EVT32(DRMID(drm_enc), drm_atomic_crtc_needs_modeset(crtc_state));
  934. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  935. conn_state);
  936. if (ret)
  937. return ret;
  938. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  939. conn_state, sde_conn_state, sde_crtc_state);
  940. if (ret)
  941. return ret;
  942. /**
  943. * record topology in previous atomic state to be able to handle
  944. * topology transitions correctly.
  945. */
  946. old_top = sde_connector_get_property(conn_state,
  947. CONNECTOR_PROP_TOPOLOGY_NAME);
  948. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  949. if (ret)
  950. return ret;
  951. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  952. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  953. if (ret)
  954. return ret;
  955. ret = sde_connector_roi_v1_check_roi(conn_state);
  956. if (ret) {
  957. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  958. ret);
  959. return ret;
  960. }
  961. drm_mode_set_crtcinfo(adj_mode, 0);
  962. SDE_EVT32(DRMID(drm_enc), adj_mode->flags, adj_mode->private_flags);
  963. return ret;
  964. }
  965. static int _sde_encoder_dsc_update_pic_dim(struct msm_display_dsc_info *dsc,
  966. int pic_width, int pic_height)
  967. {
  968. if (!dsc || !pic_width || !pic_height) {
  969. SDE_ERROR("invalid input: pic_width=%d pic_height=%d\n",
  970. pic_width, pic_height);
  971. return -EINVAL;
  972. }
  973. if ((pic_width % dsc->slice_width) ||
  974. (pic_height % dsc->slice_height)) {
  975. SDE_ERROR("pic_dim=%dx%d has to be multiple of slice=%dx%d\n",
  976. pic_width, pic_height,
  977. dsc->slice_width, dsc->slice_height);
  978. return -EINVAL;
  979. }
  980. dsc->pic_width = pic_width;
  981. dsc->pic_height = pic_height;
  982. return 0;
  983. }
  984. static void _sde_encoder_dsc_pclk_param_calc(struct msm_display_dsc_info *dsc,
  985. int intf_width)
  986. {
  987. int slice_per_pkt, slice_per_intf;
  988. int bytes_in_slice, total_bytes_per_intf;
  989. if (!dsc || !dsc->slice_width || !dsc->slice_per_pkt ||
  990. (intf_width < dsc->slice_width)) {
  991. SDE_ERROR("invalid input: intf_width=%d slice_width=%d\n",
  992. intf_width, dsc ? dsc->slice_width : -1);
  993. return;
  994. }
  995. slice_per_pkt = dsc->slice_per_pkt;
  996. slice_per_intf = DIV_ROUND_UP(intf_width, dsc->slice_width);
  997. /*
  998. * If slice_per_pkt is greater than slice_per_intf then default to 1.
  999. * This can happen during partial update.
  1000. */
  1001. if (slice_per_pkt > slice_per_intf)
  1002. slice_per_pkt = 1;
  1003. bytes_in_slice = DIV_ROUND_UP(dsc->slice_width * dsc->bpp, 8);
  1004. total_bytes_per_intf = bytes_in_slice * slice_per_intf;
  1005. dsc->eol_byte_num = total_bytes_per_intf % 3;
  1006. dsc->pclk_per_line = DIV_ROUND_UP(total_bytes_per_intf, 3);
  1007. dsc->bytes_in_slice = bytes_in_slice;
  1008. dsc->bytes_per_pkt = bytes_in_slice * slice_per_pkt;
  1009. dsc->pkt_per_line = slice_per_intf / slice_per_pkt;
  1010. }
  1011. static int _sde_encoder_dsc_initial_line_calc(struct msm_display_dsc_info *dsc,
  1012. int enc_ip_width)
  1013. {
  1014. int max_ssm_delay, max_se_size, obuf_latency;
  1015. int input_ssm_out_latency, base_hs_latency;
  1016. int multi_hs_extra_latency, mux_word_size;
  1017. /* Hardent core config */
  1018. int max_muxword_size = 48;
  1019. int output_rate = 64;
  1020. int rtl_max_bpc = 10;
  1021. int pipeline_latency = 28;
  1022. max_se_size = 4 * (rtl_max_bpc + 1);
  1023. max_ssm_delay = max_se_size + max_muxword_size - 1;
  1024. mux_word_size = (dsc->bpc >= 12 ? 64 : 48);
  1025. input_ssm_out_latency = pipeline_latency + (3 * (max_ssm_delay + 2));
  1026. obuf_latency = DIV_ROUND_UP((9 * output_rate +
  1027. mux_word_size), dsc->bpp) + 1;
  1028. base_hs_latency = dsc->initial_xmit_delay + input_ssm_out_latency
  1029. + obuf_latency;
  1030. multi_hs_extra_latency = DIV_ROUND_UP((8 * dsc->chunk_size), dsc->bpp);
  1031. dsc->initial_lines = DIV_ROUND_UP((base_hs_latency +
  1032. multi_hs_extra_latency), dsc->slice_width);
  1033. return 0;
  1034. }
  1035. static bool _sde_encoder_dsc_ich_reset_override_needed(bool pu_en,
  1036. struct msm_display_dsc_info *dsc)
  1037. {
  1038. /*
  1039. * As per the DSC spec, ICH_RESET can be either end of the slice line
  1040. * or at the end of the slice. HW internally generates ich_reset at
  1041. * end of the slice line if DSC_MERGE is used or encoder has two
  1042. * soft slices. However, if encoder has only 1 soft slice and DSC_MERGE
  1043. * is not used then it will generate ich_reset at the end of slice.
  1044. *
  1045. * Now as per the spec, during one PPS session, position where
  1046. * ich_reset is generated should not change. Now if full-screen frame
  1047. * has more than 1 soft slice then HW will automatically generate
  1048. * ich_reset at the end of slice_line. But for the same panel, if
  1049. * partial frame is enabled and only 1 encoder is used with 1 slice,
  1050. * then HW will generate ich_reset at end of the slice. This is a
  1051. * mismatch. Prevent this by overriding HW's decision.
  1052. */
  1053. return pu_en && dsc && (dsc->full_frame_slices > 1) &&
  1054. (dsc->slice_width == dsc->pic_width);
  1055. }
  1056. static void _sde_encoder_dsc_pipe_cfg(struct sde_hw_dsc *hw_dsc,
  1057. struct sde_hw_pingpong *hw_pp, struct msm_display_dsc_info *dsc,
  1058. u32 common_mode, bool ich_reset, bool enable,
  1059. struct sde_hw_pingpong *hw_dsc_pp)
  1060. {
  1061. if (!enable) {
  1062. if (hw_dsc_pp && hw_dsc_pp->ops.disable_dsc)
  1063. hw_dsc_pp->ops.disable_dsc(hw_dsc_pp);
  1064. if (hw_dsc && hw_dsc->ops.dsc_disable)
  1065. hw_dsc->ops.dsc_disable(hw_dsc);
  1066. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk)
  1067. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false,
  1068. PINGPONG_MAX);
  1069. return;
  1070. }
  1071. if (!dsc || !hw_dsc || !hw_pp || !hw_dsc_pp) {
  1072. SDE_ERROR("invalid params %d %d %d %d\n", !dsc, !hw_dsc,
  1073. !hw_pp, !hw_dsc_pp);
  1074. return;
  1075. }
  1076. if (hw_dsc->ops.dsc_config)
  1077. hw_dsc->ops.dsc_config(hw_dsc, dsc, common_mode, ich_reset);
  1078. if (hw_dsc->ops.dsc_config_thresh)
  1079. hw_dsc->ops.dsc_config_thresh(hw_dsc, dsc);
  1080. if (hw_dsc_pp->ops.setup_dsc)
  1081. hw_dsc_pp->ops.setup_dsc(hw_dsc_pp);
  1082. if (hw_dsc->ops.bind_pingpong_blk)
  1083. hw_dsc->ops.bind_pingpong_blk(hw_dsc, true, hw_pp->idx);
  1084. if (hw_dsc_pp->ops.enable_dsc)
  1085. hw_dsc_pp->ops.enable_dsc(hw_dsc_pp);
  1086. }
  1087. static void _sde_encoder_get_connector_roi(
  1088. struct sde_encoder_virt *sde_enc,
  1089. struct sde_rect *merged_conn_roi)
  1090. {
  1091. struct drm_connector *drm_conn;
  1092. struct sde_connector_state *c_state;
  1093. if (!sde_enc || !merged_conn_roi)
  1094. return;
  1095. drm_conn = sde_enc->phys_encs[0]->connector;
  1096. if (!drm_conn || !drm_conn->state)
  1097. return;
  1098. c_state = to_sde_connector_state(drm_conn->state);
  1099. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1100. }
  1101. static int _sde_encoder_dsc_n_lm_1_enc_1_intf(struct sde_encoder_virt *sde_enc)
  1102. {
  1103. int this_frame_slices;
  1104. int intf_ip_w, enc_ip_w;
  1105. int ich_res, dsc_common_mode = 0;
  1106. struct sde_hw_pingpong *hw_pp = sde_enc->hw_pp[0];
  1107. struct sde_hw_pingpong *hw_dsc_pp = sde_enc->hw_dsc_pp[0];
  1108. struct sde_hw_dsc *hw_dsc = sde_enc->hw_dsc[0];
  1109. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1110. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1111. struct msm_display_dsc_info *dsc = NULL;
  1112. struct sde_hw_ctl *hw_ctl;
  1113. struct sde_ctl_dsc_cfg cfg;
  1114. if (hw_dsc == NULL || hw_pp == NULL || !enc_master) {
  1115. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1116. return -EINVAL;
  1117. }
  1118. hw_ctl = enc_master->hw_ctl;
  1119. memset(&cfg, 0, sizeof(cfg));
  1120. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  1121. _sde_encoder_dsc_update_pic_dim(dsc, roi->w, roi->h);
  1122. this_frame_slices = roi->w / dsc->slice_width;
  1123. intf_ip_w = this_frame_slices * dsc->slice_width;
  1124. _sde_encoder_dsc_pclk_param_calc(dsc, intf_ip_w);
  1125. enc_ip_w = intf_ip_w;
  1126. _sde_encoder_dsc_initial_line_calc(dsc, enc_ip_w);
  1127. ich_res = _sde_encoder_dsc_ich_reset_override_needed(false, dsc);
  1128. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1129. dsc_common_mode = DSC_MODE_VIDEO;
  1130. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1131. roi->w, roi->h, dsc_common_mode);
  1132. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h, dsc_common_mode);
  1133. _sde_encoder_dsc_pipe_cfg(hw_dsc, hw_pp, dsc, dsc_common_mode,
  1134. ich_res, true, hw_dsc_pp);
  1135. cfg.dsc[cfg.dsc_count++] = hw_dsc->idx;
  1136. /* setup dsc active configuration in the control path */
  1137. if (hw_ctl->ops.setup_dsc_cfg) {
  1138. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1139. SDE_DEBUG_ENC(sde_enc,
  1140. "setup dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1141. hw_ctl->idx,
  1142. cfg.dsc_count,
  1143. cfg.dsc[0],
  1144. cfg.dsc[1]);
  1145. }
  1146. if (hw_ctl->ops.update_bitmask_dsc)
  1147. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc->idx, 1);
  1148. return 0;
  1149. }
  1150. static int _sde_encoder_dsc_2_lm_2_enc_2_intf(struct sde_encoder_virt *sde_enc,
  1151. struct sde_encoder_kickoff_params *params)
  1152. {
  1153. int this_frame_slices;
  1154. int intf_ip_w, enc_ip_w;
  1155. int ich_res, dsc_common_mode;
  1156. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1157. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1158. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  1159. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  1160. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  1161. struct msm_display_dsc_info dsc[MAX_CHANNELS_PER_ENC];
  1162. bool half_panel_partial_update;
  1163. struct sde_hw_ctl *hw_ctl = NULL;
  1164. struct sde_ctl_dsc_cfg cfg;
  1165. int i;
  1166. if (!enc_master) {
  1167. SDE_ERROR_ENC(sde_enc, "invalid encoder master for DSC\n");
  1168. return -EINVAL;
  1169. }
  1170. memset(&cfg, 0, sizeof(cfg));
  1171. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1172. hw_pp[i] = sde_enc->hw_pp[i];
  1173. hw_dsc[i] = sde_enc->hw_dsc[i];
  1174. hw_dsc_pp[i] = sde_enc->hw_dsc_pp[i];
  1175. if (!hw_pp[i] || !hw_dsc[i] || !hw_dsc_pp[i]) {
  1176. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1177. return -EINVAL;
  1178. }
  1179. }
  1180. hw_ctl = enc_master->hw_ctl;
  1181. half_panel_partial_update =
  1182. hweight_long(params->affected_displays) == 1;
  1183. dsc_common_mode = 0;
  1184. if (!half_panel_partial_update)
  1185. dsc_common_mode |= DSC_MODE_SPLIT_PANEL;
  1186. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1187. dsc_common_mode |= DSC_MODE_VIDEO;
  1188. memcpy(&dsc[0], &sde_enc->mode_info.comp_info.dsc_info, sizeof(dsc[0]));
  1189. memcpy(&dsc[1], &sde_enc->mode_info.comp_info.dsc_info, sizeof(dsc[1]));
  1190. /*
  1191. * Since both DSC use same pic dimension, set same pic dimension
  1192. * to both DSC structures.
  1193. */
  1194. _sde_encoder_dsc_update_pic_dim(&dsc[0], roi->w, roi->h);
  1195. _sde_encoder_dsc_update_pic_dim(&dsc[1], roi->w, roi->h);
  1196. this_frame_slices = roi->w / dsc[0].slice_width;
  1197. intf_ip_w = this_frame_slices * dsc[0].slice_width;
  1198. if (!half_panel_partial_update)
  1199. intf_ip_w /= 2;
  1200. /*
  1201. * In this topology when both interfaces are active, they have same
  1202. * load so intf_ip_w will be same.
  1203. */
  1204. _sde_encoder_dsc_pclk_param_calc(&dsc[0], intf_ip_w);
  1205. _sde_encoder_dsc_pclk_param_calc(&dsc[1], intf_ip_w);
  1206. /*
  1207. * In this topology, since there is no dsc_merge, uncompressed input
  1208. * to encoder and interface is same.
  1209. */
  1210. enc_ip_w = intf_ip_w;
  1211. _sde_encoder_dsc_initial_line_calc(&dsc[0], enc_ip_w);
  1212. _sde_encoder_dsc_initial_line_calc(&dsc[1], enc_ip_w);
  1213. /*
  1214. * __is_ich_reset_override_needed should be called only after
  1215. * updating pic dimension, mdss_panel_dsc_update_pic_dim.
  1216. */
  1217. ich_res = _sde_encoder_dsc_ich_reset_override_needed(
  1218. half_panel_partial_update, &dsc[0]);
  1219. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1220. roi->w, roi->h, dsc_common_mode);
  1221. for (i = 0; i < sde_enc->num_phys_encs &&
  1222. i < MAX_CHANNELS_PER_ENC; i++) {
  1223. bool active = !!((1 << i) & params->affected_displays);
  1224. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h,
  1225. dsc_common_mode, i, active);
  1226. _sde_encoder_dsc_pipe_cfg(hw_dsc[i], hw_pp[i], &dsc[i],
  1227. dsc_common_mode, ich_res, active, hw_dsc_pp[i]);
  1228. if (active) {
  1229. if (cfg.dsc_count >= MAX_DSC_PER_CTL_V1) {
  1230. pr_err("Invalid dsc count:%d\n",
  1231. cfg.dsc_count);
  1232. return -EINVAL;
  1233. }
  1234. cfg.dsc[cfg.dsc_count++] = hw_dsc[i]->idx;
  1235. if (hw_ctl->ops.update_bitmask_dsc)
  1236. hw_ctl->ops.update_bitmask_dsc(hw_ctl,
  1237. hw_dsc[i]->idx, 1);
  1238. }
  1239. }
  1240. /* setup dsc active configuration in the control path */
  1241. if (hw_ctl->ops.setup_dsc_cfg) {
  1242. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1243. SDE_DEBUG_ENC(sde_enc,
  1244. "setup dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1245. hw_ctl->idx,
  1246. cfg.dsc_count,
  1247. cfg.dsc[0],
  1248. cfg.dsc[1]);
  1249. }
  1250. return 0;
  1251. }
  1252. static int _sde_encoder_dsc_2_lm_2_enc_1_intf(struct sde_encoder_virt *sde_enc,
  1253. struct sde_encoder_kickoff_params *params)
  1254. {
  1255. int this_frame_slices;
  1256. int intf_ip_w, enc_ip_w;
  1257. int ich_res, dsc_common_mode;
  1258. struct sde_encoder_phys *enc_master = sde_enc->cur_master;
  1259. const struct sde_rect *roi = &sde_enc->cur_conn_roi;
  1260. struct sde_hw_dsc *hw_dsc[MAX_CHANNELS_PER_ENC];
  1261. struct sde_hw_pingpong *hw_pp[MAX_CHANNELS_PER_ENC];
  1262. struct sde_hw_pingpong *hw_dsc_pp[MAX_CHANNELS_PER_ENC];
  1263. struct msm_display_dsc_info *dsc = NULL;
  1264. bool half_panel_partial_update;
  1265. struct sde_hw_ctl *hw_ctl = NULL;
  1266. struct sde_ctl_dsc_cfg cfg;
  1267. int i;
  1268. if (!enc_master) {
  1269. SDE_ERROR_ENC(sde_enc, "invalid encoder master for DSC\n");
  1270. return -EINVAL;
  1271. }
  1272. memset(&cfg, 0, sizeof(cfg));
  1273. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1274. hw_pp[i] = sde_enc->hw_pp[i];
  1275. hw_dsc[i] = sde_enc->hw_dsc[i];
  1276. hw_dsc_pp[i] = sde_enc->hw_dsc_pp[i];
  1277. if (!hw_pp[i] || !hw_dsc[i] || !hw_dsc_pp[i]) {
  1278. SDE_ERROR_ENC(sde_enc, "invalid params for DSC\n");
  1279. return -EINVAL;
  1280. }
  1281. }
  1282. hw_ctl = enc_master->hw_ctl;
  1283. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  1284. half_panel_partial_update =
  1285. hweight_long(params->affected_displays) == 1;
  1286. dsc_common_mode = 0;
  1287. if (!half_panel_partial_update)
  1288. dsc_common_mode |= DSC_MODE_SPLIT_PANEL | DSC_MODE_MULTIPLEX;
  1289. if (enc_master->intf_mode == INTF_MODE_VIDEO)
  1290. dsc_common_mode |= DSC_MODE_VIDEO;
  1291. _sde_encoder_dsc_update_pic_dim(dsc, roi->w, roi->h);
  1292. this_frame_slices = roi->w / dsc->slice_width;
  1293. intf_ip_w = this_frame_slices * dsc->slice_width;
  1294. _sde_encoder_dsc_pclk_param_calc(dsc, intf_ip_w);
  1295. /*
  1296. * dsc merge case: when using 2 encoders for the same stream,
  1297. * no. of slices need to be same on both the encoders.
  1298. */
  1299. enc_ip_w = intf_ip_w / 2;
  1300. _sde_encoder_dsc_initial_line_calc(dsc, enc_ip_w);
  1301. ich_res = _sde_encoder_dsc_ich_reset_override_needed(
  1302. half_panel_partial_update, dsc);
  1303. SDE_DEBUG_ENC(sde_enc, "pic_w: %d pic_h: %d mode:%d\n",
  1304. roi->w, roi->h, dsc_common_mode);
  1305. SDE_EVT32(DRMID(&sde_enc->base), roi->w, roi->h,
  1306. dsc_common_mode, i, params->affected_displays);
  1307. _sde_encoder_dsc_pipe_cfg(hw_dsc[0], hw_pp[0], dsc, dsc_common_mode,
  1308. ich_res, true, hw_dsc_pp[0]);
  1309. cfg.dsc[0] = hw_dsc[0]->idx;
  1310. cfg.dsc_count++;
  1311. if (hw_ctl->ops.update_bitmask_dsc)
  1312. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc[0]->idx, 1);
  1313. _sde_encoder_dsc_pipe_cfg(hw_dsc[1], hw_pp[1], dsc, dsc_common_mode,
  1314. ich_res, !half_panel_partial_update, hw_dsc_pp[1]);
  1315. if (!half_panel_partial_update) {
  1316. cfg.dsc[1] = hw_dsc[1]->idx;
  1317. cfg.dsc_count++;
  1318. if (hw_ctl->ops.update_bitmask_dsc)
  1319. hw_ctl->ops.update_bitmask_dsc(hw_ctl, hw_dsc[1]->idx,
  1320. 1);
  1321. }
  1322. /* setup dsc active configuration in the control path */
  1323. if (hw_ctl->ops.setup_dsc_cfg) {
  1324. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1325. SDE_DEBUG_ENC(sde_enc,
  1326. "setup_dsc_cfg hw_ctl[%d], count:%d,dsc[0]:%d, dsc[1]:%d\n",
  1327. hw_ctl->idx,
  1328. cfg.dsc_count,
  1329. cfg.dsc[0],
  1330. cfg.dsc[1]);
  1331. }
  1332. return 0;
  1333. }
  1334. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1335. {
  1336. struct sde_encoder_virt *sde_enc;
  1337. struct drm_connector *drm_conn;
  1338. struct drm_display_mode *adj_mode;
  1339. struct sde_rect roi;
  1340. if (!drm_enc) {
  1341. SDE_ERROR("invalid encoder parameter\n");
  1342. return -EINVAL;
  1343. }
  1344. sde_enc = to_sde_encoder_virt(drm_enc);
  1345. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1346. SDE_ERROR("invalid crtc parameter\n");
  1347. return -EINVAL;
  1348. }
  1349. if (!sde_enc->cur_master) {
  1350. SDE_ERROR("invalid cur_master parameter\n");
  1351. return -EINVAL;
  1352. }
  1353. adj_mode = &sde_enc->cur_master->cached_mode;
  1354. drm_conn = sde_enc->cur_master->connector;
  1355. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1356. if (sde_kms_rect_is_null(&roi)) {
  1357. roi.w = adj_mode->hdisplay;
  1358. roi.h = adj_mode->vdisplay;
  1359. }
  1360. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1361. sizeof(sde_enc->prv_conn_roi));
  1362. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1363. return 0;
  1364. }
  1365. static int _sde_encoder_dsc_setup(struct sde_encoder_virt *sde_enc,
  1366. struct sde_encoder_kickoff_params *params)
  1367. {
  1368. enum sde_rm_topology_name topology;
  1369. struct drm_connector *drm_conn;
  1370. int ret = 0;
  1371. if (!sde_enc || !params || !sde_enc->phys_encs[0] ||
  1372. !sde_enc->phys_encs[0]->connector)
  1373. return -EINVAL;
  1374. drm_conn = sde_enc->phys_encs[0]->connector;
  1375. topology = sde_connector_get_topology_name(drm_conn);
  1376. if (topology == SDE_RM_TOPOLOGY_NONE) {
  1377. SDE_ERROR_ENC(sde_enc, "topology not set yet\n");
  1378. return -EINVAL;
  1379. }
  1380. SDE_DEBUG_ENC(sde_enc, "topology:%d\n", topology);
  1381. SDE_EVT32(DRMID(&sde_enc->base), topology,
  1382. sde_enc->cur_conn_roi.x,
  1383. sde_enc->cur_conn_roi.y,
  1384. sde_enc->cur_conn_roi.w,
  1385. sde_enc->cur_conn_roi.h,
  1386. sde_enc->prv_conn_roi.x,
  1387. sde_enc->prv_conn_roi.y,
  1388. sde_enc->prv_conn_roi.w,
  1389. sde_enc->prv_conn_roi.h,
  1390. sde_enc->cur_master->cached_mode.hdisplay,
  1391. sde_enc->cur_master->cached_mode.vdisplay);
  1392. if (sde_kms_rect_is_equal(&sde_enc->cur_conn_roi,
  1393. &sde_enc->prv_conn_roi))
  1394. return ret;
  1395. switch (topology) {
  1396. case SDE_RM_TOPOLOGY_SINGLEPIPE_DSC:
  1397. case SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC:
  1398. ret = _sde_encoder_dsc_n_lm_1_enc_1_intf(sde_enc);
  1399. break;
  1400. case SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE:
  1401. ret = _sde_encoder_dsc_2_lm_2_enc_1_intf(sde_enc, params);
  1402. break;
  1403. case SDE_RM_TOPOLOGY_DUALPIPE_DSC:
  1404. ret = _sde_encoder_dsc_2_lm_2_enc_2_intf(sde_enc, params);
  1405. break;
  1406. default:
  1407. SDE_ERROR_ENC(sde_enc, "No DSC support for topology %d",
  1408. topology);
  1409. return -EINVAL;
  1410. }
  1411. return ret;
  1412. }
  1413. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc,
  1414. u32 vsync_source, bool is_dummy)
  1415. {
  1416. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1417. struct msm_drm_private *priv;
  1418. struct sde_kms *sde_kms;
  1419. struct sde_hw_mdp *hw_mdptop;
  1420. struct drm_encoder *drm_enc;
  1421. struct sde_encoder_virt *sde_enc;
  1422. int i;
  1423. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1424. if (!sde_enc) {
  1425. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1426. return;
  1427. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1428. SDE_ERROR("invalid num phys enc %d/%d\n",
  1429. sde_enc->num_phys_encs,
  1430. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1431. return;
  1432. }
  1433. drm_enc = &sde_enc->base;
  1434. /* this pointers are checked in virt_enable_helper */
  1435. priv = drm_enc->dev->dev_private;
  1436. sde_kms = to_sde_kms(priv->kms);
  1437. if (!sde_kms) {
  1438. SDE_ERROR("invalid sde_kms\n");
  1439. return;
  1440. }
  1441. hw_mdptop = sde_kms->hw_mdp;
  1442. if (!hw_mdptop) {
  1443. SDE_ERROR("invalid mdptop\n");
  1444. return;
  1445. }
  1446. if (hw_mdptop->ops.setup_vsync_source) {
  1447. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1448. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1449. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1450. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1451. vsync_cfg.vsync_source = vsync_source;
  1452. vsync_cfg.is_dummy = is_dummy;
  1453. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1454. }
  1455. }
  1456. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1457. struct msm_display_info *disp_info, bool is_dummy)
  1458. {
  1459. struct sde_encoder_phys *phys;
  1460. int i;
  1461. u32 vsync_source;
  1462. if (!sde_enc || !disp_info) {
  1463. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1464. sde_enc != NULL, disp_info != NULL);
  1465. return;
  1466. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1467. SDE_ERROR("invalid num phys enc %d/%d\n",
  1468. sde_enc->num_phys_encs,
  1469. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1470. return;
  1471. }
  1472. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1473. if (is_dummy)
  1474. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_0 -
  1475. sde_enc->te_source;
  1476. else if (disp_info->is_te_using_watchdog_timer)
  1477. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4;
  1478. else
  1479. vsync_source = sde_enc->te_source;
  1480. SDE_EVT32(DRMID(&sde_enc->base), vsync_source, is_dummy,
  1481. disp_info->is_te_using_watchdog_timer);
  1482. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1483. phys = sde_enc->phys_encs[i];
  1484. if (phys && phys->ops.setup_vsync_source)
  1485. phys->ops.setup_vsync_source(phys,
  1486. vsync_source, is_dummy);
  1487. }
  1488. }
  1489. }
  1490. static void _sde_encoder_dsc_disable(struct sde_encoder_virt *sde_enc)
  1491. {
  1492. int i;
  1493. struct sde_hw_pingpong *hw_pp = NULL;
  1494. struct sde_hw_pingpong *hw_dsc_pp = NULL;
  1495. struct sde_hw_dsc *hw_dsc = NULL;
  1496. struct sde_hw_ctl *hw_ctl = NULL;
  1497. struct sde_ctl_dsc_cfg cfg;
  1498. if (!sde_enc || !sde_enc->phys_encs[0] ||
  1499. !sde_enc->phys_encs[0]->connector) {
  1500. SDE_ERROR("invalid params %d %d\n",
  1501. !sde_enc, sde_enc ? !sde_enc->phys_encs[0] : -1);
  1502. return;
  1503. }
  1504. if (sde_enc->cur_master)
  1505. hw_ctl = sde_enc->cur_master->hw_ctl;
  1506. /* Disable DSC for all the pp's present in this topology */
  1507. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1508. hw_pp = sde_enc->hw_pp[i];
  1509. hw_dsc = sde_enc->hw_dsc[i];
  1510. hw_dsc_pp = sde_enc->hw_dsc_pp[i];
  1511. _sde_encoder_dsc_pipe_cfg(hw_dsc, hw_pp, NULL,
  1512. 0, 0, 0, hw_dsc_pp);
  1513. if (hw_dsc)
  1514. sde_enc->dirty_dsc_ids[i] = hw_dsc->idx;
  1515. }
  1516. /* Clear the DSC ACTIVE config for this CTL */
  1517. if (hw_ctl && hw_ctl->ops.setup_dsc_cfg) {
  1518. memset(&cfg, 0, sizeof(cfg));
  1519. hw_ctl->ops.setup_dsc_cfg(hw_ctl, &cfg);
  1520. }
  1521. /**
  1522. * Since pending flushes from previous commit get cleared
  1523. * sometime after this point, setting DSC flush bits now
  1524. * will have no effect. Therefore dirty_dsc_ids track which
  1525. * DSC blocks must be flushed for the next trigger.
  1526. */
  1527. }
  1528. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1529. bool watchdog_te)
  1530. {
  1531. struct sde_encoder_virt *sde_enc;
  1532. struct msm_display_info disp_info;
  1533. if (!drm_enc) {
  1534. pr_err("invalid drm encoder\n");
  1535. return -EINVAL;
  1536. }
  1537. sde_enc = to_sde_encoder_virt(drm_enc);
  1538. sde_encoder_control_te(drm_enc, false);
  1539. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1540. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1541. _sde_encoder_update_vsync_source(sde_enc, &disp_info, false);
  1542. sde_encoder_control_te(drm_enc, true);
  1543. return 0;
  1544. }
  1545. static int _sde_encoder_rsc_client_update_vsync_wait(
  1546. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1547. int wait_vblank_crtc_id)
  1548. {
  1549. int wait_refcount = 0, ret = 0;
  1550. int pipe = -1;
  1551. int wait_count = 0;
  1552. struct drm_crtc *primary_crtc;
  1553. struct drm_crtc *crtc;
  1554. crtc = sde_enc->crtc;
  1555. if (wait_vblank_crtc_id)
  1556. wait_refcount =
  1557. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1558. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1559. SDE_EVTLOG_FUNC_ENTRY);
  1560. if (crtc->base.id != wait_vblank_crtc_id) {
  1561. primary_crtc = drm_crtc_find(drm_enc->dev,
  1562. NULL, wait_vblank_crtc_id);
  1563. if (!primary_crtc) {
  1564. SDE_ERROR_ENC(sde_enc,
  1565. "failed to find primary crtc id %d\n",
  1566. wait_vblank_crtc_id);
  1567. return -EINVAL;
  1568. }
  1569. pipe = drm_crtc_index(primary_crtc);
  1570. }
  1571. /**
  1572. * note: VBLANK is expected to be enabled at this point in
  1573. * resource control state machine if on primary CRTC
  1574. */
  1575. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1576. if (sde_rsc_client_is_state_update_complete(
  1577. sde_enc->rsc_client))
  1578. break;
  1579. if (crtc->base.id == wait_vblank_crtc_id)
  1580. ret = sde_encoder_wait_for_event(drm_enc,
  1581. MSM_ENC_VBLANK);
  1582. else
  1583. drm_wait_one_vblank(drm_enc->dev, pipe);
  1584. if (ret) {
  1585. SDE_ERROR_ENC(sde_enc,
  1586. "wait for vblank failed ret:%d\n", ret);
  1587. /**
  1588. * rsc hardware may hang without vsync. avoid rsc hang
  1589. * by generating the vsync from watchdog timer.
  1590. */
  1591. if (crtc->base.id == wait_vblank_crtc_id)
  1592. sde_encoder_helper_switch_vsync(drm_enc, true);
  1593. }
  1594. }
  1595. if (wait_count >= MAX_RSC_WAIT)
  1596. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1597. SDE_EVTLOG_ERROR);
  1598. if (wait_refcount)
  1599. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1600. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1601. SDE_EVTLOG_FUNC_EXIT);
  1602. return ret;
  1603. }
  1604. static int _sde_encoder_update_rsc_client(
  1605. struct drm_encoder *drm_enc, bool enable)
  1606. {
  1607. struct sde_encoder_virt *sde_enc;
  1608. struct drm_crtc *crtc;
  1609. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1610. struct sde_rsc_cmd_config *rsc_config;
  1611. int ret;
  1612. struct msm_display_info *disp_info;
  1613. struct msm_mode_info *mode_info;
  1614. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1615. u32 qsync_mode = 0, v_front_porch;
  1616. struct drm_display_mode *mode;
  1617. bool is_vid_mode;
  1618. if (!drm_enc || !drm_enc->dev) {
  1619. SDE_ERROR("invalid encoder arguments\n");
  1620. return -EINVAL;
  1621. }
  1622. sde_enc = to_sde_encoder_virt(drm_enc);
  1623. mode_info = &sde_enc->mode_info;
  1624. crtc = sde_enc->crtc;
  1625. if (!sde_enc->crtc) {
  1626. SDE_ERROR("invalid crtc parameter\n");
  1627. return -EINVAL;
  1628. }
  1629. disp_info = &sde_enc->disp_info;
  1630. rsc_config = &sde_enc->rsc_config;
  1631. if (!sde_enc->rsc_client) {
  1632. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1633. return 0;
  1634. }
  1635. /**
  1636. * only primary command mode panel without Qsync can request CMD state.
  1637. * all other panels/displays can request for VID state including
  1638. * secondary command mode panel.
  1639. * Clone mode encoder can request CLK STATE only.
  1640. */
  1641. if (sde_enc->cur_master)
  1642. qsync_mode = sde_connector_get_qsync_mode(
  1643. sde_enc->cur_master->connector);
  1644. if (sde_encoder_in_clone_mode(drm_enc) ||
  1645. (disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1646. (disp_info->display_type && qsync_mode))
  1647. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1648. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1649. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1650. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1651. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1652. SDE_EVT32(rsc_state, qsync_mode);
  1653. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1654. MSM_DISPLAY_VIDEO_MODE);
  1655. mode = &sde_enc->crtc->state->mode;
  1656. v_front_porch = mode->vsync_start - mode->vdisplay;
  1657. /* compare specific items and reconfigure the rsc */
  1658. if ((rsc_config->fps != mode_info->frame_rate) ||
  1659. (rsc_config->vtotal != mode_info->vtotal) ||
  1660. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1661. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1662. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1663. rsc_config->fps = mode_info->frame_rate;
  1664. rsc_config->vtotal = mode_info->vtotal;
  1665. /*
  1666. * for video mode, prefill lines should not go beyond vertical
  1667. * front porch for RSCC configuration. This will ensure bw
  1668. * downvotes are not sent within the active region. Additional
  1669. * -1 is to give one line time for rscc mode min_threshold.
  1670. */
  1671. if (is_vid_mode && (mode_info->prefill_lines >= v_front_porch))
  1672. rsc_config->prefill_lines = v_front_porch - 1;
  1673. else
  1674. rsc_config->prefill_lines = mode_info->prefill_lines;
  1675. rsc_config->jitter_numer = mode_info->jitter_numer;
  1676. rsc_config->jitter_denom = mode_info->jitter_denom;
  1677. sde_enc->rsc_state_init = false;
  1678. }
  1679. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1680. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1681. /* update it only once */
  1682. sde_enc->rsc_state_init = true;
  1683. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1684. rsc_state, rsc_config, crtc->base.id,
  1685. &wait_vblank_crtc_id);
  1686. } else {
  1687. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1688. rsc_state, NULL, crtc->base.id,
  1689. &wait_vblank_crtc_id);
  1690. }
  1691. /**
  1692. * if RSC performed a state change that requires a VBLANK wait, it will
  1693. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1694. *
  1695. * if we are the primary display, we will need to enable and wait
  1696. * locally since we hold the commit thread
  1697. *
  1698. * if we are an external display, we must send a signal to the primary
  1699. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1700. * by the primary panel's VBLANK signals
  1701. */
  1702. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1703. if (ret) {
  1704. SDE_ERROR_ENC(sde_enc,
  1705. "sde rsc client update failed ret:%d\n", ret);
  1706. return ret;
  1707. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1708. return ret;
  1709. }
  1710. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1711. sde_enc, wait_vblank_crtc_id);
  1712. return ret;
  1713. }
  1714. static void _sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1715. {
  1716. struct sde_encoder_virt *sde_enc;
  1717. int i;
  1718. if (!drm_enc) {
  1719. SDE_ERROR("invalid encoder\n");
  1720. return;
  1721. }
  1722. sde_enc = to_sde_encoder_virt(drm_enc);
  1723. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1724. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1725. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1726. if (phys && phys->ops.irq_control)
  1727. phys->ops.irq_control(phys, enable);
  1728. }
  1729. }
  1730. /* keep track of the userspace vblank during modeset */
  1731. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1732. u32 sw_event)
  1733. {
  1734. struct sde_encoder_virt *sde_enc;
  1735. bool enable;
  1736. int i;
  1737. if (!drm_enc) {
  1738. SDE_ERROR("invalid encoder\n");
  1739. return;
  1740. }
  1741. sde_enc = to_sde_encoder_virt(drm_enc);
  1742. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1743. sw_event, sde_enc->vblank_enabled);
  1744. /* nothing to do if vblank not enabled by userspace */
  1745. if (!sde_enc->vblank_enabled)
  1746. return;
  1747. /* disable vblank on pre_modeset */
  1748. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1749. enable = false;
  1750. /* enable vblank on post_modeset */
  1751. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1752. enable = true;
  1753. else
  1754. return;
  1755. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1756. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1757. if (phys && phys->ops.control_vblank_irq)
  1758. phys->ops.control_vblank_irq(phys, enable);
  1759. }
  1760. }
  1761. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1762. {
  1763. struct sde_encoder_virt *sde_enc;
  1764. if (!drm_enc)
  1765. return NULL;
  1766. sde_enc = to_sde_encoder_virt(drm_enc);
  1767. return sde_enc->rsc_client;
  1768. }
  1769. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1770. bool enable)
  1771. {
  1772. struct msm_drm_private *priv;
  1773. struct sde_kms *sde_kms;
  1774. struct sde_encoder_virt *sde_enc;
  1775. int rc;
  1776. bool is_cmd_mode = false;
  1777. sde_enc = to_sde_encoder_virt(drm_enc);
  1778. priv = drm_enc->dev->dev_private;
  1779. sde_kms = to_sde_kms(priv->kms);
  1780. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1781. is_cmd_mode = true;
  1782. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1783. SDE_EVT32(DRMID(drm_enc), enable);
  1784. if (!sde_enc->cur_master) {
  1785. SDE_ERROR("encoder master not set\n");
  1786. return -EINVAL;
  1787. }
  1788. if (enable) {
  1789. /* enable SDE core clks */
  1790. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1791. if (rc < 0) {
  1792. SDE_ERROR("failed to enable power resource %d\n", rc);
  1793. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1794. return rc;
  1795. }
  1796. sde_enc->elevated_ahb_vote = true;
  1797. /* enable DSI clks */
  1798. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1799. true);
  1800. if (rc) {
  1801. SDE_ERROR("failed to enable clk control %d\n", rc);
  1802. pm_runtime_put_sync(drm_enc->dev->dev);
  1803. return rc;
  1804. }
  1805. /* enable all the irq */
  1806. _sde_encoder_irq_control(drm_enc, true);
  1807. if (is_cmd_mode)
  1808. _sde_encoder_pm_qos_add_request(drm_enc, sde_kms);
  1809. } else {
  1810. if (is_cmd_mode)
  1811. _sde_encoder_pm_qos_remove_request(drm_enc, sde_kms);
  1812. /* disable all the irq */
  1813. _sde_encoder_irq_control(drm_enc, false);
  1814. /* disable DSI clks */
  1815. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1816. /* disable SDE core clks */
  1817. pm_runtime_put_sync(drm_enc->dev->dev);
  1818. }
  1819. return 0;
  1820. }
  1821. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1822. bool enable, u32 frame_count)
  1823. {
  1824. struct sde_encoder_virt *sde_enc;
  1825. int i;
  1826. if (!drm_enc) {
  1827. SDE_ERROR("invalid encoder\n");
  1828. return;
  1829. }
  1830. sde_enc = to_sde_encoder_virt(drm_enc);
  1831. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1832. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1833. if (!phys || !phys->ops.setup_misr)
  1834. continue;
  1835. phys->ops.setup_misr(phys, enable, frame_count);
  1836. }
  1837. }
  1838. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1839. unsigned int type, unsigned int code, int value)
  1840. {
  1841. struct drm_encoder *drm_enc = NULL;
  1842. struct sde_encoder_virt *sde_enc = NULL;
  1843. struct msm_drm_thread *disp_thread = NULL;
  1844. struct msm_drm_private *priv = NULL;
  1845. if (!handle || !handle->handler || !handle->handler->private) {
  1846. SDE_ERROR("invalid encoder for the input event\n");
  1847. return;
  1848. }
  1849. drm_enc = (struct drm_encoder *)handle->handler->private;
  1850. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1851. SDE_ERROR("invalid parameters\n");
  1852. return;
  1853. }
  1854. priv = drm_enc->dev->dev_private;
  1855. sde_enc = to_sde_encoder_virt(drm_enc);
  1856. if (!sde_enc->crtc || (sde_enc->crtc->index
  1857. >= ARRAY_SIZE(priv->disp_thread))) {
  1858. SDE_DEBUG_ENC(sde_enc,
  1859. "invalid cached CRTC: %d or crtc index: %d\n",
  1860. sde_enc->crtc == NULL,
  1861. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1862. return;
  1863. }
  1864. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1865. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1866. kthread_queue_work(&disp_thread->worker,
  1867. &sde_enc->input_event_work);
  1868. }
  1869. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1870. {
  1871. struct sde_encoder_virt *sde_enc;
  1872. if (!drm_enc) {
  1873. SDE_ERROR("invalid encoder\n");
  1874. return;
  1875. }
  1876. sde_enc = to_sde_encoder_virt(drm_enc);
  1877. /* return early if there is no state change */
  1878. if (sde_enc->idle_pc_enabled == enable)
  1879. return;
  1880. sde_enc->idle_pc_enabled = enable;
  1881. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1882. SDE_EVT32(sde_enc->idle_pc_enabled);
  1883. }
  1884. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1885. u32 sw_event)
  1886. {
  1887. if (kthread_cancel_delayed_work_sync(
  1888. &sde_enc->delayed_off_work))
  1889. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1890. sw_event);
  1891. }
  1892. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1893. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1894. {
  1895. int ret = 0;
  1896. /* cancel delayed off work, if any */
  1897. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1898. mutex_lock(&sde_enc->rc_lock);
  1899. /* return if the resource control is already in ON state */
  1900. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1901. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1902. sw_event);
  1903. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1904. SDE_EVTLOG_FUNC_CASE1);
  1905. goto end;
  1906. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1907. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1908. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1909. sw_event, sde_enc->rc_state);
  1910. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1911. SDE_EVTLOG_ERROR);
  1912. goto end;
  1913. }
  1914. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1915. _sde_encoder_irq_control(drm_enc, true);
  1916. } else {
  1917. /* enable all the clks and resources */
  1918. ret = _sde_encoder_resource_control_helper(drm_enc,
  1919. true);
  1920. if (ret) {
  1921. SDE_ERROR_ENC(sde_enc,
  1922. "sw_event:%d, rc in state %d\n",
  1923. sw_event, sde_enc->rc_state);
  1924. SDE_EVT32(DRMID(drm_enc), sw_event,
  1925. sde_enc->rc_state,
  1926. SDE_EVTLOG_ERROR);
  1927. goto end;
  1928. }
  1929. _sde_encoder_update_rsc_client(drm_enc, true);
  1930. }
  1931. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1932. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1933. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1934. end:
  1935. mutex_unlock(&sde_enc->rc_lock);
  1936. return ret;
  1937. }
  1938. static int _sde_encoder_rc_frame_done(struct drm_encoder *drm_enc,
  1939. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1940. struct msm_drm_private *priv)
  1941. {
  1942. unsigned int lp, idle_pc_duration;
  1943. struct msm_drm_thread *disp_thread;
  1944. bool autorefresh_enabled = false;
  1945. if (!sde_enc->crtc) {
  1946. SDE_ERROR("invalid crtc, sw_event:%u\n", sw_event);
  1947. return -EINVAL;
  1948. }
  1949. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1950. SDE_ERROR("invalid crtc index :%u\n",
  1951. sde_enc->crtc->index);
  1952. return -EINVAL;
  1953. }
  1954. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1955. /*
  1956. * mutex lock is not used as this event happens at interrupt
  1957. * context. And locking is not required as, the other events
  1958. * like KICKOFF and STOP does a wait-for-idle before executing
  1959. * the resource_control
  1960. */
  1961. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1962. SDE_ERROR_ENC(sde_enc, "sw_event:%d,rc:%d-unexpected\n",
  1963. sw_event, sde_enc->rc_state);
  1964. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1965. SDE_EVTLOG_ERROR);
  1966. return -EINVAL;
  1967. }
  1968. /*
  1969. * schedule off work item only when there are no
  1970. * frames pending
  1971. */
  1972. if (sde_crtc_frame_pending(sde_enc->crtc) > 1) {
  1973. SDE_DEBUG_ENC(sde_enc, "skip schedule work");
  1974. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1975. SDE_EVTLOG_FUNC_CASE2);
  1976. return 0;
  1977. }
  1978. /* schedule delayed off work if autorefresh is disabled */
  1979. if (sde_enc->cur_master &&
  1980. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1981. autorefresh_enabled =
  1982. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1983. sde_enc->cur_master);
  1984. /* set idle timeout based on master connector's lp value */
  1985. if (sde_enc->cur_master)
  1986. lp = sde_connector_get_lp(
  1987. sde_enc->cur_master->connector);
  1988. else
  1989. lp = SDE_MODE_DPMS_ON;
  1990. if (lp == SDE_MODE_DPMS_LP2)
  1991. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1992. else
  1993. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1994. if (!autorefresh_enabled)
  1995. kthread_mod_delayed_work(
  1996. &disp_thread->worker,
  1997. &sde_enc->delayed_off_work,
  1998. msecs_to_jiffies(idle_pc_duration));
  1999. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2000. autorefresh_enabled,
  2001. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  2002. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  2003. sw_event);
  2004. return 0;
  2005. }
  2006. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  2007. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  2008. {
  2009. /* cancel delayed off work, if any */
  2010. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  2011. mutex_lock(&sde_enc->rc_lock);
  2012. if (is_vid_mode &&
  2013. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2014. _sde_encoder_irq_control(drm_enc, true);
  2015. }
  2016. /* skip if is already OFF or IDLE, resources are off already */
  2017. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  2018. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2019. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  2020. sw_event, sde_enc->rc_state);
  2021. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2022. SDE_EVTLOG_FUNC_CASE3);
  2023. goto end;
  2024. }
  2025. /**
  2026. * IRQs are still enabled currently, which allows wait for
  2027. * VBLANK which RSC may require to correctly transition to OFF
  2028. */
  2029. _sde_encoder_update_rsc_client(drm_enc, false);
  2030. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2031. SDE_ENC_RC_STATE_PRE_OFF,
  2032. SDE_EVTLOG_FUNC_CASE3);
  2033. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  2034. end:
  2035. mutex_unlock(&sde_enc->rc_lock);
  2036. return 0;
  2037. }
  2038. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  2039. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2040. {
  2041. int ret = 0;
  2042. /* cancel vsync event work and timer */
  2043. kthread_cancel_work_sync(&sde_enc->vsync_event_work);
  2044. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI)
  2045. del_timer_sync(&sde_enc->vsync_event_timer);
  2046. mutex_lock(&sde_enc->rc_lock);
  2047. /* return if the resource control is already in OFF state */
  2048. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2049. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2050. sw_event);
  2051. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2052. SDE_EVTLOG_FUNC_CASE4);
  2053. goto end;
  2054. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  2055. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  2056. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  2057. sw_event, sde_enc->rc_state);
  2058. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2059. SDE_EVTLOG_ERROR);
  2060. ret = -EINVAL;
  2061. goto end;
  2062. }
  2063. /**
  2064. * expect to arrive here only if in either idle state or pre-off
  2065. * and in IDLE state the resources are already disabled
  2066. */
  2067. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  2068. _sde_encoder_resource_control_helper(drm_enc, false);
  2069. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2070. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  2071. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  2072. end:
  2073. mutex_unlock(&sde_enc->rc_lock);
  2074. return ret;
  2075. }
  2076. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  2077. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2078. {
  2079. int ret = 0;
  2080. /* cancel delayed off work, if any */
  2081. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  2082. mutex_lock(&sde_enc->rc_lock);
  2083. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2084. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2085. sw_event);
  2086. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2087. SDE_EVTLOG_FUNC_CASE5);
  2088. goto end;
  2089. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2090. /* enable all the clks and resources */
  2091. ret = _sde_encoder_resource_control_helper(drm_enc,
  2092. true);
  2093. if (ret) {
  2094. SDE_ERROR_ENC(sde_enc,
  2095. "sw_event:%d, rc in state %d\n",
  2096. sw_event, sde_enc->rc_state);
  2097. SDE_EVT32(DRMID(drm_enc), sw_event,
  2098. sde_enc->rc_state,
  2099. SDE_EVTLOG_ERROR);
  2100. goto end;
  2101. }
  2102. _sde_encoder_update_rsc_client(drm_enc, true);
  2103. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2104. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  2105. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2106. }
  2107. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2108. if (ret && ret != -EWOULDBLOCK) {
  2109. SDE_ERROR_ENC(sde_enc,
  2110. "wait for commit done returned %d\n",
  2111. ret);
  2112. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2113. ret, SDE_EVTLOG_ERROR);
  2114. ret = -EINVAL;
  2115. goto end;
  2116. }
  2117. _sde_encoder_irq_control(drm_enc, false);
  2118. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  2119. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2120. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  2121. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  2122. end:
  2123. mutex_unlock(&sde_enc->rc_lock);
  2124. return ret;
  2125. }
  2126. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  2127. u32 sw_event, struct sde_encoder_virt *sde_enc)
  2128. {
  2129. int ret = 0;
  2130. mutex_lock(&sde_enc->rc_lock);
  2131. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  2132. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  2133. sw_event);
  2134. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2135. SDE_EVTLOG_FUNC_CASE5);
  2136. goto end;
  2137. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  2138. SDE_ERROR_ENC(sde_enc,
  2139. "sw_event:%d, rc:%d !MODESET state\n",
  2140. sw_event, sde_enc->rc_state);
  2141. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2142. SDE_EVTLOG_ERROR);
  2143. ret = -EINVAL;
  2144. goto end;
  2145. }
  2146. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  2147. _sde_encoder_irq_control(drm_enc, true);
  2148. _sde_encoder_update_rsc_client(drm_enc, true);
  2149. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2150. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  2151. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2152. end:
  2153. mutex_unlock(&sde_enc->rc_lock);
  2154. return ret;
  2155. }
  2156. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  2157. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  2158. {
  2159. mutex_lock(&sde_enc->rc_lock);
  2160. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  2161. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  2162. sw_event, sde_enc->rc_state);
  2163. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2164. SDE_EVTLOG_ERROR);
  2165. goto end;
  2166. } else if (sde_crtc_frame_pending(sde_enc->crtc)) {
  2167. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  2168. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2169. sde_crtc_frame_pending(sde_enc->crtc),
  2170. SDE_EVTLOG_ERROR);
  2171. goto end;
  2172. }
  2173. if (is_vid_mode) {
  2174. _sde_encoder_irq_control(drm_enc, false);
  2175. } else {
  2176. /* disable all the clks and resources */
  2177. _sde_encoder_update_rsc_client(drm_enc, false);
  2178. _sde_encoder_resource_control_helper(drm_enc, false);
  2179. }
  2180. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2181. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  2182. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  2183. end:
  2184. mutex_unlock(&sde_enc->rc_lock);
  2185. return 0;
  2186. }
  2187. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  2188. u32 sw_event, struct sde_encoder_virt *sde_enc,
  2189. struct msm_drm_private *priv, bool is_vid_mode)
  2190. {
  2191. bool autorefresh_enabled = false;
  2192. struct msm_drm_thread *disp_thread;
  2193. int ret = 0;
  2194. if (!sde_enc->crtc ||
  2195. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  2196. SDE_DEBUG_ENC(sde_enc,
  2197. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  2198. sde_enc->crtc == NULL,
  2199. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  2200. sw_event);
  2201. return -EINVAL;
  2202. }
  2203. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  2204. mutex_lock(&sde_enc->rc_lock);
  2205. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  2206. if (sde_enc->cur_master &&
  2207. sde_enc->cur_master->ops.is_autorefresh_enabled)
  2208. autorefresh_enabled =
  2209. sde_enc->cur_master->ops.is_autorefresh_enabled(
  2210. sde_enc->cur_master);
  2211. if (autorefresh_enabled) {
  2212. SDE_DEBUG_ENC(sde_enc,
  2213. "not handling early wakeup since auto refresh is enabled\n");
  2214. goto end;
  2215. }
  2216. if (!sde_crtc_frame_pending(sde_enc->crtc))
  2217. kthread_mod_delayed_work(&disp_thread->worker,
  2218. &sde_enc->delayed_off_work,
  2219. msecs_to_jiffies(
  2220. IDLE_POWERCOLLAPSE_DURATION));
  2221. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  2222. /* enable all the clks and resources */
  2223. ret = _sde_encoder_resource_control_helper(drm_enc,
  2224. true);
  2225. if (ret) {
  2226. SDE_ERROR_ENC(sde_enc,
  2227. "sw_event:%d, rc in state %d\n",
  2228. sw_event, sde_enc->rc_state);
  2229. SDE_EVT32(DRMID(drm_enc), sw_event,
  2230. sde_enc->rc_state,
  2231. SDE_EVTLOG_ERROR);
  2232. goto end;
  2233. }
  2234. _sde_encoder_update_rsc_client(drm_enc, true);
  2235. /*
  2236. * In some cases, commit comes with slight delay
  2237. * (> 80 ms)after early wake up, prevent clock switch
  2238. * off to avoid jank in next update. So, increase the
  2239. * command mode idle timeout sufficiently to prevent
  2240. * such case.
  2241. */
  2242. kthread_mod_delayed_work(&disp_thread->worker,
  2243. &sde_enc->delayed_off_work,
  2244. msecs_to_jiffies(
  2245. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  2246. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  2247. }
  2248. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  2249. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  2250. end:
  2251. mutex_unlock(&sde_enc->rc_lock);
  2252. return ret;
  2253. }
  2254. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  2255. u32 sw_event)
  2256. {
  2257. struct sde_encoder_virt *sde_enc;
  2258. struct msm_drm_private *priv;
  2259. int ret = 0;
  2260. bool is_vid_mode = false;
  2261. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2262. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  2263. sw_event);
  2264. return -EINVAL;
  2265. }
  2266. sde_enc = to_sde_encoder_virt(drm_enc);
  2267. priv = drm_enc->dev->dev_private;
  2268. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  2269. is_vid_mode = true;
  2270. /*
  2271. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  2272. * events and return early for other events (ie wb display).
  2273. */
  2274. if (!sde_enc->idle_pc_enabled &&
  2275. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  2276. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  2277. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  2278. sw_event != SDE_ENC_RC_EVENT_STOP &&
  2279. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  2280. return 0;
  2281. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  2282. sw_event, sde_enc->idle_pc_enabled);
  2283. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2284. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  2285. switch (sw_event) {
  2286. case SDE_ENC_RC_EVENT_KICKOFF:
  2287. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  2288. is_vid_mode);
  2289. break;
  2290. case SDE_ENC_RC_EVENT_FRAME_DONE:
  2291. ret = _sde_encoder_rc_frame_done(drm_enc, sw_event, sde_enc,
  2292. priv);
  2293. break;
  2294. case SDE_ENC_RC_EVENT_PRE_STOP:
  2295. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  2296. is_vid_mode);
  2297. break;
  2298. case SDE_ENC_RC_EVENT_STOP:
  2299. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  2300. break;
  2301. case SDE_ENC_RC_EVENT_PRE_MODESET:
  2302. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  2303. break;
  2304. case SDE_ENC_RC_EVENT_POST_MODESET:
  2305. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  2306. break;
  2307. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  2308. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  2309. is_vid_mode);
  2310. break;
  2311. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  2312. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  2313. priv, is_vid_mode);
  2314. break;
  2315. default:
  2316. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  2317. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  2318. break;
  2319. }
  2320. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2321. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  2322. return ret;
  2323. }
  2324. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  2325. enum sde_intf_mode intf_mode, struct drm_display_mode *adj_mode)
  2326. {
  2327. int i = 0;
  2328. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2329. if (intf_mode == INTF_MODE_CMD)
  2330. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  2331. else if (intf_mode == INTF_MODE_VIDEO)
  2332. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  2333. _sde_encoder_update_rsc_client(drm_enc, true);
  2334. if (intf_mode == INTF_MODE_CMD) {
  2335. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2336. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  2337. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  2338. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  2339. msm_is_mode_seamless_poms(adj_mode),
  2340. SDE_EVTLOG_FUNC_CASE1);
  2341. } else if (intf_mode == INTF_MODE_VIDEO) {
  2342. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2343. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  2344. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  2345. msm_is_mode_seamless_poms(adj_mode),
  2346. SDE_EVTLOG_FUNC_CASE2);
  2347. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  2348. }
  2349. }
  2350. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2351. struct drm_display_mode *mode,
  2352. struct drm_display_mode *adj_mode)
  2353. {
  2354. struct sde_encoder_virt *sde_enc;
  2355. struct msm_drm_private *priv;
  2356. struct sde_kms *sde_kms;
  2357. struct list_head *connector_list;
  2358. struct drm_connector *conn = NULL, *conn_iter;
  2359. struct sde_rm_hw_iter dsc_iter, pp_iter, qdss_iter;
  2360. struct sde_rm_hw_request request_hw;
  2361. enum sde_intf_mode intf_mode;
  2362. bool is_cmd_mode = false;
  2363. int i = 0, ret;
  2364. if (!drm_enc) {
  2365. SDE_ERROR("invalid encoder\n");
  2366. return;
  2367. }
  2368. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2369. SDE_ERROR("power resource is not enabled\n");
  2370. return;
  2371. }
  2372. sde_enc = to_sde_encoder_virt(drm_enc);
  2373. SDE_DEBUG_ENC(sde_enc, "\n");
  2374. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2375. is_cmd_mode = true;
  2376. priv = drm_enc->dev->dev_private;
  2377. sde_kms = to_sde_kms(priv->kms);
  2378. connector_list = &sde_kms->dev->mode_config.connector_list;
  2379. SDE_EVT32(DRMID(drm_enc));
  2380. /*
  2381. * cache the crtc in sde_enc on enable for duration of use case
  2382. * for correctly servicing asynchronous irq events and timers
  2383. */
  2384. if (!drm_enc->crtc) {
  2385. SDE_ERROR("invalid crtc\n");
  2386. return;
  2387. }
  2388. sde_enc->crtc = drm_enc->crtc;
  2389. list_for_each_entry(conn_iter, connector_list, head)
  2390. if (conn_iter->encoder == drm_enc)
  2391. conn = conn_iter;
  2392. if (!conn) {
  2393. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2394. return;
  2395. } else if (!conn->state) {
  2396. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2397. return;
  2398. }
  2399. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2400. /* store the mode_info */
  2401. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2402. /* release resources before seamless mode change */
  2403. if (msm_is_mode_seamless_dms(adj_mode) ||
  2404. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  2405. is_cmd_mode)) {
  2406. /* restore resource state before releasing them */
  2407. ret = sde_encoder_resource_control(drm_enc,
  2408. SDE_ENC_RC_EVENT_PRE_MODESET);
  2409. if (ret) {
  2410. SDE_ERROR_ENC(sde_enc,
  2411. "sde resource control failed: %d\n",
  2412. ret);
  2413. return;
  2414. }
  2415. /*
  2416. * Disable dsc before switch the mode and after pre_modeset,
  2417. * to guarantee that previous kickoff finished.
  2418. */
  2419. _sde_encoder_dsc_disable(sde_enc);
  2420. } else if (msm_is_mode_seamless_poms(adj_mode)) {
  2421. _sde_encoder_modeset_helper_locked(drm_enc,
  2422. SDE_ENC_RC_EVENT_PRE_MODESET);
  2423. sde_encoder_virt_mode_switch(drm_enc, intf_mode, adj_mode);
  2424. }
  2425. /* Reserve dynamic resources now. Indicating non-AtomicTest phase */
  2426. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state,
  2427. conn->state, false);
  2428. if (ret) {
  2429. SDE_ERROR_ENC(sde_enc,
  2430. "failed to reserve hw resources, %d\n", ret);
  2431. return;
  2432. }
  2433. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  2434. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2435. sde_enc->hw_pp[i] = NULL;
  2436. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  2437. break;
  2438. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  2439. }
  2440. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2441. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2442. if (phys) {
  2443. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  2444. SDE_HW_BLK_QDSS);
  2445. for (i = 0; i < QDSS_MAX; i++) {
  2446. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  2447. phys->hw_qdss =
  2448. (struct sde_hw_qdss *)qdss_iter.hw;
  2449. break;
  2450. }
  2451. }
  2452. }
  2453. }
  2454. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2455. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2456. sde_enc->hw_dsc[i] = NULL;
  2457. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2458. break;
  2459. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  2460. }
  2461. /* Get PP for DSC configuration */
  2462. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2463. sde_enc->hw_dsc_pp[i] = NULL;
  2464. if (!sde_enc->hw_dsc[i])
  2465. continue;
  2466. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  2467. request_hw.type = SDE_HW_BLK_PINGPONG;
  2468. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2469. break;
  2470. sde_enc->hw_dsc_pp[i] =
  2471. (struct sde_hw_pingpong *) request_hw.hw;
  2472. }
  2473. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2474. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2475. if (phys) {
  2476. if (!sde_enc->hw_pp[i] && sde_enc->topology.num_intf) {
  2477. SDE_ERROR_ENC(sde_enc,
  2478. "invalid pingpong block for the encoder\n");
  2479. return;
  2480. }
  2481. phys->hw_pp = sde_enc->hw_pp[i];
  2482. phys->connector = conn->state->connector;
  2483. if (phys->ops.mode_set)
  2484. phys->ops.mode_set(phys, mode, adj_mode);
  2485. }
  2486. }
  2487. /* update resources after seamless mode change */
  2488. if (msm_is_mode_seamless_dms(adj_mode) ||
  2489. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  2490. is_cmd_mode))
  2491. sde_encoder_resource_control(&sde_enc->base,
  2492. SDE_ENC_RC_EVENT_POST_MODESET);
  2493. else if (msm_is_mode_seamless_poms(adj_mode))
  2494. _sde_encoder_modeset_helper_locked(drm_enc,
  2495. SDE_ENC_RC_EVENT_POST_MODESET);
  2496. }
  2497. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2498. {
  2499. struct sde_encoder_virt *sde_enc;
  2500. struct sde_encoder_phys *phys;
  2501. int i;
  2502. if (!drm_enc) {
  2503. SDE_ERROR("invalid parameters\n");
  2504. return;
  2505. }
  2506. sde_enc = to_sde_encoder_virt(drm_enc);
  2507. if (!sde_enc) {
  2508. SDE_ERROR("invalid sde encoder\n");
  2509. return;
  2510. }
  2511. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2512. phys = sde_enc->phys_encs[i];
  2513. if (phys && phys->ops.control_te)
  2514. phys->ops.control_te(phys, enable);
  2515. }
  2516. }
  2517. static int _sde_encoder_input_connect(struct input_handler *handler,
  2518. struct input_dev *dev, const struct input_device_id *id)
  2519. {
  2520. struct input_handle *handle;
  2521. int rc = 0;
  2522. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2523. if (!handle)
  2524. return -ENOMEM;
  2525. handle->dev = dev;
  2526. handle->handler = handler;
  2527. handle->name = handler->name;
  2528. rc = input_register_handle(handle);
  2529. if (rc) {
  2530. pr_err("failed to register input handle\n");
  2531. goto error;
  2532. }
  2533. rc = input_open_device(handle);
  2534. if (rc) {
  2535. pr_err("failed to open input device\n");
  2536. goto error_unregister;
  2537. }
  2538. return 0;
  2539. error_unregister:
  2540. input_unregister_handle(handle);
  2541. error:
  2542. kfree(handle);
  2543. return rc;
  2544. }
  2545. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2546. {
  2547. input_close_device(handle);
  2548. input_unregister_handle(handle);
  2549. kfree(handle);
  2550. }
  2551. /**
  2552. * Structure for specifying event parameters on which to receive callbacks.
  2553. * This structure will trigger a callback in case of a touch event (specified by
  2554. * EV_ABS) where there is a change in X and Y coordinates,
  2555. */
  2556. static const struct input_device_id sde_input_ids[] = {
  2557. {
  2558. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2559. .evbit = { BIT_MASK(EV_ABS) },
  2560. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2561. BIT_MASK(ABS_MT_POSITION_X) |
  2562. BIT_MASK(ABS_MT_POSITION_Y) },
  2563. },
  2564. { },
  2565. };
  2566. static int _sde_encoder_input_handler_register(
  2567. struct input_handler *input_handler)
  2568. {
  2569. int rc = 0;
  2570. rc = input_register_handler(input_handler);
  2571. if (rc) {
  2572. pr_err("input_register_handler failed, rc= %d\n", rc);
  2573. kfree(input_handler);
  2574. return rc;
  2575. }
  2576. return rc;
  2577. }
  2578. static int _sde_encoder_input_handler(
  2579. struct sde_encoder_virt *sde_enc)
  2580. {
  2581. struct input_handler *input_handler = NULL;
  2582. int rc = 0;
  2583. if (sde_enc->input_handler) {
  2584. SDE_ERROR_ENC(sde_enc,
  2585. "input_handle is active. unexpected\n");
  2586. return -EINVAL;
  2587. }
  2588. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2589. if (!input_handler)
  2590. return -ENOMEM;
  2591. input_handler->event = sde_encoder_input_event_handler;
  2592. input_handler->connect = _sde_encoder_input_connect;
  2593. input_handler->disconnect = _sde_encoder_input_disconnect;
  2594. input_handler->name = "sde";
  2595. input_handler->id_table = sde_input_ids;
  2596. input_handler->private = sde_enc;
  2597. sde_enc->input_handler = input_handler;
  2598. return rc;
  2599. }
  2600. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2601. {
  2602. struct sde_encoder_virt *sde_enc = NULL;
  2603. struct msm_drm_private *priv;
  2604. struct sde_kms *sde_kms;
  2605. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2606. SDE_ERROR("invalid parameters\n");
  2607. return;
  2608. }
  2609. priv = drm_enc->dev->dev_private;
  2610. sde_kms = to_sde_kms(priv->kms);
  2611. if (!sde_kms) {
  2612. SDE_ERROR("invalid sde_kms\n");
  2613. return;
  2614. }
  2615. sde_enc = to_sde_encoder_virt(drm_enc);
  2616. if (!sde_enc || !sde_enc->cur_master) {
  2617. SDE_DEBUG("invalid sde encoder/master\n");
  2618. return;
  2619. }
  2620. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2621. sde_enc->cur_master->hw_mdptop &&
  2622. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2623. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2624. sde_enc->cur_master->hw_mdptop);
  2625. if (sde_enc->cur_master->hw_mdptop &&
  2626. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc)
  2627. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2628. sde_enc->cur_master->hw_mdptop,
  2629. sde_kms->catalog);
  2630. if (sde_enc->cur_master->hw_ctl &&
  2631. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2632. !sde_enc->cur_master->cont_splash_enabled)
  2633. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2634. sde_enc->cur_master->hw_ctl,
  2635. &sde_enc->cur_master->intf_cfg_v1);
  2636. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info, false);
  2637. sde_encoder_control_te(drm_enc, true);
  2638. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2639. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2640. }
  2641. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2642. {
  2643. struct sde_encoder_virt *sde_enc = NULL;
  2644. int i;
  2645. if (!drm_enc) {
  2646. SDE_ERROR("invalid encoder\n");
  2647. return;
  2648. }
  2649. sde_enc = to_sde_encoder_virt(drm_enc);
  2650. if (!sde_enc->cur_master) {
  2651. SDE_DEBUG("virt encoder has no master\n");
  2652. return;
  2653. }
  2654. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2655. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2656. sde_enc->idle_pc_restore = true;
  2657. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2658. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2659. if (!phys)
  2660. continue;
  2661. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2662. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2663. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2664. phys->ops.restore(phys);
  2665. }
  2666. if (sde_enc->cur_master->ops.restore)
  2667. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2668. _sde_encoder_virt_enable_helper(drm_enc);
  2669. }
  2670. static void sde_encoder_off_work(struct kthread_work *work)
  2671. {
  2672. struct sde_encoder_virt *sde_enc = container_of(work,
  2673. struct sde_encoder_virt, delayed_off_work.work);
  2674. struct drm_encoder *drm_enc;
  2675. if (!sde_enc) {
  2676. SDE_ERROR("invalid sde encoder\n");
  2677. return;
  2678. }
  2679. drm_enc = &sde_enc->base;
  2680. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2681. sde_encoder_idle_request(drm_enc);
  2682. SDE_ATRACE_END("sde_encoder_off_work");
  2683. }
  2684. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2685. {
  2686. struct sde_encoder_virt *sde_enc = NULL;
  2687. int i, ret = 0;
  2688. struct msm_compression_info *comp_info = NULL;
  2689. struct drm_display_mode *cur_mode = NULL;
  2690. struct msm_display_info *disp_info;
  2691. if (!drm_enc) {
  2692. SDE_ERROR("invalid encoder\n");
  2693. return;
  2694. }
  2695. sde_enc = to_sde_encoder_virt(drm_enc);
  2696. disp_info = &sde_enc->disp_info;
  2697. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2698. SDE_ERROR("power resource is not enabled\n");
  2699. return;
  2700. }
  2701. if (drm_enc->crtc && !sde_enc->crtc)
  2702. sde_enc->crtc = drm_enc->crtc;
  2703. comp_info = &sde_enc->mode_info.comp_info;
  2704. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2705. SDE_DEBUG_ENC(sde_enc, "\n");
  2706. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2707. sde_enc->cur_master = NULL;
  2708. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2709. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2710. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2711. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2712. sde_enc->cur_master = phys;
  2713. break;
  2714. }
  2715. }
  2716. if (!sde_enc->cur_master) {
  2717. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2718. return;
  2719. }
  2720. /* register input handler if not already registered */
  2721. if (sde_enc->input_handler && !msm_is_mode_seamless_dms(cur_mode) &&
  2722. sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) &&
  2723. !msm_is_mode_seamless_dyn_clk(cur_mode)) {
  2724. ret = _sde_encoder_input_handler_register(
  2725. sde_enc->input_handler);
  2726. if (ret)
  2727. SDE_ERROR(
  2728. "input handler registration failed, rc = %d\n", ret);
  2729. }
  2730. if (!(msm_is_mode_seamless_vrr(cur_mode)
  2731. || msm_is_mode_seamless_dms(cur_mode)
  2732. || msm_is_mode_seamless_dyn_clk(cur_mode)))
  2733. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2734. sde_encoder_off_work);
  2735. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2736. if (ret) {
  2737. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2738. ret);
  2739. return;
  2740. }
  2741. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2742. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2743. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2744. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2745. if (!phys)
  2746. continue;
  2747. phys->comp_type = comp_info->comp_type;
  2748. phys->comp_ratio = comp_info->comp_ratio;
  2749. phys->wide_bus_en = sde_enc->mode_info.wide_bus_en;
  2750. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2751. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2752. phys->dsc_extra_pclk_cycle_cnt =
  2753. comp_info->dsc_info.pclk_per_line;
  2754. phys->dsc_extra_disp_width =
  2755. comp_info->dsc_info.extra_width;
  2756. }
  2757. if (phys != sde_enc->cur_master) {
  2758. /**
  2759. * on DMS request, the encoder will be enabled
  2760. * already. Invoke restore to reconfigure the
  2761. * new mode.
  2762. */
  2763. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2764. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2765. phys->ops.restore)
  2766. phys->ops.restore(phys);
  2767. else if (phys->ops.enable)
  2768. phys->ops.enable(phys);
  2769. }
  2770. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2771. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2772. phys->ops.setup_misr(phys, true,
  2773. sde_enc->misr_frame_count);
  2774. }
  2775. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2776. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2777. sde_enc->cur_master->ops.restore)
  2778. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2779. else if (sde_enc->cur_master->ops.enable)
  2780. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2781. _sde_encoder_virt_enable_helper(drm_enc);
  2782. }
  2783. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2784. {
  2785. struct sde_encoder_virt *sde_enc = NULL;
  2786. struct msm_drm_private *priv;
  2787. struct sde_kms *sde_kms;
  2788. enum sde_intf_mode intf_mode;
  2789. int i = 0;
  2790. if (!drm_enc) {
  2791. SDE_ERROR("invalid encoder\n");
  2792. return;
  2793. } else if (!drm_enc->dev) {
  2794. SDE_ERROR("invalid dev\n");
  2795. return;
  2796. } else if (!drm_enc->dev->dev_private) {
  2797. SDE_ERROR("invalid dev_private\n");
  2798. return;
  2799. }
  2800. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2801. SDE_ERROR("power resource is not enabled\n");
  2802. return;
  2803. }
  2804. sde_enc = to_sde_encoder_virt(drm_enc);
  2805. SDE_DEBUG_ENC(sde_enc, "\n");
  2806. priv = drm_enc->dev->dev_private;
  2807. sde_kms = to_sde_kms(priv->kms);
  2808. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2809. SDE_EVT32(DRMID(drm_enc));
  2810. /* wait for idle */
  2811. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2812. if (sde_enc->input_handler &&
  2813. sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2814. input_unregister_handler(sde_enc->input_handler);
  2815. /*
  2816. * For primary command mode and video mode encoders, execute the
  2817. * resource control pre-stop operations before the physical encoders
  2818. * are disabled, to allow the rsc to transition its states properly.
  2819. *
  2820. * For other encoder types, rsc should not be enabled until after
  2821. * they have been fully disabled, so delay the pre-stop operations
  2822. * until after the physical disable calls have returned.
  2823. */
  2824. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2825. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2826. sde_encoder_resource_control(drm_enc,
  2827. SDE_ENC_RC_EVENT_PRE_STOP);
  2828. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2829. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2830. if (phys && phys->ops.disable)
  2831. phys->ops.disable(phys);
  2832. }
  2833. } else {
  2834. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2835. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2836. if (phys && phys->ops.disable)
  2837. phys->ops.disable(phys);
  2838. }
  2839. sde_encoder_resource_control(drm_enc,
  2840. SDE_ENC_RC_EVENT_PRE_STOP);
  2841. }
  2842. /*
  2843. * disable dsc after the transfer is complete (for command mode)
  2844. * and after physical encoder is disabled, to make sure timing
  2845. * engine is already disabled (for video mode).
  2846. */
  2847. _sde_encoder_dsc_disable(sde_enc);
  2848. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2849. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2850. if (sde_enc->phys_encs[i]) {
  2851. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2852. sde_enc->phys_encs[i]->connector = NULL;
  2853. }
  2854. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2855. }
  2856. sde_enc->cur_master = NULL;
  2857. /*
  2858. * clear the cached crtc in sde_enc on use case finish, after all the
  2859. * outstanding events and timers have been completed
  2860. */
  2861. sde_enc->crtc = NULL;
  2862. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2863. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2864. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2865. }
  2866. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2867. struct sde_encoder_phys_wb *wb_enc)
  2868. {
  2869. struct sde_encoder_virt *sde_enc;
  2870. phys_enc->hw_ctl->ops.reset(phys_enc->hw_ctl);
  2871. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2872. if (wb_enc) {
  2873. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2874. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2875. false, phys_enc->hw_pp->idx);
  2876. if (phys_enc->hw_ctl->ops.update_bitmask_wb)
  2877. phys_enc->hw_ctl->ops.update_bitmask_wb(
  2878. phys_enc->hw_ctl,
  2879. wb_enc->hw_wb->idx, true);
  2880. }
  2881. } else {
  2882. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2883. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2884. phys_enc->hw_intf, false,
  2885. phys_enc->hw_pp->idx);
  2886. if (phys_enc->hw_ctl->ops.update_bitmask_intf)
  2887. phys_enc->hw_ctl->ops.update_bitmask_intf(
  2888. phys_enc->hw_ctl,
  2889. phys_enc->hw_intf->idx, true);
  2890. }
  2891. }
  2892. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2893. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2894. if (phys_enc->hw_ctl->ops.update_bitmask_merge3d &&
  2895. phys_enc->hw_pp->merge_3d)
  2896. phys_enc->hw_ctl->ops.update_bitmask_merge3d(
  2897. phys_enc->hw_ctl,
  2898. phys_enc->hw_pp->merge_3d->idx, true);
  2899. }
  2900. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2901. phys_enc->hw_pp) {
  2902. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2903. false, phys_enc->hw_pp->idx);
  2904. if (phys_enc->hw_ctl->ops.update_bitmask_cdm)
  2905. phys_enc->hw_ctl->ops.update_bitmask_cdm(
  2906. phys_enc->hw_ctl,
  2907. phys_enc->hw_cdm->idx, true);
  2908. }
  2909. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2910. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2911. phys_enc->hw_ctl->ops.reset_post_disable)
  2912. phys_enc->hw_ctl->ops.reset_post_disable(
  2913. phys_enc->hw_ctl, &phys_enc->intf_cfg_v1,
  2914. phys_enc->hw_pp->merge_3d ?
  2915. phys_enc->hw_pp->merge_3d->idx : 0);
  2916. phys_enc->hw_ctl->ops.trigger_flush(phys_enc->hw_ctl);
  2917. phys_enc->hw_ctl->ops.trigger_start(phys_enc->hw_ctl);
  2918. }
  2919. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2920. enum sde_intf_type type, u32 controller_id)
  2921. {
  2922. int i = 0;
  2923. for (i = 0; i < catalog->intf_count; i++) {
  2924. if (catalog->intf[i].type == type
  2925. && catalog->intf[i].controller_id == controller_id) {
  2926. return catalog->intf[i].id;
  2927. }
  2928. }
  2929. return INTF_MAX;
  2930. }
  2931. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2932. enum sde_intf_type type, u32 controller_id)
  2933. {
  2934. if (controller_id < catalog->wb_count)
  2935. return catalog->wb[controller_id].id;
  2936. return WB_MAX;
  2937. }
  2938. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2939. struct drm_crtc *crtc)
  2940. {
  2941. struct sde_hw_uidle *uidle;
  2942. struct sde_uidle_cntr cntr;
  2943. struct sde_uidle_status status;
  2944. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2945. pr_err("invalid params %d %d\n",
  2946. !sde_kms, !crtc);
  2947. return;
  2948. }
  2949. /* check if perf counters are enabled and setup */
  2950. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2951. return;
  2952. uidle = sde_kms->hw_uidle;
  2953. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2954. && uidle->ops.uidle_get_status) {
  2955. uidle->ops.uidle_get_status(uidle, &status);
  2956. trace_sde_perf_uidle_status(
  2957. crtc->base.id,
  2958. status.uidle_danger_status_0,
  2959. status.uidle_danger_status_1,
  2960. status.uidle_safe_status_0,
  2961. status.uidle_safe_status_1,
  2962. status.uidle_idle_status_0,
  2963. status.uidle_idle_status_1,
  2964. status.uidle_fal_status_0,
  2965. status.uidle_fal_status_1,
  2966. status.uidle_status,
  2967. status.uidle_en_fal10);
  2968. }
  2969. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2970. && uidle->ops.uidle_get_cntr) {
  2971. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2972. trace_sde_perf_uidle_cntr(
  2973. crtc->base.id,
  2974. cntr.fal1_gate_cntr,
  2975. cntr.fal10_gate_cntr,
  2976. cntr.fal_wait_gate_cntr,
  2977. cntr.fal1_num_transitions_cntr,
  2978. cntr.fal10_num_transitions_cntr,
  2979. cntr.min_gate_cntr,
  2980. cntr.max_gate_cntr);
  2981. }
  2982. }
  2983. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2984. struct sde_encoder_phys *phy_enc)
  2985. {
  2986. struct sde_encoder_virt *sde_enc = NULL;
  2987. unsigned long lock_flags;
  2988. if (!drm_enc || !phy_enc)
  2989. return;
  2990. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2991. sde_enc = to_sde_encoder_virt(drm_enc);
  2992. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2993. if (sde_enc->crtc_vblank_cb)
  2994. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data);
  2995. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2996. if (phy_enc->sde_kms &&
  2997. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2998. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2999. atomic_inc(&phy_enc->vsync_cnt);
  3000. SDE_ATRACE_END("encoder_vblank_callback");
  3001. }
  3002. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  3003. struct sde_encoder_phys *phy_enc)
  3004. {
  3005. if (!phy_enc)
  3006. return;
  3007. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  3008. atomic_inc(&phy_enc->underrun_cnt);
  3009. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  3010. trace_sde_encoder_underrun(DRMID(drm_enc),
  3011. atomic_read(&phy_enc->underrun_cnt));
  3012. SDE_DBG_CTRL("stop_ftrace");
  3013. SDE_DBG_CTRL("panic_underrun");
  3014. SDE_ATRACE_END("encoder_underrun_callback");
  3015. }
  3016. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  3017. void (*vbl_cb)(void *), void *vbl_data)
  3018. {
  3019. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3020. unsigned long lock_flags;
  3021. bool enable;
  3022. int i;
  3023. enable = vbl_cb ? true : false;
  3024. if (!drm_enc) {
  3025. SDE_ERROR("invalid encoder\n");
  3026. return;
  3027. }
  3028. SDE_DEBUG_ENC(sde_enc, "\n");
  3029. SDE_EVT32(DRMID(drm_enc), enable);
  3030. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3031. sde_enc->crtc_vblank_cb = vbl_cb;
  3032. sde_enc->crtc_vblank_cb_data = vbl_data;
  3033. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3034. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3035. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3036. if (phys && phys->ops.control_vblank_irq)
  3037. phys->ops.control_vblank_irq(phys, enable);
  3038. }
  3039. sde_enc->vblank_enabled = enable;
  3040. }
  3041. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  3042. void (*frame_event_cb)(void *, u32 event),
  3043. struct drm_crtc *crtc)
  3044. {
  3045. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3046. unsigned long lock_flags;
  3047. bool enable;
  3048. enable = frame_event_cb ? true : false;
  3049. if (!drm_enc) {
  3050. SDE_ERROR("invalid encoder\n");
  3051. return;
  3052. }
  3053. SDE_DEBUG_ENC(sde_enc, "\n");
  3054. SDE_EVT32(DRMID(drm_enc), enable, 0);
  3055. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3056. sde_enc->crtc_frame_event_cb = frame_event_cb;
  3057. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  3058. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3059. }
  3060. static void sde_encoder_frame_done_callback(
  3061. struct drm_encoder *drm_enc,
  3062. struct sde_encoder_phys *ready_phys, u32 event)
  3063. {
  3064. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3065. unsigned int i;
  3066. bool trigger = true;
  3067. bool is_cmd_mode = false;
  3068. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3069. if (!drm_enc || !sde_enc->cur_master) {
  3070. SDE_ERROR("invalid param: drm_enc %pK, cur_master %pK\n",
  3071. drm_enc, drm_enc ? sde_enc->cur_master : 0);
  3072. return;
  3073. }
  3074. sde_enc->crtc_frame_event_cb_data.connector =
  3075. sde_enc->cur_master->connector;
  3076. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  3077. is_cmd_mode = true;
  3078. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  3079. | SDE_ENCODER_FRAME_EVENT_ERROR
  3080. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  3081. if (ready_phys->connector)
  3082. topology = sde_connector_get_topology_name(
  3083. ready_phys->connector);
  3084. /* One of the physical encoders has become idle */
  3085. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3086. if (sde_enc->phys_encs[i] == ready_phys) {
  3087. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  3088. atomic_read(&sde_enc->frame_done_cnt[i]));
  3089. if (!atomic_add_unless(
  3090. &sde_enc->frame_done_cnt[i], 1, 1)) {
  3091. SDE_EVT32(DRMID(drm_enc), event,
  3092. ready_phys->intf_idx,
  3093. SDE_EVTLOG_ERROR);
  3094. SDE_ERROR_ENC(sde_enc,
  3095. "intf idx:%d, event:%d\n",
  3096. ready_phys->intf_idx, event);
  3097. return;
  3098. }
  3099. }
  3100. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  3101. atomic_read(&sde_enc->frame_done_cnt[i]) != 1)
  3102. trigger = false;
  3103. }
  3104. if (trigger) {
  3105. sde_encoder_resource_control(drm_enc,
  3106. SDE_ENC_RC_EVENT_FRAME_DONE);
  3107. if (sde_enc->crtc_frame_event_cb)
  3108. sde_enc->crtc_frame_event_cb(
  3109. &sde_enc->crtc_frame_event_cb_data,
  3110. event);
  3111. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3112. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  3113. }
  3114. } else if (sde_enc->crtc_frame_event_cb) {
  3115. if (!is_cmd_mode)
  3116. sde_encoder_resource_control(drm_enc,
  3117. SDE_ENC_RC_EVENT_FRAME_DONE);
  3118. sde_enc->crtc_frame_event_cb(
  3119. &sde_enc->crtc_frame_event_cb_data, event);
  3120. }
  3121. }
  3122. static void sde_encoder_get_qsync_fps_callback(
  3123. struct drm_encoder *drm_enc,
  3124. u32 *qsync_fps)
  3125. {
  3126. struct msm_display_info *disp_info;
  3127. struct sde_encoder_virt *sde_enc;
  3128. if (!qsync_fps)
  3129. return;
  3130. *qsync_fps = 0;
  3131. if (!drm_enc) {
  3132. SDE_ERROR("invalid drm encoder\n");
  3133. return;
  3134. }
  3135. sde_enc = to_sde_encoder_virt(drm_enc);
  3136. disp_info = &sde_enc->disp_info;
  3137. *qsync_fps = disp_info->qsync_min_fps;
  3138. }
  3139. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  3140. {
  3141. struct sde_encoder_virt *sde_enc;
  3142. if (!drm_enc) {
  3143. SDE_ERROR("invalid drm encoder\n");
  3144. return -EINVAL;
  3145. }
  3146. sde_enc = to_sde_encoder_virt(drm_enc);
  3147. sde_encoder_resource_control(&sde_enc->base,
  3148. SDE_ENC_RC_EVENT_ENTER_IDLE);
  3149. return 0;
  3150. }
  3151. /**
  3152. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  3153. * drm_enc: Pointer to drm encoder structure
  3154. * phys: Pointer to physical encoder structure
  3155. * extra_flush: Additional bit mask to include in flush trigger
  3156. */
  3157. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  3158. struct sde_encoder_phys *phys,
  3159. struct sde_ctl_flush_cfg *extra_flush)
  3160. {
  3161. struct sde_hw_ctl *ctl;
  3162. unsigned long lock_flags;
  3163. struct sde_encoder_virt *sde_enc;
  3164. int pend_ret_fence_cnt;
  3165. struct sde_connector *c_conn;
  3166. if (!drm_enc || !phys) {
  3167. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  3168. !drm_enc, !phys);
  3169. return;
  3170. }
  3171. sde_enc = to_sde_encoder_virt(drm_enc);
  3172. c_conn = to_sde_connector(phys->connector);
  3173. if (!phys->hw_pp) {
  3174. SDE_ERROR("invalid pingpong hw\n");
  3175. return;
  3176. }
  3177. ctl = phys->hw_ctl;
  3178. if (!ctl || !phys->ops.trigger_flush) {
  3179. SDE_ERROR("missing ctl/trigger cb\n");
  3180. return;
  3181. }
  3182. if (phys->split_role == ENC_ROLE_SKIP) {
  3183. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3184. "skip flush pp%d ctl%d\n",
  3185. phys->hw_pp->idx - PINGPONG_0,
  3186. ctl->idx - CTL_0);
  3187. return;
  3188. }
  3189. /* update pending counts and trigger kickoff ctl flush atomically */
  3190. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3191. if (phys->ops.is_master && phys->ops.is_master(phys))
  3192. atomic_inc(&phys->pending_retire_fence_cnt);
  3193. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3194. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3195. ctl->ops.update_bitmask_periph) {
  3196. /* perform peripheral flush on every frame update for dp dsc */
  3197. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3198. phys->comp_ratio && c_conn->ops.update_pps) {
  3199. c_conn->ops.update_pps(phys->connector, NULL,
  3200. c_conn->display);
  3201. ctl->ops.update_bitmask_periph(ctl,
  3202. phys->hw_intf->idx, 1);
  3203. }
  3204. if (sde_enc->dynamic_hdr_updated)
  3205. ctl->ops.update_bitmask_periph(ctl,
  3206. phys->hw_intf->idx, 1);
  3207. }
  3208. if ((extra_flush && extra_flush->pending_flush_mask)
  3209. && ctl->ops.update_pending_flush)
  3210. ctl->ops.update_pending_flush(ctl, extra_flush);
  3211. phys->ops.trigger_flush(phys);
  3212. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3213. if (ctl->ops.get_pending_flush) {
  3214. struct sde_ctl_flush_cfg pending_flush = {0,};
  3215. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3216. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3217. ctl->idx - CTL_0,
  3218. pending_flush.pending_flush_mask,
  3219. pend_ret_fence_cnt);
  3220. } else {
  3221. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3222. ctl->idx - CTL_0,
  3223. pend_ret_fence_cnt);
  3224. }
  3225. }
  3226. /**
  3227. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3228. * phys: Pointer to physical encoder structure
  3229. */
  3230. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3231. {
  3232. struct sde_hw_ctl *ctl;
  3233. struct sde_encoder_virt *sde_enc;
  3234. if (!phys) {
  3235. SDE_ERROR("invalid argument(s)\n");
  3236. return;
  3237. }
  3238. if (!phys->hw_pp) {
  3239. SDE_ERROR("invalid pingpong hw\n");
  3240. return;
  3241. }
  3242. if (!phys->parent) {
  3243. SDE_ERROR("invalid parent\n");
  3244. return;
  3245. }
  3246. /* avoid ctrl start for encoder in clone mode */
  3247. if (phys->in_clone_mode)
  3248. return;
  3249. ctl = phys->hw_ctl;
  3250. sde_enc = to_sde_encoder_virt(phys->parent);
  3251. if (phys->split_role == ENC_ROLE_SKIP) {
  3252. SDE_DEBUG_ENC(sde_enc,
  3253. "skip start pp%d ctl%d\n",
  3254. phys->hw_pp->idx - PINGPONG_0,
  3255. ctl->idx - CTL_0);
  3256. return;
  3257. }
  3258. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3259. phys->ops.trigger_start(phys);
  3260. }
  3261. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3262. {
  3263. struct sde_hw_ctl *ctl;
  3264. if (!phys_enc) {
  3265. SDE_ERROR("invalid encoder\n");
  3266. return;
  3267. }
  3268. ctl = phys_enc->hw_ctl;
  3269. if (ctl && ctl->ops.trigger_flush)
  3270. ctl->ops.trigger_flush(ctl);
  3271. }
  3272. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3273. {
  3274. struct sde_hw_ctl *ctl;
  3275. if (!phys_enc) {
  3276. SDE_ERROR("invalid encoder\n");
  3277. return;
  3278. }
  3279. ctl = phys_enc->hw_ctl;
  3280. if (ctl && ctl->ops.trigger_start) {
  3281. ctl->ops.trigger_start(ctl);
  3282. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3283. }
  3284. }
  3285. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3286. {
  3287. struct sde_encoder_virt *sde_enc;
  3288. struct sde_connector *sde_con;
  3289. void *sde_con_disp;
  3290. struct sde_hw_ctl *ctl;
  3291. int rc;
  3292. if (!phys_enc) {
  3293. SDE_ERROR("invalid encoder\n");
  3294. return;
  3295. }
  3296. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3297. ctl = phys_enc->hw_ctl;
  3298. if (!ctl || !ctl->ops.reset)
  3299. return;
  3300. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3301. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3302. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3303. phys_enc->connector) {
  3304. sde_con = to_sde_connector(phys_enc->connector);
  3305. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3306. if (sde_con->ops.soft_reset) {
  3307. rc = sde_con->ops.soft_reset(sde_con_disp);
  3308. if (rc) {
  3309. SDE_ERROR_ENC(sde_enc,
  3310. "connector soft reset failure\n");
  3311. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus",
  3312. "panic");
  3313. }
  3314. }
  3315. }
  3316. phys_enc->enable_state = SDE_ENC_ENABLED;
  3317. }
  3318. /**
  3319. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3320. * Iterate through the physical encoders and perform consolidated flush
  3321. * and/or control start triggering as needed. This is done in the virtual
  3322. * encoder rather than the individual physical ones in order to handle
  3323. * use cases that require visibility into multiple physical encoders at
  3324. * a time.
  3325. * sde_enc: Pointer to virtual encoder structure
  3326. */
  3327. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc)
  3328. {
  3329. struct sde_hw_ctl *ctl;
  3330. uint32_t i;
  3331. struct sde_ctl_flush_cfg pending_flush = {0,};
  3332. u32 pending_kickoff_cnt;
  3333. struct msm_drm_private *priv = NULL;
  3334. struct sde_kms *sde_kms = NULL;
  3335. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3336. bool is_regdma_blocking = false, is_vid_mode = false;
  3337. if (!sde_enc) {
  3338. SDE_ERROR("invalid encoder\n");
  3339. return;
  3340. }
  3341. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3342. is_vid_mode = true;
  3343. is_regdma_blocking = (is_vid_mode ||
  3344. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3345. /* don't perform flush/start operations for slave encoders */
  3346. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3347. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3348. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3349. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3350. continue;
  3351. ctl = phys->hw_ctl;
  3352. if (!ctl)
  3353. continue;
  3354. if (phys->connector)
  3355. topology = sde_connector_get_topology_name(
  3356. phys->connector);
  3357. if (!phys->ops.needs_single_flush ||
  3358. !phys->ops.needs_single_flush(phys)) {
  3359. if (ctl->ops.reg_dma_flush)
  3360. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3361. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0);
  3362. } else if (ctl->ops.get_pending_flush) {
  3363. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3364. }
  3365. }
  3366. /* for split flush, combine pending flush masks and send to master */
  3367. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3368. ctl = sde_enc->cur_master->hw_ctl;
  3369. if (ctl->ops.reg_dma_flush)
  3370. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3371. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3372. &pending_flush);
  3373. }
  3374. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3375. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3376. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3377. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3378. continue;
  3379. if (!phys->ops.needs_single_flush ||
  3380. !phys->ops.needs_single_flush(phys)) {
  3381. pending_kickoff_cnt =
  3382. sde_encoder_phys_inc_pending(phys);
  3383. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3384. } else {
  3385. pending_kickoff_cnt =
  3386. sde_encoder_phys_inc_pending(phys);
  3387. SDE_EVT32(pending_kickoff_cnt,
  3388. pending_flush.pending_flush_mask,
  3389. SDE_EVTLOG_FUNC_CASE2);
  3390. }
  3391. }
  3392. if (sde_enc->misr_enable)
  3393. sde_encoder_misr_configure(&sde_enc->base, true,
  3394. sde_enc->misr_frame_count);
  3395. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3396. if (crtc_misr_info.misr_enable)
  3397. sde_crtc_misr_setup(sde_enc->crtc, true,
  3398. crtc_misr_info.misr_frame_count);
  3399. _sde_encoder_trigger_start(sde_enc->cur_master);
  3400. if (sde_enc->elevated_ahb_vote) {
  3401. priv = sde_enc->base.dev->dev_private;
  3402. if (priv != NULL) {
  3403. sde_kms = to_sde_kms(priv->kms);
  3404. if (sde_kms != NULL) {
  3405. sde_power_scale_reg_bus(&priv->phandle,
  3406. VOTE_INDEX_LOW,
  3407. false);
  3408. }
  3409. }
  3410. sde_enc->elevated_ahb_vote = false;
  3411. }
  3412. }
  3413. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3414. struct drm_encoder *drm_enc,
  3415. unsigned long *affected_displays,
  3416. int num_active_phys)
  3417. {
  3418. struct sde_encoder_virt *sde_enc;
  3419. struct sde_encoder_phys *master;
  3420. enum sde_rm_topology_name topology;
  3421. bool is_right_only;
  3422. if (!drm_enc || !affected_displays)
  3423. return;
  3424. sde_enc = to_sde_encoder_virt(drm_enc);
  3425. master = sde_enc->cur_master;
  3426. if (!master || !master->connector)
  3427. return;
  3428. topology = sde_connector_get_topology_name(master->connector);
  3429. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3430. return;
  3431. /*
  3432. * For pingpong split, the slave pingpong won't generate IRQs. For
  3433. * right-only updates, we can't swap pingpongs, or simply swap the
  3434. * master/slave assignment, we actually have to swap the interfaces
  3435. * so that the master physical encoder will use a pingpong/interface
  3436. * that generates irqs on which to wait.
  3437. */
  3438. is_right_only = !test_bit(0, affected_displays) &&
  3439. test_bit(1, affected_displays);
  3440. if (is_right_only && !sde_enc->intfs_swapped) {
  3441. /* right-only update swap interfaces */
  3442. swap(sde_enc->phys_encs[0]->intf_idx,
  3443. sde_enc->phys_encs[1]->intf_idx);
  3444. sde_enc->intfs_swapped = true;
  3445. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3446. /* left-only or full update, swap back */
  3447. swap(sde_enc->phys_encs[0]->intf_idx,
  3448. sde_enc->phys_encs[1]->intf_idx);
  3449. sde_enc->intfs_swapped = false;
  3450. }
  3451. SDE_DEBUG_ENC(sde_enc,
  3452. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3453. is_right_only, sde_enc->intfs_swapped,
  3454. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3455. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3456. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3457. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3458. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3459. *affected_displays);
  3460. /* ppsplit always uses master since ppslave invalid for irqs*/
  3461. if (num_active_phys == 1)
  3462. *affected_displays = BIT(0);
  3463. }
  3464. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3465. struct sde_encoder_kickoff_params *params)
  3466. {
  3467. struct sde_encoder_virt *sde_enc;
  3468. struct sde_encoder_phys *phys;
  3469. int i, num_active_phys;
  3470. bool master_assigned = false;
  3471. if (!drm_enc || !params)
  3472. return;
  3473. sde_enc = to_sde_encoder_virt(drm_enc);
  3474. if (sde_enc->num_phys_encs <= 1)
  3475. return;
  3476. /* count bits set */
  3477. num_active_phys = hweight_long(params->affected_displays);
  3478. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3479. params->affected_displays, num_active_phys);
  3480. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3481. num_active_phys);
  3482. /* for left/right only update, ppsplit master switches interface */
  3483. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3484. &params->affected_displays, num_active_phys);
  3485. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3486. enum sde_enc_split_role prv_role, new_role;
  3487. bool active = false;
  3488. phys = sde_enc->phys_encs[i];
  3489. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3490. continue;
  3491. active = test_bit(i, &params->affected_displays);
  3492. prv_role = phys->split_role;
  3493. if (active && num_active_phys == 1)
  3494. new_role = ENC_ROLE_SOLO;
  3495. else if (active && !master_assigned)
  3496. new_role = ENC_ROLE_MASTER;
  3497. else if (active)
  3498. new_role = ENC_ROLE_SLAVE;
  3499. else
  3500. new_role = ENC_ROLE_SKIP;
  3501. phys->ops.update_split_role(phys, new_role);
  3502. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3503. sde_enc->cur_master = phys;
  3504. master_assigned = true;
  3505. }
  3506. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3507. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3508. phys->split_role, active);
  3509. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3510. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3511. phys->split_role, active, num_active_phys);
  3512. }
  3513. }
  3514. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3515. {
  3516. struct sde_encoder_virt *sde_enc;
  3517. struct msm_display_info *disp_info;
  3518. if (!drm_enc) {
  3519. SDE_ERROR("invalid encoder\n");
  3520. return false;
  3521. }
  3522. sde_enc = to_sde_encoder_virt(drm_enc);
  3523. disp_info = &sde_enc->disp_info;
  3524. return (disp_info->curr_panel_mode == mode);
  3525. }
  3526. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3527. {
  3528. struct sde_encoder_virt *sde_enc;
  3529. struct sde_encoder_phys *phys;
  3530. unsigned int i;
  3531. struct sde_hw_ctl *ctl;
  3532. if (!drm_enc) {
  3533. SDE_ERROR("invalid encoder\n");
  3534. return;
  3535. }
  3536. sde_enc = to_sde_encoder_virt(drm_enc);
  3537. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3538. phys = sde_enc->phys_encs[i];
  3539. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3540. sde_encoder_check_curr_mode(drm_enc,
  3541. MSM_DISPLAY_CMD_MODE)) {
  3542. ctl = phys->hw_ctl;
  3543. if (ctl->ops.trigger_pending)
  3544. /* update only for command mode primary ctl */
  3545. ctl->ops.trigger_pending(ctl);
  3546. }
  3547. }
  3548. sde_enc->idle_pc_restore = false;
  3549. }
  3550. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  3551. {
  3552. void *dither_cfg;
  3553. int ret = 0, i = 0;
  3554. size_t len = 0;
  3555. enum sde_rm_topology_name topology;
  3556. struct drm_encoder *drm_enc;
  3557. struct msm_display_dsc_info *dsc = NULL;
  3558. struct sde_encoder_virt *sde_enc;
  3559. struct sde_hw_pingpong *hw_pp;
  3560. if (!phys || !phys->connector || !phys->hw_pp ||
  3561. !phys->hw_pp->ops.setup_dither || !phys->parent)
  3562. return;
  3563. topology = sde_connector_get_topology_name(phys->connector);
  3564. if ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  3565. (phys->split_role == ENC_ROLE_SLAVE))
  3566. return;
  3567. drm_enc = phys->parent;
  3568. sde_enc = to_sde_encoder_virt(drm_enc);
  3569. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  3570. /* disable dither for 10 bpp or 10bpc dsc config */
  3571. if (dsc->bpp == 10 || dsc->bpc == 10) {
  3572. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  3573. return;
  3574. }
  3575. ret = sde_connector_get_dither_cfg(phys->connector,
  3576. phys->connector->state, &dither_cfg, &len);
  3577. if (ret)
  3578. return;
  3579. if (TOPOLOGY_DUALPIPE_MERGE_MODE(topology)) {
  3580. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3581. hw_pp = sde_enc->hw_pp[i];
  3582. if (hw_pp) {
  3583. phys->hw_pp->ops.setup_dither(hw_pp, dither_cfg,
  3584. len);
  3585. }
  3586. }
  3587. } else {
  3588. phys->hw_pp->ops.setup_dither(phys->hw_pp, dither_cfg, len);
  3589. }
  3590. }
  3591. static u32 _sde_encoder_calculate_linetime(struct sde_encoder_virt *sde_enc,
  3592. struct drm_display_mode *mode)
  3593. {
  3594. u64 pclk_rate;
  3595. u32 pclk_period;
  3596. u32 line_time;
  3597. /*
  3598. * For linetime calculation, only operate on master encoder.
  3599. */
  3600. if (!sde_enc->cur_master)
  3601. return 0;
  3602. if (!sde_enc->cur_master->ops.get_line_count) {
  3603. SDE_ERROR("get_line_count function not defined\n");
  3604. return 0;
  3605. }
  3606. pclk_rate = mode->clock; /* pixel clock in kHz */
  3607. if (pclk_rate == 0) {
  3608. SDE_ERROR("pclk is 0, cannot calculate line time\n");
  3609. return 0;
  3610. }
  3611. pclk_period = DIV_ROUND_UP_ULL(1000000000ull, pclk_rate);
  3612. if (pclk_period == 0) {
  3613. SDE_ERROR("pclk period is 0\n");
  3614. return 0;
  3615. }
  3616. /*
  3617. * Line time calculation based on Pixel clock and HTOTAL.
  3618. * Final unit is in ns.
  3619. */
  3620. line_time = (pclk_period * mode->htotal) / 1000;
  3621. if (line_time == 0) {
  3622. SDE_ERROR("line time calculation is 0\n");
  3623. return 0;
  3624. }
  3625. SDE_DEBUG_ENC(sde_enc,
  3626. "clk_rate=%lldkHz, clk_period=%d, linetime=%dns\n",
  3627. pclk_rate, pclk_period, line_time);
  3628. return line_time;
  3629. }
  3630. static int _sde_encoder_wakeup_time(struct drm_encoder *drm_enc,
  3631. ktime_t *wakeup_time)
  3632. {
  3633. struct drm_display_mode *mode;
  3634. struct sde_encoder_virt *sde_enc;
  3635. u32 cur_line;
  3636. u32 line_time;
  3637. u32 vtotal, time_to_vsync;
  3638. ktime_t cur_time;
  3639. sde_enc = to_sde_encoder_virt(drm_enc);
  3640. if (!sde_enc || !sde_enc->cur_master) {
  3641. SDE_ERROR("invalid sde encoder/master\n");
  3642. return -EINVAL;
  3643. }
  3644. mode = &sde_enc->cur_master->cached_mode;
  3645. line_time = _sde_encoder_calculate_linetime(sde_enc, mode);
  3646. if (!line_time)
  3647. return -EINVAL;
  3648. cur_line = sde_enc->cur_master->ops.get_line_count(sde_enc->cur_master);
  3649. vtotal = mode->vtotal;
  3650. if (cur_line >= vtotal)
  3651. time_to_vsync = line_time * vtotal;
  3652. else
  3653. time_to_vsync = line_time * (vtotal - cur_line);
  3654. if (time_to_vsync == 0) {
  3655. SDE_ERROR("time to vsync should not be zero, vtotal=%d\n",
  3656. vtotal);
  3657. return -EINVAL;
  3658. }
  3659. cur_time = ktime_get();
  3660. *wakeup_time = ktime_add_ns(cur_time, time_to_vsync);
  3661. SDE_DEBUG_ENC(sde_enc,
  3662. "cur_line=%u vtotal=%u time_to_vsync=%u, cur_time=%lld, wakeup_time=%lld\n",
  3663. cur_line, vtotal, time_to_vsync,
  3664. ktime_to_ms(cur_time),
  3665. ktime_to_ms(*wakeup_time));
  3666. return 0;
  3667. }
  3668. static void sde_encoder_vsync_event_handler(struct timer_list *t)
  3669. {
  3670. struct drm_encoder *drm_enc;
  3671. struct sde_encoder_virt *sde_enc =
  3672. from_timer(sde_enc, t, vsync_event_timer);
  3673. struct msm_drm_private *priv;
  3674. struct msm_drm_thread *event_thread;
  3675. if (!sde_enc || !sde_enc->crtc) {
  3676. SDE_ERROR("invalid encoder parameters %d\n", !sde_enc);
  3677. return;
  3678. }
  3679. drm_enc = &sde_enc->base;
  3680. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  3681. SDE_ERROR("invalid encoder parameters\n");
  3682. return;
  3683. }
  3684. priv = drm_enc->dev->dev_private;
  3685. if (sde_enc->crtc->index >= ARRAY_SIZE(priv->event_thread)) {
  3686. SDE_ERROR("invalid crtc index:%u\n",
  3687. sde_enc->crtc->index);
  3688. return;
  3689. }
  3690. event_thread = &priv->event_thread[sde_enc->crtc->index];
  3691. if (!event_thread) {
  3692. SDE_ERROR("event_thread not found for crtc:%d\n",
  3693. sde_enc->crtc->index);
  3694. return;
  3695. }
  3696. kthread_queue_work(&event_thread->worker,
  3697. &sde_enc->vsync_event_work);
  3698. }
  3699. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3700. {
  3701. struct sde_encoder_virt *sde_enc = container_of(work,
  3702. struct sde_encoder_virt, esd_trigger_work);
  3703. if (!sde_enc) {
  3704. SDE_ERROR("invalid sde encoder\n");
  3705. return;
  3706. }
  3707. sde_encoder_resource_control(&sde_enc->base,
  3708. SDE_ENC_RC_EVENT_KICKOFF);
  3709. }
  3710. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3711. {
  3712. struct sde_encoder_virt *sde_enc = container_of(work,
  3713. struct sde_encoder_virt, input_event_work);
  3714. if (!sde_enc) {
  3715. SDE_ERROR("invalid sde encoder\n");
  3716. return;
  3717. }
  3718. sde_encoder_resource_control(&sde_enc->base,
  3719. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3720. }
  3721. static void sde_encoder_vsync_event_work_handler(struct kthread_work *work)
  3722. {
  3723. struct sde_encoder_virt *sde_enc = container_of(work,
  3724. struct sde_encoder_virt, vsync_event_work);
  3725. bool autorefresh_enabled = false;
  3726. int rc = 0;
  3727. ktime_t wakeup_time;
  3728. struct drm_encoder *drm_enc;
  3729. if (!sde_enc) {
  3730. SDE_ERROR("invalid sde encoder\n");
  3731. return;
  3732. }
  3733. drm_enc = &sde_enc->base;
  3734. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3735. if (rc < 0) {
  3736. SDE_ERROR_ENC(sde_enc, "sde enc power enabled failed:%d\n", rc);
  3737. return;
  3738. }
  3739. if (sde_enc->cur_master &&
  3740. sde_enc->cur_master->ops.is_autorefresh_enabled)
  3741. autorefresh_enabled =
  3742. sde_enc->cur_master->ops.is_autorefresh_enabled(
  3743. sde_enc->cur_master);
  3744. /* Update timer if autorefresh is enabled else return */
  3745. if (!autorefresh_enabled)
  3746. goto exit;
  3747. rc = _sde_encoder_wakeup_time(&sde_enc->base, &wakeup_time);
  3748. if (rc)
  3749. goto exit;
  3750. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  3751. mod_timer(&sde_enc->vsync_event_timer,
  3752. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  3753. exit:
  3754. pm_runtime_put_sync(drm_enc->dev->dev);
  3755. }
  3756. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3757. {
  3758. static const uint64_t timeout_us = 50000;
  3759. static const uint64_t sleep_us = 20;
  3760. struct sde_encoder_virt *sde_enc;
  3761. ktime_t cur_ktime, exp_ktime;
  3762. uint32_t line_count, tmp, i;
  3763. if (!drm_enc) {
  3764. SDE_ERROR("invalid encoder\n");
  3765. return -EINVAL;
  3766. }
  3767. sde_enc = to_sde_encoder_virt(drm_enc);
  3768. if (!sde_enc->cur_master ||
  3769. !sde_enc->cur_master->ops.get_line_count) {
  3770. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3771. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3772. return -EINVAL;
  3773. }
  3774. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3775. line_count = sde_enc->cur_master->ops.get_line_count(
  3776. sde_enc->cur_master);
  3777. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3778. tmp = line_count;
  3779. line_count = sde_enc->cur_master->ops.get_line_count(
  3780. sde_enc->cur_master);
  3781. if (line_count < tmp) {
  3782. SDE_EVT32(DRMID(drm_enc), line_count);
  3783. return 0;
  3784. }
  3785. cur_ktime = ktime_get();
  3786. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3787. break;
  3788. usleep_range(sleep_us / 2, sleep_us);
  3789. }
  3790. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3791. return -ETIMEDOUT;
  3792. }
  3793. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3794. {
  3795. struct drm_encoder *drm_enc;
  3796. struct sde_rm_hw_iter rm_iter;
  3797. bool lm_valid = false;
  3798. bool intf_valid = false;
  3799. if (!phys_enc || !phys_enc->parent) {
  3800. SDE_ERROR("invalid encoder\n");
  3801. return -EINVAL;
  3802. }
  3803. drm_enc = phys_enc->parent;
  3804. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3805. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3806. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3807. phys_enc->has_intf_te)) {
  3808. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3809. SDE_HW_BLK_INTF);
  3810. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3811. struct sde_hw_intf *hw_intf =
  3812. (struct sde_hw_intf *)rm_iter.hw;
  3813. if (!hw_intf)
  3814. continue;
  3815. if (phys_enc->hw_ctl->ops.update_bitmask_intf)
  3816. phys_enc->hw_ctl->ops.update_bitmask_intf(
  3817. phys_enc->hw_ctl,
  3818. hw_intf->idx, 1);
  3819. intf_valid = true;
  3820. }
  3821. if (!intf_valid) {
  3822. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3823. "intf not found to flush\n");
  3824. return -EFAULT;
  3825. }
  3826. } else {
  3827. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3828. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3829. struct sde_hw_mixer *hw_lm =
  3830. (struct sde_hw_mixer *)rm_iter.hw;
  3831. if (!hw_lm)
  3832. continue;
  3833. /* update LM flush for HW without INTF TE */
  3834. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3835. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3836. phys_enc->hw_ctl,
  3837. hw_lm->idx, 1);
  3838. lm_valid = true;
  3839. }
  3840. if (!lm_valid) {
  3841. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3842. "lm not found to flush\n");
  3843. return -EFAULT;
  3844. }
  3845. }
  3846. return 0;
  3847. }
  3848. static bool _sde_encoder_dsc_is_dirty(struct sde_encoder_virt *sde_enc)
  3849. {
  3850. int i;
  3851. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3852. /**
  3853. * This dirty_dsc_hw field is set during DSC disable to
  3854. * indicate which DSC blocks need to be flushed
  3855. */
  3856. if (sde_enc->dirty_dsc_ids[i])
  3857. return true;
  3858. }
  3859. return false;
  3860. }
  3861. static void _helper_flush_dsc(struct sde_encoder_virt *sde_enc)
  3862. {
  3863. int i;
  3864. struct sde_hw_ctl *hw_ctl = NULL;
  3865. enum sde_dsc dsc_idx;
  3866. if (sde_enc->cur_master)
  3867. hw_ctl = sde_enc->cur_master->hw_ctl;
  3868. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  3869. dsc_idx = sde_enc->dirty_dsc_ids[i];
  3870. if (dsc_idx && hw_ctl && hw_ctl->ops.update_bitmask_dsc)
  3871. hw_ctl->ops.update_bitmask_dsc(hw_ctl, dsc_idx, 1);
  3872. sde_enc->dirty_dsc_ids[i] = DSC_NONE;
  3873. }
  3874. }
  3875. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3876. struct sde_encoder_virt *sde_enc)
  3877. {
  3878. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3879. struct sde_hw_mdp *mdptop = NULL;
  3880. sde_enc->dynamic_hdr_updated = false;
  3881. if (sde_enc->cur_master) {
  3882. mdptop = sde_enc->cur_master->hw_mdptop;
  3883. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3884. sde_enc->cur_master->connector);
  3885. }
  3886. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3887. return;
  3888. if (mdptop->ops.set_hdr_plus_metadata) {
  3889. sde_enc->dynamic_hdr_updated = true;
  3890. mdptop->ops.set_hdr_plus_metadata(
  3891. mdptop, dhdr_meta->dynamic_hdr_payload,
  3892. dhdr_meta->dynamic_hdr_payload_size,
  3893. sde_enc->cur_master->intf_idx == INTF_0 ?
  3894. 0 : 1);
  3895. }
  3896. }
  3897. void sde_encoder_helper_needs_hw_reset(struct drm_encoder *drm_enc)
  3898. {
  3899. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3900. struct sde_encoder_phys *phys;
  3901. int i;
  3902. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3903. phys = sde_enc->phys_encs[i];
  3904. if (phys && phys->ops.hw_reset)
  3905. phys->ops.hw_reset(phys);
  3906. }
  3907. }
  3908. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3909. struct sde_encoder_kickoff_params *params)
  3910. {
  3911. struct sde_encoder_virt *sde_enc;
  3912. struct sde_encoder_phys *phys;
  3913. struct sde_kms *sde_kms = NULL;
  3914. struct sde_crtc *sde_crtc;
  3915. struct msm_drm_private *priv = NULL;
  3916. bool needs_hw_reset = false, is_cmd_mode;
  3917. int i, rc, ret = 0;
  3918. struct msm_display_info *disp_info;
  3919. if (!drm_enc || !params || !drm_enc->dev ||
  3920. !drm_enc->dev->dev_private) {
  3921. SDE_ERROR("invalid args\n");
  3922. return -EINVAL;
  3923. }
  3924. sde_enc = to_sde_encoder_virt(drm_enc);
  3925. priv = drm_enc->dev->dev_private;
  3926. sde_kms = to_sde_kms(priv->kms);
  3927. disp_info = &sde_enc->disp_info;
  3928. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3929. SDE_DEBUG_ENC(sde_enc, "\n");
  3930. SDE_EVT32(DRMID(drm_enc));
  3931. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3932. MSM_DISPLAY_CMD_MODE);
  3933. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3934. && is_cmd_mode)
  3935. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3936. sde_enc->cur_master->connector->state,
  3937. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3938. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3939. /* prepare for next kickoff, may include waiting on previous kickoff */
  3940. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3941. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3942. phys = sde_enc->phys_encs[i];
  3943. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3944. params->recovery_events_enabled =
  3945. sde_enc->recovery_events_enabled;
  3946. if (phys) {
  3947. if (phys->ops.prepare_for_kickoff) {
  3948. rc = phys->ops.prepare_for_kickoff(
  3949. phys, params);
  3950. if (rc)
  3951. ret = rc;
  3952. }
  3953. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3954. needs_hw_reset = true;
  3955. _sde_encoder_setup_dither(phys);
  3956. if (sde_enc->cur_master &&
  3957. sde_connector_is_qsync_updated(
  3958. sde_enc->cur_master->connector)) {
  3959. _helper_flush_qsync(phys);
  3960. }
  3961. }
  3962. }
  3963. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3964. if (rc) {
  3965. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3966. ret = rc;
  3967. goto end;
  3968. }
  3969. /* if any phys needs reset, reset all phys, in-order */
  3970. if (needs_hw_reset)
  3971. sde_encoder_helper_needs_hw_reset(drm_enc);
  3972. _sde_encoder_update_master(drm_enc, params);
  3973. _sde_encoder_update_roi(drm_enc);
  3974. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3975. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3976. if (rc) {
  3977. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3978. sde_enc->cur_master->connector->base.id,
  3979. rc);
  3980. ret = rc;
  3981. }
  3982. }
  3983. if (_sde_encoder_is_dsc_enabled(drm_enc) && sde_enc->cur_master &&
  3984. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3985. !sde_enc->cur_master->cont_splash_enabled)) {
  3986. rc = _sde_encoder_dsc_setup(sde_enc, params);
  3987. if (rc) {
  3988. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3989. ret = rc;
  3990. }
  3991. }
  3992. if (_sde_encoder_dsc_is_dirty(sde_enc))
  3993. _helper_flush_dsc(sde_enc);
  3994. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3995. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3996. sde_enc->cur_master, sde_kms->qdss_enabled);
  3997. end:
  3998. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3999. return ret;
  4000. }
  4001. /**
  4002. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  4003. * with the specified encoder, and unstage all pipes from it
  4004. * @encoder: encoder pointer
  4005. * Returns: 0 on success
  4006. */
  4007. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  4008. {
  4009. struct sde_encoder_virt *sde_enc;
  4010. struct sde_encoder_phys *phys;
  4011. unsigned int i;
  4012. int rc = 0;
  4013. if (!drm_enc) {
  4014. SDE_ERROR("invalid encoder\n");
  4015. return -EINVAL;
  4016. }
  4017. sde_enc = to_sde_encoder_virt(drm_enc);
  4018. SDE_ATRACE_BEGIN("encoder_release_lm");
  4019. SDE_DEBUG_ENC(sde_enc, "\n");
  4020. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4021. phys = sde_enc->phys_encs[i];
  4022. if (!phys)
  4023. continue;
  4024. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  4025. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  4026. if (rc)
  4027. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  4028. }
  4029. SDE_ATRACE_END("encoder_release_lm");
  4030. return rc;
  4031. }
  4032. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error)
  4033. {
  4034. struct sde_encoder_virt *sde_enc;
  4035. struct sde_encoder_phys *phys;
  4036. ktime_t wakeup_time;
  4037. unsigned int i;
  4038. if (!drm_enc) {
  4039. SDE_ERROR("invalid encoder\n");
  4040. return;
  4041. }
  4042. SDE_ATRACE_BEGIN("encoder_kickoff");
  4043. sde_enc = to_sde_encoder_virt(drm_enc);
  4044. SDE_DEBUG_ENC(sde_enc, "\n");
  4045. /* create a 'no pipes' commit to release buffers on errors */
  4046. if (is_error)
  4047. _sde_encoder_reset_ctl_hw(drm_enc);
  4048. /* All phys encs are ready to go, trigger the kickoff */
  4049. _sde_encoder_kickoff_phys(sde_enc);
  4050. /* allow phys encs to handle any post-kickoff business */
  4051. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4052. phys = sde_enc->phys_encs[i];
  4053. if (phys && phys->ops.handle_post_kickoff)
  4054. phys->ops.handle_post_kickoff(phys);
  4055. }
  4056. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI &&
  4057. !_sde_encoder_wakeup_time(drm_enc, &wakeup_time)) {
  4058. SDE_EVT32_VERBOSE(ktime_to_ms(wakeup_time));
  4059. mod_timer(&sde_enc->vsync_event_timer,
  4060. nsecs_to_jiffies(ktime_to_ns(wakeup_time)));
  4061. }
  4062. SDE_ATRACE_END("encoder_kickoff");
  4063. }
  4064. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  4065. struct sde_hw_pp_vsync_info *info)
  4066. {
  4067. struct sde_encoder_virt *sde_enc;
  4068. struct sde_encoder_phys *phys;
  4069. int i, ret;
  4070. if (!drm_enc || !info)
  4071. return;
  4072. sde_enc = to_sde_encoder_virt(drm_enc);
  4073. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4074. phys = sde_enc->phys_encs[i];
  4075. if (phys && phys->hw_intf && phys->hw_pp
  4076. && phys->hw_intf->ops.get_vsync_info) {
  4077. ret = phys->hw_intf->ops.get_vsync_info(
  4078. phys->hw_intf, &info[i]);
  4079. if (!ret) {
  4080. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  4081. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  4082. }
  4083. }
  4084. }
  4085. }
  4086. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  4087. struct drm_framebuffer *fb)
  4088. {
  4089. struct drm_encoder *drm_enc;
  4090. struct sde_hw_mixer_cfg mixer;
  4091. struct sde_rm_hw_iter lm_iter;
  4092. bool lm_valid = false;
  4093. if (!phys_enc || !phys_enc->parent) {
  4094. SDE_ERROR("invalid encoder\n");
  4095. return -EINVAL;
  4096. }
  4097. drm_enc = phys_enc->parent;
  4098. memset(&mixer, 0, sizeof(mixer));
  4099. /* reset associated CTL/LMs */
  4100. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  4101. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  4102. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  4103. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  4104. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  4105. if (!hw_lm)
  4106. continue;
  4107. /* need to flush LM to remove it */
  4108. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  4109. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  4110. phys_enc->hw_ctl,
  4111. hw_lm->idx, 1);
  4112. if (fb) {
  4113. /* assume a single LM if targeting a frame buffer */
  4114. if (lm_valid)
  4115. continue;
  4116. mixer.out_height = fb->height;
  4117. mixer.out_width = fb->width;
  4118. if (hw_lm->ops.setup_mixer_out)
  4119. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  4120. }
  4121. lm_valid = true;
  4122. /* only enable border color on LM */
  4123. if (phys_enc->hw_ctl->ops.setup_blendstage)
  4124. phys_enc->hw_ctl->ops.setup_blendstage(
  4125. phys_enc->hw_ctl, hw_lm->idx, NULL);
  4126. }
  4127. if (!lm_valid) {
  4128. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  4129. return -EFAULT;
  4130. }
  4131. return 0;
  4132. }
  4133. void sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  4134. {
  4135. struct sde_encoder_virt *sde_enc;
  4136. struct sde_encoder_phys *phys;
  4137. int i, rc = 0;
  4138. struct sde_hw_ctl *ctl;
  4139. if (!drm_enc) {
  4140. SDE_ERROR("invalid encoder\n");
  4141. return;
  4142. }
  4143. sde_enc = to_sde_encoder_virt(drm_enc);
  4144. /* update the qsync parameters for the current frame */
  4145. if (sde_enc->cur_master)
  4146. sde_connector_set_qsync_params(
  4147. sde_enc->cur_master->connector);
  4148. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4149. phys = sde_enc->phys_encs[i];
  4150. if (phys && phys->ops.prepare_commit)
  4151. phys->ops.prepare_commit(phys);
  4152. if (phys && phys->hw_ctl) {
  4153. ctl = phys->hw_ctl;
  4154. /*
  4155. * avoid clearing the pending flush during the first
  4156. * frame update after idle power collpase as the
  4157. * restore path would have updated the pending flush
  4158. */
  4159. if (!sde_enc->idle_pc_restore &&
  4160. ctl->ops.clear_pending_flush)
  4161. ctl->ops.clear_pending_flush(ctl);
  4162. }
  4163. }
  4164. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  4165. rc = sde_connector_prepare_commit(
  4166. sde_enc->cur_master->connector);
  4167. if (rc)
  4168. SDE_ERROR_ENC(sde_enc,
  4169. "prepare commit failed conn %d rc %d\n",
  4170. sde_enc->cur_master->connector->base.id,
  4171. rc);
  4172. }
  4173. }
  4174. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  4175. bool enable, u32 frame_count)
  4176. {
  4177. if (!phys_enc)
  4178. return;
  4179. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  4180. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  4181. enable, frame_count);
  4182. }
  4183. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  4184. bool nonblock, u32 *misr_value)
  4185. {
  4186. if (!phys_enc)
  4187. return -EINVAL;
  4188. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  4189. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  4190. nonblock, misr_value) : -ENOTSUPP;
  4191. }
  4192. #ifdef CONFIG_DEBUG_FS
  4193. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  4194. {
  4195. struct sde_encoder_virt *sde_enc;
  4196. int i;
  4197. if (!s || !s->private)
  4198. return -EINVAL;
  4199. sde_enc = s->private;
  4200. mutex_lock(&sde_enc->enc_lock);
  4201. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4202. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4203. if (!phys)
  4204. continue;
  4205. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  4206. phys->intf_idx - INTF_0,
  4207. atomic_read(&phys->vsync_cnt),
  4208. atomic_read(&phys->underrun_cnt));
  4209. switch (phys->intf_mode) {
  4210. case INTF_MODE_VIDEO:
  4211. seq_puts(s, "mode: video\n");
  4212. break;
  4213. case INTF_MODE_CMD:
  4214. seq_puts(s, "mode: command\n");
  4215. break;
  4216. case INTF_MODE_WB_BLOCK:
  4217. seq_puts(s, "mode: wb block\n");
  4218. break;
  4219. case INTF_MODE_WB_LINE:
  4220. seq_puts(s, "mode: wb line\n");
  4221. break;
  4222. default:
  4223. seq_puts(s, "mode: ???\n");
  4224. break;
  4225. }
  4226. }
  4227. mutex_unlock(&sde_enc->enc_lock);
  4228. return 0;
  4229. }
  4230. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  4231. struct file *file)
  4232. {
  4233. return single_open(file, _sde_encoder_status_show, inode->i_private);
  4234. }
  4235. static ssize_t _sde_encoder_misr_setup(struct file *file,
  4236. const char __user *user_buf, size_t count, loff_t *ppos)
  4237. {
  4238. struct sde_encoder_virt *sde_enc;
  4239. int rc;
  4240. char buf[MISR_BUFF_SIZE + 1];
  4241. size_t buff_copy;
  4242. u32 frame_count, enable;
  4243. struct msm_drm_private *priv = NULL;
  4244. struct sde_kms *sde_kms = NULL;
  4245. struct drm_encoder *drm_enc;
  4246. if (!file || !file->private_data)
  4247. return -EINVAL;
  4248. sde_enc = file->private_data;
  4249. priv = sde_enc->base.dev->dev_private;
  4250. if (!sde_enc || !priv || !priv->kms)
  4251. return -EINVAL;
  4252. sde_kms = to_sde_kms(priv->kms);
  4253. drm_enc = &sde_enc->base;
  4254. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4255. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  4256. return -ENOTSUPP;
  4257. }
  4258. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4259. if (copy_from_user(buf, user_buf, buff_copy))
  4260. return -EINVAL;
  4261. buf[buff_copy] = 0; /* end of string */
  4262. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4263. return -EINVAL;
  4264. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  4265. if (rc < 0)
  4266. return rc;
  4267. sde_enc->misr_enable = enable;
  4268. sde_enc->misr_frame_count = frame_count;
  4269. sde_encoder_misr_configure(&sde_enc->base, enable, frame_count);
  4270. pm_runtime_put_sync(drm_enc->dev->dev);
  4271. return count;
  4272. }
  4273. static ssize_t _sde_encoder_misr_read(struct file *file,
  4274. char __user *user_buff, size_t count, loff_t *ppos)
  4275. {
  4276. struct sde_encoder_virt *sde_enc;
  4277. struct msm_drm_private *priv = NULL;
  4278. struct sde_kms *sde_kms = NULL;
  4279. struct drm_encoder *drm_enc;
  4280. int i = 0, len = 0;
  4281. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4282. int rc;
  4283. if (*ppos)
  4284. return 0;
  4285. if (!file || !file->private_data)
  4286. return -EINVAL;
  4287. sde_enc = file->private_data;
  4288. priv = sde_enc->base.dev->dev_private;
  4289. if (priv != NULL)
  4290. sde_kms = to_sde_kms(priv->kms);
  4291. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4292. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  4293. return -ENOTSUPP;
  4294. }
  4295. drm_enc = &sde_enc->base;
  4296. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  4297. if (rc < 0)
  4298. return rc;
  4299. if (!sde_enc->misr_enable) {
  4300. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4301. "disabled\n");
  4302. goto buff_check;
  4303. }
  4304. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4305. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4306. u32 misr_value = 0;
  4307. if (!phys || !phys->ops.collect_misr) {
  4308. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4309. "invalid\n");
  4310. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  4311. continue;
  4312. }
  4313. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4314. if (rc) {
  4315. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4316. "invalid\n");
  4317. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4318. rc);
  4319. continue;
  4320. } else {
  4321. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4322. "Intf idx:%d\n",
  4323. phys->intf_idx - INTF_0);
  4324. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4325. "0x%x\n", misr_value);
  4326. }
  4327. }
  4328. buff_check:
  4329. if (count <= len) {
  4330. len = 0;
  4331. goto end;
  4332. }
  4333. if (copy_to_user(user_buff, buf, len)) {
  4334. len = -EFAULT;
  4335. goto end;
  4336. }
  4337. *ppos += len; /* increase offset */
  4338. end:
  4339. pm_runtime_put_sync(drm_enc->dev->dev);
  4340. return len;
  4341. }
  4342. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4343. {
  4344. struct sde_encoder_virt *sde_enc;
  4345. struct msm_drm_private *priv;
  4346. struct sde_kms *sde_kms;
  4347. int i;
  4348. static const struct file_operations debugfs_status_fops = {
  4349. .open = _sde_encoder_debugfs_status_open,
  4350. .read = seq_read,
  4351. .llseek = seq_lseek,
  4352. .release = single_release,
  4353. };
  4354. static const struct file_operations debugfs_misr_fops = {
  4355. .open = simple_open,
  4356. .read = _sde_encoder_misr_read,
  4357. .write = _sde_encoder_misr_setup,
  4358. };
  4359. char name[SDE_NAME_SIZE];
  4360. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  4361. SDE_ERROR("invalid encoder or kms\n");
  4362. return -EINVAL;
  4363. }
  4364. sde_enc = to_sde_encoder_virt(drm_enc);
  4365. priv = drm_enc->dev->dev_private;
  4366. sde_kms = to_sde_kms(priv->kms);
  4367. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4368. /* create overall sub-directory for the encoder */
  4369. sde_enc->debugfs_root = debugfs_create_dir(name,
  4370. drm_enc->dev->primary->debugfs_root);
  4371. if (!sde_enc->debugfs_root)
  4372. return -ENOMEM;
  4373. /* don't error check these */
  4374. debugfs_create_file("status", 0400,
  4375. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4376. debugfs_create_file("misr_data", 0600,
  4377. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4378. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4379. &sde_enc->idle_pc_enabled);
  4380. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4381. &sde_enc->frame_trigger_mode);
  4382. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4383. if (sde_enc->phys_encs[i] &&
  4384. sde_enc->phys_encs[i]->ops.late_register)
  4385. sde_enc->phys_encs[i]->ops.late_register(
  4386. sde_enc->phys_encs[i],
  4387. sde_enc->debugfs_root);
  4388. return 0;
  4389. }
  4390. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4391. {
  4392. struct sde_encoder_virt *sde_enc;
  4393. if (!drm_enc)
  4394. return;
  4395. sde_enc = to_sde_encoder_virt(drm_enc);
  4396. debugfs_remove_recursive(sde_enc->debugfs_root);
  4397. }
  4398. #else
  4399. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4400. {
  4401. return 0;
  4402. }
  4403. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4404. {
  4405. }
  4406. #endif
  4407. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4408. {
  4409. return _sde_encoder_init_debugfs(encoder);
  4410. }
  4411. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4412. {
  4413. _sde_encoder_destroy_debugfs(encoder);
  4414. }
  4415. static int sde_encoder_virt_add_phys_encs(
  4416. struct msm_display_info *disp_info,
  4417. struct sde_encoder_virt *sde_enc,
  4418. struct sde_enc_phys_init_params *params)
  4419. {
  4420. struct sde_encoder_phys *enc = NULL;
  4421. u32 display_caps = disp_info->capabilities;
  4422. SDE_DEBUG_ENC(sde_enc, "\n");
  4423. /*
  4424. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4425. * in this function, check up-front.
  4426. */
  4427. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4428. ARRAY_SIZE(sde_enc->phys_encs)) {
  4429. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4430. sde_enc->num_phys_encs);
  4431. return -EINVAL;
  4432. }
  4433. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4434. enc = sde_encoder_phys_vid_init(params);
  4435. if (IS_ERR_OR_NULL(enc)) {
  4436. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4437. PTR_ERR(enc));
  4438. return !enc ? -EINVAL : PTR_ERR(enc);
  4439. }
  4440. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4441. }
  4442. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4443. enc = sde_encoder_phys_cmd_init(params);
  4444. if (IS_ERR_OR_NULL(enc)) {
  4445. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4446. PTR_ERR(enc));
  4447. return !enc ? -EINVAL : PTR_ERR(enc);
  4448. }
  4449. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4450. }
  4451. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4452. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4453. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4454. else
  4455. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4456. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4457. ++sde_enc->num_phys_encs;
  4458. return 0;
  4459. }
  4460. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4461. struct sde_enc_phys_init_params *params)
  4462. {
  4463. struct sde_encoder_phys *enc = NULL;
  4464. if (!sde_enc) {
  4465. SDE_ERROR("invalid encoder\n");
  4466. return -EINVAL;
  4467. }
  4468. SDE_DEBUG_ENC(sde_enc, "\n");
  4469. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4470. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4471. sde_enc->num_phys_encs);
  4472. return -EINVAL;
  4473. }
  4474. enc = sde_encoder_phys_wb_init(params);
  4475. if (IS_ERR_OR_NULL(enc)) {
  4476. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4477. PTR_ERR(enc));
  4478. return !enc ? -EINVAL : PTR_ERR(enc);
  4479. }
  4480. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4481. ++sde_enc->num_phys_encs;
  4482. return 0;
  4483. }
  4484. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4485. struct sde_kms *sde_kms,
  4486. struct msm_display_info *disp_info,
  4487. int *drm_enc_mode)
  4488. {
  4489. int ret = 0;
  4490. int i = 0;
  4491. enum sde_intf_type intf_type;
  4492. struct sde_encoder_virt_ops parent_ops = {
  4493. sde_encoder_vblank_callback,
  4494. sde_encoder_underrun_callback,
  4495. sde_encoder_frame_done_callback,
  4496. sde_encoder_get_qsync_fps_callback,
  4497. };
  4498. struct sde_enc_phys_init_params phys_params;
  4499. if (!sde_enc || !sde_kms) {
  4500. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4501. !sde_enc, !sde_kms);
  4502. return -EINVAL;
  4503. }
  4504. memset(&phys_params, 0, sizeof(phys_params));
  4505. phys_params.sde_kms = sde_kms;
  4506. phys_params.parent = &sde_enc->base;
  4507. phys_params.parent_ops = parent_ops;
  4508. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4509. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4510. SDE_DEBUG("\n");
  4511. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4512. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4513. intf_type = INTF_DSI;
  4514. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4515. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4516. intf_type = INTF_HDMI;
  4517. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4518. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4519. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4520. else
  4521. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4522. intf_type = INTF_DP;
  4523. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4524. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4525. intf_type = INTF_WB;
  4526. } else {
  4527. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4528. return -EINVAL;
  4529. }
  4530. WARN_ON(disp_info->num_of_h_tiles < 1);
  4531. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4532. sde_enc->te_source = disp_info->te_source;
  4533. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4534. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  4535. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  4536. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  4537. mutex_lock(&sde_enc->enc_lock);
  4538. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4539. /*
  4540. * Left-most tile is at index 0, content is controller id
  4541. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4542. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4543. */
  4544. u32 controller_id = disp_info->h_tile_instance[i];
  4545. if (disp_info->num_of_h_tiles > 1) {
  4546. if (i == 0)
  4547. phys_params.split_role = ENC_ROLE_MASTER;
  4548. else
  4549. phys_params.split_role = ENC_ROLE_SLAVE;
  4550. } else {
  4551. phys_params.split_role = ENC_ROLE_SOLO;
  4552. }
  4553. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4554. i, controller_id, phys_params.split_role);
  4555. if (sde_enc->ops.phys_init) {
  4556. struct sde_encoder_phys *enc;
  4557. enc = sde_enc->ops.phys_init(intf_type,
  4558. controller_id,
  4559. &phys_params);
  4560. if (enc) {
  4561. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4562. enc;
  4563. ++sde_enc->num_phys_encs;
  4564. } else
  4565. SDE_ERROR_ENC(sde_enc,
  4566. "failed to add phys encs\n");
  4567. continue;
  4568. }
  4569. if (intf_type == INTF_WB) {
  4570. phys_params.intf_idx = INTF_MAX;
  4571. phys_params.wb_idx = sde_encoder_get_wb(
  4572. sde_kms->catalog,
  4573. intf_type, controller_id);
  4574. if (phys_params.wb_idx == WB_MAX) {
  4575. SDE_ERROR_ENC(sde_enc,
  4576. "could not get wb: type %d, id %d\n",
  4577. intf_type, controller_id);
  4578. ret = -EINVAL;
  4579. }
  4580. } else {
  4581. phys_params.wb_idx = WB_MAX;
  4582. phys_params.intf_idx = sde_encoder_get_intf(
  4583. sde_kms->catalog, intf_type,
  4584. controller_id);
  4585. if (phys_params.intf_idx == INTF_MAX) {
  4586. SDE_ERROR_ENC(sde_enc,
  4587. "could not get wb: type %d, id %d\n",
  4588. intf_type, controller_id);
  4589. ret = -EINVAL;
  4590. }
  4591. }
  4592. if (!ret) {
  4593. if (intf_type == INTF_WB)
  4594. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4595. &phys_params);
  4596. else
  4597. ret = sde_encoder_virt_add_phys_encs(
  4598. disp_info,
  4599. sde_enc,
  4600. &phys_params);
  4601. if (ret)
  4602. SDE_ERROR_ENC(sde_enc,
  4603. "failed to add phys encs\n");
  4604. }
  4605. }
  4606. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4607. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4608. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4609. if (vid_phys) {
  4610. atomic_set(&vid_phys->vsync_cnt, 0);
  4611. atomic_set(&vid_phys->underrun_cnt, 0);
  4612. }
  4613. if (cmd_phys) {
  4614. atomic_set(&cmd_phys->vsync_cnt, 0);
  4615. atomic_set(&cmd_phys->underrun_cnt, 0);
  4616. }
  4617. }
  4618. mutex_unlock(&sde_enc->enc_lock);
  4619. return ret;
  4620. }
  4621. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4622. .mode_set = sde_encoder_virt_mode_set,
  4623. .disable = sde_encoder_virt_disable,
  4624. .enable = sde_encoder_virt_enable,
  4625. .atomic_check = sde_encoder_virt_atomic_check,
  4626. };
  4627. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4628. .destroy = sde_encoder_destroy,
  4629. .late_register = sde_encoder_late_register,
  4630. .early_unregister = sde_encoder_early_unregister,
  4631. };
  4632. struct drm_encoder *sde_encoder_init_with_ops(
  4633. struct drm_device *dev,
  4634. struct msm_display_info *disp_info,
  4635. const struct sde_encoder_ops *ops)
  4636. {
  4637. struct msm_drm_private *priv = dev->dev_private;
  4638. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4639. struct drm_encoder *drm_enc = NULL;
  4640. struct sde_encoder_virt *sde_enc = NULL;
  4641. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4642. char name[SDE_NAME_SIZE];
  4643. int ret = 0, i, intf_index = INTF_MAX;
  4644. struct sde_encoder_phys *phys = NULL;
  4645. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4646. if (!sde_enc) {
  4647. ret = -ENOMEM;
  4648. goto fail;
  4649. }
  4650. if (ops)
  4651. sde_enc->ops = *ops;
  4652. mutex_init(&sde_enc->enc_lock);
  4653. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4654. &drm_enc_mode);
  4655. if (ret)
  4656. goto fail;
  4657. sde_enc->cur_master = NULL;
  4658. spin_lock_init(&sde_enc->enc_spinlock);
  4659. mutex_init(&sde_enc->vblank_ctl_lock);
  4660. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4661. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4662. drm_enc = &sde_enc->base;
  4663. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4664. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4665. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI)
  4666. timer_setup(&sde_enc->vsync_event_timer,
  4667. sde_encoder_vsync_event_handler, 0);
  4668. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4669. phys = sde_enc->phys_encs[i];
  4670. if (!phys)
  4671. continue;
  4672. if (phys->ops.is_master && phys->ops.is_master(phys))
  4673. intf_index = phys->intf_idx - INTF_0;
  4674. }
  4675. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4676. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4677. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4678. SDE_RSC_PRIMARY_DISP_CLIENT :
  4679. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4680. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4681. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4682. PTR_ERR(sde_enc->rsc_client));
  4683. sde_enc->rsc_client = NULL;
  4684. }
  4685. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) {
  4686. ret = _sde_encoder_input_handler(sde_enc);
  4687. if (ret)
  4688. SDE_ERROR(
  4689. "input handler registration failed, rc = %d\n", ret);
  4690. }
  4691. mutex_init(&sde_enc->rc_lock);
  4692. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4693. sde_encoder_off_work);
  4694. sde_enc->vblank_enabled = false;
  4695. sde_enc->qdss_status = false;
  4696. kthread_init_work(&sde_enc->vsync_event_work,
  4697. sde_encoder_vsync_event_work_handler);
  4698. kthread_init_work(&sde_enc->input_event_work,
  4699. sde_encoder_input_event_work_handler);
  4700. kthread_init_work(&sde_enc->esd_trigger_work,
  4701. sde_encoder_esd_trigger_work_handler);
  4702. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4703. SDE_DEBUG_ENC(sde_enc, "created\n");
  4704. return drm_enc;
  4705. fail:
  4706. SDE_ERROR("failed to create encoder\n");
  4707. if (drm_enc)
  4708. sde_encoder_destroy(drm_enc);
  4709. return ERR_PTR(ret);
  4710. }
  4711. struct drm_encoder *sde_encoder_init(
  4712. struct drm_device *dev,
  4713. struct msm_display_info *disp_info)
  4714. {
  4715. return sde_encoder_init_with_ops(dev, disp_info, NULL);
  4716. }
  4717. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4718. enum msm_event_wait event)
  4719. {
  4720. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4721. struct sde_encoder_virt *sde_enc = NULL;
  4722. int i, ret = 0;
  4723. char atrace_buf[32];
  4724. if (!drm_enc) {
  4725. SDE_ERROR("invalid encoder\n");
  4726. return -EINVAL;
  4727. }
  4728. sde_enc = to_sde_encoder_virt(drm_enc);
  4729. SDE_DEBUG_ENC(sde_enc, "\n");
  4730. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4731. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4732. switch (event) {
  4733. case MSM_ENC_COMMIT_DONE:
  4734. fn_wait = phys->ops.wait_for_commit_done;
  4735. break;
  4736. case MSM_ENC_TX_COMPLETE:
  4737. fn_wait = phys->ops.wait_for_tx_complete;
  4738. break;
  4739. case MSM_ENC_VBLANK:
  4740. fn_wait = phys->ops.wait_for_vblank;
  4741. break;
  4742. case MSM_ENC_ACTIVE_REGION:
  4743. fn_wait = phys->ops.wait_for_active;
  4744. break;
  4745. default:
  4746. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4747. event);
  4748. return -EINVAL;
  4749. }
  4750. if (phys && fn_wait) {
  4751. snprintf(atrace_buf, sizeof(atrace_buf),
  4752. "wait_completion_event_%d", event);
  4753. SDE_ATRACE_BEGIN(atrace_buf);
  4754. ret = fn_wait(phys);
  4755. SDE_ATRACE_END(atrace_buf);
  4756. if (ret)
  4757. return ret;
  4758. }
  4759. }
  4760. return ret;
  4761. }
  4762. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4763. u64 *l_bound, u64 *u_bound)
  4764. {
  4765. struct sde_encoder_virt *sde_enc;
  4766. u64 jitter_ns, frametime_ns;
  4767. struct msm_mode_info *info;
  4768. if (!drm_enc) {
  4769. SDE_ERROR("invalid encoder\n");
  4770. return;
  4771. }
  4772. sde_enc = to_sde_encoder_virt(drm_enc);
  4773. info = &sde_enc->mode_info;
  4774. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4775. jitter_ns = info->jitter_numer * frametime_ns;
  4776. do_div(jitter_ns, info->jitter_denom * 100);
  4777. *l_bound = frametime_ns - jitter_ns;
  4778. *u_bound = frametime_ns + jitter_ns;
  4779. }
  4780. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4781. {
  4782. struct sde_encoder_virt *sde_enc;
  4783. if (!drm_enc) {
  4784. SDE_ERROR("invalid encoder\n");
  4785. return 0;
  4786. }
  4787. sde_enc = to_sde_encoder_virt(drm_enc);
  4788. return sde_enc->mode_info.frame_rate;
  4789. }
  4790. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4791. {
  4792. struct sde_encoder_virt *sde_enc = NULL;
  4793. int i;
  4794. if (!encoder) {
  4795. SDE_ERROR("invalid encoder\n");
  4796. return INTF_MODE_NONE;
  4797. }
  4798. sde_enc = to_sde_encoder_virt(encoder);
  4799. if (sde_enc->cur_master)
  4800. return sde_enc->cur_master->intf_mode;
  4801. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4802. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4803. if (phys)
  4804. return phys->intf_mode;
  4805. }
  4806. return INTF_MODE_NONE;
  4807. }
  4808. static void _sde_encoder_cache_hw_res_cont_splash(
  4809. struct drm_encoder *encoder,
  4810. struct sde_kms *sde_kms)
  4811. {
  4812. int i, idx;
  4813. struct sde_encoder_virt *sde_enc;
  4814. struct sde_encoder_phys *phys_enc;
  4815. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4816. sde_enc = to_sde_encoder_virt(encoder);
  4817. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4818. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4819. sde_enc->hw_pp[i] = NULL;
  4820. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4821. break;
  4822. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4823. }
  4824. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4825. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4826. sde_enc->hw_dsc[i] = NULL;
  4827. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4828. break;
  4829. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4830. }
  4831. /*
  4832. * If we have multiple phys encoders with one controller, make
  4833. * sure to populate the controller pointer in both phys encoders.
  4834. */
  4835. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4836. phys_enc = sde_enc->phys_encs[idx];
  4837. phys_enc->hw_ctl = NULL;
  4838. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4839. SDE_HW_BLK_CTL);
  4840. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4841. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4842. phys_enc->hw_ctl =
  4843. (struct sde_hw_ctl *) ctl_iter.hw;
  4844. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4845. phys_enc->intf_idx, phys_enc->hw_ctl);
  4846. }
  4847. }
  4848. }
  4849. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4850. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4851. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4852. phys->hw_intf = NULL;
  4853. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4854. break;
  4855. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4856. }
  4857. }
  4858. /**
  4859. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4860. * device bootup when cont_splash is enabled
  4861. * @drm_enc: Pointer to drm encoder structure
  4862. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4863. * @enable: boolean indicates enable or displae state of splash
  4864. * @Return: true if successful in updating the encoder structure
  4865. */
  4866. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4867. struct sde_splash_display *splash_display, bool enable)
  4868. {
  4869. struct sde_encoder_virt *sde_enc;
  4870. struct msm_drm_private *priv;
  4871. struct sde_kms *sde_kms;
  4872. struct drm_connector *conn = NULL;
  4873. struct sde_connector *sde_conn = NULL;
  4874. struct sde_connector_state *sde_conn_state = NULL;
  4875. struct drm_display_mode *drm_mode = NULL;
  4876. struct sde_encoder_phys *phys_enc;
  4877. int ret = 0, i;
  4878. if (!encoder) {
  4879. SDE_ERROR("invalid drm enc\n");
  4880. return -EINVAL;
  4881. }
  4882. if (!encoder->dev || !encoder->dev->dev_private) {
  4883. SDE_ERROR("drm device invalid\n");
  4884. return -EINVAL;
  4885. }
  4886. priv = encoder->dev->dev_private;
  4887. if (!priv->kms) {
  4888. SDE_ERROR("invalid kms\n");
  4889. return -EINVAL;
  4890. }
  4891. sde_kms = to_sde_kms(priv->kms);
  4892. sde_enc = to_sde_encoder_virt(encoder);
  4893. if (!priv->num_connectors) {
  4894. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4895. return -EINVAL;
  4896. }
  4897. SDE_DEBUG_ENC(sde_enc,
  4898. "num of connectors: %d\n", priv->num_connectors);
  4899. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4900. if (!enable) {
  4901. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4902. phys_enc = sde_enc->phys_encs[i];
  4903. if (phys_enc)
  4904. phys_enc->cont_splash_enabled = false;
  4905. }
  4906. return ret;
  4907. }
  4908. if (!splash_display) {
  4909. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4910. return -EINVAL;
  4911. }
  4912. for (i = 0; i < priv->num_connectors; i++) {
  4913. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4914. priv->connectors[i]->base.id);
  4915. sde_conn = to_sde_connector(priv->connectors[i]);
  4916. if (!sde_conn->encoder) {
  4917. SDE_DEBUG_ENC(sde_enc,
  4918. "encoder not attached to connector\n");
  4919. continue;
  4920. }
  4921. if (sde_conn->encoder->base.id
  4922. == encoder->base.id) {
  4923. conn = (priv->connectors[i]);
  4924. break;
  4925. }
  4926. }
  4927. if (!conn || !conn->state) {
  4928. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4929. return -EINVAL;
  4930. }
  4931. sde_conn_state = to_sde_connector_state(conn->state);
  4932. if (!sde_conn->ops.get_mode_info) {
  4933. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4934. return -EINVAL;
  4935. }
  4936. ret = sde_connector_get_mode_info(&sde_conn->base,
  4937. &encoder->crtc->state->adjusted_mode,
  4938. &sde_conn_state->mode_info);
  4939. if (ret) {
  4940. SDE_ERROR_ENC(sde_enc,
  4941. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4942. return ret;
  4943. }
  4944. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4945. conn->state, false);
  4946. if (ret) {
  4947. SDE_ERROR_ENC(sde_enc,
  4948. "failed to reserve hw resources, %d\n", ret);
  4949. return ret;
  4950. }
  4951. if (sde_conn->encoder) {
  4952. conn->state->best_encoder = sde_conn->encoder;
  4953. SDE_DEBUG_ENC(sde_enc,
  4954. "configured cstate->best_encoder to ID = %d\n",
  4955. conn->state->best_encoder->base.id);
  4956. } else {
  4957. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4958. conn->base.id);
  4959. }
  4960. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4961. sde_connector_get_topology_name(conn));
  4962. drm_mode = &encoder->crtc->state->adjusted_mode;
  4963. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4964. drm_mode->hdisplay, drm_mode->vdisplay);
  4965. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4966. if (encoder->bridge) {
  4967. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4968. /*
  4969. * For cont-splash use case, we update the mode
  4970. * configurations manually. This will skip the
  4971. * usually mode set call when actual frame is
  4972. * pushed from framework. The bridge needs to
  4973. * be updated with the current drm mode by
  4974. * calling the bridge mode set ops.
  4975. */
  4976. if (encoder->bridge->funcs) {
  4977. SDE_DEBUG_ENC(sde_enc, "calling mode_set\n");
  4978. encoder->bridge->funcs->mode_set(encoder->bridge,
  4979. drm_mode, drm_mode);
  4980. }
  4981. } else {
  4982. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4983. }
  4984. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4985. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4986. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4987. if (!phys) {
  4988. SDE_ERROR_ENC(sde_enc,
  4989. "phys encoders not initialized\n");
  4990. return -EINVAL;
  4991. }
  4992. /* update connector for master and slave phys encoders */
  4993. phys->connector = conn;
  4994. phys->cont_splash_enabled = true;
  4995. phys->hw_pp = sde_enc->hw_pp[i];
  4996. if (phys->ops.cont_splash_mode_set)
  4997. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4998. if (phys->ops.is_master && phys->ops.is_master(phys))
  4999. sde_enc->cur_master = phys;
  5000. }
  5001. return ret;
  5002. }
  5003. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  5004. bool skip_pre_kickoff)
  5005. {
  5006. struct msm_drm_thread *event_thread = NULL;
  5007. struct msm_drm_private *priv = NULL;
  5008. struct sde_encoder_virt *sde_enc = NULL;
  5009. if (!enc || !enc->dev || !enc->dev->dev_private) {
  5010. SDE_ERROR("invalid parameters\n");
  5011. return -EINVAL;
  5012. }
  5013. priv = enc->dev->dev_private;
  5014. sde_enc = to_sde_encoder_virt(enc);
  5015. if (!sde_enc->crtc || (sde_enc->crtc->index
  5016. >= ARRAY_SIZE(priv->event_thread))) {
  5017. SDE_DEBUG_ENC(sde_enc,
  5018. "invalid cached CRTC: %d or crtc index: %d\n",
  5019. sde_enc->crtc == NULL,
  5020. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  5021. return -EINVAL;
  5022. }
  5023. SDE_EVT32_VERBOSE(DRMID(enc));
  5024. event_thread = &priv->event_thread[sde_enc->crtc->index];
  5025. if (!skip_pre_kickoff) {
  5026. kthread_queue_work(&event_thread->worker,
  5027. &sde_enc->esd_trigger_work);
  5028. kthread_flush_work(&sde_enc->esd_trigger_work);
  5029. }
  5030. /*
  5031. * panel may stop generating te signal (vsync) during esd failure. rsc
  5032. * hardware may hang without vsync. Avoid rsc hang by generating the
  5033. * vsync from watchdog timer instead of panel.
  5034. */
  5035. sde_encoder_helper_switch_vsync(enc, true);
  5036. if (!skip_pre_kickoff)
  5037. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  5038. return 0;
  5039. }
  5040. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  5041. {
  5042. struct sde_encoder_virt *sde_enc;
  5043. if (!encoder) {
  5044. SDE_ERROR("invalid drm enc\n");
  5045. return false;
  5046. }
  5047. sde_enc = to_sde_encoder_virt(encoder);
  5048. return sde_enc->recovery_events_enabled;
  5049. }
  5050. void sde_encoder_recovery_events_handler(struct drm_encoder *encoder,
  5051. bool enabled)
  5052. {
  5053. struct sde_encoder_virt *sde_enc;
  5054. if (!encoder) {
  5055. SDE_ERROR("invalid drm enc\n");
  5056. return;
  5057. }
  5058. sde_enc = to_sde_encoder_virt(encoder);
  5059. sde_enc->recovery_events_enabled = enabled;
  5060. }