dsi_ctrl.c 96 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2019, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/of_device.h>
  6. #include <linux/err.h>
  7. #include <linux/regulator/consumer.h>
  8. #include <linux/clk.h>
  9. #include <linux/msm-bus.h>
  10. #include <linux/of_irq.h>
  11. #include <video/mipi_display.h>
  12. #include "msm_drv.h"
  13. #include "msm_kms.h"
  14. #include "msm_mmu.h"
  15. #include "dsi_ctrl.h"
  16. #include "dsi_ctrl_hw.h"
  17. #include "dsi_clk.h"
  18. #include "dsi_pwr.h"
  19. #include "dsi_catalog.h"
  20. #include "sde_dbg.h"
  21. #define DSI_CTRL_DEFAULT_LABEL "MDSS DSI CTRL"
  22. #define DSI_CTRL_TX_TO_MS 200
  23. #define TO_ON_OFF(x) ((x) ? "ON" : "OFF")
  24. #define CEIL(x, y) (((x) + ((y)-1)) / (y))
  25. #define TICKS_IN_MICRO_SECOND 1000000
  26. #define DSI_CTRL_DEBUG(c, fmt, ...) DRM_DEV_DEBUG(NULL, "[msm-dsi-debug]: %s: "\
  27. fmt, c ? c->name : "inv", ##__VA_ARGS__)
  28. #define DSI_CTRL_ERR(c, fmt, ...) DRM_DEV_ERROR(NULL, "[msm-dsi-error]: %s: "\
  29. fmt, c ? c->name : "inv", ##__VA_ARGS__)
  30. #define DSI_CTRL_INFO(c, fmt, ...) DRM_DEV_INFO(NULL, "[msm-dsi-info]: %s: "\
  31. fmt, c->name, ##__VA_ARGS__)
  32. #define DSI_CTRL_WARN(c, fmt, ...) DRM_WARN("[msm-dsi-warn]: %s: " fmt,\
  33. c ? c->name : "inv", ##__VA_ARGS__)
  34. struct dsi_ctrl_list_item {
  35. struct dsi_ctrl *ctrl;
  36. struct list_head list;
  37. };
  38. static LIST_HEAD(dsi_ctrl_list);
  39. static DEFINE_MUTEX(dsi_ctrl_list_lock);
  40. static const enum dsi_ctrl_version dsi_ctrl_v1_4 = DSI_CTRL_VERSION_1_4;
  41. static const enum dsi_ctrl_version dsi_ctrl_v2_0 = DSI_CTRL_VERSION_2_0;
  42. static const enum dsi_ctrl_version dsi_ctrl_v2_2 = DSI_CTRL_VERSION_2_2;
  43. static const enum dsi_ctrl_version dsi_ctrl_v2_3 = DSI_CTRL_VERSION_2_3;
  44. static const enum dsi_ctrl_version dsi_ctrl_v2_4 = DSI_CTRL_VERSION_2_4;
  45. static const struct of_device_id msm_dsi_of_match[] = {
  46. {
  47. .compatible = "qcom,dsi-ctrl-hw-v1.4",
  48. .data = &dsi_ctrl_v1_4,
  49. },
  50. {
  51. .compatible = "qcom,dsi-ctrl-hw-v2.0",
  52. .data = &dsi_ctrl_v2_0,
  53. },
  54. {
  55. .compatible = "qcom,dsi-ctrl-hw-v2.2",
  56. .data = &dsi_ctrl_v2_2,
  57. },
  58. {
  59. .compatible = "qcom,dsi-ctrl-hw-v2.3",
  60. .data = &dsi_ctrl_v2_3,
  61. },
  62. {
  63. .compatible = "qcom,dsi-ctrl-hw-v2.4",
  64. .data = &dsi_ctrl_v2_4,
  65. },
  66. {}
  67. };
  68. static ssize_t debugfs_state_info_read(struct file *file,
  69. char __user *buff,
  70. size_t count,
  71. loff_t *ppos)
  72. {
  73. struct dsi_ctrl *dsi_ctrl = file->private_data;
  74. char *buf;
  75. u32 len = 0;
  76. if (!dsi_ctrl)
  77. return -ENODEV;
  78. if (*ppos)
  79. return 0;
  80. buf = kzalloc(SZ_4K, GFP_KERNEL);
  81. if (!buf)
  82. return -ENOMEM;
  83. /* Dump current state */
  84. len += snprintf((buf + len), (SZ_4K - len), "Current State:\n");
  85. len += snprintf((buf + len), (SZ_4K - len),
  86. "\tCTRL_ENGINE = %s\n",
  87. TO_ON_OFF(dsi_ctrl->current_state.controller_state));
  88. len += snprintf((buf + len), (SZ_4K - len),
  89. "\tVIDEO_ENGINE = %s\n\tCOMMAND_ENGINE = %s\n",
  90. TO_ON_OFF(dsi_ctrl->current_state.vid_engine_state),
  91. TO_ON_OFF(dsi_ctrl->current_state.cmd_engine_state));
  92. /* Dump clock information */
  93. len += snprintf((buf + len), (SZ_4K - len), "\nClock Info:\n");
  94. len += snprintf((buf + len), (SZ_4K - len),
  95. "\tBYTE_CLK = %u, PIXEL_CLK = %u, ESC_CLK = %u\n",
  96. dsi_ctrl->clk_freq.byte_clk_rate,
  97. dsi_ctrl->clk_freq.pix_clk_rate,
  98. dsi_ctrl->clk_freq.esc_clk_rate);
  99. if (len > count)
  100. len = count;
  101. len = min_t(size_t, len, SZ_4K);
  102. if (copy_to_user(buff, buf, len)) {
  103. kfree(buf);
  104. return -EFAULT;
  105. }
  106. *ppos += len;
  107. kfree(buf);
  108. return len;
  109. }
  110. static ssize_t debugfs_reg_dump_read(struct file *file,
  111. char __user *buff,
  112. size_t count,
  113. loff_t *ppos)
  114. {
  115. struct dsi_ctrl *dsi_ctrl = file->private_data;
  116. char *buf;
  117. u32 len = 0;
  118. struct dsi_clk_ctrl_info clk_info;
  119. int rc = 0;
  120. if (!dsi_ctrl)
  121. return -ENODEV;
  122. if (*ppos)
  123. return 0;
  124. buf = kzalloc(SZ_4K, GFP_KERNEL);
  125. if (!buf)
  126. return -ENOMEM;
  127. clk_info.client = DSI_CLK_REQ_DSI_CLIENT;
  128. clk_info.clk_type = DSI_CORE_CLK;
  129. clk_info.clk_state = DSI_CLK_ON;
  130. rc = dsi_ctrl->clk_cb.dsi_clk_cb(dsi_ctrl->clk_cb.priv, clk_info);
  131. if (rc) {
  132. DSI_CTRL_ERR(dsi_ctrl, "failed to enable DSI core clocks\n");
  133. kfree(buf);
  134. return rc;
  135. }
  136. if (dsi_ctrl->hw.ops.reg_dump_to_buffer)
  137. len = dsi_ctrl->hw.ops.reg_dump_to_buffer(&dsi_ctrl->hw,
  138. buf, SZ_4K);
  139. clk_info.clk_state = DSI_CLK_OFF;
  140. rc = dsi_ctrl->clk_cb.dsi_clk_cb(dsi_ctrl->clk_cb.priv, clk_info);
  141. if (rc) {
  142. DSI_CTRL_ERR(dsi_ctrl, "failed to disable DSI core clocks\n");
  143. kfree(buf);
  144. return rc;
  145. }
  146. if (len > count)
  147. len = count;
  148. len = min_t(size_t, len, SZ_4K);
  149. if (copy_to_user(buff, buf, len)) {
  150. kfree(buf);
  151. return -EFAULT;
  152. }
  153. *ppos += len;
  154. kfree(buf);
  155. return len;
  156. }
  157. static const struct file_operations state_info_fops = {
  158. .open = simple_open,
  159. .read = debugfs_state_info_read,
  160. };
  161. static const struct file_operations reg_dump_fops = {
  162. .open = simple_open,
  163. .read = debugfs_reg_dump_read,
  164. };
  165. static int dsi_ctrl_debugfs_init(struct dsi_ctrl *dsi_ctrl,
  166. struct dentry *parent)
  167. {
  168. int rc = 0;
  169. struct dentry *dir, *state_file, *reg_dump;
  170. char dbg_name[DSI_DEBUG_NAME_LEN];
  171. dir = debugfs_create_dir(dsi_ctrl->name, parent);
  172. if (IS_ERR_OR_NULL(dir)) {
  173. rc = PTR_ERR(dir);
  174. DSI_CTRL_ERR(dsi_ctrl, "debugfs create dir failed, rc=%d\n",
  175. rc);
  176. goto error;
  177. }
  178. state_file = debugfs_create_file("state_info",
  179. 0444,
  180. dir,
  181. dsi_ctrl,
  182. &state_info_fops);
  183. if (IS_ERR_OR_NULL(state_file)) {
  184. rc = PTR_ERR(state_file);
  185. DSI_CTRL_ERR(dsi_ctrl, "state file failed, rc=%d\n", rc);
  186. goto error_remove_dir;
  187. }
  188. reg_dump = debugfs_create_file("reg_dump",
  189. 0444,
  190. dir,
  191. dsi_ctrl,
  192. &reg_dump_fops);
  193. if (IS_ERR_OR_NULL(reg_dump)) {
  194. rc = PTR_ERR(reg_dump);
  195. DSI_CTRL_ERR(dsi_ctrl, "reg dump file failed, rc=%d\n", rc);
  196. goto error_remove_dir;
  197. }
  198. dsi_ctrl->debugfs_root = dir;
  199. snprintf(dbg_name, DSI_DEBUG_NAME_LEN, "dsi%d_ctrl",
  200. dsi_ctrl->cell_index);
  201. sde_dbg_reg_register_base(dbg_name, dsi_ctrl->hw.base,
  202. msm_iomap_size(dsi_ctrl->pdev, "dsi_ctrl"));
  203. error_remove_dir:
  204. debugfs_remove(dir);
  205. error:
  206. return rc;
  207. }
  208. static int dsi_ctrl_debugfs_deinit(struct dsi_ctrl *dsi_ctrl)
  209. {
  210. debugfs_remove(dsi_ctrl->debugfs_root);
  211. return 0;
  212. }
  213. static inline struct msm_gem_address_space*
  214. dsi_ctrl_get_aspace(struct dsi_ctrl *dsi_ctrl,
  215. int domain)
  216. {
  217. if (!dsi_ctrl || !dsi_ctrl->drm_dev)
  218. return NULL;
  219. return msm_gem_smmu_address_space_get(dsi_ctrl->drm_dev, domain);
  220. }
  221. static void dsi_ctrl_flush_cmd_dma_queue(struct dsi_ctrl *dsi_ctrl)
  222. {
  223. u32 status;
  224. u32 mask = DSI_CMD_MODE_DMA_DONE;
  225. struct dsi_ctrl_hw_ops dsi_hw_ops = dsi_ctrl->hw.ops;
  226. /*
  227. * If a command is triggered right after another command,
  228. * check if the previous command transfer is completed. If
  229. * transfer is done, cancel any work that has been
  230. * queued. Otherwise wait till the work is scheduled and
  231. * completed before triggering the next command by
  232. * flushing the workqueue.
  233. */
  234. status = dsi_hw_ops.get_interrupt_status(&dsi_ctrl->hw);
  235. if (atomic_read(&dsi_ctrl->dma_irq_trig)) {
  236. cancel_work_sync(&dsi_ctrl->dma_cmd_wait);
  237. } else if (status & mask) {
  238. atomic_set(&dsi_ctrl->dma_irq_trig, 1);
  239. status |= (DSI_CMD_MODE_DMA_DONE | DSI_BTA_DONE);
  240. dsi_hw_ops.clear_interrupt_status(
  241. &dsi_ctrl->hw,
  242. status);
  243. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  244. DSI_SINT_CMD_MODE_DMA_DONE);
  245. complete_all(&dsi_ctrl->irq_info.cmd_dma_done);
  246. cancel_work_sync(&dsi_ctrl->dma_cmd_wait);
  247. DSI_CTRL_DEBUG(dsi_ctrl,
  248. "dma_tx done but irq not yet triggered\n");
  249. } else {
  250. flush_workqueue(dsi_ctrl->dma_cmd_workq);
  251. }
  252. }
  253. static void dsi_ctrl_dma_cmd_wait_for_done(struct work_struct *work)
  254. {
  255. int ret = 0;
  256. struct dsi_ctrl *dsi_ctrl = NULL;
  257. u32 status;
  258. u32 mask = DSI_CMD_MODE_DMA_DONE;
  259. struct dsi_ctrl_hw_ops dsi_hw_ops;
  260. dsi_ctrl = container_of(work, struct dsi_ctrl, dma_cmd_wait);
  261. dsi_hw_ops = dsi_ctrl->hw.ops;
  262. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY);
  263. /*
  264. * This atomic state will be set if ISR has been triggered,
  265. * so the wait is not needed.
  266. */
  267. if (atomic_read(&dsi_ctrl->dma_irq_trig))
  268. goto done;
  269. /*
  270. * If IRQ wasn't triggered check interrupt status register for
  271. * transfer done before waiting.
  272. */
  273. status = dsi_hw_ops.get_interrupt_status(&dsi_ctrl->hw);
  274. if (status & mask) {
  275. status |= (DSI_CMD_MODE_DMA_DONE | DSI_BTA_DONE);
  276. dsi_hw_ops.clear_interrupt_status(&dsi_ctrl->hw,
  277. status);
  278. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  279. DSI_SINT_CMD_MODE_DMA_DONE);
  280. goto done;
  281. }
  282. ret = wait_for_completion_timeout(
  283. &dsi_ctrl->irq_info.cmd_dma_done,
  284. msecs_to_jiffies(DSI_CTRL_TX_TO_MS));
  285. if (ret == 0) {
  286. status = dsi_hw_ops.get_interrupt_status(&dsi_ctrl->hw);
  287. if (status & mask) {
  288. status |= (DSI_CMD_MODE_DMA_DONE | DSI_BTA_DONE);
  289. dsi_hw_ops.clear_interrupt_status(&dsi_ctrl->hw,
  290. status);
  291. DSI_CTRL_WARN(dsi_ctrl,
  292. "dma_tx done but irq not triggered\n");
  293. } else {
  294. DSI_CTRL_ERR(dsi_ctrl,
  295. "Command transfer failed\n");
  296. }
  297. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  298. DSI_SINT_CMD_MODE_DMA_DONE);
  299. }
  300. done:
  301. dsi_ctrl->dma_wait_queued = false;
  302. }
  303. static int dsi_ctrl_check_state(struct dsi_ctrl *dsi_ctrl,
  304. enum dsi_ctrl_driver_ops op,
  305. u32 op_state)
  306. {
  307. int rc = 0;
  308. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  309. SDE_EVT32(dsi_ctrl->cell_index, op);
  310. switch (op) {
  311. case DSI_CTRL_OP_POWER_STATE_CHANGE:
  312. if (state->power_state == op_state) {
  313. DSI_CTRL_ERR(dsi_ctrl, "No change in state, pwr_state=%d\n",
  314. op_state);
  315. rc = -EINVAL;
  316. } else if (state->power_state == DSI_CTRL_POWER_VREG_ON) {
  317. if (state->vid_engine_state == DSI_CTRL_ENGINE_ON) {
  318. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d\n",
  319. op_state,
  320. state->vid_engine_state);
  321. rc = -EINVAL;
  322. }
  323. }
  324. break;
  325. case DSI_CTRL_OP_CMD_ENGINE:
  326. if (state->cmd_engine_state == op_state) {
  327. DSI_CTRL_ERR(dsi_ctrl, "No change in state, cmd_state=%d\n",
  328. op_state);
  329. rc = -EINVAL;
  330. } else if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  331. (state->controller_state != DSI_CTRL_ENGINE_ON)) {
  332. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d\n",
  333. op,
  334. state->power_state,
  335. state->controller_state);
  336. rc = -EINVAL;
  337. }
  338. break;
  339. case DSI_CTRL_OP_VID_ENGINE:
  340. if (state->vid_engine_state == op_state) {
  341. DSI_CTRL_ERR(dsi_ctrl, "No change in state, cmd_state=%d\n",
  342. op_state);
  343. rc = -EINVAL;
  344. } else if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  345. (state->controller_state != DSI_CTRL_ENGINE_ON)) {
  346. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d\n",
  347. op,
  348. state->power_state,
  349. state->controller_state);
  350. rc = -EINVAL;
  351. }
  352. break;
  353. case DSI_CTRL_OP_HOST_ENGINE:
  354. if (state->controller_state == op_state) {
  355. DSI_CTRL_ERR(dsi_ctrl, "No change in state, ctrl_state=%d\n",
  356. op_state);
  357. rc = -EINVAL;
  358. } else if (state->power_state != DSI_CTRL_POWER_VREG_ON) {
  359. DSI_CTRL_ERR(dsi_ctrl, "State error (link is off): op=%d:, %d\n",
  360. op_state,
  361. state->power_state);
  362. rc = -EINVAL;
  363. } else if ((op_state == DSI_CTRL_ENGINE_OFF) &&
  364. ((state->cmd_engine_state != DSI_CTRL_ENGINE_OFF) ||
  365. (state->vid_engine_state != DSI_CTRL_ENGINE_OFF))) {
  366. DSI_CTRL_ERR(dsi_ctrl, "State error (eng on): op=%d: %d, %d\n",
  367. op_state,
  368. state->cmd_engine_state,
  369. state->vid_engine_state);
  370. rc = -EINVAL;
  371. }
  372. break;
  373. case DSI_CTRL_OP_CMD_TX:
  374. if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  375. (!state->host_initialized) ||
  376. (state->cmd_engine_state != DSI_CTRL_ENGINE_ON)) {
  377. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d, %d\n",
  378. op,
  379. state->power_state,
  380. state->host_initialized,
  381. state->cmd_engine_state);
  382. rc = -EINVAL;
  383. }
  384. break;
  385. case DSI_CTRL_OP_HOST_INIT:
  386. if (state->host_initialized == op_state) {
  387. DSI_CTRL_ERR(dsi_ctrl, "No change in state, host_init=%d\n",
  388. op_state);
  389. rc = -EINVAL;
  390. } else if (state->power_state != DSI_CTRL_POWER_VREG_ON) {
  391. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d\n",
  392. op, state->power_state);
  393. rc = -EINVAL;
  394. }
  395. break;
  396. case DSI_CTRL_OP_TPG:
  397. if (state->tpg_enabled == op_state) {
  398. DSI_CTRL_ERR(dsi_ctrl, "No change in state, tpg_enabled=%d\n",
  399. op_state);
  400. rc = -EINVAL;
  401. } else if ((state->power_state != DSI_CTRL_POWER_VREG_ON) ||
  402. (state->controller_state != DSI_CTRL_ENGINE_ON)) {
  403. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d, %d\n",
  404. op,
  405. state->power_state,
  406. state->controller_state);
  407. rc = -EINVAL;
  408. }
  409. break;
  410. case DSI_CTRL_OP_PHY_SW_RESET:
  411. if (state->power_state != DSI_CTRL_POWER_VREG_ON) {
  412. DSI_CTRL_ERR(dsi_ctrl, "State error: op=%d: %d\n",
  413. op, state->power_state);
  414. rc = -EINVAL;
  415. }
  416. break;
  417. case DSI_CTRL_OP_ASYNC_TIMING:
  418. if (state->vid_engine_state != op_state) {
  419. DSI_CTRL_ERR(dsi_ctrl, "Unexpected engine state vid_state=%d\n",
  420. op_state);
  421. rc = -EINVAL;
  422. }
  423. break;
  424. default:
  425. rc = -ENOTSUPP;
  426. break;
  427. }
  428. return rc;
  429. }
  430. bool dsi_ctrl_validate_host_state(struct dsi_ctrl *dsi_ctrl)
  431. {
  432. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  433. if (!state) {
  434. DSI_CTRL_ERR(dsi_ctrl, "Invalid host state for DSI controller\n");
  435. return -EINVAL;
  436. }
  437. if (!state->host_initialized)
  438. return false;
  439. return true;
  440. }
  441. static void dsi_ctrl_update_state(struct dsi_ctrl *dsi_ctrl,
  442. enum dsi_ctrl_driver_ops op,
  443. u32 op_state)
  444. {
  445. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  446. switch (op) {
  447. case DSI_CTRL_OP_POWER_STATE_CHANGE:
  448. state->power_state = op_state;
  449. break;
  450. case DSI_CTRL_OP_CMD_ENGINE:
  451. state->cmd_engine_state = op_state;
  452. break;
  453. case DSI_CTRL_OP_VID_ENGINE:
  454. state->vid_engine_state = op_state;
  455. break;
  456. case DSI_CTRL_OP_HOST_ENGINE:
  457. state->controller_state = op_state;
  458. break;
  459. case DSI_CTRL_OP_HOST_INIT:
  460. state->host_initialized = (op_state == 1) ? true : false;
  461. break;
  462. case DSI_CTRL_OP_TPG:
  463. state->tpg_enabled = (op_state == 1) ? true : false;
  464. break;
  465. case DSI_CTRL_OP_CMD_TX:
  466. case DSI_CTRL_OP_PHY_SW_RESET:
  467. default:
  468. break;
  469. }
  470. }
  471. static int dsi_ctrl_init_regmap(struct platform_device *pdev,
  472. struct dsi_ctrl *ctrl)
  473. {
  474. int rc = 0;
  475. void __iomem *ptr;
  476. ptr = msm_ioremap(pdev, "dsi_ctrl", ctrl->name);
  477. if (IS_ERR(ptr)) {
  478. rc = PTR_ERR(ptr);
  479. return rc;
  480. }
  481. ctrl->hw.base = ptr;
  482. DSI_CTRL_DEBUG(ctrl, "map dsi_ctrl registers to %pK\n", ctrl->hw.base);
  483. switch (ctrl->version) {
  484. case DSI_CTRL_VERSION_1_4:
  485. case DSI_CTRL_VERSION_2_0:
  486. ptr = msm_ioremap(pdev, "mmss_misc", ctrl->name);
  487. if (IS_ERR(ptr)) {
  488. DSI_CTRL_ERR(ctrl, "mmss_misc base address not found\n");
  489. rc = PTR_ERR(ptr);
  490. return rc;
  491. }
  492. ctrl->hw.mmss_misc_base = ptr;
  493. ctrl->hw.disp_cc_base = NULL;
  494. break;
  495. case DSI_CTRL_VERSION_2_2:
  496. case DSI_CTRL_VERSION_2_3:
  497. case DSI_CTRL_VERSION_2_4:
  498. ptr = msm_ioremap(pdev, "disp_cc_base", ctrl->name);
  499. if (IS_ERR(ptr)) {
  500. DSI_CTRL_ERR(ctrl, "disp_cc base address not found for\n");
  501. rc = PTR_ERR(ptr);
  502. return rc;
  503. }
  504. ctrl->hw.disp_cc_base = ptr;
  505. ctrl->hw.mmss_misc_base = NULL;
  506. break;
  507. default:
  508. break;
  509. }
  510. return rc;
  511. }
  512. static int dsi_ctrl_clocks_deinit(struct dsi_ctrl *ctrl)
  513. {
  514. struct dsi_core_clk_info *core = &ctrl->clk_info.core_clks;
  515. struct dsi_link_lp_clk_info *lp_link = &ctrl->clk_info.lp_link_clks;
  516. struct dsi_link_hs_clk_info *hs_link = &ctrl->clk_info.hs_link_clks;
  517. struct dsi_clk_link_set *rcg = &ctrl->clk_info.rcg_clks;
  518. if (core->mdp_core_clk)
  519. devm_clk_put(&ctrl->pdev->dev, core->mdp_core_clk);
  520. if (core->iface_clk)
  521. devm_clk_put(&ctrl->pdev->dev, core->iface_clk);
  522. if (core->core_mmss_clk)
  523. devm_clk_put(&ctrl->pdev->dev, core->core_mmss_clk);
  524. if (core->bus_clk)
  525. devm_clk_put(&ctrl->pdev->dev, core->bus_clk);
  526. if (core->mnoc_clk)
  527. devm_clk_put(&ctrl->pdev->dev, core->mnoc_clk);
  528. memset(core, 0x0, sizeof(*core));
  529. if (hs_link->byte_clk)
  530. devm_clk_put(&ctrl->pdev->dev, hs_link->byte_clk);
  531. if (hs_link->pixel_clk)
  532. devm_clk_put(&ctrl->pdev->dev, hs_link->pixel_clk);
  533. if (lp_link->esc_clk)
  534. devm_clk_put(&ctrl->pdev->dev, lp_link->esc_clk);
  535. if (hs_link->byte_intf_clk)
  536. devm_clk_put(&ctrl->pdev->dev, hs_link->byte_intf_clk);
  537. memset(hs_link, 0x0, sizeof(*hs_link));
  538. memset(lp_link, 0x0, sizeof(*lp_link));
  539. if (rcg->byte_clk)
  540. devm_clk_put(&ctrl->pdev->dev, rcg->byte_clk);
  541. if (rcg->pixel_clk)
  542. devm_clk_put(&ctrl->pdev->dev, rcg->pixel_clk);
  543. memset(rcg, 0x0, sizeof(*rcg));
  544. return 0;
  545. }
  546. static int dsi_ctrl_clocks_init(struct platform_device *pdev,
  547. struct dsi_ctrl *ctrl)
  548. {
  549. int rc = 0;
  550. struct dsi_core_clk_info *core = &ctrl->clk_info.core_clks;
  551. struct dsi_link_lp_clk_info *lp_link = &ctrl->clk_info.lp_link_clks;
  552. struct dsi_link_hs_clk_info *hs_link = &ctrl->clk_info.hs_link_clks;
  553. struct dsi_clk_link_set *rcg = &ctrl->clk_info.rcg_clks;
  554. core->mdp_core_clk = devm_clk_get(&pdev->dev, "mdp_core_clk");
  555. if (IS_ERR(core->mdp_core_clk)) {
  556. core->mdp_core_clk = NULL;
  557. DSI_CTRL_DEBUG(ctrl, "failed to get mdp_core_clk, rc=%d\n", rc);
  558. }
  559. core->iface_clk = devm_clk_get(&pdev->dev, "iface_clk");
  560. if (IS_ERR(core->iface_clk)) {
  561. core->iface_clk = NULL;
  562. DSI_CTRL_DEBUG(ctrl, "failed to get iface_clk, rc=%d\n", rc);
  563. }
  564. core->core_mmss_clk = devm_clk_get(&pdev->dev, "core_mmss_clk");
  565. if (IS_ERR(core->core_mmss_clk)) {
  566. core->core_mmss_clk = NULL;
  567. DSI_CTRL_DEBUG(ctrl, "failed to get core_mmss_clk, rc=%d\n",
  568. rc);
  569. }
  570. core->bus_clk = devm_clk_get(&pdev->dev, "bus_clk");
  571. if (IS_ERR(core->bus_clk)) {
  572. core->bus_clk = NULL;
  573. DSI_CTRL_DEBUG(ctrl, "failed to get bus_clk, rc=%d\n", rc);
  574. }
  575. core->mnoc_clk = devm_clk_get(&pdev->dev, "mnoc_clk");
  576. if (IS_ERR(core->mnoc_clk)) {
  577. core->mnoc_clk = NULL;
  578. DSI_CTRL_DEBUG(ctrl, "can't get mnoc clock, rc=%d\n", rc);
  579. }
  580. hs_link->byte_clk = devm_clk_get(&pdev->dev, "byte_clk");
  581. if (IS_ERR(hs_link->byte_clk)) {
  582. rc = PTR_ERR(hs_link->byte_clk);
  583. DSI_CTRL_ERR(ctrl, "failed to get byte_clk, rc=%d\n", rc);
  584. goto fail;
  585. }
  586. hs_link->pixel_clk = devm_clk_get(&pdev->dev, "pixel_clk");
  587. if (IS_ERR(hs_link->pixel_clk)) {
  588. rc = PTR_ERR(hs_link->pixel_clk);
  589. DSI_CTRL_ERR(ctrl, "failed to get pixel_clk, rc=%d\n", rc);
  590. goto fail;
  591. }
  592. lp_link->esc_clk = devm_clk_get(&pdev->dev, "esc_clk");
  593. if (IS_ERR(lp_link->esc_clk)) {
  594. rc = PTR_ERR(lp_link->esc_clk);
  595. DSI_CTRL_ERR(ctrl, "failed to get esc_clk, rc=%d\n", rc);
  596. goto fail;
  597. }
  598. hs_link->byte_intf_clk = devm_clk_get(&pdev->dev, "byte_intf_clk");
  599. if (IS_ERR(hs_link->byte_intf_clk)) {
  600. hs_link->byte_intf_clk = NULL;
  601. DSI_CTRL_DEBUG(ctrl, "can't find byte intf clk, rc=%d\n", rc);
  602. }
  603. rcg->byte_clk = devm_clk_get(&pdev->dev, "byte_clk_rcg");
  604. if (IS_ERR(rcg->byte_clk)) {
  605. rc = PTR_ERR(rcg->byte_clk);
  606. DSI_CTRL_ERR(ctrl, "failed to get byte_clk_rcg, rc=%d\n", rc);
  607. goto fail;
  608. }
  609. rcg->pixel_clk = devm_clk_get(&pdev->dev, "pixel_clk_rcg");
  610. if (IS_ERR(rcg->pixel_clk)) {
  611. rc = PTR_ERR(rcg->pixel_clk);
  612. DSI_CTRL_ERR(ctrl, "failed to get pixel_clk_rcg, rc=%d\n", rc);
  613. goto fail;
  614. }
  615. return 0;
  616. fail:
  617. dsi_ctrl_clocks_deinit(ctrl);
  618. return rc;
  619. }
  620. static int dsi_ctrl_supplies_deinit(struct dsi_ctrl *ctrl)
  621. {
  622. int i = 0;
  623. int rc = 0;
  624. struct dsi_regulator_info *regs;
  625. regs = &ctrl->pwr_info.digital;
  626. for (i = 0; i < regs->count; i++) {
  627. if (!regs->vregs[i].vreg)
  628. DSI_CTRL_ERR(ctrl,
  629. "vreg is NULL, should not reach here\n");
  630. else
  631. devm_regulator_put(regs->vregs[i].vreg);
  632. }
  633. regs = &ctrl->pwr_info.host_pwr;
  634. for (i = 0; i < regs->count; i++) {
  635. if (!regs->vregs[i].vreg)
  636. DSI_CTRL_ERR(ctrl,
  637. "vreg is NULL, should not reach here\n");
  638. else
  639. devm_regulator_put(regs->vregs[i].vreg);
  640. }
  641. if (!ctrl->pwr_info.host_pwr.vregs) {
  642. devm_kfree(&ctrl->pdev->dev, ctrl->pwr_info.host_pwr.vregs);
  643. ctrl->pwr_info.host_pwr.vregs = NULL;
  644. ctrl->pwr_info.host_pwr.count = 0;
  645. }
  646. if (!ctrl->pwr_info.digital.vregs) {
  647. devm_kfree(&ctrl->pdev->dev, ctrl->pwr_info.digital.vregs);
  648. ctrl->pwr_info.digital.vregs = NULL;
  649. ctrl->pwr_info.digital.count = 0;
  650. }
  651. return rc;
  652. }
  653. static int dsi_ctrl_supplies_init(struct platform_device *pdev,
  654. struct dsi_ctrl *ctrl)
  655. {
  656. int rc = 0;
  657. int i = 0;
  658. struct dsi_regulator_info *regs;
  659. struct regulator *vreg = NULL;
  660. rc = dsi_pwr_get_dt_vreg_data(&pdev->dev,
  661. &ctrl->pwr_info.digital,
  662. "qcom,core-supply-entries");
  663. if (rc)
  664. DSI_CTRL_DEBUG(ctrl,
  665. "failed to get digital supply, rc = %d\n", rc);
  666. rc = dsi_pwr_get_dt_vreg_data(&pdev->dev,
  667. &ctrl->pwr_info.host_pwr,
  668. "qcom,ctrl-supply-entries");
  669. if (rc) {
  670. DSI_CTRL_ERR(ctrl,
  671. "failed to get host power supplies, rc = %d\n", rc);
  672. goto error_digital;
  673. }
  674. regs = &ctrl->pwr_info.digital;
  675. for (i = 0; i < regs->count; i++) {
  676. vreg = devm_regulator_get(&pdev->dev, regs->vregs[i].vreg_name);
  677. if (IS_ERR(vreg)) {
  678. DSI_CTRL_ERR(ctrl, "failed to get %s regulator\n",
  679. regs->vregs[i].vreg_name);
  680. rc = PTR_ERR(vreg);
  681. goto error_host_pwr;
  682. }
  683. regs->vregs[i].vreg = vreg;
  684. }
  685. regs = &ctrl->pwr_info.host_pwr;
  686. for (i = 0; i < regs->count; i++) {
  687. vreg = devm_regulator_get(&pdev->dev, regs->vregs[i].vreg_name);
  688. if (IS_ERR(vreg)) {
  689. DSI_CTRL_ERR(ctrl, "failed to get %s regulator\n",
  690. regs->vregs[i].vreg_name);
  691. for (--i; i >= 0; i--)
  692. devm_regulator_put(regs->vregs[i].vreg);
  693. rc = PTR_ERR(vreg);
  694. goto error_digital_put;
  695. }
  696. regs->vregs[i].vreg = vreg;
  697. }
  698. return rc;
  699. error_digital_put:
  700. regs = &ctrl->pwr_info.digital;
  701. for (i = 0; i < regs->count; i++)
  702. devm_regulator_put(regs->vregs[i].vreg);
  703. error_host_pwr:
  704. devm_kfree(&pdev->dev, ctrl->pwr_info.host_pwr.vregs);
  705. ctrl->pwr_info.host_pwr.vregs = NULL;
  706. ctrl->pwr_info.host_pwr.count = 0;
  707. error_digital:
  708. if (ctrl->pwr_info.digital.vregs)
  709. devm_kfree(&pdev->dev, ctrl->pwr_info.digital.vregs);
  710. ctrl->pwr_info.digital.vregs = NULL;
  711. ctrl->pwr_info.digital.count = 0;
  712. return rc;
  713. }
  714. static int dsi_ctrl_axi_bus_client_init(struct platform_device *pdev,
  715. struct dsi_ctrl *ctrl)
  716. {
  717. int rc = 0;
  718. struct dsi_ctrl_bus_scale_info *bus = &ctrl->axi_bus_info;
  719. bus->bus_scale_table = msm_bus_cl_get_pdata(pdev);
  720. if (IS_ERR_OR_NULL(bus->bus_scale_table)) {
  721. rc = PTR_ERR(bus->bus_scale_table);
  722. DSI_CTRL_DEBUG(ctrl, "msm_bus_cl_get_pdata() failed, rc = %d\n",
  723. rc);
  724. bus->bus_scale_table = NULL;
  725. return rc;
  726. }
  727. bus->bus_handle = msm_bus_scale_register_client(bus->bus_scale_table);
  728. if (!bus->bus_handle) {
  729. rc = -EINVAL;
  730. DSI_CTRL_ERR(ctrl, "failed to register axi bus client\n");
  731. }
  732. return rc;
  733. }
  734. static int dsi_ctrl_axi_bus_client_deinit(struct dsi_ctrl *ctrl)
  735. {
  736. struct dsi_ctrl_bus_scale_info *bus = &ctrl->axi_bus_info;
  737. if (bus->bus_handle) {
  738. msm_bus_scale_unregister_client(bus->bus_handle);
  739. bus->bus_handle = 0;
  740. }
  741. return 0;
  742. }
  743. static int dsi_ctrl_validate_panel_info(struct dsi_ctrl *dsi_ctrl,
  744. struct dsi_host_config *config)
  745. {
  746. int rc = 0;
  747. struct dsi_host_common_cfg *host_cfg = &config->common_config;
  748. if (config->panel_mode >= DSI_OP_MODE_MAX) {
  749. DSI_CTRL_ERR(dsi_ctrl, "Invalid dsi operation mode (%d)\n",
  750. config->panel_mode);
  751. rc = -EINVAL;
  752. goto err;
  753. }
  754. if ((host_cfg->data_lanes & (DSI_CLOCK_LANE - 1)) == 0) {
  755. DSI_CTRL_ERR(dsi_ctrl, "No data lanes are enabled\n");
  756. rc = -EINVAL;
  757. goto err;
  758. }
  759. err:
  760. return rc;
  761. }
  762. /* Function returns number of bits per pxl */
  763. int dsi_ctrl_pixel_format_to_bpp(enum dsi_pixel_format dst_format)
  764. {
  765. u32 bpp = 0;
  766. switch (dst_format) {
  767. case DSI_PIXEL_FORMAT_RGB111:
  768. bpp = 3;
  769. break;
  770. case DSI_PIXEL_FORMAT_RGB332:
  771. bpp = 8;
  772. break;
  773. case DSI_PIXEL_FORMAT_RGB444:
  774. bpp = 12;
  775. break;
  776. case DSI_PIXEL_FORMAT_RGB565:
  777. bpp = 16;
  778. break;
  779. case DSI_PIXEL_FORMAT_RGB666:
  780. case DSI_PIXEL_FORMAT_RGB666_LOOSE:
  781. bpp = 18;
  782. break;
  783. case DSI_PIXEL_FORMAT_RGB888:
  784. bpp = 24;
  785. break;
  786. default:
  787. bpp = 24;
  788. break;
  789. }
  790. return bpp;
  791. }
  792. static int dsi_ctrl_update_link_freqs(struct dsi_ctrl *dsi_ctrl,
  793. struct dsi_host_config *config, void *clk_handle,
  794. struct dsi_display_mode *mode)
  795. {
  796. int rc = 0;
  797. u32 num_of_lanes = 0;
  798. u32 bpp, frame_time_us;
  799. u64 h_period, v_period, bit_rate, pclk_rate, bit_rate_per_lane,
  800. byte_clk_rate;
  801. struct dsi_host_common_cfg *host_cfg = &config->common_config;
  802. struct dsi_split_link_config *split_link = &host_cfg->split_link;
  803. struct dsi_mode_info *timing = &config->video_timing;
  804. u64 dsi_transfer_time_us = mode->priv_info->dsi_transfer_time_us;
  805. u64 min_dsi_clk_hz = mode->priv_info->min_dsi_clk_hz;
  806. /* Get bits per pxl in destination format */
  807. bpp = dsi_ctrl_pixel_format_to_bpp(host_cfg->dst_format);
  808. frame_time_us = mult_frac(1000, 1000, (timing->refresh_rate));
  809. if (host_cfg->data_lanes & DSI_DATA_LANE_0)
  810. num_of_lanes++;
  811. if (host_cfg->data_lanes & DSI_DATA_LANE_1)
  812. num_of_lanes++;
  813. if (host_cfg->data_lanes & DSI_DATA_LANE_2)
  814. num_of_lanes++;
  815. if (host_cfg->data_lanes & DSI_DATA_LANE_3)
  816. num_of_lanes++;
  817. if (split_link->split_link_enabled)
  818. num_of_lanes = split_link->lanes_per_sublink;
  819. config->common_config.num_data_lanes = num_of_lanes;
  820. config->common_config.bpp = bpp;
  821. if (config->bit_clk_rate_hz_override != 0) {
  822. bit_rate = config->bit_clk_rate_hz_override * num_of_lanes;
  823. } else if (config->panel_mode == DSI_OP_CMD_MODE) {
  824. /* Calculate the bit rate needed to match dsi transfer time */
  825. bit_rate = min_dsi_clk_hz * frame_time_us;
  826. do_div(bit_rate, dsi_transfer_time_us);
  827. bit_rate = bit_rate * num_of_lanes;
  828. } else {
  829. h_period = DSI_H_TOTAL_DSC(timing);
  830. v_period = DSI_V_TOTAL(timing);
  831. bit_rate = h_period * v_period * timing->refresh_rate * bpp;
  832. }
  833. bit_rate_per_lane = bit_rate;
  834. do_div(bit_rate_per_lane, num_of_lanes);
  835. pclk_rate = bit_rate;
  836. do_div(pclk_rate, bpp);
  837. byte_clk_rate = bit_rate_per_lane;
  838. do_div(byte_clk_rate, 8);
  839. DSI_CTRL_DEBUG(dsi_ctrl, "bit_clk_rate = %llu, bit_clk_rate_per_lane = %llu\n",
  840. bit_rate, bit_rate_per_lane);
  841. DSI_CTRL_DEBUG(dsi_ctrl, "byte_clk_rate = %llu, pclk_rate = %llu\n",
  842. byte_clk_rate, pclk_rate);
  843. dsi_ctrl->clk_freq.byte_clk_rate = byte_clk_rate;
  844. dsi_ctrl->clk_freq.pix_clk_rate = pclk_rate;
  845. dsi_ctrl->clk_freq.esc_clk_rate = config->esc_clk_rate_hz;
  846. config->bit_clk_rate_hz = dsi_ctrl->clk_freq.byte_clk_rate * 8;
  847. rc = dsi_clk_set_link_frequencies(clk_handle, dsi_ctrl->clk_freq,
  848. dsi_ctrl->cell_index);
  849. if (rc)
  850. DSI_CTRL_ERR(dsi_ctrl, "Failed to update link frequencies\n");
  851. return rc;
  852. }
  853. static int dsi_ctrl_enable_supplies(struct dsi_ctrl *dsi_ctrl, bool enable)
  854. {
  855. int rc = 0;
  856. if (enable) {
  857. if (!dsi_ctrl->current_state.host_initialized) {
  858. rc = dsi_pwr_enable_regulator(
  859. &dsi_ctrl->pwr_info.host_pwr, true);
  860. if (rc) {
  861. DSI_CTRL_ERR(dsi_ctrl, "failed to enable host power regs\n");
  862. goto error;
  863. }
  864. }
  865. rc = dsi_pwr_enable_regulator(&dsi_ctrl->pwr_info.digital,
  866. true);
  867. if (rc) {
  868. DSI_CTRL_ERR(dsi_ctrl, "failed to enable gdsc, rc=%d\n",
  869. rc);
  870. (void)dsi_pwr_enable_regulator(
  871. &dsi_ctrl->pwr_info.host_pwr,
  872. false
  873. );
  874. goto error;
  875. }
  876. } else {
  877. rc = dsi_pwr_enable_regulator(&dsi_ctrl->pwr_info.digital,
  878. false);
  879. if (rc) {
  880. DSI_CTRL_ERR(dsi_ctrl, "failed to disable gdsc, rc=%d\n",
  881. rc);
  882. goto error;
  883. }
  884. if (!dsi_ctrl->current_state.host_initialized) {
  885. rc = dsi_pwr_enable_regulator(
  886. &dsi_ctrl->pwr_info.host_pwr, false);
  887. if (rc) {
  888. DSI_CTRL_ERR(dsi_ctrl, "failed to disable host power regs\n");
  889. goto error;
  890. }
  891. }
  892. }
  893. error:
  894. return rc;
  895. }
  896. static int dsi_ctrl_copy_and_pad_cmd(struct dsi_ctrl *dsi_ctrl,
  897. const struct mipi_dsi_packet *packet,
  898. u8 **buffer,
  899. u32 *size)
  900. {
  901. int rc = 0;
  902. u8 *buf = NULL;
  903. u32 len, i;
  904. u8 cmd_type = 0;
  905. len = packet->size;
  906. len += 0x3; len &= ~0x03; /* Align to 32 bits */
  907. buf = devm_kzalloc(&dsi_ctrl->pdev->dev, len * sizeof(u8), GFP_KERNEL);
  908. if (!buf)
  909. return -ENOMEM;
  910. for (i = 0; i < len; i++) {
  911. if (i >= packet->size)
  912. buf[i] = 0xFF;
  913. else if (i < sizeof(packet->header))
  914. buf[i] = packet->header[i];
  915. else
  916. buf[i] = packet->payload[i - sizeof(packet->header)];
  917. }
  918. if (packet->payload_length > 0)
  919. buf[3] |= BIT(6);
  920. /* send embedded BTA for read commands */
  921. cmd_type = buf[2] & 0x3f;
  922. if ((cmd_type == MIPI_DSI_DCS_READ) ||
  923. (cmd_type == MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM) ||
  924. (cmd_type == MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM) ||
  925. (cmd_type == MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM))
  926. buf[3] |= BIT(5);
  927. *buffer = buf;
  928. *size = len;
  929. return rc;
  930. }
  931. int dsi_ctrl_wait_for_cmd_mode_mdp_idle(struct dsi_ctrl *dsi_ctrl)
  932. {
  933. int rc = 0;
  934. if (!dsi_ctrl) {
  935. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  936. return -EINVAL;
  937. }
  938. if (dsi_ctrl->host_config.panel_mode != DSI_OP_CMD_MODE)
  939. return -EINVAL;
  940. mutex_lock(&dsi_ctrl->ctrl_lock);
  941. rc = dsi_ctrl->hw.ops.wait_for_cmd_mode_mdp_idle(&dsi_ctrl->hw);
  942. mutex_unlock(&dsi_ctrl->ctrl_lock);
  943. return rc;
  944. }
  945. static void dsi_ctrl_wait_for_video_done(struct dsi_ctrl *dsi_ctrl)
  946. {
  947. u32 v_total = 0, v_blank = 0, sleep_ms = 0, fps = 0, ret;
  948. struct dsi_mode_info *timing;
  949. /**
  950. * No need to wait if the panel is not video mode or
  951. * if DSI controller supports command DMA scheduling or
  952. * if we are sending init commands.
  953. */
  954. if ((dsi_ctrl->host_config.panel_mode != DSI_OP_VIDEO_MODE) ||
  955. (dsi_ctrl->version >= DSI_CTRL_VERSION_2_2) ||
  956. (dsi_ctrl->current_state.vid_engine_state !=
  957. DSI_CTRL_ENGINE_ON))
  958. return;
  959. dsi_ctrl->hw.ops.clear_interrupt_status(&dsi_ctrl->hw,
  960. DSI_VIDEO_MODE_FRAME_DONE);
  961. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  962. DSI_SINT_VIDEO_MODE_FRAME_DONE, NULL);
  963. reinit_completion(&dsi_ctrl->irq_info.vid_frame_done);
  964. ret = wait_for_completion_timeout(
  965. &dsi_ctrl->irq_info.vid_frame_done,
  966. msecs_to_jiffies(DSI_CTRL_TX_TO_MS));
  967. if (ret <= 0)
  968. DSI_CTRL_DEBUG(dsi_ctrl, "wait for video done failed\n");
  969. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  970. DSI_SINT_VIDEO_MODE_FRAME_DONE);
  971. timing = &(dsi_ctrl->host_config.video_timing);
  972. v_total = timing->v_sync_width + timing->v_back_porch +
  973. timing->v_front_porch + timing->v_active;
  974. v_blank = timing->v_sync_width + timing->v_back_porch;
  975. fps = timing->refresh_rate;
  976. sleep_ms = CEIL((v_blank * 1000), (v_total * fps)) + 1;
  977. udelay(sleep_ms * 1000);
  978. }
  979. void dsi_message_setup_tx_mode(struct dsi_ctrl *dsi_ctrl,
  980. u32 cmd_len,
  981. u32 *flags)
  982. {
  983. /**
  984. * Setup the mode of transmission
  985. * override cmd fetch mode during secure session
  986. */
  987. if (dsi_ctrl->secure_mode) {
  988. *flags &= ~DSI_CTRL_CMD_FETCH_MEMORY;
  989. *flags |= DSI_CTRL_CMD_FIFO_STORE;
  990. DSI_CTRL_DEBUG(dsi_ctrl,
  991. "override to TPG during secure session\n");
  992. return;
  993. }
  994. /* Check to see if cmd len plus header is greater than fifo size */
  995. if ((cmd_len + 4) > DSI_EMBEDDED_MODE_DMA_MAX_SIZE_BYTES) {
  996. *flags |= DSI_CTRL_CMD_NON_EMBEDDED_MODE;
  997. DSI_CTRL_DEBUG(dsi_ctrl, "override to non-embedded mode,cmd len =%d\n",
  998. cmd_len);
  999. return;
  1000. }
  1001. }
  1002. int dsi_message_validate_tx_mode(struct dsi_ctrl *dsi_ctrl,
  1003. u32 cmd_len,
  1004. u32 *flags)
  1005. {
  1006. int rc = 0;
  1007. if (*flags & DSI_CTRL_CMD_FIFO_STORE) {
  1008. /* if command size plus header is greater than fifo size */
  1009. if ((cmd_len + 4) > DSI_CTRL_MAX_CMD_FIFO_STORE_SIZE) {
  1010. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer Cmd in FIFO config\n");
  1011. return -ENOTSUPP;
  1012. }
  1013. if (!dsi_ctrl->hw.ops.kickoff_fifo_command) {
  1014. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer command,ops not defined\n");
  1015. return -ENOTSUPP;
  1016. }
  1017. }
  1018. if (*flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1019. if (*flags & DSI_CTRL_CMD_BROADCAST) {
  1020. DSI_CTRL_ERR(dsi_ctrl, "Non embedded not supported with broadcast\n");
  1021. return -ENOTSUPP;
  1022. }
  1023. if (!dsi_ctrl->hw.ops.kickoff_command_non_embedded_mode) {
  1024. DSI_CTRL_ERR(dsi_ctrl, " Cannot transfer command,ops not defined\n");
  1025. return -ENOTSUPP;
  1026. }
  1027. if ((cmd_len + 4) > SZ_4K) {
  1028. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer,size is greater than 4096\n");
  1029. return -ENOTSUPP;
  1030. }
  1031. }
  1032. if (*flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1033. if ((dsi_ctrl->cmd_len + cmd_len + 4) > SZ_4K) {
  1034. DSI_CTRL_ERR(dsi_ctrl, "Cannot transfer,size is greater than 4096\n");
  1035. return -ENOTSUPP;
  1036. }
  1037. }
  1038. return rc;
  1039. }
  1040. static void dsi_kickoff_msg_tx(struct dsi_ctrl *dsi_ctrl,
  1041. const struct mipi_dsi_msg *msg,
  1042. struct dsi_ctrl_cmd_dma_fifo_info *cmd,
  1043. struct dsi_ctrl_cmd_dma_info *cmd_mem,
  1044. u32 flags)
  1045. {
  1046. u32 hw_flags = 0;
  1047. u32 line_no = 0x1;
  1048. struct dsi_mode_info *timing;
  1049. struct dsi_ctrl_hw_ops dsi_hw_ops = dsi_ctrl->hw.ops;
  1050. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, flags);
  1051. /* check if custom dma scheduling line needed */
  1052. if ((dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) &&
  1053. (flags & DSI_CTRL_CMD_CUSTOM_DMA_SCHED))
  1054. line_no = dsi_ctrl->host_config.u.video_engine.dma_sched_line;
  1055. timing = &(dsi_ctrl->host_config.video_timing);
  1056. if (timing)
  1057. line_no += timing->v_back_porch + timing->v_sync_width +
  1058. timing->v_active;
  1059. if ((dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) &&
  1060. dsi_hw_ops.schedule_dma_cmd &&
  1061. (dsi_ctrl->current_state.vid_engine_state ==
  1062. DSI_CTRL_ENGINE_ON))
  1063. dsi_hw_ops.schedule_dma_cmd(&dsi_ctrl->hw,
  1064. line_no);
  1065. hw_flags |= (flags & DSI_CTRL_CMD_DEFER_TRIGGER) ?
  1066. DSI_CTRL_HW_CMD_WAIT_FOR_TRIGGER : 0;
  1067. if ((msg->flags & MIPI_DSI_MSG_LASTCOMMAND))
  1068. hw_flags |= DSI_CTRL_CMD_LAST_COMMAND;
  1069. if (flags & DSI_CTRL_CMD_DEFER_TRIGGER) {
  1070. if (flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1071. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1072. dsi_hw_ops.kickoff_command_non_embedded_mode(
  1073. &dsi_ctrl->hw,
  1074. cmd_mem,
  1075. hw_flags);
  1076. } else {
  1077. dsi_hw_ops.kickoff_command(
  1078. &dsi_ctrl->hw,
  1079. cmd_mem,
  1080. hw_flags);
  1081. }
  1082. } else if (flags & DSI_CTRL_CMD_FIFO_STORE) {
  1083. dsi_hw_ops.kickoff_fifo_command(&dsi_ctrl->hw,
  1084. cmd,
  1085. hw_flags);
  1086. }
  1087. }
  1088. if (!(flags & DSI_CTRL_CMD_DEFER_TRIGGER)) {
  1089. dsi_ctrl_wait_for_video_done(dsi_ctrl);
  1090. if (dsi_hw_ops.mask_error_intr)
  1091. dsi_hw_ops.mask_error_intr(&dsi_ctrl->hw,
  1092. BIT(DSI_FIFO_OVERFLOW), true);
  1093. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  1094. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  1095. DSI_SINT_CMD_MODE_DMA_DONE, NULL);
  1096. reinit_completion(&dsi_ctrl->irq_info.cmd_dma_done);
  1097. if (flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1098. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1099. dsi_hw_ops.kickoff_command_non_embedded_mode(
  1100. &dsi_ctrl->hw,
  1101. cmd_mem,
  1102. hw_flags);
  1103. } else {
  1104. dsi_hw_ops.kickoff_command(
  1105. &dsi_ctrl->hw,
  1106. cmd_mem,
  1107. hw_flags);
  1108. }
  1109. } else if (flags & DSI_CTRL_CMD_FIFO_STORE) {
  1110. dsi_hw_ops.kickoff_fifo_command(&dsi_ctrl->hw,
  1111. cmd,
  1112. hw_flags);
  1113. }
  1114. if (flags & DSI_CTRL_CMD_ASYNC_WAIT) {
  1115. dsi_ctrl->dma_wait_queued = true;
  1116. queue_work(dsi_ctrl->dma_cmd_workq,
  1117. &dsi_ctrl->dma_cmd_wait);
  1118. } else {
  1119. dsi_ctrl->dma_wait_queued = false;
  1120. dsi_ctrl_dma_cmd_wait_for_done(&dsi_ctrl->dma_cmd_wait);
  1121. }
  1122. if (dsi_hw_ops.mask_error_intr && !dsi_ctrl->esd_check_underway)
  1123. dsi_hw_ops.mask_error_intr(&dsi_ctrl->hw,
  1124. BIT(DSI_FIFO_OVERFLOW), false);
  1125. dsi_hw_ops.reset_cmd_fifo(&dsi_ctrl->hw);
  1126. /*
  1127. * DSI 2.2 needs a soft reset whenever we send non-embedded
  1128. * mode command followed by embedded mode. Otherwise it will
  1129. * result in smmu write faults with DSI as client.
  1130. */
  1131. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1132. dsi_hw_ops.soft_reset(&dsi_ctrl->hw);
  1133. dsi_ctrl->cmd_len = 0;
  1134. }
  1135. }
  1136. }
  1137. static u32 dsi_ctrl_validate_msg_flags(const struct mipi_dsi_msg *msg,
  1138. u32 flags)
  1139. {
  1140. /*
  1141. * ASYNC command wait mode is not supported for FIFO commands.
  1142. * Waiting after a command is transferred cannot be guaranteed
  1143. * if DSI_CTRL_CMD_ASYNC_WAIT flag is set.
  1144. */
  1145. if ((flags & DSI_CTRL_CMD_FIFO_STORE) ||
  1146. msg->wait_ms)
  1147. flags &= ~DSI_CTRL_CMD_ASYNC_WAIT;
  1148. return flags;
  1149. }
  1150. static int dsi_message_tx(struct dsi_ctrl *dsi_ctrl,
  1151. const struct mipi_dsi_msg *msg,
  1152. u32 flags)
  1153. {
  1154. int rc = 0;
  1155. struct mipi_dsi_packet packet;
  1156. struct dsi_ctrl_cmd_dma_fifo_info cmd;
  1157. struct dsi_ctrl_cmd_dma_info cmd_mem;
  1158. u32 length = 0;
  1159. u8 *buffer = NULL;
  1160. u32 cnt = 0;
  1161. u8 *cmdbuf;
  1162. /* Select the tx mode to transfer the command */
  1163. dsi_message_setup_tx_mode(dsi_ctrl, msg->tx_len, &flags);
  1164. /* Validate the mode before sending the command */
  1165. rc = dsi_message_validate_tx_mode(dsi_ctrl, msg->tx_len, &flags);
  1166. if (rc) {
  1167. DSI_CTRL_ERR(dsi_ctrl,
  1168. "Cmd tx validation failed, cannot transfer cmd\n");
  1169. rc = -ENOTSUPP;
  1170. goto error;
  1171. }
  1172. flags = dsi_ctrl_validate_msg_flags(msg, flags);
  1173. if (dsi_ctrl->dma_wait_queued)
  1174. dsi_ctrl_flush_cmd_dma_queue(dsi_ctrl);
  1175. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  1176. cmd_mem.offset = dsi_ctrl->cmd_buffer_iova;
  1177. cmd_mem.en_broadcast = (flags & DSI_CTRL_CMD_BROADCAST) ?
  1178. true : false;
  1179. cmd_mem.is_master = (flags & DSI_CTRL_CMD_BROADCAST_MASTER) ?
  1180. true : false;
  1181. cmd_mem.use_lpm = (msg->flags & MIPI_DSI_MSG_USE_LPM) ?
  1182. true : false;
  1183. cmd_mem.datatype = msg->type;
  1184. cmd_mem.length = msg->tx_len;
  1185. dsi_ctrl->cmd_len = msg->tx_len;
  1186. memcpy(dsi_ctrl->vaddr, msg->tx_buf, msg->tx_len);
  1187. DSI_CTRL_DEBUG(dsi_ctrl,
  1188. "non-embedded mode , size of command =%zd\n",
  1189. msg->tx_len);
  1190. goto kickoff;
  1191. }
  1192. rc = mipi_dsi_create_packet(&packet, msg);
  1193. if (rc) {
  1194. DSI_CTRL_ERR(dsi_ctrl, "Failed to create message packet, rc=%d\n",
  1195. rc);
  1196. goto error;
  1197. }
  1198. rc = dsi_ctrl_copy_and_pad_cmd(dsi_ctrl,
  1199. &packet,
  1200. &buffer,
  1201. &length);
  1202. if (rc) {
  1203. DSI_CTRL_ERR(dsi_ctrl, "failed to copy message, rc=%d\n", rc);
  1204. goto error;
  1205. }
  1206. if ((msg->flags & MIPI_DSI_MSG_LASTCOMMAND))
  1207. buffer[3] |= BIT(7);//set the last cmd bit in header.
  1208. if (flags & DSI_CTRL_CMD_FETCH_MEMORY) {
  1209. /* Embedded mode config is selected */
  1210. cmd_mem.offset = dsi_ctrl->cmd_buffer_iova;
  1211. cmd_mem.en_broadcast = (flags & DSI_CTRL_CMD_BROADCAST) ?
  1212. true : false;
  1213. cmd_mem.is_master = (flags & DSI_CTRL_CMD_BROADCAST_MASTER) ?
  1214. true : false;
  1215. cmd_mem.use_lpm = (msg->flags & MIPI_DSI_MSG_USE_LPM) ?
  1216. true : false;
  1217. cmdbuf = (u8 *)(dsi_ctrl->vaddr);
  1218. msm_gem_sync(dsi_ctrl->tx_cmd_buf);
  1219. for (cnt = 0; cnt < length; cnt++)
  1220. cmdbuf[dsi_ctrl->cmd_len + cnt] = buffer[cnt];
  1221. dsi_ctrl->cmd_len += length;
  1222. if (!(msg->flags & MIPI_DSI_MSG_LASTCOMMAND)) {
  1223. goto error;
  1224. } else {
  1225. cmd_mem.length = dsi_ctrl->cmd_len;
  1226. dsi_ctrl->cmd_len = 0;
  1227. }
  1228. } else if (flags & DSI_CTRL_CMD_FIFO_STORE) {
  1229. cmd.command = (u32 *)buffer;
  1230. cmd.size = length;
  1231. cmd.en_broadcast = (flags & DSI_CTRL_CMD_BROADCAST) ?
  1232. true : false;
  1233. cmd.is_master = (flags & DSI_CTRL_CMD_BROADCAST_MASTER) ?
  1234. true : false;
  1235. cmd.use_lpm = (msg->flags & MIPI_DSI_MSG_USE_LPM) ?
  1236. true : false;
  1237. }
  1238. kickoff:
  1239. dsi_kickoff_msg_tx(dsi_ctrl, msg, &cmd, &cmd_mem, flags);
  1240. error:
  1241. if (buffer)
  1242. devm_kfree(&dsi_ctrl->pdev->dev, buffer);
  1243. return rc;
  1244. }
  1245. static int dsi_set_max_return_size(struct dsi_ctrl *dsi_ctrl,
  1246. const struct mipi_dsi_msg *rx_msg,
  1247. u32 size)
  1248. {
  1249. int rc = 0;
  1250. u8 tx[2] = { (u8)(size & 0xFF), (u8)(size >> 8) };
  1251. u32 flags = DSI_CTRL_CMD_FETCH_MEMORY;
  1252. u16 dflags = rx_msg->flags;
  1253. struct mipi_dsi_msg msg = {
  1254. .channel = rx_msg->channel,
  1255. .type = MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE,
  1256. .tx_len = 2,
  1257. .tx_buf = tx,
  1258. .flags = rx_msg->flags,
  1259. };
  1260. /* remove last message flag to batch max packet cmd to read command */
  1261. dflags &= ~BIT(3);
  1262. msg.flags = dflags;
  1263. rc = dsi_message_tx(dsi_ctrl, &msg, flags);
  1264. if (rc)
  1265. DSI_CTRL_ERR(dsi_ctrl, "failed to send max return size packet, rc=%d\n",
  1266. rc);
  1267. return rc;
  1268. }
  1269. /* Helper functions to support DCS read operation */
  1270. static int dsi_parse_short_read1_resp(const struct mipi_dsi_msg *msg,
  1271. unsigned char *buff)
  1272. {
  1273. u8 *data = msg->rx_buf;
  1274. int read_len = 1;
  1275. if (!data)
  1276. return 0;
  1277. /* remove dcs type */
  1278. if (msg->rx_len >= 1)
  1279. data[0] = buff[1];
  1280. else
  1281. read_len = 0;
  1282. return read_len;
  1283. }
  1284. static int dsi_parse_short_read2_resp(const struct mipi_dsi_msg *msg,
  1285. unsigned char *buff)
  1286. {
  1287. u8 *data = msg->rx_buf;
  1288. int read_len = 2;
  1289. if (!data)
  1290. return 0;
  1291. /* remove dcs type */
  1292. if (msg->rx_len >= 2) {
  1293. data[0] = buff[1];
  1294. data[1] = buff[2];
  1295. } else {
  1296. read_len = 0;
  1297. }
  1298. return read_len;
  1299. }
  1300. static int dsi_parse_long_read_resp(const struct mipi_dsi_msg *msg,
  1301. unsigned char *buff)
  1302. {
  1303. if (!msg->rx_buf)
  1304. return 0;
  1305. /* remove dcs type */
  1306. if (msg->rx_buf && msg->rx_len)
  1307. memcpy(msg->rx_buf, buff + 4, msg->rx_len);
  1308. return msg->rx_len;
  1309. }
  1310. static int dsi_message_rx(struct dsi_ctrl *dsi_ctrl,
  1311. const struct mipi_dsi_msg *msg,
  1312. u32 flags)
  1313. {
  1314. int rc = 0;
  1315. u32 rd_pkt_size, total_read_len, hw_read_cnt;
  1316. u32 current_read_len = 0, total_bytes_read = 0;
  1317. bool short_resp = false;
  1318. bool read_done = false;
  1319. u32 dlen, diff, rlen;
  1320. unsigned char *buff;
  1321. char cmd;
  1322. if (!msg) {
  1323. DSI_CTRL_ERR(dsi_ctrl, "Invalid msg\n");
  1324. rc = -EINVAL;
  1325. goto error;
  1326. }
  1327. rlen = msg->rx_len;
  1328. if (msg->rx_len <= 2) {
  1329. short_resp = true;
  1330. rd_pkt_size = msg->rx_len;
  1331. total_read_len = 4;
  1332. } else {
  1333. short_resp = false;
  1334. current_read_len = 10;
  1335. if (msg->rx_len < current_read_len)
  1336. rd_pkt_size = msg->rx_len;
  1337. else
  1338. rd_pkt_size = current_read_len;
  1339. total_read_len = current_read_len + 6;
  1340. }
  1341. buff = msg->rx_buf;
  1342. while (!read_done) {
  1343. rc = dsi_set_max_return_size(dsi_ctrl, msg, rd_pkt_size);
  1344. if (rc) {
  1345. DSI_CTRL_ERR(dsi_ctrl, "Failed to set max return packet size, rc=%d\n",
  1346. rc);
  1347. goto error;
  1348. }
  1349. /* clear RDBK_DATA registers before proceeding */
  1350. dsi_ctrl->hw.ops.clear_rdbk_register(&dsi_ctrl->hw);
  1351. rc = dsi_message_tx(dsi_ctrl, msg, flags);
  1352. if (rc) {
  1353. DSI_CTRL_ERR(dsi_ctrl, "Message transmission failed, rc=%d\n",
  1354. rc);
  1355. goto error;
  1356. }
  1357. /*
  1358. * wait before reading rdbk_data register, if any delay is
  1359. * required after sending the read command.
  1360. */
  1361. if (msg->wait_ms)
  1362. usleep_range(msg->wait_ms * 1000,
  1363. ((msg->wait_ms * 1000) + 10));
  1364. dlen = dsi_ctrl->hw.ops.get_cmd_read_data(&dsi_ctrl->hw,
  1365. buff, total_bytes_read,
  1366. total_read_len, rd_pkt_size,
  1367. &hw_read_cnt);
  1368. if (!dlen)
  1369. goto error;
  1370. if (short_resp)
  1371. break;
  1372. if (rlen <= current_read_len) {
  1373. diff = current_read_len - rlen;
  1374. read_done = true;
  1375. } else {
  1376. diff = 0;
  1377. rlen -= current_read_len;
  1378. }
  1379. dlen -= 2; /* 2 bytes of CRC */
  1380. dlen -= diff;
  1381. buff += dlen;
  1382. total_bytes_read += dlen;
  1383. if (!read_done) {
  1384. current_read_len = 14; /* Not first read */
  1385. if (rlen < current_read_len)
  1386. rd_pkt_size += rlen;
  1387. else
  1388. rd_pkt_size += current_read_len;
  1389. }
  1390. }
  1391. if (hw_read_cnt < 16 && !short_resp)
  1392. buff = msg->rx_buf + (16 - hw_read_cnt);
  1393. else
  1394. buff = msg->rx_buf;
  1395. /* parse the data read from panel */
  1396. cmd = buff[0];
  1397. switch (cmd) {
  1398. case MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT:
  1399. DSI_CTRL_ERR(dsi_ctrl, "Rx ACK_ERROR 0x%x\n", cmd);
  1400. rc = 0;
  1401. break;
  1402. case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE:
  1403. case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE:
  1404. rc = dsi_parse_short_read1_resp(msg, buff);
  1405. break;
  1406. case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE:
  1407. case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE:
  1408. rc = dsi_parse_short_read2_resp(msg, buff);
  1409. break;
  1410. case MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE:
  1411. case MIPI_DSI_RX_DCS_LONG_READ_RESPONSE:
  1412. rc = dsi_parse_long_read_resp(msg, buff);
  1413. break;
  1414. default:
  1415. DSI_CTRL_WARN(dsi_ctrl, "Invalid response: 0x%x\n", cmd);
  1416. rc = 0;
  1417. }
  1418. error:
  1419. return rc;
  1420. }
  1421. static int dsi_enable_ulps(struct dsi_ctrl *dsi_ctrl)
  1422. {
  1423. int rc = 0;
  1424. u32 lanes = 0;
  1425. u32 ulps_lanes;
  1426. lanes = dsi_ctrl->host_config.common_config.data_lanes;
  1427. rc = dsi_ctrl->hw.ops.wait_for_lane_idle(&dsi_ctrl->hw, lanes);
  1428. if (rc) {
  1429. DSI_CTRL_ERR(dsi_ctrl, "lanes not entering idle, skip ULPS\n");
  1430. return rc;
  1431. }
  1432. if (!dsi_ctrl->hw.ops.ulps_ops.ulps_request ||
  1433. !dsi_ctrl->hw.ops.ulps_ops.ulps_exit) {
  1434. DSI_CTRL_DEBUG(dsi_ctrl, "DSI controller ULPS ops not present\n");
  1435. return 0;
  1436. }
  1437. lanes |= DSI_CLOCK_LANE;
  1438. dsi_ctrl->hw.ops.ulps_ops.ulps_request(&dsi_ctrl->hw, lanes);
  1439. ulps_lanes = dsi_ctrl->hw.ops.ulps_ops.get_lanes_in_ulps(&dsi_ctrl->hw);
  1440. if ((lanes & ulps_lanes) != lanes) {
  1441. DSI_CTRL_ERR(dsi_ctrl, "Failed to enter ULPS, request=0x%x, actual=0x%x\n",
  1442. lanes, ulps_lanes);
  1443. rc = -EIO;
  1444. }
  1445. return rc;
  1446. }
  1447. static int dsi_disable_ulps(struct dsi_ctrl *dsi_ctrl)
  1448. {
  1449. int rc = 0;
  1450. u32 ulps_lanes, lanes = 0;
  1451. dsi_ctrl->hw.ops.clear_phy0_ln_err(&dsi_ctrl->hw);
  1452. if (!dsi_ctrl->hw.ops.ulps_ops.ulps_request ||
  1453. !dsi_ctrl->hw.ops.ulps_ops.ulps_exit) {
  1454. DSI_CTRL_DEBUG(dsi_ctrl, "DSI controller ULPS ops not present\n");
  1455. return 0;
  1456. }
  1457. lanes = dsi_ctrl->host_config.common_config.data_lanes;
  1458. lanes |= DSI_CLOCK_LANE;
  1459. ulps_lanes = dsi_ctrl->hw.ops.ulps_ops.get_lanes_in_ulps(&dsi_ctrl->hw);
  1460. if ((lanes & ulps_lanes) != lanes)
  1461. DSI_CTRL_ERR(dsi_ctrl, "Mismatch between lanes in ULPS\n");
  1462. lanes &= ulps_lanes;
  1463. dsi_ctrl->hw.ops.ulps_ops.ulps_exit(&dsi_ctrl->hw, lanes);
  1464. ulps_lanes = dsi_ctrl->hw.ops.ulps_ops.get_lanes_in_ulps(&dsi_ctrl->hw);
  1465. if (ulps_lanes & lanes) {
  1466. DSI_CTRL_ERR(dsi_ctrl, "Lanes (0x%x) stuck in ULPS\n",
  1467. ulps_lanes);
  1468. rc = -EIO;
  1469. }
  1470. return rc;
  1471. }
  1472. static void dsi_ctrl_enable_error_interrupts(struct dsi_ctrl *dsi_ctrl)
  1473. {
  1474. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE &&
  1475. !dsi_ctrl->host_config.u.video_engine.bllp_lp11_en &&
  1476. !dsi_ctrl->host_config.u.video_engine.eof_bllp_lp11_en)
  1477. dsi_ctrl->hw.ops.enable_error_interrupts(&dsi_ctrl->hw,
  1478. 0xFF00A0);
  1479. else
  1480. dsi_ctrl->hw.ops.enable_error_interrupts(&dsi_ctrl->hw,
  1481. 0xFF00E0);
  1482. }
  1483. static int dsi_ctrl_drv_state_init(struct dsi_ctrl *dsi_ctrl)
  1484. {
  1485. int rc = 0;
  1486. bool splash_enabled = false;
  1487. struct dsi_ctrl_state_info *state = &dsi_ctrl->current_state;
  1488. if (!splash_enabled) {
  1489. state->power_state = DSI_CTRL_POWER_VREG_OFF;
  1490. state->cmd_engine_state = DSI_CTRL_ENGINE_OFF;
  1491. state->vid_engine_state = DSI_CTRL_ENGINE_OFF;
  1492. }
  1493. return rc;
  1494. }
  1495. static int dsi_ctrl_buffer_deinit(struct dsi_ctrl *dsi_ctrl)
  1496. {
  1497. struct msm_gem_address_space *aspace = NULL;
  1498. if (dsi_ctrl->tx_cmd_buf) {
  1499. aspace = dsi_ctrl_get_aspace(dsi_ctrl,
  1500. MSM_SMMU_DOMAIN_UNSECURE);
  1501. if (!aspace) {
  1502. DSI_CTRL_ERR(dsi_ctrl, "failed to get address space\n");
  1503. return -ENOMEM;
  1504. }
  1505. msm_gem_put_iova(dsi_ctrl->tx_cmd_buf, aspace);
  1506. mutex_lock(&dsi_ctrl->drm_dev->struct_mutex);
  1507. msm_gem_free_object(dsi_ctrl->tx_cmd_buf);
  1508. mutex_unlock(&dsi_ctrl->drm_dev->struct_mutex);
  1509. dsi_ctrl->tx_cmd_buf = NULL;
  1510. }
  1511. return 0;
  1512. }
  1513. int dsi_ctrl_buffer_init(struct dsi_ctrl *dsi_ctrl)
  1514. {
  1515. int rc = 0;
  1516. u64 iova = 0;
  1517. struct msm_gem_address_space *aspace = NULL;
  1518. aspace = dsi_ctrl_get_aspace(dsi_ctrl, MSM_SMMU_DOMAIN_UNSECURE);
  1519. if (!aspace) {
  1520. DSI_CTRL_ERR(dsi_ctrl, "failed to get address space\n");
  1521. return -ENOMEM;
  1522. }
  1523. dsi_ctrl->tx_cmd_buf = msm_gem_new(dsi_ctrl->drm_dev,
  1524. SZ_4K,
  1525. MSM_BO_UNCACHED);
  1526. if (IS_ERR(dsi_ctrl->tx_cmd_buf)) {
  1527. rc = PTR_ERR(dsi_ctrl->tx_cmd_buf);
  1528. DSI_CTRL_ERR(dsi_ctrl, "failed to allocate gem, rc=%d\n", rc);
  1529. dsi_ctrl->tx_cmd_buf = NULL;
  1530. goto error;
  1531. }
  1532. dsi_ctrl->cmd_buffer_size = SZ_4K;
  1533. rc = msm_gem_get_iova(dsi_ctrl->tx_cmd_buf, aspace, &iova);
  1534. if (rc) {
  1535. DSI_CTRL_ERR(dsi_ctrl, "failed to get iova, rc=%d\n", rc);
  1536. (void)dsi_ctrl_buffer_deinit(dsi_ctrl);
  1537. goto error;
  1538. }
  1539. if (iova & 0x07) {
  1540. DSI_CTRL_ERR(dsi_ctrl, "Tx command buffer is not 8 byte aligned\n");
  1541. rc = -ENOTSUPP;
  1542. (void)dsi_ctrl_buffer_deinit(dsi_ctrl);
  1543. goto error;
  1544. }
  1545. error:
  1546. return rc;
  1547. }
  1548. static int dsi_enable_io_clamp(struct dsi_ctrl *dsi_ctrl,
  1549. bool enable, bool ulps_enabled)
  1550. {
  1551. u32 lanes = 0;
  1552. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE)
  1553. lanes = dsi_ctrl->host_config.common_config.data_lanes;
  1554. lanes |= DSI_CLOCK_LANE;
  1555. if (enable)
  1556. dsi_ctrl->hw.ops.clamp_enable(&dsi_ctrl->hw,
  1557. lanes, ulps_enabled);
  1558. else
  1559. dsi_ctrl->hw.ops.clamp_disable(&dsi_ctrl->hw,
  1560. lanes, ulps_enabled);
  1561. return 0;
  1562. }
  1563. static int dsi_ctrl_dts_parse(struct dsi_ctrl *dsi_ctrl,
  1564. struct device_node *of_node)
  1565. {
  1566. u32 index = 0, frame_threshold_time_us = 0;
  1567. int rc = 0;
  1568. if (!dsi_ctrl || !of_node) {
  1569. DSI_CTRL_ERR(dsi_ctrl, "invalid dsi_ctrl:%d or of_node:%d\n",
  1570. dsi_ctrl != NULL, of_node != NULL);
  1571. return -EINVAL;
  1572. }
  1573. rc = of_property_read_u32(of_node, "cell-index", &index);
  1574. if (rc) {
  1575. DSI_CTRL_DEBUG(dsi_ctrl, "cell index not set, default to 0\n");
  1576. index = 0;
  1577. }
  1578. dsi_ctrl->cell_index = index;
  1579. dsi_ctrl->name = of_get_property(of_node, "label", NULL);
  1580. if (!dsi_ctrl->name)
  1581. dsi_ctrl->name = DSI_CTRL_DEFAULT_LABEL;
  1582. dsi_ctrl->phy_isolation_enabled = of_property_read_bool(of_node,
  1583. "qcom,dsi-phy-isolation-enabled");
  1584. dsi_ctrl->null_insertion_enabled = of_property_read_bool(of_node,
  1585. "qcom,null-insertion-enabled");
  1586. dsi_ctrl->split_link_supported = of_property_read_bool(of_node,
  1587. "qcom,split-link-supported");
  1588. rc = of_property_read_u32(of_node, "frame-threshold-time-us",
  1589. &frame_threshold_time_us);
  1590. if (rc) {
  1591. DSI_CTRL_DEBUG(dsi_ctrl,
  1592. "frame-threshold-time not specified, defaulting\n");
  1593. frame_threshold_time_us = 2666;
  1594. }
  1595. dsi_ctrl->frame_threshold_time_us = frame_threshold_time_us;
  1596. return 0;
  1597. }
  1598. static int dsi_ctrl_dev_probe(struct platform_device *pdev)
  1599. {
  1600. struct dsi_ctrl *dsi_ctrl;
  1601. struct dsi_ctrl_list_item *item;
  1602. const struct of_device_id *id;
  1603. enum dsi_ctrl_version version;
  1604. int rc = 0;
  1605. id = of_match_node(msm_dsi_of_match, pdev->dev.of_node);
  1606. if (!id)
  1607. return -ENODEV;
  1608. version = *(enum dsi_ctrl_version *)id->data;
  1609. item = devm_kzalloc(&pdev->dev, sizeof(*item), GFP_KERNEL);
  1610. if (!item)
  1611. return -ENOMEM;
  1612. dsi_ctrl = devm_kzalloc(&pdev->dev, sizeof(*dsi_ctrl), GFP_KERNEL);
  1613. if (!dsi_ctrl)
  1614. return -ENOMEM;
  1615. dsi_ctrl->version = version;
  1616. dsi_ctrl->irq_info.irq_num = -1;
  1617. dsi_ctrl->irq_info.irq_stat_mask = 0x0;
  1618. INIT_WORK(&dsi_ctrl->dma_cmd_wait, dsi_ctrl_dma_cmd_wait_for_done);
  1619. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  1620. spin_lock_init(&dsi_ctrl->irq_info.irq_lock);
  1621. rc = dsi_ctrl_dts_parse(dsi_ctrl, pdev->dev.of_node);
  1622. if (rc) {
  1623. DSI_CTRL_ERR(dsi_ctrl, "dts parse failed, rc = %d\n", rc);
  1624. goto fail;
  1625. }
  1626. rc = dsi_ctrl_init_regmap(pdev, dsi_ctrl);
  1627. if (rc) {
  1628. DSI_CTRL_ERR(dsi_ctrl, "Failed to parse register information, rc = %d\n",
  1629. rc);
  1630. goto fail;
  1631. }
  1632. rc = dsi_ctrl_clocks_init(pdev, dsi_ctrl);
  1633. if (rc) {
  1634. DSI_CTRL_ERR(dsi_ctrl, "Failed to parse clock information, rc = %d\n",
  1635. rc);
  1636. goto fail;
  1637. }
  1638. rc = dsi_ctrl_supplies_init(pdev, dsi_ctrl);
  1639. if (rc) {
  1640. DSI_CTRL_ERR(dsi_ctrl, "Failed to parse voltage supplies, rc = %d\n",
  1641. rc);
  1642. goto fail_clks;
  1643. }
  1644. rc = dsi_catalog_ctrl_setup(&dsi_ctrl->hw, dsi_ctrl->version,
  1645. dsi_ctrl->cell_index, dsi_ctrl->phy_isolation_enabled,
  1646. dsi_ctrl->null_insertion_enabled);
  1647. if (rc) {
  1648. DSI_CTRL_ERR(dsi_ctrl, "Catalog does not support version (%d)\n",
  1649. dsi_ctrl->version);
  1650. goto fail_supplies;
  1651. }
  1652. rc = dsi_ctrl_axi_bus_client_init(pdev, dsi_ctrl);
  1653. if (rc)
  1654. DSI_CTRL_DEBUG(dsi_ctrl, "failed to init axi bus client, rc = %d\n",
  1655. rc);
  1656. item->ctrl = dsi_ctrl;
  1657. mutex_lock(&dsi_ctrl_list_lock);
  1658. list_add(&item->list, &dsi_ctrl_list);
  1659. mutex_unlock(&dsi_ctrl_list_lock);
  1660. mutex_init(&dsi_ctrl->ctrl_lock);
  1661. dsi_ctrl->secure_mode = false;
  1662. dsi_ctrl->pdev = pdev;
  1663. platform_set_drvdata(pdev, dsi_ctrl);
  1664. DSI_CTRL_INFO(dsi_ctrl, "Probe successful\n");
  1665. return 0;
  1666. fail_supplies:
  1667. (void)dsi_ctrl_supplies_deinit(dsi_ctrl);
  1668. fail_clks:
  1669. (void)dsi_ctrl_clocks_deinit(dsi_ctrl);
  1670. fail:
  1671. return rc;
  1672. }
  1673. static int dsi_ctrl_dev_remove(struct platform_device *pdev)
  1674. {
  1675. int rc = 0;
  1676. struct dsi_ctrl *dsi_ctrl;
  1677. struct list_head *pos, *tmp;
  1678. dsi_ctrl = platform_get_drvdata(pdev);
  1679. mutex_lock(&dsi_ctrl_list_lock);
  1680. list_for_each_safe(pos, tmp, &dsi_ctrl_list) {
  1681. struct dsi_ctrl_list_item *n = list_entry(pos,
  1682. struct dsi_ctrl_list_item,
  1683. list);
  1684. if (n->ctrl == dsi_ctrl) {
  1685. list_del(&n->list);
  1686. break;
  1687. }
  1688. }
  1689. mutex_unlock(&dsi_ctrl_list_lock);
  1690. mutex_lock(&dsi_ctrl->ctrl_lock);
  1691. rc = dsi_ctrl_axi_bus_client_deinit(dsi_ctrl);
  1692. if (rc)
  1693. DSI_CTRL_ERR(dsi_ctrl, "failed to deinitialize axi bus client, rc = %d\n",
  1694. rc);
  1695. rc = dsi_ctrl_supplies_deinit(dsi_ctrl);
  1696. if (rc)
  1697. DSI_CTRL_ERR(dsi_ctrl,
  1698. "failed to deinitialize voltage supplies, rc=%d\n",
  1699. rc);
  1700. rc = dsi_ctrl_clocks_deinit(dsi_ctrl);
  1701. if (rc)
  1702. DSI_CTRL_ERR(dsi_ctrl,
  1703. "failed to deinitialize clocks, rc=%d\n", rc);
  1704. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  1705. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1706. mutex_destroy(&dsi_ctrl->ctrl_lock);
  1707. devm_kfree(&pdev->dev, dsi_ctrl);
  1708. platform_set_drvdata(pdev, NULL);
  1709. return 0;
  1710. }
  1711. static struct platform_driver dsi_ctrl_driver = {
  1712. .probe = dsi_ctrl_dev_probe,
  1713. .remove = dsi_ctrl_dev_remove,
  1714. .driver = {
  1715. .name = "drm_dsi_ctrl",
  1716. .of_match_table = msm_dsi_of_match,
  1717. .suppress_bind_attrs = true,
  1718. },
  1719. };
  1720. #if defined(CONFIG_DEBUG_FS)
  1721. void dsi_ctrl_debug_dump(u32 *entries, u32 size)
  1722. {
  1723. struct list_head *pos, *tmp;
  1724. struct dsi_ctrl *ctrl = NULL;
  1725. if (!entries || !size)
  1726. return;
  1727. mutex_lock(&dsi_ctrl_list_lock);
  1728. list_for_each_safe(pos, tmp, &dsi_ctrl_list) {
  1729. struct dsi_ctrl_list_item *n;
  1730. n = list_entry(pos, struct dsi_ctrl_list_item, list);
  1731. ctrl = n->ctrl;
  1732. DSI_ERR("dsi ctrl:%d\n", ctrl->cell_index);
  1733. ctrl->hw.ops.debug_bus(&ctrl->hw, entries, size);
  1734. }
  1735. mutex_unlock(&dsi_ctrl_list_lock);
  1736. }
  1737. #endif
  1738. /**
  1739. * dsi_ctrl_get() - get a dsi_ctrl handle from an of_node
  1740. * @of_node: of_node of the DSI controller.
  1741. *
  1742. * Gets the DSI controller handle for the corresponding of_node. The ref count
  1743. * is incremented to one and all subsequent gets will fail until the original
  1744. * clients calls a put.
  1745. *
  1746. * Return: DSI Controller handle.
  1747. */
  1748. struct dsi_ctrl *dsi_ctrl_get(struct device_node *of_node)
  1749. {
  1750. struct list_head *pos, *tmp;
  1751. struct dsi_ctrl *ctrl = NULL;
  1752. mutex_lock(&dsi_ctrl_list_lock);
  1753. list_for_each_safe(pos, tmp, &dsi_ctrl_list) {
  1754. struct dsi_ctrl_list_item *n;
  1755. n = list_entry(pos, struct dsi_ctrl_list_item, list);
  1756. if (n->ctrl->pdev->dev.of_node == of_node) {
  1757. ctrl = n->ctrl;
  1758. break;
  1759. }
  1760. }
  1761. mutex_unlock(&dsi_ctrl_list_lock);
  1762. if (!ctrl) {
  1763. DSI_CTRL_ERR(ctrl, "Device with of node not found\n");
  1764. ctrl = ERR_PTR(-EPROBE_DEFER);
  1765. return ctrl;
  1766. }
  1767. mutex_lock(&ctrl->ctrl_lock);
  1768. if (ctrl->refcount == 1) {
  1769. DSI_CTRL_ERR(ctrl, "Device in use\n");
  1770. mutex_unlock(&ctrl->ctrl_lock);
  1771. ctrl = ERR_PTR(-EBUSY);
  1772. return ctrl;
  1773. }
  1774. ctrl->refcount++;
  1775. mutex_unlock(&ctrl->ctrl_lock);
  1776. return ctrl;
  1777. }
  1778. /**
  1779. * dsi_ctrl_put() - releases a dsi controller handle.
  1780. * @dsi_ctrl: DSI controller handle.
  1781. *
  1782. * Releases the DSI controller. Driver will clean up all resources and puts back
  1783. * the DSI controller into reset state.
  1784. */
  1785. void dsi_ctrl_put(struct dsi_ctrl *dsi_ctrl)
  1786. {
  1787. mutex_lock(&dsi_ctrl->ctrl_lock);
  1788. if (dsi_ctrl->refcount == 0)
  1789. DSI_CTRL_ERR(dsi_ctrl, "Unbalanced %s call\n", __func__);
  1790. else
  1791. dsi_ctrl->refcount--;
  1792. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1793. }
  1794. /**
  1795. * dsi_ctrl_drv_init() - initialize dsi controller driver.
  1796. * @dsi_ctrl: DSI controller handle.
  1797. * @parent: Parent directory for debug fs.
  1798. *
  1799. * Initializes DSI controller driver. Driver should be initialized after
  1800. * dsi_ctrl_get() succeeds.
  1801. *
  1802. * Return: error code.
  1803. */
  1804. int dsi_ctrl_drv_init(struct dsi_ctrl *dsi_ctrl, struct dentry *parent)
  1805. {
  1806. int rc = 0;
  1807. if (!dsi_ctrl || !parent) {
  1808. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1809. return -EINVAL;
  1810. }
  1811. mutex_lock(&dsi_ctrl->ctrl_lock);
  1812. rc = dsi_ctrl_drv_state_init(dsi_ctrl);
  1813. if (rc) {
  1814. DSI_CTRL_ERR(dsi_ctrl, "Failed to initialize driver state, rc=%d\n",
  1815. rc);
  1816. goto error;
  1817. }
  1818. rc = dsi_ctrl_debugfs_init(dsi_ctrl, parent);
  1819. if (rc) {
  1820. DSI_CTRL_ERR(dsi_ctrl, "failed to init debug fs, rc=%d\n", rc);
  1821. goto error;
  1822. }
  1823. error:
  1824. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1825. return rc;
  1826. }
  1827. /**
  1828. * dsi_ctrl_drv_deinit() - de-initializes dsi controller driver
  1829. * @dsi_ctrl: DSI controller handle.
  1830. *
  1831. * Releases all resources acquired by dsi_ctrl_drv_init().
  1832. *
  1833. * Return: error code.
  1834. */
  1835. int dsi_ctrl_drv_deinit(struct dsi_ctrl *dsi_ctrl)
  1836. {
  1837. int rc = 0;
  1838. if (!dsi_ctrl) {
  1839. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1840. return -EINVAL;
  1841. }
  1842. mutex_lock(&dsi_ctrl->ctrl_lock);
  1843. rc = dsi_ctrl_debugfs_deinit(dsi_ctrl);
  1844. if (rc)
  1845. DSI_CTRL_ERR(dsi_ctrl, "failed to release debugfs root, rc=%d\n",
  1846. rc);
  1847. rc = dsi_ctrl_buffer_deinit(dsi_ctrl);
  1848. if (rc)
  1849. DSI_CTRL_ERR(dsi_ctrl, "Failed to free cmd buffers, rc=%d\n",
  1850. rc);
  1851. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1852. return rc;
  1853. }
  1854. int dsi_ctrl_clk_cb_register(struct dsi_ctrl *dsi_ctrl,
  1855. struct clk_ctrl_cb *clk_cb)
  1856. {
  1857. if (!dsi_ctrl || !clk_cb) {
  1858. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1859. return -EINVAL;
  1860. }
  1861. dsi_ctrl->clk_cb.priv = clk_cb->priv;
  1862. dsi_ctrl->clk_cb.dsi_clk_cb = clk_cb->dsi_clk_cb;
  1863. return 0;
  1864. }
  1865. /**
  1866. * dsi_ctrl_phy_sw_reset() - perform a PHY software reset
  1867. * @dsi_ctrl: DSI controller handle.
  1868. *
  1869. * Performs a PHY software reset on the DSI controller. Reset should be done
  1870. * when the controller power state is DSI_CTRL_POWER_CORE_CLK_ON and the PHY is
  1871. * not enabled.
  1872. *
  1873. * This function will fail if driver is in any other state.
  1874. *
  1875. * Return: error code.
  1876. */
  1877. int dsi_ctrl_phy_sw_reset(struct dsi_ctrl *dsi_ctrl)
  1878. {
  1879. int rc = 0;
  1880. if (!dsi_ctrl) {
  1881. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1882. return -EINVAL;
  1883. }
  1884. mutex_lock(&dsi_ctrl->ctrl_lock);
  1885. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_PHY_SW_RESET, 0x0);
  1886. if (rc) {
  1887. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  1888. rc);
  1889. goto error;
  1890. }
  1891. dsi_ctrl->hw.ops.phy_sw_reset(&dsi_ctrl->hw);
  1892. DSI_CTRL_DEBUG(dsi_ctrl, "PHY soft reset done\n");
  1893. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_PHY_SW_RESET, 0x0);
  1894. error:
  1895. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1896. return rc;
  1897. }
  1898. /**
  1899. * dsi_ctrl_seamless_timing_update() - update only controller timing
  1900. * @dsi_ctrl: DSI controller handle.
  1901. * @timing: New DSI timing info
  1902. *
  1903. * Updates host timing values to conduct a seamless transition to new timing
  1904. * For example, to update the porch values in a dynamic fps switch.
  1905. *
  1906. * Return: error code.
  1907. */
  1908. int dsi_ctrl_async_timing_update(struct dsi_ctrl *dsi_ctrl,
  1909. struct dsi_mode_info *timing)
  1910. {
  1911. struct dsi_mode_info *host_mode;
  1912. int rc = 0;
  1913. if (!dsi_ctrl || !timing) {
  1914. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1915. return -EINVAL;
  1916. }
  1917. mutex_lock(&dsi_ctrl->ctrl_lock);
  1918. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_ASYNC_TIMING,
  1919. DSI_CTRL_ENGINE_ON);
  1920. if (rc) {
  1921. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  1922. rc);
  1923. goto exit;
  1924. }
  1925. host_mode = &dsi_ctrl->host_config.video_timing;
  1926. memcpy(host_mode, timing, sizeof(*host_mode));
  1927. dsi_ctrl->hw.ops.set_timing_db(&dsi_ctrl->hw, true);
  1928. dsi_ctrl->hw.ops.set_video_timing(&dsi_ctrl->hw, host_mode);
  1929. exit:
  1930. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1931. return rc;
  1932. }
  1933. /**
  1934. * dsi_ctrl_timing_db_update() - update only controller Timing DB
  1935. * @dsi_ctrl: DSI controller handle.
  1936. * @enable: Enable/disable Timing DB register
  1937. *
  1938. * Update timing db register value during dfps usecases
  1939. *
  1940. * Return: error code.
  1941. */
  1942. int dsi_ctrl_timing_db_update(struct dsi_ctrl *dsi_ctrl,
  1943. bool enable)
  1944. {
  1945. int rc = 0;
  1946. if (!dsi_ctrl) {
  1947. DSI_CTRL_ERR(dsi_ctrl, "Invalid dsi_ctrl\n");
  1948. return -EINVAL;
  1949. }
  1950. mutex_lock(&dsi_ctrl->ctrl_lock);
  1951. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_ASYNC_TIMING,
  1952. DSI_CTRL_ENGINE_ON);
  1953. if (rc) {
  1954. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  1955. rc);
  1956. goto exit;
  1957. }
  1958. /*
  1959. * Add HW recommended delay for dfps feature.
  1960. * When prefetch is enabled, MDSS HW works on 2 vsync
  1961. * boundaries i.e. mdp_vsync and panel_vsync.
  1962. * In the current implementation we are only waiting
  1963. * for mdp_vsync. We need to make sure that interface
  1964. * flush is after panel_vsync. So, added the recommended
  1965. * delays after dfps update.
  1966. */
  1967. usleep_range(2000, 2010);
  1968. dsi_ctrl->hw.ops.set_timing_db(&dsi_ctrl->hw, enable);
  1969. exit:
  1970. mutex_unlock(&dsi_ctrl->ctrl_lock);
  1971. return rc;
  1972. }
  1973. int dsi_ctrl_timing_setup(struct dsi_ctrl *dsi_ctrl)
  1974. {
  1975. int rc = 0;
  1976. if (!dsi_ctrl) {
  1977. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  1978. return -EINVAL;
  1979. }
  1980. mutex_lock(&dsi_ctrl->ctrl_lock);
  1981. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) {
  1982. dsi_ctrl->hw.ops.cmd_engine_setup(&dsi_ctrl->hw,
  1983. &dsi_ctrl->host_config.common_config,
  1984. &dsi_ctrl->host_config.u.cmd_engine);
  1985. dsi_ctrl->hw.ops.setup_cmd_stream(&dsi_ctrl->hw,
  1986. &dsi_ctrl->host_config.video_timing,
  1987. dsi_ctrl->host_config.video_timing.h_active * 3,
  1988. 0x0,
  1989. &dsi_ctrl->roi);
  1990. dsi_ctrl->hw.ops.cmd_engine_en(&dsi_ctrl->hw, true);
  1991. } else {
  1992. dsi_ctrl->hw.ops.video_engine_setup(&dsi_ctrl->hw,
  1993. &dsi_ctrl->host_config.common_config,
  1994. &dsi_ctrl->host_config.u.video_engine);
  1995. dsi_ctrl->hw.ops.set_video_timing(&dsi_ctrl->hw,
  1996. &dsi_ctrl->host_config.video_timing);
  1997. dsi_ctrl->hw.ops.video_engine_en(&dsi_ctrl->hw, true);
  1998. }
  1999. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2000. return rc;
  2001. }
  2002. int dsi_ctrl_setup(struct dsi_ctrl *dsi_ctrl)
  2003. {
  2004. int rc = 0;
  2005. rc = dsi_ctrl_timing_setup(dsi_ctrl);
  2006. if (rc)
  2007. return -EINVAL;
  2008. mutex_lock(&dsi_ctrl->ctrl_lock);
  2009. dsi_ctrl->hw.ops.setup_lane_map(&dsi_ctrl->hw,
  2010. &dsi_ctrl->host_config.lane_map);
  2011. dsi_ctrl->hw.ops.host_setup(&dsi_ctrl->hw,
  2012. &dsi_ctrl->host_config.common_config);
  2013. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw, 0x0);
  2014. dsi_ctrl_enable_error_interrupts(dsi_ctrl);
  2015. dsi_ctrl->hw.ops.ctrl_en(&dsi_ctrl->hw, true);
  2016. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2017. return rc;
  2018. }
  2019. int dsi_ctrl_set_roi(struct dsi_ctrl *dsi_ctrl, struct dsi_rect *roi,
  2020. bool *changed)
  2021. {
  2022. int rc = 0;
  2023. if (!dsi_ctrl || !roi || !changed) {
  2024. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2025. return -EINVAL;
  2026. }
  2027. mutex_lock(&dsi_ctrl->ctrl_lock);
  2028. if ((!dsi_rect_is_equal(&dsi_ctrl->roi, roi)) ||
  2029. dsi_ctrl->modeupdated) {
  2030. *changed = true;
  2031. memcpy(&dsi_ctrl->roi, roi, sizeof(dsi_ctrl->roi));
  2032. dsi_ctrl->modeupdated = false;
  2033. } else
  2034. *changed = false;
  2035. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2036. return rc;
  2037. }
  2038. /**
  2039. * dsi_ctrl_config_clk_gating() - Enable/disable DSI PHY clk gating.
  2040. * @dsi_ctrl: DSI controller handle.
  2041. * @enable: Enable/disable DSI PHY clk gating
  2042. * @clk_selection: clock to enable/disable clock gating
  2043. *
  2044. * Return: error code.
  2045. */
  2046. int dsi_ctrl_config_clk_gating(struct dsi_ctrl *dsi_ctrl, bool enable,
  2047. enum dsi_clk_gate_type clk_selection)
  2048. {
  2049. if (!dsi_ctrl) {
  2050. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2051. return -EINVAL;
  2052. }
  2053. if (dsi_ctrl->hw.ops.config_clk_gating)
  2054. dsi_ctrl->hw.ops.config_clk_gating(&dsi_ctrl->hw, enable,
  2055. clk_selection);
  2056. return 0;
  2057. }
  2058. /**
  2059. * dsi_ctrl_phy_reset_config() - Mask/unmask propagation of ahb reset signal
  2060. * to DSI PHY hardware.
  2061. * @dsi_ctrl: DSI controller handle.
  2062. * @enable: Mask/unmask the PHY reset signal.
  2063. *
  2064. * Return: error code.
  2065. */
  2066. int dsi_ctrl_phy_reset_config(struct dsi_ctrl *dsi_ctrl, bool enable)
  2067. {
  2068. if (!dsi_ctrl) {
  2069. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2070. return -EINVAL;
  2071. }
  2072. if (dsi_ctrl->hw.ops.phy_reset_config)
  2073. dsi_ctrl->hw.ops.phy_reset_config(&dsi_ctrl->hw, enable);
  2074. return 0;
  2075. }
  2076. static bool dsi_ctrl_check_for_spurious_error_interrupts(
  2077. struct dsi_ctrl *dsi_ctrl)
  2078. {
  2079. const unsigned long intr_check_interval = msecs_to_jiffies(1000);
  2080. const unsigned int interrupt_threshold = 15;
  2081. unsigned long jiffies_now = jiffies;
  2082. if (!dsi_ctrl) {
  2083. DSI_CTRL_ERR(dsi_ctrl, "Invalid DSI controller structure\n");
  2084. return false;
  2085. }
  2086. if (dsi_ctrl->jiffies_start == 0)
  2087. dsi_ctrl->jiffies_start = jiffies;
  2088. dsi_ctrl->error_interrupt_count++;
  2089. if ((jiffies_now - dsi_ctrl->jiffies_start) < intr_check_interval) {
  2090. if (dsi_ctrl->error_interrupt_count > interrupt_threshold) {
  2091. DSI_CTRL_WARN(dsi_ctrl, "Detected spurious interrupts on dsi ctrl\n");
  2092. return true;
  2093. }
  2094. } else {
  2095. dsi_ctrl->jiffies_start = jiffies;
  2096. dsi_ctrl->error_interrupt_count = 1;
  2097. }
  2098. return false;
  2099. }
  2100. static void dsi_ctrl_handle_error_status(struct dsi_ctrl *dsi_ctrl,
  2101. unsigned long error)
  2102. {
  2103. struct dsi_event_cb_info cb_info;
  2104. cb_info = dsi_ctrl->irq_info.irq_err_cb;
  2105. /* disable error interrupts */
  2106. if (dsi_ctrl->hw.ops.error_intr_ctrl)
  2107. dsi_ctrl->hw.ops.error_intr_ctrl(&dsi_ctrl->hw, false);
  2108. /* clear error interrupts first */
  2109. if (dsi_ctrl->hw.ops.clear_error_status)
  2110. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  2111. error);
  2112. /* DTLN PHY error */
  2113. if (error & 0x3000E00)
  2114. DSI_CTRL_ERR(dsi_ctrl, "dsi PHY contention error: 0x%lx\n",
  2115. error);
  2116. /* ignore TX timeout if blpp_lp11 is disabled */
  2117. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE &&
  2118. !dsi_ctrl->host_config.u.video_engine.bllp_lp11_en &&
  2119. !dsi_ctrl->host_config.u.video_engine.eof_bllp_lp11_en)
  2120. error &= ~DSI_HS_TX_TIMEOUT;
  2121. /* TX timeout error */
  2122. if (error & 0xE0) {
  2123. if (error & 0xA0) {
  2124. if (cb_info.event_cb) {
  2125. cb_info.event_idx = DSI_LP_Rx_TIMEOUT;
  2126. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2127. cb_info.event_idx,
  2128. dsi_ctrl->cell_index,
  2129. 0, 0, 0, 0);
  2130. }
  2131. }
  2132. DSI_CTRL_ERR(dsi_ctrl, "tx timeout error: 0x%lx\n", error);
  2133. }
  2134. /* DSI FIFO OVERFLOW error */
  2135. if (error & 0xF0000) {
  2136. u32 mask = 0;
  2137. if (dsi_ctrl->hw.ops.get_error_mask)
  2138. mask = dsi_ctrl->hw.ops.get_error_mask(&dsi_ctrl->hw);
  2139. /* no need to report FIFO overflow if already masked */
  2140. if (cb_info.event_cb && !(mask & 0xf0000)) {
  2141. cb_info.event_idx = DSI_FIFO_OVERFLOW;
  2142. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2143. cb_info.event_idx,
  2144. dsi_ctrl->cell_index,
  2145. 0, 0, 0, 0);
  2146. DSI_CTRL_ERR(dsi_ctrl, "dsi FIFO OVERFLOW error: 0x%lx\n",
  2147. error);
  2148. }
  2149. }
  2150. /* DSI FIFO UNDERFLOW error */
  2151. if (error & 0xF00000) {
  2152. if (cb_info.event_cb) {
  2153. cb_info.event_idx = DSI_FIFO_UNDERFLOW;
  2154. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2155. cb_info.event_idx,
  2156. dsi_ctrl->cell_index,
  2157. 0, 0, 0, 0);
  2158. }
  2159. DSI_CTRL_ERR(dsi_ctrl, "dsi FIFO UNDERFLOW error: 0x%lx\n",
  2160. error);
  2161. }
  2162. /* DSI PLL UNLOCK error */
  2163. if (error & BIT(8))
  2164. DSI_CTRL_ERR(dsi_ctrl, "dsi PLL unlock error: 0x%lx\n", error);
  2165. /* ACK error */
  2166. if (error & 0xF)
  2167. DSI_CTRL_ERR(dsi_ctrl, "ack error: 0x%lx\n", error);
  2168. /*
  2169. * DSI Phy can go into bad state during ESD influence. This can
  2170. * manifest as various types of spurious error interrupts on
  2171. * DSI controller. This check will allow us to handle afore mentioned
  2172. * case and prevent us from re enabling interrupts until a full ESD
  2173. * recovery is completed.
  2174. */
  2175. if (dsi_ctrl_check_for_spurious_error_interrupts(dsi_ctrl) &&
  2176. dsi_ctrl->esd_check_underway) {
  2177. dsi_ctrl->hw.ops.soft_reset(&dsi_ctrl->hw);
  2178. return;
  2179. }
  2180. /* enable back DSI interrupts */
  2181. if (dsi_ctrl->hw.ops.error_intr_ctrl)
  2182. dsi_ctrl->hw.ops.error_intr_ctrl(&dsi_ctrl->hw, true);
  2183. }
  2184. /**
  2185. * dsi_ctrl_isr - interrupt service routine for DSI CTRL component
  2186. * @irq: Incoming IRQ number
  2187. * @ptr: Pointer to user data structure (struct dsi_ctrl)
  2188. * Returns: IRQ_HANDLED if no further action required
  2189. */
  2190. static irqreturn_t dsi_ctrl_isr(int irq, void *ptr)
  2191. {
  2192. struct dsi_ctrl *dsi_ctrl;
  2193. struct dsi_event_cb_info cb_info;
  2194. unsigned long flags;
  2195. uint32_t status = 0x0, i;
  2196. uint64_t errors = 0x0;
  2197. if (!ptr)
  2198. return IRQ_NONE;
  2199. dsi_ctrl = ptr;
  2200. /* check status interrupts */
  2201. if (dsi_ctrl->hw.ops.get_interrupt_status)
  2202. status = dsi_ctrl->hw.ops.get_interrupt_status(&dsi_ctrl->hw);
  2203. /* check error interrupts */
  2204. if (dsi_ctrl->hw.ops.get_error_status)
  2205. errors = dsi_ctrl->hw.ops.get_error_status(&dsi_ctrl->hw);
  2206. /* clear interrupts */
  2207. if (dsi_ctrl->hw.ops.clear_interrupt_status)
  2208. dsi_ctrl->hw.ops.clear_interrupt_status(&dsi_ctrl->hw, 0x0);
  2209. SDE_EVT32_IRQ(dsi_ctrl->cell_index, status, errors);
  2210. /* handle DSI error recovery */
  2211. if (status & DSI_ERROR)
  2212. dsi_ctrl_handle_error_status(dsi_ctrl, errors);
  2213. if (status & DSI_CMD_MODE_DMA_DONE) {
  2214. atomic_set(&dsi_ctrl->dma_irq_trig, 1);
  2215. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2216. DSI_SINT_CMD_MODE_DMA_DONE);
  2217. complete_all(&dsi_ctrl->irq_info.cmd_dma_done);
  2218. }
  2219. if (status & DSI_CMD_FRAME_DONE) {
  2220. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2221. DSI_SINT_CMD_FRAME_DONE);
  2222. complete_all(&dsi_ctrl->irq_info.cmd_frame_done);
  2223. }
  2224. if (status & DSI_VIDEO_MODE_FRAME_DONE) {
  2225. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2226. DSI_SINT_VIDEO_MODE_FRAME_DONE);
  2227. complete_all(&dsi_ctrl->irq_info.vid_frame_done);
  2228. }
  2229. if (status & DSI_BTA_DONE) {
  2230. u32 fifo_overflow_mask = (DSI_DLN0_HS_FIFO_OVERFLOW |
  2231. DSI_DLN1_HS_FIFO_OVERFLOW |
  2232. DSI_DLN2_HS_FIFO_OVERFLOW |
  2233. DSI_DLN3_HS_FIFO_OVERFLOW);
  2234. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  2235. DSI_SINT_BTA_DONE);
  2236. complete_all(&dsi_ctrl->irq_info.bta_done);
  2237. if (dsi_ctrl->hw.ops.clear_error_status)
  2238. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  2239. fifo_overflow_mask);
  2240. }
  2241. for (i = 0; status && i < DSI_STATUS_INTERRUPT_COUNT; ++i) {
  2242. if (status & 0x1) {
  2243. spin_lock_irqsave(&dsi_ctrl->irq_info.irq_lock, flags);
  2244. cb_info = dsi_ctrl->irq_info.irq_stat_cb[i];
  2245. spin_unlock_irqrestore(
  2246. &dsi_ctrl->irq_info.irq_lock, flags);
  2247. if (cb_info.event_cb)
  2248. (void)cb_info.event_cb(cb_info.event_usr_ptr,
  2249. cb_info.event_idx,
  2250. dsi_ctrl->cell_index,
  2251. irq, 0, 0, 0);
  2252. }
  2253. status >>= 1;
  2254. }
  2255. return IRQ_HANDLED;
  2256. }
  2257. /**
  2258. * _dsi_ctrl_setup_isr - register ISR handler
  2259. * @dsi_ctrl: Pointer to associated dsi_ctrl structure
  2260. * Returns: Zero on success
  2261. */
  2262. static int _dsi_ctrl_setup_isr(struct dsi_ctrl *dsi_ctrl)
  2263. {
  2264. int irq_num, rc;
  2265. if (!dsi_ctrl)
  2266. return -EINVAL;
  2267. if (dsi_ctrl->irq_info.irq_num != -1)
  2268. return 0;
  2269. init_completion(&dsi_ctrl->irq_info.cmd_dma_done);
  2270. init_completion(&dsi_ctrl->irq_info.vid_frame_done);
  2271. init_completion(&dsi_ctrl->irq_info.cmd_frame_done);
  2272. init_completion(&dsi_ctrl->irq_info.bta_done);
  2273. irq_num = platform_get_irq(dsi_ctrl->pdev, 0);
  2274. if (irq_num < 0) {
  2275. DSI_CTRL_ERR(dsi_ctrl, "Failed to get IRQ number, %d\n",
  2276. irq_num);
  2277. rc = irq_num;
  2278. } else {
  2279. rc = devm_request_threaded_irq(&dsi_ctrl->pdev->dev, irq_num,
  2280. dsi_ctrl_isr, NULL, 0, "dsi_ctrl", dsi_ctrl);
  2281. if (rc) {
  2282. DSI_CTRL_ERR(dsi_ctrl, "Failed to request IRQ, %d\n",
  2283. rc);
  2284. } else {
  2285. dsi_ctrl->irq_info.irq_num = irq_num;
  2286. disable_irq_nosync(irq_num);
  2287. DSI_CTRL_INFO(dsi_ctrl, "IRQ %d registered\n", irq_num);
  2288. }
  2289. }
  2290. return rc;
  2291. }
  2292. /**
  2293. * _dsi_ctrl_destroy_isr - unregister ISR handler
  2294. * @dsi_ctrl: Pointer to associated dsi_ctrl structure
  2295. */
  2296. static void _dsi_ctrl_destroy_isr(struct dsi_ctrl *dsi_ctrl)
  2297. {
  2298. if (!dsi_ctrl || !dsi_ctrl->pdev || dsi_ctrl->irq_info.irq_num < 0)
  2299. return;
  2300. if (dsi_ctrl->irq_info.irq_num != -1) {
  2301. devm_free_irq(&dsi_ctrl->pdev->dev,
  2302. dsi_ctrl->irq_info.irq_num, dsi_ctrl);
  2303. dsi_ctrl->irq_info.irq_num = -1;
  2304. }
  2305. }
  2306. void dsi_ctrl_enable_status_interrupt(struct dsi_ctrl *dsi_ctrl,
  2307. uint32_t intr_idx, struct dsi_event_cb_info *event_info)
  2308. {
  2309. unsigned long flags;
  2310. if (!dsi_ctrl || dsi_ctrl->irq_info.irq_num == -1 ||
  2311. intr_idx >= DSI_STATUS_INTERRUPT_COUNT)
  2312. return;
  2313. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY);
  2314. spin_lock_irqsave(&dsi_ctrl->irq_info.irq_lock, flags);
  2315. if (dsi_ctrl->irq_info.irq_stat_refcount[intr_idx] == 0) {
  2316. /* enable irq on first request */
  2317. if (dsi_ctrl->irq_info.irq_stat_mask == 0)
  2318. enable_irq(dsi_ctrl->irq_info.irq_num);
  2319. /* update hardware mask */
  2320. dsi_ctrl->irq_info.irq_stat_mask |= BIT(intr_idx);
  2321. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw,
  2322. dsi_ctrl->irq_info.irq_stat_mask);
  2323. }
  2324. ++(dsi_ctrl->irq_info.irq_stat_refcount[intr_idx]);
  2325. if (event_info)
  2326. dsi_ctrl->irq_info.irq_stat_cb[intr_idx] = *event_info;
  2327. spin_unlock_irqrestore(&dsi_ctrl->irq_info.irq_lock, flags);
  2328. }
  2329. void dsi_ctrl_disable_status_interrupt(struct dsi_ctrl *dsi_ctrl,
  2330. uint32_t intr_idx)
  2331. {
  2332. unsigned long flags;
  2333. if (!dsi_ctrl || dsi_ctrl->irq_info.irq_num == -1 ||
  2334. intr_idx >= DSI_STATUS_INTERRUPT_COUNT)
  2335. return;
  2336. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY);
  2337. spin_lock_irqsave(&dsi_ctrl->irq_info.irq_lock, flags);
  2338. if (dsi_ctrl->irq_info.irq_stat_refcount[intr_idx])
  2339. if (--(dsi_ctrl->irq_info.irq_stat_refcount[intr_idx]) == 0) {
  2340. dsi_ctrl->irq_info.irq_stat_mask &= ~BIT(intr_idx);
  2341. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw,
  2342. dsi_ctrl->irq_info.irq_stat_mask);
  2343. /* don't need irq if no lines are enabled */
  2344. if (dsi_ctrl->irq_info.irq_stat_mask == 0)
  2345. disable_irq_nosync(dsi_ctrl->irq_info.irq_num);
  2346. }
  2347. spin_unlock_irqrestore(&dsi_ctrl->irq_info.irq_lock, flags);
  2348. }
  2349. int dsi_ctrl_host_timing_update(struct dsi_ctrl *dsi_ctrl)
  2350. {
  2351. if (!dsi_ctrl) {
  2352. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2353. return -EINVAL;
  2354. }
  2355. if (dsi_ctrl->hw.ops.host_setup)
  2356. dsi_ctrl->hw.ops.host_setup(&dsi_ctrl->hw,
  2357. &dsi_ctrl->host_config.common_config);
  2358. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) {
  2359. if (dsi_ctrl->hw.ops.cmd_engine_setup)
  2360. dsi_ctrl->hw.ops.cmd_engine_setup(&dsi_ctrl->hw,
  2361. &dsi_ctrl->host_config.common_config,
  2362. &dsi_ctrl->host_config.u.cmd_engine);
  2363. if (dsi_ctrl->hw.ops.setup_cmd_stream)
  2364. dsi_ctrl->hw.ops.setup_cmd_stream(&dsi_ctrl->hw,
  2365. &dsi_ctrl->host_config.video_timing,
  2366. dsi_ctrl->host_config.video_timing.h_active * 3,
  2367. 0x0, NULL);
  2368. } else {
  2369. DSI_CTRL_ERR(dsi_ctrl, "invalid panel mode for resolution switch\n");
  2370. return -EINVAL;
  2371. }
  2372. return 0;
  2373. }
  2374. /**
  2375. * dsi_ctrl_update_host_state() - Update the host initialization state.
  2376. * @dsi_ctrl: DSI controller handle.
  2377. * @op: ctrl driver ops
  2378. * @enable: boolean signifying host state.
  2379. *
  2380. * Update the host status only while exiting from ulps during suspend state.
  2381. *
  2382. * Return: error code.
  2383. */
  2384. int dsi_ctrl_update_host_state(struct dsi_ctrl *dsi_ctrl,
  2385. enum dsi_ctrl_driver_ops op, bool enable)
  2386. {
  2387. int rc = 0;
  2388. u32 state = enable ? 0x1 : 0x0;
  2389. if (!dsi_ctrl)
  2390. return rc;
  2391. mutex_lock(&dsi_ctrl->ctrl_lock);
  2392. rc = dsi_ctrl_check_state(dsi_ctrl, op, state);
  2393. if (rc) {
  2394. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2395. rc);
  2396. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2397. return rc;
  2398. }
  2399. dsi_ctrl_update_state(dsi_ctrl, op, state);
  2400. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2401. return rc;
  2402. }
  2403. /**
  2404. * dsi_ctrl_host_init() - Initialize DSI host hardware.
  2405. * @dsi_ctrl: DSI controller handle.
  2406. * @is_splash_enabled: boolean signifying splash status.
  2407. *
  2408. * Initializes DSI controller hardware with host configuration provided by
  2409. * dsi_ctrl_update_host_config(). Initialization can be performed only during
  2410. * DSI_CTRL_POWER_CORE_CLK_ON state and after the PHY SW reset has been
  2411. * performed.
  2412. *
  2413. * Return: error code.
  2414. */
  2415. int dsi_ctrl_host_init(struct dsi_ctrl *dsi_ctrl, bool is_splash_enabled)
  2416. {
  2417. int rc = 0;
  2418. if (!dsi_ctrl) {
  2419. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2420. return -EINVAL;
  2421. }
  2422. mutex_lock(&dsi_ctrl->ctrl_lock);
  2423. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x1);
  2424. if (rc) {
  2425. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2426. rc);
  2427. goto error;
  2428. }
  2429. /* For Splash usecases we omit hw operations as bootloader
  2430. * already takes care of them
  2431. */
  2432. if (!is_splash_enabled) {
  2433. dsi_ctrl->hw.ops.setup_lane_map(&dsi_ctrl->hw,
  2434. &dsi_ctrl->host_config.lane_map);
  2435. dsi_ctrl->hw.ops.host_setup(&dsi_ctrl->hw,
  2436. &dsi_ctrl->host_config.common_config);
  2437. if (dsi_ctrl->host_config.panel_mode == DSI_OP_CMD_MODE) {
  2438. dsi_ctrl->hw.ops.cmd_engine_setup(&dsi_ctrl->hw,
  2439. &dsi_ctrl->host_config.common_config,
  2440. &dsi_ctrl->host_config.u.cmd_engine);
  2441. dsi_ctrl->hw.ops.setup_cmd_stream(&dsi_ctrl->hw,
  2442. &dsi_ctrl->host_config.video_timing,
  2443. dsi_ctrl->host_config.video_timing.h_active * 3,
  2444. 0x0,
  2445. NULL);
  2446. } else {
  2447. dsi_ctrl->hw.ops.video_engine_setup(&dsi_ctrl->hw,
  2448. &dsi_ctrl->host_config.common_config,
  2449. &dsi_ctrl->host_config.u.video_engine);
  2450. dsi_ctrl->hw.ops.set_video_timing(&dsi_ctrl->hw,
  2451. &dsi_ctrl->host_config.video_timing);
  2452. }
  2453. }
  2454. dsi_ctrl->hw.ops.enable_status_interrupts(&dsi_ctrl->hw, 0x0);
  2455. dsi_ctrl_enable_error_interrupts(dsi_ctrl);
  2456. DSI_CTRL_DEBUG(dsi_ctrl, "Host initialization complete, continuous splash status:%d\n",
  2457. is_splash_enabled);
  2458. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x1);
  2459. error:
  2460. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2461. return rc;
  2462. }
  2463. /**
  2464. * dsi_ctrl_isr_configure() - API to register/deregister dsi isr
  2465. * @dsi_ctrl: DSI controller handle.
  2466. * @enable: variable to control register/deregister isr
  2467. */
  2468. void dsi_ctrl_isr_configure(struct dsi_ctrl *dsi_ctrl, bool enable)
  2469. {
  2470. if (!dsi_ctrl)
  2471. return;
  2472. mutex_lock(&dsi_ctrl->ctrl_lock);
  2473. if (enable)
  2474. _dsi_ctrl_setup_isr(dsi_ctrl);
  2475. else
  2476. _dsi_ctrl_destroy_isr(dsi_ctrl);
  2477. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2478. }
  2479. void dsi_ctrl_hs_req_sel(struct dsi_ctrl *dsi_ctrl, bool sel_phy)
  2480. {
  2481. if (!dsi_ctrl)
  2482. return;
  2483. mutex_lock(&dsi_ctrl->ctrl_lock);
  2484. dsi_ctrl->hw.ops.hs_req_sel(&dsi_ctrl->hw, sel_phy);
  2485. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2486. }
  2487. void dsi_ctrl_set_continuous_clk(struct dsi_ctrl *dsi_ctrl, bool enable)
  2488. {
  2489. if (!dsi_ctrl)
  2490. return;
  2491. mutex_lock(&dsi_ctrl->ctrl_lock);
  2492. dsi_ctrl->hw.ops.set_continuous_clk(&dsi_ctrl->hw, enable);
  2493. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2494. }
  2495. int dsi_ctrl_soft_reset(struct dsi_ctrl *dsi_ctrl)
  2496. {
  2497. if (!dsi_ctrl)
  2498. return -EINVAL;
  2499. mutex_lock(&dsi_ctrl->ctrl_lock);
  2500. dsi_ctrl->hw.ops.soft_reset(&dsi_ctrl->hw);
  2501. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2502. DSI_CTRL_DEBUG(dsi_ctrl, "Soft reset complete\n");
  2503. return 0;
  2504. }
  2505. int dsi_ctrl_reset(struct dsi_ctrl *dsi_ctrl, int mask)
  2506. {
  2507. int rc = 0;
  2508. if (!dsi_ctrl)
  2509. return -EINVAL;
  2510. mutex_lock(&dsi_ctrl->ctrl_lock);
  2511. rc = dsi_ctrl->hw.ops.ctrl_reset(&dsi_ctrl->hw, mask);
  2512. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2513. return rc;
  2514. }
  2515. int dsi_ctrl_get_hw_version(struct dsi_ctrl *dsi_ctrl)
  2516. {
  2517. int rc = 0;
  2518. if (!dsi_ctrl)
  2519. return -EINVAL;
  2520. mutex_lock(&dsi_ctrl->ctrl_lock);
  2521. rc = dsi_ctrl->hw.ops.get_hw_version(&dsi_ctrl->hw);
  2522. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2523. return rc;
  2524. }
  2525. int dsi_ctrl_vid_engine_en(struct dsi_ctrl *dsi_ctrl, bool on)
  2526. {
  2527. int rc = 0;
  2528. if (!dsi_ctrl)
  2529. return -EINVAL;
  2530. mutex_lock(&dsi_ctrl->ctrl_lock);
  2531. dsi_ctrl->hw.ops.video_engine_en(&dsi_ctrl->hw, on);
  2532. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2533. return rc;
  2534. }
  2535. int dsi_ctrl_setup_avr(struct dsi_ctrl *dsi_ctrl, bool enable)
  2536. {
  2537. if (!dsi_ctrl)
  2538. return -EINVAL;
  2539. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) {
  2540. mutex_lock(&dsi_ctrl->ctrl_lock);
  2541. dsi_ctrl->hw.ops.setup_avr(&dsi_ctrl->hw, enable);
  2542. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2543. }
  2544. return 0;
  2545. }
  2546. /**
  2547. * dsi_ctrl_host_deinit() - De-Initialize DSI host hardware.
  2548. * @dsi_ctrl: DSI controller handle.
  2549. *
  2550. * De-initializes DSI controller hardware. It can be performed only during
  2551. * DSI_CTRL_POWER_CORE_CLK_ON state after LINK clocks have been turned off.
  2552. *
  2553. * Return: error code.
  2554. */
  2555. int dsi_ctrl_host_deinit(struct dsi_ctrl *dsi_ctrl)
  2556. {
  2557. int rc = 0;
  2558. if (!dsi_ctrl) {
  2559. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2560. return -EINVAL;
  2561. }
  2562. mutex_lock(&dsi_ctrl->ctrl_lock);
  2563. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x0);
  2564. if (rc) {
  2565. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2566. rc);
  2567. DSI_CTRL_ERR(dsi_ctrl, "driver state check failed, rc=%d\n",
  2568. rc);
  2569. goto error;
  2570. }
  2571. DSI_CTRL_DEBUG(dsi_ctrl, "Host deinitization complete\n");
  2572. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_HOST_INIT, 0x0);
  2573. error:
  2574. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2575. return rc;
  2576. }
  2577. /**
  2578. * dsi_ctrl_update_host_config() - update dsi host configuration
  2579. * @dsi_ctrl: DSI controller handle.
  2580. * @config: DSI host configuration.
  2581. * @flags: dsi_mode_flags modifying the behavior
  2582. *
  2583. * Updates driver with new Host configuration to use for host initialization.
  2584. * This function call will only update the software context. The stored
  2585. * configuration information will be used when the host is initialized.
  2586. *
  2587. * Return: error code.
  2588. */
  2589. int dsi_ctrl_update_host_config(struct dsi_ctrl *ctrl,
  2590. struct dsi_host_config *config,
  2591. struct dsi_display_mode *mode, int flags,
  2592. void *clk_handle)
  2593. {
  2594. int rc = 0;
  2595. if (!ctrl || !config) {
  2596. DSI_CTRL_ERR(ctrl, "Invalid params\n");
  2597. return -EINVAL;
  2598. }
  2599. mutex_lock(&ctrl->ctrl_lock);
  2600. rc = dsi_ctrl_validate_panel_info(ctrl, config);
  2601. if (rc) {
  2602. DSI_CTRL_ERR(ctrl, "panel validation failed, rc=%d\n", rc);
  2603. goto error;
  2604. }
  2605. if (!(flags & (DSI_MODE_FLAG_SEAMLESS | DSI_MODE_FLAG_VRR |
  2606. DSI_MODE_FLAG_DYN_CLK))) {
  2607. /*
  2608. * for dynamic clk switch case link frequence would
  2609. * be updated dsi_display_dynamic_clk_switch().
  2610. */
  2611. rc = dsi_ctrl_update_link_freqs(ctrl, config, clk_handle,
  2612. mode);
  2613. if (rc) {
  2614. DSI_CTRL_ERR(ctrl, "failed to update link frequency, rc=%d\n",
  2615. rc);
  2616. goto error;
  2617. }
  2618. }
  2619. DSI_CTRL_DEBUG(ctrl, "Host config updated\n");
  2620. memcpy(&ctrl->host_config, config, sizeof(ctrl->host_config));
  2621. ctrl->mode_bounds.x = ctrl->host_config.video_timing.h_active *
  2622. ctrl->horiz_index;
  2623. ctrl->mode_bounds.y = 0;
  2624. ctrl->mode_bounds.w = ctrl->host_config.video_timing.h_active;
  2625. ctrl->mode_bounds.h = ctrl->host_config.video_timing.v_active;
  2626. memcpy(&ctrl->roi, &ctrl->mode_bounds, sizeof(ctrl->mode_bounds));
  2627. ctrl->modeupdated = true;
  2628. ctrl->roi.x = 0;
  2629. error:
  2630. mutex_unlock(&ctrl->ctrl_lock);
  2631. return rc;
  2632. }
  2633. /**
  2634. * dsi_ctrl_validate_timing() - validate a video timing configuration
  2635. * @dsi_ctrl: DSI controller handle.
  2636. * @timing: Pointer to timing data.
  2637. *
  2638. * Driver will validate if the timing configuration is supported on the
  2639. * controller hardware.
  2640. *
  2641. * Return: error code if timing is not supported.
  2642. */
  2643. int dsi_ctrl_validate_timing(struct dsi_ctrl *dsi_ctrl,
  2644. struct dsi_mode_info *mode)
  2645. {
  2646. int rc = 0;
  2647. if (!dsi_ctrl || !mode) {
  2648. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2649. return -EINVAL;
  2650. }
  2651. return rc;
  2652. }
  2653. /**
  2654. * dsi_ctrl_cmd_transfer() - Transfer commands on DSI link
  2655. * @dsi_ctrl: DSI controller handle.
  2656. * @msg: Message to transfer on DSI link.
  2657. * @flags: Modifiers for message transfer.
  2658. *
  2659. * Command transfer can be done only when command engine is enabled. The
  2660. * transfer API will block until either the command transfer finishes or
  2661. * the timeout value is reached. If the trigger is deferred, it will return
  2662. * without triggering the transfer. Command parameters are programmed to
  2663. * hardware.
  2664. *
  2665. * Return: error code.
  2666. */
  2667. int dsi_ctrl_cmd_transfer(struct dsi_ctrl *dsi_ctrl,
  2668. const struct mipi_dsi_msg *msg,
  2669. u32 flags)
  2670. {
  2671. int rc = 0;
  2672. if (!dsi_ctrl || !msg) {
  2673. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2674. return -EINVAL;
  2675. }
  2676. mutex_lock(&dsi_ctrl->ctrl_lock);
  2677. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_CMD_TX, 0x0);
  2678. if (rc) {
  2679. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2680. rc);
  2681. goto error;
  2682. }
  2683. if (flags & DSI_CTRL_CMD_READ) {
  2684. rc = dsi_message_rx(dsi_ctrl, msg, flags);
  2685. if (rc <= 0)
  2686. DSI_CTRL_ERR(dsi_ctrl, "read message failed read length, rc=%d\n",
  2687. rc);
  2688. } else {
  2689. rc = dsi_message_tx(dsi_ctrl, msg, flags);
  2690. if (rc)
  2691. DSI_CTRL_ERR(dsi_ctrl, "command msg transfer failed, rc = %d\n",
  2692. rc);
  2693. }
  2694. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_CMD_TX, 0x0);
  2695. error:
  2696. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2697. return rc;
  2698. }
  2699. /**
  2700. * dsi_ctrl_cmd_tx_trigger() - Trigger a deferred command.
  2701. * @dsi_ctrl: DSI controller handle.
  2702. * @flags: Modifiers.
  2703. *
  2704. * Return: error code.
  2705. */
  2706. int dsi_ctrl_cmd_tx_trigger(struct dsi_ctrl *dsi_ctrl, u32 flags)
  2707. {
  2708. int rc = 0;
  2709. struct dsi_ctrl_hw_ops dsi_hw_ops;
  2710. if (!dsi_ctrl) {
  2711. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2712. return -EINVAL;
  2713. }
  2714. dsi_hw_ops = dsi_ctrl->hw.ops;
  2715. SDE_EVT32(dsi_ctrl->cell_index, SDE_EVTLOG_FUNC_ENTRY, flags);
  2716. /* Dont trigger the command if this is not the last ocmmand */
  2717. if (!(flags & DSI_CTRL_CMD_LAST_COMMAND))
  2718. return rc;
  2719. mutex_lock(&dsi_ctrl->ctrl_lock);
  2720. if (!(flags & DSI_CTRL_CMD_BROADCAST_MASTER))
  2721. dsi_hw_ops.trigger_command_dma(&dsi_ctrl->hw);
  2722. if ((flags & DSI_CTRL_CMD_BROADCAST) &&
  2723. (flags & DSI_CTRL_CMD_BROADCAST_MASTER)) {
  2724. dsi_ctrl_wait_for_video_done(dsi_ctrl);
  2725. if (dsi_hw_ops.mask_error_intr)
  2726. dsi_hw_ops.mask_error_intr(&dsi_ctrl->hw,
  2727. BIT(DSI_FIFO_OVERFLOW), true);
  2728. atomic_set(&dsi_ctrl->dma_irq_trig, 0);
  2729. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  2730. DSI_SINT_CMD_MODE_DMA_DONE, NULL);
  2731. reinit_completion(&dsi_ctrl->irq_info.cmd_dma_done);
  2732. /* trigger command */
  2733. dsi_hw_ops.trigger_command_dma(&dsi_ctrl->hw);
  2734. if (flags & DSI_CTRL_CMD_ASYNC_WAIT) {
  2735. dsi_ctrl->dma_wait_queued = true;
  2736. queue_work(dsi_ctrl->dma_cmd_workq,
  2737. &dsi_ctrl->dma_cmd_wait);
  2738. } else {
  2739. dsi_ctrl->dma_wait_queued = false;
  2740. dsi_ctrl_dma_cmd_wait_for_done(&dsi_ctrl->dma_cmd_wait);
  2741. }
  2742. if (dsi_hw_ops.mask_error_intr &&
  2743. !dsi_ctrl->esd_check_underway)
  2744. dsi_hw_ops.mask_error_intr(&dsi_ctrl->hw,
  2745. BIT(DSI_FIFO_OVERFLOW), false);
  2746. if (flags & DSI_CTRL_CMD_NON_EMBEDDED_MODE) {
  2747. dsi_hw_ops.soft_reset(&dsi_ctrl->hw);
  2748. dsi_ctrl->cmd_len = 0;
  2749. }
  2750. }
  2751. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2752. return rc;
  2753. }
  2754. /**
  2755. * dsi_ctrl_cache_misr - Cache frame MISR value
  2756. * @dsi_ctrl: Pointer to associated dsi_ctrl structure
  2757. */
  2758. void dsi_ctrl_cache_misr(struct dsi_ctrl *dsi_ctrl)
  2759. {
  2760. u32 misr;
  2761. if (!dsi_ctrl || !dsi_ctrl->hw.ops.collect_misr)
  2762. return;
  2763. misr = dsi_ctrl->hw.ops.collect_misr(&dsi_ctrl->hw,
  2764. dsi_ctrl->host_config.panel_mode);
  2765. if (misr)
  2766. dsi_ctrl->misr_cache = misr;
  2767. DSI_CTRL_DEBUG(dsi_ctrl, "misr_cache = %x\n", dsi_ctrl->misr_cache);
  2768. }
  2769. /**
  2770. * dsi_ctrl_get_host_engine_init_state() - Return host init state
  2771. * @dsi_ctrl: DSI controller handle.
  2772. * @state: Controller initialization state
  2773. *
  2774. * Return: error code.
  2775. */
  2776. int dsi_ctrl_get_host_engine_init_state(struct dsi_ctrl *dsi_ctrl,
  2777. bool *state)
  2778. {
  2779. if (!dsi_ctrl || !state) {
  2780. DSI_CTRL_ERR(dsi_ctrl, "Invalid Params\n");
  2781. return -EINVAL;
  2782. }
  2783. mutex_lock(&dsi_ctrl->ctrl_lock);
  2784. *state = dsi_ctrl->current_state.host_initialized;
  2785. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2786. return 0;
  2787. }
  2788. /**
  2789. * dsi_ctrl_update_host_engine_state_for_cont_splash() -
  2790. * set engine state for dsi controller during continuous splash
  2791. * @dsi_ctrl: DSI controller handle.
  2792. * @state: Engine state.
  2793. *
  2794. * Set host engine state for DSI controller during continuous splash.
  2795. *
  2796. * Return: error code.
  2797. */
  2798. int dsi_ctrl_update_host_engine_state_for_cont_splash(struct dsi_ctrl *dsi_ctrl,
  2799. enum dsi_engine_state state)
  2800. {
  2801. int rc = 0;
  2802. if (!dsi_ctrl || (state >= DSI_CTRL_ENGINE_MAX)) {
  2803. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2804. return -EINVAL;
  2805. }
  2806. mutex_lock(&dsi_ctrl->ctrl_lock);
  2807. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_HOST_ENGINE, state);
  2808. if (rc) {
  2809. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2810. rc);
  2811. goto error;
  2812. }
  2813. DSI_CTRL_DEBUG(dsi_ctrl, "Set host engine state = %d\n", state);
  2814. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_HOST_ENGINE, state);
  2815. error:
  2816. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2817. return rc;
  2818. }
  2819. /**
  2820. * dsi_ctrl_set_power_state() - set power state for dsi controller
  2821. * @dsi_ctrl: DSI controller handle.
  2822. * @state: Power state.
  2823. *
  2824. * Set power state for DSI controller. Power state can be changed only when
  2825. * Controller, Video and Command engines are turned off.
  2826. *
  2827. * Return: error code.
  2828. */
  2829. int dsi_ctrl_set_power_state(struct dsi_ctrl *dsi_ctrl,
  2830. enum dsi_power_state state)
  2831. {
  2832. int rc = 0;
  2833. if (!dsi_ctrl || (state >= DSI_CTRL_POWER_MAX)) {
  2834. DSI_CTRL_ERR(dsi_ctrl, "Invalid Params\n");
  2835. return -EINVAL;
  2836. }
  2837. mutex_lock(&dsi_ctrl->ctrl_lock);
  2838. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_POWER_STATE_CHANGE,
  2839. state);
  2840. if (rc) {
  2841. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2842. rc);
  2843. goto error;
  2844. }
  2845. if (state == DSI_CTRL_POWER_VREG_ON) {
  2846. rc = dsi_ctrl_enable_supplies(dsi_ctrl, true);
  2847. if (rc) {
  2848. DSI_CTRL_ERR(dsi_ctrl, "failed to enable voltage supplies, rc=%d\n",
  2849. rc);
  2850. goto error;
  2851. }
  2852. } else if (state == DSI_CTRL_POWER_VREG_OFF) {
  2853. rc = dsi_ctrl_enable_supplies(dsi_ctrl, false);
  2854. if (rc) {
  2855. DSI_CTRL_ERR(dsi_ctrl, "failed to disable vreg supplies, rc=%d\n",
  2856. rc);
  2857. goto error;
  2858. }
  2859. }
  2860. DSI_CTRL_DEBUG(dsi_ctrl, "Power state updated to %d\n", state);
  2861. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_POWER_STATE_CHANGE, state);
  2862. error:
  2863. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2864. return rc;
  2865. }
  2866. /**
  2867. * dsi_ctrl_set_tpg_state() - enable/disable test pattern on the controller
  2868. * @dsi_ctrl: DSI controller handle.
  2869. * @on: enable/disable test pattern.
  2870. *
  2871. * Test pattern can be enabled only after Video engine (for video mode panels)
  2872. * or command engine (for cmd mode panels) is enabled.
  2873. *
  2874. * Return: error code.
  2875. */
  2876. int dsi_ctrl_set_tpg_state(struct dsi_ctrl *dsi_ctrl, bool on)
  2877. {
  2878. int rc = 0;
  2879. if (!dsi_ctrl) {
  2880. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2881. return -EINVAL;
  2882. }
  2883. mutex_lock(&dsi_ctrl->ctrl_lock);
  2884. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_TPG, on);
  2885. if (rc) {
  2886. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2887. rc);
  2888. goto error;
  2889. }
  2890. if (on) {
  2891. if (dsi_ctrl->host_config.panel_mode == DSI_OP_VIDEO_MODE) {
  2892. dsi_ctrl->hw.ops.video_test_pattern_setup(&dsi_ctrl->hw,
  2893. DSI_TEST_PATTERN_INC,
  2894. 0xFFFF);
  2895. } else {
  2896. dsi_ctrl->hw.ops.cmd_test_pattern_setup(
  2897. &dsi_ctrl->hw,
  2898. DSI_TEST_PATTERN_INC,
  2899. 0xFFFF,
  2900. 0x0);
  2901. }
  2902. }
  2903. dsi_ctrl->hw.ops.test_pattern_enable(&dsi_ctrl->hw, on);
  2904. DSI_CTRL_DEBUG(dsi_ctrl, "Set test pattern state=%d\n", on);
  2905. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_TPG, on);
  2906. error:
  2907. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2908. return rc;
  2909. }
  2910. /**
  2911. * dsi_ctrl_set_host_engine_state() - set host engine state
  2912. * @dsi_ctrl: DSI Controller handle.
  2913. * @state: Engine state.
  2914. *
  2915. * Host engine state can be modified only when DSI controller power state is
  2916. * set to DSI_CTRL_POWER_LINK_CLK_ON and cmd, video engines are disabled.
  2917. *
  2918. * Return: error code.
  2919. */
  2920. int dsi_ctrl_set_host_engine_state(struct dsi_ctrl *dsi_ctrl,
  2921. enum dsi_engine_state state)
  2922. {
  2923. int rc = 0;
  2924. if (!dsi_ctrl || (state >= DSI_CTRL_ENGINE_MAX)) {
  2925. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2926. return -EINVAL;
  2927. }
  2928. mutex_lock(&dsi_ctrl->ctrl_lock);
  2929. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_HOST_ENGINE, state);
  2930. if (rc) {
  2931. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2932. rc);
  2933. goto error;
  2934. }
  2935. if (state == DSI_CTRL_ENGINE_ON)
  2936. dsi_ctrl->hw.ops.ctrl_en(&dsi_ctrl->hw, true);
  2937. else
  2938. dsi_ctrl->hw.ops.ctrl_en(&dsi_ctrl->hw, false);
  2939. DSI_CTRL_DEBUG(dsi_ctrl, "Set host engine state = %d\n", state);
  2940. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_HOST_ENGINE, state);
  2941. error:
  2942. mutex_unlock(&dsi_ctrl->ctrl_lock);
  2943. return rc;
  2944. }
  2945. /**
  2946. * dsi_ctrl_set_cmd_engine_state() - set command engine state
  2947. * @dsi_ctrl: DSI Controller handle.
  2948. * @state: Engine state.
  2949. *
  2950. * Command engine state can be modified only when DSI controller power state is
  2951. * set to DSI_CTRL_POWER_LINK_CLK_ON.
  2952. *
  2953. * Return: error code.
  2954. */
  2955. int dsi_ctrl_set_cmd_engine_state(struct dsi_ctrl *dsi_ctrl,
  2956. enum dsi_engine_state state)
  2957. {
  2958. int rc = 0;
  2959. if (!dsi_ctrl || (state >= DSI_CTRL_ENGINE_MAX)) {
  2960. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2961. return -EINVAL;
  2962. }
  2963. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_CMD_ENGINE, state);
  2964. if (rc) {
  2965. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  2966. rc);
  2967. goto error;
  2968. }
  2969. if (state == DSI_CTRL_ENGINE_ON)
  2970. dsi_ctrl->hw.ops.cmd_engine_en(&dsi_ctrl->hw, true);
  2971. else
  2972. dsi_ctrl->hw.ops.cmd_engine_en(&dsi_ctrl->hw, false);
  2973. DSI_CTRL_DEBUG(dsi_ctrl, "Set cmd engine state = %d\n", state);
  2974. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_CMD_ENGINE, state);
  2975. error:
  2976. return rc;
  2977. }
  2978. /**
  2979. * dsi_ctrl_set_vid_engine_state() - set video engine state
  2980. * @dsi_ctrl: DSI Controller handle.
  2981. * @state: Engine state.
  2982. *
  2983. * Video engine state can be modified only when DSI controller power state is
  2984. * set to DSI_CTRL_POWER_LINK_CLK_ON.
  2985. *
  2986. * Return: error code.
  2987. */
  2988. int dsi_ctrl_set_vid_engine_state(struct dsi_ctrl *dsi_ctrl,
  2989. enum dsi_engine_state state)
  2990. {
  2991. int rc = 0;
  2992. bool on;
  2993. if (!dsi_ctrl || (state >= DSI_CTRL_ENGINE_MAX)) {
  2994. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  2995. return -EINVAL;
  2996. }
  2997. mutex_lock(&dsi_ctrl->ctrl_lock);
  2998. rc = dsi_ctrl_check_state(dsi_ctrl, DSI_CTRL_OP_VID_ENGINE, state);
  2999. if (rc) {
  3000. DSI_CTRL_ERR(dsi_ctrl, "Controller state check failed, rc=%d\n",
  3001. rc);
  3002. goto error;
  3003. }
  3004. on = (state == DSI_CTRL_ENGINE_ON) ? true : false;
  3005. dsi_ctrl->hw.ops.video_engine_en(&dsi_ctrl->hw, on);
  3006. /* perform a reset when turning off video engine */
  3007. if (!on)
  3008. dsi_ctrl->hw.ops.soft_reset(&dsi_ctrl->hw);
  3009. DSI_CTRL_DEBUG(dsi_ctrl, "Set video engine state = %d\n", state);
  3010. dsi_ctrl_update_state(dsi_ctrl, DSI_CTRL_OP_VID_ENGINE, state);
  3011. error:
  3012. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3013. return rc;
  3014. }
  3015. /**
  3016. * dsi_ctrl_set_ulps() - set ULPS state for DSI lanes.
  3017. * @dsi_ctrl: DSI controller handle.
  3018. * @enable: enable/disable ULPS.
  3019. *
  3020. * ULPS can be enabled/disabled after DSI host engine is turned on.
  3021. *
  3022. * Return: error code.
  3023. */
  3024. int dsi_ctrl_set_ulps(struct dsi_ctrl *dsi_ctrl, bool enable)
  3025. {
  3026. int rc = 0;
  3027. if (!dsi_ctrl) {
  3028. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3029. return -EINVAL;
  3030. }
  3031. mutex_lock(&dsi_ctrl->ctrl_lock);
  3032. if (enable)
  3033. rc = dsi_enable_ulps(dsi_ctrl);
  3034. else
  3035. rc = dsi_disable_ulps(dsi_ctrl);
  3036. if (rc) {
  3037. DSI_CTRL_ERR(dsi_ctrl, "Ulps state change(%d) failed, rc=%d\n",
  3038. enable, rc);
  3039. goto error;
  3040. }
  3041. DSI_CTRL_DEBUG(dsi_ctrl, "ULPS state = %d\n", enable);
  3042. error:
  3043. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3044. return rc;
  3045. }
  3046. /**
  3047. * dsi_ctrl_set_clamp_state() - set clamp state for DSI phy
  3048. * @dsi_ctrl: DSI controller handle.
  3049. * @enable: enable/disable clamping.
  3050. *
  3051. * Clamps can be enabled/disabled while DSI controller is still turned on.
  3052. *
  3053. * Return: error code.
  3054. */
  3055. int dsi_ctrl_set_clamp_state(struct dsi_ctrl *dsi_ctrl,
  3056. bool enable, bool ulps_enabled)
  3057. {
  3058. int rc = 0;
  3059. if (!dsi_ctrl) {
  3060. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3061. return -EINVAL;
  3062. }
  3063. if (!dsi_ctrl->hw.ops.clamp_enable ||
  3064. !dsi_ctrl->hw.ops.clamp_disable) {
  3065. DSI_CTRL_DEBUG(dsi_ctrl, "No clamp control for DSI controller\n");
  3066. return 0;
  3067. }
  3068. mutex_lock(&dsi_ctrl->ctrl_lock);
  3069. rc = dsi_enable_io_clamp(dsi_ctrl, enable, ulps_enabled);
  3070. if (rc) {
  3071. DSI_CTRL_ERR(dsi_ctrl, "Failed to enable IO clamp\n");
  3072. goto error;
  3073. }
  3074. DSI_CTRL_DEBUG(dsi_ctrl, "Clamp state = %d\n", enable);
  3075. error:
  3076. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3077. return rc;
  3078. }
  3079. /**
  3080. * dsi_ctrl_set_clock_source() - set clock source fpr dsi link clocks
  3081. * @dsi_ctrl: DSI controller handle.
  3082. * @source_clks: Source clocks for DSI link clocks.
  3083. *
  3084. * Clock source should be changed while link clocks are disabled.
  3085. *
  3086. * Return: error code.
  3087. */
  3088. int dsi_ctrl_set_clock_source(struct dsi_ctrl *dsi_ctrl,
  3089. struct dsi_clk_link_set *source_clks)
  3090. {
  3091. int rc = 0;
  3092. if (!dsi_ctrl || !source_clks) {
  3093. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3094. return -EINVAL;
  3095. }
  3096. mutex_lock(&dsi_ctrl->ctrl_lock);
  3097. rc = dsi_clk_update_parent(source_clks, &dsi_ctrl->clk_info.rcg_clks);
  3098. if (rc) {
  3099. DSI_CTRL_ERR(dsi_ctrl, "Failed to update link clk parent, rc=%d\n",
  3100. rc);
  3101. (void)dsi_clk_update_parent(&dsi_ctrl->clk_info.pll_op_clks,
  3102. &dsi_ctrl->clk_info.rcg_clks);
  3103. goto error;
  3104. }
  3105. dsi_ctrl->clk_info.pll_op_clks.byte_clk = source_clks->byte_clk;
  3106. dsi_ctrl->clk_info.pll_op_clks.pixel_clk = source_clks->pixel_clk;
  3107. DSI_CTRL_DEBUG(dsi_ctrl, "Source clocks are updated\n");
  3108. error:
  3109. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3110. return rc;
  3111. }
  3112. /**
  3113. * dsi_ctrl_setup_misr() - Setup frame MISR
  3114. * @dsi_ctrl: DSI controller handle.
  3115. * @enable: enable/disable MISR.
  3116. * @frame_count: Number of frames to accumulate MISR.
  3117. *
  3118. * Return: error code.
  3119. */
  3120. int dsi_ctrl_setup_misr(struct dsi_ctrl *dsi_ctrl,
  3121. bool enable,
  3122. u32 frame_count)
  3123. {
  3124. if (!dsi_ctrl) {
  3125. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3126. return -EINVAL;
  3127. }
  3128. if (!dsi_ctrl->hw.ops.setup_misr)
  3129. return 0;
  3130. mutex_lock(&dsi_ctrl->ctrl_lock);
  3131. dsi_ctrl->misr_enable = enable;
  3132. dsi_ctrl->hw.ops.setup_misr(&dsi_ctrl->hw,
  3133. dsi_ctrl->host_config.panel_mode,
  3134. enable, frame_count);
  3135. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3136. return 0;
  3137. }
  3138. /**
  3139. * dsi_ctrl_collect_misr() - Read frame MISR
  3140. * @dsi_ctrl: DSI controller handle.
  3141. *
  3142. * Return: MISR value.
  3143. */
  3144. u32 dsi_ctrl_collect_misr(struct dsi_ctrl *dsi_ctrl)
  3145. {
  3146. u32 misr;
  3147. if (!dsi_ctrl || !dsi_ctrl->hw.ops.collect_misr)
  3148. return 0;
  3149. misr = dsi_ctrl->hw.ops.collect_misr(&dsi_ctrl->hw,
  3150. dsi_ctrl->host_config.panel_mode);
  3151. if (!misr)
  3152. misr = dsi_ctrl->misr_cache;
  3153. DSI_CTRL_DEBUG(dsi_ctrl, "cached misr = %x, final = %x\n",
  3154. dsi_ctrl->misr_cache, misr);
  3155. return misr;
  3156. }
  3157. void dsi_ctrl_mask_error_status_interrupts(struct dsi_ctrl *dsi_ctrl, u32 idx,
  3158. bool mask_enable)
  3159. {
  3160. if (!dsi_ctrl || !dsi_ctrl->hw.ops.error_intr_ctrl
  3161. || !dsi_ctrl->hw.ops.clear_error_status) {
  3162. DSI_CTRL_ERR(dsi_ctrl, "Invalid params\n");
  3163. return;
  3164. }
  3165. /*
  3166. * Mask DSI error status interrupts and clear error status
  3167. * register
  3168. */
  3169. mutex_lock(&dsi_ctrl->ctrl_lock);
  3170. if (idx & BIT(DSI_ERR_INTR_ALL)) {
  3171. /*
  3172. * The behavior of mask_enable is different in ctrl register
  3173. * and mask register and hence mask_enable is manipulated for
  3174. * selective error interrupt masking vs total error interrupt
  3175. * masking.
  3176. */
  3177. dsi_ctrl->hw.ops.error_intr_ctrl(&dsi_ctrl->hw, !mask_enable);
  3178. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  3179. DSI_ERROR_INTERRUPT_COUNT);
  3180. } else {
  3181. dsi_ctrl->hw.ops.mask_error_intr(&dsi_ctrl->hw, idx,
  3182. mask_enable);
  3183. dsi_ctrl->hw.ops.clear_error_status(&dsi_ctrl->hw,
  3184. DSI_ERROR_INTERRUPT_COUNT);
  3185. }
  3186. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3187. }
  3188. /**
  3189. * dsi_ctrl_irq_update() - Put a irq vote to process DSI error
  3190. * interrupts at any time.
  3191. * @dsi_ctrl: DSI controller handle.
  3192. * @enable: variable to enable/disable irq
  3193. */
  3194. void dsi_ctrl_irq_update(struct dsi_ctrl *dsi_ctrl, bool enable)
  3195. {
  3196. if (!dsi_ctrl)
  3197. return;
  3198. mutex_lock(&dsi_ctrl->ctrl_lock);
  3199. if (enable)
  3200. dsi_ctrl_enable_status_interrupt(dsi_ctrl,
  3201. DSI_SINT_ERROR, NULL);
  3202. else
  3203. dsi_ctrl_disable_status_interrupt(dsi_ctrl,
  3204. DSI_SINT_ERROR);
  3205. mutex_unlock(&dsi_ctrl->ctrl_lock);
  3206. }
  3207. /**
  3208. * dsi_ctrl_wait4dynamic_refresh_done() - Poll for dynamci refresh
  3209. * done interrupt.
  3210. * @dsi_ctrl: DSI controller handle.
  3211. */
  3212. int dsi_ctrl_wait4dynamic_refresh_done(struct dsi_ctrl *ctrl)
  3213. {
  3214. int rc = 0;
  3215. if (!ctrl)
  3216. return 0;
  3217. mutex_lock(&ctrl->ctrl_lock);
  3218. if (ctrl->hw.ops.wait4dynamic_refresh_done)
  3219. rc = ctrl->hw.ops.wait4dynamic_refresh_done(&ctrl->hw);
  3220. mutex_unlock(&ctrl->ctrl_lock);
  3221. return rc;
  3222. }
  3223. /**
  3224. * dsi_ctrl_drv_register() - register platform driver for dsi controller
  3225. */
  3226. void dsi_ctrl_drv_register(void)
  3227. {
  3228. platform_driver_register(&dsi_ctrl_driver);
  3229. }
  3230. /**
  3231. * dsi_ctrl_drv_unregister() - unregister platform driver
  3232. */
  3233. void dsi_ctrl_drv_unregister(void)
  3234. {
  3235. platform_driver_unregister(&dsi_ctrl_driver);
  3236. }