dp_ctrl.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2012-2019, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/types.h>
  6. #include <linux/completion.h>
  7. #include <linux/delay.h>
  8. #include <drm/drm_fixed.h>
  9. #include "dp_ctrl.h"
  10. #include "dp_debug.h"
  11. #define DP_MST_DEBUG(fmt, ...) DP_DEBUG(fmt, ##__VA_ARGS__)
  12. #define DP_CTRL_INTR_READY_FOR_VIDEO BIT(0)
  13. #define DP_CTRL_INTR_IDLE_PATTERN_SENT BIT(3)
  14. #define DP_CTRL_INTR_MST_DP0_VCPF_SENT BIT(0)
  15. #define DP_CTRL_INTR_MST_DP1_VCPF_SENT BIT(3)
  16. /* dp state ctrl */
  17. #define ST_TRAIN_PATTERN_1 BIT(0)
  18. #define ST_TRAIN_PATTERN_2 BIT(1)
  19. #define ST_TRAIN_PATTERN_3 BIT(2)
  20. #define ST_TRAIN_PATTERN_4 BIT(3)
  21. #define ST_SYMBOL_ERR_RATE_MEASUREMENT BIT(4)
  22. #define ST_PRBS7 BIT(5)
  23. #define ST_CUSTOM_80_BIT_PATTERN BIT(6)
  24. #define ST_SEND_VIDEO BIT(7)
  25. #define ST_PUSH_IDLE BIT(8)
  26. #define MST_DP0_PUSH_VCPF BIT(12)
  27. #define MST_DP0_FORCE_VCPF BIT(13)
  28. #define MST_DP1_PUSH_VCPF BIT(14)
  29. #define MST_DP1_FORCE_VCPF BIT(15)
  30. #define MR_LINK_TRAINING1 0x8
  31. #define MR_LINK_SYMBOL_ERM 0x80
  32. #define MR_LINK_PRBS7 0x100
  33. #define MR_LINK_CUSTOM80 0x200
  34. #define MR_LINK_TRAINING4 0x40
  35. #define DP_MAX_LANES 4
  36. struct dp_mst_ch_slot_info {
  37. u32 start_slot;
  38. u32 tot_slots;
  39. };
  40. struct dp_mst_channel_info {
  41. struct dp_mst_ch_slot_info slot_info[DP_STREAM_MAX];
  42. };
  43. struct dp_ctrl_private {
  44. struct dp_ctrl dp_ctrl;
  45. struct device *dev;
  46. struct dp_aux *aux;
  47. struct dp_panel *panel;
  48. struct dp_link *link;
  49. struct dp_power *power;
  50. struct dp_parser *parser;
  51. struct dp_catalog_ctrl *catalog;
  52. struct completion idle_comp;
  53. struct completion video_comp;
  54. bool orientation;
  55. bool power_on;
  56. bool mst_mode;
  57. bool fec_mode;
  58. bool dsc_mode;
  59. atomic_t aborted;
  60. u8 initial_lane_count;
  61. u8 initial_bw_code;
  62. u32 vic;
  63. u32 stream_count;
  64. u32 training_2_pattern;
  65. struct dp_mst_channel_info mst_ch_info;
  66. };
  67. enum notification_status {
  68. NOTIFY_UNKNOWN,
  69. NOTIFY_CONNECT,
  70. NOTIFY_DISCONNECT,
  71. NOTIFY_CONNECT_IRQ_HPD,
  72. NOTIFY_DISCONNECT_IRQ_HPD,
  73. };
  74. static void dp_ctrl_idle_patterns_sent(struct dp_ctrl_private *ctrl)
  75. {
  76. DP_DEBUG("idle_patterns_sent\n");
  77. complete(&ctrl->idle_comp);
  78. }
  79. static void dp_ctrl_video_ready(struct dp_ctrl_private *ctrl)
  80. {
  81. DP_DEBUG("dp_video_ready\n");
  82. complete(&ctrl->video_comp);
  83. }
  84. static void dp_ctrl_abort(struct dp_ctrl *dp_ctrl)
  85. {
  86. struct dp_ctrl_private *ctrl;
  87. if (!dp_ctrl) {
  88. DP_ERR("Invalid input data\n");
  89. return;
  90. }
  91. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  92. atomic_set(&ctrl->aborted, 1);
  93. }
  94. static void dp_ctrl_state_ctrl(struct dp_ctrl_private *ctrl, u32 state)
  95. {
  96. ctrl->catalog->state_ctrl(ctrl->catalog, state);
  97. }
  98. static void dp_ctrl_push_idle(struct dp_ctrl_private *ctrl,
  99. enum dp_stream_id strm)
  100. {
  101. int const idle_pattern_completion_timeout_ms = HZ / 10;
  102. u32 state = 0x0;
  103. if (!ctrl->power_on)
  104. return;
  105. if (!ctrl->mst_mode) {
  106. state = ST_PUSH_IDLE;
  107. goto trigger_idle;
  108. }
  109. if (strm >= DP_STREAM_MAX) {
  110. DP_ERR("mst push idle, invalid stream:%d\n", strm);
  111. return;
  112. }
  113. state |= (strm == DP_STREAM_0) ? MST_DP0_PUSH_VCPF : MST_DP1_PUSH_VCPF;
  114. trigger_idle:
  115. reinit_completion(&ctrl->idle_comp);
  116. dp_ctrl_state_ctrl(ctrl, state);
  117. if (!wait_for_completion_timeout(&ctrl->idle_comp,
  118. idle_pattern_completion_timeout_ms))
  119. DP_WARN("time out\n");
  120. else
  121. DP_DEBUG("mainlink off done\n");
  122. }
  123. /**
  124. * dp_ctrl_configure_source_link_params() - configures DP TX source params
  125. * @ctrl: Display Port Driver data
  126. * @enable: enable or disable DP transmitter
  127. *
  128. * Configures the DP transmitter source params including details such as lane
  129. * configuration, output format and sink/panel timing information.
  130. */
  131. static void dp_ctrl_configure_source_link_params(struct dp_ctrl_private *ctrl,
  132. bool enable)
  133. {
  134. if (enable) {
  135. ctrl->catalog->lane_mapping(ctrl->catalog, ctrl->orientation,
  136. ctrl->parser->l_map);
  137. ctrl->catalog->lane_pnswap(ctrl->catalog,
  138. ctrl->parser->l_pnswap);
  139. ctrl->catalog->mst_config(ctrl->catalog, ctrl->mst_mode);
  140. ctrl->catalog->config_ctrl(ctrl->catalog,
  141. ctrl->link->link_params.lane_count);
  142. ctrl->catalog->mainlink_levels(ctrl->catalog,
  143. ctrl->link->link_params.lane_count);
  144. ctrl->catalog->mainlink_ctrl(ctrl->catalog, true);
  145. } else {
  146. ctrl->catalog->mainlink_ctrl(ctrl->catalog, false);
  147. }
  148. }
  149. static void dp_ctrl_wait4video_ready(struct dp_ctrl_private *ctrl)
  150. {
  151. if (!wait_for_completion_timeout(&ctrl->video_comp, HZ / 2))
  152. DP_WARN("SEND_VIDEO time out\n");
  153. }
  154. static int dp_ctrl_update_sink_vx_px(struct dp_ctrl_private *ctrl)
  155. {
  156. int i, ret;
  157. u8 buf[DP_MAX_LANES];
  158. u8 v_level = ctrl->link->phy_params.v_level;
  159. u8 p_level = ctrl->link->phy_params.p_level;
  160. u8 size = min_t(u8, sizeof(buf), ctrl->link->link_params.lane_count);
  161. u32 max_level_reached = 0;
  162. if (v_level == DP_LINK_VOLTAGE_MAX) {
  163. DP_DEBUG("max voltage swing level reached %d\n", v_level);
  164. max_level_reached |= DP_TRAIN_MAX_SWING_REACHED;
  165. }
  166. if (p_level == DP_LINK_PRE_EMPHASIS_MAX) {
  167. DP_DEBUG("max pre-emphasis level reached %d\n", p_level);
  168. max_level_reached |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  169. }
  170. p_level <<= DP_TRAIN_PRE_EMPHASIS_SHIFT;
  171. for (i = 0; i < size; i++)
  172. buf[i] = v_level | p_level | max_level_reached;
  173. DP_DEBUG("lanes: %d, swing: 0x%x, pre-emp: 0x%x\n",
  174. size, v_level, p_level);
  175. ret = drm_dp_dpcd_write(ctrl->aux->drm_aux,
  176. DP_TRAINING_LANE0_SET, buf, size);
  177. return ret <= 0 ? -EINVAL : 0;
  178. }
  179. static void dp_ctrl_update_hw_vx_px(struct dp_ctrl_private *ctrl)
  180. {
  181. struct dp_link *link = ctrl->link;
  182. bool high = false;
  183. if (ctrl->link->link_params.bw_code == DP_LINK_BW_5_4 ||
  184. ctrl->link->link_params.bw_code == DP_LINK_BW_8_1)
  185. high = true;
  186. ctrl->catalog->update_vx_px(ctrl->catalog,
  187. link->phy_params.v_level, link->phy_params.p_level, high);
  188. }
  189. static int dp_ctrl_update_sink_pattern(struct dp_ctrl_private *ctrl, u8 pattern)
  190. {
  191. u8 buf = pattern;
  192. int ret;
  193. DP_DEBUG("sink: pattern=%x\n", pattern);
  194. if (pattern && pattern != DP_TRAINING_PATTERN_4)
  195. buf |= DP_LINK_SCRAMBLING_DISABLE;
  196. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  197. DP_TRAINING_PATTERN_SET, buf);
  198. return ret <= 0 ? -EINVAL : 0;
  199. }
  200. static int dp_ctrl_read_link_status(struct dp_ctrl_private *ctrl,
  201. u8 *link_status)
  202. {
  203. int ret = 0, len;
  204. u32 const offset = DP_LANE_ALIGN_STATUS_UPDATED - DP_LANE0_1_STATUS;
  205. u32 link_status_read_max_retries = 100;
  206. while (--link_status_read_max_retries) {
  207. len = drm_dp_dpcd_read_link_status(ctrl->aux->drm_aux,
  208. link_status);
  209. if (len != DP_LINK_STATUS_SIZE) {
  210. DP_ERR("DP link status read failed, err: %d\n", len);
  211. ret = len;
  212. break;
  213. }
  214. if (!(link_status[offset] & DP_LINK_STATUS_UPDATED))
  215. break;
  216. }
  217. return ret;
  218. }
  219. static int dp_ctrl_lane_count_down_shift(struct dp_ctrl_private *ctrl)
  220. {
  221. int ret = -EAGAIN;
  222. u8 lanes = ctrl->link->link_params.lane_count;
  223. if (ctrl->panel->link_info.revision != 0x14)
  224. return -EINVAL;
  225. switch (lanes) {
  226. case 4:
  227. ctrl->link->link_params.lane_count = 2;
  228. break;
  229. case 2:
  230. ctrl->link->link_params.lane_count = 1;
  231. break;
  232. default:
  233. if (lanes != ctrl->initial_lane_count)
  234. ret = -EINVAL;
  235. break;
  236. }
  237. DP_DEBUG("new lane count=%d\n", ctrl->link->link_params.lane_count);
  238. return ret;
  239. }
  240. static bool dp_ctrl_is_link_rate_rbr(struct dp_ctrl_private *ctrl)
  241. {
  242. return ctrl->link->link_params.bw_code == DP_LINK_BW_1_62;
  243. }
  244. static u8 dp_ctrl_get_active_lanes(struct dp_ctrl_private *ctrl,
  245. u8 *link_status)
  246. {
  247. u8 lane, count = 0;
  248. for (lane = 0; lane < ctrl->link->link_params.lane_count; lane++) {
  249. if (link_status[lane / 2] & (1 << (lane * 4)))
  250. count++;
  251. else
  252. break;
  253. }
  254. return count;
  255. }
  256. static int dp_ctrl_link_training_1(struct dp_ctrl_private *ctrl)
  257. {
  258. int tries, old_v_level, ret = -EINVAL;
  259. u8 link_status[DP_LINK_STATUS_SIZE];
  260. u8 pattern = 0;
  261. int const maximum_retries = 5;
  262. ctrl->aux->state &= ~DP_STATE_TRAIN_1_FAILED;
  263. ctrl->aux->state &= ~DP_STATE_TRAIN_1_SUCCEEDED;
  264. ctrl->aux->state |= DP_STATE_TRAIN_1_STARTED;
  265. dp_ctrl_state_ctrl(ctrl, 0);
  266. /* Make sure to clear the current pattern before starting a new one */
  267. wmb();
  268. tries = 0;
  269. old_v_level = ctrl->link->phy_params.v_level;
  270. while (!atomic_read(&ctrl->aborted)) {
  271. /* update hardware with current swing/pre-emp values */
  272. dp_ctrl_update_hw_vx_px(ctrl);
  273. if (!pattern) {
  274. pattern = DP_TRAINING_PATTERN_1;
  275. ctrl->catalog->set_pattern(ctrl->catalog, pattern);
  276. /* update sink with current settings */
  277. ret = dp_ctrl_update_sink_pattern(ctrl, pattern);
  278. if (ret)
  279. break;
  280. }
  281. ret = dp_ctrl_update_sink_vx_px(ctrl);
  282. if (ret)
  283. break;
  284. drm_dp_link_train_clock_recovery_delay(ctrl->panel->dpcd);
  285. ret = dp_ctrl_read_link_status(ctrl, link_status);
  286. if (ret)
  287. break;
  288. if (!drm_dp_clock_recovery_ok(link_status,
  289. ctrl->link->link_params.lane_count))
  290. ret = -EINVAL;
  291. else
  292. break;
  293. if (ctrl->link->phy_params.v_level == DP_LINK_VOLTAGE_MAX) {
  294. pr_err_ratelimited("max v_level reached\n");
  295. break;
  296. }
  297. if (old_v_level == ctrl->link->phy_params.v_level) {
  298. if (++tries >= maximum_retries) {
  299. DP_ERR("max tries reached\n");
  300. ret = -ETIMEDOUT;
  301. break;
  302. }
  303. } else {
  304. tries = 0;
  305. old_v_level = ctrl->link->phy_params.v_level;
  306. }
  307. DP_DEBUG("clock recovery not done, adjusting vx px\n");
  308. ctrl->link->adjust_levels(ctrl->link, link_status);
  309. }
  310. if (ret && dp_ctrl_is_link_rate_rbr(ctrl)) {
  311. u8 active_lanes = dp_ctrl_get_active_lanes(ctrl, link_status);
  312. if (active_lanes) {
  313. ctrl->link->link_params.lane_count = active_lanes;
  314. ctrl->link->link_params.bw_code = ctrl->initial_bw_code;
  315. /* retry with new settings */
  316. ret = -EAGAIN;
  317. }
  318. }
  319. ctrl->aux->state &= ~DP_STATE_TRAIN_1_STARTED;
  320. if (ret)
  321. ctrl->aux->state |= DP_STATE_TRAIN_1_FAILED;
  322. else
  323. ctrl->aux->state |= DP_STATE_TRAIN_1_SUCCEEDED;
  324. return ret;
  325. }
  326. static int dp_ctrl_link_rate_down_shift(struct dp_ctrl_private *ctrl)
  327. {
  328. int ret = 0;
  329. if (!ctrl)
  330. return -EINVAL;
  331. switch (ctrl->link->link_params.bw_code) {
  332. case DP_LINK_BW_8_1:
  333. ctrl->link->link_params.bw_code = DP_LINK_BW_5_4;
  334. break;
  335. case DP_LINK_BW_5_4:
  336. ctrl->link->link_params.bw_code = DP_LINK_BW_2_7;
  337. break;
  338. case DP_LINK_BW_2_7:
  339. case DP_LINK_BW_1_62:
  340. default:
  341. ctrl->link->link_params.bw_code = DP_LINK_BW_1_62;
  342. break;
  343. }
  344. DP_DEBUG("new bw code=0x%x\n", ctrl->link->link_params.bw_code);
  345. return ret;
  346. }
  347. static void dp_ctrl_clear_training_pattern(struct dp_ctrl_private *ctrl)
  348. {
  349. dp_ctrl_update_sink_pattern(ctrl, 0);
  350. drm_dp_link_train_channel_eq_delay(ctrl->panel->dpcd);
  351. }
  352. static int dp_ctrl_link_training_2(struct dp_ctrl_private *ctrl)
  353. {
  354. int tries = 0, ret = -EINVAL;
  355. u8 dpcd_pattern, pattern = 0;
  356. int const maximum_retries = 5;
  357. u8 link_status[DP_LINK_STATUS_SIZE];
  358. ctrl->aux->state &= ~DP_STATE_TRAIN_2_FAILED;
  359. ctrl->aux->state &= ~DP_STATE_TRAIN_2_SUCCEEDED;
  360. ctrl->aux->state |= DP_STATE_TRAIN_2_STARTED;
  361. dp_ctrl_state_ctrl(ctrl, 0);
  362. /* Make sure to clear the current pattern before starting a new one */
  363. wmb();
  364. dpcd_pattern = ctrl->training_2_pattern;
  365. while (!atomic_read(&ctrl->aborted)) {
  366. /* update hardware with current swing/pre-emp values */
  367. dp_ctrl_update_hw_vx_px(ctrl);
  368. if (!pattern) {
  369. pattern = dpcd_pattern;
  370. /* program hw to send pattern */
  371. ctrl->catalog->set_pattern(ctrl->catalog, pattern);
  372. /* update sink with current pattern */
  373. ret = dp_ctrl_update_sink_pattern(ctrl, pattern);
  374. if (ret)
  375. break;
  376. }
  377. ret = dp_ctrl_update_sink_vx_px(ctrl);
  378. if (ret)
  379. break;
  380. drm_dp_link_train_channel_eq_delay(ctrl->panel->dpcd);
  381. ret = dp_ctrl_read_link_status(ctrl, link_status);
  382. if (ret)
  383. break;
  384. /* check if CR bits still remain set */
  385. if (!drm_dp_clock_recovery_ok(link_status,
  386. ctrl->link->link_params.lane_count)) {
  387. ret = -EINVAL;
  388. break;
  389. }
  390. if (!drm_dp_channel_eq_ok(link_status,
  391. ctrl->link->link_params.lane_count))
  392. ret = -EINVAL;
  393. else
  394. break;
  395. if (tries >= maximum_retries) {
  396. ret = dp_ctrl_lane_count_down_shift(ctrl);
  397. break;
  398. }
  399. tries++;
  400. ctrl->link->adjust_levels(ctrl->link, link_status);
  401. }
  402. ctrl->aux->state &= ~DP_STATE_TRAIN_2_STARTED;
  403. if (ret)
  404. ctrl->aux->state |= DP_STATE_TRAIN_2_FAILED;
  405. else
  406. ctrl->aux->state |= DP_STATE_TRAIN_2_SUCCEEDED;
  407. return ret;
  408. }
  409. static int dp_ctrl_link_train(struct dp_ctrl_private *ctrl)
  410. {
  411. int ret = 0;
  412. u8 const encoding = 0x1, downspread = 0x00;
  413. struct drm_dp_link link_info = {0};
  414. ctrl->link->phy_params.p_level = 0;
  415. ctrl->link->phy_params.v_level = 0;
  416. link_info.num_lanes = ctrl->link->link_params.lane_count;
  417. link_info.rate = drm_dp_bw_code_to_link_rate(
  418. ctrl->link->link_params.bw_code);
  419. link_info.capabilities = ctrl->panel->link_info.capabilities;
  420. ret = drm_dp_link_configure(ctrl->aux->drm_aux, &link_info);
  421. if (ret)
  422. goto end;
  423. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  424. DP_DOWNSPREAD_CTRL, downspread);
  425. if (ret <= 0) {
  426. ret = -EINVAL;
  427. goto end;
  428. }
  429. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  430. DP_MAIN_LINK_CHANNEL_CODING_SET, encoding);
  431. if (ret <= 0) {
  432. ret = -EINVAL;
  433. goto end;
  434. }
  435. ret = dp_ctrl_link_training_1(ctrl);
  436. if (ret) {
  437. DP_ERR("link training #1 failed\n");
  438. goto end;
  439. }
  440. /* print success info as this is a result of user initiated action */
  441. DP_INFO("link training #1 successful\n");
  442. ret = dp_ctrl_link_training_2(ctrl);
  443. if (ret) {
  444. DP_ERR("link training #2 failed\n");
  445. goto end;
  446. }
  447. /* print success info as this is a result of user initiated action */
  448. DP_INFO("link training #2 successful\n");
  449. end:
  450. dp_ctrl_state_ctrl(ctrl, 0);
  451. /* Make sure to clear the current pattern before starting a new one */
  452. wmb();
  453. dp_ctrl_clear_training_pattern(ctrl);
  454. return ret;
  455. }
  456. static int dp_ctrl_setup_main_link(struct dp_ctrl_private *ctrl)
  457. {
  458. int ret = 0;
  459. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN)
  460. goto end;
  461. /*
  462. * As part of previous calls, DP controller state might have
  463. * transitioned to PUSH_IDLE. In order to start transmitting a link
  464. * training pattern, we have to first to a DP software reset.
  465. */
  466. ctrl->catalog->reset(ctrl->catalog);
  467. if (ctrl->fec_mode)
  468. drm_dp_dpcd_writeb(ctrl->aux->drm_aux, DP_FEC_CONFIGURATION,
  469. 0x01);
  470. ret = dp_ctrl_link_train(ctrl);
  471. end:
  472. return ret;
  473. }
  474. static void dp_ctrl_set_clock_rate(struct dp_ctrl_private *ctrl,
  475. char *name, enum dp_pm_type clk_type, u32 rate)
  476. {
  477. u32 num = ctrl->parser->mp[clk_type].num_clk;
  478. struct dss_clk *cfg = ctrl->parser->mp[clk_type].clk_config;
  479. while (num && strcmp(cfg->clk_name, name)) {
  480. num--;
  481. cfg++;
  482. }
  483. DP_DEBUG("setting rate=%d on clk=%s\n", rate, name);
  484. if (num)
  485. cfg->rate = rate;
  486. else
  487. DP_ERR("%s clock could not be set with rate %d\n", name, rate);
  488. }
  489. static int dp_ctrl_enable_link_clock(struct dp_ctrl_private *ctrl)
  490. {
  491. int ret = 0;
  492. u32 rate = drm_dp_bw_code_to_link_rate(ctrl->link->link_params.bw_code);
  493. enum dp_pm_type type = DP_LINK_PM;
  494. DP_DEBUG("rate=%d\n", rate);
  495. dp_ctrl_set_clock_rate(ctrl, "link_clk", type, rate);
  496. ret = ctrl->power->clk_enable(ctrl->power, type, true);
  497. if (ret) {
  498. DP_ERR("Unabled to start link clocks\n");
  499. ret = -EINVAL;
  500. }
  501. return ret;
  502. }
  503. static void dp_ctrl_disable_link_clock(struct dp_ctrl_private *ctrl)
  504. {
  505. ctrl->power->clk_enable(ctrl->power, DP_LINK_PM, false);
  506. }
  507. static void dp_ctrl_select_training_pattern(struct dp_ctrl_private *ctrl,
  508. bool downgrade)
  509. {
  510. u32 pattern;
  511. if (drm_dp_tps4_supported(ctrl->panel->dpcd))
  512. pattern = DP_TRAINING_PATTERN_4;
  513. else if (drm_dp_tps3_supported(ctrl->panel->dpcd))
  514. pattern = DP_TRAINING_PATTERN_3;
  515. else
  516. pattern = DP_TRAINING_PATTERN_2;
  517. if (!downgrade)
  518. goto end;
  519. switch (pattern) {
  520. case DP_TRAINING_PATTERN_4:
  521. pattern = DP_TRAINING_PATTERN_3;
  522. break;
  523. case DP_TRAINING_PATTERN_3:
  524. pattern = DP_TRAINING_PATTERN_2;
  525. break;
  526. default:
  527. break;
  528. }
  529. end:
  530. ctrl->training_2_pattern = pattern;
  531. }
  532. static int dp_ctrl_link_setup(struct dp_ctrl_private *ctrl, bool shallow)
  533. {
  534. int rc = -EINVAL;
  535. bool downgrade = false;
  536. u32 link_train_max_retries = 100;
  537. struct dp_catalog_ctrl *catalog;
  538. struct dp_link_params *link_params;
  539. catalog = ctrl->catalog;
  540. link_params = &ctrl->link->link_params;
  541. catalog->phy_lane_cfg(catalog, ctrl->orientation,
  542. link_params->lane_count);
  543. while (1) {
  544. DP_DEBUG("bw_code=%d, lane_count=%d\n",
  545. link_params->bw_code, link_params->lane_count);
  546. rc = dp_ctrl_enable_link_clock(ctrl);
  547. if (rc)
  548. break;
  549. ctrl->catalog->late_phy_init(ctrl->catalog,
  550. ctrl->link->link_params.lane_count,
  551. ctrl->orientation);
  552. dp_ctrl_configure_source_link_params(ctrl, true);
  553. if (!(--link_train_max_retries % 10)) {
  554. struct dp_link_params *link = &ctrl->link->link_params;
  555. link->lane_count = ctrl->initial_lane_count;
  556. link->bw_code = ctrl->initial_bw_code;
  557. downgrade = true;
  558. }
  559. dp_ctrl_select_training_pattern(ctrl, downgrade);
  560. rc = dp_ctrl_setup_main_link(ctrl);
  561. if (!rc)
  562. break;
  563. /*
  564. * Shallow means link training failure is not important.
  565. * If it fails, we still keep the link clocks on.
  566. * In this mode, the system expects DP to be up
  567. * even though the cable is removed. Disconnect interrupt
  568. * will eventually trigger and shutdown DP.
  569. */
  570. if (shallow) {
  571. rc = 0;
  572. break;
  573. }
  574. if (!link_train_max_retries || atomic_read(&ctrl->aborted))
  575. break;
  576. if (rc != -EAGAIN)
  577. dp_ctrl_link_rate_down_shift(ctrl);
  578. dp_ctrl_configure_source_link_params(ctrl, false);
  579. dp_ctrl_disable_link_clock(ctrl);
  580. /* hw recommended delays before retrying link training */
  581. msleep(20);
  582. }
  583. return rc;
  584. }
  585. static int dp_ctrl_enable_stream_clocks(struct dp_ctrl_private *ctrl,
  586. struct dp_panel *dp_panel)
  587. {
  588. int ret = 0;
  589. u32 pclk;
  590. enum dp_pm_type clk_type;
  591. char clk_name[32] = "";
  592. ret = ctrl->power->set_pixel_clk_parent(ctrl->power,
  593. dp_panel->stream_id);
  594. if (ret)
  595. return ret;
  596. if (dp_panel->stream_id == DP_STREAM_0) {
  597. clk_type = DP_STREAM0_PM;
  598. strlcpy(clk_name, "strm0_pixel_clk", 32);
  599. } else if (dp_panel->stream_id == DP_STREAM_1) {
  600. clk_type = DP_STREAM1_PM;
  601. strlcpy(clk_name, "strm1_pixel_clk", 32);
  602. } else {
  603. DP_ERR("Invalid stream:%d for clk enable\n",
  604. dp_panel->stream_id);
  605. return -EINVAL;
  606. }
  607. pclk = dp_panel->pinfo.widebus_en ?
  608. (dp_panel->pinfo.pixel_clk_khz >> 1) :
  609. (dp_panel->pinfo.pixel_clk_khz);
  610. dp_ctrl_set_clock_rate(ctrl, clk_name, clk_type, pclk);
  611. ret = ctrl->power->clk_enable(ctrl->power, clk_type, true);
  612. if (ret) {
  613. DP_ERR("Unabled to start stream:%d clocks\n",
  614. dp_panel->stream_id);
  615. ret = -EINVAL;
  616. }
  617. return ret;
  618. }
  619. static int dp_ctrl_disable_stream_clocks(struct dp_ctrl_private *ctrl,
  620. struct dp_panel *dp_panel)
  621. {
  622. int ret = 0;
  623. if (dp_panel->stream_id == DP_STREAM_0) {
  624. return ctrl->power->clk_enable(ctrl->power,
  625. DP_STREAM0_PM, false);
  626. } else if (dp_panel->stream_id == DP_STREAM_1) {
  627. return ctrl->power->clk_enable(ctrl->power,
  628. DP_STREAM1_PM, false);
  629. } else {
  630. DP_ERR("Invalid stream:%d for clk disable\n",
  631. dp_panel->stream_id);
  632. ret = -EINVAL;
  633. }
  634. return ret;
  635. }
  636. static int dp_ctrl_host_init(struct dp_ctrl *dp_ctrl, bool flip, bool reset)
  637. {
  638. struct dp_ctrl_private *ctrl;
  639. struct dp_catalog_ctrl *catalog;
  640. if (!dp_ctrl) {
  641. DP_ERR("Invalid input data\n");
  642. return -EINVAL;
  643. }
  644. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  645. ctrl->orientation = flip;
  646. catalog = ctrl->catalog;
  647. if (reset) {
  648. catalog->usb_reset(ctrl->catalog, flip);
  649. catalog->phy_reset(ctrl->catalog);
  650. }
  651. catalog->enable_irq(ctrl->catalog, true);
  652. atomic_set(&ctrl->aborted, 0);
  653. return 0;
  654. }
  655. /**
  656. * dp_ctrl_host_deinit() - Uninitialize DP controller
  657. * @ctrl: Display Port Driver data
  658. *
  659. * Perform required steps to uninitialize DP controller
  660. * and its resources.
  661. */
  662. static void dp_ctrl_host_deinit(struct dp_ctrl *dp_ctrl)
  663. {
  664. struct dp_ctrl_private *ctrl;
  665. if (!dp_ctrl) {
  666. DP_ERR("Invalid input data\n");
  667. return;
  668. }
  669. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  670. ctrl->catalog->enable_irq(ctrl->catalog, false);
  671. DP_DEBUG("Host deinitialized successfully\n");
  672. }
  673. static void dp_ctrl_send_video(struct dp_ctrl_private *ctrl)
  674. {
  675. ctrl->catalog->state_ctrl(ctrl->catalog, ST_SEND_VIDEO);
  676. }
  677. static int dp_ctrl_link_maintenance(struct dp_ctrl *dp_ctrl)
  678. {
  679. int ret = 0;
  680. struct dp_ctrl_private *ctrl;
  681. if (!dp_ctrl) {
  682. DP_ERR("Invalid input data\n");
  683. return -EINVAL;
  684. }
  685. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  686. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_COMPLETED;
  687. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_FAILED;
  688. if (!ctrl->power_on) {
  689. DP_ERR("ctrl off\n");
  690. ret = -EINVAL;
  691. goto end;
  692. }
  693. if (atomic_read(&ctrl->aborted))
  694. goto end;
  695. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_STARTED;
  696. ret = dp_ctrl_setup_main_link(ctrl);
  697. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_STARTED;
  698. if (ret) {
  699. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_FAILED;
  700. goto end;
  701. }
  702. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_COMPLETED;
  703. if (ctrl->stream_count) {
  704. dp_ctrl_send_video(ctrl);
  705. dp_ctrl_wait4video_ready(ctrl);
  706. }
  707. end:
  708. return ret;
  709. }
  710. static void dp_ctrl_process_phy_test_request(struct dp_ctrl *dp_ctrl)
  711. {
  712. int ret = 0;
  713. struct dp_ctrl_private *ctrl;
  714. if (!dp_ctrl) {
  715. DP_ERR("Invalid input data\n");
  716. return;
  717. }
  718. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  719. if (!ctrl->link->phy_params.phy_test_pattern_sel) {
  720. DP_DEBUG("no test pattern selected by sink\n");
  721. return;
  722. }
  723. DP_DEBUG("start\n");
  724. /*
  725. * The global reset will need DP link ralated clocks to be
  726. * running. Add the global reset just before disabling the
  727. * link clocks and core clocks.
  728. */
  729. ctrl->catalog->reset(ctrl->catalog);
  730. ctrl->dp_ctrl.stream_pre_off(&ctrl->dp_ctrl, ctrl->panel);
  731. ctrl->dp_ctrl.stream_off(&ctrl->dp_ctrl, ctrl->panel);
  732. ctrl->dp_ctrl.off(&ctrl->dp_ctrl);
  733. ctrl->aux->init(ctrl->aux, ctrl->parser->aux_cfg);
  734. ret = ctrl->dp_ctrl.on(&ctrl->dp_ctrl, ctrl->mst_mode,
  735. ctrl->fec_mode, ctrl->dsc_mode, false);
  736. if (ret)
  737. DP_ERR("failed to enable DP controller\n");
  738. ctrl->dp_ctrl.stream_on(&ctrl->dp_ctrl, ctrl->panel);
  739. DP_DEBUG("end\n");
  740. }
  741. static void dp_ctrl_send_phy_test_pattern(struct dp_ctrl_private *ctrl)
  742. {
  743. bool success = false;
  744. u32 pattern_sent = 0x0;
  745. u32 pattern_requested = ctrl->link->phy_params.phy_test_pattern_sel;
  746. dp_ctrl_update_hw_vx_px(ctrl);
  747. ctrl->catalog->send_phy_pattern(ctrl->catalog, pattern_requested);
  748. dp_ctrl_update_sink_vx_px(ctrl);
  749. ctrl->link->send_test_response(ctrl->link);
  750. pattern_sent = ctrl->catalog->read_phy_pattern(ctrl->catalog);
  751. DP_DEBUG("pattern_request: %s. pattern_sent: 0x%x\n",
  752. dp_link_get_phy_test_pattern(pattern_requested),
  753. pattern_sent);
  754. switch (pattern_sent) {
  755. case MR_LINK_TRAINING1:
  756. if (pattern_requested ==
  757. DP_TEST_PHY_PATTERN_D10_2_NO_SCRAMBLING)
  758. success = true;
  759. break;
  760. case MR_LINK_SYMBOL_ERM:
  761. if ((pattern_requested ==
  762. DP_TEST_PHY_PATTERN_SYMBOL_ERR_MEASUREMENT_CNT)
  763. || (pattern_requested ==
  764. DP_TEST_PHY_PATTERN_CP2520_PATTERN_1))
  765. success = true;
  766. break;
  767. case MR_LINK_PRBS7:
  768. if (pattern_requested == DP_TEST_PHY_PATTERN_PRBS7)
  769. success = true;
  770. break;
  771. case MR_LINK_CUSTOM80:
  772. if (pattern_requested ==
  773. DP_TEST_PHY_PATTERN_80_BIT_CUSTOM_PATTERN)
  774. success = true;
  775. break;
  776. case MR_LINK_TRAINING4:
  777. if (pattern_requested ==
  778. DP_TEST_PHY_PATTERN_CP2520_PATTERN_3)
  779. success = true;
  780. break;
  781. default:
  782. success = false;
  783. break;
  784. }
  785. DP_DEBUG("%s: %s\n", success ? "success" : "failed",
  786. dp_link_get_phy_test_pattern(pattern_requested));
  787. }
  788. static void dp_ctrl_mst_calculate_rg(struct dp_ctrl_private *ctrl,
  789. struct dp_panel *panel, u32 *p_x_int, u32 *p_y_frac_enum)
  790. {
  791. u64 min_slot_cnt, max_slot_cnt;
  792. u64 raw_target_sc, target_sc_fixp;
  793. u64 ts_denom, ts_enum, ts_int;
  794. u64 pclk = panel->pinfo.pixel_clk_khz;
  795. u64 lclk = panel->link_info.rate;
  796. u64 lanes = panel->link_info.num_lanes;
  797. u64 bpp = panel->pinfo.bpp;
  798. u64 pbn = panel->pbn;
  799. u64 numerator, denominator, temp, temp1, temp2;
  800. u32 x_int = 0, y_frac_enum = 0;
  801. u64 target_strm_sym, ts_int_fixp, ts_frac_fixp, y_frac_enum_fixp;
  802. if (panel->pinfo.comp_info.comp_ratio)
  803. bpp = panel->pinfo.comp_info.dsc_info.bpp;
  804. /* min_slot_cnt */
  805. numerator = pclk * bpp * 64 * 1000;
  806. denominator = lclk * lanes * 8 * 1000;
  807. min_slot_cnt = drm_fixp_from_fraction(numerator, denominator);
  808. /* max_slot_cnt */
  809. numerator = pbn * 54 * 1000;
  810. denominator = lclk * lanes;
  811. max_slot_cnt = drm_fixp_from_fraction(numerator, denominator);
  812. /* raw_target_sc */
  813. numerator = max_slot_cnt + min_slot_cnt;
  814. denominator = drm_fixp_from_fraction(2, 1);
  815. raw_target_sc = drm_fixp_div(numerator, denominator);
  816. DP_DEBUG("raw_target_sc before overhead:0x%llx\n", raw_target_sc);
  817. DP_DEBUG("dsc_overhead_fp:0x%llx\n", panel->pinfo.dsc_overhead_fp);
  818. /* apply fec and dsc overhead factor */
  819. if (panel->pinfo.dsc_overhead_fp)
  820. raw_target_sc = drm_fixp_mul(raw_target_sc,
  821. panel->pinfo.dsc_overhead_fp);
  822. if (panel->fec_overhead_fp)
  823. raw_target_sc = drm_fixp_mul(raw_target_sc,
  824. panel->fec_overhead_fp);
  825. DP_DEBUG("raw_target_sc after overhead:0x%llx\n", raw_target_sc);
  826. /* target_sc */
  827. temp = drm_fixp_from_fraction(256 * lanes, 1);
  828. numerator = drm_fixp_mul(raw_target_sc, temp);
  829. denominator = drm_fixp_from_fraction(256 * lanes, 1);
  830. target_sc_fixp = drm_fixp_div(numerator, denominator);
  831. ts_enum = 256 * lanes;
  832. ts_denom = drm_fixp_from_fraction(256 * lanes, 1);
  833. ts_int = drm_fixp2int(target_sc_fixp);
  834. temp = drm_fixp2int_ceil(raw_target_sc);
  835. if (temp != ts_int) {
  836. temp = drm_fixp_from_fraction(ts_int, 1);
  837. temp1 = raw_target_sc - temp;
  838. temp2 = drm_fixp_mul(temp1, ts_denom);
  839. ts_enum = drm_fixp2int(temp2);
  840. }
  841. /* target_strm_sym */
  842. ts_int_fixp = drm_fixp_from_fraction(ts_int, 1);
  843. ts_frac_fixp = drm_fixp_from_fraction(ts_enum, drm_fixp2int(ts_denom));
  844. temp = ts_int_fixp + ts_frac_fixp;
  845. temp1 = drm_fixp_from_fraction(lanes, 1);
  846. target_strm_sym = drm_fixp_mul(temp, temp1);
  847. /* x_int */
  848. x_int = drm_fixp2int(target_strm_sym);
  849. /* y_enum_frac */
  850. temp = drm_fixp_from_fraction(x_int, 1);
  851. temp1 = target_strm_sym - temp;
  852. temp2 = drm_fixp_from_fraction(256, 1);
  853. y_frac_enum_fixp = drm_fixp_mul(temp1, temp2);
  854. temp1 = drm_fixp2int(y_frac_enum_fixp);
  855. temp2 = drm_fixp2int_ceil(y_frac_enum_fixp);
  856. y_frac_enum = (u32)((temp1 == temp2) ? temp1 : temp1 + 1);
  857. panel->mst_target_sc = raw_target_sc;
  858. *p_x_int = x_int;
  859. *p_y_frac_enum = y_frac_enum;
  860. DP_DEBUG("x_int: %d, y_frac_enum: %d\n", x_int, y_frac_enum);
  861. }
  862. static int dp_ctrl_mst_send_act(struct dp_ctrl_private *ctrl)
  863. {
  864. bool act_complete;
  865. if (!ctrl->mst_mode)
  866. return 0;
  867. ctrl->catalog->trigger_act(ctrl->catalog);
  868. msleep(20); /* needs 1 frame time */
  869. ctrl->catalog->read_act_complete_sts(ctrl->catalog, &act_complete);
  870. if (!act_complete)
  871. DP_ERR("mst act trigger complete failed\n");
  872. else
  873. DP_MST_DEBUG("mst ACT trigger complete SUCCESS\n");
  874. return 0;
  875. }
  876. static void dp_ctrl_mst_stream_setup(struct dp_ctrl_private *ctrl,
  877. struct dp_panel *panel)
  878. {
  879. u32 x_int, y_frac_enum, lanes, bw_code;
  880. int i;
  881. if (!ctrl->mst_mode)
  882. return;
  883. DP_MST_DEBUG("mst stream channel allocation\n");
  884. for (i = DP_STREAM_0; i < DP_STREAM_MAX; i++) {
  885. ctrl->catalog->channel_alloc(ctrl->catalog,
  886. i,
  887. ctrl->mst_ch_info.slot_info[i].start_slot,
  888. ctrl->mst_ch_info.slot_info[i].tot_slots);
  889. }
  890. lanes = ctrl->link->link_params.lane_count;
  891. bw_code = ctrl->link->link_params.bw_code;
  892. dp_ctrl_mst_calculate_rg(ctrl, panel, &x_int, &y_frac_enum);
  893. ctrl->catalog->update_rg(ctrl->catalog, panel->stream_id,
  894. x_int, y_frac_enum);
  895. DP_MST_DEBUG("mst stream:%d, start_slot:%d, tot_slots:%d\n",
  896. panel->stream_id,
  897. panel->channel_start_slot, panel->channel_total_slots);
  898. DP_MST_DEBUG("mst lane_cnt:%d, bw:%d, x_int:%d, y_frac:%d\n",
  899. lanes, bw_code, x_int, y_frac_enum);
  900. }
  901. static void dp_ctrl_fec_dsc_setup(struct dp_ctrl_private *ctrl)
  902. {
  903. u8 fec_sts = 0;
  904. int rlen;
  905. u32 dsc_enable;
  906. if (!ctrl->fec_mode)
  907. return;
  908. ctrl->catalog->fec_config(ctrl->catalog, ctrl->fec_mode);
  909. /* wait for controller to start fec sequence */
  910. usleep_range(900, 1000);
  911. drm_dp_dpcd_readb(ctrl->aux->drm_aux, DP_FEC_STATUS, &fec_sts);
  912. DP_DEBUG("sink fec status:%d\n", fec_sts);
  913. dsc_enable = ctrl->dsc_mode ? 1 : 0;
  914. rlen = drm_dp_dpcd_writeb(ctrl->aux->drm_aux, DP_DSC_ENABLE,
  915. dsc_enable);
  916. if (rlen < 1)
  917. DP_DEBUG("failed to enable sink dsc\n");
  918. }
  919. static int dp_ctrl_stream_on(struct dp_ctrl *dp_ctrl, struct dp_panel *panel)
  920. {
  921. int rc = 0;
  922. bool link_ready = false;
  923. struct dp_ctrl_private *ctrl;
  924. if (!dp_ctrl || !panel)
  925. return -EINVAL;
  926. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  927. rc = dp_ctrl_enable_stream_clocks(ctrl, panel);
  928. if (rc) {
  929. DP_ERR("failure on stream clock enable\n");
  930. return rc;
  931. }
  932. rc = panel->hw_cfg(panel, true);
  933. if (rc)
  934. return rc;
  935. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN) {
  936. dp_ctrl_send_phy_test_pattern(ctrl);
  937. return 0;
  938. }
  939. dp_ctrl_mst_stream_setup(ctrl, panel);
  940. dp_ctrl_send_video(ctrl);
  941. dp_ctrl_mst_send_act(ctrl);
  942. dp_ctrl_wait4video_ready(ctrl);
  943. ctrl->stream_count++;
  944. link_ready = ctrl->catalog->mainlink_ready(ctrl->catalog);
  945. DP_DEBUG("mainlink %s\n", link_ready ? "READY" : "NOT READY");
  946. /* wait for link training completion before fec config as per spec */
  947. dp_ctrl_fec_dsc_setup(ctrl);
  948. return rc;
  949. }
  950. static void dp_ctrl_mst_stream_pre_off(struct dp_ctrl *dp_ctrl,
  951. struct dp_panel *panel)
  952. {
  953. struct dp_ctrl_private *ctrl;
  954. bool act_complete;
  955. int i;
  956. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  957. if (!ctrl->mst_mode)
  958. return;
  959. for (i = DP_STREAM_0; i < DP_STREAM_MAX; i++) {
  960. ctrl->catalog->channel_alloc(ctrl->catalog,
  961. i,
  962. ctrl->mst_ch_info.slot_info[i].start_slot,
  963. ctrl->mst_ch_info.slot_info[i].tot_slots);
  964. }
  965. ctrl->catalog->trigger_act(ctrl->catalog);
  966. msleep(20); /* needs 1 frame time */
  967. ctrl->catalog->read_act_complete_sts(ctrl->catalog, &act_complete);
  968. if (!act_complete)
  969. DP_ERR("mst stream_off act trigger complete failed\n");
  970. else
  971. DP_MST_DEBUG("mst stream_off ACT trigger complete SUCCESS\n");
  972. }
  973. static void dp_ctrl_stream_pre_off(struct dp_ctrl *dp_ctrl,
  974. struct dp_panel *panel)
  975. {
  976. struct dp_ctrl_private *ctrl;
  977. if (!dp_ctrl || !panel) {
  978. DP_ERR("invalid input\n");
  979. return;
  980. }
  981. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  982. dp_ctrl_push_idle(ctrl, panel->stream_id);
  983. dp_ctrl_mst_stream_pre_off(dp_ctrl, panel);
  984. }
  985. static void dp_ctrl_stream_off(struct dp_ctrl *dp_ctrl, struct dp_panel *panel)
  986. {
  987. struct dp_ctrl_private *ctrl;
  988. if (!dp_ctrl || !panel)
  989. return;
  990. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  991. if (!ctrl->power_on)
  992. return;
  993. panel->hw_cfg(panel, false);
  994. dp_ctrl_disable_stream_clocks(ctrl, panel);
  995. ctrl->stream_count--;
  996. }
  997. static int dp_ctrl_on(struct dp_ctrl *dp_ctrl, bool mst_mode,
  998. bool fec_mode, bool dsc_mode, bool shallow)
  999. {
  1000. int rc = 0;
  1001. struct dp_ctrl_private *ctrl;
  1002. u32 rate = 0;
  1003. if (!dp_ctrl) {
  1004. rc = -EINVAL;
  1005. goto end;
  1006. }
  1007. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1008. if (ctrl->power_on)
  1009. goto end;
  1010. if (atomic_read(&ctrl->aborted)) {
  1011. rc = -EPERM;
  1012. goto end;
  1013. }
  1014. ctrl->mst_mode = mst_mode;
  1015. if (fec_mode) {
  1016. ctrl->fec_mode = fec_mode;
  1017. ctrl->dsc_mode = dsc_mode;
  1018. }
  1019. rate = ctrl->panel->link_info.rate;
  1020. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN) {
  1021. DP_DEBUG("using phy test link parameters\n");
  1022. } else {
  1023. ctrl->link->link_params.bw_code =
  1024. drm_dp_link_rate_to_bw_code(rate);
  1025. ctrl->link->link_params.lane_count =
  1026. ctrl->panel->link_info.num_lanes;
  1027. }
  1028. DP_DEBUG("bw_code=%d, lane_count=%d\n",
  1029. ctrl->link->link_params.bw_code,
  1030. ctrl->link->link_params.lane_count);
  1031. /* backup initial lane count and bw code */
  1032. ctrl->initial_lane_count = ctrl->link->link_params.lane_count;
  1033. ctrl->initial_bw_code = ctrl->link->link_params.bw_code;
  1034. rc = dp_ctrl_link_setup(ctrl, shallow);
  1035. ctrl->power_on = true;
  1036. end:
  1037. return rc;
  1038. }
  1039. static void dp_ctrl_off(struct dp_ctrl *dp_ctrl)
  1040. {
  1041. struct dp_ctrl_private *ctrl;
  1042. if (!dp_ctrl)
  1043. return;
  1044. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1045. if (!ctrl->power_on)
  1046. return;
  1047. ctrl->catalog->fec_config(ctrl->catalog, false);
  1048. dp_ctrl_configure_source_link_params(ctrl, false);
  1049. ctrl->catalog->reset(ctrl->catalog);
  1050. /* Make sure DP is disabled before clk disable */
  1051. wmb();
  1052. dp_ctrl_disable_link_clock(ctrl);
  1053. ctrl->mst_mode = false;
  1054. ctrl->fec_mode = false;
  1055. ctrl->dsc_mode = false;
  1056. ctrl->power_on = false;
  1057. memset(&ctrl->mst_ch_info, 0, sizeof(ctrl->mst_ch_info));
  1058. DP_DEBUG("DP off done\n");
  1059. }
  1060. static void dp_ctrl_set_mst_channel_info(struct dp_ctrl *dp_ctrl,
  1061. enum dp_stream_id strm,
  1062. u32 start_slot, u32 tot_slots)
  1063. {
  1064. struct dp_ctrl_private *ctrl;
  1065. if (!dp_ctrl || strm >= DP_STREAM_MAX) {
  1066. DP_ERR("invalid input\n");
  1067. return;
  1068. }
  1069. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1070. ctrl->mst_ch_info.slot_info[strm].start_slot = start_slot;
  1071. ctrl->mst_ch_info.slot_info[strm].tot_slots = tot_slots;
  1072. }
  1073. static void dp_ctrl_isr(struct dp_ctrl *dp_ctrl)
  1074. {
  1075. struct dp_ctrl_private *ctrl;
  1076. if (!dp_ctrl)
  1077. return;
  1078. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1079. ctrl->catalog->get_interrupt(ctrl->catalog);
  1080. if (ctrl->catalog->isr & DP_CTRL_INTR_READY_FOR_VIDEO)
  1081. dp_ctrl_video_ready(ctrl);
  1082. if (ctrl->catalog->isr & DP_CTRL_INTR_IDLE_PATTERN_SENT)
  1083. dp_ctrl_idle_patterns_sent(ctrl);
  1084. if (ctrl->catalog->isr5 & DP_CTRL_INTR_MST_DP0_VCPF_SENT)
  1085. dp_ctrl_idle_patterns_sent(ctrl);
  1086. if (ctrl->catalog->isr5 & DP_CTRL_INTR_MST_DP1_VCPF_SENT)
  1087. dp_ctrl_idle_patterns_sent(ctrl);
  1088. }
  1089. struct dp_ctrl *dp_ctrl_get(struct dp_ctrl_in *in)
  1090. {
  1091. int rc = 0;
  1092. struct dp_ctrl_private *ctrl;
  1093. struct dp_ctrl *dp_ctrl;
  1094. if (!in->dev || !in->panel || !in->aux ||
  1095. !in->link || !in->catalog) {
  1096. DP_ERR("invalid input\n");
  1097. rc = -EINVAL;
  1098. goto error;
  1099. }
  1100. ctrl = devm_kzalloc(in->dev, sizeof(*ctrl), GFP_KERNEL);
  1101. if (!ctrl) {
  1102. rc = -ENOMEM;
  1103. goto error;
  1104. }
  1105. init_completion(&ctrl->idle_comp);
  1106. init_completion(&ctrl->video_comp);
  1107. /* in parameters */
  1108. ctrl->parser = in->parser;
  1109. ctrl->panel = in->panel;
  1110. ctrl->power = in->power;
  1111. ctrl->aux = in->aux;
  1112. ctrl->link = in->link;
  1113. ctrl->catalog = in->catalog;
  1114. ctrl->dev = in->dev;
  1115. ctrl->mst_mode = false;
  1116. ctrl->fec_mode = false;
  1117. dp_ctrl = &ctrl->dp_ctrl;
  1118. /* out parameters */
  1119. dp_ctrl->init = dp_ctrl_host_init;
  1120. dp_ctrl->deinit = dp_ctrl_host_deinit;
  1121. dp_ctrl->on = dp_ctrl_on;
  1122. dp_ctrl->off = dp_ctrl_off;
  1123. dp_ctrl->abort = dp_ctrl_abort;
  1124. dp_ctrl->isr = dp_ctrl_isr;
  1125. dp_ctrl->link_maintenance = dp_ctrl_link_maintenance;
  1126. dp_ctrl->process_phy_test_request = dp_ctrl_process_phy_test_request;
  1127. dp_ctrl->stream_on = dp_ctrl_stream_on;
  1128. dp_ctrl->stream_off = dp_ctrl_stream_off;
  1129. dp_ctrl->stream_pre_off = dp_ctrl_stream_pre_off;
  1130. dp_ctrl->set_mst_channel_info = dp_ctrl_set_mst_channel_info;
  1131. return dp_ctrl;
  1132. error:
  1133. return ERR_PTR(rc);
  1134. }
  1135. void dp_ctrl_put(struct dp_ctrl *dp_ctrl)
  1136. {
  1137. struct dp_ctrl_private *ctrl;
  1138. if (!dp_ctrl)
  1139. return;
  1140. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1141. devm_kfree(ctrl->dev, ctrl);
  1142. }