hal_rx.h 71 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357
  1. /*
  2. * Copyright (c) 2016-2017 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_RX_H_
  19. #define _HAL_RX_H_
  20. #include <hal_internal.h>
  21. /**
  22. * enum hal_reo_error_code: Enum which encapsulates "reo_push_reason"
  23. *
  24. * @ HAL_REO_ERROR_DETECTED: Packets arrived because of an error detected
  25. * @ HAL_REO_ROUTING_INSTRUCTION: Packets arrived because of REO routing
  26. */
  27. enum hal_reo_error_status {
  28. HAL_REO_ERROR_DETECTED = 0,
  29. HAL_REO_ROUTING_INSTRUCTION = 1,
  30. };
  31. /**
  32. * @msdu_flags: [0] first_msdu_in_mpdu
  33. * [1] last_msdu_in_mpdu
  34. * [2] msdu_continuation - MSDU spread across buffers
  35. * [23] sa_is_valid - SA match in peer table
  36. * [24] sa_idx_timeout - Timeout while searching for SA match
  37. * [25] da_is_valid - Used to identtify intra-bss forwarding
  38. * [26] da_is_MCBC
  39. * [27] da_idx_timeout - Timeout while searching for DA match
  40. *
  41. */
  42. struct hal_rx_msdu_desc_info {
  43. uint32_t msdu_flags;
  44. uint16_t msdu_len; /* 14 bits for length */
  45. };
  46. /**
  47. * enum hal_rx_msdu_desc_flags: Enum for flags in MSDU_DESC_INFO
  48. *
  49. * @ HAL_MSDU_F_FIRST_MSDU_IN_MPDU: First MSDU in MPDU
  50. * @ HAL_MSDU_F_LAST_MSDU_IN_MPDU: Last MSDU in MPDU
  51. * @ HAL_MSDU_F_MSDU_CONTINUATION: MSDU continuation
  52. * @ HAL_MSDU_F_SA_IS_VALID: Found match for SA in AST
  53. * @ HAL_MSDU_F_SA_IDX_TIMEOUT: AST search for SA timed out
  54. * @ HAL_MSDU_F_DA_IS_VALID: Found match for DA in AST
  55. * @ HAL_MSDU_F_DA_IS_MCBC: DA is MC/BC address
  56. * @ HAL_MSDU_F_DA_IDX_TIMEOUT: AST search for DA timed out
  57. */
  58. enum hal_rx_msdu_desc_flags {
  59. HAL_MSDU_F_FIRST_MSDU_IN_MPDU = (0x1 << 0),
  60. HAL_MSDU_F_LAST_MSDU_IN_MPDU = (0x1 << 1),
  61. HAL_MSDU_F_MSDU_CONTINUATION = (0x1 << 2),
  62. HAL_MSDU_F_SA_IS_VALID = (0x1 << 23),
  63. HAL_MSDU_F_SA_IDX_TIMEOUT = (0x1 << 24),
  64. HAL_MSDU_F_DA_IS_VALID = (0x1 << 25),
  65. HAL_MSDU_F_DA_IS_MCBC = (0x1 << 26),
  66. HAL_MSDU_F_DA_IDX_TIMEOUT = (0x1 << 27)
  67. };
  68. /*
  69. * @msdu_count: no. of msdus in the MPDU
  70. * @mpdu_seq: MPDU sequence number
  71. * @mpdu_flags [0] Fragment flag
  72. * [1] MPDU_retry_bit
  73. * [2] AMPDU flag
  74. * [3] raw_ampdu
  75. * @peer_meta_data: Upper bits containing peer id, vdev id
  76. */
  77. struct hal_rx_mpdu_desc_info {
  78. uint16_t msdu_count;
  79. uint16_t mpdu_seq; /* 12 bits for length */
  80. uint32_t mpdu_flags;
  81. uint32_t peer_meta_data; /* sw progamed meta-data:MAC Id & peer Id */
  82. };
  83. /**
  84. * enum hal_rx_mpdu_desc_flags: Enum for flags in MPDU_DESC_INFO
  85. *
  86. * @ HAL_MPDU_F_FRAGMENT: Fragmented MPDU (802.11 fragemtation)
  87. * @ HAL_MPDU_F_RETRY_BIT: Retry bit is set in FC of MPDU
  88. * @ HAL_MPDU_F_AMPDU_FLAG: MPDU received as part of A-MPDU
  89. * @ HAL_MPDU_F_RAW_AMPDU: MPDU is a Raw MDPU
  90. */
  91. enum hal_rx_mpdu_desc_flags {
  92. HAL_MPDU_F_FRAGMENT = (0x1 << 20),
  93. HAL_MPDU_F_RETRY_BIT = (0x1 << 21),
  94. HAL_MPDU_F_AMPDU_FLAG = (0x1 << 22),
  95. HAL_MPDU_F_RAW_AMPDU = (0x1 << 30)
  96. };
  97. /**
  98. * enum hal_rx_ret_buf_manager: Enum for return_buffer_manager field in
  99. * BUFFER_ADDR_INFO structure
  100. *
  101. * @ HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST: Buffer returned to WBM idle buffer list
  102. * @ HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST: Descriptor returned to WBM idle
  103. * descriptor list
  104. * @ HAL_RX_BUF_RBM_FW_BM: Buffer returned to FW
  105. * @ HAL_RX_BUF_RBM_SW0_BM: For Tx completion -- returned to host
  106. * @ HAL_RX_BUF_RBM_SW1_BM: For Tx completion -- returned to host
  107. * @ HAL_RX_BUF_RBM_SW2_BM: For Tx completion -- returned to host
  108. * @ HAL_RX_BUF_RBM_SW3_BM: For Rx release -- returned to host
  109. */
  110. enum hal_rx_ret_buf_manager {
  111. HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST = 0,
  112. HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST = 1,
  113. HAL_RX_BUF_RBM_FW_BM = 2,
  114. HAL_RX_BUF_RBM_SW0_BM = 3,
  115. HAL_RX_BUF_RBM_SW1_BM = 4,
  116. HAL_RX_BUF_RBM_SW2_BM = 5,
  117. HAL_RX_BUF_RBM_SW3_BM = 6,
  118. };
  119. /*
  120. * Given the offset of a field in bytes, returns uint8_t *
  121. */
  122. #define _OFFSET_TO_BYTE_PTR(_ptr, _off_in_bytes) \
  123. (((uint8_t *)(_ptr)) + (_off_in_bytes))
  124. /*
  125. * Given the offset of a field in bytes, returns uint32_t *
  126. */
  127. #define _OFFSET_TO_WORD_PTR(_ptr, _off_in_bytes) \
  128. (((uint32_t *)(_ptr)) + ((_off_in_bytes) >> 2))
  129. #define _HAL_MS(_word, _mask, _shift) \
  130. (((_word) & (_mask)) >> (_shift))
  131. /*
  132. * macro to set the LSW of the nbuf data physical address
  133. * to the rxdma ring entry
  134. */
  135. #define HAL_RXDMA_PADDR_LO_SET(buff_addr_info, paddr_lo) \
  136. ((*(((unsigned int *) buff_addr_info) + \
  137. (BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET >> 2))) = \
  138. (paddr_lo << BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB) & \
  139. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK)
  140. /*
  141. * macro to set the LSB of MSW of the nbuf data physical address
  142. * to the rxdma ring entry
  143. */
  144. #define HAL_RXDMA_PADDR_HI_SET(buff_addr_info, paddr_hi) \
  145. ((*(((unsigned int *) buff_addr_info) + \
  146. (BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET >> 2))) = \
  147. (paddr_hi << BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB) & \
  148. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK)
  149. /*
  150. * macro to set the cookie into the rxdma ring entry
  151. */
  152. #define HAL_RXDMA_COOKIE_SET(buff_addr_info, cookie) \
  153. ((*(((unsigned int *) buff_addr_info) + \
  154. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) &= \
  155. ~BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK); \
  156. ((*(((unsigned int *) buff_addr_info) + \
  157. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) |= \
  158. (cookie << BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB) & \
  159. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK)
  160. /*
  161. * macro to set the manager into the rxdma ring entry
  162. */
  163. #define HAL_RXDMA_MANAGER_SET(buff_addr_info, manager) \
  164. ((*(((unsigned int *) buff_addr_info) + \
  165. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) &= \
  166. ~BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK); \
  167. ((*(((unsigned int *) buff_addr_info) + \
  168. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) |= \
  169. (manager << BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB) & \
  170. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK)
  171. #define HAL_RX_ERROR_STATUS_GET(reo_desc) \
  172. (_HAL_MS((*_OFFSET_TO_WORD_PTR(reo_desc, \
  173. REO_DESTINATION_RING_7_REO_PUSH_REASON_OFFSET)),\
  174. REO_DESTINATION_RING_7_REO_PUSH_REASON_MASK, \
  175. REO_DESTINATION_RING_7_REO_PUSH_REASON_LSB))
  176. #define HAL_RX_BUF_COOKIE_GET(buff_addr_info) \
  177. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  178. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET)), \
  179. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK, \
  180. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB))
  181. #define HAL_RX_BUFFER_ADDR_39_32_GET(buff_addr_info) \
  182. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  183. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET)), \
  184. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK, \
  185. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB))
  186. #define HAL_RX_BUFFER_ADDR_31_0_GET(buff_addr_info) \
  187. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  188. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET)), \
  189. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK, \
  190. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB))
  191. #define HAL_RX_BUF_RBM_GET(buff_addr_info) \
  192. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  193. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET)),\
  194. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK, \
  195. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB))
  196. /* TODO: Convert the following structure fields accesseses to offsets */
  197. #define HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_desc) \
  198. (HAL_RX_BUFFER_ADDR_39_32_GET(& \
  199. (((struct reo_destination_ring *) \
  200. reo_desc)->buf_or_link_desc_addr_info)))
  201. #define HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_desc) \
  202. (HAL_RX_BUFFER_ADDR_31_0_GET(& \
  203. (((struct reo_destination_ring *) \
  204. reo_desc)->buf_or_link_desc_addr_info)))
  205. #define HAL_RX_REO_BUF_COOKIE_GET(reo_desc) \
  206. (HAL_RX_BUF_COOKIE_GET(& \
  207. (((struct reo_destination_ring *) \
  208. reo_desc)->buf_or_link_desc_addr_info)))
  209. #define HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info_ptr) \
  210. ((mpdu_info_ptr \
  211. [RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_OFFSET >> 2] & \
  212. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_MASK) >> \
  213. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_LSB)
  214. #define HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info_ptr) \
  215. ((mpdu_info_ptr \
  216. [RX_MPDU_DESC_INFO_1_PEER_META_DATA_OFFSET >> 2] & \
  217. RX_MPDU_DESC_INFO_1_PEER_META_DATA_MASK) >> \
  218. RX_MPDU_DESC_INFO_1_PEER_META_DATA_LSB)
  219. #define HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info_ptr) \
  220. ((mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MSDU_COUNT_OFFSET >> 2] & \
  221. RX_MPDU_DESC_INFO_0_MSDU_COUNT_MASK) >> \
  222. RX_MPDU_DESC_INFO_0_MSDU_COUNT_LSB)
  223. #define HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) \
  224. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_OFFSET >> 2] & \
  225. RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_MASK)
  226. #define HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) \
  227. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_OFFSET >> 2] & \
  228. RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_MASK)
  229. #define HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) \
  230. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_AMPDU_FLAG_OFFSET >> 2] & \
  231. RX_MPDU_DESC_INFO_0_AMPDU_FLAG_MASK)
  232. #define HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr) \
  233. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_RAW_MPDU_OFFSET >> 2] & \
  234. RX_MPDU_DESC_INFO_0_RAW_MPDU_MASK)
  235. #define HAL_RX_MPDU_FLAGS_GET(mpdu_info_ptr) \
  236. (HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) | \
  237. HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) | \
  238. HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) | \
  239. HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr))
  240. #define HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info_ptr) \
  241. (_HAL_MS((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  242. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_OFFSET)), \
  243. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_MASK, \
  244. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_LSB))
  245. /*
  246. * NOTE: None of the following _GET macros need a right
  247. * shift by the corresponding _LSB. This is because, they are
  248. * finally taken and "OR'ed" into a single word again.
  249. */
  250. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  251. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  252. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  253. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  254. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  255. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  256. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  257. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  258. #define HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) \
  259. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  260. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET)) & \
  261. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  262. #define HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  263. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  264. RX_MSDU_DESC_INFO_0_SA_IS_VALID_OFFSET)) & \
  265. RX_MSDU_DESC_INFO_0_SA_IS_VALID_MASK)
  266. #define HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  267. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  268. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_OFFSET)) & \
  269. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_MASK)
  270. #define HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  271. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  272. RX_MSDU_DESC_INFO_0_DA_IS_VALID_OFFSET)) & \
  273. RX_MSDU_DESC_INFO_0_DA_IS_VALID_MASK)
  274. #define HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) \
  275. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  276. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_OFFSET)) & \
  277. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_MASK)
  278. #define HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  279. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  280. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_OFFSET)) & \
  281. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_MASK)
  282. #define HAL_RX_MSDU_FLAGS_GET(msdu_info_ptr) \
  283. (HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  284. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  285. HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) | \
  286. HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  287. HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) | \
  288. HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  289. HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) | \
  290. HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr))
  291. #define HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr) \
  292. ((struct rx_msdu_desc_info *) \
  293. _OFFSET_TO_BYTE_PTR(msdu_details_ptr, \
  294. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET))
  295. static inline void hal_rx_mpdu_desc_info_get(void *desc_addr,
  296. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  297. {
  298. struct reo_destination_ring *reo_dst_ring;
  299. uint32_t mpdu_info[NUM_OF_DWORDS_RX_MPDU_DESC_INFO];
  300. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  301. qdf_mem_copy(&mpdu_info,
  302. (const void *)&reo_dst_ring->rx_mpdu_desc_info_details,
  303. sizeof(struct rx_mpdu_desc_info));
  304. mpdu_desc_info->msdu_count = HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info);
  305. mpdu_desc_info->mpdu_seq = HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info);
  306. mpdu_desc_info->mpdu_flags = HAL_RX_MPDU_FLAGS_GET(mpdu_info);
  307. mpdu_desc_info->peer_meta_data =
  308. HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info);
  309. }
  310. /*
  311. * @ hal_rx_msdu_desc_info_get: Gets the flags related to MSDU desciptor.
  312. * @ Specifically flags needed are:
  313. * @ first_msdu_in_mpdu, last_msdu_in_mpdu,
  314. * @ msdu_continuation, sa_is_valid,
  315. * @ sa_idx_timeout, da_is_valid, da_idx_timeout,
  316. * @ da_is_MCBC
  317. *
  318. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to the current
  319. * @ descriptor
  320. * @ msdu_desc_info: Holds MSDU descriptor info from HAL Rx descriptor
  321. * @ Return: void
  322. */
  323. static inline void hal_rx_msdu_desc_info_get(void *desc_addr,
  324. struct hal_rx_msdu_desc_info *msdu_desc_info)
  325. {
  326. struct reo_destination_ring *reo_dst_ring;
  327. uint32_t msdu_info[NUM_OF_DWORDS_RX_MSDU_DESC_INFO];
  328. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  329. qdf_mem_copy(&msdu_info,
  330. (const void *)&reo_dst_ring->rx_msdu_desc_info_details,
  331. sizeof(struct rx_msdu_desc_info));
  332. msdu_desc_info->msdu_flags = HAL_RX_MSDU_FLAGS_GET(msdu_info);
  333. msdu_desc_info->msdu_len = HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info);
  334. }
  335. /*
  336. * hal_rxdma_buff_addr_info_set() - set the buffer_addr_info of the
  337. * rxdma ring entry.
  338. * @rxdma_entry: descriptor entry
  339. * @paddr: physical address of nbuf data pointer.
  340. * @cookie: SW cookie used as a index to SW rx desc.
  341. * @manager: who owns the nbuf (host, NSS, etc...).
  342. *
  343. */
  344. static inline void hal_rxdma_buff_addr_info_set(void *rxdma_entry,
  345. qdf_dma_addr_t paddr, uint32_t cookie, uint8_t manager)
  346. {
  347. uint32_t paddr_lo = ((u64)paddr & 0x00000000ffffffff);
  348. uint32_t paddr_hi = ((u64)paddr & 0xffffffff00000000) >> 32;
  349. HAL_RXDMA_PADDR_LO_SET(rxdma_entry, paddr_lo);
  350. HAL_RXDMA_PADDR_HI_SET(rxdma_entry, paddr_hi);
  351. HAL_RXDMA_COOKIE_SET(rxdma_entry, cookie);
  352. HAL_RXDMA_MANAGER_SET(rxdma_entry, manager);
  353. }
  354. /*
  355. * Structures & Macros to obtain fields from the TLV's in the Rx packet
  356. * pre-header.
  357. */
  358. /*
  359. * Every Rx packet starts at an offset from the top of the buffer.
  360. * If the host hasn't subscribed to any specific TLV, there is
  361. * still space reserved for the following TLV's from the start of
  362. * the buffer:
  363. * -- RX ATTENTION
  364. * -- RX MPDU START
  365. * -- RX MSDU START
  366. * -- RX MSDU END
  367. * -- RX MPDU END
  368. * -- RX PACKET HEADER (802.11)
  369. * If the host subscribes to any of the TLV's above, that TLV
  370. * if populated by the HW
  371. */
  372. #define NUM_DWORDS_TAG 1
  373. /* By default the packet header TLV is 128 bytes */
  374. #define NUM_OF_BYTES_RX_802_11_HDR_TLV 128
  375. #define NUM_OF_DWORDS_RX_802_11_HDR_TLV \
  376. (NUM_OF_BYTES_RX_802_11_HDR_TLV >> 2)
  377. #define RX_PKT_OFFSET_WORDS \
  378. ( \
  379. NUM_OF_DWORDS_RX_ATTENTION + NUM_DWORDS_TAG \
  380. NUM_OF_DWORDS_RX_MPDU_START + NUM_DWORDS_TAG \
  381. NUM_OF_DWORDS_RX_MSDU_START + NUM_DWORDS_TAG \
  382. NUM_OF_DWORDS_RX_MSDU_END + NUM_DWORDS_TAG \
  383. NUM_OF_DWORDS_RX_MPDU_END + NUM_DWORDS_TAG \
  384. NUM_OF_DWORDS_RX_802_11_HDR_TLV + NUM_DWORDS_TAG \
  385. )
  386. #define RX_PKT_OFFSET_BYTES \
  387. (RX_PKT_OFFSET_WORDS << 2)
  388. #define RX_PKT_HDR_TLV_LEN 120
  389. /*
  390. * Each RX descriptor TLV is preceded by 1 DWORD "tag"
  391. */
  392. struct rx_attention_tlv {
  393. uint32_t tag;
  394. struct rx_attention rx_attn;
  395. };
  396. struct rx_mpdu_start_tlv {
  397. uint32_t tag;
  398. struct rx_mpdu_start rx_mpdu_start;
  399. };
  400. struct rx_msdu_start_tlv {
  401. uint32_t tag;
  402. struct rx_msdu_start rx_msdu_start;
  403. };
  404. struct rx_msdu_end_tlv {
  405. uint32_t tag;
  406. struct rx_msdu_end rx_msdu_end;
  407. };
  408. struct rx_mpdu_end_tlv {
  409. uint32_t tag;
  410. struct rx_mpdu_end rx_mpdu_end;
  411. };
  412. struct rx_pkt_hdr_tlv {
  413. uint32_t tag; /* 4 B */
  414. uint32_t phy_ppdu_id; /* 4 B */
  415. char rx_pkt_hdr[RX_PKT_HDR_TLV_LEN]; /* 120 B */
  416. };
  417. #define RXDMA_OPTIMIZATION
  418. #ifdef RXDMA_OPTIMIZATION
  419. /*
  420. * The RX_PADDING_BYTES is required so that the TLV's don't
  421. * spread across the 128 byte boundary
  422. * RXDMA optimization requires:
  423. * 1) MSDU_END & ATTENTION TLV's follow in that order
  424. * 2) TLV's don't span across 128 byte lines
  425. * 3) Rx Buffer is nicely aligned on the 128 byte boundary
  426. */
  427. #if defined(WCSS_VERSION) && \
  428. ((defined(CONFIG_WIN) && (WCSS_VERSION >= 96)) || \
  429. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  430. #define RX_PADDING0_BYTES 4
  431. #endif
  432. #define RX_PADDING1_BYTES 16
  433. struct rx_pkt_tlvs {
  434. struct rx_msdu_end_tlv msdu_end_tlv; /* 72 bytes */
  435. struct rx_attention_tlv attn_tlv; /* 16 bytes */
  436. struct rx_msdu_start_tlv msdu_start_tlv;/* 40 bytes */
  437. #if defined(WCSS_VERSION) && \
  438. ((defined(CONFIG_WIN) && (WCSS_VERSION >= 96)) || \
  439. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  440. uint8_t rx_padding0[RX_PADDING0_BYTES]; /* 4 bytes */
  441. #endif
  442. struct rx_mpdu_start_tlv mpdu_start_tlv;/* 96 bytes */
  443. struct rx_mpdu_end_tlv mpdu_end_tlv; /* 12 bytes */
  444. uint8_t rx_padding1[RX_PADDING1_BYTES]; /* 16 bytes */
  445. struct rx_pkt_hdr_tlv pkt_hdr_tlv; /* 128 bytes */
  446. };
  447. #else /* RXDMA_OPTIMIZATION */
  448. struct rx_pkt_tlvs {
  449. struct rx_attention_tlv attn_tlv;
  450. struct rx_mpdu_start_tlv mpdu_start_tlv;
  451. struct rx_msdu_start_tlv msdu_start_tlv;
  452. struct rx_msdu_end_tlv msdu_end_tlv;
  453. struct rx_mpdu_end_tlv mpdu_end_tlv;
  454. struct rx_pkt_hdr_tlv pkt_hdr_tlv;
  455. };
  456. #endif /* RXDMA_OPTIMIZATION */
  457. #define RX_PKT_TLVS_LEN (sizeof(struct rx_pkt_tlvs))
  458. /*
  459. * Get msdu_done bit from the RX_ATTENTION TLV
  460. */
  461. #define HAL_RX_ATTN_MSDU_DONE_GET(_rx_attn) \
  462. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  463. RX_ATTENTION_2_MSDU_DONE_OFFSET)), \
  464. RX_ATTENTION_2_MSDU_DONE_MASK, \
  465. RX_ATTENTION_2_MSDU_DONE_LSB))
  466. static inline uint32_t
  467. hal_rx_attn_msdu_done_get(uint8_t *buf)
  468. {
  469. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  470. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  471. uint32_t msdu_done;
  472. msdu_done = HAL_RX_ATTN_MSDU_DONE_GET(rx_attn);
  473. return msdu_done;
  474. }
  475. #define HAL_RX_ATTN_FIRST_MPDU_GET(_rx_attn) \
  476. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  477. RX_ATTENTION_1_FIRST_MPDU_OFFSET)), \
  478. RX_ATTENTION_1_FIRST_MPDU_MASK, \
  479. RX_ATTENTION_1_FIRST_MPDU_LSB))
  480. /*
  481. * hal_rx_attn_first_mpdu_get(): get fist_mpdu bit from rx attention
  482. * @buf: pointer to rx_pkt_tlvs
  483. *
  484. * reutm: uint32_t(first_msdu)
  485. */
  486. static inline uint32_t
  487. hal_rx_attn_first_mpdu_get(uint8_t *buf)
  488. {
  489. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  490. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  491. uint32_t first_mpdu;
  492. first_mpdu = HAL_RX_ATTN_FIRST_MPDU_GET(rx_attn);
  493. return first_mpdu;
  494. }
  495. /*
  496. * Get peer_meta_data from RX_MPDU_INFO within RX_MPDU_START
  497. */
  498. #define HAL_RX_MPDU_PEER_META_DATA_GET(_rx_mpdu_info) \
  499. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  500. RX_MPDU_INFO_8_PEER_META_DATA_OFFSET)), \
  501. RX_MPDU_INFO_8_PEER_META_DATA_MASK, \
  502. RX_MPDU_INFO_8_PEER_META_DATA_LSB))
  503. static inline uint32_t
  504. hal_rx_mpdu_peer_meta_data_get(uint8_t *buf)
  505. {
  506. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  507. struct rx_mpdu_start *mpdu_start =
  508. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  509. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  510. uint32_t peer_meta_data;
  511. peer_meta_data = HAL_RX_MPDU_PEER_META_DATA_GET(mpdu_info);
  512. return peer_meta_data;
  513. }
  514. #if defined(WCSS_VERSION) && \
  515. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  516. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  517. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  518. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  519. RX_MSDU_END_5_L3_HEADER_PADDING_OFFSET)), \
  520. RX_MSDU_END_5_L3_HEADER_PADDING_MASK, \
  521. RX_MSDU_END_5_L3_HEADER_PADDING_LSB))
  522. #else
  523. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  524. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  525. RX_MSDU_END_9_L3_HEADER_PADDING_OFFSET)), \
  526. RX_MSDU_END_9_L3_HEADER_PADDING_MASK, \
  527. RX_MSDU_END_9_L3_HEADER_PADDING_LSB))
  528. #endif
  529. /**
  530. * hal_rx_msdu_end_l3_hdr_padding_get(): API to get the
  531. * l3_header padding from rx_msdu_end TLV
  532. *
  533. * @ buf: pointer to the start of RX PKT TLV headers
  534. * Return: number of l3 header padding bytes
  535. */
  536. static inline uint32_t
  537. hal_rx_msdu_end_l3_hdr_padding_get(uint8_t *buf)
  538. {
  539. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  540. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  541. uint32_t l3_header_padding;
  542. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  543. return l3_header_padding;
  544. }
  545. #define HAL_RX_MSDU_END_SA_IS_VALID_GET(_rx_msdu_end) \
  546. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  547. RX_MSDU_END_5_SA_IS_VALID_OFFSET)), \
  548. RX_MSDU_END_5_SA_IS_VALID_MASK, \
  549. RX_MSDU_END_5_SA_IS_VALID_LSB))
  550. /**
  551. * hal_rx_msdu_end_sa_is_valid_get(): API to get the
  552. * sa_is_valid bit from rx_msdu_end TLV
  553. *
  554. * @ buf: pointer to the start of RX PKT TLV headers
  555. * Return: sa_is_valid bit
  556. */
  557. static inline uint8_t
  558. hal_rx_msdu_end_sa_is_valid_get(uint8_t *buf)
  559. {
  560. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  561. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  562. uint8_t sa_is_valid;
  563. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  564. return sa_is_valid;
  565. }
  566. #define HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(_rx_msdu_end) \
  567. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  568. RX_MSDU_END_16_SA_SW_PEER_ID_OFFSET)), \
  569. RX_MSDU_END_16_SA_SW_PEER_ID_MASK, \
  570. RX_MSDU_END_16_SA_SW_PEER_ID_LSB))
  571. /**
  572. * hal_rx_msdu_end_sa_sw_peer_id_get(): API to get the
  573. * sa_sw_peer_id from rx_msdu_end TLV
  574. *
  575. * @ buf: pointer to the start of RX PKT TLV headers
  576. * Return: sa_sw_peer_id index
  577. */
  578. static inline uint32_t
  579. hal_rx_msdu_end_sa_sw_peer_id_get(uint8_t *buf)
  580. {
  581. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  582. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  583. uint32_t sa_sw_peer_id;
  584. sa_sw_peer_id = HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  585. return sa_sw_peer_id;
  586. }
  587. #define HAL_RX_MSDU_START_MSDU_LEN_GET(_rx_msdu_start) \
  588. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  589. RX_MSDU_START_1_MSDU_LENGTH_OFFSET)), \
  590. RX_MSDU_START_1_MSDU_LENGTH_MASK, \
  591. RX_MSDU_START_1_MSDU_LENGTH_LSB))
  592. /**
  593. * hal_rx_msdu_start_msdu_len_get(): API to get the MSDU length
  594. * from rx_msdu_start TLV
  595. *
  596. * @ buf: pointer to the start of RX PKT TLV headers
  597. * Return: msdu length
  598. */
  599. static inline uint32_t
  600. hal_rx_msdu_start_msdu_len_get(uint8_t *buf)
  601. {
  602. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  603. struct rx_msdu_start *msdu_start =
  604. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  605. uint32_t msdu_len;
  606. msdu_len = HAL_RX_MSDU_START_MSDU_LEN_GET(msdu_start);
  607. return msdu_len;
  608. }
  609. #define HAL_RX_MSDU_START_BW_GET(_rx_msdu_start) \
  610. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  611. RX_MSDU_START_5_RECEIVE_BANDWIDTH_OFFSET)), \
  612. RX_MSDU_START_5_RECEIVE_BANDWIDTH_MASK, \
  613. RX_MSDU_START_5_RECEIVE_BANDWIDTH_LSB))
  614. /*
  615. * hal_rx_msdu_start_bw_get(): API to get the Bandwidth
  616. * Interval from rx_msdu_start
  617. *
  618. * @buf: pointer to the start of RX PKT TLV header
  619. * Return: uint32_t(bw)
  620. */
  621. static inline uint32_t
  622. hal_rx_msdu_start_bw_get(uint8_t *buf)
  623. {
  624. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  625. struct rx_msdu_start *msdu_start =
  626. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  627. uint32_t bw;
  628. bw = HAL_RX_MSDU_START_BW_GET(msdu_start);
  629. return bw;
  630. }
  631. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  632. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  633. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  634. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  635. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  636. /*
  637. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  638. * Interval from rx_msdu_start
  639. *
  640. * @buf: pointer to the start of RX PKT TLV header
  641. * Return: uint32_t(reception_type)
  642. */
  643. static inline uint32_t
  644. hal_rx_msdu_start_reception_type_get(uint8_t *buf)
  645. {
  646. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  647. struct rx_msdu_start *msdu_start =
  648. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  649. uint32_t reception_type;
  650. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  651. return reception_type;
  652. }
  653. #define HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(_rx_msdu_start) \
  654. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  655. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  656. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  657. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  658. /**
  659. * hal_rx_msdu_start_toeplitz_get: API to get the toeplitz hash
  660. * from rx_msdu_start TLV
  661. *
  662. * @ buf: pointer to the start of RX PKT TLV headers
  663. * Return: toeplitz hash
  664. */
  665. static inline uint32_t
  666. hal_rx_msdu_start_toeplitz_get(uint8_t *buf)
  667. {
  668. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  669. struct rx_msdu_start *msdu_start =
  670. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  671. return HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(msdu_start);
  672. }
  673. /*
  674. * Get qos_control_valid from RX_MPDU_START
  675. */
  676. #define HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(_rx_mpdu_info) \
  677. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  678. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  679. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  680. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  681. static inline uint32_t
  682. hal_rx_mpdu_start_mpdu_qos_control_valid_get(uint8_t *buf)
  683. {
  684. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  685. struct rx_mpdu_start *mpdu_start =
  686. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  687. uint32_t qos_control_valid;
  688. qos_control_valid = HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  689. &(mpdu_start->rx_mpdu_info_details));
  690. return qos_control_valid;
  691. }
  692. /*
  693. * Get tid from RX_MPDU_START
  694. */
  695. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  696. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  697. RX_MPDU_INFO_3_TID_OFFSET)), \
  698. RX_MPDU_INFO_3_TID_MASK, \
  699. RX_MPDU_INFO_3_TID_LSB))
  700. static inline uint32_t
  701. hal_rx_mpdu_start_tid_get(uint8_t *buf)
  702. {
  703. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  704. struct rx_mpdu_start *mpdu_start =
  705. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  706. uint32_t tid;
  707. tid = HAL_RX_MPDU_INFO_TID_GET(
  708. &(mpdu_start->rx_mpdu_info_details));
  709. return tid;
  710. }
  711. /*
  712. * Get SW peer id from RX_MPDU_START
  713. */
  714. #define HAL_RX_MPDU_INFO_SW_PEER_ID_GET(_rx_mpdu_info) \
  715. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  716. RX_MPDU_INFO_1_SW_PEER_ID_OFFSET)), \
  717. RX_MPDU_INFO_1_SW_PEER_ID_MASK, \
  718. RX_MPDU_INFO_1_SW_PEER_ID_LSB))
  719. static inline uint32_t
  720. hal_rx_mpdu_start_sw_peer_id_get(uint8_t *buf)
  721. {
  722. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  723. struct rx_mpdu_start *mpdu_start =
  724. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  725. uint32_t sw_peer_id;
  726. sw_peer_id = HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  727. &(mpdu_start->rx_mpdu_info_details));
  728. return sw_peer_id;
  729. }
  730. #if defined(WCSS_VERSION) && \
  731. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  732. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  733. #define HAL_RX_MSDU_START_SGI_GET(_rx_msdu_start) \
  734. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  735. RX_MSDU_START_5_SGI_OFFSET)), \
  736. RX_MSDU_START_5_SGI_MASK, \
  737. RX_MSDU_START_5_SGI_LSB))
  738. #else
  739. #define HAL_RX_MSDU_START_SGI_GET(_rx_msdu_start) \
  740. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  741. RX_MSDU_START_6_SGI_OFFSET)), \
  742. RX_MSDU_START_6_SGI_MASK, \
  743. RX_MSDU_START_6_SGI_LSB))
  744. #endif
  745. /**
  746. * hal_rx_msdu_start_msdu_sgi_get(): API to get the Short Gaurd
  747. * Interval from rx_msdu_start TLV
  748. *
  749. * @buf: pointer to the start of RX PKT TLV headers
  750. * Return: uint32_t(sgi)
  751. */
  752. static inline uint32_t
  753. hal_rx_msdu_start_sgi_get(uint8_t *buf)
  754. {
  755. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  756. struct rx_msdu_start *msdu_start =
  757. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  758. uint32_t sgi;
  759. sgi = HAL_RX_MSDU_START_SGI_GET(msdu_start);
  760. return sgi;
  761. }
  762. #if defined(WCSS_VERSION) && \
  763. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  764. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  765. #define HAL_RX_MSDU_START_RATE_MCS_GET(_rx_msdu_start) \
  766. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  767. RX_MSDU_START_5_RATE_MCS_OFFSET)), \
  768. RX_MSDU_START_5_RATE_MCS_MASK, \
  769. RX_MSDU_START_5_RATE_MCS_LSB))
  770. #else
  771. #define HAL_RX_MSDU_START_RATE_MCS_GET(_rx_msdu_start) \
  772. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  773. RX_MSDU_START_6_RATE_MCS_OFFSET)), \
  774. RX_MSDU_START_6_RATE_MCS_MASK, \
  775. RX_MSDU_START_6_RATE_MCS_LSB))
  776. #endif
  777. /**
  778. * hal_rx_msdu_start_msdu_rate_mcs_get(): API to get the MCS rate
  779. * from rx_msdu_start TLV
  780. *
  781. * @buf: pointer to the start of RX PKT TLV headers
  782. * Return: uint32_t(rate_mcs)
  783. */
  784. static inline uint32_t
  785. hal_rx_msdu_start_rate_mcs_get(uint8_t *buf)
  786. {
  787. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  788. struct rx_msdu_start *msdu_start =
  789. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  790. uint32_t rate_mcs;
  791. rate_mcs = HAL_RX_MSDU_START_RATE_MCS_GET(msdu_start);
  792. return rate_mcs;
  793. }
  794. #define HAL_RX_ATTN_DECRYPT_STATUS_GET(_rx_attn) \
  795. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  796. RX_ATTENTION_2_DECRYPT_STATUS_CODE_OFFSET)), \
  797. RX_ATTENTION_2_DECRYPT_STATUS_CODE_MASK, \
  798. RX_ATTENTION_2_DECRYPT_STATUS_CODE_LSB))
  799. /*
  800. * hal_rx_attn_msdu_get_is_decrypted(): API to get the decrypt status of the
  801. * packet from rx_attention
  802. *
  803. * @buf: pointer to the start of RX PKT TLV header
  804. * Return: uint32_t(decryt status)
  805. */
  806. static inline uint32_t
  807. hal_rx_attn_msdu_get_is_decrypted(uint8_t *buf)
  808. {
  809. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  810. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  811. uint32_t is_decrypt = 0;
  812. uint32_t decrypt_status;
  813. decrypt_status = HAL_RX_ATTN_DECRYPT_STATUS_GET(rx_attn);
  814. if (!decrypt_status)
  815. is_decrypt = 1;
  816. return is_decrypt;
  817. }
  818. /*
  819. * Get key index from RX_MSDU_END
  820. */
  821. #define HAL_RX_MSDU_END_KEYID_OCTET_GET(_rx_msdu_end) \
  822. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  823. RX_MSDU_END_2_KEY_ID_OCTET_OFFSET)), \
  824. RX_MSDU_END_2_KEY_ID_OCTET_MASK, \
  825. RX_MSDU_END_2_KEY_ID_OCTET_LSB))
  826. /*
  827. * hal_rx_msdu_get_keyid(): API to get the key id if the decrypted packet
  828. * from rx_msdu_end
  829. *
  830. * @buf: pointer to the start of RX PKT TLV header
  831. * Return: uint32_t(key id)
  832. */
  833. static inline uint32_t
  834. hal_rx_msdu_get_keyid(uint8_t *buf)
  835. {
  836. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  837. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  838. uint32_t keyid_octet;
  839. keyid_octet = HAL_RX_MSDU_END_KEYID_OCTET_GET(msdu_end);
  840. return (keyid_octet >> 6) & 0x3;
  841. }
  842. #define HAL_RX_MSDU_START_RSSI_GET(_rx_msdu_start) \
  843. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  844. RX_MSDU_START_5_USER_RSSI_OFFSET)), \
  845. RX_MSDU_START_5_USER_RSSI_MASK, \
  846. RX_MSDU_START_5_USER_RSSI_LSB))
  847. /*
  848. * hal_rx_msdu_start_get_rssi(): API to get the rssi of received pkt
  849. * from rx_msdu_start
  850. *
  851. * @buf: pointer to the start of RX PKT TLV header
  852. * Return: uint32_t(rssi)
  853. */
  854. static inline uint32_t
  855. hal_rx_msdu_start_get_rssi(uint8_t *buf)
  856. {
  857. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  858. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  859. uint32_t rssi;
  860. rssi = HAL_RX_MSDU_START_RSSI_GET(msdu_start);
  861. return rssi;
  862. }
  863. #define HAL_RX_MSDU_START_FREQ_GET(_rx_msdu_start) \
  864. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  865. RX_MSDU_START_7_SW_PHY_META_DATA_OFFSET)), \
  866. RX_MSDU_START_7_SW_PHY_META_DATA_MASK, \
  867. RX_MSDU_START_7_SW_PHY_META_DATA_LSB))
  868. /*
  869. * hal_rx_msdu_start_get_freq(): API to get the frequency of operating channel
  870. * from rx_msdu_start
  871. *
  872. * @buf: pointer to the start of RX PKT TLV header
  873. * Return: uint32_t(frequency)
  874. */
  875. static inline uint32_t
  876. hal_rx_msdu_start_get_freq(uint8_t *buf)
  877. {
  878. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  879. struct rx_msdu_start *msdu_start =
  880. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  881. uint32_t freq;
  882. freq = HAL_RX_MSDU_START_FREQ_GET(msdu_start);
  883. return freq;
  884. }
  885. #define HAL_RX_MSDU_START_PKT_TYPE_GET(_rx_msdu_start) \
  886. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  887. RX_MSDU_START_5_PKT_TYPE_OFFSET)), \
  888. RX_MSDU_START_5_PKT_TYPE_MASK, \
  889. RX_MSDU_START_5_PKT_TYPE_LSB))
  890. /*
  891. * hal_rx_msdu_start_get_pkt_type(): API to get the pkt type
  892. * from rx_msdu_start
  893. *
  894. * @buf: pointer to the start of RX PKT TLV header
  895. * Return: uint32_t(pkt type)
  896. */
  897. static inline uint32_t
  898. hal_rx_msdu_start_get_pkt_type(uint8_t *buf)
  899. {
  900. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  901. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  902. uint32_t pkt_type;
  903. pkt_type = HAL_RX_MSDU_START_PKT_TYPE_GET(msdu_start);
  904. return pkt_type;
  905. }
  906. #define HAL_RX_MSDU_START_NSS_GET(_rx_msdu_start) \
  907. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  908. RX_MSDU_START_5_NSS_OFFSET)), \
  909. RX_MSDU_START_5_NSS_MASK, \
  910. RX_MSDU_START_5_NSS_LSB))
  911. /*
  912. * hal_rx_msdu_start_nss_get(): API to get the NSS
  913. * Interval from rx_msdu_start
  914. *
  915. * @buf: pointer to the start of RX PKT TLV header
  916. * Return: uint32_t(nss)
  917. */
  918. static inline uint32_t
  919. hal_rx_msdu_start_nss_get(uint8_t *buf)
  920. {
  921. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  922. struct rx_msdu_start *msdu_start =
  923. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  924. uint32_t nss;
  925. nss = HAL_RX_MSDU_START_NSS_GET(msdu_start);
  926. return nss;
  927. }
  928. #define HAL_RX_MPDU_GET_TODS(_rx_mpdu_info) \
  929. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  930. RX_MPDU_INFO_2_TO_DS_OFFSET)), \
  931. RX_MPDU_INFO_2_TO_DS_MASK, \
  932. RX_MPDU_INFO_2_TO_DS_LSB))
  933. /*
  934. * hal_rx_mpdu_get_tods(): API to get the tods info
  935. * from rx_mpdu_start
  936. *
  937. * @buf: pointer to the start of RX PKT TLV header
  938. * Return: uint32_t(to_ds)
  939. */
  940. static inline uint32_t
  941. hal_rx_mpdu_get_to_ds(uint8_t *buf)
  942. {
  943. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  944. struct rx_mpdu_start *mpdu_start =
  945. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  946. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  947. uint32_t to_ds;
  948. to_ds = HAL_RX_MPDU_GET_TODS(mpdu_info);
  949. return to_ds;
  950. }
  951. #define HAL_RX_MPDU_GET_FROMDS(_rx_mpdu_info) \
  952. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  953. RX_MPDU_INFO_2_FR_DS_OFFSET)), \
  954. RX_MPDU_INFO_2_FR_DS_MASK, \
  955. RX_MPDU_INFO_2_FR_DS_LSB))
  956. /*
  957. * hal_rx_mpdu_get_fr_ds(): API to get the from ds info
  958. * from rx_mpdu_start
  959. *
  960. * @buf: pointer to the start of RX PKT TLV header
  961. * Return: uint32_t(fr_ds)
  962. */
  963. static inline uint32_t
  964. hal_rx_mpdu_get_fr_ds(uint8_t *buf)
  965. {
  966. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  967. struct rx_mpdu_start *mpdu_start =
  968. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  969. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  970. uint32_t fr_ds;
  971. fr_ds = HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  972. return fr_ds;
  973. }
  974. #define HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(_rx_mpdu_info) \
  975. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  976. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_OFFSET)), \
  977. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_MASK, \
  978. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_LSB))
  979. #define HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(_rx_mpdu_info) \
  980. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  981. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_OFFSET)), \
  982. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_MASK, \
  983. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_LSB))
  984. #define HAL_RX_MPDU_AD1_31_0_GET(_rx_mpdu_info) \
  985. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  986. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_OFFSET)), \
  987. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_MASK, \
  988. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_LSB))
  989. #define HAL_RX_MPDU_AD1_47_32_GET(_rx_mpdu_info) \
  990. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  991. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_OFFSET)), \
  992. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_MASK, \
  993. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_LSB))
  994. #define HAL_RX_MPDU_AD2_15_0_GET(_rx_mpdu_info) \
  995. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  996. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_OFFSET)), \
  997. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_MASK, \
  998. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_LSB))
  999. #define HAL_RX_MPDU_AD2_47_16_GET(_rx_mpdu_info) \
  1000. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1001. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_OFFSET)), \
  1002. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_MASK, \
  1003. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_LSB))
  1004. /*
  1005. * hal_rx_mpdu_get_addr1(): API to check get address1 of the mpdu
  1006. *
  1007. * @buf: pointer to the start of RX PKT TLV headera
  1008. * @mac_addr: pointer to mac address
  1009. * Return: sucess/failure
  1010. */
  1011. static inline
  1012. QDF_STATUS hal_rx_mpdu_get_addr1(uint8_t *buf, uint8_t *mac_addr)
  1013. {
  1014. struct __attribute__((__packed__)) hal_addr1 {
  1015. uint32_t ad1_31_0;
  1016. uint16_t ad1_47_32;
  1017. };
  1018. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1019. struct rx_mpdu_start *mpdu_start =
  1020. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1021. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1022. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  1023. uint32_t mac_addr_ad1_valid;
  1024. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  1025. if (mac_addr_ad1_valid) {
  1026. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  1027. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  1028. return QDF_STATUS_SUCCESS;
  1029. }
  1030. return QDF_STATUS_E_FAILURE;
  1031. }
  1032. /*
  1033. * hal_rx_mpdu_get_addr2(): API to check get address2 of the mpdu
  1034. * in the packet
  1035. *
  1036. * @buf: pointer to the start of RX PKT TLV header
  1037. * @mac_addr: pointer to mac address
  1038. * Return: sucess/failure
  1039. */
  1040. static inline
  1041. QDF_STATUS hal_rx_mpdu_get_addr2(uint8_t *buf, uint8_t *mac_addr)
  1042. {
  1043. struct __attribute__((__packed__)) hal_addr2 {
  1044. uint16_t ad2_15_0;
  1045. uint32_t ad2_47_16;
  1046. };
  1047. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1048. struct rx_mpdu_start *mpdu_start =
  1049. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1050. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1051. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  1052. uint32_t mac_addr_ad2_valid;
  1053. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  1054. if (mac_addr_ad2_valid) {
  1055. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  1056. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  1057. return QDF_STATUS_SUCCESS;
  1058. }
  1059. return QDF_STATUS_E_FAILURE;
  1060. }
  1061. #define HAL_RX_MSDU_END_DA_IDX_GET(_rx_msdu_end) \
  1062. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1063. RX_MSDU_END_13_DA_IDX_OFFSET)), \
  1064. RX_MSDU_END_13_DA_IDX_MASK, \
  1065. RX_MSDU_END_13_DA_IDX_LSB))
  1066. /**
  1067. * hal_rx_msdu_end_da_idx_get: API to get da_idx
  1068. * from rx_msdu_end TLV
  1069. *
  1070. * @ buf: pointer to the start of RX PKT TLV headers
  1071. * Return: da index
  1072. */
  1073. static inline uint16_t
  1074. hal_rx_msdu_end_da_idx_get(uint8_t *buf)
  1075. {
  1076. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1077. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1078. uint16_t da_idx;
  1079. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  1080. return da_idx;
  1081. }
  1082. #define HAL_RX_MSDU_END_DA_IS_VALID_GET(_rx_msdu_end) \
  1083. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1084. RX_MSDU_END_5_DA_IS_VALID_OFFSET)), \
  1085. RX_MSDU_END_5_DA_IS_VALID_MASK, \
  1086. RX_MSDU_END_5_DA_IS_VALID_LSB))
  1087. /**
  1088. * hal_rx_msdu_end_da_is_valid_get: API to check if da is valid
  1089. * from rx_msdu_end TLV
  1090. *
  1091. * @ buf: pointer to the start of RX PKT TLV headers
  1092. * Return: da_is_valid
  1093. */
  1094. static inline uint8_t
  1095. hal_rx_msdu_end_da_is_valid_get(uint8_t *buf)
  1096. {
  1097. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1098. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1099. uint8_t da_is_valid;
  1100. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  1101. return da_is_valid;
  1102. }
  1103. #define HAL_RX_MSDU_END_DA_IS_MCBC_GET(_rx_msdu_end) \
  1104. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1105. RX_MSDU_END_5_DA_IS_MCBC_OFFSET)), \
  1106. RX_MSDU_END_5_DA_IS_MCBC_MASK, \
  1107. RX_MSDU_END_5_DA_IS_MCBC_LSB))
  1108. /**
  1109. * hal_rx_msdu_end_da_is_mcbc_get: API to check if pkt is MCBC
  1110. * from rx_msdu_end TLV
  1111. *
  1112. * @ buf: pointer to the start of RX PKT TLV headers
  1113. * Return: da_is_mcbc
  1114. */
  1115. static inline uint8_t
  1116. hal_rx_msdu_end_da_is_mcbc_get(uint8_t *buf)
  1117. {
  1118. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1119. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1120. uint8_t da_is_mcbc;
  1121. da_is_mcbc = HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  1122. return da_is_mcbc;
  1123. }
  1124. /*******************************************************************************
  1125. * RX ERROR APIS
  1126. ******************************************************************************/
  1127. #define HAL_RX_MPDU_END_DECRYPT_ERR_GET(_rx_mpdu_end) \
  1128. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1129. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_OFFSET)), \
  1130. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_MASK, \
  1131. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_LSB))
  1132. /**
  1133. * hal_rx_mpdu_end_decrypt_err_get(): API to get the Decrypt ERR
  1134. * from rx_mpdu_end TLV
  1135. *
  1136. * @buf: pointer to the start of RX PKT TLV headers
  1137. * Return: uint32_t(decrypt_err)
  1138. */
  1139. static inline uint32_t
  1140. hal_rx_mpdu_end_decrypt_err_get(uint8_t *buf)
  1141. {
  1142. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1143. struct rx_mpdu_end *mpdu_end =
  1144. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1145. uint32_t decrypt_err;
  1146. decrypt_err = HAL_RX_MPDU_END_DECRYPT_ERR_GET(mpdu_end);
  1147. return decrypt_err;
  1148. }
  1149. #define HAL_RX_MPDU_END_MIC_ERR_GET(_rx_mpdu_end) \
  1150. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1151. RX_MPDU_END_1_TKIP_MIC_ERR_OFFSET)), \
  1152. RX_MPDU_END_1_TKIP_MIC_ERR_MASK, \
  1153. RX_MPDU_END_1_TKIP_MIC_ERR_LSB))
  1154. /**
  1155. * hal_rx_mpdu_end_mic_err_get(): API to get the MIC ERR
  1156. * from rx_mpdu_end TLV
  1157. *
  1158. * @buf: pointer to the start of RX PKT TLV headers
  1159. * Return: uint32_t(mic_err)
  1160. */
  1161. static inline uint32_t
  1162. hal_rx_mpdu_end_mic_err_get(uint8_t *buf)
  1163. {
  1164. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1165. struct rx_mpdu_end *mpdu_end =
  1166. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1167. uint32_t mic_err;
  1168. mic_err = HAL_RX_MPDU_END_MIC_ERR_GET(mpdu_end);
  1169. return mic_err;
  1170. }
  1171. /*******************************************************************************
  1172. * RX REO ERROR APIS
  1173. ******************************************************************************/
  1174. #define HAL_RX_LINK_DESC_MSDU0_PTR(link_desc) \
  1175. ((struct rx_msdu_details *) \
  1176. _OFFSET_TO_BYTE_PTR((link_desc),\
  1177. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET))
  1178. #define HAL_RX_NUM_MSDU_DESC 6
  1179. struct hal_rx_msdu_list {
  1180. struct hal_rx_msdu_desc_info msdu_info[HAL_RX_NUM_MSDU_DESC];
  1181. uint32_t sw_cookie[HAL_RX_NUM_MSDU_DESC];
  1182. };
  1183. struct hal_buf_info {
  1184. uint64_t paddr;
  1185. uint32_t sw_cookie;
  1186. };
  1187. /**
  1188. * hal_rx_msdu_link_desc_get: API to get the MSDU information
  1189. * from the MSDU link descriptor
  1190. *
  1191. * @ msdu_link_desc: Opaque pointer used by HAL to get to the
  1192. * MSDU link descriptor (struct rx_msdu_link)
  1193. * @ msdu_list: Return the list of MSDUs contained in this link descriptor
  1194. * Return: void
  1195. */
  1196. static inline void hal_rx_msdu_list_get(void *msdu_link_desc,
  1197. struct hal_rx_msdu_list *msdu_list, uint8_t *num_msdus)
  1198. {
  1199. struct rx_msdu_details *msdu_details;
  1200. struct rx_msdu_desc_info *msdu_desc_info;
  1201. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  1202. int i;
  1203. if (*num_msdus > HAL_RX_NUM_MSDU_DESC)
  1204. *num_msdus = HAL_RX_NUM_MSDU_DESC;
  1205. msdu_details = HAL_RX_LINK_DESC_MSDU0_PTR(msdu_link);
  1206. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1207. "[%s][%d] msdu_link=%p msdu_details=%p\n",
  1208. __func__, __LINE__, msdu_link, msdu_details);
  1209. for (i = 0; i < *num_msdus; i++) {
  1210. msdu_desc_info = HAL_RX_MSDU_DESC_INFO_GET(&msdu_details[i]);
  1211. msdu_list->msdu_info[i].msdu_flags =
  1212. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  1213. msdu_list->msdu_info[i].msdu_len =
  1214. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  1215. msdu_list->sw_cookie[i] =
  1216. HAL_RX_BUF_COOKIE_GET(
  1217. &msdu_details[i].buffer_addr_info_details);
  1218. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1219. "[%s][%d] i=%d sw_cookie=%d\n",
  1220. __func__, __LINE__, i, msdu_list->sw_cookie[i]);
  1221. }
  1222. }
  1223. /**
  1224. * hal_rx_reo_buf_paddr_get: Gets the physical address and
  1225. * cookie from the REO destination ring element
  1226. *
  1227. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to
  1228. * the current descriptor
  1229. * @ buf_info: structure to return the buffer information
  1230. * Return: void
  1231. */
  1232. static inline void hal_rx_reo_buf_paddr_get(void *rx_desc,
  1233. struct hal_buf_info *buf_info)
  1234. {
  1235. struct reo_destination_ring *reo_ring =
  1236. (struct reo_destination_ring *)rx_desc;
  1237. buf_info->paddr =
  1238. (HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_ring) |
  1239. ((uint64_t)(HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_ring)) << 32));
  1240. buf_info->sw_cookie = HAL_RX_REO_BUF_COOKIE_GET(reo_ring);
  1241. }
  1242. /**
  1243. * enum hal_reo_error_code: Indicates that type of buffer or descriptor
  1244. *
  1245. * @ HAL_RX_MSDU_BUF_ADDR_TYPE : Reo buffer address points to the MSDU buffer
  1246. * @ HAL_RX_MSDU_LINK_DESC_TYPE: Reo buffer address points to the link
  1247. * descriptor
  1248. */
  1249. enum hal_rx_reo_buf_type {
  1250. HAL_RX_REO_MSDU_BUF_ADDR_TYPE = 0,
  1251. HAL_RX_REO_MSDU_LINK_DESC_TYPE,
  1252. };
  1253. #define HAL_RX_REO_BUF_TYPE_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1254. (REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_OFFSET >> 2))) & \
  1255. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_MASK) >> \
  1256. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_LSB)
  1257. /**
  1258. * enum hal_reo_error_code: Error code describing the type of error detected
  1259. *
  1260. * @ HAL_REO_ERR_QUEUE_DESC_ADDR_0 : Reo queue descriptor provided in the
  1261. * REO_ENTRANCE ring is set to 0
  1262. * @ HAL_REO_ERR_QUEUE_DESC_INVALID: Reo queue descriptor valid bit is NOT set
  1263. * @ HAL_REO_ERR_AMPDU_IN_NON_BA : AMPDU frame received without BA session
  1264. * having been setup
  1265. * @ HAL_REO_ERR_NON_BA_DUPLICATE : Non-BA session, SN equal to SSN,
  1266. * Retry bit set: duplicate frame
  1267. * @ HAL_REO_ERR_BA_DUPLICATE : BA session, duplicate frame
  1268. * @ HAL_REO_ERR_REGULAR_FRAME_2K_JUMP : A normal (management/data frame)
  1269. * received with 2K jump in SN
  1270. * @ HAL_REO_ERR_BAR_FRAME_2K_JUMP : A bar received with 2K jump in SSN
  1271. * @ HAL_REO_ERR_REGULAR_FRAME_OOR : A normal (management/data frame) received
  1272. * with SN falling within the OOR window
  1273. * @ HAL_REO_ERR_BAR_FRAME_OOR : A bar received with SSN falling within the
  1274. * OOR window
  1275. * @ HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION : A bar received without a BA session
  1276. * @ HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN : A bar received with SSN equal to SN
  1277. * @ HAL_REO_ERR_PN_CHECK_FAILED : PN Check Failed packet
  1278. * @ HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1279. * of the Seq_2k_error_detected_flag been set in the REO Queue descriptor
  1280. * @ HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1281. * of the pn_error_detected_flag been set in the REO Queue descriptor
  1282. * @ HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET : Frame is forwarded as a result of
  1283. * the queue descriptor(address) being blocked as SW/FW seems to be currently
  1284. * in the process of making updates to this descriptor
  1285. */
  1286. enum hal_reo_error_code {
  1287. HAL_REO_ERR_QUEUE_DESC_ADDR_0 = 0,
  1288. HAL_REO_ERR_QUEUE_DESC_INVALID,
  1289. HAL_REO_ERR_AMPDU_IN_NON_BA,
  1290. HAL_REO_ERR_NON_BA_DUPLICATE,
  1291. HAL_REO_ERR_BA_DUPLICATE,
  1292. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP,
  1293. HAL_REO_ERR_BAR_FRAME_2K_JUMP,
  1294. HAL_REO_ERR_REGULAR_FRAME_OOR,
  1295. HAL_REO_ERR_BAR_FRAME_OOR,
  1296. HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION,
  1297. HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN,
  1298. HAL_REO_ERR_PN_CHECK_FAILED,
  1299. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET,
  1300. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET,
  1301. HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET
  1302. };
  1303. #define HAL_RX_REO_ERROR_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1304. (REO_DESTINATION_RING_7_REO_ERROR_CODE_OFFSET >> 2))) & \
  1305. REO_DESTINATION_RING_7_REO_ERROR_CODE_MASK) >> \
  1306. REO_DESTINATION_RING_7_REO_ERROR_CODE_LSB)
  1307. /**
  1308. * hal_rx_is_pn_error() - Indicate if this error was caused by a
  1309. * PN check failure
  1310. *
  1311. * @reo_desc: opaque pointer used by HAL to get the REO destination entry
  1312. *
  1313. * Return: true: error caused by PN check, false: other error
  1314. */
  1315. static inline bool hal_rx_reo_is_pn_error(void *rx_desc)
  1316. {
  1317. struct reo_destination_ring *reo_desc =
  1318. (struct reo_destination_ring *)rx_desc;
  1319. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1320. HAL_REO_ERR_PN_CHECK_FAILED) |
  1321. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1322. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET)) ?
  1323. true : false;
  1324. }
  1325. /**
  1326. * hal_rx_is_2k_jump() - Indicate if this error was caused by a 2K jump in
  1327. * the sequence number
  1328. *
  1329. * @ring_desc: opaque pointer used by HAL to get the REO destination entry
  1330. *
  1331. * Return: true: error caused by 2K jump, false: other error
  1332. */
  1333. static inline bool hal_rx_reo_is_2k_jump(void *rx_desc)
  1334. {
  1335. struct reo_destination_ring *reo_desc =
  1336. (struct reo_destination_ring *)rx_desc;
  1337. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1338. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP) |
  1339. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1340. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET)) ?
  1341. true : false;
  1342. }
  1343. /**
  1344. * hal_rx_msdu_link_desc_set: Retrieves MSDU Link Descriptor to WBM
  1345. *
  1346. * @ soc : HAL version of the SOC pointer
  1347. * @ src_srng_desc : void pointer to the WBM Release Ring descriptor
  1348. * @ buf_addr_info : void pointer to the buffer_addr_info
  1349. *
  1350. * Return: void
  1351. */
  1352. /* look at implementation at dp_hw_link_desc_pool_setup()*/
  1353. static inline void hal_rx_msdu_link_desc_set(struct hal_soc *soc,
  1354. void *src_srng_desc, void *buf_addr_info)
  1355. {
  1356. struct wbm_release_ring *wbm_rel_srng =
  1357. (struct wbm_release_ring *)src_srng_desc;
  1358. /* Structure copy !!! */
  1359. wbm_rel_srng->released_buff_or_desc_addr_info =
  1360. *((struct buffer_addr_info *)buf_addr_info);
  1361. }
  1362. /*
  1363. * hal_rx_msdu_link_desc_reinject: Re-injects the MSDU link descriptor to
  1364. * REO entrance ring
  1365. *
  1366. * @ soc: HAL version of the SOC pointer
  1367. * @ pa: Physical address of the MSDU Link Descriptor
  1368. * @ cookie: SW cookie to get to the virtual address
  1369. * @ error_enabled_reo_q: Argument to determine whether this needs to go
  1370. * to the error enabled REO queue
  1371. *
  1372. * Return: void
  1373. */
  1374. static inline void hal_rx_msdu_link_desc_reinject(struct hal_soc *soc,
  1375. uint64_t pa, uint32_t cookie, bool error_enabled_reo_q)
  1376. {
  1377. /* TODO */
  1378. }
  1379. /**
  1380. * HAL_RX_BUF_ADDR_INFO_GET: Returns the address of the
  1381. * BUFFER_ADDR_INFO, give the RX descriptor
  1382. * (Assumption -- BUFFER_ADDR_INFO is the
  1383. * first field in the descriptor structure)
  1384. */
  1385. #define HAL_RX_BUF_ADDR_INFO_GET(ring_desc) ((void *)(ring_desc))
  1386. #define HAL_RX_REO_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  1387. #define HAL_RX_WBM_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  1388. /**
  1389. * hal_rx_ret_buf_manager_get: Returns the "return_buffer_manager"
  1390. * from the BUFFER_ADDR_INFO structure
  1391. * given a REO destination ring descriptor.
  1392. * @ ring_desc: RX(REO/WBM release) destination ring descriptor
  1393. *
  1394. * Return: uint8_t (value of the return_buffer_manager)
  1395. */
  1396. static inline
  1397. uint8_t hal_rx_ret_buf_manager_get(void *ring_desc)
  1398. {
  1399. /*
  1400. * The following macro takes buf_addr_info as argument,
  1401. * but since buf_addr_info is the first field in ring_desc
  1402. * Hence the following call is OK
  1403. */
  1404. return HAL_RX_BUF_RBM_GET(ring_desc);
  1405. }
  1406. /*******************************************************************************
  1407. * RX WBM ERROR APIS
  1408. ******************************************************************************/
  1409. /**
  1410. * enum hal_rx_wbm_error_source: Indicates which module initiated the
  1411. * release of this buffer or descriptor
  1412. *
  1413. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1414. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1415. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1416. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1417. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1418. */
  1419. enum hal_rx_wbm_error_source {
  1420. HAL_RX_WBM_ERR_SRC_TQM = 0,
  1421. HAL_RX_WBM_ERR_SRC_RXDMA,
  1422. HAL_RX_WBM_ERR_SRC_REO,
  1423. HAL_RX_WBM_ERR_SRC_FW,
  1424. HAL_RX_WBM_ERR_SRC_SW,
  1425. };
  1426. #define HAL_RX_WBM_ERR_SRC_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1427. (WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_OFFSET >> 2))) & \
  1428. WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_MASK) >> \
  1429. WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_LSB)
  1430. /**
  1431. * enum hal_rx_wbm_buf_type: Indicates that type of buffer or descriptor
  1432. * released
  1433. *
  1434. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1435. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1436. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1437. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1438. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1439. */
  1440. enum hal_rx_wbm_buf_type {
  1441. HAL_RX_WBM_BUF_TYPE_REL_BUF = 0,
  1442. HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC,
  1443. HAL_RX_WBM_BUF_TYPE_MPDU_LINK_DESC,
  1444. HAL_RX_WBM_BUF_TYPE_MSDU_EXT_DESC,
  1445. HAL_RX_WBM_BUF_TYPE_Q_EXT_DESC,
  1446. };
  1447. #define HAL_RX_WBM_BUF_TYPE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1448. (WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_OFFSET >> 2))) & \
  1449. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_MASK) >> \
  1450. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_LSB)
  1451. /**
  1452. * enum - hal_rx_wbm_reo_push_reason: Indicates why REO pushed
  1453. * the frame to this release ring
  1454. *
  1455. * @ HAL_RX_WBM_REO_PSH_RSN_ERROR : Reo detected an error and pushed this
  1456. * frame to this queue
  1457. * @ HAL_RX_WBM_REO_PSH_RSN_ROUTE: Reo pushed the frame to this queue per
  1458. * received routing instructions. No error within REO was detected
  1459. */
  1460. enum hal_rx_wbm_reo_push_reason {
  1461. HAL_RX_WBM_REO_PSH_RSN_ERROR = 0,
  1462. HAL_RX_WBM_REO_PSH_RSN_ROUTE,
  1463. };
  1464. #define HAL_RX_WBM_REO_PUSH_REASON_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1465. (WBM_RELEASE_RING_2_REO_PUSH_REASON_OFFSET >> 2))) & \
  1466. WBM_RELEASE_RING_2_REO_PUSH_REASON_MASK) >> \
  1467. WBM_RELEASE_RING_2_REO_PUSH_REASON_LSB)
  1468. #define HAL_RX_WBM_REO_ERROR_CODE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1469. (WBM_RELEASE_RING_2_REO_ERROR_CODE_OFFSET >> 2))) & \
  1470. WBM_RELEASE_RING_2_REO_ERROR_CODE_MASK) >> \
  1471. WBM_RELEASE_RING_2_REO_ERROR_CODE_LSB)
  1472. /**
  1473. * enum hal_rx_wbm_rxdma_push_reason: Indicates why REO pushed the frame to
  1474. * this release ring
  1475. *
  1476. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ERROR : RXDMA detected an error and pushed
  1477. * this frame to this queue
  1478. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE: RXDMA pushed the frame to this queue
  1479. * per received routing instructions. No error within RXDMA was detected
  1480. */
  1481. enum hal_rx_wbm_rxdma_push_reason {
  1482. HAL_RX_WBM_RXDMA_PSH_RSN_ERROR = 0,
  1483. HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE,
  1484. };
  1485. #define HAL_RX_WBM_RXDMA_PUSH_REASON_GET(wbm_desc) \
  1486. (((*(((uint32_t *) wbm_desc) + \
  1487. (WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_OFFSET >> 2))) & \
  1488. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_MASK) >> \
  1489. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_LSB)
  1490. #define HAL_RX_WBM_RXDMA_ERROR_CODE_GET(wbm_desc) \
  1491. (((*(((uint32_t *) wbm_desc) + \
  1492. (WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_OFFSET >> 2))) & \
  1493. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_MASK) >> \
  1494. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_LSB)
  1495. #define HAL_RX_WBM_BUF_COOKIE_GET(wbm_desc) \
  1496. HAL_RX_BUF_COOKIE_GET(&((struct wbm_release_ring *) \
  1497. wbm_desc)->released_buff_or_desc_addr_info)
  1498. /**
  1499. * hal_rx_dump_rx_attention_tlv: dump RX attention TLV in structured
  1500. * humman readable format.
  1501. * @ rx_attn: pointer the rx_attention TLV in pkt.
  1502. * @ dbg_level: log level.
  1503. *
  1504. * Return: void
  1505. */
  1506. static inline void hal_rx_dump_rx_attention_tlv(struct rx_attention *rx_attn,
  1507. uint8_t dbg_level)
  1508. {
  1509. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  1510. "\n--------------------\n"
  1511. "rx_attention tlv \n"
  1512. "\n--------------------\n"
  1513. "rxpcu_mpdu_filter_in_category : %d\n"
  1514. "sw_frame_group_id : %d\n"
  1515. "reserved_0 : %d\n"
  1516. "phy_ppdu_id : %d\n"
  1517. "first_mpdu : %d\n"
  1518. "reserved_1a : %d\n"
  1519. "mcast_bcast : %d\n"
  1520. "ast_index_not_found : %d\n"
  1521. "ast_index_timeout : %d\n"
  1522. "power_mgmt : %d\n"
  1523. "non_qos : %d\n"
  1524. "null_data : %d\n"
  1525. "mgmt_type : %d\n"
  1526. "ctrl_type : %d\n"
  1527. "more_data : %d\n"
  1528. "eosp : %d\n"
  1529. "a_msdu_error : %d\n"
  1530. "fragment_flag : %d\n"
  1531. "order : %d\n"
  1532. "cce_match : %d\n"
  1533. "overflow_err : %d\n"
  1534. "msdu_length_err : %d\n"
  1535. "tcp_udp_chksum_fail : %d\n"
  1536. "ip_chksum_fail : %d\n"
  1537. "sa_idx_invalid : %d\n"
  1538. "da_idx_invalid : %d\n"
  1539. "reserved_1b : %d\n"
  1540. "rx_in_tx_decrypt_byp : %d\n"
  1541. "encrypt_required : %d\n"
  1542. "directed : %d\n"
  1543. "buffer_fragment : %d\n"
  1544. "mpdu_length_err : %d\n"
  1545. "tkip_mic_err : %d\n"
  1546. "decrypt_err : %d\n"
  1547. "unencrypted_frame_err : %d\n"
  1548. "fcs_err : %d\n"
  1549. "flow_idx_timeout : %d\n"
  1550. "flow_idx_invalid : %d\n"
  1551. "wifi_parser_error : %d\n"
  1552. "amsdu_parser_error : %d\n"
  1553. "sa_idx_timeout : %d\n"
  1554. "da_idx_timeout : %d\n"
  1555. "msdu_limit_error : %d\n"
  1556. "da_is_valid : %d\n"
  1557. "da_is_mcbc : %d\n"
  1558. "sa_is_valid : %d\n"
  1559. "decrypt_status_code : %d\n"
  1560. "rx_bitmap_not_updated : %d\n"
  1561. "reserved_2 : %d\n"
  1562. "msdu_done : %d\n",
  1563. rx_attn->rxpcu_mpdu_filter_in_category,
  1564. rx_attn->sw_frame_group_id,
  1565. rx_attn->reserved_0,
  1566. rx_attn->phy_ppdu_id,
  1567. rx_attn->first_mpdu,
  1568. rx_attn->reserved_1a,
  1569. rx_attn->mcast_bcast,
  1570. rx_attn->ast_index_not_found,
  1571. rx_attn->ast_index_timeout,
  1572. rx_attn->power_mgmt,
  1573. rx_attn->non_qos,
  1574. rx_attn->null_data,
  1575. rx_attn->mgmt_type,
  1576. rx_attn->ctrl_type,
  1577. rx_attn->more_data,
  1578. rx_attn->eosp,
  1579. rx_attn->a_msdu_error,
  1580. rx_attn->fragment_flag,
  1581. rx_attn->order,
  1582. rx_attn->cce_match,
  1583. rx_attn->overflow_err,
  1584. rx_attn->msdu_length_err,
  1585. rx_attn->tcp_udp_chksum_fail,
  1586. rx_attn->ip_chksum_fail,
  1587. rx_attn->sa_idx_invalid,
  1588. rx_attn->da_idx_invalid,
  1589. rx_attn->reserved_1b,
  1590. rx_attn->rx_in_tx_decrypt_byp,
  1591. rx_attn->encrypt_required,
  1592. rx_attn->directed,
  1593. rx_attn->buffer_fragment,
  1594. rx_attn->mpdu_length_err,
  1595. rx_attn->tkip_mic_err,
  1596. rx_attn->decrypt_err,
  1597. rx_attn->unencrypted_frame_err,
  1598. rx_attn->fcs_err,
  1599. rx_attn->flow_idx_timeout,
  1600. rx_attn->flow_idx_invalid,
  1601. rx_attn->wifi_parser_error,
  1602. rx_attn->amsdu_parser_error,
  1603. rx_attn->sa_idx_timeout,
  1604. rx_attn->da_idx_timeout,
  1605. rx_attn->msdu_limit_error,
  1606. rx_attn->da_is_valid,
  1607. rx_attn->da_is_mcbc,
  1608. rx_attn->sa_is_valid,
  1609. rx_attn->decrypt_status_code,
  1610. rx_attn->rx_bitmap_not_updated,
  1611. rx_attn->reserved_2,
  1612. rx_attn->msdu_done);
  1613. }
  1614. /**
  1615. * hal_rx_dump_mpdu_start_tlv: dump RX mpdu_start TLV in structured
  1616. * human readable format.
  1617. * @ mpdu_start: pointer the rx_attention TLV in pkt.
  1618. * @ dbg_level: log level.
  1619. *
  1620. * Return: void
  1621. */
  1622. static inline void hal_rx_dump_mpdu_start_tlv(struct rx_mpdu_start *mpdu_start,
  1623. uint8_t dbg_level)
  1624. {
  1625. struct rx_mpdu_info *mpdu_info =
  1626. (struct rx_mpdu_info *) &mpdu_start->rx_mpdu_info_details;
  1627. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  1628. "\n--------------------\n"
  1629. "rx_mpdu_start tlv \n"
  1630. "--------------------\n"
  1631. "rxpcu_mpdu_filter_in_category: %d\n"
  1632. "sw_frame_group_id: %d\n"
  1633. "ndp_frame: %d\n"
  1634. "phy_err: %d\n"
  1635. "phy_err_during_mpdu_header: %d\n"
  1636. "protocol_version_err: %d\n"
  1637. "ast_based_lookup_valid: %d\n"
  1638. "phy_ppdu_id: %d\n"
  1639. "ast_index: %d\n"
  1640. "sw_peer_id: %d\n"
  1641. "mpdu_frame_control_valid: %d\n"
  1642. "mpdu_duration_valid: %d\n"
  1643. "mac_addr_ad1_valid: %d\n"
  1644. "mac_addr_ad2_valid: %d\n"
  1645. "mac_addr_ad3_valid: %d\n"
  1646. "mac_addr_ad4_valid: %d\n"
  1647. "mpdu_sequence_control_valid: %d\n"
  1648. "mpdu_qos_control_valid: %d\n"
  1649. "mpdu_ht_control_valid: %d\n"
  1650. "frame_encryption_info_valid: %d\n"
  1651. "fr_ds: %d\n"
  1652. "to_ds: %d\n"
  1653. "encrypted: %d\n"
  1654. "mpdu_retry: %d\n"
  1655. "mpdu_sequence_number: %d\n"
  1656. "epd_en: %d\n"
  1657. "all_frames_shall_be_encrypted: %d\n"
  1658. "encrypt_type: %d\n"
  1659. "mesh_sta: %d\n"
  1660. "bssid_hit: %d\n"
  1661. "bssid_number: %d\n"
  1662. "tid: %d\n"
  1663. "pn_31_0: %d\n"
  1664. "pn_63_32: %d\n"
  1665. "pn_95_64: %d\n"
  1666. "pn_127_96: %d\n"
  1667. "peer_meta_data: %d\n"
  1668. "rxpt_classify_info.reo_destination_indication: %d\n"
  1669. "rxpt_classify_info.use_flow_id_toeplitz_clfy: %d\n"
  1670. "rx_reo_queue_desc_addr_31_0: %d\n"
  1671. "rx_reo_queue_desc_addr_39_32: %d\n"
  1672. "receive_queue_number: %d\n"
  1673. "pre_delim_err_warning: %d\n"
  1674. "first_delim_err: %d\n"
  1675. "key_id_octet: %d\n"
  1676. "new_peer_entry: %d\n"
  1677. "decrypt_needed: %d\n"
  1678. "decap_type: %d\n"
  1679. "rx_insert_vlan_c_tag_padding: %d\n"
  1680. "rx_insert_vlan_s_tag_padding: %d\n"
  1681. "strip_vlan_c_tag_decap: %d\n"
  1682. "strip_vlan_s_tag_decap: %d\n"
  1683. "pre_delim_count: %d\n"
  1684. "ampdu_flag: %d\n"
  1685. "bar_frame: %d\n"
  1686. "mpdu_length: %d\n"
  1687. "first_mpdu: %d\n"
  1688. "mcast_bcast: %d\n"
  1689. "ast_index_not_found: %d\n"
  1690. "ast_index_timeout: %d\n"
  1691. "power_mgmt: %d\n"
  1692. "non_qos: %d\n"
  1693. "null_data: %d\n"
  1694. "mgmt_type: %d\n"
  1695. "ctrl_type: %d\n"
  1696. "more_data: %d\n"
  1697. "eosp: %d\n"
  1698. "fragment_flag: %d\n"
  1699. "order: %d\n"
  1700. "u_apsd_trigger: %d\n"
  1701. "encrypt_required: %d\n"
  1702. "directed: %d\n"
  1703. "mpdu_frame_control_field: %d\n"
  1704. "mpdu_duration_field: %d\n"
  1705. "mac_addr_ad1_31_0: %d\n"
  1706. "mac_addr_ad1_47_32: %d\n"
  1707. "mac_addr_ad2_15_0: %d\n"
  1708. "mac_addr_ad2_47_16: %d\n"
  1709. "mac_addr_ad3_31_0: %d\n"
  1710. "mac_addr_ad3_47_32: %d\n"
  1711. "mpdu_sequence_control_field: %d\n"
  1712. "mac_addr_ad4_31_0: %d\n"
  1713. "mac_addr_ad4_47_32: %d\n"
  1714. "mpdu_qos_control_field: %d\n"
  1715. "mpdu_ht_control_field: %d\n",
  1716. mpdu_info->rxpcu_mpdu_filter_in_category,
  1717. mpdu_info->sw_frame_group_id,
  1718. mpdu_info->ndp_frame,
  1719. mpdu_info->phy_err,
  1720. mpdu_info->phy_err_during_mpdu_header,
  1721. mpdu_info->protocol_version_err,
  1722. mpdu_info->ast_based_lookup_valid,
  1723. mpdu_info->phy_ppdu_id,
  1724. mpdu_info->ast_index,
  1725. mpdu_info->sw_peer_id,
  1726. mpdu_info->mpdu_frame_control_valid,
  1727. mpdu_info->mpdu_duration_valid,
  1728. mpdu_info->mac_addr_ad1_valid,
  1729. mpdu_info->mac_addr_ad2_valid,
  1730. mpdu_info->mac_addr_ad3_valid,
  1731. mpdu_info->mac_addr_ad4_valid,
  1732. mpdu_info->mpdu_sequence_control_valid,
  1733. mpdu_info->mpdu_qos_control_valid,
  1734. mpdu_info->mpdu_ht_control_valid,
  1735. mpdu_info->frame_encryption_info_valid,
  1736. mpdu_info->fr_ds,
  1737. mpdu_info->to_ds,
  1738. mpdu_info->encrypted,
  1739. mpdu_info->mpdu_retry,
  1740. mpdu_info->mpdu_sequence_number,
  1741. mpdu_info->epd_en,
  1742. mpdu_info->all_frames_shall_be_encrypted,
  1743. mpdu_info->encrypt_type,
  1744. mpdu_info->mesh_sta,
  1745. mpdu_info->bssid_hit,
  1746. mpdu_info->bssid_number,
  1747. mpdu_info->tid,
  1748. mpdu_info->pn_31_0,
  1749. mpdu_info->pn_63_32,
  1750. mpdu_info->pn_95_64,
  1751. mpdu_info->pn_127_96,
  1752. mpdu_info->peer_meta_data,
  1753. mpdu_info->rxpt_classify_info_details.reo_destination_indication,
  1754. mpdu_info->rxpt_classify_info_details.use_flow_id_toeplitz_clfy,
  1755. mpdu_info->rx_reo_queue_desc_addr_31_0,
  1756. mpdu_info->rx_reo_queue_desc_addr_39_32,
  1757. mpdu_info->receive_queue_number,
  1758. mpdu_info->pre_delim_err_warning,
  1759. mpdu_info->first_delim_err,
  1760. mpdu_info->key_id_octet,
  1761. mpdu_info->new_peer_entry,
  1762. mpdu_info->decrypt_needed,
  1763. mpdu_info->decap_type,
  1764. mpdu_info->rx_insert_vlan_c_tag_padding,
  1765. mpdu_info->rx_insert_vlan_s_tag_padding,
  1766. mpdu_info->strip_vlan_c_tag_decap,
  1767. mpdu_info->strip_vlan_s_tag_decap,
  1768. mpdu_info->pre_delim_count,
  1769. mpdu_info->ampdu_flag,
  1770. mpdu_info->bar_frame,
  1771. mpdu_info->mpdu_length,
  1772. mpdu_info->first_mpdu,
  1773. mpdu_info->mcast_bcast,
  1774. mpdu_info->ast_index_not_found,
  1775. mpdu_info->ast_index_timeout,
  1776. mpdu_info->power_mgmt,
  1777. mpdu_info->non_qos,
  1778. mpdu_info->null_data,
  1779. mpdu_info->mgmt_type,
  1780. mpdu_info->ctrl_type,
  1781. mpdu_info->more_data,
  1782. mpdu_info->eosp,
  1783. mpdu_info->fragment_flag,
  1784. mpdu_info->order,
  1785. mpdu_info->u_apsd_trigger,
  1786. mpdu_info->encrypt_required,
  1787. mpdu_info->directed,
  1788. mpdu_info->mpdu_frame_control_field,
  1789. mpdu_info->mpdu_duration_field,
  1790. mpdu_info->mac_addr_ad1_31_0,
  1791. mpdu_info->mac_addr_ad1_47_32,
  1792. mpdu_info->mac_addr_ad2_15_0,
  1793. mpdu_info->mac_addr_ad2_47_16,
  1794. mpdu_info->mac_addr_ad3_31_0,
  1795. mpdu_info->mac_addr_ad3_47_32,
  1796. mpdu_info->mpdu_sequence_control_field,
  1797. mpdu_info->mac_addr_ad4_31_0,
  1798. mpdu_info->mac_addr_ad4_47_32,
  1799. mpdu_info->mpdu_qos_control_field,
  1800. mpdu_info->mpdu_ht_control_field);
  1801. }
  1802. /**
  1803. * hal_rx_dump_msdu_start_tlv: dump RX msdu_start TLV in structured
  1804. * human readable format.
  1805. * @ msdu_start: pointer the msdu_start TLV in pkt.
  1806. * @ dbg_level: log level.
  1807. *
  1808. * Return: void
  1809. */
  1810. static void hal_rx_dump_msdu_start_tlv(struct rx_msdu_start *msdu_start,
  1811. uint8_t dbg_level)
  1812. {
  1813. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  1814. "\n--------------------\n"
  1815. "rx_msdu_start tlv \n"
  1816. "--------------------\n"
  1817. "rxpcu_mpdu_filter_in_category: %d\n"
  1818. "sw_frame_group_id: %d\n"
  1819. "phy_ppdu_id: %d\n"
  1820. "msdu_length: %d\n"
  1821. "ipsec_esp: %d\n"
  1822. "l3_offset: %d\n"
  1823. "ipsec_ah: %d\n"
  1824. "l4_offset: %d\n"
  1825. "msdu_number: %d\n"
  1826. "decap_format: %d\n"
  1827. "ipv4_proto: %d\n"
  1828. "ipv6_proto: %d\n"
  1829. "tcp_proto: %d\n"
  1830. "udp_proto: %d\n"
  1831. "ip_frag: %d\n"
  1832. "tcp_only_ack: %d\n"
  1833. "da_is_bcast_mcast: %d\n"
  1834. "toeplitz_hash: %d\n"
  1835. "ip4_protocol_ip6_next_header: %d\n"
  1836. "toeplitz_hash_2_or_4: %d\n"
  1837. "flow_id_toeplitz: %d\n"
  1838. "user_rssi: %d\n"
  1839. "pkt_type: %d\n"
  1840. "stbc: %d\n"
  1841. "sgi: %d\n"
  1842. "rate_mcs: %d\n"
  1843. "receive_bandwidth: %d\n"
  1844. "reception_type: %d\n"
  1845. "nss: %d\n"
  1846. "ppdu_start_timestamp: %d\n"
  1847. "sw_phy_meta_data: %d\n",
  1848. msdu_start->rxpcu_mpdu_filter_in_category,
  1849. msdu_start->sw_frame_group_id,
  1850. msdu_start->phy_ppdu_id,
  1851. msdu_start->msdu_length,
  1852. msdu_start->ipsec_esp,
  1853. msdu_start->l3_offset,
  1854. msdu_start->ipsec_ah,
  1855. msdu_start->l4_offset,
  1856. msdu_start->msdu_number,
  1857. msdu_start->decap_format,
  1858. msdu_start->ipv4_proto,
  1859. msdu_start->ipv6_proto,
  1860. msdu_start->tcp_proto,
  1861. msdu_start->udp_proto,
  1862. msdu_start->ip_frag,
  1863. msdu_start->tcp_only_ack,
  1864. msdu_start->da_is_bcast_mcast,
  1865. msdu_start->toeplitz_hash,
  1866. msdu_start->ip4_protocol_ip6_next_header,
  1867. msdu_start->toeplitz_hash_2_or_4,
  1868. msdu_start->flow_id_toeplitz,
  1869. msdu_start->user_rssi,
  1870. msdu_start->pkt_type,
  1871. msdu_start->stbc,
  1872. msdu_start->sgi,
  1873. msdu_start->rate_mcs,
  1874. msdu_start->receive_bandwidth,
  1875. msdu_start->reception_type,
  1876. msdu_start->nss,
  1877. msdu_start->ppdu_start_timestamp,
  1878. msdu_start->sw_phy_meta_data);
  1879. }
  1880. /**
  1881. * hal_rx_dump_msdu_end_tlv: dump RX msdu_end TLV in structured
  1882. * human readable format.
  1883. * @ msdu_end: pointer the msdu_end TLV in pkt.
  1884. * @ dbg_level: log level.
  1885. *
  1886. * Return: void
  1887. */
  1888. static inline void hal_rx_dump_msdu_end_tlv(struct rx_msdu_end *msdu_end,
  1889. uint8_t dbg_level)
  1890. {
  1891. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  1892. "\n--------------------\n"
  1893. "rx_msdu_end tlv \n"
  1894. "--------------------\n"
  1895. "rxpcu_mpdu_filter_in_category: %d\n"
  1896. "sw_frame_group_id: %d\n"
  1897. "phy_ppdu_id: %d\n"
  1898. "ip_hdr_chksum: %d\n"
  1899. "tcp_udp_chksum: %d\n"
  1900. "key_id_octet: %d\n"
  1901. "cce_super_rule: %d\n"
  1902. "cce_classify_not_done_truncat: %d\n"
  1903. "cce_classify_not_done_cce_dis: %d\n"
  1904. "ext_wapi_pn_63_48: %d\n"
  1905. "ext_wapi_pn_95_64: %d\n"
  1906. "ext_wapi_pn_127_96: %d\n"
  1907. "reported_mpdu_length: %d\n"
  1908. "first_msdu: %d\n"
  1909. "last_msdu: %d\n"
  1910. "sa_idx_timeout: %d\n"
  1911. "da_idx_timeout: %d\n"
  1912. "msdu_limit_error: %d\n"
  1913. "flow_idx_timeout: %d\n"
  1914. "flow_idx_invalid: %d\n"
  1915. "wifi_parser_error: %d\n"
  1916. "amsdu_parser_error: %d\n"
  1917. "sa_is_valid: %d\n"
  1918. "da_is_valid: %d\n"
  1919. "da_is_mcbc: %d\n"
  1920. "l3_header_padding: %d\n"
  1921. "ipv6_options_crc: %d\n"
  1922. "tcp_seq_number: %d\n"
  1923. "tcp_ack_number: %d\n"
  1924. "tcp_flag: %d\n"
  1925. "lro_eligible: %d\n"
  1926. "window_size: %d\n"
  1927. "da_offset: %d\n"
  1928. "sa_offset: %d\n"
  1929. "da_offset_valid: %d\n"
  1930. "sa_offset_valid: %d\n"
  1931. "type_offset: %d\n"
  1932. "rule_indication_31_0: %d\n"
  1933. "rule_indication_63_32: %d\n"
  1934. "sa_idx: %d\n"
  1935. "da_idx: %d\n"
  1936. "msdu_drop: %d\n"
  1937. "reo_destination_indication: %d\n"
  1938. "flow_idx: %d\n"
  1939. "fse_metadata: %d\n"
  1940. "cce_metadata: %d\n"
  1941. "sa_sw_peer_id: %d\n",
  1942. msdu_end->rxpcu_mpdu_filter_in_category,
  1943. msdu_end->sw_frame_group_id,
  1944. msdu_end->phy_ppdu_id,
  1945. msdu_end->ip_hdr_chksum,
  1946. msdu_end->tcp_udp_chksum,
  1947. msdu_end->key_id_octet,
  1948. msdu_end->cce_super_rule,
  1949. msdu_end->cce_classify_not_done_truncate,
  1950. msdu_end->cce_classify_not_done_cce_dis,
  1951. msdu_end->ext_wapi_pn_63_48,
  1952. msdu_end->ext_wapi_pn_95_64,
  1953. msdu_end->ext_wapi_pn_127_96,
  1954. msdu_end->reported_mpdu_length,
  1955. msdu_end->first_msdu,
  1956. msdu_end->last_msdu,
  1957. msdu_end->sa_idx_timeout,
  1958. msdu_end->da_idx_timeout,
  1959. msdu_end->msdu_limit_error,
  1960. msdu_end->flow_idx_timeout,
  1961. msdu_end->flow_idx_invalid,
  1962. msdu_end->wifi_parser_error,
  1963. msdu_end->amsdu_parser_error,
  1964. msdu_end->sa_is_valid,
  1965. msdu_end->da_is_valid,
  1966. msdu_end->da_is_mcbc,
  1967. msdu_end->l3_header_padding,
  1968. msdu_end->ipv6_options_crc,
  1969. msdu_end->tcp_seq_number,
  1970. msdu_end->tcp_ack_number,
  1971. msdu_end->tcp_flag,
  1972. msdu_end->lro_eligible,
  1973. msdu_end->window_size,
  1974. msdu_end->da_offset,
  1975. msdu_end->sa_offset,
  1976. msdu_end->da_offset_valid,
  1977. msdu_end->sa_offset_valid,
  1978. msdu_end->type_offset,
  1979. msdu_end->rule_indication_31_0,
  1980. msdu_end->rule_indication_63_32,
  1981. msdu_end->sa_idx,
  1982. msdu_end->da_idx,
  1983. msdu_end->msdu_drop,
  1984. msdu_end->reo_destination_indication,
  1985. msdu_end->flow_idx,
  1986. msdu_end->fse_metadata,
  1987. msdu_end->cce_metadata,
  1988. msdu_end->sa_sw_peer_id);
  1989. }
  1990. /**
  1991. * hal_rx_dump_mpdu_end_tlv: dump RX mpdu_end TLV in structured
  1992. * human readable format.
  1993. * @ mpdu_end: pointer the mpdu_end TLV in pkt.
  1994. * @ dbg_level: log level.
  1995. *
  1996. * Return: void
  1997. */
  1998. static inline void hal_rx_dump_mpdu_end_tlv(struct rx_mpdu_end *mpdu_end,
  1999. uint8_t dbg_level)
  2000. {
  2001. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  2002. "\n--------------------\n"
  2003. "rx_mpdu_end tlv \n"
  2004. "--------------------\n"
  2005. "rxpcu_mpdu_filter_in_category: %d\n"
  2006. "sw_frame_group_id: %d\n"
  2007. "phy_ppdu_id: %d\n"
  2008. "unsup_ktype_short_frame: %d\n"
  2009. "rx_in_tx_decrypt_byp: %d\n"
  2010. "overflow_err: %d\n"
  2011. "mpdu_length_err: %d\n"
  2012. "tkip_mic_err: %d\n"
  2013. "decrypt_err: %d\n"
  2014. "unencrypted_frame_err: %d\n"
  2015. "pn_fields_contain_valid_info: %d\n"
  2016. "fcs_err: %d\n"
  2017. "msdu_length_err: %d\n"
  2018. "rxdma0_destination_ring: %d\n"
  2019. "rxdma1_destination_ring: %d\n"
  2020. "decrypt_status_code: %d\n"
  2021. "rx_bitmap_not_updated: %d\n",
  2022. mpdu_end->rxpcu_mpdu_filter_in_category,
  2023. mpdu_end->sw_frame_group_id,
  2024. mpdu_end->phy_ppdu_id,
  2025. mpdu_end->unsup_ktype_short_frame,
  2026. mpdu_end->rx_in_tx_decrypt_byp,
  2027. mpdu_end->overflow_err,
  2028. mpdu_end->mpdu_length_err,
  2029. mpdu_end->tkip_mic_err,
  2030. mpdu_end->decrypt_err,
  2031. mpdu_end->unencrypted_frame_err,
  2032. mpdu_end->pn_fields_contain_valid_info,
  2033. mpdu_end->fcs_err,
  2034. mpdu_end->msdu_length_err,
  2035. mpdu_end->rxdma0_destination_ring,
  2036. mpdu_end->rxdma1_destination_ring,
  2037. mpdu_end->decrypt_status_code,
  2038. mpdu_end->rx_bitmap_not_updated);
  2039. }
  2040. /**
  2041. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  2042. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  2043. * @ dbg_level: log level.
  2044. *
  2045. * Return: void
  2046. */
  2047. static inline void hal_rx_dump_pkt_hdr_tlv(struct rx_pkt_hdr_tlv *pkt_hdr_tlv,
  2048. uint8_t dbg_level)
  2049. {
  2050. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  2051. "\n---------------\n"
  2052. "rx_pkt_hdr_tlv \n"
  2053. "---------------\n"
  2054. "phy_ppdu_id %d \n",
  2055. pkt_hdr_tlv->phy_ppdu_id);
  2056. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_DP, dbg_level,
  2057. pkt_hdr_tlv->rx_pkt_hdr, 128);
  2058. }
  2059. /**
  2060. * hal_rx_dump_pkt_tlvs: API to print all member elements of
  2061. * RX TLVs
  2062. * @ buf: pointer the pkt buffer.
  2063. * @ dbg_level: log level.
  2064. *
  2065. * Return: void
  2066. */
  2067. static inline void hal_rx_dump_pkt_tlvs(uint8_t *buf, uint8_t dbg_level)
  2068. {
  2069. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *) buf;
  2070. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2071. struct rx_mpdu_start *mpdu_start =
  2072. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  2073. struct rx_msdu_start *msdu_start =
  2074. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  2075. struct rx_mpdu_end *mpdu_end = &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  2076. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  2077. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  2078. hal_rx_dump_rx_attention_tlv(rx_attn, dbg_level);
  2079. hal_rx_dump_mpdu_start_tlv(mpdu_start, dbg_level);
  2080. hal_rx_dump_msdu_start_tlv(msdu_start, dbg_level);
  2081. hal_rx_dump_mpdu_end_tlv(mpdu_end, dbg_level);
  2082. hal_rx_dump_msdu_end_tlv(msdu_end, dbg_level);
  2083. hal_rx_dump_pkt_hdr_tlv(pkt_hdr_tlv, dbg_level);
  2084. }
  2085. #endif /* _HAL_RX_H */