dp_ctrl.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. * Copyright (c) 2012-2021, The Linux Foundation. All rights reserved.
  5. */
  6. #include <linux/types.h>
  7. #include <linux/completion.h>
  8. #include <linux/delay.h>
  9. #include <drm/drm_fixed.h>
  10. #include <linux/version.h>
  11. #include "dp_ctrl.h"
  12. #include "dp_debug.h"
  13. #include "sde_dbg.h"
  14. #if defined(CONFIG_SECDP)
  15. #if defined(CONFIG_SECDP_BIGDATA)
  16. #include <linux/secdp_bigdata.h>
  17. #endif
  18. #include "secdp.h"
  19. #endif
  20. #define DP_MST_DEBUG(fmt, ...) DP_DEBUG(fmt, ##__VA_ARGS__)
  21. #define DP_CTRL_INTR_READY_FOR_VIDEO BIT(0)
  22. #define DP_CTRL_INTR_IDLE_PATTERN_SENT BIT(3)
  23. #define DP_CTRL_INTR_MST_DP0_VCPF_SENT BIT(0)
  24. #define DP_CTRL_INTR_MST_DP1_VCPF_SENT BIT(3)
  25. /* dp state ctrl */
  26. #define ST_TRAIN_PATTERN_1 BIT(0)
  27. #define ST_TRAIN_PATTERN_2 BIT(1)
  28. #define ST_TRAIN_PATTERN_3 BIT(2)
  29. #define ST_TRAIN_PATTERN_4 BIT(3)
  30. #define ST_SYMBOL_ERR_RATE_MEASUREMENT BIT(4)
  31. #define ST_PRBS7 BIT(5)
  32. #define ST_CUSTOM_80_BIT_PATTERN BIT(6)
  33. #define ST_SEND_VIDEO BIT(7)
  34. #define ST_PUSH_IDLE BIT(8)
  35. #define MST_DP0_PUSH_VCPF BIT(12)
  36. #define MST_DP0_FORCE_VCPF BIT(13)
  37. #define MST_DP1_PUSH_VCPF BIT(14)
  38. #define MST_DP1_FORCE_VCPF BIT(15)
  39. #define MR_LINK_TRAINING1 0x8
  40. #define MR_LINK_SYMBOL_ERM 0x80
  41. #define MR_LINK_PRBS7 0x100
  42. #define MR_LINK_CUSTOM80 0x200
  43. #define MR_LINK_TRAINING4 0x40
  44. #define DP_MAX_LANES 4
  45. struct dp_mst_ch_slot_info {
  46. u32 start_slot;
  47. u32 tot_slots;
  48. };
  49. struct dp_mst_channel_info {
  50. struct dp_mst_ch_slot_info slot_info[DP_STREAM_MAX];
  51. };
  52. struct dp_ctrl_private {
  53. struct dp_ctrl dp_ctrl;
  54. struct device *dev;
  55. struct dp_aux *aux;
  56. struct dp_panel *panel;
  57. struct dp_link *link;
  58. struct dp_power *power;
  59. struct dp_parser *parser;
  60. struct dp_catalog_ctrl *catalog;
  61. struct dp_pll *pll;
  62. #if defined(CONFIG_SECDP)
  63. struct secdp_misc *sec;
  64. bool link_train_status;
  65. #endif
  66. struct completion idle_comp;
  67. struct completion video_comp;
  68. bool orientation;
  69. bool power_on;
  70. bool mst_mode;
  71. bool fec_mode;
  72. bool dsc_mode;
  73. bool sim_mode;
  74. atomic_t aborted;
  75. u8 initial_lane_count;
  76. u8 initial_bw_code;
  77. u32 vic;
  78. u32 stream_count;
  79. u32 training_2_pattern;
  80. struct dp_mst_channel_info mst_ch_info;
  81. };
  82. enum notification_status {
  83. NOTIFY_UNKNOWN,
  84. NOTIFY_CONNECT,
  85. NOTIFY_DISCONNECT,
  86. NOTIFY_CONNECT_IRQ_HPD,
  87. NOTIFY_DISCONNECT_IRQ_HPD,
  88. };
  89. static void dp_ctrl_idle_patterns_sent(struct dp_ctrl_private *ctrl)
  90. {
  91. complete(&ctrl->idle_comp);
  92. }
  93. static void dp_ctrl_video_ready(struct dp_ctrl_private *ctrl)
  94. {
  95. complete(&ctrl->video_comp);
  96. }
  97. static void dp_ctrl_abort(struct dp_ctrl *dp_ctrl, bool abort)
  98. {
  99. struct dp_ctrl_private *ctrl;
  100. if (!dp_ctrl) {
  101. DP_ERR("Invalid input data\n");
  102. return;
  103. }
  104. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  105. atomic_set(&ctrl->aborted, abort);
  106. }
  107. static void dp_ctrl_state_ctrl(struct dp_ctrl_private *ctrl, u32 state)
  108. {
  109. ctrl->catalog->state_ctrl(ctrl->catalog, state);
  110. }
  111. static void dp_ctrl_push_idle(struct dp_ctrl_private *ctrl,
  112. enum dp_stream_id strm)
  113. {
  114. int const idle_pattern_completion_timeout_ms = HZ / 10;
  115. u32 state = 0x0;
  116. if (!ctrl->power_on)
  117. return;
  118. if (!ctrl->mst_mode) {
  119. state = ST_PUSH_IDLE;
  120. goto trigger_idle;
  121. }
  122. if (strm >= DP_STREAM_MAX) {
  123. DP_ERR("mst push idle, invalid stream:%d\n", strm);
  124. return;
  125. }
  126. state |= (strm == DP_STREAM_0) ? MST_DP0_PUSH_VCPF : MST_DP1_PUSH_VCPF;
  127. trigger_idle:
  128. reinit_completion(&ctrl->idle_comp);
  129. dp_ctrl_state_ctrl(ctrl, state);
  130. if (!wait_for_completion_timeout(&ctrl->idle_comp,
  131. idle_pattern_completion_timeout_ms))
  132. DP_WARN("time out\n");
  133. else
  134. DP_DEBUG("mainlink off done\n");
  135. }
  136. /**
  137. * dp_ctrl_configure_source_link_params() - configures DP TX source params
  138. * @ctrl: Display Port Driver data
  139. * @enable: enable or disable DP transmitter
  140. *
  141. * Configures the DP transmitter source params including details such as lane
  142. * configuration, output format and sink/panel timing information.
  143. */
  144. static void dp_ctrl_configure_source_link_params(struct dp_ctrl_private *ctrl,
  145. bool enable)
  146. {
  147. if (!ctrl->power->clk_status(ctrl->power, DP_LINK_PM)) {
  148. DP_WARN("DP link clocks are off\n");
  149. return;
  150. }
  151. if (!ctrl->power->clk_status(ctrl->power, DP_CORE_PM)) {
  152. DP_WARN("DP core clocks are off\n");
  153. return;
  154. }
  155. if (enable) {
  156. ctrl->catalog->lane_mapping(ctrl->catalog, ctrl->orientation,
  157. ctrl->parser->l_map);
  158. ctrl->catalog->lane_pnswap(ctrl->catalog,
  159. ctrl->parser->l_pnswap);
  160. ctrl->catalog->mst_config(ctrl->catalog, ctrl->mst_mode);
  161. ctrl->catalog->config_ctrl(ctrl->catalog,
  162. ctrl->link->link_params.lane_count);
  163. ctrl->catalog->mainlink_levels(ctrl->catalog,
  164. ctrl->link->link_params.lane_count);
  165. ctrl->catalog->mainlink_ctrl(ctrl->catalog, true);
  166. } else {
  167. ctrl->catalog->mainlink_ctrl(ctrl->catalog, false);
  168. }
  169. }
  170. static void dp_ctrl_wait4video_ready(struct dp_ctrl_private *ctrl)
  171. {
  172. if (!wait_for_completion_timeout(&ctrl->video_comp, HZ / 2))
  173. DP_WARN("SEND_VIDEO time out\n");
  174. else
  175. DP_DEBUG("SEND_VIDEO triggered\n");
  176. }
  177. static int dp_ctrl_update_sink_vx_px(struct dp_ctrl_private *ctrl)
  178. {
  179. int i, ret;
  180. u8 buf[DP_MAX_LANES];
  181. u8 v_level = ctrl->link->phy_params.v_level;
  182. u8 p_level = ctrl->link->phy_params.p_level;
  183. u8 size = min_t(u8, sizeof(buf), ctrl->link->link_params.lane_count);
  184. u32 max_level_reached = 0;
  185. if (v_level == ctrl->link->phy_params.max_v_level) {
  186. DP_DEBUG("max voltage swing level reached %d\n", v_level);
  187. max_level_reached |= DP_TRAIN_MAX_SWING_REACHED;
  188. }
  189. if (p_level == ctrl->link->phy_params.max_p_level) {
  190. DP_DEBUG("max pre-emphasis level reached %d\n", p_level);
  191. max_level_reached |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  192. }
  193. p_level <<= DP_TRAIN_PRE_EMPHASIS_SHIFT;
  194. for (i = 0; i < size; i++)
  195. buf[i] = v_level | p_level | max_level_reached;
  196. DP_DEBUG("lanes: %d, swing: 0x%x, pre-emp: 0x%x\n",
  197. size, v_level, p_level);
  198. ret = drm_dp_dpcd_write(ctrl->aux->drm_aux,
  199. DP_TRAINING_LANE0_SET, buf, size);
  200. return ret <= 0 ? -EINVAL : 0;
  201. }
  202. static void dp_ctrl_update_hw_vx_px(struct dp_ctrl_private *ctrl)
  203. {
  204. struct dp_link *link = ctrl->link;
  205. bool high = false;
  206. if (ctrl->link->link_params.bw_code == DP_LINK_BW_5_4 ||
  207. ctrl->link->link_params.bw_code == DP_LINK_BW_8_1)
  208. high = true;
  209. #if defined(CONFIG_SECDP)
  210. secdp_redriver_linkinfo(ctrl->power, link->link_params.bw_code,
  211. link->phy_params.v_level, link->phy_params.p_level);
  212. #endif
  213. ctrl->catalog->update_vx_px(ctrl->catalog,
  214. link->phy_params.v_level, link->phy_params.p_level, high);
  215. }
  216. static int dp_ctrl_update_sink_pattern(struct dp_ctrl_private *ctrl, u8 pattern)
  217. {
  218. u8 buf = pattern;
  219. int ret;
  220. DP_DEBUG("sink: pattern=%x\n", pattern);
  221. if (pattern && pattern != DP_TRAINING_PATTERN_4)
  222. buf |= DP_LINK_SCRAMBLING_DISABLE;
  223. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  224. DP_TRAINING_PATTERN_SET, buf);
  225. return ret <= 0 ? -EINVAL : 0;
  226. }
  227. static int dp_ctrl_read_link_status(struct dp_ctrl_private *ctrl,
  228. u8 *link_status)
  229. {
  230. int ret = 0, len;
  231. u32 const offset = DP_LANE_ALIGN_STATUS_UPDATED - DP_LANE0_1_STATUS;
  232. u32 link_status_read_max_retries = 100;
  233. while (--link_status_read_max_retries) {
  234. len = drm_dp_dpcd_read_link_status(ctrl->aux->drm_aux,
  235. link_status);
  236. if (len != DP_LINK_STATUS_SIZE) {
  237. DP_ERR("DP link status read failed, err: %d\n", len);
  238. ret = len;
  239. break;
  240. }
  241. if (!(link_status[offset] & DP_LINK_STATUS_UPDATED))
  242. break;
  243. }
  244. return ret;
  245. }
  246. static int dp_ctrl_lane_count_down_shift(struct dp_ctrl_private *ctrl)
  247. {
  248. int ret = -EAGAIN;
  249. u8 lanes = ctrl->link->link_params.lane_count;
  250. if (ctrl->panel->link_info.revision != 0x14)
  251. return -EINVAL;
  252. switch (lanes) {
  253. case 4:
  254. ctrl->link->link_params.lane_count = 2;
  255. break;
  256. case 2:
  257. ctrl->link->link_params.lane_count = 1;
  258. break;
  259. default:
  260. if (lanes != ctrl->initial_lane_count)
  261. ret = -EINVAL;
  262. break;
  263. }
  264. DP_DEBUG("new lane count=%d\n", ctrl->link->link_params.lane_count);
  265. return ret;
  266. }
  267. static bool dp_ctrl_is_link_rate_rbr(struct dp_ctrl_private *ctrl)
  268. {
  269. return ctrl->link->link_params.bw_code == DP_LINK_BW_1_62;
  270. }
  271. static u8 dp_ctrl_get_active_lanes(struct dp_ctrl_private *ctrl,
  272. u8 *link_status)
  273. {
  274. u8 lane, count = 0;
  275. for (lane = 0; lane < ctrl->link->link_params.lane_count; lane++) {
  276. if (link_status[lane / 2] & (1 << (lane * 4)))
  277. count++;
  278. else
  279. break;
  280. }
  281. return count;
  282. }
  283. static int dp_ctrl_link_training_1(struct dp_ctrl_private *ctrl)
  284. {
  285. int tries, old_v_level, ret = -EINVAL;
  286. u8 link_status[DP_LINK_STATUS_SIZE];
  287. u8 pattern = 0;
  288. int const maximum_retries = 5;
  289. ctrl->aux->state &= ~DP_STATE_TRAIN_1_FAILED;
  290. ctrl->aux->state &= ~DP_STATE_TRAIN_1_SUCCEEDED;
  291. ctrl->aux->state |= DP_STATE_TRAIN_1_STARTED;
  292. if (ctrl->sim_mode) {
  293. DP_DEBUG("simulation enabled, skip clock recovery\n");
  294. ret = 0;
  295. goto skip_training;
  296. }
  297. dp_ctrl_state_ctrl(ctrl, 0);
  298. /* Make sure to clear the current pattern before starting a new one */
  299. wmb();
  300. tries = 0;
  301. old_v_level = ctrl->link->phy_params.v_level;
  302. while (!atomic_read(&ctrl->aborted)) {
  303. /* update hardware with current swing/pre-emp values */
  304. dp_ctrl_update_hw_vx_px(ctrl);
  305. if (!pattern) {
  306. pattern = DP_TRAINING_PATTERN_1;
  307. ctrl->catalog->set_pattern(ctrl->catalog, pattern);
  308. /* update sink with current settings */
  309. ret = dp_ctrl_update_sink_pattern(ctrl, pattern);
  310. if (ret)
  311. break;
  312. }
  313. ret = dp_ctrl_update_sink_vx_px(ctrl);
  314. if (ret)
  315. break;
  316. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  317. drm_dp_link_train_clock_recovery_delay(ctrl->aux->drm_aux, ctrl->panel->dpcd);
  318. #else
  319. drm_dp_link_train_clock_recovery_delay(ctrl->panel->dpcd);
  320. #endif
  321. ret = dp_ctrl_read_link_status(ctrl, link_status);
  322. if (ret)
  323. break;
  324. if (!drm_dp_clock_recovery_ok(link_status,
  325. ctrl->link->link_params.lane_count))
  326. ret = -EINVAL;
  327. else
  328. break;
  329. if (ctrl->link->phy_params.v_level == ctrl->link->phy_params.max_v_level) {
  330. DP_ERR_RATELIMITED_V("max v_level reached\n");
  331. break;
  332. }
  333. if (old_v_level == ctrl->link->phy_params.v_level) {
  334. if (++tries >= maximum_retries) {
  335. DP_ERR("max tries reached\n");
  336. ret = -ETIMEDOUT;
  337. break;
  338. }
  339. } else {
  340. tries = 0;
  341. old_v_level = ctrl->link->phy_params.v_level;
  342. }
  343. DP_DEBUG("clock recovery not done, adjusting vx px\n");
  344. ctrl->link->adjust_levels(ctrl->link, link_status);
  345. }
  346. if (ret && dp_ctrl_is_link_rate_rbr(ctrl)) {
  347. u8 active_lanes = dp_ctrl_get_active_lanes(ctrl, link_status);
  348. if (active_lanes) {
  349. ctrl->link->link_params.lane_count = active_lanes;
  350. ctrl->link->link_params.bw_code = ctrl->initial_bw_code;
  351. /* retry with new settings */
  352. ret = -EAGAIN;
  353. }
  354. }
  355. skip_training:
  356. ctrl->aux->state &= ~DP_STATE_TRAIN_1_STARTED;
  357. if (ret)
  358. ctrl->aux->state |= DP_STATE_TRAIN_1_FAILED;
  359. else
  360. ctrl->aux->state |= DP_STATE_TRAIN_1_SUCCEEDED;
  361. return ret;
  362. }
  363. static int dp_ctrl_link_rate_down_shift(struct dp_ctrl_private *ctrl)
  364. {
  365. int ret = 0;
  366. if (!ctrl)
  367. return -EINVAL;
  368. switch (ctrl->link->link_params.bw_code) {
  369. case DP_LINK_BW_8_1:
  370. ctrl->link->link_params.bw_code = DP_LINK_BW_5_4;
  371. break;
  372. case DP_LINK_BW_5_4:
  373. ctrl->link->link_params.bw_code = DP_LINK_BW_2_7;
  374. break;
  375. case DP_LINK_BW_2_7:
  376. case DP_LINK_BW_1_62:
  377. default:
  378. ctrl->link->link_params.bw_code = DP_LINK_BW_1_62;
  379. break;
  380. }
  381. DP_DEBUG("new bw code=0x%x\n", ctrl->link->link_params.bw_code);
  382. #if defined(CONFIG_SECDP_BIGDATA)
  383. secdp_bigdata_save_item(BD_CUR_LINK_RATE,
  384. ctrl->link->link_params.bw_code);
  385. #endif
  386. return ret;
  387. }
  388. static void dp_ctrl_clear_training_pattern(struct dp_ctrl_private *ctrl)
  389. {
  390. dp_ctrl_update_sink_pattern(ctrl, 0);
  391. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  392. drm_dp_link_train_channel_eq_delay(ctrl->aux->drm_aux, ctrl->panel->dpcd);
  393. #else
  394. drm_dp_link_train_channel_eq_delay(ctrl->panel->dpcd);
  395. #endif
  396. }
  397. static int dp_ctrl_link_training_2(struct dp_ctrl_private *ctrl)
  398. {
  399. int tries = 0, ret = -EINVAL;
  400. u8 dpcd_pattern, pattern = 0;
  401. int const maximum_retries = 5;
  402. u8 link_status[DP_LINK_STATUS_SIZE];
  403. ctrl->aux->state &= ~DP_STATE_TRAIN_2_FAILED;
  404. ctrl->aux->state &= ~DP_STATE_TRAIN_2_SUCCEEDED;
  405. ctrl->aux->state |= DP_STATE_TRAIN_2_STARTED;
  406. if (ctrl->sim_mode) {
  407. DP_DEBUG("simulation enabled, skip channel equalization\n");
  408. ret = 0;
  409. goto skip_training;
  410. }
  411. dp_ctrl_state_ctrl(ctrl, 0);
  412. /* Make sure to clear the current pattern before starting a new one */
  413. wmb();
  414. dpcd_pattern = ctrl->training_2_pattern;
  415. while (!atomic_read(&ctrl->aborted)) {
  416. /* update hardware with current swing/pre-emp values */
  417. dp_ctrl_update_hw_vx_px(ctrl);
  418. if (!pattern) {
  419. pattern = dpcd_pattern;
  420. /* program hw to send pattern */
  421. ctrl->catalog->set_pattern(ctrl->catalog, pattern);
  422. /* update sink with current pattern */
  423. ret = dp_ctrl_update_sink_pattern(ctrl, pattern);
  424. if (ret)
  425. break;
  426. }
  427. ret = dp_ctrl_update_sink_vx_px(ctrl);
  428. if (ret)
  429. break;
  430. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  431. drm_dp_link_train_channel_eq_delay(ctrl->aux->drm_aux, ctrl->panel->dpcd);
  432. #else
  433. drm_dp_link_train_channel_eq_delay(ctrl->panel->dpcd);
  434. #endif
  435. ret = dp_ctrl_read_link_status(ctrl, link_status);
  436. if (ret)
  437. break;
  438. /* check if CR bits still remain set */
  439. if (!drm_dp_clock_recovery_ok(link_status,
  440. ctrl->link->link_params.lane_count)) {
  441. ret = -EINVAL;
  442. break;
  443. }
  444. if (!drm_dp_channel_eq_ok(link_status,
  445. ctrl->link->link_params.lane_count))
  446. ret = -EINVAL;
  447. else
  448. break;
  449. if (tries >= maximum_retries) {
  450. ret = dp_ctrl_lane_count_down_shift(ctrl);
  451. break;
  452. }
  453. tries++;
  454. ctrl->link->adjust_levels(ctrl->link, link_status);
  455. }
  456. skip_training:
  457. ctrl->aux->state &= ~DP_STATE_TRAIN_2_STARTED;
  458. if (ret)
  459. ctrl->aux->state |= DP_STATE_TRAIN_2_FAILED;
  460. else
  461. ctrl->aux->state |= DP_STATE_TRAIN_2_SUCCEEDED;
  462. return ret;
  463. }
  464. static int dp_ctrl_link_train(struct dp_ctrl_private *ctrl)
  465. {
  466. int ret = 0;
  467. u8 const encoding = 0x1, downspread = 0x00;
  468. struct drm_dp_link link_info = {0};
  469. #if defined(CONFIG_SECDP)
  470. if (!secdp_get_cable_status()) {
  471. DP_INFO("cable is out\n");
  472. return -EIO;
  473. }
  474. DP_ENTER("\n");
  475. ctrl->link_train_status = false;
  476. #endif
  477. ctrl->link->phy_params.p_level = 0;
  478. ctrl->link->phy_params.v_level = 0;
  479. #if defined(CONFIG_SECDP)
  480. if (secdp_check_hmd_dev(ctrl->sec, "PicoVR")) {
  481. DP_INFO("pico REAL Plus!\n");
  482. ctrl->link->phy_params.v_level = 2; /*800mV*/
  483. }
  484. #endif
  485. link_info.num_lanes = ctrl->link->link_params.lane_count;
  486. link_info.rate = drm_dp_bw_code_to_link_rate(
  487. ctrl->link->link_params.bw_code);
  488. link_info.capabilities = ctrl->panel->link_info.capabilities;
  489. ret = dp_link_configure(ctrl->aux->drm_aux, &link_info);
  490. if (ret)
  491. goto end;
  492. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  493. DP_DOWNSPREAD_CTRL, downspread);
  494. if (ret <= 0) {
  495. ret = -EINVAL;
  496. goto end;
  497. }
  498. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  499. DP_MAIN_LINK_CHANNEL_CODING_SET, encoding);
  500. if (ret <= 0) {
  501. ret = -EINVAL;
  502. goto end;
  503. }
  504. /* disable FEC before link training */
  505. ctrl->catalog->fec_config(ctrl->catalog, false);
  506. ret = dp_ctrl_link_training_1(ctrl);
  507. if (ret) {
  508. DP_ERR("link training #1 failed\n");
  509. goto end;
  510. }
  511. /* print success info as this is a result of user initiated action */
  512. DP_INFO("link training #1 successful\n");
  513. ret = dp_ctrl_link_training_2(ctrl);
  514. if (ret) {
  515. DP_ERR("link training #2 failed\n");
  516. goto end;
  517. }
  518. /* print success info as this is a result of user initiated action */
  519. DP_INFO("link training #2 successful\n");
  520. end:
  521. #if defined(CONFIG_SECDP)
  522. if (!secdp_get_cable_status()) {
  523. DP_INFO("cable is out <2>\n");
  524. return -EIO;
  525. }
  526. #endif
  527. dp_ctrl_state_ctrl(ctrl, 0);
  528. /* Make sure to clear the current pattern before starting a new one */
  529. wmb();
  530. dp_ctrl_clear_training_pattern(ctrl);
  531. #if defined(CONFIG_SECDP)
  532. if (!ret)
  533. ctrl->link_train_status = true;
  534. #endif
  535. return ret;
  536. }
  537. static int dp_ctrl_setup_main_link(struct dp_ctrl_private *ctrl)
  538. {
  539. int ret = 0;
  540. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN)
  541. goto end;
  542. /*
  543. * As part of previous calls, DP controller state might have
  544. * transitioned to PUSH_IDLE. In order to start transmitting a link
  545. * training pattern, we have to first to a DP software reset.
  546. */
  547. ctrl->catalog->reset(ctrl->catalog);
  548. if (ctrl->fec_mode)
  549. drm_dp_dpcd_writeb(ctrl->aux->drm_aux, DP_FEC_CONFIGURATION,
  550. 0x01);
  551. ret = dp_ctrl_link_train(ctrl);
  552. #if defined(CONFIG_SECDP_BIGDATA)
  553. if (ret)
  554. secdp_bigdata_inc_error_cnt(ERR_LINK_TRAIN);
  555. #endif
  556. end:
  557. return ret;
  558. }
  559. static void dp_ctrl_set_clock_rate(struct dp_ctrl_private *ctrl,
  560. char *name, enum dp_pm_type clk_type, u32 rate)
  561. {
  562. u32 num = ctrl->parser->mp[clk_type].num_clk;
  563. struct dss_clk *cfg = ctrl->parser->mp[clk_type].clk_config;
  564. /* convert to HZ for byte2 ops */
  565. rate *= ctrl->pll->clk_factor;
  566. while (num && strcmp(cfg->clk_name, name)) {
  567. num--;
  568. cfg++;
  569. }
  570. DP_DEBUG("setting rate=%d on clk=%s\n", rate, name);
  571. if (num)
  572. cfg->rate = rate;
  573. else
  574. DP_ERR("%s clock could not be set with rate %d\n", name, rate);
  575. }
  576. static int dp_ctrl_enable_link_clock(struct dp_ctrl_private *ctrl)
  577. {
  578. int ret = 0;
  579. u32 rate = drm_dp_bw_code_to_link_rate(ctrl->link->link_params.bw_code);
  580. enum dp_pm_type type = DP_LINK_PM;
  581. DP_DEBUG("rate=%d\n", rate);
  582. dp_ctrl_set_clock_rate(ctrl, "link_clk_src", type, rate);
  583. if (ctrl->pll->pll_cfg) {
  584. ret = ctrl->pll->pll_cfg(ctrl->pll, rate);
  585. if (ret < 0) {
  586. DP_ERR("DP pll cfg failed\n");
  587. return ret;
  588. }
  589. }
  590. if (ctrl->pll->pll_prepare) {
  591. ret = ctrl->pll->pll_prepare(ctrl->pll);
  592. if (ret < 0) {
  593. DP_ERR("DP pll prepare failed\n");
  594. return ret;
  595. }
  596. }
  597. ret = ctrl->power->clk_enable(ctrl->power, type, true);
  598. if (ret) {
  599. DP_ERR("Unabled to start link clocks\n");
  600. ret = -EINVAL;
  601. }
  602. return ret;
  603. }
  604. static void dp_ctrl_disable_link_clock(struct dp_ctrl_private *ctrl)
  605. {
  606. int rc = 0;
  607. ctrl->power->clk_enable(ctrl->power, DP_LINK_PM, false);
  608. if (ctrl->pll->pll_unprepare) {
  609. rc = ctrl->pll->pll_unprepare(ctrl->pll);
  610. if (rc < 0)
  611. DP_ERR("pll unprepare failed\n");
  612. }
  613. }
  614. static void dp_ctrl_select_training_pattern(struct dp_ctrl_private *ctrl,
  615. bool downgrade)
  616. {
  617. u32 pattern;
  618. if (drm_dp_tps4_supported(ctrl->panel->dpcd))
  619. pattern = DP_TRAINING_PATTERN_4;
  620. else if (drm_dp_tps3_supported(ctrl->panel->dpcd))
  621. pattern = DP_TRAINING_PATTERN_3;
  622. else
  623. pattern = DP_TRAINING_PATTERN_2;
  624. #ifdef SECDP_MAX_HBR2
  625. if (pattern == DP_TRAINING_PATTERN_4) {
  626. DP_INFO("TPS4 to TPS3\n");
  627. downgrade = true;
  628. }
  629. #endif
  630. if (!downgrade)
  631. goto end;
  632. switch (pattern) {
  633. case DP_TRAINING_PATTERN_4:
  634. pattern = DP_TRAINING_PATTERN_3;
  635. break;
  636. case DP_TRAINING_PATTERN_3:
  637. pattern = DP_TRAINING_PATTERN_2;
  638. break;
  639. default:
  640. break;
  641. }
  642. end:
  643. ctrl->training_2_pattern = pattern;
  644. }
  645. static int dp_ctrl_link_setup(struct dp_ctrl_private *ctrl, bool shallow)
  646. {
  647. int rc = -EINVAL;
  648. bool downgrade = false;
  649. u32 link_train_max_retries = 100;
  650. struct dp_catalog_ctrl *catalog;
  651. struct dp_link_params *link_params;
  652. catalog = ctrl->catalog;
  653. link_params = &ctrl->link->link_params;
  654. catalog->phy_lane_cfg(catalog, ctrl->orientation,
  655. link_params->lane_count);
  656. while (1) {
  657. #if defined(CONFIG_SECDP)
  658. if (!secdp_get_cable_status()) {
  659. DP_INFO("cable is out\n");
  660. rc = -EIO;
  661. break;
  662. }
  663. #endif
  664. DP_DEBUG("bw_code=%d, lane_count=%d\n",
  665. link_params->bw_code, link_params->lane_count);
  666. rc = dp_ctrl_enable_link_clock(ctrl);
  667. if (rc)
  668. break;
  669. ctrl->catalog->late_phy_init(ctrl->catalog,
  670. ctrl->link->link_params.lane_count,
  671. ctrl->orientation);
  672. dp_ctrl_configure_source_link_params(ctrl, true);
  673. if (!(--link_train_max_retries % 10)) {
  674. struct dp_link_params *link = &ctrl->link->link_params;
  675. link->lane_count = ctrl->initial_lane_count;
  676. link->bw_code = ctrl->initial_bw_code;
  677. downgrade = true;
  678. }
  679. dp_ctrl_select_training_pattern(ctrl, downgrade);
  680. rc = dp_ctrl_setup_main_link(ctrl);
  681. if (!rc)
  682. break;
  683. /*
  684. * Shallow means link training failure is not important.
  685. * If it fails, we still keep the link clocks on.
  686. * In this mode, the system expects DP to be up
  687. * even though the cable is removed. Disconnect interrupt
  688. * will eventually trigger and shutdown DP.
  689. */
  690. if (shallow) {
  691. rc = 0;
  692. break;
  693. }
  694. #if defined(CONFIG_SECDP) && !defined(SECDP_AUDIO_CTS)
  695. if ((ctrl->link->link_params.bw_code == DP_LINK_BW_1_62 && downgrade) ||
  696. !secdp_get_cable_status()) {
  697. rc = -EIO;
  698. break;
  699. }
  700. #endif
  701. if (!link_train_max_retries || atomic_read(&ctrl->aborted)) {
  702. dp_ctrl_disable_link_clock(ctrl);
  703. break;
  704. }
  705. if (rc != -EAGAIN) {
  706. dp_ctrl_link_rate_down_shift(ctrl);
  707. ctrl->panel->init(ctrl->panel);
  708. }
  709. dp_ctrl_configure_source_link_params(ctrl, false);
  710. dp_ctrl_disable_link_clock(ctrl);
  711. /* hw recommended delays before retrying link training */
  712. msleep(20);
  713. }
  714. return rc;
  715. }
  716. static int dp_ctrl_enable_stream_clocks(struct dp_ctrl_private *ctrl,
  717. struct dp_panel *dp_panel)
  718. {
  719. int ret = 0;
  720. u32 pclk;
  721. enum dp_pm_type clk_type;
  722. char clk_name[32] = "";
  723. ret = ctrl->power->set_pixel_clk_parent(ctrl->power,
  724. dp_panel->stream_id);
  725. if (ret)
  726. return ret;
  727. if (dp_panel->stream_id == DP_STREAM_0) {
  728. clk_type = DP_STREAM0_PM;
  729. strlcpy(clk_name, "strm0_pixel_clk", 32);
  730. } else if (dp_panel->stream_id == DP_STREAM_1) {
  731. clk_type = DP_STREAM1_PM;
  732. strlcpy(clk_name, "strm1_pixel_clk", 32);
  733. } else {
  734. DP_ERR("Invalid stream:%d for clk enable\n",
  735. dp_panel->stream_id);
  736. return -EINVAL;
  737. }
  738. pclk = dp_panel->pinfo.widebus_en ?
  739. (dp_panel->pinfo.pixel_clk_khz >> 1) :
  740. (dp_panel->pinfo.pixel_clk_khz);
  741. dp_ctrl_set_clock_rate(ctrl, clk_name, clk_type, pclk);
  742. ret = ctrl->power->clk_enable(ctrl->power, clk_type, true);
  743. if (ret) {
  744. DP_ERR("Unabled to start stream:%d clocks\n",
  745. dp_panel->stream_id);
  746. ret = -EINVAL;
  747. }
  748. return ret;
  749. }
  750. static int dp_ctrl_disable_stream_clocks(struct dp_ctrl_private *ctrl,
  751. struct dp_panel *dp_panel)
  752. {
  753. int ret = 0;
  754. if (dp_panel->stream_id == DP_STREAM_0) {
  755. return ctrl->power->clk_enable(ctrl->power,
  756. DP_STREAM0_PM, false);
  757. } else if (dp_panel->stream_id == DP_STREAM_1) {
  758. return ctrl->power->clk_enable(ctrl->power,
  759. DP_STREAM1_PM, false);
  760. } else {
  761. DP_ERR("Invalid stream:%d for clk disable\n",
  762. dp_panel->stream_id);
  763. ret = -EINVAL;
  764. }
  765. return ret;
  766. }
  767. static int dp_ctrl_host_init(struct dp_ctrl *dp_ctrl, bool flip, bool reset)
  768. {
  769. struct dp_ctrl_private *ctrl;
  770. struct dp_catalog_ctrl *catalog;
  771. if (!dp_ctrl) {
  772. DP_ERR("Invalid input data\n");
  773. return -EINVAL;
  774. }
  775. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  776. ctrl->orientation = flip;
  777. catalog = ctrl->catalog;
  778. if (reset) {
  779. catalog->usb_reset(ctrl->catalog, flip);
  780. catalog->phy_reset(ctrl->catalog);
  781. }
  782. catalog->enable_irq(ctrl->catalog, true);
  783. atomic_set(&ctrl->aborted, 0);
  784. return 0;
  785. }
  786. /**
  787. * dp_ctrl_host_deinit() - Uninitialize DP controller
  788. * @ctrl: Display Port Driver data
  789. *
  790. * Perform required steps to uninitialize DP controller
  791. * and its resources.
  792. */
  793. static void dp_ctrl_host_deinit(struct dp_ctrl *dp_ctrl)
  794. {
  795. struct dp_ctrl_private *ctrl;
  796. if (!dp_ctrl) {
  797. DP_ERR("Invalid input data\n");
  798. return;
  799. }
  800. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  801. ctrl->catalog->enable_irq(ctrl->catalog, false);
  802. DP_DEBUG("Host deinitialized successfully\n");
  803. }
  804. static void dp_ctrl_send_video(struct dp_ctrl_private *ctrl)
  805. {
  806. reinit_completion(&ctrl->video_comp);
  807. ctrl->catalog->state_ctrl(ctrl->catalog, ST_SEND_VIDEO);
  808. }
  809. static void dp_ctrl_fec_setup(struct dp_ctrl_private *ctrl)
  810. {
  811. u8 fec_sts = 0;
  812. int i, max_retries = 3;
  813. bool fec_en_detected = false;
  814. if (!ctrl->fec_mode)
  815. return;
  816. /* FEC should be set only for the first stream */
  817. if (ctrl->stream_count > 1)
  818. return;
  819. /* Need to try to enable multiple times due to BS symbols collisions */
  820. for (i = 0; i < max_retries; i++) {
  821. ctrl->catalog->fec_config(ctrl->catalog, ctrl->fec_mode);
  822. /* wait for controller to start fec sequence */
  823. usleep_range(900, 1000);
  824. /* read back FEC status and check if it is enabled */
  825. drm_dp_dpcd_readb(ctrl->aux->drm_aux, DP_FEC_STATUS, &fec_sts);
  826. if (fec_sts & DP_FEC_DECODE_EN_DETECTED) {
  827. fec_en_detected = true;
  828. break;
  829. }
  830. }
  831. SDE_EVT32_EXTERNAL(i, fec_en_detected);
  832. DP_DEBUG("retries %d, fec_en_detected %d\n", i, fec_en_detected);
  833. if (!fec_en_detected)
  834. DP_WARN("failed to enable sink fec\n");
  835. }
  836. static int dp_ctrl_mst_send_act(struct dp_ctrl_private *ctrl)
  837. {
  838. bool act_complete;
  839. if (!ctrl->mst_mode)
  840. return 0;
  841. ctrl->catalog->trigger_act(ctrl->catalog);
  842. msleep(20); /* needs 1 frame time */
  843. ctrl->catalog->read_act_complete_sts(ctrl->catalog, &act_complete);
  844. if (!act_complete)
  845. DP_ERR("mst act trigger complete failed\n");
  846. else
  847. DP_MST_DEBUG("mst ACT trigger complete SUCCESS\n");
  848. return 0;
  849. }
  850. static int dp_ctrl_link_maintenance(struct dp_ctrl *dp_ctrl)
  851. {
  852. int ret = 0;
  853. struct dp_ctrl_private *ctrl;
  854. if (!dp_ctrl) {
  855. DP_ERR("Invalid input data\n");
  856. return -EINVAL;
  857. }
  858. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  859. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_COMPLETED;
  860. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_FAILED;
  861. if (!ctrl->power_on) {
  862. DP_ERR("ctrl off\n");
  863. ret = -EINVAL;
  864. goto end;
  865. }
  866. if (atomic_read(&ctrl->aborted))
  867. goto end;
  868. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_STARTED;
  869. ret = dp_ctrl_setup_main_link(ctrl);
  870. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_STARTED;
  871. if (ret) {
  872. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_FAILED;
  873. goto end;
  874. }
  875. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_COMPLETED;
  876. if (ctrl->stream_count) {
  877. dp_ctrl_send_video(ctrl);
  878. dp_ctrl_mst_send_act(ctrl);
  879. dp_ctrl_wait4video_ready(ctrl);
  880. dp_ctrl_fec_setup(ctrl);
  881. }
  882. end:
  883. return ret;
  884. }
  885. static void dp_ctrl_process_phy_test_request(struct dp_ctrl *dp_ctrl)
  886. {
  887. int ret = 0;
  888. struct dp_ctrl_private *ctrl;
  889. if (!dp_ctrl) {
  890. DP_ERR("Invalid input data\n");
  891. return;
  892. }
  893. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  894. if (!ctrl->link->phy_params.phy_test_pattern_sel) {
  895. DP_DEBUG("no test pattern selected by sink\n");
  896. return;
  897. }
  898. DP_DEBUG("start\n");
  899. /*
  900. * The global reset will need DP link ralated clocks to be
  901. * running. Add the global reset just before disabling the
  902. * link clocks and core clocks.
  903. */
  904. ctrl->catalog->reset(ctrl->catalog);
  905. ctrl->dp_ctrl.stream_pre_off(&ctrl->dp_ctrl, ctrl->panel);
  906. ctrl->dp_ctrl.stream_off(&ctrl->dp_ctrl, ctrl->panel);
  907. ctrl->dp_ctrl.off(&ctrl->dp_ctrl);
  908. ctrl->aux->init(ctrl->aux, ctrl->parser->aux_cfg);
  909. ret = ctrl->dp_ctrl.on(&ctrl->dp_ctrl, ctrl->mst_mode,
  910. ctrl->fec_mode, ctrl->dsc_mode, false);
  911. if (ret)
  912. DP_ERR("failed to enable DP controller\n");
  913. ctrl->dp_ctrl.stream_on(&ctrl->dp_ctrl, ctrl->panel);
  914. DP_DEBUG("end\n");
  915. }
  916. static void dp_ctrl_send_phy_test_pattern(struct dp_ctrl_private *ctrl)
  917. {
  918. bool success = false;
  919. u32 pattern_sent = 0x0;
  920. u32 pattern_requested = ctrl->link->phy_params.phy_test_pattern_sel;
  921. dp_ctrl_update_hw_vx_px(ctrl);
  922. ctrl->catalog->send_phy_pattern(ctrl->catalog, pattern_requested);
  923. dp_ctrl_update_sink_vx_px(ctrl);
  924. ctrl->link->send_test_response(ctrl->link);
  925. pattern_sent = ctrl->catalog->read_phy_pattern(ctrl->catalog);
  926. DP_DEBUG("pattern_request: %s. pattern_sent: 0x%x\n",
  927. dp_link_get_phy_test_pattern(pattern_requested),
  928. pattern_sent);
  929. switch (pattern_sent) {
  930. case MR_LINK_TRAINING1:
  931. if (pattern_requested == DP_PHY_TEST_PATTERN_D10_2)
  932. success = true;
  933. break;
  934. case MR_LINK_SYMBOL_ERM:
  935. if ((pattern_requested == DP_PHY_TEST_PATTERN_ERROR_COUNT)
  936. || (pattern_requested == DP_PHY_TEST_PATTERN_CP2520))
  937. success = true;
  938. break;
  939. case MR_LINK_PRBS7:
  940. if (pattern_requested == DP_PHY_TEST_PATTERN_PRBS7)
  941. success = true;
  942. break;
  943. case MR_LINK_CUSTOM80:
  944. if (pattern_requested == DP_PHY_TEST_PATTERN_80BIT_CUSTOM)
  945. success = true;
  946. break;
  947. case MR_LINK_TRAINING4:
  948. if (pattern_requested == DP_PHY_TEST_PATTERN_CP2520_3)
  949. success = true;
  950. break;
  951. default:
  952. success = false;
  953. break;
  954. }
  955. DP_DEBUG("%s: %s\n", success ? "success" : "failed",
  956. dp_link_get_phy_test_pattern(pattern_requested));
  957. }
  958. static void dp_ctrl_mst_calculate_rg(struct dp_ctrl_private *ctrl,
  959. struct dp_panel *panel, u32 *p_x_int, u32 *p_y_frac_enum)
  960. {
  961. u64 min_slot_cnt, max_slot_cnt;
  962. u64 raw_target_sc, target_sc_fixp;
  963. u64 ts_denom, ts_enum, ts_int;
  964. u64 pclk = panel->pinfo.pixel_clk_khz;
  965. u64 lclk = 0;
  966. u64 lanes = ctrl->link->link_params.lane_count;
  967. u64 bpp = panel->pinfo.bpp;
  968. u64 pbn = panel->pinfo.pbn_no_overhead; // before dsc/fec overhead
  969. u64 numerator, denominator, temp, temp1, temp2;
  970. u32 x_int = 0, y_frac_enum = 0;
  971. u64 target_strm_sym, ts_int_fixp, ts_frac_fixp, y_frac_enum_fixp;
  972. lclk = drm_dp_bw_code_to_link_rate(ctrl->link->link_params.bw_code);
  973. if (panel->pinfo.comp_info.enabled)
  974. bpp = panel->pinfo.comp_info.tgt_bpp;
  975. /* min_slot_cnt */
  976. numerator = pclk * bpp * 64 * 1000;
  977. denominator = lclk * lanes * 8 * 1000;
  978. min_slot_cnt = drm_fixp_from_fraction(numerator, denominator);
  979. /* max_slot_cnt */
  980. numerator = pbn * 54 * 1000;
  981. denominator = lclk * lanes;
  982. max_slot_cnt = drm_fixp_from_fraction(numerator, denominator);
  983. /* raw_target_sc */
  984. numerator = max_slot_cnt + min_slot_cnt;
  985. denominator = drm_fixp_from_fraction(2, 1);
  986. raw_target_sc = drm_fixp_div(numerator, denominator);
  987. DP_DEBUG("raw_target_sc before overhead:0x%llx\n", raw_target_sc);
  988. DP_DEBUG("dsc_overhead_fp:0x%llx\n", panel->pinfo.dsc_overhead_fp);
  989. /* apply fec and dsc overhead factor */
  990. if (panel->pinfo.dsc_overhead_fp)
  991. raw_target_sc = drm_fixp_mul(raw_target_sc,
  992. panel->pinfo.dsc_overhead_fp);
  993. if (panel->fec_overhead_fp)
  994. raw_target_sc = drm_fixp_mul(raw_target_sc,
  995. panel->fec_overhead_fp);
  996. DP_DEBUG("raw_target_sc after overhead:0x%llx\n", raw_target_sc);
  997. /* target_sc */
  998. temp = drm_fixp_from_fraction(256 * lanes, 1);
  999. numerator = drm_fixp_mul(raw_target_sc, temp);
  1000. denominator = drm_fixp_from_fraction(256 * lanes, 1);
  1001. target_sc_fixp = drm_fixp_div(numerator, denominator);
  1002. ts_enum = 256 * lanes;
  1003. ts_denom = drm_fixp_from_fraction(256 * lanes, 1);
  1004. ts_int = drm_fixp2int(target_sc_fixp);
  1005. temp = drm_fixp2int_ceil(raw_target_sc);
  1006. if (temp != ts_int) {
  1007. temp = drm_fixp_from_fraction(ts_int, 1);
  1008. temp1 = raw_target_sc - temp;
  1009. temp2 = drm_fixp_mul(temp1, ts_denom);
  1010. ts_enum = drm_fixp2int(temp2);
  1011. }
  1012. /* target_strm_sym */
  1013. ts_int_fixp = drm_fixp_from_fraction(ts_int, 1);
  1014. ts_frac_fixp = drm_fixp_from_fraction(ts_enum, drm_fixp2int(ts_denom));
  1015. temp = ts_int_fixp + ts_frac_fixp;
  1016. temp1 = drm_fixp_from_fraction(lanes, 1);
  1017. target_strm_sym = drm_fixp_mul(temp, temp1);
  1018. /* x_int */
  1019. x_int = drm_fixp2int(target_strm_sym);
  1020. /* y_enum_frac */
  1021. temp = drm_fixp_from_fraction(x_int, 1);
  1022. temp1 = target_strm_sym - temp;
  1023. temp2 = drm_fixp_from_fraction(256, 1);
  1024. y_frac_enum_fixp = drm_fixp_mul(temp1, temp2);
  1025. temp1 = drm_fixp2int(y_frac_enum_fixp);
  1026. temp2 = drm_fixp2int_ceil(y_frac_enum_fixp);
  1027. y_frac_enum = (u32)((temp1 == temp2) ? temp1 : temp1 + 1);
  1028. panel->mst_target_sc = raw_target_sc;
  1029. *p_x_int = x_int;
  1030. *p_y_frac_enum = y_frac_enum;
  1031. DP_DEBUG("x_int: %d, y_frac_enum: %d\n", x_int, y_frac_enum);
  1032. }
  1033. static void dp_ctrl_mst_stream_setup(struct dp_ctrl_private *ctrl,
  1034. struct dp_panel *panel)
  1035. {
  1036. u32 x_int, y_frac_enum, lanes, bw_code;
  1037. int i;
  1038. if (!ctrl->mst_mode)
  1039. return;
  1040. DP_MST_DEBUG("mst stream channel allocation\n");
  1041. for (i = DP_STREAM_0; i < DP_STREAM_MAX; i++) {
  1042. ctrl->catalog->channel_alloc(ctrl->catalog,
  1043. i,
  1044. ctrl->mst_ch_info.slot_info[i].start_slot,
  1045. ctrl->mst_ch_info.slot_info[i].tot_slots);
  1046. }
  1047. lanes = ctrl->link->link_params.lane_count;
  1048. bw_code = ctrl->link->link_params.bw_code;
  1049. dp_ctrl_mst_calculate_rg(ctrl, panel, &x_int, &y_frac_enum);
  1050. ctrl->catalog->update_rg(ctrl->catalog, panel->stream_id,
  1051. x_int, y_frac_enum);
  1052. DP_MST_DEBUG("mst stream:%d, start_slot:%d, tot_slots:%d\n",
  1053. panel->stream_id,
  1054. panel->channel_start_slot, panel->channel_total_slots);
  1055. DP_MST_DEBUG("mst lane_cnt:%d, bw:%d, x_int:%d, y_frac:%d\n",
  1056. lanes, bw_code, x_int, y_frac_enum);
  1057. }
  1058. static void dp_ctrl_dsc_setup(struct dp_ctrl_private *ctrl, struct dp_panel *panel)
  1059. {
  1060. int rlen;
  1061. u32 dsc_enable;
  1062. struct dp_panel_info *pinfo = &panel->pinfo;
  1063. if (!ctrl->fec_mode)
  1064. return;
  1065. /* Set DP_DSC_ENABLE DPCD register if compression is enabled for SST monitor.
  1066. * Set DP_DSC_ENABLE DPCD register if compression is enabled for
  1067. * atleast 1 of the MST monitor.
  1068. */
  1069. dsc_enable = (pinfo->comp_info.enabled == true) ? 1 : 0;
  1070. if (ctrl->mst_mode && (panel->stream_id == DP_STREAM_1) && !dsc_enable)
  1071. return;
  1072. rlen = drm_dp_dpcd_writeb(ctrl->aux->drm_aux, DP_DSC_ENABLE,
  1073. dsc_enable);
  1074. if (rlen < 1)
  1075. DP_WARN("failed to enable sink dsc\n");
  1076. }
  1077. static int dp_ctrl_stream_on(struct dp_ctrl *dp_ctrl, struct dp_panel *panel)
  1078. {
  1079. int rc = 0;
  1080. bool link_ready = false;
  1081. struct dp_ctrl_private *ctrl;
  1082. if (!dp_ctrl || !panel)
  1083. return -EINVAL;
  1084. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1085. if (!ctrl->power_on) {
  1086. DP_DEBUG("controller powered off\n");
  1087. return -EPERM;
  1088. }
  1089. rc = dp_ctrl_enable_stream_clocks(ctrl, panel);
  1090. if (rc) {
  1091. DP_ERR("failure on stream clock enable\n");
  1092. return rc;
  1093. }
  1094. panel->pclk_on = true;
  1095. rc = panel->hw_cfg(panel, true);
  1096. if (rc)
  1097. return rc;
  1098. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN) {
  1099. dp_ctrl_send_phy_test_pattern(ctrl);
  1100. return 0;
  1101. }
  1102. dp_ctrl_mst_stream_setup(ctrl, panel);
  1103. dp_ctrl_send_video(ctrl);
  1104. dp_ctrl_mst_send_act(ctrl);
  1105. dp_ctrl_wait4video_ready(ctrl);
  1106. ctrl->stream_count++;
  1107. link_ready = ctrl->catalog->mainlink_ready(ctrl->catalog);
  1108. DP_DEBUG("mainlink %s\n", link_ready ? "READY" : "NOT READY");
  1109. /* wait for link training completion before fec config as per spec */
  1110. dp_ctrl_fec_setup(ctrl);
  1111. dp_ctrl_dsc_setup(ctrl, panel);
  1112. panel->sink_crc_enable(panel, true);
  1113. return rc;
  1114. }
  1115. static void dp_ctrl_mst_stream_pre_off(struct dp_ctrl *dp_ctrl,
  1116. struct dp_panel *panel)
  1117. {
  1118. struct dp_ctrl_private *ctrl;
  1119. bool act_complete;
  1120. int i;
  1121. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1122. if (!ctrl->mst_mode)
  1123. return;
  1124. for (i = DP_STREAM_0; i < DP_STREAM_MAX; i++) {
  1125. ctrl->catalog->channel_alloc(ctrl->catalog,
  1126. i,
  1127. ctrl->mst_ch_info.slot_info[i].start_slot,
  1128. ctrl->mst_ch_info.slot_info[i].tot_slots);
  1129. }
  1130. ctrl->catalog->trigger_act(ctrl->catalog);
  1131. msleep(20); /* needs 1 frame time */
  1132. ctrl->catalog->read_act_complete_sts(ctrl->catalog, &act_complete);
  1133. if (!act_complete)
  1134. DP_ERR("mst stream_off act trigger complete failed\n");
  1135. else
  1136. DP_MST_DEBUG("mst stream_off ACT trigger complete SUCCESS\n");
  1137. }
  1138. static void dp_ctrl_stream_pre_off(struct dp_ctrl *dp_ctrl,
  1139. struct dp_panel *panel)
  1140. {
  1141. struct dp_ctrl_private *ctrl;
  1142. if (!dp_ctrl || !panel) {
  1143. DP_ERR("invalid input\n");
  1144. return;
  1145. }
  1146. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1147. dp_ctrl_push_idle(ctrl, panel->stream_id);
  1148. dp_ctrl_mst_stream_pre_off(dp_ctrl, panel);
  1149. }
  1150. static void dp_ctrl_stream_off(struct dp_ctrl *dp_ctrl, struct dp_panel *panel)
  1151. {
  1152. struct dp_ctrl_private *ctrl;
  1153. if (!dp_ctrl || !panel)
  1154. return;
  1155. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1156. if (!ctrl->power_on)
  1157. return;
  1158. panel->hw_cfg(panel, false);
  1159. panel->pclk_on = false;
  1160. dp_ctrl_disable_stream_clocks(ctrl, panel);
  1161. ctrl->stream_count--;
  1162. }
  1163. #if defined(CONFIG_SECDP)
  1164. bool secdp_get_link_train_status(struct dp_ctrl *dp_ctrl)
  1165. {
  1166. struct dp_ctrl_private *ctrl;
  1167. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1168. return ctrl->link_train_status;
  1169. }
  1170. #endif/*CONFIG_SECDP*/
  1171. static int dp_ctrl_on(struct dp_ctrl *dp_ctrl, bool mst_mode,
  1172. bool fec_mode, bool dsc_mode, bool shallow)
  1173. {
  1174. int rc = 0;
  1175. struct dp_ctrl_private *ctrl;
  1176. u32 rate = 0;
  1177. if (!dp_ctrl) {
  1178. rc = -EINVAL;
  1179. goto end;
  1180. }
  1181. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1182. if (ctrl->power_on)
  1183. goto end;
  1184. if (atomic_read(&ctrl->aborted)) {
  1185. rc = -EPERM;
  1186. goto end;
  1187. }
  1188. ctrl->mst_mode = mst_mode;
  1189. if (fec_mode) {
  1190. ctrl->fec_mode = fec_mode;
  1191. ctrl->dsc_mode = dsc_mode;
  1192. }
  1193. rate = ctrl->panel->link_info.rate;
  1194. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN) {
  1195. DP_DEBUG("using phy test link parameters\n");
  1196. } else {
  1197. #ifdef SECDP_OPTIMAL_LINK_RATE
  1198. if (!ctrl->panel->tbox)
  1199. rate = secdp_gen_link_clk(ctrl->panel);
  1200. #endif
  1201. ctrl->link->link_params.bw_code =
  1202. drm_dp_link_rate_to_bw_code(rate);
  1203. ctrl->link->link_params.lane_count =
  1204. ctrl->panel->link_info.num_lanes;
  1205. }
  1206. DP_DEBUG("bw_code=%d, lane_count=%d\n",
  1207. ctrl->link->link_params.bw_code,
  1208. ctrl->link->link_params.lane_count);
  1209. /* backup initial lane count and bw code */
  1210. ctrl->initial_lane_count = ctrl->link->link_params.lane_count;
  1211. ctrl->initial_bw_code = ctrl->link->link_params.bw_code;
  1212. rc = dp_ctrl_link_setup(ctrl, shallow);
  1213. if (!rc)
  1214. ctrl->power_on = true;
  1215. end:
  1216. return rc;
  1217. }
  1218. static void dp_ctrl_off(struct dp_ctrl *dp_ctrl)
  1219. {
  1220. struct dp_ctrl_private *ctrl;
  1221. if (!dp_ctrl)
  1222. return;
  1223. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1224. if (!ctrl->power_on)
  1225. return;
  1226. ctrl->catalog->fec_config(ctrl->catalog, false);
  1227. dp_ctrl_configure_source_link_params(ctrl, false);
  1228. dp_ctrl_state_ctrl(ctrl, 0);
  1229. /* Make sure DP is disabled before clk disable */
  1230. wmb();
  1231. dp_ctrl_disable_link_clock(ctrl);
  1232. ctrl->mst_mode = false;
  1233. ctrl->fec_mode = false;
  1234. ctrl->dsc_mode = false;
  1235. ctrl->power_on = false;
  1236. memset(&ctrl->mst_ch_info, 0, sizeof(ctrl->mst_ch_info));
  1237. DP_DEBUG("DP off done\n");
  1238. }
  1239. static void dp_ctrl_set_mst_channel_info(struct dp_ctrl *dp_ctrl,
  1240. enum dp_stream_id strm,
  1241. u32 start_slot, u32 tot_slots)
  1242. {
  1243. struct dp_ctrl_private *ctrl;
  1244. if (!dp_ctrl || strm >= DP_STREAM_MAX) {
  1245. DP_ERR("invalid input\n");
  1246. return;
  1247. }
  1248. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1249. ctrl->mst_ch_info.slot_info[strm].start_slot = start_slot;
  1250. ctrl->mst_ch_info.slot_info[strm].tot_slots = tot_slots;
  1251. }
  1252. static void dp_ctrl_isr(struct dp_ctrl *dp_ctrl)
  1253. {
  1254. struct dp_ctrl_private *ctrl;
  1255. if (!dp_ctrl)
  1256. return;
  1257. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1258. ctrl->catalog->get_interrupt(ctrl->catalog);
  1259. SDE_EVT32_EXTERNAL(ctrl->catalog->isr, ctrl->catalog->isr3, ctrl->catalog->isr5,
  1260. ctrl->catalog->isr6);
  1261. if (ctrl->catalog->isr & DP_CTRL_INTR_READY_FOR_VIDEO)
  1262. dp_ctrl_video_ready(ctrl);
  1263. if (ctrl->catalog->isr & DP_CTRL_INTR_IDLE_PATTERN_SENT)
  1264. dp_ctrl_idle_patterns_sent(ctrl);
  1265. if (ctrl->catalog->isr5 & DP_CTRL_INTR_MST_DP0_VCPF_SENT)
  1266. dp_ctrl_idle_patterns_sent(ctrl);
  1267. if (ctrl->catalog->isr5 & DP_CTRL_INTR_MST_DP1_VCPF_SENT)
  1268. dp_ctrl_idle_patterns_sent(ctrl);
  1269. }
  1270. void dp_ctrl_set_sim_mode(struct dp_ctrl *dp_ctrl, bool en)
  1271. {
  1272. struct dp_ctrl_private *ctrl;
  1273. if (!dp_ctrl)
  1274. return;
  1275. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1276. ctrl->sim_mode = en;
  1277. DP_INFO("sim_mode=%d\n", ctrl->sim_mode);
  1278. }
  1279. int dp_ctrl_setup_misr(struct dp_ctrl *dp_ctrl)
  1280. {
  1281. struct dp_ctrl_private *ctrl;
  1282. if (!dp_ctrl)
  1283. return -EINVAL;
  1284. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1285. return ctrl->catalog->setup_misr(ctrl->catalog);
  1286. }
  1287. int dp_ctrl_read_misr(struct dp_ctrl *dp_ctrl, struct dp_misr40_data *data)
  1288. {
  1289. struct dp_ctrl_private *ctrl;
  1290. if (!dp_ctrl)
  1291. return -EINVAL;
  1292. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1293. return ctrl->catalog->read_misr(ctrl->catalog, data);
  1294. }
  1295. struct dp_ctrl *dp_ctrl_get(struct dp_ctrl_in *in)
  1296. {
  1297. int rc = 0;
  1298. struct dp_ctrl_private *ctrl;
  1299. struct dp_ctrl *dp_ctrl;
  1300. if (!in->dev || !in->panel || !in->aux ||
  1301. !in->link || !in->catalog) {
  1302. DP_ERR("invalid input\n");
  1303. rc = -EINVAL;
  1304. goto error;
  1305. }
  1306. ctrl = devm_kzalloc(in->dev, sizeof(*ctrl), GFP_KERNEL);
  1307. if (!ctrl) {
  1308. rc = -ENOMEM;
  1309. goto error;
  1310. }
  1311. init_completion(&ctrl->idle_comp);
  1312. init_completion(&ctrl->video_comp);
  1313. /* in parameters */
  1314. ctrl->parser = in->parser;
  1315. ctrl->panel = in->panel;
  1316. ctrl->power = in->power;
  1317. ctrl->aux = in->aux;
  1318. ctrl->link = in->link;
  1319. ctrl->catalog = in->catalog;
  1320. #if defined(CONFIG_SECDP)
  1321. ctrl->sec = in->sec;
  1322. #endif
  1323. ctrl->pll = in->pll;
  1324. ctrl->dev = in->dev;
  1325. ctrl->mst_mode = false;
  1326. ctrl->fec_mode = false;
  1327. dp_ctrl = &ctrl->dp_ctrl;
  1328. /* out parameters */
  1329. dp_ctrl->init = dp_ctrl_host_init;
  1330. dp_ctrl->deinit = dp_ctrl_host_deinit;
  1331. dp_ctrl->on = dp_ctrl_on;
  1332. dp_ctrl->off = dp_ctrl_off;
  1333. dp_ctrl->abort = dp_ctrl_abort;
  1334. dp_ctrl->isr = dp_ctrl_isr;
  1335. dp_ctrl->link_maintenance = dp_ctrl_link_maintenance;
  1336. dp_ctrl->process_phy_test_request = dp_ctrl_process_phy_test_request;
  1337. dp_ctrl->stream_on = dp_ctrl_stream_on;
  1338. dp_ctrl->stream_off = dp_ctrl_stream_off;
  1339. dp_ctrl->stream_pre_off = dp_ctrl_stream_pre_off;
  1340. dp_ctrl->set_mst_channel_info = dp_ctrl_set_mst_channel_info;
  1341. dp_ctrl->set_sim_mode = dp_ctrl_set_sim_mode;
  1342. dp_ctrl->setup_misr = dp_ctrl_setup_misr;
  1343. dp_ctrl->read_misr = dp_ctrl_read_misr;
  1344. return dp_ctrl;
  1345. error:
  1346. return ERR_PTR(rc);
  1347. }
  1348. void dp_ctrl_put(struct dp_ctrl *dp_ctrl)
  1349. {
  1350. struct dp_ctrl_private *ctrl;
  1351. if (!dp_ctrl)
  1352. return;
  1353. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1354. devm_kfree(ctrl->dev, ctrl);
  1355. }