htt.h 643 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819138201382113822138231382413825138261382713828138291383013831138321383313834138351383613837138381383913840138411384213843138441384513846138471384813849138501385113852138531385413855138561385713858138591386013861138621386313864138651386613867138681386913870138711387213873138741387513876138771387813879138801388113882138831388413885138861388713888138891389013891138921389313894138951389613897138981389913900139011390213903139041390513906139071390813909139101391113912139131391413915139161391713918139191392013921139221392313924139251392613927139281392913930139311393213933139341393513936139371393813939139401394113942139431394413945139461394713948139491395013951139521395313954139551395613957139581395913960139611396213963139641396513966139671396813969139701397113972139731397413975139761397713978139791398013981139821398313984139851398613987139881398913990139911399213993139941399513996139971399813999140001400114002140031400414005140061400714008140091401014011140121401314014140151401614017140181401914020140211402214023140241402514026140271402814029140301403114032140331403414035140361403714038140391404014041140421404314044140451404614047140481404914050140511405214053140541405514056140571405814059140601406114062140631406414065140661406714068140691407014071140721407314074140751407614077140781407914080140811408214083140841408514086140871408814089140901409114092140931409414095140961409714098140991410014101141021410314104141051410614107141081410914110141111411214113141141411514116141171411814119141201412114122141231412414125141261412714128141291413014131141321413314134141351413614137141381413914140141411414214143141441414514146141471414814149141501415114152141531415414155141561415714158141591416014161141621416314164141651416614167141681416914170141711417214173141741417514176141771417814179141801418114182141831418414185141861418714188141891419014191141921419314194141951419614197141981419914200142011420214203142041420514206142071420814209142101421114212142131421414215142161421714218142191422014221142221422314224142251422614227142281422914230142311423214233142341423514236142371423814239142401424114242142431424414245142461424714248142491425014251142521425314254142551425614257142581425914260142611426214263142641426514266142671426814269142701427114272142731427414275142761427714278142791428014281142821428314284142851428614287142881428914290142911429214293142941429514296142971429814299143001430114302143031430414305143061430714308143091431014311143121431314314143151431614317143181431914320143211432214323
  1. /*
  2. * Copyright (c) 2011-2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Previously licensed under the ISC license by Qualcomm Atheros, Inc.
  5. *
  6. *
  7. * Permission to use, copy, modify, and/or distribute this software for
  8. * any purpose with or without fee is hereby granted, provided that the
  9. * above copyright notice and this permission notice appear in all
  10. * copies.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  13. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  14. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  15. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  16. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  17. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  18. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  19. * PERFORMANCE OF THIS SOFTWARE.
  20. */
  21. /*
  22. * This file was originally distributed by Qualcomm Atheros, Inc.
  23. * under proprietary terms before Copyright ownership was assigned
  24. * to the Linux Foundation.
  25. */
  26. /**
  27. * @file htt.h
  28. *
  29. * @details the public header file of HTT layer
  30. */
  31. #ifndef _HTT_H_
  32. #define _HTT_H_
  33. #include <htt_deps.h>
  34. #include <htt_common.h>
  35. /*
  36. * Unless explicitly specified to use 64 bits to represent physical addresses
  37. * (or more precisely, bus addresses), default to 32 bits.
  38. */
  39. #ifndef HTT_PADDR64
  40. #define HTT_PADDR64 0
  41. #endif
  42. #ifndef offsetof
  43. #define offsetof(type, field) ((unsigned int)(&((type *)0)->field))
  44. #endif
  45. /*
  46. * HTT version history:
  47. * 1.0 initial numbered version
  48. * 1.1 modifications to STATS messages.
  49. * These modifications are not backwards compatible, but since the
  50. * STATS messages themselves are non-essential (they are for debugging),
  51. * the 1.1 version of the HTT message library as a whole is compatible
  52. * with the 1.0 version.
  53. * 1.2 reset mask IE added to STATS_REQ message
  54. * 1.3 stat config IE added to STATS_REQ message
  55. *----
  56. * 2.0 FW rx PPDU desc added to RX_IND message
  57. * 2.1 Enable msdu_ext/frag_desc banking change for WIFI2.0
  58. *----
  59. * 3.0 Remove HTT_H2T_MSG_TYPE_MGMT_TX message
  60. * 3.1 Added HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND message
  61. * 3.2 Added HTT_H2T_MSG_TYPE_WDI_IPA_CFG,
  62. * HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST messages
  63. * 3.3 Added HTT_H2T_MSG_TYPE_AGGR_CFG_EX message
  64. * 3.4 Added tx_compl_req flag in HTT tx descriptor
  65. * 3.5 Added flush and fail stats in rx_reorder stats structure
  66. * 3.6 Added frag flag in HTT RX INORDER PADDR IND header
  67. * 3.7 Made changes to support EOS Mac_core 3.0
  68. * 3.8 Added txq_group information element definition;
  69. * added optional txq_group suffix to TX_CREDIT_UPDATE_IND message
  70. * 3.9 Added HTT_T2H CHAN_CHANGE message;
  71. * Allow buffer addresses in bus-address format to be stored as
  72. * either 32 bits or 64 bits.
  73. * 3.10 Add optional TLV extensions to the VERSION_REQ and VERSION_CONF
  74. * messages to specify which HTT options to use.
  75. * Initial TLV options cover:
  76. * - whether to use 32 or 64 bits to represent LL bus addresses
  77. * - whether to use TX_COMPL_IND or TX_CREDIT_UPDATE_IND in HL systems
  78. * - how many tx queue groups to use
  79. * 3.11 Expand rx debug stats:
  80. * - Expand the rx_reorder_stats struct with stats about successful and
  81. * failed rx buffer allcoations.
  82. * - Add a new rx_remote_buffer_mgmt_stats struct with stats about
  83. * the supply, allocation, use, and recycling of rx buffers for the
  84. * "remote ring" of rx buffers in host member in LL systems.
  85. * Add RX_REMOTE_RING_BUFFER_INFO stats type for uploading these stats.
  86. * 3.12 Add "rx offload packet error" message with initial "MIC error" subtype
  87. * 3.13 Add constants + macros to support 64-bit address format for the
  88. * tx fragments descriptor, the rx ring buffer, and the rx ring
  89. * index shadow register.
  90. * 3.14 Add a method for the host to provide detailed per-frame tx specs:
  91. * - Add htt_tx_msdu_desc_ext_t struct def.
  92. * - Add TLV to specify whether the target supports the HTT tx MSDU
  93. * extension descriptor.
  94. * - Change a reserved bit in the HTT tx MSDU descriptor to an
  95. * "extension" bit, to specify whether a HTT tx MSDU extension
  96. * descriptor is present.
  97. * 3.15 Add HW rx desc info to per-MSDU info elems in RX_IN_ORD_PADDR_IND msg.
  98. * (This allows the host to obtain key information about the MSDU
  99. * from a memory location already in the cache, rather than taking a
  100. * cache miss for each MSDU by reading the HW rx descs.)
  101. * 3.16 Add htt_pkt_type_eth2 and define pkt_subtype flags to indicate
  102. * whether a copy-engine classification result is appended to TX_FRM.
  103. * 3.17 Add a version of the WDI_IPA_CFG message; add RX_RING2 to WDI_IPA_CFG
  104. * 3.18 Add a PEER_DEL tx completion indication status, for HL cleanup of
  105. * tx frames in the target after the peer has already been deleted.
  106. * 3.19 Add HTT_DBG_STATS_RX_RATE_INFO_V2 and HTT_DBG_STATS_TX_RATE_INFO_V2
  107. * 3.20 Expand rx_reorder_stats.
  108. * 3.21 Add optional rx channel spec to HL RX_IND.
  109. * 3.22 Expand rx_reorder_stats
  110. * (distinguish duplicates within vs. outside block ack window)
  111. * 3.23 Add HTT_T2H_MSG_TYPE_RATE_REPORT to report peer justified rate.
  112. * The justified rate is calculated by two steps. The first is to multiply
  113. * user-rate by (1 - PER) and the other is to smooth the step 1's result
  114. * by a low pass filter.
  115. * This change allows HL download scheduling to consider the WLAN rate
  116. * that will be used for transmitting the downloaded frames.
  117. * 3.24 Expand rx_reorder_stats
  118. * (add counter for decrypt / MIC errors)
  119. * 3.25 Expand rx_reorder_stats
  120. * (add counter of frames received into both local + remote rings)
  121. * 3.26 Add stats struct for counting rx of tx BF, MU, SU, and NDPA frames
  122. * (HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT, rx_txbf_musu_ndpa_pkts_stats)
  123. * 3.27 Add a new interface for flow-control. The following t2h messages have
  124. * been included: HTT_T2H_MSG_TYPE_FLOW_POOL_MAP and
  125. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
  126. * 3.28 Add a new interface for ring interface change. The following two h2t
  127. * and one t2h messages have been included:
  128. * HTT_H2T_MSG_TYPE_SRING_SETUP, HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG,
  129. * and HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
  130. * 3.29 Add definitions of htt_tx_msdu_desc_ext2_t descriptor and other
  131. * information elements passed from the host to a Lithium target,
  132. * Add definitions of the HTT_H2T ADD_WDS_ENTRY and DELETE_WDS_ENTRY
  133. * messages and the HTT_T2H MAP_FLOW_INFO message (for use with Lithium
  134. * targets).
  135. * 3.30 Add pktlog flag inside HTT_T2H RX_IN_ORD_PADDR_IND message
  136. * 3.31 Add HTT_H2T_MSG_TYPE_RFS_CONFIG
  137. * 3.32 Add HTT_WDI_IPA_OPCODE_SHARING_STATS, HTT_WDI_IPA_OPCODE_SET_QUOTA and
  138. * HTT_WDI_IPA_OPCODE_IND_QUOTA for getting quota and reporting WiFi
  139. * sharing stats
  140. * 3.33 Add HTT_TX_COMPL_IND_STAT_DROP and HTT_TX_COMPL_IND_STAT_HOST_INSPECT
  141. * 3.34 Add HW_PEER_ID field to PEER_MAP
  142. * 3.35 Revise bitfield defs of HTT_SRING_SETUP message
  143. * (changes are not backwards compatible, but HTT_SRING_SETUP message is
  144. * not yet in use)
  145. * 3.36 Add HTT_H2T_MSG_TYPE_EXT_STATS_REQ and HTT_T2H_MSG_TYPE_EXT_STATS_CONF
  146. * 3.37 Add HTT_PEER_TYPE and htt_mac_addr defs
  147. * 3.38 Add holes_no_filled field to rx_reorder_stats
  148. * 3.39 Add host_inspected flag to htt_tx_tcl_vdev_metadata
  149. * 3.40 Add optional timestamps in the HTT tx completion
  150. * 3.41 Add optional tx power spec in the HTT tx completion (for DSRC use)
  151. * 3.42 Add PPDU_STATS_CFG + PPDU_STATS_IND
  152. * 3.43 Add HTT_STATS_RX_PDEV_FW_STATS_PHY_ERR defs
  153. * 3.44 Add htt_tx_wbm_completion_v2
  154. * 3.45 Add host_tx_desc_pool flag in htt_tx_msdu_desc_ext2_t
  155. * 3.46 Add MAC ID and payload size fields to HTT_T2H_MSG_TYPE_PKTLOG header
  156. * 3.47 Add HTT_T2H PEER_MAP_V2 and PEER_UNMAP_V2
  157. * 3.48 Add pdev ID field to HTT_T2H_MSG_TYPE_PPDU_STATS_IND and
  158. * HTT_T2H_MSG_TYPE_PKTLOG
  159. * 3.49 Add HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND def
  160. * 3.50 Add learning_frame flag to htt_tx_msdu_desc_ext2_t
  161. * 3.51 Add SW peer ID and TID num to HTT TX WBM COMPLETION
  162. * 3.52 Add HTT_T2H FLOW_POOL_RESIZE msg def
  163. * 3.53 Update HTT_T2H FLOW_POOL_RESIZE msg def
  164. * 3.54 Define mcast and mcast_valid flags within htt_tx_wbm_transmit_status
  165. * 3.55 Add initiator / responder flags to RX_DELBA indication
  166. * 3.56 Fix HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE bit-mask defs
  167. * 3.57 Add support for in-band data within HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
  168. * 3.58 Add optional MSDU ack RSSI array to end of HTT_T2H TX_COMPL_IND msg
  169. * 3.59 Add HTT_RXDMA_HOST_BUF_RING2 def
  170. * 3.60 Add HTT_T2H_MSG_TYPE_PEER_STATS_IND def
  171. * 3.61 Add rx offset fields to HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG msg
  172. * 3.62 Add antenna mask to reserved space in htt_rx_ppdu_desc_t
  173. * 3.63 Add HTT_HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND def
  174. * 3.64 Add struct htt_tx_compl_ind_append_tx_tsf64 and add tx_tsf64
  175. * array to the end of HTT_T2H TX_COMPL_IND msg
  176. * 3.65 Add fields in htt_tx_msdu_desc_ext2_t to allow the host to provide
  177. * a "cookie" to identify a MSDU, and to specify to not apply aggregation
  178. * for a MSDU.
  179. * 3.66 Add HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND msg.
  180. * Add PKT_CAPTURE_MODE flag within HTT_T2H TX_I_ORD_PADDR_IND msg.
  181. * 3.67 Add drop threshold field to HTT_H2T RX_RING_SELECTION_CFG msg.
  182. * 3.68 Add ipa_drop threshold fields to HTT_H2T_MSG_TYPE_SRING_SETUP
  183. * 3.69 Add htt_ul_ofdma_user_info_v0 defs
  184. * 3.70 Add AST1-AST3 fields to HTT_T2H PEER_MAP_V2 msg
  185. * 3.71 Add rx offload engine / flow search engine htt setup message defs for
  186. * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG, HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
  187. * 3.72 Add tx_retry_cnt fields to htt_tx_offload_deliver_ind_hdr_t and
  188. * htt_tx_data_hdr_information
  189. * 3.73 Add channel pre-calibration data upload and download messages defs for
  190. * HTT_T2H_MSG_TYPE_CHAN_CALDATA and HTT_H2T_MSG_TYPE_CHAN_CALDATA
  191. * 3.74 Add HTT_T2H_MSG_TYPE_RX_FISA_CFG msg.
  192. * 3.75 Add fp_ndp and mo_ndp flags in HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG.
  193. * 3.76 Add HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG msg.
  194. * 3.77 Add HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE msg.
  195. * 3.78 Add htt_ppdu_id def.
  196. * 3.79 Add HTT_NUM_AC_WMM def.
  197. * 3.80 Add add WDS_FREE_COUNT bitfield in T2H PEER_UNMAP_V2 msg.
  198. * 3.81 Add ppdu_start_tsf field in HTT_TX_WBM_COMPLETION_V2.
  199. * 3.82 Add WIN_SIZE field to HTT_T2H_MSG_TYPE_RX_DELBA msg.
  200. * 3.83 Shrink seq_idx field in HTT PPDU ID from 3 bits to 2.
  201. * 3.84 Add fisa_control_bits_v2 def.
  202. * 3.85 Add HTT_RX_PEER_META_DATA defs.
  203. * 3.86 Add HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND def.
  204. */
  205. #define HTT_CURRENT_VERSION_MAJOR 3
  206. #define HTT_CURRENT_VERSION_MINOR 86
  207. #define HTT_NUM_TX_FRAG_DESC 1024
  208. #define HTT_WIFI_IP_VERSION(x,y) ((x) == (y))
  209. #define HTT_CHECK_SET_VAL(field, val) \
  210. A_ASSERT(!((val) & ~((field ## _M) >> (field ## _S))))
  211. /* macros to assist in sign-extending fields from HTT messages */
  212. #define HTT_SIGN_BIT_MASK(field) \
  213. ((field ## _M + (1 << field ## _S)) >> 1)
  214. #define HTT_SIGN_BIT(_val, field) \
  215. (_val & HTT_SIGN_BIT_MASK(field))
  216. #define HTT_SIGN_BIT_UNSHIFTED(_val, field) \
  217. (HTT_SIGN_BIT(_val, field) >> field ## _S)
  218. #define HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field) \
  219. (HTT_SIGN_BIT_UNSHIFTED(_val, field) - 1)
  220. #define HTT_SIGN_BIT_EXTENSION(_val, field) \
  221. (~(HTT_SIGN_BIT_UNSHIFTED(_val, field) | \
  222. HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field)))
  223. #define HTT_SIGN_BIT_EXTENSION_MASK(_val, field) \
  224. (HTT_SIGN_BIT_EXTENSION(_val, field) & ~(field ## _M >> field ## _S))
  225. /*
  226. * TEMPORARY:
  227. * Provide HTT_H2T_MSG_TYPE_MGMT_TX as an alias for
  228. * DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX until all code
  229. * that refers to HTT_H2T_MSG_TYPE_MGMT_TX has been
  230. * updated.
  231. */
  232. #define HTT_H2T_MSG_TYPE_MGMT_TX DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX
  233. /*
  234. * TEMPORARY:
  235. * Provide HTT_T2H_MSG_TYPE_RC_UPDATE_IND as an alias for
  236. * DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND until all code
  237. * that refers to HTT_T2H_MSG_TYPE_RC_UPDATE_IND has been
  238. * updated.
  239. */
  240. #define HTT_T2H_MSG_TYPE_RC_UPDATE_IND DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND
  241. /*
  242. * htt_dbg_stats_type -
  243. * bit positions for each stats type within a stats type bitmask
  244. * The bitmask contains 24 bits.
  245. */
  246. enum htt_dbg_stats_type {
  247. HTT_DBG_STATS_WAL_PDEV_TXRX = 0, /* bit 0 -> 0x1 */
  248. HTT_DBG_STATS_RX_REORDER = 1, /* bit 1 -> 0x2 */
  249. HTT_DBG_STATS_RX_RATE_INFO = 2, /* bit 2 -> 0x4 */
  250. HTT_DBG_STATS_TX_PPDU_LOG = 3, /* bit 3 -> 0x8 */
  251. HTT_DBG_STATS_TX_RATE_INFO = 4, /* bit 4 -> 0x10 */
  252. HTT_DBG_STATS_TIDQ = 5, /* bit 5 -> 0x20 */
  253. HTT_DBG_STATS_TXBF_INFO = 6, /* bit 6 -> 0x40 */
  254. HTT_DBG_STATS_SND_INFO = 7, /* bit 7 -> 0x80 */
  255. HTT_DBG_STATS_ERROR_INFO = 8, /* bit 8 -> 0x100 */
  256. HTT_DBG_STATS_TX_SELFGEN_INFO = 9, /* bit 9 -> 0x200 */
  257. HTT_DBG_STATS_TX_MU_INFO = 10, /* bit 10 -> 0x400 */
  258. HTT_DBG_STATS_SIFS_RESP_INFO = 11, /* bit 11 -> 0x800 */
  259. HTT_DBG_STATS_RX_REMOTE_RING_BUFFER_INFO = 12, /* bit 12 -> 0x1000 */
  260. HTT_DBG_STATS_RX_RATE_INFO_V2 = 13, /* bit 13 -> 0x2000 */
  261. HTT_DBG_STATS_TX_RATE_INFO_V2 = 14, /* bit 14 -> 0x4000 */
  262. HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT = 15, /* bit 15 -> 0x8000 */
  263. /* bits 16-23 currently reserved */
  264. /* keep this last */
  265. HTT_DBG_NUM_STATS
  266. };
  267. /*=== HTT option selection TLVs ===
  268. * Certain HTT messages have alternatives or options.
  269. * For such cases, the host and target need to agree on which option to use.
  270. * Option specification TLVs can be appended to the VERSION_REQ and
  271. * VERSION_CONF messages to select options other than the default.
  272. * These TLVs are entirely optional - if they are not provided, there is a
  273. * well-defined default for each option. If they are provided, they can be
  274. * provided in any order. Each TLV can be present or absent independent of
  275. * the presence / absence of other TLVs.
  276. *
  277. * The HTT option selection TLVs use the following format:
  278. * |31 16|15 8|7 0|
  279. * |---------------------------------+----------------+----------------|
  280. * | value (payload) | length | tag |
  281. * |-------------------------------------------------------------------|
  282. * The value portion need not be only 2 bytes; it can be extended by any
  283. * integer number of 4-byte units. The total length of the TLV, including
  284. * the tag and length fields, must be a multiple of 4 bytes. The length
  285. * field specifies the total TLV size in 4-byte units. Thus, the typical
  286. * TLV, with a 1-byte tag field, a 1-byte length field, and a 2-byte value
  287. * field, would store 0x1 in its length field, to show that the TLV occupies
  288. * a single 4-byte unit.
  289. */
  290. /*--- TLV header format - applies to all HTT option TLVs ---*/
  291. enum HTT_OPTION_TLV_TAGS {
  292. HTT_OPTION_TLV_TAG_RESERVED0 = 0x0,
  293. HTT_OPTION_TLV_TAG_LL_BUS_ADDR_SIZE = 0x1,
  294. HTT_OPTION_TLV_TAG_HL_SUPPRESS_TX_COMPL_IND = 0x2,
  295. HTT_OPTION_TLV_TAG_MAX_TX_QUEUE_GROUPS = 0x3,
  296. HTT_OPTION_TLV_TAG_SUPPORT_TX_MSDU_DESC_EXT = 0x4,
  297. };
  298. PREPACK struct htt_option_tlv_header_t {
  299. A_UINT8 tag;
  300. A_UINT8 length;
  301. } POSTPACK;
  302. #define HTT_OPTION_TLV_TAG_M 0x000000ff
  303. #define HTT_OPTION_TLV_TAG_S 0
  304. #define HTT_OPTION_TLV_LENGTH_M 0x0000ff00
  305. #define HTT_OPTION_TLV_LENGTH_S 8
  306. /*
  307. * value0 - 16 bit value field stored in word0
  308. * The TLV's value field may be longer than 2 bytes, in which case
  309. * the remainder of the value is stored in word1, word2, etc.
  310. */
  311. #define HTT_OPTION_TLV_VALUE0_M 0xffff0000
  312. #define HTT_OPTION_TLV_VALUE0_S 16
  313. #define HTT_OPTION_TLV_TAG_SET(word, tag) \
  314. do { \
  315. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_TAG, tag); \
  316. (word) |= ((tag) << HTT_OPTION_TLV_TAG_S); \
  317. } while (0)
  318. #define HTT_OPTION_TLV_TAG_GET(word) \
  319. (((word) & HTT_OPTION_TLV_TAG_M) >> HTT_OPTION_TLV_TAG_S)
  320. #define HTT_OPTION_TLV_LENGTH_SET(word, tag) \
  321. do { \
  322. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_LENGTH, tag); \
  323. (word) |= ((tag) << HTT_OPTION_TLV_LENGTH_S); \
  324. } while (0)
  325. #define HTT_OPTION_TLV_LENGTH_GET(word) \
  326. (((word) & HTT_OPTION_TLV_LENGTH_M) >> HTT_OPTION_TLV_LENGTH_S)
  327. #define HTT_OPTION_TLV_VALUE0_SET(word, tag) \
  328. do { \
  329. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_VALUE0, tag); \
  330. (word) |= ((tag) << HTT_OPTION_TLV_VALUE0_S); \
  331. } while (0)
  332. #define HTT_OPTION_TLV_VALUE0_GET(word) \
  333. (((word) & HTT_OPTION_TLV_VALUE0_M) >> HTT_OPTION_TLV_VALUE0_S)
  334. /*--- format of specific HTT option TLVs ---*/
  335. /*
  336. * HTT option TLV for specifying LL bus address size
  337. * Some chips require bus addresses used by the target to access buffers
  338. * within the host's memory to be 32 bits; others require bus addresses
  339. * used by the target to access buffers within the host's memory to be
  340. * 64 bits.
  341. * The LL_BUS_ADDR_SIZE TLV can be sent from the target to the host as
  342. * a suffix to the VERSION_CONF message to specify which bus address format
  343. * the target requires.
  344. * If this LL_BUS_ADDR_SIZE TLV is not sent by the target, the host should
  345. * default to providing bus addresses to the target in 32-bit format.
  346. */
  347. enum HTT_OPTION_TLV_LL_BUS_ADDR_SIZE_VALUES {
  348. HTT_OPTION_TLV_LL_BUS_ADDR_SIZE32 = 0x0,
  349. HTT_OPTION_TLV_LL_BUS_ADDR_SIZE64 = 0x1,
  350. };
  351. PREPACK struct htt_option_tlv_ll_bus_addr_size_t {
  352. struct htt_option_tlv_header_t hdr;
  353. A_UINT16 ll_bus_addr_size; /* LL_BUS_ADDR_SIZE_VALUES enum */
  354. } POSTPACK;
  355. /*
  356. * HTT option TLV for specifying whether HL systems should indicate
  357. * over-the-air tx completion for individual frames, or should instead
  358. * send a bulk TX_CREDIT_UPDATE_IND except when the host explicitly
  359. * requests an OTA tx completion for a particular tx frame.
  360. * This option does not apply to LL systems, where the TX_COMPL_IND
  361. * is mandatory.
  362. * This option is primarily intended for HL systems in which the tx frame
  363. * downloads over the host --> target bus are as slow as or slower than
  364. * the transmissions over the WLAN PHY. For cases where the bus is faster
  365. * than the WLAN PHY, the target will transmit relatively large A-MPDUs,
  366. * and consquently will send one TX_COMPL_IND message that covers several
  367. * tx frames. For cases where the WLAN PHY is faster than the bus,
  368. * the target will end up transmitting very short A-MPDUs, and consequently
  369. * sending many TX_COMPL_IND messages, which each cover a very small number
  370. * of tx frames.
  371. * The HL_SUPPRESS_TX_COMPL_IND TLV can be sent by the host to the target as
  372. * a suffix to the VERSION_REQ message to request whether the host desires to
  373. * use TX_CREDIT_UPDATE_IND rather than TX_COMPL_IND. The target can then
  374. * send a HTT_SUPPRESS_TX_COMPL_IND TLV to the host as a suffix to the
  375. * VERSION_CONF message to confirm whether TX_CREDIT_UPDATE_IND will be used
  376. * rather than TX_COMPL_IND. TX_CREDIT_UPDATE_IND shall only be used if the
  377. * host sends a HL_SUPPRESS_TX_COMPL_IND TLV requesting use of
  378. * TX_CREDIT_UPDATE_IND, and the target sends a HL_SUPPRESS_TX_COMPLE_IND TLV
  379. * back to the host confirming use of TX_CREDIT_UPDATE_IND.
  380. * Lack of a HL_SUPPRESS_TX_COMPL_IND TLV from either host --> target or
  381. * target --> host is equivalent to a HL_SUPPRESS_TX_COMPL_IND that
  382. * explicitly specifies HL_ALLOW_TX_COMPL_IND in the value payload of the
  383. * TLV.
  384. */
  385. enum HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND_VALUES {
  386. HTT_OPTION_TLV_HL_ALLOW_TX_COMPL_IND = 0x0,
  387. HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND = 0x1,
  388. };
  389. PREPACK struct htt_option_tlv_hl_suppress_tx_compl_ind_t {
  390. struct htt_option_tlv_header_t hdr;
  391. A_UINT16 hl_suppress_tx_compl_ind; /* HL_SUPPRESS_TX_COMPL_IND enum */
  392. } POSTPACK;
  393. /*
  394. * HTT option TLV for specifying how many tx queue groups the target
  395. * may establish.
  396. * This TLV specifies the maximum value the target may send in the
  397. * txq_group_id field of any TXQ_GROUP information elements sent by
  398. * the target to the host. This allows the host to pre-allocate an
  399. * appropriate number of tx queue group structs.
  400. *
  401. * The MAX_TX_QUEUE_GROUPS_TLV can be sent from the host to the target as
  402. * a suffix to the VERSION_REQ message to specify whether the host supports
  403. * tx queue groups at all, and if so if there is any limit on the number of
  404. * tx queue groups that the host supports.
  405. * The MAX_TX_QUEUE_GROUPS TLV can be sent from the target to the host as
  406. * a suffix to the VERSION_CONF message. If the host has specified in the
  407. * VER_REQ message a limit on the number of tx queue groups the host can
  408. * supprt, the target shall limit its specification of the maximum tx groups
  409. * to be no larger than this host-specified limit.
  410. *
  411. * If the target does not provide a MAX_TX_QUEUE_GROUPS TLV, then the host
  412. * shall preallocate 4 tx queue group structs, and the target shall not
  413. * specify a txq_group_id larger than 3.
  414. */
  415. enum HTT_OPTION_TLV_MAX_TX_QUEUE_GROUPS_VALUES {
  416. HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNSUPPORTED = 0,
  417. /*
  418. * values 1 through N specify the max number of tx queue groups
  419. * the sender supports
  420. */
  421. HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNLIMITED = 0xffff,
  422. };
  423. /* TEMPORARY backwards-compatibility alias for a typo fix -
  424. * The htt_option_tlv_mac_tx_queue_groups_t typo has been corrected
  425. * to htt_option_tlv_max_tx_queue_groups_t, but an alias is provided
  426. * to support the old name (with the typo) until all references to the
  427. * old name are replaced with the new name.
  428. */
  429. #define htt_option_tlv_mac_tx_queue_groups_t htt_option_tlv_max_tx_queue_groups_t
  430. PREPACK struct htt_option_tlv_max_tx_queue_groups_t {
  431. struct htt_option_tlv_header_t hdr;
  432. A_UINT16 max_tx_queue_groups; /* max txq_group_id + 1 */
  433. } POSTPACK;
  434. /*
  435. * HTT option TLV for specifying whether the target supports an extended
  436. * version of the HTT tx descriptor. If the target provides this TLV
  437. * and specifies in the TLV that the target supports an extended version
  438. * of the HTT tx descriptor, the target must check the "extension" bit in
  439. * the HTT tx descriptor, and if the extension bit is set, to expect a
  440. * HTT tx MSDU extension descriptor immediately following the HTT tx MSDU
  441. * descriptor. Furthermore, the target must provide room for the HTT
  442. * tx MSDU extension descriptor in the target's TX_FRM buffer.
  443. * This option is intended for systems where the host needs to explicitly
  444. * control the transmission parameters such as tx power for individual
  445. * tx frames.
  446. * The SUPPORT_TX_MSDU_DESC_EXT TLB can be sent by the target to the host
  447. * as a suffix to the VERSION_CONF message to explicitly specify whether
  448. * the target supports the HTT tx MSDU extension descriptor.
  449. * Lack of a SUPPORT_TX_MSDU_DESC_EXT from the target shall be interpreted
  450. * by the host as lack of target support for the HTT tx MSDU extension
  451. * descriptor; the host shall provide HTT tx MSDU extension descriptors in
  452. * the HTT_H2T TX_FRM messages only if the target indicates it supports
  453. * the HTT tx MSDU extension descriptor.
  454. * The host is not required to provide the HTT tx MSDU extension descriptor
  455. * just because the target supports it; the target must check the
  456. * "extension" bit in the HTT tx MSDU descriptor to determine whether an
  457. * extension descriptor is present.
  458. */
  459. enum HTT_OPTION_TLV_SUPPORT_TX_MSDU_DESC_EXT_VALUES {
  460. HTT_OPTION_TLV_TX_MSDU_DESC_EXT_NO_SUPPORT = 0x0,
  461. HTT_OPTION_TLV_TX_MSDU_DESC_EXT_SUPPORT = 0x1,
  462. };
  463. PREPACK struct htt_option_tlv_support_tx_msdu_desc_ext_t {
  464. struct htt_option_tlv_header_t hdr;
  465. A_UINT16 tx_msdu_desc_ext_support; /* SUPPORT_TX_MSDU_DESC_EXT enum */
  466. } POSTPACK;
  467. /*=== host -> target messages ===============================================*/
  468. enum htt_h2t_msg_type {
  469. HTT_H2T_MSG_TYPE_VERSION_REQ = 0x0,
  470. HTT_H2T_MSG_TYPE_TX_FRM = 0x1,
  471. HTT_H2T_MSG_TYPE_RX_RING_CFG = 0x2,
  472. HTT_H2T_MSG_TYPE_STATS_REQ = 0x3,
  473. HTT_H2T_MSG_TYPE_SYNC = 0x4,
  474. HTT_H2T_MSG_TYPE_AGGR_CFG = 0x5,
  475. HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG = 0x6,
  476. DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX = 0x7, /* no longer used */
  477. HTT_H2T_MSG_TYPE_WDI_IPA_CFG = 0x8,
  478. HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ = 0x9,
  479. HTT_H2T_MSG_TYPE_AGGR_CFG_EX = 0xa, /* per vdev amsdu subfrm limit */
  480. HTT_H2T_MSG_TYPE_SRING_SETUP = 0xb,
  481. HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG = 0xc,
  482. HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY = 0xd,
  483. HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY = 0xe,
  484. HTT_H2T_MSG_TYPE_RFS_CONFIG = 0xf,
  485. HTT_H2T_MSG_TYPE_EXT_STATS_REQ = 0x10,
  486. HTT_H2T_MSG_TYPE_PPDU_STATS_CFG = 0x11,
  487. HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG = 0x12,
  488. HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG = 0x13,
  489. HTT_H2T_MSG_TYPE_CHAN_CALDATA = 0x14,
  490. HTT_H2T_MSG_TYPE_RX_FISA_CFG = 0x15,
  491. HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG = 0x16,
  492. HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE = 0x17,
  493. /* keep this last */
  494. HTT_H2T_NUM_MSGS
  495. };
  496. /*
  497. * HTT host to target message type -
  498. * stored in bits 7:0 of the first word of the message
  499. */
  500. #define HTT_H2T_MSG_TYPE_M 0xff
  501. #define HTT_H2T_MSG_TYPE_S 0
  502. #define HTT_H2T_MSG_TYPE_SET(word, msg_type) \
  503. do { \
  504. HTT_CHECK_SET_VAL(HTT_H2T_MSG_TYPE, msg_type); \
  505. (word) |= ((msg_type) << HTT_H2T_MSG_TYPE_S); \
  506. } while (0)
  507. #define HTT_H2T_MSG_TYPE_GET(word) \
  508. (((word) & HTT_H2T_MSG_TYPE_M) >> HTT_H2T_MSG_TYPE_S)
  509. /**
  510. * @brief host -> target version number request message definition
  511. *
  512. * |31 24|23 16|15 8|7 0|
  513. * |----------------+----------------+----------------+----------------|
  514. * | reserved | msg type |
  515. * |-------------------------------------------------------------------|
  516. * : option request TLV (optional) |
  517. * :...................................................................:
  518. *
  519. * The VER_REQ message may consist of a single 4-byte word, or may be
  520. * extended with TLVs that specify which HTT options the host is requesting
  521. * from the target.
  522. * The following option TLVs may be appended to the VER_REQ message:
  523. * - HL_SUPPRESS_TX_COMPL_IND
  524. * - HL_MAX_TX_QUEUE_GROUPS
  525. * These TLVs may appear in an arbitrary order. Any number of these TLVs
  526. * may be appended to the VER_REQ message (but only one TLV of each type).
  527. *
  528. * Header fields:
  529. * - MSG_TYPE
  530. * Bits 7:0
  531. * Purpose: identifies this as a version number request message
  532. * Value: 0x0
  533. */
  534. #define HTT_VER_REQ_BYTES 4
  535. /* TBDXXX: figure out a reasonable number */
  536. #define HTT_HL_DATA_SVC_PIPE_DEPTH 24
  537. #define HTT_LL_DATA_SVC_PIPE_DEPTH 64
  538. /**
  539. * @brief HTT tx MSDU descriptor
  540. *
  541. * @details
  542. * The HTT tx MSDU descriptor is created by the host HTT SW for each
  543. * tx MSDU. The HTT tx MSDU descriptor contains the information that
  544. * the target firmware needs for the FW's tx processing, particularly
  545. * for creating the HW msdu descriptor.
  546. * The same HTT tx descriptor is used for HL and LL systems, though
  547. * a few fields within the tx descriptor are used only by LL or
  548. * only by HL.
  549. * The HTT tx descriptor is defined in two manners: by a struct with
  550. * bitfields, and by a series of [dword offset, bit mask, bit shift]
  551. * definitions.
  552. * The target should use the struct def, for simplicitly and clarity,
  553. * but the host shall use the bit-mast + bit-shift defs, to be endian-
  554. * neutral. Specifically, the host shall use the get/set macros built
  555. * around the mask + shift defs.
  556. */
  557. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_S 0
  558. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_M 0x1
  559. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_S 1
  560. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_M 0x2
  561. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_S 2
  562. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_M 0x4
  563. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_S 3
  564. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_M 0x8
  565. #define HTT_TX_VDEV_ID_WORD 0
  566. #define HTT_TX_VDEV_ID_MASK 0x3f
  567. #define HTT_TX_VDEV_ID_SHIFT 16
  568. #define HTT_TX_L3_CKSUM_OFFLOAD 1
  569. #define HTT_TX_L4_CKSUM_OFFLOAD 2
  570. #define HTT_TX_MSDU_LEN_DWORD 1
  571. #define HTT_TX_MSDU_LEN_MASK 0xffff;
  572. /*
  573. * HTT_VAR_PADDR macros
  574. * Allow physical / bus addresses to be either a single 32-bit value,
  575. * or a 64-bit value, stored as a little-endian lo,hi pair of 32-bit parts
  576. */
  577. #define HTT_VAR_PADDR32(var_name) \
  578. A_UINT32 var_name
  579. #define HTT_VAR_PADDR64_LE(var_name) \
  580. struct { \
  581. /* little-endian: lo precedes hi */ \
  582. A_UINT32 lo; \
  583. A_UINT32 hi; \
  584. } var_name
  585. /*
  586. * TEMPLATE_HTT_TX_MSDU_DESC_T:
  587. * This macro defines a htt_tx_msdu_descXXX_t in which any physical
  588. * addresses are stored in a XXX-bit field.
  589. * This macro is used to define both htt_tx_msdu_desc32_t and
  590. * htt_tx_msdu_desc64_t structs.
  591. */
  592. #define TEMPLATE_HTT_TX_MSDU_DESC_T(_paddr_bits_, _paddr__frags_desc_ptr_) \
  593. PREPACK struct htt_tx_msdu_desc ## _paddr_bits_ ## _t \
  594. { \
  595. /* DWORD 0: flags and meta-data */ \
  596. A_UINT32 \
  597. msg_type: 8, /* HTT_H2T_MSG_TYPE_TX_FRM */ \
  598. \
  599. /* pkt_subtype - \
  600. * Detailed specification of the tx frame contents, extending the \
  601. * general specification provided by pkt_type. \
  602. * FIX THIS: ADD COMPLETE SPECS FOR THIS FIELDS VALUE, e.g. \
  603. * pkt_type | pkt_subtype \
  604. * ============================================================== \
  605. * 802.3 | bit 0:3 - Reserved \
  606. * | bit 4: 0x0 - Copy-Engine Classification Results \
  607. * | not appended to the HTT message \
  608. * | 0x1 - Copy-Engine Classification Results \
  609. * | appended to the HTT message in the \
  610. * | format: \
  611. * | [HTT tx desc, frame header, \
  612. * | CE classification results] \
  613. * | The CE classification results begin \
  614. * | at the next 4-byte boundary after \
  615. * | the frame header. \
  616. * ------------+------------------------------------------------- \
  617. * Eth2 | bit 0:3 - Reserved \
  618. * | bit 4: 0x0 - Copy-Engine Classification Results \
  619. * | not appended to the HTT message \
  620. * | 0x1 - Copy-Engine Classification Results \
  621. * | appended to the HTT message. \
  622. * | See the above specification of the \
  623. * | CE classification results location. \
  624. * ------------+------------------------------------------------- \
  625. * native WiFi | bit 0:3 - Reserved \
  626. * | bit 4: 0x0 - Copy-Engine Classification Results \
  627. * | not appended to the HTT message \
  628. * | 0x1 - Copy-Engine Classification Results \
  629. * | appended to the HTT message. \
  630. * | See the above specification of the \
  631. * | CE classification results location. \
  632. * ------------+------------------------------------------------- \
  633. * mgmt | 0x0 - 802.11 MAC header absent \
  634. * | 0x1 - 802.11 MAC header present \
  635. * ------------+------------------------------------------------- \
  636. * raw | bit 0: 0x0 - 802.11 MAC header absent \
  637. * | 0x1 - 802.11 MAC header present \
  638. * | bit 1: 0x0 - allow aggregation \
  639. * | 0x1 - don't allow aggregation \
  640. * | bit 2: 0x0 - perform encryption \
  641. * | 0x1 - don't perform encryption \
  642. * | bit 3: 0x0 - perform tx classification / queuing \
  643. * | 0x1 - don't perform tx classification; \
  644. * | insert the frame into the "misc" \
  645. * | tx queue \
  646. * | bit 4: 0x0 - Copy-Engine Classification Results \
  647. * | not appended to the HTT message \
  648. * | 0x1 - Copy-Engine Classification Results \
  649. * | appended to the HTT message. \
  650. * | See the above specification of the \
  651. * | CE classification results location. \
  652. */ \
  653. pkt_subtype: 5, \
  654. \
  655. /* pkt_type - \
  656. * General specification of the tx frame contents. \
  657. * The htt_pkt_type enum should be used to specify and check the \
  658. * value of this field. \
  659. */ \
  660. pkt_type: 3, \
  661. \
  662. /* vdev_id - \
  663. * ID for the vdev that is sending this tx frame. \
  664. * For certain non-standard packet types, e.g. pkt_type == raw \
  665. * and (pkt_subtype >> 3) == 1, this field is not relevant/valid. \
  666. * This field is used primarily for determining where to queue \
  667. * broadcast and multicast frames. \
  668. */ \
  669. vdev_id: 6, \
  670. /* ext_tid - \
  671. * The extended traffic ID. \
  672. * If the TID is unknown, the extended TID is set to \
  673. * HTT_TX_EXT_TID_INVALID. \
  674. * If the tx frame is QoS data, then the extended TID has the 0-15 \
  675. * value of the QoS TID. \
  676. * If the tx frame is non-QoS data, then the extended TID is set to \
  677. * HTT_TX_EXT_TID_NON_QOS. \
  678. * If the tx frame is multicast or broadcast, then the extended TID \
  679. * is set to HTT_TX_EXT_TID_MCAST_BCAST. \
  680. */ \
  681. ext_tid: 5, \
  682. \
  683. /* postponed - \
  684. * This flag indicates whether the tx frame has been downloaded to \
  685. * the target before but discarded by the target, and now is being \
  686. * downloaded again; or if this is a new frame that is being \
  687. * downloaded for the first time. \
  688. * This flag allows the target to determine the correct order for \
  689. * transmitting new vs. old frames. \
  690. * value: 0 -> new frame, 1 -> re-send of a previously sent frame \
  691. * This flag only applies to HL systems, since in LL systems, \
  692. * the tx flow control is handled entirely within the target. \
  693. */ \
  694. postponed: 1, \
  695. \
  696. /* extension - \
  697. * This flag indicates whether a HTT tx MSDU extension descriptor \
  698. * (htt_tx_msdu_desc_ext_t) follows this HTT tx MSDU descriptor. \
  699. * \
  700. * 0x0 - no extension MSDU descriptor is present \
  701. * 0x1 - an extension MSDU descriptor immediately follows the \
  702. * regular MSDU descriptor \
  703. */ \
  704. extension: 1, \
  705. \
  706. /* cksum_offload - \
  707. * This flag indicates whether checksum offload is enabled or not \
  708. * for this frame. Target FW use this flag to turn on HW checksumming \
  709. * 0x0 - No checksum offload \
  710. * 0x1 - L3 header checksum only \
  711. * 0x2 - L4 checksum only \
  712. * 0x3 - L3 header checksum + L4 checksum \
  713. */ \
  714. cksum_offload: 2, \
  715. \
  716. /* tx_comp_req - \
  717. * This flag indicates whether Tx Completion \
  718. * from fw is required or not. \
  719. * This flag is only relevant if tx completion is not \
  720. * universally enabled. \
  721. * For all LL systems, tx completion is mandatory, \
  722. * so this flag will be irrelevant. \
  723. * For HL systems tx completion is optional, but HL systems in which \
  724. * the bus throughput exceeds the WLAN throughput will \
  725. * probably want to always use tx completion, and thus \
  726. * would not check this flag. \
  727. * This flag is required when tx completions are not used universally, \
  728. * but are still required for certain tx frames for which \
  729. * an OTA delivery acknowledgment is needed by the host. \
  730. * In practice, this would be for HL systems in which the \
  731. * bus throughput is less than the WLAN throughput. \
  732. * \
  733. * 0x0 - Tx Completion Indication from Fw not required \
  734. * 0x1 - Tx Completion Indication from Fw is required \
  735. */ \
  736. tx_compl_req: 1; \
  737. \
  738. \
  739. /* DWORD 1: MSDU length and ID */ \
  740. A_UINT32 \
  741. len: 16, /* MSDU length, in bytes */ \
  742. id: 16; /* MSDU ID used to identify the MSDU to the host, \
  743. * and this id is used to calculate fragmentation \
  744. * descriptor pointer inside the target based on \
  745. * the base address, configured inside the target. \
  746. */ \
  747. \
  748. /* DWORD 2 (or 2-3): fragmentation descriptor bus address */ \
  749. /* frags_desc_ptr - \
  750. * The fragmentation descriptor pointer tells the HW's MAC DMA \
  751. * where the tx frame's fragments reside in memory. \
  752. * This field only applies to LL systems, since in HL systems the \
  753. * (degenerate single-fragment) fragmentation descriptor is created \
  754. * within the target. \
  755. */ \
  756. _paddr__frags_desc_ptr_; \
  757. \
  758. /* DWORD 3 (or 4): peerid, chanfreq */ \
  759. /* \
  760. * Peer ID : Target can use this value to know which peer-id packet \
  761. * destined to. \
  762. * It's intended to be specified by host in case of NAWDS. \
  763. */ \
  764. A_UINT16 peerid; \
  765. \
  766. /* \
  767. * Channel frequency: This identifies the desired channel \
  768. * frequency (in mhz) for tx frames. This is used by FW to help \
  769. * determine when it is safe to transmit or drop frames for \
  770. * off-channel operation. \
  771. * The default value of zero indicates to FW that the corresponding \
  772. * VDEV's home channel (if there is one) is the desired channel \
  773. * frequency. \
  774. */ \
  775. A_UINT16 chanfreq; \
  776. \
  777. /* Reason reserved is commented is increasing the htt structure size \
  778. * leads to some wierd issues. Contact Raj/Kyeyoon for more info \
  779. * A_UINT32 reserved_dword3_bits0_31; \
  780. */ \
  781. } POSTPACK
  782. /* define a htt_tx_msdu_desc32_t type */
  783. TEMPLATE_HTT_TX_MSDU_DESC_T(32, HTT_VAR_PADDR32(frags_desc_ptr));
  784. /* define a htt_tx_msdu_desc64_t type */
  785. TEMPLATE_HTT_TX_MSDU_DESC_T(64, HTT_VAR_PADDR64_LE(frags_desc_ptr));
  786. /*
  787. * Make htt_tx_msdu_desc_t be an alias for either
  788. * htt_tx_msdu_desc32_t or htt_tx_msdu_desc64_t
  789. */
  790. #if HTT_PADDR64
  791. #define htt_tx_msdu_desc_t htt_tx_msdu_desc64_t
  792. #else
  793. #define htt_tx_msdu_desc_t htt_tx_msdu_desc32_t
  794. #endif
  795. /* decriptor information for Management frame*/
  796. /*
  797. * THIS htt_mgmt_tx_desc_t STRUCT IS DEPRECATED - DON'T USE IT.
  798. * BOTH MANAGEMENT AND DATA FRAMES SHOULD USE htt_tx_msdu_desc_t.
  799. */
  800. #define HTT_MGMT_FRM_HDR_DOWNLOAD_LEN 32
  801. extern A_UINT32 mgmt_hdr_len;
  802. PREPACK struct htt_mgmt_tx_desc_t {
  803. A_UINT32 msg_type;
  804. #if HTT_PADDR64
  805. A_UINT64 frag_paddr; /* DMAble address of the data */
  806. #else
  807. A_UINT32 frag_paddr; /* DMAble address of the data */
  808. #endif
  809. A_UINT32 desc_id; /* returned to host during completion
  810. * to free the meory*/
  811. A_UINT32 len; /* Fragment length */
  812. A_UINT32 vdev_id; /* virtual device ID*/
  813. A_UINT8 hdr[HTT_MGMT_FRM_HDR_DOWNLOAD_LEN]; /* frm header */
  814. } POSTPACK;
  815. PREPACK struct htt_mgmt_tx_compl_ind {
  816. A_UINT32 desc_id;
  817. A_UINT32 status;
  818. } POSTPACK;
  819. /*
  820. * This SDU header size comes from the summation of the following:
  821. * 1. Max of:
  822. * a. Native WiFi header, for native WiFi frames: 24 bytes
  823. * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4)
  824. * b. 802.11 header, for raw frames: 36 bytes
  825. * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4,
  826. * QoS header, HT header)
  827. * c. 802.3 header, for ethernet frames: 14 bytes
  828. * (destination address, source address, ethertype / length)
  829. * 2. Max of:
  830. * a. IPv4 header, up through the DiffServ Code Point: 2 bytes
  831. * b. IPv6 header, up through the Traffic Class: 2 bytes
  832. * 3. 802.1Q VLAN header: 4 bytes
  833. * 4. LLC/SNAP header: 8 bytes
  834. */
  835. #define HTT_TX_HDR_SIZE_NATIVE_WIFI 30
  836. #define HTT_TX_HDR_SIZE_802_11_RAW 36
  837. #define HTT_TX_HDR_SIZE_ETHERNET 14
  838. #define HTT_TX_HDR_SIZE_OUTER_HDR_MAX HTT_TX_HDR_SIZE_802_11_RAW
  839. A_COMPILE_TIME_ASSERT(
  840. htt_encap_hdr_size_max_check_nwifi,
  841. HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_NATIVE_WIFI);
  842. A_COMPILE_TIME_ASSERT(
  843. htt_encap_hdr_size_max_check_enet,
  844. HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_ETHERNET);
  845. #define HTT_HL_TX_HDR_SIZE_IP 1600 /* also include payload */
  846. #define HTT_LL_TX_HDR_SIZE_IP 16 /* up to the end of UDP header for IPv4 case */
  847. #define HTT_TX_HDR_SIZE_802_1Q 4
  848. #define HTT_TX_HDR_SIZE_LLC_SNAP 8
  849. #define HTT_COMMON_TX_FRM_HDR_LEN \
  850. (HTT_TX_HDR_SIZE_OUTER_HDR_MAX + \
  851. HTT_TX_HDR_SIZE_802_1Q + \
  852. HTT_TX_HDR_SIZE_LLC_SNAP)
  853. #define HTT_HL_TX_FRM_HDR_LEN \
  854. (HTT_COMMON_TX_FRM_HDR_LEN + HTT_HL_TX_HDR_SIZE_IP)
  855. #define HTT_LL_TX_FRM_HDR_LEN \
  856. (HTT_COMMON_TX_FRM_HDR_LEN + HTT_LL_TX_HDR_SIZE_IP)
  857. #define HTT_TX_DESC_LEN sizeof(struct htt_tx_msdu_desc_t)
  858. /* dword 0 */
  859. #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_BYTES 0
  860. #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_DWORD 0
  861. #define HTT_TX_DESC_PKT_SUBTYPE_M 0x00001f00
  862. #define HTT_TX_DESC_PKT_SUBTYPE_S 8
  863. #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_BYTES 0
  864. #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_DWORD 0
  865. #define HTT_TX_DESC_NO_ENCRYPT_M 0x00000400
  866. #define HTT_TX_DESC_NO_ENCRYPT_S 10
  867. #define HTT_TX_DESC_PKT_TYPE_OFFSET_BYTES 0
  868. #define HTT_TX_DESC_PKT_TYPE_OFFSET_DWORD 0
  869. #define HTT_TX_DESC_PKT_TYPE_M 0x0000e000
  870. #define HTT_TX_DESC_PKT_TYPE_S 13
  871. #define HTT_TX_DESC_VDEV_ID_OFFSET_BYTES 0
  872. #define HTT_TX_DESC_VDEV_ID_OFFSET_DWORD 0
  873. #define HTT_TX_DESC_VDEV_ID_M 0x003f0000
  874. #define HTT_TX_DESC_VDEV_ID_S 16
  875. #define HTT_TX_DESC_EXT_TID_OFFSET_BYTES 0
  876. #define HTT_TX_DESC_EXT_TID_OFFSET_DWORD 0
  877. #define HTT_TX_DESC_EXT_TID_M 0x07c00000
  878. #define HTT_TX_DESC_EXT_TID_S 22
  879. #define HTT_TX_DESC_POSTPONED_OFFSET_BYTES 0
  880. #define HTT_TX_DESC_POSTPONED_OFFSET_DWORD 0
  881. #define HTT_TX_DESC_POSTPONED_M 0x08000000
  882. #define HTT_TX_DESC_POSTPONED_S 27
  883. #define HTT_TX_DESC_EXTENSION_OFFSET_BYTE 0
  884. #define HTT_TX_DESC_EXTENSION_OFFSET_DWORD 0
  885. #define HTT_TX_DESC_EXTENSION_M 0x10000000
  886. #define HTT_TX_DESC_EXTENSION_S 28
  887. #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_BYTES 0
  888. #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_DWORD 0
  889. #define HTT_TX_DESC_CKSUM_OFFLOAD_M 0x60000000
  890. #define HTT_TX_DESC_CKSUM_OFFLOAD_S 29
  891. #define HTT_TX_DESC_TX_COMP_OFFSET_BYTES 0
  892. #define HTT_TX_DESC_TX_COMP_OFFSET_DWORD 0
  893. #define HTT_TX_DESC_TX_COMP_M 0x80000000
  894. #define HTT_TX_DESC_TX_COMP_S 31
  895. /* dword 1 */
  896. #define HTT_TX_DESC_FRM_LEN_OFFSET_BYTES 4
  897. #define HTT_TX_DESC_FRM_LEN_OFFSET_DWORD 1
  898. #define HTT_TX_DESC_FRM_LEN_M 0x0000ffff
  899. #define HTT_TX_DESC_FRM_LEN_S 0
  900. #define HTT_TX_DESC_FRM_ID_OFFSET_BYTES 4
  901. #define HTT_TX_DESC_FRM_ID_OFFSET_DWORD 1
  902. #define HTT_TX_DESC_FRM_ID_M 0xffff0000
  903. #define HTT_TX_DESC_FRM_ID_S 16
  904. /* dword 2 */
  905. #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_BYTES 8
  906. #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_DWORD 2
  907. /* for systems using 64-bit format for bus addresses */
  908. #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_M 0xffffffff
  909. #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_S 0
  910. #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_M 0xffffffff
  911. #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_S 0
  912. /* for systems using 32-bit format for bus addresses */
  913. #define HTT_TX_DESC_FRAGS_DESC_PADDR_M 0xffffffff
  914. #define HTT_TX_DESC_FRAGS_DESC_PADDR_S 0
  915. /* dword 3 */
  916. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 16
  917. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 12
  918. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64 \
  919. (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 >> 2)
  920. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32 \
  921. (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 >> 2)
  922. #if HTT_PADDR64
  923. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64
  924. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64
  925. #else
  926. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32
  927. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32
  928. #endif
  929. #define HTT_TX_DESC_PEER_ID_M 0x0000ffff
  930. #define HTT_TX_DESC_PEER_ID_S 0
  931. /*
  932. * TEMPORARY:
  933. * The original definitions for the PEER_ID fields contained typos
  934. * (with _DESC_PADDR appended to this PEER_ID field name).
  935. * Retain deprecated original names for PEER_ID fields until all code that
  936. * refers to them has been updated.
  937. */
  938. #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_BYTES \
  939. HTT_TX_DESC_PEER_ID_OFFSET_BYTES
  940. #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_DWORD \
  941. HTT_TX_DESC_PEER_ID_OFFSET_DWORD
  942. #define HTT_TX_DESC_PEERID_DESC_PADDR_M \
  943. HTT_TX_DESC_PEER_ID_M
  944. #define HTT_TX_DESC_PEERID_DESC_PADDR_S \
  945. HTT_TX_DESC_PEER_ID_S
  946. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 16 /* to dword with chan freq */
  947. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 12 /* to dword with chan freq */
  948. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64 \
  949. (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 >> 2)
  950. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32 \
  951. (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 >> 2)
  952. #if HTT_PADDR64
  953. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64
  954. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64
  955. #else
  956. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32
  957. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32
  958. #endif
  959. #define HTT_TX_DESC_CHAN_FREQ_M 0xffff0000
  960. #define HTT_TX_DESC_CHAN_FREQ_S 16
  961. #define HTT_TX_DESC_PKT_SUBTYPE_GET(_var) \
  962. (((_var) & HTT_TX_DESC_PKT_SUBTYPE_M) >> HTT_TX_DESC_PKT_SUBTYPE_S)
  963. #define HTT_TX_DESC_PKT_SUBTYPE_SET(_var, _val) \
  964. do { \
  965. HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_SUBTYPE, _val); \
  966. ((_var) |= ((_val) << HTT_TX_DESC_PKT_SUBTYPE_S)); \
  967. } while (0)
  968. #define HTT_TX_DESC_NO_ENCRYPT_GET(_var) \
  969. (((_var) & HTT_TX_DESC_NO_ENCRYPT_M) >> HTT_TX_DESC_NO_ENCRYPT_S)
  970. #define HTT_TX_DESC_NO_ENCRYPT_SET(_var, _val) \
  971. do { \
  972. HTT_CHECK_SET_VAL(HTT_TX_DESC_NO_ENCRYPT, _val); \
  973. ((_var) |= ((_val) << HTT_TX_DESC_NO_ENCRYPT_S)); \
  974. } while (0)
  975. #define HTT_TX_DESC_PKT_TYPE_GET(_var) \
  976. (((_var) & HTT_TX_DESC_PKT_TYPE_M) >> HTT_TX_DESC_PKT_TYPE_S)
  977. #define HTT_TX_DESC_PKT_TYPE_SET(_var, _val) \
  978. do { \
  979. HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_TYPE, _val); \
  980. ((_var) |= ((_val) << HTT_TX_DESC_PKT_TYPE_S)); \
  981. } while (0)
  982. #define HTT_TX_DESC_VDEV_ID_GET(_var) \
  983. (((_var) & HTT_TX_DESC_VDEV_ID_M) >> HTT_TX_DESC_VDEV_ID_S)
  984. #define HTT_TX_DESC_VDEV_ID_SET(_var, _val) \
  985. do { \
  986. HTT_CHECK_SET_VAL(HTT_TX_DESC_VDEV_ID, _val); \
  987. ((_var) |= ((_val) << HTT_TX_DESC_VDEV_ID_S)); \
  988. } while (0)
  989. #define HTT_TX_DESC_EXT_TID_GET(_var) \
  990. (((_var) & HTT_TX_DESC_EXT_TID_M) >> HTT_TX_DESC_EXT_TID_S)
  991. #define HTT_TX_DESC_EXT_TID_SET(_var, _val) \
  992. do { \
  993. HTT_CHECK_SET_VAL(HTT_TX_DESC_EXT_TID, _val); \
  994. ((_var) |= ((_val) << HTT_TX_DESC_EXT_TID_S)); \
  995. } while (0)
  996. #define HTT_TX_DESC_POSTPONED_GET(_var) \
  997. (((_var) & HTT_TX_DESC_POSTPONED_M) >> HTT_TX_DESC_POSTPONED_S)
  998. #define HTT_TX_DESC_POSTPONED_SET(_var, _val) \
  999. do { \
  1000. HTT_CHECK_SET_VAL(HTT_TX_DESC_POSTPONED, _val); \
  1001. ((_var) |= ((_val) << HTT_TX_DESC_POSTPONED_S)); \
  1002. } while (0)
  1003. #define HTT_TX_DESC_EXTENSION_GET(_var) \
  1004. (((_var) & HTT_TX_DESC_EXTENSION_M) >> HTT_TX_DESC_EXTENSION_S)
  1005. #define HTT_TX_DESC_EXTENSION_SET(_var, _val) \
  1006. do { \
  1007. HTT_CHECK_SET_VAL(HTT_TX_DESC_EXTENSION, _val); \
  1008. ((_var) |= ((_val) << HTT_TX_DESC_EXTENSION_S)); \
  1009. } while (0)
  1010. #define HTT_TX_DESC_FRM_LEN_GET(_var) \
  1011. (((_var) & HTT_TX_DESC_FRM_LEN_M) >> HTT_TX_DESC_FRM_LEN_S)
  1012. #define HTT_TX_DESC_FRM_LEN_SET(_var, _val) \
  1013. do { \
  1014. HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_LEN, _val); \
  1015. ((_var) |= ((_val) << HTT_TX_DESC_FRM_LEN_S)); \
  1016. } while (0)
  1017. #define HTT_TX_DESC_FRM_ID_GET(_var) \
  1018. (((_var) & HTT_TX_DESC_FRM_ID_M) >> HTT_TX_DESC_FRM_ID_S)
  1019. #define HTT_TX_DESC_FRM_ID_SET(_var, _val) \
  1020. do { \
  1021. HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_ID, _val); \
  1022. ((_var) |= ((_val) << HTT_TX_DESC_FRM_ID_S)); \
  1023. } while (0)
  1024. #define HTT_TX_DESC_CKSUM_OFFLOAD_GET(_var) \
  1025. (((_var) & HTT_TX_DESC_CKSUM_OFFLOAD_M) >> HTT_TX_DESC_CKSUM_OFFLOAD_S)
  1026. #define HTT_TX_DESC_CKSUM_OFFLOAD_SET(_var, _val) \
  1027. do { \
  1028. HTT_CHECK_SET_VAL(HTT_TX_DESC_CKSUM_OFFLOAD, _val); \
  1029. ((_var) |= ((_val) << HTT_TX_DESC_CKSUM_OFFLOAD_S)); \
  1030. } while (0)
  1031. #define HTT_TX_DESC_TX_COMP_GET(_var) \
  1032. (((_var) & HTT_TX_DESC_TX_COMP_M) >> HTT_TX_DESC_TX_COMP_S)
  1033. #define HTT_TX_DESC_TX_COMP_SET(_var, _val) \
  1034. do { \
  1035. HTT_CHECK_SET_VAL(HTT_TX_DESC_TX_COMP, _val); \
  1036. ((_var) |= ((_val) << HTT_TX_DESC_TX_COMP_S)); \
  1037. } while (0)
  1038. #define HTT_TX_DESC_PEER_ID_GET(_var) \
  1039. (((_var) & HTT_TX_DESC_PEER_ID_M) >> HTT_TX_DESC_PEER_ID_S)
  1040. #define HTT_TX_DESC_PEER_ID_SET(_var, _val) \
  1041. do { \
  1042. HTT_CHECK_SET_VAL(HTT_TX_DESC_PEER_ID, _val); \
  1043. ((_var) |= ((_val) << HTT_TX_DESC_PEER_ID_S)); \
  1044. } while (0)
  1045. #define HTT_TX_DESC_CHAN_FREQ_GET(_var) \
  1046. (((_var) & HTT_TX_DESC_CHAN_FREQ_M) >> HTT_TX_DESC_CHAN_FREQ_S)
  1047. #define HTT_TX_DESC_CHAN_FREQ_SET(_var, _val) \
  1048. do { \
  1049. HTT_CHECK_SET_VAL(HTT_TX_DESC_CHAN_FREQ, _val); \
  1050. ((_var) |= ((_val) << HTT_TX_DESC_CHAN_FREQ_S)); \
  1051. } while (0)
  1052. /* enums used in the HTT tx MSDU extension descriptor */
  1053. enum {
  1054. htt_tx_guard_interval_regular = 0,
  1055. htt_tx_guard_interval_short = 1,
  1056. };
  1057. enum {
  1058. htt_tx_preamble_type_ofdm = 0,
  1059. htt_tx_preamble_type_cck = 1,
  1060. htt_tx_preamble_type_ht = 2,
  1061. htt_tx_preamble_type_vht = 3,
  1062. };
  1063. enum {
  1064. htt_tx_bandwidth_5MHz = 0,
  1065. htt_tx_bandwidth_10MHz = 1,
  1066. htt_tx_bandwidth_20MHz = 2,
  1067. htt_tx_bandwidth_40MHz = 3,
  1068. htt_tx_bandwidth_80MHz = 4,
  1069. htt_tx_bandwidth_160MHz = 5, /* includes 80+80 */
  1070. };
  1071. /**
  1072. * @brief HTT tx MSDU extension descriptor
  1073. * @details
  1074. * If the target supports HTT tx MSDU extension descriptors, the host has
  1075. * the option of appending the following struct following the regular
  1076. * HTT tx MSDU descriptor (and setting the "extension" flag in the regular
  1077. * HTT tx MSDU descriptor, to show that the extension descriptor is present).
  1078. * The HTT tx MSDU extension descriptors allows the host to provide detailed
  1079. * tx specs for each frame.
  1080. */
  1081. PREPACK struct htt_tx_msdu_desc_ext_t {
  1082. /* DWORD 0: flags */
  1083. A_UINT32
  1084. valid_pwr: 1, /* bit 0: if set, tx pwr spec is valid */
  1085. valid_mcs_mask: 1, /* bit 1: if set, tx MCS mask spec is valid */
  1086. valid_nss_mask: 1, /* bit 2: if set, tx Nss mask spec is valid */
  1087. valid_guard_interval: 1, /* bit 3: if set, tx guard intv spec is valid*/
  1088. valid_preamble_type_mask: 1, /* 4: if set, tx preamble mask is valid */
  1089. valid_chainmask: 1, /* bit 5: if set, tx chainmask spec is valid */
  1090. valid_retries: 1, /* bit 6: if set, tx retries spec is valid */
  1091. valid_bandwidth: 1, /* bit 7: if set, tx bandwidth spec is valid */
  1092. valid_expire_tsf: 1, /* bit 8: if set, tx expire TSF spec is valid*/
  1093. is_dsrc: 1, /* bit 9: if set, MSDU is a DSRC frame */
  1094. reserved0_31_7: 22; /* bits 31:10 - unused, set to 0x0 */
  1095. /* DWORD 1: tx power, tx rate, tx BW */
  1096. A_UINT32
  1097. /* pwr -
  1098. * Specify what power the tx frame needs to be transmitted at.
  1099. * The power a signed (two's complement) value is in units of 0.5 dBm.
  1100. * The value needs to be appropriately sign-extended when extracting
  1101. * the value from the message and storing it in a variable that is
  1102. * larger than A_INT8. (The HTT_TX_MSDU_EXT_DESC_FLAG_PWR_GET macro
  1103. * automatically handles this sign-extension.)
  1104. * If the transmission uses multiple tx chains, this power spec is
  1105. * the total transmit power, assuming incoherent combination of
  1106. * per-chain power to produce the total power.
  1107. */
  1108. pwr: 8,
  1109. /* mcs_mask -
  1110. * Specify the allowable values for MCS index (modulation and coding)
  1111. * to use for transmitting the frame.
  1112. *
  1113. * For HT / VHT preamble types, this mask directly corresponds to
  1114. * the HT or VHT MCS indices that are allowed. For each bit N set
  1115. * within the mask, MCS index N is allowed for transmitting the frame.
  1116. * For legacy CCK and OFDM rates, separate bits are provided for CCK
  1117. * rates versus OFDM rates, so the host has the option of specifying
  1118. * that the target must transmit the frame with CCK or OFDM rates
  1119. * (not HT or VHT), but leaving the decision to the target whether
  1120. * to use CCK or OFDM.
  1121. *
  1122. * For CCK and OFDM, the bits within this mask are interpreted as
  1123. * follows:
  1124. * bit 0 -> CCK 1 Mbps rate is allowed
  1125. * bit 1 -> CCK 2 Mbps rate is allowed
  1126. * bit 2 -> CCK 5.5 Mbps rate is allowed
  1127. * bit 3 -> CCK 11 Mbps rate is allowed
  1128. * bit 4 -> OFDM BPSK modulation, 1/2 coding rate is allowed
  1129. * bit 5 -> OFDM BPSK modulation, 3/4 coding rate is allowed
  1130. * bit 6 -> OFDM QPSK modulation, 1/2 coding rate is allowed
  1131. * bit 7 -> OFDM QPSK modulation, 3/4 coding rate is allowed
  1132. * bit 8 -> OFDM 16-QAM modulation, 1/2 coding rate is allowed
  1133. * bit 9 -> OFDM 16-QAM modulation, 3/4 coding rate is allowed
  1134. * bit 10 -> OFDM 64-QAM modulation, 2/3 coding rate is allowed
  1135. * bit 11 -> OFDM 64-QAM modulation, 3/4 coding rate is allowed
  1136. *
  1137. * The MCS index specification needs to be compatible with the
  1138. * bandwidth mask specification. For example, a MCS index == 9
  1139. * specification is inconsistent with a preamble type == VHT,
  1140. * Nss == 1, and channel bandwidth == 20 MHz.
  1141. *
  1142. * Furthermore, the host has only a limited ability to specify to
  1143. * the target to select from HT + legacy rates, or VHT + legacy rates,
  1144. * since this mcs_mask can specify either HT/VHT rates or legacy rates.
  1145. */
  1146. mcs_mask: 12,
  1147. /* nss_mask -
  1148. * Specify which numbers of spatial streams (MIMO factor) are permitted.
  1149. * Each bit in this mask corresponds to a Nss value:
  1150. * bit 0: if set, Nss = 1 (non-MIMO) is permitted
  1151. * bit 1: if set, Nss = 2 (2x2 MIMO) is permitted
  1152. * bit 2: if set, Nss = 3 (3x3 MIMO) is permitted
  1153. * bit 3: if set, Nss = 4 (4x4 MIMO) is permitted
  1154. * The values in the Nss mask must be suitable for the recipient, e.g.
  1155. * a value of 0x4 (Nss = 3) cannot be specified for a tx frame to a
  1156. * recipient which only supports 2x2 MIMO.
  1157. */
  1158. nss_mask: 4,
  1159. /* guard_interval -
  1160. * Specify a htt_tx_guard_interval enum value to indicate whether
  1161. * the transmission should use a regular guard interval or a
  1162. * short guard interval.
  1163. */
  1164. guard_interval: 1,
  1165. /* preamble_type_mask -
  1166. * Specify which preamble types (CCK, OFDM, HT, VHT) the target
  1167. * may choose from for transmitting this frame.
  1168. * The bits in this mask correspond to the values in the
  1169. * htt_tx_preamble_type enum. For example, to allow the target
  1170. * to transmit the frame as either CCK or OFDM, this field would
  1171. * be set to
  1172. * (1 << htt_tx_preamble_type_ofdm) |
  1173. * (1 << htt_tx_preamble_type_cck)
  1174. */
  1175. preamble_type_mask: 4,
  1176. reserved1_31_29: 3; /* unused, set to 0x0 */
  1177. /* DWORD 2: tx chain mask, tx retries */
  1178. A_UINT32
  1179. /* chain_mask - specify which chains to transmit from */
  1180. chain_mask: 4,
  1181. /* retry_limit -
  1182. * Specify the maximum number of transmissions, including the
  1183. * initial transmission, to attempt before giving up if no ack
  1184. * is received.
  1185. * If the tx rate is specified, then all retries shall use the
  1186. * same rate as the initial transmission.
  1187. * If no tx rate is specified, the target can choose whether to
  1188. * retain the original rate during the retransmissions, or to
  1189. * fall back to a more robust rate.
  1190. */
  1191. retry_limit: 4,
  1192. /* bandwidth_mask -
  1193. * Specify what channel widths may be used for the transmission.
  1194. * A value of zero indicates "don't care" - the target may choose
  1195. * the transmission bandwidth.
  1196. * The bits within this mask correspond to the htt_tx_bandwidth
  1197. * enum values - bit 0 is for 5 MHz, bit 1 is for 10 MHz, etc.
  1198. * The bandwidth_mask must be consistent with the preamble_type_mask
  1199. * and mcs_mask specs, if they are provided. For example, 80 MHz and
  1200. * 160 MHz can only be enabled in the mask if preamble_type == VHT.
  1201. */
  1202. bandwidth_mask: 6,
  1203. reserved2_31_14: 18; /* unused, set to 0x0 */
  1204. /* DWORD 3: tx expiry time (TSF) LSBs */
  1205. A_UINT32 expire_tsf_lo;
  1206. /* DWORD 4: tx expiry time (TSF) MSBs */
  1207. A_UINT32 expire_tsf_hi;
  1208. A_UINT32 reserved_for_future_expansion_set_to_zero[3];
  1209. } POSTPACK;
  1210. /* DWORD 0 */
  1211. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M 0x00000001
  1212. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S 0
  1213. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
  1214. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S 1
  1215. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
  1216. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_S 2
  1217. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000008
  1218. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S 3
  1219. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M 0x00000010
  1220. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S 4
  1221. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000020
  1222. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S 5
  1223. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M 0x00000040
  1224. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S 6
  1225. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M 0x00000080
  1226. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S 7
  1227. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000100
  1228. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S 8
  1229. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M 0x00000200
  1230. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S 9
  1231. /* DWORD 1 */
  1232. #define HTT_TX_MSDU_EXT_DESC_PWR_M 0x000000ff
  1233. #define HTT_TX_MSDU_EXT_DESC_PWR_S 0
  1234. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_M 0x000fff00
  1235. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_S 8
  1236. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_M 0x00f00000
  1237. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_S 20
  1238. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M 0x01000000
  1239. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S 24
  1240. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M 0x1c000000
  1241. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S 25
  1242. /* DWORD 2 */
  1243. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M 0x0000000f
  1244. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S 0
  1245. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M 0x000000f0
  1246. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S 4
  1247. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M 0x00003f00
  1248. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S 8
  1249. /* DWORD 0 */
  1250. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_GET(_var) \
  1251. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
  1252. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)
  1253. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_SET(_var, _val) \
  1254. do { \
  1255. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR, _val); \
  1256. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)); \
  1257. } while (0)
  1258. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
  1259. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M) >> \
  1260. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)
  1261. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
  1262. do { \
  1263. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK, _val); \
  1264. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)); \
  1265. } while (0)
  1266. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
  1267. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
  1268. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)
  1269. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
  1270. do { \
  1271. HTT_CHECK_SET_VAL( \
  1272. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
  1273. ((_var) |= ((_val) \
  1274. << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
  1275. } while (0)
  1276. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_GET(_var) \
  1277. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M) >> \
  1278. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)
  1279. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_SET(_var, _val) \
  1280. do { \
  1281. HTT_CHECK_SET_VAL( \
  1282. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK, _val); \
  1283. ((_var) |= ((_val) \
  1284. << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)); \
  1285. } while (0)
  1286. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
  1287. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
  1288. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)
  1289. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
  1290. do { \
  1291. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK, _val); \
  1292. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)); \
  1293. } while (0)
  1294. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_GET(_var) \
  1295. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M) >> \
  1296. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)
  1297. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
  1298. do { \
  1299. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES, _val); \
  1300. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)); \
  1301. } while (0)
  1302. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_GET(_var) \
  1303. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M) >> \
  1304. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)
  1305. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_SET(_var, _val) \
  1306. do { \
  1307. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH, _val); \
  1308. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)); \
  1309. } while (0)
  1310. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
  1311. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
  1312. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S)
  1313. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
  1314. do { \
  1315. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
  1316. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S));\
  1317. } while (0)
  1318. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_GET(_var) \
  1319. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M) >> \
  1320. HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)
  1321. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_SET(_var, _val) \
  1322. do { \
  1323. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC, _val); \
  1324. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)); \
  1325. } while (0)
  1326. /* DWORD 1 */
  1327. #define HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) \
  1328. (((_var) & HTT_TX_MSDU_EXT_DESC_PWR_M) >> \
  1329. HTT_TX_MSDU_EXT_DESC_PWR_S)
  1330. #define HTT_TX_MSDU_EXT_DESC_PWR_GET(_var) \
  1331. (HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) | \
  1332. HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT_DESC_PWR))
  1333. #define HTT_TX_MSDU_EXT_DESC_PWR_SET(_var, _val) \
  1334. ((_var) |= (((_val) << HTT_TX_MSDU_EXT_DESC_PWR_S)) & \
  1335. HTT_TX_MSDU_EXT_DESC_PWR_M)
  1336. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_GET(_var) \
  1337. (((_var) & HTT_TX_MSDU_EXT_DESC_MCS_MASK_M) >> \
  1338. HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)
  1339. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_SET(_var, _val) \
  1340. do { \
  1341. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_MCS_MASK, _val); \
  1342. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)); \
  1343. } while (0)
  1344. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_GET(_var) \
  1345. (((_var) & HTT_TX_MSDU_EXT_DESC_NSS_MASK_M) >> \
  1346. HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)
  1347. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_SET(_var, _val) \
  1348. do { \
  1349. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_NSS_MASK, _val); \
  1350. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)); \
  1351. } while (0)
  1352. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_GET(_var) \
  1353. (((_var) & HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M) >> \
  1354. HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)
  1355. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_SET(_var, _val) \
  1356. do { \
  1357. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL, _val); \
  1358. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)); \
  1359. } while (0)
  1360. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_GET(_var) \
  1361. (((_var) & HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M) >> \
  1362. HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)
  1363. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_SET(_var, _val) \
  1364. do { \
  1365. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK, _val); \
  1366. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)); \
  1367. } while (0)
  1368. /* DWORD 2 */
  1369. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_GET(_var) \
  1370. (((_var) & HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M) >> \
  1371. HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)
  1372. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_SET(_var, _val) \
  1373. do { \
  1374. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_CHAIN_MASK, _val); \
  1375. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)); \
  1376. } while (0)
  1377. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_GET(_var) \
  1378. (((_var) & HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M) >> \
  1379. HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)
  1380. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_SET(_var, _val) \
  1381. do { \
  1382. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT, _val); \
  1383. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)); \
  1384. } while (0)
  1385. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_GET(_var) \
  1386. (((_var) & HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M) >> \
  1387. HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)
  1388. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_SET(_var, _val) \
  1389. do { \
  1390. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK, _val); \
  1391. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)); \
  1392. } while (0)
  1393. typedef enum {
  1394. HTT_11AX_HE_LTF_SUBTYPE_1X,
  1395. HTT_11AX_HE_LTF_SUBTYPE_2X,
  1396. HTT_11AX_HE_LTF_SUBTYPE_4X,
  1397. } htt_11ax_ltf_subtype_t;
  1398. typedef enum {
  1399. HTT_TX_MSDU_EXT2_DESC_PREAM_OFDM,
  1400. HTT_TX_MSDU_EXT2_DESC_PREAM_CCK,
  1401. HTT_TX_MSDU_EXT2_DESC_PREAM_HT ,
  1402. HTT_TX_MSDU_EXT2_DESC_PREAM_VHT,
  1403. HTT_TX_MSDU_EXT2_DESC_PREAM_HE_SU,
  1404. HTT_TX_MSDU_EXT2_DESC_PREAM_HE_EXT_SU,
  1405. } htt_tx_ext2_preamble_type_t;
  1406. #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_M 0x00000001
  1407. #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_S 0
  1408. #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_M 0x00000002
  1409. #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_S 1
  1410. #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_M 0x00000004
  1411. #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_S 2
  1412. #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_M 0x00000008
  1413. #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_S 3
  1414. #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_M 0x00000010
  1415. #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_S 4
  1416. #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_M 0x00000020
  1417. #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_S 5
  1418. /**
  1419. * @brief HTT tx MSDU extension descriptor v2
  1420. * @details
  1421. * In Lithium, if htt_tx_tcl_metadata->valid_htt_ext is set, this structure
  1422. * is received as tcl_exit_base->host_meta_info in firmware.
  1423. * Also there is no htt_tx_msdu_desc_t in Lithium since most of those fields
  1424. * are already part of tcl_exit_base.
  1425. */
  1426. PREPACK struct htt_tx_msdu_desc_ext2_t {
  1427. /* DWORD 0: flags */
  1428. A_UINT32
  1429. valid_pwr : 1, /* if set, tx pwr spec is valid */
  1430. valid_mcs_mask : 1, /* if set, tx MCS mask is valid */
  1431. valid_nss_mask : 1, /* if set, tx Nss mask is valid */
  1432. valid_preamble_type : 1, /* if set, tx preamble spec is valid */
  1433. valid_retries : 1, /* if set, tx retries spec is valid */
  1434. valid_bw_info : 1, /* if set, tx dyn_bw and bw_mask are valid */
  1435. valid_guard_interval : 1, /* if set, tx guard intv spec is valid */
  1436. valid_chainmask : 1, /* if set, tx chainmask is valid */
  1437. valid_encrypt_type : 1, /* if set, encrypt type is valid */
  1438. valid_key_flags : 1, /* if set, key flags is valid */
  1439. valid_expire_tsf : 1, /* if set, tx expire TSF spec is valid */
  1440. valid_chanfreq : 1, /* if set, chanfreq is valid */
  1441. is_dsrc : 1, /* if set, MSDU is a DSRC frame */
  1442. guard_interval : 2, /* 0.4us, 0.8us, 1.6us, 3.2us */
  1443. encrypt_type : 2, /* 0 = NO_ENCRYPT,
  1444. 1 = ENCRYPT,
  1445. 2 ~ 3 - Reserved */
  1446. /* retry_limit -
  1447. * Specify the maximum number of transmissions, including the
  1448. * initial transmission, to attempt before giving up if no ack
  1449. * is received.
  1450. * If the tx rate is specified, then all retries shall use the
  1451. * same rate as the initial transmission.
  1452. * If no tx rate is specified, the target can choose whether to
  1453. * retain the original rate during the retransmissions, or to
  1454. * fall back to a more robust rate.
  1455. */
  1456. retry_limit : 4,
  1457. use_dcm_11ax : 1, /* If set, Use Dual subcarrier modulation.
  1458. * Valid only for 11ax preamble types HE_SU
  1459. * and HE_EXT_SU
  1460. */
  1461. ltf_subtype_11ax : 2, /* Takes enum values of htt_11ax_ltf_subtype_t
  1462. * Valid only for 11ax preamble types HE_SU
  1463. * and HE_EXT_SU
  1464. */
  1465. dyn_bw : 1, /* 0 = static bw, 1 = dynamic bw */
  1466. bw_mask : 6, /* Valid only if dyn_bw == 0 (static bw).
  1467. * (Bit mask of 5, 10, 20, 40, 80, 160Mhz.
  1468. * Refer to HTT_TX_MSDU_EXT2_DESC_BW defs.)
  1469. */
  1470. host_tx_desc_pool : 1; /* If set, Firmware allocates tx_descriptors
  1471. * in WAL_BUFFERID_TX_HOST_DATA_EXP,instead
  1472. * of WAL_BUFFERID_TX_TCL_DATA_EXP.
  1473. * Use cases:
  1474. * Any time firmware uses TQM-BYPASS for Data
  1475. * TID, firmware expect host to set this bit.
  1476. */
  1477. /* DWORD 1: tx power, tx rate */
  1478. A_UINT32
  1479. power : 8, /* unit of the power field is 0.5 dbm
  1480. * similar to pwr field in htt_tx_msdu_desc_ext_t
  1481. * signed value ranging from -64dbm to 63.5 dbm
  1482. */
  1483. mcs_mask : 12, /* mcs bit mask of 0 ~ 11
  1484. * Setting more than one MCS isn't currently
  1485. * supported by the target (but is supported
  1486. * in the interface in case in the future
  1487. * the target supports specifications of
  1488. * a limited set of MCS values.
  1489. */
  1490. nss_mask : 8, /* Nss bit mask 0 ~ 7
  1491. * Setting more than one Nss isn't currently
  1492. * supported by the target (but is supported
  1493. * in the interface in case in the future
  1494. * the target supports specifications of
  1495. * a limited set of Nss values.
  1496. */
  1497. pream_type : 3, /* Takes enum values of htt_tx_ext2_preamble_type_t */
  1498. update_peer_cache : 1; /* When set these custom values will be
  1499. * used for all packets, until the next
  1500. * update via this ext header.
  1501. * This is to make sure not all packets
  1502. * need to include this header.
  1503. */
  1504. /* DWORD 2: tx chain mask, tx retries */
  1505. A_UINT32
  1506. /* chain_mask - specify which chains to transmit from */
  1507. chain_mask : 8,
  1508. key_flags : 8, /* Key Index and related flags - used in mesh mode
  1509. * TODO: Update Enum values for key_flags
  1510. */
  1511. /*
  1512. * Channel frequency: This identifies the desired channel
  1513. * frequency (in MHz) for tx frames. This is used by FW to help
  1514. * determine when it is safe to transmit or drop frames for
  1515. * off-channel operation.
  1516. * The default value of zero indicates to FW that the corresponding
  1517. * VDEV's home channel (if there is one) is the desired channel
  1518. * frequency.
  1519. */
  1520. chanfreq : 16;
  1521. /* DWORD 3: tx expiry time (TSF) LSBs */
  1522. A_UINT32 expire_tsf_lo;
  1523. /* DWORD 4: tx expiry time (TSF) MSBs */
  1524. A_UINT32 expire_tsf_hi;
  1525. /* DWORD 5: flags to control routing / processing of the MSDU */
  1526. A_UINT32
  1527. /* learning_frame
  1528. * When this flag is set, this frame will be dropped by FW
  1529. * rather than being enqueued to the Transmit Queue Manager (TQM) HW.
  1530. */
  1531. learning_frame : 1,
  1532. /* send_as_standalone
  1533. * This will indicate if the msdu needs to be sent as a singleton PPDU,
  1534. * i.e. with no A-MSDU or A-MPDU aggregation.
  1535. * The scope is extended to other use-cases.
  1536. */
  1537. send_as_standalone : 1,
  1538. /* is_host_opaque_valid
  1539. * Host should set this bit to 1 if the host_opaque_cookie is populated
  1540. * with valid information.
  1541. */
  1542. is_host_opaque_valid : 1,
  1543. rsvd0 : 29;
  1544. /* DWORD 6 : Host opaque cookie for special frames */
  1545. A_UINT32 host_opaque_cookie : 16, /* see is_host_opaque_valid */
  1546. rsvd1 : 16;
  1547. /*
  1548. * This structure can be expanded further up to 40 bytes
  1549. * by adding further DWORDs as needed.
  1550. */
  1551. } POSTPACK;
  1552. /* DWORD 0 */
  1553. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_M 0x00000001
  1554. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S 0
  1555. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
  1556. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S 1
  1557. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
  1558. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S 2
  1559. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M 0x00000008
  1560. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S 3
  1561. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M 0x00000010
  1562. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S 4
  1563. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M 0x00000020
  1564. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S 5
  1565. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000040
  1566. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S 6
  1567. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000080
  1568. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S 7
  1569. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M 0x00000100
  1570. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S 8
  1571. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M 0x00000200
  1572. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S 9
  1573. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000400
  1574. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S 10
  1575. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M 0x00000800
  1576. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S 11
  1577. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M 0x00001000
  1578. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S 12
  1579. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M 0x00006000
  1580. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S 13
  1581. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M 0x00018000
  1582. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S 15
  1583. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M 0x001e0000
  1584. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S 17
  1585. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M 0x00200000
  1586. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S 21
  1587. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M 0x00c00000
  1588. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S 22
  1589. #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_M 0x01000000
  1590. #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_S 24
  1591. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_M 0x7e000000
  1592. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_S 25
  1593. /* DWORD 1 */
  1594. #define HTT_TX_MSDU_EXT2_DESC_PWR_M 0x000000ff
  1595. #define HTT_TX_MSDU_EXT2_DESC_PWR_S 0
  1596. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M 0x000fff00
  1597. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S 8
  1598. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M 0x0ff00000
  1599. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S 20
  1600. #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_M 0x70000000
  1601. #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_S 28
  1602. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_M 0x80000000
  1603. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_S 31
  1604. /* DWORD 2 */
  1605. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M 0x000000ff
  1606. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S 0
  1607. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_M 0x0000ff00
  1608. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S 8
  1609. #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_M 0xffff0000
  1610. #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_S 16
  1611. /* DWORD 5 */
  1612. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M 0x00000001
  1613. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S 0
  1614. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M 0x00000002
  1615. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S 1
  1616. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M 0x00000004
  1617. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S 2
  1618. /* DWORD 6 */
  1619. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M 0x0000FFFF
  1620. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S 0
  1621. /* DWORD 0 */
  1622. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_GET(_var) \
  1623. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
  1624. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)
  1625. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_SET(_var, _val) \
  1626. do { \
  1627. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR, _val); \
  1628. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)); \
  1629. } while (0)
  1630. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
  1631. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M) >> \
  1632. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)
  1633. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
  1634. do { \
  1635. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK, _val); \
  1636. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)); \
  1637. } while (0)
  1638. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_GET(_var) \
  1639. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M) >> \
  1640. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)
  1641. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_SET(_var, _val) \
  1642. do { \
  1643. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK, _val); \
  1644. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)); \
  1645. } while (0)
  1646. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_GET(_var) \
  1647. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M) >> \
  1648. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)
  1649. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_SET(_var, _val) \
  1650. do { \
  1651. HTT_CHECK_SET_VAL( \
  1652. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE, _val); \
  1653. ((_var) |= ((_val) \
  1654. << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)); \
  1655. } while (0)
  1656. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_GET(_var) \
  1657. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M) >> \
  1658. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)
  1659. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
  1660. do { \
  1661. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES, _val); \
  1662. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)); \
  1663. } while (0)
  1664. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_GET(_var) \
  1665. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M) >> \
  1666. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)
  1667. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_SET(_var, _val) \
  1668. do { \
  1669. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO, _val); \
  1670. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)); \
  1671. } while (0)
  1672. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
  1673. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
  1674. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)
  1675. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
  1676. do { \
  1677. HTT_CHECK_SET_VAL( \
  1678. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
  1679. ((_var) |= ((_val) \
  1680. << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
  1681. } while (0)
  1682. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
  1683. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
  1684. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)
  1685. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
  1686. do { \
  1687. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK, _val); \
  1688. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)); \
  1689. } while (0)
  1690. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_GET(_var) \
  1691. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M) >> \
  1692. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S)
  1693. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_SET(_var, _val) \
  1694. do { \
  1695. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE, _val); \
  1696. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S));\
  1697. } while (0)
  1698. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_GET(_var) \
  1699. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M) >> \
  1700. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S)
  1701. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_SET(_var, _val) \
  1702. do { \
  1703. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS, _val); \
  1704. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S));\
  1705. } while (0)
  1706. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
  1707. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
  1708. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S)
  1709. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
  1710. do { \
  1711. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
  1712. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S));\
  1713. } while (0)
  1714. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_GET(_var) \
  1715. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M) >> \
  1716. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)
  1717. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_SET(_var, _val) \
  1718. do { \
  1719. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ, _val); \
  1720. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)); \
  1721. } while (0)
  1722. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_GET(_var) \
  1723. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M) >> \
  1724. HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)
  1725. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_SET(_var, _val) \
  1726. do { \
  1727. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC, _val); \
  1728. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)); \
  1729. } while (0)
  1730. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_GET(_var) \
  1731. (((_var) & HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M) >> \
  1732. HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)
  1733. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_SET(_var, _val) \
  1734. do { \
  1735. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL, _val); \
  1736. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)); \
  1737. } while (0)
  1738. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_GET(_var) \
  1739. (((_var) & HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M) >> \
  1740. HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)
  1741. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_SET(_var, _val) \
  1742. do { \
  1743. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE, _val); \
  1744. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)); \
  1745. } while (0)
  1746. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_GET(_var) \
  1747. (((_var) & HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M) >> \
  1748. HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)
  1749. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_SET(_var, _val) \
  1750. do { \
  1751. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT, _val); \
  1752. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)); \
  1753. } while (0)
  1754. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_GET(_var) \
  1755. (((_var) & HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M) >> \
  1756. HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)
  1757. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_SET(_var, _val) \
  1758. do { \
  1759. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX, _val); \
  1760. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)); \
  1761. } while (0)
  1762. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_GET(_var) \
  1763. (((_var) & HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M) >> \
  1764. HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)
  1765. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_SET(_var, _val) \
  1766. do { \
  1767. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX, _val); \
  1768. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)); \
  1769. } while (0)
  1770. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_GET(_var) \
  1771. (((_var) & HTT_TX_MSDU_EXT2_DESC_BW_MASK_M) >> \
  1772. HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)
  1773. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_SET(_var, _val) \
  1774. do { \
  1775. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_BW_MASK, _val); \
  1776. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)); \
  1777. } while (0)
  1778. #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_GET(_var) \
  1779. (((_var) & HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_M) >> \
  1780. HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)
  1781. #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_SET(_var, _val) \
  1782. do { \
  1783. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK, _val); \
  1784. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)); \
  1785. } while (0)
  1786. /* DWORD 1 */
  1787. #define HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) \
  1788. (((_var) & HTT_TX_MSDU_EXT2_DESC_PWR_M) >> \
  1789. HTT_TX_MSDU_EXT2_DESC_PWR_S)
  1790. #define HTT_TX_MSDU_EXT2_DESC_PWR_GET(_var) \
  1791. (HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) | \
  1792. HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT2_DESC_PWR))
  1793. #define HTT_TX_MSDU_EXT2_DESC_PWR_SET(_var, _val) \
  1794. ((_var) |= (((_val) << HTT_TX_MSDU_EXT2_DESC_PWR_S)) & \
  1795. HTT_TX_MSDU_EXT2_DESC_PWR_M)
  1796. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_GET(_var) \
  1797. (((_var) & HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M) >> \
  1798. HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)
  1799. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_SET(_var, _val) \
  1800. do { \
  1801. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_MCS_MASK, _val); \
  1802. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)); \
  1803. } while (0)
  1804. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_GET(_var) \
  1805. (((_var) & HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M) >> \
  1806. HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)
  1807. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_SET(_var, _val) \
  1808. do { \
  1809. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_NSS_MASK, _val); \
  1810. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)); \
  1811. } while (0)
  1812. #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_GET(_var) \
  1813. (((_var) & HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_M) >> \
  1814. HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)
  1815. #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_SET(_var, _val) \
  1816. do { \
  1817. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE, _val); \
  1818. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)); \
  1819. } while (0)
  1820. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_GET(_var) \
  1821. (((_var) & HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_M) >> \
  1822. HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)
  1823. #define HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_SET(_var, _val) \
  1824. do { \
  1825. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE, _val); \
  1826. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)); \
  1827. } while (0)
  1828. /* DWORD 2 */
  1829. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_GET(_var) \
  1830. (((_var) & HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M) >> \
  1831. HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)
  1832. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_SET(_var, _val) \
  1833. do { \
  1834. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK, _val); \
  1835. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)); \
  1836. } while (0)
  1837. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_GET(_var) \
  1838. (((_var) & HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_MASK_M) >> \
  1839. HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)
  1840. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_SET(_var, _val) \
  1841. do { \
  1842. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS, _val); \
  1843. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)); \
  1844. } while (0)
  1845. #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_GET(_var) \
  1846. (((_var) & HTT_TX_MSDU_EXT2_DESC_CHANFREQ_MASK_M) >> \
  1847. HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)
  1848. #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_SET(_var, _val) \
  1849. do { \
  1850. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHANFREQ, _val); \
  1851. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)); \
  1852. } while (0)
  1853. /* DWORD 5 */
  1854. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_GET(_var) \
  1855. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M) >> \
  1856. HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)
  1857. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_SET(_var, _val) \
  1858. do { \
  1859. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME, _val); \
  1860. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)); \
  1861. } while (0)
  1862. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_GET(_var) \
  1863. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M) >> \
  1864. HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)
  1865. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_SET(_var, _val) \
  1866. do { \
  1867. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE, _val); \
  1868. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)); \
  1869. } while (0)
  1870. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_GET(_var) \
  1871. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M) >> \
  1872. HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)
  1873. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_SET(_var, _val) \
  1874. do { \
  1875. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID, _val); \
  1876. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)); \
  1877. } while (0)
  1878. /* DWORD 6 */
  1879. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_GET(_var) \
  1880. (((_var) & HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M) >> \
  1881. HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)
  1882. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_SET(_var, _val) \
  1883. do { \
  1884. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE, _val); \
  1885. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)); \
  1886. } while (0)
  1887. typedef enum {
  1888. HTT_TCL_METADATA_TYPE_PEER_BASED = 0,
  1889. HTT_TCL_METADATA_TYPE_VDEV_BASED = 1,
  1890. } htt_tcl_metadata_type;
  1891. /**
  1892. * @brief HTT TCL command number format
  1893. * @details
  1894. * This structure is passed from host as tcl_data_cmd->tcl_cmd_number and
  1895. * available to firmware as tcl_exit_base->tcl_status_number.
  1896. * For regular / multicast packets host will send vdev and mac id and for
  1897. * NAWDS packets, host will send peer id.
  1898. * A_UINT32 is used to avoid endianness conversion problems.
  1899. * tcl_status_number size is 16 bits, hence only 16 bits can be used.
  1900. */
  1901. typedef struct {
  1902. A_UINT32
  1903. type: 1, /* vdev_id based or peer_id based */
  1904. rsvd: 31;
  1905. } htt_tx_tcl_vdev_or_peer_t;
  1906. typedef struct {
  1907. A_UINT32
  1908. type: 1, /* vdev_id based or peer_id based */
  1909. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  1910. vdev_id: 8,
  1911. pdev_id: 2,
  1912. host_inspected:1,
  1913. rsvd: 19;
  1914. } htt_tx_tcl_vdev_metadata;
  1915. typedef struct {
  1916. A_UINT32
  1917. type: 1, /* vdev_id based or peer_id based */
  1918. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  1919. peer_id: 14,
  1920. rsvd: 16;
  1921. } htt_tx_tcl_peer_metadata;
  1922. PREPACK struct htt_tx_tcl_metadata {
  1923. union {
  1924. htt_tx_tcl_vdev_or_peer_t vdev_or_peer;
  1925. htt_tx_tcl_vdev_metadata vdev_meta;
  1926. htt_tx_tcl_peer_metadata peer_meta;
  1927. };
  1928. } POSTPACK;
  1929. /* DWORD 0 */
  1930. #define HTT_TX_TCL_METADATA_TYPE_M 0x00000001
  1931. #define HTT_TX_TCL_METADATA_TYPE_S 0
  1932. #define HTT_TX_TCL_METADATA_VALID_HTT_M 0x00000002
  1933. #define HTT_TX_TCL_METADATA_VALID_HTT_S 1
  1934. /* VDEV metadata */
  1935. #define HTT_TX_TCL_METADATA_VDEV_ID_M 0x000003fc
  1936. #define HTT_TX_TCL_METADATA_VDEV_ID_S 2
  1937. #define HTT_TX_TCL_METADATA_PDEV_ID_M 0x00000c00
  1938. #define HTT_TX_TCL_METADATA_PDEV_ID_S 10
  1939. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_M 0x00001000
  1940. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_S 12
  1941. /* PEER metadata */
  1942. #define HTT_TX_TCL_METADATA_PEER_ID_M 0x0000fffc
  1943. #define HTT_TX_TCL_METADATA_PEER_ID_S 2
  1944. #define HTT_TX_TCL_METADATA_TYPE_GET(_var) \
  1945. (((_var) & HTT_TX_TCL_METADATA_TYPE_M) >> \
  1946. HTT_TX_TCL_METADATA_TYPE_S)
  1947. #define HTT_TX_TCL_METADATA_TYPE_SET(_var, _val) \
  1948. do { \
  1949. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_TYPE, _val); \
  1950. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_TYPE_S)); \
  1951. } while (0)
  1952. #define HTT_TX_TCL_METADATA_VALID_HTT_GET(_var) \
  1953. (((_var) & HTT_TX_TCL_METADATA_VALID_HTT_M) >> \
  1954. HTT_TX_TCL_METADATA_VALID_HTT_S)
  1955. #define HTT_TX_TCL_METADATA_VALID_HTT_SET(_var, _val) \
  1956. do { \
  1957. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VALID_HTT, _val); \
  1958. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VALID_HTT_S)); \
  1959. } while (0)
  1960. #define HTT_TX_TCL_METADATA_VDEV_ID_GET(_var) \
  1961. (((_var) & HTT_TX_TCL_METADATA_VDEV_ID_M) >> \
  1962. HTT_TX_TCL_METADATA_VDEV_ID_S)
  1963. #define HTT_TX_TCL_METADATA_VDEV_ID_SET(_var, _val) \
  1964. do { \
  1965. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VDEV_ID, _val); \
  1966. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VDEV_ID_S)); \
  1967. } while (0)
  1968. #define HTT_TX_TCL_METADATA_PDEV_ID_GET(_var) \
  1969. (((_var) & HTT_TX_TCL_METADATA_PDEV_ID_M) >> \
  1970. HTT_TX_TCL_METADATA_PDEV_ID_S)
  1971. #define HTT_TX_TCL_METADATA_PDEV_ID_SET(_var, _val) \
  1972. do { \
  1973. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PDEV_ID, _val); \
  1974. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PDEV_ID_S)); \
  1975. } while (0)
  1976. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_GET(_var) \
  1977. (((_var) & HTT_TX_TCL_METADATA_HOST_INSPECTED_M) >> \
  1978. HTT_TX_TCL_METADATA_HOST_INSPECTED_S)
  1979. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_SET(_var, _val) \
  1980. do { \
  1981. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_HOST_INSPECTED, _val); \
  1982. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_HOST_INSPECTED_S)); \
  1983. } while (0)
  1984. #define HTT_TX_TCL_METADATA_PEER_ID_GET(_var) \
  1985. (((_var) & HTT_TX_TCL_METADATA_PEER_ID_M) >> \
  1986. HTT_TX_TCL_METADATA_PEER_ID_S)
  1987. #define HTT_TX_TCL_METADATA_PEER_ID_SET(_var, _val) \
  1988. do { \
  1989. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PEER_ID, _val); \
  1990. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PEER_ID_S)); \
  1991. } while (0)
  1992. typedef enum {
  1993. HTT_TX_FW2WBM_TX_STATUS_OK,
  1994. HTT_TX_FW2WBM_TX_STATUS_DROP,
  1995. HTT_TX_FW2WBM_TX_STATUS_TTL,
  1996. HTT_TX_FW2WBM_TX_STATUS_REINJECT,
  1997. HTT_TX_FW2WBM_TX_STATUS_INSPECT,
  1998. HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY,
  1999. HTT_TX_FW2WBM_TX_STATUS_MAX
  2000. } htt_tx_fw2wbm_tx_status_t;
  2001. typedef enum {
  2002. HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP, /* deprecated */
  2003. HTT_TX_FW2WBM_REINJECT_REASON_RAW_ENCAP_EXP /* current */ =
  2004. HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP,
  2005. HTT_TX_FW2WBM_REINJECT_REASON_INJECT_VIA_EXP,
  2006. HTT_TX_FW2WBM_REINJECT_REASON_MCAST,
  2007. HTT_TX_FW2WBM_REINJECT_REASON_ARP,
  2008. HTT_TX_FW2WBM_REINJECT_REASON_DHCP,
  2009. HTT_TX_FW2WBM_REINJECT_REASON_FLOW_CONTROL,
  2010. HTT_TX_FW2WBM_REINJECT_REASON_MAX,
  2011. } htt_tx_fw2wbm_reinject_reason_t;
  2012. /**
  2013. * @brief HTT TX WBM Completion from firmware to host
  2014. * @details
  2015. * This structure is passed from firmware to host overlayed on wbm_release_ring
  2016. * DWORD 3 and 4 for software based completions (Exception frames and
  2017. * TQM bypass frames)
  2018. * For software based completions, wbm_release_ring->release_source_module will
  2019. * be set to release_source_fw
  2020. */
  2021. PREPACK struct htt_tx_wbm_completion {
  2022. A_UINT32
  2023. sch_cmd_id: 24,
  2024. exception_frame: 1, /* If set, this packet was queued via exception path */
  2025. rsvd0_31_25: 7;
  2026. A_UINT32
  2027. ack_frame_rssi: 8, /* If this frame is removed as the result of the
  2028. * reception of an ACK or BA, this field indicates
  2029. * the RSSI of the received ACK or BA frame.
  2030. * When the frame is removed as result of a direct
  2031. * remove command from the SW, this field is set
  2032. * to 0x0 (which is never a valid value when real
  2033. * RSSI is available).
  2034. * Units: dB w.r.t noise floor
  2035. */
  2036. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2037. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2038. rsvd1_31_16: 16;
  2039. } POSTPACK;
  2040. /* DWORD 0 */
  2041. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M 0x00ffffff
  2042. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S 0
  2043. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_M 0x01000000
  2044. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_S 24
  2045. /* DWORD 1 */
  2046. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_M 0x000000ff
  2047. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_S 0
  2048. #define HTT_TX_WBM_COMPLETION_TX_STATUS_M 0x00000f00
  2049. #define HTT_TX_WBM_COMPLETION_TX_STATUS_S 8
  2050. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_M 0x0000f000
  2051. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_S 12
  2052. /* DWORD 0 */
  2053. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_GET(_var) \
  2054. (((_var) & HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M) >> \
  2055. HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)
  2056. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_SET(_var, _val) \
  2057. do { \
  2058. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_SCH_CMD_ID, _val); \
  2059. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)); \
  2060. } while (0)
  2061. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_GET(_var) \
  2062. (((_var) & HTT_TX_WBM_COMPLETION_EXP_FRAME_M) >> \
  2063. HTT_TX_WBM_COMPLETION_EXP_FRAME_S)
  2064. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_SET(_var, _val) \
  2065. do { \
  2066. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_EXP_FRAME, _val); \
  2067. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_EXP_FRAME_S)); \
  2068. } while (0)
  2069. /* DWORD 1 */
  2070. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_GET(_var) \
  2071. (((_var) & HTT_TX_WBM_COMPLETION_ACK_RSSI_M) >> \
  2072. HTT_TX_WBM_COMPLETION_ACK_RSSI_S)
  2073. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_SET(_var, _val) \
  2074. do { \
  2075. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_ACK_RSSI, _val); \
  2076. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_ACK_RSSI_S)); \
  2077. } while (0)
  2078. #define HTT_TX_WBM_COMPLETION_TX_STATUS_GET(_var) \
  2079. (((_var) & HTT_TX_WBM_COMPLETION_TX_STATUS_M) >> \
  2080. HTT_TX_WBM_COMPLETION_TX_STATUS_S)
  2081. #define HTT_TX_WBM_COMPLETION_TX_STATUS_SET(_var, _val) \
  2082. do { \
  2083. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_TX_STATUS, _val); \
  2084. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_TX_STATUS_S)); \
  2085. } while (0)
  2086. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_GET(_var) \
  2087. (((_var) & HTT_TX_WBM_COMPLETION_REINJECT_REASON_M) >> \
  2088. HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)
  2089. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_SET(_var, _val) \
  2090. do { \
  2091. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_REINJECT_REASON, _val); \
  2092. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)); \
  2093. } while (0)
  2094. /**
  2095. * @brief HTT TX WBM Completion from firmware to host
  2096. * @details
  2097. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2098. * (WBM) offload HW.
  2099. * This structure is passed from firmware to host overlayed on wbm_release_ring
  2100. * For software based completions, release_source_module will
  2101. * be set to WIFIRELEASE_SOURCE_FW_E. Host SW is expected to inspect using
  2102. * struct wbm_release_ring and then switch to this after looking at
  2103. * release_source_module.
  2104. */
  2105. PREPACK struct htt_tx_wbm_completion_v2 {
  2106. A_UINT32
  2107. used_by_hw0; /* Refer to struct wbm_release_ring */
  2108. A_UINT32
  2109. used_by_hw1; /* Refer to struct wbm_release_ring */
  2110. A_UINT32
  2111. used_by_hw2: 9, /* Refer to struct wbm_release_ring */
  2112. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2113. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2114. exception_frame: 1,
  2115. rsvd0: 12, /* For future use */
  2116. used_by_hw4: 1, /* wbm_internal_error bit being used by HW */
  2117. rsvd1: 1; /* For future use */
  2118. A_UINT32
  2119. data0: 32; /* data0,1 and 2 changes based on tx_status type
  2120. * if HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2121. * or HTT_TX_FW2WBM_TX_STATUS_TTL, struct htt_tx_wbm_transmit_status will be used.
  2122. * if HTT_TX_FW2WBM_TX_STATUS_REINJECT, struct htt_tx_wbm_reinject_status will be used.
  2123. * if HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY, struct htt_tx_wbm_mec_addr_notify will be used.
  2124. */
  2125. A_UINT32
  2126. data1: 32;
  2127. A_UINT32
  2128. data2: 32;
  2129. A_UINT32
  2130. used_by_hw3; /* Refer to struct wbm_release_ring */
  2131. } POSTPACK;
  2132. /* DWORD 1, 2 and part of 3 are accessed via HW header files */
  2133. /* DWORD 3 */
  2134. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M 0x00001e00
  2135. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S 9
  2136. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M 0x0001e000
  2137. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S 13
  2138. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M 0x00020000
  2139. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S 17
  2140. /* DWORD 3 */
  2141. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_GET(_var) \
  2142. (((_var) & HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M) >> \
  2143. HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)
  2144. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_SET(_var, _val) \
  2145. do { \
  2146. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TX_STATUS, _val); \
  2147. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)); \
  2148. } while (0)
  2149. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_GET(_var) \
  2150. (((_var) & HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M) >> \
  2151. HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)
  2152. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_SET(_var, _val) \
  2153. do { \
  2154. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON, _val); \
  2155. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)); \
  2156. } while (0)
  2157. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_GET(_var) \
  2158. (((_var) & HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M) >> \
  2159. HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)
  2160. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_SET(_var, _val) \
  2161. do { \
  2162. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_EXP_FRAME, _val); \
  2163. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)); \
  2164. } while (0)
  2165. /**
  2166. * @brief HTT TX WBM transmit status from firmware to host
  2167. * @details
  2168. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2169. * (WBM) offload HW.
  2170. * This structure is passed from firmware to host overlayed on wbm_release_ring.
  2171. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2172. * or HTT_TX_FW2WBM_TX_STATUS_TTL
  2173. */
  2174. PREPACK struct htt_tx_wbm_transmit_status {
  2175. A_UINT32
  2176. sch_cmd_id: 24,
  2177. ack_frame_rssi: 8; /* If this frame is removed as the result of the
  2178. * reception of an ACK or BA, this field indicates
  2179. * the RSSI of the received ACK or BA frame.
  2180. * When the frame is removed as result of a direct
  2181. * remove command from the SW, this field is set
  2182. * to 0x0 (which is never a valid value when real
  2183. * RSSI is available).
  2184. * Units: dB w.r.t noise floor
  2185. */
  2186. A_UINT32
  2187. sw_peer_id: 16,
  2188. tid_num: 5,
  2189. valid: 1, /* If this "valid" flag is set, the sw_peer_id
  2190. * and tid_num fields contain valid data.
  2191. * If this "valid" flag is not set, the
  2192. * sw_peer_id and tid_num fields must be ignored.
  2193. */
  2194. mcast: 1,
  2195. mcast_valid: 1, /* If this "mcast_valid" is set, the mcast field
  2196. * contains valid data.
  2197. */
  2198. reserved0: 8;
  2199. A_UINT32
  2200. ppdu_start_tsf: 32; /* PPDU Start timestamp added for multicast
  2201. * packets in the wbm completion path
  2202. */
  2203. } POSTPACK;
  2204. /* DWORD 4 */
  2205. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M 0x00ffffff
  2206. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S 0
  2207. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M 0xff000000
  2208. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S 24
  2209. /* DWORD 5 */
  2210. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M 0x0000ffff
  2211. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S 0
  2212. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_M 0x001f0000
  2213. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_S 16
  2214. #define HTT_TX_WBM_COMPLETION_V2_VALID_M 0x00200000
  2215. #define HTT_TX_WBM_COMPLETION_V2_VALID_S 21
  2216. #define HTT_TX_WBM_COMPLETION_V2_MCAST_M 0x00400000
  2217. #define HTT_TX_WBM_COMPLETION_V2_MCAST_S 22
  2218. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M 0x00800000
  2219. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S 23
  2220. /* DWORD 4 */
  2221. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_GET(_var) \
  2222. (((_var) & HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M) >> \
  2223. HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)
  2224. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_SET(_var, _val) \
  2225. do { \
  2226. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID, _val); \
  2227. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)); \
  2228. } while (0)
  2229. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_GET(_var) \
  2230. (((_var) & HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M) >> \
  2231. HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)
  2232. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_SET(_var, _val) \
  2233. do { \
  2234. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI, _val); \
  2235. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)); \
  2236. } while (0)
  2237. /* DWORD 5 */
  2238. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_GET(_var) \
  2239. (((_var) & HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M) >> \
  2240. HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)
  2241. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_SET(_var, _val) \
  2242. do { \
  2243. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID, _val); \
  2244. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)); \
  2245. } while (0)
  2246. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_GET(_var) \
  2247. (((_var) & HTT_TX_WBM_COMPLETION_V2_TID_NUM_M) >> \
  2248. HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)
  2249. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_SET(_var, _val) \
  2250. do { \
  2251. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TID_NUM, _val); \
  2252. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)); \
  2253. } while (0)
  2254. #define HTT_TX_WBM_COMPLETION_V2_VALID_GET(_var) \
  2255. (((_var) & HTT_TX_WBM_COMPLETION_V2_VALID_M) >> \
  2256. HTT_TX_WBM_COMPLETION_V2_VALID_S)
  2257. #define HTT_TX_WBM_COMPLETION_V2_VALID_SET(_var, _val) \
  2258. do { \
  2259. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VALID, _val); \
  2260. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VALID_S)); \
  2261. } while (0)
  2262. #define HTT_TX_WBM_COMPLETION_V2_MCAST_GET(_var) \
  2263. (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_M) >> \
  2264. HTT_TX_WBM_COMPLETION_V2_MCAST_S)
  2265. #define HTT_TX_WBM_COMPLETION_V2_MCAST_SET(_var, _val) \
  2266. do { \
  2267. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST, _val); \
  2268. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_S)); \
  2269. } while (0)
  2270. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_GET(_var) \
  2271. (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M) >> \
  2272. HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)
  2273. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_SET(_var, _val) \
  2274. do { \
  2275. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST_VALID, _val); \
  2276. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)); \
  2277. } while (0)
  2278. /**
  2279. * @brief HTT TX WBM reinject status from firmware to host
  2280. * @details
  2281. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2282. * (WBM) offload HW.
  2283. * This structure is passed from firmware to host overlayed on wbm_release_ring.
  2284. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_REINJECT.
  2285. */
  2286. PREPACK struct htt_tx_wbm_reinject_status {
  2287. A_UINT32
  2288. reserved0: 32;
  2289. A_UINT32
  2290. reserved1: 32;
  2291. A_UINT32
  2292. reserved2: 32;
  2293. } POSTPACK;
  2294. /**
  2295. * @brief HTT TX WBM multicast echo check notification from firmware to host
  2296. * @details
  2297. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2298. * (WBM) offload HW.
  2299. * This structure is passed from firmware to host overlayed on wbm_release_ring.
  2300. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY.
  2301. * FW sends SA addresses to host for all multicast/broadcast packets received on
  2302. * STA side.
  2303. */
  2304. PREPACK struct htt_tx_wbm_mec_addr_notify {
  2305. A_UINT32
  2306. mec_sa_addr_31_0;
  2307. A_UINT32
  2308. mec_sa_addr_47_32: 16,
  2309. sa_ast_index: 16;
  2310. A_UINT32
  2311. vdev_id: 8,
  2312. reserved0: 24;
  2313. } POSTPACK;
  2314. /* DWORD 4 - mec_sa_addr_31_0 */
  2315. /* DWORD 5 */
  2316. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M 0x0000ffff
  2317. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S 0
  2318. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M 0xffff0000
  2319. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S 16
  2320. /* DWORD 6 */
  2321. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M 0x000000ff
  2322. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S 0
  2323. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_GET(_var) \
  2324. (((_var) & HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M) >> \
  2325. HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)
  2326. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_SET(_var, _val) \
  2327. do { \
  2328. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32, _val); \
  2329. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)); \
  2330. } while (0)
  2331. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_GET(_var) \
  2332. (((_var) & HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M) >> \
  2333. HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)
  2334. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_SET(_var, _val) \
  2335. do { \
  2336. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX, _val); \
  2337. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)); \
  2338. } while (0)
  2339. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_GET(_var) \
  2340. (((_var) & HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M) >> \
  2341. HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)
  2342. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_SET(_var, _val) \
  2343. do { \
  2344. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VDEV_ID, _val); \
  2345. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)); \
  2346. } while (0)
  2347. typedef enum {
  2348. TX_FLOW_PRIORITY_BE,
  2349. TX_FLOW_PRIORITY_HIGH,
  2350. TX_FLOW_PRIORITY_LOW,
  2351. } htt_tx_flow_priority_t;
  2352. typedef enum {
  2353. TX_FLOW_LATENCY_SENSITIVE,
  2354. TX_FLOW_LATENCY_INSENSITIVE,
  2355. } htt_tx_flow_latency_t;
  2356. typedef enum {
  2357. TX_FLOW_BEST_EFFORT_TRAFFIC,
  2358. TX_FLOW_INTERACTIVE_TRAFFIC,
  2359. TX_FLOW_PERIODIC_TRAFFIC,
  2360. TX_FLOW_BURSTY_TRAFFIC,
  2361. TX_FLOW_OVER_SUBSCRIBED_TRAFFIC,
  2362. } htt_tx_flow_traffic_pattern_t;
  2363. /**
  2364. * @brief HTT TX Flow search metadata format
  2365. * @details
  2366. * Host will set this metadata in flow table's flow search entry along with
  2367. * to_tqm_if_m0_fw. It indicates to forward the first MSDU to both the
  2368. * firmware and TQM ring if the flow search entry wins.
  2369. * This metadata is available to firmware in that first MSDU's
  2370. * tcl_exit_base->meta_data_fse. Firmware uses this metadata to map a new flow
  2371. * to one of the available flows for specific tid and returns the tqm flow
  2372. * pointer as part of htt_tx_map_flow_info message.
  2373. */
  2374. PREPACK struct htt_tx_flow_metadata {
  2375. A_UINT32
  2376. rsvd0_1_0: 2,
  2377. tid: 4,
  2378. priority: 3, /* Takes enum values of htt_tx_flow_priority_t */
  2379. traffic_pattern: 3, /* Takes enum values of htt_tx_flow_traffic_pattern_t */
  2380. tid_override: 1, /* If set, tid field in this struct is the final tid.
  2381. * Else choose final tid based on latency, priority.
  2382. */
  2383. dedicated_flowq: 1, /* Dedicated flowq per 5 tuple flow. */
  2384. latency_sensitive: 2, /* Takes enum values of htt_tx_flow_latency_t */
  2385. host_flow_identifier: 16; /* Used by host to map flow metadata with flow entry */
  2386. } POSTPACK;
  2387. /* DWORD 0 */
  2388. #define HTT_TX_FLOW_METADATA_TID_M 0x0000003c
  2389. #define HTT_TX_FLOW_METADATA_TID_S 2
  2390. #define HTT_TX_FLOW_METADATA_PRIORITY_M 0x000001c0
  2391. #define HTT_TX_FLOW_METADATA_PRIORITY_S 6
  2392. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M 0x00000e00
  2393. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S 9
  2394. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_M 0x00001000
  2395. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_S 12
  2396. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M 0x00002000
  2397. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S 13
  2398. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M 0x0000c000
  2399. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S 14
  2400. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M 0xffff0000
  2401. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S 16
  2402. /* DWORD 0 */
  2403. #define HTT_TX_FLOW_METADATA_TID_GET(_var) \
  2404. (((_var) & HTT_TX_FLOW_METADATA_TID_M) >> \
  2405. HTT_TX_FLOW_METADATA_TID_S)
  2406. #define HTT_TX_FLOW_METADATA_TID_SET(_var, _val) \
  2407. do { \
  2408. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID, _val); \
  2409. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_S)); \
  2410. } while (0)
  2411. #define HTT_TX_FLOW_METADATA_PRIORITY_GET(_var) \
  2412. (((_var) & HTT_TX_FLOW_PRIORITY_M) >> \
  2413. HTT_TX_FLOW_METADATA_PRIORITY_S)
  2414. #define HTT_TX_FLOW_METADATA_PRIORITY_SET(_var, _val) \
  2415. do { \
  2416. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_PRIORITY, _val); \
  2417. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_PRIORITY_S)); \
  2418. } while (0)
  2419. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_GET(_var) \
  2420. (((_var) & HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M) >> \
  2421. HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)
  2422. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_SET(_var, _val) \
  2423. do { \
  2424. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN, _val); \
  2425. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)); \
  2426. } while (0)
  2427. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_GET(_var) \
  2428. (((_var) & HTT_TX_FLOW_METADATA_TID_OVERRIDE_M) >> \
  2429. HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)
  2430. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_SET(_var, _val) \
  2431. do { \
  2432. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID_OVERRIDE, _val); \
  2433. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)); \
  2434. } while (0)
  2435. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_GET(_var) \
  2436. (((_var) & HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M) >> \
  2437. HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)
  2438. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_SET(_var, _val) \
  2439. do { \
  2440. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ, _val); \
  2441. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)); \
  2442. } while (0)
  2443. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_GET(_var) \
  2444. (((_var) & HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M) >> \
  2445. HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S)
  2446. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_SET(_var, _val) \
  2447. do { \
  2448. HTT_CHECK_SET_VAL(HTT_TX_FLOW_LATENCY_SENSITIVE, _val); \
  2449. ((_var) |= ((_val) << HTT_TX_FLOW_LATENCY_SENSITIVE_S)); \
  2450. } while (0)
  2451. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_GET(_var) \
  2452. (((_var) & HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M) >> \
  2453. HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)
  2454. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_SET(_var, _val) \
  2455. do { \
  2456. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_HOST_FLOW_ID, _val); \
  2457. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)); \
  2458. } while (0)
  2459. /**
  2460. * @brief Used in HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY and HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY messages
  2461. *
  2462. * @details
  2463. * HTT wds entry from source port learning
  2464. * Host will learn wds entries from rx and send this message to firmware
  2465. * to enable firmware to configure/delete AST entries for wds clients.
  2466. * Firmware creates Source address's AST entry with Transmit MAC's peer_id
  2467. * and when SA's entry is deleted, firmware removes this AST entry
  2468. *
  2469. * The message would appear as follows:
  2470. *
  2471. * |31 30|29 |17 16|15 8|7 0|
  2472. * |----------------+----------------+----------------+----------------|
  2473. * | rsvd0 |PDVID| vdev_id | msg_type |
  2474. * |-------------------------------------------------------------------|
  2475. * | sa_addr_31_0 |
  2476. * |-------------------------------------------------------------------|
  2477. * | | ta_peer_id | sa_addr_47_32 |
  2478. * |-------------------------------------------------------------------|
  2479. * Where PDVID = pdev_id
  2480. *
  2481. * The message is interpreted as follows:
  2482. *
  2483. * dword0 - b'0:7 - msg_type: This will be set to
  2484. * HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY or
  2485. * HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY
  2486. *
  2487. * dword0 - b'8:15 - vdev_id
  2488. *
  2489. * dword0 - b'16:17 - pdev_id
  2490. *
  2491. * dword0 - b'18:31 - rsvd10: Reserved for future use
  2492. *
  2493. * dword1 - b'0:31 - sa_addr_31_0: Lower 32 bits of source mac address
  2494. *
  2495. * dword2 - b'0:15 - sa_addr_47_32: Upper 16 bits of source mac address
  2496. *
  2497. * dword2 - b'16:19 - ta_peer_id: peer id of Transmit MAC
  2498. */
  2499. PREPACK struct htt_wds_entry {
  2500. A_UINT32
  2501. msg_type: 8,
  2502. vdev_id: 8,
  2503. pdev_id: 2,
  2504. rsvd0: 14;
  2505. A_UINT32 sa_addr_31_0;
  2506. A_UINT32
  2507. sa_addr_47_32: 16,
  2508. ta_peer_id: 14,
  2509. rsvd2: 2;
  2510. } POSTPACK;
  2511. /* DWORD 0 */
  2512. #define HTT_WDS_ENTRY_VDEV_ID_M 0x0000ff00
  2513. #define HTT_WDS_ENTRY_VDEV_ID_S 8
  2514. #define HTT_WDS_ENTRY_PDEV_ID_M 0x00030000
  2515. #define HTT_WDS_ENTRY_PDEV_ID_S 16
  2516. /* DWORD 2 */
  2517. #define HTT_WDS_ENTRY_SA_ADDR_47_32_M 0x0000ffff
  2518. #define HTT_WDS_ENTRY_SA_ADDR_47_32_S 0
  2519. #define HTT_WDS_ENTRY_TA_PEER_ID_M 0x3fff0000
  2520. #define HTT_WDS_ENTRY_TA_PEER_ID_S 16
  2521. /* DWORD 0 */
  2522. #define HTT_WDS_ENTRY_VDEV_ID_GET(_var) \
  2523. (((_var) & HTT_WDS_ENTRY_VDEV_ID_M) >> \
  2524. HTT_WDS_ENTRY_VDEV_ID_S)
  2525. #define HTT_WDS_ENTRY_VDEV_ID_SET(_var, _val) \
  2526. do { \
  2527. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_VDEV_ID, _val); \
  2528. ((_var) |= ((_val) << HTT_WDS_ENTRY_VDEV_ID_S)); \
  2529. } while (0)
  2530. #define HTT_WDS_ENTRY_PDEV_ID_GET(_var) \
  2531. (((_var) & HTT_WDS_ENTRY_PDEV_ID_M) >> \
  2532. HTT_WDS_ENTRY_PDEV_ID_S)
  2533. #define HTT_WDS_ENTRY_PDEV_ID_SET(_var, _val) \
  2534. do { \
  2535. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_PDEV_ID, _val); \
  2536. ((_var) |= ((_val) << HTT_WDS_ENTRY_PDEV_ID_S)); \
  2537. } while (0)
  2538. /* DWORD 2 */
  2539. #define HTT_WDS_ENTRY_SA_ADDR_47_32_GET(_var) \
  2540. (((_var) & HTT_WDS_ENTRY_SA_ADDR_47_32_M) >> \
  2541. HTT_WDS_ENTRY_SA_ADDR_47_32_S)
  2542. #define HTT_WDS_ENTRY_SA_ADDR_47_32_SET(_var, _val) \
  2543. do { \
  2544. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_SA_ADDR_47_32, _val); \
  2545. ((_var) |= ((_val) << HTT_WDS_ENTRY_SA_ADDR_47_32_S)); \
  2546. } while (0)
  2547. #define HTT_WDS_ENTRY_TA_PEER_ID_GET(_var) \
  2548. (((_var) & HTT_WDS_ENTRY_TA_PEER_ID_M) >> \
  2549. HTT_WDS_ENTRY_TA_PEER_ID_S)
  2550. #define HTT_WDS_ENTRY_TA_PEER_ID_SET(_var, _val) \
  2551. do { \
  2552. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_TA_PEER_ID, _val); \
  2553. ((_var) |= ((_val) << HTT_WDS_ENTRY_TA_PEER_ID_S)); \
  2554. } while (0)
  2555. /**
  2556. * @brief MAC DMA rx ring setup specification
  2557. * @details
  2558. * To allow for dynamic rx ring reconfiguration and to avoid race
  2559. * conditions, the host SW never directly programs the MAC DMA rx ring(s)
  2560. * it uses. Instead, it sends this message to the target, indicating how
  2561. * the rx ring used by the host should be set up and maintained.
  2562. * The message consists of a 4-octet header followed by 1 or 2 rx ring setup
  2563. * specifications.
  2564. *
  2565. * |31 16|15 8|7 0|
  2566. * |---------------------------------------------------------------|
  2567. * header: | reserved | num rings | msg type |
  2568. * |---------------------------------------------------------------|
  2569. * payload 1: | FW_IDX shadow register physical address (bits 31:0) |
  2570. #if HTT_PADDR64
  2571. * | FW_IDX shadow register physical address (bits 63:32) |
  2572. #endif
  2573. * |---------------------------------------------------------------|
  2574. * | rx ring base physical address (bits 31:0) |
  2575. #if HTT_PADDR64
  2576. * | rx ring base physical address (bits 63:32) |
  2577. #endif
  2578. * |---------------------------------------------------------------|
  2579. * | rx ring buffer size | rx ring length |
  2580. * |---------------------------------------------------------------|
  2581. * | FW_IDX initial value | enabled flags |
  2582. * |---------------------------------------------------------------|
  2583. * | MSDU payload offset | 802.11 header offset |
  2584. * |---------------------------------------------------------------|
  2585. * | PPDU end offset | PPDU start offset |
  2586. * |---------------------------------------------------------------|
  2587. * | MPDU end offset | MPDU start offset |
  2588. * |---------------------------------------------------------------|
  2589. * | MSDU end offset | MSDU start offset |
  2590. * |---------------------------------------------------------------|
  2591. * | frag info offset | rx attention offset |
  2592. * |---------------------------------------------------------------|
  2593. * payload 2, if present, has the same format as payload 1
  2594. * Header fields:
  2595. * - MSG_TYPE
  2596. * Bits 7:0
  2597. * Purpose: identifies this as an rx ring configuration message
  2598. * Value: 0x2
  2599. * - NUM_RINGS
  2600. * Bits 15:8
  2601. * Purpose: indicates whether the host is setting up one rx ring or two
  2602. * Value: 1 or 2
  2603. * Payload:
  2604. * for systems using 64-bit format for bus addresses:
  2605. * - IDX_SHADOW_REG_PADDR_LO
  2606. * Bits 31:0
  2607. * Value: lower 4 bytes of physical address of the host's
  2608. * FW_IDX shadow register
  2609. * - IDX_SHADOW_REG_PADDR_HI
  2610. * Bits 31:0
  2611. * Value: upper 4 bytes of physical address of the host's
  2612. * FW_IDX shadow register
  2613. * - RING_BASE_PADDR_LO
  2614. * Bits 31:0
  2615. * Value: lower 4 bytes of physical address of the host's rx ring
  2616. * - RING_BASE_PADDR_HI
  2617. * Bits 31:0
  2618. * Value: uppper 4 bytes of physical address of the host's rx ring
  2619. * for systems using 32-bit format for bus addresses:
  2620. * - IDX_SHADOW_REG_PADDR
  2621. * Bits 31:0
  2622. * Value: physical address of the host's FW_IDX shadow register
  2623. * - RING_BASE_PADDR
  2624. * Bits 31:0
  2625. * Value: physical address of the host's rx ring
  2626. * - RING_LEN
  2627. * Bits 15:0
  2628. * Value: number of elements in the rx ring
  2629. * - RING_BUF_SZ
  2630. * Bits 31:16
  2631. * Value: size of the buffers referenced by the rx ring, in byte units
  2632. * - ENABLED_FLAGS
  2633. * Bits 15:0
  2634. * Value: 1-bit flags to show whether different rx fields are enabled
  2635. * bit 0: 802.11 header enabled (1) or disabled (0)
  2636. * bit 1: MSDU payload enabled (1) or disabled (0)
  2637. * bit 2: PPDU start enabled (1) or disabled (0)
  2638. * bit 3: PPDU end enabled (1) or disabled (0)
  2639. * bit 4: MPDU start enabled (1) or disabled (0)
  2640. * bit 5: MPDU end enabled (1) or disabled (0)
  2641. * bit 6: MSDU start enabled (1) or disabled (0)
  2642. * bit 7: MSDU end enabled (1) or disabled (0)
  2643. * bit 8: rx attention enabled (1) or disabled (0)
  2644. * bit 9: frag info enabled (1) or disabled (0)
  2645. * bit 10: unicast rx enabled (1) or disabled (0)
  2646. * bit 11: multicast rx enabled (1) or disabled (0)
  2647. * bit 12: ctrl rx enabled (1) or disabled (0)
  2648. * bit 13: mgmt rx enabled (1) or disabled (0)
  2649. * bit 14: null rx enabled (1) or disabled (0)
  2650. * bit 15: phy data rx enabled (1) or disabled (0)
  2651. * - IDX_INIT_VAL
  2652. * Bits 31:16
  2653. * Purpose: Specify the initial value for the FW_IDX.
  2654. * Value: the number of buffers initially present in the host's rx ring
  2655. * - OFFSET_802_11_HDR
  2656. * Bits 15:0
  2657. * Value: offset in QUAD-bytes of 802.11 header from the buffer start
  2658. * - OFFSET_MSDU_PAYLOAD
  2659. * Bits 31:16
  2660. * Value: offset in QUAD-bytes of MSDU payload from the buffer start
  2661. * - OFFSET_PPDU_START
  2662. * Bits 15:0
  2663. * Value: offset in QUAD-bytes of PPDU start rx desc from the buffer start
  2664. * - OFFSET_PPDU_END
  2665. * Bits 31:16
  2666. * Value: offset in QUAD-bytes of PPDU end rx desc from the buffer start
  2667. * - OFFSET_MPDU_START
  2668. * Bits 15:0
  2669. * Value: offset in QUAD-bytes of MPDU start rx desc from the buffer start
  2670. * - OFFSET_MPDU_END
  2671. * Bits 31:16
  2672. * Value: offset in QUAD-bytes of MPDU end rx desc from the buffer start
  2673. * - OFFSET_MSDU_START
  2674. * Bits 15:0
  2675. * Value: offset in QUAD-bytes of MSDU start rx desc from the buffer start
  2676. * - OFFSET_MSDU_END
  2677. * Bits 31:16
  2678. * Value: offset in QUAD-bytes of MSDU end rx desc from the buffer start
  2679. * - OFFSET_RX_ATTN
  2680. * Bits 15:0
  2681. * Value: offset in QUAD-bytes of rx attention word from the buffer start
  2682. * - OFFSET_FRAG_INFO
  2683. * Bits 31:16
  2684. * Value: offset in QUAD-bytes of frag info table
  2685. */
  2686. /* header fields */
  2687. #define HTT_RX_RING_CFG_NUM_RINGS_M 0xff00
  2688. #define HTT_RX_RING_CFG_NUM_RINGS_S 8
  2689. /* payload fields */
  2690. /* for systems using a 64-bit format for bus addresses */
  2691. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_M 0xffffffff
  2692. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_S 0
  2693. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_M 0xffffffff
  2694. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_S 0
  2695. #define HTT_RX_RING_CFG_BASE_PADDR_HI_M 0xffffffff
  2696. #define HTT_RX_RING_CFG_BASE_PADDR_HI_S 0
  2697. #define HTT_RX_RING_CFG_BASE_PADDR_LO_M 0xffffffff
  2698. #define HTT_RX_RING_CFG_BASE_PADDR_LO_S 0
  2699. /* for systems using a 32-bit format for bus addresses */
  2700. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_M 0xffffffff
  2701. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_S 0
  2702. #define HTT_RX_RING_CFG_BASE_PADDR_M 0xffffffff
  2703. #define HTT_RX_RING_CFG_BASE_PADDR_S 0
  2704. #define HTT_RX_RING_CFG_LEN_M 0xffff
  2705. #define HTT_RX_RING_CFG_LEN_S 0
  2706. #define HTT_RX_RING_CFG_BUF_SZ_M 0xffff0000
  2707. #define HTT_RX_RING_CFG_BUF_SZ_S 16
  2708. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_M 0x1
  2709. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_S 0
  2710. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M 0x2
  2711. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S 1
  2712. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_M 0x4
  2713. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_S 2
  2714. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_M 0x8
  2715. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_S 3
  2716. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_M 0x10
  2717. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_S 4
  2718. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_M 0x20
  2719. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_S 5
  2720. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_M 0x40
  2721. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_S 6
  2722. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_M 0x80
  2723. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_S 7
  2724. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_M 0x100
  2725. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_S 8
  2726. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M 0x200
  2727. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S 9
  2728. #define HTT_RX_RING_CFG_ENABLED_UCAST_M 0x400
  2729. #define HTT_RX_RING_CFG_ENABLED_UCAST_S 10
  2730. #define HTT_RX_RING_CFG_ENABLED_MCAST_M 0x800
  2731. #define HTT_RX_RING_CFG_ENABLED_MCAST_S 11
  2732. #define HTT_RX_RING_CFG_ENABLED_CTRL_M 0x1000
  2733. #define HTT_RX_RING_CFG_ENABLED_CTRL_S 12
  2734. #define HTT_RX_RING_CFG_ENABLED_MGMT_M 0x2000
  2735. #define HTT_RX_RING_CFG_ENABLED_MGMT_S 13
  2736. #define HTT_RX_RING_CFG_ENABLED_NULL_M 0x4000
  2737. #define HTT_RX_RING_CFG_ENABLED_NULL_S 14
  2738. #define HTT_RX_RING_CFG_ENABLED_PHY_M 0x8000
  2739. #define HTT_RX_RING_CFG_ENABLED_PHY_S 15
  2740. #define HTT_RX_RING_CFG_IDX_INIT_VAL_M 0xffff0000
  2741. #define HTT_RX_RING_CFG_IDX_INIT_VAL_S 16
  2742. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_M 0xffff
  2743. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_S 0
  2744. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M 0xffff0000
  2745. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S 16
  2746. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_M 0xffff
  2747. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_S 0
  2748. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_M 0xffff0000
  2749. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_S 16
  2750. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_M 0xffff
  2751. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_S 0
  2752. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_M 0xffff0000
  2753. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_S 16
  2754. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_M 0xffff
  2755. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_S 0
  2756. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_M 0xffff0000
  2757. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_S 16
  2758. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_M 0xffff
  2759. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_S 0
  2760. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M 0xffff0000
  2761. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S 16
  2762. #define HTT_RX_RING_CFG_HDR_BYTES 4
  2763. #define HTT_RX_RING_CFG_PAYLD_BYTES_64 44
  2764. #define HTT_RX_RING_CFG_PAYLD_BYTES_32 36
  2765. #if HTT_PADDR64
  2766. #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_64
  2767. #else
  2768. #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_32
  2769. #endif
  2770. #define HTT_RX_RING_CFG_BYTES(num_rings) \
  2771. (HTT_RX_RING_CFG_HDR_BYTES + (num_rings) * HTT_RX_RING_CFG_PAYLD_BYTES)
  2772. #define HTT_RX_RING_CFG_NUM_RINGS_GET(_var) \
  2773. (((_var) & HTT_RX_RING_CFG_NUM_RINGS_M) >> HTT_RX_RING_CFG_NUM_RINGS_S)
  2774. #define HTT_RX_RING_CFG_NUM_RINGS_SET(_var, _val) \
  2775. do { \
  2776. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_NUM_RINGS, _val); \
  2777. ((_var) |= ((_val) << HTT_RX_RING_CFG_NUM_RINGS_S)); \
  2778. } while (0)
  2779. /* degenerate case for 32-bit fields */
  2780. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_GET(_var) (_var)
  2781. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_SET(_var, _val) \
  2782. ((_var) = (_val))
  2783. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_GET(_var) (_var)
  2784. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_SET(_var, _val) \
  2785. ((_var) = (_val))
  2786. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_GET(_var) (_var)
  2787. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_SET(_var, _val) \
  2788. ((_var) = (_val))
  2789. /* degenerate case for 32-bit fields */
  2790. #define HTT_RX_RING_CFG_BASE_PADDR_HI_GET(_var) (_var)
  2791. #define HTT_RX_RING_CFG_BASE_PADDR_HI_SET(_var, _val) \
  2792. ((_var) = (_val))
  2793. #define HTT_RX_RING_CFG_BASE_PADDR_LO_GET(_var) (_var)
  2794. #define HTT_RX_RING_CFG_BASE_PADDR_LO_SET(_var, _val) \
  2795. ((_var) = (_val))
  2796. #define HTT_RX_RING_CFG_BASE_PADDR_GET(_var) (_var)
  2797. #define HTT_RX_RING_CFG_BASE_PADDR_SET(_var, _val) \
  2798. ((_var) = (_val))
  2799. #define HTT_RX_RING_CFG_LEN_GET(_var) \
  2800. (((_var) & HTT_RX_RING_CFG_LEN_M) >> HTT_RX_RING_CFG_LEN_S)
  2801. #define HTT_RX_RING_CFG_LEN_SET(_var, _val) \
  2802. do { \
  2803. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_LEN, _val); \
  2804. ((_var) |= ((_val) << HTT_RX_RING_CFG_LEN_S)); \
  2805. } while (0)
  2806. #define HTT_RX_RING_CFG_BUF_SZ_GET(_var) \
  2807. (((_var) & HTT_RX_RING_CFG_BUF_SZ_M) >> HTT_RX_RING_CFG_BUF_SZ_S)
  2808. #define HTT_RX_RING_CFG_BUF_SZ_SET(_var, _val) \
  2809. do { \
  2810. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_BUF_SZ, _val); \
  2811. ((_var) |= ((_val) << HTT_RX_RING_CFG_BUF_SZ_S)); \
  2812. } while (0)
  2813. #define HTT_RX_RING_CFG_IDX_INIT_VAL_GET(_var) \
  2814. (((_var) & HTT_RX_RING_CFG_IDX_INIT_VAL_M) >> \
  2815. HTT_RX_RING_CFG_IDX_INIT_VAL_S)
  2816. #define HTT_RX_RING_CFG_IDX_INIT_VAL_SET(_var, _val) \
  2817. do { \
  2818. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_IDX_INIT_VAL, _val); \
  2819. ((_var) |= ((_val) << HTT_RX_RING_CFG_IDX_INIT_VAL_S)); \
  2820. } while (0)
  2821. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_GET(_var) \
  2822. (((_var) & HTT_RX_RING_CFG_ENABLED_802_11_HDR_M) >> \
  2823. HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)
  2824. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_SET(_var, _val) \
  2825. do { \
  2826. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_802_11_HDR, _val); \
  2827. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)); \
  2828. } while (0)
  2829. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_GET(_var) \
  2830. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M) >> \
  2831. HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)
  2832. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_SET(_var, _val) \
  2833. do { \
  2834. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD, _val); \
  2835. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)); \
  2836. } while (0)
  2837. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_GET(_var) \
  2838. (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_START_M) >> \
  2839. HTT_RX_RING_CFG_ENABLED_PPDU_START_S)
  2840. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_SET(_var, _val) \
  2841. do { \
  2842. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_START, _val); \
  2843. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_START_S)); \
  2844. } while (0)
  2845. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_GET(_var) \
  2846. (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_END_M) >> \
  2847. HTT_RX_RING_CFG_ENABLED_PPDU_END_S)
  2848. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_SET(_var, _val) \
  2849. do { \
  2850. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_END, _val); \
  2851. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_END_S)); \
  2852. } while (0)
  2853. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_GET(_var) \
  2854. (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_START_M) >> \
  2855. HTT_RX_RING_CFG_ENABLED_MPDU_START_S)
  2856. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_SET(_var, _val) \
  2857. do { \
  2858. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_START, _val); \
  2859. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_START_S)); \
  2860. } while (0)
  2861. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_GET(_var) \
  2862. (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_END_M) >> \
  2863. HTT_RX_RING_CFG_ENABLED_MPDU_END_S)
  2864. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_SET(_var, _val) \
  2865. do { \
  2866. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_END, _val); \
  2867. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_END_S)); \
  2868. } while (0)
  2869. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_GET(_var) \
  2870. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_START_M) >> \
  2871. HTT_RX_RING_CFG_ENABLED_MSDU_START_S)
  2872. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_SET(_var, _val) \
  2873. do { \
  2874. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_START, _val); \
  2875. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_START_S)); \
  2876. } while (0)
  2877. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_GET(_var) \
  2878. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_END_M) >> \
  2879. HTT_RX_RING_CFG_ENABLED_MSDU_END_S)
  2880. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_SET(_var, _val) \
  2881. do { \
  2882. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_END, _val); \
  2883. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_END_S)); \
  2884. } while (0)
  2885. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_GET(_var) \
  2886. (((_var) & HTT_RX_RING_CFG_ENABLED_RX_ATTN_M) >> \
  2887. HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)
  2888. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_SET(_var, _val) \
  2889. do { \
  2890. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_RX_ATTN, _val); \
  2891. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)); \
  2892. } while (0)
  2893. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_GET(_var) \
  2894. (((_var) & HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M) >> \
  2895. HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)
  2896. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_SET(_var, _val) \
  2897. do { \
  2898. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_FRAG_INFO, _val); \
  2899. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)); \
  2900. } while (0)
  2901. #define HTT_RX_RING_CFG_ENABLED_UCAST_GET(_var) \
  2902. (((_var) & HTT_RX_RING_CFG_ENABLED_UCAST_M) >> \
  2903. HTT_RX_RING_CFG_ENABLED_UCAST_S)
  2904. #define HTT_RX_RING_CFG_ENABLED_UCAST_SET(_var, _val) \
  2905. do { \
  2906. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_UCAST, _val); \
  2907. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_UCAST_S)); \
  2908. } while (0)
  2909. #define HTT_RX_RING_CFG_ENABLED_MCAST_GET(_var) \
  2910. (((_var) & HTT_RX_RING_CFG_ENABLED_MCAST_M) >> \
  2911. HTT_RX_RING_CFG_ENABLED_MCAST_S)
  2912. #define HTT_RX_RING_CFG_ENABLED_MCAST_SET(_var, _val) \
  2913. do { \
  2914. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MCAST, _val); \
  2915. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MCAST_S)); \
  2916. } while (0)
  2917. #define HTT_RX_RING_CFG_ENABLED_CTRL_GET(_var) \
  2918. (((_var) & HTT_RX_RING_CFG_ENABLED_CTRL_M) >> \
  2919. HTT_RX_RING_CFG_ENABLED_CTRL_S)
  2920. #define HTT_RX_RING_CFG_ENABLED_CTRL_SET(_var, _val) \
  2921. do { \
  2922. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_CTRL, _val); \
  2923. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_CTRL_S)); \
  2924. } while (0)
  2925. #define HTT_RX_RING_CFG_ENABLED_MGMT_GET(_var) \
  2926. (((_var) & HTT_RX_RING_CFG_ENABLED_MGMT_M) >> \
  2927. HTT_RX_RING_CFG_ENABLED_MGMT_S)
  2928. #define HTT_RX_RING_CFG_ENABLED_MGMT_SET(_var, _val) \
  2929. do { \
  2930. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MGMT, _val); \
  2931. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MGMT_S)); \
  2932. } while (0)
  2933. #define HTT_RX_RING_CFG_ENABLED_NULL_GET(_var) \
  2934. (((_var) & HTT_RX_RING_CFG_ENABLED_NULL_M) >> \
  2935. HTT_RX_RING_CFG_ENABLED_NULL_S)
  2936. #define HTT_RX_RING_CFG_ENABLED_NULL_SET(_var, _val) \
  2937. do { \
  2938. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_NULL, _val); \
  2939. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_NULL_S)); \
  2940. } while (0)
  2941. #define HTT_RX_RING_CFG_ENABLED_PHY_GET(_var) \
  2942. (((_var) & HTT_RX_RING_CFG_ENABLED_PHY_M) >> \
  2943. HTT_RX_RING_CFG_ENABLED_PHY_S)
  2944. #define HTT_RX_RING_CFG_ENABLED_PHY_SET(_var, _val) \
  2945. do { \
  2946. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PHY, _val); \
  2947. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PHY_S)); \
  2948. } while (0)
  2949. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_GET(_var) \
  2950. (((_var) & HTT_RX_RING_CFG_OFFSET_802_11_HDR_M) >> \
  2951. HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)
  2952. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_SET(_var, _val) \
  2953. do { \
  2954. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_802_11_HDR, _val); \
  2955. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)); \
  2956. } while (0)
  2957. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_GET(_var) \
  2958. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M) >> \
  2959. HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)
  2960. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_SET(_var, _val) \
  2961. do { \
  2962. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD, _val); \
  2963. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)); \
  2964. } while (0)
  2965. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_GET(_var) \
  2966. (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_START_M) >> \
  2967. HTT_RX_RING_CFG_OFFSET_PPDU_START_S)
  2968. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_SET(_var, _val) \
  2969. do { \
  2970. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_START, _val); \
  2971. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_START_S)); \
  2972. } while (0)
  2973. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_GET(_var) \
  2974. (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_END_M) >> \
  2975. HTT_RX_RING_CFG_OFFSET_PPDU_END_S)
  2976. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_SET(_var, _val) \
  2977. do { \
  2978. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_END, _val); \
  2979. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_END_S)); \
  2980. } while (0)
  2981. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_GET(_var) \
  2982. (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_START_M) >> \
  2983. HTT_RX_RING_CFG_OFFSET_MPDU_START_S)
  2984. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_SET(_var, _val) \
  2985. do { \
  2986. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_START, _val); \
  2987. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_START_S)); \
  2988. } while (0)
  2989. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_GET(_var) \
  2990. (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_END_M) >> \
  2991. HTT_RX_RING_CFG_OFFSET_MPDU_END_S)
  2992. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_SET(_var, _val) \
  2993. do { \
  2994. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_END, _val); \
  2995. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_END_S)); \
  2996. } while (0)
  2997. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_GET(_var) \
  2998. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_START_M) >> \
  2999. HTT_RX_RING_CFG_OFFSET_MSDU_START_S)
  3000. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_SET(_var, _val) \
  3001. do { \
  3002. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_START, _val); \
  3003. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_START_S)); \
  3004. } while (0)
  3005. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_GET(_var) \
  3006. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_END_M) >> \
  3007. HTT_RX_RING_CFG_OFFSET_MSDU_END_S)
  3008. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_SET(_var, _val) \
  3009. do { \
  3010. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_END, _val); \
  3011. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_END_S)); \
  3012. } while (0)
  3013. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_GET(_var) \
  3014. (((_var) & HTT_RX_RING_CFG_OFFSET_RX_ATTN_M) >> \
  3015. HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)
  3016. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_SET(_var, _val) \
  3017. do { \
  3018. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_RX_ATTN, _val); \
  3019. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)); \
  3020. } while (0)
  3021. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_GET(_var) \
  3022. (((_var) & HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M) >> \
  3023. HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)
  3024. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_SET(_var, _val) \
  3025. do { \
  3026. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_FRAG_INFO, _val); \
  3027. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)); \
  3028. } while (0)
  3029. /**
  3030. * @brief host -> target FW statistics retrieve
  3031. *
  3032. * @details
  3033. * The following field definitions describe the format of the HTT host
  3034. * to target FW stats retrieve message. The message specifies the type of
  3035. * stats host wants to retrieve.
  3036. *
  3037. * |31 24|23 16|15 8|7 0|
  3038. * |-----------------------------------------------------------|
  3039. * | stats types request bitmask | msg type |
  3040. * |-----------------------------------------------------------|
  3041. * | stats types reset bitmask | reserved |
  3042. * |-----------------------------------------------------------|
  3043. * | stats type | config value |
  3044. * |-----------------------------------------------------------|
  3045. * | cookie LSBs |
  3046. * |-----------------------------------------------------------|
  3047. * | cookie MSBs |
  3048. * |-----------------------------------------------------------|
  3049. * Header fields:
  3050. * - MSG_TYPE
  3051. * Bits 7:0
  3052. * Purpose: identifies this is a stats upload request message
  3053. * Value: 0x3
  3054. * - UPLOAD_TYPES
  3055. * Bits 31:8
  3056. * Purpose: identifies which types of FW statistics to upload
  3057. * Value: mask with bits set in positions defined by htt_dbg_stats_type
  3058. * - RESET_TYPES
  3059. * Bits 31:8
  3060. * Purpose: identifies which types of FW statistics to reset
  3061. * Value: mask with bits set in positions defined by htt_dbg_stats_type
  3062. * - CFG_VAL
  3063. * Bits 23:0
  3064. * Purpose: give an opaque configuration value to the specified stats type
  3065. * Value: stats-type specific configuration value
  3066. * if stats type == tx PPDU log, then CONFIG_VAL has the format:
  3067. * bits 7:0 - how many per-MPDU byte counts to include in a record
  3068. * bits 15:8 - how many per-MPDU MSDU counts to include in a record
  3069. * bits 23:16 - how many per-MSDU byte counts to include in a record
  3070. * - CFG_STAT_TYPE
  3071. * Bits 31:24
  3072. * Purpose: specify which stats type (if any) the config value applies to
  3073. * Value: htt_dbg_stats_type value, or 0xff if the message doesn't have
  3074. * a valid configuration specification
  3075. * - COOKIE_LSBS
  3076. * Bits 31:0
  3077. * Purpose: Provide a mechanism to match a target->host stats confirmation
  3078. * message with its preceding host->target stats request message.
  3079. * Value: LSBs of the opaque cookie specified by the host-side requestor
  3080. * - COOKIE_MSBS
  3081. * Bits 31:0
  3082. * Purpose: Provide a mechanism to match a target->host stats confirmation
  3083. * message with its preceding host->target stats request message.
  3084. * Value: MSBs of the opaque cookie specified by the host-side requestor
  3085. */
  3086. #define HTT_H2T_STATS_REQ_MSG_SZ 20 /* bytes */
  3087. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_INVALID 0xff
  3088. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_M 0xffffff00
  3089. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_S 8
  3090. #define HTT_H2T_STATS_REQ_RESET_TYPES_M 0xffffff00
  3091. #define HTT_H2T_STATS_REQ_RESET_TYPES_S 8
  3092. #define HTT_H2T_STATS_REQ_CFG_VAL_M 0x00ffffff
  3093. #define HTT_H2T_STATS_REQ_CFG_VAL_S 0
  3094. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M 0xff000000
  3095. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S 24
  3096. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_GET(_var) \
  3097. (((_var) & HTT_H2T_STATS_REQ_UPLOAD_TYPES_M) >> \
  3098. HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)
  3099. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_SET(_var, _val) \
  3100. do { \
  3101. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_UPLOAD_TYPES, _val); \
  3102. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)); \
  3103. } while (0)
  3104. #define HTT_H2T_STATS_REQ_RESET_TYPES_GET(_var) \
  3105. (((_var) & HTT_H2T_STATS_REQ_RESET_TYPES_M) >> \
  3106. HTT_H2T_STATS_REQ_RESET_TYPES_S)
  3107. #define HTT_H2T_STATS_REQ_RESET_TYPES_SET(_var, _val) \
  3108. do { \
  3109. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_RESET_TYPES, _val); \
  3110. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_RESET_TYPES_S)); \
  3111. } while (0)
  3112. #define HTT_H2T_STATS_REQ_CFG_VAL_GET(_var) \
  3113. (((_var) & HTT_H2T_STATS_REQ_CFG_VAL_M) >> \
  3114. HTT_H2T_STATS_REQ_CFG_VAL_S)
  3115. #define HTT_H2T_STATS_REQ_CFG_VAL_SET(_var, _val) \
  3116. do { \
  3117. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_VAL, _val); \
  3118. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_VAL_S)); \
  3119. } while (0)
  3120. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_GET(_var) \
  3121. (((_var) & HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M) >> \
  3122. HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)
  3123. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_SET(_var, _val) \
  3124. do { \
  3125. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_STAT_TYPE, _val); \
  3126. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)); \
  3127. } while (0)
  3128. /**
  3129. * @brief host -> target HTT out-of-band sync request
  3130. *
  3131. * @details
  3132. * The HTT SYNC tells the target to suspend processing of subsequent
  3133. * HTT host-to-target messages until some other target agent locally
  3134. * informs the target HTT FW that the current sync counter is equal to
  3135. * or greater than (in a modulo sense) the sync counter specified in
  3136. * the SYNC message.
  3137. * This allows other host-target components to synchronize their operation
  3138. * with HTT, e.g. to ensure that tx frames don't get transmitted until a
  3139. * security key has been downloaded to and activated by the target.
  3140. * In the absence of any explicit synchronization counter value
  3141. * specification, the target HTT FW will use zero as the default current
  3142. * sync value.
  3143. *
  3144. * |31 24|23 16|15 8|7 0|
  3145. * |-----------------------------------------------------------|
  3146. * | reserved | sync count | msg type |
  3147. * |-----------------------------------------------------------|
  3148. * Header fields:
  3149. * - MSG_TYPE
  3150. * Bits 7:0
  3151. * Purpose: identifies this as a sync message
  3152. * Value: 0x4
  3153. * - SYNC_COUNT
  3154. * Bits 15:8
  3155. * Purpose: specifies what sync value the HTT FW will wait for from
  3156. * an out-of-band specification to resume its operation
  3157. * Value: in-band sync counter value to compare against the out-of-band
  3158. * counter spec.
  3159. * The HTT target FW will suspend its host->target message processing
  3160. * as long as
  3161. * 0 < (in-band sync counter - out-of-band sync counter) & 0xff < 128
  3162. */
  3163. #define HTT_H2T_SYNC_MSG_SZ 4
  3164. #define HTT_H2T_SYNC_COUNT_M 0x0000ff00
  3165. #define HTT_H2T_SYNC_COUNT_S 8
  3166. #define HTT_H2T_SYNC_COUNT_GET(_var) \
  3167. (((_var) & HTT_H2T_SYNC_COUNT_M) >> \
  3168. HTT_H2T_SYNC_COUNT_S)
  3169. #define HTT_H2T_SYNC_COUNT_SET(_var, _val) \
  3170. do { \
  3171. HTT_CHECK_SET_VAL(HTT_H2T_SYNC_COUNT, _val); \
  3172. ((_var) |= ((_val) << HTT_H2T_SYNC_COUNT_S)); \
  3173. } while (0)
  3174. /**
  3175. * @brief HTT aggregation configuration
  3176. */
  3177. #define HTT_AGGR_CFG_MSG_SZ 4
  3178. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M 0xff00
  3179. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S 8
  3180. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M 0x1f0000
  3181. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S 16
  3182. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_GET(_var) \
  3183. (((_var) & HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M) >> \
  3184. HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)
  3185. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_SET(_var, _val) \
  3186. do { \
  3187. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM, _val); \
  3188. ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)); \
  3189. } while (0)
  3190. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
  3191. (((_var) & HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M) >> \
  3192. HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)
  3193. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
  3194. do { \
  3195. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM, _val); \
  3196. ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)); \
  3197. } while (0)
  3198. /**
  3199. * @brief host -> target HTT configure max amsdu info per vdev
  3200. *
  3201. * @details
  3202. * The HTT AGGR CFG EX tells the target to configure max_amsdu info per vdev
  3203. *
  3204. * |31 21|20 16|15 8|7 0|
  3205. * |-----------------------------------------------------------|
  3206. * | reserved | vdev id | max amsdu | msg type |
  3207. * |-----------------------------------------------------------|
  3208. * Header fields:
  3209. * - MSG_TYPE
  3210. * Bits 7:0
  3211. * Purpose: identifies this as a aggr cfg ex message
  3212. * Value: 0xa
  3213. * - MAX_NUM_AMSDU_SUBFRM
  3214. * Bits 15:8
  3215. * Purpose: max MSDUs per A-MSDU
  3216. * - VDEV_ID
  3217. * Bits 20:16
  3218. * Purpose: ID of the vdev to which this limit is applied
  3219. */
  3220. #define HTT_AGGR_CFG_EX_MSG_SZ 4
  3221. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M 0xff00
  3222. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S 8
  3223. #define HTT_AGGR_CFG_EX_VDEV_ID_M 0x1f0000
  3224. #define HTT_AGGR_CFG_EX_VDEV_ID_S 16
  3225. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
  3226. (((_var) & HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M) >> \
  3227. HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)
  3228. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
  3229. do { \
  3230. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM, _val); \
  3231. ((_var) |= ((_val) << HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)); \
  3232. } while (0)
  3233. #define HTT_AGGR_CFG_EX_VDEV_ID_GET(_var) \
  3234. (((_var) & HTT_AGGR_CFG_EX_VDEV_ID_M) >> \
  3235. HTT_AGGR_CFG_EX_VDEV_ID_S)
  3236. #define HTT_AGGR_CFG_EX_VDEV_ID_SET(_var, _val) \
  3237. do { \
  3238. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_VDEV_ID, _val); \
  3239. ((_var) |= ((_val) << HTT_AGGR_CFG_EX_VDEV_ID_S)); \
  3240. } while (0)
  3241. /**
  3242. * @brief HTT WDI_IPA Config Message
  3243. *
  3244. * @details
  3245. * The HTT WDI_IPA config message is created/sent by host at driver
  3246. * init time. It contains information about data structures used on
  3247. * WDI_IPA TX and RX path.
  3248. * TX CE ring is used for pushing packet metadata from IPA uC
  3249. * to WLAN FW
  3250. * TX Completion ring is used for generating TX completions from
  3251. * WLAN FW to IPA uC
  3252. * RX Indication ring is used for indicating RX packets from FW
  3253. * to IPA uC
  3254. * RX Ring2 is used as either completion ring or as second
  3255. * indication ring. when Ring2 is used as completion ring, IPA uC
  3256. * puts completed RX packet meta data to Ring2. when Ring2 is used
  3257. * as second indication ring, RX packets for LTE-WLAN aggregation are
  3258. * indicated in Ring2, other RX packets (e.g. hotspot related) are
  3259. * indicated in RX Indication ring. Please see WDI_IPA specification
  3260. * for more details.
  3261. * |31 24|23 16|15 8|7 0|
  3262. * |----------------+----------------+----------------+----------------|
  3263. * | tx pkt pool size | Rsvd | msg_type |
  3264. * |-------------------------------------------------------------------|
  3265. * | tx comp ring base (bits 31:0) |
  3266. #if HTT_PADDR64
  3267. * | tx comp ring base (bits 63:32) |
  3268. #endif
  3269. * |-------------------------------------------------------------------|
  3270. * | tx comp ring size |
  3271. * |-------------------------------------------------------------------|
  3272. * | tx comp WR_IDX physical address (bits 31:0) |
  3273. #if HTT_PADDR64
  3274. * | tx comp WR_IDX physical address (bits 63:32) |
  3275. #endif
  3276. * |-------------------------------------------------------------------|
  3277. * | tx CE WR_IDX physical address (bits 31:0) |
  3278. #if HTT_PADDR64
  3279. * | tx CE WR_IDX physical address (bits 63:32) |
  3280. #endif
  3281. * |-------------------------------------------------------------------|
  3282. * | rx indication ring base (bits 31:0) |
  3283. #if HTT_PADDR64
  3284. * | rx indication ring base (bits 63:32) |
  3285. #endif
  3286. * |-------------------------------------------------------------------|
  3287. * | rx indication ring size |
  3288. * |-------------------------------------------------------------------|
  3289. * | rx ind RD_IDX physical address (bits 31:0) |
  3290. #if HTT_PADDR64
  3291. * | rx ind RD_IDX physical address (bits 63:32) |
  3292. #endif
  3293. * |-------------------------------------------------------------------|
  3294. * | rx ind WR_IDX physical address (bits 31:0) |
  3295. #if HTT_PADDR64
  3296. * | rx ind WR_IDX physical address (bits 63:32) |
  3297. #endif
  3298. * |-------------------------------------------------------------------|
  3299. * |-------------------------------------------------------------------|
  3300. * | rx ring2 base (bits 31:0) |
  3301. #if HTT_PADDR64
  3302. * | rx ring2 base (bits 63:32) |
  3303. #endif
  3304. * |-------------------------------------------------------------------|
  3305. * | rx ring2 size |
  3306. * |-------------------------------------------------------------------|
  3307. * | rx ring2 RD_IDX physical address (bits 31:0) |
  3308. #if HTT_PADDR64
  3309. * | rx ring2 RD_IDX physical address (bits 63:32) |
  3310. #endif
  3311. * |-------------------------------------------------------------------|
  3312. * | rx ring2 WR_IDX physical address (bits 31:0) |
  3313. #if HTT_PADDR64
  3314. * | rx ring2 WR_IDX physical address (bits 63:32) |
  3315. #endif
  3316. * |-------------------------------------------------------------------|
  3317. *
  3318. * Header fields:
  3319. * Header fields:
  3320. * - MSG_TYPE
  3321. * Bits 7:0
  3322. * Purpose: Identifies this as WDI_IPA config message
  3323. * value: = 0x8
  3324. * - TX_PKT_POOL_SIZE
  3325. * Bits 15:0
  3326. * Purpose: Total number of TX packet buffer pool allocated by Host for
  3327. * WDI_IPA TX path
  3328. * For systems using 32-bit format for bus addresses:
  3329. * - TX_COMP_RING_BASE_ADDR
  3330. * Bits 31:0
  3331. * Purpose: TX Completion Ring base address in DDR
  3332. * - TX_COMP_RING_SIZE
  3333. * Bits 31:0
  3334. * Purpose: TX Completion Ring size (must be power of 2)
  3335. * - TX_COMP_WR_IDX_ADDR
  3336. * Bits 31:0
  3337. * Purpose: IPA doorbell register address OR DDR address where WIFI FW
  3338. * updates the Write Index for WDI_IPA TX completion ring
  3339. * - TX_CE_WR_IDX_ADDR
  3340. * Bits 31:0
  3341. * Purpose: DDR address where IPA uC
  3342. * updates the WR Index for TX CE ring
  3343. * (needed for fusion platforms)
  3344. * - RX_IND_RING_BASE_ADDR
  3345. * Bits 31:0
  3346. * Purpose: RX Indication Ring base address in DDR
  3347. * - RX_IND_RING_SIZE
  3348. * Bits 31:0
  3349. * Purpose: RX Indication Ring size
  3350. * - RX_IND_RD_IDX_ADDR
  3351. * Bits 31:0
  3352. * Purpose: DDR address where IPA uC updates the Read Index for WDI_IPA
  3353. * RX indication ring
  3354. * - RX_IND_WR_IDX_ADDR
  3355. * Bits 31:0
  3356. * Purpose: IPA doorbell register address OR DDR address where WIFI FW
  3357. * updates the Write Index for WDI_IPA RX indication ring
  3358. * - RX_RING2_BASE_ADDR
  3359. * Bits 31:0
  3360. * Purpose: Second RX Ring(Indication or completion)base address in DDR
  3361. * - RX_RING2_SIZE
  3362. * Bits 31:0
  3363. * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
  3364. * - RX_RING2_RD_IDX_ADDR
  3365. * Bits 31:0
  3366. * Purpose: If Second RX ring is Indication ring, DDR address where
  3367. * IPA uC updates the Read Index for Ring2.
  3368. * If Second RX ring is completion ring, this is NOT used
  3369. * - RX_RING2_WR_IDX_ADDR
  3370. * Bits 31:0
  3371. * Purpose: If Second RX ring is Indication ring, DDR address where
  3372. * WIFI FW updates the Write Index for WDI_IPA RX ring2
  3373. * If second RX ring is completion ring, DDR address where
  3374. * IPA uC updates the Write Index for Ring 2.
  3375. * For systems using 64-bit format for bus addresses:
  3376. * - TX_COMP_RING_BASE_ADDR_LO
  3377. * Bits 31:0
  3378. * Purpose: Lower 4 bytes of TX Completion Ring base physical address in DDR
  3379. * - TX_COMP_RING_BASE_ADDR_HI
  3380. * Bits 31:0
  3381. * Purpose: Higher 4 bytes of TX Completion Ring base physical address in DDR
  3382. * - TX_COMP_RING_SIZE
  3383. * Bits 31:0
  3384. * Purpose: TX Completion Ring size (must be power of 2)
  3385. * - TX_COMP_WR_IDX_ADDR_LO
  3386. * Bits 31:0
  3387. * Purpose: Lower 4 bytes of IPA doorbell register address OR
  3388. * Lower 4 bytes of DDR address where WIFI FW
  3389. * updates the Write Index for WDI_IPA TX completion ring
  3390. * - TX_COMP_WR_IDX_ADDR_HI
  3391. * Bits 31:0
  3392. * Purpose: Higher 4 bytes of IPA doorbell register address OR
  3393. * Higher 4 bytes of DDR address where WIFI FW
  3394. * updates the Write Index for WDI_IPA TX completion ring
  3395. * - TX_CE_WR_IDX_ADDR_LO
  3396. * Bits 31:0
  3397. * Purpose: Lower 4 bytes of DDR address where IPA uC
  3398. * updates the WR Index for TX CE ring
  3399. * (needed for fusion platforms)
  3400. * - TX_CE_WR_IDX_ADDR_HI
  3401. * Bits 31:0
  3402. * Purpose: Higher 4 bytes of DDR address where IPA uC
  3403. * updates the WR Index for TX CE ring
  3404. * (needed for fusion platforms)
  3405. * - RX_IND_RING_BASE_ADDR_LO
  3406. * Bits 31:0
  3407. * Purpose: Lower 4 bytes of RX Indication Ring base address in DDR
  3408. * - RX_IND_RING_BASE_ADDR_HI
  3409. * Bits 31:0
  3410. * Purpose: Higher 4 bytes of RX Indication Ring base address in DDR
  3411. * - RX_IND_RING_SIZE
  3412. * Bits 31:0
  3413. * Purpose: RX Indication Ring size
  3414. * - RX_IND_RD_IDX_ADDR_LO
  3415. * Bits 31:0
  3416. * Purpose: Lower 4 bytes of DDR address where IPA uC updates the Read Index
  3417. * for WDI_IPA RX indication ring
  3418. * - RX_IND_RD_IDX_ADDR_HI
  3419. * Bits 31:0
  3420. * Purpose: Higher 4 bytes of DDR address where IPA uC updates the Read Index
  3421. * for WDI_IPA RX indication ring
  3422. * - RX_IND_WR_IDX_ADDR_LO
  3423. * Bits 31:0
  3424. * Purpose: Lower 4 bytes of IPA doorbell register address OR
  3425. * Lower 4 bytes of DDR address where WIFI FW
  3426. * updates the Write Index for WDI_IPA RX indication ring
  3427. * - RX_IND_WR_IDX_ADDR_HI
  3428. * Bits 31:0
  3429. * Purpose: Higher 4 bytes of IPA doorbell register address OR
  3430. * Higher 4 bytes of DDR address where WIFI FW
  3431. * updates the Write Index for WDI_IPA RX indication ring
  3432. * - RX_RING2_BASE_ADDR_LO
  3433. * Bits 31:0
  3434. * Purpose: Lower 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
  3435. * - RX_RING2_BASE_ADDR_HI
  3436. * Bits 31:0
  3437. * Purpose: Higher 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
  3438. * - RX_RING2_SIZE
  3439. * Bits 31:0
  3440. * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
  3441. * - RX_RING2_RD_IDX_ADDR_LO
  3442. * Bits 31:0
  3443. * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
  3444. * DDR address where IPA uC updates the Read Index for Ring2.
  3445. * If Second RX ring is completion ring, this is NOT used
  3446. * - RX_RING2_RD_IDX_ADDR_HI
  3447. * Bits 31:0
  3448. * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
  3449. * DDR address where IPA uC updates the Read Index for Ring2.
  3450. * If Second RX ring is completion ring, this is NOT used
  3451. * - RX_RING2_WR_IDX_ADDR_LO
  3452. * Bits 31:0
  3453. * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
  3454. * DDR address where WIFI FW updates the Write Index
  3455. * for WDI_IPA RX ring2
  3456. * If second RX ring is completion ring, lower 4 bytes of
  3457. * DDR address where IPA uC updates the Write Index for Ring 2.
  3458. * - RX_RING2_WR_IDX_ADDR_HI
  3459. * Bits 31:0
  3460. * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
  3461. * DDR address where WIFI FW updates the Write Index
  3462. * for WDI_IPA RX ring2
  3463. * If second RX ring is completion ring, higher 4 bytes of
  3464. * DDR address where IPA uC updates the Write Index for Ring 2.
  3465. */
  3466. #if HTT_PADDR64
  3467. #define HTT_WDI_IPA_CFG_SZ 88 /* bytes */
  3468. #else
  3469. #define HTT_WDI_IPA_CFG_SZ 52 /* bytes */
  3470. #endif
  3471. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M 0xffff0000
  3472. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S 16
  3473. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M 0xffffffff
  3474. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S 0
  3475. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M 0xffffffff
  3476. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S 0
  3477. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M 0xffffffff
  3478. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S 0
  3479. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M 0xffffffff
  3480. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S 0
  3481. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M 0xffffffff
  3482. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S 0
  3483. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M 0xffffffff
  3484. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S 0
  3485. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M 0xffffffff
  3486. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S 0
  3487. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M 0xffffffff
  3488. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S 0
  3489. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M 0xffffffff
  3490. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S 0
  3491. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M 0xffffffff
  3492. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S 0
  3493. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M 0xffffffff
  3494. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S 0
  3495. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M 0xffffffff
  3496. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S 0
  3497. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M 0xffffffff
  3498. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S 0
  3499. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M 0xffffffff
  3500. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S 0
  3501. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M 0xffffffff
  3502. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S 0
  3503. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M 0xffffffff
  3504. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S 0
  3505. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M 0xffffffff
  3506. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S 0
  3507. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M 0xffffffff
  3508. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S 0
  3509. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M 0xffffffff
  3510. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S 0
  3511. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M 0xffffffff
  3512. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S 0
  3513. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M 0xffffffff
  3514. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S 0
  3515. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M 0xffffffff
  3516. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S 0
  3517. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M 0xffffffff
  3518. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S 0
  3519. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_M 0xffffffff
  3520. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_S 0
  3521. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M 0xffffffff
  3522. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S 0
  3523. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M 0xffffffff
  3524. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S 0
  3525. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M 0xffffffff
  3526. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S 0
  3527. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M 0xffffffff
  3528. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S 0
  3529. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M 0xffffffff
  3530. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S 0
  3531. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M 0xffffffff
  3532. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S 0
  3533. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_GET(_var) \
  3534. (((_var) & HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M) >> HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)
  3535. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_SET(_var, _val) \
  3536. do { \
  3537. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE, _val); \
  3538. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)); \
  3539. } while (0)
  3540. /* for systems using 32-bit format for bus addr */
  3541. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_GET(_var) \
  3542. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)
  3543. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_SET(_var, _val) \
  3544. do { \
  3545. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR, _val); \
  3546. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)); \
  3547. } while (0)
  3548. /* for systems using 64-bit format for bus addr */
  3549. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_GET(_var) \
  3550. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)
  3551. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_SET(_var, _val) \
  3552. do { \
  3553. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI, _val); \
  3554. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)); \
  3555. } while (0)
  3556. /* for systems using 64-bit format for bus addr */
  3557. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_GET(_var) \
  3558. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)
  3559. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_SET(_var, _val) \
  3560. do { \
  3561. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO, _val); \
  3562. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)); \
  3563. } while (0)
  3564. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_GET(_var) \
  3565. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)
  3566. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_SET(_var, _val) \
  3567. do { \
  3568. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE, _val); \
  3569. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)); \
  3570. } while (0)
  3571. /* for systems using 32-bit format for bus addr */
  3572. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_GET(_var) \
  3573. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)
  3574. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_SET(_var, _val) \
  3575. do { \
  3576. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR, _val); \
  3577. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)); \
  3578. } while (0)
  3579. /* for systems using 64-bit format for bus addr */
  3580. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_GET(_var) \
  3581. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)
  3582. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_SET(_var, _val) \
  3583. do { \
  3584. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI, _val); \
  3585. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)); \
  3586. } while (0)
  3587. /* for systems using 64-bit format for bus addr */
  3588. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_GET(_var) \
  3589. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)
  3590. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_SET(_var, _val) \
  3591. do { \
  3592. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO, _val); \
  3593. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)); \
  3594. } while (0)
  3595. /* for systems using 32-bit format for bus addr */
  3596. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_GET(_var) \
  3597. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)
  3598. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_SET(_var, _val) \
  3599. do { \
  3600. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR, _val); \
  3601. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)); \
  3602. } while (0)
  3603. /* for systems using 64-bit format for bus addr */
  3604. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_GET(_var) \
  3605. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)
  3606. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_SET(_var, _val) \
  3607. do { \
  3608. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI, _val); \
  3609. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)); \
  3610. } while (0)
  3611. /* for systems using 64-bit format for bus addr */
  3612. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_GET(_var) \
  3613. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)
  3614. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_SET(_var, _val) \
  3615. do { \
  3616. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO, _val); \
  3617. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)); \
  3618. } while (0)
  3619. /* for systems using 32-bit format for bus addr */
  3620. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_GET(_var) \
  3621. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)
  3622. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_SET(_var, _val) \
  3623. do { \
  3624. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR, _val); \
  3625. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)); \
  3626. } while (0)
  3627. /* for systems using 64-bit format for bus addr */
  3628. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_GET(_var) \
  3629. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)
  3630. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_SET(_var, _val) \
  3631. do { \
  3632. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI, _val); \
  3633. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)); \
  3634. } while (0)
  3635. /* for systems using 64-bit format for bus addr */
  3636. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_GET(_var) \
  3637. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)
  3638. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_SET(_var, _val) \
  3639. do { \
  3640. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO, _val); \
  3641. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)); \
  3642. } while (0)
  3643. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_GET(_var) \
  3644. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)
  3645. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_SET(_var, _val) \
  3646. do { \
  3647. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_SIZE, _val); \
  3648. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)); \
  3649. } while (0)
  3650. /* for systems using 32-bit format for bus addr */
  3651. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_GET(_var) \
  3652. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)
  3653. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_SET(_var, _val) \
  3654. do { \
  3655. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR, _val); \
  3656. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)); \
  3657. } while (0)
  3658. /* for systems using 64-bit format for bus addr */
  3659. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_GET(_var) \
  3660. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)
  3661. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_SET(_var, _val) \
  3662. do { \
  3663. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI, _val); \
  3664. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)); \
  3665. } while (0)
  3666. /* for systems using 64-bit format for bus addr */
  3667. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_GET(_var) \
  3668. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)
  3669. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_SET(_var, _val) \
  3670. do { \
  3671. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO, _val); \
  3672. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)); \
  3673. } while (0)
  3674. /* for systems using 32-bit format for bus addr */
  3675. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_GET(_var) \
  3676. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)
  3677. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_SET(_var, _val) \
  3678. do { \
  3679. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR, _val); \
  3680. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)); \
  3681. } while (0)
  3682. /* for systems using 64-bit format for bus addr */
  3683. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_GET(_var) \
  3684. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)
  3685. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_SET(_var, _val) \
  3686. do { \
  3687. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI, _val); \
  3688. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)); \
  3689. } while (0)
  3690. /* for systems using 64-bit format for bus addr */
  3691. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_GET(_var) \
  3692. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)
  3693. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_SET(_var, _val) \
  3694. do { \
  3695. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO, _val); \
  3696. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)); \
  3697. } while (0)
  3698. /* for systems using 32-bit format for bus addr */
  3699. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_GET(_var) \
  3700. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)
  3701. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_SET(_var, _val) \
  3702. do { \
  3703. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR, _val); \
  3704. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)); \
  3705. } while (0)
  3706. /* for systems using 64-bit format for bus addr */
  3707. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_GET(_var) \
  3708. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)
  3709. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_SET(_var, _val) \
  3710. do { \
  3711. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI, _val); \
  3712. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)); \
  3713. } while (0)
  3714. /* for systems using 64-bit format for bus addr */
  3715. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_GET(_var) \
  3716. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)
  3717. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_SET(_var, _val) \
  3718. do { \
  3719. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO, _val); \
  3720. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)); \
  3721. } while (0)
  3722. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_GET(_var) \
  3723. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_SIZE_M) >> HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)
  3724. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_SET(_var, _val) \
  3725. do { \
  3726. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_SIZE, _val); \
  3727. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)); \
  3728. } while (0)
  3729. /* for systems using 32-bit format for bus addr */
  3730. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_GET(_var) \
  3731. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)
  3732. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_SET(_var, _val) \
  3733. do { \
  3734. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR, _val); \
  3735. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)); \
  3736. } while (0)
  3737. /* for systems using 64-bit format for bus addr */
  3738. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_GET(_var) \
  3739. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)
  3740. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_SET(_var, _val) \
  3741. do { \
  3742. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI, _val); \
  3743. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)); \
  3744. } while (0)
  3745. /* for systems using 64-bit format for bus addr */
  3746. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_GET(_var) \
  3747. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)
  3748. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_SET(_var, _val) \
  3749. do { \
  3750. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO, _val); \
  3751. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)); \
  3752. } while (0)
  3753. /* for systems using 32-bit format for bus addr */
  3754. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_GET(_var) \
  3755. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)
  3756. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_SET(_var, _val) \
  3757. do { \
  3758. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR, _val); \
  3759. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)); \
  3760. } while (0)
  3761. /* for systems using 64-bit format for bus addr */
  3762. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_GET(_var) \
  3763. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)
  3764. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_SET(_var, _val) \
  3765. do { \
  3766. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI, _val); \
  3767. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)); \
  3768. } while (0)
  3769. /* for systems using 64-bit format for bus addr */
  3770. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_GET(_var) \
  3771. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)
  3772. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_SET(_var, _val) \
  3773. do { \
  3774. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO, _val); \
  3775. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)); \
  3776. } while (0)
  3777. /*
  3778. * TEMPLATE_HTT_WDI_IPA_CONFIG_T:
  3779. * This macro defines a htt_wdi_ipa_configXXX_t in which any physical
  3780. * addresses are stored in a XXX-bit field.
  3781. * This macro is used to define both htt_wdi_ipa_config32_t and
  3782. * htt_wdi_ipa_config64_t structs.
  3783. */
  3784. #define TEMPLATE_HTT_WDI_IPA_CONFIG_T(_paddr_bits_, \
  3785. _paddr__tx_comp_ring_base_addr_, \
  3786. _paddr__tx_comp_wr_idx_addr_, \
  3787. _paddr__tx_ce_wr_idx_addr_, \
  3788. _paddr__rx_ind_ring_base_addr_, \
  3789. _paddr__rx_ind_rd_idx_addr_, \
  3790. _paddr__rx_ind_wr_idx_addr_, \
  3791. _paddr__rx_ring2_base_addr_,\
  3792. _paddr__rx_ring2_rd_idx_addr_,\
  3793. _paddr__rx_ring2_wr_idx_addr_) \
  3794. PREPACK struct htt_wdi_ipa_cfg ## _paddr_bits_ ## _t \
  3795. { \
  3796. /* DWORD 0: flags and meta-data */ \
  3797. A_UINT32 \
  3798. msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_CFG */ \
  3799. reserved: 8, \
  3800. tx_pkt_pool_size: 16;\
  3801. /* DWORD 1 */\
  3802. _paddr__tx_comp_ring_base_addr_;\
  3803. /* DWORD 2 (or 3)*/\
  3804. A_UINT32 tx_comp_ring_size;\
  3805. /* DWORD 3 (or 4)*/\
  3806. _paddr__tx_comp_wr_idx_addr_;\
  3807. /* DWORD 4 (or 6)*/\
  3808. _paddr__tx_ce_wr_idx_addr_;\
  3809. /* DWORD 5 (or 8)*/\
  3810. _paddr__rx_ind_ring_base_addr_;\
  3811. /* DWORD 6 (or 10)*/\
  3812. A_UINT32 rx_ind_ring_size;\
  3813. /* DWORD 7 (or 11)*/\
  3814. _paddr__rx_ind_rd_idx_addr_;\
  3815. /* DWORD 8 (or 13)*/\
  3816. _paddr__rx_ind_wr_idx_addr_;\
  3817. /* DWORD 9 (or 15)*/\
  3818. _paddr__rx_ring2_base_addr_;\
  3819. /* DWORD 10 (or 17) */\
  3820. A_UINT32 rx_ring2_size;\
  3821. /* DWORD 11 (or 18) */\
  3822. _paddr__rx_ring2_rd_idx_addr_;\
  3823. /* DWORD 12 (or 20) */\
  3824. _paddr__rx_ring2_wr_idx_addr_;\
  3825. } POSTPACK
  3826. /* define a htt_wdi_ipa_config32_t type */
  3827. TEMPLATE_HTT_WDI_IPA_CONFIG_T(32, HTT_VAR_PADDR32(tx_comp_ring_base_addr), HTT_VAR_PADDR32(tx_comp_wr_idx_addr), HTT_VAR_PADDR32(tx_ce_wr_idx_addr), HTT_VAR_PADDR32(rx_ind_ring_base_addr), HTT_VAR_PADDR32(rx_ind_rd_idx_addr),HTT_VAR_PADDR32(rx_ind_wr_idx_addr), HTT_VAR_PADDR32(rx_ring2_base_addr), HTT_VAR_PADDR32(rx_ring2_rd_idx_addr), HTT_VAR_PADDR32(rx_ring2_wr_idx_addr));
  3828. /* define a htt_wdi_ipa_config64_t type */
  3829. TEMPLATE_HTT_WDI_IPA_CONFIG_T(64, HTT_VAR_PADDR64_LE(tx_comp_ring_base_addr), HTT_VAR_PADDR64_LE(tx_comp_wr_idx_addr), HTT_VAR_PADDR64_LE(tx_ce_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_ring_base_addr), HTT_VAR_PADDR64_LE(rx_ind_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_base_addr), HTT_VAR_PADDR64_LE(rx_ring2_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_wr_idx_addr));
  3830. #if HTT_PADDR64
  3831. #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg64_t
  3832. #else
  3833. #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg32_t
  3834. #endif
  3835. enum htt_wdi_ipa_op_code {
  3836. HTT_WDI_IPA_OPCODE_TX_SUSPEND = 0,
  3837. HTT_WDI_IPA_OPCODE_TX_RESUME = 1,
  3838. HTT_WDI_IPA_OPCODE_RX_SUSPEND = 2,
  3839. HTT_WDI_IPA_OPCODE_RX_RESUME = 3,
  3840. HTT_WDI_IPA_OPCODE_DBG_STATS = 4,
  3841. HTT_WDI_IPA_OPCODE_GET_SHARING_STATS = 5,
  3842. HTT_WDI_IPA_OPCODE_SET_QUOTA = 6,
  3843. HTT_WDI_IPA_OPCODE_IND_QUOTA = 7,
  3844. /* keep this last */
  3845. HTT_WDI_IPA_OPCODE_MAX
  3846. };
  3847. /**
  3848. * @brief HTT WDI_IPA Operation Request Message
  3849. *
  3850. * @details
  3851. * HTT WDI_IPA Operation Request message is sent by host
  3852. * to either suspend or resume WDI_IPA TX or RX path.
  3853. * |31 24|23 16|15 8|7 0|
  3854. * |----------------+----------------+----------------+----------------|
  3855. * | op_code | Rsvd | msg_type |
  3856. * |-------------------------------------------------------------------|
  3857. *
  3858. * Header fields:
  3859. * - MSG_TYPE
  3860. * Bits 7:0
  3861. * Purpose: Identifies this as WDI_IPA Operation Request message
  3862. * value: = 0x9
  3863. * - OP_CODE
  3864. * Bits 31:16
  3865. * Purpose: Identifies operation host is requesting (e.g. TX suspend)
  3866. * value: = enum htt_wdi_ipa_op_code
  3867. */
  3868. PREPACK struct htt_wdi_ipa_op_request_t
  3869. {
  3870. /* DWORD 0: flags and meta-data */
  3871. A_UINT32
  3872. msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST */
  3873. reserved: 8,
  3874. op_code: 16;
  3875. } POSTPACK;
  3876. #define HTT_WDI_IPA_OP_REQUEST_SZ 4 /* bytes */
  3877. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_M 0xffff0000
  3878. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_S 16
  3879. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_GET(_var) \
  3880. (((_var) & HTT_WDI_IPA_OP_REQUEST_OP_CODE_M) >> HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)
  3881. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_SET(_var, _val) \
  3882. do { \
  3883. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_REQUEST_OP_CODE, _val); \
  3884. ((_var) |= ((_val) << HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)); \
  3885. } while (0)
  3886. /*
  3887. * @brief host -> target HTT_SRING_SETUP message
  3888. *
  3889. * @details
  3890. * After target is booted up, Host can send SRING setup message for
  3891. * each host facing LMAC SRING. Target setups up HW registers based
  3892. * on setup message and confirms back to Host if response_required is set.
  3893. * Host should wait for confirmation message before sending new SRING
  3894. * setup message
  3895. *
  3896. * The message would appear as follows:
  3897. * |31 24|23 21|20|19|18 16|15|14 8|7 0|
  3898. * |--------------- +-----------------+-----------------+-----------------|
  3899. * | ring_type | ring_id | pdev_id | msg_type |
  3900. * |----------------------------------------------------------------------|
  3901. * | ring_base_addr_lo |
  3902. * |----------------------------------------------------------------------|
  3903. * | ring_base_addr_hi |
  3904. * |----------------------------------------------------------------------|
  3905. * |ring_misc_cfg_flag|ring_entry_size| ring_size |
  3906. * |----------------------------------------------------------------------|
  3907. * | ring_head_offset32_remote_addr_lo |
  3908. * |----------------------------------------------------------------------|
  3909. * | ring_head_offset32_remote_addr_hi |
  3910. * |----------------------------------------------------------------------|
  3911. * | ring_tail_offset32_remote_addr_lo |
  3912. * |----------------------------------------------------------------------|
  3913. * | ring_tail_offset32_remote_addr_hi |
  3914. * |----------------------------------------------------------------------|
  3915. * | ring_msi_addr_lo |
  3916. * |----------------------------------------------------------------------|
  3917. * | ring_msi_addr_hi |
  3918. * |----------------------------------------------------------------------|
  3919. * | ring_msi_data |
  3920. * |----------------------------------------------------------------------|
  3921. * | intr_timer_th |IM| intr_batch_counter_th |
  3922. * |----------------------------------------------------------------------|
  3923. * | reserved |ID|RR| PTCF| intr_low_threshold |
  3924. * |----------------------------------------------------------------------|
  3925. * | reserved |IPA drop thres hi|IPA drop thres lo|
  3926. * |----------------------------------------------------------------------|
  3927. * Where
  3928. * IM = sw_intr_mode
  3929. * RR = response_required
  3930. * PTCF = prefetch_timer_cfg
  3931. * IP = IPA drop flag
  3932. *
  3933. * The message is interpreted as follows:
  3934. * dword0 - b'0:7 - msg_type: This will be set to
  3935. * HTT_H2T_MSG_TYPE_SRING_SETUP
  3936. * b'8:15 - pdev_id:
  3937. * 0 (for rings at SOC/UMAC level),
  3938. * 1/2/3 mac id (for rings at LMAC level)
  3939. * b'16:23 - ring_id: identify which ring is to setup,
  3940. * more details can be got from enum htt_srng_ring_id
  3941. * b'24:31 - ring_type: identify type of host rings,
  3942. * more details can be got from enum htt_srng_ring_type
  3943. * dword1 - b'0:31 - ring_base_addr_lo: Lower 32bits of ring base address
  3944. * dword2 - b'0:31 - ring_base_addr_hi: Upper 32bits of ring base address
  3945. * dword3 - b'0:15 - ring_size: size of the ring in unit of 4-bytes words
  3946. * b'16:23 - ring_entry_size: Size of each entry in 4-byte word units
  3947. * b'24:31 - ring_misc_cfg_flag: Valid only for HW_TO_SW_RING and
  3948. * SW_TO_HW_RING.
  3949. * Refer to HTT_SRING_SETUP_RING_MISC_CFG_RING defs.
  3950. * dword4 - b'0:31 - ring_head_offset32_remote_addr_lo:
  3951. * Lower 32 bits of memory address of the remote variable
  3952. * storing the 4-byte word offset that identifies the head
  3953. * element within the ring.
  3954. * (The head offset variable has type A_UINT32.)
  3955. * Valid for HW_TO_SW and SW_TO_SW rings.
  3956. * dword5 - b'0:31 - ring_head_offset32_remote_addr_hi:
  3957. * Upper 32 bits of memory address of the remote variable
  3958. * storing the 4-byte word offset that identifies the head
  3959. * element within the ring.
  3960. * (The head offset variable has type A_UINT32.)
  3961. * Valid for HW_TO_SW and SW_TO_SW rings.
  3962. * dword6 - b'0:31 - ring_tail_offset32_remote_addr_lo:
  3963. * Lower 32 bits of memory address of the remote variable
  3964. * storing the 4-byte word offset that identifies the tail
  3965. * element within the ring.
  3966. * (The tail offset variable has type A_UINT32.)
  3967. * Valid for HW_TO_SW and SW_TO_SW rings.
  3968. * dword7 - b'0:31 - ring_tail_offset32_remote_addr_hi:
  3969. * Upper 32 bits of memory address of the remote variable
  3970. * storing the 4-byte word offset that identifies the tail
  3971. * element within the ring.
  3972. * (The tail offset variable has type A_UINT32.)
  3973. * Valid for HW_TO_SW and SW_TO_SW rings.
  3974. * dword8 - b'0:31 - ring_msi_addr_lo: Lower 32bits of MSI cfg address
  3975. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  3976. * dword9 - b'0:31 - ring_msi_addr_hi: Upper 32bits of MSI cfg address
  3977. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  3978. * dword10 - b'0:31 - ring_msi_data: MSI data
  3979. * Refer to HTT_SRING_SETUP_RING_MSC_CFG_xxx defs
  3980. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  3981. * dword11 - b'0:14 - intr_batch_counter_th:
  3982. * batch counter threshold is in units of 4-byte words.
  3983. * HW internally maintains and increments batch count.
  3984. * (see SRING spec for detail description).
  3985. * When batch count reaches threshold value, an interrupt
  3986. * is generated by HW.
  3987. * b'15 - sw_intr_mode:
  3988. * This configuration shall be static.
  3989. * Only programmed at power up.
  3990. * 0: generate pulse style sw interrupts
  3991. * 1: generate level style sw interrupts
  3992. * b'16:31 - intr_timer_th:
  3993. * The timer init value when timer is idle or is
  3994. * initialized to start downcounting.
  3995. * In 8us units (to cover a range of 0 to 524 ms)
  3996. * dword12 - b'0:15 - intr_low_threshold:
  3997. * Used only by Consumer ring to generate ring_sw_int_p.
  3998. * Ring entries low threshold water mark, that is used
  3999. * in combination with the interrupt timer as well as
  4000. * the the clearing of the level interrupt.
  4001. * b'16:18 - prefetch_timer_cfg:
  4002. * Used only by Consumer ring to set timer mode to
  4003. * support Application prefetch handling.
  4004. * The external tail offset/pointer will be updated
  4005. * at following intervals:
  4006. * 3'b000: (Prefetch feature disabled; used only for debug)
  4007. * 3'b001: 1 usec
  4008. * 3'b010: 4 usec
  4009. * 3'b011: 8 usec (default)
  4010. * 3'b100: 16 usec
  4011. * Others: Reserverd
  4012. * b'19 - response_required:
  4013. * Host needs HTT_T2H_MSG_TYPE_SRING_SETUP_DONE as response
  4014. * b'20 - ipa_drop_flag:
  4015. Indicates that host will config ipa drop threshold percentage
  4016. * b'21:31 - reserved: reserved for future use
  4017. * dword13 - b'0:7 - ipa drop low threshold percentage:
  4018. * b'8:15 - ipa drop high threshold percentage:
  4019. * b'16:31 - Reserved
  4020. */
  4021. PREPACK struct htt_sring_setup_t {
  4022. A_UINT32 msg_type: 8,
  4023. pdev_id: 8,
  4024. ring_id: 8,
  4025. ring_type: 8;
  4026. A_UINT32 ring_base_addr_lo;
  4027. A_UINT32 ring_base_addr_hi;
  4028. A_UINT32 ring_size: 16,
  4029. ring_entry_size: 8,
  4030. ring_misc_cfg_flag: 8;
  4031. A_UINT32 ring_head_offset32_remote_addr_lo;
  4032. A_UINT32 ring_head_offset32_remote_addr_hi;
  4033. A_UINT32 ring_tail_offset32_remote_addr_lo;
  4034. A_UINT32 ring_tail_offset32_remote_addr_hi;
  4035. A_UINT32 ring_msi_addr_lo;
  4036. A_UINT32 ring_msi_addr_hi;
  4037. A_UINT32 ring_msi_data;
  4038. A_UINT32 intr_batch_counter_th: 15,
  4039. sw_intr_mode: 1,
  4040. intr_timer_th: 16;
  4041. A_UINT32 intr_low_threshold: 16,
  4042. prefetch_timer_cfg: 3,
  4043. response_required: 1,
  4044. ipa_drop_flag: 1,
  4045. reserved1: 11;
  4046. A_UINT32 ipa_drop_low_threshold: 8,
  4047. ipa_drop_high_threshold: 8,
  4048. reserved: 16;
  4049. } POSTPACK;
  4050. enum htt_srng_ring_type {
  4051. HTT_HW_TO_SW_RING = 0,
  4052. HTT_SW_TO_HW_RING,
  4053. HTT_SW_TO_SW_RING,
  4054. /* Insert new ring types above this line */
  4055. };
  4056. enum htt_srng_ring_id {
  4057. HTT_RXDMA_HOST_BUF_RING = 0, /* Used by FW to feed remote buffers and update remote packets */
  4058. HTT_RXDMA_MONITOR_STATUS_RING, /* For getting all PPDU/MPDU/MSDU status deescriptors on host for monitor VAP or packet log purposes */
  4059. HTT_RXDMA_MONITOR_BUF_RING, /* For feeding free host buffers to RxDMA for monitor traffic upload */
  4060. HTT_RXDMA_MONITOR_DESC_RING, /* For providing free LINK_DESC to RXDMA for monitor traffic upload */
  4061. HTT_RXDMA_MONITOR_DEST_RING, /* Per MPDU indication to host for monitor traffic upload */
  4062. HTT_HOST1_TO_FW_RXBUF_RING, /* (mobile only) used by host to provide remote RX buffers */
  4063. HTT_HOST2_TO_FW_RXBUF_RING, /* (mobile only) second ring used by host to provide remote RX buffers */
  4064. HTT_RXDMA_NON_MONITOR_DEST_RING, /* Per MDPU indication to host for non-monitor RxDMA traffic upload */
  4065. HTT_RXDMA_HOST_BUF_RING2, /* Second ring used by FW to feed removed buffers and update removed packets */
  4066. /* Add Other SRING which can't be directly configured by host software above this line */
  4067. };
  4068. #define HTT_SRING_SETUP_SZ (sizeof(struct htt_sring_setup_t))
  4069. #define HTT_SRING_SETUP_PDEV_ID_M 0x0000ff00
  4070. #define HTT_SRING_SETUP_PDEV_ID_S 8
  4071. #define HTT_SRING_SETUP_PDEV_ID_GET(_var) \
  4072. (((_var) & HTT_SRING_SETUP_PDEV_ID_M) >> \
  4073. HTT_SRING_SETUP_PDEV_ID_S)
  4074. #define HTT_SRING_SETUP_PDEV_ID_SET(_var, _val) \
  4075. do { \
  4076. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PDEV_ID, _val); \
  4077. ((_var) |= ((_val) << HTT_SRING_SETUP_PDEV_ID_S)); \
  4078. } while (0)
  4079. #define HTT_SRING_SETUP_RING_ID_M 0x00ff0000
  4080. #define HTT_SRING_SETUP_RING_ID_S 16
  4081. #define HTT_SRING_SETUP_RING_ID_GET(_var) \
  4082. (((_var) & HTT_SRING_SETUP_RING_ID_M) >> \
  4083. HTT_SRING_SETUP_RING_ID_S)
  4084. #define HTT_SRING_SETUP_RING_ID_SET(_var, _val) \
  4085. do { \
  4086. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_ID, _val); \
  4087. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_ID_S)); \
  4088. } while (0)
  4089. #define HTT_SRING_SETUP_RING_TYPE_M 0xff000000
  4090. #define HTT_SRING_SETUP_RING_TYPE_S 24
  4091. #define HTT_SRING_SETUP_RING_TYPE_GET(_var) \
  4092. (((_var) & HTT_SRING_SETUP_RING_TYPE_M) >> \
  4093. HTT_SRING_SETUP_RING_TYPE_S)
  4094. #define HTT_SRING_SETUP_RING_TYPE_SET(_var, _val) \
  4095. do { \
  4096. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_TYPE, _val); \
  4097. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_TYPE_S)); \
  4098. } while (0)
  4099. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_M 0xffffffff
  4100. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_S 0
  4101. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_GET(_var) \
  4102. (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_LO_M) >> \
  4103. HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)
  4104. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_SET(_var, _val) \
  4105. do { \
  4106. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_LO, _val); \
  4107. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)); \
  4108. } while (0)
  4109. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_M 0xffffffff
  4110. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_S 0
  4111. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_GET(_var) \
  4112. (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_HI_M) >> \
  4113. HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)
  4114. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_SET(_var, _val) \
  4115. do { \
  4116. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_HI, _val); \
  4117. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)); \
  4118. } while (0)
  4119. #define HTT_SRING_SETUP_RING_SIZE_M 0x0000ffff
  4120. #define HTT_SRING_SETUP_RING_SIZE_S 0
  4121. #define HTT_SRING_SETUP_RING_SIZE_GET(_var) \
  4122. (((_var) & HTT_SRING_SETUP_RING_SIZE_M) >> \
  4123. HTT_SRING_SETUP_RING_SIZE_S)
  4124. #define HTT_SRING_SETUP_RING_SIZE_SET(_var, _val) \
  4125. do { \
  4126. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_SIZE, _val); \
  4127. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_SIZE_S)); \
  4128. } while (0)
  4129. #define HTT_SRING_SETUP_ENTRY_SIZE_M 0x00ff0000
  4130. #define HTT_SRING_SETUP_ENTRY_SIZE_S 16
  4131. #define HTT_SRING_SETUP_ENTRY_SIZE_GET(_var) \
  4132. (((_var) & HTT_SRING_SETUP_ENTRY_SIZE_M) >> \
  4133. HTT_SRING_SETUP_ENTRY_SIZE_S)
  4134. #define HTT_SRING_SETUP_ENTRY_SIZE_SET(_var, _val) \
  4135. do { \
  4136. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_ENTRY_SIZE, _val); \
  4137. ((_var) |= ((_val) << HTT_SRING_SETUP_ENTRY_SIZE_S)); \
  4138. } while (0)
  4139. #define HTT_SRING_SETUP_MISC_CFG_FLAG_M 0xff000000
  4140. #define HTT_SRING_SETUP_MISC_CFG_FLAG_S 24
  4141. #define HTT_SRING_SETUP_MISC_CFG_FLAG_GET(_var) \
  4142. (((_var) & HTT_SRING_SETUP_MISC_CFG_FLAG_M) >> \
  4143. HTT_SRING_SETUP_MISC_CFG_FLAG_S)
  4144. #define HTT_SRING_SETUP_MISC_CFG_FLAG_SET(_var, _val) \
  4145. do { \
  4146. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_MISC_CFG_FLAG, _val); \
  4147. ((_var) |= ((_val) << HTT_SRING_SETUP_MISC_CFG_FLAG_S)); \
  4148. } while (0)
  4149. /* This control bit is applicable to only Producer, which updates Ring ID field
  4150. * of each descriptor before pushing into the ring.
  4151. * 0: updates ring_id(default)
  4152. * 1: ring_id updating disabled */
  4153. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M 0x01000000
  4154. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S 24
  4155. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_GET(_var) \
  4156. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M) >> \
  4157. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)
  4158. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_SET(_var, _val) \
  4159. do { \
  4160. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE, _val); \
  4161. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)); \
  4162. } while (0)
  4163. /* This control bit is applicable to only Producer, which updates Loopcnt field
  4164. * of each descriptor before pushing into the ring.
  4165. * 0: updates Loopcnt(default)
  4166. * 1: Loopcnt updating disabled */
  4167. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M 0x02000000
  4168. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S 25
  4169. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_GET(_var) \
  4170. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M) >> \
  4171. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)
  4172. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_SET(_var, _val) \
  4173. do { \
  4174. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE, _val); \
  4175. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)); \
  4176. } while (0)
  4177. /* Secured access enable/disable bit. SRNG drives value of this register bit
  4178. * into security_id port of GXI/AXI. */
  4179. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M 0x04000000
  4180. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S 26
  4181. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_GET(_var) \
  4182. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M) >> \
  4183. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)
  4184. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_SET(_var, _val) \
  4185. do { \
  4186. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY, _val); \
  4187. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)); \
  4188. } while (0)
  4189. /* During MSI write operation, SRNG drives value of this register bit into
  4190. * swap bit of GXI/AXI. */
  4191. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M 0x08000000
  4192. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S 27
  4193. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_GET(_var) \
  4194. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M) >> \
  4195. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)
  4196. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_SET(_var, _val) \
  4197. do { \
  4198. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP, _val); \
  4199. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)); \
  4200. } while (0)
  4201. /* During Pointer write operation, SRNG drives value of this register bit into
  4202. * swap bit of GXI/AXI. */
  4203. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M 0x10000000
  4204. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S 28
  4205. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_GET(_var) \
  4206. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M) >> \
  4207. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)
  4208. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_SET(_var, _val) \
  4209. do { \
  4210. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP, _val); \
  4211. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)); \
  4212. } while (0)
  4213. /* During any data or TLV write operation, SRNG drives value of this register
  4214. * bit into swap bit of GXI/AXI. */
  4215. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M 0x20000000
  4216. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S 29
  4217. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_GET(_var) \
  4218. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M) >> \
  4219. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)
  4220. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_SET(_var, _val) \
  4221. do { \
  4222. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP, _val); \
  4223. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)); \
  4224. } while (0)
  4225. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED1 0x40000000
  4226. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED2 0x80000000
  4227. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
  4228. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
  4229. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
  4230. (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
  4231. HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)
  4232. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
  4233. do { \
  4234. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
  4235. ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
  4236. } while (0)
  4237. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
  4238. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
  4239. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
  4240. (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
  4241. HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)
  4242. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
  4243. do { \
  4244. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
  4245. ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
  4246. } while (0)
  4247. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
  4248. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
  4249. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
  4250. (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
  4251. HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)
  4252. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
  4253. do { \
  4254. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
  4255. ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
  4256. } while (0)
  4257. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
  4258. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
  4259. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
  4260. (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
  4261. HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)
  4262. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
  4263. do { \
  4264. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
  4265. ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
  4266. } while (0)
  4267. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_M 0xffffffff
  4268. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_S 0
  4269. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_GET(_var) \
  4270. (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_LO_M) >> \
  4271. HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)
  4272. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_SET(_var, _val) \
  4273. do { \
  4274. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_LO, _val); \
  4275. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)); \
  4276. } while (0)
  4277. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_M 0xffffffff
  4278. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_S 0
  4279. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_GET(_var) \
  4280. (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_HI_M) >> \
  4281. HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)
  4282. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_SET(_var, _val) \
  4283. do { \
  4284. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_HI, _val); \
  4285. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)); \
  4286. } while (0)
  4287. #define HTT_SRING_SETUP_RING_MSI_DATA_M 0xffffffff
  4288. #define HTT_SRING_SETUP_RING_MSI_DATA_S 0
  4289. #define HTT_SRING_SETUP_RING_MSI_DATA_GET(_var) \
  4290. (((_var) & HTT_SRING_SETUP_RING_MSI_DATA_M) >> \
  4291. HTT_SRING_SETUP_RING_MSI_DATA_S)
  4292. #define HTT_SRING_SETUP_RING_MSI_DATA_SET(_var, _val) \
  4293. do { \
  4294. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_DATA, _val); \
  4295. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_DATA_S)); \
  4296. } while (0)
  4297. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M 0x00007fff
  4298. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S 0
  4299. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_GET(_var) \
  4300. (((_var) & HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M) >> \
  4301. HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)
  4302. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_SET(_var, _val) \
  4303. do { \
  4304. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH, _val); \
  4305. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)); \
  4306. } while (0)
  4307. #define HTT_SRING_SETUP_SW_INTR_MODE_M 0x00008000
  4308. #define HTT_SRING_SETUP_SW_INTR_MODE_S 15
  4309. #define HTT_SRING_SETUP_SW_INTR_MODE_GET(_var) \
  4310. (((_var) & HTT_SRING_SETUP_SW_INTR_MODE_M) >> \
  4311. HTT_SRING_SETUP_SW_INTR_MODE_S)
  4312. #define HTT_SRING_SETUP_SW_INTR_MODE_SET(_var, _val) \
  4313. do { \
  4314. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_SW_INTR_MODE, _val); \
  4315. ((_var) |= ((_val) << HTT_SRING_SETUP_SW_INTR_MODE_S)); \
  4316. } while (0)
  4317. #define HTT_SRING_SETUP_INTR_TIMER_TH_M 0xffff0000
  4318. #define HTT_SRING_SETUP_INTR_TIMER_TH_S 16
  4319. #define HTT_SRING_SETUP_INTR_TIMER_TH_GET(_var) \
  4320. (((_var) & HTT_SRING_SETUP_INTR_TIMER_TH_M) >> \
  4321. HTT_SRING_SETUP_INTR_TIMER_TH_S)
  4322. #define HTT_SRING_SETUP_INTR_TIMER_TH_SET(_var, _val) \
  4323. do { \
  4324. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_TIMER_TH, _val); \
  4325. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_TIMER_TH_S)); \
  4326. } while (0)
  4327. #define HTT_SRING_SETUP_INTR_LOW_TH_M 0x0000ffff
  4328. #define HTT_SRING_SETUP_INTR_LOW_TH_S 0
  4329. #define HTT_SRING_SETUP_INTR_LOW_TH_GET(_var) \
  4330. (((_var) & HTT_SRING_SETUP_INTR_LOW_TH_M) >> \
  4331. HTT_SRING_SETUP_INTR_LOW_TH_S)
  4332. #define HTT_SRING_SETUP_INTR_LOW_TH_SET(_var, _val) \
  4333. do { \
  4334. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_LOW_TH, _val); \
  4335. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_LOW_TH_S)); \
  4336. } while (0)
  4337. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M 0x00070000
  4338. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S 16
  4339. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_GET(_var) \
  4340. (((_var) & HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M) >> \
  4341. HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)
  4342. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_SET(_var, _val) \
  4343. do { \
  4344. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PREFETCH_TIMER_CFG, _val); \
  4345. ((_var) |= ((_val) << HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)); \
  4346. } while (0)
  4347. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_M 0x00080000
  4348. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_S 19
  4349. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_GET(_var) \
  4350. (((_var) & HTT_SRING_SETUP_RESPONSE_REQUIRED_M) >> \
  4351. HTT_SRING_SETUP_RESPONSE_REQUIRED_S)
  4352. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_SET(_var, _val) \
  4353. do { \
  4354. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RESPONSE_REQUIRED, _val); \
  4355. ((_var) |= ((_val) << HTT_SRING_SETUP_RESPONSE_REQUIRED_S)); \
  4356. } while (0)
  4357. /**
  4358. * @brief HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG Message
  4359. *
  4360. * @details
  4361. * HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG message is sent by host to
  4362. * configure RXDMA rings.
  4363. * The configuration is per ring based and includes both packet subtypes
  4364. * and PPDU/MPDU TLVs.
  4365. *
  4366. * The message would appear as follows:
  4367. *
  4368. * |31 28|27|26|25|24|23 16|15 | 11| 10|9 8|7 0|
  4369. * |-----+--+--+--+--+----------------+----+---+---+---+---------------|
  4370. * |rsvd1|DT|OV|PS|SS| ring_id | pdev_id | msg_type |
  4371. * |-------------------------------------------------------------------|
  4372. * | rsvd2 | ring_buffer_size |
  4373. * |-------------------------------------------------------------------|
  4374. * | packet_type_enable_flags_0 |
  4375. * |-------------------------------------------------------------------|
  4376. * | packet_type_enable_flags_1 |
  4377. * |-------------------------------------------------------------------|
  4378. * | packet_type_enable_flags_2 |
  4379. * |-------------------------------------------------------------------|
  4380. * | packet_type_enable_flags_3 |
  4381. * |-------------------------------------------------------------------|
  4382. * | tlv_filter_in_flags |
  4383. * |-------------------------------------------------------------------|
  4384. * | rx_header_offset | rx_packet_offset |
  4385. * |-------------------------------------------------------------------|
  4386. * | rx_mpdu_start_offset | rx_mpdu_end_offset |
  4387. * |-------------------------------------------------------------------|
  4388. * | rx_msdu_start_offset | rx_msdu_end_offset |
  4389. * |-------------------------------------------------------------------|
  4390. * | rsvd3 | rx_attention_offset |
  4391. * |-------------------------------------------------------------------|
  4392. * | rsvd4 | mo| fp| rx_drop_threshold |
  4393. * | |ndp|ndp| |
  4394. * |-------------------------------------------------------------------|
  4395. * Where:
  4396. * PS = pkt_swap
  4397. * SS = status_swap
  4398. * OV = rx_offsets_valid
  4399. * DT = drop_thresh_valid
  4400. * The message is interpreted as follows:
  4401. * dword0 - b'0:7 - msg_type: This will be set to
  4402. * HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG
  4403. * b'8:15 - pdev_id:
  4404. * 0 (for rings at SOC/UMAC level),
  4405. * 1/2/3 mac id (for rings at LMAC level)
  4406. * b'16:23 - ring_id : Identify the ring to configure.
  4407. * More details can be got from enum htt_srng_ring_id
  4408. * b'24 - status_swap (SS): 1 is to swap status TLV - refer to
  4409. * BUF_RING_CFG_0 defs within HW .h files,
  4410. * e.g. wmac_top_reg_seq_hwioreg.h
  4411. * b'25 - pkt_swap (PS): 1 is to swap packet TLV - refer to
  4412. * BUF_RING_CFG_0 defs within HW .h files,
  4413. * e.g. wmac_top_reg_seq_hwioreg.h
  4414. * b'26 - rx_offset_valid (OV): flag to indicate rx offsets
  4415. * configuration fields are valid
  4416. * b'27 - drop_thresh_valid (DT): flag to indicate if the
  4417. * rx_drop_threshold field is valid
  4418. * b'28:31 - rsvd1: reserved for future use
  4419. * dword1 - b'0:16 - ring_buffer_size: size of bufferes referenced by rx ring,
  4420. * in byte units.
  4421. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4422. * - b'16:31 - rsvd2: Reserved for future use
  4423. * dword2 - b'0:31 - packet_type_enable_flags_0:
  4424. * Enable MGMT packet from 0b0000 to 0b1001
  4425. * bits from low to high: FP, MD, MO - 3 bits
  4426. * FP: Filter_Pass
  4427. * MD: Monitor_Direct
  4428. * MO: Monitor_Other
  4429. * 10 mgmt subtypes * 3 bits -> 30 bits
  4430. * Refer to PKT_TYPE_ENABLE_FLAG0_xxx_MGMT_xxx defs
  4431. * dword3 - b'0:31 - packet_type_enable_flags_1:
  4432. * Enable MGMT packet from 0b1010 to 0b1111
  4433. * bits from low to high: FP, MD, MO - 3 bits
  4434. * Refer to PKT_TYPE_ENABLE_FLAG1_xxx_MGMT_xxx defs
  4435. * dword4 - b'0:31 - packet_type_enable_flags_2:
  4436. * Enable CTRL packet from 0b0000 to 0b1001
  4437. * bits from low to high: FP, MD, MO - 3 bits
  4438. * Refer to PKT_TYPE_ENABLE_FLAG2_xxx_CTRL_xxx defs
  4439. * dword5 - b'0:31 - packet_type_enable_flags_3:
  4440. * Enable CTRL packet from 0b1010 to 0b1111,
  4441. * MCAST_DATA, UCAST_DATA, NULL_DATA
  4442. * bits from low to high: FP, MD, MO - 3 bits
  4443. * Refer to PKT_TYPE_ENABLE_FLAG3_xxx_CTRL_xxx defs
  4444. * dword6 - b'0:31 - tlv_filter_in_flags:
  4445. * Filter in Attention/MPDU/PPDU/Header/User tlvs
  4446. * Refer to CFG_TLV_FILTER_IN_FLAG defs
  4447. * dword7 - b'0:15 - rx_packet_offset: rx_packet_offset in byte units
  4448. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4449. * A value of 0 will be considered as ignore this config.
  4450. * Refer to BUF_RING_CFG_1 defs within HW .h files,
  4451. * e.g. wmac_top_reg_seq_hwioreg.h
  4452. * - b'16:31 - rx_header_offset: rx_header_offset in byte units
  4453. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4454. * A value of 0 will be considered as ignore this config.
  4455. * Refer to BUF_RING_CFG_1 defs within HW .h files,
  4456. * e.g. wmac_top_reg_seq_hwioreg.h
  4457. * dword8 - b'0:15 - rx_mpdu_end_offset: rx_mpdu_end_offset in byte units
  4458. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4459. * A value of 0 will be considered as ignore this config.
  4460. * Refer to BUF_RING_CFG_2 defs within HW .h files,
  4461. * e.g. wmac_top_reg_seq_hwioreg.h
  4462. * - b'16:31 - rx_mpdu_start_offset: rx_mpdu_start_offset in byte units
  4463. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4464. * A value of 0 will be considered as ignore this config.
  4465. * Refer to BUF_RING_CFG_2 defs within HW .h files,
  4466. * e.g. wmac_top_reg_seq_hwioreg.h
  4467. * dword9 - b'0:15 - rx_msdu_end_offset: rx_msdu_end_offset in byte units
  4468. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4469. * A value of 0 will be considered as ignore this config.
  4470. * Refer to BUF_RING_CFG_3 defs within HW .h files,
  4471. * e.g. wmac_top_reg_seq_hwioreg.h
  4472. * - b'16:31 - rx_msdu_start_offset: rx_msdu_start_offset in byte units
  4473. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4474. * A value of 0 will be considered as ignore this config.
  4475. * Refer to BUF_RING_CFG_3 defs within HW .h files,
  4476. * e.g. wmac_top_reg_seq_hwioreg.h
  4477. * dword10- b'0:15 - rx_attention_offset: rx_attention_offset in byte units
  4478. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4479. * A value of 0 will be considered as ignore this config.
  4480. * Refer to BUF_RING_CFG_4 defs within HW .h files,
  4481. * e.g. wmac_top_reg_seq_hwioreg.h
  4482. * - b'16:31 - rsvd3 for future use
  4483. * dword11- b'9:0 - rx_drop_threshold: Threshold configured in monitor mode
  4484. * to source rings. Consumer drops packets if the available
  4485. * words in the ring falls below the configured threshold
  4486. * value.
  4487. * - b'10 - fp_ndp: Flag to indicate FP NDP status tlv is subscribed
  4488. * by host. 1 -> subscribed
  4489. * - b`11 - mo_ndp: Flag to indicate MO NDP status tlv is subscribed
  4490. * by host. 1 -> subscribed
  4491. */
  4492. PREPACK struct htt_rx_ring_selection_cfg_t {
  4493. A_UINT32 msg_type: 8,
  4494. pdev_id: 8,
  4495. ring_id: 8,
  4496. status_swap: 1,
  4497. pkt_swap: 1,
  4498. rx_offsets_valid: 1,
  4499. drop_thresh_valid: 1,
  4500. rsvd1: 4;
  4501. A_UINT32 ring_buffer_size: 16,
  4502. rsvd2: 16;
  4503. A_UINT32 packet_type_enable_flags_0;
  4504. A_UINT32 packet_type_enable_flags_1;
  4505. A_UINT32 packet_type_enable_flags_2;
  4506. A_UINT32 packet_type_enable_flags_3;
  4507. A_UINT32 tlv_filter_in_flags;
  4508. A_UINT32 rx_packet_offset: 16,
  4509. rx_header_offset: 16;
  4510. A_UINT32 rx_mpdu_end_offset: 16,
  4511. rx_mpdu_start_offset: 16;
  4512. A_UINT32 rx_msdu_end_offset: 16,
  4513. rx_msdu_start_offset: 16;
  4514. A_UINT32 rx_attn_offset: 16,
  4515. rsvd3: 16;
  4516. A_UINT32 rx_drop_threshold: 10,
  4517. fp_ndp: 1,
  4518. mo_ndp: 1,
  4519. rsvd4: 20;
  4520. } POSTPACK;
  4521. #define HTT_RX_RING_SELECTION_CFG_SZ (sizeof(struct htt_rx_ring_selection_cfg_t))
  4522. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_M 0x0000ff00
  4523. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_S 8
  4524. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_GET(_var) \
  4525. (((_var) & HTT_RX_RING_SELECTION_CFG_PDEV_ID_M) >> \
  4526. HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)
  4527. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_SET(_var, _val) \
  4528. do { \
  4529. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PDEV_ID, _val); \
  4530. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)); \
  4531. } while (0)
  4532. #define HTT_RX_RING_SELECTION_CFG_RING_ID_M 0x00ff0000
  4533. #define HTT_RX_RING_SELECTION_CFG_RING_ID_S 16
  4534. #define HTT_RX_RING_SELECTION_CFG_RING_ID_GET(_var) \
  4535. (((_var) & HTT_RX_RING_SELECTION_CFG_RING_ID_M) >> \
  4536. HTT_RX_RING_SELECTION_CFG_RING_ID_S)
  4537. #define HTT_RX_RING_SELECTION_CFG_RING_ID_SET(_var, _val) \
  4538. do { \
  4539. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_ID, _val); \
  4540. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_ID_S)); \
  4541. } while (0)
  4542. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M 0x01000000
  4543. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S 24
  4544. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_GET(_var) \
  4545. (((_var) & HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M) >> \
  4546. HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)
  4547. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SET(_var, _val) \
  4548. do { \
  4549. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP, _val); \
  4550. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)); \
  4551. } while (0)
  4552. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M 0x02000000
  4553. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S 25
  4554. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_GET(_var) \
  4555. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M) >> \
  4556. HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)
  4557. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SET(_var, _val) \
  4558. do { \
  4559. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP, _val); \
  4560. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)); \
  4561. } while (0)
  4562. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M 0x04000000
  4563. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S 26
  4564. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_GET(_var) \
  4565. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M) >> \
  4566. HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)
  4567. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_SET(_var, _val) \
  4568. do { \
  4569. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID, _val); \
  4570. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)); \
  4571. } while (0)
  4572. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M 0x08000000
  4573. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S 27
  4574. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_GET(_var) \
  4575. (((_var) & HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M) >> \
  4576. HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)
  4577. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_SET(_var, _val) \
  4578. do { \
  4579. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID, _val); \
  4580. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)); \
  4581. } while (0)
  4582. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M 0x0000ffff
  4583. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S 0
  4584. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_GET(_var) \
  4585. (((_var) & HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M) >> \
  4586. HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)
  4587. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_SET(_var, _val) \
  4588. do { \
  4589. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE, _val); \
  4590. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)); \
  4591. } while (0)
  4592. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M 0xffffffff
  4593. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S 0
  4594. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_GET(_var) \
  4595. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M) >> \
  4596. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)
  4597. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_SET(_var, _val) \
  4598. do { \
  4599. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0, _val); \
  4600. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)); \
  4601. } while (0)
  4602. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M 0xffffffff
  4603. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S 0
  4604. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_GET(_var) \
  4605. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M) >> \
  4606. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)
  4607. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_SET(_var, _val) \
  4608. do { \
  4609. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1, _val); \
  4610. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)); \
  4611. } while (0)
  4612. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M 0xffffffff
  4613. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S 0
  4614. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_GET(_var) \
  4615. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M) >> \
  4616. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)
  4617. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_SET(_var, _val) \
  4618. do { \
  4619. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2, _val); \
  4620. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)); \
  4621. } while (0)
  4622. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M 0xffffffff
  4623. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S 0
  4624. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_GET(_var) \
  4625. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M) >> \
  4626. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)
  4627. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_SET(_var, _val) \
  4628. do { \
  4629. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3, _val); \
  4630. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)); \
  4631. } while (0)
  4632. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M 0xffffffff
  4633. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S 0
  4634. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_GET(_var) \
  4635. (((_var) & HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M) >> \
  4636. HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)
  4637. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_SET(_var, _val) \
  4638. do { \
  4639. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG, _val); \
  4640. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)); \
  4641. } while (0)
  4642. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M 0x0000ffff
  4643. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S 0
  4644. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_GET(_var) \
  4645. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M) >> \
  4646. HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)
  4647. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_SET(_var, _val) \
  4648. do { \
  4649. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET, _val); \
  4650. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)); \
  4651. } while (0)
  4652. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M 0xffff0000
  4653. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S 16
  4654. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_GET(_var) \
  4655. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M) >> \
  4656. HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)
  4657. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_SET(_var, _val) \
  4658. do { \
  4659. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET, _val); \
  4660. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)); \
  4661. } while (0)
  4662. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M 0x0000ffff
  4663. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S 0
  4664. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_GET(_var) \
  4665. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M) >> \
  4666. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)
  4667. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_SET(_var, _val) \
  4668. do { \
  4669. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET, _val); \
  4670. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)); \
  4671. } while (0)
  4672. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M 0xffff0000
  4673. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S 16
  4674. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_GET(_var) \
  4675. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M) >> \
  4676. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)
  4677. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_SET(_var, _val) \
  4678. do { \
  4679. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET, _val); \
  4680. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)); \
  4681. } while (0)
  4682. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M 0x0000ffff
  4683. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S 0
  4684. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_GET(_var) \
  4685. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M) >> \
  4686. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)
  4687. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_SET(_var, _val) \
  4688. do { \
  4689. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET, _val); \
  4690. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)); \
  4691. } while (0)
  4692. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M 0xffff0000
  4693. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S 16
  4694. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_GET(_var) \
  4695. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M) >> \
  4696. HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)
  4697. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_SET(_var, _val) \
  4698. do { \
  4699. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET, _val); \
  4700. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)); \
  4701. } while (0)
  4702. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M 0x0000ffff
  4703. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S 0
  4704. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_GET(_var) \
  4705. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M) >> \
  4706. HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)
  4707. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_SET(_var, _val) \
  4708. do { \
  4709. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET, _val); \
  4710. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)); \
  4711. } while (0)
  4712. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M 0x000003ff
  4713. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S 0
  4714. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_GET(_var) \
  4715. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M) >> \
  4716. HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)
  4717. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_SET(_var, _val) \
  4718. do { \
  4719. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD, _val); \
  4720. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)); \
  4721. } while (0)
  4722. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_M 0x00000400
  4723. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_S 10
  4724. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_GET(_var) \
  4725. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_NDP_M) >> \
  4726. HTT_RX_RING_SELECTION_CFG_FP_NDP_S)
  4727. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_SET(_var, _val) \
  4728. do { \
  4729. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_NDP, _val); \
  4730. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_NDP_S)); \
  4731. } while (0)
  4732. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_M 0x00000800
  4733. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_S 11
  4734. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_GET(_var) \
  4735. (((_var) & HTT_RX_RING_SELECTION_CFG_MO_NDP_M) >> \
  4736. HTT_RX_RING_SELECTION_CFG_MO_NDP_S)
  4737. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_SET(_var, _val) \
  4738. do { \
  4739. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_MO_NDP, _val); \
  4740. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_MO_NDP_S)); \
  4741. } while (0)
  4742. /*
  4743. * Subtype based MGMT frames enable bits.
  4744. * FP: Filter_Pass, MD: Monitor_Direct MO: Monitor_Other
  4745. */
  4746. /* association request */
  4747. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_M 0x00000001
  4748. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_S 0
  4749. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_M 0x00000002
  4750. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_S 1
  4751. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_M 0x00000004
  4752. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_S 2
  4753. /* association response */
  4754. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_M 0x00000008
  4755. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_S 3
  4756. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_M 0x00000010
  4757. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_S 4
  4758. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_M 0x00000020
  4759. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_S 5
  4760. /* Reassociation request */
  4761. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_M 0x00000040
  4762. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_S 6
  4763. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_M 0x00000080
  4764. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_S 7
  4765. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_M 0x00000100
  4766. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_S 8
  4767. /* Reassociation response */
  4768. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_M 0x00000200
  4769. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_S 9
  4770. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_M 0x00000400
  4771. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_S 10
  4772. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_M 0x00000800
  4773. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_S 11
  4774. /* Probe request */
  4775. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_M 0x00001000
  4776. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_S 12
  4777. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_M 0x00002000
  4778. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_S 13
  4779. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_M 0x00004000
  4780. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_S 14
  4781. /* Probe response */
  4782. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_M 0x00008000
  4783. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_S 15
  4784. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_M 0x00010000
  4785. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_S 16
  4786. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_M 0x00020000
  4787. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_S 17
  4788. /* Timing Advertisement */
  4789. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_M 0x00040000
  4790. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_S 18
  4791. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_M 0x00080000
  4792. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_S 19
  4793. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_M 0x00100000
  4794. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_S 20
  4795. /* Reserved */
  4796. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_M 0x00200000
  4797. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_S 21
  4798. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_M 0x00400000
  4799. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_S 22
  4800. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_M 0x00800000
  4801. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_S 23
  4802. /* Beacon */
  4803. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_M 0x01000000
  4804. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_S 24
  4805. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_M 0x02000000
  4806. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_S 25
  4807. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_M 0x04000000
  4808. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_S 26
  4809. /* ATIM */
  4810. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_M 0x08000000
  4811. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_S 27
  4812. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_M 0x10000000
  4813. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_S 28
  4814. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_M 0x20000000
  4815. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_S 29
  4816. /* Disassociation */
  4817. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_M 0x00000001
  4818. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_S 0
  4819. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_M 0x00000002
  4820. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_S 1
  4821. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_M 0x00000004
  4822. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_S 2
  4823. /* Authentication */
  4824. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_M 0x00000008
  4825. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_S 3
  4826. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_M 0x00000010
  4827. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_S 4
  4828. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_M 0x00000020
  4829. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_S 5
  4830. /* Deauthentication */
  4831. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_M 0x00000040
  4832. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_S 6
  4833. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_M 0x00000080
  4834. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_S 7
  4835. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_M 0x00000100
  4836. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_S 8
  4837. /* Action */
  4838. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_M 0x00000200
  4839. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_S 9
  4840. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_M 0x00000400
  4841. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_S 10
  4842. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_M 0x00000800
  4843. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_S 11
  4844. /* Action No Ack */
  4845. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_M 0x00001000
  4846. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_S 12
  4847. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_M 0x00002000
  4848. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_S 13
  4849. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_M 0x00004000
  4850. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_S 14
  4851. /* Reserved */
  4852. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_M 0x00008000
  4853. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_S 15
  4854. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_M 0x00010000
  4855. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_S 16
  4856. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_M 0x00020000
  4857. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_S 17
  4858. /*
  4859. * Subtype based CTRL frames enable bits.
  4860. * FP: Filter_Pass, MD: Monitor_Direct, MO: Monitor_Other
  4861. */
  4862. /* Reserved */
  4863. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_M 0x00000001
  4864. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_S 0
  4865. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_M 0x00000002
  4866. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_S 1
  4867. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_M 0x00000004
  4868. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_S 2
  4869. /* Reserved */
  4870. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_M 0x00000008
  4871. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_S 3
  4872. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_M 0x00000010
  4873. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_S 4
  4874. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_M 0x00000020
  4875. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_S 5
  4876. /* Reserved */
  4877. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_M 0x00000040
  4878. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_S 6
  4879. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_M 0x00000080
  4880. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_S 7
  4881. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_M 0x00000100
  4882. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_S 8
  4883. /* Reserved */
  4884. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_M 0x00000200
  4885. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_S 9
  4886. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_M 0x00000400
  4887. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_S 10
  4888. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_M 0x00000800
  4889. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_S 11
  4890. /* Reserved */
  4891. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_M 0x00001000
  4892. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_S 12
  4893. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_M 0x00002000
  4894. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_S 13
  4895. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_M 0x00004000
  4896. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_S 14
  4897. /* Reserved */
  4898. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_M 0x00008000
  4899. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_S 15
  4900. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_M 0x00010000
  4901. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_S 16
  4902. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_M 0x00020000
  4903. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_S 17
  4904. /* Reserved */
  4905. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_M 0x00040000
  4906. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_S 18
  4907. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_M 0x00080000
  4908. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_S 19
  4909. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_M 0x00100000
  4910. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_S 20
  4911. /* Control Wrapper */
  4912. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_M 0x00200000
  4913. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_S 21
  4914. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_M 0x00400000
  4915. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_S 22
  4916. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_M 0x00800000
  4917. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_S 23
  4918. /* Block Ack Request */
  4919. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_M 0x01000000
  4920. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_S 24
  4921. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_M 0x02000000
  4922. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_S 25
  4923. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_M 0x04000000
  4924. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_S 26
  4925. /* Block Ack*/
  4926. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_M 0x08000000
  4927. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_S 27
  4928. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_M 0x10000000
  4929. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_S 28
  4930. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_M 0x20000000
  4931. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_S 29
  4932. /* PS-POLL */
  4933. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_M 0x00000001
  4934. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_S 0
  4935. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_M 0x00000002
  4936. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_S 1
  4937. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_M 0x00000004
  4938. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_S 2
  4939. /* RTS */
  4940. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_M 0x00000008
  4941. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_S 3
  4942. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_M 0x00000010
  4943. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_S 4
  4944. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_M 0x00000020
  4945. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_S 5
  4946. /* CTS */
  4947. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_M 0x00000040
  4948. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_S 6
  4949. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_M 0x00000080
  4950. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_S 7
  4951. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_M 0x00000100
  4952. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_S 8
  4953. /* ACK */
  4954. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_M 0x00000200
  4955. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_S 9
  4956. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_M 0x00000400
  4957. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_S 10
  4958. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_M 0x00000800
  4959. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_S 11
  4960. /* CF-END */
  4961. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_M 0x00001000
  4962. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_S 12
  4963. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_M 0x00002000
  4964. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_S 13
  4965. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_M 0x00004000
  4966. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_S 14
  4967. /* CF-END + CF-ACK */
  4968. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_M 0x00008000
  4969. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_S 15
  4970. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_M 0x00010000
  4971. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_S 16
  4972. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_M 0x00020000
  4973. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_S 17
  4974. /* Multicast data */
  4975. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_M 0x00040000
  4976. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_S 18
  4977. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_M 0x00080000
  4978. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_S 19
  4979. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_M 0x00100000
  4980. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_S 20
  4981. /* Unicast data */
  4982. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_M 0x00200000
  4983. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_S 21
  4984. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_M 0x00400000
  4985. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_S 22
  4986. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_M 0x00800000
  4987. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_S 23
  4988. /* NULL data */
  4989. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_M 0x01000000
  4990. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_S 24
  4991. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_M 0x02000000
  4992. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_S 25
  4993. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_M 0x04000000
  4994. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_S 26
  4995. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET(word, httsym, value) \
  4996. do { \
  4997. HTT_CHECK_SET_VAL(httsym, value); \
  4998. (word) |= (value) << httsym##_S; \
  4999. } while (0)
  5000. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET(word, httsym) \
  5001. (((word) & httsym##_M) >> httsym##_S)
  5002. #define htt_rx_ring_pkt_enable_subtype_set( \
  5003. word, flag, mode, type, subtype, val) \
  5004. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET( \
  5005. word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype, val)
  5006. #define htt_rx_ring_pkt_enable_subtype_get( \
  5007. word, flag, mode, type, subtype) \
  5008. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET( \
  5009. word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype)
  5010. /* Definition to filter in TLVs */
  5011. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_M 0x00000001
  5012. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_S 0
  5013. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_M 0x00000002
  5014. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_S 1
  5015. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_M 0x00000004
  5016. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_S 2
  5017. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_M 0x00000008
  5018. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_S 3
  5019. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_M 0x00000010
  5020. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_S 4
  5021. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_M 0x00000020
  5022. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_S 5
  5023. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_M 0x00000040
  5024. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_S 6
  5025. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_M 0x00000080
  5026. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_S 7
  5027. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_M 0x00000100
  5028. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_S 8
  5029. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_M 0x00000200
  5030. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_S 9
  5031. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_M 0x00000400
  5032. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_S 10
  5033. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_M 0x00000800
  5034. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_S 11
  5035. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_M 0x00001000
  5036. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_S 12
  5037. #define HTT_RX_RING_TLV_ENABLE_SET(word, httsym, enable) \
  5038. do { \
  5039. HTT_CHECK_SET_VAL(httsym, enable); \
  5040. (word) |= (enable) << httsym##_S; \
  5041. } while (0)
  5042. #define HTT_RX_RING_TLV_ENABLE_GET(word, httsym) \
  5043. (((word) & httsym##_M) >> httsym##_S)
  5044. #define htt_rx_ring_tlv_filter_in_enable_set(word, tlv, enable) \
  5045. HTT_RX_RING_TLV_ENABLE_SET( \
  5046. word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv, enable)
  5047. #define htt_rx_ring_tlv_filter_in_enable_get(word, tlv) \
  5048. HTT_RX_RING_TLV_ENABLE_GET( \
  5049. word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv)
  5050. /**
  5051. * @brief HTT_H2T_MSG_TYPE_RFS_CONFIG
  5052. * host --> target Receive Flow Steering configuration message definition.
  5053. * Host must send this message before sending HTT_H2T_MSG_TYPE_RX_RING_CFG.
  5054. * The reason for this is we want RFS to be configured and ready before MAC
  5055. * remote ring is enabled via HTT_H2T_MSG_TYPE_RX_RING_CFG.
  5056. *
  5057. * |31 24|23 16|15 9|8|7 0|
  5058. * |----------------+----------------+----------------+----------------|
  5059. * | reserved |E| msg type |
  5060. * |-------------------------------------------------------------------|
  5061. * Where E = RFS enable flag
  5062. *
  5063. * The RFS_CONFIG message consists of a single 4-byte word.
  5064. *
  5065. * Header fields:
  5066. * - MSG_TYPE
  5067. * Bits 7:0
  5068. * Purpose: identifies this as a RFS config msg
  5069. * Value: 0xf (HTT_H2T_MSG_TYPE_RFS_CONFIG)
  5070. * - RFS_CONFIG
  5071. * Bit 8
  5072. * Purpose: Tells target whether to enable (1) or disable (0)
  5073. * flow steering feature when sending rx indication messages to host
  5074. */
  5075. #define HTT_H2T_RFS_CONFIG_M 0x100
  5076. #define HTT_H2T_RFS_CONFIG_S 8
  5077. #define HTT_RX_RFS_CONFIG_GET(_var) \
  5078. (((_var) & HTT_H2T_RFS_CONFIG_M) >> \
  5079. HTT_H2T_RFS_CONFIG_S)
  5080. #define HTT_RX_RFS_CONFIG_SET(_var, _val) \
  5081. do { \
  5082. HTT_CHECK_SET_VAL(HTT_H2T_RFS_CONFIG, _val); \
  5083. ((_var) |= ((_val) << HTT_H2T_RFS_CONFIG_S)); \
  5084. } while (0)
  5085. #define HTT_RFS_CFG_REQ_BYTES 4
  5086. /**
  5087. * @brief host -> target FW extended statistics retrieve
  5088. *
  5089. * @details
  5090. * The following field definitions describe the format of the HTT host
  5091. * to target FW extended stats retrieve message.
  5092. * The message specifies the type of stats the host wants to retrieve.
  5093. *
  5094. * |31 24|23 16|15 8|7 0|
  5095. * |-----------------------------------------------------------|
  5096. * | reserved | stats type | pdev_mask | msg type |
  5097. * |-----------------------------------------------------------|
  5098. * | config param [0] |
  5099. * |-----------------------------------------------------------|
  5100. * | config param [1] |
  5101. * |-----------------------------------------------------------|
  5102. * | config param [2] |
  5103. * |-----------------------------------------------------------|
  5104. * | config param [3] |
  5105. * |-----------------------------------------------------------|
  5106. * | reserved |
  5107. * |-----------------------------------------------------------|
  5108. * | cookie LSBs |
  5109. * |-----------------------------------------------------------|
  5110. * | cookie MSBs |
  5111. * |-----------------------------------------------------------|
  5112. * Header fields:
  5113. * - MSG_TYPE
  5114. * Bits 7:0
  5115. * Purpose: identifies this is a extended stats upload request message
  5116. * Value: 0x10
  5117. * - PDEV_MASK
  5118. * Bits 8:15
  5119. * Purpose: identifies the mask of PDEVs to retrieve stats from
  5120. * Value: This is a overloaded field, refer to usage and interpretation of
  5121. * PDEV in interface document.
  5122. * Bit 8 : Reserved for SOC stats
  5123. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  5124. * Indicates MACID_MASK in DBS
  5125. * - STATS_TYPE
  5126. * Bits 23:16
  5127. * Purpose: identifies which FW statistics to upload
  5128. * Value: Defined by htt_dbg_ext_stats_type (see htt_stats.h)
  5129. * - Reserved
  5130. * Bits 31:24
  5131. * - CONFIG_PARAM [0]
  5132. * Bits 31:0
  5133. * Purpose: give an opaque configuration value to the specified stats type
  5134. * Value: stats-type specific configuration value
  5135. * Refer to htt_stats.h for interpretation for each stats sub_type
  5136. * - CONFIG_PARAM [1]
  5137. * Bits 31:0
  5138. * Purpose: give an opaque configuration value to the specified stats type
  5139. * Value: stats-type specific configuration value
  5140. * Refer to htt_stats.h for interpretation for each stats sub_type
  5141. * - CONFIG_PARAM [2]
  5142. * Bits 31:0
  5143. * Purpose: give an opaque configuration value to the specified stats type
  5144. * Value: stats-type specific configuration value
  5145. * Refer to htt_stats.h for interpretation for each stats sub_type
  5146. * - CONFIG_PARAM [3]
  5147. * Bits 31:0
  5148. * Purpose: give an opaque configuration value to the specified stats type
  5149. * Value: stats-type specific configuration value
  5150. * Refer to htt_stats.h for interpretation for each stats sub_type
  5151. * - Reserved [31:0] for future use.
  5152. * - COOKIE_LSBS
  5153. * Bits 31:0
  5154. * Purpose: Provide a mechanism to match a target->host stats confirmation
  5155. * message with its preceding host->target stats request message.
  5156. * Value: LSBs of the opaque cookie specified by the host-side requestor
  5157. * - COOKIE_MSBS
  5158. * Bits 31:0
  5159. * Purpose: Provide a mechanism to match a target->host stats confirmation
  5160. * message with its preceding host->target stats request message.
  5161. * Value: MSBs of the opaque cookie specified by the host-side requestor
  5162. */
  5163. #define HTT_H2T_EXT_STATS_REQ_MSG_SZ 32 /* bytes */
  5164. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M 0x0000ff00
  5165. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S 8
  5166. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M 0x00ff0000
  5167. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S 16
  5168. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M 0xffffffff
  5169. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S 0
  5170. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_GET(_var) \
  5171. (((_var) & HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M) >> \
  5172. HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)
  5173. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_SET(_var, _val) \
  5174. do { \
  5175. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_PDEV_MASK, _val); \
  5176. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)); \
  5177. } while (0)
  5178. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_GET(_var) \
  5179. (((_var) & HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M) >> \
  5180. HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)
  5181. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_SET(_var, _val) \
  5182. do { \
  5183. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_STATS_TYPE, _val); \
  5184. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)); \
  5185. } while (0)
  5186. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_GET(_var) \
  5187. (((_var) & HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M) >> \
  5188. HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)
  5189. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_SET(_var, _val) \
  5190. do { \
  5191. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM, _val); \
  5192. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)); \
  5193. } while (0)
  5194. /**
  5195. * @brief host -> target FW PPDU_STATS request message
  5196. *
  5197. * @details
  5198. * The following field definitions describe the format of the HTT host
  5199. * to target FW for PPDU_STATS_CFG msg.
  5200. * The message allows the host to configure the PPDU_STATS_IND messages
  5201. * produced by the target.
  5202. *
  5203. * |31 24|23 16|15 8|7 0|
  5204. * |-----------------------------------------------------------|
  5205. * | REQ bit mask | pdev_mask | msg type |
  5206. * |-----------------------------------------------------------|
  5207. * Header fields:
  5208. * - MSG_TYPE
  5209. * Bits 7:0
  5210. * Purpose: identifies this is a req to configure ppdu_stats_ind from target
  5211. * Value: 0x11
  5212. * - PDEV_MASK
  5213. * Bits 8:15
  5214. * Purpose: identifies which pdevs this PPDU stats configuration applies to
  5215. * Value: This is a overloaded field, refer to usage and interpretation of
  5216. * PDEV in interface document.
  5217. * Bit 8 : Reserved for SOC stats
  5218. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  5219. * Indicates MACID_MASK in DBS
  5220. * - REQ_TLV_BIT_MASK
  5221. * Bits 16:31
  5222. * Purpose: each set bit indicates the corresponding PPDU stats TLV type
  5223. * needs to be included in the target's PPDU_STATS_IND messages.
  5224. * Value: refer htt_ppdu_stats_tlv_tag_t
  5225. *
  5226. */
  5227. #define HTT_H2T_PPDU_STATS_CFG_MSG_SZ 4 /* bytes */
  5228. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M 0x0000ff00
  5229. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S 8
  5230. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M 0xffff0000
  5231. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S 16
  5232. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_GET(_var) \
  5233. (((_var) & HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M) >> \
  5234. HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)
  5235. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_SET(_var, _val) \
  5236. do { \
  5237. HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_PDEV_MASK, _val); \
  5238. ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)); \
  5239. } while (0)
  5240. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_GET(_var) \
  5241. (((_var) & HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M) >> \
  5242. HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)
  5243. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_SET(_var, _val) \
  5244. do { \
  5245. HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK, _val); \
  5246. ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)); \
  5247. } while (0)
  5248. /**
  5249. * @brief Host-->target HTT RX FSE setup message
  5250. * @details
  5251. * Through this message, the host will provide details of the flow tables
  5252. * in host DDR along with hash keys.
  5253. * This message can be sent per SOC or per PDEV, which is differentiated
  5254. * by pdev id values.
  5255. * The host will allocate flow search table and sends table size,
  5256. * physical DMA address of flow table, and hash keys to firmware to
  5257. * program into the RXOLE FSE HW block.
  5258. *
  5259. * The following field definitions describe the format of the RX FSE setup
  5260. * message sent from the host to target
  5261. *
  5262. * Header fields:
  5263. * dword0 - b'7:0 - msg_type: This will be set to
  5264. * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG
  5265. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  5266. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for that
  5267. * pdev's LMAC ring.
  5268. * b'31:16 - reserved : Reserved for future use
  5269. * dword1 - b'19:0 - number of records: This field indicates the number of
  5270. * entries in the flow table. For example: 8k number of
  5271. * records is equivalent to
  5272. * 8 * 1024 * sizeof(RX_FLOW_SEARCH_ENTRY_STRUCT)
  5273. * b'27:20 - max search: This field specifies the skid length to FSE
  5274. * parser HW module whenever match is not found at the
  5275. * exact index pointed by hash.
  5276. * b'29:28 - ip_da_sa: This indicates which IPV4-IPV6 RFC to be used.
  5277. * Refer htt_ip_da_sa_prefix below for more details.
  5278. * b'31:30 - reserved: Reserved for future use
  5279. * dword2 - b'31:0 - base address lo: Lower 4 bytes base address of flow
  5280. * table allocated by host in DDR
  5281. * dword3 - b'31:0 - base address hi: Higher 4 bytes of base address of flow
  5282. * table allocated by host in DDR
  5283. * dword4:13 - b'31:0 - Toeplitz: 315 bits of Toeplitz keys for flow table
  5284. * entry hashing
  5285. *
  5286. *
  5287. * |31 30|29 28|27|26|25 20|19 16|15 8|7 0|
  5288. * |---------------------------------------------------------------|
  5289. * | reserved | pdev_id | MSG_TYPE |
  5290. * |---------------------------------------------------------------|
  5291. * |resvd|IPDSA| max_search | Number of records |
  5292. * |---------------------------------------------------------------|
  5293. * | base address lo |
  5294. * |---------------------------------------------------------------|
  5295. * | base address high |
  5296. * |---------------------------------------------------------------|
  5297. * | toeplitz key 31_0 |
  5298. * |---------------------------------------------------------------|
  5299. * | toeplitz key 63_32 |
  5300. * |---------------------------------------------------------------|
  5301. * | toeplitz key 95_64 |
  5302. * |---------------------------------------------------------------|
  5303. * | toeplitz key 127_96 |
  5304. * |---------------------------------------------------------------|
  5305. * | toeplitz key 159_128 |
  5306. * |---------------------------------------------------------------|
  5307. * | toeplitz key 191_160 |
  5308. * |---------------------------------------------------------------|
  5309. * | toeplitz key 223_192 |
  5310. * |---------------------------------------------------------------|
  5311. * | toeplitz key 255_224 |
  5312. * |---------------------------------------------------------------|
  5313. * | toeplitz key 287_256 |
  5314. * |---------------------------------------------------------------|
  5315. * | reserved | toeplitz key 314_288(26:0 bits) |
  5316. * |---------------------------------------------------------------|
  5317. * where:
  5318. * IPDSA = ip_da_sa
  5319. */
  5320. /**
  5321. * @brief: htt_ip_da_sa_prefix
  5322. * 0x0 -> Prefix is 0x20010db8_00000000_00000000
  5323. * IPv6 addresses beginning with 0x20010db8 are reserved for
  5324. * documentation per RFC3849
  5325. * 0x1 -> Prefix is 0x00000000_00000000_0000ffff RFC4291 IPv4-mapped IPv6
  5326. * 0x2 -> Prefix is 0x0 RFC4291 IPv4-compatible IPv6
  5327. * 0x3 -> Prefix is 0x0064ff9b_00000000_00000000 RFC6052 well-known prefix
  5328. */
  5329. enum htt_ip_da_sa_prefix {
  5330. HTT_RX_IPV6_20010db8,
  5331. HTT_RX_IPV4_MAPPED_IPV6,
  5332. HTT_RX_IPV4_COMPATIBLE_IPV6,
  5333. HTT_RX_IPV6_64FF9B,
  5334. };
  5335. /**
  5336. * @brief Host-->target HTT RX FISA configure and enable
  5337. * @details
  5338. * The host will send this command down to configure and enable the FISA
  5339. * operational params.
  5340. * Configure RXOLE_RXOLE_R0_FISA_CTRL and RXOLE_RXOLE_R0_FISA_TIMEOUT_THRESH
  5341. * register.
  5342. * Should configure both the MACs.
  5343. *
  5344. * dword0 - b'7:0 - msg_type: This will be set to HTT_H2T_MSG_TYPE_RX_FISA_CFG
  5345. *
  5346. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  5347. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for that
  5348. * pdev's LMAC ring.
  5349. * b'31:16 - reserved : Reserved for future use
  5350. *
  5351. * dword1 - b'0 - enable: Global FISA Enable, 0-FISA Disable, 1-Enable
  5352. * b'1 - IPSEC_SKIP_SEARCH: Flow search will be skipped for IP_SEC
  5353. * packets. 1 flow search will be skipped
  5354. * b'2 - NON_TCP_SKIP_SEARCH: Flow search will be skipped for Non
  5355. * tcp,udp packets
  5356. * b'3 - ADD_IPV4_FIXED_HDR_LEN: Add IPV4 Fixed HDR to length
  5357. * calculation
  5358. * b'4 - ADD_IPV6_FIXED_HDR_LEN: Add IPV6 Fixed HDR to length
  5359. * calculation
  5360. * b'5 - ADD_TCP_FIXED_HDR_LEN: Add TCP Fixed HDR to length
  5361. * calculation
  5362. * b'6 - ADD_UDP_HDR_LEN: Add UDP HDR to length calculation
  5363. * b'7 - CHKSUM_CUM_IP_LEN_EN: IPV4 hdr Checksum over cumulative IP
  5364. * length
  5365. * 0 L4 checksum will be provided in the RX_MSDU_END tlv
  5366. * 1 IPV4 hdr checksum after adjusting for cumulative IP
  5367. * length
  5368. * b'8 - DISABLE_TID_CHECK: 1- Disable TID check for MPDU Sequence
  5369. * num jump
  5370. * b'9 - DISABLE_TA_CHECK: 1- Disable TA check for MPDU Sequence
  5371. * num jump
  5372. * b'10 - DISABLE_QOS_CHECK: 1- Disable checking if qos/nonqos
  5373. * data type switch has happend for MPDU Sequence num jump
  5374. * b'11 - DISABLE_RAW_CHECK: 1- Disable checking for raw packet type
  5375. * for MPDU Sequence num jump
  5376. * b'12 - DISABLE_DECRYPT_ERR_CHECK: 1- Disable fisa cache commands
  5377. * for decrypt errors
  5378. * b'13 - DISABLE_MSDU_DROP_CHECK: 1- Ignore checking of msdu drop
  5379. * while aggregating a msdu
  5380. * b'17:14 - LIMIT, Aggregtion limit for number of MSDUs.
  5381. * The aggregation is done until (number of MSDUs aggregated
  5382. * < LIMIT + 1)
  5383. * b'31:18 - Reserved
  5384. *
  5385. * fisa_control_value - 32bit value FW can write to register
  5386. *
  5387. * dword2 - b'31:0 - FISA_TIMEOUT_THRESH, Timeout threshold for aggregation
  5388. * Threshold value for FISA timeout (units are microseconds).
  5389. * When the global timestamp exceeds this threshold, FISA
  5390. * aggregation will be restarted.
  5391. * A value of 0 means timeout is disabled.
  5392. * Compare the threshold register with timestamp field in
  5393. * flow entry to generate timeout for the flow.
  5394. *
  5395. * |31 18 |17 16|15 8|7 0|
  5396. * |-------------------------------------------------------------|
  5397. * | reserved | pdev_mask | msg type |
  5398. * |-------------------------------------------------------------|
  5399. * | reserved | FISA_CTRL |
  5400. * |-------------------------------------------------------------|
  5401. * | FISA_TIMEOUT_THRESH |
  5402. * |-------------------------------------------------------------|
  5403. */
  5404. PREPACK struct htt_h2t_msg_type_fisa_config_t {
  5405. A_UINT32 msg_type:8,
  5406. pdev_id:8,
  5407. reserved0:16;
  5408. /**
  5409. * @brief fisa_control - RXOLE_RXOLE_R0_FISA_CTRL FISA control register
  5410. * [17:0]
  5411. */
  5412. union {
  5413. /*
  5414. * fisa_control_bits structure is deprecated.
  5415. * Please use fisa_control_bits_v2 going forward.
  5416. */
  5417. struct {
  5418. A_UINT32 fisa_enable: 1,
  5419. ipsec_skip_search: 1,
  5420. nontcp_skip_search: 1,
  5421. add_ipv4_fixed_hdr_len: 1,
  5422. add_ipv6_fixed_hdr_len: 1,
  5423. add_tcp_fixed_hdr_len: 1,
  5424. add_udp_hdr_len: 1,
  5425. chksum_cum_ip_len_en: 1,
  5426. disable_tid_check: 1,
  5427. disable_ta_check: 1,
  5428. disable_qos_check: 1,
  5429. disable_raw_check: 1,
  5430. disable_decrypt_err_check: 1,
  5431. disable_msdu_drop_check: 1,
  5432. fisa_aggr_limit: 4,
  5433. reserved: 14;
  5434. } fisa_control_bits;
  5435. struct {
  5436. A_UINT32 fisa_enable: 1,
  5437. fisa_aggr_limit: 4,
  5438. reserved: 27;
  5439. } fisa_control_bits_v2;
  5440. A_UINT32 fisa_control_value;
  5441. } u_fisa_control;
  5442. /**
  5443. * @brief fisa_timeout_threshold - RXOLE_RXOLE_R0_FISA_TIMEOUT_THRESH FISA
  5444. * timeout threshold for aggregation. Unit in usec.
  5445. * [31:0]
  5446. */
  5447. A_UINT32 fisa_timeout_threshold;
  5448. } POSTPACK;
  5449. /* DWord 0: pdev-ID */
  5450. #define HTT_RX_FISA_CONFIG_PDEV_ID_M 0x0000ff00
  5451. #define HTT_RX_FISA_CONFIG_PDEV_ID_S 8
  5452. #define HTT_RX_FISA_CONFIG_PDEV_ID_GET(_var) \
  5453. (((_var) & HTT_RX_FISA_CONFIG_PDEV_ID_M) >> \
  5454. HTT_RX_FISA_CONFIG_PDEV_ID_S)
  5455. #define HTT_RX_FISA_CONFIG_PDEV_ID_SET(_var, _val) \
  5456. do { \
  5457. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_PDEV_ID, _val); \
  5458. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_PDEV_ID_S)); \
  5459. } while (0)
  5460. /* Dword 1: fisa_control_value fisa config */
  5461. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_M 0x00000001
  5462. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_S 0
  5463. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_GET(_var) \
  5464. (((_var) & HTT_RX_FISA_CONFIG_FISA_ENABLE_M) >> \
  5465. HTT_RX_FISA_CONFIG_FISA_ENABLE_S)
  5466. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_SET(_var, _val) \
  5467. do { \
  5468. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_ENABLE, _val); \
  5469. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_ENABLE_S)); \
  5470. } while (0)
  5471. /* Dword 1: fisa_control_value ipsec_skip_search */
  5472. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_M 0x00000002
  5473. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S 1
  5474. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_GET(_var) \
  5475. (((_var) & HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_M) >> \
  5476. HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S)
  5477. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_SET(_var, _val) \
  5478. do { \
  5479. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH, _val); \
  5480. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S)); \
  5481. } while (0)
  5482. /* Dword 1: fisa_control_value non_tcp_skip_search */
  5483. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_M 0x00000004
  5484. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S 2
  5485. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_GET(_var) \
  5486. (((_var) & HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_M) >> \
  5487. HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S)
  5488. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_SET(_var, _val) \
  5489. do { \
  5490. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH, _val); \
  5491. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S)); \
  5492. } while (0)
  5493. /* Dword 1: fisa_control_value add_ipv4_fixed_hdr */
  5494. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_M 0x00000008
  5495. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S 3
  5496. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_GET(_var) \
  5497. (((_var) & HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_M) >> \
  5498. HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S)
  5499. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_SET(_var, _val) \
  5500. do { \
  5501. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN, _val); \
  5502. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S)); \
  5503. } while (0)
  5504. /* Dword 1: fisa_control_value add_ipv6_fixed_hdr */
  5505. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_M 0x00000010
  5506. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S 4
  5507. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_GET(_var) \
  5508. (((_var) & HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_M) >> \
  5509. HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S)
  5510. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_SET(_var, _val) \
  5511. do { \
  5512. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN, _val); \
  5513. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S)); \
  5514. } while (0)
  5515. /* Dword 1: fisa_control_value tcp_fixed_hdr_len */
  5516. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_M 0x00000020
  5517. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S 5
  5518. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_GET(_var) \
  5519. (((_var) & HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_M) >> \
  5520. HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S)
  5521. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_SET(_var, _val) \
  5522. do { \
  5523. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN, _val); \
  5524. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S)); \
  5525. } while (0)
  5526. /* Dword 1: fisa_control_value add_udp_hdr_len */
  5527. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_M 0x00000040
  5528. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S 6
  5529. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_GET(_var) \
  5530. (((_var) & HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_M) >> \
  5531. HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S)
  5532. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_SET(_var, _val) \
  5533. do { \
  5534. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN, _val); \
  5535. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S)); \
  5536. } while (0)
  5537. /* Dword 1: fisa_control_value chksum_cum_ip_len_en */
  5538. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_M 0x00000080
  5539. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S 7
  5540. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_GET(_var) \
  5541. (((_var) & HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_M) >> \
  5542. HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S)
  5543. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_SET(_var, _val) \
  5544. do { \
  5545. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN, _val); \
  5546. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S)); \
  5547. } while (0)
  5548. /* Dword 1: fisa_control_value disable_tid_check */
  5549. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_M 0x00000100
  5550. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S 8
  5551. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_GET(_var) \
  5552. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_M) >> \
  5553. HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S)
  5554. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_SET(_var, _val) \
  5555. do { \
  5556. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK, _val); \
  5557. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S)); \
  5558. } while (0)
  5559. /* Dword 1: fisa_control_value disable_ta_check */
  5560. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_M 0x00000200
  5561. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S 9
  5562. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_GET(_var) \
  5563. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_M) >> \
  5564. HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S)
  5565. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_SET(_var, _val) \
  5566. do { \
  5567. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK, _val); \
  5568. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S)); \
  5569. } while (0)
  5570. /* Dword 1: fisa_control_value disable_qos_check */
  5571. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_M 0x00000400
  5572. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S 10
  5573. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_GET(_var) \
  5574. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_M) >> \
  5575. HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S)
  5576. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_SET(_var, _val) \
  5577. do { \
  5578. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK, _val); \
  5579. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S)); \
  5580. } while (0)
  5581. /* Dword 1: fisa_control_value disable_raw_check */
  5582. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_M 0x00000800
  5583. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S 11
  5584. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_GET(_var) \
  5585. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_M) >> \
  5586. HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S)
  5587. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_SET(_var, _val) \
  5588. do { \
  5589. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK, _val); \
  5590. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S)); \
  5591. } while (0)
  5592. /* Dword 1: fisa_control_value disable_decrypt_err_check */
  5593. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_M 0x00001000
  5594. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S 12
  5595. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_GET(_var) \
  5596. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_M) >> \
  5597. HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S)
  5598. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_SET(_var, _val) \
  5599. do { \
  5600. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK, _val); \
  5601. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S)); \
  5602. } while (0)
  5603. /* Dword 1: fisa_control_value disable_msdu_drop_check */
  5604. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_M 0x00002000
  5605. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S 13
  5606. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_GET(_var) \
  5607. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_M) >> \
  5608. HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S)
  5609. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_SET(_var, _val) \
  5610. do { \
  5611. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK, _val); \
  5612. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S)); \
  5613. } while (0)
  5614. /* Dword 1: fisa_control_value fisa_aggr_limit */
  5615. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_M 0x0003c000
  5616. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S 14
  5617. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_GET(_var) \
  5618. (((_var) & HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_M) >> \
  5619. HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S)
  5620. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_SET(_var, _val) \
  5621. do { \
  5622. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT, _val); \
  5623. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S)); \
  5624. } while (0)
  5625. /* Dword 1: fisa_control_value fisa config */
  5626. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_M 0x00000001
  5627. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S 0
  5628. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_GET(_var) \
  5629. (((_var) & HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_M) >> \
  5630. HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S)
  5631. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_SET(_var, _val) \
  5632. do { \
  5633. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_V2_ENABLE, _val); \
  5634. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S)); \
  5635. } while (0)
  5636. /* Dword 1: fisa_control_value fisa_aggr_limit */
  5637. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_M 0x0000001e
  5638. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S 1
  5639. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_GET(_var) \
  5640. (((_var) & HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_M) >> \
  5641. HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S)
  5642. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_SET(_var, _val) \
  5643. do { \
  5644. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT, _val); \
  5645. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S)); \
  5646. } while (0)
  5647. PREPACK struct htt_h2t_msg_rx_fse_setup_t {
  5648. A_UINT32 msg_type:8, /* HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG */
  5649. pdev_id:8,
  5650. reserved0:16;
  5651. A_UINT32 num_records:20,
  5652. max_search:8,
  5653. ip_da_sa:2, /* htt_ip_da_sa_prefix enumeration */
  5654. reserved1:2;
  5655. A_UINT32 base_addr_lo;
  5656. A_UINT32 base_addr_hi;
  5657. A_UINT32 toeplitz31_0;
  5658. A_UINT32 toeplitz63_32;
  5659. A_UINT32 toeplitz95_64;
  5660. A_UINT32 toeplitz127_96;
  5661. A_UINT32 toeplitz159_128;
  5662. A_UINT32 toeplitz191_160;
  5663. A_UINT32 toeplitz223_192;
  5664. A_UINT32 toeplitz255_224;
  5665. A_UINT32 toeplitz287_256;
  5666. A_UINT32 toeplitz314_288:27,
  5667. reserved2:5;
  5668. } POSTPACK;
  5669. #define HTT_RX_FSE_SETUP_SZ (sizeof(struct htt_h2t_msg_rx_fse_setup_t))
  5670. #define HTT_RX_FSE_OPERATION_SZ (sizeof(struct htt_h2t_msg_rx_fse_operation_t))
  5671. #define HTT_RX_FISA_CONFIG_SZ (sizeof(struct htt_h2t_msg_type_fisa_config_t))
  5672. #define HTT_RX_FSE_SETUP_HASH_314_288_M 0x07ffffff
  5673. #define HTT_RX_FSE_SETUP_HASH_314_288_S 0
  5674. /* DWORD 0: Pdev ID */
  5675. #define HTT_RX_FSE_SETUP_PDEV_ID_M 0x0000ff00
  5676. #define HTT_RX_FSE_SETUP_PDEV_ID_S 8
  5677. #define HTT_RX_FSE_SETUP_PDEV_ID_GET(_var) \
  5678. (((_var) & HTT_RX_FSE_SETUP_PDEV_ID_M) >> \
  5679. HTT_RX_FSE_SETUP_PDEV_ID_S)
  5680. #define HTT_RX_FSE_SETUP_PDEV_ID_SET(_var, _val) \
  5681. do { \
  5682. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_PDEV_ID, _val); \
  5683. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_PDEV_ID_S)); \
  5684. } while (0)
  5685. /* DWORD 1:num of records */
  5686. #define HTT_RX_FSE_SETUP_NUM_REC_M 0x000fffff
  5687. #define HTT_RX_FSE_SETUP_NUM_REC_S 0
  5688. #define HTT_RX_FSE_SETUP_NUM_REC_GET(_var) \
  5689. (((_var) & HTT_RX_FSE_SETUP_NUM_REC_M) >> \
  5690. HTT_RX_FSE_SETUP_NUM_REC_S)
  5691. #define HTT_RX_FSE_SETUP_NUM_REC_SET(_var, _val) \
  5692. do { \
  5693. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_NUM_REC, _val); \
  5694. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_NUM_REC_S)); \
  5695. } while (0)
  5696. /* DWORD 1:max_search */
  5697. #define HTT_RX_FSE_SETUP_MAX_SEARCH_M 0x0ff00000
  5698. #define HTT_RX_FSE_SETUP_MAX_SEARCH_S 20
  5699. #define HTT_RX_FSE_SETUP_MAX_SEARCH_GET(_var) \
  5700. (((_var) & HTT_RX_FSE_SETUP_MAX_SEARCH_M) >> \
  5701. HTT_RX_FSE_SETUP_MAX_SEARCH_S)
  5702. #define HTT_RX_FSE_SETUP_MAX_SEARCH_SET(_var, _val) \
  5703. do { \
  5704. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_MAX_SEARCH, _val); \
  5705. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_MAX_SEARCH_S)); \
  5706. } while (0)
  5707. /* DWORD 1:ip_da_sa prefix */
  5708. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M 0x30000000
  5709. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S 28
  5710. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_GET(_var) \
  5711. (((_var) & HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M) >> \
  5712. HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)
  5713. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_SET(_var, _val) \
  5714. do { \
  5715. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX, _val); \
  5716. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)); \
  5717. } while (0)
  5718. /* DWORD 2: Base Address LO */
  5719. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_M 0xffffffff
  5720. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_S 0
  5721. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_GET(_var) \
  5722. (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_LO_M) >> \
  5723. HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)
  5724. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_SET(_var, _val) \
  5725. do { \
  5726. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_LO, _val); \
  5727. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)); \
  5728. } while (0)
  5729. /* DWORD 3: Base Address High */
  5730. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_M 0xffffffff
  5731. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_S 0
  5732. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_GET(_var) \
  5733. (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_HI_M) >> \
  5734. HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)
  5735. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_SET(_var, _val) \
  5736. do { \
  5737. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_HI, _val); \
  5738. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)); \
  5739. } while (0)
  5740. /* DWORD 4-12: Hash Value */
  5741. #define HTT_RX_FSE_SETUP_HASH_VALUE_M 0xffffffff
  5742. #define HTT_RX_FSE_SETUP_HASH_VALUE_S 0
  5743. #define HTT_RX_FSE_SETUP_HASH_VALUE_GET(_var) \
  5744. (((_var) & HTT_RX_FSE_SETUP_HASH_VALUE_M) >> \
  5745. HTT_RX_FSE_SETUP_HASH_VALUE_S)
  5746. #define HTT_RX_FSE_SETUP_HASH_VALUE_SET(_var, _val) \
  5747. do { \
  5748. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_VALUE, _val); \
  5749. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_VALUE_S)); \
  5750. } while (0)
  5751. /* DWORD 13: Hash Value 314:288 bits */
  5752. #define HTT_RX_FSE_SETUP_HASH_314_288_GET(_var) \
  5753. (((_var) & HTT_RX_FSE_SETUP_HASH_314_288_M) >> \
  5754. HTT_RX_FSE_SETUP_HASH_314_288_S)
  5755. #define HTT_RX_FSE_SETUP_HASH_314_288_SET(_var, _val) \
  5756. do { \
  5757. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_314_288, _val); \
  5758. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_314_288_S)); \
  5759. } while (0)
  5760. /**
  5761. * @brief Host-->target HTT RX FSE operation message
  5762. * @details
  5763. * The host will send this Flow Search Engine (FSE) operation message for
  5764. * every flow add/delete operation.
  5765. * The FSE operation includes FSE full cache invalidation or individual entry
  5766. * invalidation.
  5767. * This message can be sent per SOC or per PDEV which is differentiated
  5768. * by pdev id values.
  5769. *
  5770. * |31 16|15 8|7 1|0|
  5771. * |-------------------------------------------------------------|
  5772. * | reserved | pdev_id | MSG_TYPE |
  5773. * |-------------------------------------------------------------|
  5774. * | reserved | operation |I|
  5775. * |-------------------------------------------------------------|
  5776. * | ip_src_addr_31_0 |
  5777. * |-------------------------------------------------------------|
  5778. * | ip_src_addr_63_32 |
  5779. * |-------------------------------------------------------------|
  5780. * | ip_src_addr_95_64 |
  5781. * |-------------------------------------------------------------|
  5782. * | ip_src_addr_127_96 |
  5783. * |-------------------------------------------------------------|
  5784. * | ip_dst_addr_31_0 |
  5785. * |-------------------------------------------------------------|
  5786. * | ip_dst_addr_63_32 |
  5787. * |-------------------------------------------------------------|
  5788. * | ip_dst_addr_95_64 |
  5789. * |-------------------------------------------------------------|
  5790. * | ip_dst_addr_127_96 |
  5791. * |-------------------------------------------------------------|
  5792. * | l4_dst_port | l4_src_port |
  5793. * | (32-bit SPI incase of IPsec) |
  5794. * |-------------------------------------------------------------|
  5795. * | reserved | l4_proto |
  5796. * |-------------------------------------------------------------|
  5797. *
  5798. * where I is 1-bit ipsec_valid.
  5799. *
  5800. * The following field definitions describe the format of the RX FSE operation
  5801. * message sent from the host to target for every add/delete flow entry to flow
  5802. * table.
  5803. *
  5804. * Header fields:
  5805. * dword0 - b'7:0 - msg_type: This will be set to
  5806. * HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
  5807. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  5808. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  5809. * specified pdev's LMAC ring.
  5810. * b'31:16 - reserved : Reserved for future use
  5811. * dword1 - b'0 - ipsec_valid: This indicates protocol IP or IPsec
  5812. * (Internet Protocol Security).
  5813. * IPsec describes the framework for providing security at
  5814. * IP layer. IPsec is defined for both versions of IP:
  5815. * IPV4 and IPV6.
  5816. * Please refer to htt_rx_flow_proto enumeration below for
  5817. * more info.
  5818. * ipsec_valid = 1 for IPSEC packets
  5819. * ipsec_valid = 0 for IP Packets
  5820. * b'7:1 - operation: This indicates types of FSE operation.
  5821. * Refer to htt_rx_fse_operation enumeration:
  5822. * 0 - No Cache Invalidation required
  5823. * 1 - Cache invalidate only one entry given by IP
  5824. * src/dest address at DWORD[2:9]
  5825. * 2 - Complete FSE Cache Invalidation
  5826. * 3 - FSE Disable
  5827. * 4 - FSE Enable
  5828. * b'31:8 - reserved: Reserved for future use
  5829. * dword2:9-b'31:0 - IP src/dest: IPV4/IPV6 source and destination address
  5830. * for per flow addition/deletion
  5831. * For IPV4 src/dest addresses, the first A_UINT32 is used
  5832. * and the subsequent 3 A_UINT32 will be padding bytes.
  5833. * For IPV6 src/dest Addresses, all A_UINT32 are used.
  5834. * dword10 -b'31:0 - L4 src port (15:0): 16-bit Source Port numbers range
  5835. * from 0 to 65535 but only 0 to 1023 are designated as
  5836. * well-known ports. Refer to [RFC1700] for more details.
  5837. * This field is valid only if
  5838. * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
  5839. * - L4 dest port (31:16): 16-bit Destination Port numbers
  5840. * range from 0 to 65535 but only 0 to 1023 are designated
  5841. * as well-known ports. Refer to [RFC1700] for more details.
  5842. * This field is valid only if
  5843. * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
  5844. * - SPI (31:0): Security Parameters Index is an
  5845. * identification tag added to the header while using IPsec
  5846. * for tunneling the IP traffici.
  5847. * Valid only if IPSec_valid bit (in DWORD1) is set to 1.
  5848. * dword11 -b'7:0 - l4_proto: This carries L4 protocol numbers, which are
  5849. * Assigned Internet Protocol Numbers.
  5850. * l4_proto numbers for standard protocol like UDP/TCP
  5851. * protocol at l4 layer, e.g. l4_proto = 6 for TCP,
  5852. * l4_proto = 17 for UDP etc.
  5853. * b'31:8 - reserved: Reserved for future use.
  5854. *
  5855. */
  5856. PREPACK struct htt_h2t_msg_rx_fse_operation_t {
  5857. A_UINT32 msg_type:8,
  5858. pdev_id:8,
  5859. reserved0:16;
  5860. A_UINT32 ipsec_valid:1,
  5861. operation:7,
  5862. reserved1:24;
  5863. A_UINT32 ip_src_addr_31_0;
  5864. A_UINT32 ip_src_addr_63_32;
  5865. A_UINT32 ip_src_addr_95_64;
  5866. A_UINT32 ip_src_addr_127_96;
  5867. A_UINT32 ip_dest_addr_31_0;
  5868. A_UINT32 ip_dest_addr_63_32;
  5869. A_UINT32 ip_dest_addr_95_64;
  5870. A_UINT32 ip_dest_addr_127_96;
  5871. union {
  5872. A_UINT32 spi;
  5873. struct {
  5874. A_UINT32 l4_src_port:16,
  5875. l4_dest_port:16;
  5876. } ip;
  5877. } u;
  5878. A_UINT32 l4_proto:8,
  5879. reserved:24;
  5880. } POSTPACK;
  5881. /**
  5882. * @brief Host-->target HTT RX Full monitor mode register configuration message
  5883. * @details
  5884. * The host will send this Full monitor mode register configuration message.
  5885. * This message can be sent per SOC or per PDEV which is differentiated
  5886. * by pdev id values.
  5887. *
  5888. * |31 16|15 11|10 8|7 3|2|1|0|
  5889. * |-------------------------------------------------------------|
  5890. * | reserved | pdev_id | MSG_TYPE |
  5891. * |-------------------------------------------------------------|
  5892. * | reserved |Release Ring |N|Z|E|
  5893. * |-------------------------------------------------------------|
  5894. *
  5895. * where E is 1-bit full monitor mode enable/disable.
  5896. * Z is 1-bit additional descriptor for zero mpdu enable/disable
  5897. * N is 1-bit additional descriptor for non zero mdpu enable/disable
  5898. *
  5899. * The following field definitions describe the format of the full monitor
  5900. * mode configuration message sent from the host to target for each pdev.
  5901. *
  5902. * Header fields:
  5903. * dword0 - b'7:0 - msg_type: This will be set to
  5904. * HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE.
  5905. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  5906. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  5907. * specified pdev's LMAC ring.
  5908. * b'31:16 - reserved : Reserved for future use.
  5909. * dword1 - b'0 - full_monitor_mode enable: This indicates that the full
  5910. * monitor mode rxdma register is to be enabled or disabled.
  5911. * b'1 - addnl_descs_zero_mpdus_end: This indicates that the
  5912. * additional descriptors at ppdu end for zero mpdus
  5913. * enabled or disabled.
  5914. * b'2 - addnl_descs_non_zero_mpdus_end: This indicates that the
  5915. * additional descriptors at ppdu end for non zero mpdus
  5916. * enabled or disabled.
  5917. * b'10:3 - release_ring: This indicates the destination ring
  5918. * selection for the descriptor at the end of PPDU
  5919. * 0 - REO ring select
  5920. * 1 - FW ring select
  5921. * 2 - SW ring select
  5922. * 3 - Release ring select
  5923. * Refer to htt_rx_full_mon_release_ring.
  5924. * b'31:11 - reserved for future use
  5925. */
  5926. PREPACK struct htt_h2t_msg_rx_full_monitor_mode_t {
  5927. A_UINT32 msg_type:8,
  5928. pdev_id:8,
  5929. reserved0:16;
  5930. A_UINT32 full_monitor_mode_enable:1,
  5931. addnl_descs_zero_mpdus_end:1,
  5932. addnl_descs_non_zero_mpdus_end:1,
  5933. release_ring:8,
  5934. reserved1:21;
  5935. } POSTPACK;
  5936. /**
  5937. * Enumeration for full monitor mode destination ring select
  5938. * 0 - REO destination ring select
  5939. * 1 - FW destination ring select
  5940. * 2 - SW destination ring select
  5941. * 3 - Release destination ring select
  5942. */
  5943. enum htt_rx_full_mon_release_ring {
  5944. HTT_RX_MON_RING_REO,
  5945. HTT_RX_MON_RING_FW,
  5946. HTT_RX_MON_RING_SW,
  5947. HTT_RX_MON_RING_RELEASE,
  5948. };
  5949. #define HTT_RX_FULL_MONITOR_MODE_SETUP_SZ (sizeof(struct htt_h2t_msg_rx_full_monitor_mode_t))
  5950. /* DWORD 0: Pdev ID */
  5951. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_M 0x0000ff00
  5952. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S 8
  5953. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_GET(_var) \
  5954. (((_var) & HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_M) >> \
  5955. HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S)
  5956. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_SET(_var, _val) \
  5957. do { \
  5958. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID, _val); \
  5959. ((_var) |= ((_val) << HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S)); \
  5960. } while (0)
  5961. /* DWORD 1:ENABLE */
  5962. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_M 0x00000001
  5963. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_S 0
  5964. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_SET(word, enable) \
  5965. do { \
  5966. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_ENABLE, enable); \
  5967. (word) |= ((enable) << HTT_RX_FULL_MONITOR_MODE_ENABLE_S); \
  5968. } while (0)
  5969. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_GET(word) \
  5970. (((word) & HTT_RX_FULL_MONITOR_MODE_ENABLE_M) >> HTT_RX_FULL_MONITOR_MODE_ENABLE_S)
  5971. /* DWORD 1:ZERO_MPDU */
  5972. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_M 0x00000002
  5973. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S 1
  5974. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_SET(word, zerompdu) \
  5975. do { \
  5976. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU, zerompdu); \
  5977. (word) |= ((zerompdu) << HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S); \
  5978. } while (0)
  5979. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_GET(word) \
  5980. (((word) & HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_M) >> HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S)
  5981. /* DWORD 1:NON_ZERO_MPDU */
  5982. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_M 0x00000004
  5983. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S 2
  5984. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_SET(word, nonzerompdu) \
  5985. do { \
  5986. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU, nonzerompdu); \
  5987. (word) |= ((nonzerompdu) << HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S); \
  5988. } while (0)
  5989. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_GET(word) \
  5990. (((word) & HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_M) >> HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S)
  5991. /* DWORD 1:RELEASE_RINGS */
  5992. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_M 0x000007f8
  5993. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S 3
  5994. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_SET(word, releaserings) \
  5995. do { \
  5996. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS, releaserings); \
  5997. (word) |= ((releaserings) << HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S); \
  5998. } while (0)
  5999. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_GET(word) \
  6000. (((word) & HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_M) >> HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S)
  6001. /**
  6002. * Enumeration for IP Protocol or IPSEC Protocol
  6003. * IPsec describes the framework for providing security at IP layer.
  6004. * IPsec is defined for both versions of IP: IPV4 and IPV6.
  6005. */
  6006. enum htt_rx_flow_proto {
  6007. HTT_RX_FLOW_IP_PROTO,
  6008. HTT_RX_FLOW_IPSEC_PROTO,
  6009. };
  6010. /**
  6011. * Enumeration for FSE Cache Invalidation
  6012. * 0 - No Cache Invalidation required
  6013. * 1 - Cache invalidate only one entry given by IP src/dest address at DWORD2:9
  6014. * 2 - Complete FSE Cache Invalidation
  6015. * 3 - FSE Disable
  6016. * 4 - FSE Enable
  6017. */
  6018. enum htt_rx_fse_operation {
  6019. HTT_RX_FSE_CACHE_INVALIDATE_NONE,
  6020. HTT_RX_FSE_CACHE_INVALIDATE_ENTRY,
  6021. HTT_RX_FSE_CACHE_INVALIDATE_FULL,
  6022. HTT_RX_FSE_DISABLE,
  6023. HTT_RX_FSE_ENABLE,
  6024. };
  6025. /* DWORD 0: Pdev ID */
  6026. #define HTT_RX_FSE_OPERATION_PDEV_ID_M 0x0000ff00
  6027. #define HTT_RX_FSE_OPERATION_PDEV_ID_S 8
  6028. #define HTT_RX_FSE_OPERATION_PDEV_ID_GET(_var) \
  6029. (((_var) & HTT_RX_FSE_OPERATION_PDEV_ID_M) >> \
  6030. HTT_RX_FSE_OPERATION_PDEV_ID_S)
  6031. #define HTT_RX_FSE_OPERATION_PDEV_ID_SET(_var, _val) \
  6032. do { \
  6033. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_PDEV_ID, _val); \
  6034. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_PDEV_ID_S)); \
  6035. } while (0)
  6036. /* DWORD 1:IP PROTO or IPSEC */
  6037. #define HTT_RX_FSE_IPSEC_VALID_M 0x00000001
  6038. #define HTT_RX_FSE_IPSEC_VALID_S 0
  6039. #define HTT_RX_FSE_IPSEC_VALID_SET(word, ipsec_valid) \
  6040. do { \
  6041. HTT_CHECK_SET_VAL(HTT_RX_FSE_IPSEC_VALID, ipsec_valid); \
  6042. (word) |= ((ipsec_valid) << HTT_RX_FSE_IPSEC_VALID_S); \
  6043. } while (0)
  6044. #define HTT_RX_FSE_IPSEC_VALID_GET(word) \
  6045. (((word) & HTT_RX_FSE_IPSEC_VALID_M) >> HTT_RX_FSE_IPSEC_VALID_S)
  6046. /* DWORD 1:FSE Operation */
  6047. #define HTT_RX_FSE_OPERATION_M 0x000000fe
  6048. #define HTT_RX_FSE_OPERATION_S 1
  6049. #define HTT_RX_FSE_OPERATION_SET(word, op_val) \
  6050. do { \
  6051. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION, op_val); \
  6052. (word) |= ((op_val) << HTT_RX_FSE_OPERATION_S); \
  6053. } while (0)
  6054. #define HTT_RX_FSE_OPERATION_GET(word) \
  6055. (((word) & HTT_RX_FSE_OPERATION_M) >> HTT_RX_FSE_OPERATION_S)
  6056. /* DWORD 2-9:IP Address */
  6057. #define HTT_RX_FSE_OPERATION_IP_ADDR_M 0xffffffff
  6058. #define HTT_RX_FSE_OPERATION_IP_ADDR_S 0
  6059. #define HTT_RX_FSE_OPERATION_IP_ADDR_GET(_var) \
  6060. (((_var) & HTT_RX_FSE_OPERATION_IP_ADDR_M) >> \
  6061. HTT_RX_FSE_OPERATION_IP_ADDR_S)
  6062. #define HTT_RX_FSE_OPERATION_IP_ADDR_SET(_var, _val) \
  6063. do { \
  6064. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_IP_ADDR, _val); \
  6065. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_IP_ADDR_S)); \
  6066. } while (0)
  6067. /* DWORD 10:Source Port Number */
  6068. #define HTT_RX_FSE_SOURCEPORT_M 0x0000ffff
  6069. #define HTT_RX_FSE_SOURCEPORT_S 0
  6070. #define HTT_RX_FSE_SOURCEPORT_SET(word, sport) \
  6071. do { \
  6072. HTT_CHECK_SET_VAL(HTT_RX_FSE_SOURCEPORT, sport); \
  6073. (word) |= ((sport) << HTT_RX_FSE_SOURCEPORT_S); \
  6074. } while (0)
  6075. #define HTT_RX_FSE_SOURCEPORT_GET(word) \
  6076. (((word) & HTT_RX_FSE_SOURCEPORT_M) >> HTT_RX_FSE_SOURCEPORT_S)
  6077. /* DWORD 11:Destination Port Number */
  6078. #define HTT_RX_FSE_DESTPORT_M 0xffff0000
  6079. #define HTT_RX_FSE_DESTPORT_S 16
  6080. #define HTT_RX_FSE_DESTPORT_SET(word, dport) \
  6081. do { \
  6082. HTT_CHECK_SET_VAL(HTT_RX_FSE_DESTPORT, dport); \
  6083. (word) |= ((dport) << HTT_RX_FSE_DESTPORT_S); \
  6084. } while (0)
  6085. #define HTT_RX_FSE_DESTPORT_GET(word) \
  6086. (((word) & HTT_RX_FSE_DESTPORT_M) >> HTT_RX_FSE_DESTPORT_S)
  6087. /* DWORD 10-11:SPI (In case of IPSEC) */
  6088. #define HTT_RX_FSE_OPERATION_SPI_M 0xffffffff
  6089. #define HTT_RX_FSE_OPERATION_SPI_S 0
  6090. #define HTT_RX_FSE_OPERATION_SPI_GET(_var) \
  6091. (((_var) & HTT_RX_FSE_OPERATION_SPI_ADDR_M) >> \
  6092. HTT_RX_FSE_OPERATION_SPI_ADDR_S)
  6093. #define HTT_RX_FSE_OPERATION_SPI_SET(_var, _val) \
  6094. do { \
  6095. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_SPI, _val); \
  6096. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_SPI_S)); \
  6097. } while (0)
  6098. /* DWORD 12:L4 PROTO */
  6099. #define HTT_RX_FSE_L4_PROTO_M 0x000000ff
  6100. #define HTT_RX_FSE_L4_PROTO_S 0
  6101. #define HTT_RX_FSE_L4_PROTO_SET(word, proto_val) \
  6102. do { \
  6103. HTT_CHECK_SET_VAL(HTT_RX_FSE_L4_PROTO, proto_val); \
  6104. (word) |= ((proto_val) << HTT_RX_FSE_L4_PROTO_S); \
  6105. } while (0)
  6106. #define HTT_RX_FSE_L4_PROTO_GET(word) \
  6107. (((word) & HTT_RX_FSE_L4_PROTO_M) >> HTT_RX_FSE_L4_PROTO_S)
  6108. /**
  6109. * @brief HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG
  6110. * host --> target Receive to configure the RxOLE 3-tuple Hash
  6111. *
  6112. * |31 24|23 |15 8|7 2|1|0|
  6113. * |----------------+----------------+----------------+----------------|
  6114. * | reserved | pdev_id | msg_type |
  6115. * |---------------------------------+----------------+----------------|
  6116. * | reserved |E|F|
  6117. * |---------------------------------+----------------+----------------|
  6118. * Where E = Configure the target to provide the 3-tuple hash value in
  6119. * toeplitz_hash_2_or_4 field of rx_msdu_start tlv
  6120. * F = Configure the target to provide the 3-tuple hash value in
  6121. * flow_id_toeplitz field of rx_msdu_start tlv
  6122. *
  6123. * The following field definitions describe the format of the 3 tuple hash value
  6124. * message sent from the host to target as part of initialization sequence.
  6125. *
  6126. * Header fields:
  6127. * dword0 - b'7:0 - msg_type: This will be set to
  6128. * HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG
  6129. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  6130. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  6131. * specified pdev's LMAC ring.
  6132. * b'31:16 - reserved : Reserved for future use
  6133. * dword1 - b'0 - flow_id_toeplitz_field_enable
  6134. * b'1 - toeplitz_hash_2_or_4_field_enable
  6135. * b'31:2 - reserved : Reserved for future use
  6136. * ---------+------+----------------------------------------------------------
  6137. * bit1 | bit0 | Functionality
  6138. * ---------+------+----------------------------------------------------------
  6139. * 0 | 1 | Configure the target to provide the 3 tuple hash value
  6140. * | | in flow_id_toeplitz field
  6141. * ---------+------+----------------------------------------------------------
  6142. * 1 | 0 | Configure the target to provide the 3 tuple hash value
  6143. * | | in toeplitz_hash_2_or_4 field
  6144. * ---------+------+----------------------------------------------------------
  6145. * 1 | 1 | Configure the target to provide the 3 tuple hash value
  6146. * | | in both flow_id_toeplitz & toeplitz_hash_2_or_4 field
  6147. * ---------+------+----------------------------------------------------------
  6148. * 0 | 0 | Configure the target to provide the 5 tuple hash value
  6149. * | | in flow_id_toeplitz field 2 or 4 tuple has value in
  6150. * | | toeplitz_hash_2_or_4 field
  6151. *----------------------------------------------------------------------------
  6152. */
  6153. PREPACK struct htt_h2t_msg_rx_3_tuple_hash_cfg_t {
  6154. A_UINT32 msg_type :8,
  6155. pdev_id :8,
  6156. reserved0 :16;
  6157. A_UINT32 flow_id_toeplitz_field_enable :1,
  6158. toeplitz_hash_2_or_4_field_enable :1,
  6159. reserved1 :30;
  6160. } POSTPACK;
  6161. /* DWORD0 : pdev_id configuration Macros */
  6162. #define HTT_H2T_3_TUPLE_HASH_PDEV_ID_M 0xff00
  6163. #define HTT_H2T_3_TUPLE_HASH_PDEV_ID_S 8
  6164. #define HTT_RX_3_TUPLE_HASH_PDEV_ID_GET(_var) \
  6165. (((_var) & HTT_H2T_3_TUPLE_HASH_PDEV_ID_M) >> \
  6166. HTT_H2T_3_TUPLE_HASH_PDEV_ID_S)
  6167. #define HTT_RX_3_TUPLE_HASH_PDEV_ID_SET(_var, _val) \
  6168. do { \
  6169. HTT_CHECK_SET_VAL(HTT_H2T_3_TUPLE_HASH_PDEV_ID, _val); \
  6170. ((_var) |= ((_val) << HTT_H2T_3_TUPLE_HASH_PDEV_ID_S)); \
  6171. } while (0)
  6172. /* DWORD1: rx 3 tuple hash value reception field configuration Macros */
  6173. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_M 0x1
  6174. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S 0
  6175. #define HTT_FLOW_ID_TOEPLITZ_FIELD_CONFIG_GET(_var) \
  6176. (((_var) & HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_M) >> \
  6177. HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S)
  6178. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_SET(_var, _val) \
  6179. do { \
  6180. HTT_CHECK_SET_VAL(HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG, _val); \
  6181. ((_var) |= ((_val) << HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S)); \
  6182. } while (0)
  6183. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_M 0x2
  6184. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S 1
  6185. #define HTT_TOEPLITZ_2_OR_4_FIELD_CONFIG_GET(_var) \
  6186. (((_var) & HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_M) >> \
  6187. HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S)
  6188. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_SET(_var, _val) \
  6189. do { \
  6190. HTT_CHECK_SET_VAL(HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG, _val); \
  6191. ((_var) |= ((_val) << HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S)); \
  6192. } while (0)
  6193. #define HTT_3_TUPLE_HASH_CFG_REQ_BYTES 8
  6194. /*=== target -> host messages ===============================================*/
  6195. enum htt_t2h_msg_type {
  6196. HTT_T2H_MSG_TYPE_VERSION_CONF = 0x0,
  6197. HTT_T2H_MSG_TYPE_RX_IND = 0x1,
  6198. HTT_T2H_MSG_TYPE_RX_FLUSH = 0x2,
  6199. HTT_T2H_MSG_TYPE_PEER_MAP = 0x3,
  6200. HTT_T2H_MSG_TYPE_PEER_UNMAP = 0x4,
  6201. HTT_T2H_MSG_TYPE_RX_ADDBA = 0x5,
  6202. HTT_T2H_MSG_TYPE_RX_DELBA = 0x6,
  6203. HTT_T2H_MSG_TYPE_TX_COMPL_IND = 0x7,
  6204. HTT_T2H_MSG_TYPE_PKTLOG = 0x8,
  6205. HTT_T2H_MSG_TYPE_STATS_CONF = 0x9,
  6206. HTT_T2H_MSG_TYPE_RX_FRAG_IND = 0xa,
  6207. HTT_T2H_MSG_TYPE_SEC_IND = 0xb,
  6208. DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND = 0xc, /* no longer used */
  6209. HTT_T2H_MSG_TYPE_TX_INSPECT_IND = 0xd,
  6210. HTT_T2H_MSG_TYPE_MGMT_TX_COMPL_IND = 0xe,
  6211. /* only used for HL, add HTT MSG for HTT CREDIT update */
  6212. HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND = 0xf,
  6213. HTT_T2H_MSG_TYPE_RX_PN_IND = 0x10,
  6214. HTT_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND = 0x11,
  6215. HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND = 0x12,
  6216. /* 0x13 is reserved for RX_RING_LOW_IND (RX Full reordering related) */
  6217. HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE = 0x14,
  6218. HTT_T2H_MSG_TYPE_CHAN_CHANGE = 0x15,
  6219. HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR = 0x16,
  6220. HTT_T2H_MSG_TYPE_RATE_REPORT = 0x17,
  6221. HTT_T2H_MSG_TYPE_FLOW_POOL_MAP = 0x18,
  6222. HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP = 0x19,
  6223. HTT_T2H_MSG_TYPE_SRING_SETUP_DONE = 0x1a,
  6224. HTT_T2H_MSG_TYPE_MAP_FLOW_INFO = 0x1b,
  6225. HTT_T2H_MSG_TYPE_EXT_STATS_CONF = 0x1c,
  6226. HTT_T2H_MSG_TYPE_PPDU_STATS_IND = 0x1d,
  6227. HTT_T2H_MSG_TYPE_PEER_MAP_V2 = 0x1e,
  6228. HTT_T2H_MSG_TYPE_PEER_UNMAP_V2 = 0x1f,
  6229. HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND = 0x20,
  6230. HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE = 0x21,
  6231. HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND = 0x22,
  6232. HTT_T2H_MSG_TYPE_PEER_STATS_IND = 0x23,
  6233. HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND = 0x24,
  6234. /* TX_OFFLOAD_DELIVER_IND:
  6235. * Forward the target's locally-generated packets to the host,
  6236. * to provide to the monitor mode interface.
  6237. */
  6238. HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND = 0x25,
  6239. HTT_T2H_MSG_TYPE_CHAN_CALDATA = 0x26,
  6240. HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND = 0x27,
  6241. HTT_T2H_MSG_TYPE_TEST,
  6242. /* keep this last */
  6243. HTT_T2H_NUM_MSGS
  6244. };
  6245. /*
  6246. * HTT target to host message type -
  6247. * stored in bits 7:0 of the first word of the message
  6248. */
  6249. #define HTT_T2H_MSG_TYPE_M 0xff
  6250. #define HTT_T2H_MSG_TYPE_S 0
  6251. #define HTT_T2H_MSG_TYPE_SET(word, msg_type) \
  6252. do { \
  6253. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE, msg_type); \
  6254. (word) |= ((msg_type) << HTT_T2H_MSG_TYPE_S); \
  6255. } while (0)
  6256. #define HTT_T2H_MSG_TYPE_GET(word) \
  6257. (((word) & HTT_T2H_MSG_TYPE_M) >> HTT_T2H_MSG_TYPE_S)
  6258. /**
  6259. * @brief target -> host version number confirmation message definition
  6260. *
  6261. * |31 24|23 16|15 8|7 0|
  6262. * |----------------+----------------+----------------+----------------|
  6263. * | reserved | major number | minor number | msg type |
  6264. * |-------------------------------------------------------------------|
  6265. * : option request TLV (optional) |
  6266. * :...................................................................:
  6267. *
  6268. * The VER_CONF message may consist of a single 4-byte word, or may be
  6269. * extended with TLVs that specify HTT options selected by the target.
  6270. * The following option TLVs may be appended to the VER_CONF message:
  6271. * - LL_BUS_ADDR_SIZE
  6272. * - HL_SUPPRESS_TX_COMPL_IND
  6273. * - MAX_TX_QUEUE_GROUPS
  6274. * These TLVs may appear in an arbitrary order. Any number of these TLVs
  6275. * may be appended to the VER_CONF message (but only one TLV of each type).
  6276. *
  6277. * Header fields:
  6278. * - MSG_TYPE
  6279. * Bits 7:0
  6280. * Purpose: identifies this as a version number confirmation message
  6281. * Value: 0x0
  6282. * - VER_MINOR
  6283. * Bits 15:8
  6284. * Purpose: Specify the minor number of the HTT message library version
  6285. * in use by the target firmware.
  6286. * The minor number specifies the specific revision within a range
  6287. * of fundamentally compatible HTT message definition revisions.
  6288. * Compatible revisions involve adding new messages or perhaps
  6289. * adding new fields to existing messages, in a backwards-compatible
  6290. * manner.
  6291. * Incompatible revisions involve changing the message type values,
  6292. * or redefining existing messages.
  6293. * Value: minor number
  6294. * - VER_MAJOR
  6295. * Bits 15:8
  6296. * Purpose: Specify the major number of the HTT message library version
  6297. * in use by the target firmware.
  6298. * The major number specifies the family of minor revisions that are
  6299. * fundamentally compatible with each other, but not with prior or
  6300. * later families.
  6301. * Value: major number
  6302. */
  6303. #define HTT_VER_CONF_MINOR_M 0x0000ff00
  6304. #define HTT_VER_CONF_MINOR_S 8
  6305. #define HTT_VER_CONF_MAJOR_M 0x00ff0000
  6306. #define HTT_VER_CONF_MAJOR_S 16
  6307. #define HTT_VER_CONF_MINOR_SET(word, value) \
  6308. do { \
  6309. HTT_CHECK_SET_VAL(HTT_VER_CONF_MINOR, value); \
  6310. (word) |= (value) << HTT_VER_CONF_MINOR_S; \
  6311. } while (0)
  6312. #define HTT_VER_CONF_MINOR_GET(word) \
  6313. (((word) & HTT_VER_CONF_MINOR_M) >> HTT_VER_CONF_MINOR_S)
  6314. #define HTT_VER_CONF_MAJOR_SET(word, value) \
  6315. do { \
  6316. HTT_CHECK_SET_VAL(HTT_VER_CONF_MAJOR, value); \
  6317. (word) |= (value) << HTT_VER_CONF_MAJOR_S; \
  6318. } while (0)
  6319. #define HTT_VER_CONF_MAJOR_GET(word) \
  6320. (((word) & HTT_VER_CONF_MAJOR_M) >> HTT_VER_CONF_MAJOR_S)
  6321. #define HTT_VER_CONF_BYTES 4
  6322. /**
  6323. * @brief - target -> host HTT Rx In order indication message
  6324. *
  6325. * @details
  6326. *
  6327. * |31 24|23 |15|14|13|12|11|10|9|8|7|6|5|4 0|
  6328. * |----------------+-------------------+---------------------+---------------|
  6329. * | peer ID | P| F| O| ext TID | msg type |
  6330. * |--------------------------------------------------------------------------|
  6331. * | MSDU count | Reserved | vdev id |
  6332. * |--------------------------------------------------------------------------|
  6333. * | MSDU 0 bus address (bits 31:0) |
  6334. #if HTT_PADDR64
  6335. * | MSDU 0 bus address (bits 63:32) |
  6336. #endif
  6337. * |--------------------------------------------------------------------------|
  6338. * | MSDU info | MSDU 0 FW Desc | MSDU 0 Length |
  6339. * |--------------------------------------------------------------------------|
  6340. * | MSDU 1 bus address (bits 31:0) |
  6341. #if HTT_PADDR64
  6342. * | MSDU 1 bus address (bits 63:32) |
  6343. #endif
  6344. * |--------------------------------------------------------------------------|
  6345. * | MSDU info | MSDU 1 FW Desc | MSDU 1 Length |
  6346. * |--------------------------------------------------------------------------|
  6347. */
  6348. /** @brief - MSDU info byte for TCP_CHECKSUM_OFFLOAD use
  6349. *
  6350. * @details
  6351. * bits
  6352. * | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
  6353. * |-----+----+-------+--------+--------+---------+---------+-----------|
  6354. * | reserved | is IP | is UDP | is TCP | is IPv6 |IP chksum| TCP/UDP |
  6355. * | | frag | | | | fail |chksum fail|
  6356. * |-----+----+-------+--------+--------+---------+---------+-----------|
  6357. * (see fw_rx_msdu_info def in wal_rx_desc.h)
  6358. */
  6359. struct htt_rx_in_ord_paddr_ind_hdr_t
  6360. {
  6361. A_UINT32 /* word 0 */
  6362. msg_type: 8,
  6363. ext_tid: 5,
  6364. offload: 1,
  6365. frag: 1,
  6366. pktlog: 1, /* tell host whether to store MSDUs referenced in this message in pktlog */
  6367. peer_id: 16;
  6368. A_UINT32 /* word 1 */
  6369. vap_id: 8,
  6370. /* NOTE:
  6371. * This reserved_1 field is not truly reserved - certain targets use
  6372. * this field internally to store debug information, and do not zero
  6373. * out the contents of the field before uploading the message to the
  6374. * host. Thus, any host-target communication supported by this field
  6375. * is limited to using values that are never used by the debug
  6376. * information stored by certain targets in the reserved_1 field.
  6377. * In particular, the targets in question don't use the value 0x3
  6378. * within bits 7:6 of this field (i.e. bits 15:14 of the A_UINT32),
  6379. * so this previously-unused value within these bits is available to
  6380. * use as the host / target PKT_CAPTURE_MODE flag.
  6381. */
  6382. reserved_1: 8, /* reserved_1a: 6, pkt_capture_mode: 2, */
  6383. /* if pkt_capture_mode == 0x3, host should
  6384. * send rx frames to monitor mode interface
  6385. */
  6386. msdu_cnt: 16;
  6387. };
  6388. struct htt_rx_in_ord_paddr_ind_msdu32_t
  6389. {
  6390. A_UINT32 dma_addr;
  6391. A_UINT32
  6392. length: 16,
  6393. fw_desc: 8,
  6394. msdu_info:8;
  6395. };
  6396. struct htt_rx_in_ord_paddr_ind_msdu64_t
  6397. {
  6398. A_UINT32 dma_addr_lo;
  6399. A_UINT32 dma_addr_hi;
  6400. A_UINT32
  6401. length: 16,
  6402. fw_desc: 8,
  6403. msdu_info:8;
  6404. };
  6405. #if HTT_PADDR64
  6406. #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu64_t
  6407. #else
  6408. #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu32_t
  6409. #endif
  6410. #define HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_hdr_t))
  6411. #define HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS (HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES >> 2)
  6412. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTE_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES
  6413. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORD_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS
  6414. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu64_t))
  6415. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_64 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 >> 2)
  6416. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu32_t))
  6417. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_32 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 >> 2)
  6418. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_msdu_t))
  6419. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES >> 2)
  6420. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M 0x00001f00
  6421. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S 8
  6422. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M 0x00002000
  6423. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S 13
  6424. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_M 0x00004000
  6425. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_S 14
  6426. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M 0x00008000
  6427. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S 15
  6428. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M 0xffff0000
  6429. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S 16
  6430. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M 0x000000ff
  6431. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S 0
  6432. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M 0x0000c000
  6433. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S 14
  6434. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M 0xffff0000
  6435. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S 16
  6436. /* for systems using 64-bit format for bus addresses */
  6437. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M 0xffffffff
  6438. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S 0
  6439. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M 0xffffffff
  6440. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S 0
  6441. /* for systems using 32-bit format for bus addresses */
  6442. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_M 0xffffffff
  6443. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_S 0
  6444. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M 0x0000ffff
  6445. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S 0
  6446. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M 0x00ff0000
  6447. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S 16
  6448. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M 0xff000000
  6449. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S 24
  6450. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_SET(word, value) \
  6451. do { \
  6452. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_EXT_TID, value); \
  6453. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S; \
  6454. } while (0)
  6455. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_GET(word) \
  6456. (((word) & HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M) >> HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S)
  6457. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_SET(word, value) \
  6458. do { \
  6459. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PEER_ID, value); \
  6460. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S; \
  6461. } while (0)
  6462. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_GET(word) \
  6463. (((word) & HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S)
  6464. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_SET(word, value) \
  6465. do { \
  6466. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_VAP_ID, value); \
  6467. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S; \
  6468. } while (0)
  6469. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_GET(word) \
  6470. (((word) & HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S)
  6471. /*
  6472. * If the PKT_CAPTURE_MODE flags value is MONITOR (0x3), the host should
  6473. * deliver the rx frames to the monitor mode interface.
  6474. * The HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET macro
  6475. * sets the PKT_CAPTURE_MODE flags value to MONITOR, and the
  6476. * HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET macro
  6477. * checks whether the PKT_CAPTURE_MODE flags value is MONITOR.
  6478. */
  6479. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR 0x3
  6480. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET(word) \
  6481. do { \
  6482. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE, HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR); \
  6483. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S; \
  6484. } while (0)
  6485. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET(word) \
  6486. ((((word) & HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M) >> HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S) == \
  6487. HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR)
  6488. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_SET(word, value) \
  6489. do { \
  6490. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT, value); \
  6491. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S; \
  6492. } while (0)
  6493. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_GET(word) \
  6494. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S)
  6495. /* for systems using 64-bit format for bus addresses */
  6496. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_SET(word, value) \
  6497. do { \
  6498. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_HI, value); \
  6499. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S; \
  6500. } while (0)
  6501. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_GET(word) \
  6502. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S)
  6503. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_SET(word, value) \
  6504. do { \
  6505. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_LO, value); \
  6506. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S; \
  6507. } while (0)
  6508. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_GET(word) \
  6509. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S)
  6510. /* for systems using 32-bit format for bus addresses */
  6511. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_SET(word, value) \
  6512. do { \
  6513. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR, value); \
  6514. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_S; \
  6515. } while (0)
  6516. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_GET(word) \
  6517. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_S)
  6518. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_SET(word, value) \
  6519. do { \
  6520. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN, value); \
  6521. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S; \
  6522. } while (0)
  6523. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_GET(word) \
  6524. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S)
  6525. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_SET(word, value) \
  6526. do { \
  6527. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_FW_DESC, value); \
  6528. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S; \
  6529. } while (0)
  6530. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_GET(word) \
  6531. (((word) & HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M) >> HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S)
  6532. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_SET(word, value) \
  6533. do { \
  6534. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO, value); \
  6535. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S; \
  6536. } while (0)
  6537. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_GET(word) \
  6538. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S)
  6539. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_SET(word, value) \
  6540. do { \
  6541. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_OFFLOAD, value); \
  6542. (word) |= (value) << HTT_RX_IN_ORD_IND_OFFLOAD_S; \
  6543. } while (0)
  6544. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_GET(word) \
  6545. (((word) & HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M) >> HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S)
  6546. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_SET(word, value) \
  6547. do { \
  6548. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_FRAG, value); \
  6549. (word) |= (value) << HTT_RX_IN_ORD_IND_FRAG_S; \
  6550. } while (0)
  6551. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_GET(word) \
  6552. (((word) & HTT_RX_IN_ORD_PADDR_IND_FRAG_M) >> HTT_RX_IN_ORD_PADDR_IND_FRAG_S)
  6553. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_SET(word, value) \
  6554. do { \
  6555. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKTLOG, value); \
  6556. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S; \
  6557. } while (0)
  6558. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_GET(word) \
  6559. (((word) & HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M) >> HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S)
  6560. /* definitions used within target -> host rx indication message */
  6561. PREPACK struct htt_rx_ind_hdr_prefix_t
  6562. {
  6563. A_UINT32 /* word 0 */
  6564. msg_type: 8,
  6565. ext_tid: 5,
  6566. release_valid: 1,
  6567. flush_valid: 1,
  6568. reserved0: 1,
  6569. peer_id: 16;
  6570. A_UINT32 /* word 1 */
  6571. flush_start_seq_num: 6,
  6572. flush_end_seq_num: 6,
  6573. release_start_seq_num: 6,
  6574. release_end_seq_num: 6,
  6575. num_mpdu_ranges: 8;
  6576. } POSTPACK;
  6577. #define HTT_RX_IND_HDR_PREFIX_BYTES (sizeof(struct htt_rx_ind_hdr_prefix_t))
  6578. #define HTT_RX_IND_HDR_PREFIX_SIZE32 (HTT_RX_IND_HDR_PREFIX_BYTES >> 2)
  6579. #define HTT_TGT_RSSI_INVALID 0x80
  6580. PREPACK struct htt_rx_ppdu_desc_t
  6581. {
  6582. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI_CMB 0
  6583. #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_SUBMICROSEC 0
  6584. #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR_CODE 0
  6585. #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR 0
  6586. #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE 0
  6587. #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE_SEL 0
  6588. #define HTT_RX_IND_PPDU_OFFSET_WORD_END_VALID 0
  6589. #define HTT_RX_IND_PPDU_OFFSET_WORD_START_VALID 0
  6590. A_UINT32 /* word 0 */
  6591. rssi_cmb: 8,
  6592. timestamp_submicrosec: 8,
  6593. phy_err_code: 8,
  6594. phy_err: 1,
  6595. legacy_rate: 4,
  6596. legacy_rate_sel: 1,
  6597. end_valid: 1,
  6598. start_valid: 1;
  6599. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI0 1
  6600. union {
  6601. A_UINT32 /* word 1 */
  6602. rssi0_pri20: 8,
  6603. rssi0_ext20: 8,
  6604. rssi0_ext40: 8,
  6605. rssi0_ext80: 8;
  6606. A_UINT32 rssi0; /* access all 20/40/80 per-bandwidth RSSIs together */
  6607. } u0;
  6608. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI1 2
  6609. union {
  6610. A_UINT32 /* word 2 */
  6611. rssi1_pri20: 8,
  6612. rssi1_ext20: 8,
  6613. rssi1_ext40: 8,
  6614. rssi1_ext80: 8;
  6615. A_UINT32 rssi1; /* access all 20/40/80 per-bandwidth RSSIs together */
  6616. } u1;
  6617. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI2 3
  6618. union {
  6619. A_UINT32 /* word 3 */
  6620. rssi2_pri20: 8,
  6621. rssi2_ext20: 8,
  6622. rssi2_ext40: 8,
  6623. rssi2_ext80: 8;
  6624. A_UINT32 rssi2; /* access all 20/40/80 per-bandwidth RSSIs together */
  6625. } u2;
  6626. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI3 4
  6627. union {
  6628. A_UINT32 /* word 4 */
  6629. rssi3_pri20: 8,
  6630. rssi3_ext20: 8,
  6631. rssi3_ext40: 8,
  6632. rssi3_ext80: 8;
  6633. A_UINT32 rssi3; /* access all 20/40/80 per-bandwidth RSSIs together */
  6634. } u3;
  6635. #define HTT_RX_IND_PPDU_OFFSET_WORD_TSF32 5
  6636. A_UINT32 tsf32; /* word 5 */
  6637. #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_MICROSEC 6
  6638. A_UINT32 timestamp_microsec; /* word 6 */
  6639. #define HTT_RX_IND_PPDU_OFFSET_WORD_PREAMBLE_TYPE 7
  6640. #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A1 7
  6641. A_UINT32 /* word 7 */
  6642. vht_sig_a1: 24,
  6643. preamble_type: 8;
  6644. #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A2 8
  6645. #define HTT_RX_IND_PPDU_OFFSET_WORD_SA_ANT_MATRIX 8
  6646. A_UINT32 /* word 8 */
  6647. vht_sig_a2: 24,
  6648. /* sa_ant_matrix
  6649. * For cases where a single rx chain has options to be connected to
  6650. * different rx antennas, show which rx antennas were in use during
  6651. * receipt of a given PPDU.
  6652. * This sa_ant_matrix provides a bitmask of the antennas used while
  6653. * receiving this frame.
  6654. */
  6655. sa_ant_matrix: 8;
  6656. } POSTPACK;
  6657. #define HTT_RX_PPDU_DESC_BYTES (sizeof(struct htt_rx_ppdu_desc_t))
  6658. #define HTT_RX_PPDU_DESC_SIZE32 (HTT_RX_PPDU_DESC_BYTES >> 2)
  6659. PREPACK struct htt_rx_ind_hdr_suffix_t
  6660. {
  6661. A_UINT32 /* word 0 */
  6662. fw_rx_desc_bytes: 16,
  6663. reserved0: 16;
  6664. } POSTPACK;
  6665. #define HTT_RX_IND_HDR_SUFFIX_BYTES (sizeof(struct htt_rx_ind_hdr_suffix_t))
  6666. #define HTT_RX_IND_HDR_SUFFIX_SIZE32 (HTT_RX_IND_HDR_SUFFIX_BYTES >> 2)
  6667. PREPACK struct htt_rx_ind_hdr_t
  6668. {
  6669. struct htt_rx_ind_hdr_prefix_t prefix;
  6670. struct htt_rx_ppdu_desc_t rx_ppdu_desc;
  6671. struct htt_rx_ind_hdr_suffix_t suffix;
  6672. } POSTPACK;
  6673. #define HTT_RX_IND_HDR_BYTES (sizeof(struct htt_rx_ind_hdr_t))
  6674. #define HTT_RX_IND_HDR_SIZE32 (HTT_RX_IND_HDR_BYTES >> 2)
  6675. /* confirm that HTT_RX_IND_HDR_BYTES is a multiple of 4 */
  6676. A_COMPILE_TIME_ASSERT(HTT_RX_IND_hdr_size_quantum,
  6677. (HTT_RX_IND_HDR_BYTES & 0x3) == 0);
  6678. /*
  6679. * HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET:
  6680. * the offset into the HTT rx indication message at which the
  6681. * FW rx PPDU descriptor resides
  6682. */
  6683. #define HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET HTT_RX_IND_HDR_PREFIX_BYTES
  6684. /*
  6685. * HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET:
  6686. * the offset into the HTT rx indication message at which the
  6687. * header suffix (FW rx MSDU byte count) resides
  6688. */
  6689. #define HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET \
  6690. (HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET + HTT_RX_PPDU_DESC_BYTES)
  6691. /*
  6692. * HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET:
  6693. * the offset into the HTT rx indication message at which the per-MSDU
  6694. * information starts
  6695. * Bytes 0-7 are the message header; bytes 8-11 contain the length of the
  6696. * per-MSDU information portion of the message. The per-MSDU info itself
  6697. * starts at byte 12.
  6698. */
  6699. #define HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET HTT_RX_IND_HDR_BYTES
  6700. /**
  6701. * @brief target -> host rx indication message definition
  6702. *
  6703. * @details
  6704. * The following field definitions describe the format of the rx indication
  6705. * message sent from the target to the host.
  6706. * The message consists of three major sections:
  6707. * 1. a fixed-length header
  6708. * 2. a variable-length list of firmware rx MSDU descriptors
  6709. * 3. one or more 4-octet MPDU range information elements
  6710. * The fixed length header itself has two sub-sections
  6711. * 1. the message meta-information, including identification of the
  6712. * sender and type of the received data, and a 4-octet flush/release IE
  6713. * 2. the firmware rx PPDU descriptor
  6714. *
  6715. * The format of the message is depicted below.
  6716. * in this depiction, the following abbreviations are used for information
  6717. * elements within the message:
  6718. * - SV - start valid: this flag is set if the FW rx PPDU descriptor
  6719. * elements associated with the PPDU start are valid.
  6720. * Specifically, the following fields are valid only if SV is set:
  6721. * RSSI (all variants), L, legacy rate, preamble type, service,
  6722. * VHT-SIG-A
  6723. * - EV - end valid: this flag is set if the FW rx PPDU descriptor
  6724. * elements associated with the PPDU end are valid.
  6725. * Specifically, the following fields are valid only if EV is set:
  6726. * P, PHY err code, TSF, microsec / sub-microsec timestamp
  6727. * - L - Legacy rate selector - if legacy rates are used, this flag
  6728. * indicates whether the rate is from a CCK (L == 1) or OFDM
  6729. * (L == 0) PHY.
  6730. * - P - PHY error flag - boolean indication of whether the rx frame had
  6731. * a PHY error
  6732. *
  6733. * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
  6734. * |----------------+-------------------+---------------------+---------------|
  6735. * | peer ID | |RV|FV| ext TID | msg type |
  6736. * |--------------------------------------------------------------------------|
  6737. * | num | release | release | flush | flush |
  6738. * | MPDU | end | start | end | start |
  6739. * | ranges | seq num | seq num | seq num | seq num |
  6740. * |==========================================================================|
  6741. * |S|E|L| legacy |P| PHY err code | sub-microsec | combined |
  6742. * |V|V| | rate | | | timestamp | RSSI |
  6743. * |--------------------------------------------------------------------------|
  6744. * | RSSI rx0 ext80 | RSSI rx0 ext40 | RSSI rx0 ext20 | RSSI rx0 pri20|
  6745. * |--------------------------------------------------------------------------|
  6746. * | RSSI rx1 ext80 | RSSI rx1 ext40 | RSSI rx1 ext20 | RSSI rx1 pri20|
  6747. * |--------------------------------------------------------------------------|
  6748. * | RSSI rx2 ext80 | RSSI rx2 ext40 | RSSI rx2 ext20 | RSSI rx2 pri20|
  6749. * |--------------------------------------------------------------------------|
  6750. * | RSSI rx3 ext80 | RSSI rx3 ext40 | RSSI rx3 ext20 | RSSI rx3 pri20|
  6751. * |--------------------------------------------------------------------------|
  6752. * | TSF LSBs |
  6753. * |--------------------------------------------------------------------------|
  6754. * | microsec timestamp |
  6755. * |--------------------------------------------------------------------------|
  6756. * | preamble type | HT-SIG / VHT-SIG-A1 |
  6757. * |--------------------------------------------------------------------------|
  6758. * | service | HT-SIG / VHT-SIG-A2 |
  6759. * |==========================================================================|
  6760. * | reserved | FW rx desc bytes |
  6761. * |--------------------------------------------------------------------------|
  6762. * | MSDU Rx | MSDU Rx | MSDU Rx | MSDU Rx |
  6763. * | desc B3 | desc B2 | desc B1 | desc B0 |
  6764. * |--------------------------------------------------------------------------|
  6765. * : : :
  6766. * |--------------------------------------------------------------------------|
  6767. * | alignment | MSDU Rx |
  6768. * | padding | desc Bn |
  6769. * |--------------------------------------------------------------------------|
  6770. * | reserved | MPDU range status | MPDU count |
  6771. * |--------------------------------------------------------------------------|
  6772. * : reserved : MPDU range status : MPDU count :
  6773. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - :
  6774. *
  6775. * Header fields:
  6776. * - MSG_TYPE
  6777. * Bits 7:0
  6778. * Purpose: identifies this as an rx indication message
  6779. * Value: 0x1
  6780. * - EXT_TID
  6781. * Bits 12:8
  6782. * Purpose: identify the traffic ID of the rx data, including
  6783. * special "extended" TID values for multicast, broadcast, and
  6784. * non-QoS data frames
  6785. * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
  6786. * - FLUSH_VALID (FV)
  6787. * Bit 13
  6788. * Purpose: indicate whether the flush IE (start/end sequence numbers)
  6789. * is valid
  6790. * Value:
  6791. * 1 -> flush IE is valid and needs to be processed
  6792. * 0 -> flush IE is not valid and should be ignored
  6793. * - REL_VALID (RV)
  6794. * Bit 13
  6795. * Purpose: indicate whether the release IE (start/end sequence numbers)
  6796. * is valid
  6797. * Value:
  6798. * 1 -> release IE is valid and needs to be processed
  6799. * 0 -> release IE is not valid and should be ignored
  6800. * - PEER_ID
  6801. * Bits 31:16
  6802. * Purpose: Identify, by ID, which peer sent the rx data
  6803. * Value: ID of the peer who sent the rx data
  6804. * - FLUSH_SEQ_NUM_START
  6805. * Bits 5:0
  6806. * Purpose: Indicate the start of a series of MPDUs to flush
  6807. * Not all MPDUs within this series are necessarily valid - the host
  6808. * must check each sequence number within this range to see if the
  6809. * corresponding MPDU is actually present.
  6810. * This field is only valid if the FV bit is set.
  6811. * Value:
  6812. * The sequence number for the first MPDUs to check to flush.
  6813. * The sequence number is masked by 0x3f.
  6814. * - FLUSH_SEQ_NUM_END
  6815. * Bits 11:6
  6816. * Purpose: Indicate the end of a series of MPDUs to flush
  6817. * Value:
  6818. * The sequence number one larger than the sequence number of the
  6819. * last MPDU to check to flush.
  6820. * The sequence number is masked by 0x3f.
  6821. * Not all MPDUs within this series are necessarily valid - the host
  6822. * must check each sequence number within this range to see if the
  6823. * corresponding MPDU is actually present.
  6824. * This field is only valid if the FV bit is set.
  6825. * - REL_SEQ_NUM_START
  6826. * Bits 17:12
  6827. * Purpose: Indicate the start of a series of MPDUs to release.
  6828. * All MPDUs within this series are present and valid - the host
  6829. * need not check each sequence number within this range to see if
  6830. * the corresponding MPDU is actually present.
  6831. * This field is only valid if the RV bit is set.
  6832. * Value:
  6833. * The sequence number for the first MPDUs to check to release.
  6834. * The sequence number is masked by 0x3f.
  6835. * - REL_SEQ_NUM_END
  6836. * Bits 23:18
  6837. * Purpose: Indicate the end of a series of MPDUs to release.
  6838. * Value:
  6839. * The sequence number one larger than the sequence number of the
  6840. * last MPDU to check to release.
  6841. * The sequence number is masked by 0x3f.
  6842. * All MPDUs within this series are present and valid - the host
  6843. * need not check each sequence number within this range to see if
  6844. * the corresponding MPDU is actually present.
  6845. * This field is only valid if the RV bit is set.
  6846. * - NUM_MPDU_RANGES
  6847. * Bits 31:24
  6848. * Purpose: Indicate how many ranges of MPDUs are present.
  6849. * Each MPDU range consists of a series of contiguous MPDUs within the
  6850. * rx frame sequence which all have the same MPDU status.
  6851. * Value: 1-63 (typically a small number, like 1-3)
  6852. *
  6853. * Rx PPDU descriptor fields:
  6854. * - RSSI_CMB
  6855. * Bits 7:0
  6856. * Purpose: Combined RSSI from all active rx chains, across the active
  6857. * bandwidth.
  6858. * Value: RSSI dB units w.r.t. noise floor
  6859. * - TIMESTAMP_SUBMICROSEC
  6860. * Bits 15:8
  6861. * Purpose: high-resolution timestamp
  6862. * Value:
  6863. * Sub-microsecond time of PPDU reception.
  6864. * This timestamp ranges from [0,MAC clock MHz).
  6865. * This timestamp can be used in conjunction with TIMESTAMP_MICROSEC
  6866. * to form a high-resolution, large range rx timestamp.
  6867. * - PHY_ERR_CODE
  6868. * Bits 23:16
  6869. * Purpose:
  6870. * If the rx frame processing resulted in a PHY error, indicate what
  6871. * type of rx PHY error occurred.
  6872. * Value:
  6873. * This field is valid if the "P" (PHY_ERR) flag is set.
  6874. * TBD: document/specify the values for this field
  6875. * - PHY_ERR
  6876. * Bit 24
  6877. * Purpose: indicate whether the rx PPDU had a PHY error
  6878. * Value: 0 -> no rx PHY error, 1 -> rx PHY error encountered
  6879. * - LEGACY_RATE
  6880. * Bits 28:25
  6881. * Purpose:
  6882. * If the rx frame used a legacy rate rather than a HT or VHT rate,
  6883. * specify which rate was used.
  6884. * Value:
  6885. * The LEGACY_RATE field's value depends on the "L" (LEGACY_RATE_SEL)
  6886. * flag.
  6887. * If LEGACY_RATE_SEL is 0:
  6888. * 0x8: OFDM 48 Mbps
  6889. * 0x9: OFDM 24 Mbps
  6890. * 0xA: OFDM 12 Mbps
  6891. * 0xB: OFDM 6 Mbps
  6892. * 0xC: OFDM 54 Mbps
  6893. * 0xD: OFDM 36 Mbps
  6894. * 0xE: OFDM 18 Mbps
  6895. * 0xF: OFDM 9 Mbps
  6896. * If LEGACY_RATE_SEL is 1:
  6897. * 0x8: CCK 11 Mbps long preamble
  6898. * 0x9: CCK 5.5 Mbps long preamble
  6899. * 0xA: CCK 2 Mbps long preamble
  6900. * 0xB: CCK 1 Mbps long preamble
  6901. * 0xC: CCK 11 Mbps short preamble
  6902. * 0xD: CCK 5.5 Mbps short preamble
  6903. * 0xE: CCK 2 Mbps short preamble
  6904. * - LEGACY_RATE_SEL
  6905. * Bit 29
  6906. * Purpose: if rx used a legacy rate, specify whether it was OFDM or CCK
  6907. * Value:
  6908. * This field is valid if the PREAMBLE_TYPE field indicates the rx
  6909. * used a legacy rate.
  6910. * 0 -> OFDM, 1 -> CCK
  6911. * - END_VALID
  6912. * Bit 30
  6913. * Purpose: Indicate whether the FW rx PPDU desc fields associated with
  6914. * the start of the PPDU are valid. Specifically, the following
  6915. * fields are only valid if END_VALID is set:
  6916. * PHY_ERR, PHY_ERR_CODE, TSF32, TIMESTAMP_MICROSEC,
  6917. * TIMESTAMP_SUBMICROSEC
  6918. * Value:
  6919. * 0 -> rx PPDU desc end fields are not valid
  6920. * 1 -> rx PPDU desc end fields are valid
  6921. * - START_VALID
  6922. * Bit 31
  6923. * Purpose: Indicate whether the FW rx PPDU desc fields associated with
  6924. * the end of the PPDU are valid. Specifically, the following
  6925. * fields are only valid if START_VALID is set:
  6926. * RSSI, LEGACY_RATE_SEL, LEGACY_RATE, PREAMBLE_TYPE, SERVICE,
  6927. * VHT-SIG-A
  6928. * Value:
  6929. * 0 -> rx PPDU desc start fields are not valid
  6930. * 1 -> rx PPDU desc start fields are valid
  6931. * - RSSI0_PRI20
  6932. * Bits 7:0
  6933. * Purpose: RSSI from chain 0 on the primary 20 MHz channel
  6934. * Value: RSSI dB units w.r.t. noise floor
  6935. *
  6936. * - RSSI0_EXT20
  6937. * Bits 7:0
  6938. * Purpose: RSSI from chain 0 on the bonded extension 20 MHz channel
  6939. * (if the rx bandwidth was >= 40 MHz)
  6940. * Value: RSSI dB units w.r.t. noise floor
  6941. * - RSSI0_EXT40
  6942. * Bits 7:0
  6943. * Purpose: RSSI from chain 0 on the bonded extension 40 MHz channel
  6944. * (if the rx bandwidth was >= 80 MHz)
  6945. * Value: RSSI dB units w.r.t. noise floor
  6946. * - RSSI0_EXT80
  6947. * Bits 7:0
  6948. * Purpose: RSSI from chain 0 on the bonded extension 80 MHz channel
  6949. * (if the rx bandwidth was >= 160 MHz)
  6950. * Value: RSSI dB units w.r.t. noise floor
  6951. *
  6952. * - RSSI1_PRI20
  6953. * Bits 7:0
  6954. * Purpose: RSSI from chain 1 on the primary 20 MHz channel
  6955. * Value: RSSI dB units w.r.t. noise floor
  6956. * - RSSI1_EXT20
  6957. * Bits 7:0
  6958. * Purpose: RSSI from chain 1 on the bonded extension 20 MHz channel
  6959. * (if the rx bandwidth was >= 40 MHz)
  6960. * Value: RSSI dB units w.r.t. noise floor
  6961. * - RSSI1_EXT40
  6962. * Bits 7:0
  6963. * Purpose: RSSI from chain 1 on the bonded extension 40 MHz channel
  6964. * (if the rx bandwidth was >= 80 MHz)
  6965. * Value: RSSI dB units w.r.t. noise floor
  6966. * - RSSI1_EXT80
  6967. * Bits 7:0
  6968. * Purpose: RSSI from chain 1 on the bonded extension 80 MHz channel
  6969. * (if the rx bandwidth was >= 160 MHz)
  6970. * Value: RSSI dB units w.r.t. noise floor
  6971. *
  6972. * - RSSI2_PRI20
  6973. * Bits 7:0
  6974. * Purpose: RSSI from chain 2 on the primary 20 MHz channel
  6975. * Value: RSSI dB units w.r.t. noise floor
  6976. * - RSSI2_EXT20
  6977. * Bits 7:0
  6978. * Purpose: RSSI from chain 2 on the bonded extension 20 MHz channel
  6979. * (if the rx bandwidth was >= 40 MHz)
  6980. * Value: RSSI dB units w.r.t. noise floor
  6981. * - RSSI2_EXT40
  6982. * Bits 7:0
  6983. * Purpose: RSSI from chain 2 on the bonded extension 40 MHz channel
  6984. * (if the rx bandwidth was >= 80 MHz)
  6985. * Value: RSSI dB units w.r.t. noise floor
  6986. * - RSSI2_EXT80
  6987. * Bits 7:0
  6988. * Purpose: RSSI from chain 2 on the bonded extension 80 MHz channel
  6989. * (if the rx bandwidth was >= 160 MHz)
  6990. * Value: RSSI dB units w.r.t. noise floor
  6991. *
  6992. * - RSSI3_PRI20
  6993. * Bits 7:0
  6994. * Purpose: RSSI from chain 3 on the primary 20 MHz channel
  6995. * Value: RSSI dB units w.r.t. noise floor
  6996. * - RSSI3_EXT20
  6997. * Bits 7:0
  6998. * Purpose: RSSI from chain 3 on the bonded extension 20 MHz channel
  6999. * (if the rx bandwidth was >= 40 MHz)
  7000. * Value: RSSI dB units w.r.t. noise floor
  7001. * - RSSI3_EXT40
  7002. * Bits 7:0
  7003. * Purpose: RSSI from chain 3 on the bonded extension 40 MHz channel
  7004. * (if the rx bandwidth was >= 80 MHz)
  7005. * Value: RSSI dB units w.r.t. noise floor
  7006. * - RSSI3_EXT80
  7007. * Bits 7:0
  7008. * Purpose: RSSI from chain 3 on the bonded extension 80 MHz channel
  7009. * (if the rx bandwidth was >= 160 MHz)
  7010. * Value: RSSI dB units w.r.t. noise floor
  7011. *
  7012. * - TSF32
  7013. * Bits 31:0
  7014. * Purpose: specify the time the rx PPDU was received, in TSF units
  7015. * Value: 32 LSBs of the TSF
  7016. * - TIMESTAMP_MICROSEC
  7017. * Bits 31:0
  7018. * Purpose: specify the time the rx PPDU was received, in microsecond units
  7019. * Value: PPDU rx time, in microseconds
  7020. * - VHT_SIG_A1
  7021. * Bits 23:0
  7022. * Purpose: Provide the HT-SIG (initial 24 bits) or VHT-SIG-A1 field
  7023. * from the rx PPDU
  7024. * Value:
  7025. * If PREAMBLE_TYPE specifies VHT, then this field contains the
  7026. * VHT-SIG-A1 data.
  7027. * If PREAMBLE_TYPE specifies HT, then this field contains the
  7028. * first 24 bits of the HT-SIG data.
  7029. * Otherwise, this field is invalid.
  7030. * Refer to the the 802.11 protocol for the definition of the
  7031. * HT-SIG and VHT-SIG-A1 fields
  7032. * - VHT_SIG_A2
  7033. * Bits 23:0
  7034. * Purpose: Provide the HT-SIG (final 24 bits) or VHT-SIG-A2 field
  7035. * from the rx PPDU
  7036. * Value:
  7037. * If PREAMBLE_TYPE specifies VHT, then this field contains the
  7038. * VHT-SIG-A2 data.
  7039. * If PREAMBLE_TYPE specifies HT, then this field contains the
  7040. * last 24 bits of the HT-SIG data.
  7041. * Otherwise, this field is invalid.
  7042. * Refer to the the 802.11 protocol for the definition of the
  7043. * HT-SIG and VHT-SIG-A2 fields
  7044. * - PREAMBLE_TYPE
  7045. * Bits 31:24
  7046. * Purpose: indicate the PHY format of the received burst
  7047. * Value:
  7048. * 0x4: Legacy (OFDM/CCK)
  7049. * 0x8: HT
  7050. * 0x9: HT with TxBF
  7051. * 0xC: VHT
  7052. * 0xD: VHT with TxBF
  7053. * - SERVICE
  7054. * Bits 31:24
  7055. * Purpose: TBD
  7056. * Value: TBD
  7057. *
  7058. * Rx MSDU descriptor fields:
  7059. * - FW_RX_DESC_BYTES
  7060. * Bits 15:0
  7061. * Purpose: Indicate how many bytes in the Rx indication are used for
  7062. * FW Rx descriptors
  7063. *
  7064. * Payload fields:
  7065. * - MPDU_COUNT
  7066. * Bits 7:0
  7067. * Purpose: Indicate how many sequential MPDUs share the same status.
  7068. * All MPDUs within the indicated list are from the same RA-TA-TID.
  7069. * - MPDU_STATUS
  7070. * Bits 15:8
  7071. * Purpose: Indicate whether the (group of sequential) MPDU(s) were
  7072. * received successfully.
  7073. * Value:
  7074. * 0x1: success
  7075. * 0x2: FCS error
  7076. * 0x3: duplicate error
  7077. * 0x4: replay error
  7078. * 0x5: invalid peer
  7079. */
  7080. /* header fields */
  7081. #define HTT_RX_IND_EXT_TID_M 0x1f00
  7082. #define HTT_RX_IND_EXT_TID_S 8
  7083. #define HTT_RX_IND_FLUSH_VALID_M 0x2000
  7084. #define HTT_RX_IND_FLUSH_VALID_S 13
  7085. #define HTT_RX_IND_REL_VALID_M 0x4000
  7086. #define HTT_RX_IND_REL_VALID_S 14
  7087. #define HTT_RX_IND_PEER_ID_M 0xffff0000
  7088. #define HTT_RX_IND_PEER_ID_S 16
  7089. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_M 0x3f
  7090. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_S 0
  7091. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_M 0xfc0
  7092. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_S 6
  7093. #define HTT_RX_IND_REL_SEQ_NUM_START_M 0x3f000
  7094. #define HTT_RX_IND_REL_SEQ_NUM_START_S 12
  7095. #define HTT_RX_IND_REL_SEQ_NUM_END_M 0xfc0000
  7096. #define HTT_RX_IND_REL_SEQ_NUM_END_S 18
  7097. #define HTT_RX_IND_NUM_MPDU_RANGES_M 0xff000000
  7098. #define HTT_RX_IND_NUM_MPDU_RANGES_S 24
  7099. /* rx PPDU descriptor fields */
  7100. #define HTT_RX_IND_RSSI_CMB_M 0x000000ff
  7101. #define HTT_RX_IND_RSSI_CMB_S 0
  7102. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M 0x0000ff00
  7103. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S 8
  7104. #define HTT_RX_IND_PHY_ERR_CODE_M 0x00ff0000
  7105. #define HTT_RX_IND_PHY_ERR_CODE_S 16
  7106. #define HTT_RX_IND_PHY_ERR_M 0x01000000
  7107. #define HTT_RX_IND_PHY_ERR_S 24
  7108. #define HTT_RX_IND_LEGACY_RATE_M 0x1e000000
  7109. #define HTT_RX_IND_LEGACY_RATE_S 25
  7110. #define HTT_RX_IND_LEGACY_RATE_SEL_M 0x20000000
  7111. #define HTT_RX_IND_LEGACY_RATE_SEL_S 29
  7112. #define HTT_RX_IND_END_VALID_M 0x40000000
  7113. #define HTT_RX_IND_END_VALID_S 30
  7114. #define HTT_RX_IND_START_VALID_M 0x80000000
  7115. #define HTT_RX_IND_START_VALID_S 31
  7116. #define HTT_RX_IND_RSSI_PRI20_M 0x000000ff
  7117. #define HTT_RX_IND_RSSI_PRI20_S 0
  7118. #define HTT_RX_IND_RSSI_EXT20_M 0x0000ff00
  7119. #define HTT_RX_IND_RSSI_EXT20_S 8
  7120. #define HTT_RX_IND_RSSI_EXT40_M 0x00ff0000
  7121. #define HTT_RX_IND_RSSI_EXT40_S 16
  7122. #define HTT_RX_IND_RSSI_EXT80_M 0xff000000
  7123. #define HTT_RX_IND_RSSI_EXT80_S 24
  7124. #define HTT_RX_IND_VHT_SIG_A1_M 0x00ffffff
  7125. #define HTT_RX_IND_VHT_SIG_A1_S 0
  7126. #define HTT_RX_IND_VHT_SIG_A2_M 0x00ffffff
  7127. #define HTT_RX_IND_VHT_SIG_A2_S 0
  7128. #define HTT_RX_IND_PREAMBLE_TYPE_M 0xff000000
  7129. #define HTT_RX_IND_PREAMBLE_TYPE_S 24
  7130. #define HTT_RX_IND_SERVICE_M 0xff000000
  7131. #define HTT_RX_IND_SERVICE_S 24
  7132. #define HTT_RX_IND_SA_ANT_MATRIX_M 0xff000000
  7133. #define HTT_RX_IND_SA_ANT_MATRIX_S 24
  7134. /* rx MSDU descriptor fields */
  7135. #define HTT_RX_IND_FW_RX_DESC_BYTES_M 0xffff
  7136. #define HTT_RX_IND_FW_RX_DESC_BYTES_S 0
  7137. /* payload fields */
  7138. #define HTT_RX_IND_MPDU_COUNT_M 0xff
  7139. #define HTT_RX_IND_MPDU_COUNT_S 0
  7140. #define HTT_RX_IND_MPDU_STATUS_M 0xff00
  7141. #define HTT_RX_IND_MPDU_STATUS_S 8
  7142. #define HTT_RX_IND_EXT_TID_SET(word, value) \
  7143. do { \
  7144. HTT_CHECK_SET_VAL(HTT_RX_IND_EXT_TID, value); \
  7145. (word) |= (value) << HTT_RX_IND_EXT_TID_S; \
  7146. } while (0)
  7147. #define HTT_RX_IND_EXT_TID_GET(word) \
  7148. (((word) & HTT_RX_IND_EXT_TID_M) >> HTT_RX_IND_EXT_TID_S)
  7149. #define HTT_RX_IND_FLUSH_VALID_SET(word, value) \
  7150. do { \
  7151. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_VALID, value); \
  7152. (word) |= (value) << HTT_RX_IND_FLUSH_VALID_S; \
  7153. } while (0)
  7154. #define HTT_RX_IND_FLUSH_VALID_GET(word) \
  7155. (((word) & HTT_RX_IND_FLUSH_VALID_M) >> HTT_RX_IND_FLUSH_VALID_S)
  7156. #define HTT_RX_IND_REL_VALID_SET(word, value) \
  7157. do { \
  7158. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_VALID, value); \
  7159. (word) |= (value) << HTT_RX_IND_REL_VALID_S; \
  7160. } while (0)
  7161. #define HTT_RX_IND_REL_VALID_GET(word) \
  7162. (((word) & HTT_RX_IND_REL_VALID_M) >> HTT_RX_IND_REL_VALID_S)
  7163. #define HTT_RX_IND_PEER_ID_SET(word, value) \
  7164. do { \
  7165. HTT_CHECK_SET_VAL(HTT_RX_IND_PEER_ID, value); \
  7166. (word) |= (value) << HTT_RX_IND_PEER_ID_S; \
  7167. } while (0)
  7168. #define HTT_RX_IND_PEER_ID_GET(word) \
  7169. (((word) & HTT_RX_IND_PEER_ID_M) >> HTT_RX_IND_PEER_ID_S)
  7170. #define HTT_RX_IND_FW_RX_DESC_BYTES_SET(word, value) \
  7171. do { \
  7172. HTT_CHECK_SET_VAL(HTT_RX_IND_FW_RX_DESC_BYTES, value); \
  7173. (word) |= (value) << HTT_RX_IND_FW_RX_DESC_BYTES_S; \
  7174. } while (0)
  7175. #define HTT_RX_IND_FW_RX_DESC_BYTES_GET(word) \
  7176. (((word) & HTT_RX_IND_FW_RX_DESC_BYTES_M) >> HTT_RX_IND_FW_RX_DESC_BYTES_S)
  7177. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_SET(word, value) \
  7178. do { \
  7179. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_START, value); \
  7180. (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_START_S; \
  7181. } while (0)
  7182. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_GET(word) \
  7183. (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_START_M) >> \
  7184. HTT_RX_IND_FLUSH_SEQ_NUM_START_S)
  7185. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_SET(word, value) \
  7186. do { \
  7187. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_END, value); \
  7188. (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_END_S; \
  7189. } while (0)
  7190. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_GET(word) \
  7191. (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_END_M) >> \
  7192. HTT_RX_IND_FLUSH_SEQ_NUM_END_S)
  7193. #define HTT_RX_IND_REL_SEQ_NUM_START_SET(word, value) \
  7194. do { \
  7195. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_START, value); \
  7196. (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_START_S; \
  7197. } while (0)
  7198. #define HTT_RX_IND_REL_SEQ_NUM_START_GET(word) \
  7199. (((word) & HTT_RX_IND_REL_SEQ_NUM_START_M) >> \
  7200. HTT_RX_IND_REL_SEQ_NUM_START_S)
  7201. #define HTT_RX_IND_REL_SEQ_NUM_END_SET(word, value) \
  7202. do { \
  7203. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_END, value); \
  7204. (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_END_S; \
  7205. } while (0)
  7206. #define HTT_RX_IND_REL_SEQ_NUM_END_GET(word) \
  7207. (((word) & HTT_RX_IND_REL_SEQ_NUM_END_M) >> \
  7208. HTT_RX_IND_REL_SEQ_NUM_END_S)
  7209. #define HTT_RX_IND_NUM_MPDU_RANGES_SET(word, value) \
  7210. do { \
  7211. HTT_CHECK_SET_VAL(HTT_RX_IND_NUM_MPDU_RANGES, value); \
  7212. (word) |= (value) << HTT_RX_IND_NUM_MPDU_RANGES_S; \
  7213. } while (0)
  7214. #define HTT_RX_IND_NUM_MPDU_RANGES_GET(word) \
  7215. (((word) & HTT_RX_IND_NUM_MPDU_RANGES_M) >> \
  7216. HTT_RX_IND_NUM_MPDU_RANGES_S)
  7217. /* FW rx PPDU descriptor fields */
  7218. #define HTT_RX_IND_RSSI_CMB_SET(word, value) \
  7219. do { \
  7220. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_CMB, value); \
  7221. (word) |= (value) << HTT_RX_IND_RSSI_CMB_S; \
  7222. } while (0)
  7223. #define HTT_RX_IND_RSSI_CMB_GET(word) \
  7224. (((word) & HTT_RX_IND_RSSI_CMB_M) >> \
  7225. HTT_RX_IND_RSSI_CMB_S)
  7226. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_SET(word, value) \
  7227. do { \
  7228. HTT_CHECK_SET_VAL(HTT_RX_IND_TIMESTAMP_SUBMICROSEC, value); \
  7229. (word) |= (value) << HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S; \
  7230. } while (0)
  7231. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_GET(word) \
  7232. (((word) & HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M) >> \
  7233. HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S)
  7234. #define HTT_RX_IND_PHY_ERR_CODE_SET(word, value) \
  7235. do { \
  7236. HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR_CODE, value); \
  7237. (word) |= (value) << HTT_RX_IND_PHY_ERR_CODE_S; \
  7238. } while (0)
  7239. #define HTT_RX_IND_PHY_ERR_CODE_GET(word) \
  7240. (((word) & HTT_RX_IND_PHY_ERR_CODE_M) >> \
  7241. HTT_RX_IND_PHY_ERR_CODE_S)
  7242. #define HTT_RX_IND_PHY_ERR_SET(word, value) \
  7243. do { \
  7244. HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR, value); \
  7245. (word) |= (value) << HTT_RX_IND_PHY_ERR_S; \
  7246. } while (0)
  7247. #define HTT_RX_IND_PHY_ERR_GET(word) \
  7248. (((word) & HTT_RX_IND_PHY_ERR_M) >> \
  7249. HTT_RX_IND_PHY_ERR_S)
  7250. #define HTT_RX_IND_LEGACY_RATE_SET(word, value) \
  7251. do { \
  7252. HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE, value); \
  7253. (word) |= (value) << HTT_RX_IND_LEGACY_RATE_S; \
  7254. } while (0)
  7255. #define HTT_RX_IND_LEGACY_RATE_GET(word) \
  7256. (((word) & HTT_RX_IND_LEGACY_RATE_M) >> \
  7257. HTT_RX_IND_LEGACY_RATE_S)
  7258. #define HTT_RX_IND_LEGACY_RATE_SEL_SET(word, value) \
  7259. do { \
  7260. HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE_SEL, value); \
  7261. (word) |= (value) << HTT_RX_IND_LEGACY_RATE_SEL_S; \
  7262. } while (0)
  7263. #define HTT_RX_IND_LEGACY_RATE_SEL_GET(word) \
  7264. (((word) & HTT_RX_IND_LEGACY_RATE_SEL_M) >> \
  7265. HTT_RX_IND_LEGACY_RATE_SEL_S)
  7266. #define HTT_RX_IND_END_VALID_SET(word, value) \
  7267. do { \
  7268. HTT_CHECK_SET_VAL(HTT_RX_IND_END_VALID, value); \
  7269. (word) |= (value) << HTT_RX_IND_END_VALID_S; \
  7270. } while (0)
  7271. #define HTT_RX_IND_END_VALID_GET(word) \
  7272. (((word) & HTT_RX_IND_END_VALID_M) >> \
  7273. HTT_RX_IND_END_VALID_S)
  7274. #define HTT_RX_IND_START_VALID_SET(word, value) \
  7275. do { \
  7276. HTT_CHECK_SET_VAL(HTT_RX_IND_START_VALID, value); \
  7277. (word) |= (value) << HTT_RX_IND_START_VALID_S; \
  7278. } while (0)
  7279. #define HTT_RX_IND_START_VALID_GET(word) \
  7280. (((word) & HTT_RX_IND_START_VALID_M) >> \
  7281. HTT_RX_IND_START_VALID_S)
  7282. #define HTT_RX_IND_RSSI_PRI20_SET(word, value) \
  7283. do { \
  7284. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_PRI20, value); \
  7285. (word) |= (value) << HTT_RX_IND_RSSI_PRI20_S; \
  7286. } while (0)
  7287. #define HTT_RX_IND_RSSI_PRI20_GET(word) \
  7288. (((word) & HTT_RX_IND_RSSI_PRI20_M) >> \
  7289. HTT_RX_IND_RSSI_PRI20_S)
  7290. #define HTT_RX_IND_RSSI_EXT20_SET(word, value) \
  7291. do { \
  7292. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT20, value); \
  7293. (word) |= (value) << HTT_RX_IND_RSSI_EXT20_S; \
  7294. } while (0)
  7295. #define HTT_RX_IND_RSSI_EXT20_GET(word) \
  7296. (((word) & HTT_RX_IND_RSSI_EXT20_M) >> \
  7297. HTT_RX_IND_RSSI_EXT20_S)
  7298. #define HTT_RX_IND_RSSI_EXT40_SET(word, value) \
  7299. do { \
  7300. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT40, value); \
  7301. (word) |= (value) << HTT_RX_IND_RSSI_EXT40_S; \
  7302. } while (0)
  7303. #define HTT_RX_IND_RSSI_EXT40_GET(word) \
  7304. (((word) & HTT_RX_IND_RSSI_EXT40_M) >> \
  7305. HTT_RX_IND_RSSI_EXT40_S)
  7306. #define HTT_RX_IND_RSSI_EXT80_SET(word, value) \
  7307. do { \
  7308. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT80, value); \
  7309. (word) |= (value) << HTT_RX_IND_RSSI_EXT80_S; \
  7310. } while (0)
  7311. #define HTT_RX_IND_RSSI_EXT80_GET(word) \
  7312. (((word) & HTT_RX_IND_RSSI_EXT80_M) >> \
  7313. HTT_RX_IND_RSSI_EXT80_S)
  7314. #define HTT_RX_IND_VHT_SIG_A1_SET(word, value) \
  7315. do { \
  7316. HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A1, value); \
  7317. (word) |= (value) << HTT_RX_IND_VHT_SIG_A1_S; \
  7318. } while (0)
  7319. #define HTT_RX_IND_VHT_SIG_A1_GET(word) \
  7320. (((word) & HTT_RX_IND_VHT_SIG_A1_M) >> \
  7321. HTT_RX_IND_VHT_SIG_A1_S)
  7322. #define HTT_RX_IND_VHT_SIG_A2_SET(word, value) \
  7323. do { \
  7324. HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A2, value); \
  7325. (word) |= (value) << HTT_RX_IND_VHT_SIG_A2_S; \
  7326. } while (0)
  7327. #define HTT_RX_IND_VHT_SIG_A2_GET(word) \
  7328. (((word) & HTT_RX_IND_VHT_SIG_A2_M) >> \
  7329. HTT_RX_IND_VHT_SIG_A2_S)
  7330. #define HTT_RX_IND_PREAMBLE_TYPE_SET(word, value) \
  7331. do { \
  7332. HTT_CHECK_SET_VAL(HTT_RX_IND_PREAMBLE_TYPE, value); \
  7333. (word) |= (value) << HTT_RX_IND_PREAMBLE_TYPE_S; \
  7334. } while (0)
  7335. #define HTT_RX_IND_PREAMBLE_TYPE_GET(word) \
  7336. (((word) & HTT_RX_IND_PREAMBLE_TYPE_M) >> \
  7337. HTT_RX_IND_PREAMBLE_TYPE_S)
  7338. #define HTT_RX_IND_SERVICE_SET(word, value) \
  7339. do { \
  7340. HTT_CHECK_SET_VAL(HTT_RX_IND_SERVICE, value); \
  7341. (word) |= (value) << HTT_RX_IND_SERVICE_S; \
  7342. } while (0)
  7343. #define HTT_RX_IND_SERVICE_GET(word) \
  7344. (((word) & HTT_RX_IND_SERVICE_M) >> \
  7345. HTT_RX_IND_SERVICE_S)
  7346. #define HTT_RX_IND_SA_ANT_MATRIX_SET(word, value) \
  7347. do { \
  7348. HTT_CHECK_SET_VAL(HTT_RX_IND_SA_ANT_MATRIX, value); \
  7349. (word) |= (value) << HTT_RX_IND_SA_ANT_MATRIX_S; \
  7350. } while (0)
  7351. #define HTT_RX_IND_SA_ANT_MATRIX_GET(word) \
  7352. (((word) & HTT_RX_IND_SA_ANT_MATRIX_M) >> \
  7353. HTT_RX_IND_SA_ANT_MATRIX_S)
  7354. #define HTT_RX_IND_MPDU_COUNT_SET(word, value) \
  7355. do { \
  7356. HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_COUNT, value); \
  7357. (word) |= (value) << HTT_RX_IND_MPDU_COUNT_S; \
  7358. } while (0)
  7359. #define HTT_RX_IND_MPDU_COUNT_GET(word) \
  7360. (((word) & HTT_RX_IND_MPDU_COUNT_M) >> HTT_RX_IND_MPDU_COUNT_S)
  7361. #define HTT_RX_IND_MPDU_STATUS_SET(word, value) \
  7362. do { \
  7363. HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_STATUS, value); \
  7364. (word) |= (value) << HTT_RX_IND_MPDU_STATUS_S; \
  7365. } while (0)
  7366. #define HTT_RX_IND_MPDU_STATUS_GET(word) \
  7367. (((word) & HTT_RX_IND_MPDU_STATUS_M) >> HTT_RX_IND_MPDU_STATUS_S)
  7368. #define HTT_RX_IND_HL_BYTES \
  7369. (HTT_RX_IND_HDR_BYTES + \
  7370. 4 /* single FW rx MSDU descriptor */ + \
  7371. 4 /* single MPDU range information element */)
  7372. #define HTT_RX_IND_HL_SIZE32 (HTT_RX_IND_HL_BYTES >> 2)
  7373. /* Could we use one macro entry? */
  7374. #define HTT_WORD_SET(word, field, value) \
  7375. do { \
  7376. HTT_CHECK_SET_VAL(field, value); \
  7377. (word) |= ((value) << field ## _S); \
  7378. } while (0)
  7379. #define HTT_WORD_GET(word, field) \
  7380. (((word) & field ## _M) >> field ## _S)
  7381. PREPACK struct hl_htt_rx_ind_base {
  7382. A_UINT32 rx_ind_msg[HTT_RX_IND_HL_SIZE32]; /* align with LL case rx indication message, but reduced to 5 words */
  7383. } POSTPACK;
  7384. /*
  7385. * HTT_RX_IND_HL_RX_DESC_BASE_OFFSET
  7386. * Currently, we use a resv field in hl_htt_rx_ind_base to store some
  7387. * HL host needed info; refer to fw_rx_desc_base in wal_rx_desc.h.
  7388. * The field is just after the MSDU FW rx desc, and 1 byte ahead of
  7389. * htt_rx_ind_hl_rx_desc_t.
  7390. */
  7391. #define HTT_RX_IND_HL_RX_DESC_BASE_OFFSET (HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET + 1)
  7392. struct htt_rx_ind_hl_rx_desc_t {
  7393. A_UINT8 ver;
  7394. A_UINT8 len;
  7395. struct {
  7396. A_UINT8
  7397. first_msdu: 1,
  7398. last_msdu: 1,
  7399. c3_failed: 1,
  7400. c4_failed: 1,
  7401. ipv6: 1,
  7402. tcp: 1,
  7403. udp: 1,
  7404. reserved: 1;
  7405. } flags;
  7406. /* NOTE: no reserved space - don't append any new fields here */
  7407. };
  7408. #define HTT_RX_IND_HL_RX_DESC_VER_OFFSET \
  7409. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  7410. + offsetof(struct htt_rx_ind_hl_rx_desc_t, ver))
  7411. #define HTT_RX_IND_HL_RX_DESC_VER 0
  7412. #define HTT_RX_IND_HL_RX_DESC_LEN_OFFSET \
  7413. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  7414. + offsetof(struct htt_rx_ind_hl_rx_desc_t, len))
  7415. #define HTT_RX_IND_HL_FLAG_OFFSET \
  7416. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  7417. + offsetof(struct htt_rx_ind_hl_rx_desc_t, flags))
  7418. #define HTT_RX_IND_HL_FLAG_FIRST_MSDU (0x01 << 0)
  7419. #define HTT_RX_IND_HL_FLAG_LAST_MSDU (0x01 << 1)
  7420. #define HTT_RX_IND_HL_FLAG_C3_FAILED (0x01 << 2) /* L3 checksum failed */
  7421. #define HTT_RX_IND_HL_FLAG_C4_FAILED (0x01 << 3) /* L4 checksum failed */
  7422. #define HTT_RX_IND_HL_FLAG_IPV6 (0x01 << 4) /* is ipv6, or else ipv4 */
  7423. #define HTT_RX_IND_HL_FLAG_TCP (0x01 << 5) /* is tcp */
  7424. #define HTT_RX_IND_HL_FLAG_UDP (0x01 << 6) /* is udp */
  7425. /* This structure is used in HL, the basic descriptor information
  7426. * used by host. the structure is translated by FW from HW desc
  7427. * or generated by FW. But in HL monitor mode, the host would use
  7428. * the same structure with LL.
  7429. */
  7430. PREPACK struct hl_htt_rx_desc_base {
  7431. A_UINT32
  7432. seq_num:12,
  7433. encrypted:1,
  7434. chan_info_present:1,
  7435. resv0:2,
  7436. mcast_bcast:1,
  7437. fragment:1,
  7438. key_id_oct:8,
  7439. resv1:6;
  7440. A_UINT32
  7441. pn_31_0;
  7442. union {
  7443. struct {
  7444. A_UINT16 pn_47_32;
  7445. A_UINT16 pn_63_48;
  7446. } pn16;
  7447. A_UINT32 pn_63_32;
  7448. } u0;
  7449. A_UINT32
  7450. pn_95_64;
  7451. A_UINT32
  7452. pn_127_96;
  7453. } POSTPACK;
  7454. /*
  7455. * Channel information can optionally be appended after hl_htt_rx_desc_base.
  7456. * If so, the len field in htt_rx_ind_hl_rx_desc_t will be updated accordingly,
  7457. * and the chan_info_present flag in hl_htt_rx_desc_base will be set.
  7458. * Please see htt_chan_change_t for description of the fields.
  7459. */
  7460. PREPACK struct htt_chan_info_t
  7461. {
  7462. A_UINT32 primary_chan_center_freq_mhz: 16,
  7463. contig_chan1_center_freq_mhz: 16;
  7464. A_UINT32 contig_chan2_center_freq_mhz: 16,
  7465. phy_mode: 8,
  7466. reserved: 8;
  7467. } POSTPACK;
  7468. #define HTT_CHAN_INFO_SIZE sizeof(struct htt_chan_info_t)
  7469. #define HL_RX_DESC_SIZE (sizeof(struct hl_htt_rx_desc_base))
  7470. #define HL_RX_DESC_SIZE_DWORD (HL_RX_STD_DESC_SIZE >> 2)
  7471. #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_M 0xfff
  7472. #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_S 0
  7473. #define HTT_HL_RX_DESC_MPDU_ENC_M 0x1000
  7474. #define HTT_HL_RX_DESC_MPDU_ENC_S 12
  7475. #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_M 0x2000
  7476. #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_S 13
  7477. #define HTT_HL_RX_DESC_MCAST_BCAST_M 0x10000
  7478. #define HTT_HL_RX_DESC_MCAST_BCAST_S 16
  7479. #define HTT_HL_RX_DESC_FRAGMENT_M 0x20000
  7480. #define HTT_HL_RX_DESC_FRAGMENT_S 17
  7481. #define HTT_HL_RX_DESC_KEY_ID_OCT_M 0x3fc0000
  7482. #define HTT_HL_RX_DESC_KEY_ID_OCT_S 18
  7483. #define HTT_HL_RX_DESC_PN_OFFSET offsetof(struct hl_htt_rx_desc_base, pn_31_0)
  7484. #define HTT_HL_RX_DESC_PN_WORD_OFFSET (HTT_HL_RX_DESC_PN_OFFSET >> 2)
  7485. /* Channel information */
  7486. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M 0x0000ffff
  7487. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S 0
  7488. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M 0xffff0000
  7489. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S 16
  7490. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M 0x0000ffff
  7491. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S 0
  7492. #define HTT_CHAN_INFO_PHY_MODE_M 0x00ff0000
  7493. #define HTT_CHAN_INFO_PHY_MODE_S 16
  7494. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_SET(word, value) \
  7495. do { \
  7496. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ, value); \
  7497. (word) |= (value) << HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S; \
  7498. } while (0)
  7499. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_GET(word) \
  7500. (((word) & HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M) >> HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S)
  7501. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_SET(word, value) \
  7502. do { \
  7503. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ, value); \
  7504. (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S; \
  7505. } while (0)
  7506. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_GET(word) \
  7507. (((word) & HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S)
  7508. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_SET(word, value) \
  7509. do { \
  7510. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ, value); \
  7511. (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S; \
  7512. } while (0)
  7513. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_GET(word) \
  7514. (((word) & HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S)
  7515. #define HTT_CHAN_INFO_PHY_MODE_SET(word, value) \
  7516. do { \
  7517. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PHY_MODE, value); \
  7518. (word) |= (value) << HTT_CHAN_INFO_PHY_MODE_S; \
  7519. } while (0)
  7520. #define HTT_CHAN_INFO_PHY_MODE_GET(word) \
  7521. (((word) & HTT_CHAN_INFO_PHY_MODE_M) >> HTT_CHAN_INFO_PHY_MODE_S)
  7522. /*
  7523. * HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND
  7524. * @brief target -> host message definition for FW offloaded pkts
  7525. *
  7526. * @details
  7527. * The following field definitions describe the format of the firmware
  7528. * offload deliver message sent from the target to the host.
  7529. *
  7530. * definition for struct htt_tx_offload_deliver_ind_hdr_t
  7531. *
  7532. * |31 20|19 16|15 13|12 8|7 5|4|3|2 0|
  7533. * |----------------------------+--------+-----+---------------+-----+-+-+----|
  7534. * | reserved_1 | msg type |
  7535. * |--------------------------------------------------------------------------|
  7536. * | phy_timestamp_l32 |
  7537. * |--------------------------------------------------------------------------|
  7538. * | WORD2 (see below) |
  7539. * |--------------------------------------------------------------------------|
  7540. * | seqno | framectrl |
  7541. * |--------------------------------------------------------------------------|
  7542. * | reserved_3 | vdev_id | tid_num|
  7543. * |--------------------------------------------------------------------------|
  7544. * | reserved_4 | tx_mpdu_bytes |F|STAT|
  7545. * |--------------------------------------------------------------------------|
  7546. *
  7547. * where:
  7548. * STAT = status
  7549. * F = format (802.3 vs. 802.11)
  7550. *
  7551. * definition for word 2
  7552. *
  7553. * |31 26|25| 24 |23 | 22 |21 19|18 17|16 9|8 6|5 2|1 0|
  7554. * |--------+--+----+---+----+-----+-----+---------------------+----+-----+---|
  7555. * |reserv_2|BF|LDPC|SGI|STBC| BW | NSS | RSSI |RATE| MCS |PR |
  7556. * |--------------------------------------------------------------------------|
  7557. *
  7558. * where:
  7559. * PR = preamble
  7560. * BF = beamformed
  7561. */
  7562. PREPACK struct htt_tx_offload_deliver_ind_hdr_t
  7563. {
  7564. A_UINT32 /* word 0 */
  7565. msg_type:8, /* [ 7: 0] */
  7566. reserved_1:24; /* [31: 8] */
  7567. A_UINT32 phy_timestamp_l32; /* word 1 [31:0] */
  7568. A_UINT32 /* word 2 */
  7569. /* preamble:
  7570. * 0-OFDM,
  7571. * 1-CCk,
  7572. * 2-HT,
  7573. * 3-VHT
  7574. */
  7575. preamble: 2, /* [1:0] */
  7576. /* mcs:
  7577. * In case of HT preamble interpret
  7578. * MCS along with NSS.
  7579. * Valid values for HT are 0 to 7.
  7580. * HT mcs 0 with NSS 2 is mcs 8.
  7581. * Valid values for VHT are 0 to 9.
  7582. */
  7583. mcs: 4, /* [5:2] */
  7584. /* rate:
  7585. * This is applicable only for
  7586. * CCK and OFDM preamble type
  7587. * rate 0: OFDM 48 Mbps,
  7588. * 1: OFDM 24 Mbps,
  7589. * 2: OFDM 12 Mbps
  7590. * 3: OFDM 6 Mbps
  7591. * 4: OFDM 54 Mbps
  7592. * 5: OFDM 36 Mbps
  7593. * 6: OFDM 18 Mbps
  7594. * 7: OFDM 9 Mbps
  7595. * rate 0: CCK 11 Mbps Long
  7596. * 1: CCK 5.5 Mbps Long
  7597. * 2: CCK 2 Mbps Long
  7598. * 3: CCK 1 Mbps Long
  7599. * 4: CCK 11 Mbps Short
  7600. * 5: CCK 5.5 Mbps Short
  7601. * 6: CCK 2 Mbps Short
  7602. */
  7603. rate : 3, /* [ 8: 6] */
  7604. rssi : 8, /* [16: 9] units=dBm */
  7605. nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
  7606. bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
  7607. stbc : 1, /* [22] */
  7608. sgi : 1, /* [23] */
  7609. ldpc : 1, /* [24] */
  7610. beamformed: 1, /* [25] */
  7611. reserved_2: 6; /* [31:26] */
  7612. A_UINT32 /* word 3 */
  7613. framectrl:16, /* [15: 0] */
  7614. seqno:16; /* [31:16] */
  7615. A_UINT32 /* word 4 */
  7616. tid_num:5, /* [ 4: 0] actual TID number */
  7617. vdev_id:8, /* [12: 5] */
  7618. reserved_3:19; /* [31:13] */
  7619. A_UINT32 /* word 5 */
  7620. /* status:
  7621. * 0: tx_ok
  7622. * 1: retry
  7623. * 2: drop
  7624. * 3: filtered
  7625. * 4: abort
  7626. * 5: tid delete
  7627. * 6: sw abort
  7628. * 7: dropped by peer migration
  7629. */
  7630. status:3, /* [2:0] */
  7631. format:1, /* [3] 0: 802.3 format, 1: 802.11 format */
  7632. tx_mpdu_bytes:16, /* [19:4] */
  7633. /* Indicates retry count of offloaded/local generated Data tx frames */
  7634. tx_retry_cnt:6, /* [25:20] */
  7635. reserved_4:6; /* [31:26] */
  7636. } POSTPACK;
  7637. /* FW offload deliver ind message header fields */
  7638. /* DWORD one */
  7639. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M 0xffffffff
  7640. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S 0
  7641. /* DWORD two */
  7642. #define HTT_FW_OFFLOAD_IND_PREAMBLE_M 0x00000003
  7643. #define HTT_FW_OFFLOAD_IND_PREAMBLE_S 0
  7644. #define HTT_FW_OFFLOAD_IND_MCS_M 0x0000003c
  7645. #define HTT_FW_OFFLOAD_IND_MCS_S 2
  7646. #define HTT_FW_OFFLOAD_IND_RATE_M 0x000001c0
  7647. #define HTT_FW_OFFLOAD_IND_RATE_S 6
  7648. #define HTT_FW_OFFLOAD_IND_RSSI_M 0x0001fe00
  7649. #define HTT_FW_OFFLOAD_IND_RSSI_S 9
  7650. #define HTT_FW_OFFLOAD_IND_NSS_M 0x00060000
  7651. #define HTT_FW_OFFLOAD_IND_NSS_S 17
  7652. #define HTT_FW_OFFLOAD_IND_BW_M 0x00380000
  7653. #define HTT_FW_OFFLOAD_IND_BW_S 19
  7654. #define HTT_FW_OFFLOAD_IND_STBC_M 0x00400000
  7655. #define HTT_FW_OFFLOAD_IND_STBC_S 22
  7656. #define HTT_FW_OFFLOAD_IND_SGI_M 0x00800000
  7657. #define HTT_FW_OFFLOAD_IND_SGI_S 23
  7658. #define HTT_FW_OFFLOAD_IND_LDPC_M 0x01000000
  7659. #define HTT_FW_OFFLOAD_IND_LDPC_S 24
  7660. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_M 0x02000000
  7661. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_S 25
  7662. /* DWORD three*/
  7663. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_M 0x0000ffff
  7664. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_S 0
  7665. #define HTT_FW_OFFLOAD_IND_SEQNO_M 0xffff0000
  7666. #define HTT_FW_OFFLOAD_IND_SEQNO_S 16
  7667. /* DWORD four */
  7668. #define HTT_FW_OFFLOAD_IND_TID_NUM_M 0x0000001f
  7669. #define HTT_FW_OFFLOAD_IND_TID_NUM_S 0
  7670. #define HTT_FW_OFFLOAD_IND_VDEV_ID_M 0x00001fe0
  7671. #define HTT_FW_OFFLOAD_IND_VDEV_ID_S 5
  7672. /* DWORD five */
  7673. #define HTT_FW_OFFLOAD_IND_STATUS_M 0x00000007
  7674. #define HTT_FW_OFFLOAD_IND_STATUS_S 0
  7675. #define HTT_FW_OFFLOAD_IND_FORMAT_M 0x00000008
  7676. #define HTT_FW_OFFLOAD_IND_FORMAT_S 3
  7677. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M 0x000ffff0
  7678. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S 4
  7679. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M 0x03f00000
  7680. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S 20
  7681. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_SET(word, value) \
  7682. do { \
  7683. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32, value); \
  7684. (word) |= (value) << HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S; \
  7685. } while (0)
  7686. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_GET(word) \
  7687. (((word) & HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M) >> HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S)
  7688. #define HTT_FW_OFFLOAD_IND_PREAMBLE_SET(word, value) \
  7689. do { \
  7690. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PREAMBLE, value); \
  7691. (word) |= (value) << HTT_FW_OFFLOAD_IND_PREAMBLE_S; \
  7692. } while (0)
  7693. #define HTT_FW_OFFLOAD_IND_PREAMBLE_GET(word) \
  7694. (((word) & HTT_FW_OFFLOAD_IND_PREAMBLE_M) >> HTT_FW_OFFLOAD_IND_PREAMBLE_S)
  7695. #define HTT_FW_OFFLOAD_IND_MCS_SET(word, value) \
  7696. do { \
  7697. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_MCS, value); \
  7698. (word) |= (value) << HTT_FW_OFFLOAD_IND_MCS_S; \
  7699. } while (0)
  7700. #define HTT_FW_OFFLOAD_IND_MCS_GET(word) \
  7701. (((word) & HTT_FW_OFFLOAD_IND_MCS_M) >> HTT_FW_OFFLOAD_IND_MCS_S)
  7702. #define HTT_FW_OFFLOAD_IND_RATE_SET(word, value) \
  7703. do { \
  7704. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RATE, value); \
  7705. (word) |= (value) << HTT_FW_OFFLOAD_IND_RATE_S; \
  7706. } while (0)
  7707. #define HTT_FW_OFFLOAD_IND_RATE_GET(word) \
  7708. (((word) & HTT_FW_OFFLOAD_IND_RATE_M) >> HTT_FW_OFFLOAD_IND_RATE_S)
  7709. #define HTT_FW_OFFLOAD_IND_RSSI_SET(word, value) \
  7710. do { \
  7711. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RSSI, value); \
  7712. (word) |= (value) << HTT_FW_OFFLOAD_IND_RSSI_S; \
  7713. } while (0)
  7714. #define HTT_FW_OFFLOAD_IND_RSSI_GET(word) \
  7715. (((word) & HTT_FW_OFFLOAD_IND_RSSI_M) >> HTT_FW_OFFLOAD_IND_RSSI_S)
  7716. #define HTT_FW_OFFLOAD_IND_NSS_SET(word, value) \
  7717. do { \
  7718. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_NSS, value); \
  7719. (word) |= (value) << HTT_FW_OFFLOAD_IND_NSS_S; \
  7720. } while (0)
  7721. #define HTT_FW_OFFLOAD_IND_NSS_GET(word) \
  7722. (((word) & HTT_FW_OFFLOAD_IND_NSS_M) >> HTT_FW_OFFLOAD_IND_NSS_S)
  7723. #define HTT_FW_OFFLOAD_IND_BW_SET(word, value) \
  7724. do { \
  7725. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BW, value); \
  7726. (word) |= (value) << HTT_FW_OFFLOAD_IND_BW_S; \
  7727. } while (0)
  7728. #define HTT_FW_OFFLOAD_IND_BW_GET(word) \
  7729. (((word) & HTT_FW_OFFLOAD_IND_BW_M) >> HTT_FW_OFFLOAD_IND_BW_S)
  7730. #define HTT_FW_OFFLOAD_IND_STBC_SET(word, value) \
  7731. do { \
  7732. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STBC, value); \
  7733. (word) |= (value) << HTT_FW_OFFLOAD_IND_STBC_S; \
  7734. } while (0)
  7735. #define HTT_FW_OFFLOAD_IND_STBC_GET(word) \
  7736. (((word) & HTT_FW_OFFLOAD_IND_STBC_M) >> HTT_FW_OFFLOAD_IND_STBC_S)
  7737. #define HTT_FW_OFFLOAD_IND_SGI_SET(word, value) \
  7738. do { \
  7739. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SGI, value); \
  7740. (word) |= (value) << HTT_FW_OFFLOAD_IND_SGI_S; \
  7741. } while (0)
  7742. #define HTT_FW_OFFLOAD_IND_SGI_GET(word) \
  7743. (((word) & HTT_FW_OFFLOAD_IND_SGI_M) >> HTT_FW_OFFLOAD_IND_SGI_S)
  7744. #define HTT_FW_OFFLOAD_IND_LDPC_SET(word, value) \
  7745. do { \
  7746. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_LDPC, value); \
  7747. (word) |= (value) << HTT_FW_OFFLOAD_IND_LDPC_S; \
  7748. } while (0)
  7749. #define HTT_FW_OFFLOAD_IND_LDPC_GET(word) \
  7750. (((word) & HTT_FW_OFFLOAD_IND_LDPC_M) >> HTT_FW_OFFLOAD_IND_LDPC_S)
  7751. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_SET(word, value) \
  7752. do { \
  7753. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BEAMFORMED, value); \
  7754. (word) |= (value) << HTT_FW_OFFLOAD_IND_BEAMFORMED_S; \
  7755. } while (0)
  7756. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_GET(word) \
  7757. (((word) & HTT_FW_OFFLOAD_IND_BEAMFORMED_M) >> HTT_FW_OFFLOAD_IND_BEAMFORMED_S)
  7758. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_SET(word, value) \
  7759. do { \
  7760. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FRAMECTRL, value); \
  7761. (word) |= (value) << HTT_FW_OFFLOAD_IND_FRAMECTRL_S; \
  7762. } while (0)
  7763. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_GET(word) \
  7764. (((word) & HTT_FW_OFFLOAD_IND_FRAMECTRL_M) >> HTT_FW_OFFLOAD_IND_FRAMECTRL_S)
  7765. #define HTT_FW_OFFLOAD_IND_SEQNO_SET(word, value) \
  7766. do { \
  7767. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SEQNO, value); \
  7768. (word) |= (value) << HTT_FW_OFFLOAD_IND_SEQNO_S; \
  7769. } while (0)
  7770. #define HTT_FW_OFFLOAD_IND_SEQNO_GET(word) \
  7771. (((word) & HTT_FW_OFFLOAD_IND_SEQNO_M) >> HTT_FW_OFFLOAD_IND_SEQNO_S)
  7772. #define HTT_FW_OFFLOAD_IND_TID_NUM_SET(word, value) \
  7773. do { \
  7774. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TID_NUM, value); \
  7775. (word) |= (value) << HTT_FW_OFFLOAD_IND_TID_NUM_S; \
  7776. } while (0)
  7777. #define HTT_FW_OFFLOAD_IND_TID_NUM_GET(word) \
  7778. (((word) & HTT_FW_OFFLOAD_IND_TID_NUM_M) >> HTT_FW_OFFLOAD_IND_TID_NUM_S)
  7779. #define HTT_FW_OFFLOAD_IND_VDEV_ID_SET(word, value) \
  7780. do { \
  7781. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_VDEV_ID, value); \
  7782. (word) |= (value) << HTT_FW_OFFLOAD_IND_VDEV_ID_S; \
  7783. } while (0)
  7784. #define HTT_FW_OFFLOAD_IND_VDEV_ID_GET(word) \
  7785. (((word) & HTT_FW_OFFLOAD_IND_VDEV_ID_M) >> HTT_FW_OFFLOAD_IND_VDEV_ID_S)
  7786. #define HTT_FW_OFFLOAD_IND_STATUS_SET(word, value) \
  7787. do { \
  7788. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STATUS, value); \
  7789. (word) |= (value) << HTT_FW_OFFLOAD_IND_STATUS_S; \
  7790. } while (0)
  7791. #define HTT_FW_OFFLOAD_IND_STATUS_GET(word) \
  7792. (((word) & HTT_FW_OFFLOAD_IND_STATUS_M) >> HTT_FW_OFFLOAD_IND_STATUS_M)
  7793. #define HTT_FW_OFFLOAD_IND_FORMAT_SET(word, value) \
  7794. do { \
  7795. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FORMAT, value); \
  7796. (word) |= (value) << HTT_FW_OFFLOAD_IND_FORMAT_S; \
  7797. } while (0)
  7798. #define HTT_FW_OFFLOAD_IND_FORMAT_GET(word) \
  7799. (((word) & HTT_FW_OFFLOAD_IND_FORMAT_M) >> HTT_FW_OFFLOAD_IND_FORMAT_S)
  7800. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_SET(word, value) \
  7801. do { \
  7802. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES, value); \
  7803. (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S; \
  7804. } while (0)
  7805. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_GET(word) \
  7806. (((word) & HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M) >> HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S)
  7807. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_SET(word, value) \
  7808. do { \
  7809. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_RETRY_CNT, value); \
  7810. (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S; \
  7811. } while (0)
  7812. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_GET(word) \
  7813. (((word) & HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M) >> HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S)
  7814. /*
  7815. * @brief target -> host rx reorder flush message definition
  7816. *
  7817. * @details
  7818. * The following field definitions describe the format of the rx flush
  7819. * message sent from the target to the host.
  7820. * The message consists of a 4-octet header, followed by one or more
  7821. * 4-octet payload information elements.
  7822. *
  7823. * |31 24|23 8|7 0|
  7824. * |--------------------------------------------------------------|
  7825. * | TID | peer ID | msg type |
  7826. * |--------------------------------------------------------------|
  7827. * | seq num end | seq num start | MPDU status | reserved |
  7828. * |--------------------------------------------------------------|
  7829. * First DWORD:
  7830. * - MSG_TYPE
  7831. * Bits 7:0
  7832. * Purpose: identifies this as an rx flush message
  7833. * Value: 0x2
  7834. * - PEER_ID
  7835. * Bits 23:8 (only bits 18:8 actually used)
  7836. * Purpose: identify which peer's rx data is being flushed
  7837. * Value: (rx) peer ID
  7838. * - TID
  7839. * Bits 31:24 (only bits 27:24 actually used)
  7840. * Purpose: Specifies which traffic identifier's rx data is being flushed
  7841. * Value: traffic identifier
  7842. * Second DWORD:
  7843. * - MPDU_STATUS
  7844. * Bits 15:8
  7845. * Purpose:
  7846. * Indicate whether the flushed MPDUs should be discarded or processed.
  7847. * Value:
  7848. * 0x1: send the MPDUs from the rx reorder buffer to subsequent
  7849. * stages of rx processing
  7850. * other: discard the MPDUs
  7851. * It is anticipated that flush messages will always have
  7852. * MPDU status == 1, but the status flag is included for
  7853. * flexibility.
  7854. * - SEQ_NUM_START
  7855. * Bits 23:16
  7856. * Purpose:
  7857. * Indicate the start of a series of consecutive MPDUs being flushed.
  7858. * Not all MPDUs within this range are necessarily valid - the host
  7859. * must check each sequence number within this range to see if the
  7860. * corresponding MPDU is actually present.
  7861. * Value:
  7862. * The sequence number for the first MPDU in the sequence.
  7863. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  7864. * - SEQ_NUM_END
  7865. * Bits 30:24
  7866. * Purpose:
  7867. * Indicate the end of a series of consecutive MPDUs being flushed.
  7868. * Value:
  7869. * The sequence number one larger than the sequence number of the
  7870. * last MPDU being flushed.
  7871. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  7872. * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] inclusive
  7873. * are to be released for further rx processing.
  7874. * Not all MPDUs within this range are necessarily valid - the host
  7875. * must check each sequence number within this range to see if the
  7876. * corresponding MPDU is actually present.
  7877. */
  7878. /* first DWORD */
  7879. #define HTT_RX_FLUSH_PEER_ID_M 0xffff00
  7880. #define HTT_RX_FLUSH_PEER_ID_S 8
  7881. #define HTT_RX_FLUSH_TID_M 0xff000000
  7882. #define HTT_RX_FLUSH_TID_S 24
  7883. /* second DWORD */
  7884. #define HTT_RX_FLUSH_MPDU_STATUS_M 0x0000ff00
  7885. #define HTT_RX_FLUSH_MPDU_STATUS_S 8
  7886. #define HTT_RX_FLUSH_SEQ_NUM_START_M 0x00ff0000
  7887. #define HTT_RX_FLUSH_SEQ_NUM_START_S 16
  7888. #define HTT_RX_FLUSH_SEQ_NUM_END_M 0xff000000
  7889. #define HTT_RX_FLUSH_SEQ_NUM_END_S 24
  7890. #define HTT_RX_FLUSH_BYTES 8
  7891. #define HTT_RX_FLUSH_PEER_ID_SET(word, value) \
  7892. do { \
  7893. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_PEER_ID, value); \
  7894. (word) |= (value) << HTT_RX_FLUSH_PEER_ID_S; \
  7895. } while (0)
  7896. #define HTT_RX_FLUSH_PEER_ID_GET(word) \
  7897. (((word) & HTT_RX_FLUSH_PEER_ID_M) >> HTT_RX_FLUSH_PEER_ID_S)
  7898. #define HTT_RX_FLUSH_TID_SET(word, value) \
  7899. do { \
  7900. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_TID, value); \
  7901. (word) |= (value) << HTT_RX_FLUSH_TID_S; \
  7902. } while (0)
  7903. #define HTT_RX_FLUSH_TID_GET(word) \
  7904. (((word) & HTT_RX_FLUSH_TID_M) >> HTT_RX_FLUSH_TID_S)
  7905. #define HTT_RX_FLUSH_MPDU_STATUS_SET(word, value) \
  7906. do { \
  7907. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_MPDU_STATUS, value); \
  7908. (word) |= (value) << HTT_RX_FLUSH_MPDU_STATUS_S; \
  7909. } while (0)
  7910. #define HTT_RX_FLUSH_MPDU_STATUS_GET(word) \
  7911. (((word) & HTT_RX_FLUSH_MPDU_STATUS_M) >> HTT_RX_FLUSH_MPDU_STATUS_S)
  7912. #define HTT_RX_FLUSH_SEQ_NUM_START_SET(word, value) \
  7913. do { \
  7914. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_START, value); \
  7915. (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_START_S; \
  7916. } while (0)
  7917. #define HTT_RX_FLUSH_SEQ_NUM_START_GET(word) \
  7918. (((word) & HTT_RX_FLUSH_SEQ_NUM_START_M) >> HTT_RX_FLUSH_SEQ_NUM_START_S)
  7919. #define HTT_RX_FLUSH_SEQ_NUM_END_SET(word, value) \
  7920. do { \
  7921. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_END, value); \
  7922. (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_END_S; \
  7923. } while (0)
  7924. #define HTT_RX_FLUSH_SEQ_NUM_END_GET(word) \
  7925. (((word) & HTT_RX_FLUSH_SEQ_NUM_END_M) >> HTT_RX_FLUSH_SEQ_NUM_END_S)
  7926. /*
  7927. * @brief target -> host rx pn check indication message
  7928. *
  7929. * @details
  7930. * The following field definitions describe the format of the Rx PN check
  7931. * indication message sent from the target to the host.
  7932. * The message consists of a 4-octet header, followed by the start and
  7933. * end sequence numbers to be released, followed by the PN IEs. Each PN
  7934. * IE is one octet containing the sequence number that failed the PN
  7935. * check.
  7936. *
  7937. * |31 24|23 8|7 0|
  7938. * |--------------------------------------------------------------|
  7939. * | TID | peer ID | msg type |
  7940. * |--------------------------------------------------------------|
  7941. * | Reserved | PN IE count | seq num end | seq num start|
  7942. * |--------------------------------------------------------------|
  7943. * l : PN IE 2 | PN IE 1 | PN IE 0 |
  7944. * |--------------------------------------------------------------|
  7945. * First DWORD:
  7946. * - MSG_TYPE
  7947. * Bits 7:0
  7948. * Purpose: Identifies this as an rx pn check indication message
  7949. * Value: 0x2
  7950. * - PEER_ID
  7951. * Bits 23:8 (only bits 18:8 actually used)
  7952. * Purpose: identify which peer
  7953. * Value: (rx) peer ID
  7954. * - TID
  7955. * Bits 31:24 (only bits 27:24 actually used)
  7956. * Purpose: identify traffic identifier
  7957. * Value: traffic identifier
  7958. * Second DWORD:
  7959. * - SEQ_NUM_START
  7960. * Bits 7:0
  7961. * Purpose:
  7962. * Indicates the starting sequence number of the MPDU in this
  7963. * series of MPDUs that went though PN check.
  7964. * Value:
  7965. * The sequence number for the first MPDU in the sequence.
  7966. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  7967. * - SEQ_NUM_END
  7968. * Bits 15:8
  7969. * Purpose:
  7970. * Indicates the ending sequence number of the MPDU in this
  7971. * series of MPDUs that went though PN check.
  7972. * Value:
  7973. * The sequence number one larger then the sequence number of the last
  7974. * MPDU being flushed.
  7975. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  7976. * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] have been checked
  7977. * for invalid PN numbers and are ready to be released for further processing.
  7978. * Not all MPDUs within this range are necessarily valid - the host
  7979. * must check each sequence number within this range to see if the
  7980. * corresponding MPDU is actually present.
  7981. * - PN_IE_COUNT
  7982. * Bits 23:16
  7983. * Purpose:
  7984. * Used to determine the variable number of PN information elements in this
  7985. * message
  7986. *
  7987. * PN information elements:
  7988. * - PN_IE_x-
  7989. * Purpose:
  7990. * Each PN information element contains the sequence number of the MPDU that
  7991. * has failed the target PN check.
  7992. * Value:
  7993. * Contains the 6 LSBs of the 802.11 sequence number corresponding to the MPDU
  7994. * that failed the PN check.
  7995. */
  7996. /* first DWORD */
  7997. #define HTT_RX_PN_IND_PEER_ID_M 0xffff00
  7998. #define HTT_RX_PN_IND_PEER_ID_S 8
  7999. #define HTT_RX_PN_IND_TID_M 0xff000000
  8000. #define HTT_RX_PN_IND_TID_S 24
  8001. /* second DWORD */
  8002. #define HTT_RX_PN_IND_SEQ_NUM_START_M 0x000000ff
  8003. #define HTT_RX_PN_IND_SEQ_NUM_START_S 0
  8004. #define HTT_RX_PN_IND_SEQ_NUM_END_M 0x0000ff00
  8005. #define HTT_RX_PN_IND_SEQ_NUM_END_S 8
  8006. #define HTT_RX_PN_IND_PN_IE_CNT_M 0x00ff0000
  8007. #define HTT_RX_PN_IND_PN_IE_CNT_S 16
  8008. #define HTT_RX_PN_IND_BYTES 8
  8009. #define HTT_RX_PN_IND_PEER_ID_SET(word, value) \
  8010. do { \
  8011. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PEER_ID, value); \
  8012. (word) |= (value) << HTT_RX_PN_IND_PEER_ID_S; \
  8013. } while (0)
  8014. #define HTT_RX_PN_IND_PEER_ID_GET(word) \
  8015. (((word) & HTT_RX_PN_IND_PEER_ID_M) >> HTT_RX_PN_IND_PEER_ID_S)
  8016. #define HTT_RX_PN_IND_EXT_TID_SET(word, value) \
  8017. do { \
  8018. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_TID, value); \
  8019. (word) |= (value) << HTT_RX_PN_IND_TID_S; \
  8020. } while (0)
  8021. #define HTT_RX_PN_IND_EXT_TID_GET(word) \
  8022. (((word) & HTT_RX_PN_IND_TID_M) >> HTT_RX_PN_IND_TID_S)
  8023. #define HTT_RX_PN_IND_SEQ_NUM_START_SET(word, value) \
  8024. do { \
  8025. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_START, value); \
  8026. (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_START_S; \
  8027. } while (0)
  8028. #define HTT_RX_PN_IND_SEQ_NUM_START_GET(word) \
  8029. (((word) & HTT_RX_PN_IND_SEQ_NUM_START_M) >> HTT_RX_PN_IND_SEQ_NUM_START_S)
  8030. #define HTT_RX_PN_IND_SEQ_NUM_END_SET(word, value) \
  8031. do { \
  8032. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_END, value); \
  8033. (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_END_S; \
  8034. } while (0)
  8035. #define HTT_RX_PN_IND_SEQ_NUM_END_GET(word) \
  8036. (((word) & HTT_RX_PN_IND_SEQ_NUM_END_M) >> HTT_RX_PN_IND_SEQ_NUM_END_S)
  8037. #define HTT_RX_PN_IND_PN_IE_CNT_SET(word, value) \
  8038. do { \
  8039. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PN_IE_CNT, value); \
  8040. (word) |= (value) << HTT_RX_PN_IND_PN_IE_CNT_S; \
  8041. } while (0)
  8042. #define HTT_RX_PN_IND_PN_IE_CNT_GET(word) \
  8043. (((word) & HTT_RX_PN_IND_PN_IE_CNT_M) >> HTT_RX_PN_IND_PN_IE_CNT_S)
  8044. /*
  8045. * @brief target -> host rx offload deliver message for LL system
  8046. *
  8047. * @details
  8048. * In a low latency system this message is sent whenever the offload
  8049. * manager flushes out the packets it has coalesced in its coalescing buffer.
  8050. * The DMA of the actual packets into host memory is done before sending out
  8051. * this message. This message indicates only how many MSDUs to reap. The
  8052. * peer ID, vdev ID, tid and MSDU length are copied inline into the header
  8053. * portion of the MSDU while DMA'ing into the host memory. Unlike the packets
  8054. * DMA'd by the MAC directly into host memory these packets do not contain
  8055. * the MAC descriptors in the header portion of the packet. Instead they contain
  8056. * the peer ID, vdev ID, tid and MSDU length. Also when the host receives this
  8057. * message, the packets are delivered directly to the NW stack without going
  8058. * through the regular reorder buffering and PN checking path since it has
  8059. * already been done in target.
  8060. *
  8061. * |31 24|23 16|15 8|7 0|
  8062. * |-----------------------------------------------------------------------|
  8063. * | Total MSDU count | reserved | msg type |
  8064. * |-----------------------------------------------------------------------|
  8065. *
  8066. * @brief target -> host rx offload deliver message for HL system
  8067. *
  8068. * @details
  8069. * In a high latency system this message is sent whenever the offload manager
  8070. * flushes out the packets it has coalesced in its coalescing buffer. The
  8071. * actual packets are also carried along with this message. When the host
  8072. * receives this message, it is expected to deliver these packets to the NW
  8073. * stack directly instead of routing them through the reorder buffering and
  8074. * PN checking path since it has already been done in target.
  8075. *
  8076. * |31 24|23 16|15 8|7 0|
  8077. * |-----------------------------------------------------------------------|
  8078. * | Total MSDU count | reserved | msg type |
  8079. * |-----------------------------------------------------------------------|
  8080. * | peer ID | MSDU length |
  8081. * |-----------------------------------------------------------------------|
  8082. * | MSDU payload | FW Desc | tid | vdev ID |
  8083. * |-----------------------------------------------------------------------|
  8084. * | MSDU payload contd. |
  8085. * |-----------------------------------------------------------------------|
  8086. * | peer ID | MSDU length |
  8087. * |-----------------------------------------------------------------------|
  8088. * | MSDU payload | FW Desc | tid | vdev ID |
  8089. * |-----------------------------------------------------------------------|
  8090. * | MSDU payload contd. |
  8091. * |-----------------------------------------------------------------------|
  8092. *
  8093. */
  8094. /* first DWORD */
  8095. #define HTT_RX_OFFLOAD_DELIVER_IND_HDR_BYTES 4
  8096. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_HDR_BYTES 7
  8097. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M 0xffff0000
  8098. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S 16
  8099. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M 0x0000ffff
  8100. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S 0
  8101. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M 0xffff0000
  8102. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S 16
  8103. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M 0x000000ff
  8104. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S 0
  8105. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M 0x0000ff00
  8106. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S 8
  8107. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M 0x00ff0000
  8108. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S 16
  8109. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_GET(word) \
  8110. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S)
  8111. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_SET(word, value) \
  8112. do { \
  8113. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT, value); \
  8114. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S; \
  8115. } while (0)
  8116. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_GET(word) \
  8117. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S)
  8118. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_SET(word, value) \
  8119. do { \
  8120. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN, value); \
  8121. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S; \
  8122. } while (0)
  8123. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_GET(word) \
  8124. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S)
  8125. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_SET(word, value) \
  8126. do { \
  8127. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID, value); \
  8128. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S; \
  8129. } while (0)
  8130. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_GET(word) \
  8131. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S)
  8132. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_SET(word, value) \
  8133. do { \
  8134. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID, value); \
  8135. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S; \
  8136. } while (0)
  8137. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_GET(word) \
  8138. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S)
  8139. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_SET(word, value) \
  8140. do { \
  8141. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID, value); \
  8142. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S; \
  8143. } while (0)
  8144. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_GET(word) \
  8145. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S)
  8146. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_SET(word, value) \
  8147. do { \
  8148. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC, value); \
  8149. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S; \
  8150. } while (0)
  8151. /**
  8152. * @brief target -> host rx peer map/unmap message definition
  8153. *
  8154. * @details
  8155. * The following diagram shows the format of the rx peer map message sent
  8156. * from the target to the host. This layout assumes the target operates
  8157. * as little-endian.
  8158. *
  8159. * This message always contains a SW peer ID. The main purpose of the
  8160. * SW peer ID is to tell the host what peer ID rx packets will be tagged
  8161. * with, so that the host can use that peer ID to determine which peer
  8162. * transmitted the rx frame. This SW peer ID is sometimes also used for
  8163. * other purposes, such as identifying during tx completions which peer
  8164. * the tx frames in question were transmitted to.
  8165. *
  8166. * In certain generations of chips, the peer map message also contains
  8167. * a HW peer ID. This HW peer ID is used during rx --> tx frame forwarding
  8168. * to identify which peer the frame needs to be forwarded to (i.e. the
  8169. * peer assocated with the Destination MAC Address within the packet),
  8170. * and particularly which vdev needs to transmit the frame (for cases
  8171. * of inter-vdev rx --> tx forwarding). The HW peer id here is the same
  8172. * meaning as AST_INDEX_0.
  8173. * This DA-based peer ID that is provided for certain rx frames
  8174. * (the rx frames that need to be re-transmitted as tx frames)
  8175. * is the ID that the HW uses for referring to the peer in question,
  8176. * rather than the peer ID that the SW+FW use to refer to the peer.
  8177. *
  8178. *
  8179. * |31 24|23 16|15 8|7 0|
  8180. * |-----------------------------------------------------------------------|
  8181. * | SW peer ID | VDEV ID | msg type |
  8182. * |-----------------------------------------------------------------------|
  8183. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  8184. * |-----------------------------------------------------------------------|
  8185. * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
  8186. * |-----------------------------------------------------------------------|
  8187. *
  8188. *
  8189. * The following diagram shows the format of the rx peer unmap message sent
  8190. * from the target to the host.
  8191. *
  8192. * |31 24|23 16|15 8|7 0|
  8193. * |-----------------------------------------------------------------------|
  8194. * | SW peer ID | VDEV ID | msg type |
  8195. * |-----------------------------------------------------------------------|
  8196. *
  8197. * The following field definitions describe the format of the rx peer map
  8198. * and peer unmap messages sent from the target to the host.
  8199. * - MSG_TYPE
  8200. * Bits 7:0
  8201. * Purpose: identifies this as an rx peer map or peer unmap message
  8202. * Value: peer map -> 0x3, peer unmap -> 0x4
  8203. * - VDEV_ID
  8204. * Bits 15:8
  8205. * Purpose: Indicates which virtual device the peer is associated
  8206. * with.
  8207. * Value: vdev ID (used in the host to look up the vdev object)
  8208. * - PEER_ID (a.k.a. SW_PEER_ID)
  8209. * Bits 31:16
  8210. * Purpose: The peer ID (index) that WAL is allocating (map) or
  8211. * freeing (unmap)
  8212. * Value: (rx) peer ID
  8213. * - MAC_ADDR_L32 (peer map only)
  8214. * Bits 31:0
  8215. * Purpose: Identifies which peer node the peer ID is for.
  8216. * Value: lower 4 bytes of peer node's MAC address
  8217. * - MAC_ADDR_U16 (peer map only)
  8218. * Bits 15:0
  8219. * Purpose: Identifies which peer node the peer ID is for.
  8220. * Value: upper 2 bytes of peer node's MAC address
  8221. * - HW_PEER_ID
  8222. * Bits 31:16
  8223. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  8224. * address, so for rx frames marked for rx --> tx forwarding, the
  8225. * host can determine from the HW peer ID provided as meta-data with
  8226. * the rx frame which peer the frame is supposed to be forwarded to.
  8227. * Value: ID used by the MAC HW to identify the peer
  8228. */
  8229. #define HTT_RX_PEER_MAP_VDEV_ID_M 0xff00
  8230. #define HTT_RX_PEER_MAP_VDEV_ID_S 8
  8231. #define HTT_RX_PEER_MAP_PEER_ID_M 0xffff0000
  8232. #define HTT_RX_PEER_MAP_PEER_ID_S 16
  8233. #define HTT_RX_PEER_MAP_SW_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M /* alias */
  8234. #define HTT_RX_PEER_MAP_SW_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S /* alias */
  8235. #define HTT_RX_PEER_MAP_MAC_ADDR_L32_M 0xffffffff
  8236. #define HTT_RX_PEER_MAP_MAC_ADDR_L32_S 0
  8237. #define HTT_RX_PEER_MAP_MAC_ADDR_U16_M 0xffff
  8238. #define HTT_RX_PEER_MAP_MAC_ADDR_U16_S 0
  8239. #define HTT_RX_PEER_MAP_HW_PEER_ID_M 0xffff0000
  8240. #define HTT_RX_PEER_MAP_HW_PEER_ID_S 16
  8241. #define HTT_RX_PEER_MAP_VAP_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET /* deprecated */
  8242. #define HTT_RX_PEER_MAP_VDEV_ID_SET(word, value) \
  8243. do { \
  8244. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_VDEV_ID, value); \
  8245. (word) |= (value) << HTT_RX_PEER_MAP_VDEV_ID_S; \
  8246. } while (0)
  8247. #define HTT_RX_PEER_MAP_VAP_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET /* deprecated */
  8248. #define HTT_RX_PEER_MAP_VDEV_ID_GET(word) \
  8249. (((word) & HTT_RX_PEER_MAP_VDEV_ID_M) >> HTT_RX_PEER_MAP_VDEV_ID_S)
  8250. #define HTT_RX_PEER_MAP_PEER_ID_SET(word, value) \
  8251. do { \
  8252. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_PEER_ID, value); \
  8253. (word) |= (value) << HTT_RX_PEER_MAP_PEER_ID_S; \
  8254. } while (0)
  8255. #define HTT_RX_PEER_MAP_PEER_ID_GET(word) \
  8256. (((word) & HTT_RX_PEER_MAP_PEER_ID_M) >> HTT_RX_PEER_MAP_PEER_ID_S)
  8257. #define HTT_RX_PEER_MAP_SW_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET /* alias */
  8258. #define HTT_RX_PEER_MAP_SW_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET /* alias */
  8259. #define HTT_RX_PEER_MAP_HW_PEER_ID_SET(word, value) \
  8260. do { \
  8261. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_HW_PEER_ID, value); \
  8262. (word) |= (value) << HTT_RX_PEER_MAP_HW_PEER_ID_S; \
  8263. } while (0)
  8264. #define HTT_RX_PEER_MAP_HW_PEER_ID_GET(word) \
  8265. (((word) & HTT_RX_PEER_MAP_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_HW_PEER_ID_S)
  8266. #define HTT_RX_PEER_MAP_MAC_ADDR_OFFSET 4 /* bytes */
  8267. #define HTT_RX_PEER_MAP_HW_PEER_ID_OFFSET 8 /* bytes */
  8268. #define HTT_RX_PEER_MAP_BYTES 12
  8269. #define HTT_RX_PEER_UNMAP_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M
  8270. #define HTT_RX_PEER_UNMAP_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S
  8271. #define HTT_RX_PEER_UNMAP_SW_PEER_ID_M HTT_RX_PEER_MAP_SW_PEER_ID_M
  8272. #define HTT_RX_PEER_UNMAP_SW_PEER_ID_S HTT_RX_PEER_MAP_SW_PEER_ID_S
  8273. #define HTT_RX_PEER_UNMAP_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET
  8274. #define HTT_RX_PEER_UNMAP_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET
  8275. #define HTT_RX_PEER_UNMAP_VDEV_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET
  8276. #define HTT_RX_PEER_UNMAP_VDEV_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET
  8277. #define HTT_RX_PEER_UNMAP_BYTES 4
  8278. /**
  8279. * @brief target -> host rx peer map V2 message definition
  8280. *
  8281. * @details
  8282. * The following diagram shows the format of the rx peer map v2 message sent
  8283. * from the target to the host. This layout assumes the target operates
  8284. * as little-endian.
  8285. *
  8286. * This message always contains a SW peer ID. The main purpose of the
  8287. * SW peer ID is to tell the host what peer ID rx packets will be tagged
  8288. * with, so that the host can use that peer ID to determine which peer
  8289. * transmitted the rx frame. This SW peer ID is sometimes also used for
  8290. * other purposes, such as identifying during tx completions which peer
  8291. * the tx frames in question were transmitted to.
  8292. *
  8293. * The peer map v2 message also contains a HW peer ID. This HW peer ID
  8294. * is used during rx --> tx frame forwarding to identify which peer the
  8295. * frame needs to be forwarded to (i.e. the peer assocated with the
  8296. * Destination MAC Address within the packet), and particularly which vdev
  8297. * needs to transmit the frame (for cases of inter-vdev rx --> tx forwarding).
  8298. * This DA-based peer ID that is provided for certain rx frames
  8299. * (the rx frames that need to be re-transmitted as tx frames)
  8300. * is the ID that the HW uses for referring to the peer in question,
  8301. * rather than the peer ID that the SW+FW use to refer to the peer.
  8302. *
  8303. * The HW peer id here is the same meaning as AST_INDEX_0.
  8304. * Some chips support up to 4 AST indices per peer: AST_INDEX_0, AST_INDEX_1,
  8305. * AST_INDEX_2, and AST_INDEX_3. AST 0 is always valid; for AST 1 through
  8306. * AST 3, check the AST_VALID_MASK(3) to see if the corresponding extension
  8307. * AST is valid.
  8308. *
  8309. * |31 28|27 24|23 20|19 17|16|15 8|7 0|
  8310. * |-----------------------------------------------------------------------|
  8311. * | SW peer ID | VDEV ID | msg type |
  8312. * |-----------------------------------------------------------------------|
  8313. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  8314. * |-----------------------------------------------------------------------|
  8315. * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
  8316. * |-----------------------------------------------------------------------|
  8317. * | Reserved_20_31 |ASTVM|NH| AST Hash Value |
  8318. * |-----------------------------------------------------------------------|
  8319. * | ASTFM3 | ASTFM2 | ASTFM1 | ASTFM0 | AST index 1 |
  8320. * |-----------------------------------------------------------------------|
  8321. * |TID valid low pri| TID valid hi pri| AST index 2 |
  8322. * |-----------------------------------------------------------------------|
  8323. * | Reserved_1 | AST index 3 |
  8324. * |-----------------------------------------------------------------------|
  8325. * | Reserved_2 |
  8326. * |-----------------------------------------------------------------------|
  8327. * Where:
  8328. * NH = Next Hop
  8329. * ASTVM = AST valid mask
  8330. * ASTFM = AST flow mask
  8331. *
  8332. * The following field definitions describe the format of the rx peer map v2
  8333. * messages sent from the target to the host.
  8334. * - MSG_TYPE
  8335. * Bits 7:0
  8336. * Purpose: identifies this as an rx peer map v2 message
  8337. * Value: peer map v2 -> 0x1e
  8338. * - VDEV_ID
  8339. * Bits 15:8
  8340. * Purpose: Indicates which virtual device the peer is associated with.
  8341. * Value: vdev ID (used in the host to look up the vdev object)
  8342. * - SW_PEER_ID
  8343. * Bits 31:16
  8344. * Purpose: The peer ID (index) that WAL is allocating
  8345. * Value: (rx) peer ID
  8346. * - MAC_ADDR_L32
  8347. * Bits 31:0
  8348. * Purpose: Identifies which peer node the peer ID is for.
  8349. * Value: lower 4 bytes of peer node's MAC address
  8350. * - MAC_ADDR_U16
  8351. * Bits 15:0
  8352. * Purpose: Identifies which peer node the peer ID is for.
  8353. * Value: upper 2 bytes of peer node's MAC address
  8354. * - HW_PEER_ID / AST_INDEX_0
  8355. * Bits 31:16
  8356. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  8357. * address, so for rx frames marked for rx --> tx forwarding, the
  8358. * host can determine from the HW peer ID provided as meta-data with
  8359. * the rx frame which peer the frame is supposed to be forwarded to.
  8360. * Value: ID used by the MAC HW to identify the peer
  8361. * - AST_HASH_VALUE
  8362. * Bits 15:0
  8363. * Purpose: Indicates AST Hash value is required for the TCL AST index
  8364. * override feature.
  8365. * - NEXT_HOP
  8366. * Bit 16
  8367. * Purpose: Bit indicates that a next_hop AST entry is used for WDS
  8368. * (Wireless Distribution System).
  8369. * - AST_VALID_MASK
  8370. * Bits 19:17
  8371. * Purpose: Indicate if the AST 1 through AST 3 are valid
  8372. * - AST_INDEX_1
  8373. * Bits 15:0
  8374. * Purpose: indicate the second AST index for this peer
  8375. * - AST_0_FLOW_MASK
  8376. * Bits 19:16
  8377. * Purpose: identify the which flow the AST 0 entry corresponds to.
  8378. * - AST_1_FLOW_MASK
  8379. * Bits 23:20
  8380. * Purpose: identify the which flow the AST 1 entry corresponds to.
  8381. * - AST_2_FLOW_MASK
  8382. * Bits 27:24
  8383. * Purpose: identify the which flow the AST 2 entry corresponds to.
  8384. * - AST_3_FLOW_MASK
  8385. * Bits 31:28
  8386. * Purpose: identify the which flow the AST 3 entry corresponds to.
  8387. * - AST_INDEX_2
  8388. * Bits 15:0
  8389. * Purpose: indicate the third AST index for this peer
  8390. * - TID_VALID_HI_PRI
  8391. * Bits 23:16
  8392. * Purpose: identify if this peer's TIDs 0-7 support HI priority flow
  8393. * - TID_VALID_LOW_PRI
  8394. * Bits 31:24
  8395. * Purpose: identify if this peer's TIDs 0-7 support Low priority flow
  8396. * - AST_INDEX_3
  8397. * Bits 15:0
  8398. * Purpose: indicate the fourth AST index for this peer
  8399. */
  8400. #define HTT_RX_PEER_MAP_V2_VDEV_ID_M 0xff00
  8401. #define HTT_RX_PEER_MAP_V2_VDEV_ID_S 8
  8402. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_M 0xffff0000
  8403. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_S 16
  8404. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M 0xffffffff
  8405. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S 0
  8406. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M 0xffff
  8407. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S 0
  8408. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_M 0xffff0000
  8409. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_S 16
  8410. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M 0x0000ffff
  8411. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S 0
  8412. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_M 0x00010000
  8413. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_S 16
  8414. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M 0x000e0000
  8415. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S 17
  8416. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_M 0xffff
  8417. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_S 0
  8418. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M 0x000f0000
  8419. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S 16
  8420. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M 0x00f00000
  8421. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S 20
  8422. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M 0x0f000000
  8423. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S 24
  8424. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M 0xf0000000
  8425. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S 28
  8426. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_M 0xffff
  8427. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_S 0
  8428. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M 0x00ff0000
  8429. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S 16
  8430. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M 0xff000000
  8431. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S 24
  8432. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_M 0xffff
  8433. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_S 0
  8434. #define HTT_RX_PEER_MAP_V2_VDEV_ID_SET(word, value) \
  8435. do { \
  8436. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_VDEV_ID, value); \
  8437. (word) |= (value) << HTT_RX_PEER_MAP_V2_VDEV_ID_S; \
  8438. } while (0)
  8439. #define HTT_RX_PEER_MAP_V2_VDEV_ID_GET(word) \
  8440. (((word) & HTT_RX_PEER_MAP_V2_VDEV_ID_M) >> HTT_RX_PEER_MAP_V2_VDEV_ID_S)
  8441. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET(word, value) \
  8442. do { \
  8443. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_SW_PEER_ID, value); \
  8444. (word) |= (value) << HTT_RX_PEER_MAP_V2_SW_PEER_ID_S; \
  8445. } while (0)
  8446. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET(word) \
  8447. (((word) & HTT_RX_PEER_MAP_V2_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_SW_PEER_ID_S)
  8448. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_SET(word, value) \
  8449. do { \
  8450. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_HW_PEER_ID, value); \
  8451. (word) |= (value) << HTT_RX_PEER_MAP_V2_HW_PEER_ID_S; \
  8452. } while (0)
  8453. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_GET(word) \
  8454. (((word) & HTT_RX_PEER_MAP_V2_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_HW_PEER_ID_S)
  8455. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_SET(word, value) \
  8456. do { \
  8457. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_HASH_VALUE, value); \
  8458. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S; \
  8459. } while (0)
  8460. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_GET(word) \
  8461. (((word) & HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M) >> HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S)
  8462. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_SET(word, value) \
  8463. do { \
  8464. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_NEXT_HOP, value); \
  8465. (word) |= (value) << HTT_RX_PEER_MAP_V2_NEXT_HOP_S; \
  8466. } while (0)
  8467. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_GET(word) \
  8468. (((word) & HTT_RX_PEER_MAP_V2_NEXT_HOP_M) >> HTT_RX_PEER_MAP_V2_NEXT_HOP_S)
  8469. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_SET(word, value) \
  8470. do { \
  8471. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_VALID_MASK, value); \
  8472. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S; \
  8473. } while (0)
  8474. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_GET(word) \
  8475. (((word) & HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S)
  8476. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_SET(word, value) \
  8477. do { \
  8478. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_1, value); \
  8479. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_1_S; \
  8480. } while (0)
  8481. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_GET(word) \
  8482. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_1_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_1_S)
  8483. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_SET(word, value) \
  8484. do { \
  8485. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK, value); \
  8486. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S; \
  8487. } while (0)
  8488. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_GET(word) \
  8489. (((word) & HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S)
  8490. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_SET(word, value) \
  8491. do { \
  8492. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK, value); \
  8493. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S; \
  8494. } while (0)
  8495. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_GET(word) \
  8496. (((word) & HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S)
  8497. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_SET(word, value) \
  8498. do { \
  8499. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK, value); \
  8500. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S; \
  8501. } while (0)
  8502. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_GET(word) \
  8503. (((word) & HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S)
  8504. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_SET(word, value) \
  8505. do { \
  8506. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK, value); \
  8507. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S; \
  8508. } while (0)
  8509. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_GET(word) \
  8510. (((word) & HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S)
  8511. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_SET(word, value) \
  8512. do { \
  8513. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_2, value); \
  8514. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_2_S; \
  8515. } while (0)
  8516. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_GET(word) \
  8517. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_2_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_2_S)
  8518. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_SET(word, value) \
  8519. do { \
  8520. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI, value); \
  8521. (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S; \
  8522. } while (0)
  8523. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_GET(word) \
  8524. (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S)
  8525. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_SET(word, value) \
  8526. do { \
  8527. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI, value); \
  8528. (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S; \
  8529. } while (0)
  8530. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_GET(word) \
  8531. (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S)
  8532. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_SET(word, value) \
  8533. do { \
  8534. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_3, value); \
  8535. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_3_S; \
  8536. } while (0)
  8537. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_GET(word) \
  8538. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_3_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_3_S)
  8539. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
  8540. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_OFFSET 8 /* bytes */
  8541. #define HTT_RX_PEER_MAP_V2_AST_HASH_INDEX_OFFSET 12 /* bytes */
  8542. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_OFFSET 12 /* bytes */
  8543. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_OFFSET 12 /* bytes */
  8544. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_OFFSET 16 /* bytes */
  8545. #define HTT_RX_PEER_MAP_V2_AST_X_FLOW_MASK_OFFSET 16 /* bytes */
  8546. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_OFFSET 20 /* bytes */
  8547. #define HTT_RX_PEER_MAP_V2_TID_VALID_LO_PRI_OFFSET 20 /* bytes */
  8548. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_OFFSET 20 /* bytes */
  8549. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_OFFSET 24 /* bytes */
  8550. #define HTT_RX_PEER_MAP_V2_BYTES 32
  8551. /**
  8552. * @brief target -> host rx peer unmap V2 message definition
  8553. *
  8554. *
  8555. * The following diagram shows the format of the rx peer unmap message sent
  8556. * from the target to the host.
  8557. *
  8558. * |31 24|23 16|15 8|7 0|
  8559. * |-----------------------------------------------------------------------|
  8560. * | SW peer ID | VDEV ID | msg type |
  8561. * |-----------------------------------------------------------------------|
  8562. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  8563. * |-----------------------------------------------------------------------|
  8564. * | Reserved_17_31 | Next Hop | MAC addr 5 | MAC addr 4 |
  8565. * |-----------------------------------------------------------------------|
  8566. * | Peer Delete Duration |
  8567. * |-----------------------------------------------------------------------|
  8568. * | Reserved_0 | WDS Free Count |
  8569. * |-----------------------------------------------------------------------|
  8570. * | Reserved_1 |
  8571. * |-----------------------------------------------------------------------|
  8572. * | Reserved_2 |
  8573. * |-----------------------------------------------------------------------|
  8574. *
  8575. *
  8576. * The following field definitions describe the format of the rx peer unmap
  8577. * messages sent from the target to the host.
  8578. * - MSG_TYPE
  8579. * Bits 7:0
  8580. * Purpose: identifies this as an rx peer unmap v2 message
  8581. * Value: peer unmap v2 -> 0x1f
  8582. * - VDEV_ID
  8583. * Bits 15:8
  8584. * Purpose: Indicates which virtual device the peer is associated
  8585. * with.
  8586. * Value: vdev ID (used in the host to look up the vdev object)
  8587. * - SW_PEER_ID
  8588. * Bits 31:16
  8589. * Purpose: The peer ID (index) that WAL is freeing
  8590. * Value: (rx) peer ID
  8591. * - MAC_ADDR_L32
  8592. * Bits 31:0
  8593. * Purpose: Identifies which peer node the peer ID is for.
  8594. * Value: lower 4 bytes of peer node's MAC address
  8595. * - MAC_ADDR_U16
  8596. * Bits 15:0
  8597. * Purpose: Identifies which peer node the peer ID is for.
  8598. * Value: upper 2 bytes of peer node's MAC address
  8599. * - NEXT_HOP
  8600. * Bits 16
  8601. * Purpose: Bit indicates next_hop AST entry used for WDS
  8602. * (Wireless Distribution System).
  8603. * - PEER_DELETE_DURATION
  8604. * Bits 31:0
  8605. * Purpose: Time taken to delete peer, in msec,
  8606. * Used for monitoring / debugging PEER delete response delay
  8607. * - PEER_WDS_FREE_COUNT
  8608. * Bits 15:0
  8609. * Purpose: Count of WDS entries deleted associated to peer deleted
  8610. */
  8611. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_M HTT_RX_PEER_MAP_V2_VDEV_ID_M
  8612. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_S HTT_RX_PEER_MAP_V2_VDEV_ID_S
  8613. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_M HTT_RX_PEER_MAP_V2_SW_PEER_ID_M
  8614. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_S HTT_RX_PEER_MAP_V2_SW_PEER_ID_S
  8615. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_M HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M
  8616. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_S HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S
  8617. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_M HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M
  8618. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_S HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S
  8619. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_M HTT_RX_PEER_MAP_V2_NEXT_HOP_M
  8620. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_S HTT_RX_PEER_MAP_V2_NEXT_HOP_S
  8621. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M 0xffffffff
  8622. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S 0
  8623. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_M 0x0000ffff
  8624. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S 0
  8625. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_SET HTT_RX_PEER_MAP_V2_VDEV_ID_SET
  8626. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_GET HTT_RX_PEER_MAP_V2_VDEV_ID_GET
  8627. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_SET HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET
  8628. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_GET HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET
  8629. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_SET HTT_RX_PEER_MAP_V2_NEXT_HOP_SET
  8630. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_GET HTT_RX_PEER_MAP_V2_NEXT_HOP_GET
  8631. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_SET(word, value) \
  8632. do { \
  8633. HTT_CHECK_SET_VAL(HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION, value); \
  8634. (word) |= (value) << HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S; \
  8635. } while (0)
  8636. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_GET(word) \
  8637. (((word) & HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M) >> HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S)
  8638. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_SET(word, value) \
  8639. do { \
  8640. HTT_CHECK_SET_VAL(HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT, value); \
  8641. (word) |= (value) << HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S; \
  8642. } while (0)
  8643. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_GET(word) \
  8644. (((word) & HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_M) >> HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S)
  8645. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
  8646. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_OFFSET 8 /* bytes */
  8647. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_OFFSET 12 /* bytes */
  8648. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_OFFSET 16 /* bytes */
  8649. #define HTT_RX_PEER_UNMAP_V2_BYTES 28
  8650. /**
  8651. * @brief target -> host message specifying security parameters
  8652. *
  8653. * @details
  8654. * The following diagram shows the format of the security specification
  8655. * message sent from the target to the host.
  8656. * This security specification message tells the host whether a PN check is
  8657. * necessary on rx data frames, and if so, how large the PN counter is.
  8658. * This message also tells the host about the security processing to apply
  8659. * to defragmented rx frames - specifically, whether a Message Integrity
  8660. * Check is required, and the Michael key to use.
  8661. *
  8662. * |31 24|23 16|15|14 8|7 0|
  8663. * |-----------------------------------------------------------------------|
  8664. * | peer ID | U| security type | msg type |
  8665. * |-----------------------------------------------------------------------|
  8666. * | Michael Key K0 |
  8667. * |-----------------------------------------------------------------------|
  8668. * | Michael Key K1 |
  8669. * |-----------------------------------------------------------------------|
  8670. * | WAPI RSC Low0 |
  8671. * |-----------------------------------------------------------------------|
  8672. * | WAPI RSC Low1 |
  8673. * |-----------------------------------------------------------------------|
  8674. * | WAPI RSC Hi0 |
  8675. * |-----------------------------------------------------------------------|
  8676. * | WAPI RSC Hi1 |
  8677. * |-----------------------------------------------------------------------|
  8678. *
  8679. * The following field definitions describe the format of the security
  8680. * indication message sent from the target to the host.
  8681. * - MSG_TYPE
  8682. * Bits 7:0
  8683. * Purpose: identifies this as a security specification message
  8684. * Value: 0xb
  8685. * - SEC_TYPE
  8686. * Bits 14:8
  8687. * Purpose: specifies which type of security applies to the peer
  8688. * Value: htt_sec_type enum value
  8689. * - UNICAST
  8690. * Bit 15
  8691. * Purpose: whether this security is applied to unicast or multicast data
  8692. * Value: 1 -> unicast, 0 -> multicast
  8693. * - PEER_ID
  8694. * Bits 31:16
  8695. * Purpose: The ID number for the peer the security specification is for
  8696. * Value: peer ID
  8697. * - MICHAEL_KEY_K0
  8698. * Bits 31:0
  8699. * Purpose: 4-byte word that forms the 1st half of the TKIP Michael key
  8700. * Value: Michael Key K0 (if security type is TKIP)
  8701. * - MICHAEL_KEY_K1
  8702. * Bits 31:0
  8703. * Purpose: 4-byte word that forms the 2nd half of the TKIP Michael key
  8704. * Value: Michael Key K1 (if security type is TKIP)
  8705. * - WAPI_RSC_LOW0
  8706. * Bits 31:0
  8707. * Purpose: 4-byte word that forms the 1st quarter of the 16 byte WAPI RSC
  8708. * Value: WAPI RSC Low0 (if security type is WAPI)
  8709. * - WAPI_RSC_LOW1
  8710. * Bits 31:0
  8711. * Purpose: 4-byte word that forms the 2nd quarter of the 16 byte WAPI RSC
  8712. * Value: WAPI RSC Low1 (if security type is WAPI)
  8713. * - WAPI_RSC_HI0
  8714. * Bits 31:0
  8715. * Purpose: 4-byte word that forms the 3rd quarter of the 16 byte WAPI RSC
  8716. * Value: WAPI RSC Hi0 (if security type is WAPI)
  8717. * - WAPI_RSC_HI1
  8718. * Bits 31:0
  8719. * Purpose: 4-byte word that forms the 4th quarter of the 16 byte WAPI RSC
  8720. * Value: WAPI RSC Hi1 (if security type is WAPI)
  8721. */
  8722. #define HTT_SEC_IND_SEC_TYPE_M 0x00007f00
  8723. #define HTT_SEC_IND_SEC_TYPE_S 8
  8724. #define HTT_SEC_IND_UNICAST_M 0x00008000
  8725. #define HTT_SEC_IND_UNICAST_S 15
  8726. #define HTT_SEC_IND_PEER_ID_M 0xffff0000
  8727. #define HTT_SEC_IND_PEER_ID_S 16
  8728. #define HTT_SEC_IND_SEC_TYPE_SET(word, value) \
  8729. do { \
  8730. HTT_CHECK_SET_VAL(HTT_SEC_IND_SEC_TYPE, value); \
  8731. (word) |= (value) << HTT_SEC_IND_SEC_TYPE_S; \
  8732. } while (0)
  8733. #define HTT_SEC_IND_SEC_TYPE_GET(word) \
  8734. (((word) & HTT_SEC_IND_SEC_TYPE_M) >> HTT_SEC_IND_SEC_TYPE_S)
  8735. #define HTT_SEC_IND_UNICAST_SET(word, value) \
  8736. do { \
  8737. HTT_CHECK_SET_VAL(HTT_SEC_IND_UNICAST, value); \
  8738. (word) |= (value) << HTT_SEC_IND_UNICAST_S; \
  8739. } while (0)
  8740. #define HTT_SEC_IND_UNICAST_GET(word) \
  8741. (((word) & HTT_SEC_IND_UNICAST_M) >> HTT_SEC_IND_UNICAST_S)
  8742. #define HTT_SEC_IND_PEER_ID_SET(word, value) \
  8743. do { \
  8744. HTT_CHECK_SET_VAL(HTT_SEC_IND_PEER_ID, value); \
  8745. (word) |= (value) << HTT_SEC_IND_PEER_ID_S; \
  8746. } while (0)
  8747. #define HTT_SEC_IND_PEER_ID_GET(word) \
  8748. (((word) & HTT_SEC_IND_PEER_ID_M) >> HTT_SEC_IND_PEER_ID_S)
  8749. #define HTT_SEC_IND_BYTES 28
  8750. /**
  8751. * @brief target -> host rx ADDBA / DELBA message definitions
  8752. *
  8753. * @details
  8754. * The following diagram shows the format of the rx ADDBA message sent
  8755. * from the target to the host:
  8756. *
  8757. * |31 20|19 16|15 8|7 0|
  8758. * |---------------------------------------------------------------------|
  8759. * | peer ID | TID | window size | msg type |
  8760. * |---------------------------------------------------------------------|
  8761. *
  8762. * The following diagram shows the format of the rx DELBA message sent
  8763. * from the target to the host:
  8764. *
  8765. * |31 20|19 16|15 10|9 8|7 0|
  8766. * |---------------------------------------------------------------------|
  8767. * | peer ID | TID | window size | IR| msg type |
  8768. * |---------------------------------------------------------------------|
  8769. *
  8770. * The following field definitions describe the format of the rx ADDBA
  8771. * and DELBA messages sent from the target to the host.
  8772. * - MSG_TYPE
  8773. * Bits 7:0
  8774. * Purpose: identifies this as an rx ADDBA or DELBA message
  8775. * Value: ADDBA -> 0x5, DELBA -> 0x6
  8776. * - IR (initiator / recipient)
  8777. * Bits 9:8 (DELBA only)
  8778. * Purpose: specify whether the DELBA handshake was initiated by the
  8779. * local STA/AP, or by the peer STA/AP
  8780. * Value:
  8781. * 0 - unspecified
  8782. * 1 - initiator (a.k.a. originator)
  8783. * 2 - recipient (a.k.a. responder)
  8784. * 3 - unused / reserved
  8785. * - WIN_SIZE
  8786. * Bits 15:8 for ADDBA, bits 15:10 for DELBA
  8787. * Purpose: Specifies the length of the block ack window (max = 64).
  8788. * Value:
  8789. * block ack window length specified by the received ADDBA/DELBA
  8790. * management message.
  8791. * - TID
  8792. * Bits 19:16
  8793. * Purpose: Specifies which traffic identifier the ADDBA / DELBA is for.
  8794. * Value:
  8795. * TID specified by the received ADDBA or DELBA management message.
  8796. * - PEER_ID
  8797. * Bits 31:20
  8798. * Purpose: Identifies which peer sent the ADDBA / DELBA.
  8799. * Value:
  8800. * ID (hash value) used by the host for fast, direct lookup of
  8801. * host SW peer info, including rx reorder states.
  8802. */
  8803. #define HTT_RX_ADDBA_WIN_SIZE_M 0xff00
  8804. #define HTT_RX_ADDBA_WIN_SIZE_S 8
  8805. #define HTT_RX_ADDBA_TID_M 0xf0000
  8806. #define HTT_RX_ADDBA_TID_S 16
  8807. #define HTT_RX_ADDBA_PEER_ID_M 0xfff00000
  8808. #define HTT_RX_ADDBA_PEER_ID_S 20
  8809. #define HTT_RX_ADDBA_WIN_SIZE_SET(word, value) \
  8810. do { \
  8811. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_WIN_SIZE, value); \
  8812. (word) |= (value) << HTT_RX_ADDBA_WIN_SIZE_S; \
  8813. } while (0)
  8814. #define HTT_RX_ADDBA_WIN_SIZE_GET(word) \
  8815. (((word) & HTT_RX_ADDBA_WIN_SIZE_M) >> HTT_RX_ADDBA_WIN_SIZE_S)
  8816. #define HTT_RX_ADDBA_TID_SET(word, value) \
  8817. do { \
  8818. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_TID, value); \
  8819. (word) |= (value) << HTT_RX_ADDBA_TID_S; \
  8820. } while (0)
  8821. #define HTT_RX_ADDBA_TID_GET(word) \
  8822. (((word) & HTT_RX_ADDBA_TID_M) >> HTT_RX_ADDBA_TID_S)
  8823. #define HTT_RX_ADDBA_PEER_ID_SET(word, value) \
  8824. do { \
  8825. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_PEER_ID, value); \
  8826. (word) |= (value) << HTT_RX_ADDBA_PEER_ID_S; \
  8827. } while (0)
  8828. #define HTT_RX_ADDBA_PEER_ID_GET(word) \
  8829. (((word) & HTT_RX_ADDBA_PEER_ID_M) >> HTT_RX_ADDBA_PEER_ID_S)
  8830. #define HTT_RX_ADDBA_BYTES 4
  8831. #define HTT_RX_DELBA_INITIATOR_M 0x00000300
  8832. #define HTT_RX_DELBA_INITIATOR_S 8
  8833. #define HTT_RX_DELBA_WIN_SIZE_M 0x0000FC00
  8834. #define HTT_RX_DELBA_WIN_SIZE_S 10
  8835. #define HTT_RX_DELBA_TID_M HTT_RX_ADDBA_TID_M
  8836. #define HTT_RX_DELBA_TID_S HTT_RX_ADDBA_TID_S
  8837. #define HTT_RX_DELBA_PEER_ID_M HTT_RX_ADDBA_PEER_ID_M
  8838. #define HTT_RX_DELBA_PEER_ID_S HTT_RX_ADDBA_PEER_ID_S
  8839. #define HTT_RX_DELBA_TID_SET HTT_RX_ADDBA_TID_SET
  8840. #define HTT_RX_DELBA_TID_GET HTT_RX_ADDBA_TID_GET
  8841. #define HTT_RX_DELBA_PEER_ID_SET HTT_RX_ADDBA_PEER_ID_SET
  8842. #define HTT_RX_DELBA_PEER_ID_GET HTT_RX_ADDBA_PEER_ID_GET
  8843. #define HTT_RX_DELBA_INITIATOR_SET(word, value) \
  8844. do { \
  8845. HTT_CHECK_SET_VAL(HTT_RX_DELBA_INITIATOR, value); \
  8846. (word) |= (value) << HTT_RX_DELBA_INITIATOR_S; \
  8847. } while (0)
  8848. #define HTT_RX_DELBA_INITIATOR_GET(word) \
  8849. (((word) & HTT_RX_DELBA_INITIATOR_M) >> HTT_RX_DELBA_INITIATOR_S)
  8850. #define HTT_RX_DELBA_WIN_SIZE_SET(word, value) \
  8851. do { \
  8852. HTT_CHECK_SET_VAL(HTT_RX_DELBA_WIN_SIZE, value); \
  8853. (word) |= (value) << HTT_RX_DELBA_WIN_SIZE_S; \
  8854. } while (0)
  8855. #define HTT_RX_DELBA_WIN_SIZE_GET(word) \
  8856. (((word) & HTT_RX_DELBA_WIN_SIZE_M) >> HTT_RX_DELBA_WIN_SIZE_S)
  8857. #define HTT_RX_DELBA_BYTES 4
  8858. /**
  8859. * @brief tx queue group information element definition
  8860. *
  8861. * @details
  8862. * The following diagram shows the format of the tx queue group
  8863. * information element, which can be included in target --> host
  8864. * messages to specify the number of tx "credits" (tx descriptors
  8865. * for LL, or tx buffers for HL) available to a particular group
  8866. * of host-side tx queues, and which host-side tx queues belong to
  8867. * the group.
  8868. *
  8869. * |31|30 24|23 16|15|14|13 0|
  8870. * |------------------------------------------------------------------------|
  8871. * | X| reserved | tx queue grp ID | A| S| credit count |
  8872. * |------------------------------------------------------------------------|
  8873. * | vdev ID mask | AC mask |
  8874. * |------------------------------------------------------------------------|
  8875. *
  8876. * The following definitions describe the fields within the tx queue group
  8877. * information element:
  8878. * - credit_count
  8879. * Bits 13:1
  8880. * Purpose: specify how many tx credits are available to the tx queue group
  8881. * Value: An absolute or relative, positive or negative credit value
  8882. * The 'A' bit specifies whether the value is absolute or relative.
  8883. * The 'S' bit specifies whether the value is positive or negative.
  8884. * A negative value can only be relative, not absolute.
  8885. * An absolute value replaces any prior credit value the host has for
  8886. * the tx queue group in question.
  8887. * A relative value is added to the prior credit value the host has for
  8888. * the tx queue group in question.
  8889. * - sign
  8890. * Bit 14
  8891. * Purpose: specify whether the credit count is positive or negative
  8892. * Value: 0 -> positive, 1 -> negative
  8893. * - absolute
  8894. * Bit 15
  8895. * Purpose: specify whether the credit count is absolute or relative
  8896. * Value: 0 -> relative, 1 -> absolute
  8897. * - txq_group_id
  8898. * Bits 23:16
  8899. * Purpose: indicate which tx queue group's credit and/or membership are
  8900. * being specified
  8901. * Value: 0 to max_tx_queue_groups-1
  8902. * - reserved
  8903. * Bits 30:16
  8904. * Value: 0x0
  8905. * - eXtension
  8906. * Bit 31
  8907. * Purpose: specify whether another tx queue group info element follows
  8908. * Value: 0 -> no more tx queue group information elements
  8909. * 1 -> another tx queue group information element immediately follows
  8910. * - ac_mask
  8911. * Bits 15:0
  8912. * Purpose: specify which Access Categories belong to the tx queue group
  8913. * Value: bit-OR of masks for the ACs (WMM and extension) that belong to
  8914. * the tx queue group.
  8915. * The AC bit-mask values are obtained by left-shifting by the
  8916. * corresponding HTT_AC_WMM enum values, e.g. (1 << HTT_AC_WMM_BE) == 0x1
  8917. * - vdev_id_mask
  8918. * Bits 31:16
  8919. * Purpose: specify which vdev's tx queues belong to the tx queue group
  8920. * Value: bit-OR of masks based on the IDs of the vdevs whose tx queues
  8921. * belong to the tx queue group.
  8922. * For example, if vdev IDs 1 and 4 belong to a tx queue group, the
  8923. * vdev_id_mask would be (1 << 1) | (1 << 4) = 0x12
  8924. */
  8925. PREPACK struct htt_txq_group {
  8926. A_UINT32
  8927. credit_count: 14,
  8928. sign: 1,
  8929. absolute: 1,
  8930. tx_queue_group_id: 8,
  8931. reserved0: 7,
  8932. extension: 1;
  8933. A_UINT32
  8934. ac_mask: 16,
  8935. vdev_id_mask: 16;
  8936. } POSTPACK;
  8937. /* first word */
  8938. #define HTT_TXQ_GROUP_CREDIT_COUNT_S 0
  8939. #define HTT_TXQ_GROUP_CREDIT_COUNT_M 0x00003fff
  8940. #define HTT_TXQ_GROUP_SIGN_S 14
  8941. #define HTT_TXQ_GROUP_SIGN_M 0x00004000
  8942. #define HTT_TXQ_GROUP_ABS_S 15
  8943. #define HTT_TXQ_GROUP_ABS_M 0x00008000
  8944. #define HTT_TXQ_GROUP_ID_S 16
  8945. #define HTT_TXQ_GROUP_ID_M 0x00ff0000
  8946. #define HTT_TXQ_GROUP_EXT_S 31
  8947. #define HTT_TXQ_GROUP_EXT_M 0x80000000
  8948. /* second word */
  8949. #define HTT_TXQ_GROUP_AC_MASK_S 0
  8950. #define HTT_TXQ_GROUP_AC_MASK_M 0x0000ffff
  8951. #define HTT_TXQ_GROUP_VDEV_ID_MASK_S 16
  8952. #define HTT_TXQ_GROUP_VDEV_ID_MASK_M 0xffff0000
  8953. #define HTT_TXQ_GROUP_CREDIT_COUNT_SET(_info, _val) \
  8954. do { \
  8955. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_CREDIT_COUNT, _val); \
  8956. ((_info) |= ((_val) << HTT_TXQ_GROUP_CREDIT_COUNT_S)); \
  8957. } while (0)
  8958. #define HTT_TXQ_GROUP_CREDIT_COUNT_GET(_info) \
  8959. (((_info) & HTT_TXQ_GROUP_CREDIT_COUNT_M) >> HTT_TXQ_GROUP_CREDIT_COUNT_S)
  8960. #define HTT_TXQ_GROUP_SIGN_SET(_info, _val) \
  8961. do { \
  8962. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_SIGN, _val); \
  8963. ((_info) |= ((_val) << HTT_TXQ_GROUP_SIGN_S)); \
  8964. } while (0)
  8965. #define HTT_TXQ_GROUP_SIGN_GET(_info) \
  8966. (((_info) & HTT_TXQ_GROUP_SIGN_M) >> HTT_TXQ_GROUP_SIGN_S)
  8967. #define HTT_TXQ_GROUP_ABS_SET(_info, _val) \
  8968. do { \
  8969. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ABS, _val); \
  8970. ((_info) |= ((_val) << HTT_TXQ_GROUP_ABS_S)); \
  8971. } while (0)
  8972. #define HTT_TXQ_GROUP_ABS_GET(_info) \
  8973. (((_info) & HTT_TXQ_GROUP_ABS_M) >> HTT_TXQ_GROUP_ABS_S)
  8974. #define HTT_TXQ_GROUP_ID_SET(_info, _val) \
  8975. do { \
  8976. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ID, _val); \
  8977. ((_info) |= ((_val) << HTT_TXQ_GROUP_ID_S)); \
  8978. } while (0)
  8979. #define HTT_TXQ_GROUP_ID_GET(_info) \
  8980. (((_info) & HTT_TXQ_GROUP_ID_M) >> HTT_TXQ_GROUP_ID_S)
  8981. #define HTT_TXQ_GROUP_EXT_SET(_info, _val) \
  8982. do { \
  8983. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_EXT, _val); \
  8984. ((_info) |= ((_val) << HTT_TXQ_GROUP_EXT_S)); \
  8985. } while (0)
  8986. #define HTT_TXQ_GROUP_EXT_GET(_info) \
  8987. (((_info) & HTT_TXQ_GROUP_EXT_M) >> HTT_TXQ_GROUP_EXT_S)
  8988. #define HTT_TXQ_GROUP_AC_MASK_SET(_info, _val) \
  8989. do { \
  8990. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_AC_MASK, _val); \
  8991. ((_info) |= ((_val) << HTT_TXQ_GROUP_AC_MASK_S)); \
  8992. } while (0)
  8993. #define HTT_TXQ_GROUP_AC_MASK_GET(_info) \
  8994. (((_info) & HTT_TXQ_GROUP_AC_MASK_M) >> HTT_TXQ_GROUP_AC_MASK_S)
  8995. #define HTT_TXQ_GROUP_VDEV_ID_MASK_SET(_info, _val) \
  8996. do { \
  8997. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_VDEV_ID_MASK, _val); \
  8998. ((_info) |= ((_val) << HTT_TXQ_GROUP_VDEV_ID_MASK_S)); \
  8999. } while (0)
  9000. #define HTT_TXQ_GROUP_VDEV_ID_MASK_GET(_info) \
  9001. (((_info) & HTT_TXQ_GROUP_VDEV_ID_MASK_M) >> HTT_TXQ_GROUP_VDEV_ID_MASK_S)
  9002. /**
  9003. * @brief target -> host TX completion indication message definition
  9004. *
  9005. * @details
  9006. * The following diagram shows the format of the TX completion indication sent
  9007. * from the target to the host
  9008. *
  9009. * |31 30|29|28|27|26|25|24|23 16| 15 |14 11|10 8|7 0|
  9010. * |-------------------------------------------------------------------|
  9011. * header: |rsvd |A4|A3|A2|TP|A1|A0| num | t_i| tid |status| msg_type |
  9012. * |-------------------------------------------------------------------|
  9013. * payload:| MSDU1 ID | MSDU0 ID |
  9014. * |-------------------------------------------------------------------|
  9015. * : MSDU3 ID | MSDU2 ID :
  9016. * |-------------------------------------------------------------------|
  9017. * | struct htt_tx_compl_ind_append_retries |
  9018. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  9019. * | struct htt_tx_compl_ind_append_tx_tstamp |
  9020. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  9021. * | MSDU1 ACK RSSI | MSDU0 ACK RSSI |
  9022. * |-------------------------------------------------------------------|
  9023. * : MSDU3 ACK RSSI | MSDU2 ACK RSSI :
  9024. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  9025. * | MSDU0 tx_tsf64_low |
  9026. * |-------------------------------------------------------------------|
  9027. * | MSDU0 tx_tsf64_high |
  9028. * |-------------------------------------------------------------------|
  9029. * | MSDU1 tx_tsf64_low |
  9030. * |-------------------------------------------------------------------|
  9031. * | MSDU1 tx_tsf64_high |
  9032. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  9033. * | phy_timestamp |
  9034. * |-------------------------------------------------------------------|
  9035. * | rate specs (see below) |
  9036. * |-------------------------------------------------------------------|
  9037. * | seqctrl | framectrl |
  9038. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  9039. * Where:
  9040. * A0 = append (a.k.a. append0)
  9041. * A1 = append1
  9042. * TP = MSDU tx power presence
  9043. * A2 = append2
  9044. * A3 = append3
  9045. * A4 = append4
  9046. *
  9047. * The following field definitions describe the format of the TX completion
  9048. * indication sent from the target to the host
  9049. * Header fields:
  9050. * - msg_type
  9051. * Bits 7:0
  9052. * Purpose: identifies this as HTT TX completion indication
  9053. * Value: 0x7
  9054. * - status
  9055. * Bits 10:8
  9056. * Purpose: the TX completion status of payload fragmentations descriptors
  9057. * Value: could be HTT_TX_COMPL_IND_STAT_OK or HTT_TX_COMPL_IND_STAT_DISCARD
  9058. * - tid
  9059. * Bits 14:11
  9060. * Purpose: the tid associated with those fragmentation descriptors. It is
  9061. * valid or not, depending on the tid_invalid bit.
  9062. * Value: 0 to 15
  9063. * - tid_invalid
  9064. * Bits 15:15
  9065. * Purpose: this bit indicates whether the tid field is valid or not
  9066. * Value: 0 indicates valid; 1 indicates invalid
  9067. * - num
  9068. * Bits 23:16
  9069. * Purpose: the number of payload in this indication
  9070. * Value: 1 to 255
  9071. * - append (a.k.a. append0)
  9072. * Bits 24:24
  9073. * Purpose: append the struct htt_tx_compl_ind_append_retries which contains
  9074. * the number of tx retries for one MSDU at the end of this message
  9075. * Value: 0 indicates no appending; 1 indicates appending
  9076. * - append1
  9077. * Bits 25:25
  9078. * Purpose: Append the struct htt_tx_compl_ind_append_tx_tstamp which
  9079. * contains the timestamp info for each TX msdu id in payload.
  9080. * The order of the timestamps matches the order of the MSDU IDs.
  9081. * Note that a big-endian host needs to account for the reordering
  9082. * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
  9083. * conversion) when determining which tx timestamp corresponds to
  9084. * which MSDU ID.
  9085. * Value: 0 indicates no appending; 1 indicates appending
  9086. * - msdu_tx_power_presence
  9087. * Bits 26:26
  9088. * Purpose: Indicate whether the TX_COMPL_IND includes a tx power report
  9089. * for each MSDU referenced by the TX_COMPL_IND message.
  9090. * The tx power is reported in 0.5 dBm units.
  9091. * The order of the per-MSDU tx power reports matches the order
  9092. * of the MSDU IDs.
  9093. * Note that a big-endian host needs to account for the reordering
  9094. * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
  9095. * conversion) when determining which Tx Power corresponds to
  9096. * which MSDU ID.
  9097. * Value: 0 indicates MSDU tx power reports are not appended,
  9098. * 1 indicates MSDU tx power reports are appended
  9099. * - append2
  9100. * Bits 27:27
  9101. * Purpose: Indicate whether data ACK RSSI is appended for each MSDU in
  9102. * TX_COMP_IND message. The order of the per-MSDU ACK RSSI report
  9103. * matches the order of the MSDU IDs. Although the ACK RSSI is the
  9104. * same for all MSDUs witin a single PPDU, the RSSI is duplicated
  9105. * for each MSDU, for convenience.
  9106. * The ACK RSSI values are valid when status is COMPLETE_OK (and
  9107. * this append2 bit is set).
  9108. * The ACK RSSI values are SNR in dB, i.e. are the RSSI in units of
  9109. * dB above the noise floor.
  9110. * Value: 0 indicates MSDU ACK RSSI values are not appended,
  9111. * 1 indicates MSDU ACK RSSI values are appended.
  9112. * - append3
  9113. * Bits 28:28
  9114. * Purpose: Append the struct htt_tx_compl_ind_append_tx_tsf64 which
  9115. * contains the tx tsf info based on wlan global TSF for
  9116. * each TX msdu id in payload.
  9117. * The order of the tx tsf matches the order of the MSDU IDs.
  9118. * The struct htt_tx_compl_ind_append_tx_tsf64 contains two 32-bits
  9119. * values to indicate the the lower 32 bits and higher 32 bits of
  9120. * the tx tsf.
  9121. * The tx_tsf64 here represents the time MSDU was acked and the
  9122. * tx_tsf64 has microseconds units.
  9123. * Value: 0 indicates no appending; 1 indicates appending
  9124. * - append4
  9125. * Bits 29:29
  9126. * Purpose: Indicate whether data frame control fields and fields required
  9127. * for radio tap header are appended for each MSDU in TX_COMP_IND
  9128. * message. The order of the this message matches the order of
  9129. * the MSDU IDs.
  9130. * Value: 0 indicates frame control fields and fields required for
  9131. * radio tap header values are not appended,
  9132. * 1 indicates frame control fields and fields required for
  9133. * radio tap header values are appended.
  9134. * Payload fields:
  9135. * - hmsdu_id
  9136. * Bits 15:0
  9137. * Purpose: this ID is used to track the Tx buffer in host
  9138. * Value: 0 to "size of host MSDU descriptor pool - 1"
  9139. */
  9140. PREPACK struct htt_tx_data_hdr_information {
  9141. A_UINT32 phy_timestamp_l32; /* word 0 [31:0] */
  9142. A_UINT32 /* word 1 */
  9143. /* preamble:
  9144. * 0-OFDM,
  9145. * 1-CCk,
  9146. * 2-HT,
  9147. * 3-VHT
  9148. */
  9149. preamble: 2, /* [1:0] */
  9150. /* mcs:
  9151. * In case of HT preamble interpret
  9152. * MCS along with NSS.
  9153. * Valid values for HT are 0 to 7.
  9154. * HT mcs 0 with NSS 2 is mcs 8.
  9155. * Valid values for VHT are 0 to 9.
  9156. */
  9157. mcs: 4, /* [5:2] */
  9158. /* rate:
  9159. * This is applicable only for
  9160. * CCK and OFDM preamble type
  9161. * rate 0: OFDM 48 Mbps,
  9162. * 1: OFDM 24 Mbps,
  9163. * 2: OFDM 12 Mbps
  9164. * 3: OFDM 6 Mbps
  9165. * 4: OFDM 54 Mbps
  9166. * 5: OFDM 36 Mbps
  9167. * 6: OFDM 18 Mbps
  9168. * 7: OFDM 9 Mbps
  9169. * rate 0: CCK 11 Mbps Long
  9170. * 1: CCK 5.5 Mbps Long
  9171. * 2: CCK 2 Mbps Long
  9172. * 3: CCK 1 Mbps Long
  9173. * 4: CCK 11 Mbps Short
  9174. * 5: CCK 5.5 Mbps Short
  9175. * 6: CCK 2 Mbps Short
  9176. */
  9177. rate : 3, /* [ 8: 6] */
  9178. rssi : 8, /* [16: 9] units=dBm */
  9179. nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
  9180. bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
  9181. stbc : 1, /* [22] */
  9182. sgi : 1, /* [23] */
  9183. ldpc : 1, /* [24] */
  9184. beamformed: 1, /* [25] */
  9185. /* tx_retry_cnt:
  9186. * Indicates retry count of data tx frames provided by the host.
  9187. */
  9188. tx_retry_cnt: 6; /* [31:26] */
  9189. A_UINT32 /* word 2 */
  9190. framectrl:16, /* [15: 0] */
  9191. seqno:16; /* [31:16] */
  9192. } POSTPACK;
  9193. #define HTT_TX_COMPL_IND_STATUS_S 8
  9194. #define HTT_TX_COMPL_IND_STATUS_M 0x00000700
  9195. #define HTT_TX_COMPL_IND_TID_S 11
  9196. #define HTT_TX_COMPL_IND_TID_M 0x00007800
  9197. #define HTT_TX_COMPL_IND_TID_INV_S 15
  9198. #define HTT_TX_COMPL_IND_TID_INV_M 0x00008000
  9199. #define HTT_TX_COMPL_IND_NUM_S 16
  9200. #define HTT_TX_COMPL_IND_NUM_M 0x00ff0000
  9201. #define HTT_TX_COMPL_IND_APPEND_S 24
  9202. #define HTT_TX_COMPL_IND_APPEND_M 0x01000000
  9203. #define HTT_TX_COMPL_IND_APPEND1_S 25
  9204. #define HTT_TX_COMPL_IND_APPEND1_M 0x02000000
  9205. #define HTT_TX_COMPL_IND_TX_POWER_S 26
  9206. #define HTT_TX_COMPL_IND_TX_POWER_M 0x04000000
  9207. #define HTT_TX_COMPL_IND_APPEND2_S 27
  9208. #define HTT_TX_COMPL_IND_APPEND2_M 0x08000000
  9209. #define HTT_TX_COMPL_IND_APPEND3_S 28
  9210. #define HTT_TX_COMPL_IND_APPEND3_M 0x10000000
  9211. #define HTT_TX_COMPL_IND_APPEND4_S 29
  9212. #define HTT_TX_COMPL_IND_APPEND4_M 0x20000000
  9213. #define HTT_TX_COMPL_IND_STATUS_SET(_info, _val) \
  9214. do { \
  9215. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_STATUS, _val); \
  9216. ((_info) |= ((_val) << HTT_TX_COMPL_IND_STATUS_S)); \
  9217. } while (0)
  9218. #define HTT_TX_COMPL_IND_STATUS_GET(_info) \
  9219. (((_info) & HTT_TX_COMPL_IND_STATUS_M) >> HTT_TX_COMPL_IND_STATUS_S)
  9220. #define HTT_TX_COMPL_IND_NUM_SET(_info, _val) \
  9221. do { \
  9222. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_NUM, _val); \
  9223. ((_info) |= ((_val) << HTT_TX_COMPL_IND_NUM_S)); \
  9224. } while (0)
  9225. #define HTT_TX_COMPL_IND_NUM_GET(_info) \
  9226. (((_info) & HTT_TX_COMPL_IND_NUM_M) >> HTT_TX_COMPL_IND_NUM_S)
  9227. #define HTT_TX_COMPL_IND_TID_SET(_info, _val) \
  9228. do { \
  9229. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID, _val); \
  9230. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_S)); \
  9231. } while (0)
  9232. #define HTT_TX_COMPL_IND_TID_GET(_info) \
  9233. (((_info) & HTT_TX_COMPL_IND_TID_M) >> HTT_TX_COMPL_IND_TID_S)
  9234. #define HTT_TX_COMPL_IND_TID_INV_SET(_info, _val) \
  9235. do { \
  9236. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID_INV, _val); \
  9237. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_INV_S)); \
  9238. } while (0)
  9239. #define HTT_TX_COMPL_IND_TID_INV_GET(_info) \
  9240. (((_info) & HTT_TX_COMPL_IND_TID_INV_M) >> \
  9241. HTT_TX_COMPL_IND_TID_INV_S)
  9242. #define HTT_TX_COMPL_IND_APPEND_SET(_info, _val) \
  9243. do { \
  9244. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND, _val); \
  9245. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND_S)); \
  9246. } while (0)
  9247. #define HTT_TX_COMPL_IND_APPEND_GET(_info) \
  9248. (((_info) & HTT_TX_COMPL_IND_APPEND_M) >> HTT_TX_COMPL_IND_APPEND_S)
  9249. #define HTT_TX_COMPL_IND_APPEND1_SET(_info, _val) \
  9250. do { \
  9251. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND1, _val); \
  9252. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND1_S)); \
  9253. } while (0)
  9254. #define HTT_TX_COMPL_IND_APPEND1_GET(_info) \
  9255. (((_info) & HTT_TX_COMPL_IND_APPEND1_M) >> HTT_TX_COMPL_IND_APPEND1_S)
  9256. #define HTT_TX_COMPL_IND_TX_POWER_SET(_info, _val) \
  9257. do { \
  9258. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TX_POWER, _val); \
  9259. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TX_POWER_S)); \
  9260. } while (0)
  9261. #define HTT_TX_COMPL_IND_TX_POWER_GET(_info) \
  9262. (((_info) & HTT_TX_COMPL_IND_TX_POWER_M) >> HTT_TX_COMPL_IND_TX_POWER_S)
  9263. #define HTT_TX_COMPL_IND_APPEND2_SET(_info, _val) \
  9264. do { \
  9265. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND2, _val); \
  9266. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND2_S)); \
  9267. } while (0)
  9268. #define HTT_TX_COMPL_IND_APPEND2_GET(_info) \
  9269. (((_info) & HTT_TX_COMPL_IND_APPEND2_M) >> HTT_TX_COMPL_IND_APPEND2_S)
  9270. #define HTT_TX_COMPL_IND_APPEND3_SET(_info, _val) \
  9271. do { \
  9272. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND3, _val); \
  9273. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND3_S)); \
  9274. } while (0)
  9275. #define HTT_TX_COMPL_IND_APPEND3_GET(_info) \
  9276. (((_info) & HTT_TX_COMPL_IND_APPEND3_M) >> HTT_TX_COMPL_IND_APPEND3_S)
  9277. #define HTT_TX_COMPL_IND_APPEND4_SET(_info, _val) \
  9278. do { \
  9279. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND4, _val); \
  9280. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND4_S)); \
  9281. } while (0)
  9282. #define HTT_TX_COMPL_IND_APPEND4_GET(_info) \
  9283. (((_info) & HTT_TX_COMPL_IND_APPEND4_M) >> HTT_TX_COMPL_IND_APPEND4_S)
  9284. #define HTT_TX_COMPL_INV_TX_POWER 0xffff
  9285. #define HTT_TX_COMPL_CTXT_SZ sizeof(A_UINT16)
  9286. #define HTT_TX_COMPL_CTXT_NUM(_bytes) ((_bytes) >> 1)
  9287. #define HTT_TX_COMPL_INV_MSDU_ID 0xffff
  9288. #define HTT_TX_COMPL_IND_STAT_OK 0
  9289. /* DISCARD:
  9290. * current meaning:
  9291. * MSDUs were queued for transmission but filtered by HW or SW
  9292. * without any over the air attempts
  9293. * legacy meaning (HL Rome):
  9294. * MSDUs were discarded by the target FW without any over the air
  9295. * attempts due to lack of space
  9296. */
  9297. #define HTT_TX_COMPL_IND_STAT_DISCARD 1
  9298. /* NO_ACK:
  9299. * MSDUs were transmitted (repeatedly) but no ACK was received from the peer
  9300. */
  9301. #define HTT_TX_COMPL_IND_STAT_NO_ACK 2
  9302. /* POSTPONE:
  9303. * temporarily-undeliverable MSDUs were deleted to free up space, but should
  9304. * be downloaded again later (in the appropriate order), when they are
  9305. * deliverable.
  9306. */
  9307. #define HTT_TX_COMPL_IND_STAT_POSTPONE 3
  9308. /*
  9309. * The PEER_DEL tx completion status is used for HL cases
  9310. * where the peer the frame is for has been deleted.
  9311. * The host has already discarded its copy of the frame, but
  9312. * it still needs the tx completion to restore its credit.
  9313. */
  9314. #define HTT_TX_COMPL_IND_STAT_PEER_DEL 4
  9315. /* DROP: MSDUs dropped due to lack of space (congestion control) */
  9316. #define HTT_TX_COMPL_IND_STAT_DROP 5
  9317. #define HTT_TX_COMPL_IND_STAT_HOST_INSPECT 6
  9318. #define HTT_TX_COMPL_IND_APPEND_SET_MORE_RETRY(f) ((f) |= 0x1)
  9319. #define HTT_TX_COMPL_IND_APPEND_CLR_MORE_RETRY(f) ((f) &= (~0x1))
  9320. PREPACK struct htt_tx_compl_ind_base {
  9321. A_UINT32 hdr;
  9322. A_UINT16 payload[1/*or more*/];
  9323. } POSTPACK;
  9324. PREPACK struct htt_tx_compl_ind_append_retries {
  9325. A_UINT16 msdu_id;
  9326. A_UINT8 tx_retries;
  9327. A_UINT8 flag; /* Bit 0, 1: another append_retries struct is appended
  9328. 0: this is the last append_retries struct */
  9329. } POSTPACK;
  9330. PREPACK struct htt_tx_compl_ind_append_tx_tstamp {
  9331. A_UINT32 timestamp[1/*or more*/];
  9332. } POSTPACK;
  9333. PREPACK struct htt_tx_compl_ind_append_tx_tsf64 {
  9334. A_UINT32 tx_tsf64_low;
  9335. A_UINT32 tx_tsf64_high;
  9336. } POSTPACK;
  9337. /* htt_tx_data_hdr_information payload extension fields: */
  9338. /* DWORD zero */
  9339. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M 0xffffffff
  9340. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S 0
  9341. /* DWORD one */
  9342. #define HTT_FW_TX_DATA_HDR_PREAMBLE_M 0x00000003
  9343. #define HTT_FW_TX_DATA_HDR_PREAMBLE_S 0
  9344. #define HTT_FW_TX_DATA_HDR_MCS_M 0x0000003c
  9345. #define HTT_FW_TX_DATA_HDR_MCS_S 2
  9346. #define HTT_FW_TX_DATA_HDR_RATE_M 0x000001c0
  9347. #define HTT_FW_TX_DATA_HDR_RATE_S 6
  9348. #define HTT_FW_TX_DATA_HDR_RSSI_M 0x0001fe00
  9349. #define HTT_FW_TX_DATA_HDR_RSSI_S 9
  9350. #define HTT_FW_TX_DATA_HDR_NSS_M 0x00060000
  9351. #define HTT_FW_TX_DATA_HDR_NSS_S 17
  9352. #define HTT_FW_TX_DATA_HDR_BW_M 0x00380000
  9353. #define HTT_FW_TX_DATA_HDR_BW_S 19
  9354. #define HTT_FW_TX_DATA_HDR_STBC_M 0x00400000
  9355. #define HTT_FW_TX_DATA_HDR_STBC_S 22
  9356. #define HTT_FW_TX_DATA_HDR_SGI_M 0x00800000
  9357. #define HTT_FW_TX_DATA_HDR_SGI_S 23
  9358. #define HTT_FW_TX_DATA_HDR_LDPC_M 0x01000000
  9359. #define HTT_FW_TX_DATA_HDR_LDPC_S 24
  9360. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_M 0x02000000
  9361. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_S 25
  9362. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M 0xfc000000
  9363. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S 26
  9364. /* DWORD two */
  9365. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_M 0x0000ffff
  9366. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_S 0
  9367. #define HTT_FW_TX_DATA_HDR_SEQNO_M 0xffff0000
  9368. #define HTT_FW_TX_DATA_HDR_SEQNO_S 16
  9369. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_SET(word, value) \
  9370. do { \
  9371. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32, value); \
  9372. (word) |= (value) << HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S; \
  9373. } while (0)
  9374. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_GET(word) \
  9375. (((word) & HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M) >> HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S)
  9376. #define HTT_FW_TX_DATA_HDR_PREAMBLE_SET(word, value) \
  9377. do { \
  9378. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PREAMBLE, value); \
  9379. (word) |= (value) << HTT_FW_TX_DATA_HDR_PREAMBLE_S; \
  9380. } while (0)
  9381. #define HTT_FW_TX_DATA_HDR_PREAMBLE_GET(word) \
  9382. (((word) & HTT_FW_TX_DATA_HDR_PREAMBLE_M) >> HTT_FW_TX_DATA_HDR_PREAMBLE_S)
  9383. #define HTT_FW_TX_DATA_HDR_MCS_SET(word, value) \
  9384. do { \
  9385. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_MCS, value); \
  9386. (word) |= (value) << HTT_FW_TX_DATA_HDR_MCS_S; \
  9387. } while (0)
  9388. #define HTT_FW_TX_DATA_HDR_MCS_GET(word) \
  9389. (((word) & HTT_FW_TX_DATA_HDR_MCS_M) >> HTT_FW_TX_DATA_HDR_MCS_S)
  9390. #define HTT_FW_TX_DATA_HDR_RATE_SET(word, value) \
  9391. do { \
  9392. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RATE, value); \
  9393. (word) |= (value) << HTT_FW_TX_DATA_HDR_RATE_S; \
  9394. } while (0)
  9395. #define HTT_FW_TX_DATA_HDR_RATE_GET(word) \
  9396. (((word) & HTT_FW_TX_DATA_HDR_RATE_M) >> HTT_FW_TX_DATA_HDR_RATE_S)
  9397. #define HTT_FW_TX_DATA_HDR_RSSI_SET(word, value) \
  9398. do { \
  9399. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RSSI, value); \
  9400. (word) |= (value) << HTT_FW_TX_DATA_HDR_RSSI_S; \
  9401. } while (0)
  9402. #define HTT_FW_TX_DATA_HDR_RSSI_GET(word) \
  9403. (((word) & HTT_FW_TX_DATA_HDR_RSSI_M) >> HTT_FW_TX_DATA_HDR_RSSI_S)
  9404. #define HTT_FW_TX_DATA_HDR_NSS_SET(word, value) \
  9405. do { \
  9406. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_NSS, value); \
  9407. (word) |= (value) << HTT_FW_TX_DATA_HDR_NSS_S; \
  9408. } while (0)
  9409. #define HTT_FW_TX_DATA_HDR_NSS_GET(word) \
  9410. (((word) & HTT_FW_TX_DATA_HDR_NSS_M) >> HTT_FW_TX_DATA_HDR_NSS_S)
  9411. #define HTT_FW_TX_DATA_HDR_BW_SET(word, value) \
  9412. do { \
  9413. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BW, value); \
  9414. (word) |= (value) << HTT_FW_TX_DATA_HDR_BW_S; \
  9415. } while (0)
  9416. #define HTT_FW_TX_DATA_HDR_BW_GET(word) \
  9417. (((word) & HTT_FW_TX_DATA_HDR_BW_M) >> HTT_FW_TX_DATA_HDR_BW_S)
  9418. #define HTT_FW_TX_DATA_HDR_STBC_SET(word, value) \
  9419. do { \
  9420. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_STBC, value); \
  9421. (word) |= (value) << HTT_FW_TX_DATA_HDR_STBC_S; \
  9422. } while (0)
  9423. #define HTT_FW_TX_DATA_HDR_STBC_GET(word) \
  9424. (((word) & HTT_FW_TX_DATA_HDR_STBC_M) >> HTT_FW_TX_DATA_HDR_STBC_S)
  9425. #define HTT_FW_TX_DATA_HDR_SGI_SET(word, value) \
  9426. do { \
  9427. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SGI, value); \
  9428. (word) |= (value) << HTT_FW_TX_DATA_HDR_SGI_S; \
  9429. } while (0)
  9430. #define HTT_FW_TX_DATA_HDR_SGI_GET(word) \
  9431. (((word) & HTT_FW_TX_DATA_HDR_SGI_M) >> HTT_FW_TX_DATA_HDR_SGI_S)
  9432. #define HTT_FW_TX_DATA_HDR_LDPC_SET(word, value) \
  9433. do { \
  9434. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_LDPC, value); \
  9435. (word) |= (value) << HTT_FW_TX_DATA_HDR_LDPC_S; \
  9436. } while (0)
  9437. #define HTT_FW_TX_DATA_HDR_LDPC_GET(word) \
  9438. (((word) & HTT_FW_TX_DATA_HDR_LDPC_M) >> HTT_FW_TX_DATA_HDR_LDPC_S)
  9439. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_SET(word, value) \
  9440. do { \
  9441. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BEAMFORMED, value); \
  9442. (word) |= (value) << HTT_FW_TX_DATA_HDR_BEAMFORMED_S; \
  9443. } while (0)
  9444. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_GET(word) \
  9445. (((word) & HTT_FW_TX_DATA_HDR_BEAMFORMED_M) >> HTT_FW_TX_DATA_HDR_BEAMFORMED_S)
  9446. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_SET(word, value) \
  9447. do { \
  9448. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_TX_RETRY_CNT, value); \
  9449. (word) |= (value) << HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S; \
  9450. } while (0)
  9451. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_GET(word) \
  9452. (((word) & HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M) >> HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S)
  9453. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_SET(word, value) \
  9454. do { \
  9455. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_FRAMECTRL, value); \
  9456. (word) |= (value) << HTT_FW_TX_DATA_HDR_FRAMECTRL_S; \
  9457. } while (0)
  9458. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_GET(word) \
  9459. (((word) & HTT_FW_TX_DATA_HDR_FRAMECTRL_M) >> HTT_FW_TX_DATA_HDR_FRAMECTRL_S)
  9460. #define HTT_FW_TX_DATA_HDR_SEQNO_SET(word, value) \
  9461. do { \
  9462. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SEQNO, value); \
  9463. (word) |= (value) << HTT_FW_TX_DATA_HDR_SEQNO_S; \
  9464. } while (0)
  9465. #define HTT_FW_TX_DATA_HDR_SEQNO_GET(word) \
  9466. (((word) & HTT_FW_TX_DATA_HDR_SEQNO_M) >> HTT_FW_TX_DATA_HDR_SEQNO_S)
  9467. /**
  9468. * @brief target -> host rate-control update indication message
  9469. *
  9470. * @details
  9471. * The following diagram shows the format of the RC Update message
  9472. * sent from the target to the host, while processing the tx-completion
  9473. * of a transmitted PPDU.
  9474. *
  9475. * |31 24|23 16|15 8|7 0|
  9476. * |-------------------------------------------------------------|
  9477. * | peer ID | vdev ID | msg_type |
  9478. * |-------------------------------------------------------------|
  9479. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  9480. * |-------------------------------------------------------------|
  9481. * | reserved | num elems | MAC addr 5 | MAC addr 4 |
  9482. * |-------------------------------------------------------------|
  9483. * | : |
  9484. * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
  9485. * | : |
  9486. * |-------------------------------------------------------------|
  9487. * | : |
  9488. * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
  9489. * | : |
  9490. * |-------------------------------------------------------------|
  9491. * : :
  9492. * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
  9493. *
  9494. */
  9495. typedef struct {
  9496. A_UINT32 rate_code; /* rate code, bw, chain mask sgi */
  9497. A_UINT32 rate_code_flags;
  9498. A_UINT32 flags; /* Encodes information such as excessive
  9499. retransmission, aggregate, some info
  9500. from .11 frame control,
  9501. STBC, LDPC, (SGI and Tx Chain Mask
  9502. are encoded in ptx_rc->flags field),
  9503. AMPDU truncation (BT/time based etc.),
  9504. RTS/CTS attempt */
  9505. A_UINT32 num_enqued; /* # of MPDUs (for non-AMPDU 1) for this rate */
  9506. A_UINT32 num_retries; /* Total # of transmission attempt for this rate */
  9507. A_UINT32 num_failed; /* # of failed MPDUs in A-MPDU, 0 otherwise */
  9508. A_UINT32 ack_rssi; /* ACK RSSI: b'7..b'0 avg RSSI across all chain */
  9509. A_UINT32 time_stamp ; /* ACK timestamp (helps determine age) */
  9510. A_UINT32 is_probe; /* Valid if probing. Else, 0 */
  9511. } HTT_RC_TX_DONE_PARAMS;
  9512. #define HTT_RC_UPDATE_CTXT_SZ (sizeof(HTT_RC_TX_DONE_PARAMS)) /* bytes */
  9513. #define HTT_RC_UPDATE_HDR_SZ (12) /* bytes */
  9514. #define HTT_RC_UPDATE_MAC_ADDR_OFFSET (4) /* bytes */
  9515. #define HTT_RC_UPDATE_MAC_ADDR_LENGTH IEEE80211_ADDR_LEN /* bytes */
  9516. #define HTT_RC_UPDATE_VDEVID_S 8
  9517. #define HTT_RC_UPDATE_VDEVID_M 0xff00
  9518. #define HTT_RC_UPDATE_PEERID_S 16
  9519. #define HTT_RC_UPDATE_PEERID_M 0xffff0000
  9520. #define HTT_RC_UPDATE_NUM_ELEMS_S 16
  9521. #define HTT_RC_UPDATE_NUM_ELEMS_M 0x00ff0000
  9522. #define HTT_RC_UPDATE_VDEVID_SET(_info, _val) \
  9523. do { \
  9524. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_VDEVID, _val); \
  9525. ((_info) |= ((_val) << HTT_RC_UPDATE_VDEVID_S)); \
  9526. } while (0)
  9527. #define HTT_RC_UPDATE_VDEVID_GET(_info) \
  9528. (((_info) & HTT_RC_UPDATE_VDEVID_M) >> HTT_RC_UPDATE_VDEVID_S)
  9529. #define HTT_RC_UPDATE_PEERID_SET(_info, _val) \
  9530. do { \
  9531. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_PEERID, _val); \
  9532. ((_info) |= ((_val) << HTT_RC_UPDATE_PEERID_S)); \
  9533. } while (0)
  9534. #define HTT_RC_UPDATE_PEERID_GET(_info) \
  9535. (((_info) & HTT_RC_UPDATE_PEERID_M) >> HTT_RC_UPDATE_PEERID_S)
  9536. #define HTT_RC_UPDATE_NUM_ELEMS_SET(_info, _val) \
  9537. do { \
  9538. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_NUM_ELEMS, _val); \
  9539. ((_info) |= ((_val) << HTT_RC_UPDATE_NUM_ELEMS_S)); \
  9540. } while (0)
  9541. #define HTT_RC_UPDATE_NUM_ELEMS_GET(_info) \
  9542. (((_info) & HTT_RC_UPDATE_NUM_ELEMS_M) >> HTT_RC_UPDATE_NUM_ELEMS_S)
  9543. /**
  9544. * @brief target -> host rx fragment indication message definition
  9545. *
  9546. * @details
  9547. * The following field definitions describe the format of the rx fragment
  9548. * indication message sent from the target to the host.
  9549. * The rx fragment indication message shares the format of the
  9550. * rx indication message, but not all fields from the rx indication message
  9551. * are relevant to the rx fragment indication message.
  9552. *
  9553. *
  9554. * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
  9555. * |-----------+-------------------+---------------------+-------------|
  9556. * | peer ID | |FV| ext TID | msg type |
  9557. * |-------------------------------------------------------------------|
  9558. * | | flush | flush |
  9559. * | | end | start |
  9560. * | | seq num | seq num |
  9561. * |-------------------------------------------------------------------|
  9562. * | reserved | FW rx desc bytes |
  9563. * |-------------------------------------------------------------------|
  9564. * | | FW MSDU Rx |
  9565. * | | desc B0 |
  9566. * |-------------------------------------------------------------------|
  9567. * Header fields:
  9568. * - MSG_TYPE
  9569. * Bits 7:0
  9570. * Purpose: identifies this as an rx fragment indication message
  9571. * Value: 0xa
  9572. * - EXT_TID
  9573. * Bits 12:8
  9574. * Purpose: identify the traffic ID of the rx data, including
  9575. * special "extended" TID values for multicast, broadcast, and
  9576. * non-QoS data frames
  9577. * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
  9578. * - FLUSH_VALID (FV)
  9579. * Bit 13
  9580. * Purpose: indicate whether the flush IE (start/end sequence numbers)
  9581. * is valid
  9582. * Value:
  9583. * 1 -> flush IE is valid and needs to be processed
  9584. * 0 -> flush IE is not valid and should be ignored
  9585. * - PEER_ID
  9586. * Bits 31:16
  9587. * Purpose: Identify, by ID, which peer sent the rx data
  9588. * Value: ID of the peer who sent the rx data
  9589. * - FLUSH_SEQ_NUM_START
  9590. * Bits 5:0
  9591. * Purpose: Indicate the start of a series of MPDUs to flush
  9592. * Not all MPDUs within this series are necessarily valid - the host
  9593. * must check each sequence number within this range to see if the
  9594. * corresponding MPDU is actually present.
  9595. * This field is only valid if the FV bit is set.
  9596. * Value:
  9597. * The sequence number for the first MPDUs to check to flush.
  9598. * The sequence number is masked by 0x3f.
  9599. * - FLUSH_SEQ_NUM_END
  9600. * Bits 11:6
  9601. * Purpose: Indicate the end of a series of MPDUs to flush
  9602. * Value:
  9603. * The sequence number one larger than the sequence number of the
  9604. * last MPDU to check to flush.
  9605. * The sequence number is masked by 0x3f.
  9606. * Not all MPDUs within this series are necessarily valid - the host
  9607. * must check each sequence number within this range to see if the
  9608. * corresponding MPDU is actually present.
  9609. * This field is only valid if the FV bit is set.
  9610. * Rx descriptor fields:
  9611. * - FW_RX_DESC_BYTES
  9612. * Bits 15:0
  9613. * Purpose: Indicate how many bytes in the Rx indication are used for
  9614. * FW Rx descriptors
  9615. * Value: 1
  9616. */
  9617. #define HTT_RX_FRAG_IND_HDR_PREFIX_SIZE32 2
  9618. #define HTT_RX_FRAG_IND_FW_DESC_BYTE_OFFSET 12
  9619. #define HTT_RX_FRAG_IND_EXT_TID_SET HTT_RX_IND_EXT_TID_SET
  9620. #define HTT_RX_FRAG_IND_EXT_TID_GET HTT_RX_IND_EXT_TID_GET
  9621. #define HTT_RX_FRAG_IND_PEER_ID_SET HTT_RX_IND_PEER_ID_SET
  9622. #define HTT_RX_FRAG_IND_PEER_ID_GET HTT_RX_IND_PEER_ID_GET
  9623. #define HTT_RX_FRAG_IND_FLUSH_VALID_SET HTT_RX_IND_FLUSH_VALID_SET
  9624. #define HTT_RX_FRAG_IND_FLUSH_VALID_GET HTT_RX_IND_FLUSH_VALID_GET
  9625. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_SET \
  9626. HTT_RX_IND_FLUSH_SEQ_NUM_START_SET
  9627. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_GET \
  9628. HTT_RX_IND_FLUSH_SEQ_NUM_START_GET
  9629. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_SET \
  9630. HTT_RX_IND_FLUSH_SEQ_NUM_END_SET
  9631. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_GET \
  9632. HTT_RX_IND_FLUSH_SEQ_NUM_END_GET
  9633. #define HTT_RX_FRAG_IND_FW_RX_DESC_BYTES_GET HTT_RX_IND_FW_RX_DESC_BYTES_GET
  9634. #define HTT_RX_FRAG_IND_BYTES \
  9635. (4 /* msg hdr */ + \
  9636. 4 /* flush spec */ + \
  9637. 4 /* (unused) FW rx desc bytes spec */ + \
  9638. 4 /* FW rx desc */)
  9639. /**
  9640. * @brief target -> host test message definition
  9641. *
  9642. * @details
  9643. * The following field definitions describe the format of the test
  9644. * message sent from the target to the host.
  9645. * The message consists of a 4-octet header, followed by a variable
  9646. * number of 32-bit integer values, followed by a variable number
  9647. * of 8-bit character values.
  9648. *
  9649. * |31 16|15 8|7 0|
  9650. * |-----------------------------------------------------------|
  9651. * | num chars | num ints | msg type |
  9652. * |-----------------------------------------------------------|
  9653. * | int 0 |
  9654. * |-----------------------------------------------------------|
  9655. * | int 1 |
  9656. * |-----------------------------------------------------------|
  9657. * | ... |
  9658. * |-----------------------------------------------------------|
  9659. * | char 3 | char 2 | char 1 | char 0 |
  9660. * |-----------------------------------------------------------|
  9661. * | | | ... | char 4 |
  9662. * |-----------------------------------------------------------|
  9663. * - MSG_TYPE
  9664. * Bits 7:0
  9665. * Purpose: identifies this as a test message
  9666. * Value: HTT_MSG_TYPE_TEST
  9667. * - NUM_INTS
  9668. * Bits 15:8
  9669. * Purpose: indicate how many 32-bit integers follow the message header
  9670. * - NUM_CHARS
  9671. * Bits 31:16
  9672. * Purpose: indicate how many 8-bit charaters follow the series of integers
  9673. */
  9674. #define HTT_RX_TEST_NUM_INTS_M 0xff00
  9675. #define HTT_RX_TEST_NUM_INTS_S 8
  9676. #define HTT_RX_TEST_NUM_CHARS_M 0xffff0000
  9677. #define HTT_RX_TEST_NUM_CHARS_S 16
  9678. #define HTT_RX_TEST_NUM_INTS_SET(word, value) \
  9679. do { \
  9680. HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_INTS, value); \
  9681. (word) |= (value) << HTT_RX_TEST_NUM_INTS_S; \
  9682. } while (0)
  9683. #define HTT_RX_TEST_NUM_INTS_GET(word) \
  9684. (((word) & HTT_RX_TEST_NUM_INTS_M) >> HTT_RX_TEST_NUM_INTS_S)
  9685. #define HTT_RX_TEST_NUM_CHARS_SET(word, value) \
  9686. do { \
  9687. HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_CHARS, value); \
  9688. (word) |= (value) << HTT_RX_TEST_NUM_CHARS_S; \
  9689. } while (0)
  9690. #define HTT_RX_TEST_NUM_CHARS_GET(word) \
  9691. (((word) & HTT_RX_TEST_NUM_CHARS_M) >> HTT_RX_TEST_NUM_CHARS_S)
  9692. /**
  9693. * @brief target -> host packet log message
  9694. *
  9695. * @details
  9696. * The following field definitions describe the format of the packet log
  9697. * message sent from the target to the host.
  9698. * The message consists of a 4-octet header,followed by a variable number
  9699. * of 32-bit character values.
  9700. *
  9701. * |31 16|15 12|11 10|9 8|7 0|
  9702. * |------------------------------------------------------------------|
  9703. * | payload_size | rsvd |pdev_id|mac_id| msg type |
  9704. * |------------------------------------------------------------------|
  9705. * | payload |
  9706. * |------------------------------------------------------------------|
  9707. * - MSG_TYPE
  9708. * Bits 7:0
  9709. * Purpose: identifies this as a pktlog message
  9710. * Value: HTT_T2H_MSG_TYPE_PKTLOG
  9711. * - mac_id
  9712. * Bits 9:8
  9713. * Purpose: identifies which MAC/PHY instance generated this pktlog info
  9714. * Value: 0-3
  9715. * - pdev_id
  9716. * Bits 11:10
  9717. * Purpose: pdev_id
  9718. * Value: 0-3
  9719. * 0 (for rings at SOC level),
  9720. * 1/2/3 PDEV -> 0/1/2
  9721. * - payload_size
  9722. * Bits 31:16
  9723. * Purpose: explicitly specify the payload size
  9724. * Value: payload size in bytes (payload size is a multiple of 4 bytes)
  9725. */
  9726. PREPACK struct htt_pktlog_msg {
  9727. A_UINT32 header;
  9728. A_UINT32 payload[1/* or more */];
  9729. } POSTPACK;
  9730. #define HTT_T2H_PKTLOG_MAC_ID_M 0x00000300
  9731. #define HTT_T2H_PKTLOG_MAC_ID_S 8
  9732. #define HTT_T2H_PKTLOG_PDEV_ID_M 0x00000C00
  9733. #define HTT_T2H_PKTLOG_PDEV_ID_S 10
  9734. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_M 0xFFFF0000
  9735. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_S 16
  9736. #define HTT_T2H_PKTLOG_MAC_ID_SET(word, value) \
  9737. do { \
  9738. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_MAC_ID, value); \
  9739. (word) |= (value) << HTT_T2H_PKTLOG_MAC_ID_S; \
  9740. } while (0)
  9741. #define HTT_T2H_PKTLOG_MAC_ID_GET(word) \
  9742. (((word) & HTT_T2H_PKTLOG_MAC_ID_M) >> \
  9743. HTT_T2H_PKTLOG_MAC_ID_S)
  9744. #define HTT_T2H_PKTLOG_PDEV_ID_SET(word, value) \
  9745. do { \
  9746. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PDEV_ID, value); \
  9747. (word) |= (value) << HTT_T2H_PKTLOG_PDEV_ID_S; \
  9748. } while (0)
  9749. #define HTT_T2H_PKTLOG_PDEV_ID_GET(word) \
  9750. (((word) & HTT_T2H_PKTLOG_PDEV_ID_M) >> \
  9751. HTT_T2H_PKTLOG_PDEV_ID_S)
  9752. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_SET(word, value) \
  9753. do { \
  9754. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PAYLOAD_SIZE, value); \
  9755. (word) |= (value) << HTT_T2H_PKTLOG_PAYLOAD_SIZE_S; \
  9756. } while (0)
  9757. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_GET(word) \
  9758. (((word) & HTT_T2H_PKTLOG_PAYLOAD_SIZE_M) >> \
  9759. HTT_T2H_PKTLOG_PAYLOAD_SIZE_S)
  9760. /*
  9761. * Rx reorder statistics
  9762. * NB: all the fields must be defined in 4 octets size.
  9763. */
  9764. struct rx_reorder_stats {
  9765. /* Non QoS MPDUs received */
  9766. A_UINT32 deliver_non_qos;
  9767. /* MPDUs received in-order */
  9768. A_UINT32 deliver_in_order;
  9769. /* Flush due to reorder timer expired */
  9770. A_UINT32 deliver_flush_timeout;
  9771. /* Flush due to move out of window */
  9772. A_UINT32 deliver_flush_oow;
  9773. /* Flush due to DELBA */
  9774. A_UINT32 deliver_flush_delba;
  9775. /* MPDUs dropped due to FCS error */
  9776. A_UINT32 fcs_error;
  9777. /* MPDUs dropped due to monitor mode non-data packet */
  9778. A_UINT32 mgmt_ctrl;
  9779. /* Unicast-data MPDUs dropped due to invalid peer */
  9780. A_UINT32 invalid_peer;
  9781. /* MPDUs dropped due to duplication (non aggregation) */
  9782. A_UINT32 dup_non_aggr;
  9783. /* MPDUs dropped due to processed before */
  9784. A_UINT32 dup_past;
  9785. /* MPDUs dropped due to duplicate in reorder queue */
  9786. A_UINT32 dup_in_reorder;
  9787. /* Reorder timeout happened */
  9788. A_UINT32 reorder_timeout;
  9789. /* invalid bar ssn */
  9790. A_UINT32 invalid_bar_ssn;
  9791. /* reorder reset due to bar ssn */
  9792. A_UINT32 ssn_reset;
  9793. /* Flush due to delete peer */
  9794. A_UINT32 deliver_flush_delpeer;
  9795. /* Flush due to offload*/
  9796. A_UINT32 deliver_flush_offload;
  9797. /* Flush due to out of buffer*/
  9798. A_UINT32 deliver_flush_oob;
  9799. /* MPDUs dropped due to PN check fail */
  9800. A_UINT32 pn_fail;
  9801. /* MPDUs dropped due to unable to allocate memory */
  9802. A_UINT32 store_fail;
  9803. /* Number of times the tid pool alloc succeeded */
  9804. A_UINT32 tid_pool_alloc_succ;
  9805. /* Number of times the MPDU pool alloc succeeded */
  9806. A_UINT32 mpdu_pool_alloc_succ;
  9807. /* Number of times the MSDU pool alloc succeeded */
  9808. A_UINT32 msdu_pool_alloc_succ;
  9809. /* Number of times the tid pool alloc failed */
  9810. A_UINT32 tid_pool_alloc_fail;
  9811. /* Number of times the MPDU pool alloc failed */
  9812. A_UINT32 mpdu_pool_alloc_fail;
  9813. /* Number of times the MSDU pool alloc failed */
  9814. A_UINT32 msdu_pool_alloc_fail;
  9815. /* Number of times the tid pool freed */
  9816. A_UINT32 tid_pool_free;
  9817. /* Number of times the MPDU pool freed */
  9818. A_UINT32 mpdu_pool_free;
  9819. /* Number of times the MSDU pool freed */
  9820. A_UINT32 msdu_pool_free;
  9821. /* number of MSDUs undelivered to HTT and queued to Data Rx MSDU free list*/
  9822. A_UINT32 msdu_queued;
  9823. /* Number of MSDUs released from Data Rx MSDU list to MAC ring */
  9824. A_UINT32 msdu_recycled;
  9825. /* Number of MPDUs with invalid peer but A2 found in AST */
  9826. A_UINT32 invalid_peer_a2_in_ast;
  9827. /* Number of MPDUs with invalid peer but A3 found in AST */
  9828. A_UINT32 invalid_peer_a3_in_ast;
  9829. /* Number of MPDUs with invalid peer, Broadcast or Multicast frame */
  9830. A_UINT32 invalid_peer_bmc_mpdus;
  9831. /* Number of MSDUs with err attention word */
  9832. A_UINT32 rxdesc_err_att;
  9833. /* Number of MSDUs with flag of peer_idx_invalid */
  9834. A_UINT32 rxdesc_err_peer_idx_inv;
  9835. /* Number of MSDUs with flag of peer_idx_timeout */
  9836. A_UINT32 rxdesc_err_peer_idx_to;
  9837. /* Number of MSDUs with flag of overflow */
  9838. A_UINT32 rxdesc_err_ov;
  9839. /* Number of MSDUs with flag of msdu_length_err */
  9840. A_UINT32 rxdesc_err_msdu_len;
  9841. /* Number of MSDUs with flag of mpdu_length_err */
  9842. A_UINT32 rxdesc_err_mpdu_len;
  9843. /* Number of MSDUs with flag of tkip_mic_err */
  9844. A_UINT32 rxdesc_err_tkip_mic;
  9845. /* Number of MSDUs with flag of decrypt_err */
  9846. A_UINT32 rxdesc_err_decrypt;
  9847. /* Number of MSDUs with flag of fcs_err */
  9848. A_UINT32 rxdesc_err_fcs;
  9849. /* Number of Unicast (bc_mc bit is not set in attention word)
  9850. * frames with invalid peer handler
  9851. */
  9852. A_UINT32 rxdesc_uc_msdus_inv_peer;
  9853. /* Number of unicast frame directly (direct bit is set in attention word)
  9854. * to DUT with invalid peer handler
  9855. */
  9856. A_UINT32 rxdesc_direct_msdus_inv_peer;
  9857. /* Number of Broadcast/Multicast (bc_mc bit set in attention word)
  9858. * frames with invalid peer handler
  9859. */
  9860. A_UINT32 rxdesc_bmc_msdus_inv_peer;
  9861. /* Number of MSDUs dropped due to no first MSDU flag */
  9862. A_UINT32 rxdesc_no_1st_msdu;
  9863. /* Number of MSDUs droped due to ring overflow */
  9864. A_UINT32 msdu_drop_ring_ov;
  9865. /* Number of MSDUs dropped due to FC mismatch */
  9866. A_UINT32 msdu_drop_fc_mismatch;
  9867. /* Number of MSDUs dropped due to mgt frame in Remote ring */
  9868. A_UINT32 msdu_drop_mgmt_remote_ring;
  9869. /* Number of MSDUs dropped due to errors not reported in attention word */
  9870. A_UINT32 msdu_drop_misc;
  9871. /* Number of MSDUs go to offload before reorder */
  9872. A_UINT32 offload_msdu_wal;
  9873. /* Number of data frame dropped by offload after reorder */
  9874. A_UINT32 offload_msdu_reorder;
  9875. /* Number of MPDUs with sequence number in the past and within the BA window */
  9876. A_UINT32 dup_past_within_window;
  9877. /* Number of MPDUs with sequence number in the past and outside the BA window */
  9878. A_UINT32 dup_past_outside_window;
  9879. /* Number of MSDUs with decrypt/MIC error */
  9880. A_UINT32 rxdesc_err_decrypt_mic;
  9881. /* Number of data MSDUs received on both local and remote rings */
  9882. A_UINT32 data_msdus_on_both_rings;
  9883. /* MPDUs never filled */
  9884. A_UINT32 holes_not_filled;
  9885. };
  9886. /*
  9887. * Rx Remote buffer statistics
  9888. * NB: all the fields must be defined in 4 octets size.
  9889. */
  9890. struct rx_remote_buffer_mgmt_stats {
  9891. /* Total number of MSDUs reaped for Rx processing */
  9892. A_UINT32 remote_reaped;
  9893. /* MSDUs recycled within firmware */
  9894. A_UINT32 remote_recycled;
  9895. /* MSDUs stored by Data Rx */
  9896. A_UINT32 data_rx_msdus_stored;
  9897. /* Number of HTT indications from WAL Rx MSDU */
  9898. A_UINT32 wal_rx_ind;
  9899. /* Number of unconsumed HTT indications from WAL Rx MSDU */
  9900. A_UINT32 wal_rx_ind_unconsumed;
  9901. /* Number of HTT indications from Data Rx MSDU */
  9902. A_UINT32 data_rx_ind;
  9903. /* Number of unconsumed HTT indications from Data Rx MSDU */
  9904. A_UINT32 data_rx_ind_unconsumed;
  9905. /* Number of HTT indications from ATHBUF */
  9906. A_UINT32 athbuf_rx_ind;
  9907. /* Number of remote buffers requested for refill */
  9908. A_UINT32 refill_buf_req;
  9909. /* Number of remote buffers filled by the host */
  9910. A_UINT32 refill_buf_rsp;
  9911. /* Number of times MAC hw_index = f/w write_index */
  9912. A_INT32 mac_no_bufs;
  9913. /* Number of times f/w write_index = f/w read_index for MAC Rx ring */
  9914. A_INT32 fw_indices_equal;
  9915. /* Number of times f/w finds no buffers to post */
  9916. A_INT32 host_no_bufs;
  9917. };
  9918. /*
  9919. * TXBF MU/SU packets and NDPA statistics
  9920. * NB: all the fields must be defined in 4 octets size.
  9921. */
  9922. struct rx_txbf_musu_ndpa_pkts_stats {
  9923. A_UINT32 number_mu_pkts; /* number of TXBF MU packets received */
  9924. A_UINT32 number_su_pkts; /* number of TXBF SU packets received */
  9925. A_UINT32 txbf_directed_ndpa_count; /* number of TXBF directed NDPA */
  9926. A_UINT32 txbf_ndpa_retry_count; /* number of TXBF retried NDPA */
  9927. A_UINT32 txbf_total_ndpa_count; /* total number of TXBF NDPA */
  9928. A_UINT32 reserved[3]; /* must be set to 0x0 */
  9929. };
  9930. /*
  9931. * htt_dbg_stats_status -
  9932. * present - The requested stats have been delivered in full.
  9933. * This indicates that either the stats information was contained
  9934. * in its entirety within this message, or else this message
  9935. * completes the delivery of the requested stats info that was
  9936. * partially delivered through earlier STATS_CONF messages.
  9937. * partial - The requested stats have been delivered in part.
  9938. * One or more subsequent STATS_CONF messages with the same
  9939. * cookie value will be sent to deliver the remainder of the
  9940. * information.
  9941. * error - The requested stats could not be delivered, for example due
  9942. * to a shortage of memory to construct a message holding the
  9943. * requested stats.
  9944. * invalid - The requested stat type is either not recognized, or the
  9945. * target is configured to not gather the stats type in question.
  9946. * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
  9947. * series_done - This special value indicates that no further stats info
  9948. * elements are present within a series of stats info elems
  9949. * (within a stats upload confirmation message).
  9950. */
  9951. enum htt_dbg_stats_status {
  9952. HTT_DBG_STATS_STATUS_PRESENT = 0,
  9953. HTT_DBG_STATS_STATUS_PARTIAL = 1,
  9954. HTT_DBG_STATS_STATUS_ERROR = 2,
  9955. HTT_DBG_STATS_STATUS_INVALID = 3,
  9956. HTT_DBG_STATS_STATUS_SERIES_DONE = 7
  9957. };
  9958. /**
  9959. * @brief target -> host statistics upload
  9960. *
  9961. * @details
  9962. * The following field definitions describe the format of the HTT target
  9963. * to host stats upload confirmation message.
  9964. * The message contains a cookie echoed from the HTT host->target stats
  9965. * upload request, which identifies which request the confirmation is
  9966. * for, and a series of tag-length-value stats information elements.
  9967. * The tag-length header for each stats info element also includes a
  9968. * status field, to indicate whether the request for the stat type in
  9969. * question was fully met, partially met, unable to be met, or invalid
  9970. * (if the stat type in question is disabled in the target).
  9971. * A special value of all 1's in this status field is used to indicate
  9972. * the end of the series of stats info elements.
  9973. *
  9974. *
  9975. * |31 16|15 8|7 5|4 0|
  9976. * |------------------------------------------------------------|
  9977. * | reserved | msg type |
  9978. * |------------------------------------------------------------|
  9979. * | cookie LSBs |
  9980. * |------------------------------------------------------------|
  9981. * | cookie MSBs |
  9982. * |------------------------------------------------------------|
  9983. * | stats entry length | reserved | S |stat type|
  9984. * |------------------------------------------------------------|
  9985. * | |
  9986. * | type-specific stats info |
  9987. * | |
  9988. * |------------------------------------------------------------|
  9989. * | stats entry length | reserved | S |stat type|
  9990. * |------------------------------------------------------------|
  9991. * | |
  9992. * | type-specific stats info |
  9993. * | |
  9994. * |------------------------------------------------------------|
  9995. * | n/a | reserved | 111 | n/a |
  9996. * |------------------------------------------------------------|
  9997. * Header fields:
  9998. * - MSG_TYPE
  9999. * Bits 7:0
  10000. * Purpose: identifies this is a statistics upload confirmation message
  10001. * Value: 0x9
  10002. * - COOKIE_LSBS
  10003. * Bits 31:0
  10004. * Purpose: Provide a mechanism to match a target->host stats confirmation
  10005. * message with its preceding host->target stats request message.
  10006. * Value: LSBs of the opaque cookie specified by the host-side requestor
  10007. * - COOKIE_MSBS
  10008. * Bits 31:0
  10009. * Purpose: Provide a mechanism to match a target->host stats confirmation
  10010. * message with its preceding host->target stats request message.
  10011. * Value: MSBs of the opaque cookie specified by the host-side requestor
  10012. *
  10013. * Stats Information Element tag-length header fields:
  10014. * - STAT_TYPE
  10015. * Bits 4:0
  10016. * Purpose: identifies the type of statistics info held in the
  10017. * following information element
  10018. * Value: htt_dbg_stats_type
  10019. * - STATUS
  10020. * Bits 7:5
  10021. * Purpose: indicate whether the requested stats are present
  10022. * Value: htt_dbg_stats_status, including a special value (0x7) to mark
  10023. * the completion of the stats entry series
  10024. * - LENGTH
  10025. * Bits 31:16
  10026. * Purpose: indicate the stats information size
  10027. * Value: This field specifies the number of bytes of stats information
  10028. * that follows the element tag-length header.
  10029. * It is expected but not required that this length is a multiple of
  10030. * 4 bytes. Even if the length is not an integer multiple of 4, the
  10031. * subsequent stats entry header will begin on a 4-byte aligned
  10032. * boundary.
  10033. */
  10034. #define HTT_T2H_STATS_COOKIE_SIZE 8
  10035. #define HTT_T2H_STATS_CONF_TAIL_SIZE 4
  10036. #define HTT_T2H_STATS_CONF_HDR_SIZE 4
  10037. #define HTT_T2H_STATS_CONF_TLV_HDR_SIZE 4
  10038. #define HTT_T2H_STATS_CONF_TLV_TYPE_M 0x0000001f
  10039. #define HTT_T2H_STATS_CONF_TLV_TYPE_S 0
  10040. #define HTT_T2H_STATS_CONF_TLV_STATUS_M 0x000000e0
  10041. #define HTT_T2H_STATS_CONF_TLV_STATUS_S 5
  10042. #define HTT_T2H_STATS_CONF_TLV_LENGTH_M 0xffff0000
  10043. #define HTT_T2H_STATS_CONF_TLV_LENGTH_S 16
  10044. #define HTT_T2H_STATS_CONF_TLV_TYPE_SET(word, value) \
  10045. do { \
  10046. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_TYPE, value); \
  10047. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_TYPE_S; \
  10048. } while (0)
  10049. #define HTT_T2H_STATS_CONF_TLV_TYPE_GET(word) \
  10050. (((word) & HTT_T2H_STATS_CONF_TLV_TYPE_M) >> \
  10051. HTT_T2H_STATS_CONF_TLV_TYPE_S)
  10052. #define HTT_T2H_STATS_CONF_TLV_STATUS_SET(word, value) \
  10053. do { \
  10054. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_STATUS, value); \
  10055. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_STATUS_S; \
  10056. } while (0)
  10057. #define HTT_T2H_STATS_CONF_TLV_STATUS_GET(word) \
  10058. (((word) & HTT_T2H_STATS_CONF_TLV_STATUS_M) >> \
  10059. HTT_T2H_STATS_CONF_TLV_STATUS_S)
  10060. #define HTT_T2H_STATS_CONF_TLV_LENGTH_SET(word, value) \
  10061. do { \
  10062. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_LENGTH, value); \
  10063. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_LENGTH_S; \
  10064. } while (0)
  10065. #define HTT_T2H_STATS_CONF_TLV_LENGTH_GET(word) \
  10066. (((word) & HTT_T2H_STATS_CONF_TLV_LENGTH_M) >> \
  10067. HTT_T2H_STATS_CONF_TLV_LENGTH_S)
  10068. #define HL_HTT_FW_RX_DESC_RSVD_SIZE 18
  10069. #define HTT_MAX_AGGR 64
  10070. #define HTT_HL_MAX_AGGR 18
  10071. /**
  10072. * @brief host -> target FRAG DESCRIPTOR/MSDU_EXT DESC bank
  10073. *
  10074. * @details
  10075. * The following field definitions describe the format of the HTT host
  10076. * to target frag_desc/msdu_ext bank configuration message.
  10077. * The message contains the based address and the min and max id of the
  10078. * MSDU_EXT/FRAG_DESC that will be used by the HTT to map MSDU DESC and
  10079. * MSDU_EXT/FRAG_DESC.
  10080. * HTT will use id in HTT descriptor instead sending the frag_desc_ptr.
  10081. * In peregrine the firmware will use fragment_desc_ptr but in WIFI2.0
  10082. * the hardware does the mapping/translation.
  10083. *
  10084. * Total banks that can be configured is configured to 16.
  10085. *
  10086. * This should be called before any TX has be initiated by the HTT
  10087. *
  10088. * |31 16|15 8|7 5|4 0|
  10089. * |------------------------------------------------------------|
  10090. * | DESC_SIZE | NUM_BANKS | RES |SWP|pdev| msg type |
  10091. * |------------------------------------------------------------|
  10092. * | BANK0_BASE_ADDRESS (bits 31:0) |
  10093. #if HTT_PADDR64
  10094. * | BANK0_BASE_ADDRESS (bits 63:32) |
  10095. #endif
  10096. * |------------------------------------------------------------|
  10097. * | ... |
  10098. * |------------------------------------------------------------|
  10099. * | BANK15_BASE_ADDRESS (bits 31:0) |
  10100. #if HTT_PADDR64
  10101. * | BANK15_BASE_ADDRESS (bits 63:32) |
  10102. #endif
  10103. * |------------------------------------------------------------|
  10104. * | BANK0_MAX_ID | BANK0_MIN_ID |
  10105. * |------------------------------------------------------------|
  10106. * | ... |
  10107. * |------------------------------------------------------------|
  10108. * | BANK15_MAX_ID | BANK15_MIN_ID |
  10109. * |------------------------------------------------------------|
  10110. * Header fields:
  10111. * - MSG_TYPE
  10112. * Bits 7:0
  10113. * Value: 0x6
  10114. * for systems with 64-bit format for bus addresses:
  10115. * - BANKx_BASE_ADDRESS_LO
  10116. * Bits 31:0
  10117. * Purpose: Provide a mechanism to specify the base address of the
  10118. * MSDU_EXT bank physical/bus address.
  10119. * Value: lower 4 bytes of MSDU_EXT bank physical / bus address
  10120. * - BANKx_BASE_ADDRESS_HI
  10121. * Bits 31:0
  10122. * Purpose: Provide a mechanism to specify the base address of the
  10123. * MSDU_EXT bank physical/bus address.
  10124. * Value: higher 4 bytes of MSDU_EXT bank physical / bus address
  10125. * for systems with 32-bit format for bus addresses:
  10126. * - BANKx_BASE_ADDRESS
  10127. * Bits 31:0
  10128. * Purpose: Provide a mechanism to specify the base address of the
  10129. * MSDU_EXT bank physical/bus address.
  10130. * Value: MSDU_EXT bank physical / bus address
  10131. * - BANKx_MIN_ID
  10132. * Bits 15:0
  10133. * Purpose: Provide a mechanism to specify the min index that needs to
  10134. * mapped.
  10135. * - BANKx_MAX_ID
  10136. * Bits 31:16
  10137. * Purpose: Provide a mechanism to specify the max index that needs to
  10138. * mapped.
  10139. *
  10140. */
  10141. /** @todo Compress the fields to fit MAX HTT Message size, until then configure to a
  10142. * safe value.
  10143. * @note MAX supported banks is 16.
  10144. */
  10145. #define HTT_TX_MSDU_EXT_BANK_MAX 4
  10146. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_M 0x300
  10147. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_S 8
  10148. #define HTT_H2T_FRAG_DESC_BANK_SWAP_M 0x400
  10149. #define HTT_H2T_FRAG_DESC_BANK_SWAP_S 10
  10150. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M 0xff0000
  10151. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S 16
  10152. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M 0xff000000
  10153. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S 24
  10154. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M 0xffff
  10155. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S 0
  10156. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M 0xffff0000
  10157. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S 16
  10158. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_SET(word, value) \
  10159. do { \
  10160. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_PDEVID, value); \
  10161. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_PDEVID_S); \
  10162. } while (0)
  10163. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_GET(word) \
  10164. (((word) & HTT_H2T_FRAG_DESC_BANK_PDEVID_M) >> HTT_H2T_FRAG_DESC_BANK_PDEVID_S)
  10165. #define HTT_H2T_FRAG_DESC_BANK_SWAP_SET(word, value) \
  10166. do { \
  10167. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_SWAP, value); \
  10168. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_SWAP_S); \
  10169. } while (0)
  10170. #define HTT_H2T_FRAG_DESC_BANK_SWAP_GET(word) \
  10171. (((word) & HTT_H2T_FRAG_DESC_BANK_SWAP_M) >> HTT_H2T_FRAG_DESC_BANK_SWAP_S)
  10172. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_SET(word, value) \
  10173. do { \
  10174. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_NUM_BANKS, value); \
  10175. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S); \
  10176. } while (0)
  10177. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_GET(word) \
  10178. (((word) & HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M) >> HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S)
  10179. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_SET(word, value) \
  10180. do { \
  10181. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_DESC_SIZE, value); \
  10182. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S); \
  10183. } while (0)
  10184. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_GET(word) \
  10185. (((word) & HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M) >> HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S)
  10186. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_SET(word, value) \
  10187. do { \
  10188. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MIN_IDX, value); \
  10189. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S); \
  10190. } while (0)
  10191. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_GET(word) \
  10192. (((word) & HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S)
  10193. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_SET(word, value) \
  10194. do { \
  10195. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MAX_IDX, value); \
  10196. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S); \
  10197. } while (0)
  10198. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_GET(word) \
  10199. (((word) & HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S)
  10200. /*
  10201. * TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T:
  10202. * This macro defines a htt_tx_frag_descXXX_bank_cfg_t in which any physical
  10203. * addresses are stored in a XXX-bit field.
  10204. * This macro is used to define both htt_tx_frag_desc32_bank_cfg_t and
  10205. * htt_tx_frag_desc64_bank_cfg_t structs.
  10206. */
  10207. #define TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T( \
  10208. _paddr_bits_, \
  10209. _paddr__bank_base_address_) \
  10210. PREPACK struct htt_tx_frag_desc ## _paddr_bits_ ## _bank_cfg_t { \
  10211. /** word 0 \
  10212. * msg_type: 8, \
  10213. * pdev_id: 2, \
  10214. * swap: 1, \
  10215. * reserved0: 5, \
  10216. * num_banks: 8, \
  10217. * desc_size: 8; \
  10218. */ \
  10219. A_UINT32 word0; \
  10220. /* \
  10221. * If bank_base_address is 64 bits, the upper / lower halves are stored \
  10222. * in little-endian order (bytes 0-3 in the first A_UINT32, bytes 4-7 in \
  10223. * the second A_UINT32). \
  10224. */ \
  10225. _paddr__bank_base_address_[HTT_TX_MSDU_EXT_BANK_MAX]; \
  10226. A_UINT32 bank_info[HTT_TX_MSDU_EXT_BANK_MAX]; \
  10227. } POSTPACK
  10228. /* define htt_tx_frag_desc32_bank_cfg_t */
  10229. TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(32, HTT_VAR_PADDR32(bank_base_address));
  10230. /* define htt_tx_frag_desc64_bank_cfg_t */
  10231. TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(64, HTT_VAR_PADDR64_LE(bank_base_address));
  10232. /*
  10233. * Make htt_tx_frag_desc_bank_cfg_t be an alias for either
  10234. * htt_tx_frag_desc32_bank_cfg_t or htt_tx_frag_desc64_bank_cfg_t
  10235. */
  10236. #if HTT_PADDR64
  10237. #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc64_bank_cfg_t
  10238. #else
  10239. #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc32_bank_cfg_t
  10240. #endif
  10241. /**
  10242. * @brief target -> host HTT TX Credit total count update message definition
  10243. *
  10244. *|31 16|15|14 9| 8 |7 0 |
  10245. *|---------------------+--+----------+-------+----------|
  10246. *|cur htt credit delta | Q| reserved | sign | msg type |
  10247. *|------------------------------------------------------|
  10248. *
  10249. * Header fields:
  10250. * - MSG_TYPE
  10251. * Bits 7:0
  10252. * Purpose: identifies this as a htt tx credit delta update message
  10253. * Value: 0xe
  10254. * - SIGN
  10255. * Bits 8
  10256. * identifies whether credit delta is positive or negative
  10257. * Value:
  10258. * - 0x0: credit delta is positive, rebalance in some buffers
  10259. * - 0x1: credit delta is negative, rebalance out some buffers
  10260. * - reserved
  10261. * Bits 14:9
  10262. * Value: 0x0
  10263. * - TXQ_GRP
  10264. * Bit 15
  10265. * Purpose: indicates whether any tx queue group information elements
  10266. * are appended to the tx credit update message
  10267. * Value: 0 -> no tx queue group information element is present
  10268. * 1 -> a tx queue group information element immediately follows
  10269. * - DELTA_COUNT
  10270. * Bits 31:16
  10271. * Purpose: Specify current htt credit delta absolute count
  10272. */
  10273. #define HTT_TX_CREDIT_SIGN_BIT_M 0x00000100
  10274. #define HTT_TX_CREDIT_SIGN_BIT_S 8
  10275. #define HTT_TX_CREDIT_TXQ_GRP_M 0x00008000
  10276. #define HTT_TX_CREDIT_TXQ_GRP_S 15
  10277. #define HTT_TX_CREDIT_DELTA_ABS_M 0xffff0000
  10278. #define HTT_TX_CREDIT_DELTA_ABS_S 16
  10279. #define HTT_TX_CREDIT_SIGN_BIT_SET(word, value) \
  10280. do { \
  10281. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_SIGN_BIT, value); \
  10282. (word) |= (value) << HTT_TX_CREDIT_SIGN_BIT_S; \
  10283. } while (0)
  10284. #define HTT_TX_CREDIT_SIGN_BIT_GET(word) \
  10285. (((word) & HTT_TX_CREDIT_SIGN_BIT_M) >> HTT_TX_CREDIT_SIGN_BIT_S)
  10286. #define HTT_TX_CREDIT_TXQ_GRP_SET(word, value) \
  10287. do { \
  10288. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_TXQ_GRP, value); \
  10289. (word) |= (value) << HTT_TX_CREDIT_TXQ_GRP_S; \
  10290. } while (0)
  10291. #define HTT_TX_CREDIT_TXQ_GRP_GET(word) \
  10292. (((word) & HTT_TX_CREDIT_TXQ_GRP_M) >> HTT_TX_CREDIT_TXQ_GRP_S)
  10293. #define HTT_TX_CREDIT_DELTA_ABS_SET(word, value) \
  10294. do { \
  10295. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_DELTA_ABS, value); \
  10296. (word) |= (value) << HTT_TX_CREDIT_DELTA_ABS_S; \
  10297. } while (0)
  10298. #define HTT_TX_CREDIT_DELTA_ABS_GET(word) \
  10299. (((word) & HTT_TX_CREDIT_DELTA_ABS_M) >> HTT_TX_CREDIT_DELTA_ABS_S)
  10300. #define HTT_TX_CREDIT_MSG_BYTES 4
  10301. #define HTT_TX_CREDIT_SIGN_BIT_POSITIVE 0x0
  10302. #define HTT_TX_CREDIT_SIGN_BIT_NEGATIVE 0x1
  10303. /**
  10304. * @brief HTT WDI_IPA Operation Response Message
  10305. *
  10306. * @details
  10307. * HTT WDI_IPA Operation Response message is sent by target
  10308. * to host confirming suspend or resume operation.
  10309. * |31 24|23 16|15 8|7 0|
  10310. * |----------------+----------------+----------------+----------------|
  10311. * | op_code | Rsvd | msg_type |
  10312. * |-------------------------------------------------------------------|
  10313. * | Rsvd | Response len |
  10314. * |-------------------------------------------------------------------|
  10315. * | |
  10316. * | Response-type specific info |
  10317. * | |
  10318. * | |
  10319. * |-------------------------------------------------------------------|
  10320. * Header fields:
  10321. * - MSG_TYPE
  10322. * Bits 7:0
  10323. * Purpose: Identifies this as WDI_IPA Operation Response message
  10324. * value: = 0x13
  10325. * - OP_CODE
  10326. * Bits 31:16
  10327. * Purpose: Identifies the operation target is responding to (e.g. TX suspend)
  10328. * value: = enum htt_wdi_ipa_op_code
  10329. * - RSP_LEN
  10330. * Bits 16:0
  10331. * Purpose: length for the response-type specific info
  10332. * value: = length in bytes for response-type specific info
  10333. * For example, if OP_CODE == HTT_WDI_IPA_OPCODE_DBG_STATS, the
  10334. * length value will be sizeof(struct wlan_wdi_ipa_dbg_stats_t).
  10335. */
  10336. PREPACK struct htt_wdi_ipa_op_response_t
  10337. {
  10338. /* DWORD 0: flags and meta-data */
  10339. A_UINT32
  10340. msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
  10341. reserved1: 8,
  10342. op_code: 16;
  10343. A_UINT32
  10344. rsp_len: 16,
  10345. reserved2: 16;
  10346. } POSTPACK;
  10347. #define HTT_WDI_IPA_OP_RESPONSE_SZ 8 /* bytes */
  10348. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M 0xffff0000
  10349. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S 16
  10350. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M 0x0000ffff
  10351. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S 0
  10352. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_GET(_var) \
  10353. (((_var) & HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M) >> HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)
  10354. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_SET(_var, _val) \
  10355. do { \
  10356. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_OP_CODE, _val); \
  10357. ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)); \
  10358. } while (0)
  10359. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_GET(_var) \
  10360. (((_var) & HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M) >> HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)
  10361. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_SET(_var, _val) \
  10362. do { \
  10363. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_RSP_LEN, _val); \
  10364. ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)); \
  10365. } while (0)
  10366. enum htt_phy_mode {
  10367. htt_phy_mode_11a = 0,
  10368. htt_phy_mode_11g = 1,
  10369. htt_phy_mode_11b = 2,
  10370. htt_phy_mode_11g_only = 3,
  10371. htt_phy_mode_11na_ht20 = 4,
  10372. htt_phy_mode_11ng_ht20 = 5,
  10373. htt_phy_mode_11na_ht40 = 6,
  10374. htt_phy_mode_11ng_ht40 = 7,
  10375. htt_phy_mode_11ac_vht20 = 8,
  10376. htt_phy_mode_11ac_vht40 = 9,
  10377. htt_phy_mode_11ac_vht80 = 10,
  10378. htt_phy_mode_11ac_vht20_2g = 11,
  10379. htt_phy_mode_11ac_vht40_2g = 12,
  10380. htt_phy_mode_11ac_vht80_2g = 13,
  10381. htt_phy_mode_11ac_vht80_80 = 14, /* 80+80 */
  10382. htt_phy_mode_11ac_vht160 = 15,
  10383. htt_phy_mode_max,
  10384. };
  10385. /**
  10386. * @brief target -> host HTT channel change indication
  10387. * @details
  10388. * Specify when a channel change occurs.
  10389. * This allows the host to precisely determine which rx frames arrived
  10390. * on the old channel and which rx frames arrived on the new channel.
  10391. *
  10392. *|31 |7 0 |
  10393. *|-------------------------------------------+----------|
  10394. *| reserved | msg type |
  10395. *|------------------------------------------------------|
  10396. *| primary_chan_center_freq_mhz |
  10397. *|------------------------------------------------------|
  10398. *| contiguous_chan1_center_freq_mhz |
  10399. *|------------------------------------------------------|
  10400. *| contiguous_chan2_center_freq_mhz |
  10401. *|------------------------------------------------------|
  10402. *| phy_mode |
  10403. *|------------------------------------------------------|
  10404. *
  10405. * Header fields:
  10406. * - MSG_TYPE
  10407. * Bits 7:0
  10408. * Purpose: identifies this as a htt channel change indication message
  10409. * Value: 0x15
  10410. * - PRIMARY_CHAN_CENTER_FREQ_MHZ
  10411. * Bits 31:0
  10412. * Purpose: identify the (center of the) new 20 MHz primary channel
  10413. * Value: center frequency of the 20 MHz primary channel, in MHz units
  10414. * - CONTIG_CHAN1_CENTER_FREQ_MHZ
  10415. * Bits 31:0
  10416. * Purpose: identify the (center of the) contiguous frequency range
  10417. * comprising the new channel.
  10418. * For example, if the new channel is a 80 MHz channel extending
  10419. * 60 MHz beyond the primary channel, this field would be 30 larger
  10420. * than the primary channel center frequency field.
  10421. * Value: center frequency of the contiguous frequency range comprising
  10422. * the full channel in MHz units
  10423. * (80+80 channels also use the CONTIG_CHAN2 field)
  10424. * - CONTIG_CHAN2_CENTER_FREQ_MHZ
  10425. * Bits 31:0
  10426. * Purpose: Identify the (center of the) 80 MHz extension frequency range
  10427. * within a VHT 80+80 channel.
  10428. * This field is only relevant for VHT 80+80 channels.
  10429. * Value: center frequency of the 80 MHz extension channel in a VHT 80+80
  10430. * channel (arbitrary value for cases besides VHT 80+80)
  10431. * - PHY_MODE
  10432. * Bits 31:0
  10433. * Purpose: specify the PHY channel's type (legacy vs. HT vs. VHT), width,
  10434. * and band
  10435. * Value: htt_phy_mode enum value
  10436. */
  10437. PREPACK struct htt_chan_change_t
  10438. {
  10439. /* DWORD 0: flags and meta-data */
  10440. A_UINT32
  10441. msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
  10442. reserved1: 24;
  10443. A_UINT32 primary_chan_center_freq_mhz;
  10444. A_UINT32 contig_chan1_center_freq_mhz;
  10445. A_UINT32 contig_chan2_center_freq_mhz;
  10446. A_UINT32 phy_mode;
  10447. } POSTPACK;
  10448. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M 0xffffffff
  10449. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S 0
  10450. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M 0xffffffff
  10451. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S 0
  10452. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M 0xffffffff
  10453. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S 0
  10454. #define HTT_CHAN_CHANGE_PHY_MODE_M 0xffffffff
  10455. #define HTT_CHAN_CHANGE_PHY_MODE_S 0
  10456. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_SET(word, value) \
  10457. do { \
  10458. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ, value);\
  10459. (word) |= (value) << HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S; \
  10460. } while (0)
  10461. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_GET(word) \
  10462. (((word) & HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M) \
  10463. >> HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S)
  10464. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_SET(word, value) \
  10465. do { \
  10466. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ, value);\
  10467. (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S; \
  10468. } while (0)
  10469. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_GET(word) \
  10470. (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M) \
  10471. >> HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S)
  10472. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_SET(word, value) \
  10473. do { \
  10474. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ, value);\
  10475. (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S; \
  10476. } while (0)
  10477. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_GET(word) \
  10478. (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M) \
  10479. >> HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S)
  10480. #define HTT_CHAN_CHANGE_PHY_MODE_SET(word, value) \
  10481. do { \
  10482. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PHY_MODE, value);\
  10483. (word) |= (value) << HTT_CHAN_CHANGE_PHY_MODE_S; \
  10484. } while (0)
  10485. #define HTT_CHAN_CHANGE_PHY_MODE_GET(word) \
  10486. (((word) & HTT_CHAN_CHANGE_PHY_MODE_M) \
  10487. >> HTT_CHAN_CHANGE_PHY_MODE_S)
  10488. #define HTT_CHAN_CHANGE_BYTES sizeof(struct htt_chan_change_t)
  10489. /**
  10490. * @brief rx offload packet error message
  10491. *
  10492. * @details
  10493. * HTT_RX_OFLD_PKT_ERR message is sent by target to host to indicate err
  10494. * of target payload like mic err.
  10495. *
  10496. * |31 24|23 16|15 8|7 0|
  10497. * |----------------+----------------+----------------+----------------|
  10498. * | tid | vdev_id | msg_sub_type | msg_type |
  10499. * |-------------------------------------------------------------------|
  10500. * : (sub-type dependent content) :
  10501. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
  10502. * Header fields:
  10503. * - msg_type
  10504. * Bits 7:0
  10505. * Purpose: Identifies this as HTT_RX_OFLD_PKT_ERR message
  10506. * value: 0x16 (HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR)
  10507. * - msg_sub_type
  10508. * Bits 15:8
  10509. * Purpose: Identifies which type of rx error is reported by this message
  10510. * value: htt_rx_ofld_pkt_err_type
  10511. * - vdev_id
  10512. * Bits 23:16
  10513. * Purpose: Identifies which vdev received the erroneous rx frame
  10514. * value:
  10515. * - tid
  10516. * Bits 31:24
  10517. * Purpose: Identifies the traffic type of the rx frame
  10518. * value:
  10519. *
  10520. * - The payload fields used if the sub-type == MIC error are shown below.
  10521. * Note - MIC err is per MSDU, while PN is per MPDU.
  10522. * The FW will discard the whole MPDU if any MSDU within the MPDU is marked
  10523. * with MIC err in A-MSDU case, so FW will send only one HTT message
  10524. * with the PN of this MPDU attached to indicate MIC err for one MPDU
  10525. * instead of sending separate HTT messages for each wrong MSDU within
  10526. * the MPDU.
  10527. *
  10528. * |31 24|23 16|15 8|7 0|
  10529. * |----------------+----------------+----------------+----------------|
  10530. * | Rsvd | key_id | peer_id |
  10531. * |-------------------------------------------------------------------|
  10532. * | receiver MAC addr 31:0 |
  10533. * |-------------------------------------------------------------------|
  10534. * | Rsvd | receiver MAC addr 47:32 |
  10535. * |-------------------------------------------------------------------|
  10536. * | transmitter MAC addr 31:0 |
  10537. * |-------------------------------------------------------------------|
  10538. * | Rsvd | transmitter MAC addr 47:32 |
  10539. * |-------------------------------------------------------------------|
  10540. * | PN 31:0 |
  10541. * |-------------------------------------------------------------------|
  10542. * | Rsvd | PN 47:32 |
  10543. * |-------------------------------------------------------------------|
  10544. * - peer_id
  10545. * Bits 15:0
  10546. * Purpose: identifies which peer is frame is from
  10547. * value:
  10548. * - key_id
  10549. * Bits 23:16
  10550. * Purpose: identifies key_id of rx frame
  10551. * value:
  10552. * - RA_31_0 (receiver MAC addr 31:0)
  10553. * Bits 31:0
  10554. * Purpose: identifies by MAC address which vdev received the frame
  10555. * value: MAC address lower 4 bytes
  10556. * - RA_47_32 (receiver MAC addr 47:32)
  10557. * Bits 15:0
  10558. * Purpose: identifies by MAC address which vdev received the frame
  10559. * value: MAC address upper 2 bytes
  10560. * - TA_31_0 (transmitter MAC addr 31:0)
  10561. * Bits 31:0
  10562. * Purpose: identifies by MAC address which peer transmitted the frame
  10563. * value: MAC address lower 4 bytes
  10564. * - TA_47_32 (transmitter MAC addr 47:32)
  10565. * Bits 15:0
  10566. * Purpose: identifies by MAC address which peer transmitted the frame
  10567. * value: MAC address upper 2 bytes
  10568. * - PN_31_0
  10569. * Bits 31:0
  10570. * Purpose: Identifies pn of rx frame
  10571. * value: PN lower 4 bytes
  10572. * - PN_47_32
  10573. * Bits 15:0
  10574. * Purpose: Identifies pn of rx frame
  10575. * value:
  10576. * TKIP or CCMP: PN upper 2 bytes
  10577. * WAPI: PN bytes 6:5 (bytes 15:7 not included in this message)
  10578. */
  10579. enum htt_rx_ofld_pkt_err_type {
  10580. HTT_RX_OFLD_PKT_ERR_TYPE_NONE = 0,
  10581. HTT_RX_OFLD_PKT_ERR_TYPE_MIC_ERR,
  10582. };
  10583. /* definition for HTT_RX_OFLD_PKT_ERR msg hdr */
  10584. #define HTT_RX_OFLD_PKT_ERR_HDR_BYTES 4
  10585. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M 0x0000ff00
  10586. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S 8
  10587. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_M 0x00ff0000
  10588. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_S 16
  10589. #define HTT_RX_OFLD_PKT_ERR_TID_M 0xff000000
  10590. #define HTT_RX_OFLD_PKT_ERR_TID_S 24
  10591. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_GET(_var) \
  10592. (((_var) & HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M) \
  10593. >> HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)
  10594. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_SET(_var, _val) \
  10595. do { \
  10596. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE, _val); \
  10597. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)); \
  10598. } while (0)
  10599. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_GET(_var) \
  10600. (((_var) & HTT_RX_OFLD_PKT_ERR_VDEV_ID_M) >> HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)
  10601. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_SET(_var, _val) \
  10602. do { \
  10603. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_VDEV_ID, _val); \
  10604. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)); \
  10605. } while (0)
  10606. #define HTT_RX_OFLD_PKT_ERR_TID_GET(_var) \
  10607. (((_var) & HTT_RX_OFLD_PKT_ERR_TID_M) >> HTT_RX_OFLD_PKT_ERR_TID_S)
  10608. #define HTT_RX_OFLD_PKT_ERR_TID_SET(_var, _val) \
  10609. do { \
  10610. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_TID, _val); \
  10611. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_TID_S)); \
  10612. } while (0)
  10613. /* definition for HTT_RX_OFLD_PKT_ERR_MIC_ERR msg sub-type payload */
  10614. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_BYTES 28
  10615. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M 0x0000ffff
  10616. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S 0
  10617. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M 0x00ff0000
  10618. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S 16
  10619. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M 0xffffffff
  10620. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S 0
  10621. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M 0x0000ffff
  10622. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S 0
  10623. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M 0xffffffff
  10624. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S 0
  10625. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M 0x0000ffff
  10626. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S 0
  10627. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M 0xffffffff
  10628. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S 0
  10629. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M 0x0000ffff
  10630. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S 0
  10631. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_GET(_var) \
  10632. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M) >> \
  10633. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)
  10634. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_SET(_var, _val) \
  10635. do { \
  10636. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID, _val); \
  10637. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)); \
  10638. } while (0)
  10639. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_GET(_var) \
  10640. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M) >> \
  10641. HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)
  10642. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_SET(_var, _val) \
  10643. do { \
  10644. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID, _val); \
  10645. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)); \
  10646. } while (0)
  10647. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_GET(_var) \
  10648. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M) >> \
  10649. HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)
  10650. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_SET(_var, _val) \
  10651. do { \
  10652. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0, _val); \
  10653. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)); \
  10654. } while (0)
  10655. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_GET(_var) \
  10656. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M) >> \
  10657. HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)
  10658. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_SET(_var, _val) \
  10659. do { \
  10660. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32, _val); \
  10661. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)); \
  10662. } while (0)
  10663. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_GET(_var) \
  10664. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M) >> \
  10665. HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)
  10666. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_SET(_var, _val) \
  10667. do { \
  10668. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0, _val); \
  10669. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)); \
  10670. } while (0)
  10671. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_GET(_var) \
  10672. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M) >> \
  10673. HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)
  10674. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_SET(_var, _val) \
  10675. do { \
  10676. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32, _val); \
  10677. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)); \
  10678. } while (0)
  10679. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_GET(_var) \
  10680. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M) >> \
  10681. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)
  10682. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_SET(_var, _val) \
  10683. do { \
  10684. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0, _val); \
  10685. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)); \
  10686. } while (0)
  10687. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_GET(_var) \
  10688. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M) >> \
  10689. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)
  10690. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_SET(_var, _val) \
  10691. do { \
  10692. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32, _val); \
  10693. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)); \
  10694. } while (0)
  10695. /**
  10696. * @brief peer rate report message
  10697. *
  10698. * @details
  10699. * HTT_T2H_MSG_TYPE_RATE_REPORT message is sent by target to host to indicate the
  10700. * justified rate of all the peers.
  10701. *
  10702. * |31 24|23 16|15 8|7 0|
  10703. * |----------------+----------------+----------------+----------------|
  10704. * | peer_count | | msg_type |
  10705. * |-------------------------------------------------------------------|
  10706. * : Payload (variant number of peer rate report) :
  10707. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
  10708. * Header fields:
  10709. * - msg_type
  10710. * Bits 7:0
  10711. * Purpose: Identifies this as HTT_T2H_MSG_TYPE_RATE_REPORT message.
  10712. * value: 0x17 (HTT_T2H_MSG_TYPE_RATE_REPORT)
  10713. * - reserved
  10714. * Bits 15:8
  10715. * Purpose:
  10716. * value:
  10717. * - peer_count
  10718. * Bits 31:16
  10719. * Purpose: Specify how many peer rate report elements are present in the payload.
  10720. * value:
  10721. *
  10722. * Payload:
  10723. * There are variant number of peer rate report follow the first 32 bits.
  10724. * The peer rate report is defined as follows.
  10725. *
  10726. * |31 20|19 16|15 0|
  10727. * |-----------------------+---------+---------------------------------|-
  10728. * | reserved | phy | peer_id | \
  10729. * |-------------------------------------------------------------------| -> report #0
  10730. * | rate | /
  10731. * |-----------------------+---------+---------------------------------|-
  10732. * | reserved | phy | peer_id | \
  10733. * |-------------------------------------------------------------------| -> report #1
  10734. * | rate | /
  10735. * |-----------------------+---------+---------------------------------|-
  10736. * | reserved | phy | peer_id | \
  10737. * |-------------------------------------------------------------------| -> report #2
  10738. * | rate | /
  10739. * |-------------------------------------------------------------------|-
  10740. * : :
  10741. * : :
  10742. * : :
  10743. * :-------------------------------------------------------------------:
  10744. *
  10745. * - peer_id
  10746. * Bits 15:0
  10747. * Purpose: identify the peer
  10748. * value:
  10749. * - phy
  10750. * Bits 19:16
  10751. * Purpose: identify which phy is in use
  10752. * value: 0=11b, 1=11a/g, 2=11n, 3=11ac.
  10753. * Please see enum htt_peer_report_phy_type for detail.
  10754. * - reserved
  10755. * Bits 31:20
  10756. * Purpose:
  10757. * value:
  10758. * - rate
  10759. * Bits 31:0
  10760. * Purpose: represent the justified rate of the peer specified by peer_id
  10761. * value:
  10762. */
  10763. enum htt_peer_rate_report_phy_type {
  10764. HTT_PEER_RATE_REPORT_11B = 0,
  10765. HTT_PEER_RATE_REPORT_11A_G,
  10766. HTT_PEER_RATE_REPORT_11N,
  10767. HTT_PEER_RATE_REPORT_11AC,
  10768. };
  10769. #define HTT_PEER_RATE_REPORT_SIZE 8
  10770. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M 0xffff0000
  10771. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S 16
  10772. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_M 0x0000ffff
  10773. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_S 0
  10774. #define HTT_PEER_RATE_REPORT_MSG_PHY_M 0x000f0000
  10775. #define HTT_PEER_RATE_REPORT_MSG_PHY_S 16
  10776. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_GET(_var) \
  10777. (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M) \
  10778. >> HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)
  10779. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_SET(_var, _val) \
  10780. do { \
  10781. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_COUNT, _val); \
  10782. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)); \
  10783. } while (0)
  10784. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_GET(_var) \
  10785. (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_ID_M) \
  10786. >> HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)
  10787. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_SET(_var, _val) \
  10788. do { \
  10789. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_ID, _val); \
  10790. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)); \
  10791. } while (0)
  10792. #define HTT_PEER_RATE_REPORT_MSG_PHY_GET(_var) \
  10793. (((_var) & HTT_PEER_RATE_REPORT_MSG_PHY_M) \
  10794. >> HTT_PEER_RATE_REPORT_MSG_PHY_S)
  10795. #define HTT_PEER_RATE_REPORT_MSG_PHY_SET(_var, _val) \
  10796. do { \
  10797. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PHY, _val); \
  10798. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PHY_S)); \
  10799. } while (0)
  10800. /**
  10801. * @brief HTT_T2H_MSG_TYPE_FLOW_POOL_MAP Message
  10802. *
  10803. * @details
  10804. * HTT_T2H_MSG_TYPE_FLOW_POOL_MAP message is sent by the target when setting up
  10805. * a flow of descriptors.
  10806. *
  10807. * This message is in TLV format and indicates the parameters to be setup a
  10808. * flow in the host. Each entry indicates that a particular flow ID is ready to
  10809. * receive descriptors from a specified pool.
  10810. *
  10811. * The message would appear as follows:
  10812. *
  10813. * |31 24|23 16|15 8|7 0|
  10814. * |----------------+----------------+----------------+----------------|
  10815. * header | reserved | num_flows | msg_type |
  10816. * |-------------------------------------------------------------------|
  10817. * | |
  10818. * : payload :
  10819. * | |
  10820. * |-------------------------------------------------------------------|
  10821. *
  10822. * The header field is one DWORD long and is interpreted as follows:
  10823. * b'0:7 - msg_type: This will be set to HTT_T2H_MSG_TYPE_FLOW_POOL_MAP
  10824. * b'8-15 - num_flows: This will indicate the number of flows being setup in
  10825. * this message
  10826. * b'16-31 - reserved: These bits are reserved for future use
  10827. *
  10828. * Payload:
  10829. * The payload would contain multiple objects of the following structure. Each
  10830. * object represents a flow.
  10831. *
  10832. * |31 24|23 16|15 8|7 0|
  10833. * |----------------+----------------+----------------+----------------|
  10834. * header | reserved | num_flows | msg_type |
  10835. * |-------------------------------------------------------------------|
  10836. * payload0| flow_type |
  10837. * |-------------------------------------------------------------------|
  10838. * | flow_id |
  10839. * |-------------------------------------------------------------------|
  10840. * | reserved0 | flow_pool_id |
  10841. * |-------------------------------------------------------------------|
  10842. * | reserved1 | flow_pool_size |
  10843. * |-------------------------------------------------------------------|
  10844. * | reserved2 |
  10845. * |-------------------------------------------------------------------|
  10846. * payload1| flow_type |
  10847. * |-------------------------------------------------------------------|
  10848. * | flow_id |
  10849. * |-------------------------------------------------------------------|
  10850. * | reserved0 | flow_pool_id |
  10851. * |-------------------------------------------------------------------|
  10852. * | reserved1 | flow_pool_size |
  10853. * |-------------------------------------------------------------------|
  10854. * | reserved2 |
  10855. * |-------------------------------------------------------------------|
  10856. * | . |
  10857. * | . |
  10858. * | . |
  10859. * |-------------------------------------------------------------------|
  10860. *
  10861. * Each payload is 5 DWORDS long and is interpreted as follows:
  10862. * dword0 - b'0:31 - flow_type: This indicates the type of the entity to which
  10863. * this flow is associated. It can be VDEV, peer,
  10864. * or tid (AC). Based on enum htt_flow_type.
  10865. *
  10866. * dword1 - b'0:31 - flow_id: Identifier for the flow corresponding to this
  10867. * object. For flow_type vdev it is set to the
  10868. * vdevid, for peer it is peerid and for tid, it is
  10869. * tid_num.
  10870. *
  10871. * dword2 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being used
  10872. * in the host for this flow
  10873. * b'16:31 - reserved0: This field in reserved for the future. In case
  10874. * we have a hierarchical implementation (HCM) of
  10875. * pools, it can be used to indicate the ID of the
  10876. * parent-pool.
  10877. *
  10878. * dword3 - b'0:15 - flow_pool_size: Size of the pool in number of descriptors.
  10879. * Descriptors for this flow will be
  10880. * allocated from this pool in the host.
  10881. * b'16:31 - reserved1: This field in reserved for the future. In case
  10882. * we have a hierarchical implementation of pools,
  10883. * it can be used to indicate the max number of
  10884. * descriptors in the pool. The b'0:15 can be used
  10885. * to indicate min number of descriptors in the
  10886. * HCM scheme.
  10887. *
  10888. * dword4 - b'0:31 - reserved2: This field in reserved for the future. In case
  10889. * we have a hierarchical implementation of pools,
  10890. * b'0:15 can be used to indicate the
  10891. * priority-based borrowing (PBB) threshold of
  10892. * the flow's pool. The b'16:31 are still left
  10893. * reserved.
  10894. */
  10895. enum htt_flow_type {
  10896. FLOW_TYPE_VDEV = 0,
  10897. /* Insert new flow types above this line */
  10898. };
  10899. PREPACK struct htt_flow_pool_map_payload_t {
  10900. A_UINT32 flow_type;
  10901. A_UINT32 flow_id;
  10902. A_UINT32 flow_pool_id:16,
  10903. reserved0:16;
  10904. A_UINT32 flow_pool_size:16,
  10905. reserved1:16;
  10906. A_UINT32 reserved2;
  10907. } POSTPACK;
  10908. #define HTT_FLOW_POOL_MAP_HEADER_SZ (sizeof(A_UINT32))
  10909. #define HTT_FLOW_POOL_MAP_PAYLOAD_SZ \
  10910. (sizeof(struct htt_flow_pool_map_payload_t))
  10911. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_M 0x0000ff00
  10912. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_S 8
  10913. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_M 0xffffffff
  10914. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_S 0
  10915. #define HTT_FLOW_POOL_MAP_FLOW_ID_M 0xffffffff
  10916. #define HTT_FLOW_POOL_MAP_FLOW_ID_S 0
  10917. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M 0x0000ffff
  10918. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S 0
  10919. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M 0x0000ffff
  10920. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S 0
  10921. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_GET(_var) \
  10922. (((_var) & HTT_FLOW_POOL_MAP_NUM_FLOWS_M) >> HTT_FLOW_POOL_MAP_NUM_FLOWS_S)
  10923. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_GET(_var) \
  10924. (((_var) & HTT_FLOW_POOL_MAP_FLOW_TYPE_M) >> HTT_FLOW_POOL_MAP_FLOW_TYPE_S)
  10925. #define HTT_FLOW_POOL_MAP_FLOW_ID_GET(_var) \
  10926. (((_var) & HTT_FLOW_POOL_MAP_FLOW_ID_M) >> HTT_FLOW_POOL_MAP_FLOW_ID_S)
  10927. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_GET(_var) \
  10928. (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M) >> \
  10929. HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)
  10930. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_GET(_var) \
  10931. (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M) >> \
  10932. HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)
  10933. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_SET(_var, _val) \
  10934. do { \
  10935. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_NUM_FLOWS, _val); \
  10936. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_NUM_FLOWS_S)); \
  10937. } while (0)
  10938. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_SET(_var, _val) \
  10939. do { \
  10940. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_TYPE, _val); \
  10941. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_TYPE_S)); \
  10942. } while (0)
  10943. #define HTT_FLOW_POOL_MAP_FLOW_ID_SET(_var, _val) \
  10944. do { \
  10945. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_ID, _val); \
  10946. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_ID_S)); \
  10947. } while (0)
  10948. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_SET(_var, _val) \
  10949. do { \
  10950. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_ID, _val); \
  10951. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)); \
  10952. } while (0)
  10953. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_SET(_var, _val) \
  10954. do { \
  10955. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE, _val); \
  10956. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)); \
  10957. } while (0)
  10958. /**
  10959. * @brief HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP Message
  10960. *
  10961. * @details
  10962. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP message is sent by the target when tearing
  10963. * down a flow of descriptors.
  10964. * This message indicates that for the flow (whose ID is provided) is wanting
  10965. * to stop receiving descriptors. This flow ID corresponds to the ID of the
  10966. * pool of descriptors from where descriptors are being allocated for this
  10967. * flow. When a flow (and its pool) are unmapped, all the child-pools will also
  10968. * be unmapped by the host.
  10969. *
  10970. * The message would appear as follows:
  10971. *
  10972. * |31 24|23 16|15 8|7 0|
  10973. * |----------------+----------------+----------------+----------------|
  10974. * | reserved0 | msg_type |
  10975. * |-------------------------------------------------------------------|
  10976. * | flow_type |
  10977. * |-------------------------------------------------------------------|
  10978. * | flow_id |
  10979. * |-------------------------------------------------------------------|
  10980. * | reserved1 | flow_pool_id |
  10981. * |-------------------------------------------------------------------|
  10982. *
  10983. * The message is interpreted as follows:
  10984. * dword0 - b'0:7 - msg_type: This will be set to
  10985. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
  10986. * b'8:31 - reserved0: Reserved for future use
  10987. *
  10988. * dword1 - b'0:31 - flow_type: This indicates the type of the entity to which
  10989. * this flow is associated. It can be VDEV, peer,
  10990. * or tid (AC). Based on enum htt_flow_type.
  10991. *
  10992. * dword2 - b'0:31 - flow_id: Identifier for the flow corresponding to this
  10993. * object. For flow_type vdev it is set to the
  10994. * vdevid, for peer it is peerid and for tid, it is
  10995. * tid_num.
  10996. *
  10997. * dword3 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being
  10998. * used in the host for this flow
  10999. * b'16:31 - reserved0: This field in reserved for the future.
  11000. *
  11001. */
  11002. PREPACK struct htt_flow_pool_unmap_t {
  11003. A_UINT32 msg_type:8,
  11004. reserved0:24;
  11005. A_UINT32 flow_type;
  11006. A_UINT32 flow_id;
  11007. A_UINT32 flow_pool_id:16,
  11008. reserved1:16;
  11009. } POSTPACK;
  11010. #define HTT_FLOW_POOL_UNMAP_SZ (sizeof(struct htt_flow_pool_unmap_t))
  11011. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M 0xffffffff
  11012. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S 0
  11013. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_M 0xffffffff
  11014. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_S 0
  11015. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M 0x0000ffff
  11016. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S 0
  11017. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_GET(_var) \
  11018. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M) >> \
  11019. HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)
  11020. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_GET(_var) \
  11021. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_ID_M) >> HTT_FLOW_POOL_UNMAP_FLOW_ID_S)
  11022. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_GET(_var) \
  11023. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M) >> \
  11024. HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)
  11025. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_SET(_var, _val) \
  11026. do { \
  11027. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_TYPE, _val); \
  11028. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)); \
  11029. } while (0)
  11030. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_SET(_var, _val) \
  11031. do { \
  11032. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_ID, _val); \
  11033. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_ID_S)); \
  11034. } while (0)
  11035. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_SET(_var, _val) \
  11036. do { \
  11037. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID, _val); \
  11038. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)); \
  11039. } while (0)
  11040. /**
  11041. * @brief HTT_T2H_MSG_TYPE_SRING_SETUP_DONE Message
  11042. *
  11043. * @details
  11044. * HTT_T2H_MSG_TYPE_SRING_SETUP_DONE message is sent by the target when
  11045. * SRNG ring setup is done
  11046. *
  11047. * This message indicates whether the last setup operation is successful.
  11048. * It will be sent to host when host set respose_required bit in
  11049. * HTT_H2T_MSG_TYPE_SRING_SETUP.
  11050. * The message would appear as follows:
  11051. *
  11052. * |31 24|23 16|15 8|7 0|
  11053. * |--------------- +----------------+----------------+----------------|
  11054. * | setup_status | ring_id | pdev_id | msg_type |
  11055. * |-------------------------------------------------------------------|
  11056. *
  11057. * The message is interpreted as follows:
  11058. * dword0 - b'0:7 - msg_type: This will be set to
  11059. * HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
  11060. * b'8:15 - pdev_id:
  11061. * 0 (for rings at SOC/UMAC level),
  11062. * 1/2/3 mac id (for rings at LMAC level)
  11063. * b'16:23 - ring_id: Identify the ring which is set up
  11064. * More details can be got from enum htt_srng_ring_id
  11065. * b'24:31 - setup_status: Indicate status of setup operation
  11066. * Refer to htt_ring_setup_status
  11067. */
  11068. PREPACK struct htt_sring_setup_done_t {
  11069. A_UINT32 msg_type: 8,
  11070. pdev_id: 8,
  11071. ring_id: 8,
  11072. setup_status: 8;
  11073. } POSTPACK;
  11074. enum htt_ring_setup_status {
  11075. htt_ring_setup_status_ok = 0,
  11076. htt_ring_setup_status_error,
  11077. };
  11078. #define HTT_SRING_SETUP_DONE_SZ (sizeof(struct htt_sring_setup_done_t))
  11079. #define HTT_SRING_SETUP_DONE_PDEV_ID_M 0x0000ff00
  11080. #define HTT_SRING_SETUP_DONE_PDEV_ID_S 8
  11081. #define HTT_SRING_SETUP_DONE_PDEV_ID_GET(_var) \
  11082. (((_var) & HTT_SRING_SETUP_DONE_PDEV_ID_M) >> \
  11083. HTT_SRING_SETUP_DONE_PDEV_ID_S)
  11084. #define HTT_SRING_SETUP_DONE_PDEV_ID_SET(_var, _val) \
  11085. do { \
  11086. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_PDEV_ID, _val); \
  11087. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_PDEV_ID_S)); \
  11088. } while (0)
  11089. #define HTT_SRING_SETUP_DONE_RING_ID_M 0x00ff0000
  11090. #define HTT_SRING_SETUP_DONE_RING_ID_S 16
  11091. #define HTT_SRING_SETUP_DONE_RING_ID_GET(_var) \
  11092. (((_var) & HTT_SRING_SETUP_DONE_RING_ID_M) >> \
  11093. HTT_SRING_SETUP_DONE_RING_ID_S)
  11094. #define HTT_SRING_SETUP_DONE_RING_ID_SET(_var, _val) \
  11095. do { \
  11096. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_RING_ID, _val); \
  11097. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_RING_ID_S)); \
  11098. } while (0)
  11099. #define HTT_SRING_SETUP_DONE_STATUS_M 0xff000000
  11100. #define HTT_SRING_SETUP_DONE_STATUS_S 24
  11101. #define HTT_SRING_SETUP_DONE_STATUS_GET(_var) \
  11102. (((_var) & HTT_SRING_SETUP_DONE_STATUS_M) >> \
  11103. HTT_SRING_SETUP_DONE_STATUS_S)
  11104. #define HTT_SRING_SETUP_DONE_STATUS_SET(_var, _val) \
  11105. do { \
  11106. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_STATUS, _val); \
  11107. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_STATUS_S)); \
  11108. } while (0)
  11109. /**
  11110. * @brief HTT_T2H_MSG_TYPE_MAP_FLOW_INFO Message
  11111. *
  11112. * @details
  11113. * HTT TX map flow entry with tqm flow pointer
  11114. * Sent from firmware to host to add tqm flow pointer in corresponding
  11115. * flow search entry. Flow metadata is replayed back to host as part of this
  11116. * struct to enable host to find the specific flow search entry
  11117. *
  11118. * The message would appear as follows:
  11119. *
  11120. * |31 28|27 18|17 14|13 8|7 0|
  11121. * |-------+------------------------------------------+----------------|
  11122. * | rsvd0 | fse_hsh_idx | msg_type |
  11123. * |-------------------------------------------------------------------|
  11124. * | rsvd1 | tid | peer_id |
  11125. * |-------------------------------------------------------------------|
  11126. * | tqm_flow_pntr_lo |
  11127. * |-------------------------------------------------------------------|
  11128. * | tqm_flow_pntr_hi |
  11129. * |-------------------------------------------------------------------|
  11130. * | fse_meta_data |
  11131. * |-------------------------------------------------------------------|
  11132. *
  11133. * The message is interpreted as follows:
  11134. *
  11135. * dword0 - b'0:7 - msg_type: This will be set to
  11136. * HTT_T2H_MSG_TYPE_MAP_FLOW_INFO
  11137. *
  11138. * dword0 - b'8:27 - fse_hsh_idx: Flow search table index provided by host
  11139. * for this flow entry
  11140. *
  11141. * dword0 - b'28:31 - rsvd0: Reserved for future use
  11142. *
  11143. * dword1 - b'0:13 - peer_id: Software peer id given by host during association
  11144. *
  11145. * dword1 - b'14:17 - tid
  11146. *
  11147. * dword1 - b'18:31 - rsvd1: Reserved for future use
  11148. *
  11149. * dword2 - b'0:31 - tqm_flow_pntr_lo: Lower 32 bits of TQM flow pointer
  11150. *
  11151. * dword3 - b'0:31 - tqm_flow_pntr_hi: Higher 32 bits of TQM flow pointer
  11152. *
  11153. * dword4 - b'0:31 - fse_meta_data: Replay back TX flow search metadata
  11154. * given by host
  11155. */
  11156. PREPACK struct htt_tx_map_flow_info {
  11157. A_UINT32
  11158. msg_type: 8,
  11159. fse_hsh_idx: 20,
  11160. rsvd0: 4;
  11161. A_UINT32
  11162. peer_id: 14,
  11163. tid: 4,
  11164. rsvd1: 14;
  11165. A_UINT32 tqm_flow_pntr_lo;
  11166. A_UINT32 tqm_flow_pntr_hi;
  11167. struct htt_tx_flow_metadata fse_meta_data;
  11168. } POSTPACK;
  11169. /* DWORD 0 */
  11170. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M 0x0fffff00
  11171. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S 8
  11172. /* DWORD 1 */
  11173. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_M 0x00003fff
  11174. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_S 0
  11175. #define HTT_TX_MAP_FLOW_INFO_TID_M 0x0003c000
  11176. #define HTT_TX_MAP_FLOW_INFO_TID_S 14
  11177. /* DWORD 0 */
  11178. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_GET(_var) \
  11179. (((_var) & HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M) >> \
  11180. HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)
  11181. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_SET(_var, _val) \
  11182. do { \
  11183. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX, _val); \
  11184. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)); \
  11185. } while (0)
  11186. /* DWORD 1 */
  11187. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_GET(_var) \
  11188. (((_var) & HTT_TX_MAP_FLOW_INFO_PEER_ID_M) >> \
  11189. HTT_TX_MAP_FLOW_INFO_PEER_ID_S)
  11190. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_SET(_var, _val) \
  11191. do { \
  11192. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_PEER_ID_IDX, _val); \
  11193. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_PEER_ID_S)); \
  11194. } while (0)
  11195. #define HTT_TX_MAP_FLOW_INFO_TID_GET(_var) \
  11196. (((_var) & HTT_TX_MAP_FLOW_INFO_TID_M) >> \
  11197. HTT_TX_MAP_FLOW_INFO_TID_S)
  11198. #define HTT_TX_MAP_FLOW_INFO_TID_SET(_var, _val) \
  11199. do { \
  11200. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_TID_IDX, _val); \
  11201. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_TID_S)); \
  11202. } while (0)
  11203. /*
  11204. * htt_dbg_ext_stats_status -
  11205. * present - The requested stats have been delivered in full.
  11206. * This indicates that either the stats information was contained
  11207. * in its entirety within this message, or else this message
  11208. * completes the delivery of the requested stats info that was
  11209. * partially delivered through earlier STATS_CONF messages.
  11210. * partial - The requested stats have been delivered in part.
  11211. * One or more subsequent STATS_CONF messages with the same
  11212. * cookie value will be sent to deliver the remainder of the
  11213. * information.
  11214. * error - The requested stats could not be delivered, for example due
  11215. * to a shortage of memory to construct a message holding the
  11216. * requested stats.
  11217. * invalid - The requested stat type is either not recognized, or the
  11218. * target is configured to not gather the stats type in question.
  11219. */
  11220. enum htt_dbg_ext_stats_status {
  11221. HTT_DBG_EXT_STATS_STATUS_PRESENT = 0,
  11222. HTT_DBG_EXT_STATS_STATUS_PARTIAL = 1,
  11223. HTT_DBG_EXT_STATS_STATUS_ERROR = 2,
  11224. HTT_DBG_EXT_STATS_STATUS_INVALID = 3,
  11225. };
  11226. /**
  11227. * @brief target -> host ppdu stats upload
  11228. *
  11229. * @details
  11230. * The following field definitions describe the format of the HTT target
  11231. * to host ppdu stats indication message.
  11232. *
  11233. *
  11234. * |31 16|15 12|11 10|9 8|7 0 |
  11235. * |----------------------------------------------------------------------|
  11236. * | payload_size | rsvd |pdev_id|mac_id | msg type |
  11237. * |----------------------------------------------------------------------|
  11238. * | ppdu_id |
  11239. * |----------------------------------------------------------------------|
  11240. * | Timestamp in us |
  11241. * |----------------------------------------------------------------------|
  11242. * | reserved |
  11243. * |----------------------------------------------------------------------|
  11244. * | type-specific stats info |
  11245. * | (see htt_ppdu_stats.h) |
  11246. * |----------------------------------------------------------------------|
  11247. * Header fields:
  11248. * - MSG_TYPE
  11249. * Bits 7:0
  11250. * Purpose: Identifies this is a PPDU STATS indication
  11251. * message.
  11252. * Value: 0x1d
  11253. * - mac_id
  11254. * Bits 9:8
  11255. * Purpose: mac_id of this ppdu_id
  11256. * Value: 0-3
  11257. * - pdev_id
  11258. * Bits 11:10
  11259. * Purpose: pdev_id of this ppdu_id
  11260. * Value: 0-3
  11261. * 0 (for rings at SOC level),
  11262. * 1/2/3 PDEV -> 0/1/2
  11263. * - payload_size
  11264. * Bits 31:16
  11265. * Purpose: total tlv size
  11266. * Value: payload_size in bytes
  11267. */
  11268. #define HTT_T2H_PPDU_STATS_IND_HDR_SIZE 16
  11269. #define HTT_T2H_PPDU_STATS_MAC_ID_M 0x00000300
  11270. #define HTT_T2H_PPDU_STATS_MAC_ID_S 8
  11271. #define HTT_T2H_PPDU_STATS_PDEV_ID_M 0x00000C00
  11272. #define HTT_T2H_PPDU_STATS_PDEV_ID_S 10
  11273. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M 0xFFFF0000
  11274. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S 16
  11275. #define HTT_T2H_PPDU_STATS_PPDU_ID_M 0xFFFFFFFF
  11276. #define HTT_T2H_PPDU_STATS_PPDU_ID_S 0
  11277. #define HTT_T2H_PPDU_STATS_MAC_ID_SET(word, value) \
  11278. do { \
  11279. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_MAC_ID, value); \
  11280. (word) |= (value) << HTT_T2H_PPDU_STATS_MAC_ID_S; \
  11281. } while (0)
  11282. #define HTT_T2H_PPDU_STATS_MAC_ID_GET(word) \
  11283. (((word) & HTT_T2H_PPDU_STATS_MAC_ID_M) >> \
  11284. HTT_T2H_PPDU_STATS_MAC_ID_S)
  11285. #define HTT_T2H_PPDU_STATS_PDEV_ID_SET(word, value) \
  11286. do { \
  11287. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PDEV_ID, value); \
  11288. (word) |= (value) << HTT_T2H_PPDU_STATS_PDEV_ID_S; \
  11289. } while (0)
  11290. #define HTT_T2H_PPDU_STATS_PDEV_ID_GET(word) \
  11291. (((word) & HTT_T2H_PPDU_STATS_PDEV_ID_M) >> \
  11292. HTT_T2H_PPDU_STATS_PDEV_ID_S)
  11293. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_SET(word, value) \
  11294. do { \
  11295. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PAYLOAD_SIZE, value); \
  11296. (word) |= (value) << HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S; \
  11297. } while (0)
  11298. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_GET(word) \
  11299. (((word) & HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M) >> \
  11300. HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S)
  11301. #define HTT_T2H_PPDU_STATS_PPDU_ID_SET(word, value) \
  11302. do { \
  11303. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PPDU_ID, value); \
  11304. (word) |= (value) << HTT_T2H_PPDU_STATS_PPDU_ID_S; \
  11305. } while (0)
  11306. #define HTT_T2H_PPDU_STATS_PPDU_ID_GET(word) \
  11307. (((word) & HTT_T2H_PPDU_STATS_PPDU_ID_M) >> \
  11308. HTT_T2H_PPDU_STATS_PPDU_ID_S)
  11309. /* htt_t2h_ppdu_stats_ind_hdr_t
  11310. * This struct contains the fields within the header of the
  11311. * HTT_T2H_PPDU_STATS_IND message, preceding the type-specific
  11312. * stats info.
  11313. * This struct assumes little-endian layout, and thus is only
  11314. * suitable for use within processors known to be little-endian
  11315. * (such as the target).
  11316. * In contrast, the above macros provide endian-portable methods
  11317. * to get and set the bitfields within this PPDU_STATS_IND header.
  11318. */
  11319. typedef struct {
  11320. A_UINT32 msg_type: 8, /* bits 7:0 */
  11321. mac_id: 2, /* bits 9:8 */
  11322. pdev_id: 2, /* bits 11:10 */
  11323. reserved1: 4, /* bits 15:12 */
  11324. payload_size: 16; /* bits 31:16 */
  11325. A_UINT32 ppdu_id;
  11326. A_UINT32 timestamp_us;
  11327. A_UINT32 reserved2;
  11328. } htt_t2h_ppdu_stats_ind_hdr_t;
  11329. /**
  11330. * @brief target -> host extended statistics upload
  11331. *
  11332. * @details
  11333. * The following field definitions describe the format of the HTT target
  11334. * to host stats upload confirmation message.
  11335. * The message contains a cookie echoed from the HTT host->target stats
  11336. * upload request, which identifies which request the confirmation is
  11337. * for, and a single stats can span over multiple HTT stats indication
  11338. * due to the HTT message size limitation so every HTT ext stats indication
  11339. * will have tag-length-value stats information elements.
  11340. * The tag-length header for each HTT stats IND message also includes a
  11341. * status field, to indicate whether the request for the stat type in
  11342. * question was fully met, partially met, unable to be met, or invalid
  11343. * (if the stat type in question is disabled in the target).
  11344. * A Done bit 1's indicate the end of the of stats info elements.
  11345. *
  11346. *
  11347. * |31 16|15 12|11|10 8|7 5|4 0|
  11348. * |--------------------------------------------------------------|
  11349. * | reserved | msg type |
  11350. * |--------------------------------------------------------------|
  11351. * | cookie LSBs |
  11352. * |--------------------------------------------------------------|
  11353. * | cookie MSBs |
  11354. * |--------------------------------------------------------------|
  11355. * | stats entry length | rsvd | D| S | stat type |
  11356. * |--------------------------------------------------------------|
  11357. * | type-specific stats info |
  11358. * | (see htt_stats.h) |
  11359. * |--------------------------------------------------------------|
  11360. * Header fields:
  11361. * - MSG_TYPE
  11362. * Bits 7:0
  11363. * Purpose: Identifies this is a extended statistics upload confirmation
  11364. * message.
  11365. * Value: 0x1c
  11366. * - COOKIE_LSBS
  11367. * Bits 31:0
  11368. * Purpose: Provide a mechanism to match a target->host stats confirmation
  11369. * message with its preceding host->target stats request message.
  11370. * Value: LSBs of the opaque cookie specified by the host-side requestor
  11371. * - COOKIE_MSBS
  11372. * Bits 31:0
  11373. * Purpose: Provide a mechanism to match a target->host stats confirmation
  11374. * message with its preceding host->target stats request message.
  11375. * Value: MSBs of the opaque cookie specified by the host-side requestor
  11376. *
  11377. * Stats Information Element tag-length header fields:
  11378. * - STAT_TYPE
  11379. * Bits 7:0
  11380. * Purpose: identifies the type of statistics info held in the
  11381. * following information element
  11382. * Value: htt_dbg_ext_stats_type
  11383. * - STATUS
  11384. * Bits 10:8
  11385. * Purpose: indicate whether the requested stats are present
  11386. * Value: htt_dbg_ext_stats_status
  11387. * - DONE
  11388. * Bits 11
  11389. * Purpose:
  11390. * Indicates the completion of the stats entry, this will be the last
  11391. * stats conf HTT segment for the requested stats type.
  11392. * Value:
  11393. * 0 -> the stats retrieval is ongoing
  11394. * 1 -> the stats retrieval is complete
  11395. * - LENGTH
  11396. * Bits 31:16
  11397. * Purpose: indicate the stats information size
  11398. * Value: This field specifies the number of bytes of stats information
  11399. * that follows the element tag-length header.
  11400. * It is expected but not required that this length is a multiple of
  11401. * 4 bytes.
  11402. */
  11403. #define HTT_T2H_EXT_STATS_COOKIE_SIZE 8
  11404. #define HTT_T2H_EXT_STATS_CONF_HDR_SIZE 4
  11405. #define HTT_T2H_EXT_STATS_CONF_TLV_HDR_SIZE 4
  11406. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M 0x000000ff
  11407. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S 0
  11408. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M 0x00000700
  11409. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S 8
  11410. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_M 0x00000800
  11411. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_S 11
  11412. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M 0xffff0000
  11413. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S 16
  11414. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_SET(word, value) \
  11415. do { \
  11416. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_TYPE, value); \
  11417. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S; \
  11418. } while (0)
  11419. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_GET(word) \
  11420. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M) >> \
  11421. HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S)
  11422. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_SET(word, value) \
  11423. do { \
  11424. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_STATUS, value); \
  11425. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S; \
  11426. } while (0)
  11427. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_GET(word) \
  11428. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M) >> \
  11429. HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S)
  11430. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_SET(word, value) \
  11431. do { \
  11432. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_DONE, value); \
  11433. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_DONE_S; \
  11434. } while (0)
  11435. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_GET(word) \
  11436. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_DONE_M) >> \
  11437. HTT_T2H_EXT_STATS_CONF_TLV_DONE_S)
  11438. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_SET(word, value) \
  11439. do { \
  11440. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_LENGTH, value); \
  11441. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S; \
  11442. } while (0)
  11443. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_GET(word) \
  11444. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M) >> \
  11445. HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S)
  11446. typedef enum {
  11447. HTT_PEER_TYPE_DEFAULT = 0, /* Generic/Non-BSS/Self Peer */
  11448. HTT_PEER_TYPE_BSS = 1, /* Peer is BSS Peer entry */
  11449. HTT_PEER_TYPE_TDLS = 2, /* Peer is a TDLS Peer */
  11450. HTT_PEER_TYPE_OCB = 3, /* Peer is a OCB Peer */
  11451. HTT_PEER_TYPE_NAN_DATA = 4, /* Peer is NAN DATA */
  11452. HTT_PEER_TYPE_HOST_MAX = 127, /* Host <-> Target Peer type is assigned up to 127 */
  11453. /* Reserved from 128 - 255 for target internal use.*/
  11454. HTT_PEER_TYPE_ROAMOFFLOAD_TEMP = 128, /* Temporarily created during offload roam */
  11455. } HTT_PEER_TYPE;
  11456. /** macro to convert MAC address from char array to HTT word format */
  11457. #define HTT_CHAR_ARRAY_TO_MAC_ADDR(c_macaddr, phtt_mac_addr) do { \
  11458. (phtt_mac_addr)->mac_addr31to0 = \
  11459. (((c_macaddr)[0] << 0) | \
  11460. ((c_macaddr)[1] << 8) | \
  11461. ((c_macaddr)[2] << 16) | \
  11462. ((c_macaddr)[3] << 24)); \
  11463. (phtt_mac_addr)->mac_addr47to32 = ((c_macaddr)[4] | ((c_macaddr)[5] << 8));\
  11464. } while (0)
  11465. /**
  11466. * @brief target -> host monitor mac header indication message
  11467. *
  11468. * @details
  11469. * The following diagram shows the format of the monitor mac header message
  11470. * sent from the target to the host.
  11471. * This message is primarily sent when promiscuous rx mode is enabled.
  11472. * One message is sent per rx PPDU.
  11473. *
  11474. * |31 24|23 16|15 8|7 0|
  11475. * |-------------------------------------------------------------|
  11476. * | peer_id | reserved0 | msg_type |
  11477. * |-------------------------------------------------------------|
  11478. * | reserved1 | num_mpdu |
  11479. * |-------------------------------------------------------------|
  11480. * | struct hw_rx_desc |
  11481. * | (see wal_rx_desc.h) |
  11482. * |-------------------------------------------------------------|
  11483. * | struct ieee80211_frame_addr4 |
  11484. * | (see ieee80211_defs.h) |
  11485. * |-------------------------------------------------------------|
  11486. * | struct ieee80211_frame_addr4 |
  11487. * | (see ieee80211_defs.h) |
  11488. * |-------------------------------------------------------------|
  11489. * | ...... |
  11490. * |-------------------------------------------------------------|
  11491. *
  11492. * Header fields:
  11493. * - msg_type
  11494. * Bits 7:0
  11495. * Purpose: Identifies this is a monitor mac header indication message.
  11496. * Value: 0x20
  11497. * - peer_id
  11498. * Bits 31:16
  11499. * Purpose: Software peer id given by host during association,
  11500. * During promiscuous mode, the peer ID will be invalid (0xFF)
  11501. * for rx PPDUs received from unassociated peers.
  11502. * Value: peer ID (for associated peers) or 0xFF (for unassociated peers)
  11503. * - num_mpdu
  11504. * Bits 15:0
  11505. * Purpose: The number of MPDU frame headers (struct ieee80211_frame_addr4)
  11506. * delivered within the message.
  11507. * Value: 1 to 32
  11508. * num_mpdu is limited to a maximum value of 32, due to buffer
  11509. * size limits. For PPDUs with more than 32 MPDUs, only the
  11510. * ieee80211_frame_addr4 headers from the first 32 MPDUs within
  11511. * the PPDU will be provided.
  11512. */
  11513. #define HTT_T2H_MONITOR_MAC_HEADER_IND_HDR_SIZE 8
  11514. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M 0xFFFF0000
  11515. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S 16
  11516. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M 0x0000FFFF
  11517. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S 0
  11518. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_SET(word, value) \
  11519. do { \
  11520. HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_PEER_ID, value); \
  11521. (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S; \
  11522. } while (0)
  11523. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_GET(word) \
  11524. (((word) & HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M) >> \
  11525. HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S)
  11526. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_SET(word, value) \
  11527. do { \
  11528. HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU, value); \
  11529. (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S; \
  11530. } while (0)
  11531. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_GET(word) \
  11532. (((word) & HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M) >> \
  11533. HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S)
  11534. /**
  11535. * @brief HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE Message
  11536. *
  11537. * @details
  11538. * HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE message is sent by the target when
  11539. * the flow pool associated with the specified ID is resized
  11540. *
  11541. * The message would appear as follows:
  11542. *
  11543. * |31 16|15 8|7 0|
  11544. * |---------------------------------+----------------+----------------|
  11545. * | reserved0 | Msg type |
  11546. * |-------------------------------------------------------------------|
  11547. * | flow pool new size | flow pool ID |
  11548. * |-------------------------------------------------------------------|
  11549. *
  11550. * The message is interpreted as follows:
  11551. * b'0:7 - msg_type: This will be set to
  11552. * HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE
  11553. *
  11554. * b'0:15 - flow pool ID: Existing flow pool ID
  11555. *
  11556. * b'16:31 - flow pool new size: new pool size for exisiting flow pool ID
  11557. *
  11558. */
  11559. PREPACK struct htt_flow_pool_resize_t {
  11560. A_UINT32 msg_type:8,
  11561. reserved0:24;
  11562. A_UINT32 flow_pool_id:16,
  11563. flow_pool_new_size:16;
  11564. } POSTPACK;
  11565. #define HTT_FLOW_POOL_RESIZE_SZ (sizeof(struct htt_flow_pool_resize_t))
  11566. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M 0x0000ffff
  11567. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S 0
  11568. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M 0xffff0000
  11569. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S 16
  11570. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_GET(_var) \
  11571. (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M) >> \
  11572. HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)
  11573. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_SET(_var, _val) \
  11574. do { \
  11575. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID, _val); \
  11576. ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)); \
  11577. } while (0)
  11578. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_GET(_var) \
  11579. (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M) >> \
  11580. HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)
  11581. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_SET(_var, _val) \
  11582. do { \
  11583. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE, _val); \
  11584. ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)); \
  11585. } while (0)
  11586. /**
  11587. * @brief host -> target channel change message
  11588. *
  11589. * @details
  11590. * the meesage is generated by FW every time FW changes channel. This will be used by host mainly
  11591. * to associate RX frames to correct channel they were received on.
  11592. * The following field definitions describe the format of the HTT target
  11593. * to host channel change message.
  11594. * |31 16|15 8|7 5|4 0|
  11595. * |------------------------------------------------------------|
  11596. * | reserved | MSG_TYPE |
  11597. * |------------------------------------------------------------|
  11598. * | CHAN_MHZ |
  11599. * |------------------------------------------------------------|
  11600. * | BAND_CENTER_FREQ1 |
  11601. * |------------------------------------------------------------|
  11602. * | BAND_CENTER_FREQ2 |
  11603. * |------------------------------------------------------------|
  11604. * | CHAN_PHY_MODE |
  11605. * |------------------------------------------------------------|
  11606. * Header fields:
  11607. * - MSG_TYPE
  11608. * Bits 7:0
  11609. * Value: 0xf
  11610. * - CHAN_MHZ
  11611. * Bits 31:0
  11612. * Purpose: frequency of the primary 20mhz channel.
  11613. * - BAND_CENTER_FREQ1
  11614. * Bits 31:0
  11615. * Purpose: centre frequency of the full channel.
  11616. * - BAND_CENTER_FREQ2
  11617. * Bits 31:0
  11618. * Purpose: centre frequency2 of the channel. is only valid for 11acvht 80plus80.
  11619. * - CHAN_PHY_MODE
  11620. * Bits 31:0
  11621. * Purpose: phy mode of the channel.
  11622. */
  11623. PREPACK struct htt_chan_change_msg {
  11624. A_UINT32 chan_mhz; /* frequency in mhz */
  11625. A_UINT32 band_center_freq1; /* Center frequency 1 in MHz*/
  11626. A_UINT32 band_center_freq2; /* Center frequency 2 in MHz - valid only for 11acvht 80plus80 mode*/
  11627. A_UINT32 chan_mode; /* WLAN_PHY_MODE of the channel defined in wlan_defs.h */
  11628. } POSTPACK;
  11629. #define HTT_CFR_CAPTURE_MAGIC_PATTERN 0xCCCCCCCC
  11630. #define HTT_CFR_CAPTURE_READ_INDEX_OFFSET 0 /* bytes */
  11631. #define HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES 4
  11632. #define HTT_CFR_CAPTURE_WRITE_INDEX_OFFSET /* bytes */ \
  11633. (HTT_CFR_CAPTURE_READ_INDEX_OFFSET + HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES)
  11634. #define HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES 4
  11635. #define HTT_CFR_CAPTURE_SIZEOF_MAGIC_PATTERN_BYTES 4
  11636. /*
  11637. * The read and write indices point to the data within the host buffer.
  11638. * Because the first 4 bytes of the host buffer is used for the read index and
  11639. * the next 4 bytes for the write index, the data itself starts at offset 8.
  11640. * The read index and write index are the byte offsets from the base of the
  11641. * meta-data buffer, and thus have a minimum value of 8 rather than 0.
  11642. * Refer the ASCII text picture below.
  11643. */
  11644. #define HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX \
  11645. (HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES + \
  11646. HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES)
  11647. /*
  11648. ***************************************************************************
  11649. *
  11650. * Layout when CFR capture message type is 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
  11651. *
  11652. ***************************************************************************
  11653. *
  11654. * The memory allocated by WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID is used
  11655. * in the below format. The HTT message 'htt_cfr_dump_compl_ind' is sent by
  11656. * FW to Host whenever a CFR capture (CFR data1 or CFR data2 etc.,) is
  11657. * written into the Host memory region mentioned below.
  11658. *
  11659. * Read index is updated by the Host. At any point of time, the read index will
  11660. * indicate the index that will next be read by the Host. The read index is
  11661. * in units of bytes offset from the base of the meta-data buffer.
  11662. *
  11663. * Write index is updated by the FW. At any point of time, the write index will
  11664. * indicate from where the FW can start writing any new data. The write index is
  11665. * in units of bytes offset from the base of the meta-data buffer.
  11666. *
  11667. * If the Host is not fast enough in reading the CFR data, any new capture data
  11668. * would be dropped if there is no space left to write the new captures.
  11669. *
  11670. * The last 4 bytes of the memory region will have the magic pattern
  11671. * HTT_CFR_CAPTURE_MAGIC_PATTERN. This can be used to ensure that the FW does
  11672. * not overrun the host buffer.
  11673. *
  11674. * ,--------------------. read and write indices store the
  11675. * | | byte offset from the base of the
  11676. * | ,--------+--------. meta-data buffer to the next
  11677. * | | | | location within the data buffer
  11678. * | | v v that will be read / written
  11679. * ************************************************************************
  11680. * * Read * Write * * Magic *
  11681. * * index * index * CFR data1 ...... CFR data N * pattern *
  11682. * * (4 bytes) * (4 bytes) * * (4 bytes)*
  11683. * ************************************************************************
  11684. * |<---------- data buffer ---------->|
  11685. *
  11686. * |<----------------- meta-data buffer allocated in Host ----------------|
  11687. *
  11688. * Note:
  11689. * - Considering the 4 bytes needed to store the Read index (R) and the
  11690. * Write index (W), the initial value is as follows:
  11691. * R = W = HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX
  11692. * - Buffer empty condition:
  11693. * R = W
  11694. *
  11695. * Regarding CFR data format:
  11696. * --------------------------
  11697. *
  11698. * Each CFR tone is stored in HW as 16-bits with the following format:
  11699. * {bits[15:12], bits[11:6], bits[5:0]} =
  11700. * {unsigned exponent (4 bits),
  11701. * signed mantissa_real (6 bits),
  11702. * signed mantissa_imag (6 bits)}
  11703. *
  11704. * CFR_real = mantissa_real * 2^(exponent-5)
  11705. * CFR_imag = mantissa_imag * 2^(exponent-5)
  11706. *
  11707. *
  11708. * The CFR data is written to the 16-bit unsigned output array (buff) in
  11709. * ascending tone order. For example, the Legacy20 CFR is output as follows:
  11710. *
  11711. * buff[0]: [CFR_exp[-26], CFR_mant_real[-26], CFR_mant_imag[-26]]
  11712. * buff[1]: [CFR_exp[-25], CFR_mant_real[-25], CFR_mant_imag[-25]]
  11713. * .
  11714. * .
  11715. * .
  11716. * buff[N-2]: [CFR_exp[25], CFR_mant_real[25], CFR_mant_imag[25]]
  11717. * buff[N-1]: [CFR_exp[26], CFR_mant_real[26], CFR_mant_imag[26]]
  11718. */
  11719. /* Bandwidth of peer CFR captures */
  11720. typedef enum {
  11721. HTT_PEER_CFR_CAPTURE_BW_20MHZ = 0,
  11722. HTT_PEER_CFR_CAPTURE_BW_40MHZ = 1,
  11723. HTT_PEER_CFR_CAPTURE_BW_80MHZ = 2,
  11724. HTT_PEER_CFR_CAPTURE_BW_160MHZ = 3,
  11725. HTT_PEER_CFR_CAPTURE_BW_80_80MHZ = 4,
  11726. HTT_PEER_CFR_CAPTURE_BW_MAX,
  11727. } HTT_PEER_CFR_CAPTURE_BW;
  11728. /* Mode of the peer CFR captures. The type of RX frame for which the CFR
  11729. * was captured
  11730. */
  11731. typedef enum {
  11732. HTT_PEER_CFR_CAPTURE_MODE_LEGACY = 0,
  11733. HTT_PEER_CFR_CAPTURE_MODE_DUP_LEGACY = 1,
  11734. HTT_PEER_CFR_CAPTURE_MODE_HT = 2,
  11735. HTT_PEER_CFR_CAPTURE_MODE_VHT = 3,
  11736. HTT_PEER_CFR_CAPTURE_MODE_MAX,
  11737. } HTT_PEER_CFR_CAPTURE_MODE;
  11738. typedef enum {
  11739. /* This message type is currently used for the below purpose:
  11740. *
  11741. * - capture_method = WMI_PEER_CFR_CAPTURE_METHOD_NULL_FRAME in the
  11742. * wmi_peer_cfr_capture_cmd.
  11743. * If payload_present bit is set to 0 then the associated memory region
  11744. * gets allocated through WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID.
  11745. * If payload_present bit is set to 1 then CFR dump is part of the HTT
  11746. * message; the CFR dump will be present at the end of the message,
  11747. * after the chan_phy_mode.
  11748. */
  11749. HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 = 0x1,
  11750. /* Always keep this last */
  11751. HTT_PEER_CFR_CAPTURE_MSG_TYPE_MAX,
  11752. } HTT_PEER_CFR_CAPTURE_MSG_TYPE;
  11753. /**
  11754. * @brief target -> host CFR dump completion indication message definition
  11755. * htt_cfr_dump_compl_ind when the version is HTT_PEER_CFR_CAPTURE_MSG_TYPE_1.
  11756. *
  11757. * @details
  11758. * The following diagram shows the format of the Channel Frequency Response
  11759. * (CFR) dump completion indication. This inidcation is sent to the Host when
  11760. * the channel capture of a peer is copied by Firmware into the Host memory
  11761. *
  11762. * **************************************************************************
  11763. *
  11764. * Message format when the CFR capture message type is
  11765. * 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
  11766. *
  11767. * **************************************************************************
  11768. *
  11769. * |31 16|15 |8|7 0|
  11770. * |----------------------------------------------------------------|
  11771. * header: | reserved |P| msg_type |
  11772. * word 0 | | | |
  11773. * |----------------------------------------------------------------|
  11774. * payload: | cfr_capture_msg_type |
  11775. * word 1 | |
  11776. * |----------------------------------------------------------------|
  11777. * | vdev_id | captype | chbw | sts | mode | capbw |S| req_id |
  11778. * word 2 | | | | | | | | |
  11779. * |----------------------------------------------------------------|
  11780. * | mac_addr31to0 |
  11781. * word 3 | |
  11782. * |----------------------------------------------------------------|
  11783. * | unused / reserved | mac_addr47to32 |
  11784. * word 4 | | |
  11785. * |----------------------------------------------------------------|
  11786. * | index |
  11787. * word 5 | |
  11788. * |----------------------------------------------------------------|
  11789. * | length |
  11790. * word 6 | |
  11791. * |----------------------------------------------------------------|
  11792. * | timestamp |
  11793. * word 7 | |
  11794. * |----------------------------------------------------------------|
  11795. * | counter |
  11796. * word 8 | |
  11797. * |----------------------------------------------------------------|
  11798. * | chan_mhz |
  11799. * word 9 | |
  11800. * |----------------------------------------------------------------|
  11801. * | band_center_freq1 |
  11802. * word 10 | |
  11803. * |----------------------------------------------------------------|
  11804. * | band_center_freq2 |
  11805. * word 11 | |
  11806. * |----------------------------------------------------------------|
  11807. * | chan_phy_mode |
  11808. * word 12 | |
  11809. * |----------------------------------------------------------------|
  11810. * where,
  11811. * P - payload present bit (payload_present explained below)
  11812. * req_id - memory request id (mem_req_id explained below)
  11813. * S - status field (status explained below)
  11814. * capbw - capture bandwidth (capture_bw explained below)
  11815. * mode - mode of capture (mode explained below)
  11816. * sts - space time streams (sts_count explained below)
  11817. * chbw - channel bandwidth (channel_bw explained below)
  11818. * captype - capture type (cap_type explained below)
  11819. *
  11820. * The following field definitions describe the format of the CFR dump
  11821. * completion indication sent from the target to the host
  11822. *
  11823. * Header fields:
  11824. *
  11825. * Word 0
  11826. * - msg_type
  11827. * Bits 7:0
  11828. * Purpose: Identifies this as CFR TX completion indication
  11829. * Value: HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
  11830. * - payload_present
  11831. * Bit 8
  11832. * Purpose: Identifies how CFR data is sent to host
  11833. * Value: 0 - If CFR Payload is written to host memory
  11834. * 1 - If CFR Payload is sent as part of HTT message
  11835. * (This is the requirement for SDIO/USB where it is
  11836. * not possible to write CFR data to host memory)
  11837. * - reserved
  11838. * Bits 31:9
  11839. * Purpose: Reserved
  11840. * Value: 0
  11841. *
  11842. * Payload fields:
  11843. *
  11844. * Word 1
  11845. * - cfr_capture_msg_type
  11846. * Bits 31:0
  11847. * Purpose: Contains the type of the message HTT_PEER_CFR_CAPTURE_MSG_TYPE
  11848. * to specify the format used for the remainder of the message
  11849. * Value: HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  11850. * (currently only MSG_TYPE_1 is defined)
  11851. *
  11852. * Word 2
  11853. * - mem_req_id
  11854. * Bits 6:0
  11855. * Purpose: Contain the mem request id of the region where the CFR capture
  11856. * has been stored - of type WMI_HOST_MEM_REQ_ID
  11857. * Value: WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID (if payload_present is 1,
  11858. this value is invalid)
  11859. * - status
  11860. * Bit 7
  11861. * Purpose: Boolean value carrying the status of the CFR capture of the peer
  11862. * Value: 1 (True) - Successful; 0 (False) - Not successful
  11863. * - capture_bw
  11864. * Bits 10:8
  11865. * Purpose: Carry the bandwidth of the CFR capture
  11866. * Value: Bandwidth of the CFR capture of type HTT_PEER_CFR_CAPTURE_BW
  11867. * - mode
  11868. * Bits 13:11
  11869. * Purpose: Carry the mode of the rx frame for which the CFR was captured
  11870. * Value: Mode of the CFR capture of type HTT_PEER_CFR_CAPTURE_MODE
  11871. * - sts_count
  11872. * Bits 16:14
  11873. * Purpose: Carry the number of space time streams
  11874. * Value: Number of space time streams
  11875. * - channel_bw
  11876. * Bits 19:17
  11877. * Purpose: Carry the bandwidth of the channel of the vdev performing the
  11878. * measurement
  11879. * Value: Bandwidth of the channel (of type HTT_PEER_CFR_CAPTURE_BW)
  11880. * - cap_type
  11881. * Bits 23:20
  11882. * Purpose: Carry the type of the capture
  11883. * Value: Capture type (of type WMI_PEER_CFR_CAPTURE_METHOD)
  11884. * - vdev_id
  11885. * Bits 31:24
  11886. * Purpose: Carry the virtual device id
  11887. * Value: vdev ID
  11888. *
  11889. * Word 3
  11890. * - mac_addr31to0
  11891. * Bits 31:0
  11892. * Purpose: Contain the bits 31:0 of the peer MAC address
  11893. * Value: Bits 31:0 of the peer MAC address
  11894. *
  11895. * Word 4
  11896. * - mac_addr47to32
  11897. * Bits 15:0
  11898. * Purpose: Contain the bits 47:32 of the peer MAC address
  11899. * Value: Bits 47:32 of the peer MAC address
  11900. *
  11901. * Word 5
  11902. * - index
  11903. * Bits 31:0
  11904. * Purpose: Contain the index at which this CFR dump was written in the Host
  11905. * allocated memory. This index is the number of bytes from the base address.
  11906. * Value: Index position
  11907. *
  11908. * Word 6
  11909. * - length
  11910. * Bits 31:0
  11911. * Purpose: Carry the length of the CFR capture of the peer, in bytes
  11912. * Value: Length of the CFR capture of the peer
  11913. *
  11914. * Word 7
  11915. * - timestamp
  11916. * Bits 31:0
  11917. * Purpose: Carry the time at which the CFR was captured in the hardware. The
  11918. * clock used for this timestamp is private to the target and not visible to
  11919. * the host i.e., Host can interpret only the relative timestamp deltas from
  11920. * one message to the next, but can't interpret the absolute timestamp from a
  11921. * single message.
  11922. * Value: Timestamp in microseconds
  11923. *
  11924. * Word 8
  11925. * - counter
  11926. * Bits 31:0
  11927. * Purpose: Carry the count of the current CFR capture from FW. This is
  11928. * helpful to identify any drops in FW in any scenario (e.g., lack of space
  11929. * in host memory)
  11930. * Value: Count of the current CFR capture
  11931. *
  11932. * Word 9
  11933. * - chan_mhz
  11934. * Bits 31:0
  11935. * Purpose: Carry the primary 20 MHz channel frequency in MHz of the VDEV
  11936. * Value: Primary 20 channel frequency
  11937. *
  11938. * Word 10
  11939. * - band_center_freq1
  11940. * Bits 31:0
  11941. * Purpose: Carry the center frequency 1 in MHz of the VDEV
  11942. * Value: Center frequency 1 in MHz
  11943. *
  11944. * Word 11
  11945. * - band_center_freq2
  11946. * Bits 31:0
  11947. * Purpose: Carry the center frequency 2 in MHz. valid only for 11acvht of
  11948. * the VDEV
  11949. * 80plus80 mode
  11950. * Value: Center frequency 2 in MHz
  11951. *
  11952. * Word 12
  11953. * - chan_phy_mode
  11954. * Bits 31:0
  11955. * Purpose: Carry the phy mode of the channel, of the VDEV
  11956. * Value: WLAN_PHY_MODE of the channel defined in wlan_defs.h
  11957. */
  11958. PREPACK struct htt_cfr_dump_ind_type_1 {
  11959. A_UINT32 mem_req_id:7,
  11960. status:1,
  11961. capture_bw:3,
  11962. mode:3,
  11963. sts_count:3,
  11964. channel_bw:3,
  11965. cap_type:4,
  11966. vdev_id:8;
  11967. htt_mac_addr addr;
  11968. A_UINT32 index;
  11969. A_UINT32 length;
  11970. A_UINT32 timestamp;
  11971. A_UINT32 counter;
  11972. struct htt_chan_change_msg chan;
  11973. } POSTPACK;
  11974. PREPACK struct htt_cfr_dump_compl_ind {
  11975. A_UINT32 msg_type; /* HTT_PEER_CFR_CAPTURE_MSG_TYPE */
  11976. union {
  11977. /* Message format when msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 */
  11978. struct htt_cfr_dump_ind_type_1 htt_cfr_dump_compl_ind_type_1;
  11979. /* If there is a need to change the memory layout and its associated
  11980. * HTT indication format, a new CFR capture message type can be
  11981. * introduced and added into this union.
  11982. */
  11983. };
  11984. } POSTPACK;
  11985. /*
  11986. * Get / set macros for the bit fields within WORD-1 of htt_cfr_dump_compl_ind,
  11987. * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  11988. */
  11989. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M 0x00000100
  11990. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S 8
  11991. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_SET(word, value) \
  11992. do { \
  11993. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID, value); \
  11994. (word) |= (value) << HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S; \
  11995. } while(0)
  11996. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_GET(word) \
  11997. (((word) & HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M) >> \
  11998. HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S)
  11999. /*
  12000. * Get / set macros for the bit fields within WORD-2 of htt_cfr_dump_compl_ind,
  12001. * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  12002. */
  12003. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M 0X0000007F
  12004. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S 0
  12005. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_M 0X00000080
  12006. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_S 7
  12007. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M 0X00000700
  12008. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S 8
  12009. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_M 0X00003800
  12010. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_S 11
  12011. #define HTT_T2H_CFR_DUMP_TYPE1_STS_M 0X0001C000
  12012. #define HTT_T2H_CFR_DUMP_TYPE1_STS_S 14
  12013. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M 0X000E0000
  12014. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S 17
  12015. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M 0X00F00000
  12016. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S 20
  12017. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M 0XFF000000
  12018. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S 24
  12019. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_SET(word, value) \
  12020. do { \
  12021. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID, value); \
  12022. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S; \
  12023. } while (0)
  12024. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_GET(word) \
  12025. (((word) & HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M) >> \
  12026. HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S)
  12027. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_SET(word, value) \
  12028. do { \
  12029. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STATUS, value); \
  12030. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STATUS_S; \
  12031. } while (0)
  12032. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_GET(word) \
  12033. (((word) & HTT_T2H_CFR_DUMP_TYPE1_STATUS_M) >> \
  12034. HTT_T2H_CFR_DUMP_TYPE1_STATUS_S)
  12035. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_SET(word, value) \
  12036. do { \
  12037. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_BW, value); \
  12038. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S; \
  12039. } while (0)
  12040. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_GET(word) \
  12041. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M) >> \
  12042. HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S)
  12043. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_SET(word, value) \
  12044. do { \
  12045. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MODE, value); \
  12046. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MODE_S; \
  12047. } while (0)
  12048. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_GET(word) \
  12049. (((word) & HTT_T2H_CFR_DUMP_TYPE1_MODE_M) >> \
  12050. HTT_T2H_CFR_DUMP_TYPE1_MODE_S)
  12051. #define HTT_T2H_CFR_DUMP_TYPE1_STS_SET(word, value) \
  12052. do { \
  12053. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STS, value); \
  12054. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STS_S; \
  12055. } while (0)
  12056. #define HTT_T2H_CFR_DUMP_TYPE1_STS_GET(word) \
  12057. (((word) & HTT_T2H_CFR_DUMP_TYPE1_STS_M) >> \
  12058. HTT_T2H_CFR_DUMP_TYPE1_STS_S)
  12059. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_SET(word, value) \
  12060. do { \
  12061. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW, value); \
  12062. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S; \
  12063. } while (0)
  12064. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_GET(word) \
  12065. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M) >> \
  12066. HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S)
  12067. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_SET(word, value) \
  12068. do { \
  12069. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE, value); \
  12070. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S; \
  12071. } while (0)
  12072. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_GET(word) \
  12073. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M) >> \
  12074. HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S)
  12075. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_SET(word, value) \
  12076. do { \
  12077. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID, value); \
  12078. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S; \
  12079. } while (0)
  12080. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_GET(word) \
  12081. (((word) & HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M) >> \
  12082. HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S)
  12083. /**
  12084. * @brief target -> host peer (PPDU) stats message
  12085. * HTT_T2H_MSG_TYPE_PEER_STATS_IND
  12086. * @details
  12087. * This message is generated by FW when FW is sending stats to host
  12088. * about one or more PPDUs that the FW has transmitted to one or more peers.
  12089. * This message is sent autonomously by the target rather than upon request
  12090. * by the host.
  12091. * The following field definitions describe the format of the HTT target
  12092. * to host peer stats indication message.
  12093. *
  12094. * The HTT_T2H PPDU_STATS_IND message has a header followed by one
  12095. * or more PPDU stats records.
  12096. * Each PPDU stats record uses a htt_tx_ppdu_stats_info TLV.
  12097. * If the details of N PPDUS are sent in one PEER_STATS_IND message,
  12098. * then the message would start with the
  12099. * header, followed by N htt_tx_ppdu_stats_info structures, as depicted
  12100. * below.
  12101. *
  12102. * |31 16|15|14|13 11|10 9|8|7 0|
  12103. * |-------------------------------------------------------------|
  12104. * | reserved |MSG_TYPE |
  12105. * |-------------------------------------------------------------|
  12106. * rec 0 | TLV header |
  12107. * rec 0 |-------------------------------------------------------------|
  12108. * rec 0 | ppdu successful bytes |
  12109. * rec 0 |-------------------------------------------------------------|
  12110. * rec 0 | ppdu retry bytes |
  12111. * rec 0 |-------------------------------------------------------------|
  12112. * rec 0 | ppdu failed bytes |
  12113. * rec 0 |-------------------------------------------------------------|
  12114. * rec 0 | peer id | S|SG| BW | BA |A|rate code|
  12115. * rec 0 |-------------------------------------------------------------|
  12116. * rec 0 | retried MSDUs | successful MSDUs |
  12117. * rec 0 |-------------------------------------------------------------|
  12118. * rec 0 | TX duration | failed MSDUs |
  12119. * rec 0 |-------------------------------------------------------------|
  12120. * ...
  12121. * |-------------------------------------------------------------|
  12122. * rec N | TLV header |
  12123. * rec N |-------------------------------------------------------------|
  12124. * rec N | ppdu successful bytes |
  12125. * rec N |-------------------------------------------------------------|
  12126. * rec N | ppdu retry bytes |
  12127. * rec N |-------------------------------------------------------------|
  12128. * rec N | ppdu failed bytes |
  12129. * rec N |-------------------------------------------------------------|
  12130. * rec N | peer id | S|SG| BW | BA |A|rate code|
  12131. * rec N |-------------------------------------------------------------|
  12132. * rec N | retried MSDUs | successful MSDUs |
  12133. * rec N |-------------------------------------------------------------|
  12134. * rec N | TX duration | failed MSDUs |
  12135. * rec N |-------------------------------------------------------------|
  12136. *
  12137. * where:
  12138. * A = is A-MPDU flag
  12139. * BA = block-ack failure flags
  12140. * BW = bandwidth spec
  12141. * SG = SGI enabled spec
  12142. * S = skipped rate ctrl
  12143. * One htt_tx_ppdu_stats_info instance will have stats for one PPDU
  12144. *
  12145. * Header
  12146. * ------
  12147. * dword0 - b'0:7 - msg_type : HTT_T2H_MSG_TYPE_PEER_STATS_IND
  12148. * dword0 - b'8:31 - reserved : Reserved for future use
  12149. *
  12150. * payload include below peer_stats information
  12151. * --------------------------------------------
  12152. * @TLV : HTT_PPDU_STATS_INFO_TLV
  12153. * @tx_success_bytes : total successful bytes in the PPDU.
  12154. * @tx_retry_bytes : total retried bytes in the PPDU.
  12155. * @tx_failed_bytes : total failed bytes in the PPDU.
  12156. * @tx_ratecode : rate code used for the PPDU.
  12157. * @is_ampdu : Indicates PPDU is AMPDU or not.
  12158. * @ba_ack_failed : BA/ACK failed for this PPDU
  12159. * b00 -> BA received
  12160. * b01 -> BA failed once
  12161. * b10 -> BA failed twice, when HW retry is enabled.
  12162. * @bw : BW
  12163. * b00 -> 20 MHz
  12164. * b01 -> 40 MHz
  12165. * b10 -> 80 MHz
  12166. * b11 -> 160 MHz (or 80+80)
  12167. * @sg : SGI enabled
  12168. * @s : skipped ratectrl
  12169. * @peer_id : peer id
  12170. * @tx_success_msdus : successful MSDUs
  12171. * @tx_retry_msdus : retried MSDUs
  12172. * @tx_failed_msdus : MSDUs dropped in FW after max retry
  12173. * @tx_duration : Tx duration for the PPDU (microsecond units)
  12174. */
  12175. /**
  12176. * @brief HTT_T2H_MSG_TYPE_BKPRESSURE_EVENTID Message
  12177. *
  12178. * @details
  12179. * HTT_T2H_MSG_TYPE_BKPRESSURE_EVENTID message is sent by the target when
  12180. * continuous backpressure is seen in the LMAC/ UMAC rings software rings.
  12181. * This message will only be sent if the backpressure condition has existed
  12182. * continuously for an initial period (100 ms).
  12183. * Repeat messages with updated information will be sent after each
  12184. * subsequent period (100 ms) as long as the backpressure remains unabated.
  12185. * This message indicates the ring id along with current head and tail index
  12186. * locations (i.e. write and read indices).
  12187. * The backpressure time indicates the time in ms for which continous
  12188. * backpressure has been observed in the ring.
  12189. *
  12190. * The message format is as follows:
  12191. *
  12192. * |31 24|23 16|15 8|7 0|
  12193. * |----------------+----------------+----------------+----------------|
  12194. * | ring_id | ring_type | pdev_id | msg_type |
  12195. * |-------------------------------------------------------------------|
  12196. * | tail_idx | head_idx |
  12197. * |-------------------------------------------------------------------|
  12198. * | backpressure_time_ms |
  12199. * |-------------------------------------------------------------------|
  12200. *
  12201. * The message is interpreted as follows:
  12202. * dword0 - b'0:7 - msg_type: This will be set to
  12203. * HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND
  12204. * b'8:15 - pdev_id: 0 indicates msg is for UMAC ring.
  12205. * 1, 2, 3 indicates pdev_id 0,1,2 and
  12206. the msg is for LMAC ring.
  12207. * b'16:23 - ring_type: Refer to enum htt_backpressure_ring_type.
  12208. * b'24:31 - ring_id: Refer enum htt_backpressure_umac_ring_id/
  12209. * htt_backpressure_lmac_ring_id. This represents
  12210. * the ring id for which continous backpressure is seen
  12211. *
  12212. * dword1 - b'0:15 - head_idx: This indicates the current head index of
  12213. * the ring indicated by the ring_id
  12214. *
  12215. * dword1 - b'16:31 - tail_idx: This indicates the current tail index of
  12216. * the ring indicated by the ring id
  12217. *
  12218. * dword2 - b'0:31 - backpressure_time_ms: Indicates how long continous
  12219. * backpressure has been seen in the ring
  12220. * indicated by the ring_id.
  12221. * Units = milliseconds
  12222. */
  12223. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_M 0x0000ff00
  12224. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_S 8
  12225. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_M 0x00ff0000
  12226. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_S 16
  12227. #define HTT_T2H_RX_BKPRESSURE_RINGID_M 0xff000000
  12228. #define HTT_T2H_RX_BKPRESSURE_RINGID_S 24
  12229. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M 0x0000ffff
  12230. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S 0
  12231. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M 0xffff0000
  12232. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S 16
  12233. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_M 0xffffffff
  12234. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_S 0
  12235. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_SET(word, value) \
  12236. do { \
  12237. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_PDEV_ID, value); \
  12238. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_PDEV_ID_S; \
  12239. } while (0)
  12240. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_GET(word) \
  12241. (((word) & HTT_T2H_RX_BKPRESSURE_PDEV_ID_M) >> \
  12242. HTT_T2H_RX_BKPRESSURE_PDEV_ID_S)
  12243. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_SET(word, value) \
  12244. do { \
  12245. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RING_TYPE, value); \
  12246. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RING_TYPE_S; \
  12247. } while (0)
  12248. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_GET(word) \
  12249. (((word) & HTT_T2H_RX_BKPRESSURE_RING_TYPE_M) >> \
  12250. HTT_T2H_RX_BKPRESSURE_RING_TYPE_S)
  12251. #define HTT_T2H_RX_BKPRESSURE_RINGID_SET(word, value) \
  12252. do { \
  12253. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RINGID, value); \
  12254. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RINGID_S; \
  12255. } while (0)
  12256. #define HTT_T2H_RX_BKPRESSURE_RINGID_GET(word) \
  12257. (((word) & HTT_T2H_RX_BKPRESSURE_RINGID_M) >> \
  12258. HTT_T2H_RX_BKPRESSURE_RINGID_S)
  12259. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_SET(word, value) \
  12260. do { \
  12261. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_HEAD_IDX, value); \
  12262. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S; \
  12263. } while (0)
  12264. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_GET(word) \
  12265. (((word) & HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M) >> \
  12266. HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S)
  12267. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_SET(word, value) \
  12268. do { \
  12269. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TAIL_IDX, value); \
  12270. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S; \
  12271. } while (0)
  12272. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_GET(word) \
  12273. (((word) & HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M) >> \
  12274. HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S)
  12275. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_SET(word, value) \
  12276. do { \
  12277. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TIME_MS, value); \
  12278. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TIME_MS_S; \
  12279. } while (0)
  12280. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_GET(word) \
  12281. (((word) & HTT_T2H_RX_BKPRESSURE_TIME_MS_M) >> \
  12282. HTT_T2H_RX_BKPRESSURE_TIME_MS_S)
  12283. enum htt_backpressure_ring_type {
  12284. HTT_SW_RING_TYPE_UMAC,
  12285. HTT_SW_RING_TYPE_LMAC,
  12286. HTT_SW_RING_TYPE_MAX,
  12287. };
  12288. /* Ring id for which the message is sent to host */
  12289. enum htt_backpressure_umac_ringid {
  12290. HTT_SW_RING_IDX_REO_REO2SW1_RING,
  12291. HTT_SW_RING_IDX_REO_REO2SW2_RING,
  12292. HTT_SW_RING_IDX_REO_REO2SW3_RING,
  12293. HTT_SW_RING_IDX_REO_REO2SW4_RING,
  12294. HTT_SW_RING_IDX_REO_WBM2REO_LINK_RING,
  12295. HTT_SW_RING_IDX_REO_REO2TCL_RING,
  12296. HTT_SW_RING_IDX_REO_REO2FW_RING,
  12297. HTT_SW_RING_IDX_REO_REO_RELEASE_RING,
  12298. HTT_SW_RING_IDX_WBM_PPE_RELEASE_RING,
  12299. HTT_SW_RING_IDX_TCL_TCL2TQM_RING,
  12300. HTT_SW_RING_IDX_WBM_TQM_RELEASE_RING,
  12301. HTT_SW_RING_IDX_WBM_REO_RELEASE_RING,
  12302. HTT_SW_RING_IDX_WBM_WBM2SW0_RELEASE_RING,
  12303. HTT_SW_RING_IDX_WBM_WBM2SW1_RELEASE_RING,
  12304. HTT_SW_RING_IDX_WBM_WBM2SW2_RELEASE_RING,
  12305. HTT_SW_RING_IDX_WBM_WBM2SW3_RELEASE_RING,
  12306. HTT_SW_RING_IDX_REO_REO_CMD_RING,
  12307. HTT_SW_RING_IDX_REO_REO_STATUS_RING,
  12308. HTT_SW_UMAC_RING_IDX_MAX,
  12309. };
  12310. enum htt_backpressure_lmac_ringid {
  12311. HTT_SW_RING_IDX_FW2RXDMA_BUF_RING,
  12312. HTT_SW_RING_IDX_FW2RXDMA_STATUS_RING,
  12313. HTT_SW_RING_IDX_FW2RXDMA_LINK_RING,
  12314. HTT_SW_RING_IDX_SW2RXDMA_BUF_RING,
  12315. HTT_SW_RING_IDX_WBM2RXDMA_LINK_RING,
  12316. HTT_SW_RING_IDX_RXDMA2FW_RING,
  12317. HTT_SW_RING_IDX_RXDMA2SW_RING,
  12318. HTT_SW_RING_IDX_RXDMA2RELEASE_RING,
  12319. HTT_SW_RING_IDX_RXDMA2REO_RING,
  12320. HTT_SW_RING_IDX_MONITOR_STATUS_RING,
  12321. HTT_SW_RING_IDX_MONITOR_BUF_RING,
  12322. HTT_SW_RING_IDX_MONITOR_DESC_RING,
  12323. HTT_SW_RING_IDX_MONITOR_DEST_RING,
  12324. HTT_SW_LMAC_RING_IDX_MAX,
  12325. };
  12326. PREPACK struct htt_t2h_msg_bkpressure_event_ind_t {
  12327. A_UINT32 msg_type: 8, /* HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND */
  12328. pdev_id: 8,
  12329. ring_type: 8, /* htt_backpressure_ring_type */
  12330. /*
  12331. * ring_id holds an enum value from either
  12332. * htt_backpressure_umac_ringid or
  12333. * htt_backpressure_lmac_ringid, based on
  12334. * the ring_type setting.
  12335. */
  12336. ring_id: 8;
  12337. A_UINT16 head_idx;
  12338. A_UINT16 tail_idx;
  12339. A_UINT32 backpressure_time_ms; /* Time in milliseconds for which backpressure is seen continuously */
  12340. } POSTPACK;
  12341. /*
  12342. * Defines two 32 bit words that can be used by the target to indicate a per
  12343. * user RU allocation and rate information.
  12344. *
  12345. * This information is currently provided in the "sw_response_reference_ptr"
  12346. * (word 0) and "sw_response_reference_ptr_ext" (word 1) fields of the
  12347. * "rx_ppdu_end_user_stats" TLV.
  12348. *
  12349. * VALID:
  12350. * The consumer of these words must explicitly check the valid bit,
  12351. * and only attempt interpretation of any of the remaining fields if
  12352. * the valid bit is set to 1.
  12353. *
  12354. * VERSION:
  12355. * The consumer of these words must also explicitly check the version bit,
  12356. * and only use the V0 definition if the VERSION field is set to 0.
  12357. *
  12358. * Version 1 is currently undefined, with the exception of the VALID and
  12359. * VERSION fields.
  12360. *
  12361. * Version 0:
  12362. *
  12363. * The fields below are duplicated per BW.
  12364. *
  12365. * The consumer must determine which BW field to use, based on the UL OFDMA
  12366. * PPDU BW indicated by HW.
  12367. *
  12368. * RU_START: RU26 start index for the user.
  12369. * Note that this is always using the RU26 index, regardless
  12370. * of the actual RU assigned to the user
  12371. * (i.e. the second RU52 is RU_START 2, RU_SIZE
  12372. * HTT_UL_OFDMA_V0_RU_SIZE_RU_52)
  12373. *
  12374. * For example, 20MHz (the value in the top row is RU_START)
  12375. *
  12376. * RU Size 0 (26): |0|1|2|3|4|5|6|7|8|
  12377. * RU Size 1 (52): | | | | | |
  12378. * RU Size 2 (106): | | | |
  12379. * RU Size 3 (242): | |
  12380. *
  12381. * RU_SIZE: Indicates the RU size, as defined by enum
  12382. * htt_ul_ofdma_user_info_ru_size.
  12383. *
  12384. * LDPC: LDPC enabled (if 0, BCC is used)
  12385. *
  12386. * DCM: DCM enabled
  12387. *
  12388. * |31 | 30|29 23|22 19|18 16|15 9| 8 | 7 |6 3|2 0|
  12389. * |---------------------------------+--------------------------------|
  12390. * |Ver|Valid| FW internal |
  12391. * |---------------------------------+--------------------------------|
  12392. * | reserved |Trig Type|RU SIZE| RU START |DCM|LDPC|MCS |NSS|
  12393. * |---------------------------------+--------------------------------|
  12394. */
  12395. enum htt_ul_ofdma_user_info_ru_size {
  12396. HTT_UL_OFDMA_V0_RU_SIZE_RU_26,
  12397. HTT_UL_OFDMA_V0_RU_SIZE_RU_52,
  12398. HTT_UL_OFDMA_V0_RU_SIZE_RU_106,
  12399. HTT_UL_OFDMA_V0_RU_SIZE_RU_242,
  12400. HTT_UL_OFDMA_V0_RU_SIZE_RU_484,
  12401. HTT_UL_OFDMA_V0_RU_SIZE_RU_996,
  12402. HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  12403. };
  12404. /* htt_up_ofdma_user_info_v0 provides an abstract view of the info */
  12405. struct htt_ul_ofdma_user_info_v0 {
  12406. A_UINT32 word0;
  12407. A_UINT32 word1;
  12408. };
  12409. #define HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0 \
  12410. A_UINT32 w0_fw_rsvd:30; \
  12411. A_UINT32 w0_valid:1; \
  12412. A_UINT32 w0_version:1;
  12413. struct htt_ul_ofdma_user_info_v0_bitmap_w0 {
  12414. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0
  12415. };
  12416. #define HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1 \
  12417. A_UINT32 w1_nss:3; \
  12418. A_UINT32 w1_mcs:4; \
  12419. A_UINT32 w1_ldpc:1; \
  12420. A_UINT32 w1_dcm:1; \
  12421. A_UINT32 w1_ru_start:7; \
  12422. A_UINT32 w1_ru_size:3; \
  12423. A_UINT32 w1_trig_type:4; \
  12424. A_UINT32 w1_unused:9;
  12425. struct htt_ul_ofdma_user_info_v0_bitmap_w1 {
  12426. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1
  12427. };
  12428. /* htt_up_ofdma_user_info_v0_bitmap shows what bitfields are within the info */
  12429. PREPACK struct htt_ul_ofdma_user_info_v0_bitmap {
  12430. union {
  12431. A_UINT32 word0;
  12432. struct {
  12433. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0
  12434. };
  12435. };
  12436. union {
  12437. A_UINT32 word1;
  12438. struct {
  12439. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1
  12440. };
  12441. };
  12442. } POSTPACK;
  12443. enum HTT_UL_OFDMA_TRIG_TYPE {
  12444. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BASIC = 0,
  12445. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BFRP,
  12446. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_BAR,
  12447. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_RTS_CTS,
  12448. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BSR,
  12449. };
  12450. #define HTT_UL_OFDMA_USER_INFO_V0_SZ (sizeof(struct htt_ul_ofdma_user_info_v0))
  12451. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M 0x0000ffff
  12452. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S 0
  12453. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M 0x40000000
  12454. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S 30
  12455. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M 0x80000000
  12456. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S 31
  12457. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M 0x00000007
  12458. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S 0
  12459. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M 0x00000078
  12460. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S 3
  12461. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M 0x00000080
  12462. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S 7
  12463. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M 0x00000100
  12464. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S 8
  12465. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M 0x0000fe00
  12466. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S 9
  12467. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M 0x00070000
  12468. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S 16
  12469. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M 0x00780000
  12470. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S 19
  12471. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_M 0xff800000
  12472. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_S 23
  12473. /*--- word 0 ---*/
  12474. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_GET(word) \
  12475. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)
  12476. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_SET(word, _val) \
  12477. do { \
  12478. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL, _val); \
  12479. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)); \
  12480. } while (0)
  12481. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_GET(word) \
  12482. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)
  12483. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_SET(word, _val) \
  12484. do { \
  12485. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VALID, _val); \
  12486. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)); \
  12487. } while (0)
  12488. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_GET(word) \
  12489. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)
  12490. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_SET(word, _val) \
  12491. do { \
  12492. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VER, _val); \
  12493. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)); \
  12494. } while (0)
  12495. /*--- word 1 ---*/
  12496. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_GET(word) \
  12497. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)
  12498. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_SET(word, _val) \
  12499. do { \
  12500. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_NSS, _val); \
  12501. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)); \
  12502. } while (0)
  12503. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_GET(word) \
  12504. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)
  12505. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_SET(word, _val) \
  12506. do { \
  12507. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_MCS, _val); \
  12508. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)); \
  12509. } while (0)
  12510. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_GET(word) \
  12511. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)
  12512. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_SET(word, _val) \
  12513. do { \
  12514. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC, _val); \
  12515. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)); \
  12516. } while (0)
  12517. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_GET(word) \
  12518. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)
  12519. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_SET(word, _val) \
  12520. do { \
  12521. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_DCM, _val); \
  12522. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)); \
  12523. } while (0)
  12524. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_GET(word) \
  12525. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)
  12526. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_SET(word, _val) \
  12527. do { \
  12528. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START, _val); \
  12529. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)); \
  12530. } while (0)
  12531. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_GET(word) \
  12532. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)
  12533. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_SET(word, _val) \
  12534. do { \
  12535. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE, _val); \
  12536. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)); \
  12537. } while (0)
  12538. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_GET(word) \
  12539. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S)
  12540. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_SET(word, _val) \
  12541. do { \
  12542. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP, _val); \
  12543. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP_S)); \
  12544. } while (0)
  12545. /**
  12546. * @brief target -> host channel calibration data message
  12547. * @brief host -> target channel calibration data message
  12548. *
  12549. * @details
  12550. * The following field definitions describe the format of the channel
  12551. * calibration data message sent from the target to the host when
  12552. * MSG_TYPE is HTT_T2H_MSG_TYPE_CHAN_CALDATA, and sent from the host
  12553. * to the target when MSG_TYPE is HTT_H2T_MSG_TYPE_CHAN_CALDATA.
  12554. * The message is defined as htt_chan_caldata_msg followed by a variable
  12555. * number of 32-bit character values.
  12556. *
  12557. * |31 21|20|19 16|15 13| 12|11 8|7 0|
  12558. * |------------------------------------------------------------------|
  12559. * | rsv | A| frag | rsv |ck_v| sub_type| msg type |
  12560. * |------------------------------------------------------------------|
  12561. * | payload size | mhz |
  12562. * |------------------------------------------------------------------|
  12563. * | center frequency 2 | center frequency 1 |
  12564. * |------------------------------------------------------------------|
  12565. * | check sum |
  12566. * |------------------------------------------------------------------|
  12567. * | payload |
  12568. * |------------------------------------------------------------------|
  12569. * message info field:
  12570. * - MSG_TYPE
  12571. * Bits 7:0
  12572. * Purpose: identifies this as a channel calibration data message
  12573. * Value: HTT_T2H_MSG_TYPE_CHAN_CALDATA (0x15) or
  12574. * HTT_H2T_MSG_TYPE_CHAN_CALDATA (0xb)
  12575. * - SUB_TYPE
  12576. * Bits 11:8
  12577. * Purpose: T2H: indicates whether target is providing chan cal data
  12578. * to the host to store, or requesting that the host
  12579. * download previously-stored data.
  12580. * H2T: indicates whether the host is providing the requested
  12581. * channel cal data, or if it is rejecting the data
  12582. * request because it does not have the requested data.
  12583. * Value: see HTT_T2H_MSG_CHAN_CALDATA_xxx defs
  12584. * - CHKSUM_VALID
  12585. * Bit 12
  12586. * Purpose: indicates if the checksum field is valid
  12587. * value:
  12588. * - FRAG
  12589. * Bit 19:16
  12590. * Purpose: indicates the fragment index for message
  12591. * value: 0 for first fragment, 1 for second fragment, ...
  12592. * - APPEND
  12593. * Bit 20
  12594. * Purpose: indicates if this is the last fragment
  12595. * value: 0 = final fragment, 1 = more fragments will be appended
  12596. *
  12597. * channel and payload size field
  12598. * - MHZ
  12599. * Bits 15:0
  12600. * Purpose: indicates the channel primary frequency
  12601. * Value:
  12602. * - PAYLOAD_SIZE
  12603. * Bits 31:16
  12604. * Purpose: indicates the bytes of calibration data in payload
  12605. * Value:
  12606. *
  12607. * center frequency field
  12608. * - CENTER FREQUENCY 1
  12609. * Bits 15:0
  12610. * Purpose: indicates the channel center frequency
  12611. * Value: channel center frequency, in MHz units
  12612. * - CENTER FREQUENCY 2
  12613. * Bits 31:16
  12614. * Purpose: indicates the secondary channel center frequency,
  12615. * only for 11acvht 80plus80 mode
  12616. * Value: secondary channel center frequeny, in MHz units, if applicable
  12617. *
  12618. * checksum field
  12619. * - CHECK_SUM
  12620. * Bits 31:0
  12621. * Purpose: check the payload data, it is just for this fragment.
  12622. * This is intended for the target to check that the channel
  12623. * calibration data returned by the host is the unmodified data
  12624. * that was previously provided to the host by the target.
  12625. * value: checksum of fragment payload
  12626. */
  12627. PREPACK struct htt_chan_caldata_msg {
  12628. /* DWORD 0: message info */
  12629. A_UINT32
  12630. msg_type: 8,
  12631. sub_type: 4 ,
  12632. chksum_valid: 1, /** 1:valid, 0:invalid */
  12633. reserved1: 3,
  12634. frag_idx: 4, /** fragment index for calibration data */
  12635. appending: 1, /** 0: no fragment appending,
  12636. * 1: extra fragment appending */
  12637. reserved2: 11;
  12638. /* DWORD 1: channel and payload size */
  12639. A_UINT32
  12640. mhz: 16, /** primary 20 MHz channel frequency in mhz */
  12641. payload_size: 16; /** unit: bytes */
  12642. /* DWORD 2: center frequency */
  12643. A_UINT32
  12644. band_center_freq1: 16, /** Center frequency 1 in MHz */
  12645. band_center_freq2: 16; /** Center frequency 2 in MHz,
  12646. * valid only for 11acvht 80plus80 mode */
  12647. /* DWORD 3: check sum */
  12648. A_UINT32 chksum;
  12649. /* variable length for calibration data */
  12650. A_UINT32 payload[1/* or more */];
  12651. } POSTPACK;
  12652. /* T2H SUBTYPE */
  12653. #define HTT_T2H_MSG_CHAN_CALDATA_REQ 0
  12654. #define HTT_T2H_MSG_CHAN_CALDATA_UPLOAD 1
  12655. /* H2T SUBTYPE */
  12656. #define HTT_H2T_MSG_CHAN_CALDATA_REJ 0
  12657. #define HTT_H2T_MSG_CHAN_CALDATA_DOWNLOAD 1
  12658. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_S 8
  12659. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_M 0x00000f00
  12660. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_GET(_var) \
  12661. (((_var) & HTT_CHAN_CALDATA_MSG_SUB_TYPE_M) >> HTT_CHAN_CALDATA_MSG_SUB_TYPE_S)
  12662. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_SET(_var, _val) \
  12663. do { \
  12664. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_SUB_TYPE, _val); \
  12665. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_SUB_TYPE_S)); \
  12666. } while (0)
  12667. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_S 12
  12668. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_M 0x00001000
  12669. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_GET(_var) \
  12670. (((_var) & HTT_CHAN_CALDATA_MSG_CHKSUM_V_M) >> HTT_CHAN_CALDATA_MSG_CHKSUM_V_S)
  12671. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_SET(_var, _val) \
  12672. do { \
  12673. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_CHKSUM_V, _val); \
  12674. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_CHKSUM_V_S)); \
  12675. } while (0)
  12676. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_S 16
  12677. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_M 0x000f0000
  12678. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_GET(_var) \
  12679. (((_var) & HTT_CHAN_CALDATA_MSG_FRAG_IDX_M) >> HTT_CHAN_CALDATA_MSG_FRAG_IDX_S)
  12680. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_SET(_var, _val) \
  12681. do { \
  12682. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FRAG_IDX, _val); \
  12683. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FRAG_IDX_S)); \
  12684. } while (0)
  12685. #define HTT_CHAN_CALDATA_MSG_APPENDING_S 20
  12686. #define HTT_CHAN_CALDATA_MSG_APPENDING_M 0x00100000
  12687. #define HTT_CHAN_CALDATA_MSG_APPENDING_GET(_var) \
  12688. (((_var) & HTT_CHAN_CALDATA_MSG_APPENDING_M) >> HTT_CHAN_CALDATA_MSG_APPENDING_S)
  12689. #define HTT_CHAN_CALDATA_MSG_APPENDING_SET(_var, _val) \
  12690. do { \
  12691. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_APPENDING, _val); \
  12692. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_APPENDING_S)); \
  12693. } while (0)
  12694. #define HTT_CHAN_CALDATA_MSG_MHZ_S 0
  12695. #define HTT_CHAN_CALDATA_MSG_MHZ_M 0x0000ffff
  12696. #define HTT_CHAN_CALDATA_MSG_MHZ_GET(_var) \
  12697. (((_var) & HTT_CHAN_CALDATA_MSG_MHZ_M) >> HTT_CHAN_CALDATA_MSG_MHZ_S)
  12698. #define HTT_CHAN_CALDATA_MSG_MHZ_SET(_var, _val) \
  12699. do { \
  12700. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_MHZ, _val); \
  12701. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_MHZ_S)); \
  12702. } while (0)
  12703. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_S 16
  12704. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_M 0xffff0000
  12705. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_GET(_var) \
  12706. (((_var) & HTT_CHAN_CALDATA_MSG_PLD_SIZE_M) >> HTT_CHAN_CALDATA_MSG_PLD_SIZE_S)
  12707. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_SET(_var, _val) \
  12708. do { \
  12709. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_PLD_SIZE, _val); \
  12710. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_PLD_SIZE_S)); \
  12711. } while (0)
  12712. #define HTT_CHAN_CALDATA_MSG_FREQ1_S 0
  12713. #define HTT_CHAN_CALDATA_MSG_FREQ1_M 0x0000ffff
  12714. #define HTT_CHAN_CALDATA_MSG_FREQ1_GET(_var) \
  12715. (((_var) & HTT_CHAN_CALDATA_MSG_FREQ1_M) >> HTT_CHAN_CALDATA_MSG_FREQ1_S)
  12716. #define HTT_CHAN_CALDATA_MSG_FREQ1_SET(_var, _val) \
  12717. do { \
  12718. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FREQ1, _val); \
  12719. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FREQ1_S)); \
  12720. } while (0)
  12721. #define HTT_CHAN_CALDATA_MSG_FREQ2_S 16
  12722. #define HTT_CHAN_CALDATA_MSG_FREQ2_M 0xffff0000
  12723. #define HTT_CHAN_CALDATA_MSG_FREQ2_GET(_var) \
  12724. (((_var) & HTT_CHAN_CALDATA_MSG_FREQ2_M) >> HTT_CHAN_CALDATA_MSG_FREQ2_S)
  12725. #define HTT_CHAN_CALDATA_MSG_FREQ2_SET(_var, _val) \
  12726. do { \
  12727. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FREQ2, _val); \
  12728. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FREQ2_S)); \
  12729. } while (0)
  12730. /**
  12731. * @brief HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND Message
  12732. *
  12733. * @details
  12734. * HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND message is sent by the target when
  12735. * FSE placement in CMEM is enabled.
  12736. *
  12737. * This message sends the non-secure CMEM base address.
  12738. * It will be sent to host in response to message
  12739. * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG.
  12740. * The message would appear as follows:
  12741. *
  12742. * |31 24|23 16|15 8|7 0|
  12743. * |----------------+----------------+----------------+----------------|
  12744. * | reserved | num_entries | msg_type |
  12745. * |----------------+----------------+----------------+----------------|
  12746. * | base_address_lo |
  12747. * |----------------+----------------+----------------+----------------|
  12748. * | base_address_hi |
  12749. * |-------------------------------------------------------------------|
  12750. *
  12751. * The message is interpreted as follows:
  12752. * dword0 - b'0:7 - msg_type: This will be set to
  12753. * HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND
  12754. * b'8:15 - number_entries: Indicated the number of entries
  12755. * programmed.
  12756. * b'16:31 - reserved.
  12757. * dword1 - b'0:31 - base_address_lo: Indicate lower 32 bits of
  12758. * CMEM base address
  12759. * dword2 - b'0:31 - base_address_hi: Indicate upper 32 bits of
  12760. * CMEM base address
  12761. */
  12762. PREPACK struct htt_cmem_base_send_t {
  12763. A_UINT32 msg_type: 8,
  12764. num_entries: 8,
  12765. reserved: 16;
  12766. A_UINT32 base_address_lo;
  12767. A_UINT32 base_address_hi;
  12768. } POSTPACK;
  12769. #define HTT_CMEM_BASE_SEND_SIZE (sizeof(struct htt_cmem_base_send_t))
  12770. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_M 0x0000FF00
  12771. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_S 8
  12772. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_GET(_var) \
  12773. (((_var) & HTT_CMEM_BASE_SEND_NUM_ENTRIES_M) >> \
  12774. HTT_CMEM_BASE_SEND_NUM_ENTRIES_S)
  12775. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_SET(_var, _val) \
  12776. do { \
  12777. HTT_CHECK_SET_VAL(HTT_CMEM_BASE_SEND_NUM_ENTRIES, _val); \
  12778. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_PDEV_ID_S)); \
  12779. } while (0)
  12780. /**
  12781. * @brief - HTT PPDU ID format
  12782. *
  12783. * @details
  12784. * The following field definitions describe the format of the PPDU ID.
  12785. * The PPDU ID is truncated to 24 bits for TLVs from TQM.
  12786. *
  12787. * |31 30|29 24| 23|22 21|20 19|18 17|16 12|11 0|
  12788. * +--------------------------------------------------------------------------
  12789. * |rsvd |seq_cmd_type|tqm_cmd|rsvd |seq_idx|mac_id| hwq_ id | sch id |
  12790. * +--------------------------------------------------------------------------
  12791. *
  12792. * sch id :Schedule command id
  12793. * Bits [11 : 0] : monotonically increasing counter to track the
  12794. * PPDU posted to a specific transmit queue.
  12795. *
  12796. * hwq_id: Hardware Queue ID.
  12797. * Bits [16 : 12] : Indicates the queue id in the hardware transmit queue.
  12798. *
  12799. * mac_id: MAC ID
  12800. * Bits [18 : 17] : LMAC ID obtained from the whal_mac_struct
  12801. *
  12802. * seq_idx: Sequence index.
  12803. * Bits [21 : 19] : Sequence index indicates all the PPDU belonging to
  12804. * a particular TXOP.
  12805. *
  12806. * tqm_cmd: HWSCH/TQM flag.
  12807. * Bit [23] : Always set to 0.
  12808. *
  12809. * seq_cmd_type: Sequence command type.
  12810. * Bit [29 : 24] : Indicates the frame type for the current sequence.
  12811. * Refer to enum HTT_STATS_FTYPE for values.
  12812. */
  12813. PREPACK struct htt_ppdu_id {
  12814. A_UINT32
  12815. sch_id: 12,
  12816. hwq_id: 5,
  12817. mac_id: 2,
  12818. seq_idx: 2,
  12819. reserved1: 2,
  12820. tqm_cmd: 1,
  12821. seq_cmd_type: 6,
  12822. reserved2: 2;
  12823. } POSTPACK;
  12824. #define HTT_PPDU_ID_SCH_ID_S 0
  12825. #define HTT_PPDU_ID_SCH_ID_M 0x00000fff
  12826. #define HTT_PPDU_ID_SCH_ID_GET(_var) \
  12827. (((_var) & HTT_PPDU_ID_SCH_ID_M) >> HTT_PPDU_ID_SCH_ID_S)
  12828. #define HTT_PPDU_ID_SCH_ID_SET(_var, _val) \
  12829. do { \
  12830. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SCH_ID, _val); \
  12831. ((_var) |= ((_val) << HTT_PPDU_ID_SCH_ID_S)); \
  12832. } while (0)
  12833. #define HTT_PPDU_ID_HWQ_ID_S 12
  12834. #define HTT_PPDU_ID_HWQ_ID_M 0x0001f000
  12835. #define HTT_PPDU_ID_HWQ_ID_GET(_var) \
  12836. (((_var) & HTT_PPDU_ID_HWQ_ID_M) >> HTT_PPDU_ID_HWQ_ID_S)
  12837. #define HTT_PPDU_ID_HWQ_ID_SET(_var, _val) \
  12838. do { \
  12839. HTT_CHECK_SET_VAL(HTT_PPDU_ID_HWQ_ID, _val); \
  12840. ((_var) |= ((_val) << HTT_PPDU_ID_HWQ_ID_S)); \
  12841. } while (0)
  12842. #define HTT_PPDU_ID_MAC_ID_S 17
  12843. #define HTT_PPDU_ID_MAC_ID_M 0x00060000
  12844. #define HTT_PPDU_ID_MAC_ID_GET(_var) \
  12845. (((_var) & HTT_PPDU_ID_MAC_ID_M) >> HTT_PPDU_ID_MAC_ID_S)
  12846. #define HTT_PPDU_ID_MAC_ID_SET(_var, _val) \
  12847. do { \
  12848. HTT_CHECK_SET_VAL(HTT_PPDU_ID_MAC_ID, _val); \
  12849. ((_var) |= ((_val) << HTT_PPDU_ID_MAC_ID_S)); \
  12850. } while (0)
  12851. #define HTT_PPDU_ID_SEQ_IDX_S 19
  12852. #define HTT_PPDU_ID_SEQ_IDX_M 0x00180000
  12853. #define HTT_PPDU_ID_SEQ_IDX_GET(_var) \
  12854. (((_var) & HTT_PPDU_ID_SEQ_IDX_M) >> HTT_PPDU_ID_SEQ_IDX_S)
  12855. #define HTT_PPDU_ID_SEQ_IDX_SET(_var, _val) \
  12856. do { \
  12857. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SEQ_IDX, _val); \
  12858. ((_var) |= ((_val) << HTT_PPDU_ID_SEQ_IDX_S)); \
  12859. } while (0)
  12860. #define HTT_PPDU_ID_TQM_CMD_S 23
  12861. #define HTT_PPDU_ID_TQM_CMD_M 0x00800000
  12862. #define HTT_PPDU_ID_TQM_CMD_GET(_var) \
  12863. (((_var) & HTT_PPDU_ID_TQM_CMD_M) >> HTT_PPDU_ID_TQM_CMD_S)
  12864. #define HTT_PPDU_ID_TQM_CMD_SET(_var, _val) \
  12865. do { \
  12866. HTT_CHECK_SET_VAL(HTT_PPDU_ID_TQM_CMD, _val); \
  12867. ((_var) |= ((_val) << HTT_PPDU_ID_TQM_CMD_S)); \
  12868. } while (0)
  12869. #define HTT_PPDU_ID_SEQ_CMD_TYPE_S 24
  12870. #define HTT_PPDU_ID_SEQ_CMD_TYPE_M 0x3f000000
  12871. #define HTT_PPDU_ID_SEQ_CMD_TYPE_GET(_var) \
  12872. (((_var) & HTT_PPDU_ID_SEQ_CMD_TYPE_M) >> HTT_PPDU_ID_SEQ_CMD_TYPE_S)
  12873. #define HTT_PPDU_ID_SEQ_CMD_TYPE_SET(_var, _val) \
  12874. do { \
  12875. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SEQ_CMD_TYPE, _val); \
  12876. ((_var) |= ((_val) << HTT_PPDU_ID_SEQ_CMD_TYPE_S)); \
  12877. } while (0)
  12878. /**
  12879. * @brief target -> RX PEER METADATA V0 format
  12880. * Host will know the peer metadata version from the wmi_service_ready_ext2
  12881. * message from target, and will confirm to the target which peer metadata
  12882. * version to use in the wmi_init message.
  12883. *
  12884. * The following diagram shows the format of the RX PEER METADATA.
  12885. *
  12886. * |31 24|23 16|15 8|7 0|
  12887. * |-----------------------------------------------------------------------|
  12888. * | Reserved | VDEV ID | PEER ID |
  12889. * |-----------------------------------------------------------------------|
  12890. */
  12891. PREPACK struct htt_rx_peer_metadata_v0 {
  12892. A_UINT32
  12893. peer_id: 16,
  12894. vdev_id: 8,
  12895. reserved1: 8;
  12896. } POSTPACK;
  12897. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_S 0
  12898. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_M 0x0000ffff
  12899. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_GET(_var) \
  12900. (((_var) & HTT_RX_PEER_META_DATA_V0_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V0_PEER_ID_S)
  12901. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_SET(_var, _val) \
  12902. do { \
  12903. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V0_PEER_ID, _val); \
  12904. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V0_PEER_ID_S)); \
  12905. } while (0)
  12906. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_S 16
  12907. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_M 0x00ff0000
  12908. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_GET(_var) \
  12909. (((_var) & HTT_RX_PEER_META_DATA_V0_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V0_VDEV_ID_S)
  12910. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_SET(_var, _val) \
  12911. do { \
  12912. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V0_VDEV_ID, _val); \
  12913. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V0_VDEV_ID_S)); \
  12914. } while (0)
  12915. /**
  12916. * @brief target -> RX PEER METADATA V1 format
  12917. * Host will know the peer metadata version from the wmi_service_ready_ext2
  12918. * message from target, and will confirm to the target which peer metadata
  12919. * version to use in the wmi_init message.
  12920. *
  12921. * The following diagram shows the format of the RX PEER METADATA V1 format.
  12922. *
  12923. * |31 29|28 26|25 24|23 16|15 14| 13 |12 0|
  12924. * |-----------------------------------------------------------------------|
  12925. * |Rsvd2|CHIP ID|LMAC ID| VDEV ID |Rsvd1|ML PEER| SW PEER ID/ML PEER ID|
  12926. * |-----------------------------------------------------------------------|
  12927. */
  12928. PREPACK struct htt_rx_peer_metadata_v1 {
  12929. A_UINT32
  12930. peer_id: 13,
  12931. ml_peer_valid: 1,
  12932. reserved1: 2,
  12933. vdev_id: 8,
  12934. lmac_id: 2,
  12935. chip_id: 3,
  12936. reserved2: 3;
  12937. } POSTPACK;
  12938. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_S 0
  12939. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_M 0x00001fff
  12940. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_GET(_var) \
  12941. (((_var) & HTT_RX_PEER_META_DATA_V1_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V1_PEER_ID_S)
  12942. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_SET(_var, _val) \
  12943. do { \
  12944. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_PEER_ID, _val); \
  12945. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_PEER_ID_S)); \
  12946. } while (0)
  12947. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S 13
  12948. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_M 0x00002000
  12949. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_GET(_var) \
  12950. (((_var) & HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_M) >> HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S)
  12951. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_SET(_var, _val) \
  12952. do { \
  12953. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID, _val); \
  12954. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S)); \
  12955. } while (0)
  12956. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_S 16
  12957. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_M 0x00ff0000
  12958. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_GET(_var) \
  12959. (((_var) & HTT_RX_PEER_META_DATA_V1_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V1_VDEV_ID_S)
  12960. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_SET(_var, _val) \
  12961. do { \
  12962. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_VDEV_ID, _val); \
  12963. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_VDEV_ID_S)); \
  12964. } while (0)
  12965. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_S 24
  12966. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_M 0x03000000
  12967. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_GET(_var) \
  12968. (((_var) & HTT_RX_PEER_META_DATA_V1_LMAC_ID_M) >> HTT_RX_PEER_META_DATA_V1_LMAC_ID_S)
  12969. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_SET(_var, _val) \
  12970. do { \
  12971. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_LMAC_ID, _val); \
  12972. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_LMAC_ID_S)); \
  12973. } while (0)
  12974. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_S 26
  12975. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_M 0x1c000000
  12976. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_GET(_var) \
  12977. (((_var) & HTT_RX_PEER_META_DATA_V1_CHIP_ID_M) >> HTT_RX_PEER_META_DATA_V1_CHIP_ID_S)
  12978. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_SET(_var, _val) \
  12979. do { \
  12980. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_CHIP_ID, _val); \
  12981. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_CHIP_ID_S)); \
  12982. } while (0)
  12983. #endif