msm_drm_pp.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737
  1. /* SPDX-License-Identifier: GPL-2.0-only WITH Linux-syscall-note */
  2. /*
  3. * Copyright (c) 2017-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #ifndef _MSM_DRM_PP_H_
  6. #define _MSM_DRM_PP_H_
  7. #include <linux/types.h>
  8. /**
  9. * struct drm_msm_pcc_coeff - PCC coefficient structure for each color
  10. * component.
  11. * @c: constant coefficient.
  12. * @r: red coefficient.
  13. * @g: green coefficient.
  14. * @b: blue coefficient.
  15. * @rg: red green coefficient.
  16. * @gb: green blue coefficient.
  17. * @rb: red blue coefficient.
  18. * @rgb: red blue green coefficient.
  19. */
  20. struct drm_msm_pcc_coeff {
  21. __u32 c;
  22. __u32 r;
  23. __u32 g;
  24. __u32 b;
  25. __u32 rg;
  26. __u32 gb;
  27. __u32 rb;
  28. __u32 rgb;
  29. };
  30. #define PCC_BEFORE (1 << 0)
  31. /**
  32. * struct drm_msm_pcc - pcc feature structure
  33. * @flags: for customizing operations. Values can be
  34. * - PCC_BEFORE: Operate PCC using a 'before' arrangement
  35. * @r: red coefficients.
  36. * @g: green coefficients.
  37. * @b: blue coefficients.
  38. * @r_rr: second order coefficients
  39. * @r_gg: second order coefficients
  40. * @r_bb: second order coefficients
  41. * @g_rr: second order coefficients
  42. * @g_gg: second order coefficients
  43. * @g_bb: second order coefficients
  44. * @b_rr: second order coefficients
  45. * @b_gg: second order coefficients
  46. * @b_bb: second order coefficients
  47. */
  48. #define DRM_MSM_PCC3
  49. struct drm_msm_pcc {
  50. __u64 flags;
  51. struct drm_msm_pcc_coeff r;
  52. struct drm_msm_pcc_coeff g;
  53. struct drm_msm_pcc_coeff b;
  54. __u32 r_rr;
  55. __u32 r_gg;
  56. __u32 r_bb;
  57. __u32 g_rr;
  58. __u32 g_gg;
  59. __u32 g_bb;
  60. __u32 b_rr;
  61. __u32 b_gg;
  62. __u32 b_bb;
  63. };
  64. /* struct drm_msm_pa_vlut - picture adjustment vLUT structure
  65. * flags: for customizing vlut operation
  66. * val: vLUT values
  67. */
  68. #define PA_VLUT_SIZE 256
  69. struct drm_msm_pa_vlut {
  70. __u64 flags;
  71. __u32 val[PA_VLUT_SIZE];
  72. };
  73. #define PA_HSIC_HUE_ENABLE (1 << 0)
  74. #define PA_HSIC_SAT_ENABLE (1 << 1)
  75. #define PA_HSIC_VAL_ENABLE (1 << 2)
  76. #define PA_HSIC_CONT_ENABLE (1 << 3)
  77. /**
  78. * struct drm_msm_pa_hsic - pa hsic feature structure
  79. * @flags: flags for the feature customization, values can be:
  80. * - PA_HSIC_HUE_ENABLE: Enable hue adjustment
  81. * - PA_HSIC_SAT_ENABLE: Enable saturation adjustment
  82. * - PA_HSIC_VAL_ENABLE: Enable value adjustment
  83. * - PA_HSIC_CONT_ENABLE: Enable contrast adjustment
  84. *
  85. * @hue: hue setting
  86. * @saturation: saturation setting
  87. * @value: value setting
  88. * @contrast: contrast setting
  89. */
  90. #define DRM_MSM_PA_HSIC
  91. struct drm_msm_pa_hsic {
  92. __u64 flags;
  93. __u32 hue;
  94. __u32 saturation;
  95. __u32 value;
  96. __u32 contrast;
  97. };
  98. #define MEMCOL_PROT_HUE (1 << 0)
  99. #define MEMCOL_PROT_SAT (1 << 1)
  100. #define MEMCOL_PROT_VAL (1 << 2)
  101. #define MEMCOL_PROT_CONT (1 << 3)
  102. #define MEMCOL_PROT_SIXZONE (1 << 4)
  103. #define MEMCOL_PROT_BLEND (1 << 5)
  104. /* struct drm_msm_memcol - Memory color feature structure.
  105. * Skin, sky, foliage features are supported.
  106. * @prot_flags: Bit mask for enabling protection feature.
  107. * @color_adjust_p0: Adjustment curve.
  108. * @color_adjust_p1: Adjustment curve.
  109. * @color_adjust_p2: Adjustment curve.
  110. * @blend_gain: Blend gain weightage from othe PA features.
  111. * @sat_hold: Saturation hold value.
  112. * @val_hold: Value hold info.
  113. * @hue_region: Hue qualifier.
  114. * @sat_region: Saturation qualifier.
  115. * @val_region: Value qualifier.
  116. */
  117. #define DRM_MSM_MEMCOL
  118. struct drm_msm_memcol {
  119. __u64 prot_flags;
  120. __u32 color_adjust_p0;
  121. __u32 color_adjust_p1;
  122. __u32 color_adjust_p2;
  123. __u32 blend_gain;
  124. __u32 sat_hold;
  125. __u32 val_hold;
  126. __u32 hue_region;
  127. __u32 sat_region;
  128. __u32 val_region;
  129. };
  130. #define DRM_MSM_SIXZONE
  131. #define SIXZONE_LUT_SIZE 384
  132. #define SIXZONE_HUE_ENABLE (1 << 0)
  133. #define SIXZONE_SAT_ENABLE (1 << 1)
  134. #define SIXZONE_VAL_ENABLE (1 << 2)
  135. /* struct drm_msm_sixzone_curve - Sixzone HSV adjustment curve structure.
  136. * @p0: Hue adjustment.
  137. * @p1: Saturation/Value adjustment.
  138. */
  139. struct drm_msm_sixzone_curve {
  140. __u32 p1;
  141. __u32 p0;
  142. };
  143. /* struct drm_msm_sixzone - Sixzone feature structure.
  144. * @flags: for feature customization, values can be:
  145. * - SIXZONE_HUE_ENABLE: Enable hue adjustment
  146. * - SIXZONE_SAT_ENABLE: Enable saturation adjustment
  147. * - SIXZONE_VAL_ENABLE: Enable value adjustment
  148. * @threshold: threshold qualifier.
  149. * @adjust_p0: Adjustment curve.
  150. * @adjust_p1: Adjustment curve.
  151. * @sat_hold: Saturation hold info.
  152. * @val_hold: Value hold info.
  153. * @curve: HSV adjustment curve lut.
  154. */
  155. struct drm_msm_sixzone {
  156. __u64 flags;
  157. __u32 threshold;
  158. __u32 adjust_p0;
  159. __u32 adjust_p1;
  160. __u32 sat_hold;
  161. __u32 val_hold;
  162. struct drm_msm_sixzone_curve curve[SIXZONE_LUT_SIZE];
  163. };
  164. #define GAMUT_3D_MODE_17 1
  165. #define GAMUT_3D_MODE_5 2
  166. #define GAMUT_3D_MODE_13 3
  167. #define GAMUT_3D_MODE17_TBL_SZ 1229
  168. #define GAMUT_3D_MODE5_TBL_SZ 32
  169. #define GAMUT_3D_MODE13_TBL_SZ 550
  170. #define GAMUT_3D_SCALE_OFF_SZ 16
  171. #define GAMUT_3D_SCALEB_OFF_SZ 12
  172. #define GAMUT_3D_TBL_NUM 4
  173. #define GAMUT_3D_SCALE_OFF_TBL_NUM 3
  174. #define GAMUT_3D_MAP_EN (1 << 0)
  175. /**
  176. * struct drm_msm_3d_col - 3d gamut color component structure
  177. * @c0: Holds c0 value
  178. * @c2_c1: Holds c2/c1 values
  179. */
  180. struct drm_msm_3d_col {
  181. __u32 c2_c1;
  182. __u32 c0;
  183. };
  184. /**
  185. * struct drm_msm_3d_gamut - 3d gamut feature structure
  186. * @flags: flags for the feature values are:
  187. * 0 - no map
  188. * GAMUT_3D_MAP_EN - enable map
  189. * @mode: lut mode can take following values:
  190. * - GAMUT_3D_MODE_17
  191. * - GAMUT_3D_MODE_5
  192. * - GAMUT_3D_MODE_13
  193. * @scale_off: Scale offset table
  194. * @col: Color component tables
  195. */
  196. struct drm_msm_3d_gamut {
  197. __u64 flags;
  198. __u32 mode;
  199. __u32 scale_off[GAMUT_3D_SCALE_OFF_TBL_NUM][GAMUT_3D_SCALE_OFF_SZ];
  200. struct drm_msm_3d_col col[GAMUT_3D_TBL_NUM][GAMUT_3D_MODE17_TBL_SZ];
  201. };
  202. #define PGC_TBL_LEN 512
  203. #define PGC_8B_ROUND (1 << 0)
  204. /**
  205. * struct drm_msm_pgc_lut - pgc lut feature structure
  206. * @flags: flags for the featue values can be:
  207. * - PGC_8B_ROUND
  208. * @c0: color0 component lut
  209. * @c1: color1 component lut
  210. * @c2: color2 component lut
  211. */
  212. struct drm_msm_pgc_lut {
  213. __u64 flags;
  214. __u32 c0[PGC_TBL_LEN];
  215. __u32 c1[PGC_TBL_LEN];
  216. __u32 c2[PGC_TBL_LEN];
  217. };
  218. #define IGC_TBL_LEN 256
  219. #define IGC_DITHER_ENABLE (1 << 0)
  220. /**
  221. * struct drm_msm_igc_lut - igc lut feature structure
  222. * @flags: flags for the feature customization, values can be:
  223. * - IGC_DITHER_ENABLE: Enable dither functionality
  224. * @c0: color0 component lut
  225. * @c1: color1 component lut
  226. * @c2: color2 component lut
  227. * @strength: dither strength, considered valid when IGC_DITHER_ENABLE
  228. * is set in flags. Strength value based on source bit width.
  229. * @c0_last: color0 lut_last component
  230. * @c1_last: color1 lut_last component
  231. * @c2_last: color2 lut_last component
  232. */
  233. struct drm_msm_igc_lut {
  234. __u64 flags;
  235. __u32 c0[IGC_TBL_LEN];
  236. __u32 c1[IGC_TBL_LEN];
  237. __u32 c2[IGC_TBL_LEN];
  238. __u32 strength;
  239. __u32 c0_last;
  240. __u32 c1_last;
  241. __u32 c2_last;
  242. };
  243. #define LAST_LUT 2
  244. #define HIST_V_SIZE 256
  245. /**
  246. * struct drm_msm_hist - histogram feature structure
  247. * @flags: for customizing operations
  248. * @data: histogram data
  249. */
  250. struct drm_msm_hist {
  251. __u64 flags;
  252. __u32 data[HIST_V_SIZE];
  253. };
  254. #define AD4_LUT_GRP0_SIZE 33
  255. #define AD4_LUT_GRP1_SIZE 32
  256. /*
  257. * struct drm_msm_ad4_init - ad4 init structure set by user-space client.
  258. * Init param values can change based on tuning
  259. * hence it is passed by user-space clients.
  260. */
  261. struct drm_msm_ad4_init {
  262. __u32 init_param_001[AD4_LUT_GRP0_SIZE];
  263. __u32 init_param_002[AD4_LUT_GRP0_SIZE];
  264. __u32 init_param_003[AD4_LUT_GRP0_SIZE];
  265. __u32 init_param_004[AD4_LUT_GRP0_SIZE];
  266. __u32 init_param_005[AD4_LUT_GRP1_SIZE];
  267. __u32 init_param_006[AD4_LUT_GRP1_SIZE];
  268. __u32 init_param_007[AD4_LUT_GRP0_SIZE];
  269. __u32 init_param_008[AD4_LUT_GRP0_SIZE];
  270. __u32 init_param_009;
  271. __u32 init_param_010;
  272. __u32 init_param_011;
  273. __u32 init_param_012;
  274. __u32 init_param_013;
  275. __u32 init_param_014;
  276. __u32 init_param_015;
  277. __u32 init_param_016;
  278. __u32 init_param_017;
  279. __u32 init_param_018;
  280. __u32 init_param_019;
  281. __u32 init_param_020;
  282. __u32 init_param_021;
  283. __u32 init_param_022;
  284. __u32 init_param_023;
  285. __u32 init_param_024;
  286. __u32 init_param_025;
  287. __u32 init_param_026;
  288. __u32 init_param_027;
  289. __u32 init_param_028;
  290. __u32 init_param_029;
  291. __u32 init_param_030;
  292. __u32 init_param_031;
  293. __u32 init_param_032;
  294. __u32 init_param_033;
  295. __u32 init_param_034;
  296. __u32 init_param_035;
  297. __u32 init_param_036;
  298. __u32 init_param_037;
  299. __u32 init_param_038;
  300. __u32 init_param_039;
  301. __u32 init_param_040;
  302. __u32 init_param_041;
  303. __u32 init_param_042;
  304. __u32 init_param_043;
  305. __u32 init_param_044;
  306. __u32 init_param_045;
  307. __u32 init_param_046;
  308. __u32 init_param_047;
  309. __u32 init_param_048;
  310. __u32 init_param_049;
  311. __u32 init_param_050;
  312. __u32 init_param_051;
  313. __u32 init_param_052;
  314. __u32 init_param_053;
  315. __u32 init_param_054;
  316. __u32 init_param_055;
  317. __u32 init_param_056;
  318. __u32 init_param_057;
  319. __u32 init_param_058;
  320. __u32 init_param_059;
  321. __u32 init_param_060;
  322. __u32 init_param_061;
  323. __u32 init_param_062;
  324. __u32 init_param_063;
  325. __u32 init_param_064;
  326. __u32 init_param_065;
  327. __u32 init_param_066;
  328. __u32 init_param_067;
  329. __u32 init_param_068;
  330. __u32 init_param_069;
  331. __u32 init_param_070;
  332. __u32 init_param_071;
  333. __u32 init_param_072;
  334. __u32 init_param_073;
  335. __u32 init_param_074;
  336. __u32 init_param_075;
  337. };
  338. /*
  339. * struct drm_msm_ad4_cfg - ad4 config structure set by user-space client.
  340. * Config param values can vary based on tuning,
  341. * hence it is passed by user-space clients.
  342. */
  343. struct drm_msm_ad4_cfg {
  344. __u32 cfg_param_001;
  345. __u32 cfg_param_002;
  346. __u32 cfg_param_003;
  347. __u32 cfg_param_004;
  348. __u32 cfg_param_005;
  349. __u32 cfg_param_006;
  350. __u32 cfg_param_007;
  351. __u32 cfg_param_008;
  352. __u32 cfg_param_009;
  353. __u32 cfg_param_010;
  354. __u32 cfg_param_011;
  355. __u32 cfg_param_012;
  356. __u32 cfg_param_013;
  357. __u32 cfg_param_014;
  358. __u32 cfg_param_015;
  359. __u32 cfg_param_016;
  360. __u32 cfg_param_017;
  361. __u32 cfg_param_018;
  362. __u32 cfg_param_019;
  363. __u32 cfg_param_020;
  364. __u32 cfg_param_021;
  365. __u32 cfg_param_022;
  366. __u32 cfg_param_023;
  367. __u32 cfg_param_024;
  368. __u32 cfg_param_025;
  369. __u32 cfg_param_026;
  370. __u32 cfg_param_027;
  371. __u32 cfg_param_028;
  372. __u32 cfg_param_029;
  373. __u32 cfg_param_030;
  374. __u32 cfg_param_031;
  375. __u32 cfg_param_032;
  376. __u32 cfg_param_033;
  377. __u32 cfg_param_034;
  378. __u32 cfg_param_035;
  379. __u32 cfg_param_036;
  380. __u32 cfg_param_037;
  381. __u32 cfg_param_038;
  382. __u32 cfg_param_039;
  383. __u32 cfg_param_040;
  384. __u32 cfg_param_041;
  385. __u32 cfg_param_042;
  386. __u32 cfg_param_043;
  387. __u32 cfg_param_044;
  388. __u32 cfg_param_045;
  389. __u32 cfg_param_046;
  390. __u32 cfg_param_047;
  391. __u32 cfg_param_048;
  392. __u32 cfg_param_049;
  393. __u32 cfg_param_050;
  394. __u32 cfg_param_051;
  395. __u32 cfg_param_052;
  396. __u32 cfg_param_053;
  397. };
  398. #define DITHER_MATRIX_SZ 16
  399. #define DITHER_LUMA_MODE (1 << 0)
  400. /**
  401. * struct drm_msm_dither - dither feature structure
  402. * @flags: flags for the feature customization, values can be:
  403. -DITHER_LUMA_MODE: Enable LUMA dither mode
  404. * @temporal_en: temperal dither enable
  405. * @c0_bitdepth: c0 component bit depth
  406. * @c1_bitdepth: c1 component bit depth
  407. * @c2_bitdepth: c2 component bit depth
  408. * @c3_bitdepth: c2 component bit depth
  409. * @matrix: dither strength matrix
  410. */
  411. struct drm_msm_dither {
  412. __u64 flags;
  413. __u32 temporal_en;
  414. __u32 c0_bitdepth;
  415. __u32 c1_bitdepth;
  416. __u32 c2_bitdepth;
  417. __u32 c3_bitdepth;
  418. __u32 matrix[DITHER_MATRIX_SZ];
  419. };
  420. /**
  421. * struct drm_msm_pa_dither - dspp dither feature structure
  422. * @flags: for customizing operations
  423. * @strength: dither strength
  424. * @offset_en: offset enable bit
  425. * @matrix: dither data matrix
  426. */
  427. #define DRM_MSM_PA_DITHER
  428. struct drm_msm_pa_dither {
  429. __u64 flags;
  430. __u32 strength;
  431. __u32 offset_en;
  432. __u32 matrix[DITHER_MATRIX_SZ];
  433. };
  434. /**
  435. * struct drm_msm_ad4_roi_cfg - ad4 roi params config set
  436. * by user-space client.
  437. * @h_x - hotizontal direction start
  438. * @h_y - hotizontal direction end
  439. * @v_x - vertical direction start
  440. * @v_y - vertical direction end
  441. * @factor_in - the alpha value for inside roi region
  442. * @factor_out - the alpha value for outside roi region
  443. */
  444. #define DRM_MSM_AD4_ROI
  445. struct drm_msm_ad4_roi_cfg {
  446. __u32 h_x;
  447. __u32 h_y;
  448. __u32 v_x;
  449. __u32 v_y;
  450. __u32 factor_in;
  451. __u32 factor_out;
  452. };
  453. #define LTM_FEATURE_DEF 1
  454. #define LTM_DATA_SIZE_0 32
  455. #define LTM_DATA_SIZE_1 128
  456. #define LTM_DATA_SIZE_2 256
  457. #define LTM_DATA_SIZE_3 33
  458. #define LTM_BUFFER_SIZE 5
  459. #define LTM_GUARD_BYTES 255
  460. #define LTM_BLOCK_SIZE 2
  461. #define LTM_STATS_SAT (1 << 1)
  462. #define LTM_STATS_MERGE_SAT (1 << 2)
  463. #define LTM_HIST_CHECKSUM_SUPPORT (1 << 0)
  464. /*
  465. * struct drm_msm_ltm_stats_data - LTM stats data structure
  466. */
  467. struct drm_msm_ltm_stats_data {
  468. __u32 stats_01[LTM_DATA_SIZE_0][LTM_DATA_SIZE_1];
  469. __u32 stats_02[LTM_DATA_SIZE_2];
  470. __u32 stats_03[LTM_DATA_SIZE_0];
  471. __u32 stats_04[LTM_DATA_SIZE_0];
  472. __u32 stats_05[LTM_DATA_SIZE_0];
  473. __u32 status_flag;
  474. __u32 display_h;
  475. __u32 display_v;
  476. __u32 init_h[LTM_BLOCK_SIZE];
  477. __u32 init_v;
  478. __u32 inc_h;
  479. __u32 inc_v;
  480. __u32 portrait_en;
  481. __u32 merge_en;
  482. __u32 cfg_param_01;
  483. __u32 cfg_param_02;
  484. __u32 cfg_param_03;
  485. __u32 cfg_param_04;
  486. __u32 feature_flag;
  487. __u32 checksum;
  488. };
  489. /*
  490. * struct drm_msm_ltm_init_param - LTM init param structure
  491. */
  492. struct drm_msm_ltm_init_param {
  493. __u32 init_param_01;
  494. __u32 init_param_02;
  495. __u32 init_param_03;
  496. __u32 init_param_04;
  497. };
  498. /*
  499. * struct drm_msm_ltm_cfg_param - LTM config param structure
  500. */
  501. struct drm_msm_ltm_cfg_param {
  502. __u32 cfg_param_01;
  503. __u32 cfg_param_02;
  504. __u32 cfg_param_03;
  505. __u32 cfg_param_04;
  506. __u32 cfg_param_05;
  507. __u32 cfg_param_06;
  508. };
  509. /*
  510. * struct drm_msm_ltm_data - LTM data structure
  511. */
  512. struct drm_msm_ltm_data {
  513. __u32 data[LTM_DATA_SIZE_0][LTM_DATA_SIZE_3];
  514. };
  515. /*
  516. * struct drm_msm_ltm_buffers_crtl - LTM buffer control structure.
  517. * This struct will be used to init and
  518. * de-init the LTM buffers in driver.
  519. * @num_of_buffers: valid number of buffers used
  520. * @fds: fd array to for all the valid buffers
  521. */
  522. struct drm_msm_ltm_buffers_ctrl {
  523. __u32 num_of_buffers;
  524. __u32 fds[LTM_BUFFER_SIZE];
  525. };
  526. /*
  527. * struct drm_msm_ltm_buffer - LTM buffer structure.
  528. * This struct will be passed from driver to user
  529. * space for LTM stats data notification.
  530. * @fd: fd assicated with the buffer that has LTM stats data
  531. * @offset: offset from base address that used for alignment
  532. * @status status flag for error indication
  533. */
  534. struct drm_msm_ltm_buffer {
  535. __u32 fd;
  536. __u32 offset;
  537. __u32 status;
  538. };
  539. #define SPR_INIT_PARAM_SIZE_1 4
  540. #define SPR_INIT_PARAM_SIZE_2 5
  541. #define SPR_INIT_PARAM_SIZE_3 16
  542. #define SPR_INIT_PARAM_SIZE_4 24
  543. #define SPR_INIT_PARAM_SIZE_5 32
  544. /**
  545. * struct drm_msm_spr_init_cfg - SPR initial configuration structure
  546. *
  547. */
  548. struct drm_msm_spr_init_cfg {
  549. __u64 flags;
  550. __u16 cfg0;
  551. __u16 cfg1;
  552. __u16 cfg2;
  553. __u16 cfg3;
  554. __u16 cfg4;
  555. __u16 cfg5;
  556. __u16 cfg6;
  557. __u16 cfg7;
  558. __u16 cfg8;
  559. __u16 cfg9;
  560. __u32 cfg10;
  561. __u16 cfg11[SPR_INIT_PARAM_SIZE_1];
  562. __u16 cfg12[SPR_INIT_PARAM_SIZE_1];
  563. __u16 cfg13[SPR_INIT_PARAM_SIZE_1];
  564. __u16 cfg14[SPR_INIT_PARAM_SIZE_2];
  565. __u16 cfg15[SPR_INIT_PARAM_SIZE_5];
  566. int cfg16[SPR_INIT_PARAM_SIZE_3];
  567. int cfg17[SPR_INIT_PARAM_SIZE_4];
  568. };
  569. #define FEATURE_DEM
  570. #define CFG0_PARAM_LEN 8
  571. #define CFG1_PARAM_LEN 8
  572. #define CFG1_PARAM0_LEN 153
  573. #define CFG0_PARAM2_LEN 256
  574. #define CFG5_PARAM01_LEN 4
  575. #define CFG3_PARAM01_LEN 4
  576. struct drm_msm_dem_cfg {
  577. __u64 flags;
  578. __u32 pentile;
  579. __u32 cfg0_en;
  580. __u32 cfg0_param0_len;
  581. __u32 cfg0_param0[CFG0_PARAM_LEN];
  582. __u32 cfg0_param1_len;
  583. __u32 cfg0_param1[CFG0_PARAM_LEN];
  584. __u32 cfg0_param2_len;
  585. __u64 cfg0_param2_c0[CFG0_PARAM2_LEN];
  586. __u64 cfg0_param2_c1[CFG0_PARAM2_LEN];
  587. __u64 cfg0_param2_c2[CFG0_PARAM2_LEN];
  588. __u32 cfg0_param3_len;
  589. __u32 cfg0_param3_c0[CFG0_PARAM_LEN];
  590. __u32 cfg0_param3_c1[CFG0_PARAM_LEN];
  591. __u32 cfg0_param3_c2[CFG0_PARAM_LEN];
  592. __u32 cfg0_param4_len;
  593. __u32 cfg0_param4[CFG0_PARAM_LEN];
  594. __u32 cfg1_en;
  595. __u32 cfg1_high_idx;
  596. __u32 cfg1_low_idx;
  597. __u32 cfg01_param0_len;
  598. __u32 cfg01_param0[CFG1_PARAM_LEN];
  599. __u32 cfg1_param0_len;
  600. __u32 cfg1_param0_c0[CFG1_PARAM0_LEN];
  601. __u32 cfg1_param0_c1[CFG1_PARAM0_LEN];
  602. __u32 cfg1_param0_c2[CFG1_PARAM0_LEN];
  603. __u32 cfg2_en;
  604. __u32 cfg3_en;
  605. __u32 cfg3_param0_len;
  606. __u32 cfg3_param0_a[CFG3_PARAM01_LEN];
  607. __u32 cfg3_param0_b[CFG3_PARAM01_LEN];
  608. __u32 cfg3_ab_adj;
  609. __u32 cfg4_en;
  610. __u32 cfg5_en;
  611. __u32 cfg5_param0_len;
  612. __u32 cfg5_param0[CFG5_PARAM01_LEN];
  613. __u32 cfg5_param1_len;
  614. __u32 cfg5_param1[CFG5_PARAM01_LEN];
  615. __u32 c0_depth;
  616. __u32 c1_depth;
  617. __u32 c2_depth;
  618. __u32 src_id;
  619. };
  620. /**
  621. * struct drm_msm_ad4_manual_str_cfg - ad4 manual strength config set
  622. * by user-space client.
  623. * @in_str - strength for inside roi region
  624. * @out_str - strength for outside roi region
  625. */
  626. #define DRM_MSM_AD4_MANUAL_STRENGTH
  627. struct drm_msm_ad4_manual_str_cfg {
  628. __u32 in_str;
  629. __u32 out_str;
  630. };
  631. #define RC_DATA_SIZE_MAX 2720
  632. #define RC_CFG_SIZE_MAX 4
  633. struct drm_msm_rc_mask_cfg {
  634. __u64 flags;
  635. __u32 cfg_param_01;
  636. __u32 cfg_param_02;
  637. __u32 cfg_param_03;
  638. __u32 cfg_param_04[RC_CFG_SIZE_MAX];
  639. __u32 cfg_param_05[RC_CFG_SIZE_MAX];
  640. __u32 cfg_param_06[RC_CFG_SIZE_MAX];
  641. __u64 cfg_param_07;
  642. __u32 cfg_param_08;
  643. __u64 cfg_param_09[RC_DATA_SIZE_MAX];
  644. };
  645. #define FP16_SUPPORTED
  646. #define FP16_GC_FLAG_ALPHA_EN (1 << 0)
  647. /* FP16 GC mode options */
  648. #define FP16_GC_MODE_INVALID 0
  649. #define FP16_GC_MODE_SRGB 1
  650. #define FP16_GC_MODE_PQ 2
  651. /**
  652. * struct drm_msm_fp16_gc - FP16 GC configuration structure
  653. * @in flags - Settings flags for FP16 GC
  654. * @in mode - Gamma correction mode to use for FP16 GC
  655. */
  656. struct drm_msm_fp16_gc {
  657. __u64 flags;
  658. __u64 mode;
  659. };
  660. /**
  661. * struct drm_msm_fp16_csc - FP16 CSC configuration structure
  662. * @in flags - Settings flags for FP16 CSC. Currently unused
  663. * @in cfg_param_0_len - Length of data for cfg_param_0
  664. * @in cfg_param_0 - Data for param 0. Max size is FP16_CSC_CFG0_PARAM_LEN
  665. * @in cfg_param_1_len - Length of data for cfg_param_1
  666. * @in cfg_param_1 - Data for param 1. Max size is FP16_CSC_CFG1_PARAM_LEN
  667. */
  668. #define FP16_CSC_CFG0_PARAM_LEN 12
  669. #define FP16_CSC_CFG1_PARAM_LEN 8
  670. struct drm_msm_fp16_csc {
  671. __u64 flags;
  672. __u32 cfg_param_0_len;
  673. __u32 cfg_param_0[FP16_CSC_CFG0_PARAM_LEN];
  674. __u32 cfg_param_1_len;
  675. __u32 cfg_param_1[FP16_CSC_CFG1_PARAM_LEN];
  676. };
  677. struct drm_msm_backlight_info {
  678. __u32 brightness_max;
  679. __u32 brightness;
  680. __u32 bl_level_max;
  681. __u32 bl_level;
  682. __u32 bl_scale;
  683. __u32 bl_scale_sv;
  684. };
  685. #define DIMMING_BL_LUT_LEN 8192
  686. struct drm_msm_dimming_bl_lut {
  687. __u32 length;
  688. __u32 mapped_bl[DIMMING_BL_LUT_LEN];
  689. };
  690. #endif /* _MSM_DRM_PP_H_ */