dp_tx.c 127 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797
  1. /*
  2. * Copyright (c) 2016-2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "htt.h"
  19. #include "dp_htt.h"
  20. #include "hal_hw_headers.h"
  21. #include "dp_tx.h"
  22. #include "dp_tx_desc.h"
  23. #include "dp_peer.h"
  24. #include "dp_types.h"
  25. #include "hal_tx.h"
  26. #include "qdf_mem.h"
  27. #include "qdf_nbuf.h"
  28. #include "qdf_net_types.h"
  29. #include <wlan_cfg.h>
  30. #include "dp_ipa.h"
  31. #if defined(MESH_MODE_SUPPORT) || defined(FEATURE_PERPKT_INFO)
  32. #include "if_meta_hdr.h"
  33. #endif
  34. #include "enet.h"
  35. #include "dp_internal.h"
  36. #ifdef FEATURE_WDS
  37. #include "dp_txrx_wds.h"
  38. #endif
  39. #ifdef ATH_SUPPORT_IQUE
  40. #include "dp_txrx_me.h"
  41. #endif
  42. #include "dp_hist.h"
  43. /* TODO Add support in TSO */
  44. #define DP_DESC_NUM_FRAG(x) 0
  45. /* disable TQM_BYPASS */
  46. #define TQM_BYPASS_WAR 0
  47. /* invalid peer id for reinject*/
  48. #define DP_INVALID_PEER 0XFFFE
  49. /*mapping between hal encrypt type and cdp_sec_type*/
  50. #define MAX_CDP_SEC_TYPE 12
  51. static const uint8_t sec_type_map[MAX_CDP_SEC_TYPE] = {
  52. HAL_TX_ENCRYPT_TYPE_NO_CIPHER,
  53. HAL_TX_ENCRYPT_TYPE_WEP_128,
  54. HAL_TX_ENCRYPT_TYPE_WEP_104,
  55. HAL_TX_ENCRYPT_TYPE_WEP_40,
  56. HAL_TX_ENCRYPT_TYPE_TKIP_WITH_MIC,
  57. HAL_TX_ENCRYPT_TYPE_TKIP_NO_MIC,
  58. HAL_TX_ENCRYPT_TYPE_AES_CCMP_128,
  59. HAL_TX_ENCRYPT_TYPE_WAPI,
  60. HAL_TX_ENCRYPT_TYPE_AES_CCMP_256,
  61. HAL_TX_ENCRYPT_TYPE_AES_GCMP_128,
  62. HAL_TX_ENCRYPT_TYPE_AES_GCMP_256,
  63. HAL_TX_ENCRYPT_TYPE_WAPI_GCM_SM4};
  64. #ifdef QCA_TX_LIMIT_CHECK
  65. /**
  66. * dp_tx_limit_check - Check if allocated tx descriptors reached
  67. * soc max limit and pdev max limit
  68. * @vdev: DP vdev handle
  69. *
  70. * Return: true if allocated tx descriptors reached max configured value, else
  71. * false
  72. */
  73. static inline bool
  74. dp_tx_limit_check(struct dp_vdev *vdev)
  75. {
  76. struct dp_pdev *pdev = vdev->pdev;
  77. struct dp_soc *soc = pdev->soc;
  78. if (qdf_atomic_read(&soc->num_tx_outstanding) >=
  79. soc->num_tx_allowed) {
  80. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  81. "%s: queued packets are more than max tx, drop the frame",
  82. __func__);
  83. DP_STATS_INC(vdev, tx_i.dropped.desc_na.num, 1);
  84. return true;
  85. }
  86. if (qdf_atomic_read(&pdev->num_tx_outstanding) >=
  87. pdev->num_tx_allowed) {
  88. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  89. "%s: queued packets are more than max tx, drop the frame",
  90. __func__);
  91. DP_STATS_INC(vdev, tx_i.dropped.desc_na.num, 1);
  92. return true;
  93. }
  94. return false;
  95. }
  96. /**
  97. * dp_tx_exception_limit_check - Check if allocated tx exception descriptors
  98. * reached soc max limit
  99. * @vdev: DP vdev handle
  100. *
  101. * Return: true if allocated tx descriptors reached max configured value, else
  102. * false
  103. */
  104. static inline bool
  105. dp_tx_exception_limit_check(struct dp_vdev *vdev)
  106. {
  107. struct dp_pdev *pdev = vdev->pdev;
  108. struct dp_soc *soc = pdev->soc;
  109. if (qdf_atomic_read(&soc->num_tx_exception) >=
  110. soc->num_msdu_exception_desc) {
  111. dp_info("exc packets are more than max drop the exc pkt");
  112. DP_STATS_INC(vdev, tx_i.dropped.exc_desc_na.num, 1);
  113. return true;
  114. }
  115. return false;
  116. }
  117. /**
  118. * dp_tx_outstanding_inc - Increment outstanding tx desc values on pdev and soc
  119. * @vdev: DP pdev handle
  120. *
  121. * Return: void
  122. */
  123. static inline void
  124. dp_tx_outstanding_inc(struct dp_pdev *pdev)
  125. {
  126. struct dp_soc *soc = pdev->soc;
  127. qdf_atomic_inc(&pdev->num_tx_outstanding);
  128. qdf_atomic_inc(&soc->num_tx_outstanding);
  129. }
  130. /**
  131. * dp_tx_outstanding__dec - Decrement outstanding tx desc values on pdev and soc
  132. * @vdev: DP pdev handle
  133. *
  134. * Return: void
  135. */
  136. static inline void
  137. dp_tx_outstanding_dec(struct dp_pdev *pdev)
  138. {
  139. struct dp_soc *soc = pdev->soc;
  140. qdf_atomic_dec(&pdev->num_tx_outstanding);
  141. qdf_atomic_dec(&soc->num_tx_outstanding);
  142. }
  143. #else //QCA_TX_LIMIT_CHECK
  144. static inline bool
  145. dp_tx_limit_check(struct dp_vdev *vdev)
  146. {
  147. return false;
  148. }
  149. static inline bool
  150. dp_tx_exception_limit_check(struct dp_vdev *vdev)
  151. {
  152. return false;
  153. }
  154. static inline void
  155. dp_tx_outstanding_inc(struct dp_pdev *pdev)
  156. {
  157. qdf_atomic_inc(&pdev->num_tx_outstanding);
  158. }
  159. static inline void
  160. dp_tx_outstanding_dec(struct dp_pdev *pdev)
  161. {
  162. qdf_atomic_dec(&pdev->num_tx_outstanding);
  163. }
  164. #endif //QCA_TX_LIMIT_CHECK
  165. #if defined(FEATURE_TSO)
  166. /**
  167. * dp_tx_tso_unmap_segment() - Unmap TSO segment
  168. *
  169. * @soc - core txrx main context
  170. * @seg_desc - tso segment descriptor
  171. * @num_seg_desc - tso number segment descriptor
  172. */
  173. static void dp_tx_tso_unmap_segment(
  174. struct dp_soc *soc,
  175. struct qdf_tso_seg_elem_t *seg_desc,
  176. struct qdf_tso_num_seg_elem_t *num_seg_desc)
  177. {
  178. TSO_DEBUG("%s: Unmap the tso segment", __func__);
  179. if (qdf_unlikely(!seg_desc)) {
  180. DP_TRACE(ERROR, "%s %d TSO desc is NULL!",
  181. __func__, __LINE__);
  182. qdf_assert(0);
  183. } else if (qdf_unlikely(!num_seg_desc)) {
  184. DP_TRACE(ERROR, "%s %d TSO num desc is NULL!",
  185. __func__, __LINE__);
  186. qdf_assert(0);
  187. } else {
  188. bool is_last_seg;
  189. /* no tso segment left to do dma unmap */
  190. if (num_seg_desc->num_seg.tso_cmn_num_seg < 1)
  191. return;
  192. is_last_seg = (num_seg_desc->num_seg.tso_cmn_num_seg == 1) ?
  193. true : false;
  194. qdf_nbuf_unmap_tso_segment(soc->osdev,
  195. seg_desc, is_last_seg);
  196. num_seg_desc->num_seg.tso_cmn_num_seg--;
  197. }
  198. }
  199. /**
  200. * dp_tx_tso_desc_release() - Release the tso segment and tso_cmn_num_seg
  201. * back to the freelist
  202. *
  203. * @soc - soc device handle
  204. * @tx_desc - Tx software descriptor
  205. */
  206. static void dp_tx_tso_desc_release(struct dp_soc *soc,
  207. struct dp_tx_desc_s *tx_desc)
  208. {
  209. TSO_DEBUG("%s: Free the tso descriptor", __func__);
  210. if (qdf_unlikely(!tx_desc->tso_desc)) {
  211. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  212. "%s %d TSO desc is NULL!",
  213. __func__, __LINE__);
  214. qdf_assert(0);
  215. } else if (qdf_unlikely(!tx_desc->tso_num_desc)) {
  216. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  217. "%s %d TSO num desc is NULL!",
  218. __func__, __LINE__);
  219. qdf_assert(0);
  220. } else {
  221. struct qdf_tso_num_seg_elem_t *tso_num_desc =
  222. (struct qdf_tso_num_seg_elem_t *)tx_desc->tso_num_desc;
  223. /* Add the tso num segment into the free list */
  224. if (tso_num_desc->num_seg.tso_cmn_num_seg == 0) {
  225. dp_tso_num_seg_free(soc, tx_desc->pool_id,
  226. tx_desc->tso_num_desc);
  227. tx_desc->tso_num_desc = NULL;
  228. DP_STATS_INC(tx_desc->pdev, tso_stats.tso_comp, 1);
  229. }
  230. /* Add the tso segment into the free list*/
  231. dp_tx_tso_desc_free(soc,
  232. tx_desc->pool_id, tx_desc->tso_desc);
  233. tx_desc->tso_desc = NULL;
  234. }
  235. }
  236. #else
  237. static void dp_tx_tso_unmap_segment(
  238. struct dp_soc *soc,
  239. struct qdf_tso_seg_elem_t *seg_desc,
  240. struct qdf_tso_num_seg_elem_t *num_seg_desc)
  241. {
  242. }
  243. static void dp_tx_tso_desc_release(struct dp_soc *soc,
  244. struct dp_tx_desc_s *tx_desc)
  245. {
  246. }
  247. #endif
  248. /**
  249. * dp_tx_desc_release() - Release Tx Descriptor
  250. * @tx_desc : Tx Descriptor
  251. * @desc_pool_id: Descriptor Pool ID
  252. *
  253. * Deallocate all resources attached to Tx descriptor and free the Tx
  254. * descriptor.
  255. *
  256. * Return:
  257. */
  258. static void
  259. dp_tx_desc_release(struct dp_tx_desc_s *tx_desc, uint8_t desc_pool_id)
  260. {
  261. struct dp_pdev *pdev = tx_desc->pdev;
  262. struct dp_soc *soc;
  263. uint8_t comp_status = 0;
  264. qdf_assert(pdev);
  265. soc = pdev->soc;
  266. dp_tx_outstanding_dec(pdev);
  267. if (tx_desc->frm_type == dp_tx_frm_tso)
  268. dp_tx_tso_desc_release(soc, tx_desc);
  269. if (tx_desc->flags & DP_TX_DESC_FLAG_FRAG)
  270. dp_tx_ext_desc_free(soc, tx_desc->msdu_ext_desc, desc_pool_id);
  271. if (tx_desc->flags & DP_TX_DESC_FLAG_ME)
  272. dp_tx_me_free_buf(tx_desc->pdev, tx_desc->me_buffer);
  273. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  274. qdf_atomic_dec(&soc->num_tx_exception);
  275. if (HAL_TX_COMP_RELEASE_SOURCE_TQM ==
  276. hal_tx_comp_get_buffer_source(&tx_desc->comp))
  277. comp_status = hal_tx_comp_get_release_reason(&tx_desc->comp,
  278. soc->hal_soc);
  279. else
  280. comp_status = HAL_TX_COMP_RELEASE_REASON_FW;
  281. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  282. "Tx Completion Release desc %d status %d outstanding %d",
  283. tx_desc->id, comp_status,
  284. qdf_atomic_read(&pdev->num_tx_outstanding));
  285. dp_tx_desc_free(soc, tx_desc, desc_pool_id);
  286. return;
  287. }
  288. /**
  289. * dp_tx_htt_metadata_prepare() - Prepare HTT metadata for special frames
  290. * @vdev: DP vdev Handle
  291. * @nbuf: skb
  292. * @msdu_info: msdu_info required to create HTT metadata
  293. *
  294. * Prepares and fills HTT metadata in the frame pre-header for special frames
  295. * that should be transmitted using varying transmit parameters.
  296. * There are 2 VDEV modes that currently needs this special metadata -
  297. * 1) Mesh Mode
  298. * 2) DSRC Mode
  299. *
  300. * Return: HTT metadata size
  301. *
  302. */
  303. static uint8_t dp_tx_prepare_htt_metadata(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  304. struct dp_tx_msdu_info_s *msdu_info)
  305. {
  306. uint32_t *meta_data = msdu_info->meta_data;
  307. struct htt_tx_msdu_desc_ext2_t *desc_ext =
  308. (struct htt_tx_msdu_desc_ext2_t *) meta_data;
  309. uint8_t htt_desc_size;
  310. /* Size rounded of multiple of 8 bytes */
  311. uint8_t htt_desc_size_aligned;
  312. uint8_t *hdr = NULL;
  313. /*
  314. * Metadata - HTT MSDU Extension header
  315. */
  316. htt_desc_size = sizeof(struct htt_tx_msdu_desc_ext2_t);
  317. htt_desc_size_aligned = (htt_desc_size + 7) & ~0x7;
  318. if (vdev->mesh_vdev || msdu_info->is_tx_sniffer ||
  319. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_GET(msdu_info->
  320. meta_data[0])) {
  321. if (qdf_unlikely(qdf_nbuf_headroom(nbuf) <
  322. htt_desc_size_aligned)) {
  323. nbuf = qdf_nbuf_realloc_headroom(nbuf,
  324. htt_desc_size_aligned);
  325. if (!nbuf) {
  326. /*
  327. * qdf_nbuf_realloc_headroom won't do skb_clone
  328. * as skb_realloc_headroom does. so, no free is
  329. * needed here.
  330. */
  331. DP_STATS_INC(vdev,
  332. tx_i.dropped.headroom_insufficient,
  333. 1);
  334. qdf_print(" %s[%d] skb_realloc_headroom failed",
  335. __func__, __LINE__);
  336. return 0;
  337. }
  338. }
  339. /* Fill and add HTT metaheader */
  340. hdr = qdf_nbuf_push_head(nbuf, htt_desc_size_aligned);
  341. if (!hdr) {
  342. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  343. "Error in filling HTT metadata");
  344. return 0;
  345. }
  346. qdf_mem_copy(hdr, desc_ext, htt_desc_size);
  347. } else if (vdev->opmode == wlan_op_mode_ocb) {
  348. /* Todo - Add support for DSRC */
  349. }
  350. return htt_desc_size_aligned;
  351. }
  352. /**
  353. * dp_tx_prepare_tso_ext_desc() - Prepare MSDU extension descriptor for TSO
  354. * @tso_seg: TSO segment to process
  355. * @ext_desc: Pointer to MSDU extension descriptor
  356. *
  357. * Return: void
  358. */
  359. #if defined(FEATURE_TSO)
  360. static void dp_tx_prepare_tso_ext_desc(struct qdf_tso_seg_t *tso_seg,
  361. void *ext_desc)
  362. {
  363. uint8_t num_frag;
  364. uint32_t tso_flags;
  365. /*
  366. * Set tso_en, tcp_flags(NS, CWR, ECE, URG, ACK, PSH, RST, SYN, FIN),
  367. * tcp_flag_mask
  368. *
  369. * Checksum enable flags are set in TCL descriptor and not in Extension
  370. * Descriptor (H/W ignores checksum_en flags in MSDU ext descriptor)
  371. */
  372. tso_flags = *(uint32_t *) &tso_seg->tso_flags;
  373. hal_tx_ext_desc_set_tso_flags(ext_desc, tso_flags);
  374. hal_tx_ext_desc_set_msdu_length(ext_desc, tso_seg->tso_flags.l2_len,
  375. tso_seg->tso_flags.ip_len);
  376. hal_tx_ext_desc_set_tcp_seq(ext_desc, tso_seg->tso_flags.tcp_seq_num);
  377. hal_tx_ext_desc_set_ip_id(ext_desc, tso_seg->tso_flags.ip_id);
  378. for (num_frag = 0; num_frag < tso_seg->num_frags; num_frag++) {
  379. uint32_t lo = 0;
  380. uint32_t hi = 0;
  381. qdf_assert_always((tso_seg->tso_frags[num_frag].paddr) &&
  382. (tso_seg->tso_frags[num_frag].length));
  383. qdf_dmaaddr_to_32s(
  384. tso_seg->tso_frags[num_frag].paddr, &lo, &hi);
  385. hal_tx_ext_desc_set_buffer(ext_desc, num_frag, lo, hi,
  386. tso_seg->tso_frags[num_frag].length);
  387. }
  388. return;
  389. }
  390. #else
  391. static void dp_tx_prepare_tso_ext_desc(struct qdf_tso_seg_t *tso_seg,
  392. void *ext_desc)
  393. {
  394. return;
  395. }
  396. #endif
  397. #if defined(FEATURE_TSO)
  398. /**
  399. * dp_tx_free_tso_seg_list() - Loop through the tso segments
  400. * allocated and free them
  401. *
  402. * @soc: soc handle
  403. * @free_seg: list of tso segments
  404. * @msdu_info: msdu descriptor
  405. *
  406. * Return - void
  407. */
  408. static void dp_tx_free_tso_seg_list(
  409. struct dp_soc *soc,
  410. struct qdf_tso_seg_elem_t *free_seg,
  411. struct dp_tx_msdu_info_s *msdu_info)
  412. {
  413. struct qdf_tso_seg_elem_t *next_seg;
  414. while (free_seg) {
  415. next_seg = free_seg->next;
  416. dp_tx_tso_desc_free(soc,
  417. msdu_info->tx_queue.desc_pool_id,
  418. free_seg);
  419. free_seg = next_seg;
  420. }
  421. }
  422. /**
  423. * dp_tx_free_tso_num_seg_list() - Loop through the tso num segments
  424. * allocated and free them
  425. *
  426. * @soc: soc handle
  427. * @free_num_seg: list of tso number segments
  428. * @msdu_info: msdu descriptor
  429. * Return - void
  430. */
  431. static void dp_tx_free_tso_num_seg_list(
  432. struct dp_soc *soc,
  433. struct qdf_tso_num_seg_elem_t *free_num_seg,
  434. struct dp_tx_msdu_info_s *msdu_info)
  435. {
  436. struct qdf_tso_num_seg_elem_t *next_num_seg;
  437. while (free_num_seg) {
  438. next_num_seg = free_num_seg->next;
  439. dp_tso_num_seg_free(soc,
  440. msdu_info->tx_queue.desc_pool_id,
  441. free_num_seg);
  442. free_num_seg = next_num_seg;
  443. }
  444. }
  445. /**
  446. * dp_tx_unmap_tso_seg_list() - Loop through the tso segments
  447. * do dma unmap for each segment
  448. *
  449. * @soc: soc handle
  450. * @free_seg: list of tso segments
  451. * @num_seg_desc: tso number segment descriptor
  452. *
  453. * Return - void
  454. */
  455. static void dp_tx_unmap_tso_seg_list(
  456. struct dp_soc *soc,
  457. struct qdf_tso_seg_elem_t *free_seg,
  458. struct qdf_tso_num_seg_elem_t *num_seg_desc)
  459. {
  460. struct qdf_tso_seg_elem_t *next_seg;
  461. if (qdf_unlikely(!num_seg_desc)) {
  462. DP_TRACE(ERROR, "TSO number seg desc is NULL!");
  463. return;
  464. }
  465. while (free_seg) {
  466. next_seg = free_seg->next;
  467. dp_tx_tso_unmap_segment(soc, free_seg, num_seg_desc);
  468. free_seg = next_seg;
  469. }
  470. }
  471. #ifdef FEATURE_TSO_STATS
  472. /**
  473. * dp_tso_get_stats_idx: Retrieve the tso packet id
  474. * @pdev - pdev handle
  475. *
  476. * Return: id
  477. */
  478. static uint32_t dp_tso_get_stats_idx(struct dp_pdev *pdev)
  479. {
  480. uint32_t stats_idx;
  481. stats_idx = (((uint32_t)qdf_atomic_inc_return(&pdev->tso_idx))
  482. % CDP_MAX_TSO_PACKETS);
  483. return stats_idx;
  484. }
  485. #else
  486. static int dp_tso_get_stats_idx(struct dp_pdev *pdev)
  487. {
  488. return 0;
  489. }
  490. #endif /* FEATURE_TSO_STATS */
  491. /**
  492. * dp_tx_free_remaining_tso_desc() - do dma unmap for tso segments if any,
  493. * free the tso segments descriptor and
  494. * tso num segments descriptor
  495. *
  496. * @soc: soc handle
  497. * @msdu_info: msdu descriptor
  498. * @tso_seg_unmap: flag to show if dma unmap is necessary
  499. *
  500. * Return - void
  501. */
  502. static void dp_tx_free_remaining_tso_desc(struct dp_soc *soc,
  503. struct dp_tx_msdu_info_s *msdu_info,
  504. bool tso_seg_unmap)
  505. {
  506. struct qdf_tso_info_t *tso_info = &msdu_info->u.tso_info;
  507. struct qdf_tso_seg_elem_t *free_seg = tso_info->tso_seg_list;
  508. struct qdf_tso_num_seg_elem_t *tso_num_desc =
  509. tso_info->tso_num_seg_list;
  510. /* do dma unmap for each segment */
  511. if (tso_seg_unmap)
  512. dp_tx_unmap_tso_seg_list(soc, free_seg, tso_num_desc);
  513. /* free all tso number segment descriptor though looks only have 1 */
  514. dp_tx_free_tso_num_seg_list(soc, tso_num_desc, msdu_info);
  515. /* free all tso segment descriptor */
  516. dp_tx_free_tso_seg_list(soc, free_seg, msdu_info);
  517. }
  518. /**
  519. * dp_tx_prepare_tso() - Given a jumbo msdu, prepare the TSO info
  520. * @vdev: virtual device handle
  521. * @msdu: network buffer
  522. * @msdu_info: meta data associated with the msdu
  523. *
  524. * Return: QDF_STATUS_SUCCESS success
  525. */
  526. static QDF_STATUS dp_tx_prepare_tso(struct dp_vdev *vdev,
  527. qdf_nbuf_t msdu, struct dp_tx_msdu_info_s *msdu_info)
  528. {
  529. struct qdf_tso_seg_elem_t *tso_seg;
  530. int num_seg = qdf_nbuf_get_tso_num_seg(msdu);
  531. struct dp_soc *soc = vdev->pdev->soc;
  532. struct dp_pdev *pdev = vdev->pdev;
  533. struct qdf_tso_info_t *tso_info;
  534. struct qdf_tso_num_seg_elem_t *tso_num_seg;
  535. tso_info = &msdu_info->u.tso_info;
  536. tso_info->curr_seg = NULL;
  537. tso_info->tso_seg_list = NULL;
  538. tso_info->num_segs = num_seg;
  539. msdu_info->frm_type = dp_tx_frm_tso;
  540. tso_info->tso_num_seg_list = NULL;
  541. TSO_DEBUG(" %s: num_seg: %d", __func__, num_seg);
  542. while (num_seg) {
  543. tso_seg = dp_tx_tso_desc_alloc(
  544. soc, msdu_info->tx_queue.desc_pool_id);
  545. if (tso_seg) {
  546. tso_seg->next = tso_info->tso_seg_list;
  547. tso_info->tso_seg_list = tso_seg;
  548. num_seg--;
  549. } else {
  550. dp_err_rl("Failed to alloc tso seg desc");
  551. DP_STATS_INC_PKT(vdev->pdev,
  552. tso_stats.tso_no_mem_dropped, 1,
  553. qdf_nbuf_len(msdu));
  554. dp_tx_free_remaining_tso_desc(soc, msdu_info, false);
  555. return QDF_STATUS_E_NOMEM;
  556. }
  557. }
  558. TSO_DEBUG(" %s: num_seg: %d", __func__, num_seg);
  559. tso_num_seg = dp_tso_num_seg_alloc(soc,
  560. msdu_info->tx_queue.desc_pool_id);
  561. if (tso_num_seg) {
  562. tso_num_seg->next = tso_info->tso_num_seg_list;
  563. tso_info->tso_num_seg_list = tso_num_seg;
  564. } else {
  565. DP_TRACE(ERROR, "%s: Failed to alloc - Number of segs desc",
  566. __func__);
  567. dp_tx_free_remaining_tso_desc(soc, msdu_info, false);
  568. return QDF_STATUS_E_NOMEM;
  569. }
  570. msdu_info->num_seg =
  571. qdf_nbuf_get_tso_info(soc->osdev, msdu, tso_info);
  572. TSO_DEBUG(" %s: msdu_info->num_seg: %d", __func__,
  573. msdu_info->num_seg);
  574. if (!(msdu_info->num_seg)) {
  575. /*
  576. * Free allocated TSO seg desc and number seg desc,
  577. * do unmap for segments if dma map has done.
  578. */
  579. DP_TRACE(ERROR, "%s: Failed to get tso info", __func__);
  580. dp_tx_free_remaining_tso_desc(soc, msdu_info, true);
  581. return QDF_STATUS_E_INVAL;
  582. }
  583. tso_info->curr_seg = tso_info->tso_seg_list;
  584. tso_info->msdu_stats_idx = dp_tso_get_stats_idx(pdev);
  585. dp_tso_packet_update(pdev, tso_info->msdu_stats_idx,
  586. msdu, msdu_info->num_seg);
  587. dp_tso_segment_stats_update(pdev, tso_info->tso_seg_list,
  588. tso_info->msdu_stats_idx);
  589. dp_stats_tso_segment_histogram_update(pdev, msdu_info->num_seg);
  590. return QDF_STATUS_SUCCESS;
  591. }
  592. #else
  593. static QDF_STATUS dp_tx_prepare_tso(struct dp_vdev *vdev,
  594. qdf_nbuf_t msdu, struct dp_tx_msdu_info_s *msdu_info)
  595. {
  596. return QDF_STATUS_E_NOMEM;
  597. }
  598. #endif
  599. /**
  600. * dp_tx_prepare_ext_desc() - Allocate and prepare MSDU extension descriptor
  601. * @vdev: DP Vdev handle
  602. * @msdu_info: MSDU info to be setup in MSDU extension descriptor
  603. * @desc_pool_id: Descriptor Pool ID
  604. *
  605. * Return:
  606. */
  607. static
  608. struct dp_tx_ext_desc_elem_s *dp_tx_prepare_ext_desc(struct dp_vdev *vdev,
  609. struct dp_tx_msdu_info_s *msdu_info, uint8_t desc_pool_id)
  610. {
  611. uint8_t i;
  612. uint8_t cached_ext_desc[HAL_TX_EXT_DESC_WITH_META_DATA];
  613. struct dp_tx_seg_info_s *seg_info;
  614. struct dp_tx_ext_desc_elem_s *msdu_ext_desc;
  615. struct dp_soc *soc = vdev->pdev->soc;
  616. /* Allocate an extension descriptor */
  617. msdu_ext_desc = dp_tx_ext_desc_alloc(soc, desc_pool_id);
  618. qdf_mem_zero(&cached_ext_desc[0], HAL_TX_EXT_DESC_WITH_META_DATA);
  619. if (!msdu_ext_desc) {
  620. DP_STATS_INC(vdev, tx_i.dropped.desc_na.num, 1);
  621. return NULL;
  622. }
  623. if (msdu_info->exception_fw &&
  624. qdf_unlikely(vdev->mesh_vdev)) {
  625. qdf_mem_copy(&cached_ext_desc[HAL_TX_EXTENSION_DESC_LEN_BYTES],
  626. &msdu_info->meta_data[0],
  627. sizeof(struct htt_tx_msdu_desc_ext2_t));
  628. qdf_atomic_inc(&soc->num_tx_exception);
  629. }
  630. switch (msdu_info->frm_type) {
  631. case dp_tx_frm_sg:
  632. case dp_tx_frm_me:
  633. case dp_tx_frm_raw:
  634. seg_info = msdu_info->u.sg_info.curr_seg;
  635. /* Update the buffer pointers in MSDU Extension Descriptor */
  636. for (i = 0; i < seg_info->frag_cnt; i++) {
  637. hal_tx_ext_desc_set_buffer(&cached_ext_desc[0], i,
  638. seg_info->frags[i].paddr_lo,
  639. seg_info->frags[i].paddr_hi,
  640. seg_info->frags[i].len);
  641. }
  642. break;
  643. case dp_tx_frm_tso:
  644. dp_tx_prepare_tso_ext_desc(&msdu_info->u.tso_info.curr_seg->seg,
  645. &cached_ext_desc[0]);
  646. break;
  647. default:
  648. break;
  649. }
  650. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  651. cached_ext_desc, HAL_TX_EXT_DESC_WITH_META_DATA);
  652. hal_tx_ext_desc_sync(&cached_ext_desc[0],
  653. msdu_ext_desc->vaddr);
  654. return msdu_ext_desc;
  655. }
  656. /**
  657. * dp_tx_trace_pkt() - Trace TX packet at DP layer
  658. *
  659. * @skb: skb to be traced
  660. * @msdu_id: msdu_id of the packet
  661. * @vdev_id: vdev_id of the packet
  662. *
  663. * Return: None
  664. */
  665. #ifdef DP_DISABLE_TX_PKT_TRACE
  666. static void dp_tx_trace_pkt(qdf_nbuf_t skb, uint16_t msdu_id,
  667. uint8_t vdev_id)
  668. {
  669. }
  670. #else
  671. static void dp_tx_trace_pkt(qdf_nbuf_t skb, uint16_t msdu_id,
  672. uint8_t vdev_id)
  673. {
  674. QDF_NBUF_CB_TX_PACKET_TRACK(skb) = QDF_NBUF_TX_PKT_DATA_TRACK;
  675. QDF_NBUF_CB_TX_DP_TRACE(skb) = 1;
  676. DPTRACE(qdf_dp_trace_ptr(skb,
  677. QDF_DP_TRACE_LI_DP_TX_PACKET_PTR_RECORD,
  678. QDF_TRACE_DEFAULT_PDEV_ID,
  679. qdf_nbuf_data_addr(skb),
  680. sizeof(qdf_nbuf_data(skb)),
  681. msdu_id, vdev_id));
  682. qdf_dp_trace_log_pkt(vdev_id, skb, QDF_TX, QDF_TRACE_DEFAULT_PDEV_ID);
  683. DPTRACE(qdf_dp_trace_data_pkt(skb, QDF_TRACE_DEFAULT_PDEV_ID,
  684. QDF_DP_TRACE_LI_DP_TX_PACKET_RECORD,
  685. msdu_id, QDF_TX));
  686. }
  687. #endif
  688. /**
  689. * dp_tx_desc_prepare_single - Allocate and prepare Tx descriptor
  690. * @vdev: DP vdev handle
  691. * @nbuf: skb
  692. * @desc_pool_id: Descriptor pool ID
  693. * @meta_data: Metadata to the fw
  694. * @tx_exc_metadata: Handle that holds exception path metadata
  695. * Allocate and prepare Tx descriptor with msdu information.
  696. *
  697. * Return: Pointer to Tx Descriptor on success,
  698. * NULL on failure
  699. */
  700. static
  701. struct dp_tx_desc_s *dp_tx_prepare_desc_single(struct dp_vdev *vdev,
  702. qdf_nbuf_t nbuf, uint8_t desc_pool_id,
  703. struct dp_tx_msdu_info_s *msdu_info,
  704. struct cdp_tx_exception_metadata *tx_exc_metadata)
  705. {
  706. uint8_t align_pad;
  707. uint8_t is_exception = 0;
  708. uint8_t htt_hdr_size;
  709. struct dp_tx_desc_s *tx_desc;
  710. struct dp_pdev *pdev = vdev->pdev;
  711. struct dp_soc *soc = pdev->soc;
  712. if (dp_tx_limit_check(vdev))
  713. return NULL;
  714. /* Allocate software Tx descriptor */
  715. tx_desc = dp_tx_desc_alloc(soc, desc_pool_id);
  716. if (qdf_unlikely(!tx_desc)) {
  717. DP_STATS_INC(vdev, tx_i.dropped.desc_na.num, 1);
  718. return NULL;
  719. }
  720. dp_tx_outstanding_inc(pdev);
  721. /* Initialize the SW tx descriptor */
  722. tx_desc->nbuf = nbuf;
  723. tx_desc->frm_type = dp_tx_frm_std;
  724. tx_desc->tx_encap_type = ((tx_exc_metadata &&
  725. (tx_exc_metadata->tx_encap_type != CDP_INVALID_TX_ENCAP_TYPE)) ?
  726. tx_exc_metadata->tx_encap_type : vdev->tx_encap_type);
  727. tx_desc->vdev = vdev;
  728. tx_desc->pdev = pdev;
  729. tx_desc->msdu_ext_desc = NULL;
  730. tx_desc->pkt_offset = 0;
  731. dp_tx_trace_pkt(nbuf, tx_desc->id, vdev->vdev_id);
  732. if (qdf_unlikely(vdev->multipass_en)) {
  733. if (!dp_tx_multipass_process(soc, vdev, nbuf, msdu_info))
  734. goto failure;
  735. }
  736. /*
  737. * For special modes (vdev_type == ocb or mesh), data frames should be
  738. * transmitted using varying transmit parameters (tx spec) which include
  739. * transmit rate, power, priority, channel, channel bandwidth , nss etc.
  740. * These are filled in HTT MSDU descriptor and sent in frame pre-header.
  741. * These frames are sent as exception packets to firmware.
  742. *
  743. * HW requirement is that metadata should always point to a
  744. * 8-byte aligned address. So we add alignment pad to start of buffer.
  745. * HTT Metadata should be ensured to be multiple of 8-bytes,
  746. * to get 8-byte aligned start address along with align_pad added
  747. *
  748. * |-----------------------------|
  749. * | |
  750. * |-----------------------------| <-----Buffer Pointer Address given
  751. * | | ^ in HW descriptor (aligned)
  752. * | HTT Metadata | |
  753. * | | |
  754. * | | | Packet Offset given in descriptor
  755. * | | |
  756. * |-----------------------------| |
  757. * | Alignment Pad | v
  758. * |-----------------------------| <----- Actual buffer start address
  759. * | SKB Data | (Unaligned)
  760. * | |
  761. * | |
  762. * | |
  763. * | |
  764. * | |
  765. * |-----------------------------|
  766. */
  767. if (qdf_unlikely((msdu_info->exception_fw)) ||
  768. (vdev->opmode == wlan_op_mode_ocb) ||
  769. (tx_exc_metadata &&
  770. tx_exc_metadata->is_tx_sniffer)) {
  771. align_pad = ((unsigned long) qdf_nbuf_data(nbuf)) & 0x7;
  772. if (qdf_unlikely(qdf_nbuf_headroom(nbuf) < align_pad)) {
  773. DP_STATS_INC(vdev,
  774. tx_i.dropped.headroom_insufficient, 1);
  775. goto failure;
  776. }
  777. if (qdf_nbuf_push_head(nbuf, align_pad) == NULL) {
  778. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  779. "qdf_nbuf_push_head failed");
  780. goto failure;
  781. }
  782. htt_hdr_size = dp_tx_prepare_htt_metadata(vdev, nbuf,
  783. msdu_info);
  784. if (htt_hdr_size == 0)
  785. goto failure;
  786. tx_desc->pkt_offset = align_pad + htt_hdr_size;
  787. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  788. is_exception = 1;
  789. }
  790. #if !TQM_BYPASS_WAR
  791. if (is_exception || tx_exc_metadata)
  792. #endif
  793. {
  794. /* Temporary WAR due to TQM VP issues */
  795. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  796. qdf_atomic_inc(&soc->num_tx_exception);
  797. }
  798. return tx_desc;
  799. failure:
  800. dp_tx_desc_release(tx_desc, desc_pool_id);
  801. return NULL;
  802. }
  803. /**
  804. * dp_tx_prepare_desc() - Allocate and prepare Tx descriptor for multisegment frame
  805. * @vdev: DP vdev handle
  806. * @nbuf: skb
  807. * @msdu_info: Info to be setup in MSDU descriptor and MSDU extension descriptor
  808. * @desc_pool_id : Descriptor Pool ID
  809. *
  810. * Allocate and prepare Tx descriptor with msdu and fragment descritor
  811. * information. For frames wth fragments, allocate and prepare
  812. * an MSDU extension descriptor
  813. *
  814. * Return: Pointer to Tx Descriptor on success,
  815. * NULL on failure
  816. */
  817. static struct dp_tx_desc_s *dp_tx_prepare_desc(struct dp_vdev *vdev,
  818. qdf_nbuf_t nbuf, struct dp_tx_msdu_info_s *msdu_info,
  819. uint8_t desc_pool_id)
  820. {
  821. struct dp_tx_desc_s *tx_desc;
  822. struct dp_tx_ext_desc_elem_s *msdu_ext_desc;
  823. struct dp_pdev *pdev = vdev->pdev;
  824. struct dp_soc *soc = pdev->soc;
  825. if (dp_tx_limit_check(vdev))
  826. return NULL;
  827. /* Allocate software Tx descriptor */
  828. tx_desc = dp_tx_desc_alloc(soc, desc_pool_id);
  829. if (!tx_desc) {
  830. DP_STATS_INC(vdev, tx_i.dropped.desc_na.num, 1);
  831. return NULL;
  832. }
  833. dp_tx_outstanding_inc(pdev);
  834. /* Initialize the SW tx descriptor */
  835. tx_desc->nbuf = nbuf;
  836. tx_desc->frm_type = msdu_info->frm_type;
  837. tx_desc->tx_encap_type = vdev->tx_encap_type;
  838. tx_desc->vdev = vdev;
  839. tx_desc->pdev = pdev;
  840. tx_desc->pkt_offset = 0;
  841. tx_desc->tso_desc = msdu_info->u.tso_info.curr_seg;
  842. tx_desc->tso_num_desc = msdu_info->u.tso_info.tso_num_seg_list;
  843. dp_tx_trace_pkt(nbuf, tx_desc->id, vdev->vdev_id);
  844. /* Handle scattered frames - TSO/SG/ME */
  845. /* Allocate and prepare an extension descriptor for scattered frames */
  846. msdu_ext_desc = dp_tx_prepare_ext_desc(vdev, msdu_info, desc_pool_id);
  847. if (!msdu_ext_desc) {
  848. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  849. "%s Tx Extension Descriptor Alloc Fail",
  850. __func__);
  851. goto failure;
  852. }
  853. #if TQM_BYPASS_WAR
  854. /* Temporary WAR due to TQM VP issues */
  855. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  856. qdf_atomic_inc(&soc->num_tx_exception);
  857. #endif
  858. if (qdf_unlikely(msdu_info->exception_fw))
  859. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  860. tx_desc->msdu_ext_desc = msdu_ext_desc;
  861. tx_desc->flags |= DP_TX_DESC_FLAG_FRAG;
  862. return tx_desc;
  863. failure:
  864. dp_tx_desc_release(tx_desc, desc_pool_id);
  865. return NULL;
  866. }
  867. /**
  868. * dp_tx_prepare_raw() - Prepare RAW packet TX
  869. * @vdev: DP vdev handle
  870. * @nbuf: buffer pointer
  871. * @seg_info: Pointer to Segment info Descriptor to be prepared
  872. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension
  873. * descriptor
  874. *
  875. * Return:
  876. */
  877. static qdf_nbuf_t dp_tx_prepare_raw(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  878. struct dp_tx_seg_info_s *seg_info, struct dp_tx_msdu_info_s *msdu_info)
  879. {
  880. qdf_nbuf_t curr_nbuf = NULL;
  881. uint16_t total_len = 0;
  882. qdf_dma_addr_t paddr;
  883. int32_t i;
  884. int32_t mapped_buf_num = 0;
  885. struct dp_tx_sg_info_s *sg_info = &msdu_info->u.sg_info;
  886. qdf_dot3_qosframe_t *qos_wh = (qdf_dot3_qosframe_t *) nbuf->data;
  887. DP_STATS_INC_PKT(vdev, tx_i.raw.raw_pkt, 1, qdf_nbuf_len(nbuf));
  888. /* Continue only if frames are of DATA type */
  889. if (!DP_FRAME_IS_DATA(qos_wh)) {
  890. DP_STATS_INC(vdev, tx_i.raw.invalid_raw_pkt_datatype, 1);
  891. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  892. "Pkt. recd is of not data type");
  893. goto error;
  894. }
  895. /* SWAR for HW: Enable WEP bit in the AMSDU frames for RAW mode */
  896. if (vdev->raw_mode_war &&
  897. (qos_wh->i_fc[0] & QDF_IEEE80211_FC0_SUBTYPE_QOS) &&
  898. (qos_wh->i_qos[0] & IEEE80211_QOS_AMSDU))
  899. qos_wh->i_fc[1] |= IEEE80211_FC1_WEP;
  900. for (curr_nbuf = nbuf, i = 0; curr_nbuf;
  901. curr_nbuf = qdf_nbuf_next(curr_nbuf), i++) {
  902. if (QDF_STATUS_SUCCESS !=
  903. qdf_nbuf_map_nbytes_single(vdev->osdev,
  904. curr_nbuf,
  905. QDF_DMA_TO_DEVICE,
  906. curr_nbuf->len)) {
  907. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  908. "%s dma map error ", __func__);
  909. DP_STATS_INC(vdev, tx_i.raw.dma_map_error, 1);
  910. mapped_buf_num = i;
  911. goto error;
  912. }
  913. paddr = qdf_nbuf_get_frag_paddr(curr_nbuf, 0);
  914. seg_info->frags[i].paddr_lo = paddr;
  915. seg_info->frags[i].paddr_hi = ((uint64_t)paddr >> 32);
  916. seg_info->frags[i].len = qdf_nbuf_len(curr_nbuf);
  917. seg_info->frags[i].vaddr = (void *) curr_nbuf;
  918. total_len += qdf_nbuf_len(curr_nbuf);
  919. }
  920. seg_info->frag_cnt = i;
  921. seg_info->total_len = total_len;
  922. seg_info->next = NULL;
  923. sg_info->curr_seg = seg_info;
  924. msdu_info->frm_type = dp_tx_frm_raw;
  925. msdu_info->num_seg = 1;
  926. return nbuf;
  927. error:
  928. i = 0;
  929. while (nbuf) {
  930. curr_nbuf = nbuf;
  931. if (i < mapped_buf_num) {
  932. qdf_nbuf_unmap_nbytes_single(vdev->osdev, curr_nbuf,
  933. QDF_DMA_TO_DEVICE,
  934. curr_nbuf->len);
  935. i++;
  936. }
  937. nbuf = qdf_nbuf_next(nbuf);
  938. qdf_nbuf_free(curr_nbuf);
  939. }
  940. return NULL;
  941. }
  942. /**
  943. * dp_tx_raw_prepare_unset() - unmap the chain of nbufs belonging to RAW frame.
  944. * @soc: DP soc handle
  945. * @nbuf: Buffer pointer
  946. *
  947. * unmap the chain of nbufs that belong to this RAW frame.
  948. *
  949. * Return: None
  950. */
  951. static void dp_tx_raw_prepare_unset(struct dp_soc *soc,
  952. qdf_nbuf_t nbuf)
  953. {
  954. qdf_nbuf_t cur_nbuf = nbuf;
  955. do {
  956. qdf_nbuf_unmap_nbytes_single(soc->osdev, cur_nbuf,
  957. QDF_DMA_TO_DEVICE,
  958. cur_nbuf->len);
  959. cur_nbuf = qdf_nbuf_next(cur_nbuf);
  960. } while (cur_nbuf);
  961. }
  962. #ifdef VDEV_PEER_PROTOCOL_COUNT
  963. #define dp_vdev_peer_stats_update_protocol_cnt_tx(vdev_hdl, nbuf) \
  964. { \
  965. qdf_nbuf_t nbuf_local; \
  966. struct dp_vdev *vdev_local = vdev_hdl; \
  967. do { \
  968. if (qdf_likely(!((vdev_local)->peer_protocol_count_track))) \
  969. break; \
  970. nbuf_local = nbuf; \
  971. if (qdf_unlikely(((vdev_local)->tx_encap_type) == \
  972. htt_cmn_pkt_type_raw)) \
  973. break; \
  974. else if (qdf_unlikely(qdf_nbuf_is_nonlinear((nbuf_local)))) \
  975. break; \
  976. else if (qdf_nbuf_is_tso((nbuf_local))) \
  977. break; \
  978. dp_vdev_peer_stats_update_protocol_cnt((vdev_local), \
  979. (nbuf_local), \
  980. NULL, 1, 0); \
  981. } while (0); \
  982. }
  983. #else
  984. #define dp_vdev_peer_stats_update_protocol_cnt_tx(vdev_hdl, skb)
  985. #endif
  986. /**
  987. * dp_tx_hw_enqueue() - Enqueue to TCL HW for transmit
  988. * @soc: DP Soc Handle
  989. * @vdev: DP vdev handle
  990. * @tx_desc: Tx Descriptor Handle
  991. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  992. * @fw_metadata: Metadata to send to Target Firmware along with frame
  993. * @ring_id: Ring ID of H/W ring to which we enqueue the packet
  994. * @tx_exc_metadata: Handle that holds exception path meta data
  995. *
  996. * Gets the next free TCL HW DMA descriptor and sets up required parameters
  997. * from software Tx descriptor
  998. *
  999. * Return: QDF_STATUS_SUCCESS: success
  1000. * QDF_STATUS_E_RESOURCES: Error return
  1001. */
  1002. static QDF_STATUS dp_tx_hw_enqueue(struct dp_soc *soc, struct dp_vdev *vdev,
  1003. struct dp_tx_desc_s *tx_desc, uint8_t tid,
  1004. uint16_t fw_metadata, uint8_t ring_id,
  1005. struct cdp_tx_exception_metadata
  1006. *tx_exc_metadata)
  1007. {
  1008. uint8_t type;
  1009. void *hal_tx_desc;
  1010. uint32_t *hal_tx_desc_cached;
  1011. /*
  1012. * Setting it initialization statically here to avoid
  1013. * a memset call jump with qdf_mem_set call
  1014. */
  1015. uint8_t cached_desc[HAL_TX_DESC_LEN_BYTES] = { 0 };
  1016. enum cdp_sec_type sec_type = ((tx_exc_metadata &&
  1017. tx_exc_metadata->sec_type != CDP_INVALID_SEC_TYPE) ?
  1018. tx_exc_metadata->sec_type : vdev->sec_type);
  1019. /* Return Buffer Manager ID */
  1020. uint8_t bm_id = dp_tx_get_rbm_id(soc, ring_id);
  1021. hal_ring_handle_t hal_ring_hdl = NULL;
  1022. QDF_STATUS status = QDF_STATUS_E_RESOURCES;
  1023. if (!dp_tx_is_desc_id_valid(soc, tx_desc->id)) {
  1024. dp_err_rl("Invalid tx desc id:%d", tx_desc->id);
  1025. return QDF_STATUS_E_RESOURCES;
  1026. }
  1027. hal_tx_desc_cached = (void *) cached_desc;
  1028. if (tx_desc->flags & DP_TX_DESC_FLAG_FRAG) {
  1029. tx_desc->length = HAL_TX_EXT_DESC_WITH_META_DATA;
  1030. type = HAL_TX_BUF_TYPE_EXT_DESC;
  1031. tx_desc->dma_addr = tx_desc->msdu_ext_desc->paddr;
  1032. } else {
  1033. tx_desc->length = qdf_nbuf_len(tx_desc->nbuf) -
  1034. tx_desc->pkt_offset;
  1035. type = HAL_TX_BUF_TYPE_BUFFER;
  1036. tx_desc->dma_addr = qdf_nbuf_mapped_paddr_get(tx_desc->nbuf);
  1037. }
  1038. qdf_assert_always(tx_desc->dma_addr);
  1039. hal_tx_desc_set_buf_addr(soc->hal_soc, hal_tx_desc_cached,
  1040. tx_desc->dma_addr, bm_id, tx_desc->id,
  1041. type);
  1042. hal_tx_desc_set_lmac_id(soc->hal_soc, hal_tx_desc_cached,
  1043. vdev->lmac_id);
  1044. hal_tx_desc_set_search_type(soc->hal_soc, hal_tx_desc_cached,
  1045. vdev->search_type);
  1046. hal_tx_desc_set_search_index(soc->hal_soc, hal_tx_desc_cached,
  1047. vdev->bss_ast_idx);
  1048. hal_tx_desc_set_dscp_tid_table_id(soc->hal_soc, hal_tx_desc_cached,
  1049. vdev->dscp_tid_map_id);
  1050. hal_tx_desc_set_encrypt_type(hal_tx_desc_cached,
  1051. sec_type_map[sec_type]);
  1052. hal_tx_desc_set_cache_set_num(soc->hal_soc, hal_tx_desc_cached,
  1053. (vdev->bss_ast_hash & 0xF));
  1054. hal_tx_desc_set_fw_metadata(hal_tx_desc_cached, fw_metadata);
  1055. hal_tx_desc_set_buf_length(hal_tx_desc_cached, tx_desc->length);
  1056. hal_tx_desc_set_buf_offset(hal_tx_desc_cached, tx_desc->pkt_offset);
  1057. hal_tx_desc_set_encap_type(hal_tx_desc_cached, tx_desc->tx_encap_type);
  1058. hal_tx_desc_set_addr_search_flags(hal_tx_desc_cached,
  1059. vdev->hal_desc_addr_search_flags);
  1060. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  1061. hal_tx_desc_set_to_fw(hal_tx_desc_cached, 1);
  1062. /* verify checksum offload configuration*/
  1063. if (vdev->csum_enabled &&
  1064. ((qdf_nbuf_get_tx_cksum(tx_desc->nbuf) == QDF_NBUF_TX_CKSUM_TCP_UDP)
  1065. || qdf_nbuf_is_tso(tx_desc->nbuf))) {
  1066. hal_tx_desc_set_l3_checksum_en(hal_tx_desc_cached, 1);
  1067. hal_tx_desc_set_l4_checksum_en(hal_tx_desc_cached, 1);
  1068. }
  1069. if (tid != HTT_TX_EXT_TID_INVALID)
  1070. hal_tx_desc_set_hlos_tid(hal_tx_desc_cached, tid);
  1071. if (tx_desc->flags & DP_TX_DESC_FLAG_MESH)
  1072. hal_tx_desc_set_mesh_en(soc->hal_soc, hal_tx_desc_cached, 1);
  1073. if (qdf_unlikely(vdev->pdev->delay_stats_flag) ||
  1074. qdf_unlikely(wlan_cfg_is_peer_ext_stats_enabled(
  1075. soc->wlan_cfg_ctx)))
  1076. tx_desc->timestamp = qdf_ktime_to_ms(qdf_ktime_real_get());
  1077. dp_verbose_debug("length:%d , type = %d, dma_addr %llx, offset %d desc id %u",
  1078. tx_desc->length, type, (uint64_t)tx_desc->dma_addr,
  1079. tx_desc->pkt_offset, tx_desc->id);
  1080. hal_ring_hdl = dp_tx_get_hal_ring_hdl(soc, ring_id);
  1081. if (qdf_unlikely(dp_tx_hal_ring_access_start(soc, hal_ring_hdl))) {
  1082. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1083. "%s %d : HAL RING Access Failed -- %pK",
  1084. __func__, __LINE__, hal_ring_hdl);
  1085. DP_STATS_INC(soc, tx.tcl_ring_full[ring_id], 1);
  1086. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  1087. return status;
  1088. }
  1089. /* Sync cached descriptor with HW */
  1090. hal_tx_desc = hal_srng_src_get_next(soc->hal_soc, hal_ring_hdl);
  1091. if (qdf_unlikely(!hal_tx_desc)) {
  1092. dp_verbose_debug("TCL ring full ring_id:%d", ring_id);
  1093. DP_STATS_INC(soc, tx.tcl_ring_full[ring_id], 1);
  1094. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  1095. goto ring_access_fail;
  1096. }
  1097. tx_desc->flags |= DP_TX_DESC_FLAG_QUEUED_TX;
  1098. dp_vdev_peer_stats_update_protocol_cnt_tx(vdev, tx_desc->nbuf);
  1099. hal_tx_desc_sync(hal_tx_desc_cached, hal_tx_desc);
  1100. DP_STATS_INC_PKT(vdev, tx_i.processed, 1, tx_desc->length);
  1101. status = QDF_STATUS_SUCCESS;
  1102. ring_access_fail:
  1103. if (hif_pm_runtime_get(soc->hif_handle,
  1104. RTPM_ID_DW_TX_HW_ENQUEUE) == 0) {
  1105. dp_tx_hal_ring_access_end(soc, hal_ring_hdl);
  1106. hif_pm_runtime_put(soc->hif_handle,
  1107. RTPM_ID_DW_TX_HW_ENQUEUE);
  1108. } else {
  1109. dp_tx_hal_ring_access_end_reap(soc, hal_ring_hdl);
  1110. hal_srng_set_event(hal_ring_hdl, HAL_SRNG_FLUSH_EVENT);
  1111. hal_srng_inc_flush_cnt(hal_ring_hdl);
  1112. }
  1113. return status;
  1114. }
  1115. /**
  1116. * dp_cce_classify() - Classify the frame based on CCE rules
  1117. * @vdev: DP vdev handle
  1118. * @nbuf: skb
  1119. *
  1120. * Classify frames based on CCE rules
  1121. * Return: bool( true if classified,
  1122. * else false)
  1123. */
  1124. static bool dp_cce_classify(struct dp_vdev *vdev, qdf_nbuf_t nbuf)
  1125. {
  1126. qdf_ether_header_t *eh = NULL;
  1127. uint16_t ether_type;
  1128. qdf_llc_t *llcHdr;
  1129. qdf_nbuf_t nbuf_clone = NULL;
  1130. qdf_dot3_qosframe_t *qos_wh = NULL;
  1131. /* for mesh packets don't do any classification */
  1132. if (qdf_unlikely(vdev->mesh_vdev))
  1133. return false;
  1134. if (qdf_likely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  1135. eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  1136. ether_type = eh->ether_type;
  1137. llcHdr = (qdf_llc_t *)(nbuf->data +
  1138. sizeof(qdf_ether_header_t));
  1139. } else {
  1140. qos_wh = (qdf_dot3_qosframe_t *) nbuf->data;
  1141. /* For encrypted packets don't do any classification */
  1142. if (qdf_unlikely(qos_wh->i_fc[1] & IEEE80211_FC1_WEP))
  1143. return false;
  1144. if (qdf_unlikely(qos_wh->i_fc[0] & QDF_IEEE80211_FC0_SUBTYPE_QOS)) {
  1145. if (qdf_unlikely(
  1146. qos_wh->i_fc[1] & QDF_IEEE80211_FC1_TODS &&
  1147. qos_wh->i_fc[1] & QDF_IEEE80211_FC1_FROMDS)) {
  1148. ether_type = *(uint16_t *)(nbuf->data
  1149. + QDF_IEEE80211_4ADDR_HDR_LEN
  1150. + sizeof(qdf_llc_t)
  1151. - sizeof(ether_type));
  1152. llcHdr = (qdf_llc_t *)(nbuf->data +
  1153. QDF_IEEE80211_4ADDR_HDR_LEN);
  1154. } else {
  1155. ether_type = *(uint16_t *)(nbuf->data
  1156. + QDF_IEEE80211_3ADDR_HDR_LEN
  1157. + sizeof(qdf_llc_t)
  1158. - sizeof(ether_type));
  1159. llcHdr = (qdf_llc_t *)(nbuf->data +
  1160. QDF_IEEE80211_3ADDR_HDR_LEN);
  1161. }
  1162. if (qdf_unlikely(DP_FRAME_IS_SNAP(llcHdr)
  1163. && (ether_type ==
  1164. qdf_htons(QDF_NBUF_TRAC_EAPOL_ETH_TYPE)))) {
  1165. DP_STATS_INC(vdev, tx_i.cce_classified_raw, 1);
  1166. return true;
  1167. }
  1168. }
  1169. return false;
  1170. }
  1171. if (qdf_unlikely(DP_FRAME_IS_SNAP(llcHdr))) {
  1172. ether_type = *(uint16_t *)(nbuf->data + 2*QDF_MAC_ADDR_SIZE +
  1173. sizeof(*llcHdr));
  1174. nbuf_clone = qdf_nbuf_clone(nbuf);
  1175. if (qdf_unlikely(nbuf_clone)) {
  1176. qdf_nbuf_pull_head(nbuf_clone, sizeof(*llcHdr));
  1177. if (ether_type == htons(ETHERTYPE_VLAN)) {
  1178. qdf_nbuf_pull_head(nbuf_clone,
  1179. sizeof(qdf_net_vlanhdr_t));
  1180. }
  1181. }
  1182. } else {
  1183. if (ether_type == htons(ETHERTYPE_VLAN)) {
  1184. nbuf_clone = qdf_nbuf_clone(nbuf);
  1185. if (qdf_unlikely(nbuf_clone)) {
  1186. qdf_nbuf_pull_head(nbuf_clone,
  1187. sizeof(qdf_net_vlanhdr_t));
  1188. }
  1189. }
  1190. }
  1191. if (qdf_unlikely(nbuf_clone))
  1192. nbuf = nbuf_clone;
  1193. if (qdf_unlikely(qdf_nbuf_is_ipv4_eapol_pkt(nbuf)
  1194. || qdf_nbuf_is_ipv4_arp_pkt(nbuf)
  1195. || qdf_nbuf_is_ipv4_wapi_pkt(nbuf)
  1196. || qdf_nbuf_is_ipv4_tdls_pkt(nbuf)
  1197. || (qdf_nbuf_is_ipv4_pkt(nbuf)
  1198. && qdf_nbuf_is_ipv4_dhcp_pkt(nbuf))
  1199. || (qdf_nbuf_is_ipv6_pkt(nbuf) &&
  1200. qdf_nbuf_is_ipv6_dhcp_pkt(nbuf)))) {
  1201. if (qdf_unlikely(nbuf_clone))
  1202. qdf_nbuf_free(nbuf_clone);
  1203. return true;
  1204. }
  1205. if (qdf_unlikely(nbuf_clone))
  1206. qdf_nbuf_free(nbuf_clone);
  1207. return false;
  1208. }
  1209. /**
  1210. * dp_tx_get_tid() - Obtain TID to be used for this frame
  1211. * @vdev: DP vdev handle
  1212. * @nbuf: skb
  1213. *
  1214. * Extract the DSCP or PCP information from frame and map into TID value.
  1215. *
  1216. * Return: void
  1217. */
  1218. static void dp_tx_get_tid(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1219. struct dp_tx_msdu_info_s *msdu_info)
  1220. {
  1221. uint8_t tos = 0, dscp_tid_override = 0;
  1222. uint8_t *hdr_ptr, *L3datap;
  1223. uint8_t is_mcast = 0;
  1224. qdf_ether_header_t *eh = NULL;
  1225. qdf_ethervlan_header_t *evh = NULL;
  1226. uint16_t ether_type;
  1227. qdf_llc_t *llcHdr;
  1228. struct dp_pdev *pdev = (struct dp_pdev *)vdev->pdev;
  1229. DP_TX_TID_OVERRIDE(msdu_info, nbuf);
  1230. if (qdf_likely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  1231. eh = (qdf_ether_header_t *)nbuf->data;
  1232. hdr_ptr = eh->ether_dhost;
  1233. L3datap = hdr_ptr + sizeof(qdf_ether_header_t);
  1234. } else {
  1235. qdf_dot3_qosframe_t *qos_wh =
  1236. (qdf_dot3_qosframe_t *) nbuf->data;
  1237. msdu_info->tid = qos_wh->i_fc[0] & DP_FC0_SUBTYPE_QOS ?
  1238. qos_wh->i_qos[0] & DP_QOS_TID : 0;
  1239. return;
  1240. }
  1241. is_mcast = DP_FRAME_IS_MULTICAST(hdr_ptr);
  1242. ether_type = eh->ether_type;
  1243. llcHdr = (qdf_llc_t *)(nbuf->data + sizeof(qdf_ether_header_t));
  1244. /*
  1245. * Check if packet is dot3 or eth2 type.
  1246. */
  1247. if (DP_FRAME_IS_LLC(ether_type) && DP_FRAME_IS_SNAP(llcHdr)) {
  1248. ether_type = (uint16_t)*(nbuf->data + 2*QDF_MAC_ADDR_SIZE +
  1249. sizeof(*llcHdr));
  1250. if (ether_type == htons(ETHERTYPE_VLAN)) {
  1251. L3datap = hdr_ptr + sizeof(qdf_ethervlan_header_t) +
  1252. sizeof(*llcHdr);
  1253. ether_type = (uint16_t)*(nbuf->data + 2*QDF_MAC_ADDR_SIZE
  1254. + sizeof(*llcHdr) +
  1255. sizeof(qdf_net_vlanhdr_t));
  1256. } else {
  1257. L3datap = hdr_ptr + sizeof(qdf_ether_header_t) +
  1258. sizeof(*llcHdr);
  1259. }
  1260. } else {
  1261. if (ether_type == htons(ETHERTYPE_VLAN)) {
  1262. evh = (qdf_ethervlan_header_t *) eh;
  1263. ether_type = evh->ether_type;
  1264. L3datap = hdr_ptr + sizeof(qdf_ethervlan_header_t);
  1265. }
  1266. }
  1267. /*
  1268. * Find priority from IP TOS DSCP field
  1269. */
  1270. if (qdf_nbuf_is_ipv4_pkt(nbuf)) {
  1271. qdf_net_iphdr_t *ip = (qdf_net_iphdr_t *) L3datap;
  1272. if (qdf_nbuf_is_ipv4_dhcp_pkt(nbuf)) {
  1273. /* Only for unicast frames */
  1274. if (!is_mcast) {
  1275. /* send it on VO queue */
  1276. msdu_info->tid = DP_VO_TID;
  1277. }
  1278. } else {
  1279. /*
  1280. * IP frame: exclude ECN bits 0-1 and map DSCP bits 2-7
  1281. * from TOS byte.
  1282. */
  1283. tos = ip->ip_tos;
  1284. dscp_tid_override = 1;
  1285. }
  1286. } else if (qdf_nbuf_is_ipv6_pkt(nbuf)) {
  1287. /* TODO
  1288. * use flowlabel
  1289. *igmpmld cases to be handled in phase 2
  1290. */
  1291. unsigned long ver_pri_flowlabel;
  1292. unsigned long pri;
  1293. ver_pri_flowlabel = *(unsigned long *) L3datap;
  1294. pri = (ntohl(ver_pri_flowlabel) & IPV6_FLOWINFO_PRIORITY) >>
  1295. DP_IPV6_PRIORITY_SHIFT;
  1296. tos = pri;
  1297. dscp_tid_override = 1;
  1298. } else if (qdf_nbuf_is_ipv4_eapol_pkt(nbuf))
  1299. msdu_info->tid = DP_VO_TID;
  1300. else if (qdf_nbuf_is_ipv4_arp_pkt(nbuf)) {
  1301. /* Only for unicast frames */
  1302. if (!is_mcast) {
  1303. /* send ucast arp on VO queue */
  1304. msdu_info->tid = DP_VO_TID;
  1305. }
  1306. }
  1307. /*
  1308. * Assign all MCAST packets to BE
  1309. */
  1310. if (qdf_unlikely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  1311. if (is_mcast) {
  1312. tos = 0;
  1313. dscp_tid_override = 1;
  1314. }
  1315. }
  1316. if (dscp_tid_override == 1) {
  1317. tos = (tos >> DP_IP_DSCP_SHIFT) & DP_IP_DSCP_MASK;
  1318. msdu_info->tid = pdev->dscp_tid_map[vdev->dscp_tid_map_id][tos];
  1319. }
  1320. if (msdu_info->tid >= CDP_MAX_DATA_TIDS)
  1321. msdu_info->tid = CDP_MAX_DATA_TIDS - 1;
  1322. return;
  1323. }
  1324. /**
  1325. * dp_tx_classify_tid() - Obtain TID to be used for this frame
  1326. * @vdev: DP vdev handle
  1327. * @nbuf: skb
  1328. *
  1329. * Software based TID classification is required when more than 2 DSCP-TID
  1330. * mapping tables are needed.
  1331. * Hardware supports 2 DSCP-TID mapping tables for HKv1 and 48 for HKv2.
  1332. *
  1333. * Return: void
  1334. */
  1335. static inline void dp_tx_classify_tid(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1336. struct dp_tx_msdu_info_s *msdu_info)
  1337. {
  1338. struct dp_pdev *pdev = (struct dp_pdev *)vdev->pdev;
  1339. DP_TX_TID_OVERRIDE(msdu_info, nbuf);
  1340. if (pdev->soc && vdev->dscp_tid_map_id < pdev->soc->num_hw_dscp_tid_map)
  1341. return;
  1342. /* for mesh packets don't do any classification */
  1343. if (qdf_unlikely(vdev->mesh_vdev))
  1344. return;
  1345. dp_tx_get_tid(vdev, nbuf, msdu_info);
  1346. }
  1347. #ifdef FEATURE_WLAN_TDLS
  1348. /**
  1349. * dp_tx_update_tdls_flags() - Update descriptor flags for TDLS frame
  1350. * @tx_desc: TX descriptor
  1351. *
  1352. * Return: None
  1353. */
  1354. static void dp_tx_update_tdls_flags(struct dp_tx_desc_s *tx_desc)
  1355. {
  1356. if (tx_desc->vdev) {
  1357. if (tx_desc->vdev->is_tdls_frame) {
  1358. tx_desc->flags |= DP_TX_DESC_FLAG_TDLS_FRAME;
  1359. tx_desc->vdev->is_tdls_frame = false;
  1360. }
  1361. }
  1362. }
  1363. /**
  1364. * dp_non_std_tx_comp_free_buff() - Free the non std tx packet buffer
  1365. * @soc: dp_soc handle
  1366. * @tx_desc: TX descriptor
  1367. * @vdev: datapath vdev handle
  1368. *
  1369. * Return: None
  1370. */
  1371. static void dp_non_std_tx_comp_free_buff(struct dp_soc *soc,
  1372. struct dp_tx_desc_s *tx_desc,
  1373. struct dp_vdev *vdev)
  1374. {
  1375. struct hal_tx_completion_status ts = {0};
  1376. qdf_nbuf_t nbuf = tx_desc->nbuf;
  1377. if (qdf_unlikely(!vdev)) {
  1378. dp_err_rl("vdev is null!");
  1379. goto error;
  1380. }
  1381. hal_tx_comp_get_status(&tx_desc->comp, &ts, vdev->pdev->soc->hal_soc);
  1382. if (vdev->tx_non_std_data_callback.func) {
  1383. qdf_nbuf_set_next(nbuf, NULL);
  1384. vdev->tx_non_std_data_callback.func(
  1385. vdev->tx_non_std_data_callback.ctxt,
  1386. nbuf, ts.status);
  1387. return;
  1388. } else {
  1389. dp_err_rl("callback func is null");
  1390. }
  1391. error:
  1392. qdf_nbuf_unmap_single(soc->osdev, nbuf, QDF_DMA_TO_DEVICE);
  1393. qdf_nbuf_free(nbuf);
  1394. }
  1395. /**
  1396. * dp_tx_msdu_single_map() - do nbuf map
  1397. * @vdev: DP vdev handle
  1398. * @tx_desc: DP TX descriptor pointer
  1399. * @nbuf: skb pointer
  1400. *
  1401. * For TDLS frame, use qdf_nbuf_map_single() to align with the unmap
  1402. * operation done in other component.
  1403. *
  1404. * Return: QDF_STATUS
  1405. */
  1406. static inline QDF_STATUS dp_tx_msdu_single_map(struct dp_vdev *vdev,
  1407. struct dp_tx_desc_s *tx_desc,
  1408. qdf_nbuf_t nbuf)
  1409. {
  1410. if (qdf_likely(!(tx_desc->flags & DP_TX_DESC_FLAG_TDLS_FRAME)))
  1411. return qdf_nbuf_map_nbytes_single(vdev->osdev,
  1412. nbuf,
  1413. QDF_DMA_TO_DEVICE,
  1414. nbuf->len);
  1415. else
  1416. return qdf_nbuf_map_single(vdev->osdev, nbuf,
  1417. QDF_DMA_TO_DEVICE);
  1418. }
  1419. #else
  1420. static inline void dp_tx_update_tdls_flags(struct dp_tx_desc_s *tx_desc)
  1421. {
  1422. }
  1423. static inline void dp_non_std_tx_comp_free_buff(struct dp_soc *soc,
  1424. struct dp_tx_desc_s *tx_desc,
  1425. struct dp_vdev *vdev)
  1426. {
  1427. }
  1428. static inline QDF_STATUS dp_tx_msdu_single_map(struct dp_vdev *vdev,
  1429. struct dp_tx_desc_s *tx_desc,
  1430. qdf_nbuf_t nbuf)
  1431. {
  1432. return qdf_nbuf_map_nbytes_single(vdev->osdev,
  1433. nbuf,
  1434. QDF_DMA_TO_DEVICE,
  1435. nbuf->len);
  1436. }
  1437. #endif
  1438. /**
  1439. * dp_tx_frame_is_drop() - checks if the packet is loopback
  1440. * @vdev: DP vdev handle
  1441. * @nbuf: skb
  1442. *
  1443. * Return: 1 if frame needs to be dropped else 0
  1444. */
  1445. int dp_tx_frame_is_drop(struct dp_vdev *vdev, uint8_t *srcmac, uint8_t *dstmac)
  1446. {
  1447. struct dp_pdev *pdev = NULL;
  1448. struct dp_ast_entry *src_ast_entry = NULL;
  1449. struct dp_ast_entry *dst_ast_entry = NULL;
  1450. struct dp_soc *soc = NULL;
  1451. qdf_assert(vdev);
  1452. pdev = vdev->pdev;
  1453. qdf_assert(pdev);
  1454. soc = pdev->soc;
  1455. dst_ast_entry = dp_peer_ast_hash_find_by_pdevid
  1456. (soc, dstmac, vdev->pdev->pdev_id);
  1457. src_ast_entry = dp_peer_ast_hash_find_by_pdevid
  1458. (soc, srcmac, vdev->pdev->pdev_id);
  1459. if (dst_ast_entry && src_ast_entry) {
  1460. if (dst_ast_entry->peer->peer_id ==
  1461. src_ast_entry->peer->peer_id)
  1462. return 1;
  1463. }
  1464. return 0;
  1465. }
  1466. /**
  1467. * dp_tx_send_msdu_single() - Setup descriptor and enqueue single MSDU to TCL
  1468. * @vdev: DP vdev handle
  1469. * @nbuf: skb
  1470. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  1471. * @meta_data: Metadata to the fw
  1472. * @tx_q: Tx queue to be used for this Tx frame
  1473. * @peer_id: peer_id of the peer in case of NAWDS frames
  1474. * @tx_exc_metadata: Handle that holds exception path metadata
  1475. *
  1476. * Return: NULL on success,
  1477. * nbuf when it fails to send
  1478. */
  1479. qdf_nbuf_t
  1480. dp_tx_send_msdu_single(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1481. struct dp_tx_msdu_info_s *msdu_info, uint16_t peer_id,
  1482. struct cdp_tx_exception_metadata *tx_exc_metadata)
  1483. {
  1484. struct dp_pdev *pdev = vdev->pdev;
  1485. struct dp_soc *soc = pdev->soc;
  1486. struct dp_tx_desc_s *tx_desc;
  1487. QDF_STATUS status;
  1488. struct dp_tx_queue *tx_q = &(msdu_info->tx_queue);
  1489. uint16_t htt_tcl_metadata = 0;
  1490. enum cdp_tx_sw_drop drop_code = TX_MAX_DROP;
  1491. uint8_t tid = msdu_info->tid;
  1492. struct cdp_tid_tx_stats *tid_stats = NULL;
  1493. /* Setup Tx descriptor for an MSDU, and MSDU extension descriptor */
  1494. tx_desc = dp_tx_prepare_desc_single(vdev, nbuf, tx_q->desc_pool_id,
  1495. msdu_info, tx_exc_metadata);
  1496. if (!tx_desc) {
  1497. dp_err_rl("Tx_desc prepare Fail vdev %pK queue %d",
  1498. vdev, tx_q->desc_pool_id);
  1499. drop_code = TX_DESC_ERR;
  1500. goto fail_return;
  1501. }
  1502. if (qdf_unlikely(soc->cce_disable)) {
  1503. if (dp_cce_classify(vdev, nbuf) == true) {
  1504. DP_STATS_INC(vdev, tx_i.cce_classified, 1);
  1505. tid = DP_VO_TID;
  1506. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  1507. }
  1508. }
  1509. dp_tx_update_tdls_flags(tx_desc);
  1510. if (qdf_unlikely(peer_id == DP_INVALID_PEER)) {
  1511. htt_tcl_metadata = vdev->htt_tcl_metadata;
  1512. HTT_TX_TCL_METADATA_HOST_INSPECTED_SET(htt_tcl_metadata, 1);
  1513. } else if (qdf_unlikely(peer_id != HTT_INVALID_PEER)) {
  1514. HTT_TX_TCL_METADATA_TYPE_SET(htt_tcl_metadata,
  1515. HTT_TCL_METADATA_TYPE_PEER_BASED);
  1516. HTT_TX_TCL_METADATA_PEER_ID_SET(htt_tcl_metadata,
  1517. peer_id);
  1518. } else
  1519. htt_tcl_metadata = vdev->htt_tcl_metadata;
  1520. if (msdu_info->exception_fw)
  1521. HTT_TX_TCL_METADATA_VALID_HTT_SET(htt_tcl_metadata, 1);
  1522. dp_tx_desc_update_fast_comp_flag(soc, tx_desc,
  1523. !pdev->enhanced_stats_en);
  1524. if (qdf_unlikely(QDF_STATUS_SUCCESS !=
  1525. dp_tx_msdu_single_map(vdev, tx_desc, nbuf))) {
  1526. /* Handle failure */
  1527. dp_err("qdf_nbuf_map failed");
  1528. DP_STATS_INC(vdev, tx_i.dropped.dma_error, 1);
  1529. drop_code = TX_DMA_MAP_ERR;
  1530. goto release_desc;
  1531. }
  1532. /* Enqueue the Tx MSDU descriptor to HW for transmit */
  1533. status = dp_tx_hw_enqueue(soc, vdev, tx_desc, tid,
  1534. htt_tcl_metadata, tx_q->ring_id, tx_exc_metadata);
  1535. if (status != QDF_STATUS_SUCCESS) {
  1536. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1537. "%s Tx_hw_enqueue Fail tx_desc %pK queue %d",
  1538. __func__, tx_desc, tx_q->ring_id);
  1539. qdf_nbuf_unmap_nbytes_single(vdev->osdev, nbuf,
  1540. QDF_DMA_TO_DEVICE,
  1541. nbuf->len);
  1542. drop_code = TX_HW_ENQUEUE;
  1543. goto release_desc;
  1544. }
  1545. return NULL;
  1546. release_desc:
  1547. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  1548. fail_return:
  1549. dp_tx_get_tid(vdev, nbuf, msdu_info);
  1550. tid_stats = &pdev->stats.tid_stats.
  1551. tid_tx_stats[tx_q->ring_id][tid];
  1552. tid_stats->swdrop_cnt[drop_code]++;
  1553. return nbuf;
  1554. }
  1555. /**
  1556. * dp_tx_send_msdu_multiple() - Enqueue multiple MSDUs
  1557. * @vdev: DP vdev handle
  1558. * @nbuf: skb
  1559. * @msdu_info: MSDU info to be setup in MSDU extension descriptor
  1560. *
  1561. * Prepare descriptors for multiple MSDUs (TSO segments) and enqueue to TCL
  1562. *
  1563. * Return: NULL on success,
  1564. * nbuf when it fails to send
  1565. */
  1566. #if QDF_LOCK_STATS
  1567. noinline
  1568. #else
  1569. #endif
  1570. qdf_nbuf_t dp_tx_send_msdu_multiple(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1571. struct dp_tx_msdu_info_s *msdu_info)
  1572. {
  1573. uint32_t i;
  1574. struct dp_pdev *pdev = vdev->pdev;
  1575. struct dp_soc *soc = pdev->soc;
  1576. struct dp_tx_desc_s *tx_desc;
  1577. bool is_cce_classified = false;
  1578. QDF_STATUS status;
  1579. uint16_t htt_tcl_metadata = 0;
  1580. struct dp_tx_queue *tx_q = &msdu_info->tx_queue;
  1581. struct cdp_tid_tx_stats *tid_stats = NULL;
  1582. if (qdf_unlikely(soc->cce_disable)) {
  1583. is_cce_classified = dp_cce_classify(vdev, nbuf);
  1584. if (is_cce_classified) {
  1585. DP_STATS_INC(vdev, tx_i.cce_classified, 1);
  1586. msdu_info->tid = DP_VO_TID;
  1587. }
  1588. }
  1589. if (msdu_info->frm_type == dp_tx_frm_me)
  1590. nbuf = msdu_info->u.sg_info.curr_seg->nbuf;
  1591. i = 0;
  1592. /* Print statement to track i and num_seg */
  1593. /*
  1594. * For each segment (maps to 1 MSDU) , prepare software and hardware
  1595. * descriptors using information in msdu_info
  1596. */
  1597. while (i < msdu_info->num_seg) {
  1598. /*
  1599. * Setup Tx descriptor for an MSDU, and MSDU extension
  1600. * descriptor
  1601. */
  1602. tx_desc = dp_tx_prepare_desc(vdev, nbuf, msdu_info,
  1603. tx_q->desc_pool_id);
  1604. if (!tx_desc) {
  1605. if (msdu_info->frm_type == dp_tx_frm_me) {
  1606. dp_tx_me_free_buf(pdev,
  1607. (void *)(msdu_info->u.sg_info
  1608. .curr_seg->frags[0].vaddr));
  1609. i++;
  1610. continue;
  1611. }
  1612. goto done;
  1613. }
  1614. if (msdu_info->frm_type == dp_tx_frm_me) {
  1615. tx_desc->me_buffer =
  1616. msdu_info->u.sg_info.curr_seg->frags[0].vaddr;
  1617. tx_desc->flags |= DP_TX_DESC_FLAG_ME;
  1618. }
  1619. if (is_cce_classified)
  1620. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  1621. htt_tcl_metadata = vdev->htt_tcl_metadata;
  1622. if (msdu_info->exception_fw) {
  1623. HTT_TX_TCL_METADATA_VALID_HTT_SET(htt_tcl_metadata, 1);
  1624. }
  1625. /*
  1626. * Enqueue the Tx MSDU descriptor to HW for transmit
  1627. */
  1628. status = dp_tx_hw_enqueue(soc, vdev, tx_desc, msdu_info->tid,
  1629. htt_tcl_metadata, tx_q->ring_id, NULL);
  1630. if (status != QDF_STATUS_SUCCESS) {
  1631. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1632. "%s Tx_hw_enqueue Fail tx_desc %pK queue %d",
  1633. __func__, tx_desc, tx_q->ring_id);
  1634. dp_tx_get_tid(vdev, nbuf, msdu_info);
  1635. tid_stats = &pdev->stats.tid_stats.
  1636. tid_tx_stats[tx_q->ring_id][msdu_info->tid];
  1637. tid_stats->swdrop_cnt[TX_HW_ENQUEUE]++;
  1638. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  1639. if (msdu_info->frm_type == dp_tx_frm_me) {
  1640. i++;
  1641. continue;
  1642. }
  1643. goto done;
  1644. }
  1645. /*
  1646. * TODO
  1647. * if tso_info structure can be modified to have curr_seg
  1648. * as first element, following 2 blocks of code (for TSO and SG)
  1649. * can be combined into 1
  1650. */
  1651. /*
  1652. * For frames with multiple segments (TSO, ME), jump to next
  1653. * segment.
  1654. */
  1655. if (msdu_info->frm_type == dp_tx_frm_tso) {
  1656. if (msdu_info->u.tso_info.curr_seg->next) {
  1657. msdu_info->u.tso_info.curr_seg =
  1658. msdu_info->u.tso_info.curr_seg->next;
  1659. /*
  1660. * If this is a jumbo nbuf, then increment the number of
  1661. * nbuf users for each additional segment of the msdu.
  1662. * This will ensure that the skb is freed only after
  1663. * receiving tx completion for all segments of an nbuf
  1664. */
  1665. qdf_nbuf_inc_users(nbuf);
  1666. /* Check with MCL if this is needed */
  1667. /* nbuf = msdu_info->u.tso_info.curr_seg->nbuf; */
  1668. }
  1669. }
  1670. /*
  1671. * For Multicast-Unicast converted packets,
  1672. * each converted frame (for a client) is represented as
  1673. * 1 segment
  1674. */
  1675. if ((msdu_info->frm_type == dp_tx_frm_sg) ||
  1676. (msdu_info->frm_type == dp_tx_frm_me)) {
  1677. if (msdu_info->u.sg_info.curr_seg->next) {
  1678. msdu_info->u.sg_info.curr_seg =
  1679. msdu_info->u.sg_info.curr_seg->next;
  1680. nbuf = msdu_info->u.sg_info.curr_seg->nbuf;
  1681. }
  1682. }
  1683. i++;
  1684. }
  1685. nbuf = NULL;
  1686. done:
  1687. return nbuf;
  1688. }
  1689. /**
  1690. * dp_tx_prepare_sg()- Extract SG info from NBUF and prepare msdu_info
  1691. * for SG frames
  1692. * @vdev: DP vdev handle
  1693. * @nbuf: skb
  1694. * @seg_info: Pointer to Segment info Descriptor to be prepared
  1695. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  1696. *
  1697. * Return: NULL on success,
  1698. * nbuf when it fails to send
  1699. */
  1700. static qdf_nbuf_t dp_tx_prepare_sg(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1701. struct dp_tx_seg_info_s *seg_info, struct dp_tx_msdu_info_s *msdu_info)
  1702. {
  1703. uint32_t cur_frag, nr_frags;
  1704. qdf_dma_addr_t paddr;
  1705. struct dp_tx_sg_info_s *sg_info;
  1706. sg_info = &msdu_info->u.sg_info;
  1707. nr_frags = qdf_nbuf_get_nr_frags(nbuf);
  1708. if (QDF_STATUS_SUCCESS !=
  1709. qdf_nbuf_map_nbytes_single(vdev->osdev, nbuf,
  1710. QDF_DMA_TO_DEVICE, nbuf->len)) {
  1711. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1712. "dma map error");
  1713. DP_STATS_INC(vdev, tx_i.sg.dma_map_error, 1);
  1714. qdf_nbuf_free(nbuf);
  1715. return NULL;
  1716. }
  1717. paddr = qdf_nbuf_mapped_paddr_get(nbuf);
  1718. seg_info->frags[0].paddr_lo = paddr;
  1719. seg_info->frags[0].paddr_hi = ((uint64_t) paddr) >> 32;
  1720. seg_info->frags[0].len = qdf_nbuf_headlen(nbuf);
  1721. seg_info->frags[0].vaddr = (void *) nbuf;
  1722. for (cur_frag = 0; cur_frag < nr_frags; cur_frag++) {
  1723. if (QDF_STATUS_E_FAILURE == qdf_nbuf_frag_map(vdev->osdev,
  1724. nbuf, 0, QDF_DMA_TO_DEVICE, cur_frag)) {
  1725. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1726. "frag dma map error");
  1727. DP_STATS_INC(vdev, tx_i.sg.dma_map_error, 1);
  1728. qdf_nbuf_free(nbuf);
  1729. return NULL;
  1730. }
  1731. paddr = qdf_nbuf_get_tx_frag_paddr(nbuf);
  1732. seg_info->frags[cur_frag + 1].paddr_lo = paddr;
  1733. seg_info->frags[cur_frag + 1].paddr_hi =
  1734. ((uint64_t) paddr) >> 32;
  1735. seg_info->frags[cur_frag + 1].len =
  1736. qdf_nbuf_get_frag_size(nbuf, cur_frag);
  1737. }
  1738. seg_info->frag_cnt = (cur_frag + 1);
  1739. seg_info->total_len = qdf_nbuf_len(nbuf);
  1740. seg_info->next = NULL;
  1741. sg_info->curr_seg = seg_info;
  1742. msdu_info->frm_type = dp_tx_frm_sg;
  1743. msdu_info->num_seg = 1;
  1744. return nbuf;
  1745. }
  1746. /**
  1747. * dp_tx_add_tx_sniffer_meta_data()- Add tx_sniffer meta hdr info
  1748. * @vdev: DP vdev handle
  1749. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  1750. * @ppdu_cookie: PPDU cookie that should be replayed in the ppdu completions
  1751. *
  1752. * Return: NULL on failure,
  1753. * nbuf when extracted successfully
  1754. */
  1755. static
  1756. void dp_tx_add_tx_sniffer_meta_data(struct dp_vdev *vdev,
  1757. struct dp_tx_msdu_info_s *msdu_info,
  1758. uint16_t ppdu_cookie)
  1759. {
  1760. struct htt_tx_msdu_desc_ext2_t *meta_data =
  1761. (struct htt_tx_msdu_desc_ext2_t *)&msdu_info->meta_data[0];
  1762. qdf_mem_zero(meta_data, sizeof(struct htt_tx_msdu_desc_ext2_t));
  1763. HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_SET
  1764. (msdu_info->meta_data[5], 1);
  1765. HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_SET
  1766. (msdu_info->meta_data[5], 1);
  1767. HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_SET
  1768. (msdu_info->meta_data[6], ppdu_cookie);
  1769. msdu_info->exception_fw = 1;
  1770. msdu_info->is_tx_sniffer = 1;
  1771. }
  1772. #ifdef MESH_MODE_SUPPORT
  1773. /**
  1774. * dp_tx_extract_mesh_meta_data()- Extract mesh meta hdr info from nbuf
  1775. and prepare msdu_info for mesh frames.
  1776. * @vdev: DP vdev handle
  1777. * @nbuf: skb
  1778. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  1779. *
  1780. * Return: NULL on failure,
  1781. * nbuf when extracted successfully
  1782. */
  1783. static
  1784. qdf_nbuf_t dp_tx_extract_mesh_meta_data(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1785. struct dp_tx_msdu_info_s *msdu_info)
  1786. {
  1787. struct meta_hdr_s *mhdr;
  1788. struct htt_tx_msdu_desc_ext2_t *meta_data =
  1789. (struct htt_tx_msdu_desc_ext2_t *)&msdu_info->meta_data[0];
  1790. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(nbuf);
  1791. if (CB_FTYPE_MESH_TX_INFO != qdf_nbuf_get_tx_ftype(nbuf)) {
  1792. msdu_info->exception_fw = 0;
  1793. goto remove_meta_hdr;
  1794. }
  1795. msdu_info->exception_fw = 1;
  1796. qdf_mem_zero(meta_data, sizeof(struct htt_tx_msdu_desc_ext2_t));
  1797. meta_data->host_tx_desc_pool = 1;
  1798. meta_data->update_peer_cache = 1;
  1799. meta_data->learning_frame = 1;
  1800. if (!(mhdr->flags & METAHDR_FLAG_AUTO_RATE)) {
  1801. meta_data->power = mhdr->power;
  1802. meta_data->mcs_mask = 1 << mhdr->rate_info[0].mcs;
  1803. meta_data->nss_mask = 1 << mhdr->rate_info[0].nss;
  1804. meta_data->pream_type = mhdr->rate_info[0].preamble_type;
  1805. meta_data->retry_limit = mhdr->rate_info[0].max_tries;
  1806. meta_data->dyn_bw = 1;
  1807. meta_data->valid_pwr = 1;
  1808. meta_data->valid_mcs_mask = 1;
  1809. meta_data->valid_nss_mask = 1;
  1810. meta_data->valid_preamble_type = 1;
  1811. meta_data->valid_retries = 1;
  1812. meta_data->valid_bw_info = 1;
  1813. }
  1814. if (mhdr->flags & METAHDR_FLAG_NOENCRYPT) {
  1815. meta_data->encrypt_type = 0;
  1816. meta_data->valid_encrypt_type = 1;
  1817. meta_data->learning_frame = 0;
  1818. }
  1819. meta_data->valid_key_flags = 1;
  1820. meta_data->key_flags = (mhdr->keyix & 0x3);
  1821. remove_meta_hdr:
  1822. if (qdf_nbuf_pull_head(nbuf, sizeof(struct meta_hdr_s)) == NULL) {
  1823. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1824. "qdf_nbuf_pull_head failed");
  1825. qdf_nbuf_free(nbuf);
  1826. return NULL;
  1827. }
  1828. msdu_info->tid = qdf_nbuf_get_priority(nbuf);
  1829. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_HIGH,
  1830. "%s , Meta hdr %0x %0x %0x %0x %0x %0x"
  1831. " tid %d to_fw %d",
  1832. __func__, msdu_info->meta_data[0],
  1833. msdu_info->meta_data[1],
  1834. msdu_info->meta_data[2],
  1835. msdu_info->meta_data[3],
  1836. msdu_info->meta_data[4],
  1837. msdu_info->meta_data[5],
  1838. msdu_info->tid, msdu_info->exception_fw);
  1839. return nbuf;
  1840. }
  1841. #else
  1842. static
  1843. qdf_nbuf_t dp_tx_extract_mesh_meta_data(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1844. struct dp_tx_msdu_info_s *msdu_info)
  1845. {
  1846. return nbuf;
  1847. }
  1848. #endif
  1849. /**
  1850. * dp_check_exc_metadata() - Checks if parameters are valid
  1851. * @tx_exc - holds all exception path parameters
  1852. *
  1853. * Returns true when all the parameters are valid else false
  1854. *
  1855. */
  1856. static bool dp_check_exc_metadata(struct cdp_tx_exception_metadata *tx_exc)
  1857. {
  1858. bool invalid_tid = (tx_exc->tid > DP_MAX_TIDS && tx_exc->tid !=
  1859. HTT_INVALID_TID);
  1860. bool invalid_encap_type =
  1861. (tx_exc->tx_encap_type > htt_cmn_pkt_num_types &&
  1862. tx_exc->tx_encap_type != CDP_INVALID_TX_ENCAP_TYPE);
  1863. bool invalid_sec_type = (tx_exc->sec_type > cdp_num_sec_types &&
  1864. tx_exc->sec_type != CDP_INVALID_SEC_TYPE);
  1865. bool invalid_cookie = (tx_exc->is_tx_sniffer == 1 &&
  1866. tx_exc->ppdu_cookie == 0);
  1867. if (invalid_tid || invalid_encap_type || invalid_sec_type ||
  1868. invalid_cookie) {
  1869. return false;
  1870. }
  1871. return true;
  1872. }
  1873. /**
  1874. * dp_tx_send_exception() - Transmit a frame on a given VAP in exception path
  1875. * @soc: DP soc handle
  1876. * @vdev_id: id of DP vdev handle
  1877. * @nbuf: skb
  1878. * @tx_exc_metadata: Handle that holds exception path meta data
  1879. *
  1880. * Entry point for Core Tx layer (DP_TX) invoked from
  1881. * hard_start_xmit in OSIF/HDD to transmit frames through fw
  1882. *
  1883. * Return: NULL on success,
  1884. * nbuf when it fails to send
  1885. */
  1886. qdf_nbuf_t
  1887. dp_tx_send_exception(struct cdp_soc_t *soc, uint8_t vdev_id, qdf_nbuf_t nbuf,
  1888. struct cdp_tx_exception_metadata *tx_exc_metadata)
  1889. {
  1890. qdf_ether_header_t *eh = NULL;
  1891. struct dp_tx_msdu_info_s msdu_info;
  1892. struct dp_vdev *vdev =
  1893. dp_get_vdev_from_soc_vdev_id_wifi3((struct dp_soc *)soc,
  1894. vdev_id);
  1895. if (qdf_unlikely(!vdev))
  1896. goto fail;
  1897. qdf_mem_zero(&msdu_info, sizeof(msdu_info));
  1898. if (!tx_exc_metadata)
  1899. goto fail;
  1900. msdu_info.tid = tx_exc_metadata->tid;
  1901. eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  1902. dp_verbose_debug("skb %pM", nbuf->data);
  1903. DP_STATS_INC_PKT(vdev, tx_i.rcvd, 1, qdf_nbuf_len(nbuf));
  1904. if (qdf_unlikely(!dp_check_exc_metadata(tx_exc_metadata))) {
  1905. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1906. "Invalid parameters in exception path");
  1907. goto fail;
  1908. }
  1909. /* Basic sanity checks for unsupported packets */
  1910. /* MESH mode */
  1911. if (qdf_unlikely(vdev->mesh_vdev)) {
  1912. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1913. "Mesh mode is not supported in exception path");
  1914. goto fail;
  1915. }
  1916. /* TSO or SG */
  1917. if (qdf_unlikely(qdf_nbuf_is_tso(nbuf)) ||
  1918. qdf_unlikely(qdf_nbuf_is_nonlinear(nbuf))) {
  1919. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1920. "TSO and SG are not supported in exception path");
  1921. goto fail;
  1922. }
  1923. /* RAW */
  1924. if (qdf_unlikely(tx_exc_metadata->tx_encap_type == htt_cmn_pkt_type_raw)) {
  1925. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1926. "Raw frame is not supported in exception path");
  1927. goto fail;
  1928. }
  1929. /* Mcast enhancement*/
  1930. if (qdf_unlikely(vdev->mcast_enhancement_en > 0)) {
  1931. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost) &&
  1932. !DP_FRAME_IS_BROADCAST((eh)->ether_dhost)) {
  1933. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1934. "Ignoring mcast_enhancement_en which is set and sending the mcast packet to the FW");
  1935. }
  1936. }
  1937. if (qdf_likely(tx_exc_metadata->is_tx_sniffer)) {
  1938. DP_STATS_INC_PKT(vdev, tx_i.sniffer_rcvd, 1,
  1939. qdf_nbuf_len(nbuf));
  1940. dp_tx_add_tx_sniffer_meta_data(vdev, &msdu_info,
  1941. tx_exc_metadata->ppdu_cookie);
  1942. }
  1943. /*
  1944. * Get HW Queue to use for this frame.
  1945. * TCL supports upto 4 DMA rings, out of which 3 rings are
  1946. * dedicated for data and 1 for command.
  1947. * "queue_id" maps to one hardware ring.
  1948. * With each ring, we also associate a unique Tx descriptor pool
  1949. * to minimize lock contention for these resources.
  1950. */
  1951. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  1952. /*
  1953. * Check exception descriptors
  1954. */
  1955. if (dp_tx_exception_limit_check(vdev))
  1956. goto fail;
  1957. /* Single linear frame */
  1958. /*
  1959. * If nbuf is a simple linear frame, use send_single function to
  1960. * prepare direct-buffer type TCL descriptor and enqueue to TCL
  1961. * SRNG. There is no need to setup a MSDU extension descriptor.
  1962. */
  1963. nbuf = dp_tx_send_msdu_single(vdev, nbuf, &msdu_info,
  1964. tx_exc_metadata->peer_id, tx_exc_metadata);
  1965. return nbuf;
  1966. fail:
  1967. dp_verbose_debug("pkt send failed");
  1968. return nbuf;
  1969. }
  1970. /**
  1971. * dp_tx_send_mesh() - Transmit mesh frame on a given VAP
  1972. * @soc: DP soc handle
  1973. * @vdev_id: DP vdev handle
  1974. * @nbuf: skb
  1975. *
  1976. * Entry point for Core Tx layer (DP_TX) invoked from
  1977. * hard_start_xmit in OSIF/HDD
  1978. *
  1979. * Return: NULL on success,
  1980. * nbuf when it fails to send
  1981. */
  1982. #ifdef MESH_MODE_SUPPORT
  1983. qdf_nbuf_t dp_tx_send_mesh(struct cdp_soc_t *soc, uint8_t vdev_id,
  1984. qdf_nbuf_t nbuf)
  1985. {
  1986. struct meta_hdr_s *mhdr;
  1987. qdf_nbuf_t nbuf_mesh = NULL;
  1988. qdf_nbuf_t nbuf_clone = NULL;
  1989. struct dp_vdev *vdev;
  1990. uint8_t no_enc_frame = 0;
  1991. nbuf_mesh = qdf_nbuf_unshare(nbuf);
  1992. if (!nbuf_mesh) {
  1993. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1994. "qdf_nbuf_unshare failed");
  1995. return nbuf;
  1996. }
  1997. vdev = dp_get_vdev_from_soc_vdev_id_wifi3((struct dp_soc *)soc,
  1998. vdev_id);
  1999. if (!vdev) {
  2000. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2001. "vdev is NULL for vdev_id %d", vdev_id);
  2002. return nbuf;
  2003. }
  2004. nbuf = nbuf_mesh;
  2005. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(nbuf);
  2006. if ((vdev->sec_type != cdp_sec_type_none) &&
  2007. (mhdr->flags & METAHDR_FLAG_NOENCRYPT))
  2008. no_enc_frame = 1;
  2009. if (mhdr->flags & METAHDR_FLAG_NOQOS)
  2010. qdf_nbuf_set_priority(nbuf, HTT_TX_EXT_TID_NON_QOS_MCAST_BCAST);
  2011. if ((mhdr->flags & METAHDR_FLAG_INFO_UPDATED) &&
  2012. !no_enc_frame) {
  2013. nbuf_clone = qdf_nbuf_clone(nbuf);
  2014. if (!nbuf_clone) {
  2015. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2016. "qdf_nbuf_clone failed");
  2017. return nbuf;
  2018. }
  2019. qdf_nbuf_set_tx_ftype(nbuf_clone, CB_FTYPE_MESH_TX_INFO);
  2020. }
  2021. if (nbuf_clone) {
  2022. if (!dp_tx_send(soc, vdev_id, nbuf_clone)) {
  2023. DP_STATS_INC(vdev, tx_i.mesh.exception_fw, 1);
  2024. } else {
  2025. qdf_nbuf_free(nbuf_clone);
  2026. }
  2027. }
  2028. if (no_enc_frame)
  2029. qdf_nbuf_set_tx_ftype(nbuf, CB_FTYPE_MESH_TX_INFO);
  2030. else
  2031. qdf_nbuf_set_tx_ftype(nbuf, CB_FTYPE_INVALID);
  2032. nbuf = dp_tx_send(soc, vdev_id, nbuf);
  2033. if ((!nbuf) && no_enc_frame) {
  2034. DP_STATS_INC(vdev, tx_i.mesh.exception_fw, 1);
  2035. }
  2036. return nbuf;
  2037. }
  2038. #else
  2039. qdf_nbuf_t dp_tx_send_mesh(struct cdp_soc_t *soc, uint8_t vdev_id,
  2040. qdf_nbuf_t nbuf)
  2041. {
  2042. return dp_tx_send(soc, vdev_id, nbuf);
  2043. }
  2044. #endif
  2045. /**
  2046. * dp_tx_nawds_handler() - NAWDS handler
  2047. *
  2048. * @soc: DP soc handle
  2049. * @vdev_id: id of DP vdev handle
  2050. * @msdu_info: msdu_info required to create HTT metadata
  2051. * @nbuf: skb
  2052. *
  2053. * This API transfers the multicast frames with the peer id
  2054. * on NAWDS enabled peer.
  2055. * Return: none
  2056. */
  2057. static inline
  2058. void dp_tx_nawds_handler(struct cdp_soc_t *soc, struct dp_vdev *vdev,
  2059. struct dp_tx_msdu_info_s *msdu_info, qdf_nbuf_t nbuf)
  2060. {
  2061. struct dp_peer *peer = NULL;
  2062. qdf_nbuf_t nbuf_clone = NULL;
  2063. struct dp_soc *dp_soc = (struct dp_soc *)soc;
  2064. uint16_t peer_id = DP_INVALID_PEER;
  2065. struct dp_peer *sa_peer = NULL;
  2066. struct dp_ast_entry *ast_entry = NULL;
  2067. qdf_ether_header_t *eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  2068. if (qdf_nbuf_get_tx_ftype(nbuf) == CB_FTYPE_INTRABSS_FWD) {
  2069. qdf_spin_lock_bh(&dp_soc->ast_lock);
  2070. ast_entry = dp_peer_ast_hash_find_by_pdevid
  2071. (dp_soc,
  2072. (uint8_t *)(eh->ether_shost),
  2073. vdev->pdev->pdev_id);
  2074. if (ast_entry)
  2075. sa_peer = ast_entry->peer;
  2076. qdf_spin_unlock_bh(&dp_soc->ast_lock);
  2077. }
  2078. qdf_spin_lock_bh(&dp_soc->peer_ref_mutex);
  2079. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  2080. if (!peer->bss_peer && peer->nawds_enabled) {
  2081. peer_id = peer->peer_id;
  2082. /* Multicast packets needs to be
  2083. * dropped in case of intra bss forwarding
  2084. */
  2085. if (sa_peer == peer) {
  2086. QDF_TRACE(QDF_MODULE_ID_DP,
  2087. QDF_TRACE_LEVEL_DEBUG,
  2088. " %s: multicast packet", __func__);
  2089. DP_STATS_INC(peer, tx.nawds_mcast_drop, 1);
  2090. continue;
  2091. }
  2092. nbuf_clone = qdf_nbuf_clone(nbuf);
  2093. if (!nbuf_clone) {
  2094. QDF_TRACE(QDF_MODULE_ID_DP,
  2095. QDF_TRACE_LEVEL_ERROR,
  2096. FL("nbuf clone failed"));
  2097. break;
  2098. }
  2099. nbuf_clone = dp_tx_send_msdu_single(vdev, nbuf_clone,
  2100. msdu_info, peer_id,
  2101. NULL);
  2102. if (nbuf_clone) {
  2103. QDF_TRACE(QDF_MODULE_ID_DP,
  2104. QDF_TRACE_LEVEL_DEBUG,
  2105. FL("pkt send failed"));
  2106. qdf_nbuf_free(nbuf_clone);
  2107. } else {
  2108. if (peer_id != DP_INVALID_PEER)
  2109. DP_STATS_INC_PKT(peer, tx.nawds_mcast,
  2110. 1, qdf_nbuf_len(nbuf));
  2111. }
  2112. }
  2113. }
  2114. qdf_spin_unlock_bh(&dp_soc->peer_ref_mutex);
  2115. }
  2116. /**
  2117. * dp_tx_send() - Transmit a frame on a given VAP
  2118. * @soc: DP soc handle
  2119. * @vdev_id: id of DP vdev handle
  2120. * @nbuf: skb
  2121. *
  2122. * Entry point for Core Tx layer (DP_TX) invoked from
  2123. * hard_start_xmit in OSIF/HDD or from dp_rx_process for intravap forwarding
  2124. * cases
  2125. *
  2126. * Return: NULL on success,
  2127. * nbuf when it fails to send
  2128. */
  2129. qdf_nbuf_t dp_tx_send(struct cdp_soc_t *soc, uint8_t vdev_id, qdf_nbuf_t nbuf)
  2130. {
  2131. uint16_t peer_id = HTT_INVALID_PEER;
  2132. /*
  2133. * doing a memzero is causing additional function call overhead
  2134. * so doing static stack clearing
  2135. */
  2136. struct dp_tx_msdu_info_s msdu_info = {0};
  2137. struct dp_vdev *vdev =
  2138. dp_get_vdev_from_soc_vdev_id_wifi3((struct dp_soc *)soc,
  2139. vdev_id);
  2140. if (qdf_unlikely(!vdev))
  2141. return nbuf;
  2142. dp_verbose_debug("skb %pM", nbuf->data);
  2143. /*
  2144. * Set Default Host TID value to invalid TID
  2145. * (TID override disabled)
  2146. */
  2147. msdu_info.tid = HTT_TX_EXT_TID_INVALID;
  2148. DP_STATS_INC_PKT(vdev, tx_i.rcvd, 1, qdf_nbuf_len(nbuf));
  2149. if (qdf_unlikely(vdev->mesh_vdev)) {
  2150. qdf_nbuf_t nbuf_mesh = dp_tx_extract_mesh_meta_data(vdev, nbuf,
  2151. &msdu_info);
  2152. if (!nbuf_mesh) {
  2153. dp_verbose_debug("Extracting mesh metadata failed");
  2154. return nbuf;
  2155. }
  2156. nbuf = nbuf_mesh;
  2157. }
  2158. /*
  2159. * Get HW Queue to use for this frame.
  2160. * TCL supports upto 4 DMA rings, out of which 3 rings are
  2161. * dedicated for data and 1 for command.
  2162. * "queue_id" maps to one hardware ring.
  2163. * With each ring, we also associate a unique Tx descriptor pool
  2164. * to minimize lock contention for these resources.
  2165. */
  2166. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  2167. /*
  2168. * TCL H/W supports 2 DSCP-TID mapping tables.
  2169. * Table 1 - Default DSCP-TID mapping table
  2170. * Table 2 - 1 DSCP-TID override table
  2171. *
  2172. * If we need a different DSCP-TID mapping for this vap,
  2173. * call tid_classify to extract DSCP/ToS from frame and
  2174. * map to a TID and store in msdu_info. This is later used
  2175. * to fill in TCL Input descriptor (per-packet TID override).
  2176. */
  2177. dp_tx_classify_tid(vdev, nbuf, &msdu_info);
  2178. /*
  2179. * Classify the frame and call corresponding
  2180. * "prepare" function which extracts the segment (TSO)
  2181. * and fragmentation information (for TSO , SG, ME, or Raw)
  2182. * into MSDU_INFO structure which is later used to fill
  2183. * SW and HW descriptors.
  2184. */
  2185. if (qdf_nbuf_is_tso(nbuf)) {
  2186. dp_verbose_debug("TSO frame %pK", vdev);
  2187. DP_STATS_INC_PKT(vdev->pdev, tso_stats.num_tso_pkts, 1,
  2188. qdf_nbuf_len(nbuf));
  2189. if (dp_tx_prepare_tso(vdev, nbuf, &msdu_info)) {
  2190. DP_STATS_INC_PKT(vdev->pdev, tso_stats.dropped_host, 1,
  2191. qdf_nbuf_len(nbuf));
  2192. return nbuf;
  2193. }
  2194. goto send_multiple;
  2195. }
  2196. /* SG */
  2197. if (qdf_unlikely(qdf_nbuf_is_nonlinear(nbuf))) {
  2198. struct dp_tx_seg_info_s seg_info = {0};
  2199. nbuf = dp_tx_prepare_sg(vdev, nbuf, &seg_info, &msdu_info);
  2200. if (!nbuf)
  2201. return NULL;
  2202. dp_verbose_debug("non-TSO SG frame %pK", vdev);
  2203. DP_STATS_INC_PKT(vdev, tx_i.sg.sg_pkt, 1,
  2204. qdf_nbuf_len(nbuf));
  2205. goto send_multiple;
  2206. }
  2207. #ifdef ATH_SUPPORT_IQUE
  2208. /* Mcast to Ucast Conversion*/
  2209. if (qdf_unlikely(vdev->mcast_enhancement_en > 0)) {
  2210. qdf_ether_header_t *eh = (qdf_ether_header_t *)
  2211. qdf_nbuf_data(nbuf);
  2212. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost) &&
  2213. !DP_FRAME_IS_BROADCAST((eh)->ether_dhost)) {
  2214. dp_verbose_debug("Mcast frm for ME %pK", vdev);
  2215. DP_STATS_INC_PKT(vdev,
  2216. tx_i.mcast_en.mcast_pkt, 1,
  2217. qdf_nbuf_len(nbuf));
  2218. if (dp_tx_prepare_send_me(vdev, nbuf) ==
  2219. QDF_STATUS_SUCCESS) {
  2220. return NULL;
  2221. }
  2222. }
  2223. }
  2224. #endif
  2225. /* RAW */
  2226. if (qdf_unlikely(vdev->tx_encap_type == htt_cmn_pkt_type_raw)) {
  2227. struct dp_tx_seg_info_s seg_info = {0};
  2228. nbuf = dp_tx_prepare_raw(vdev, nbuf, &seg_info, &msdu_info);
  2229. if (!nbuf)
  2230. return NULL;
  2231. dp_verbose_debug("Raw frame %pK", vdev);
  2232. goto send_multiple;
  2233. }
  2234. if (qdf_unlikely(vdev->nawds_enabled)) {
  2235. qdf_ether_header_t *eh = (qdf_ether_header_t *)
  2236. qdf_nbuf_data(nbuf);
  2237. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost))
  2238. dp_tx_nawds_handler(soc, vdev, &msdu_info, nbuf);
  2239. peer_id = DP_INVALID_PEER;
  2240. DP_STATS_INC_PKT(vdev, tx_i.nawds_mcast,
  2241. 1, qdf_nbuf_len(nbuf));
  2242. }
  2243. /* Single linear frame */
  2244. /*
  2245. * If nbuf is a simple linear frame, use send_single function to
  2246. * prepare direct-buffer type TCL descriptor and enqueue to TCL
  2247. * SRNG. There is no need to setup a MSDU extension descriptor.
  2248. */
  2249. nbuf = dp_tx_send_msdu_single(vdev, nbuf, &msdu_info, peer_id, NULL);
  2250. return nbuf;
  2251. send_multiple:
  2252. nbuf = dp_tx_send_msdu_multiple(vdev, nbuf, &msdu_info);
  2253. if (qdf_unlikely(nbuf && msdu_info.frm_type == dp_tx_frm_raw))
  2254. dp_tx_raw_prepare_unset(vdev->pdev->soc, nbuf);
  2255. return nbuf;
  2256. }
  2257. /**
  2258. * dp_tx_reinject_handler() - Tx Reinject Handler
  2259. * @tx_desc: software descriptor head pointer
  2260. * @status : Tx completion status from HTT descriptor
  2261. *
  2262. * This function reinjects frames back to Target.
  2263. * Todo - Host queue needs to be added
  2264. *
  2265. * Return: none
  2266. */
  2267. static
  2268. void dp_tx_reinject_handler(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  2269. {
  2270. struct dp_vdev *vdev;
  2271. struct dp_peer *peer = NULL;
  2272. uint32_t peer_id = HTT_INVALID_PEER;
  2273. qdf_nbuf_t nbuf = tx_desc->nbuf;
  2274. qdf_nbuf_t nbuf_copy = NULL;
  2275. struct dp_tx_msdu_info_s msdu_info;
  2276. struct dp_soc *soc = NULL;
  2277. #ifdef WDS_VENDOR_EXTENSION
  2278. int is_mcast = 0, is_ucast = 0;
  2279. int num_peers_3addr = 0;
  2280. qdf_ether_header_t *eth_hdr = (qdf_ether_header_t *)(qdf_nbuf_data(nbuf));
  2281. struct ieee80211_frame_addr4 *wh = (struct ieee80211_frame_addr4 *)(qdf_nbuf_data(nbuf));
  2282. #endif
  2283. vdev = tx_desc->vdev;
  2284. soc = vdev->pdev->soc;
  2285. qdf_assert(vdev);
  2286. qdf_mem_zero(&msdu_info, sizeof(msdu_info));
  2287. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  2288. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2289. "%s Tx reinject path", __func__);
  2290. DP_STATS_INC_PKT(vdev, tx_i.reinject_pkts, 1,
  2291. qdf_nbuf_len(tx_desc->nbuf));
  2292. #ifdef WDS_VENDOR_EXTENSION
  2293. if (qdf_unlikely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  2294. is_mcast = (IS_MULTICAST(wh->i_addr1)) ? 1 : 0;
  2295. } else {
  2296. is_mcast = (IS_MULTICAST(eth_hdr->ether_dhost)) ? 1 : 0;
  2297. }
  2298. is_ucast = !is_mcast;
  2299. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  2300. if (peer->bss_peer)
  2301. continue;
  2302. /* Detect wds peers that use 3-addr framing for mcast.
  2303. * if there are any, the bss_peer is used to send the
  2304. * the mcast frame using 3-addr format. all wds enabled
  2305. * peers that use 4-addr framing for mcast frames will
  2306. * be duplicated and sent as 4-addr frames below.
  2307. */
  2308. if (!peer->wds_enabled || !peer->wds_ecm.wds_tx_mcast_4addr) {
  2309. num_peers_3addr = 1;
  2310. break;
  2311. }
  2312. }
  2313. #endif
  2314. if (qdf_unlikely(vdev->mesh_vdev)) {
  2315. DP_TX_FREE_SINGLE_BUF(vdev->pdev->soc, tx_desc->nbuf);
  2316. } else {
  2317. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  2318. if ((peer->peer_id != HTT_INVALID_PEER) &&
  2319. #ifdef WDS_VENDOR_EXTENSION
  2320. /*
  2321. * . if 3-addr STA, then send on BSS Peer
  2322. * . if Peer WDS enabled and accept 4-addr mcast,
  2323. * send mcast on that peer only
  2324. * . if Peer WDS enabled and accept 4-addr ucast,
  2325. * send ucast on that peer only
  2326. */
  2327. ((peer->bss_peer && num_peers_3addr && is_mcast) ||
  2328. (peer->wds_enabled &&
  2329. ((is_mcast && peer->wds_ecm.wds_tx_mcast_4addr) ||
  2330. (is_ucast && peer->wds_ecm.wds_tx_ucast_4addr))))) {
  2331. #else
  2332. ((peer->bss_peer &&
  2333. !(vdev->osif_proxy_arp(vdev->osif_vdev, nbuf))))) {
  2334. #endif
  2335. peer_id = DP_INVALID_PEER;
  2336. nbuf_copy = qdf_nbuf_copy(nbuf);
  2337. if (!nbuf_copy) {
  2338. QDF_TRACE(QDF_MODULE_ID_DP,
  2339. QDF_TRACE_LEVEL_DEBUG,
  2340. FL("nbuf copy failed"));
  2341. break;
  2342. }
  2343. nbuf_copy = dp_tx_send_msdu_single(vdev,
  2344. nbuf_copy,
  2345. &msdu_info,
  2346. peer_id,
  2347. NULL);
  2348. if (nbuf_copy) {
  2349. QDF_TRACE(QDF_MODULE_ID_DP,
  2350. QDF_TRACE_LEVEL_DEBUG,
  2351. FL("pkt send failed"));
  2352. qdf_nbuf_free(nbuf_copy);
  2353. } else {
  2354. if (peer_id != DP_INVALID_PEER)
  2355. DP_STATS_INC_PKT(peer,
  2356. tx.nawds_mcast,
  2357. 1, qdf_nbuf_len(nbuf));
  2358. }
  2359. }
  2360. }
  2361. }
  2362. qdf_nbuf_free(nbuf);
  2363. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  2364. }
  2365. /**
  2366. * dp_tx_inspect_handler() - Tx Inspect Handler
  2367. * @tx_desc: software descriptor head pointer
  2368. * @status : Tx completion status from HTT descriptor
  2369. *
  2370. * Handles Tx frames sent back to Host for inspection
  2371. * (ProxyARP)
  2372. *
  2373. * Return: none
  2374. */
  2375. static void dp_tx_inspect_handler(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  2376. {
  2377. struct dp_soc *soc;
  2378. struct dp_pdev *pdev = tx_desc->pdev;
  2379. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2380. "%s Tx inspect path",
  2381. __func__);
  2382. qdf_assert(pdev);
  2383. soc = pdev->soc;
  2384. DP_STATS_INC_PKT(tx_desc->vdev, tx_i.inspect_pkts, 1,
  2385. qdf_nbuf_len(tx_desc->nbuf));
  2386. DP_TX_FREE_SINGLE_BUF(soc, tx_desc->nbuf);
  2387. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  2388. }
  2389. #ifdef FEATURE_PERPKT_INFO
  2390. /**
  2391. * dp_get_completion_indication_for_stack() - send completion to stack
  2392. * @soc : dp_soc handle
  2393. * @pdev: dp_pdev handle
  2394. * @peer: dp peer handle
  2395. * @ts: transmit completion status structure
  2396. * @netbuf: Buffer pointer for free
  2397. *
  2398. * This function is used for indication whether buffer needs to be
  2399. * sent to stack for freeing or not
  2400. */
  2401. QDF_STATUS
  2402. dp_get_completion_indication_for_stack(struct dp_soc *soc,
  2403. struct dp_pdev *pdev,
  2404. struct dp_peer *peer,
  2405. struct hal_tx_completion_status *ts,
  2406. qdf_nbuf_t netbuf,
  2407. uint64_t time_latency)
  2408. {
  2409. struct tx_capture_hdr *ppdu_hdr;
  2410. uint16_t peer_id = ts->peer_id;
  2411. uint32_t ppdu_id = ts->ppdu_id;
  2412. uint8_t first_msdu = ts->first_msdu;
  2413. uint8_t last_msdu = ts->last_msdu;
  2414. uint32_t txcap_hdr_size = sizeof(struct tx_capture_hdr);
  2415. if (qdf_unlikely(!pdev->tx_sniffer_enable && !pdev->mcopy_mode &&
  2416. !pdev->latency_capture_enable))
  2417. return QDF_STATUS_E_NOSUPPORT;
  2418. if (!peer) {
  2419. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2420. FL("Peer Invalid"));
  2421. return QDF_STATUS_E_INVAL;
  2422. }
  2423. if (pdev->mcopy_mode) {
  2424. /* If mcopy is enabled and mcopy_mode is M_COPY deliver 1st MSDU
  2425. * per PPDU. If mcopy_mode is M_COPY_EXTENDED deliver 1st MSDU
  2426. * for each MPDU
  2427. */
  2428. if (pdev->mcopy_mode == M_COPY) {
  2429. if ((pdev->m_copy_id.tx_ppdu_id == ppdu_id) &&
  2430. (pdev->m_copy_id.tx_peer_id == peer_id)) {
  2431. return QDF_STATUS_E_INVAL;
  2432. }
  2433. }
  2434. if (!first_msdu)
  2435. return QDF_STATUS_E_INVAL;
  2436. pdev->m_copy_id.tx_ppdu_id = ppdu_id;
  2437. pdev->m_copy_id.tx_peer_id = peer_id;
  2438. }
  2439. if (qdf_unlikely(qdf_nbuf_headroom(netbuf) < txcap_hdr_size)) {
  2440. netbuf = qdf_nbuf_realloc_headroom(netbuf, txcap_hdr_size);
  2441. if (!netbuf) {
  2442. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2443. FL("No headroom"));
  2444. return QDF_STATUS_E_NOMEM;
  2445. }
  2446. }
  2447. if (!qdf_nbuf_push_head(netbuf, txcap_hdr_size)) {
  2448. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2449. FL("No headroom"));
  2450. return QDF_STATUS_E_NOMEM;
  2451. }
  2452. ppdu_hdr = (struct tx_capture_hdr *)qdf_nbuf_data(netbuf);
  2453. qdf_mem_copy(ppdu_hdr->ta, peer->vdev->mac_addr.raw,
  2454. QDF_MAC_ADDR_SIZE);
  2455. qdf_mem_copy(ppdu_hdr->ra, peer->mac_addr.raw,
  2456. QDF_MAC_ADDR_SIZE);
  2457. ppdu_hdr->ppdu_id = ppdu_id;
  2458. ppdu_hdr->peer_id = peer_id;
  2459. ppdu_hdr->first_msdu = first_msdu;
  2460. ppdu_hdr->last_msdu = last_msdu;
  2461. if (qdf_unlikely(pdev->latency_capture_enable)) {
  2462. ppdu_hdr->tsf = ts->tsf;
  2463. ppdu_hdr->time_latency = time_latency;
  2464. }
  2465. return QDF_STATUS_SUCCESS;
  2466. }
  2467. /**
  2468. * dp_send_completion_to_stack() - send completion to stack
  2469. * @soc : dp_soc handle
  2470. * @pdev: dp_pdev handle
  2471. * @peer_id: peer_id of the peer for which completion came
  2472. * @ppdu_id: ppdu_id
  2473. * @netbuf: Buffer pointer for free
  2474. *
  2475. * This function is used to send completion to stack
  2476. * to free buffer
  2477. */
  2478. void dp_send_completion_to_stack(struct dp_soc *soc, struct dp_pdev *pdev,
  2479. uint16_t peer_id, uint32_t ppdu_id,
  2480. qdf_nbuf_t netbuf)
  2481. {
  2482. dp_wdi_event_handler(WDI_EVENT_TX_DATA, soc,
  2483. netbuf, peer_id,
  2484. WDI_NO_VAL, pdev->pdev_id);
  2485. }
  2486. #else
  2487. static QDF_STATUS
  2488. dp_get_completion_indication_for_stack(struct dp_soc *soc,
  2489. struct dp_pdev *pdev,
  2490. struct dp_peer *peer,
  2491. struct hal_tx_completion_status *ts,
  2492. qdf_nbuf_t netbuf,
  2493. uint64_t time_latency)
  2494. {
  2495. return QDF_STATUS_E_NOSUPPORT;
  2496. }
  2497. static void
  2498. dp_send_completion_to_stack(struct dp_soc *soc, struct dp_pdev *pdev,
  2499. uint16_t peer_id, uint32_t ppdu_id, qdf_nbuf_t netbuf)
  2500. {
  2501. }
  2502. #endif
  2503. /**
  2504. * dp_tx_comp_free_buf() - Free nbuf associated with the Tx Descriptor
  2505. * @soc: Soc handle
  2506. * @desc: software Tx descriptor to be processed
  2507. *
  2508. * Return: none
  2509. */
  2510. static inline void dp_tx_comp_free_buf(struct dp_soc *soc,
  2511. struct dp_tx_desc_s *desc)
  2512. {
  2513. struct dp_vdev *vdev = desc->vdev;
  2514. qdf_nbuf_t nbuf = desc->nbuf;
  2515. /* nbuf already freed in vdev detach path */
  2516. if (!nbuf)
  2517. return;
  2518. /* If it is TDLS mgmt, don't unmap or free the frame */
  2519. if (desc->flags & DP_TX_DESC_FLAG_TDLS_FRAME)
  2520. return dp_non_std_tx_comp_free_buff(soc, desc, vdev);
  2521. /* 0 : MSDU buffer, 1 : MLE */
  2522. if (desc->msdu_ext_desc) {
  2523. /* TSO free */
  2524. if (hal_tx_ext_desc_get_tso_enable(
  2525. desc->msdu_ext_desc->vaddr)) {
  2526. /* unmap eash TSO seg before free the nbuf */
  2527. dp_tx_tso_unmap_segment(soc, desc->tso_desc,
  2528. desc->tso_num_desc);
  2529. qdf_nbuf_free(nbuf);
  2530. return;
  2531. }
  2532. }
  2533. qdf_nbuf_unmap_nbytes_single(soc->osdev, nbuf,
  2534. QDF_DMA_TO_DEVICE, nbuf->len);
  2535. if (qdf_unlikely(!vdev)) {
  2536. qdf_nbuf_free(nbuf);
  2537. return;
  2538. }
  2539. if (qdf_likely(!vdev->mesh_vdev))
  2540. qdf_nbuf_free(nbuf);
  2541. else {
  2542. if (desc->flags & DP_TX_DESC_FLAG_TO_FW) {
  2543. qdf_nbuf_free(nbuf);
  2544. DP_STATS_INC(vdev, tx_i.mesh.completion_fw, 1);
  2545. } else
  2546. vdev->osif_tx_free_ext((nbuf));
  2547. }
  2548. }
  2549. #ifdef MESH_MODE_SUPPORT
  2550. /**
  2551. * dp_tx_comp_fill_tx_completion_stats() - Fill per packet Tx completion stats
  2552. * in mesh meta header
  2553. * @tx_desc: software descriptor head pointer
  2554. * @ts: pointer to tx completion stats
  2555. * Return: none
  2556. */
  2557. static
  2558. void dp_tx_comp_fill_tx_completion_stats(struct dp_tx_desc_s *tx_desc,
  2559. struct hal_tx_completion_status *ts)
  2560. {
  2561. struct meta_hdr_s *mhdr;
  2562. qdf_nbuf_t netbuf = tx_desc->nbuf;
  2563. if (!tx_desc->msdu_ext_desc) {
  2564. if (qdf_nbuf_pull_head(netbuf, tx_desc->pkt_offset) == NULL) {
  2565. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2566. "netbuf %pK offset %d",
  2567. netbuf, tx_desc->pkt_offset);
  2568. return;
  2569. }
  2570. }
  2571. if (qdf_nbuf_push_head(netbuf, sizeof(struct meta_hdr_s)) == NULL) {
  2572. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2573. "netbuf %pK offset %lu", netbuf,
  2574. sizeof(struct meta_hdr_s));
  2575. return;
  2576. }
  2577. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(netbuf);
  2578. mhdr->rssi = ts->ack_frame_rssi;
  2579. mhdr->band = tx_desc->pdev->operating_channel.band;
  2580. mhdr->channel = tx_desc->pdev->operating_channel.num;
  2581. }
  2582. #else
  2583. static
  2584. void dp_tx_comp_fill_tx_completion_stats(struct dp_tx_desc_s *tx_desc,
  2585. struct hal_tx_completion_status *ts)
  2586. {
  2587. }
  2588. #endif
  2589. #ifdef QCA_PEER_EXT_STATS
  2590. /*
  2591. * dp_tx_compute_tid_delay() - Compute per TID delay
  2592. * @stats: Per TID delay stats
  2593. * @tx_desc: Software Tx descriptor
  2594. *
  2595. * Compute the software enqueue and hw enqueue delays and
  2596. * update the respective histograms
  2597. *
  2598. * Return: void
  2599. */
  2600. static void dp_tx_compute_tid_delay(struct cdp_delay_tid_stats *stats,
  2601. struct dp_tx_desc_s *tx_desc)
  2602. {
  2603. struct cdp_delay_tx_stats *tx_delay = &stats->tx_delay;
  2604. int64_t current_timestamp, timestamp_ingress, timestamp_hw_enqueue;
  2605. uint32_t sw_enqueue_delay, fwhw_transmit_delay;
  2606. current_timestamp = qdf_ktime_to_ms(qdf_ktime_real_get());
  2607. timestamp_ingress = qdf_nbuf_get_timestamp(tx_desc->nbuf);
  2608. timestamp_hw_enqueue = tx_desc->timestamp;
  2609. sw_enqueue_delay = (uint32_t)(timestamp_hw_enqueue - timestamp_ingress);
  2610. fwhw_transmit_delay = (uint32_t)(current_timestamp -
  2611. timestamp_hw_enqueue);
  2612. /*
  2613. * Update the Tx software enqueue delay and HW enque-Completion delay.
  2614. */
  2615. dp_hist_update_stats(&tx_delay->tx_swq_delay, sw_enqueue_delay);
  2616. dp_hist_update_stats(&tx_delay->hwtx_delay, fwhw_transmit_delay);
  2617. }
  2618. /*
  2619. * dp_tx_update_peer_ext_stats() - Update the peer extended stats
  2620. * @peer: DP peer context
  2621. * @tx_desc: Tx software descriptor
  2622. * @tid: Transmission ID
  2623. * @ring_id: Rx CPU context ID/CPU_ID
  2624. *
  2625. * Update the peer extended stats. These are enhanced other
  2626. * delay stats per msdu level.
  2627. *
  2628. * Return: void
  2629. */
  2630. static void dp_tx_update_peer_ext_stats(struct dp_peer *peer,
  2631. struct dp_tx_desc_s *tx_desc,
  2632. uint8_t tid, uint8_t ring_id)
  2633. {
  2634. struct dp_pdev *pdev = peer->vdev->pdev;
  2635. struct dp_soc *soc = NULL;
  2636. struct cdp_peer_ext_stats *pext_stats = NULL;
  2637. soc = pdev->soc;
  2638. if (qdf_likely(!wlan_cfg_is_peer_ext_stats_enabled(soc->wlan_cfg_ctx)))
  2639. return;
  2640. pext_stats = peer->pext_stats;
  2641. qdf_assert(pext_stats);
  2642. qdf_assert(ring < CDP_MAX_TXRX_CTX);
  2643. /*
  2644. * For non-TID packets use the TID 9
  2645. */
  2646. if (qdf_unlikely(tid >= CDP_MAX_DATA_TIDS))
  2647. tid = CDP_MAX_DATA_TIDS - 1;
  2648. dp_tx_compute_tid_delay(&pext_stats->delay_stats[tid][ring_id],
  2649. tx_desc);
  2650. }
  2651. #else
  2652. static inline void dp_tx_update_peer_ext_stats(struct dp_peer *peer,
  2653. struct dp_tx_desc_s *tx_desc,
  2654. uint8_t tid, uint8_t ring_id)
  2655. {
  2656. }
  2657. #endif
  2658. /**
  2659. * dp_tx_compute_delay() - Compute and fill in all timestamps
  2660. * to pass in correct fields
  2661. *
  2662. * @vdev: pdev handle
  2663. * @tx_desc: tx descriptor
  2664. * @tid: tid value
  2665. * @ring_id: TCL or WBM ring number for transmit path
  2666. * Return: none
  2667. */
  2668. static void dp_tx_compute_delay(struct dp_vdev *vdev,
  2669. struct dp_tx_desc_s *tx_desc,
  2670. uint8_t tid, uint8_t ring_id)
  2671. {
  2672. int64_t current_timestamp, timestamp_ingress, timestamp_hw_enqueue;
  2673. uint32_t sw_enqueue_delay, fwhw_transmit_delay, interframe_delay;
  2674. if (qdf_likely(!vdev->pdev->delay_stats_flag))
  2675. return;
  2676. current_timestamp = qdf_ktime_to_ms(qdf_ktime_real_get());
  2677. timestamp_ingress = qdf_nbuf_get_timestamp(tx_desc->nbuf);
  2678. timestamp_hw_enqueue = tx_desc->timestamp;
  2679. sw_enqueue_delay = (uint32_t)(timestamp_hw_enqueue - timestamp_ingress);
  2680. fwhw_transmit_delay = (uint32_t)(current_timestamp -
  2681. timestamp_hw_enqueue);
  2682. interframe_delay = (uint32_t)(timestamp_ingress -
  2683. vdev->prev_tx_enq_tstamp);
  2684. /*
  2685. * Delay in software enqueue
  2686. */
  2687. dp_update_delay_stats(vdev->pdev, sw_enqueue_delay, tid,
  2688. CDP_DELAY_STATS_SW_ENQ, ring_id);
  2689. /*
  2690. * Delay between packet enqueued to HW and Tx completion
  2691. */
  2692. dp_update_delay_stats(vdev->pdev, fwhw_transmit_delay, tid,
  2693. CDP_DELAY_STATS_FW_HW_TRANSMIT, ring_id);
  2694. /*
  2695. * Update interframe delay stats calculated at hardstart receive point.
  2696. * Value of vdev->prev_tx_enq_tstamp will be 0 for 1st frame, so
  2697. * interframe delay will not be calculate correctly for 1st frame.
  2698. * On the other side, this will help in avoiding extra per packet check
  2699. * of !vdev->prev_tx_enq_tstamp.
  2700. */
  2701. dp_update_delay_stats(vdev->pdev, interframe_delay, tid,
  2702. CDP_DELAY_STATS_TX_INTERFRAME, ring_id);
  2703. vdev->prev_tx_enq_tstamp = timestamp_ingress;
  2704. }
  2705. #ifdef DISABLE_DP_STATS
  2706. static
  2707. inline void dp_update_no_ack_stats(qdf_nbuf_t nbuf, struct dp_peer *peer)
  2708. {
  2709. }
  2710. #else
  2711. static
  2712. inline void dp_update_no_ack_stats(qdf_nbuf_t nbuf, struct dp_peer *peer)
  2713. {
  2714. enum qdf_proto_subtype subtype = QDF_PROTO_INVALID;
  2715. DPTRACE(qdf_dp_track_noack_check(nbuf, &subtype));
  2716. if (subtype != QDF_PROTO_INVALID)
  2717. DP_STATS_INC(peer, tx.no_ack_count[subtype], 1);
  2718. }
  2719. #endif
  2720. /**
  2721. * dp_tx_update_peer_stats() - Update peer stats from Tx completion indications
  2722. * per wbm ring
  2723. *
  2724. * @tx_desc: software descriptor head pointer
  2725. * @ts: Tx completion status
  2726. * @peer: peer handle
  2727. * @ring_id: ring number
  2728. *
  2729. * Return: None
  2730. */
  2731. static inline void
  2732. dp_tx_update_peer_stats(struct dp_tx_desc_s *tx_desc,
  2733. struct hal_tx_completion_status *ts,
  2734. struct dp_peer *peer, uint8_t ring_id)
  2735. {
  2736. struct dp_pdev *pdev = peer->vdev->pdev;
  2737. struct dp_soc *soc = NULL;
  2738. uint8_t mcs, pkt_type;
  2739. uint8_t tid = ts->tid;
  2740. uint32_t length;
  2741. struct cdp_tid_tx_stats *tid_stats;
  2742. if (!pdev)
  2743. return;
  2744. if (qdf_unlikely(tid >= CDP_MAX_DATA_TIDS))
  2745. tid = CDP_MAX_DATA_TIDS - 1;
  2746. tid_stats = &pdev->stats.tid_stats.tid_tx_stats[ring_id][tid];
  2747. soc = pdev->soc;
  2748. mcs = ts->mcs;
  2749. pkt_type = ts->pkt_type;
  2750. if (ts->release_src != HAL_TX_COMP_RELEASE_SOURCE_TQM) {
  2751. dp_err("Release source is not from TQM");
  2752. return;
  2753. }
  2754. length = qdf_nbuf_len(tx_desc->nbuf);
  2755. DP_STATS_INC_PKT(peer, tx.comp_pkt, 1, length);
  2756. if (qdf_unlikely(pdev->delay_stats_flag))
  2757. dp_tx_compute_delay(peer->vdev, tx_desc, tid, ring_id);
  2758. DP_STATS_INCC(peer, tx.dropped.age_out, 1,
  2759. (ts->status == HAL_TX_TQM_RR_REM_CMD_AGED));
  2760. DP_STATS_INCC_PKT(peer, tx.dropped.fw_rem, 1, length,
  2761. (ts->status == HAL_TX_TQM_RR_REM_CMD_REM));
  2762. DP_STATS_INCC(peer, tx.dropped.fw_rem_notx, 1,
  2763. (ts->status == HAL_TX_TQM_RR_REM_CMD_NOTX));
  2764. DP_STATS_INCC(peer, tx.dropped.fw_rem_tx, 1,
  2765. (ts->status == HAL_TX_TQM_RR_REM_CMD_TX));
  2766. DP_STATS_INCC(peer, tx.dropped.fw_reason1, 1,
  2767. (ts->status == HAL_TX_TQM_RR_FW_REASON1));
  2768. DP_STATS_INCC(peer, tx.dropped.fw_reason2, 1,
  2769. (ts->status == HAL_TX_TQM_RR_FW_REASON2));
  2770. DP_STATS_INCC(peer, tx.dropped.fw_reason3, 1,
  2771. (ts->status == HAL_TX_TQM_RR_FW_REASON3));
  2772. /*
  2773. * tx_failed is ideally supposed to be updated from HTT ppdu completion
  2774. * stats. But in IPQ807X/IPQ6018 chipsets owing to hw limitation there
  2775. * are no completions for failed cases. Hence updating tx_failed from
  2776. * data path. Please note that if tx_failed is fixed to be from ppdu,
  2777. * then this has to be removed
  2778. */
  2779. peer->stats.tx.tx_failed = peer->stats.tx.dropped.fw_rem.num +
  2780. peer->stats.tx.dropped.fw_rem_notx +
  2781. peer->stats.tx.dropped.fw_rem_tx +
  2782. peer->stats.tx.dropped.age_out +
  2783. peer->stats.tx.dropped.fw_reason1 +
  2784. peer->stats.tx.dropped.fw_reason2 +
  2785. peer->stats.tx.dropped.fw_reason3;
  2786. if (ts->status < CDP_MAX_TX_TQM_STATUS) {
  2787. tid_stats->tqm_status_cnt[ts->status]++;
  2788. }
  2789. if (ts->status != HAL_TX_TQM_RR_FRAME_ACKED) {
  2790. dp_update_no_ack_stats(tx_desc->nbuf, peer);
  2791. return;
  2792. }
  2793. DP_STATS_INCC(peer, tx.ofdma, 1, ts->ofdma);
  2794. DP_STATS_INCC(peer, tx.amsdu_cnt, 1, ts->msdu_part_of_amsdu);
  2795. DP_STATS_INCC(peer, tx.non_amsdu_cnt, 1, !ts->msdu_part_of_amsdu);
  2796. /*
  2797. * Following Rate Statistics are updated from HTT PPDU events from FW.
  2798. * Return from here if HTT PPDU events are enabled.
  2799. */
  2800. if (!(soc->process_tx_status))
  2801. return;
  2802. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[MAX_MCS - 1], 1,
  2803. ((mcs >= MAX_MCS_11A) && (pkt_type == DOT11_A)));
  2804. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[mcs], 1,
  2805. ((mcs < (MAX_MCS_11A)) && (pkt_type == DOT11_A)));
  2806. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[MAX_MCS - 1], 1,
  2807. ((mcs >= MAX_MCS_11B) && (pkt_type == DOT11_B)));
  2808. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[mcs], 1,
  2809. ((mcs < MAX_MCS_11B) && (pkt_type == DOT11_B)));
  2810. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[MAX_MCS - 1], 1,
  2811. ((mcs >= MAX_MCS_11A) && (pkt_type == DOT11_N)));
  2812. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[mcs], 1,
  2813. ((mcs < MAX_MCS_11A) && (pkt_type == DOT11_N)));
  2814. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[MAX_MCS - 1], 1,
  2815. ((mcs >= MAX_MCS_11AC) && (pkt_type == DOT11_AC)));
  2816. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[mcs], 1,
  2817. ((mcs < MAX_MCS_11AC) && (pkt_type == DOT11_AC)));
  2818. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[MAX_MCS - 1], 1,
  2819. ((mcs >= (MAX_MCS - 1)) && (pkt_type == DOT11_AX)));
  2820. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[mcs], 1,
  2821. ((mcs < (MAX_MCS - 1)) && (pkt_type == DOT11_AX)));
  2822. DP_STATS_INC(peer, tx.sgi_count[ts->sgi], 1);
  2823. DP_STATS_INC(peer, tx.bw[ts->bw], 1);
  2824. DP_STATS_UPD(peer, tx.last_ack_rssi, ts->ack_frame_rssi);
  2825. DP_STATS_INC(peer, tx.wme_ac_type[TID_TO_WME_AC(ts->tid)], 1);
  2826. DP_STATS_INCC(peer, tx.stbc, 1, ts->stbc);
  2827. DP_STATS_INCC(peer, tx.ldpc, 1, ts->ldpc);
  2828. DP_STATS_INCC(peer, tx.retries, 1, ts->transmit_cnt > 1);
  2829. #if defined(FEATURE_PERPKT_INFO) && WDI_EVENT_ENABLE
  2830. dp_wdi_event_handler(WDI_EVENT_UPDATE_DP_STATS, pdev->soc,
  2831. &peer->stats, ts->peer_id,
  2832. UPDATE_PEER_STATS, pdev->pdev_id);
  2833. #endif
  2834. }
  2835. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  2836. /**
  2837. * dp_tx_flow_pool_lock() - take flow pool lock
  2838. * @soc: core txrx main context
  2839. * @tx_desc: tx desc
  2840. *
  2841. * Return: None
  2842. */
  2843. static inline
  2844. void dp_tx_flow_pool_lock(struct dp_soc *soc,
  2845. struct dp_tx_desc_s *tx_desc)
  2846. {
  2847. struct dp_tx_desc_pool_s *pool;
  2848. uint8_t desc_pool_id;
  2849. desc_pool_id = tx_desc->pool_id;
  2850. pool = &soc->tx_desc[desc_pool_id];
  2851. qdf_spin_lock_bh(&pool->flow_pool_lock);
  2852. }
  2853. /**
  2854. * dp_tx_flow_pool_unlock() - release flow pool lock
  2855. * @soc: core txrx main context
  2856. * @tx_desc: tx desc
  2857. *
  2858. * Return: None
  2859. */
  2860. static inline
  2861. void dp_tx_flow_pool_unlock(struct dp_soc *soc,
  2862. struct dp_tx_desc_s *tx_desc)
  2863. {
  2864. struct dp_tx_desc_pool_s *pool;
  2865. uint8_t desc_pool_id;
  2866. desc_pool_id = tx_desc->pool_id;
  2867. pool = &soc->tx_desc[desc_pool_id];
  2868. qdf_spin_unlock_bh(&pool->flow_pool_lock);
  2869. }
  2870. #else
  2871. static inline
  2872. void dp_tx_flow_pool_lock(struct dp_soc *soc, struct dp_tx_desc_s *tx_desc)
  2873. {
  2874. }
  2875. static inline
  2876. void dp_tx_flow_pool_unlock(struct dp_soc *soc, struct dp_tx_desc_s *tx_desc)
  2877. {
  2878. }
  2879. #endif
  2880. /**
  2881. * dp_tx_notify_completion() - Notify tx completion for this desc
  2882. * @soc: core txrx main context
  2883. * @tx_desc: tx desc
  2884. * @netbuf: buffer
  2885. *
  2886. * Return: none
  2887. */
  2888. static inline void dp_tx_notify_completion(struct dp_soc *soc,
  2889. struct dp_tx_desc_s *tx_desc,
  2890. qdf_nbuf_t netbuf)
  2891. {
  2892. void *osif_dev;
  2893. ol_txrx_completion_fp tx_compl_cbk = NULL;
  2894. qdf_assert(tx_desc);
  2895. dp_tx_flow_pool_lock(soc, tx_desc);
  2896. if (!tx_desc->vdev ||
  2897. !tx_desc->vdev->osif_vdev) {
  2898. dp_tx_flow_pool_unlock(soc, tx_desc);
  2899. return;
  2900. }
  2901. osif_dev = tx_desc->vdev->osif_vdev;
  2902. tx_compl_cbk = tx_desc->vdev->tx_comp;
  2903. dp_tx_flow_pool_unlock(soc, tx_desc);
  2904. if (tx_compl_cbk)
  2905. tx_compl_cbk(netbuf, osif_dev);
  2906. }
  2907. /** dp_tx_sojourn_stats_process() - Collect sojourn stats
  2908. * @pdev: pdev handle
  2909. * @tid: tid value
  2910. * @txdesc_ts: timestamp from txdesc
  2911. * @ppdu_id: ppdu id
  2912. *
  2913. * Return: none
  2914. */
  2915. #ifdef FEATURE_PERPKT_INFO
  2916. static inline void dp_tx_sojourn_stats_process(struct dp_pdev *pdev,
  2917. struct dp_peer *peer,
  2918. uint8_t tid,
  2919. uint64_t txdesc_ts,
  2920. uint32_t ppdu_id)
  2921. {
  2922. uint64_t delta_ms;
  2923. struct cdp_tx_sojourn_stats *sojourn_stats;
  2924. if (qdf_unlikely(pdev->enhanced_stats_en == 0))
  2925. return;
  2926. if (qdf_unlikely(tid == HTT_INVALID_TID ||
  2927. tid >= CDP_DATA_TID_MAX))
  2928. return;
  2929. if (qdf_unlikely(!pdev->sojourn_buf))
  2930. return;
  2931. sojourn_stats = (struct cdp_tx_sojourn_stats *)
  2932. qdf_nbuf_data(pdev->sojourn_buf);
  2933. sojourn_stats->cookie = (void *)peer->wlanstats_ctx;
  2934. delta_ms = qdf_ktime_to_ms(qdf_ktime_get()) -
  2935. txdesc_ts;
  2936. qdf_ewma_tx_lag_add(&peer->avg_sojourn_msdu[tid],
  2937. delta_ms);
  2938. sojourn_stats->sum_sojourn_msdu[tid] = delta_ms;
  2939. sojourn_stats->num_msdus[tid] = 1;
  2940. sojourn_stats->avg_sojourn_msdu[tid].internal =
  2941. peer->avg_sojourn_msdu[tid].internal;
  2942. dp_wdi_event_handler(WDI_EVENT_TX_SOJOURN_STAT, pdev->soc,
  2943. pdev->sojourn_buf, HTT_INVALID_PEER,
  2944. WDI_NO_VAL, pdev->pdev_id);
  2945. sojourn_stats->sum_sojourn_msdu[tid] = 0;
  2946. sojourn_stats->num_msdus[tid] = 0;
  2947. sojourn_stats->avg_sojourn_msdu[tid].internal = 0;
  2948. }
  2949. #else
  2950. static inline void dp_tx_sojourn_stats_process(struct dp_pdev *pdev,
  2951. struct dp_peer *peer,
  2952. uint8_t tid,
  2953. uint64_t txdesc_ts,
  2954. uint32_t ppdu_id)
  2955. {
  2956. }
  2957. #endif
  2958. /**
  2959. * dp_tx_comp_process_desc() - Process tx descriptor and free associated nbuf
  2960. * @soc: DP Soc handle
  2961. * @tx_desc: software Tx descriptor
  2962. * @ts : Tx completion status from HAL/HTT descriptor
  2963. *
  2964. * Return: none
  2965. */
  2966. static inline void
  2967. dp_tx_comp_process_desc(struct dp_soc *soc,
  2968. struct dp_tx_desc_s *desc,
  2969. struct hal_tx_completion_status *ts,
  2970. struct dp_peer *peer)
  2971. {
  2972. uint64_t time_latency = 0;
  2973. /*
  2974. * m_copy/tx_capture modes are not supported for
  2975. * scatter gather packets
  2976. */
  2977. if (qdf_unlikely(!!desc->pdev->latency_capture_enable)) {
  2978. time_latency = (qdf_ktime_to_ms(qdf_ktime_real_get()) -
  2979. desc->timestamp);
  2980. }
  2981. if (!(desc->msdu_ext_desc)) {
  2982. if (QDF_STATUS_SUCCESS ==
  2983. dp_tx_add_to_comp_queue(soc, desc, ts, peer)) {
  2984. return;
  2985. }
  2986. if (QDF_STATUS_SUCCESS ==
  2987. dp_get_completion_indication_for_stack(soc,
  2988. desc->pdev,
  2989. peer, ts,
  2990. desc->nbuf,
  2991. time_latency)) {
  2992. qdf_nbuf_unmap_nbytes_single(soc->osdev, desc->nbuf,
  2993. QDF_DMA_TO_DEVICE,
  2994. desc->nbuf->len);
  2995. dp_send_completion_to_stack(soc,
  2996. desc->pdev,
  2997. ts->peer_id,
  2998. ts->ppdu_id,
  2999. desc->nbuf);
  3000. return;
  3001. }
  3002. }
  3003. dp_tx_comp_free_buf(soc, desc);
  3004. }
  3005. #ifdef DISABLE_DP_STATS
  3006. /**
  3007. * dp_tx_update_connectivity_stats() - update tx connectivity stats
  3008. * @soc: core txrx main context
  3009. * @tx_desc: tx desc
  3010. * @status: tx status
  3011. *
  3012. * Return: none
  3013. */
  3014. static inline
  3015. void dp_tx_update_connectivity_stats(struct dp_soc *soc,
  3016. struct dp_tx_desc_s *tx_desc,
  3017. uint8_t status)
  3018. {
  3019. }
  3020. #else
  3021. static inline
  3022. void dp_tx_update_connectivity_stats(struct dp_soc *soc,
  3023. struct dp_tx_desc_s *tx_desc,
  3024. uint8_t status)
  3025. {
  3026. void *osif_dev;
  3027. ol_txrx_stats_rx_fp stats_cbk;
  3028. uint8_t pkt_type;
  3029. qdf_assert(tx_desc);
  3030. if (!tx_desc->vdev ||
  3031. !tx_desc->vdev->osif_vdev ||
  3032. !tx_desc->vdev->stats_cb)
  3033. return;
  3034. osif_dev = tx_desc->vdev->osif_vdev;
  3035. stats_cbk = tx_desc->vdev->stats_cb;
  3036. stats_cbk(tx_desc->nbuf, osif_dev, PKT_TYPE_TX_HOST_FW_SENT, &pkt_type);
  3037. if (status == HAL_TX_TQM_RR_FRAME_ACKED)
  3038. stats_cbk(tx_desc->nbuf, osif_dev, PKT_TYPE_TX_ACK_CNT,
  3039. &pkt_type);
  3040. }
  3041. #endif
  3042. /**
  3043. * dp_tx_comp_process_tx_status() - Parse and Dump Tx completion status info
  3044. * @soc: DP soc handle
  3045. * @tx_desc: software descriptor head pointer
  3046. * @ts: Tx completion status
  3047. * @peer: peer handle
  3048. * @ring_id: ring number
  3049. *
  3050. * Return: none
  3051. */
  3052. static inline
  3053. void dp_tx_comp_process_tx_status(struct dp_soc *soc,
  3054. struct dp_tx_desc_s *tx_desc,
  3055. struct hal_tx_completion_status *ts,
  3056. struct dp_peer *peer, uint8_t ring_id)
  3057. {
  3058. uint32_t length;
  3059. qdf_ether_header_t *eh;
  3060. struct dp_vdev *vdev = tx_desc->vdev;
  3061. qdf_nbuf_t nbuf = tx_desc->nbuf;
  3062. uint8_t dp_status;
  3063. if (!vdev || !nbuf) {
  3064. dp_info_rl("invalid tx descriptor. vdev or nbuf NULL");
  3065. goto out;
  3066. }
  3067. eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  3068. length = qdf_nbuf_len(nbuf);
  3069. dp_status = qdf_dp_get_status_from_htt(ts->status);
  3070. DPTRACE(qdf_dp_trace_ptr(tx_desc->nbuf,
  3071. QDF_DP_TRACE_LI_DP_FREE_PACKET_PTR_RECORD,
  3072. QDF_TRACE_DEFAULT_PDEV_ID,
  3073. qdf_nbuf_data_addr(nbuf),
  3074. sizeof(qdf_nbuf_data(nbuf)),
  3075. tx_desc->id,
  3076. dp_status));
  3077. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  3078. "-------------------- \n"
  3079. "Tx Completion Stats: \n"
  3080. "-------------------- \n"
  3081. "ack_frame_rssi = %d \n"
  3082. "first_msdu = %d \n"
  3083. "last_msdu = %d \n"
  3084. "msdu_part_of_amsdu = %d \n"
  3085. "rate_stats valid = %d \n"
  3086. "bw = %d \n"
  3087. "pkt_type = %d \n"
  3088. "stbc = %d \n"
  3089. "ldpc = %d \n"
  3090. "sgi = %d \n"
  3091. "mcs = %d \n"
  3092. "ofdma = %d \n"
  3093. "tones_in_ru = %d \n"
  3094. "tsf = %d \n"
  3095. "ppdu_id = %d \n"
  3096. "transmit_cnt = %d \n"
  3097. "tid = %d \n"
  3098. "peer_id = %d\n",
  3099. ts->ack_frame_rssi, ts->first_msdu,
  3100. ts->last_msdu, ts->msdu_part_of_amsdu,
  3101. ts->valid, ts->bw, ts->pkt_type, ts->stbc,
  3102. ts->ldpc, ts->sgi, ts->mcs, ts->ofdma,
  3103. ts->tones_in_ru, ts->tsf, ts->ppdu_id,
  3104. ts->transmit_cnt, ts->tid, ts->peer_id);
  3105. /* Update SoC level stats */
  3106. DP_STATS_INCC(soc, tx.dropped_fw_removed, 1,
  3107. (ts->status == HAL_TX_TQM_RR_REM_CMD_REM));
  3108. if (!peer) {
  3109. dp_err_rl("peer is null or deletion in progress");
  3110. DP_STATS_INC_PKT(soc, tx.tx_invalid_peer, 1, length);
  3111. goto out;
  3112. }
  3113. dp_tx_update_connectivity_stats(soc, tx_desc, ts->status);
  3114. /* Update per-packet stats for mesh mode */
  3115. if (qdf_unlikely(vdev->mesh_vdev) &&
  3116. !(tx_desc->flags & DP_TX_DESC_FLAG_TO_FW))
  3117. dp_tx_comp_fill_tx_completion_stats(tx_desc, ts);
  3118. /* Update peer level stats */
  3119. if (qdf_unlikely(peer->bss_peer && vdev->opmode == wlan_op_mode_ap)) {
  3120. if (ts->status != HAL_TX_TQM_RR_REM_CMD_REM) {
  3121. DP_STATS_INC_PKT(peer, tx.mcast, 1, length);
  3122. if ((peer->vdev->tx_encap_type ==
  3123. htt_cmn_pkt_type_ethernet) &&
  3124. QDF_IS_ADDR_BROADCAST(eh->ether_dhost)) {
  3125. DP_STATS_INC_PKT(peer, tx.bcast, 1, length);
  3126. }
  3127. }
  3128. } else {
  3129. DP_STATS_INC_PKT(peer, tx.ucast, 1, length);
  3130. if (ts->status == HAL_TX_TQM_RR_FRAME_ACKED)
  3131. DP_STATS_INC_PKT(peer, tx.tx_success, 1, length);
  3132. }
  3133. dp_tx_update_peer_stats(tx_desc, ts, peer, ring_id);
  3134. dp_tx_update_peer_ext_stats(peer, tx_desc, ts->tid, ring_id);
  3135. #ifdef QCA_SUPPORT_RDK_STATS
  3136. if (soc->wlanstats_enabled)
  3137. dp_tx_sojourn_stats_process(vdev->pdev, peer, ts->tid,
  3138. tx_desc->timestamp,
  3139. ts->ppdu_id);
  3140. #endif
  3141. out:
  3142. return;
  3143. }
  3144. /**
  3145. * dp_tx_comp_process_desc_list() - Tx complete software descriptor handler
  3146. * @soc: core txrx main context
  3147. * @comp_head: software descriptor head pointer
  3148. * @ring_id: ring number
  3149. *
  3150. * This function will process batch of descriptors reaped by dp_tx_comp_handler
  3151. * and release the software descriptors after processing is complete
  3152. *
  3153. * Return: none
  3154. */
  3155. static void
  3156. dp_tx_comp_process_desc_list(struct dp_soc *soc,
  3157. struct dp_tx_desc_s *comp_head, uint8_t ring_id)
  3158. {
  3159. struct dp_tx_desc_s *desc;
  3160. struct dp_tx_desc_s *next;
  3161. struct hal_tx_completion_status ts;
  3162. struct dp_peer *peer;
  3163. qdf_nbuf_t netbuf;
  3164. desc = comp_head;
  3165. while (desc) {
  3166. if (qdf_likely(desc->flags & DP_TX_DESC_FLAG_SIMPLE)) {
  3167. struct dp_pdev *pdev = desc->pdev;
  3168. peer = dp_peer_find_by_id(soc, desc->peer_id);
  3169. if (qdf_likely(peer)) {
  3170. /*
  3171. * Increment peer statistics
  3172. * Minimal statistics update done here
  3173. */
  3174. DP_STATS_INC_PKT(peer, tx.comp_pkt, 1,
  3175. desc->length);
  3176. if (desc->tx_status !=
  3177. HAL_TX_TQM_RR_FRAME_ACKED)
  3178. peer->stats.tx.tx_failed++;
  3179. dp_peer_unref_del_find_by_id(peer);
  3180. }
  3181. qdf_assert(pdev);
  3182. dp_tx_outstanding_dec(pdev);
  3183. /*
  3184. * Calling a QDF WRAPPER here is creating signifcant
  3185. * performance impact so avoided the wrapper call here
  3186. */
  3187. next = desc->next;
  3188. qdf_mem_unmap_nbytes_single(soc->osdev,
  3189. desc->dma_addr,
  3190. QDF_DMA_TO_DEVICE,
  3191. desc->length);
  3192. qdf_nbuf_free(desc->nbuf);
  3193. dp_tx_desc_free(soc, desc, desc->pool_id);
  3194. desc = next;
  3195. continue;
  3196. }
  3197. hal_tx_comp_get_status(&desc->comp, &ts, soc->hal_soc);
  3198. peer = dp_peer_find_by_id(soc, ts.peer_id);
  3199. dp_tx_comp_process_tx_status(soc, desc, &ts, peer, ring_id);
  3200. netbuf = desc->nbuf;
  3201. /* check tx complete notification */
  3202. if (QDF_NBUF_CB_TX_EXTRA_FRAG_FLAGS_NOTIFY_COMP(netbuf))
  3203. dp_tx_notify_completion(soc, desc, netbuf);
  3204. dp_tx_comp_process_desc(soc, desc, &ts, peer);
  3205. if (peer)
  3206. dp_peer_unref_del_find_by_id(peer);
  3207. next = desc->next;
  3208. dp_tx_desc_release(desc, desc->pool_id);
  3209. desc = next;
  3210. }
  3211. }
  3212. /**
  3213. * dp_tx_process_htt_completion() - Tx HTT Completion Indication Handler
  3214. * @tx_desc: software descriptor head pointer
  3215. * @status : Tx completion status from HTT descriptor
  3216. * @ring_id: ring number
  3217. *
  3218. * This function will process HTT Tx indication messages from Target
  3219. *
  3220. * Return: none
  3221. */
  3222. static
  3223. void dp_tx_process_htt_completion(struct dp_tx_desc_s *tx_desc, uint8_t *status,
  3224. uint8_t ring_id)
  3225. {
  3226. uint8_t tx_status;
  3227. struct dp_pdev *pdev;
  3228. struct dp_vdev *vdev;
  3229. struct dp_soc *soc;
  3230. struct hal_tx_completion_status ts = {0};
  3231. uint32_t *htt_desc = (uint32_t *)status;
  3232. struct dp_peer *peer;
  3233. struct cdp_tid_tx_stats *tid_stats = NULL;
  3234. struct htt_soc *htt_handle;
  3235. /*
  3236. * If the descriptor is already freed in vdev_detach,
  3237. * continue to next descriptor
  3238. */
  3239. if (!tx_desc->vdev && !tx_desc->flags) {
  3240. QDF_TRACE(QDF_MODULE_ID_DP,
  3241. QDF_TRACE_LEVEL_INFO,
  3242. "Descriptor freed in vdev_detach %d",
  3243. tx_desc->id);
  3244. return;
  3245. }
  3246. pdev = tx_desc->pdev;
  3247. soc = pdev->soc;
  3248. if (qdf_unlikely(tx_desc->pdev->is_pdev_down)) {
  3249. QDF_TRACE(QDF_MODULE_ID_DP,
  3250. QDF_TRACE_LEVEL_INFO,
  3251. "pdev in down state %d",
  3252. tx_desc->id);
  3253. dp_tx_comp_free_buf(soc, tx_desc);
  3254. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  3255. return;
  3256. }
  3257. qdf_assert(tx_desc->pdev);
  3258. vdev = tx_desc->vdev;
  3259. if (!vdev)
  3260. return;
  3261. tx_status = HTT_TX_WBM_COMPLETION_V2_TX_STATUS_GET(htt_desc[0]);
  3262. htt_handle = (struct htt_soc *)soc->htt_handle;
  3263. htt_wbm_event_record(htt_handle->htt_logger_handle, tx_status, status);
  3264. switch (tx_status) {
  3265. case HTT_TX_FW2WBM_TX_STATUS_OK:
  3266. case HTT_TX_FW2WBM_TX_STATUS_DROP:
  3267. case HTT_TX_FW2WBM_TX_STATUS_TTL:
  3268. {
  3269. uint8_t tid;
  3270. if (HTT_TX_WBM_COMPLETION_V2_VALID_GET(htt_desc[2])) {
  3271. ts.peer_id =
  3272. HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_GET(
  3273. htt_desc[2]);
  3274. ts.tid =
  3275. HTT_TX_WBM_COMPLETION_V2_TID_NUM_GET(
  3276. htt_desc[2]);
  3277. } else {
  3278. ts.peer_id = HTT_INVALID_PEER;
  3279. ts.tid = HTT_INVALID_TID;
  3280. }
  3281. ts.ppdu_id =
  3282. HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_GET(
  3283. htt_desc[1]);
  3284. ts.ack_frame_rssi =
  3285. HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_GET(
  3286. htt_desc[1]);
  3287. ts.tsf = htt_desc[3];
  3288. ts.first_msdu = 1;
  3289. ts.last_msdu = 1;
  3290. tid = ts.tid;
  3291. if (qdf_unlikely(tid >= CDP_MAX_DATA_TIDS))
  3292. tid = CDP_MAX_DATA_TIDS - 1;
  3293. tid_stats = &pdev->stats.tid_stats.tid_tx_stats[ring_id][tid];
  3294. if (qdf_unlikely(pdev->delay_stats_flag))
  3295. dp_tx_compute_delay(vdev, tx_desc, tid, ring_id);
  3296. if (tx_status < CDP_MAX_TX_HTT_STATUS) {
  3297. tid_stats->htt_status_cnt[tx_status]++;
  3298. }
  3299. peer = dp_peer_find_by_id(soc, ts.peer_id);
  3300. if (qdf_likely(peer))
  3301. dp_peer_unref_del_find_by_id(peer);
  3302. dp_tx_comp_process_tx_status(soc, tx_desc, &ts, peer, ring_id);
  3303. dp_tx_comp_process_desc(soc, tx_desc, &ts, peer);
  3304. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  3305. break;
  3306. }
  3307. case HTT_TX_FW2WBM_TX_STATUS_REINJECT:
  3308. {
  3309. dp_tx_reinject_handler(tx_desc, status);
  3310. break;
  3311. }
  3312. case HTT_TX_FW2WBM_TX_STATUS_INSPECT:
  3313. {
  3314. dp_tx_inspect_handler(tx_desc, status);
  3315. break;
  3316. }
  3317. case HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY:
  3318. {
  3319. dp_tx_mec_handler(vdev, status);
  3320. break;
  3321. }
  3322. default:
  3323. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  3324. "%s Invalid HTT tx_status %d\n",
  3325. __func__, tx_status);
  3326. break;
  3327. }
  3328. }
  3329. #ifdef WLAN_FEATURE_RX_SOFTIRQ_TIME_LIMIT
  3330. static inline
  3331. bool dp_tx_comp_loop_pkt_limit_hit(struct dp_soc *soc, int num_reaped)
  3332. {
  3333. bool limit_hit = false;
  3334. struct wlan_cfg_dp_soc_ctxt *cfg = soc->wlan_cfg_ctx;
  3335. limit_hit =
  3336. (num_reaped >= cfg->tx_comp_loop_pkt_limit) ? true : false;
  3337. if (limit_hit)
  3338. DP_STATS_INC(soc, tx.tx_comp_loop_pkt_limit_hit, 1);
  3339. return limit_hit;
  3340. }
  3341. static inline bool dp_tx_comp_enable_eol_data_check(struct dp_soc *soc)
  3342. {
  3343. return soc->wlan_cfg_ctx->tx_comp_enable_eol_data_check;
  3344. }
  3345. #else
  3346. static inline
  3347. bool dp_tx_comp_loop_pkt_limit_hit(struct dp_soc *soc, int num_reaped)
  3348. {
  3349. return false;
  3350. }
  3351. static inline bool dp_tx_comp_enable_eol_data_check(struct dp_soc *soc)
  3352. {
  3353. return false;
  3354. }
  3355. #endif
  3356. uint32_t dp_tx_comp_handler(struct dp_intr *int_ctx, struct dp_soc *soc,
  3357. hal_ring_handle_t hal_ring_hdl, uint8_t ring_id,
  3358. uint32_t quota)
  3359. {
  3360. void *tx_comp_hal_desc;
  3361. uint8_t buffer_src;
  3362. uint8_t pool_id;
  3363. uint32_t tx_desc_id;
  3364. struct dp_tx_desc_s *tx_desc = NULL;
  3365. struct dp_tx_desc_s *head_desc = NULL;
  3366. struct dp_tx_desc_s *tail_desc = NULL;
  3367. uint32_t num_processed = 0;
  3368. uint32_t count;
  3369. uint32_t num_avail_for_reap = 0;
  3370. bool force_break = false;
  3371. DP_HIST_INIT();
  3372. more_data:
  3373. /* Re-initialize local variables to be re-used */
  3374. head_desc = NULL;
  3375. tail_desc = NULL;
  3376. count = 0;
  3377. if (qdf_unlikely(dp_srng_access_start(int_ctx, soc, hal_ring_hdl))) {
  3378. dp_err("HAL RING Access Failed -- %pK", hal_ring_hdl);
  3379. return 0;
  3380. }
  3381. num_avail_for_reap = hal_srng_dst_num_valid(soc->hal_soc, hal_ring_hdl, 0);
  3382. if (num_avail_for_reap >= quota)
  3383. num_avail_for_reap = quota;
  3384. dp_srng_dst_inv_cached_descs(soc, hal_ring_hdl, num_avail_for_reap);
  3385. /* Find head descriptor from completion ring */
  3386. while (qdf_likely(num_avail_for_reap)) {
  3387. tx_comp_hal_desc = dp_srng_dst_get_next(soc, hal_ring_hdl);
  3388. if (qdf_unlikely(!tx_comp_hal_desc))
  3389. break;
  3390. buffer_src = hal_tx_comp_get_buffer_source(tx_comp_hal_desc);
  3391. /* If this buffer was not released by TQM or FW, then it is not
  3392. * Tx completion indication, assert */
  3393. if (qdf_unlikely(buffer_src !=
  3394. HAL_TX_COMP_RELEASE_SOURCE_TQM) &&
  3395. (qdf_unlikely(buffer_src !=
  3396. HAL_TX_COMP_RELEASE_SOURCE_FW))) {
  3397. uint8_t wbm_internal_error;
  3398. dp_err_rl(
  3399. "Tx comp release_src != TQM | FW but from %d",
  3400. buffer_src);
  3401. hal_dump_comp_desc(tx_comp_hal_desc);
  3402. DP_STATS_INC(soc, tx.invalid_release_source, 1);
  3403. /* When WBM sees NULL buffer_addr_info in any of
  3404. * ingress rings it sends an error indication,
  3405. * with wbm_internal_error=1, to a specific ring.
  3406. * The WBM2SW ring used to indicate these errors is
  3407. * fixed in HW, and that ring is being used as Tx
  3408. * completion ring. These errors are not related to
  3409. * Tx completions, and should just be ignored
  3410. */
  3411. wbm_internal_error = hal_get_wbm_internal_error(
  3412. soc->hal_soc,
  3413. tx_comp_hal_desc);
  3414. if (wbm_internal_error) {
  3415. dp_err_rl("Tx comp wbm_internal_error!!");
  3416. DP_STATS_INC(soc, tx.wbm_internal_error[WBM_INT_ERROR_ALL], 1);
  3417. if (HAL_TX_COMP_RELEASE_SOURCE_REO ==
  3418. buffer_src)
  3419. dp_handle_wbm_internal_error(
  3420. soc,
  3421. tx_comp_hal_desc,
  3422. hal_tx_comp_get_buffer_type(
  3423. tx_comp_hal_desc));
  3424. } else {
  3425. dp_err_rl("Tx comp wbm_internal_error false");
  3426. DP_STATS_INC(soc, tx.non_wbm_internal_err, 1);
  3427. }
  3428. continue;
  3429. }
  3430. /* Get descriptor id */
  3431. tx_desc_id = hal_tx_comp_get_desc_id(tx_comp_hal_desc);
  3432. pool_id = (tx_desc_id & DP_TX_DESC_ID_POOL_MASK) >>
  3433. DP_TX_DESC_ID_POOL_OS;
  3434. /* Find Tx descriptor */
  3435. tx_desc = dp_tx_desc_find(soc, pool_id,
  3436. (tx_desc_id & DP_TX_DESC_ID_PAGE_MASK) >>
  3437. DP_TX_DESC_ID_PAGE_OS,
  3438. (tx_desc_id & DP_TX_DESC_ID_OFFSET_MASK) >>
  3439. DP_TX_DESC_ID_OFFSET_OS);
  3440. /*
  3441. * If the release source is FW, process the HTT status
  3442. */
  3443. if (qdf_unlikely(buffer_src ==
  3444. HAL_TX_COMP_RELEASE_SOURCE_FW)) {
  3445. uint8_t htt_tx_status[HAL_TX_COMP_HTT_STATUS_LEN];
  3446. hal_tx_comp_get_htt_desc(tx_comp_hal_desc,
  3447. htt_tx_status);
  3448. dp_tx_process_htt_completion(tx_desc,
  3449. htt_tx_status, ring_id);
  3450. } else {
  3451. /*
  3452. * If the fast completion mode is enabled extended
  3453. * metadata from descriptor is not copied
  3454. */
  3455. if (qdf_likely(tx_desc->flags &
  3456. DP_TX_DESC_FLAG_SIMPLE)) {
  3457. tx_desc->peer_id =
  3458. hal_tx_comp_get_peer_id(tx_comp_hal_desc);
  3459. tx_desc->tx_status =
  3460. hal_tx_comp_get_tx_status(tx_comp_hal_desc);
  3461. goto add_to_pool;
  3462. }
  3463. /*
  3464. * If the descriptor is already freed in vdev_detach,
  3465. * continue to next descriptor
  3466. */
  3467. if (qdf_unlikely(!tx_desc->vdev) &&
  3468. qdf_unlikely(!tx_desc->flags)) {
  3469. QDF_TRACE(QDF_MODULE_ID_DP,
  3470. QDF_TRACE_LEVEL_INFO,
  3471. "Descriptor freed in vdev_detach %d",
  3472. tx_desc_id);
  3473. continue;
  3474. }
  3475. if (qdf_unlikely(tx_desc->pdev->is_pdev_down)) {
  3476. QDF_TRACE(QDF_MODULE_ID_DP,
  3477. QDF_TRACE_LEVEL_INFO,
  3478. "pdev in down state %d",
  3479. tx_desc_id);
  3480. dp_tx_comp_free_buf(soc, tx_desc);
  3481. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  3482. goto next_desc;
  3483. }
  3484. /* Pool id is not matching. Error */
  3485. if (tx_desc->pool_id != pool_id) {
  3486. QDF_TRACE(QDF_MODULE_ID_DP,
  3487. QDF_TRACE_LEVEL_FATAL,
  3488. "Tx Comp pool id %d not matched %d",
  3489. pool_id, tx_desc->pool_id);
  3490. qdf_assert_always(0);
  3491. }
  3492. if (!(tx_desc->flags & DP_TX_DESC_FLAG_ALLOCATED) ||
  3493. !(tx_desc->flags & DP_TX_DESC_FLAG_QUEUED_TX)) {
  3494. QDF_TRACE(QDF_MODULE_ID_DP,
  3495. QDF_TRACE_LEVEL_FATAL,
  3496. "Txdesc invalid, flgs = %x,id = %d",
  3497. tx_desc->flags, tx_desc_id);
  3498. qdf_assert_always(0);
  3499. }
  3500. /* Collect hw completion contents */
  3501. hal_tx_comp_desc_sync(tx_comp_hal_desc,
  3502. &tx_desc->comp, 1);
  3503. add_to_pool:
  3504. DP_HIST_PACKET_COUNT_INC(tx_desc->pdev->pdev_id);
  3505. /* First ring descriptor on the cycle */
  3506. if (!head_desc) {
  3507. head_desc = tx_desc;
  3508. tail_desc = tx_desc;
  3509. }
  3510. tail_desc->next = tx_desc;
  3511. tx_desc->next = NULL;
  3512. tail_desc = tx_desc;
  3513. }
  3514. next_desc:
  3515. num_processed += !(count & DP_TX_NAPI_BUDGET_DIV_MASK);
  3516. /*
  3517. * Processed packet count is more than given quota
  3518. * stop to processing
  3519. */
  3520. count++;
  3521. if (dp_tx_comp_loop_pkt_limit_hit(soc, count))
  3522. break;
  3523. }
  3524. dp_srng_access_end(int_ctx, soc, hal_ring_hdl);
  3525. /* Process the reaped descriptors */
  3526. if (head_desc)
  3527. dp_tx_comp_process_desc_list(soc, head_desc, ring_id);
  3528. if (dp_tx_comp_enable_eol_data_check(soc)) {
  3529. if (num_processed >= quota)
  3530. force_break = true;
  3531. if (!force_break &&
  3532. hal_srng_dst_peek_sync_locked(soc->hal_soc,
  3533. hal_ring_hdl)) {
  3534. DP_STATS_INC(soc, tx.hp_oos2, 1);
  3535. if (!hif_exec_should_yield(soc->hif_handle,
  3536. int_ctx->dp_intr_id))
  3537. goto more_data;
  3538. }
  3539. }
  3540. DP_TX_HIST_STATS_PER_PDEV();
  3541. return num_processed;
  3542. }
  3543. #ifdef FEATURE_WLAN_TDLS
  3544. qdf_nbuf_t dp_tx_non_std(struct cdp_soc_t *soc_hdl, uint8_t vdev_id,
  3545. enum ol_tx_spec tx_spec, qdf_nbuf_t msdu_list)
  3546. {
  3547. struct dp_soc *soc = cdp_soc_t_to_dp_soc(soc_hdl);
  3548. struct dp_vdev *vdev = dp_get_vdev_from_soc_vdev_id_wifi3(soc, vdev_id);
  3549. if (!vdev) {
  3550. dp_err("vdev handle for id %d is NULL", vdev_id);
  3551. return NULL;
  3552. }
  3553. if (tx_spec & OL_TX_SPEC_NO_FREE)
  3554. vdev->is_tdls_frame = true;
  3555. return dp_tx_send(soc_hdl, vdev_id, msdu_list);
  3556. }
  3557. #endif
  3558. static void dp_tx_vdev_update_feature_flags(struct dp_vdev *vdev)
  3559. {
  3560. struct wlan_cfg_dp_soc_ctxt *cfg;
  3561. struct dp_soc *soc;
  3562. soc = vdev->pdev->soc;
  3563. if (!soc)
  3564. return;
  3565. cfg = soc->wlan_cfg_ctx;
  3566. if (!cfg)
  3567. return;
  3568. if (vdev->opmode == wlan_op_mode_ndi)
  3569. vdev->csum_enabled = wlan_cfg_get_nan_checksum_offload(cfg);
  3570. else if ((vdev->subtype == wlan_op_subtype_p2p_device) ||
  3571. (vdev->subtype == wlan_op_subtype_p2p_cli) ||
  3572. (vdev->subtype == wlan_op_subtype_p2p_go))
  3573. vdev->csum_enabled = wlan_cfg_get_p2p_checksum_offload(cfg);
  3574. else
  3575. vdev->csum_enabled = wlan_cfg_get_checksum_offload(cfg);
  3576. }
  3577. /**
  3578. * dp_tx_vdev_attach() - attach vdev to dp tx
  3579. * @vdev: virtual device instance
  3580. *
  3581. * Return: QDF_STATUS_SUCCESS: success
  3582. * QDF_STATUS_E_RESOURCES: Error return
  3583. */
  3584. QDF_STATUS dp_tx_vdev_attach(struct dp_vdev *vdev)
  3585. {
  3586. int pdev_id;
  3587. /*
  3588. * Fill HTT TCL Metadata with Vdev ID and MAC ID
  3589. */
  3590. HTT_TX_TCL_METADATA_TYPE_SET(vdev->htt_tcl_metadata,
  3591. HTT_TCL_METADATA_TYPE_VDEV_BASED);
  3592. HTT_TX_TCL_METADATA_VDEV_ID_SET(vdev->htt_tcl_metadata,
  3593. vdev->vdev_id);
  3594. pdev_id =
  3595. dp_get_target_pdev_id_for_host_pdev_id(vdev->pdev->soc,
  3596. vdev->pdev->pdev_id);
  3597. HTT_TX_TCL_METADATA_PDEV_ID_SET(vdev->htt_tcl_metadata, pdev_id);
  3598. /*
  3599. * Set HTT Extension Valid bit to 0 by default
  3600. */
  3601. HTT_TX_TCL_METADATA_VALID_HTT_SET(vdev->htt_tcl_metadata, 0);
  3602. dp_tx_vdev_update_search_flags(vdev);
  3603. dp_tx_vdev_update_feature_flags(vdev);
  3604. return QDF_STATUS_SUCCESS;
  3605. }
  3606. #ifndef FEATURE_WDS
  3607. static inline bool dp_tx_da_search_override(struct dp_vdev *vdev)
  3608. {
  3609. return false;
  3610. }
  3611. #endif
  3612. /**
  3613. * dp_tx_vdev_update_search_flags() - Update vdev flags as per opmode
  3614. * @vdev: virtual device instance
  3615. *
  3616. * Return: void
  3617. *
  3618. */
  3619. void dp_tx_vdev_update_search_flags(struct dp_vdev *vdev)
  3620. {
  3621. struct dp_soc *soc = vdev->pdev->soc;
  3622. /*
  3623. * Enable both AddrY (SA based search) and AddrX (Da based search)
  3624. * for TDLS link
  3625. *
  3626. * Enable AddrY (SA based search) only for non-WDS STA and
  3627. * ProxySTA VAP (in HKv1) modes.
  3628. *
  3629. * In all other VAP modes, only DA based search should be
  3630. * enabled
  3631. */
  3632. if (vdev->opmode == wlan_op_mode_sta &&
  3633. vdev->tdls_link_connected)
  3634. vdev->hal_desc_addr_search_flags =
  3635. (HAL_TX_DESC_ADDRX_EN | HAL_TX_DESC_ADDRY_EN);
  3636. else if ((vdev->opmode == wlan_op_mode_sta) &&
  3637. !dp_tx_da_search_override(vdev))
  3638. vdev->hal_desc_addr_search_flags = HAL_TX_DESC_ADDRY_EN;
  3639. else
  3640. vdev->hal_desc_addr_search_flags = HAL_TX_DESC_ADDRX_EN;
  3641. /* Set search type only when peer map v2 messaging is enabled
  3642. * as we will have the search index (AST hash) only when v2 is
  3643. * enabled
  3644. */
  3645. if (soc->is_peer_map_unmap_v2 && vdev->opmode == wlan_op_mode_sta)
  3646. vdev->search_type = HAL_TX_ADDR_INDEX_SEARCH;
  3647. else
  3648. vdev->search_type = HAL_TX_ADDR_SEARCH_DEFAULT;
  3649. }
  3650. static inline bool
  3651. dp_is_tx_desc_flush_match(struct dp_pdev *pdev,
  3652. struct dp_vdev *vdev,
  3653. struct dp_tx_desc_s *tx_desc)
  3654. {
  3655. if (!(tx_desc && (tx_desc->flags & DP_TX_DESC_FLAG_ALLOCATED)))
  3656. return false;
  3657. /*
  3658. * if vdev is given, then only check whether desc
  3659. * vdev match. if vdev is NULL, then check whether
  3660. * desc pdev match.
  3661. */
  3662. return vdev ? (tx_desc->vdev == vdev) : (tx_desc->pdev == pdev);
  3663. }
  3664. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  3665. /**
  3666. * dp_tx_desc_flush() - release resources associated
  3667. * to TX Desc
  3668. *
  3669. * @dp_pdev: Handle to DP pdev structure
  3670. * @vdev: virtual device instance
  3671. * NULL: no specific Vdev is required and check all allcated TX desc
  3672. * on this pdev.
  3673. * Non-NULL: only check the allocated TX Desc associated to this Vdev.
  3674. *
  3675. * @force_free:
  3676. * true: flush the TX desc.
  3677. * false: only reset the Vdev in each allocated TX desc
  3678. * that associated to current Vdev.
  3679. *
  3680. * This function will go through the TX desc pool to flush
  3681. * the outstanding TX data or reset Vdev to NULL in associated TX
  3682. * Desc.
  3683. */
  3684. void dp_tx_desc_flush(struct dp_pdev *pdev, struct dp_vdev *vdev,
  3685. bool force_free)
  3686. {
  3687. uint8_t i;
  3688. uint32_t j;
  3689. uint32_t num_desc, page_id, offset;
  3690. uint16_t num_desc_per_page;
  3691. struct dp_soc *soc = pdev->soc;
  3692. struct dp_tx_desc_s *tx_desc = NULL;
  3693. struct dp_tx_desc_pool_s *tx_desc_pool = NULL;
  3694. if (!vdev && !force_free) {
  3695. dp_err("Reset TX desc vdev, Vdev param is required!");
  3696. return;
  3697. }
  3698. for (i = 0; i < MAX_TXDESC_POOLS; i++) {
  3699. tx_desc_pool = &soc->tx_desc[i];
  3700. if (!(tx_desc_pool->pool_size) ||
  3701. IS_TX_DESC_POOL_STATUS_INACTIVE(tx_desc_pool) ||
  3702. !(tx_desc_pool->desc_pages.cacheable_pages))
  3703. continue;
  3704. /*
  3705. * Add flow pool lock protection in case pool is freed
  3706. * due to all tx_desc is recycled when handle TX completion.
  3707. * this is not necessary when do force flush as:
  3708. * a. double lock will happen if dp_tx_desc_release is
  3709. * also trying to acquire it.
  3710. * b. dp interrupt has been disabled before do force TX desc
  3711. * flush in dp_pdev_deinit().
  3712. */
  3713. if (!force_free)
  3714. qdf_spin_lock_bh(&tx_desc_pool->flow_pool_lock);
  3715. num_desc = tx_desc_pool->pool_size;
  3716. num_desc_per_page =
  3717. tx_desc_pool->desc_pages.num_element_per_page;
  3718. for (j = 0; j < num_desc; j++) {
  3719. page_id = j / num_desc_per_page;
  3720. offset = j % num_desc_per_page;
  3721. if (qdf_unlikely(!(tx_desc_pool->
  3722. desc_pages.cacheable_pages)))
  3723. break;
  3724. tx_desc = dp_tx_desc_find(soc, i, page_id, offset);
  3725. if (dp_is_tx_desc_flush_match(pdev, vdev, tx_desc)) {
  3726. /*
  3727. * Free TX desc if force free is
  3728. * required, otherwise only reset vdev
  3729. * in this TX desc.
  3730. */
  3731. if (force_free) {
  3732. dp_tx_comp_free_buf(soc, tx_desc);
  3733. dp_tx_desc_release(tx_desc, i);
  3734. } else {
  3735. tx_desc->vdev = NULL;
  3736. }
  3737. }
  3738. }
  3739. if (!force_free)
  3740. qdf_spin_unlock_bh(&tx_desc_pool->flow_pool_lock);
  3741. }
  3742. }
  3743. #else /* QCA_LL_TX_FLOW_CONTROL_V2! */
  3744. /**
  3745. * dp_tx_desc_reset_vdev() - reset vdev to NULL in TX Desc
  3746. *
  3747. * @soc: Handle to DP soc structure
  3748. * @tx_desc: pointer of one TX desc
  3749. * @desc_pool_id: TX Desc pool id
  3750. */
  3751. static inline void
  3752. dp_tx_desc_reset_vdev(struct dp_soc *soc, struct dp_tx_desc_s *tx_desc,
  3753. uint8_t desc_pool_id)
  3754. {
  3755. TX_DESC_LOCK_LOCK(&soc->tx_desc[desc_pool_id].lock);
  3756. tx_desc->vdev = NULL;
  3757. TX_DESC_LOCK_UNLOCK(&soc->tx_desc[desc_pool_id].lock);
  3758. }
  3759. void dp_tx_desc_flush(struct dp_pdev *pdev, struct dp_vdev *vdev,
  3760. bool force_free)
  3761. {
  3762. uint8_t i, num_pool;
  3763. uint32_t j;
  3764. uint32_t num_desc, page_id, offset;
  3765. uint16_t num_desc_per_page;
  3766. struct dp_soc *soc = pdev->soc;
  3767. struct dp_tx_desc_s *tx_desc = NULL;
  3768. struct dp_tx_desc_pool_s *tx_desc_pool = NULL;
  3769. if (!vdev && !force_free) {
  3770. dp_err("Reset TX desc vdev, Vdev param is required!");
  3771. return;
  3772. }
  3773. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  3774. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  3775. for (i = 0; i < num_pool; i++) {
  3776. tx_desc_pool = &soc->tx_desc[i];
  3777. if (!tx_desc_pool->desc_pages.cacheable_pages)
  3778. continue;
  3779. num_desc_per_page =
  3780. tx_desc_pool->desc_pages.num_element_per_page;
  3781. for (j = 0; j < num_desc; j++) {
  3782. page_id = j / num_desc_per_page;
  3783. offset = j % num_desc_per_page;
  3784. tx_desc = dp_tx_desc_find(soc, i, page_id, offset);
  3785. if (dp_is_tx_desc_flush_match(pdev, vdev, tx_desc)) {
  3786. if (force_free) {
  3787. dp_tx_comp_free_buf(soc, tx_desc);
  3788. dp_tx_desc_release(tx_desc, i);
  3789. } else {
  3790. dp_tx_desc_reset_vdev(soc, tx_desc,
  3791. i);
  3792. }
  3793. }
  3794. }
  3795. }
  3796. }
  3797. #endif /* !QCA_LL_TX_FLOW_CONTROL_V2 */
  3798. /**
  3799. * dp_tx_vdev_detach() - detach vdev from dp tx
  3800. * @vdev: virtual device instance
  3801. *
  3802. * Return: QDF_STATUS_SUCCESS: success
  3803. * QDF_STATUS_E_RESOURCES: Error return
  3804. */
  3805. QDF_STATUS dp_tx_vdev_detach(struct dp_vdev *vdev)
  3806. {
  3807. struct dp_pdev *pdev = vdev->pdev;
  3808. /* Reset TX desc associated to this Vdev as NULL */
  3809. dp_tx_desc_flush(pdev, vdev, false);
  3810. dp_tx_vdev_multipass_deinit(vdev);
  3811. return QDF_STATUS_SUCCESS;
  3812. }
  3813. /**
  3814. * dp_tx_pdev_attach() - attach pdev to dp tx
  3815. * @pdev: physical device instance
  3816. *
  3817. * Return: QDF_STATUS_SUCCESS: success
  3818. * QDF_STATUS_E_RESOURCES: Error return
  3819. */
  3820. QDF_STATUS dp_tx_pdev_init(struct dp_pdev *pdev)
  3821. {
  3822. struct dp_soc *soc = pdev->soc;
  3823. /* Initialize Flow control counters */
  3824. qdf_atomic_init(&pdev->num_tx_outstanding);
  3825. if (wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  3826. /* Initialize descriptors in TCL Ring */
  3827. hal_tx_init_data_ring(soc->hal_soc,
  3828. soc->tcl_data_ring[pdev->pdev_id].hal_srng);
  3829. }
  3830. return QDF_STATUS_SUCCESS;
  3831. }
  3832. /**
  3833. * dp_tx_pdev_detach() - detach pdev from dp tx
  3834. * @pdev: physical device instance
  3835. *
  3836. * Return: QDF_STATUS_SUCCESS: success
  3837. * QDF_STATUS_E_RESOURCES: Error return
  3838. */
  3839. QDF_STATUS dp_tx_pdev_detach(struct dp_pdev *pdev)
  3840. {
  3841. /* flush TX outstanding data per pdev */
  3842. dp_tx_desc_flush(pdev, NULL, true);
  3843. dp_tx_me_exit(pdev);
  3844. return QDF_STATUS_SUCCESS;
  3845. }
  3846. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  3847. /* Pools will be allocated dynamically */
  3848. static QDF_STATUS dp_tx_alloc_static_pools(struct dp_soc *soc, int num_pool,
  3849. int num_desc)
  3850. {
  3851. uint8_t i;
  3852. for (i = 0; i < num_pool; i++) {
  3853. qdf_spinlock_create(&soc->tx_desc[i].flow_pool_lock);
  3854. soc->tx_desc[i].status = FLOW_POOL_INACTIVE;
  3855. }
  3856. return QDF_STATUS_SUCCESS;
  3857. }
  3858. static QDF_STATUS dp_tx_init_static_pools(struct dp_soc *soc, int num_pool,
  3859. int num_desc)
  3860. {
  3861. return QDF_STATUS_SUCCESS;
  3862. }
  3863. static void dp_tx_deinit_static_pools(struct dp_soc *soc, int num_pool)
  3864. {
  3865. }
  3866. static void dp_tx_delete_static_pools(struct dp_soc *soc, int num_pool)
  3867. {
  3868. uint8_t i;
  3869. for (i = 0; i < num_pool; i++)
  3870. qdf_spinlock_destroy(&soc->tx_desc[i].flow_pool_lock);
  3871. }
  3872. #else /* QCA_LL_TX_FLOW_CONTROL_V2! */
  3873. static QDF_STATUS dp_tx_alloc_static_pools(struct dp_soc *soc, int num_pool,
  3874. int num_desc)
  3875. {
  3876. uint8_t i, count;
  3877. /* Allocate software Tx descriptor pools */
  3878. for (i = 0; i < num_pool; i++) {
  3879. if (dp_tx_desc_pool_alloc(soc, i, num_desc)) {
  3880. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  3881. FL("Tx Desc Pool alloc %d failed %pK"),
  3882. i, soc);
  3883. goto fail;
  3884. }
  3885. }
  3886. return QDF_STATUS_SUCCESS;
  3887. fail:
  3888. for (count = 0; count < i; count++)
  3889. dp_tx_desc_pool_free(soc, count);
  3890. return QDF_STATUS_E_NOMEM;
  3891. }
  3892. static QDF_STATUS dp_tx_init_static_pools(struct dp_soc *soc, int num_pool,
  3893. int num_desc)
  3894. {
  3895. uint8_t i;
  3896. for (i = 0; i < num_pool; i++) {
  3897. if (dp_tx_desc_pool_init(soc, i, num_desc)) {
  3898. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  3899. FL("Tx Desc Pool init %d failed %pK"),
  3900. i, soc);
  3901. return QDF_STATUS_E_NOMEM;
  3902. }
  3903. }
  3904. return QDF_STATUS_SUCCESS;
  3905. }
  3906. static void dp_tx_deinit_static_pools(struct dp_soc *soc, int num_pool)
  3907. {
  3908. uint8_t i;
  3909. for (i = 0; i < num_pool; i++)
  3910. dp_tx_desc_pool_deinit(soc, i);
  3911. }
  3912. static void dp_tx_delete_static_pools(struct dp_soc *soc, int num_pool)
  3913. {
  3914. uint8_t i;
  3915. for (i = 0; i < num_pool; i++)
  3916. dp_tx_desc_pool_free(soc, i);
  3917. }
  3918. #endif /* !QCA_LL_TX_FLOW_CONTROL_V2 */
  3919. /**
  3920. * dp_tx_tso_cmn_desc_pool_deinit() - de-initialize TSO descriptors
  3921. * @soc: core txrx main context
  3922. * @num_pool: number of pools
  3923. *
  3924. */
  3925. void dp_tx_tso_cmn_desc_pool_deinit(struct dp_soc *soc, uint8_t num_pool)
  3926. {
  3927. dp_tx_tso_desc_pool_deinit(soc, num_pool);
  3928. dp_tx_tso_num_seg_pool_deinit(soc, num_pool);
  3929. }
  3930. /**
  3931. * dp_tx_tso_cmn_desc_pool_free() - free TSO descriptors
  3932. * @soc: core txrx main context
  3933. * @num_pool: number of pools
  3934. *
  3935. */
  3936. void dp_tx_tso_cmn_desc_pool_free(struct dp_soc *soc, uint8_t num_pool)
  3937. {
  3938. dp_tx_tso_desc_pool_free(soc, num_pool);
  3939. dp_tx_tso_num_seg_pool_free(soc, num_pool);
  3940. }
  3941. /**
  3942. * dp_soc_tx_desc_sw_pools_free() - free all TX descriptors
  3943. * @soc: core txrx main context
  3944. *
  3945. * This function frees all tx related descriptors as below
  3946. * 1. Regular TX descriptors (static pools)
  3947. * 2. extension TX descriptors (used for ME, RAW, TSO etc...)
  3948. * 3. TSO descriptors
  3949. *
  3950. */
  3951. void dp_soc_tx_desc_sw_pools_free(struct dp_soc *soc)
  3952. {
  3953. uint8_t num_pool;
  3954. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  3955. dp_tx_tso_cmn_desc_pool_free(soc, num_pool);
  3956. dp_tx_ext_desc_pool_free(soc, num_pool);
  3957. dp_tx_delete_static_pools(soc, num_pool);
  3958. }
  3959. /**
  3960. * dp_soc_tx_desc_sw_pools_deinit() - de-initialize all TX descriptors
  3961. * @soc: core txrx main context
  3962. *
  3963. * This function de-initializes all tx related descriptors as below
  3964. * 1. Regular TX descriptors (static pools)
  3965. * 2. extension TX descriptors (used for ME, RAW, TSO etc...)
  3966. * 3. TSO descriptors
  3967. *
  3968. */
  3969. void dp_soc_tx_desc_sw_pools_deinit(struct dp_soc *soc)
  3970. {
  3971. uint8_t num_pool;
  3972. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  3973. dp_tx_flow_control_deinit(soc);
  3974. dp_tx_tso_cmn_desc_pool_deinit(soc, num_pool);
  3975. dp_tx_ext_desc_pool_deinit(soc, num_pool);
  3976. dp_tx_deinit_static_pools(soc, num_pool);
  3977. }
  3978. /**
  3979. * dp_tso_attach() - TSO attach handler
  3980. * @txrx_soc: Opaque Dp handle
  3981. *
  3982. * Reserve TSO descriptor buffers
  3983. *
  3984. * Return: QDF_STATUS_E_FAILURE on failure or
  3985. * QDF_STATUS_SUCCESS on success
  3986. */
  3987. QDF_STATUS dp_tx_tso_cmn_desc_pool_alloc(struct dp_soc *soc,
  3988. uint8_t num_pool,
  3989. uint16_t num_desc)
  3990. {
  3991. if (dp_tx_tso_desc_pool_alloc(soc, num_pool, num_desc)) {
  3992. dp_err("TSO Desc Pool alloc %d failed %pK", num_pool, soc);
  3993. return QDF_STATUS_E_FAILURE;
  3994. }
  3995. if (dp_tx_tso_num_seg_pool_alloc(soc, num_pool, num_desc)) {
  3996. dp_err("TSO Num of seg Pool alloc %d failed %pK",
  3997. num_pool, soc);
  3998. return QDF_STATUS_E_FAILURE;
  3999. }
  4000. return QDF_STATUS_SUCCESS;
  4001. }
  4002. /**
  4003. * dp_tx_tso_cmn_desc_pool_init() - TSO cmn desc pool init
  4004. * @soc: DP soc handle
  4005. * @num_pool: Number of pools
  4006. * @num_desc: Number of descriptors
  4007. *
  4008. * Initialize TSO descriptor pools
  4009. *
  4010. * Return: QDF_STATUS_E_FAILURE on failure or
  4011. * QDF_STATUS_SUCCESS on success
  4012. */
  4013. QDF_STATUS dp_tx_tso_cmn_desc_pool_init(struct dp_soc *soc,
  4014. uint8_t num_pool,
  4015. uint16_t num_desc)
  4016. {
  4017. if (dp_tx_tso_desc_pool_init(soc, num_pool, num_desc)) {
  4018. dp_err("TSO Desc Pool alloc %d failed %pK", num_pool, soc);
  4019. return QDF_STATUS_E_FAILURE;
  4020. }
  4021. if (dp_tx_tso_num_seg_pool_init(soc, num_pool, num_desc)) {
  4022. dp_err("TSO Num of seg Pool alloc %d failed %pK",
  4023. num_pool, soc);
  4024. return QDF_STATUS_E_FAILURE;
  4025. }
  4026. return QDF_STATUS_SUCCESS;
  4027. }
  4028. /**
  4029. * dp_soc_tx_desc_sw_pools_alloc() - Allocate tx descriptor pool memory
  4030. * @soc: core txrx main context
  4031. *
  4032. * This function allocates memory for following descriptor pools
  4033. * 1. regular sw tx descriptor pools (static pools)
  4034. * 2. TX extension descriptor pools (ME, RAW, TSO etc...)
  4035. * 3. TSO descriptor pools
  4036. *
  4037. * Return: QDF_STATUS_SUCCESS: success
  4038. * QDF_STATUS_E_RESOURCES: Error return
  4039. */
  4040. QDF_STATUS dp_soc_tx_desc_sw_pools_alloc(struct dp_soc *soc)
  4041. {
  4042. uint8_t num_pool;
  4043. uint32_t num_desc;
  4044. uint32_t num_ext_desc;
  4045. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  4046. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  4047. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  4048. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  4049. "%s Tx Desc Alloc num_pool = %d, descs = %d",
  4050. __func__, num_pool, num_desc);
  4051. if ((num_pool > MAX_TXDESC_POOLS) ||
  4052. (num_desc > WLAN_CFG_NUM_TX_DESC_MAX))
  4053. goto fail1;
  4054. if (dp_tx_alloc_static_pools(soc, num_pool, num_desc))
  4055. goto fail1;
  4056. if (dp_tx_ext_desc_pool_alloc(soc, num_pool, num_ext_desc))
  4057. goto fail2;
  4058. if (wlan_cfg_is_tso_desc_attach_defer(soc->wlan_cfg_ctx))
  4059. return QDF_STATUS_SUCCESS;
  4060. if (dp_tx_tso_cmn_desc_pool_alloc(soc, num_pool, num_ext_desc))
  4061. goto fail3;
  4062. return QDF_STATUS_SUCCESS;
  4063. fail3:
  4064. dp_tx_ext_desc_pool_free(soc, num_pool);
  4065. fail2:
  4066. dp_tx_delete_static_pools(soc, num_pool);
  4067. fail1:
  4068. return QDF_STATUS_E_RESOURCES;
  4069. }
  4070. /**
  4071. * dp_soc_tx_desc_sw_pools_init() - Initialise TX descriptor pools
  4072. * @soc: core txrx main context
  4073. *
  4074. * This function initializes the following TX descriptor pools
  4075. * 1. regular sw tx descriptor pools (static pools)
  4076. * 2. TX extension descriptor pools (ME, RAW, TSO etc...)
  4077. * 3. TSO descriptor pools
  4078. *
  4079. * Return: QDF_STATUS_SUCCESS: success
  4080. * QDF_STATUS_E_RESOURCES: Error return
  4081. */
  4082. QDF_STATUS dp_soc_tx_desc_sw_pools_init(struct dp_soc *soc)
  4083. {
  4084. uint8_t num_pool;
  4085. uint32_t num_desc;
  4086. uint32_t num_ext_desc;
  4087. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  4088. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  4089. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  4090. if (dp_tx_init_static_pools(soc, num_pool, num_desc))
  4091. goto fail1;
  4092. if (dp_tx_ext_desc_pool_init(soc, num_pool, num_ext_desc))
  4093. goto fail2;
  4094. if (wlan_cfg_is_tso_desc_attach_defer(soc->wlan_cfg_ctx))
  4095. return QDF_STATUS_SUCCESS;
  4096. if (dp_tx_tso_cmn_desc_pool_init(soc, num_pool, num_ext_desc))
  4097. goto fail3;
  4098. dp_tx_flow_control_init(soc);
  4099. soc->process_tx_status = CONFIG_PROCESS_TX_STATUS;
  4100. return QDF_STATUS_SUCCESS;
  4101. fail3:
  4102. dp_tx_ext_desc_pool_deinit(soc, num_pool);
  4103. fail2:
  4104. dp_tx_deinit_static_pools(soc, num_pool);
  4105. fail1:
  4106. return QDF_STATUS_E_RESOURCES;
  4107. }
  4108. /**
  4109. * dp_tso_soc_attach() - Allocate and initialize TSO descriptors
  4110. * @txrx_soc: dp soc handle
  4111. *
  4112. * Return: QDF_STATUS - QDF_STATUS_SUCCESS
  4113. * QDF_STATUS_E_FAILURE
  4114. */
  4115. QDF_STATUS dp_tso_soc_attach(struct cdp_soc_t *txrx_soc)
  4116. {
  4117. struct dp_soc *soc = (struct dp_soc *)txrx_soc;
  4118. uint8_t num_pool;
  4119. uint32_t num_desc;
  4120. uint32_t num_ext_desc;
  4121. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  4122. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  4123. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  4124. if (dp_tx_tso_cmn_desc_pool_alloc(soc, num_pool, num_ext_desc))
  4125. return QDF_STATUS_E_FAILURE;
  4126. if (dp_tx_tso_cmn_desc_pool_init(soc, num_pool, num_ext_desc))
  4127. return QDF_STATUS_E_FAILURE;
  4128. return QDF_STATUS_SUCCESS;
  4129. }
  4130. /**
  4131. * dp_tso_soc_detach() - de-initialize and free the TSO descriptors
  4132. * @txrx_soc: dp soc handle
  4133. *
  4134. * Return: QDF_STATUS - QDF_STATUS_SUCCESS
  4135. */
  4136. QDF_STATUS dp_tso_soc_detach(struct cdp_soc_t *txrx_soc)
  4137. {
  4138. struct dp_soc *soc = (struct dp_soc *)txrx_soc;
  4139. uint8_t num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  4140. dp_tx_tso_cmn_desc_pool_deinit(soc, num_pool);
  4141. dp_tx_tso_cmn_desc_pool_free(soc, num_pool);
  4142. return QDF_STATUS_SUCCESS;
  4143. }