reo_flush_cache.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159
  1. /*
  2. * Copyright (c) 2024 Qualcomm Innovation Center, Inc. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef _REO_FLUSH_CACHE_H_
  17. #define _REO_FLUSH_CACHE_H_
  18. #include "uniform_reo_cmd_header.h"
  19. #define NUM_OF_DWORDS_REO_FLUSH_CACHE 9
  20. struct reo_flush_cache {
  21. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  22. struct uniform_reo_cmd_header cmd_header;
  23. uint32_t flush_addr_31_0 : 32;
  24. uint32_t flush_addr_39_32 : 8,
  25. forward_all_mpdus_in_queue : 1,
  26. release_cache_block_index : 1,
  27. cache_block_resource_index : 2,
  28. flush_without_invalidate : 1,
  29. block_cache_usage_after_flush : 1,
  30. flush_entire_cache : 1,
  31. flush_queue_1k_desc : 1,
  32. reserved_2b : 16;
  33. uint32_t reserved_3a : 32;
  34. uint32_t reserved_4a : 32;
  35. uint32_t reserved_5a : 32;
  36. uint32_t reserved_6a : 32;
  37. uint32_t reserved_7a : 32;
  38. uint32_t reserved_8a : 32;
  39. #else
  40. struct uniform_reo_cmd_header cmd_header;
  41. uint32_t flush_addr_31_0 : 32;
  42. uint32_t reserved_2b : 16,
  43. flush_queue_1k_desc : 1,
  44. flush_entire_cache : 1,
  45. block_cache_usage_after_flush : 1,
  46. flush_without_invalidate : 1,
  47. cache_block_resource_index : 2,
  48. release_cache_block_index : 1,
  49. forward_all_mpdus_in_queue : 1,
  50. flush_addr_39_32 : 8;
  51. uint32_t reserved_3a : 32;
  52. uint32_t reserved_4a : 32;
  53. uint32_t reserved_5a : 32;
  54. uint32_t reserved_6a : 32;
  55. uint32_t reserved_7a : 32;
  56. uint32_t reserved_8a : 32;
  57. #endif
  58. };
  59. #define REO_FLUSH_CACHE_CMD_HEADER_REO_CMD_NUMBER_OFFSET 0x00000000
  60. #define REO_FLUSH_CACHE_CMD_HEADER_REO_CMD_NUMBER_LSB 0
  61. #define REO_FLUSH_CACHE_CMD_HEADER_REO_CMD_NUMBER_MSB 15
  62. #define REO_FLUSH_CACHE_CMD_HEADER_REO_CMD_NUMBER_MASK 0x0000ffff
  63. #define REO_FLUSH_CACHE_CMD_HEADER_REO_STATUS_REQUIRED_OFFSET 0x00000000
  64. #define REO_FLUSH_CACHE_CMD_HEADER_REO_STATUS_REQUIRED_LSB 16
  65. #define REO_FLUSH_CACHE_CMD_HEADER_REO_STATUS_REQUIRED_MSB 16
  66. #define REO_FLUSH_CACHE_CMD_HEADER_REO_STATUS_REQUIRED_MASK 0x00010000
  67. #define REO_FLUSH_CACHE_CMD_HEADER_RESERVED_0A_OFFSET 0x00000000
  68. #define REO_FLUSH_CACHE_CMD_HEADER_RESERVED_0A_LSB 17
  69. #define REO_FLUSH_CACHE_CMD_HEADER_RESERVED_0A_MSB 31
  70. #define REO_FLUSH_CACHE_CMD_HEADER_RESERVED_0A_MASK 0xfffe0000
  71. #define REO_FLUSH_CACHE_FLUSH_ADDR_31_0_OFFSET 0x00000004
  72. #define REO_FLUSH_CACHE_FLUSH_ADDR_31_0_LSB 0
  73. #define REO_FLUSH_CACHE_FLUSH_ADDR_31_0_MSB 31
  74. #define REO_FLUSH_CACHE_FLUSH_ADDR_31_0_MASK 0xffffffff
  75. #define REO_FLUSH_CACHE_FLUSH_ADDR_39_32_OFFSET 0x00000008
  76. #define REO_FLUSH_CACHE_FLUSH_ADDR_39_32_LSB 0
  77. #define REO_FLUSH_CACHE_FLUSH_ADDR_39_32_MSB 7
  78. #define REO_FLUSH_CACHE_FLUSH_ADDR_39_32_MASK 0x000000ff
  79. #define REO_FLUSH_CACHE_FORWARD_ALL_MPDUS_IN_QUEUE_OFFSET 0x00000008
  80. #define REO_FLUSH_CACHE_FORWARD_ALL_MPDUS_IN_QUEUE_LSB 8
  81. #define REO_FLUSH_CACHE_FORWARD_ALL_MPDUS_IN_QUEUE_MSB 8
  82. #define REO_FLUSH_CACHE_FORWARD_ALL_MPDUS_IN_QUEUE_MASK 0x00000100
  83. #define REO_FLUSH_CACHE_RELEASE_CACHE_BLOCK_INDEX_OFFSET 0x00000008
  84. #define REO_FLUSH_CACHE_RELEASE_CACHE_BLOCK_INDEX_LSB 9
  85. #define REO_FLUSH_CACHE_RELEASE_CACHE_BLOCK_INDEX_MSB 9
  86. #define REO_FLUSH_CACHE_RELEASE_CACHE_BLOCK_INDEX_MASK 0x00000200
  87. #define REO_FLUSH_CACHE_CACHE_BLOCK_RESOURCE_INDEX_OFFSET 0x00000008
  88. #define REO_FLUSH_CACHE_CACHE_BLOCK_RESOURCE_INDEX_LSB 10
  89. #define REO_FLUSH_CACHE_CACHE_BLOCK_RESOURCE_INDEX_MSB 11
  90. #define REO_FLUSH_CACHE_CACHE_BLOCK_RESOURCE_INDEX_MASK 0x00000c00
  91. #define REO_FLUSH_CACHE_FLUSH_WITHOUT_INVALIDATE_OFFSET 0x00000008
  92. #define REO_FLUSH_CACHE_FLUSH_WITHOUT_INVALIDATE_LSB 12
  93. #define REO_FLUSH_CACHE_FLUSH_WITHOUT_INVALIDATE_MSB 12
  94. #define REO_FLUSH_CACHE_FLUSH_WITHOUT_INVALIDATE_MASK 0x00001000
  95. #define REO_FLUSH_CACHE_BLOCK_CACHE_USAGE_AFTER_FLUSH_OFFSET 0x00000008
  96. #define REO_FLUSH_CACHE_BLOCK_CACHE_USAGE_AFTER_FLUSH_LSB 13
  97. #define REO_FLUSH_CACHE_BLOCK_CACHE_USAGE_AFTER_FLUSH_MSB 13
  98. #define REO_FLUSH_CACHE_BLOCK_CACHE_USAGE_AFTER_FLUSH_MASK 0x00002000
  99. #define REO_FLUSH_CACHE_FLUSH_ENTIRE_CACHE_OFFSET 0x00000008
  100. #define REO_FLUSH_CACHE_FLUSH_ENTIRE_CACHE_LSB 14
  101. #define REO_FLUSH_CACHE_FLUSH_ENTIRE_CACHE_MSB 14
  102. #define REO_FLUSH_CACHE_FLUSH_ENTIRE_CACHE_MASK 0x00004000
  103. #define REO_FLUSH_CACHE_FLUSH_QUEUE_1K_DESC_OFFSET 0x00000008
  104. #define REO_FLUSH_CACHE_FLUSH_QUEUE_1K_DESC_LSB 15
  105. #define REO_FLUSH_CACHE_FLUSH_QUEUE_1K_DESC_MSB 15
  106. #define REO_FLUSH_CACHE_FLUSH_QUEUE_1K_DESC_MASK 0x00008000
  107. #define REO_FLUSH_CACHE_RESERVED_2B_OFFSET 0x00000008
  108. #define REO_FLUSH_CACHE_RESERVED_2B_LSB 16
  109. #define REO_FLUSH_CACHE_RESERVED_2B_MSB 31
  110. #define REO_FLUSH_CACHE_RESERVED_2B_MASK 0xffff0000
  111. #define REO_FLUSH_CACHE_RESERVED_3A_OFFSET 0x0000000c
  112. #define REO_FLUSH_CACHE_RESERVED_3A_LSB 0
  113. #define REO_FLUSH_CACHE_RESERVED_3A_MSB 31
  114. #define REO_FLUSH_CACHE_RESERVED_3A_MASK 0xffffffff
  115. #define REO_FLUSH_CACHE_RESERVED_4A_OFFSET 0x00000010
  116. #define REO_FLUSH_CACHE_RESERVED_4A_LSB 0
  117. #define REO_FLUSH_CACHE_RESERVED_4A_MSB 31
  118. #define REO_FLUSH_CACHE_RESERVED_4A_MASK 0xffffffff
  119. #define REO_FLUSH_CACHE_RESERVED_5A_OFFSET 0x00000014
  120. #define REO_FLUSH_CACHE_RESERVED_5A_LSB 0
  121. #define REO_FLUSH_CACHE_RESERVED_5A_MSB 31
  122. #define REO_FLUSH_CACHE_RESERVED_5A_MASK 0xffffffff
  123. #define REO_FLUSH_CACHE_RESERVED_6A_OFFSET 0x00000018
  124. #define REO_FLUSH_CACHE_RESERVED_6A_LSB 0
  125. #define REO_FLUSH_CACHE_RESERVED_6A_MSB 31
  126. #define REO_FLUSH_CACHE_RESERVED_6A_MASK 0xffffffff
  127. #define REO_FLUSH_CACHE_RESERVED_7A_OFFSET 0x0000001c
  128. #define REO_FLUSH_CACHE_RESERVED_7A_LSB 0
  129. #define REO_FLUSH_CACHE_RESERVED_7A_MSB 31
  130. #define REO_FLUSH_CACHE_RESERVED_7A_MASK 0xffffffff
  131. #define REO_FLUSH_CACHE_RESERVED_8A_OFFSET 0x00000020
  132. #define REO_FLUSH_CACHE_RESERVED_8A_LSB 0
  133. #define REO_FLUSH_CACHE_RESERVED_8A_MSB 31
  134. #define REO_FLUSH_CACHE_RESERVED_8A_MASK 0xffffffff
  135. #endif