rx_msdu_desc_info.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212
  1. /* Copyright (c) 2021, Qualcomm Innovation Center, Inc. All rights reserved.
  2. *
  3. * Permission to use, copy, modify, and/or distribute this software for any
  4. * purpose with or without fee is hereby granted, provided that the above
  5. * copyright notice and this permission notice appear in all copies.
  6. *
  7. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  8. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  9. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  10. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  11. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  12. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  13. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  14. */
  15. #ifndef _RX_MSDU_DESC_INFO_H_
  16. #define _RX_MSDU_DESC_INFO_H_
  17. #if !defined(__ASSEMBLER__)
  18. #endif
  19. #define NUM_OF_DWORDS_RX_MSDU_DESC_INFO 1
  20. struct rx_msdu_desc_info {
  21. #ifndef BIG_ENDIAN_HOST
  22. uint32_t first_msdu_in_mpdu_flag : 1,
  23. last_msdu_in_mpdu_flag : 1,
  24. msdu_continuation : 1,
  25. msdu_length : 14,
  26. msdu_drop : 1,
  27. sa_is_valid : 1,
  28. da_is_valid : 1,
  29. da_is_mcbc : 1,
  30. l3_header_padding_msb : 1,
  31. tcp_udp_chksum_fail : 1,
  32. ip_chksum_fail : 1,
  33. fr_ds : 1,
  34. to_ds : 1,
  35. intra_bss : 1,
  36. dest_chip_id : 2,
  37. decap_format : 2,
  38. reserved_0a : 1;
  39. #else
  40. uint32_t reserved_0a : 1,
  41. decap_format : 2,
  42. dest_chip_id : 2,
  43. intra_bss : 1,
  44. to_ds : 1,
  45. fr_ds : 1,
  46. ip_chksum_fail : 1,
  47. tcp_udp_chksum_fail : 1,
  48. l3_header_padding_msb : 1,
  49. da_is_mcbc : 1,
  50. da_is_valid : 1,
  51. sa_is_valid : 1,
  52. msdu_drop : 1,
  53. msdu_length : 14,
  54. msdu_continuation : 1,
  55. last_msdu_in_mpdu_flag : 1,
  56. first_msdu_in_mpdu_flag : 1;
  57. #endif
  58. };
  59. #define RX_MSDU_DESC_INFO_FIRST_MSDU_IN_MPDU_FLAG_OFFSET 0x00000000
  60. #define RX_MSDU_DESC_INFO_FIRST_MSDU_IN_MPDU_FLAG_LSB 0
  61. #define RX_MSDU_DESC_INFO_FIRST_MSDU_IN_MPDU_FLAG_MSB 0
  62. #define RX_MSDU_DESC_INFO_FIRST_MSDU_IN_MPDU_FLAG_MASK 0x00000001
  63. #define RX_MSDU_DESC_INFO_LAST_MSDU_IN_MPDU_FLAG_OFFSET 0x00000000
  64. #define RX_MSDU_DESC_INFO_LAST_MSDU_IN_MPDU_FLAG_LSB 1
  65. #define RX_MSDU_DESC_INFO_LAST_MSDU_IN_MPDU_FLAG_MSB 1
  66. #define RX_MSDU_DESC_INFO_LAST_MSDU_IN_MPDU_FLAG_MASK 0x00000002
  67. #define RX_MSDU_DESC_INFO_MSDU_CONTINUATION_OFFSET 0x00000000
  68. #define RX_MSDU_DESC_INFO_MSDU_CONTINUATION_LSB 2
  69. #define RX_MSDU_DESC_INFO_MSDU_CONTINUATION_MSB 2
  70. #define RX_MSDU_DESC_INFO_MSDU_CONTINUATION_MASK 0x00000004
  71. #define RX_MSDU_DESC_INFO_MSDU_LENGTH_OFFSET 0x00000000
  72. #define RX_MSDU_DESC_INFO_MSDU_LENGTH_LSB 3
  73. #define RX_MSDU_DESC_INFO_MSDU_LENGTH_MSB 16
  74. #define RX_MSDU_DESC_INFO_MSDU_LENGTH_MASK 0x0001fff8
  75. #define RX_MSDU_DESC_INFO_MSDU_DROP_OFFSET 0x00000000
  76. #define RX_MSDU_DESC_INFO_MSDU_DROP_LSB 17
  77. #define RX_MSDU_DESC_INFO_MSDU_DROP_MSB 17
  78. #define RX_MSDU_DESC_INFO_MSDU_DROP_MASK 0x00020000
  79. #define RX_MSDU_DESC_INFO_SA_IS_VALID_OFFSET 0x00000000
  80. #define RX_MSDU_DESC_INFO_SA_IS_VALID_LSB 18
  81. #define RX_MSDU_DESC_INFO_SA_IS_VALID_MSB 18
  82. #define RX_MSDU_DESC_INFO_SA_IS_VALID_MASK 0x00040000
  83. #define RX_MSDU_DESC_INFO_DA_IS_VALID_OFFSET 0x00000000
  84. #define RX_MSDU_DESC_INFO_DA_IS_VALID_LSB 19
  85. #define RX_MSDU_DESC_INFO_DA_IS_VALID_MSB 19
  86. #define RX_MSDU_DESC_INFO_DA_IS_VALID_MASK 0x00080000
  87. #define RX_MSDU_DESC_INFO_DA_IS_MCBC_OFFSET 0x00000000
  88. #define RX_MSDU_DESC_INFO_DA_IS_MCBC_LSB 20
  89. #define RX_MSDU_DESC_INFO_DA_IS_MCBC_MSB 20
  90. #define RX_MSDU_DESC_INFO_DA_IS_MCBC_MASK 0x00100000
  91. #define RX_MSDU_DESC_INFO_L3_HEADER_PADDING_MSB_OFFSET 0x00000000
  92. #define RX_MSDU_DESC_INFO_L3_HEADER_PADDING_MSB_LSB 21
  93. #define RX_MSDU_DESC_INFO_L3_HEADER_PADDING_MSB_MSB 21
  94. #define RX_MSDU_DESC_INFO_L3_HEADER_PADDING_MSB_MASK 0x00200000
  95. #define RX_MSDU_DESC_INFO_TCP_UDP_CHKSUM_FAIL_OFFSET 0x00000000
  96. #define RX_MSDU_DESC_INFO_TCP_UDP_CHKSUM_FAIL_LSB 22
  97. #define RX_MSDU_DESC_INFO_TCP_UDP_CHKSUM_FAIL_MSB 22
  98. #define RX_MSDU_DESC_INFO_TCP_UDP_CHKSUM_FAIL_MASK 0x00400000
  99. #define RX_MSDU_DESC_INFO_IP_CHKSUM_FAIL_OFFSET 0x00000000
  100. #define RX_MSDU_DESC_INFO_IP_CHKSUM_FAIL_LSB 23
  101. #define RX_MSDU_DESC_INFO_IP_CHKSUM_FAIL_MSB 23
  102. #define RX_MSDU_DESC_INFO_IP_CHKSUM_FAIL_MASK 0x00800000
  103. #define RX_MSDU_DESC_INFO_FR_DS_OFFSET 0x00000000
  104. #define RX_MSDU_DESC_INFO_FR_DS_LSB 24
  105. #define RX_MSDU_DESC_INFO_FR_DS_MSB 24
  106. #define RX_MSDU_DESC_INFO_FR_DS_MASK 0x01000000
  107. #define RX_MSDU_DESC_INFO_TO_DS_OFFSET 0x00000000
  108. #define RX_MSDU_DESC_INFO_TO_DS_LSB 25
  109. #define RX_MSDU_DESC_INFO_TO_DS_MSB 25
  110. #define RX_MSDU_DESC_INFO_TO_DS_MASK 0x02000000
  111. #define RX_MSDU_DESC_INFO_INTRA_BSS_OFFSET 0x00000000
  112. #define RX_MSDU_DESC_INFO_INTRA_BSS_LSB 26
  113. #define RX_MSDU_DESC_INFO_INTRA_BSS_MSB 26
  114. #define RX_MSDU_DESC_INFO_INTRA_BSS_MASK 0x04000000
  115. #define RX_MSDU_DESC_INFO_DEST_CHIP_ID_OFFSET 0x00000000
  116. #define RX_MSDU_DESC_INFO_DEST_CHIP_ID_LSB 27
  117. #define RX_MSDU_DESC_INFO_DEST_CHIP_ID_MSB 28
  118. #define RX_MSDU_DESC_INFO_DEST_CHIP_ID_MASK 0x18000000
  119. #define RX_MSDU_DESC_INFO_DECAP_FORMAT_OFFSET 0x00000000
  120. #define RX_MSDU_DESC_INFO_DECAP_FORMAT_LSB 29
  121. #define RX_MSDU_DESC_INFO_DECAP_FORMAT_MSB 30
  122. #define RX_MSDU_DESC_INFO_DECAP_FORMAT_MASK 0x60000000
  123. #define RX_MSDU_DESC_INFO_RESERVED_0A_OFFSET 0x00000000
  124. #define RX_MSDU_DESC_INFO_RESERVED_0A_LSB 31
  125. #define RX_MSDU_DESC_INFO_RESERVED_0A_MSB 31
  126. #define RX_MSDU_DESC_INFO_RESERVED_0A_MASK 0x80000000
  127. #endif