rx_rxpcu_classification_overview.h 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193
  1. /*
  2. * Copyright (c) 2016-2017 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. //
  19. // DO NOT EDIT! This file is automatically generated
  20. // These definitions are tied to a particular hardware layout
  21. #ifndef _RX_RXPCU_CLASSIFICATION_OVERVIEW_H_
  22. #define _RX_RXPCU_CLASSIFICATION_OVERVIEW_H_
  23. #if !defined(__ASSEMBLER__)
  24. #endif
  25. // ################ START SUMMARY #################
  26. //
  27. // Dword Fields
  28. // 0 filter_pass_mpdus[0], filter_pass_mpdus_fcs_ok[1], monitor_direct_mpdus[2], monitor_direct_mpdus_fcs_ok[3], monitor_other_mpdus[4], monitor_other_mpdus_fcs_ok[5], reserved_0[15:6], phy_ppdu_id[31:16]
  29. //
  30. // ################ END SUMMARY #################
  31. #define NUM_OF_DWORDS_RX_RXPCU_CLASSIFICATION_OVERVIEW 1
  32. struct rx_rxpcu_classification_overview {
  33. uint32_t filter_pass_mpdus : 1, //[0]
  34. filter_pass_mpdus_fcs_ok : 1, //[1]
  35. monitor_direct_mpdus : 1, //[2]
  36. monitor_direct_mpdus_fcs_ok : 1, //[3]
  37. monitor_other_mpdus : 1, //[4]
  38. monitor_other_mpdus_fcs_ok : 1, //[5]
  39. reserved_0 : 10, //[15:6]
  40. phy_ppdu_id : 16; //[31:16]
  41. };
  42. /*
  43. filter_pass_mpdus
  44. When set, at least one Filter Pass MPDU has been
  45. received. FCS might or might not have been passing
  46. <legal all>
  47. filter_pass_mpdus_fcs_ok
  48. When set, at least one Filter Pass MPDU has been
  49. received that has a correct FCS.
  50. <legal all>
  51. monitor_direct_mpdus
  52. When set, at least one Monitor Direct MPDU has been
  53. received. FCS might or might not have been passing
  54. <legal all>
  55. monitor_direct_mpdus_fcs_ok
  56. When set, at least one Monitor Direct MPDU has been
  57. received that has a correct FCS.
  58. <legal all>
  59. monitor_other_mpdus
  60. When set, at least one Monitor Direct MPDU has been
  61. received. FCS might or might not have been passing
  62. <legal all>
  63. monitor_other_mpdus_fcs_ok
  64. When set, at least one Monitor Direct MPDU has been
  65. received that has a correct FCS.
  66. <legal all>
  67. reserved_0
  68. <legal 0>
  69. phy_ppdu_id
  70. A ppdu counter value that PHY increments for every PPDU
  71. received. The counter value wraps around
  72. <legal all>
  73. */
  74. /* Description RX_RXPCU_CLASSIFICATION_OVERVIEW_0_FILTER_PASS_MPDUS
  75. When set, at least one Filter Pass MPDU has been
  76. received. FCS might or might not have been passing
  77. <legal all>
  78. */
  79. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_FILTER_PASS_MPDUS_OFFSET 0x00000000
  80. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_FILTER_PASS_MPDUS_LSB 0
  81. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_FILTER_PASS_MPDUS_MASK 0x00000001
  82. /* Description RX_RXPCU_CLASSIFICATION_OVERVIEW_0_FILTER_PASS_MPDUS_FCS_OK
  83. When set, at least one Filter Pass MPDU has been
  84. received that has a correct FCS.
  85. <legal all>
  86. */
  87. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_FILTER_PASS_MPDUS_FCS_OK_OFFSET 0x00000000
  88. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_FILTER_PASS_MPDUS_FCS_OK_LSB 1
  89. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_FILTER_PASS_MPDUS_FCS_OK_MASK 0x00000002
  90. /* Description RX_RXPCU_CLASSIFICATION_OVERVIEW_0_MONITOR_DIRECT_MPDUS
  91. When set, at least one Monitor Direct MPDU has been
  92. received. FCS might or might not have been passing
  93. <legal all>
  94. */
  95. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_MONITOR_DIRECT_MPDUS_OFFSET 0x00000000
  96. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_MONITOR_DIRECT_MPDUS_LSB 2
  97. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_MONITOR_DIRECT_MPDUS_MASK 0x00000004
  98. /* Description RX_RXPCU_CLASSIFICATION_OVERVIEW_0_MONITOR_DIRECT_MPDUS_FCS_OK
  99. When set, at least one Monitor Direct MPDU has been
  100. received that has a correct FCS.
  101. <legal all>
  102. */
  103. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_MONITOR_DIRECT_MPDUS_FCS_OK_OFFSET 0x00000000
  104. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_MONITOR_DIRECT_MPDUS_FCS_OK_LSB 3
  105. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_MONITOR_DIRECT_MPDUS_FCS_OK_MASK 0x00000008
  106. /* Description RX_RXPCU_CLASSIFICATION_OVERVIEW_0_MONITOR_OTHER_MPDUS
  107. When set, at least one Monitor Direct MPDU has been
  108. received. FCS might or might not have been passing
  109. <legal all>
  110. */
  111. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_MONITOR_OTHER_MPDUS_OFFSET 0x00000000
  112. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_MONITOR_OTHER_MPDUS_LSB 4
  113. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_MONITOR_OTHER_MPDUS_MASK 0x00000010
  114. /* Description RX_RXPCU_CLASSIFICATION_OVERVIEW_0_MONITOR_OTHER_MPDUS_FCS_OK
  115. When set, at least one Monitor Direct MPDU has been
  116. received that has a correct FCS.
  117. <legal all>
  118. */
  119. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_MONITOR_OTHER_MPDUS_FCS_OK_OFFSET 0x00000000
  120. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_MONITOR_OTHER_MPDUS_FCS_OK_LSB 5
  121. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_MONITOR_OTHER_MPDUS_FCS_OK_MASK 0x00000020
  122. /* Description RX_RXPCU_CLASSIFICATION_OVERVIEW_0_RESERVED_0
  123. <legal 0>
  124. */
  125. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_RESERVED_0_OFFSET 0x00000000
  126. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_RESERVED_0_LSB 6
  127. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_RESERVED_0_MASK 0x0000ffc0
  128. /* Description RX_RXPCU_CLASSIFICATION_OVERVIEW_0_PHY_PPDU_ID
  129. A ppdu counter value that PHY increments for every PPDU
  130. received. The counter value wraps around
  131. <legal all>
  132. */
  133. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_PHY_PPDU_ID_OFFSET 0x00000000
  134. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_PHY_PPDU_ID_LSB 16
  135. #define RX_RXPCU_CLASSIFICATION_OVERVIEW_0_PHY_PPDU_ID_MASK 0xffff0000
  136. #endif // _RX_RXPCU_CLASSIFICATION_OVERVIEW_H_