rx_msdu_end.h 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244
  1. /*
  2. * Copyright (c) 2016-2017 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. // $ATH_LICENSE_HW_HDR_C$
  19. //
  20. // DO NOT EDIT! This file is automatically generated
  21. // These definitions are tied to a particular hardware layout
  22. #ifndef _RX_MSDU_END_H_
  23. #define _RX_MSDU_END_H_
  24. #if !defined(__ASSEMBLER__)
  25. #endif
  26. // ################ START SUMMARY #################
  27. //
  28. // Dword Fields
  29. // 0 rxpcu_mpdu_filter_in_category[1:0], sw_frame_group_id[8:2], reserved_0[15:9], phy_ppdu_id[31:16]
  30. // 1 ip_hdr_chksum[15:0], tcp_udp_chksum[31:16]
  31. // 2 key_id_octet[7:0], cce_super_rule[13:8], cce_classify_not_done_truncate[14], cce_classify_not_done_cce_dis[15], ext_wapi_pn_63_48[31:16]
  32. // 3 ext_wapi_pn_95_64[31:0]
  33. // 4 ext_wapi_pn_127_96[31:0]
  34. // 5 reported_mpdu_length[13:0], first_msdu[14], last_msdu[15], sa_idx_timeout[16], da_idx_timeout[17], msdu_limit_error[18], flow_idx_timeout[19], flow_idx_invalid[20], wifi_parser_error[21], amsdu_parser_error[22], sa_is_valid[23], da_is_valid[24], da_is_mcbc[25], l3_header_padding[27:26], reserved_5a[31:28]
  35. // 6 ipv6_options_crc[31:0]
  36. // 7 tcp_seq_number[31:0]
  37. // 8 tcp_ack_number[31:0]
  38. // 9 tcp_flag[8:0], lro_eligible[9], reserved_9a[15:10], window_size[31:16]
  39. // 10 da_offset[5:0], sa_offset[11:6], da_offset_valid[12], sa_offset_valid[13], type_offset[20:14], reserved_10a[31:21]
  40. // 11 rule_indication_31_0[31:0]
  41. // 12 rule_indication_63_32[31:0]
  42. // 13 sa_idx[15:0], da_idx[31:16]
  43. // 14 msdu_drop[0], reo_destination_indication[5:1], flow_idx[25:6], reserved_14[31:26]
  44. // 15 fse_metadata[31:0]
  45. // 16 cce_metadata[15:0], sa_sw_peer_id[31:16]
  46. //
  47. // ################ END SUMMARY #################
  48. #define NUM_OF_DWORDS_RX_MSDU_END 17
  49. struct rx_msdu_end {
  50. uint32_t rxpcu_mpdu_filter_in_category : 2, //[1:0]
  51. sw_frame_group_id : 7, //[8:2]
  52. reserved_0 : 7, //[15:9]
  53. phy_ppdu_id : 16; //[31:16]
  54. uint32_t ip_hdr_chksum : 16, //[15:0]
  55. tcp_udp_chksum : 16; //[31:16]
  56. uint32_t key_id_octet : 8, //[7:0]
  57. cce_super_rule : 6, //[13:8]
  58. cce_classify_not_done_truncate : 1, //[14]
  59. cce_classify_not_done_cce_dis : 1, //[15]
  60. ext_wapi_pn_63_48 : 16; //[31:16]
  61. uint32_t ext_wapi_pn_95_64 : 32; //[31:0]
  62. uint32_t ext_wapi_pn_127_96 : 32; //[31:0]
  63. uint32_t reported_mpdu_length : 14, //[13:0]
  64. first_msdu : 1, //[14]
  65. last_msdu : 1, //[15]
  66. sa_idx_timeout : 1, //[16]
  67. da_idx_timeout : 1, //[17]
  68. msdu_limit_error : 1, //[18]
  69. flow_idx_timeout : 1, //[19]
  70. flow_idx_invalid : 1, //[20]
  71. wifi_parser_error : 1, //[21]
  72. amsdu_parser_error : 1, //[22]
  73. sa_is_valid : 1, //[23]
  74. da_is_valid : 1, //[24]
  75. da_is_mcbc : 1, //[25]
  76. l3_header_padding : 2, //[27:26]
  77. reserved_5a : 4; //[31:28]
  78. uint32_t ipv6_options_crc : 32; //[31:0]
  79. uint32_t tcp_seq_number : 32; //[31:0]
  80. uint32_t tcp_ack_number : 32; //[31:0]
  81. uint32_t tcp_flag : 9, //[8:0]
  82. lro_eligible : 1, //[9]
  83. reserved_9a : 6, //[15:10]
  84. window_size : 16; //[31:16]
  85. uint32_t da_offset : 6, //[5:0]
  86. sa_offset : 6, //[11:6]
  87. da_offset_valid : 1, //[12]
  88. sa_offset_valid : 1, //[13]
  89. type_offset : 7, //[20:14]
  90. reserved_10a : 11; //[31:21]
  91. uint32_t rule_indication_31_0 : 32; //[31:0]
  92. uint32_t rule_indication_63_32 : 32; //[31:0]
  93. uint32_t sa_idx : 16, //[15:0]
  94. da_idx : 16; //[31:16]
  95. uint32_t msdu_drop : 1, //[0]
  96. reo_destination_indication : 5, //[5:1]
  97. flow_idx : 20, //[25:6]
  98. reserved_14 : 6; //[31:26]
  99. uint32_t fse_metadata : 32; //[31:0]
  100. uint32_t cce_metadata : 16, //[15:0]
  101. sa_sw_peer_id : 16; //[31:16]
  102. };
  103. /*
  104. rxpcu_mpdu_filter_in_category
  105. Field indicates what the reason was that this MPDU frame
  106. was allowed to come into the receive path by RXPCU
  107. <enum 0 rxpcu_filter_pass> This MPDU passed the normal
  108. frame filter programming of rxpcu
  109. <enum 1 rxpcu_monitor_client> This MPDU did NOT pass the
  110. regular frame filter and would have been dropped, were it
  111. not for the frame fitting into the 'monitor_client'
  112. category.
  113. <enum 2 rxpcu_monitor_other> This MPDU did NOT pass the
  114. regular frame filter and also did not pass the
  115. rxpcu_monitor_client filter. It would have been dropped
  116. accept that it did pass the 'monitor_other' category.
  117. <legal 0-2>
  118. sw_frame_group_id
  119. SW processes frames based on certain classifications.
  120. This field indicates to what sw classification this MPDU is
  121. mapped.
  122. The classification is given in priority order
  123. <enum 0 sw_frame_group_NDP_frame>
  124. <enum 1 sw_frame_group_Multicast_data>
  125. <enum 2 sw_frame_group_Unicast_data>
  126. <enum 3 sw_frame_group_Null_data > This includes mpdus
  127. of type Data Null as well as QoS Data Null
  128. <enum 4 sw_frame_group_mgmt_0000 >
  129. <enum 5 sw_frame_group_mgmt_0001 >
  130. <enum 6 sw_frame_group_mgmt_0010 >
  131. <enum 7 sw_frame_group_mgmt_0011 >
  132. <enum 8 sw_frame_group_mgmt_0100 >
  133. <enum 9 sw_frame_group_mgmt_0101 >
  134. <enum 10 sw_frame_group_mgmt_0110 >
  135. <enum 11 sw_frame_group_mgmt_0111 >
  136. <enum 12 sw_frame_group_mgmt_1000 >
  137. <enum 13 sw_frame_group_mgmt_1001 >
  138. <enum 14 sw_frame_group_mgmt_1010 >
  139. <enum 15 sw_frame_group_mgmt_1011 >
  140. <enum 16 sw_frame_group_mgmt_1100 >
  141. <enum 17 sw_frame_group_mgmt_1101 >
  142. <enum 18 sw_frame_group_mgmt_1110 >
  143. <enum 19 sw_frame_group_mgmt_1111 >
  144. <enum 20 sw_frame_group_ctrl_0000 >
  145. <enum 21 sw_frame_group_ctrl_0001 >
  146. <enum 22 sw_frame_group_ctrl_0010 >
  147. <enum 23 sw_frame_group_ctrl_0011 >
  148. <enum 24 sw_frame_group_ctrl_0100 >
  149. <enum 25 sw_frame_group_ctrl_0101 >
  150. <enum 26 sw_frame_group_ctrl_0110 >
  151. <enum 27 sw_frame_group_ctrl_0111 >
  152. <enum 28 sw_frame_group_ctrl_1000 >
  153. <enum 29 sw_frame_group_ctrl_1001 >
  154. <enum 30 sw_frame_group_ctrl_1010 >
  155. <enum 31 sw_frame_group_ctrl_1011 >
  156. <enum 32 sw_frame_group_ctrl_1100 >
  157. <enum 33 sw_frame_group_ctrl_1101 >
  158. <enum 34 sw_frame_group_ctrl_1110 >
  159. <enum 35 sw_frame_group_ctrl_1111 >
  160. <enum 36 sw_frame_group_unsupported> This covers type 3
  161. and protocol version != 0
  162. <legal 0-37>
  163. reserved_0
  164. <legal 0>
  165. phy_ppdu_id
  166. A ppdu counter value that PHY increments for every PPDU
  167. received. The counter value wraps around
  168. <legal all>
  169. ip_hdr_chksum
  170. This can include the IP header checksum or the pseudo
  171. header checksum used by TCP/UDP checksum.
  172. tcp_udp_chksum
  173. The value of the computed TCP/UDP checksum. A mode bit
  174. selects whether this checksum is the full checksum or the
  175. partial checksum which does not include the pseudo header.
  176. key_id_octet
  177. The key ID octet from the IV. Only valid when
  178. first_msdu is set.
  179. cce_super_rule
  180. Indicates the super filter rule
  181. cce_classify_not_done_truncate
  182. Classification failed due to truncated frame
  183. cce_classify_not_done_cce_dis
  184. Classification failed due to CCE global disable
  185. ext_wapi_pn_63_48
  186. Extension PN (packet number) which is only used by WAPI.
  187. This corresponds to WAPI PN bits [63:48] (pn6 and pn7).
  188. The WAPI PN bits [63:0] are in the pn field of the
  189. rx_mpdu_start descriptor.
  190. ext_wapi_pn_95_64
  191. Extension PN (packet number) which is only used by WAPI.
  192. This corresponds to WAPI PN bits [95:64] (pn8, pn9, pn10
  193. and pn11).
  194. ext_wapi_pn_127_96
  195. Extension PN (packet number) which is only used by WAPI.
  196. This corresponds to WAPI PN bits [127:96] (pn12, pn13,
  197. pn14, pn15).
  198. reported_mpdu_length
  199. MPDU length before decapsulation. Only valid when
  200. first_msdu is set. This field is taken directly from the
  201. length field of the A-MPDU delimiter or the preamble length
  202. field for non-A-MPDU frames.
  203. first_msdu
  204. Indicates the first MSDU of A-MSDU. If both first_msdu
  205. and last_msdu are set in the MSDU then this is a
  206. non-aggregated MSDU frame: normal MPDU. Interior MSDU in an
  207. A-MSDU shall have both first_mpdu and last_mpdu bits set to
  208. 0.
  209. last_msdu
  210. Indicates the last MSDU of the A-MSDU. MPDU end status
  211. is only valid when last_msdu is set.
  212. sa_idx_timeout
  213. Indicates an unsuccessful MAC source address search due
  214. to the expiring of the search timer.
  215. da_idx_timeout
  216. Indicates an unsuccessful MAC destination address search
  217. due to the expiring of the search timer.
  218. msdu_limit_error
  219. Indicates that the MSDU threshold was exceeded and thus
  220. all the rest of the MSDUs will not be scattered and will not
  221. be decapsulated but will be DMA'ed in RAW format as a single
  222. MSDU buffer
  223. flow_idx_timeout
  224. Indicates an unsuccessful flow search due to the
  225. expiring of the search timer.
  226. <legal all>
  227. flow_idx_invalid
  228. flow id is not valid
  229. <legal all>
  230. wifi_parser_error
  231. TODO: add details to the description
  232. <legal all>
  233. amsdu_parser_error
  234. A-MSDU could not be properly de-agregated.
  235. <legal all>
  236. sa_is_valid
  237. Indicates that OLE found a valid SA entry
  238. da_is_valid
  239. Indicates that OLE found a valid DA entry
  240. da_is_mcbc
  241. Field Only valid if da_is_valid is set
  242. Indicates the DA address was a Multicast of Broadcast
  243. address.
  244. l3_header_padding
  245. Number of bytes padded to make sure that the L3 header
  246. will always start of a Dword boundary
  247. reserved_5a
  248. <legal 0>
  249. ipv6_options_crc
  250. 32 bit CRC computed out of IP v6 extension headers
  251. tcp_seq_number
  252. TCP sequence number
  253. tcp_ack_number
  254. TCP acknowledge number
  255. tcp_flag
  256. TCP flags
  257. {NS,CWR,ECE,URG,ACK,PSH, RST ,SYN,FIN}
  258. lro_eligible
  259. Computed out of TCP and IP fields to indicate that this
  260. MSDU is eligible for LRO
  261. reserved_9a
  262. NOTE: DO not assign a field... Internally used in
  263. RXOLE..
  264. <legal 0>
  265. window_size
  266. TCP receive window size
  267. da_offset
  268. Offset into MSDU buffer for DA
  269. sa_offset
  270. Offset into MSDU buffer for SA
  271. da_offset_valid
  272. da_offset field is valid. This will be set to 0 in case
  273. of a dynamic A-MSDU when DA is compressed
  274. sa_offset_valid
  275. sa_offset field is valid. This will be set to 0 in case
  276. of a dynamic A-MSDU when SA is compressed
  277. type_offset
  278. Offset into MSDU buffer for Type
  279. reserved_10a
  280. <legal 0>
  281. rule_indication_31_0
  282. Bitmap indicating which of rules 31-0 have matched
  283. rule_indication_63_32
  284. Bitmap indicating which of rules 63-32 have matched
  285. sa_idx
  286. The offset in the address table which matches the MAC
  287. source address.
  288. da_idx
  289. The offset in the address table which matches the MAC
  290. source address
  291. msdu_drop
  292. When set, REO shall drop this MSDU and not forward it to
  293. any other ring...
  294. <legal all>
  295. reo_destination_indication
  296. The ID of the REO exit ring where the MSDU frame shall
  297. push after (MPDU level) reordering has finished.
  298. <enum 0 reo_destination_tcl> Reo will push the frame
  299. into the REO2TCL ring
  300. <enum 1 reo_destination_sw1> Reo will push the frame
  301. into the REO2SW1 ring
  302. <enum 2 reo_destination_sw2> Reo will push the frame
  303. into the REO2SW1 ring
  304. <enum 3 reo_destination_sw3> Reo will push the frame
  305. into the REO2SW1 ring
  306. <enum 4 reo_destination_sw4> Reo will push the frame
  307. into the REO2SW1 ring
  308. <enum 5 reo_destination_release> Reo will push the frame
  309. into the REO_release ring
  310. <enum 6 reo_destination_fw> Reo will push the frame into
  311. the REO2FW ring
  312. <enum 7 reo_destination_7> REO remaps this
  313. <enum 8 reo_destination_8> REO remaps this <enum 9
  314. reo_destination_9> REO remaps this <enum 10
  315. reo_destination_10> REO remaps this
  316. <enum 11 reo_destination_11> REO remaps this
  317. <enum 12 reo_destination_12> REO remaps this <enum 13
  318. reo_destination_13> REO remaps this
  319. <enum 14 reo_destination_14> REO remaps this
  320. <enum 15 reo_destination_15> REO remaps this
  321. <enum 16 reo_destination_16> REO remaps this
  322. <enum 17 reo_destination_17> REO remaps this
  323. <enum 18 reo_destination_18> REO remaps this
  324. <enum 19 reo_destination_19> REO remaps this
  325. <enum 20 reo_destination_20> REO remaps this
  326. <enum 21 reo_destination_21> REO remaps this
  327. <enum 22 reo_destination_22> REO remaps this
  328. <enum 23 reo_destination_23> REO remaps this
  329. <enum 24 reo_destination_24> REO remaps this
  330. <enum 25 reo_destination_25> REO remaps this
  331. <enum 26 reo_destination_26> REO remaps this
  332. <enum 27 reo_destination_27> REO remaps this
  333. <enum 28 reo_destination_28> REO remaps this
  334. <enum 29 reo_destination_29> REO remaps this
  335. <enum 30 reo_destination_30> REO remaps this
  336. <enum 31 reo_destination_31> REO remaps this
  337. <legal all>
  338. flow_idx
  339. Flow table index
  340. <legal all>
  341. reserved_14
  342. <legal 0>
  343. fse_metadata
  344. FSE related meta data:
  345. <legal all>
  346. cce_metadata
  347. CCE related meta data:
  348. <legal all>
  349. sa_sw_peer_id
  350. sw_peer_id from the address search entry corresponding
  351. to the source address of the MSDU
  352. <legal 0>
  353. */
  354. /* Description RX_MSDU_END_0_RXPCU_MPDU_FILTER_IN_CATEGORY
  355. Field indicates what the reason was that this MPDU frame
  356. was allowed to come into the receive path by RXPCU
  357. <enum 0 rxpcu_filter_pass> This MPDU passed the normal
  358. frame filter programming of rxpcu
  359. <enum 1 rxpcu_monitor_client> This MPDU did NOT pass the
  360. regular frame filter and would have been dropped, were it
  361. not for the frame fitting into the 'monitor_client'
  362. category.
  363. <enum 2 rxpcu_monitor_other> This MPDU did NOT pass the
  364. regular frame filter and also did not pass the
  365. rxpcu_monitor_client filter. It would have been dropped
  366. accept that it did pass the 'monitor_other' category.
  367. <legal 0-2>
  368. */
  369. #define RX_MSDU_END_0_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET 0x00000000
  370. #define RX_MSDU_END_0_RXPCU_MPDU_FILTER_IN_CATEGORY_LSB 0
  371. #define RX_MSDU_END_0_RXPCU_MPDU_FILTER_IN_CATEGORY_MASK 0x00000003
  372. /* Description RX_MSDU_END_0_SW_FRAME_GROUP_ID
  373. SW processes frames based on certain classifications.
  374. This field indicates to what sw classification this MPDU is
  375. mapped.
  376. The classification is given in priority order
  377. <enum 0 sw_frame_group_NDP_frame>
  378. <enum 1 sw_frame_group_Multicast_data>
  379. <enum 2 sw_frame_group_Unicast_data>
  380. <enum 3 sw_frame_group_Null_data > This includes mpdus
  381. of type Data Null as well as QoS Data Null
  382. <enum 4 sw_frame_group_mgmt_0000 >
  383. <enum 5 sw_frame_group_mgmt_0001 >
  384. <enum 6 sw_frame_group_mgmt_0010 >
  385. <enum 7 sw_frame_group_mgmt_0011 >
  386. <enum 8 sw_frame_group_mgmt_0100 >
  387. <enum 9 sw_frame_group_mgmt_0101 >
  388. <enum 10 sw_frame_group_mgmt_0110 >
  389. <enum 11 sw_frame_group_mgmt_0111 >
  390. <enum 12 sw_frame_group_mgmt_1000 >
  391. <enum 13 sw_frame_group_mgmt_1001 >
  392. <enum 14 sw_frame_group_mgmt_1010 >
  393. <enum 15 sw_frame_group_mgmt_1011 >
  394. <enum 16 sw_frame_group_mgmt_1100 >
  395. <enum 17 sw_frame_group_mgmt_1101 >
  396. <enum 18 sw_frame_group_mgmt_1110 >
  397. <enum 19 sw_frame_group_mgmt_1111 >
  398. <enum 20 sw_frame_group_ctrl_0000 >
  399. <enum 21 sw_frame_group_ctrl_0001 >
  400. <enum 22 sw_frame_group_ctrl_0010 >
  401. <enum 23 sw_frame_group_ctrl_0011 >
  402. <enum 24 sw_frame_group_ctrl_0100 >
  403. <enum 25 sw_frame_group_ctrl_0101 >
  404. <enum 26 sw_frame_group_ctrl_0110 >
  405. <enum 27 sw_frame_group_ctrl_0111 >
  406. <enum 28 sw_frame_group_ctrl_1000 >
  407. <enum 29 sw_frame_group_ctrl_1001 >
  408. <enum 30 sw_frame_group_ctrl_1010 >
  409. <enum 31 sw_frame_group_ctrl_1011 >
  410. <enum 32 sw_frame_group_ctrl_1100 >
  411. <enum 33 sw_frame_group_ctrl_1101 >
  412. <enum 34 sw_frame_group_ctrl_1110 >
  413. <enum 35 sw_frame_group_ctrl_1111 >
  414. <enum 36 sw_frame_group_unsupported> This covers type 3
  415. and protocol version != 0
  416. <legal 0-37>
  417. */
  418. #define RX_MSDU_END_0_SW_FRAME_GROUP_ID_OFFSET 0x00000000
  419. #define RX_MSDU_END_0_SW_FRAME_GROUP_ID_LSB 2
  420. #define RX_MSDU_END_0_SW_FRAME_GROUP_ID_MASK 0x000001fc
  421. /* Description RX_MSDU_END_0_RESERVED_0
  422. <legal 0>
  423. */
  424. #define RX_MSDU_END_0_RESERVED_0_OFFSET 0x00000000
  425. #define RX_MSDU_END_0_RESERVED_0_LSB 9
  426. #define RX_MSDU_END_0_RESERVED_0_MASK 0x0000fe00
  427. /* Description RX_MSDU_END_0_PHY_PPDU_ID
  428. A ppdu counter value that PHY increments for every PPDU
  429. received. The counter value wraps around
  430. <legal all>
  431. */
  432. #define RX_MSDU_END_0_PHY_PPDU_ID_OFFSET 0x00000000
  433. #define RX_MSDU_END_0_PHY_PPDU_ID_LSB 16
  434. #define RX_MSDU_END_0_PHY_PPDU_ID_MASK 0xffff0000
  435. /* Description RX_MSDU_END_1_IP_HDR_CHKSUM
  436. This can include the IP header checksum or the pseudo
  437. header checksum used by TCP/UDP checksum.
  438. */
  439. #define RX_MSDU_END_1_IP_HDR_CHKSUM_OFFSET 0x00000004
  440. #define RX_MSDU_END_1_IP_HDR_CHKSUM_LSB 0
  441. #define RX_MSDU_END_1_IP_HDR_CHKSUM_MASK 0x0000ffff
  442. /* Description RX_MSDU_END_1_TCP_UDP_CHKSUM
  443. The value of the computed TCP/UDP checksum. A mode bit
  444. selects whether this checksum is the full checksum or the
  445. partial checksum which does not include the pseudo header.
  446. */
  447. #define RX_MSDU_END_1_TCP_UDP_CHKSUM_OFFSET 0x00000004
  448. #define RX_MSDU_END_1_TCP_UDP_CHKSUM_LSB 16
  449. #define RX_MSDU_END_1_TCP_UDP_CHKSUM_MASK 0xffff0000
  450. /* Description RX_MSDU_END_2_KEY_ID_OCTET
  451. The key ID octet from the IV. Only valid when
  452. first_msdu is set.
  453. */
  454. #define RX_MSDU_END_2_KEY_ID_OCTET_OFFSET 0x00000008
  455. #define RX_MSDU_END_2_KEY_ID_OCTET_LSB 0
  456. #define RX_MSDU_END_2_KEY_ID_OCTET_MASK 0x000000ff
  457. /* Description RX_MSDU_END_2_CCE_SUPER_RULE
  458. Indicates the super filter rule
  459. */
  460. #define RX_MSDU_END_2_CCE_SUPER_RULE_OFFSET 0x00000008
  461. #define RX_MSDU_END_2_CCE_SUPER_RULE_LSB 8
  462. #define RX_MSDU_END_2_CCE_SUPER_RULE_MASK 0x00003f00
  463. /* Description RX_MSDU_END_2_CCE_CLASSIFY_NOT_DONE_TRUNCATE
  464. Classification failed due to truncated frame
  465. */
  466. #define RX_MSDU_END_2_CCE_CLASSIFY_NOT_DONE_TRUNCATE_OFFSET 0x00000008
  467. #define RX_MSDU_END_2_CCE_CLASSIFY_NOT_DONE_TRUNCATE_LSB 14
  468. #define RX_MSDU_END_2_CCE_CLASSIFY_NOT_DONE_TRUNCATE_MASK 0x00004000
  469. /* Description RX_MSDU_END_2_CCE_CLASSIFY_NOT_DONE_CCE_DIS
  470. Classification failed due to CCE global disable
  471. */
  472. #define RX_MSDU_END_2_CCE_CLASSIFY_NOT_DONE_CCE_DIS_OFFSET 0x00000008
  473. #define RX_MSDU_END_2_CCE_CLASSIFY_NOT_DONE_CCE_DIS_LSB 15
  474. #define RX_MSDU_END_2_CCE_CLASSIFY_NOT_DONE_CCE_DIS_MASK 0x00008000
  475. /* Description RX_MSDU_END_2_EXT_WAPI_PN_63_48
  476. Extension PN (packet number) which is only used by WAPI.
  477. This corresponds to WAPI PN bits [63:48] (pn6 and pn7).
  478. The WAPI PN bits [63:0] are in the pn field of the
  479. rx_mpdu_start descriptor.
  480. */
  481. #define RX_MSDU_END_2_EXT_WAPI_PN_63_48_OFFSET 0x00000008
  482. #define RX_MSDU_END_2_EXT_WAPI_PN_63_48_LSB 16
  483. #define RX_MSDU_END_2_EXT_WAPI_PN_63_48_MASK 0xffff0000
  484. /* Description RX_MSDU_END_3_EXT_WAPI_PN_95_64
  485. Extension PN (packet number) which is only used by WAPI.
  486. This corresponds to WAPI PN bits [95:64] (pn8, pn9, pn10
  487. and pn11).
  488. */
  489. #define RX_MSDU_END_3_EXT_WAPI_PN_95_64_OFFSET 0x0000000c
  490. #define RX_MSDU_END_3_EXT_WAPI_PN_95_64_LSB 0
  491. #define RX_MSDU_END_3_EXT_WAPI_PN_95_64_MASK 0xffffffff
  492. /* Description RX_MSDU_END_4_EXT_WAPI_PN_127_96
  493. Extension PN (packet number) which is only used by WAPI.
  494. This corresponds to WAPI PN bits [127:96] (pn12, pn13,
  495. pn14, pn15).
  496. */
  497. #define RX_MSDU_END_4_EXT_WAPI_PN_127_96_OFFSET 0x00000010
  498. #define RX_MSDU_END_4_EXT_WAPI_PN_127_96_LSB 0
  499. #define RX_MSDU_END_4_EXT_WAPI_PN_127_96_MASK 0xffffffff
  500. /* Description RX_MSDU_END_5_REPORTED_MPDU_LENGTH
  501. MPDU length before decapsulation. Only valid when
  502. first_msdu is set. This field is taken directly from the
  503. length field of the A-MPDU delimiter or the preamble length
  504. field for non-A-MPDU frames.
  505. */
  506. #define RX_MSDU_END_5_REPORTED_MPDU_LENGTH_OFFSET 0x00000014
  507. #define RX_MSDU_END_5_REPORTED_MPDU_LENGTH_LSB 0
  508. #define RX_MSDU_END_5_REPORTED_MPDU_LENGTH_MASK 0x00003fff
  509. /* Description RX_MSDU_END_5_FIRST_MSDU
  510. Indicates the first MSDU of A-MSDU. If both first_msdu
  511. and last_msdu are set in the MSDU then this is a
  512. non-aggregated MSDU frame: normal MPDU. Interior MSDU in an
  513. A-MSDU shall have both first_mpdu and last_mpdu bits set to
  514. 0.
  515. */
  516. #define RX_MSDU_END_5_FIRST_MSDU_OFFSET 0x00000014
  517. #define RX_MSDU_END_5_FIRST_MSDU_LSB 14
  518. #define RX_MSDU_END_5_FIRST_MSDU_MASK 0x00004000
  519. /* Description RX_MSDU_END_5_LAST_MSDU
  520. Indicates the last MSDU of the A-MSDU. MPDU end status
  521. is only valid when last_msdu is set.
  522. */
  523. #define RX_MSDU_END_5_LAST_MSDU_OFFSET 0x00000014
  524. #define RX_MSDU_END_5_LAST_MSDU_LSB 15
  525. #define RX_MSDU_END_5_LAST_MSDU_MASK 0x00008000
  526. /* Description RX_MSDU_END_5_SA_IDX_TIMEOUT
  527. Indicates an unsuccessful MAC source address search due
  528. to the expiring of the search timer.
  529. */
  530. #define RX_MSDU_END_5_SA_IDX_TIMEOUT_OFFSET 0x00000014
  531. #define RX_MSDU_END_5_SA_IDX_TIMEOUT_LSB 16
  532. #define RX_MSDU_END_5_SA_IDX_TIMEOUT_MASK 0x00010000
  533. /* Description RX_MSDU_END_5_DA_IDX_TIMEOUT
  534. Indicates an unsuccessful MAC destination address search
  535. due to the expiring of the search timer.
  536. */
  537. #define RX_MSDU_END_5_DA_IDX_TIMEOUT_OFFSET 0x00000014
  538. #define RX_MSDU_END_5_DA_IDX_TIMEOUT_LSB 17
  539. #define RX_MSDU_END_5_DA_IDX_TIMEOUT_MASK 0x00020000
  540. /* Description RX_MSDU_END_5_MSDU_LIMIT_ERROR
  541. Indicates that the MSDU threshold was exceeded and thus
  542. all the rest of the MSDUs will not be scattered and will not
  543. be decapsulated but will be DMA'ed in RAW format as a single
  544. MSDU buffer
  545. */
  546. #define RX_MSDU_END_5_MSDU_LIMIT_ERROR_OFFSET 0x00000014
  547. #define RX_MSDU_END_5_MSDU_LIMIT_ERROR_LSB 18
  548. #define RX_MSDU_END_5_MSDU_LIMIT_ERROR_MASK 0x00040000
  549. /* Description RX_MSDU_END_5_FLOW_IDX_TIMEOUT
  550. Indicates an unsuccessful flow search due to the
  551. expiring of the search timer.
  552. <legal all>
  553. */
  554. #define RX_MSDU_END_5_FLOW_IDX_TIMEOUT_OFFSET 0x00000014
  555. #define RX_MSDU_END_5_FLOW_IDX_TIMEOUT_LSB 19
  556. #define RX_MSDU_END_5_FLOW_IDX_TIMEOUT_MASK 0x00080000
  557. /* Description RX_MSDU_END_5_FLOW_IDX_INVALID
  558. flow id is not valid
  559. <legal all>
  560. */
  561. #define RX_MSDU_END_5_FLOW_IDX_INVALID_OFFSET 0x00000014
  562. #define RX_MSDU_END_5_FLOW_IDX_INVALID_LSB 20
  563. #define RX_MSDU_END_5_FLOW_IDX_INVALID_MASK 0x00100000
  564. /* Description RX_MSDU_END_5_WIFI_PARSER_ERROR
  565. TODO: add details to the description
  566. <legal all>
  567. */
  568. #define RX_MSDU_END_5_WIFI_PARSER_ERROR_OFFSET 0x00000014
  569. #define RX_MSDU_END_5_WIFI_PARSER_ERROR_LSB 21
  570. #define RX_MSDU_END_5_WIFI_PARSER_ERROR_MASK 0x00200000
  571. /* Description RX_MSDU_END_5_AMSDU_PARSER_ERROR
  572. A-MSDU could not be properly de-agregated.
  573. <legal all>
  574. */
  575. #define RX_MSDU_END_5_AMSDU_PARSER_ERROR_OFFSET 0x00000014
  576. #define RX_MSDU_END_5_AMSDU_PARSER_ERROR_LSB 22
  577. #define RX_MSDU_END_5_AMSDU_PARSER_ERROR_MASK 0x00400000
  578. /* Description RX_MSDU_END_5_SA_IS_VALID
  579. Indicates that OLE found a valid SA entry
  580. */
  581. #define RX_MSDU_END_5_SA_IS_VALID_OFFSET 0x00000014
  582. #define RX_MSDU_END_5_SA_IS_VALID_LSB 23
  583. #define RX_MSDU_END_5_SA_IS_VALID_MASK 0x00800000
  584. /* Description RX_MSDU_END_5_DA_IS_VALID
  585. Indicates that OLE found a valid DA entry
  586. */
  587. #define RX_MSDU_END_5_DA_IS_VALID_OFFSET 0x00000014
  588. #define RX_MSDU_END_5_DA_IS_VALID_LSB 24
  589. #define RX_MSDU_END_5_DA_IS_VALID_MASK 0x01000000
  590. /* Description RX_MSDU_END_5_DA_IS_MCBC
  591. Field Only valid if da_is_valid is set
  592. Indicates the DA address was a Multicast of Broadcast
  593. address.
  594. */
  595. #define RX_MSDU_END_5_DA_IS_MCBC_OFFSET 0x00000014
  596. #define RX_MSDU_END_5_DA_IS_MCBC_LSB 25
  597. #define RX_MSDU_END_5_DA_IS_MCBC_MASK 0x02000000
  598. /* Description RX_MSDU_END_5_L3_HEADER_PADDING
  599. Number of bytes padded to make sure that the L3 header
  600. will always start of a Dword boundary
  601. */
  602. #define RX_MSDU_END_5_L3_HEADER_PADDING_OFFSET 0x00000014
  603. #define RX_MSDU_END_5_L3_HEADER_PADDING_LSB 26
  604. #define RX_MSDU_END_5_L3_HEADER_PADDING_MASK 0x0c000000
  605. /* Description RX_MSDU_END_5_RESERVED_5A
  606. <legal 0>
  607. */
  608. #define RX_MSDU_END_5_RESERVED_5A_OFFSET 0x00000014
  609. #define RX_MSDU_END_5_RESERVED_5A_LSB 28
  610. #define RX_MSDU_END_5_RESERVED_5A_MASK 0xf0000000
  611. /* Description RX_MSDU_END_6_IPV6_OPTIONS_CRC
  612. 32 bit CRC computed out of IP v6 extension headers
  613. */
  614. #define RX_MSDU_END_6_IPV6_OPTIONS_CRC_OFFSET 0x00000018
  615. #define RX_MSDU_END_6_IPV6_OPTIONS_CRC_LSB 0
  616. #define RX_MSDU_END_6_IPV6_OPTIONS_CRC_MASK 0xffffffff
  617. /* Description RX_MSDU_END_7_TCP_SEQ_NUMBER
  618. TCP sequence number
  619. */
  620. #define RX_MSDU_END_7_TCP_SEQ_NUMBER_OFFSET 0x0000001c
  621. #define RX_MSDU_END_7_TCP_SEQ_NUMBER_LSB 0
  622. #define RX_MSDU_END_7_TCP_SEQ_NUMBER_MASK 0xffffffff
  623. /* Description RX_MSDU_END_8_TCP_ACK_NUMBER
  624. TCP acknowledge number
  625. */
  626. #define RX_MSDU_END_8_TCP_ACK_NUMBER_OFFSET 0x00000020
  627. #define RX_MSDU_END_8_TCP_ACK_NUMBER_LSB 0
  628. #define RX_MSDU_END_8_TCP_ACK_NUMBER_MASK 0xffffffff
  629. /* Description RX_MSDU_END_9_TCP_FLAG
  630. TCP flags
  631. {NS,CWR,ECE,URG,ACK,PSH, RST ,SYN,FIN}
  632. */
  633. #define RX_MSDU_END_9_TCP_FLAG_OFFSET 0x00000024
  634. #define RX_MSDU_END_9_TCP_FLAG_LSB 0
  635. #define RX_MSDU_END_9_TCP_FLAG_MASK 0x000001ff
  636. /* Description RX_MSDU_END_9_LRO_ELIGIBLE
  637. Computed out of TCP and IP fields to indicate that this
  638. MSDU is eligible for LRO
  639. */
  640. #define RX_MSDU_END_9_LRO_ELIGIBLE_OFFSET 0x00000024
  641. #define RX_MSDU_END_9_LRO_ELIGIBLE_LSB 9
  642. #define RX_MSDU_END_9_LRO_ELIGIBLE_MASK 0x00000200
  643. /* Description RX_MSDU_END_9_RESERVED_9A
  644. NOTE: DO not assign a field... Internally used in
  645. RXOLE..
  646. <legal 0>
  647. */
  648. #define RX_MSDU_END_9_RESERVED_9A_OFFSET 0x00000024
  649. #define RX_MSDU_END_9_RESERVED_9A_LSB 10
  650. #define RX_MSDU_END_9_RESERVED_9A_MASK 0x0000fc00
  651. /* Description RX_MSDU_END_9_WINDOW_SIZE
  652. TCP receive window size
  653. */
  654. #define RX_MSDU_END_9_WINDOW_SIZE_OFFSET 0x00000024
  655. #define RX_MSDU_END_9_WINDOW_SIZE_LSB 16
  656. #define RX_MSDU_END_9_WINDOW_SIZE_MASK 0xffff0000
  657. /* Description RX_MSDU_END_10_DA_OFFSET
  658. Offset into MSDU buffer for DA
  659. */
  660. #define RX_MSDU_END_10_DA_OFFSET_OFFSET 0x00000028
  661. #define RX_MSDU_END_10_DA_OFFSET_LSB 0
  662. #define RX_MSDU_END_10_DA_OFFSET_MASK 0x0000003f
  663. /* Description RX_MSDU_END_10_SA_OFFSET
  664. Offset into MSDU buffer for SA
  665. */
  666. #define RX_MSDU_END_10_SA_OFFSET_OFFSET 0x00000028
  667. #define RX_MSDU_END_10_SA_OFFSET_LSB 6
  668. #define RX_MSDU_END_10_SA_OFFSET_MASK 0x00000fc0
  669. /* Description RX_MSDU_END_10_DA_OFFSET_VALID
  670. da_offset field is valid. This will be set to 0 in case
  671. of a dynamic A-MSDU when DA is compressed
  672. */
  673. #define RX_MSDU_END_10_DA_OFFSET_VALID_OFFSET 0x00000028
  674. #define RX_MSDU_END_10_DA_OFFSET_VALID_LSB 12
  675. #define RX_MSDU_END_10_DA_OFFSET_VALID_MASK 0x00001000
  676. /* Description RX_MSDU_END_10_SA_OFFSET_VALID
  677. sa_offset field is valid. This will be set to 0 in case
  678. of a dynamic A-MSDU when SA is compressed
  679. */
  680. #define RX_MSDU_END_10_SA_OFFSET_VALID_OFFSET 0x00000028
  681. #define RX_MSDU_END_10_SA_OFFSET_VALID_LSB 13
  682. #define RX_MSDU_END_10_SA_OFFSET_VALID_MASK 0x00002000
  683. /* Description RX_MSDU_END_10_TYPE_OFFSET
  684. Offset into MSDU buffer for Type
  685. */
  686. #define RX_MSDU_END_10_TYPE_OFFSET_OFFSET 0x00000028
  687. #define RX_MSDU_END_10_TYPE_OFFSET_LSB 14
  688. #define RX_MSDU_END_10_TYPE_OFFSET_MASK 0x001fc000
  689. /* Description RX_MSDU_END_10_RESERVED_10A
  690. <legal 0>
  691. */
  692. #define RX_MSDU_END_10_RESERVED_10A_OFFSET 0x00000028
  693. #define RX_MSDU_END_10_RESERVED_10A_LSB 21
  694. #define RX_MSDU_END_10_RESERVED_10A_MASK 0xffe00000
  695. /* Description RX_MSDU_END_11_RULE_INDICATION_31_0
  696. Bitmap indicating which of rules 31-0 have matched
  697. */
  698. #define RX_MSDU_END_11_RULE_INDICATION_31_0_OFFSET 0x0000002c
  699. #define RX_MSDU_END_11_RULE_INDICATION_31_0_LSB 0
  700. #define RX_MSDU_END_11_RULE_INDICATION_31_0_MASK 0xffffffff
  701. /* Description RX_MSDU_END_12_RULE_INDICATION_63_32
  702. Bitmap indicating which of rules 63-32 have matched
  703. */
  704. #define RX_MSDU_END_12_RULE_INDICATION_63_32_OFFSET 0x00000030
  705. #define RX_MSDU_END_12_RULE_INDICATION_63_32_LSB 0
  706. #define RX_MSDU_END_12_RULE_INDICATION_63_32_MASK 0xffffffff
  707. /* Description RX_MSDU_END_13_SA_IDX
  708. The offset in the address table which matches the MAC
  709. source address.
  710. */
  711. #define RX_MSDU_END_13_SA_IDX_OFFSET 0x00000034
  712. #define RX_MSDU_END_13_SA_IDX_LSB 0
  713. #define RX_MSDU_END_13_SA_IDX_MASK 0x0000ffff
  714. /* Description RX_MSDU_END_13_DA_IDX
  715. The offset in the address table which matches the MAC
  716. source address
  717. */
  718. #define RX_MSDU_END_13_DA_IDX_OFFSET 0x00000034
  719. #define RX_MSDU_END_13_DA_IDX_LSB 16
  720. #define RX_MSDU_END_13_DA_IDX_MASK 0xffff0000
  721. /* Description RX_MSDU_END_14_MSDU_DROP
  722. When set, REO shall drop this MSDU and not forward it to
  723. any other ring...
  724. <legal all>
  725. */
  726. #define RX_MSDU_END_14_MSDU_DROP_OFFSET 0x00000038
  727. #define RX_MSDU_END_14_MSDU_DROP_LSB 0
  728. #define RX_MSDU_END_14_MSDU_DROP_MASK 0x00000001
  729. /* Description RX_MSDU_END_14_REO_DESTINATION_INDICATION
  730. The ID of the REO exit ring where the MSDU frame shall
  731. push after (MPDU level) reordering has finished.
  732. <enum 0 reo_destination_tcl> Reo will push the frame
  733. into the REO2TCL ring
  734. <enum 1 reo_destination_sw1> Reo will push the frame
  735. into the REO2SW1 ring
  736. <enum 2 reo_destination_sw2> Reo will push the frame
  737. into the REO2SW1 ring
  738. <enum 3 reo_destination_sw3> Reo will push the frame
  739. into the REO2SW1 ring
  740. <enum 4 reo_destination_sw4> Reo will push the frame
  741. into the REO2SW1 ring
  742. <enum 5 reo_destination_release> Reo will push the frame
  743. into the REO_release ring
  744. <enum 6 reo_destination_fw> Reo will push the frame into
  745. the REO2FW ring
  746. <enum 7 reo_destination_7> REO remaps this
  747. <enum 8 reo_destination_8> REO remaps this <enum 9
  748. reo_destination_9> REO remaps this <enum 10
  749. reo_destination_10> REO remaps this
  750. <enum 11 reo_destination_11> REO remaps this
  751. <enum 12 reo_destination_12> REO remaps this <enum 13
  752. reo_destination_13> REO remaps this
  753. <enum 14 reo_destination_14> REO remaps this
  754. <enum 15 reo_destination_15> REO remaps this
  755. <enum 16 reo_destination_16> REO remaps this
  756. <enum 17 reo_destination_17> REO remaps this
  757. <enum 18 reo_destination_18> REO remaps this
  758. <enum 19 reo_destination_19> REO remaps this
  759. <enum 20 reo_destination_20> REO remaps this
  760. <enum 21 reo_destination_21> REO remaps this
  761. <enum 22 reo_destination_22> REO remaps this
  762. <enum 23 reo_destination_23> REO remaps this
  763. <enum 24 reo_destination_24> REO remaps this
  764. <enum 25 reo_destination_25> REO remaps this
  765. <enum 26 reo_destination_26> REO remaps this
  766. <enum 27 reo_destination_27> REO remaps this
  767. <enum 28 reo_destination_28> REO remaps this
  768. <enum 29 reo_destination_29> REO remaps this
  769. <enum 30 reo_destination_30> REO remaps this
  770. <enum 31 reo_destination_31> REO remaps this
  771. <legal all>
  772. */
  773. #define RX_MSDU_END_14_REO_DESTINATION_INDICATION_OFFSET 0x00000038
  774. #define RX_MSDU_END_14_REO_DESTINATION_INDICATION_LSB 1
  775. #define RX_MSDU_END_14_REO_DESTINATION_INDICATION_MASK 0x0000003e
  776. /* Description RX_MSDU_END_14_FLOW_IDX
  777. Flow table index
  778. <legal all>
  779. */
  780. #define RX_MSDU_END_14_FLOW_IDX_OFFSET 0x00000038
  781. #define RX_MSDU_END_14_FLOW_IDX_LSB 6
  782. #define RX_MSDU_END_14_FLOW_IDX_MASK 0x03ffffc0
  783. /* Description RX_MSDU_END_14_RESERVED_14
  784. <legal 0>
  785. */
  786. #define RX_MSDU_END_14_RESERVED_14_OFFSET 0x00000038
  787. #define RX_MSDU_END_14_RESERVED_14_LSB 26
  788. #define RX_MSDU_END_14_RESERVED_14_MASK 0xfc000000
  789. /* Description RX_MSDU_END_15_FSE_METADATA
  790. FSE related meta data:
  791. <legal all>
  792. */
  793. #define RX_MSDU_END_15_FSE_METADATA_OFFSET 0x0000003c
  794. #define RX_MSDU_END_15_FSE_METADATA_LSB 0
  795. #define RX_MSDU_END_15_FSE_METADATA_MASK 0xffffffff
  796. /* Description RX_MSDU_END_16_CCE_METADATA
  797. CCE related meta data:
  798. <legal all>
  799. */
  800. #define RX_MSDU_END_16_CCE_METADATA_OFFSET 0x00000040
  801. #define RX_MSDU_END_16_CCE_METADATA_LSB 0
  802. #define RX_MSDU_END_16_CCE_METADATA_MASK 0x0000ffff
  803. /* Description RX_MSDU_END_16_SA_SW_PEER_ID
  804. sw_peer_id from the address search entry corresponding
  805. to the source address of the MSDU
  806. <legal 0>
  807. */
  808. #define RX_MSDU_END_16_SA_SW_PEER_ID_OFFSET 0x00000040
  809. #define RX_MSDU_END_16_SA_SW_PEER_ID_LSB 16
  810. #define RX_MSDU_END_16_SA_SW_PEER_ID_MASK 0xffff0000
  811. #endif // _RX_MSDU_END_H_